blob: c3d3e127023610e7ef574196a7ce0208d6aec7b7 [file] [log] [blame]
Thomas Gleixnercaab2772019-06-03 07:44:50 +02001// SPDX-License-Identifier: GPL-2.0-only
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002/*
3 * Driver for the Atmel Extensible DMA Controller (aka XDMAC on AT91 systems)
4 *
5 * Copyright (C) 2014 Atmel Corporation
6 *
7 * Author: Ludovic Desroches <ludovic.desroches@atmel.com>
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02008 */
9
10#include <asm/barrier.h>
11#include <dt-bindings/dma/at91.h>
12#include <linux/clk.h>
13#include <linux/dmaengine.h>
14#include <linux/dmapool.h>
15#include <linux/interrupt.h>
16#include <linux/irq.h>
Ludovic Desroches6d3a7d92015-01-27 16:30:32 +010017#include <linux/kernel.h>
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +020018#include <linux/list.h>
19#include <linux/module.h>
20#include <linux/of_dma.h>
21#include <linux/of_platform.h>
22#include <linux/platform_device.h>
23#include <linux/pm.h>
24
25#include "dmaengine.h"
26
27/* Global registers */
28#define AT_XDMAC_GTYPE 0x00 /* Global Type Register */
29#define AT_XDMAC_NB_CH(i) (((i) & 0x1F) + 1) /* Number of Channels Minus One */
30#define AT_XDMAC_FIFO_SZ(i) (((i) >> 5) & 0x7FF) /* Number of Bytes */
31#define AT_XDMAC_NB_REQ(i) ((((i) >> 16) & 0x3F) + 1) /* Number of Peripheral Requests Minus One */
32#define AT_XDMAC_GCFG 0x04 /* Global Configuration Register */
Eugen Hristevf40566f2020-10-16 12:39:18 +030033#define AT_XDMAC_WRHP(i) (((i) & 0xF) << 4)
34#define AT_XDMAC_WRMP(i) (((i) & 0xF) << 8)
35#define AT_XDMAC_WRLP(i) (((i) & 0xF) << 12)
36#define AT_XDMAC_RDHP(i) (((i) & 0xF) << 16)
37#define AT_XDMAC_RDMP(i) (((i) & 0xF) << 20)
38#define AT_XDMAC_RDLP(i) (((i) & 0xF) << 24)
39#define AT_XDMAC_RDSG(i) (((i) & 0xF) << 28)
40#define AT_XDMAC_GCFG_M2M (AT_XDMAC_RDLP(0xF) | AT_XDMAC_WRLP(0xF))
41#define AT_XDMAC_GCFG_P2M (AT_XDMAC_RDSG(0x1) | AT_XDMAC_RDHP(0x3) | \
42 AT_XDMAC_WRHP(0x5))
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +020043#define AT_XDMAC_GWAC 0x08 /* Global Weighted Arbiter Configuration Register */
Eugen Hristevf40566f2020-10-16 12:39:18 +030044#define AT_XDMAC_PW0(i) (((i) & 0xF) << 0)
45#define AT_XDMAC_PW1(i) (((i) & 0xF) << 4)
46#define AT_XDMAC_PW2(i) (((i) & 0xF) << 8)
47#define AT_XDMAC_PW3(i) (((i) & 0xF) << 12)
48#define AT_XDMAC_GWAC_M2M 0
49#define AT_XDMAC_GWAC_P2M (AT_XDMAC_PW0(0xF) | AT_XDMAC_PW2(0xF))
50
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +020051#define AT_XDMAC_GIE 0x0C /* Global Interrupt Enable Register */
52#define AT_XDMAC_GID 0x10 /* Global Interrupt Disable Register */
53#define AT_XDMAC_GIM 0x14 /* Global Interrupt Mask Register */
54#define AT_XDMAC_GIS 0x18 /* Global Interrupt Status Register */
55#define AT_XDMAC_GE 0x1C /* Global Channel Enable Register */
56#define AT_XDMAC_GD 0x20 /* Global Channel Disable Register */
57#define AT_XDMAC_GS 0x24 /* Global Channel Status Register */
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +020058#define AT_XDMAC_VERSION 0xFFC /* XDMAC Version Register */
59
60/* Channel relative registers offsets */
61#define AT_XDMAC_CIE 0x00 /* Channel Interrupt Enable Register */
62#define AT_XDMAC_CIE_BIE BIT(0) /* End of Block Interrupt Enable Bit */
63#define AT_XDMAC_CIE_LIE BIT(1) /* End of Linked List Interrupt Enable Bit */
64#define AT_XDMAC_CIE_DIE BIT(2) /* End of Disable Interrupt Enable Bit */
65#define AT_XDMAC_CIE_FIE BIT(3) /* End of Flush Interrupt Enable Bit */
66#define AT_XDMAC_CIE_RBEIE BIT(4) /* Read Bus Error Interrupt Enable Bit */
67#define AT_XDMAC_CIE_WBEIE BIT(5) /* Write Bus Error Interrupt Enable Bit */
68#define AT_XDMAC_CIE_ROIE BIT(6) /* Request Overflow Interrupt Enable Bit */
69#define AT_XDMAC_CID 0x04 /* Channel Interrupt Disable Register */
70#define AT_XDMAC_CID_BID BIT(0) /* End of Block Interrupt Disable Bit */
71#define AT_XDMAC_CID_LID BIT(1) /* End of Linked List Interrupt Disable Bit */
72#define AT_XDMAC_CID_DID BIT(2) /* End of Disable Interrupt Disable Bit */
73#define AT_XDMAC_CID_FID BIT(3) /* End of Flush Interrupt Disable Bit */
74#define AT_XDMAC_CID_RBEID BIT(4) /* Read Bus Error Interrupt Disable Bit */
75#define AT_XDMAC_CID_WBEID BIT(5) /* Write Bus Error Interrupt Disable Bit */
76#define AT_XDMAC_CID_ROID BIT(6) /* Request Overflow Interrupt Disable Bit */
77#define AT_XDMAC_CIM 0x08 /* Channel Interrupt Mask Register */
78#define AT_XDMAC_CIM_BIM BIT(0) /* End of Block Interrupt Mask Bit */
79#define AT_XDMAC_CIM_LIM BIT(1) /* End of Linked List Interrupt Mask Bit */
80#define AT_XDMAC_CIM_DIM BIT(2) /* End of Disable Interrupt Mask Bit */
81#define AT_XDMAC_CIM_FIM BIT(3) /* End of Flush Interrupt Mask Bit */
82#define AT_XDMAC_CIM_RBEIM BIT(4) /* Read Bus Error Interrupt Mask Bit */
83#define AT_XDMAC_CIM_WBEIM BIT(5) /* Write Bus Error Interrupt Mask Bit */
84#define AT_XDMAC_CIM_ROIM BIT(6) /* Request Overflow Interrupt Mask Bit */
85#define AT_XDMAC_CIS 0x0C /* Channel Interrupt Status Register */
86#define AT_XDMAC_CIS_BIS BIT(0) /* End of Block Interrupt Status Bit */
87#define AT_XDMAC_CIS_LIS BIT(1) /* End of Linked List Interrupt Status Bit */
88#define AT_XDMAC_CIS_DIS BIT(2) /* End of Disable Interrupt Status Bit */
89#define AT_XDMAC_CIS_FIS BIT(3) /* End of Flush Interrupt Status Bit */
90#define AT_XDMAC_CIS_RBEIS BIT(4) /* Read Bus Error Interrupt Status Bit */
91#define AT_XDMAC_CIS_WBEIS BIT(5) /* Write Bus Error Interrupt Status Bit */
92#define AT_XDMAC_CIS_ROIS BIT(6) /* Request Overflow Interrupt Status Bit */
93#define AT_XDMAC_CSA 0x10 /* Channel Source Address Register */
94#define AT_XDMAC_CDA 0x14 /* Channel Destination Address Register */
95#define AT_XDMAC_CNDA 0x18 /* Channel Next Descriptor Address Register */
96#define AT_XDMAC_CNDA_NDAIF(i) ((i) & 0x1) /* Channel x Next Descriptor Interface */
97#define AT_XDMAC_CNDA_NDA(i) ((i) & 0xfffffffc) /* Channel x Next Descriptor Address */
98#define AT_XDMAC_CNDC 0x1C /* Channel Next Descriptor Control Register */
99#define AT_XDMAC_CNDC_NDE (0x1 << 0) /* Channel x Next Descriptor Enable */
100#define AT_XDMAC_CNDC_NDSUP (0x1 << 1) /* Channel x Next Descriptor Source Update */
101#define AT_XDMAC_CNDC_NDDUP (0x1 << 2) /* Channel x Next Descriptor Destination Update */
102#define AT_XDMAC_CNDC_NDVIEW_NDV0 (0x0 << 3) /* Channel x Next Descriptor View 0 */
103#define AT_XDMAC_CNDC_NDVIEW_NDV1 (0x1 << 3) /* Channel x Next Descriptor View 1 */
104#define AT_XDMAC_CNDC_NDVIEW_NDV2 (0x2 << 3) /* Channel x Next Descriptor View 2 */
105#define AT_XDMAC_CNDC_NDVIEW_NDV3 (0x3 << 3) /* Channel x Next Descriptor View 3 */
106#define AT_XDMAC_CUBC 0x20 /* Channel Microblock Control Register */
107#define AT_XDMAC_CBC 0x24 /* Channel Block Control Register */
108#define AT_XDMAC_CC 0x28 /* Channel Configuration Register */
109#define AT_XDMAC_CC_TYPE (0x1 << 0) /* Channel Transfer Type */
110#define AT_XDMAC_CC_TYPE_MEM_TRAN (0x0 << 0) /* Memory to Memory Transfer */
111#define AT_XDMAC_CC_TYPE_PER_TRAN (0x1 << 0) /* Peripheral to Memory or Memory to Peripheral Transfer */
112#define AT_XDMAC_CC_MBSIZE_MASK (0x3 << 1)
113#define AT_XDMAC_CC_MBSIZE_SINGLE (0x0 << 1)
114#define AT_XDMAC_CC_MBSIZE_FOUR (0x1 << 1)
115#define AT_XDMAC_CC_MBSIZE_EIGHT (0x2 << 1)
116#define AT_XDMAC_CC_MBSIZE_SIXTEEN (0x3 << 1)
117#define AT_XDMAC_CC_DSYNC (0x1 << 4) /* Channel Synchronization */
118#define AT_XDMAC_CC_DSYNC_PER2MEM (0x0 << 4)
119#define AT_XDMAC_CC_DSYNC_MEM2PER (0x1 << 4)
120#define AT_XDMAC_CC_PROT (0x1 << 5) /* Channel Protection */
121#define AT_XDMAC_CC_PROT_SEC (0x0 << 5)
122#define AT_XDMAC_CC_PROT_UNSEC (0x1 << 5)
123#define AT_XDMAC_CC_SWREQ (0x1 << 6) /* Channel Software Request Trigger */
124#define AT_XDMAC_CC_SWREQ_HWR_CONNECTED (0x0 << 6)
125#define AT_XDMAC_CC_SWREQ_SWR_CONNECTED (0x1 << 6)
126#define AT_XDMAC_CC_MEMSET (0x1 << 7) /* Channel Fill Block of memory */
127#define AT_XDMAC_CC_MEMSET_NORMAL_MODE (0x0 << 7)
128#define AT_XDMAC_CC_MEMSET_HW_MODE (0x1 << 7)
129#define AT_XDMAC_CC_CSIZE(i) ((0x7 & (i)) << 8) /* Channel Chunk Size */
130#define AT_XDMAC_CC_DWIDTH_OFFSET 11
131#define AT_XDMAC_CC_DWIDTH_MASK (0x3 << AT_XDMAC_CC_DWIDTH_OFFSET)
132#define AT_XDMAC_CC_DWIDTH(i) ((0x3 & (i)) << AT_XDMAC_CC_DWIDTH_OFFSET) /* Channel Data Width */
133#define AT_XDMAC_CC_DWIDTH_BYTE 0x0
134#define AT_XDMAC_CC_DWIDTH_HALFWORD 0x1
135#define AT_XDMAC_CC_DWIDTH_WORD 0x2
136#define AT_XDMAC_CC_DWIDTH_DWORD 0x3
137#define AT_XDMAC_CC_SIF(i) ((0x1 & (i)) << 13) /* Channel Source Interface Identifier */
138#define AT_XDMAC_CC_DIF(i) ((0x1 & (i)) << 14) /* Channel Destination Interface Identifier */
139#define AT_XDMAC_CC_SAM_MASK (0x3 << 16) /* Channel Source Addressing Mode */
140#define AT_XDMAC_CC_SAM_FIXED_AM (0x0 << 16)
141#define AT_XDMAC_CC_SAM_INCREMENTED_AM (0x1 << 16)
142#define AT_XDMAC_CC_SAM_UBS_AM (0x2 << 16)
143#define AT_XDMAC_CC_SAM_UBS_DS_AM (0x3 << 16)
144#define AT_XDMAC_CC_DAM_MASK (0x3 << 18) /* Channel Source Addressing Mode */
145#define AT_XDMAC_CC_DAM_FIXED_AM (0x0 << 18)
146#define AT_XDMAC_CC_DAM_INCREMENTED_AM (0x1 << 18)
147#define AT_XDMAC_CC_DAM_UBS_AM (0x2 << 18)
148#define AT_XDMAC_CC_DAM_UBS_DS_AM (0x3 << 18)
149#define AT_XDMAC_CC_INITD (0x1 << 21) /* Channel Initialization Terminated (read only) */
150#define AT_XDMAC_CC_INITD_TERMINATED (0x0 << 21)
151#define AT_XDMAC_CC_INITD_IN_PROGRESS (0x1 << 21)
152#define AT_XDMAC_CC_RDIP (0x1 << 22) /* Read in Progress (read only) */
153#define AT_XDMAC_CC_RDIP_DONE (0x0 << 22)
154#define AT_XDMAC_CC_RDIP_IN_PROGRESS (0x1 << 22)
155#define AT_XDMAC_CC_WRIP (0x1 << 23) /* Write in Progress (read only) */
156#define AT_XDMAC_CC_WRIP_DONE (0x0 << 23)
157#define AT_XDMAC_CC_WRIP_IN_PROGRESS (0x1 << 23)
Claudiu Beznea320c88a2021-10-07 14:12:28 +0300158#define AT_XDMAC_CC_PERID(i) ((0x7f & (i)) << 24) /* Channel Peripheral Identifier */
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200159#define AT_XDMAC_CDS_MSP 0x2C /* Channel Data Stride Memory Set Pattern */
160#define AT_XDMAC_CSUS 0x30 /* Channel Source Microblock Stride */
161#define AT_XDMAC_CDUS 0x34 /* Channel Destination Microblock Stride */
162
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200163/* Microblock control members */
164#define AT_XDMAC_MBR_UBC_UBLEN_MAX 0xFFFFFFUL /* Maximum Microblock Length */
165#define AT_XDMAC_MBR_UBC_NDE (0x1 << 24) /* Next Descriptor Enable */
166#define AT_XDMAC_MBR_UBC_NSEN (0x1 << 25) /* Next Descriptor Source Update */
167#define AT_XDMAC_MBR_UBC_NDEN (0x1 << 26) /* Next Descriptor Destination Update */
168#define AT_XDMAC_MBR_UBC_NDV0 (0x0 << 27) /* Next Descriptor View 0 */
169#define AT_XDMAC_MBR_UBC_NDV1 (0x1 << 27) /* Next Descriptor View 1 */
170#define AT_XDMAC_MBR_UBC_NDV2 (0x2 << 27) /* Next Descriptor View 2 */
171#define AT_XDMAC_MBR_UBC_NDV3 (0x3 << 27) /* Next Descriptor View 3 */
172
173#define AT_XDMAC_MAX_CHAN 0x20
Ludovic Desroches765c37d2015-06-08 10:33:15 +0200174#define AT_XDMAC_MAX_CSIZE 16 /* 16 data */
175#define AT_XDMAC_MAX_DWIDTH 8 /* 64 bits */
Ludovic Desroches25c5e962016-03-10 10:17:55 +0100176#define AT_XDMAC_RESIDUE_MAX_RETRIES 5
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200177
Ludovic Desroches8ac82f82014-11-17 14:42:44 +0100178#define AT_XDMAC_DMA_BUSWIDTHS\
179 (BIT(DMA_SLAVE_BUSWIDTH_UNDEFINED) |\
180 BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) |\
181 BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) |\
182 BIT(DMA_SLAVE_BUSWIDTH_4_BYTES) |\
183 BIT(DMA_SLAVE_BUSWIDTH_8_BYTES))
184
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200185enum atc_status {
186 AT_XDMAC_CHAN_IS_CYCLIC = 0,
187 AT_XDMAC_CHAN_IS_PAUSED,
188};
189
Eugen Hristev2bec35a2020-10-16 12:38:50 +0300190struct at_xdmac_layout {
191 /* Global Channel Read Suspend Register */
192 u8 grs;
193 /* Global Write Suspend Register */
194 u8 gws;
195 /* Global Channel Read Write Suspend Register */
196 u8 grws;
197 /* Global Channel Read Write Resume Register */
198 u8 grwr;
199 /* Global Channel Software Request Register */
200 u8 gswr;
201 /* Global channel Software Request Status Register */
202 u8 gsws;
203 /* Global Channel Software Flush Request Register */
204 u8 gswf;
205 /* Channel reg base */
206 u8 chan_cc_reg_base;
207 /* Source/Destination Interface must be specified or not */
208 bool sdif;
Eugen Hristevf40566f2020-10-16 12:39:18 +0300209 /* AXI queue priority configuration supported */
210 bool axi_config;
Eugen Hristev2bec35a2020-10-16 12:38:50 +0300211};
212
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200213/* ----- Channels ----- */
214struct at_xdmac_chan {
215 struct dma_chan chan;
216 void __iomem *ch_regs;
217 u32 mask; /* Channel Mask */
Ludovic Desroches765c37d2015-06-08 10:33:15 +0200218 u32 cfg; /* Channel Configuration Register */
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200219 u8 perid; /* Peripheral ID */
220 u8 perif; /* Peripheral Interface */
221 u8 memif; /* Memory Interface */
Ludovic Desroches734bb9a2015-01-27 16:30:30 +0100222 u32 save_cc;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200223 u32 save_cim;
224 u32 save_cnda;
225 u32 save_cndc;
Codrin Ciubotariudc3f5952019-01-23 16:33:47 +0000226 u32 irq_status;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200227 unsigned long status;
228 struct tasklet_struct tasklet;
Ludovic Desroches765c37d2015-06-08 10:33:15 +0200229 struct dma_slave_config sconfig;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200230
231 spinlock_t lock;
232
233 struct list_head xfers_list;
234 struct list_head free_descs_list;
235};
236
237
238/* ----- Controller ----- */
239struct at_xdmac {
240 struct dma_device dma;
241 void __iomem *regs;
242 int irq;
243 struct clk *clk;
244 u32 save_gim;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200245 struct dma_pool *at_xdmac_desc_pool;
Eugen Hristev2bec35a2020-10-16 12:38:50 +0300246 const struct at_xdmac_layout *layout;
Gustavo A. R. Silvad9fd4282020-05-07 14:00:46 -0500247 struct at_xdmac_chan chan[];
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200248};
249
250
251/* ----- Descriptors ----- */
252
253/* Linked List Descriptor */
254struct at_xdmac_lld {
255 dma_addr_t mbr_nda; /* Next Descriptor Member */
256 u32 mbr_ubc; /* Microblock Control Member */
257 dma_addr_t mbr_sa; /* Source Address Member */
258 dma_addr_t mbr_da; /* Destination Address Member */
259 u32 mbr_cfg; /* Configuration Register */
Maxime Ripardee0fe352015-05-07 17:38:08 +0200260 u32 mbr_bc; /* Block Control Register */
261 u32 mbr_ds; /* Data Stride Register */
262 u32 mbr_sus; /* Source Microblock Stride Register */
263 u32 mbr_dus; /* Destination Microblock Stride Register */
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200264};
265
Ludovic Desroches4a9723e2016-05-12 16:54:08 +0200266/* 64-bit alignment needed to update CNDA and CUBC registers in an atomic way. */
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200267struct at_xdmac_desc {
268 struct at_xdmac_lld lld;
269 enum dma_transfer_direction direction;
270 struct dma_async_tx_descriptor tx_dma_desc;
271 struct list_head desc_node;
272 /* Following members are only used by the first descriptor */
273 bool active_xfer;
274 unsigned int xfer_size;
275 struct list_head descs_list;
276 struct list_head xfer_node;
Ludovic Desroches4a9723e2016-05-12 16:54:08 +0200277} __aligned(sizeof(u64));
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200278
Eugen Hristev2bec35a2020-10-16 12:38:50 +0300279static const struct at_xdmac_layout at_xdmac_sama5d4_layout = {
280 .grs = 0x28,
281 .gws = 0x2C,
282 .grws = 0x30,
283 .grwr = 0x34,
284 .gswr = 0x38,
285 .gsws = 0x3C,
286 .gswf = 0x40,
287 .chan_cc_reg_base = 0x50,
288 .sdif = true,
Eugen Hristevf40566f2020-10-16 12:39:18 +0300289 .axi_config = false,
Eugen Hristev2bec35a2020-10-16 12:38:50 +0300290};
291
292static const struct at_xdmac_layout at_xdmac_sama7g5_layout = {
293 .grs = 0x30,
294 .gws = 0x38,
295 .grws = 0x40,
296 .grwr = 0x44,
297 .gswr = 0x48,
298 .gsws = 0x4C,
299 .gswf = 0x50,
300 .chan_cc_reg_base = 0x60,
301 .sdif = false,
Eugen Hristevf40566f2020-10-16 12:39:18 +0300302 .axi_config = true,
Eugen Hristev2bec35a2020-10-16 12:38:50 +0300303};
304
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200305static inline void __iomem *at_xdmac_chan_reg_base(struct at_xdmac *atxdmac, unsigned int chan_nb)
306{
Eugen Hristev2bec35a2020-10-16 12:38:50 +0300307 return atxdmac->regs + (atxdmac->layout->chan_cc_reg_base + chan_nb * 0x40);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200308}
309
Ludovic Desroches6e5ae292014-11-13 11:52:39 +0100310#define at_xdmac_read(atxdmac, reg) readl_relaxed((atxdmac)->regs + (reg))
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200311#define at_xdmac_write(atxdmac, reg, value) \
Ludovic Desroches6e5ae292014-11-13 11:52:39 +0100312 writel_relaxed((value), (atxdmac)->regs + (reg))
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200313
Ludovic Desroches6e5ae292014-11-13 11:52:39 +0100314#define at_xdmac_chan_read(atchan, reg) readl_relaxed((atchan)->ch_regs + (reg))
315#define at_xdmac_chan_write(atchan, reg, value) writel_relaxed((value), (atchan)->ch_regs + (reg))
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200316
317static inline struct at_xdmac_chan *to_at_xdmac_chan(struct dma_chan *dchan)
318{
319 return container_of(dchan, struct at_xdmac_chan, chan);
320}
321
322static struct device *chan2dev(struct dma_chan *chan)
323{
324 return &chan->dev->device;
325}
326
327static inline struct at_xdmac *to_at_xdmac(struct dma_device *ddev)
328{
329 return container_of(ddev, struct at_xdmac, dma);
330}
331
332static inline struct at_xdmac_desc *txd_to_at_desc(struct dma_async_tx_descriptor *txd)
333{
334 return container_of(txd, struct at_xdmac_desc, tx_dma_desc);
335}
336
337static inline int at_xdmac_chan_is_cyclic(struct at_xdmac_chan *atchan)
338{
339 return test_bit(AT_XDMAC_CHAN_IS_CYCLIC, &atchan->status);
340}
341
342static inline int at_xdmac_chan_is_paused(struct at_xdmac_chan *atchan)
343{
344 return test_bit(AT_XDMAC_CHAN_IS_PAUSED, &atchan->status);
345}
346
Nicolas Ferre38a829a32019-04-03 12:23:59 +0200347static inline bool at_xdmac_chan_is_peripheral_xfer(u32 cfg)
348{
349 return cfg & AT_XDMAC_CC_TYPE_PER_TRAN;
350}
351
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200352static inline u8 at_xdmac_get_dwidth(u32 cfg)
353{
354 return (cfg & AT_XDMAC_CC_DWIDTH_MASK) >> AT_XDMAC_CC_DWIDTH_OFFSET;
355};
356
357static unsigned int init_nr_desc_per_channel = 64;
358module_param(init_nr_desc_per_channel, uint, 0644);
359MODULE_PARM_DESC(init_nr_desc_per_channel,
360 "initial descriptors per channel (default: 64)");
361
362
363static bool at_xdmac_chan_is_enabled(struct at_xdmac_chan *atchan)
364{
365 return at_xdmac_chan_read(atchan, AT_XDMAC_GS) & atchan->mask;
366}
367
368static void at_xdmac_off(struct at_xdmac *atxdmac)
369{
370 at_xdmac_write(atxdmac, AT_XDMAC_GD, -1L);
371
372 /* Wait that all chans are disabled. */
373 while (at_xdmac_read(atxdmac, AT_XDMAC_GS))
374 cpu_relax();
375
376 at_xdmac_write(atxdmac, AT_XDMAC_GID, -1L);
377}
378
379/* Call with lock hold. */
380static void at_xdmac_start_xfer(struct at_xdmac_chan *atchan,
381 struct at_xdmac_desc *first)
382{
383 struct at_xdmac *atxdmac = to_at_xdmac(atchan->chan.device);
384 u32 reg;
385
386 dev_vdbg(chan2dev(&atchan->chan), "%s: desc 0x%p\n", __func__, first);
387
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200388 /* Set transfer as active to not try to start it again. */
389 first->active_xfer = true;
390
391 /* Tell xdmac where to get the first descriptor. */
Eugen Hristev2bec35a2020-10-16 12:38:50 +0300392 reg = AT_XDMAC_CNDA_NDA(first->tx_dma_desc.phys);
393 if (atxdmac->layout->sdif)
394 reg |= AT_XDMAC_CNDA_NDAIF(atchan->memif);
395
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200396 at_xdmac_chan_write(atchan, AT_XDMAC_CNDA, reg);
397
398 /*
Ludovic Desroches6d3a7d92015-01-27 16:30:32 +0100399 * When doing non cyclic transfer we need to use the next
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200400 * descriptor view 2 since some fields of the configuration register
401 * depend on transfer size and src/dest addresses.
402 */
Ludovic Desroches20cadcb42015-06-17 16:22:26 +0200403 if (at_xdmac_chan_is_cyclic(atchan))
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200404 reg = AT_XDMAC_CNDC_NDVIEW_NDV1;
Ludovic Desroches20cadcb42015-06-17 16:22:26 +0200405 else if (first->lld.mbr_ubc & AT_XDMAC_MBR_UBC_NDV3)
Maxime Ripardee0fe352015-05-07 17:38:08 +0200406 reg = AT_XDMAC_CNDC_NDVIEW_NDV3;
Ludovic Desroches20cadcb42015-06-17 16:22:26 +0200407 else
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200408 reg = AT_XDMAC_CNDC_NDVIEW_NDV2;
Ludovic Desroches20cadcb42015-06-17 16:22:26 +0200409 /*
410 * Even if the register will be updated from the configuration in the
411 * descriptor when using view 2 or higher, the PROT bit won't be set
412 * properly. This bit can be modified only by using the channel
413 * configuration register.
414 */
415 at_xdmac_chan_write(atchan, AT_XDMAC_CC, first->lld.mbr_cfg);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200416
417 reg |= AT_XDMAC_CNDC_NDDUP
418 | AT_XDMAC_CNDC_NDSUP
419 | AT_XDMAC_CNDC_NDE;
420 at_xdmac_chan_write(atchan, AT_XDMAC_CNDC, reg);
421
422 dev_vdbg(chan2dev(&atchan->chan),
423 "%s: CC=0x%08x CNDA=0x%08x, CNDC=0x%08x, CSA=0x%08x, CDA=0x%08x, CUBC=0x%08x\n",
424 __func__, at_xdmac_chan_read(atchan, AT_XDMAC_CC),
425 at_xdmac_chan_read(atchan, AT_XDMAC_CNDA),
426 at_xdmac_chan_read(atchan, AT_XDMAC_CNDC),
427 at_xdmac_chan_read(atchan, AT_XDMAC_CSA),
428 at_xdmac_chan_read(atchan, AT_XDMAC_CDA),
429 at_xdmac_chan_read(atchan, AT_XDMAC_CUBC));
430
431 at_xdmac_chan_write(atchan, AT_XDMAC_CID, 0xffffffff);
Nicolas Ferre38a829a32019-04-03 12:23:59 +0200432 reg = AT_XDMAC_CIE_RBEIE | AT_XDMAC_CIE_WBEIE;
433 /*
434 * Request Overflow Error is only for peripheral synchronized transfers
435 */
436 if (at_xdmac_chan_is_peripheral_xfer(first->lld.mbr_cfg))
437 reg |= AT_XDMAC_CIE_ROIE;
438
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200439 /*
440 * There is no end of list when doing cyclic dma, we need to get
441 * an interrupt after each periods.
442 */
443 if (at_xdmac_chan_is_cyclic(atchan))
444 at_xdmac_chan_write(atchan, AT_XDMAC_CIE,
445 reg | AT_XDMAC_CIE_BIE);
446 else
447 at_xdmac_chan_write(atchan, AT_XDMAC_CIE,
448 reg | AT_XDMAC_CIE_LIE);
449 at_xdmac_write(atxdmac, AT_XDMAC_GIE, atchan->mask);
450 dev_vdbg(chan2dev(&atchan->chan),
451 "%s: enable channel (0x%08x)\n", __func__, atchan->mask);
452 wmb();
453 at_xdmac_write(atxdmac, AT_XDMAC_GE, atchan->mask);
454
455 dev_vdbg(chan2dev(&atchan->chan),
456 "%s: CC=0x%08x CNDA=0x%08x, CNDC=0x%08x, CSA=0x%08x, CDA=0x%08x, CUBC=0x%08x\n",
457 __func__, at_xdmac_chan_read(atchan, AT_XDMAC_CC),
458 at_xdmac_chan_read(atchan, AT_XDMAC_CNDA),
459 at_xdmac_chan_read(atchan, AT_XDMAC_CNDC),
460 at_xdmac_chan_read(atchan, AT_XDMAC_CSA),
461 at_xdmac_chan_read(atchan, AT_XDMAC_CDA),
462 at_xdmac_chan_read(atchan, AT_XDMAC_CUBC));
463
464}
465
466static dma_cookie_t at_xdmac_tx_submit(struct dma_async_tx_descriptor *tx)
467{
468 struct at_xdmac_desc *desc = txd_to_at_desc(tx);
469 struct at_xdmac_chan *atchan = to_at_xdmac_chan(tx->chan);
470 dma_cookie_t cookie;
Ludovic Desroches4c374fc2015-06-08 10:33:14 +0200471 unsigned long irqflags;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200472
Ludovic Desroches4c374fc2015-06-08 10:33:14 +0200473 spin_lock_irqsave(&atchan->lock, irqflags);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200474 cookie = dma_cookie_assign(tx);
475
476 dev_vdbg(chan2dev(tx->chan), "%s: atchan 0x%p, add desc 0x%p to xfers_list\n",
477 __func__, atchan, desc);
478 list_add_tail(&desc->xfer_node, &atchan->xfers_list);
Ludovic Desroches4c374fc2015-06-08 10:33:14 +0200479 spin_unlock_irqrestore(&atchan->lock, irqflags);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200480 return cookie;
481}
482
483static struct at_xdmac_desc *at_xdmac_alloc_desc(struct dma_chan *chan,
484 gfp_t gfp_flags)
485{
486 struct at_xdmac_desc *desc;
487 struct at_xdmac *atxdmac = to_at_xdmac(chan->device);
488 dma_addr_t phys;
489
Souptick Joarder9dcd74082016-11-30 02:30:37 +0530490 desc = dma_pool_zalloc(atxdmac->at_xdmac_desc_pool, gfp_flags, &phys);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200491 if (desc) {
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200492 INIT_LIST_HEAD(&desc->descs_list);
493 dma_async_tx_descriptor_init(&desc->tx_dma_desc, chan);
494 desc->tx_dma_desc.tx_submit = at_xdmac_tx_submit;
495 desc->tx_dma_desc.phys = phys;
496 }
497
498 return desc;
499}
500
Ben Dooks192dc8c2016-06-07 17:09:15 +0100501static void at_xdmac_init_used_desc(struct at_xdmac_desc *desc)
Ludovic Desroches0be21362015-09-15 15:39:11 +0200502{
503 memset(&desc->lld, 0, sizeof(desc->lld));
504 INIT_LIST_HEAD(&desc->descs_list);
505 desc->direction = DMA_TRANS_NONE;
506 desc->xfer_size = 0;
507 desc->active_xfer = false;
508}
509
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200510/* Call must be protected by lock. */
511static struct at_xdmac_desc *at_xdmac_get_desc(struct at_xdmac_chan *atchan)
512{
513 struct at_xdmac_desc *desc;
514
515 if (list_empty(&atchan->free_descs_list)) {
516 desc = at_xdmac_alloc_desc(&atchan->chan, GFP_NOWAIT);
517 } else {
518 desc = list_first_entry(&atchan->free_descs_list,
519 struct at_xdmac_desc, desc_node);
520 list_del(&desc->desc_node);
Ludovic Desroches0be21362015-09-15 15:39:11 +0200521 at_xdmac_init_used_desc(desc);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200522 }
523
524 return desc;
525}
526
Maxime Ripard0d0ee752015-05-07 17:38:10 +0200527static void at_xdmac_queue_desc(struct dma_chan *chan,
528 struct at_xdmac_desc *prev,
529 struct at_xdmac_desc *desc)
530{
531 if (!prev || !desc)
532 return;
533
534 prev->lld.mbr_nda = desc->tx_dma_desc.phys;
535 prev->lld.mbr_ubc |= AT_XDMAC_MBR_UBC_NDE;
536
537 dev_dbg(chan2dev(chan), "%s: chain lld: prev=0x%p, mbr_nda=%pad\n",
538 __func__, prev, &prev->lld.mbr_nda);
539}
540
Maxime Ripard6007ccb2015-05-07 17:38:11 +0200541static inline void at_xdmac_increment_block_count(struct dma_chan *chan,
542 struct at_xdmac_desc *desc)
543{
544 if (!desc)
545 return;
546
547 desc->lld.mbr_bc++;
548
549 dev_dbg(chan2dev(chan),
550 "%s: incrementing the block count of the desc 0x%p\n",
551 __func__, desc);
552}
553
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200554static struct dma_chan *at_xdmac_xlate(struct of_phandle_args *dma_spec,
555 struct of_dma *of_dma)
556{
557 struct at_xdmac *atxdmac = of_dma->of_dma_data;
558 struct at_xdmac_chan *atchan;
559 struct dma_chan *chan;
560 struct device *dev = atxdmac->dma.dev;
561
562 if (dma_spec->args_count != 1) {
563 dev_err(dev, "dma phandler args: bad number of args\n");
564 return NULL;
565 }
566
567 chan = dma_get_any_slave_channel(&atxdmac->dma);
568 if (!chan) {
569 dev_err(dev, "can't get a dma channel\n");
570 return NULL;
571 }
572
573 atchan = to_at_xdmac_chan(chan);
574 atchan->memif = AT91_XDMAC_DT_GET_MEM_IF(dma_spec->args[0]);
575 atchan->perif = AT91_XDMAC_DT_GET_PER_IF(dma_spec->args[0]);
576 atchan->perid = AT91_XDMAC_DT_GET_PERID(dma_spec->args[0]);
577 dev_dbg(dev, "chan dt cfg: memif=%u perif=%u perid=%u\n",
578 atchan->memif, atchan->perif, atchan->perid);
579
580 return chan;
581}
582
Ludovic Desroches765c37d2015-06-08 10:33:15 +0200583static int at_xdmac_compute_chan_conf(struct dma_chan *chan,
584 enum dma_transfer_direction direction)
585{
586 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
Eugen Hristev2bec35a2020-10-16 12:38:50 +0300587 struct at_xdmac *atxdmac = to_at_xdmac(atchan->chan.device);
Ludovic Desroches765c37d2015-06-08 10:33:15 +0200588 int csize, dwidth;
589
590 if (direction == DMA_DEV_TO_MEM) {
591 atchan->cfg =
592 AT91_XDMAC_DT_PERID(atchan->perid)
593 | AT_XDMAC_CC_DAM_INCREMENTED_AM
594 | AT_XDMAC_CC_SAM_FIXED_AM
Ludovic Desroches765c37d2015-06-08 10:33:15 +0200595 | AT_XDMAC_CC_SWREQ_HWR_CONNECTED
596 | AT_XDMAC_CC_DSYNC_PER2MEM
597 | AT_XDMAC_CC_MBSIZE_SIXTEEN
598 | AT_XDMAC_CC_TYPE_PER_TRAN;
Eugen Hristev2bec35a2020-10-16 12:38:50 +0300599 if (atxdmac->layout->sdif)
600 atchan->cfg |= AT_XDMAC_CC_DIF(atchan->memif) |
601 AT_XDMAC_CC_SIF(atchan->perif);
602
Ludovic Desroches765c37d2015-06-08 10:33:15 +0200603 csize = ffs(atchan->sconfig.src_maxburst) - 1;
604 if (csize < 0) {
605 dev_err(chan2dev(chan), "invalid src maxburst value\n");
606 return -EINVAL;
607 }
608 atchan->cfg |= AT_XDMAC_CC_CSIZE(csize);
609 dwidth = ffs(atchan->sconfig.src_addr_width) - 1;
610 if (dwidth < 0) {
611 dev_err(chan2dev(chan), "invalid src addr width value\n");
612 return -EINVAL;
613 }
614 atchan->cfg |= AT_XDMAC_CC_DWIDTH(dwidth);
615 } else if (direction == DMA_MEM_TO_DEV) {
616 atchan->cfg =
617 AT91_XDMAC_DT_PERID(atchan->perid)
618 | AT_XDMAC_CC_DAM_FIXED_AM
619 | AT_XDMAC_CC_SAM_INCREMENTED_AM
Ludovic Desroches765c37d2015-06-08 10:33:15 +0200620 | AT_XDMAC_CC_SWREQ_HWR_CONNECTED
621 | AT_XDMAC_CC_DSYNC_MEM2PER
622 | AT_XDMAC_CC_MBSIZE_SIXTEEN
623 | AT_XDMAC_CC_TYPE_PER_TRAN;
Eugen Hristev2bec35a2020-10-16 12:38:50 +0300624 if (atxdmac->layout->sdif)
625 atchan->cfg |= AT_XDMAC_CC_DIF(atchan->perif) |
626 AT_XDMAC_CC_SIF(atchan->memif);
627
Ludovic Desroches765c37d2015-06-08 10:33:15 +0200628 csize = ffs(atchan->sconfig.dst_maxburst) - 1;
629 if (csize < 0) {
630 dev_err(chan2dev(chan), "invalid src maxburst value\n");
631 return -EINVAL;
632 }
633 atchan->cfg |= AT_XDMAC_CC_CSIZE(csize);
634 dwidth = ffs(atchan->sconfig.dst_addr_width) - 1;
635 if (dwidth < 0) {
636 dev_err(chan2dev(chan), "invalid dst addr width value\n");
637 return -EINVAL;
638 }
639 atchan->cfg |= AT_XDMAC_CC_DWIDTH(dwidth);
640 }
641
642 dev_dbg(chan2dev(chan), "%s: cfg=0x%08x\n", __func__, atchan->cfg);
643
644 return 0;
645}
646
647/*
648 * Only check that maxburst and addr width values are supported by the
649 * the controller but not that the configuration is good to perform the
650 * transfer since we don't know the direction at this stage.
651 */
652static int at_xdmac_check_slave_config(struct dma_slave_config *sconfig)
653{
654 if ((sconfig->src_maxburst > AT_XDMAC_MAX_CSIZE)
655 || (sconfig->dst_maxburst > AT_XDMAC_MAX_CSIZE))
656 return -EINVAL;
657
658 if ((sconfig->src_addr_width > AT_XDMAC_MAX_DWIDTH)
659 || (sconfig->dst_addr_width > AT_XDMAC_MAX_DWIDTH))
660 return -EINVAL;
661
662 return 0;
663}
664
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200665static int at_xdmac_set_slave_config(struct dma_chan *chan,
666 struct dma_slave_config *sconfig)
667{
668 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200669
Ludovic Desroches765c37d2015-06-08 10:33:15 +0200670 if (at_xdmac_check_slave_config(sconfig)) {
671 dev_err(chan2dev(chan), "invalid slave configuration\n");
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200672 return -EINVAL;
673 }
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200674
Ludovic Desroches765c37d2015-06-08 10:33:15 +0200675 memcpy(&atchan->sconfig, sconfig, sizeof(atchan->sconfig));
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200676
677 return 0;
678}
679
680static struct dma_async_tx_descriptor *
681at_xdmac_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
682 unsigned int sg_len, enum dma_transfer_direction direction,
683 unsigned long flags, void *context)
684{
Ludovic Desroches35ca0ee2015-06-08 10:33:16 +0200685 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
686 struct at_xdmac_desc *first = NULL, *prev = NULL;
687 struct scatterlist *sg;
688 int i;
689 unsigned int xfer_size = 0;
690 unsigned long irqflags;
Ludovic Desroches4c374fc2015-06-08 10:33:14 +0200691 struct dma_async_tx_descriptor *ret = NULL;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200692
693 if (!sgl)
694 return NULL;
695
696 if (!is_slave_direction(direction)) {
697 dev_err(chan2dev(chan), "invalid DMA direction\n");
698 return NULL;
699 }
700
701 dev_dbg(chan2dev(chan), "%s: sg_len=%d, dir=%s, flags=0x%lx\n",
702 __func__, sg_len,
703 direction == DMA_MEM_TO_DEV ? "to device" : "from device",
704 flags);
705
706 /* Protect dma_sconfig field that can be modified by set_slave_conf. */
Ludovic Desroches4c374fc2015-06-08 10:33:14 +0200707 spin_lock_irqsave(&atchan->lock, irqflags);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200708
Ludovic Desroches765c37d2015-06-08 10:33:15 +0200709 if (at_xdmac_compute_chan_conf(chan, direction))
710 goto spin_unlock;
711
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200712 /* Prepare descriptors. */
713 for_each_sg(sgl, sg, sg_len, i) {
714 struct at_xdmac_desc *desc = NULL;
Ludovic Desroches6d3a7d92015-01-27 16:30:32 +0100715 u32 len, mem, dwidth, fixed_dwidth;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200716
717 len = sg_dma_len(sg);
718 mem = sg_dma_address(sg);
719 if (unlikely(!len)) {
720 dev_err(chan2dev(chan), "sg data length is zero\n");
Ludovic Desroches4c374fc2015-06-08 10:33:14 +0200721 goto spin_unlock;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200722 }
723 dev_dbg(chan2dev(chan), "%s: * sg%d len=%u, mem=0x%08x\n",
724 __func__, i, len, mem);
725
726 desc = at_xdmac_get_desc(atchan);
727 if (!desc) {
728 dev_err(chan2dev(chan), "can't get descriptor\n");
729 if (first)
730 list_splice_init(&first->descs_list, &atchan->free_descs_list);
Ludovic Desroches4c374fc2015-06-08 10:33:14 +0200731 goto spin_unlock;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200732 }
733
734 /* Linked list descriptor setup. */
735 if (direction == DMA_DEV_TO_MEM) {
Ludovic Desroches765c37d2015-06-08 10:33:15 +0200736 desc->lld.mbr_sa = atchan->sconfig.src_addr;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200737 desc->lld.mbr_da = mem;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200738 } else {
739 desc->lld.mbr_sa = mem;
Ludovic Desroches765c37d2015-06-08 10:33:15 +0200740 desc->lld.mbr_da = atchan->sconfig.dst_addr;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200741 }
Cyrille Pitchen1c8a38b2015-06-30 14:36:57 +0200742 dwidth = at_xdmac_get_dwidth(atchan->cfg);
Ludovic Desroches6d3a7d92015-01-27 16:30:32 +0100743 fixed_dwidth = IS_ALIGNED(len, 1 << dwidth)
Cyrille Pitchen1c8a38b2015-06-30 14:36:57 +0200744 ? dwidth
Ludovic Desroches6d3a7d92015-01-27 16:30:32 +0100745 : AT_XDMAC_CC_DWIDTH_BYTE;
746 desc->lld.mbr_ubc = AT_XDMAC_MBR_UBC_NDV2 /* next descriptor view */
Ludovic Desrochesbe835072015-01-27 16:30:31 +0100747 | AT_XDMAC_MBR_UBC_NDEN /* next descriptor dst parameter update */
748 | AT_XDMAC_MBR_UBC_NSEN /* next descriptor src parameter update */
Ludovic Desroches6d3a7d92015-01-27 16:30:32 +0100749 | (len >> fixed_dwidth); /* microblock length */
Cyrille Pitchen1c8a38b2015-06-30 14:36:57 +0200750 desc->lld.mbr_cfg = (atchan->cfg & ~AT_XDMAC_CC_DWIDTH_MASK) |
751 AT_XDMAC_CC_DWIDTH(fixed_dwidth);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200752 dev_dbg(chan2dev(chan),
Vinod Koul82e24242014-11-06 18:02:52 +0530753 "%s: lld: mbr_sa=%pad, mbr_da=%pad, mbr_ubc=0x%08x\n",
754 __func__, &desc->lld.mbr_sa, &desc->lld.mbr_da, desc->lld.mbr_ubc);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200755
756 /* Chain lld. */
Maxime Ripard0d0ee752015-05-07 17:38:10 +0200757 if (prev)
758 at_xdmac_queue_desc(chan, prev, desc);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200759
760 prev = desc;
761 if (!first)
762 first = desc;
763
764 dev_dbg(chan2dev(chan), "%s: add desc 0x%p to descs_list 0x%p\n",
765 __func__, desc, first);
766 list_add_tail(&desc->desc_node, &first->descs_list);
Cyrille Pitchen57819272014-11-13 11:52:42 +0100767 xfer_size += len;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200768 }
769
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200770
771 first->tx_dma_desc.flags = flags;
Cyrille Pitchen57819272014-11-13 11:52:42 +0100772 first->xfer_size = xfer_size;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200773 first->direction = direction;
Ludovic Desroches4c374fc2015-06-08 10:33:14 +0200774 ret = &first->tx_dma_desc;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200775
Ludovic Desroches4c374fc2015-06-08 10:33:14 +0200776spin_unlock:
777 spin_unlock_irqrestore(&atchan->lock, irqflags);
778 return ret;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200779}
780
781static struct dma_async_tx_descriptor *
782at_xdmac_prep_dma_cyclic(struct dma_chan *chan, dma_addr_t buf_addr,
783 size_t buf_len, size_t period_len,
784 enum dma_transfer_direction direction,
785 unsigned long flags)
786{
787 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
788 struct at_xdmac_desc *first = NULL, *prev = NULL;
789 unsigned int periods = buf_len / period_len;
790 int i;
Ludovic Desroches4c374fc2015-06-08 10:33:14 +0200791 unsigned long irqflags;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200792
Vinod Koul82e24242014-11-06 18:02:52 +0530793 dev_dbg(chan2dev(chan), "%s: buf_addr=%pad, buf_len=%zd, period_len=%zd, dir=%s, flags=0x%lx\n",
794 __func__, &buf_addr, buf_len, period_len,
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200795 direction == DMA_MEM_TO_DEV ? "mem2per" : "per2mem", flags);
796
797 if (!is_slave_direction(direction)) {
798 dev_err(chan2dev(chan), "invalid DMA direction\n");
799 return NULL;
800 }
801
802 if (test_and_set_bit(AT_XDMAC_CHAN_IS_CYCLIC, &atchan->status)) {
803 dev_err(chan2dev(chan), "channel currently used\n");
804 return NULL;
805 }
806
Ludovic Desroches765c37d2015-06-08 10:33:15 +0200807 if (at_xdmac_compute_chan_conf(chan, direction))
808 return NULL;
809
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200810 for (i = 0; i < periods; i++) {
811 struct at_xdmac_desc *desc = NULL;
812
Ludovic Desroches4c374fc2015-06-08 10:33:14 +0200813 spin_lock_irqsave(&atchan->lock, irqflags);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200814 desc = at_xdmac_get_desc(atchan);
815 if (!desc) {
816 dev_err(chan2dev(chan), "can't get descriptor\n");
817 if (first)
818 list_splice_init(&first->descs_list, &atchan->free_descs_list);
Ludovic Desroches4c374fc2015-06-08 10:33:14 +0200819 spin_unlock_irqrestore(&atchan->lock, irqflags);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200820 return NULL;
821 }
Ludovic Desroches4c374fc2015-06-08 10:33:14 +0200822 spin_unlock_irqrestore(&atchan->lock, irqflags);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200823 dev_dbg(chan2dev(chan),
Vinod Koul82e24242014-11-06 18:02:52 +0530824 "%s: desc=0x%p, tx_dma_desc.phys=%pad\n",
825 __func__, desc, &desc->tx_dma_desc.phys);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200826
827 if (direction == DMA_DEV_TO_MEM) {
Ludovic Desroches765c37d2015-06-08 10:33:15 +0200828 desc->lld.mbr_sa = atchan->sconfig.src_addr;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200829 desc->lld.mbr_da = buf_addr + i * period_len;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200830 } else {
831 desc->lld.mbr_sa = buf_addr + i * period_len;
Ludovic Desroches765c37d2015-06-08 10:33:15 +0200832 desc->lld.mbr_da = atchan->sconfig.dst_addr;
kbuild test robot5ac7d582014-11-06 17:28:08 +0800833 }
Ludovic Desroches765c37d2015-06-08 10:33:15 +0200834 desc->lld.mbr_cfg = atchan->cfg;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200835 desc->lld.mbr_ubc = AT_XDMAC_MBR_UBC_NDV1
836 | AT_XDMAC_MBR_UBC_NDEN
837 | AT_XDMAC_MBR_UBC_NSEN
Ludovic Desroches6eb9d3c2015-02-12 16:30:30 +0100838 | period_len >> at_xdmac_get_dwidth(desc->lld.mbr_cfg);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200839
840 dev_dbg(chan2dev(chan),
Vinod Koul82e24242014-11-06 18:02:52 +0530841 "%s: lld: mbr_sa=%pad, mbr_da=%pad, mbr_ubc=0x%08x\n",
842 __func__, &desc->lld.mbr_sa, &desc->lld.mbr_da, desc->lld.mbr_ubc);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200843
844 /* Chain lld. */
Maxime Ripard0d0ee752015-05-07 17:38:10 +0200845 if (prev)
846 at_xdmac_queue_desc(chan, prev, desc);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200847
848 prev = desc;
849 if (!first)
850 first = desc;
851
852 dev_dbg(chan2dev(chan), "%s: add desc 0x%p to descs_list 0x%p\n",
853 __func__, desc, first);
854 list_add_tail(&desc->desc_node, &first->descs_list);
855 }
856
Ludovic Desrochese900c302015-07-22 16:12:29 +0200857 at_xdmac_queue_desc(chan, prev, first);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +0200858 first->tx_dma_desc.flags = flags;
859 first->xfer_size = buf_len;
860 first->direction = direction;
861
862 return &first->tx_dma_desc;
863}
864
Maxime Ripardf0816a32015-05-07 17:38:09 +0200865static inline u32 at_xdmac_align_width(struct dma_chan *chan, dma_addr_t addr)
866{
867 u32 width;
868
869 /*
870 * Check address alignment to select the greater data width we
871 * can use.
872 *
873 * Some XDMAC implementations don't provide dword transfer, in
874 * this case selecting dword has the same behavior as
875 * selecting word transfers.
876 */
877 if (!(addr & 7)) {
878 width = AT_XDMAC_CC_DWIDTH_DWORD;
879 dev_dbg(chan2dev(chan), "%s: dwidth: double word\n", __func__);
880 } else if (!(addr & 3)) {
881 width = AT_XDMAC_CC_DWIDTH_WORD;
882 dev_dbg(chan2dev(chan), "%s: dwidth: word\n", __func__);
883 } else if (!(addr & 1)) {
884 width = AT_XDMAC_CC_DWIDTH_HALFWORD;
885 dev_dbg(chan2dev(chan), "%s: dwidth: half word\n", __func__);
886 } else {
887 width = AT_XDMAC_CC_DWIDTH_BYTE;
888 dev_dbg(chan2dev(chan), "%s: dwidth: byte\n", __func__);
889 }
890
891 return width;
892}
893
Maxime Ripard6007ccb2015-05-07 17:38:11 +0200894static struct at_xdmac_desc *
895at_xdmac_interleaved_queue_desc(struct dma_chan *chan,
896 struct at_xdmac_chan *atchan,
897 struct at_xdmac_desc *prev,
898 dma_addr_t src, dma_addr_t dst,
899 struct dma_interleaved_template *xt,
900 struct data_chunk *chunk)
901{
902 struct at_xdmac_desc *desc;
903 u32 dwidth;
904 unsigned long flags;
905 size_t ublen;
906 /*
907 * WARNING: The channel configuration is set here since there is no
908 * dmaengine_slave_config call in this case. Moreover we don't know the
909 * direction, it involves we can't dynamically set the source and dest
910 * interface so we have to use the same one. Only interface 0 allows EBI
911 * access. Hopefully we can access DDR through both ports (at least on
912 * SAMA5D4x), so we can use the same interface for source and dest,
913 * that solves the fact we don't know the direction.
Ludovic Desroches95da0c12015-11-23 14:09:39 +0100914 * ERRATA: Even if useless for memory transfers, the PERID has to not
915 * match the one of another channel. If not, it could lead to spurious
916 * flag status.
Eugen Hristev2bec35a2020-10-16 12:38:50 +0300917 * For SAMA7G5x case, the SIF and DIF fields are no longer used.
918 * Thus, no need to have the SIF/DIF interfaces here.
919 * For SAMA5D4x and SAMA5D2x the SIF and DIF are already configured as
920 * zero.
Maxime Ripard6007ccb2015-05-07 17:38:11 +0200921 */
Eugen Hristev60f88c02020-10-16 12:37:25 +0300922 u32 chan_cc = AT_XDMAC_CC_PERID(0x7f)
Maxime Ripard6007ccb2015-05-07 17:38:11 +0200923 | AT_XDMAC_CC_MBSIZE_SIXTEEN
924 | AT_XDMAC_CC_TYPE_MEM_TRAN;
925
926 dwidth = at_xdmac_align_width(chan, src | dst | chunk->size);
927 if (chunk->size >= (AT_XDMAC_MBR_UBC_UBLEN_MAX << dwidth)) {
928 dev_dbg(chan2dev(chan),
Arvind Yadav1edc85d2017-08-07 13:15:18 +0530929 "%s: chunk too big (%zu, max size %lu)...\n",
Maxime Ripard6007ccb2015-05-07 17:38:11 +0200930 __func__, chunk->size,
931 AT_XDMAC_MBR_UBC_UBLEN_MAX << dwidth);
932 return NULL;
933 }
934
935 if (prev)
936 dev_dbg(chan2dev(chan),
937 "Adding items at the end of desc 0x%p\n", prev);
938
939 if (xt->src_inc) {
940 if (xt->src_sgl)
Maxime Riparda1cf09032015-09-15 15:36:00 +0200941 chan_cc |= AT_XDMAC_CC_SAM_UBS_AM;
Maxime Ripard6007ccb2015-05-07 17:38:11 +0200942 else
943 chan_cc |= AT_XDMAC_CC_SAM_INCREMENTED_AM;
944 }
945
946 if (xt->dst_inc) {
947 if (xt->dst_sgl)
Maxime Riparda1cf09032015-09-15 15:36:00 +0200948 chan_cc |= AT_XDMAC_CC_DAM_UBS_AM;
Maxime Ripard6007ccb2015-05-07 17:38:11 +0200949 else
950 chan_cc |= AT_XDMAC_CC_DAM_INCREMENTED_AM;
951 }
952
953 spin_lock_irqsave(&atchan->lock, flags);
954 desc = at_xdmac_get_desc(atchan);
955 spin_unlock_irqrestore(&atchan->lock, flags);
956 if (!desc) {
957 dev_err(chan2dev(chan), "can't get descriptor\n");
958 return NULL;
959 }
960
961 chan_cc |= AT_XDMAC_CC_DWIDTH(dwidth);
962
963 ublen = chunk->size >> dwidth;
964
965 desc->lld.mbr_sa = src;
966 desc->lld.mbr_da = dst;
Maxime Ripard87d001e2015-05-27 16:01:52 +0200967 desc->lld.mbr_sus = dmaengine_get_src_icg(xt, chunk);
968 desc->lld.mbr_dus = dmaengine_get_dst_icg(xt, chunk);
Maxime Ripard6007ccb2015-05-07 17:38:11 +0200969
970 desc->lld.mbr_ubc = AT_XDMAC_MBR_UBC_NDV3
971 | AT_XDMAC_MBR_UBC_NDEN
972 | AT_XDMAC_MBR_UBC_NSEN
973 | ublen;
974 desc->lld.mbr_cfg = chan_cc;
975
976 dev_dbg(chan2dev(chan),
Arnd Bergmann268914f2015-11-12 15:16:53 +0100977 "%s: lld: mbr_sa=%pad, mbr_da=%pad, mbr_ubc=0x%08x, mbr_cfg=0x%08x\n",
978 __func__, &desc->lld.mbr_sa, &desc->lld.mbr_da,
Maxime Ripard6007ccb2015-05-07 17:38:11 +0200979 desc->lld.mbr_ubc, desc->lld.mbr_cfg);
980
981 /* Chain lld. */
982 if (prev)
983 at_xdmac_queue_desc(chan, prev, desc);
984
985 return desc;
986}
987
Maxime Ripard6007ccb2015-05-07 17:38:11 +0200988static struct dma_async_tx_descriptor *
989at_xdmac_prep_interleaved(struct dma_chan *chan,
990 struct dma_interleaved_template *xt,
991 unsigned long flags)
992{
993 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
994 struct at_xdmac_desc *prev = NULL, *first = NULL;
Maxime Ripard6007ccb2015-05-07 17:38:11 +0200995 dma_addr_t dst_addr, src_addr;
Maxime Ripard4e5385782015-09-15 15:29:27 +0200996 size_t src_skip = 0, dst_skip = 0, len = 0;
997 struct data_chunk *chunk;
Maxime Ripard6007ccb2015-05-07 17:38:11 +0200998 int i;
999
Maxime Ripard4e5385782015-09-15 15:29:27 +02001000 if (!xt || !xt->numf || (xt->dir != DMA_MEM_TO_MEM))
1001 return NULL;
1002
1003 /*
1004 * TODO: Handle the case where we have to repeat a chain of
1005 * descriptors...
1006 */
1007 if ((xt->numf > 1) && (xt->frame_size > 1))
Maxime Ripard6007ccb2015-05-07 17:38:11 +02001008 return NULL;
1009
Arvind Yadav1edc85d2017-08-07 13:15:18 +05301010 dev_dbg(chan2dev(chan), "%s: src=%pad, dest=%pad, numf=%zu, frame_size=%zu, flags=0x%lx\n",
Arnd Bergmann268914f2015-11-12 15:16:53 +01001011 __func__, &xt->src_start, &xt->dst_start, xt->numf,
Maxime Ripard6007ccb2015-05-07 17:38:11 +02001012 xt->frame_size, flags);
1013
1014 src_addr = xt->src_start;
1015 dst_addr = xt->dst_start;
1016
Maxime Ripard4e5385782015-09-15 15:29:27 +02001017 if (xt->numf > 1) {
1018 first = at_xdmac_interleaved_queue_desc(chan, atchan,
1019 NULL,
1020 src_addr, dst_addr,
1021 xt, xt->sgl);
Sylvain ETIENNEef10b0b2015-12-02 17:10:16 +01001022
1023 /* Length of the block is (BLEN+1) microblocks. */
1024 for (i = 0; i < xt->numf - 1; i++)
Maxime Ripard4e5385782015-09-15 15:29:27 +02001025 at_xdmac_increment_block_count(chan, first);
Maxime Ripard6007ccb2015-05-07 17:38:11 +02001026
1027 dev_dbg(chan2dev(chan), "%s: add desc 0x%p to descs_list 0x%p\n",
Ludovic Desroches62b5cb72015-09-15 15:38:24 +02001028 __func__, first, first);
1029 list_add_tail(&first->desc_node, &first->descs_list);
Maxime Ripard4e5385782015-09-15 15:29:27 +02001030 } else {
1031 for (i = 0; i < xt->frame_size; i++) {
1032 size_t src_icg = 0, dst_icg = 0;
1033 struct at_xdmac_desc *desc;
Maxime Ripard6007ccb2015-05-07 17:38:11 +02001034
Maxime Ripard4e5385782015-09-15 15:29:27 +02001035 chunk = xt->sgl + i;
Maxime Ripard6007ccb2015-05-07 17:38:11 +02001036
Maxime Ripard4e5385782015-09-15 15:29:27 +02001037 dst_icg = dmaengine_get_dst_icg(xt, chunk);
1038 src_icg = dmaengine_get_src_icg(xt, chunk);
Maxime Ripard6007ccb2015-05-07 17:38:11 +02001039
Maxime Ripard4e5385782015-09-15 15:29:27 +02001040 src_skip = chunk->size + src_icg;
1041 dst_skip = chunk->size + dst_icg;
Maxime Ripard6007ccb2015-05-07 17:38:11 +02001042
Maxime Ripard6007ccb2015-05-07 17:38:11 +02001043 dev_dbg(chan2dev(chan),
Arvind Yadav1edc85d2017-08-07 13:15:18 +05301044 "%s: chunk size=%zu, src icg=%zu, dst icg=%zu\n",
Maxime Ripard4e5385782015-09-15 15:29:27 +02001045 __func__, chunk->size, src_icg, dst_icg);
1046
1047 desc = at_xdmac_interleaved_queue_desc(chan, atchan,
1048 prev,
1049 src_addr, dst_addr,
1050 xt, chunk);
1051 if (!desc) {
1052 list_splice_init(&first->descs_list,
1053 &atchan->free_descs_list);
1054 return NULL;
1055 }
1056
1057 if (!first)
1058 first = desc;
1059
1060 dev_dbg(chan2dev(chan), "%s: add desc 0x%p to descs_list 0x%p\n",
1061 __func__, desc, first);
1062 list_add_tail(&desc->desc_node, &first->descs_list);
1063
1064 if (xt->src_sgl)
1065 src_addr += src_skip;
1066
1067 if (xt->dst_sgl)
1068 dst_addr += dst_skip;
1069
1070 len += chunk->size;
1071 prev = desc;
Maxime Ripard6007ccb2015-05-07 17:38:11 +02001072 }
Maxime Ripard6007ccb2015-05-07 17:38:11 +02001073 }
1074
1075 first->tx_dma_desc.cookie = -EBUSY;
1076 first->tx_dma_desc.flags = flags;
1077 first->xfer_size = len;
1078
1079 return &first->tx_dma_desc;
1080}
1081
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001082static struct dma_async_tx_descriptor *
1083at_xdmac_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
1084 size_t len, unsigned long flags)
1085{
1086 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1087 struct at_xdmac_desc *first = NULL, *prev = NULL;
1088 size_t remaining_size = len, xfer_size = 0, ublen;
1089 dma_addr_t src_addr = src, dst_addr = dest;
1090 u32 dwidth;
1091 /*
1092 * WARNING: We don't know the direction, it involves we can't
1093 * dynamically set the source and dest interface so we have to use the
1094 * same one. Only interface 0 allows EBI access. Hopefully we can
1095 * access DDR through both ports (at least on SAMA5D4x), so we can use
1096 * the same interface for source and dest, that solves the fact we
1097 * don't know the direction.
Ludovic Desroches95da0c12015-11-23 14:09:39 +01001098 * ERRATA: Even if useless for memory transfers, the PERID has to not
1099 * match the one of another channel. If not, it could lead to spurious
1100 * flag status.
Eugen Hristev2bec35a2020-10-16 12:38:50 +03001101 * For SAMA7G5x case, the SIF and DIF fields are no longer used.
1102 * Thus, no need to have the SIF/DIF interfaces here.
1103 * For SAMA5D4x and SAMA5D2x the SIF and DIF are already configured as
1104 * zero.
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001105 */
Eugen Hristev60f88c02020-10-16 12:37:25 +03001106 u32 chan_cc = AT_XDMAC_CC_PERID(0x7f)
Ludovic Desroches95da0c12015-11-23 14:09:39 +01001107 | AT_XDMAC_CC_DAM_INCREMENTED_AM
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001108 | AT_XDMAC_CC_SAM_INCREMENTED_AM
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001109 | AT_XDMAC_CC_MBSIZE_SIXTEEN
1110 | AT_XDMAC_CC_TYPE_MEM_TRAN;
Ludovic Desroches4c374fc2015-06-08 10:33:14 +02001111 unsigned long irqflags;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001112
Vinod Koul82e24242014-11-06 18:02:52 +05301113 dev_dbg(chan2dev(chan), "%s: src=%pad, dest=%pad, len=%zd, flags=0x%lx\n",
1114 __func__, &src, &dest, len, flags);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001115
1116 if (unlikely(!len))
1117 return NULL;
1118
Maxime Ripardf0816a32015-05-07 17:38:09 +02001119 dwidth = at_xdmac_align_width(chan, src_addr | dst_addr);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001120
1121 /* Prepare descriptors. */
1122 while (remaining_size) {
1123 struct at_xdmac_desc *desc = NULL;
1124
Vinod Koulc66ec042014-11-06 17:37:48 +05301125 dev_dbg(chan2dev(chan), "%s: remaining_size=%zu\n", __func__, remaining_size);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001126
Ludovic Desroches4c374fc2015-06-08 10:33:14 +02001127 spin_lock_irqsave(&atchan->lock, irqflags);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001128 desc = at_xdmac_get_desc(atchan);
Ludovic Desroches4c374fc2015-06-08 10:33:14 +02001129 spin_unlock_irqrestore(&atchan->lock, irqflags);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001130 if (!desc) {
1131 dev_err(chan2dev(chan), "can't get descriptor\n");
1132 if (first)
1133 list_splice_init(&first->descs_list, &atchan->free_descs_list);
1134 return NULL;
1135 }
1136
1137 /* Update src and dest addresses. */
1138 src_addr += xfer_size;
1139 dst_addr += xfer_size;
1140
1141 if (remaining_size >= AT_XDMAC_MBR_UBC_UBLEN_MAX << dwidth)
1142 xfer_size = AT_XDMAC_MBR_UBC_UBLEN_MAX << dwidth;
1143 else
1144 xfer_size = remaining_size;
1145
Vinod Koulc66ec042014-11-06 17:37:48 +05301146 dev_dbg(chan2dev(chan), "%s: xfer_size=%zu\n", __func__, xfer_size);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001147
1148 /* Check remaining length and change data width if needed. */
Maxime Ripardf0816a32015-05-07 17:38:09 +02001149 dwidth = at_xdmac_align_width(chan,
1150 src_addr | dst_addr | xfer_size);
Cyrille Pitchenaa876cd2015-12-07 15:58:56 +01001151 chan_cc &= ~AT_XDMAC_CC_DWIDTH_MASK;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001152 chan_cc |= AT_XDMAC_CC_DWIDTH(dwidth);
1153
1154 ublen = xfer_size >> dwidth;
1155 remaining_size -= xfer_size;
1156
1157 desc->lld.mbr_sa = src_addr;
1158 desc->lld.mbr_da = dst_addr;
1159 desc->lld.mbr_ubc = AT_XDMAC_MBR_UBC_NDV2
1160 | AT_XDMAC_MBR_UBC_NDEN
1161 | AT_XDMAC_MBR_UBC_NSEN
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001162 | ublen;
1163 desc->lld.mbr_cfg = chan_cc;
1164
1165 dev_dbg(chan2dev(chan),
Vinod Koul82e24242014-11-06 18:02:52 +05301166 "%s: lld: mbr_sa=%pad, mbr_da=%pad, mbr_ubc=0x%08x, mbr_cfg=0x%08x\n",
1167 __func__, &desc->lld.mbr_sa, &desc->lld.mbr_da, desc->lld.mbr_ubc, desc->lld.mbr_cfg);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001168
1169 /* Chain lld. */
Maxime Ripard0d0ee752015-05-07 17:38:10 +02001170 if (prev)
1171 at_xdmac_queue_desc(chan, prev, desc);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001172
1173 prev = desc;
1174 if (!first)
1175 first = desc;
1176
1177 dev_dbg(chan2dev(chan), "%s: add desc 0x%p to descs_list 0x%p\n",
1178 __func__, desc, first);
1179 list_add_tail(&desc->desc_node, &first->descs_list);
1180 }
1181
1182 first->tx_dma_desc.flags = flags;
1183 first->xfer_size = len;
1184
1185 return &first->tx_dma_desc;
1186}
1187
Maxime Ripardb206d9a2015-05-18 13:46:16 +02001188static struct at_xdmac_desc *at_xdmac_memset_create_desc(struct dma_chan *chan,
1189 struct at_xdmac_chan *atchan,
1190 dma_addr_t dst_addr,
1191 size_t len,
1192 int value)
1193{
1194 struct at_xdmac_desc *desc;
1195 unsigned long flags;
1196 size_t ublen;
1197 u32 dwidth;
1198 /*
1199 * WARNING: The channel configuration is set here since there is no
1200 * dmaengine_slave_config call in this case. Moreover we don't know the
1201 * direction, it involves we can't dynamically set the source and dest
1202 * interface so we have to use the same one. Only interface 0 allows EBI
1203 * access. Hopefully we can access DDR through both ports (at least on
1204 * SAMA5D4x), so we can use the same interface for source and dest,
1205 * that solves the fact we don't know the direction.
Ludovic Desroches95da0c12015-11-23 14:09:39 +01001206 * ERRATA: Even if useless for memory transfers, the PERID has to not
1207 * match the one of another channel. If not, it could lead to spurious
1208 * flag status.
Eugen Hristev2bec35a2020-10-16 12:38:50 +03001209 * For SAMA7G5x case, the SIF and DIF fields are no longer used.
1210 * Thus, no need to have the SIF/DIF interfaces here.
1211 * For SAMA5D4x and SAMA5D2x the SIF and DIF are already configured as
1212 * zero.
Maxime Ripardb206d9a2015-05-18 13:46:16 +02001213 */
Eugen Hristev60f88c02020-10-16 12:37:25 +03001214 u32 chan_cc = AT_XDMAC_CC_PERID(0x7f)
Ludovic Desroches95da0c12015-11-23 14:09:39 +01001215 | AT_XDMAC_CC_DAM_UBS_AM
Maxime Ripardb206d9a2015-05-18 13:46:16 +02001216 | AT_XDMAC_CC_SAM_INCREMENTED_AM
Maxime Ripardb206d9a2015-05-18 13:46:16 +02001217 | AT_XDMAC_CC_MBSIZE_SIXTEEN
1218 | AT_XDMAC_CC_MEMSET_HW_MODE
1219 | AT_XDMAC_CC_TYPE_MEM_TRAN;
1220
1221 dwidth = at_xdmac_align_width(chan, dst_addr);
1222
1223 if (len >= (AT_XDMAC_MBR_UBC_UBLEN_MAX << dwidth)) {
1224 dev_err(chan2dev(chan),
1225 "%s: Transfer too large, aborting...\n",
1226 __func__);
1227 return NULL;
1228 }
1229
1230 spin_lock_irqsave(&atchan->lock, flags);
1231 desc = at_xdmac_get_desc(atchan);
1232 spin_unlock_irqrestore(&atchan->lock, flags);
1233 if (!desc) {
1234 dev_err(chan2dev(chan), "can't get descriptor\n");
1235 return NULL;
1236 }
1237
1238 chan_cc |= AT_XDMAC_CC_DWIDTH(dwidth);
1239
1240 ublen = len >> dwidth;
1241
1242 desc->lld.mbr_da = dst_addr;
1243 desc->lld.mbr_ds = value;
1244 desc->lld.mbr_ubc = AT_XDMAC_MBR_UBC_NDV3
1245 | AT_XDMAC_MBR_UBC_NDEN
1246 | AT_XDMAC_MBR_UBC_NSEN
1247 | ublen;
1248 desc->lld.mbr_cfg = chan_cc;
1249
1250 dev_dbg(chan2dev(chan),
Alexandre Belloni3935e082016-06-29 19:44:51 +02001251 "%s: lld: mbr_da=%pad, mbr_ds=0x%08x, mbr_ubc=0x%08x, mbr_cfg=0x%08x\n",
1252 __func__, &desc->lld.mbr_da, desc->lld.mbr_ds, desc->lld.mbr_ubc,
Maxime Ripardb206d9a2015-05-18 13:46:16 +02001253 desc->lld.mbr_cfg);
1254
1255 return desc;
1256}
1257
Ben Dooks192dc8c2016-06-07 17:09:15 +01001258static struct dma_async_tx_descriptor *
Maxime Ripardb206d9a2015-05-18 13:46:16 +02001259at_xdmac_prep_dma_memset(struct dma_chan *chan, dma_addr_t dest, int value,
1260 size_t len, unsigned long flags)
1261{
1262 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1263 struct at_xdmac_desc *desc;
1264
Arvind Yadav1edc85d2017-08-07 13:15:18 +05301265 dev_dbg(chan2dev(chan), "%s: dest=%pad, len=%zu, pattern=0x%x, flags=0x%lx\n",
Arnd Bergmann268914f2015-11-12 15:16:53 +01001266 __func__, &dest, len, value, flags);
Maxime Ripardb206d9a2015-05-18 13:46:16 +02001267
1268 if (unlikely(!len))
1269 return NULL;
1270
1271 desc = at_xdmac_memset_create_desc(chan, atchan, dest, len, value);
1272 list_add_tail(&desc->desc_node, &desc->descs_list);
1273
1274 desc->tx_dma_desc.cookie = -EBUSY;
1275 desc->tx_dma_desc.flags = flags;
1276 desc->xfer_size = len;
1277
1278 return &desc->tx_dma_desc;
1279}
1280
Maxime Ripard67a6eed2015-07-06 12:19:24 +02001281static struct dma_async_tx_descriptor *
1282at_xdmac_prep_dma_memset_sg(struct dma_chan *chan, struct scatterlist *sgl,
1283 unsigned int sg_len, int value,
1284 unsigned long flags)
1285{
1286 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1287 struct at_xdmac_desc *desc, *pdesc = NULL,
1288 *ppdesc = NULL, *first = NULL;
1289 struct scatterlist *sg, *psg = NULL, *ppsg = NULL;
1290 size_t stride = 0, pstride = 0, len = 0;
1291 int i;
1292
1293 if (!sgl)
1294 return NULL;
1295
1296 dev_dbg(chan2dev(chan), "%s: sg_len=%d, value=0x%x, flags=0x%lx\n",
1297 __func__, sg_len, value, flags);
1298
1299 /* Prepare descriptors. */
1300 for_each_sg(sgl, sg, sg_len, i) {
Arnd Bergmann268914f2015-11-12 15:16:53 +01001301 dev_dbg(chan2dev(chan), "%s: dest=%pad, len=%d, pattern=0x%x, flags=0x%lx\n",
1302 __func__, &sg_dma_address(sg), sg_dma_len(sg),
Maxime Ripard67a6eed2015-07-06 12:19:24 +02001303 value, flags);
1304 desc = at_xdmac_memset_create_desc(chan, atchan,
1305 sg_dma_address(sg),
1306 sg_dma_len(sg),
1307 value);
1308 if (!desc && first)
1309 list_splice_init(&first->descs_list,
1310 &atchan->free_descs_list);
1311
1312 if (!first)
1313 first = desc;
1314
1315 /* Update our strides */
1316 pstride = stride;
1317 if (psg)
1318 stride = sg_dma_address(sg) -
1319 (sg_dma_address(psg) + sg_dma_len(psg));
1320
1321 /*
1322 * The scatterlist API gives us only the address and
1323 * length of each elements.
1324 *
1325 * Unfortunately, we don't have the stride, which we
1326 * will need to compute.
1327 *
1328 * That make us end up in a situation like this one:
1329 * len stride len stride len
1330 * +-------+ +-------+ +-------+
1331 * | N-2 | | N-1 | | N |
1332 * +-------+ +-------+ +-------+
1333 *
1334 * We need all these three elements (N-2, N-1 and N)
1335 * to actually take the decision on whether we need to
1336 * queue N-1 or reuse N-2.
1337 *
1338 * We will only consider N if it is the last element.
1339 */
1340 if (ppdesc && pdesc) {
1341 if ((stride == pstride) &&
1342 (sg_dma_len(ppsg) == sg_dma_len(psg))) {
1343 dev_dbg(chan2dev(chan),
1344 "%s: desc 0x%p can be merged with desc 0x%p\n",
1345 __func__, pdesc, ppdesc);
1346
1347 /*
1348 * Increment the block count of the
1349 * N-2 descriptor
1350 */
1351 at_xdmac_increment_block_count(chan, ppdesc);
1352 ppdesc->lld.mbr_dus = stride;
1353
1354 /*
1355 * Put back the N-1 descriptor in the
1356 * free descriptor list
1357 */
1358 list_add_tail(&pdesc->desc_node,
1359 &atchan->free_descs_list);
1360
1361 /*
1362 * Make our N-1 descriptor pointer
1363 * point to the N-2 since they were
1364 * actually merged.
1365 */
1366 pdesc = ppdesc;
1367
1368 /*
1369 * Rule out the case where we don't have
1370 * pstride computed yet (our second sg
1371 * element)
1372 *
1373 * We also want to catch the case where there
1374 * would be a negative stride,
1375 */
1376 } else if (pstride ||
1377 sg_dma_address(sg) < sg_dma_address(psg)) {
1378 /*
1379 * Queue the N-1 descriptor after the
1380 * N-2
1381 */
1382 at_xdmac_queue_desc(chan, ppdesc, pdesc);
1383
1384 /*
1385 * Add the N-1 descriptor to the list
1386 * of the descriptors used for this
1387 * transfer
1388 */
1389 list_add_tail(&desc->desc_node,
1390 &first->descs_list);
1391 dev_dbg(chan2dev(chan),
1392 "%s: add desc 0x%p to descs_list 0x%p\n",
1393 __func__, desc, first);
1394 }
1395 }
1396
1397 /*
1398 * If we are the last element, just see if we have the
1399 * same size than the previous element.
1400 *
1401 * If so, we can merge it with the previous descriptor
1402 * since we don't care about the stride anymore.
1403 */
1404 if ((i == (sg_len - 1)) &&
Ludovic Desrochesf5a00eb2015-11-24 10:51:09 +01001405 sg_dma_len(psg) == sg_dma_len(sg)) {
Maxime Ripard67a6eed2015-07-06 12:19:24 +02001406 dev_dbg(chan2dev(chan),
1407 "%s: desc 0x%p can be merged with desc 0x%p\n",
1408 __func__, desc, pdesc);
1409
1410 /*
1411 * Increment the block count of the N-1
1412 * descriptor
1413 */
1414 at_xdmac_increment_block_count(chan, pdesc);
1415 pdesc->lld.mbr_dus = stride;
1416
1417 /*
1418 * Put back the N descriptor in the free
1419 * descriptor list
1420 */
1421 list_add_tail(&desc->desc_node,
1422 &atchan->free_descs_list);
1423 }
1424
1425 /* Update our descriptors */
1426 ppdesc = pdesc;
1427 pdesc = desc;
1428
1429 /* Update our scatter pointers */
1430 ppsg = psg;
1431 psg = sg;
1432
1433 len += sg_dma_len(sg);
1434 }
1435
1436 first->tx_dma_desc.cookie = -EBUSY;
1437 first->tx_dma_desc.flags = flags;
1438 first->xfer_size = len;
1439
1440 return &first->tx_dma_desc;
1441}
1442
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001443static enum dma_status
1444at_xdmac_tx_status(struct dma_chan *chan, dma_cookie_t cookie,
1445 struct dma_tx_state *txstate)
1446{
1447 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1448 struct at_xdmac *atxdmac = to_at_xdmac(atchan->chan.device);
1449 struct at_xdmac_desc *desc, *_desc;
1450 struct list_head *descs_list;
1451 enum dma_status ret;
Ludovic Desroches25c5e962016-03-10 10:17:55 +01001452 int residue, retry;
1453 u32 cur_nda, check_nda, cur_ubc, mask, value;
Ludovic Desrochesbe835072015-01-27 16:30:31 +01001454 u8 dwidth = 0;
Ludovic Desroches4c374fc2015-06-08 10:33:14 +02001455 unsigned long flags;
Ludovic Desroches53398f42016-05-12 16:54:09 +02001456 bool initd;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001457
1458 ret = dma_cookie_status(chan, cookie, txstate);
1459 if (ret == DMA_COMPLETE)
1460 return ret;
1461
1462 if (!txstate)
1463 return ret;
1464
Ludovic Desroches4c374fc2015-06-08 10:33:14 +02001465 spin_lock_irqsave(&atchan->lock, flags);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001466
1467 desc = list_first_entry(&atchan->xfers_list, struct at_xdmac_desc, xfer_node);
1468
1469 /*
1470 * If the transfer has not been started yet, don't need to compute the
1471 * residue, it's the transfer length.
1472 */
1473 if (!desc->active_xfer) {
1474 dma_set_residue(txstate, desc->xfer_size);
Ludovic Desroches4c374fc2015-06-08 10:33:14 +02001475 goto spin_unlock;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001476 }
1477
1478 residue = desc->xfer_size;
Cyrille Pitchen4e097822014-11-13 11:52:41 +01001479 /*
1480 * Flush FIFO: only relevant when the transfer is source peripheral
Ludovic Desroches9295c412016-05-12 16:54:10 +02001481 * synchronized. Flush is needed before reading CUBC because data in
1482 * the FIFO are not reported by CUBC. Reporting a residue of the
1483 * transfer length while we have data in FIFO can cause issue.
1484 * Usecase: atmel USART has a timeout which means I have received
1485 * characters but there is no more character received for a while. On
1486 * timeout, it requests the residue. If the data are in the DMA FIFO,
1487 * we will return a residue of the transfer length. It means no data
1488 * received. If an application is waiting for these data, it will hang
1489 * since we won't have another USART timeout without receiving new
1490 * data.
Cyrille Pitchen4e097822014-11-13 11:52:41 +01001491 */
1492 mask = AT_XDMAC_CC_TYPE | AT_XDMAC_CC_DSYNC;
1493 value = AT_XDMAC_CC_TYPE_PER_TRAN | AT_XDMAC_CC_DSYNC_PER2MEM;
Ludovic Desrochesbe835072015-01-27 16:30:31 +01001494 if ((desc->lld.mbr_cfg & mask) == value) {
Eugen Hristev2bec35a2020-10-16 12:38:50 +03001495 at_xdmac_write(atxdmac, atxdmac->layout->gswf, atchan->mask);
Cyrille Pitchen4e097822014-11-13 11:52:41 +01001496 while (!(at_xdmac_chan_read(atchan, AT_XDMAC_CIS) & AT_XDMAC_CIS_FIS))
1497 cpu_relax();
1498 }
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001499
Ludovic Desroches25c5e962016-03-10 10:17:55 +01001500 /*
Ludovic Desroches53398f42016-05-12 16:54:09 +02001501 * The easiest way to compute the residue should be to pause the DMA
1502 * but doing this can lead to miss some data as some devices don't
1503 * have FIFO.
1504 * We need to read several registers because:
1505 * - DMA is running therefore a descriptor change is possible while
1506 * reading these registers
1507 * - When the block transfer is done, the value of the CUBC register
1508 * is set to its initial value until the fetch of the next descriptor.
1509 * This value will corrupt the residue calculation so we have to skip
1510 * it.
1511 *
1512 * INITD -------- ------------
1513 * |____________________|
1514 * _______________________ _______________
1515 * NDA @desc2 \/ @desc3
1516 * _______________________/\_______________
1517 * __________ ___________ _______________
1518 * CUBC 0 \/ MAX desc1 \/ MAX desc2
1519 * __________/\___________/\_______________
1520 *
1521 * Since descriptors are aligned on 64 bits, we can assume that
1522 * the update of NDA and CUBC is atomic.
Ludovic Desroches25c5e962016-03-10 10:17:55 +01001523 * Memory barriers are used to ensure the read order of the registers.
Ludovic Desroches53398f42016-05-12 16:54:09 +02001524 * A max number of retries is set because unlikely it could never ends.
Ludovic Desroches25c5e962016-03-10 10:17:55 +01001525 */
Ludovic Desroches25c5e962016-03-10 10:17:55 +01001526 for (retry = 0; retry < AT_XDMAC_RESIDUE_MAX_RETRIES; retry++) {
Ludovic Desroches25c5e962016-03-10 10:17:55 +01001527 check_nda = at_xdmac_chan_read(atchan, AT_XDMAC_CNDA) & 0xfffffffc;
Ludovic Desroches53398f42016-05-12 16:54:09 +02001528 rmb();
Ludovic Desroches25c5e962016-03-10 10:17:55 +01001529 cur_ubc = at_xdmac_chan_read(atchan, AT_XDMAC_CUBC);
Ludovic Desroches53398f42016-05-12 16:54:09 +02001530 rmb();
Maxime Jayatc5637472018-02-22 12:39:55 +01001531 initd = !!(at_xdmac_chan_read(atchan, AT_XDMAC_CC) & AT_XDMAC_CC_INITD);
1532 rmb();
Ludovic Desroches53398f42016-05-12 16:54:09 +02001533 cur_nda = at_xdmac_chan_read(atchan, AT_XDMAC_CNDA) & 0xfffffffc;
1534 rmb();
1535
1536 if ((check_nda == cur_nda) && initd)
1537 break;
Ludovic Desroches25c5e962016-03-10 10:17:55 +01001538 }
1539
1540 if (unlikely(retry >= AT_XDMAC_RESIDUE_MAX_RETRIES)) {
1541 ret = DMA_ERROR;
1542 goto spin_unlock;
1543 }
1544
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001545 /*
Ludovic Desroches9295c412016-05-12 16:54:10 +02001546 * Flush FIFO: only relevant when the transfer is source peripheral
1547 * synchronized. Another flush is needed here because CUBC is updated
1548 * when the controller sends the data write command. It can lead to
1549 * report data that are not written in the memory or the device. The
1550 * FIFO flush ensures that data are really written.
1551 */
1552 if ((desc->lld.mbr_cfg & mask) == value) {
Eugen Hristev2bec35a2020-10-16 12:38:50 +03001553 at_xdmac_write(atxdmac, atxdmac->layout->gswf, atchan->mask);
Ludovic Desroches9295c412016-05-12 16:54:10 +02001554 while (!(at_xdmac_chan_read(atchan, AT_XDMAC_CIS) & AT_XDMAC_CIS_FIS))
1555 cpu_relax();
1556 }
1557
1558 /*
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001559 * Remove size of all microblocks already transferred and the current
1560 * one. Then add the remaining size to transfer of the current
1561 * microblock.
1562 */
1563 descs_list = &desc->descs_list;
1564 list_for_each_entry_safe(desc, _desc, descs_list, desc_node) {
Ludovic Desrochesbe835072015-01-27 16:30:31 +01001565 dwidth = at_xdmac_get_dwidth(desc->lld.mbr_cfg);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001566 residue -= (desc->lld.mbr_ubc & 0xffffff) << dwidth;
1567 if ((desc->lld.mbr_nda & 0xfffffffc) == cur_nda)
1568 break;
1569 }
Ludovic Desroches25c5e962016-03-10 10:17:55 +01001570 residue += cur_ubc << dwidth;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001571
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001572 dma_set_residue(txstate, residue);
1573
1574 dev_dbg(chan2dev(chan),
Vinod Koul82e24242014-11-06 18:02:52 +05301575 "%s: desc=0x%p, tx_dma_desc.phys=%pad, tx_status=%d, cookie=%d, residue=%d\n",
1576 __func__, desc, &desc->tx_dma_desc.phys, ret, cookie, residue);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001577
Ludovic Desroches4c374fc2015-06-08 10:33:14 +02001578spin_unlock:
1579 spin_unlock_irqrestore(&atchan->lock, flags);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001580 return ret;
1581}
1582
1583/* Call must be protected by lock. */
1584static void at_xdmac_remove_xfer(struct at_xdmac_chan *atchan,
1585 struct at_xdmac_desc *desc)
1586{
1587 dev_dbg(chan2dev(&atchan->chan), "%s: desc 0x%p\n", __func__, desc);
1588
1589 /*
1590 * Remove the transfer from the transfer list then move the transfer
1591 * descriptors into the free descriptors list.
1592 */
1593 list_del(&desc->xfer_node);
1594 list_splice_init(&desc->descs_list, &atchan->free_descs_list);
1595}
1596
1597static void at_xdmac_advance_work(struct at_xdmac_chan *atchan)
1598{
1599 struct at_xdmac_desc *desc;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001600
1601 /*
1602 * If channel is enabled, do nothing, advance_work will be triggered
1603 * after the interruption.
1604 */
1605 if (!at_xdmac_chan_is_enabled(atchan) && !list_empty(&atchan->xfers_list)) {
1606 desc = list_first_entry(&atchan->xfers_list,
1607 struct at_xdmac_desc,
1608 xfer_node);
1609 dev_vdbg(chan2dev(&atchan->chan), "%s: desc 0x%p\n", __func__, desc);
1610 if (!desc->active_xfer)
1611 at_xdmac_start_xfer(atchan, desc);
1612 }
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001613}
1614
1615static void at_xdmac_handle_cyclic(struct at_xdmac_chan *atchan)
1616{
1617 struct at_xdmac_desc *desc;
1618 struct dma_async_tx_descriptor *txd;
1619
Raag Jadavb7f5b652019-06-29 13:50:48 +05301620 if (!list_empty(&atchan->xfers_list)) {
1621 desc = list_first_entry(&atchan->xfers_list,
1622 struct at_xdmac_desc, xfer_node);
1623 txd = &desc->tx_dma_desc;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001624
Raag Jadavb7f5b652019-06-29 13:50:48 +05301625 if (txd->flags & DMA_PREP_INTERRUPT)
1626 dmaengine_desc_get_callback_invoke(txd, NULL);
1627 }
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001628}
1629
Nicolas Ferre223a4f42019-04-03 12:23:58 +02001630static void at_xdmac_handle_error(struct at_xdmac_chan *atchan)
1631{
1632 struct at_xdmac *atxdmac = to_at_xdmac(atchan->chan.device);
1633 struct at_xdmac_desc *bad_desc;
1634
1635 /*
1636 * The descriptor currently at the head of the active list is
1637 * broken. Since we don't have any way to report errors, we'll
1638 * just have to scream loudly and try to continue with other
1639 * descriptors queued (if any).
1640 */
1641 if (atchan->irq_status & AT_XDMAC_CIS_RBEIS)
1642 dev_err(chan2dev(&atchan->chan), "read bus error!!!");
1643 if (atchan->irq_status & AT_XDMAC_CIS_WBEIS)
1644 dev_err(chan2dev(&atchan->chan), "write bus error!!!");
1645 if (atchan->irq_status & AT_XDMAC_CIS_ROIS)
1646 dev_err(chan2dev(&atchan->chan), "request overflow error!!!");
1647
Tudor Ambarus191bd1c2020-01-23 14:03:17 +00001648 spin_lock_irq(&atchan->lock);
Nicolas Ferre223a4f42019-04-03 12:23:58 +02001649
1650 /* Channel must be disabled first as it's not done automatically */
1651 at_xdmac_write(atxdmac, AT_XDMAC_GD, atchan->mask);
1652 while (at_xdmac_read(atxdmac, AT_XDMAC_GS) & atchan->mask)
1653 cpu_relax();
1654
1655 bad_desc = list_first_entry(&atchan->xfers_list,
1656 struct at_xdmac_desc,
1657 xfer_node);
1658
Tudor Ambarus191bd1c2020-01-23 14:03:17 +00001659 spin_unlock_irq(&atchan->lock);
Nicolas Ferre223a4f42019-04-03 12:23:58 +02001660
1661 /* Print bad descriptor's details if needed */
1662 dev_dbg(chan2dev(&atchan->chan),
1663 "%s: lld: mbr_sa=%pad, mbr_da=%pad, mbr_ubc=0x%08x\n",
1664 __func__, &bad_desc->lld.mbr_sa, &bad_desc->lld.mbr_da,
1665 bad_desc->lld.mbr_ubc);
1666
1667 /* Then continue with usual descriptor management */
1668}
1669
Allen Pais00217d12020-08-31 16:05:10 +05301670static void at_xdmac_tasklet(struct tasklet_struct *t)
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001671{
Allen Pais00217d12020-08-31 16:05:10 +05301672 struct at_xdmac_chan *atchan = from_tasklet(atchan, t, tasklet);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001673 struct at_xdmac_desc *desc;
1674 u32 error_mask;
1675
Codrin Ciubotariudc3f5952019-01-23 16:33:47 +00001676 dev_dbg(chan2dev(&atchan->chan), "%s: status=0x%08x\n",
1677 __func__, atchan->irq_status);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001678
1679 error_mask = AT_XDMAC_CIS_RBEIS
1680 | AT_XDMAC_CIS_WBEIS
1681 | AT_XDMAC_CIS_ROIS;
1682
1683 if (at_xdmac_chan_is_cyclic(atchan)) {
1684 at_xdmac_handle_cyclic(atchan);
Codrin Ciubotariudc3f5952019-01-23 16:33:47 +00001685 } else if ((atchan->irq_status & AT_XDMAC_CIS_LIS)
1686 || (atchan->irq_status & error_mask)) {
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001687 struct dma_async_tx_descriptor *txd;
1688
Nicolas Ferre223a4f42019-04-03 12:23:58 +02001689 if (atchan->irq_status & error_mask)
1690 at_xdmac_handle_error(atchan);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001691
Tudor Ambarus191bd1c2020-01-23 14:03:17 +00001692 spin_lock_irq(&atchan->lock);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001693 desc = list_first_entry(&atchan->xfers_list,
1694 struct at_xdmac_desc,
1695 xfer_node);
1696 dev_vdbg(chan2dev(&atchan->chan), "%s: desc 0x%p\n", __func__, desc);
Nicolas Ferree2c114c2019-04-03 12:23:57 +02001697 if (!desc->active_xfer) {
1698 dev_err(chan2dev(&atchan->chan), "Xfer not active: exiting");
Tudor Ambarus191bd1c2020-01-23 14:03:17 +00001699 spin_unlock_irq(&atchan->lock);
Nicolas Ferree2c114c2019-04-03 12:23:57 +02001700 return;
1701 }
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001702
1703 txd = &desc->tx_dma_desc;
1704
1705 at_xdmac_remove_xfer(atchan, desc);
Tudor Ambarus191bd1c2020-01-23 14:03:17 +00001706 spin_unlock_irq(&atchan->lock);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001707
Tudor Ambarusa443e982020-01-23 14:03:12 +00001708 dma_cookie_complete(txd);
1709 if (txd->flags & DMA_PREP_INTERRUPT)
1710 dmaengine_desc_get_callback_invoke(txd, NULL);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001711
1712 dma_run_dependencies(txd);
1713
Tudor Ambarus191bd1c2020-01-23 14:03:17 +00001714 spin_lock_irq(&atchan->lock);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001715 at_xdmac_advance_work(atchan);
Tudor Ambarus191bd1c2020-01-23 14:03:17 +00001716 spin_unlock_irq(&atchan->lock);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001717 }
1718}
1719
1720static irqreturn_t at_xdmac_interrupt(int irq, void *dev_id)
1721{
1722 struct at_xdmac *atxdmac = (struct at_xdmac *)dev_id;
1723 struct at_xdmac_chan *atchan;
1724 u32 imr, status, pending;
1725 u32 chan_imr, chan_status;
1726 int i, ret = IRQ_NONE;
1727
1728 do {
1729 imr = at_xdmac_read(atxdmac, AT_XDMAC_GIM);
1730 status = at_xdmac_read(atxdmac, AT_XDMAC_GIS);
1731 pending = status & imr;
1732
1733 dev_vdbg(atxdmac->dma.dev,
1734 "%s: status=0x%08x, imr=0x%08x, pending=0x%08x\n",
1735 __func__, status, imr, pending);
1736
1737 if (!pending)
1738 break;
1739
1740 /* We have to find which channel has generated the interrupt. */
1741 for (i = 0; i < atxdmac->dma.chancnt; i++) {
1742 if (!((1 << i) & pending))
1743 continue;
1744
1745 atchan = &atxdmac->chan[i];
1746 chan_imr = at_xdmac_chan_read(atchan, AT_XDMAC_CIM);
1747 chan_status = at_xdmac_chan_read(atchan, AT_XDMAC_CIS);
Codrin Ciubotariudc3f5952019-01-23 16:33:47 +00001748 atchan->irq_status = chan_status & chan_imr;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001749 dev_vdbg(atxdmac->dma.dev,
1750 "%s: chan%d: imr=0x%x, status=0x%x\n",
1751 __func__, i, chan_imr, chan_status);
1752 dev_vdbg(chan2dev(&atchan->chan),
1753 "%s: CC=0x%08x CNDA=0x%08x, CNDC=0x%08x, CSA=0x%08x, CDA=0x%08x, CUBC=0x%08x\n",
1754 __func__,
1755 at_xdmac_chan_read(atchan, AT_XDMAC_CC),
1756 at_xdmac_chan_read(atchan, AT_XDMAC_CNDA),
1757 at_xdmac_chan_read(atchan, AT_XDMAC_CNDC),
1758 at_xdmac_chan_read(atchan, AT_XDMAC_CSA),
1759 at_xdmac_chan_read(atchan, AT_XDMAC_CDA),
1760 at_xdmac_chan_read(atchan, AT_XDMAC_CUBC));
1761
Codrin Ciubotariudc3f5952019-01-23 16:33:47 +00001762 if (atchan->irq_status & (AT_XDMAC_CIS_RBEIS | AT_XDMAC_CIS_WBEIS))
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001763 at_xdmac_write(atxdmac, AT_XDMAC_GD, atchan->mask);
1764
1765 tasklet_schedule(&atchan->tasklet);
1766 ret = IRQ_HANDLED;
1767 }
1768
1769 } while (pending);
1770
1771 return ret;
1772}
1773
1774static void at_xdmac_issue_pending(struct dma_chan *chan)
1775{
1776 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
Tudor Ambarus191bd1c2020-01-23 14:03:17 +00001777 unsigned long flags;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001778
1779 dev_dbg(chan2dev(&atchan->chan), "%s\n", __func__);
1780
Tudor Ambaruse6af9b02021-12-15 13:01:05 +02001781 spin_lock_irqsave(&atchan->lock, flags);
1782 at_xdmac_advance_work(atchan);
1783 spin_unlock_irqrestore(&atchan->lock, flags);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001784
1785 return;
1786}
1787
Ludovic Desroches3d138872014-11-17 14:42:07 +01001788static int at_xdmac_device_config(struct dma_chan *chan,
1789 struct dma_slave_config *config)
1790{
1791 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1792 int ret;
Ludovic Desroches4c374fc2015-06-08 10:33:14 +02001793 unsigned long flags;
Ludovic Desroches3d138872014-11-17 14:42:07 +01001794
1795 dev_dbg(chan2dev(chan), "%s\n", __func__);
1796
Ludovic Desroches4c374fc2015-06-08 10:33:14 +02001797 spin_lock_irqsave(&atchan->lock, flags);
Ludovic Desroches3d138872014-11-17 14:42:07 +01001798 ret = at_xdmac_set_slave_config(chan, config);
Ludovic Desroches4c374fc2015-06-08 10:33:14 +02001799 spin_unlock_irqrestore(&atchan->lock, flags);
Ludovic Desroches3d138872014-11-17 14:42:07 +01001800
1801 return ret;
1802}
1803
1804static int at_xdmac_device_pause(struct dma_chan *chan)
1805{
1806 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1807 struct at_xdmac *atxdmac = to_at_xdmac(atchan->chan.device);
Ludovic Desroches4c374fc2015-06-08 10:33:14 +02001808 unsigned long flags;
Ludovic Desroches3d138872014-11-17 14:42:07 +01001809
1810 dev_dbg(chan2dev(chan), "%s\n", __func__);
1811
Cyrille Pitchencbb85e62015-01-27 16:30:29 +01001812 if (test_and_set_bit(AT_XDMAC_CHAN_IS_PAUSED, &atchan->status))
1813 return 0;
1814
Ludovic Desroches4c374fc2015-06-08 10:33:14 +02001815 spin_lock_irqsave(&atchan->lock, flags);
Eugen Hristev2bec35a2020-10-16 12:38:50 +03001816 at_xdmac_write(atxdmac, atxdmac->layout->grws, atchan->mask);
Cyrille Pitchencbb85e62015-01-27 16:30:29 +01001817 while (at_xdmac_chan_read(atchan, AT_XDMAC_CC)
1818 & (AT_XDMAC_CC_WRIP | AT_XDMAC_CC_RDIP))
1819 cpu_relax();
Ludovic Desroches4c374fc2015-06-08 10:33:14 +02001820 spin_unlock_irqrestore(&atchan->lock, flags);
Ludovic Desroches3d138872014-11-17 14:42:07 +01001821
1822 return 0;
1823}
1824
1825static int at_xdmac_device_resume(struct dma_chan *chan)
1826{
1827 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1828 struct at_xdmac *atxdmac = to_at_xdmac(atchan->chan.device);
Ludovic Desroches4c374fc2015-06-08 10:33:14 +02001829 unsigned long flags;
Ludovic Desroches3d138872014-11-17 14:42:07 +01001830
1831 dev_dbg(chan2dev(chan), "%s\n", __func__);
1832
Ludovic Desroches4c374fc2015-06-08 10:33:14 +02001833 spin_lock_irqsave(&atchan->lock, flags);
Niklas Cassel0434a232015-04-07 16:42:45 +02001834 if (!at_xdmac_chan_is_paused(atchan)) {
Ludovic Desroches4c374fc2015-06-08 10:33:14 +02001835 spin_unlock_irqrestore(&atchan->lock, flags);
Ludovic Desroches3d138872014-11-17 14:42:07 +01001836 return 0;
Niklas Cassel0434a232015-04-07 16:42:45 +02001837 }
Ludovic Desroches3d138872014-11-17 14:42:07 +01001838
Eugen Hristev2bec35a2020-10-16 12:38:50 +03001839 at_xdmac_write(atxdmac, atxdmac->layout->grwr, atchan->mask);
Ludovic Desroches3d138872014-11-17 14:42:07 +01001840 clear_bit(AT_XDMAC_CHAN_IS_PAUSED, &atchan->status);
Ludovic Desroches4c374fc2015-06-08 10:33:14 +02001841 spin_unlock_irqrestore(&atchan->lock, flags);
Ludovic Desroches3d138872014-11-17 14:42:07 +01001842
1843 return 0;
1844}
1845
1846static int at_xdmac_device_terminate_all(struct dma_chan *chan)
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001847{
1848 struct at_xdmac_desc *desc, *_desc;
1849 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1850 struct at_xdmac *atxdmac = to_at_xdmac(atchan->chan.device);
Ludovic Desroches4c374fc2015-06-08 10:33:14 +02001851 unsigned long flags;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001852
Ludovic Desroches3d138872014-11-17 14:42:07 +01001853 dev_dbg(chan2dev(chan), "%s\n", __func__);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001854
Ludovic Desroches4c374fc2015-06-08 10:33:14 +02001855 spin_lock_irqsave(&atchan->lock, flags);
Ludovic Desroches3d138872014-11-17 14:42:07 +01001856 at_xdmac_write(atxdmac, AT_XDMAC_GD, atchan->mask);
1857 while (at_xdmac_read(atxdmac, AT_XDMAC_GS) & atchan->mask)
1858 cpu_relax();
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001859
Ludovic Desroches3d138872014-11-17 14:42:07 +01001860 /* Cancel all pending transfers. */
1861 list_for_each_entry_safe(desc, _desc, &atchan->xfers_list, xfer_node)
1862 at_xdmac_remove_xfer(atchan, desc);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001863
Songjun Wu611dcad2016-01-18 11:14:44 +01001864 clear_bit(AT_XDMAC_CHAN_IS_PAUSED, &atchan->status);
Ludovic Desroches3d138872014-11-17 14:42:07 +01001865 clear_bit(AT_XDMAC_CHAN_IS_CYCLIC, &atchan->status);
Ludovic Desroches4c374fc2015-06-08 10:33:14 +02001866 spin_unlock_irqrestore(&atchan->lock, flags);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001867
Ludovic Desroches3d138872014-11-17 14:42:07 +01001868 return 0;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001869}
1870
1871static int at_xdmac_alloc_chan_resources(struct dma_chan *chan)
1872{
1873 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1874 struct at_xdmac_desc *desc;
1875 int i;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001876
1877 if (at_xdmac_chan_is_enabled(atchan)) {
1878 dev_err(chan2dev(chan),
1879 "can't allocate channel resources (channel enabled)\n");
Tudor Ambarus387269d2020-01-23 14:03:14 +00001880 return -EIO;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001881 }
1882
1883 if (!list_empty(&atchan->free_descs_list)) {
1884 dev_err(chan2dev(chan),
1885 "can't allocate channel resources (channel not free from a previous use)\n");
Tudor Ambarus387269d2020-01-23 14:03:14 +00001886 return -EIO;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001887 }
1888
1889 for (i = 0; i < init_nr_desc_per_channel; i++) {
Tudor Ambarus8592f2c2020-01-23 14:03:15 +00001890 desc = at_xdmac_alloc_desc(chan, GFP_KERNEL);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001891 if (!desc) {
1892 dev_warn(chan2dev(chan),
1893 "only %d descriptors have been allocated\n", i);
1894 break;
1895 }
1896 list_add_tail(&desc->desc_node, &atchan->free_descs_list);
1897 }
1898
1899 dma_cookie_init(chan);
1900
1901 dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
1902
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001903 return i;
1904}
1905
1906static void at_xdmac_free_chan_resources(struct dma_chan *chan)
1907{
1908 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1909 struct at_xdmac *atxdmac = to_at_xdmac(chan->device);
1910 struct at_xdmac_desc *desc, *_desc;
1911
1912 list_for_each_entry_safe(desc, _desc, &atchan->free_descs_list, desc_node) {
1913 dev_dbg(chan2dev(chan), "%s: freeing descriptor %p\n", __func__, desc);
1914 list_del(&desc->desc_node);
1915 dma_pool_free(atxdmac->at_xdmac_desc_pool, desc, desc->tx_dma_desc.phys);
1916 }
1917
1918 return;
1919}
1920
Claudiu Bezneafa5270e2021-10-07 14:12:27 +03001921static void at_xdmac_axi_config(struct platform_device *pdev)
1922{
1923 struct at_xdmac *atxdmac = (struct at_xdmac *)platform_get_drvdata(pdev);
1924 bool dev_m2m = false;
1925 u32 dma_requests;
1926
1927 if (!atxdmac->layout->axi_config)
1928 return; /* Not supported */
1929
1930 if (!of_property_read_u32(pdev->dev.of_node, "dma-requests",
1931 &dma_requests)) {
1932 dev_info(&pdev->dev, "controller in mem2mem mode.\n");
1933 dev_m2m = true;
1934 }
1935
1936 if (dev_m2m) {
1937 at_xdmac_write(atxdmac, AT_XDMAC_GCFG, AT_XDMAC_GCFG_M2M);
1938 at_xdmac_write(atxdmac, AT_XDMAC_GWAC, AT_XDMAC_GWAC_M2M);
1939 } else {
1940 at_xdmac_write(atxdmac, AT_XDMAC_GCFG, AT_XDMAC_GCFG_P2M);
1941 at_xdmac_write(atxdmac, AT_XDMAC_GWAC, AT_XDMAC_GWAC_P2M);
1942 }
1943}
1944
Claudiu Bezneab183d412021-10-07 14:12:29 +03001945static int __maybe_unused atmel_xdmac_prepare(struct device *dev)
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001946{
Wolfram Sangede2b292018-04-22 11:14:10 +02001947 struct at_xdmac *atxdmac = dev_get_drvdata(dev);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001948 struct dma_chan *chan, *_chan;
1949
1950 list_for_each_entry_safe(chan, _chan, &atxdmac->dma.channels, device_node) {
1951 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1952
1953 /* Wait for transfer completion, except in cyclic case. */
1954 if (at_xdmac_chan_is_enabled(atchan) && !at_xdmac_chan_is_cyclic(atchan))
1955 return -EAGAIN;
1956 }
1957 return 0;
1958}
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001959
Claudiu Bezneab183d412021-10-07 14:12:29 +03001960static int __maybe_unused atmel_xdmac_suspend(struct device *dev)
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001961{
Wolfram Sangede2b292018-04-22 11:14:10 +02001962 struct at_xdmac *atxdmac = dev_get_drvdata(dev);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001963 struct dma_chan *chan, *_chan;
1964
1965 list_for_each_entry_safe(chan, _chan, &atxdmac->dma.channels, device_node) {
1966 struct at_xdmac_chan *atchan = to_at_xdmac_chan(chan);
1967
Ludovic Desroches734bb9a2015-01-27 16:30:30 +01001968 atchan->save_cc = at_xdmac_chan_read(atchan, AT_XDMAC_CC);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001969 if (at_xdmac_chan_is_cyclic(atchan)) {
1970 if (!at_xdmac_chan_is_paused(atchan))
Ludovic Desroches3d138872014-11-17 14:42:07 +01001971 at_xdmac_device_pause(chan);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001972 atchan->save_cim = at_xdmac_chan_read(atchan, AT_XDMAC_CIM);
1973 atchan->save_cnda = at_xdmac_chan_read(atchan, AT_XDMAC_CNDA);
1974 atchan->save_cndc = at_xdmac_chan_read(atchan, AT_XDMAC_CNDC);
1975 }
1976 }
1977 atxdmac->save_gim = at_xdmac_read(atxdmac, AT_XDMAC_GIM);
1978
1979 at_xdmac_off(atxdmac);
1980 clk_disable_unprepare(atxdmac->clk);
1981 return 0;
1982}
1983
Claudiu Bezneab183d412021-10-07 14:12:29 +03001984static int __maybe_unused atmel_xdmac_resume(struct device *dev)
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001985{
Wolfram Sangede2b292018-04-22 11:14:10 +02001986 struct at_xdmac *atxdmac = dev_get_drvdata(dev);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001987 struct at_xdmac_chan *atchan;
1988 struct dma_chan *chan, *_chan;
Claudiu Bezneafa5270e2021-10-07 14:12:27 +03001989 struct platform_device *pdev = container_of(dev, struct platform_device, dev);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001990 int i;
Arvind Yadav87c56dc2017-08-07 13:15:19 +05301991 int ret;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001992
Arvind Yadav87c56dc2017-08-07 13:15:19 +05301993 ret = clk_prepare_enable(atxdmac->clk);
1994 if (ret)
1995 return ret;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001996
Claudiu Bezneafa5270e2021-10-07 14:12:27 +03001997 at_xdmac_axi_config(pdev);
1998
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02001999 /* Clear pending interrupts. */
2000 for (i = 0; i < atxdmac->dma.chancnt; i++) {
2001 atchan = &atxdmac->chan[i];
2002 while (at_xdmac_chan_read(atchan, AT_XDMAC_CIS))
2003 cpu_relax();
2004 }
2005
2006 at_xdmac_write(atxdmac, AT_XDMAC_GIE, atxdmac->save_gim);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002007 list_for_each_entry_safe(chan, _chan, &atxdmac->dma.channels, device_node) {
2008 atchan = to_at_xdmac_chan(chan);
Ludovic Desroches734bb9a2015-01-27 16:30:30 +01002009 at_xdmac_chan_write(atchan, AT_XDMAC_CC, atchan->save_cc);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002010 if (at_xdmac_chan_is_cyclic(atchan)) {
Songjun Wu611dcad2016-01-18 11:14:44 +01002011 if (at_xdmac_chan_is_paused(atchan))
2012 at_xdmac_device_resume(chan);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002013 at_xdmac_chan_write(atchan, AT_XDMAC_CNDA, atchan->save_cnda);
2014 at_xdmac_chan_write(atchan, AT_XDMAC_CNDC, atchan->save_cndc);
2015 at_xdmac_chan_write(atchan, AT_XDMAC_CIE, atchan->save_cim);
2016 wmb();
2017 at_xdmac_write(atxdmac, AT_XDMAC_GE, atchan->mask);
2018 }
2019 }
2020 return 0;
2021}
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002022
2023static int at_xdmac_probe(struct platform_device *pdev)
2024{
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002025 struct at_xdmac *atxdmac;
Gustavo A. R. Silvaaa8ff352021-12-07 18:10:13 -06002026 int irq, nr_channels, i, ret;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002027 void __iomem *base;
2028 u32 reg;
2029
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002030 irq = platform_get_irq(pdev, 0);
2031 if (irq < 0)
2032 return irq;
2033
Markus Elfringfbd1d632019-09-22 10:37:31 +02002034 base = devm_platform_ioremap_resource(pdev, 0);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002035 if (IS_ERR(base))
2036 return PTR_ERR(base);
2037
2038 /*
2039 * Read number of xdmac channels, read helper function can't be used
2040 * since atxdmac is not yet allocated and we need to know the number
2041 * of channels to do the allocation.
2042 */
2043 reg = readl_relaxed(base + AT_XDMAC_GTYPE);
2044 nr_channels = AT_XDMAC_NB_CH(reg);
2045 if (nr_channels > AT_XDMAC_MAX_CHAN) {
2046 dev_err(&pdev->dev, "invalid number of channels (%u)\n",
2047 nr_channels);
2048 return -EINVAL;
2049 }
2050
Gustavo A. R. Silvaaa8ff352021-12-07 18:10:13 -06002051 atxdmac = devm_kzalloc(&pdev->dev,
2052 struct_size(atxdmac, chan, nr_channels),
2053 GFP_KERNEL);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002054 if (!atxdmac) {
2055 dev_err(&pdev->dev, "can't allocate at_xdmac structure\n");
2056 return -ENOMEM;
2057 }
2058
2059 atxdmac->regs = base;
2060 atxdmac->irq = irq;
2061
Eugen Hristev2bec35a2020-10-16 12:38:50 +03002062 atxdmac->layout = of_device_get_match_data(&pdev->dev);
2063 if (!atxdmac->layout)
2064 return -ENODEV;
2065
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002066 atxdmac->clk = devm_clk_get(&pdev->dev, "dma_clk");
2067 if (IS_ERR(atxdmac->clk)) {
2068 dev_err(&pdev->dev, "can't get dma_clk\n");
2069 return PTR_ERR(atxdmac->clk);
2070 }
2071
2072 /* Do not use dev res to prevent races with tasklet */
2073 ret = request_irq(atxdmac->irq, at_xdmac_interrupt, 0, "at_xdmac", atxdmac);
2074 if (ret) {
2075 dev_err(&pdev->dev, "can't request irq\n");
2076 return ret;
2077 }
2078
2079 ret = clk_prepare_enable(atxdmac->clk);
2080 if (ret) {
2081 dev_err(&pdev->dev, "can't prepare or enable clock\n");
2082 goto err_free_irq;
2083 }
2084
2085 atxdmac->at_xdmac_desc_pool =
2086 dmam_pool_create(dev_name(&pdev->dev), &pdev->dev,
2087 sizeof(struct at_xdmac_desc), 4, 0);
2088 if (!atxdmac->at_xdmac_desc_pool) {
2089 dev_err(&pdev->dev, "no memory for descriptors dma pool\n");
2090 ret = -ENOMEM;
2091 goto err_clk_disable;
2092 }
2093
2094 dma_cap_set(DMA_CYCLIC, atxdmac->dma.cap_mask);
Maxime Ripard6007ccb2015-05-07 17:38:11 +02002095 dma_cap_set(DMA_INTERLEAVE, atxdmac->dma.cap_mask);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002096 dma_cap_set(DMA_MEMCPY, atxdmac->dma.cap_mask);
Maxime Ripardb206d9a2015-05-18 13:46:16 +02002097 dma_cap_set(DMA_MEMSET, atxdmac->dma.cap_mask);
Maxime Ripard67a6eed2015-07-06 12:19:24 +02002098 dma_cap_set(DMA_MEMSET_SG, atxdmac->dma.cap_mask);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002099 dma_cap_set(DMA_SLAVE, atxdmac->dma.cap_mask);
Ludovic Desrochesfef4cbf2014-11-13 11:52:45 +01002100 /*
2101 * Without DMA_PRIVATE the driver is not able to allocate more than
2102 * one channel, second allocation fails in private_candidate.
2103 */
2104 dma_cap_set(DMA_PRIVATE, atxdmac->dma.cap_mask);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002105 atxdmac->dma.dev = &pdev->dev;
2106 atxdmac->dma.device_alloc_chan_resources = at_xdmac_alloc_chan_resources;
2107 atxdmac->dma.device_free_chan_resources = at_xdmac_free_chan_resources;
2108 atxdmac->dma.device_tx_status = at_xdmac_tx_status;
2109 atxdmac->dma.device_issue_pending = at_xdmac_issue_pending;
2110 atxdmac->dma.device_prep_dma_cyclic = at_xdmac_prep_dma_cyclic;
Maxime Ripard6007ccb2015-05-07 17:38:11 +02002111 atxdmac->dma.device_prep_interleaved_dma = at_xdmac_prep_interleaved;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002112 atxdmac->dma.device_prep_dma_memcpy = at_xdmac_prep_dma_memcpy;
Maxime Ripardb206d9a2015-05-18 13:46:16 +02002113 atxdmac->dma.device_prep_dma_memset = at_xdmac_prep_dma_memset;
Maxime Ripard67a6eed2015-07-06 12:19:24 +02002114 atxdmac->dma.device_prep_dma_memset_sg = at_xdmac_prep_dma_memset_sg;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002115 atxdmac->dma.device_prep_slave_sg = at_xdmac_prep_slave_sg;
Ludovic Desroches3d138872014-11-17 14:42:07 +01002116 atxdmac->dma.device_config = at_xdmac_device_config;
2117 atxdmac->dma.device_pause = at_xdmac_device_pause;
2118 atxdmac->dma.device_resume = at_xdmac_device_resume;
2119 atxdmac->dma.device_terminate_all = at_xdmac_device_terminate_all;
Ludovic Desroches8ac82f82014-11-17 14:42:44 +01002120 atxdmac->dma.src_addr_widths = AT_XDMAC_DMA_BUSWIDTHS;
2121 atxdmac->dma.dst_addr_widths = AT_XDMAC_DMA_BUSWIDTHS;
2122 atxdmac->dma.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
2123 atxdmac->dma.residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002124
2125 /* Disable all chans and interrupts. */
2126 at_xdmac_off(atxdmac);
2127
2128 /* Init channels. */
2129 INIT_LIST_HEAD(&atxdmac->dma.channels);
2130 for (i = 0; i < nr_channels; i++) {
2131 struct at_xdmac_chan *atchan = &atxdmac->chan[i];
2132
2133 atchan->chan.device = &atxdmac->dma;
2134 list_add_tail(&atchan->chan.device_node,
2135 &atxdmac->dma.channels);
2136
2137 atchan->ch_regs = at_xdmac_chan_reg_base(atxdmac, i);
2138 atchan->mask = 1 << i;
2139
2140 spin_lock_init(&atchan->lock);
2141 INIT_LIST_HEAD(&atchan->xfers_list);
2142 INIT_LIST_HEAD(&atchan->free_descs_list);
Allen Pais00217d12020-08-31 16:05:10 +05302143 tasklet_setup(&atchan->tasklet, at_xdmac_tasklet);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002144
2145 /* Clear pending interrupts. */
2146 while (at_xdmac_chan_read(atchan, AT_XDMAC_CIS))
2147 cpu_relax();
2148 }
2149 platform_set_drvdata(pdev, atxdmac);
2150
2151 ret = dma_async_device_register(&atxdmac->dma);
2152 if (ret) {
2153 dev_err(&pdev->dev, "fail to register DMA engine device\n");
2154 goto err_clk_disable;
2155 }
2156
2157 ret = of_dma_controller_register(pdev->dev.of_node,
2158 at_xdmac_xlate, atxdmac);
2159 if (ret) {
2160 dev_err(&pdev->dev, "could not register of dma controller\n");
2161 goto err_dma_unregister;
2162 }
2163
2164 dev_info(&pdev->dev, "%d channels, mapped at 0x%p\n",
2165 nr_channels, atxdmac->regs);
2166
Eugen Hristevf40566f2020-10-16 12:39:18 +03002167 at_xdmac_axi_config(pdev);
2168
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002169 return 0;
2170
2171err_dma_unregister:
2172 dma_async_device_unregister(&atxdmac->dma);
2173err_clk_disable:
2174 clk_disable_unprepare(atxdmac->clk);
2175err_free_irq:
Wei Yongjun6a8b0c62016-08-10 03:17:09 +00002176 free_irq(atxdmac->irq, atxdmac);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002177 return ret;
2178}
2179
2180static int at_xdmac_remove(struct platform_device *pdev)
2181{
2182 struct at_xdmac *atxdmac = (struct at_xdmac *)platform_get_drvdata(pdev);
2183 int i;
2184
2185 at_xdmac_off(atxdmac);
2186 of_dma_controller_free(pdev->dev.of_node);
2187 dma_async_device_unregister(&atxdmac->dma);
2188 clk_disable_unprepare(atxdmac->clk);
2189
Wei Yongjun6a8b0c62016-08-10 03:17:09 +00002190 free_irq(atxdmac->irq, atxdmac);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002191
2192 for (i = 0; i < atxdmac->dma.chancnt; i++) {
2193 struct at_xdmac_chan *atchan = &atxdmac->chan[i];
2194
2195 tasklet_kill(&atchan->tasklet);
2196 at_xdmac_free_chan_resources(&atchan->chan);
2197 }
2198
2199 return 0;
2200}
2201
Claudiu Beznead191a9a2021-10-25 10:40:02 +03002202static const struct dev_pm_ops __maybe_unused atmel_xdmac_dev_pm_ops = {
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002203 .prepare = atmel_xdmac_prepare,
2204 SET_LATE_SYSTEM_SLEEP_PM_OPS(atmel_xdmac_suspend, atmel_xdmac_resume)
2205};
2206
2207static const struct of_device_id atmel_xdmac_dt_ids[] = {
2208 {
2209 .compatible = "atmel,sama5d4-dma",
Eugen Hristev2bec35a2020-10-16 12:38:50 +03002210 .data = &at_xdmac_sama5d4_layout,
2211 }, {
2212 .compatible = "microchip,sama7g5-dma",
2213 .data = &at_xdmac_sama7g5_layout,
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002214 }, {
2215 /* sentinel */
2216 }
2217};
2218MODULE_DEVICE_TABLE(of, atmel_xdmac_dt_ids);
2219
2220static struct platform_driver at_xdmac_driver = {
2221 .probe = at_xdmac_probe,
2222 .remove = at_xdmac_remove,
2223 .driver = {
2224 .name = "at_xdmac",
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002225 .of_match_table = of_match_ptr(atmel_xdmac_dt_ids),
Claudiu Beznea8e0c7e42021-10-07 14:12:30 +03002226 .pm = pm_ptr(&atmel_xdmac_dev_pm_ops),
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002227 }
2228};
2229
2230static int __init at_xdmac_init(void)
2231{
Clément Léger258cb692021-07-28 11:46:07 +02002232 return platform_driver_register(&at_xdmac_driver);
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002233}
2234subsys_initcall(at_xdmac_init);
2235
Clément Léger258cb692021-07-28 11:46:07 +02002236static void __exit at_xdmac_exit(void)
2237{
2238 platform_driver_unregister(&at_xdmac_driver);
2239}
2240module_exit(at_xdmac_exit);
2241
Ludovic Desrochese1f7c9e2014-10-22 17:22:18 +02002242MODULE_DESCRIPTION("Atmel Extended DMA Controller driver");
2243MODULE_AUTHOR("Ludovic Desroches <ludovic.desroches@atmel.com>");
2244MODULE_LICENSE("GPL");