blob: 7e087c34426514f9dd91105e98f5597008f68387 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +030048static const u32 hpd_ilk[HPD_NUM_PINS] = {
49 [HPD_PORT_A] = DE_DP_A_HOTPLUG,
50};
51
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +030052static const u32 hpd_ivb[HPD_NUM_PINS] = {
53 [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
54};
55
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +030056static const u32 hpd_bdw[HPD_NUM_PINS] = {
57 [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
58};
59
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020060static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050061 [HPD_CRT] = SDE_CRT_HOTPLUG,
62 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
66};
67
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020068static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050069 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010070 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050071 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74};
75
Xiong Zhang26951ca2015-08-17 15:55:50 +080076static const u32 hpd_spt[HPD_NUM_PINS] = {
Ville Syrjälä74c0b392015-08-27 23:56:07 +030077 [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
Xiong Zhang26951ca2015-08-17 15:55:50 +080078 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
79 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
80 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
81 [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
82};
83
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020084static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050085 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
86 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91};
92
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020093static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050094 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100};
101
Ville Syrjälä4bca26d2015-05-11 20:49:10 +0300102static const u32 hpd_status_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -0500103 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109};
110
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200111/* BXT hpd list */
112static const u32 hpd_bxt[HPD_NUM_PINS] = {
Sonika Jindal7f3561b2015-08-10 10:35:35 +0530113 [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200114 [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115 [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116};
117
Paulo Zanoni5c502442014-04-01 15:37:11 -0300118/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300119#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300120 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
121 POSTING_READ(GEN8_##type##_IMR(which)); \
122 I915_WRITE(GEN8_##type##_IER(which), 0); \
123 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
124 POSTING_READ(GEN8_##type##_IIR(which)); \
125 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
126 POSTING_READ(GEN8_##type##_IIR(which)); \
127} while (0)
128
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300129#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300130 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300131 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300132 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300133 I915_WRITE(type##IIR, 0xffffffff); \
134 POSTING_READ(type##IIR); \
135 I915_WRITE(type##IIR, 0xffffffff); \
136 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300137} while (0)
138
Paulo Zanoni337ba012014-04-01 15:37:16 -0300139/*
140 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
141 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200142static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
143 i915_reg_t reg)
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300144{
145 u32 val = I915_READ(reg);
146
147 if (val == 0)
148 return;
149
150 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200151 i915_mmio_reg_offset(reg), val);
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300152 I915_WRITE(reg, 0xffffffff);
153 POSTING_READ(reg);
154 I915_WRITE(reg, 0xffffffff);
155 POSTING_READ(reg);
156}
Paulo Zanoni337ba012014-04-01 15:37:16 -0300157
Paulo Zanoni35079892014-04-01 15:37:15 -0300158#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300159 gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300160 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200161 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
162 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300163} while (0)
164
165#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300166 gen5_assert_iir_is_zero(dev_priv, type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300167 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200168 I915_WRITE(type##IMR, (imr_val)); \
169 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300170} while (0)
171
Imre Deakc9a9a262014-11-05 20:48:37 +0200172static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +0530173static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
Imre Deakc9a9a262014-11-05 20:48:37 +0200174
Egbert Eich0706f172015-09-23 16:15:27 +0200175/* For display hotplug interrupt */
176static inline void
177i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
178 uint32_t mask,
179 uint32_t bits)
180{
181 uint32_t val;
182
183 assert_spin_locked(&dev_priv->irq_lock);
184 WARN_ON(bits & ~mask);
185
186 val = I915_READ(PORT_HOTPLUG_EN);
187 val &= ~mask;
188 val |= bits;
189 I915_WRITE(PORT_HOTPLUG_EN, val);
190}
191
192/**
193 * i915_hotplug_interrupt_update - update hotplug interrupt enable
194 * @dev_priv: driver private
195 * @mask: bits to update
196 * @bits: bits to enable
197 * NOTE: the HPD enable bits are modified both inside and outside
198 * of an interrupt context. To avoid that read-modify-write cycles
199 * interfer, these bits are protected by a spinlock. Since this
200 * function is usually not called from a context where the lock is
201 * held already, this function acquires the lock itself. A non-locking
202 * version is also available.
203 */
204void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
205 uint32_t mask,
206 uint32_t bits)
207{
208 spin_lock_irq(&dev_priv->irq_lock);
209 i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
210 spin_unlock_irq(&dev_priv->irq_lock);
211}
212
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300213/**
214 * ilk_update_display_irq - update DEIMR
215 * @dev_priv: driver private
216 * @interrupt_mask: mask of interrupt bits to update
217 * @enabled_irq_mask: mask of interrupt bits to enable
218 */
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +0200219void ilk_update_display_irq(struct drm_i915_private *dev_priv,
220 uint32_t interrupt_mask,
221 uint32_t enabled_irq_mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800222{
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300223 uint32_t new_val;
224
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200225 assert_spin_locked(&dev_priv->irq_lock);
226
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300227 WARN_ON(enabled_irq_mask & ~interrupt_mask);
228
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700229 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300230 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300231
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300232 new_val = dev_priv->irq_mask;
233 new_val &= ~interrupt_mask;
234 new_val |= (~enabled_irq_mask & interrupt_mask);
235
236 if (new_val != dev_priv->irq_mask) {
237 dev_priv->irq_mask = new_val;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000238 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000239 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800240 }
241}
242
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300243/**
244 * ilk_update_gt_irq - update GTIMR
245 * @dev_priv: driver private
246 * @interrupt_mask: mask of interrupt bits to update
247 * @enabled_irq_mask: mask of interrupt bits to enable
248 */
249static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
250 uint32_t interrupt_mask,
251 uint32_t enabled_irq_mask)
252{
253 assert_spin_locked(&dev_priv->irq_lock);
254
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100255 WARN_ON(enabled_irq_mask & ~interrupt_mask);
256
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700257 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300258 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300259
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300260 dev_priv->gt_irq_mask &= ~interrupt_mask;
261 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
262 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300263}
264
Daniel Vetter480c8032014-07-16 09:49:40 +0200265void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300266{
267 ilk_update_gt_irq(dev_priv, mask, mask);
Chris Wilson31bb59c2016-07-01 17:23:27 +0100268 POSTING_READ_FW(GTIMR);
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300269}
270
Daniel Vetter480c8032014-07-16 09:49:40 +0200271void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300272{
273 ilk_update_gt_irq(dev_priv, mask, 0);
274}
275
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200276static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200277{
278 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
279}
280
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200281static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
Imre Deaka72fbc32014-11-05 20:48:31 +0200282{
283 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
284}
285
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200286static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200287{
288 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
289}
290
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300291/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200292 * snb_update_pm_irq - update GEN6_PMIMR
293 * @dev_priv: driver private
294 * @interrupt_mask: mask of interrupt bits to update
295 * @enabled_irq_mask: mask of interrupt bits to enable
296 */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300297static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
298 uint32_t interrupt_mask,
299 uint32_t enabled_irq_mask)
300{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300301 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300302
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100303 WARN_ON(enabled_irq_mask & ~interrupt_mask);
304
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300305 assert_spin_locked(&dev_priv->irq_lock);
306
Akash Goelf4e9af42016-10-12 21:54:30 +0530307 new_val = dev_priv->pm_imr;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300308 new_val &= ~interrupt_mask;
309 new_val |= (~enabled_irq_mask & interrupt_mask);
310
Akash Goelf4e9af42016-10-12 21:54:30 +0530311 if (new_val != dev_priv->pm_imr) {
312 dev_priv->pm_imr = new_val;
313 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr);
Imre Deaka72fbc32014-11-05 20:48:31 +0200314 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300315 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300316}
317
Akash Goelf4e9af42016-10-12 21:54:30 +0530318void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300319{
Imre Deak9939fba2014-11-20 23:01:47 +0200320 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
321 return;
322
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300323 snb_update_pm_irq(dev_priv, mask, mask);
324}
325
Akash Goelf4e9af42016-10-12 21:54:30 +0530326static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Imre Deak9939fba2014-11-20 23:01:47 +0200327{
328 snb_update_pm_irq(dev_priv, mask, 0);
329}
330
Akash Goelf4e9af42016-10-12 21:54:30 +0530331void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300332{
Imre Deak9939fba2014-11-20 23:01:47 +0200333 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
334 return;
335
Akash Goelf4e9af42016-10-12 21:54:30 +0530336 __gen6_mask_pm_irq(dev_priv, mask);
337}
338
339void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
340{
341 i915_reg_t reg = gen6_pm_iir(dev_priv);
342
343 assert_spin_locked(&dev_priv->irq_lock);
344
345 I915_WRITE(reg, reset_mask);
346 I915_WRITE(reg, reset_mask);
347 POSTING_READ(reg);
348}
349
350void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
351{
352 assert_spin_locked(&dev_priv->irq_lock);
353
354 dev_priv->pm_ier |= enable_mask;
355 I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
356 gen6_unmask_pm_irq(dev_priv, enable_mask);
357 /* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
358}
359
360void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
361{
362 assert_spin_locked(&dev_priv->irq_lock);
363
364 dev_priv->pm_ier &= ~disable_mask;
365 __gen6_mask_pm_irq(dev_priv, disable_mask);
366 I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
367 /* though a barrier is missing here, but don't really need a one */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300368}
369
Chris Wilsondc979972016-05-10 14:10:04 +0100370void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deak3cc134e2014-11-19 15:30:03 +0200371{
Imre Deak3cc134e2014-11-19 15:30:03 +0200372 spin_lock_irq(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +0530373 gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events);
Imre Deak096fad92015-03-23 19:11:35 +0200374 dev_priv->rps.pm_iir = 0;
Imre Deak3cc134e2014-11-19 15:30:03 +0200375 spin_unlock_irq(&dev_priv->irq_lock);
376}
377
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100378void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200379{
Chris Wilsonf2a91d12016-09-21 14:51:06 +0100380 if (READ_ONCE(dev_priv->rps.interrupts_enabled))
381 return;
382
Imre Deakb900b942014-11-05 20:48:48 +0200383 spin_lock_irq(&dev_priv->irq_lock);
Chris Wilsonc33d2472016-07-04 08:08:36 +0100384 WARN_ON_ONCE(dev_priv->rps.pm_iir);
385 WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200386 dev_priv->rps.interrupts_enabled = true;
Imre Deakb900b942014-11-05 20:48:48 +0200387 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200388
Imre Deakb900b942014-11-05 20:48:48 +0200389 spin_unlock_irq(&dev_priv->irq_lock);
390}
391
Imre Deak59d02a12014-12-19 19:33:26 +0200392u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
393{
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +0530394 return (mask & ~dev_priv->rps.pm_intr_keep);
Imre Deak59d02a12014-12-19 19:33:26 +0200395}
396
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100397void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200398{
Chris Wilsonf2a91d12016-09-21 14:51:06 +0100399 if (!READ_ONCE(dev_priv->rps.interrupts_enabled))
400 return;
401
Imre Deakd4d70aa2014-11-19 15:30:04 +0200402 spin_lock_irq(&dev_priv->irq_lock);
403 dev_priv->rps.interrupts_enabled = false;
Imre Deak9939fba2014-11-20 23:01:47 +0200404
Dave Gordonb20e3cf2016-09-12 21:19:35 +0100405 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
Imre Deak9939fba2014-11-20 23:01:47 +0200406
Akash Goelf4e9af42016-10-12 21:54:30 +0530407 gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak58072cc2015-03-23 19:11:34 +0200408
409 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilson91c8a322016-07-05 10:40:23 +0100410 synchronize_irq(dev_priv->drm.irq);
Chris Wilsonc33d2472016-07-04 08:08:36 +0100411
412 /* Now that we will not be generating any more work, flush any
413 * outsanding tasks. As we are called on the RPS idle path,
414 * we will reset the GPU to minimum frequencies, so the current
415 * state of the worker can be discarded.
416 */
417 cancel_work_sync(&dev_priv->rps.work);
418 gen6_reset_rps_interrupts(dev_priv);
Imre Deakb900b942014-11-05 20:48:48 +0200419}
420
Sagar Arun Kamble26705e22016-10-12 21:54:31 +0530421void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
422{
423 spin_lock_irq(&dev_priv->irq_lock);
424 gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
425 spin_unlock_irq(&dev_priv->irq_lock);
426}
427
428void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
429{
430 spin_lock_irq(&dev_priv->irq_lock);
431 if (!dev_priv->guc.interrupts_enabled) {
432 WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
433 dev_priv->pm_guc_events);
434 dev_priv->guc.interrupts_enabled = true;
435 gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
436 }
437 spin_unlock_irq(&dev_priv->irq_lock);
438}
439
440void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
441{
442 spin_lock_irq(&dev_priv->irq_lock);
443 dev_priv->guc.interrupts_enabled = false;
444
445 gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);
446
447 spin_unlock_irq(&dev_priv->irq_lock);
448 synchronize_irq(dev_priv->drm.irq);
449
450 gen9_reset_guc_interrupts(dev_priv);
451}
452
Ben Widawsky09610212014-05-15 20:58:08 +0300453/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200454 * bdw_update_port_irq - update DE port interrupt
455 * @dev_priv: driver private
456 * @interrupt_mask: mask of interrupt bits to update
457 * @enabled_irq_mask: mask of interrupt bits to enable
458 */
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +0300459static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
460 uint32_t interrupt_mask,
461 uint32_t enabled_irq_mask)
462{
463 uint32_t new_val;
464 uint32_t old_val;
465
466 assert_spin_locked(&dev_priv->irq_lock);
467
468 WARN_ON(enabled_irq_mask & ~interrupt_mask);
469
470 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
471 return;
472
473 old_val = I915_READ(GEN8_DE_PORT_IMR);
474
475 new_val = old_val;
476 new_val &= ~interrupt_mask;
477 new_val |= (~enabled_irq_mask & interrupt_mask);
478
479 if (new_val != old_val) {
480 I915_WRITE(GEN8_DE_PORT_IMR, new_val);
481 POSTING_READ(GEN8_DE_PORT_IMR);
482 }
483}
484
485/**
Ville Syrjälä013d3752015-11-23 18:06:17 +0200486 * bdw_update_pipe_irq - update DE pipe interrupt
487 * @dev_priv: driver private
488 * @pipe: pipe whose interrupt to update
489 * @interrupt_mask: mask of interrupt bits to update
490 * @enabled_irq_mask: mask of interrupt bits to enable
491 */
492void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
493 enum pipe pipe,
494 uint32_t interrupt_mask,
495 uint32_t enabled_irq_mask)
496{
497 uint32_t new_val;
498
499 assert_spin_locked(&dev_priv->irq_lock);
500
501 WARN_ON(enabled_irq_mask & ~interrupt_mask);
502
503 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
504 return;
505
506 new_val = dev_priv->de_irq_mask[pipe];
507 new_val &= ~interrupt_mask;
508 new_val |= (~enabled_irq_mask & interrupt_mask);
509
510 if (new_val != dev_priv->de_irq_mask[pipe]) {
511 dev_priv->de_irq_mask[pipe] = new_val;
512 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
513 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
514 }
515}
516
517/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200518 * ibx_display_interrupt_update - update SDEIMR
519 * @dev_priv: driver private
520 * @interrupt_mask: mask of interrupt bits to update
521 * @enabled_irq_mask: mask of interrupt bits to enable
522 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200523void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
524 uint32_t interrupt_mask,
525 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200526{
527 uint32_t sdeimr = I915_READ(SDEIMR);
528 sdeimr &= ~interrupt_mask;
529 sdeimr |= (~enabled_irq_mask & interrupt_mask);
530
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100531 WARN_ON(enabled_irq_mask & ~interrupt_mask);
532
Daniel Vetterfee884e2013-07-04 23:35:21 +0200533 assert_spin_locked(&dev_priv->irq_lock);
534
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700535 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300536 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300537
Daniel Vetterfee884e2013-07-04 23:35:21 +0200538 I915_WRITE(SDEIMR, sdeimr);
539 POSTING_READ(SDEIMR);
540}
Paulo Zanoni86642812013-04-12 17:57:57 -0300541
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100542static void
Imre Deak755e9012014-02-10 18:42:47 +0200543__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
544 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800545{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200546 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200547 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800548
Daniel Vetterb79480b2013-06-27 17:52:10 +0200549 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200550 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200551
Ville Syrjälä04feced2014-04-03 13:28:33 +0300552 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
553 status_mask & ~PIPESTAT_INT_STATUS_MASK,
554 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
555 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200556 return;
557
558 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200559 return;
560
Imre Deak91d181d2014-02-10 18:42:49 +0200561 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
562
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200563 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200564 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200565 I915_WRITE(reg, pipestat);
566 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800567}
568
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100569static void
Imre Deak755e9012014-02-10 18:42:47 +0200570__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
571 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800572{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200573 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200574 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800575
Daniel Vetterb79480b2013-06-27 17:52:10 +0200576 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200577 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200578
Ville Syrjälä04feced2014-04-03 13:28:33 +0300579 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
580 status_mask & ~PIPESTAT_INT_STATUS_MASK,
581 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
582 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200583 return;
584
Imre Deak755e9012014-02-10 18:42:47 +0200585 if ((pipestat & enable_mask) == 0)
586 return;
587
Imre Deak91d181d2014-02-10 18:42:49 +0200588 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
589
Imre Deak755e9012014-02-10 18:42:47 +0200590 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200591 I915_WRITE(reg, pipestat);
592 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800593}
594
Imre Deak10c59c52014-02-10 18:42:48 +0200595static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
596{
597 u32 enable_mask = status_mask << 16;
598
599 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300600 * On pipe A we don't support the PSR interrupt yet,
601 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200602 */
603 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
604 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300605 /*
606 * On pipe B and C we don't support the PSR interrupt yet, on pipe
607 * A the same bit is for perf counters which we don't use either.
608 */
609 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
610 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200611
612 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
613 SPRITE0_FLIP_DONE_INT_EN_VLV |
614 SPRITE1_FLIP_DONE_INT_EN_VLV);
615 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
616 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
617 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
618 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
619
620 return enable_mask;
621}
622
Imre Deak755e9012014-02-10 18:42:47 +0200623void
624i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
625 u32 status_mask)
626{
627 u32 enable_mask;
628
Wayne Boyer666a4532015-12-09 12:29:35 -0800629 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson91c8a322016-07-05 10:40:23 +0100630 enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
Imre Deak10c59c52014-02-10 18:42:48 +0200631 status_mask);
632 else
633 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200634 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
635}
636
637void
638i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
639 u32 status_mask)
640{
641 u32 enable_mask;
642
Wayne Boyer666a4532015-12-09 12:29:35 -0800643 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson91c8a322016-07-05 10:40:23 +0100644 enable_mask = vlv_get_pipestat_enable_mask(&dev_priv->drm,
Imre Deak10c59c52014-02-10 18:42:48 +0200645 status_mask);
646 else
647 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200648 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
649}
650
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000651/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300652 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100653 * @dev_priv: i915 device private
Zhao Yakui01c66882009-10-28 05:10:00 +0000654 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100655static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
Zhao Yakui01c66882009-10-28 05:10:00 +0000656{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100657 if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300658 return;
659
Daniel Vetter13321782014-09-15 14:55:29 +0200660 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000661
Imre Deak755e9012014-02-10 18:42:47 +0200662 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100663 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200664 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200665 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000666
Daniel Vetter13321782014-09-15 14:55:29 +0200667 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000668}
669
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300670/*
671 * This timing diagram depicts the video signal in and
672 * around the vertical blanking period.
673 *
674 * Assumptions about the fictitious mode used in this example:
675 * vblank_start >= 3
676 * vsync_start = vblank_start + 1
677 * vsync_end = vblank_start + 2
678 * vtotal = vblank_start + 3
679 *
680 * start of vblank:
681 * latch double buffered registers
682 * increment frame counter (ctg+)
683 * generate start of vblank interrupt (gen4+)
684 * |
685 * | frame start:
686 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
687 * | may be shifted forward 1-3 extra lines via PIPECONF
688 * | |
689 * | | start of vsync:
690 * | | generate vsync interrupt
691 * | | |
692 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
693 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
694 * ----va---> <-----------------vb--------------------> <--------va-------------
695 * | | <----vs-----> |
696 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
697 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
698 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
699 * | | |
700 * last visible pixel first visible pixel
701 * | increment frame counter (gen3/4)
702 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
703 *
704 * x = horizontal active
705 * _ = horizontal blanking
706 * hs = horizontal sync
707 * va = vertical active
708 * vb = vertical blanking
709 * vs = vertical sync
710 * vbs = vblank_start (number)
711 *
712 * Summary:
713 * - most events happen at the start of horizontal sync
714 * - frame start happens at the start of horizontal blank, 1-4 lines
715 * (depending on PIPECONF settings) after the start of vblank
716 * - gen3/4 pixel and frame counter are synchronized with the start
717 * of horizontal active on the first line of vertical active
718 */
719
Keith Packard42f52ef2008-10-18 19:39:29 -0700720/* Called from drm generic code, passed a 'crtc', which
721 * we use as a pipe index
722 */
Thierry Reding88e72712015-09-24 18:35:31 +0200723static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700724{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100725 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200726 i915_reg_t high_frame, low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300727 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Ville Syrjälä98187832016-10-31 22:37:10 +0200728 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
729 pipe);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200730 const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700731
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100732 htotal = mode->crtc_htotal;
733 hsync_start = mode->crtc_hsync_start;
734 vbl_start = mode->crtc_vblank_start;
735 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
736 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300737
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300738 /* Convert to pixel count */
739 vbl_start *= htotal;
740
741 /* Start of vblank event occurs at start of hsync */
742 vbl_start -= htotal - hsync_start;
743
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800744 high_frame = PIPEFRAME(pipe);
745 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100746
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700747 /*
748 * High & low register fields aren't synchronized, so make sure
749 * we get a low value that's stable across two reads of the high
750 * register.
751 */
752 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100753 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300754 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100755 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700756 } while (high1 != high2);
757
Chris Wilson5eddb702010-09-11 13:48:45 +0100758 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300759 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100760 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300761
762 /*
763 * The frame counter increments at beginning of active.
764 * Cook up a vblank counter by also checking the pixel
765 * counter against vblank start.
766 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200767 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700768}
769
Dave Airlie974e59b2015-10-30 09:45:33 +1000770static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800771{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100772 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800773
Ville Syrjälä649636e2015-09-22 19:50:01 +0300774 return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800775}
776
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300777/* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300778static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
779{
780 struct drm_device *dev = crtc->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100781 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200782 const struct drm_display_mode *mode = &crtc->base.hwmode;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300783 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300784 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300785
Ville Syrjälä80715b22014-05-15 20:23:23 +0300786 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300787 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
788 vtotal /= 2;
789
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100790 if (IS_GEN2(dev_priv))
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300791 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300792 else
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300793 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300794
795 /*
Jesse Barnes41b578f2015-09-22 12:15:54 -0700796 * On HSW, the DSL reg (0x70000) appears to return 0 if we
797 * read it just before the start of vblank. So try it again
798 * so we don't accidentally end up spanning a vblank frame
799 * increment, causing the pipe_update_end() code to squak at us.
800 *
801 * The nature of this problem means we can't simply check the ISR
802 * bit and return the vblank start value; nor can we use the scanline
803 * debug register in the transcoder as it appears to have the same
804 * problem. We may need to extend this to include other platforms,
805 * but so far testing only shows the problem on HSW.
806 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100807 if (HAS_DDI(dev_priv) && !position) {
Jesse Barnes41b578f2015-09-22 12:15:54 -0700808 int i, temp;
809
810 for (i = 0; i < 100; i++) {
811 udelay(1);
812 temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
813 DSL_LINEMASK_GEN3;
814 if (temp != position) {
815 position = temp;
816 break;
817 }
818 }
819 }
820
821 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300822 * See update_scanline_offset() for the details on the
823 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300824 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300825 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300826}
827
Thierry Reding88e72712015-09-24 18:35:31 +0200828static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
Ville Syrjäläabca9e452013-10-28 20:50:48 +0200829 unsigned int flags, int *vpos, int *hpos,
Ville Syrjälä3bb403b2015-09-14 22:43:44 +0300830 ktime_t *stime, ktime_t *etime,
831 const struct drm_display_mode *mode)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100832{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100833 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä98187832016-10-31 22:37:10 +0200834 struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
835 pipe);
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300836 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300837 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100838 bool in_vbl = true;
839 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100840 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100841
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200842 if (WARN_ON(!mode->crtc_clock)) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100843 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800844 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100845 return 0;
846 }
847
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300848 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300849 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300850 vtotal = mode->crtc_vtotal;
851 vbl_start = mode->crtc_vblank_start;
852 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100853
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200854 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
855 vbl_start = DIV_ROUND_UP(vbl_start, 2);
856 vbl_end /= 2;
857 vtotal /= 2;
858 }
859
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300860 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
861
Mario Kleinerad3543e2013-10-30 05:13:08 +0100862 /*
863 * Lock uncore.lock, as we will do multiple timing critical raw
864 * register reads, potentially with preemption disabled, so the
865 * following code must not block on uncore.lock.
866 */
867 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300868
Mario Kleinerad3543e2013-10-30 05:13:08 +0100869 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
870
871 /* Get optional system timestamp before query. */
872 if (stime)
873 *stime = ktime_get();
874
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100875 if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100876 /* No obvious pixelcount register. Only query vertical
877 * scanout position from Display scan line register.
878 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300879 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100880 } else {
881 /* Have access to pixelcount since start of frame.
882 * We can split this into vertical and horizontal
883 * scanout position.
884 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300885 position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100886
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300887 /* convert to pixel counts */
888 vbl_start *= htotal;
889 vbl_end *= htotal;
890 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300891
892 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300893 * In interlaced modes, the pixel counter counts all pixels,
894 * so one field will have htotal more pixels. In order to avoid
895 * the reported position from jumping backwards when the pixel
896 * counter is beyond the length of the shorter field, just
897 * clamp the position the length of the shorter field. This
898 * matches how the scanline counter based position works since
899 * the scanline counter doesn't count the two half lines.
900 */
901 if (position >= vtotal)
902 position = vtotal - 1;
903
904 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300905 * Start of vblank interrupt is triggered at start of hsync,
906 * just prior to the first active line of vblank. However we
907 * consider lines to start at the leading edge of horizontal
908 * active. So, should we get here before we've crossed into
909 * the horizontal active of the first line in vblank, we would
910 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
911 * always add htotal-hsync_start to the current pixel position.
912 */
913 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300914 }
915
Mario Kleinerad3543e2013-10-30 05:13:08 +0100916 /* Get optional system timestamp after query. */
917 if (etime)
918 *etime = ktime_get();
919
920 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
921
922 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
923
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300924 in_vbl = position >= vbl_start && position < vbl_end;
925
926 /*
927 * While in vblank, position will be negative
928 * counting up towards 0 at vbl_end. And outside
929 * vblank, position will be positive counting
930 * up since vbl_end.
931 */
932 if (position >= vbl_start)
933 position -= vbl_end;
934 else
935 position += vtotal - vbl_end;
936
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100937 if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300938 *vpos = position;
939 *hpos = 0;
940 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100941 *vpos = position / htotal;
942 *hpos = position - (*vpos * htotal);
943 }
944
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100945 /* In vblank? */
946 if (in_vbl)
Daniel Vetter3d3cbd82014-09-10 17:36:11 +0200947 ret |= DRM_SCANOUTPOS_IN_VBLANK;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100948
949 return ret;
950}
951
Ville Syrjäläa225f072014-04-29 13:35:45 +0300952int intel_get_crtc_scanline(struct intel_crtc *crtc)
953{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100954 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjäläa225f072014-04-29 13:35:45 +0300955 unsigned long irqflags;
956 int position;
957
958 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
959 position = __intel_get_crtc_scanline(crtc);
960 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
961
962 return position;
963}
964
Thierry Reding88e72712015-09-24 18:35:31 +0200965static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100966 int *max_error,
967 struct timeval *vblank_time,
968 unsigned flags)
969{
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200970 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200971 struct intel_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100972
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200973 if (pipe >= INTEL_INFO(dev_priv)->num_pipes) {
Thierry Reding88e72712015-09-24 18:35:31 +0200974 DRM_ERROR("Invalid crtc %u\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100975 return -EINVAL;
976 }
977
978 /* Get drm_crtc to timestamp: */
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +0200979 crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000980 if (crtc == NULL) {
Thierry Reding88e72712015-09-24 18:35:31 +0200981 DRM_ERROR("Invalid crtc %u\n", pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000982 return -EINVAL;
983 }
984
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200985 if (!crtc->base.hwmode.crtc_clock) {
Thierry Reding88e72712015-09-24 18:35:31 +0200986 DRM_DEBUG_KMS("crtc %u is disabled\n", pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000987 return -EBUSY;
988 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100989
990 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000991 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
992 vblank_time, flags,
Ville Syrjäläe2af48c2016-10-31 22:37:05 +0200993 &crtc->base.hwmode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100994}
995
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100996static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800997{
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000998 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200999 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001000
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001001 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001002
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001003 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
1004
Daniel Vetter20e4d402012-08-08 23:35:39 +02001005 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +02001006
Jesse Barnes7648fa92010-05-20 14:28:11 -07001007 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001008 busy_up = I915_READ(RCPREVBSYTUPAVG);
1009 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001010 max_avg = I915_READ(RCBMAXAVG);
1011 min_avg = I915_READ(RCBMINAVG);
1012
1013 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001014 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001015 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
1016 new_delay = dev_priv->ips.cur_delay - 1;
1017 if (new_delay < dev_priv->ips.max_delay)
1018 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +00001019 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02001020 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
1021 new_delay = dev_priv->ips.cur_delay + 1;
1022 if (new_delay > dev_priv->ips.min_delay)
1023 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001024 }
1025
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001026 if (ironlake_set_drps(dev_priv, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +02001027 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001028
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001029 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +02001030
Jesse Barnesf97108d2010-01-29 11:27:07 -08001031 return;
1032}
1033
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001034static void notify_ring(struct intel_engine_cs *engine)
Chris Wilson549f7362010-10-19 11:19:32 +01001035{
Chris Wilson538b2572017-01-24 15:18:05 +00001036 set_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted);
Chris Wilson83348ba2016-08-09 17:47:51 +01001037 if (intel_engine_wakeup(engine))
Chris Wilson688e6c72016-07-01 17:23:15 +01001038 trace_i915_gem_request_notify(engine);
Chris Wilson549f7362010-10-19 11:19:32 +01001039}
1040
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001041static void vlv_c0_read(struct drm_i915_private *dev_priv,
1042 struct intel_rps_ei *ei)
Deepak S31685c22014-07-03 17:33:01 -04001043{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001044 ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
1045 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
1046 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
Deepak S31685c22014-07-03 17:33:01 -04001047}
1048
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001049static bool vlv_c0_above(struct drm_i915_private *dev_priv,
1050 const struct intel_rps_ei *old,
1051 const struct intel_rps_ei *now,
1052 int threshold)
Deepak S31685c22014-07-03 17:33:01 -04001053{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001054 u64 time, c0;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001055 unsigned int mul = 100;
Deepak S31685c22014-07-03 17:33:01 -04001056
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001057 if (old->cz_clock == 0)
1058 return false;
Deepak S31685c22014-07-03 17:33:01 -04001059
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001060 if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
1061 mul <<= 8;
1062
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001063 time = now->cz_clock - old->cz_clock;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001064 time *= threshold * dev_priv->czclk_freq;
Deepak S31685c22014-07-03 17:33:01 -04001065
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001066 /* Workload can be split between render + media, e.g. SwapBuffers
1067 * being blitted in X after being rendered in mesa. To account for
1068 * this we need to combine both engines into our activity counter.
1069 */
1070 c0 = now->render_c0 - old->render_c0;
1071 c0 += now->media_c0 - old->media_c0;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001072 c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC;
Deepak S31685c22014-07-03 17:33:01 -04001073
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001074 return c0 >= time;
1075}
Deepak S31685c22014-07-03 17:33:01 -04001076
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001077void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1078{
1079 vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
1080 dev_priv->rps.up_ei = dev_priv->rps.down_ei;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001081}
1082
1083static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
1084{
1085 struct intel_rps_ei now;
1086 u32 events = 0;
1087
Chris Wilson6f4b12f82015-03-18 09:48:23 +00001088 if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001089 return 0;
1090
1091 vlv_c0_read(dev_priv, &now);
1092 if (now.cz_clock == 0)
1093 return 0;
Deepak S31685c22014-07-03 17:33:01 -04001094
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001095 if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
1096 if (!vlv_c0_above(dev_priv,
1097 &dev_priv->rps.down_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001098 dev_priv->rps.down_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001099 events |= GEN6_PM_RP_DOWN_THRESHOLD;
1100 dev_priv->rps.down_ei = now;
Deepak S31685c22014-07-03 17:33:01 -04001101 }
1102
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001103 if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
1104 if (vlv_c0_above(dev_priv,
1105 &dev_priv->rps.up_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001106 dev_priv->rps.up_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001107 events |= GEN6_PM_RP_UP_THRESHOLD;
1108 dev_priv->rps.up_ei = now;
1109 }
1110
1111 return events;
Deepak S31685c22014-07-03 17:33:01 -04001112}
1113
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001114static bool any_waiters(struct drm_i915_private *dev_priv)
1115{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001116 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05301117 enum intel_engine_id id;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001118
Akash Goel3b3f1652016-10-13 22:44:48 +05301119 for_each_engine(engine, dev_priv, id)
Chris Wilson688e6c72016-07-01 17:23:15 +01001120 if (intel_engine_has_waiter(engine))
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001121 return true;
1122
1123 return false;
1124}
1125
Ben Widawsky4912d042011-04-25 11:25:20 -07001126static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001127{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001128 struct drm_i915_private *dev_priv =
1129 container_of(work, struct drm_i915_private, rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001130 bool client_boost;
1131 int new_delay, adj, min, max;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001132 u32 pm_iir;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001133
Daniel Vetter59cdb632013-07-04 23:35:28 +02001134 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001135 /* Speed up work cancelation during disabling rps interrupts. */
1136 if (!dev_priv->rps.interrupts_enabled) {
1137 spin_unlock_irq(&dev_priv->irq_lock);
1138 return;
1139 }
Imre Deak1f814da2015-12-16 02:52:19 +02001140
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001141 pm_iir = dev_priv->rps.pm_iir;
1142 dev_priv->rps.pm_iir = 0;
Imre Deaka72fbc32014-11-05 20:48:31 +02001143 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
Akash Goelf4e9af42016-10-12 21:54:30 +05301144 gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001145 client_boost = dev_priv->rps.client_boost;
1146 dev_priv->rps.client_boost = false;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001147 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001148
Paulo Zanoni60611c12013-08-15 11:50:01 -03001149 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301150 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001151
Chris Wilson8d3afd72015-05-21 21:01:47 +01001152 if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
Chris Wilsonc33d2472016-07-04 08:08:36 +01001153 return;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001154
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001155 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001156
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001157 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
1158
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001159 adj = dev_priv->rps.last_adj;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001160 new_delay = dev_priv->rps.cur_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001161 min = dev_priv->rps.min_freq_softlimit;
1162 max = dev_priv->rps.max_freq_softlimit;
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001163 if (client_boost || any_waiters(dev_priv))
1164 max = dev_priv->rps.max_freq;
1165 if (client_boost && new_delay < dev_priv->rps.boost_freq) {
1166 new_delay = dev_priv->rps.boost_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001167 adj = 0;
1168 } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001169 if (adj > 0)
1170 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001171 else /* CHV needs even encode values */
1172 adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
Sagar Arun Kamble7e79a682017-01-20 09:18:24 +05301173
1174 if (new_delay >= dev_priv->rps.max_freq_softlimit)
1175 adj = 0;
Ville Syrjälä74250342013-06-25 21:38:11 +03001176 /*
1177 * For better performance, jump directly
1178 * to RPe if we're below it.
1179 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001180 if (new_delay < dev_priv->rps.efficient_freq - adj) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001181 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001182 adj = 0;
1183 }
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001184 } else if (client_boost || any_waiters(dev_priv)) {
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001185 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001186 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001187 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1188 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001189 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001190 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001191 adj = 0;
1192 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1193 if (adj < 0)
1194 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001195 else /* CHV needs even encode values */
1196 adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
Sagar Arun Kamble7e79a682017-01-20 09:18:24 +05301197
1198 if (new_delay <= dev_priv->rps.min_freq_softlimit)
1199 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001200 } else { /* unknown event */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001201 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001202 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001203
Chris Wilsonedcf2842015-04-07 16:20:29 +01001204 dev_priv->rps.last_adj = adj;
1205
Ben Widawsky79249632012-09-07 19:43:42 -07001206 /* sysfs frequency interfaces may have snuck in while servicing the
1207 * interrupt
1208 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001209 new_delay += adj;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001210 new_delay = clamp_t(int, new_delay, min, max);
Deepak S27544362014-01-27 21:35:05 +05301211
Chris Wilsondc979972016-05-10 14:10:04 +01001212 intel_set_rps(dev_priv, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001213
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001214 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001215}
1216
Ben Widawskye3689192012-05-25 16:56:22 -07001217
1218/**
1219 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1220 * occurred.
1221 * @work: workqueue struct
1222 *
1223 * Doesn't actually do anything except notify userspace. As a consequence of
1224 * this event, userspace should try to remap the bad rows since statistically
1225 * it is likely the same row is more likely to go bad again.
1226 */
1227static void ivybridge_parity_work(struct work_struct *work)
1228{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001229 struct drm_i915_private *dev_priv =
1230 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001231 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001232 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001233 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001234 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001235
1236 /* We must turn off DOP level clock gating to access the L3 registers.
1237 * In order to prevent a get/put style interface, acquire struct mutex
1238 * any time we access those registers.
1239 */
Chris Wilson91c8a322016-07-05 10:40:23 +01001240 mutex_lock(&dev_priv->drm.struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001241
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001242 /* If we've screwed up tracking, just let the interrupt fire again */
1243 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1244 goto out;
1245
Ben Widawskye3689192012-05-25 16:56:22 -07001246 misccpctl = I915_READ(GEN7_MISCCPCTL);
1247 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1248 POSTING_READ(GEN7_MISCCPCTL);
1249
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001250 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001251 i915_reg_t reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001252
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001253 slice--;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001254 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001255 break;
1256
1257 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1258
Ville Syrjälä6fa1c5f2015-11-04 23:20:02 +02001259 reg = GEN7_L3CDERRST1(slice);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001260
1261 error_status = I915_READ(reg);
1262 row = GEN7_PARITY_ERROR_ROW(error_status);
1263 bank = GEN7_PARITY_ERROR_BANK(error_status);
1264 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1265
1266 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1267 POSTING_READ(reg);
1268
1269 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1270 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1271 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1272 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1273 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1274 parity_event[5] = NULL;
1275
Chris Wilson91c8a322016-07-05 10:40:23 +01001276 kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001277 KOBJ_CHANGE, parity_event);
1278
1279 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1280 slice, row, bank, subbank);
1281
1282 kfree(parity_event[4]);
1283 kfree(parity_event[3]);
1284 kfree(parity_event[2]);
1285 kfree(parity_event[1]);
1286 }
Ben Widawskye3689192012-05-25 16:56:22 -07001287
1288 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1289
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001290out:
1291 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001292 spin_lock_irq(&dev_priv->irq_lock);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001293 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001294 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001295
Chris Wilson91c8a322016-07-05 10:40:23 +01001296 mutex_unlock(&dev_priv->drm.struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001297}
1298
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001299static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
1300 u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001301{
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001302 if (!HAS_L3_DPF(dev_priv))
Ben Widawskye3689192012-05-25 16:56:22 -07001303 return;
1304
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001305 spin_lock(&dev_priv->irq_lock);
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001306 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001307 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001308
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001309 iir &= GT_PARITY_ERROR(dev_priv);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001310 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1311 dev_priv->l3_parity.which_slice |= 1 << 1;
1312
1313 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1314 dev_priv->l3_parity.which_slice |= 1 << 0;
1315
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001316 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001317}
1318
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001319static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001320 u32 gt_iir)
1321{
Chris Wilsonf8973c22016-07-01 17:23:21 +01001322 if (gt_iir & GT_RENDER_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301323 notify_ring(dev_priv->engine[RCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001324 if (gt_iir & ILK_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301325 notify_ring(dev_priv->engine[VCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001326}
1327
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001328static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001329 u32 gt_iir)
1330{
Chris Wilsonf8973c22016-07-01 17:23:21 +01001331 if (gt_iir & GT_RENDER_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301332 notify_ring(dev_priv->engine[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001333 if (gt_iir & GT_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301334 notify_ring(dev_priv->engine[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001335 if (gt_iir & GT_BLT_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301336 notify_ring(dev_priv->engine[BCS]);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001337
Ben Widawskycc609d52013-05-28 19:22:29 -07001338 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1339 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001340 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1341 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001342
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001343 if (gt_iir & GT_PARITY_ERROR(dev_priv))
1344 ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001345}
1346
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001347static __always_inline void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001348gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001349{
1350 if (iir & (GT_RENDER_USER_INTERRUPT << test_shift))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001351 notify_ring(engine);
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001352 if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift))
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01001353 tasklet_schedule(&engine->irq_tasklet);
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001354}
1355
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001356static irqreturn_t gen8_gt_irq_ack(struct drm_i915_private *dev_priv,
1357 u32 master_ctl,
1358 u32 gt_iir[4])
Ben Widawskyabd58f02013-11-02 21:07:09 -07001359{
Ben Widawskyabd58f02013-11-02 21:07:09 -07001360 irqreturn_t ret = IRQ_NONE;
1361
1362 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001363 gt_iir[0] = I915_READ_FW(GEN8_GT_IIR(0));
1364 if (gt_iir[0]) {
1365 I915_WRITE_FW(GEN8_GT_IIR(0), gt_iir[0]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001366 ret = IRQ_HANDLED;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001367 } else
1368 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1369 }
1370
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001371 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001372 gt_iir[1] = I915_READ_FW(GEN8_GT_IIR(1));
1373 if (gt_iir[1]) {
1374 I915_WRITE_FW(GEN8_GT_IIR(1), gt_iir[1]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001375 ret = IRQ_HANDLED;
Ben Widawskyabd58f02013-11-02 21:07:09 -07001376 } else
1377 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1378 }
1379
Chris Wilson74cdb332015-04-07 16:21:05 +01001380 if (master_ctl & GEN8_GT_VECS_IRQ) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001381 gt_iir[3] = I915_READ_FW(GEN8_GT_IIR(3));
1382 if (gt_iir[3]) {
1383 I915_WRITE_FW(GEN8_GT_IIR(3), gt_iir[3]);
Chris Wilson74cdb332015-04-07 16:21:05 +01001384 ret = IRQ_HANDLED;
Chris Wilson74cdb332015-04-07 16:21:05 +01001385 } else
1386 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1387 }
1388
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301389 if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001390 gt_iir[2] = I915_READ_FW(GEN8_GT_IIR(2));
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301391 if (gt_iir[2] & (dev_priv->pm_rps_events |
1392 dev_priv->pm_guc_events)) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001393 I915_WRITE_FW(GEN8_GT_IIR(2),
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301394 gt_iir[2] & (dev_priv->pm_rps_events |
1395 dev_priv->pm_guc_events));
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001396 ret = IRQ_HANDLED;
Ben Widawsky09610212014-05-15 20:58:08 +03001397 } else
1398 DRM_ERROR("The master control interrupt lied (PM)!\n");
1399 }
1400
Ben Widawskyabd58f02013-11-02 21:07:09 -07001401 return ret;
1402}
1403
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001404static void gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
1405 u32 gt_iir[4])
1406{
1407 if (gt_iir[0]) {
Akash Goel3b3f1652016-10-13 22:44:48 +05301408 gen8_cs_irq_handler(dev_priv->engine[RCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001409 gt_iir[0], GEN8_RCS_IRQ_SHIFT);
Akash Goel3b3f1652016-10-13 22:44:48 +05301410 gen8_cs_irq_handler(dev_priv->engine[BCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001411 gt_iir[0], GEN8_BCS_IRQ_SHIFT);
1412 }
1413
1414 if (gt_iir[1]) {
Akash Goel3b3f1652016-10-13 22:44:48 +05301415 gen8_cs_irq_handler(dev_priv->engine[VCS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001416 gt_iir[1], GEN8_VCS1_IRQ_SHIFT);
Akash Goel3b3f1652016-10-13 22:44:48 +05301417 gen8_cs_irq_handler(dev_priv->engine[VCS2],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001418 gt_iir[1], GEN8_VCS2_IRQ_SHIFT);
1419 }
1420
1421 if (gt_iir[3])
Akash Goel3b3f1652016-10-13 22:44:48 +05301422 gen8_cs_irq_handler(dev_priv->engine[VECS],
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001423 gt_iir[3], GEN8_VECS_IRQ_SHIFT);
1424
1425 if (gt_iir[2] & dev_priv->pm_rps_events)
1426 gen6_rps_irq_handler(dev_priv, gt_iir[2]);
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301427
1428 if (gt_iir[2] & dev_priv->pm_guc_events)
1429 gen9_guc_irq_handler(dev_priv, gt_iir[2]);
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001430}
1431
Imre Deak63c88d22015-07-20 14:43:39 -07001432static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
1433{
1434 switch (port) {
1435 case PORT_A:
Ville Syrjälä195baa02015-08-27 23:56:00 +03001436 return val & PORTA_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001437 case PORT_B:
1438 return val & PORTB_HOTPLUG_LONG_DETECT;
1439 case PORT_C:
1440 return val & PORTC_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001441 default:
1442 return false;
1443 }
1444}
1445
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001446static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
1447{
1448 switch (port) {
1449 case PORT_E:
1450 return val & PORTE_HOTPLUG_LONG_DETECT;
1451 default:
1452 return false;
1453 }
1454}
1455
Ville Syrjälä74c0b392015-08-27 23:56:07 +03001456static bool spt_port_hotplug_long_detect(enum port port, u32 val)
1457{
1458 switch (port) {
1459 case PORT_A:
1460 return val & PORTA_HOTPLUG_LONG_DETECT;
1461 case PORT_B:
1462 return val & PORTB_HOTPLUG_LONG_DETECT;
1463 case PORT_C:
1464 return val & PORTC_HOTPLUG_LONG_DETECT;
1465 case PORT_D:
1466 return val & PORTD_HOTPLUG_LONG_DETECT;
1467 default:
1468 return false;
1469 }
1470}
1471
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03001472static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1473{
1474 switch (port) {
1475 case PORT_A:
1476 return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1477 default:
1478 return false;
1479 }
1480}
1481
Jani Nikula676574d2015-05-28 15:43:53 +03001482static bool pch_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001483{
1484 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001485 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001486 return val & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001487 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001488 return val & PORTC_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001489 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001490 return val & PORTD_HOTPLUG_LONG_DETECT;
1491 default:
1492 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001493 }
1494}
1495
Jani Nikula676574d2015-05-28 15:43:53 +03001496static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001497{
1498 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001499 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001500 return val & PORTB_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001501 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001502 return val & PORTC_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001503 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001504 return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1505 default:
1506 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001507 }
1508}
1509
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001510/*
1511 * Get a bit mask of pins that have triggered, and which ones may be long.
1512 * This can be called multiple times with the same masks to accumulate
1513 * hotplug detection results from several registers.
1514 *
1515 * Note that the caller is expected to zero out the masks initially.
1516 */
Imre Deakfd63e2a2015-07-21 15:32:44 -07001517static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
Jani Nikula8c841e52015-06-18 13:06:17 +03001518 u32 hotplug_trigger, u32 dig_hotplug_reg,
Imre Deakfd63e2a2015-07-21 15:32:44 -07001519 const u32 hpd[HPD_NUM_PINS],
1520 bool long_pulse_detect(enum port port, u32 val))
Jani Nikula676574d2015-05-28 15:43:53 +03001521{
Jani Nikula8c841e52015-06-18 13:06:17 +03001522 enum port port;
Jani Nikula676574d2015-05-28 15:43:53 +03001523 int i;
1524
Jani Nikula676574d2015-05-28 15:43:53 +03001525 for_each_hpd_pin(i) {
Jani Nikula8c841e52015-06-18 13:06:17 +03001526 if ((hpd[i] & hotplug_trigger) == 0)
1527 continue;
Jani Nikula676574d2015-05-28 15:43:53 +03001528
Jani Nikula8c841e52015-06-18 13:06:17 +03001529 *pin_mask |= BIT(i);
1530
Imre Deakcc24fcd2015-07-21 15:32:45 -07001531 if (!intel_hpd_pin_to_port(i, &port))
1532 continue;
1533
Imre Deakfd63e2a2015-07-21 15:32:44 -07001534 if (long_pulse_detect(port, dig_hotplug_reg))
Jani Nikula8c841e52015-06-18 13:06:17 +03001535 *long_mask |= BIT(i);
Jani Nikula676574d2015-05-28 15:43:53 +03001536 }
1537
1538 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1539 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1540
1541}
1542
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001543static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001544{
Daniel Vetter28c70f12012-12-01 13:53:45 +01001545 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001546}
1547
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001548static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
Daniel Vetterce99c252012-12-01 13:53:47 +01001549{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001550 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001551}
1552
Shuang He8bf1e9f2013-10-15 18:55:27 +01001553#if defined(CONFIG_DEBUG_FS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001554static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1555 enum pipe pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001556 uint32_t crc0, uint32_t crc1,
1557 uint32_t crc2, uint32_t crc3,
1558 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001559{
Shuang He8bf1e9f2013-10-15 18:55:27 +01001560 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1561 struct intel_pipe_crc_entry *entry;
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001562 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1563 struct drm_driver *driver = dev_priv->drm.driver;
1564 uint32_t crcs[5];
Damien Lespiauac2300d2013-10-15 18:55:30 +01001565 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001566
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001567 spin_lock(&pipe_crc->lock);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001568 if (pipe_crc->source) {
1569 if (!pipe_crc->entries) {
1570 spin_unlock(&pipe_crc->lock);
1571 DRM_DEBUG_KMS("spurious interrupt\n");
1572 return;
1573 }
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001574
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001575 head = pipe_crc->head;
1576 tail = pipe_crc->tail;
1577
1578 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
1579 spin_unlock(&pipe_crc->lock);
1580 DRM_ERROR("CRC buffer overflowing\n");
1581 return;
1582 }
1583
1584 entry = &pipe_crc->entries[head];
1585
1586 entry->frame = driver->get_vblank_counter(&dev_priv->drm, pipe);
1587 entry->crc[0] = crc0;
1588 entry->crc[1] = crc1;
1589 entry->crc[2] = crc2;
1590 entry->crc[3] = crc3;
1591 entry->crc[4] = crc4;
1592
1593 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
1594 pipe_crc->head = head;
1595
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001596 spin_unlock(&pipe_crc->lock);
Damien Lespiau0c912c72013-10-15 18:55:37 +01001597
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001598 wake_up_interruptible(&pipe_crc->wq);
1599 } else {
1600 /*
1601 * For some not yet identified reason, the first CRC is
1602 * bonkers. So let's just wait for the next vblank and read
1603 * out the buggy result.
1604 *
1605 * On CHV sometimes the second CRC is bonkers as well, so
1606 * don't trust that one either.
1607 */
1608 if (pipe_crc->skipped == 0 ||
1609 (IS_CHERRYVIEW(dev_priv) && pipe_crc->skipped == 1)) {
1610 pipe_crc->skipped++;
1611 spin_unlock(&pipe_crc->lock);
1612 return;
1613 }
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001614 spin_unlock(&pipe_crc->lock);
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001615 crcs[0] = crc0;
1616 crcs[1] = crc1;
1617 crcs[2] = crc2;
1618 crcs[3] = crc3;
1619 crcs[4] = crc4;
Tomeu Vizoso246ee522017-01-10 14:43:05 +01001620 drm_crtc_add_crc_entry(&crtc->base, true,
1621 drm_accurate_vblank_count(&crtc->base),
1622 crcs);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001623 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001624}
Daniel Vetter277de952013-10-18 16:37:07 +02001625#else
1626static inline void
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001627display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1628 enum pipe pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001629 uint32_t crc0, uint32_t crc1,
1630 uint32_t crc2, uint32_t crc3,
1631 uint32_t crc4) {}
1632#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001633
Daniel Vetter277de952013-10-18 16:37:07 +02001634
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001635static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1636 enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001637{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001638 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001639 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1640 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001641}
1642
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001643static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1644 enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001645{
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001646 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001647 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1648 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1649 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1650 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1651 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001652}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001653
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001654static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1655 enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001656{
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001657 uint32_t res1, res2;
1658
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001659 if (INTEL_GEN(dev_priv) >= 3)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001660 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1661 else
1662 res1 = 0;
1663
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001664 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001665 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1666 else
1667 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001668
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001669 display_pipe_crc_irq_handler(dev_priv, pipe,
Daniel Vetter277de952013-10-18 16:37:07 +02001670 I915_READ(PIPE_CRC_RES_RED(pipe)),
1671 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1672 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1673 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001674}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001675
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001676/* The RPS events need forcewake, so we add them to a work queue and mask their
1677 * IMR bits until the work is done. Other interrupts can be processed without
1678 * the work queue. */
1679static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001680{
Deepak Sa6706b42014-03-15 20:23:22 +05301681 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001682 spin_lock(&dev_priv->irq_lock);
Akash Goelf4e9af42016-10-12 21:54:30 +05301683 gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001684 if (dev_priv->rps.interrupts_enabled) {
1685 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
Chris Wilsonc33d2472016-07-04 08:08:36 +01001686 schedule_work(&dev_priv->rps.work);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001687 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001688 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001689 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001690
Imre Deakc9a9a262014-11-05 20:48:37 +02001691 if (INTEL_INFO(dev_priv)->gen >= 8)
1692 return;
1693
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001694 if (HAS_VEBOX(dev_priv)) {
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001695 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05301696 notify_ring(dev_priv->engine[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001697
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001698 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1699 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001700 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001701}
1702
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301703static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
1704{
1705 if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT) {
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301706 /* Sample the log buffer flush related bits & clear them out now
1707 * itself from the message identity register to minimize the
1708 * probability of losing a flush interrupt, when there are back
1709 * to back flush interrupts.
1710 * There can be a new flush interrupt, for different log buffer
1711 * type (like for ISR), whilst Host is handling one (for DPC).
1712 * Since same bit is used in message register for ISR & DPC, it
1713 * could happen that GuC sets the bit for 2nd interrupt but Host
1714 * clears out the bit on handling the 1st interrupt.
1715 */
1716 u32 msg, flush;
1717
1718 msg = I915_READ(SOFT_SCRATCH(15));
Arkadiusz Hilera80bc452016-11-25 18:59:34 +01001719 flush = msg & (INTEL_GUC_RECV_MSG_CRASH_DUMP_POSTED |
1720 INTEL_GUC_RECV_MSG_FLUSH_LOG_BUFFER);
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301721 if (flush) {
1722 /* Clear the message bits that are handled */
1723 I915_WRITE(SOFT_SCRATCH(15), msg & ~flush);
1724
1725 /* Handle flush interrupt in bottom half */
1726 queue_work(dev_priv->guc.log.flush_wq,
1727 &dev_priv->guc.log.flush_work);
Akash Goel5aa1ee42016-10-12 21:54:36 +05301728
1729 dev_priv->guc.log.flush_interrupt_count++;
Sagar Arun Kamble4100b2a2016-10-12 21:54:32 +05301730 } else {
1731 /* Not clearing of unhandled event bits won't result in
1732 * re-triggering of the interrupt.
1733 */
1734 }
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301735 }
1736}
1737
Daniel Vetter5a21b662016-05-24 17:13:53 +02001738static bool intel_pipe_handle_vblank(struct drm_i915_private *dev_priv,
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001739 enum pipe pipe)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001740{
Daniel Vetter5a21b662016-05-24 17:13:53 +02001741 bool ret;
1742
Chris Wilson91c8a322016-07-05 10:40:23 +01001743 ret = drm_handle_vblank(&dev_priv->drm, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +02001744 if (ret)
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001745 intel_finish_page_flip_mmio(dev_priv, pipe);
Daniel Vetter5a21b662016-05-24 17:13:53 +02001746
1747 return ret;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001748}
1749
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001750static void valleyview_pipestat_irq_ack(struct drm_i915_private *dev_priv,
1751 u32 iir, u32 pipe_stats[I915_MAX_PIPES])
Imre Deakc1874ed2014-02-04 21:35:46 +02001752{
Imre Deakc1874ed2014-02-04 21:35:46 +02001753 int pipe;
1754
Imre Deak58ead0d2014-02-04 21:35:47 +02001755 spin_lock(&dev_priv->irq_lock);
Ville Syrjälä1ca993d2016-02-18 21:54:26 +02001756
1757 if (!dev_priv->display_irqs_enabled) {
1758 spin_unlock(&dev_priv->irq_lock);
1759 return;
1760 }
1761
Damien Lespiau055e3932014-08-18 13:49:10 +01001762 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001763 i915_reg_t reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001764 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001765
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001766 /*
1767 * PIPESTAT bits get signalled even when the interrupt is
1768 * disabled with the mask bits, and some of the status bits do
1769 * not generate interrupts at all (like the underrun bit). Hence
1770 * we need to be careful that we only handle what we want to
1771 * handle.
1772 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001773
1774 /* fifo underruns are filterered in the underrun handler. */
1775 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001776
1777 switch (pipe) {
1778 case PIPE_A:
1779 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1780 break;
1781 case PIPE_B:
1782 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1783 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001784 case PIPE_C:
1785 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1786 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001787 }
1788 if (iir & iir_bit)
1789 mask |= dev_priv->pipestat_irq_mask[pipe];
1790
1791 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001792 continue;
1793
1794 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001795 mask |= PIPESTAT_INT_ENABLE_MASK;
1796 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001797
1798 /*
1799 * Clear the PIPE*STAT regs before the IIR
1800 */
Imre Deak91d181d2014-02-10 18:42:49 +02001801 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1802 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001803 I915_WRITE(reg, pipe_stats[pipe]);
1804 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001805 spin_unlock(&dev_priv->irq_lock);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001806}
1807
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001808static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001809 u32 pipe_stats[I915_MAX_PIPES])
1810{
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001811 enum pipe pipe;
Imre Deakc1874ed2014-02-04 21:35:46 +02001812
Damien Lespiau055e3932014-08-18 13:49:10 +01001813 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02001814 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1815 intel_pipe_handle_vblank(dev_priv, pipe))
1816 intel_check_page_flip(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001817
Maarten Lankhorst5251f042016-05-17 15:07:47 +02001818 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV)
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02001819 intel_finish_page_flip_cs(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001820
1821 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001822 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001823
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001824 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1825 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001826 }
1827
1828 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001829 gmbus_irq_handler(dev_priv);
Imre Deakc1874ed2014-02-04 21:35:46 +02001830}
1831
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001832static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001833{
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001834 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001835
1836 if (hotplug_status)
1837 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1838
1839 return hotplug_status;
1840}
1841
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001842static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001843 u32 hotplug_status)
1844{
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001845 u32 pin_mask = 0, long_mask = 0;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001846
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001847 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
1848 IS_CHERRYVIEW(dev_priv)) {
Jani Nikula0d2e4292015-05-27 15:03:39 +03001849 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001850
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001851 if (hotplug_trigger) {
1852 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1853 hotplug_trigger, hpd_status_g4x,
1854 i9xx_port_hotplug_long_detect);
1855
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001856 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001857 }
Jani Nikula369712e2015-05-27 15:03:40 +03001858
1859 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001860 dp_aux_irq_handler(dev_priv);
Jani Nikula0d2e4292015-05-27 15:03:39 +03001861 } else {
1862 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001863
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001864 if (hotplug_trigger) {
1865 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Daniel Vetter44cc6c02015-09-30 08:47:41 +02001866 hotplug_trigger, hpd_status_i915,
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001867 i9xx_port_hotplug_long_detect);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001868 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001869 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001870 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001871}
1872
Daniel Vetterff1f5252012-10-02 15:10:55 +02001873static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001874{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001875 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001876 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001877 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001878
Imre Deak2dd2a882015-02-24 11:14:30 +02001879 if (!intel_irqs_enabled(dev_priv))
1880 return IRQ_NONE;
1881
Imre Deak1f814da2015-12-16 02:52:19 +02001882 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1883 disable_rpm_wakeref_asserts(dev_priv);
1884
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001885 do {
Ville Syrjälä6e814802016-04-13 21:19:53 +03001886 u32 iir, gt_iir, pm_iir;
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001887 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001888 u32 hotplug_status = 0;
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001889 u32 ier = 0;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001890
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001891 gt_iir = I915_READ(GTIIR);
1892 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001893 iir = I915_READ(VLV_IIR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001894
1895 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001896 break;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001897
1898 ret = IRQ_HANDLED;
1899
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001900 /*
1901 * Theory on interrupt generation, based on empirical evidence:
1902 *
1903 * x = ((VLV_IIR & VLV_IER) ||
1904 * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
1905 * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
1906 *
1907 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1908 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
1909 * guarantee the CPU interrupt will be raised again even if we
1910 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
1911 * bits this time around.
1912 */
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001913 I915_WRITE(VLV_MASTER_IER, 0);
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001914 ier = I915_READ(VLV_IER);
1915 I915_WRITE(VLV_IER, 0);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001916
1917 if (gt_iir)
1918 I915_WRITE(GTIIR, gt_iir);
1919 if (pm_iir)
1920 I915_WRITE(GEN6_PMIIR, pm_iir);
1921
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001922 if (iir & I915_DISPLAY_PORT_INTERRUPT)
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001923 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001924
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001925 /* Call regardless, as some status bits might not be
1926 * signalled in iir */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001927 valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001928
1929 /*
1930 * VLV_IIR is single buffered, and reflects the level
1931 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
1932 */
1933 if (iir)
1934 I915_WRITE(VLV_IIR, iir);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001935
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001936 I915_WRITE(VLV_IER, ier);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001937 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
1938 POSTING_READ(VLV_MASTER_IER);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001939
Ville Syrjälä52894872016-04-13 21:19:56 +03001940 if (gt_iir)
Ville Syrjälä261e40b2016-04-13 21:19:57 +03001941 snb_gt_irq_handler(dev_priv, gt_iir);
Ville Syrjälä52894872016-04-13 21:19:56 +03001942 if (pm_iir)
1943 gen6_rps_irq_handler(dev_priv, pm_iir);
1944
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001945 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001946 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001947
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001948 valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001949 } while (0);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001950
Imre Deak1f814da2015-12-16 02:52:19 +02001951 enable_rpm_wakeref_asserts(dev_priv);
1952
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001953 return ret;
1954}
1955
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001956static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1957{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001958 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01001959 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001960 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001961
Imre Deak2dd2a882015-02-24 11:14:30 +02001962 if (!intel_irqs_enabled(dev_priv))
1963 return IRQ_NONE;
1964
Imre Deak1f814da2015-12-16 02:52:19 +02001965 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1966 disable_rpm_wakeref_asserts(dev_priv);
1967
Chris Wilson579de732016-03-14 09:01:57 +00001968 do {
Ville Syrjälä6e814802016-04-13 21:19:53 +03001969 u32 master_ctl, iir;
Ville Syrjäläe30e2512016-04-13 21:19:58 +03001970 u32 gt_iir[4] = {};
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001971 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001972 u32 hotplug_status = 0;
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001973 u32 ier = 0;
1974
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001975 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1976 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001977
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001978 if (master_ctl == 0 && iir == 0)
1979 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001980
Oscar Mateo27b6c122014-06-16 16:11:00 +01001981 ret = IRQ_HANDLED;
1982
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001983 /*
1984 * Theory on interrupt generation, based on empirical evidence:
1985 *
1986 * x = ((VLV_IIR & VLV_IER) ||
1987 * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
1988 * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
1989 *
1990 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1991 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
1992 * guarantee the CPU interrupt will be raised again even if we
1993 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
1994 * bits this time around.
1995 */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001996 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001997 ier = I915_READ(VLV_IER);
1998 I915_WRITE(VLV_IER, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001999
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002000 gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002001
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002002 if (iir & I915_DISPLAY_PORT_INTERRUPT)
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002003 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002004
Oscar Mateo27b6c122014-06-16 16:11:00 +01002005 /* Call regardless, as some status bits might not be
2006 * signalled in iir */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002007 valleyview_pipestat_irq_ack(dev_priv, iir, pipe_stats);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002008
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03002009 /*
2010 * VLV_IIR is single buffered, and reflects the level
2011 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
2012 */
2013 if (iir)
2014 I915_WRITE(VLV_IIR, iir);
2015
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03002016 I915_WRITE(VLV_IER, ier);
Ville Syrjäläe5328c42016-04-13 21:19:47 +03002017 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03002018 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002019
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002020 gen8_gt_irq_handler(dev_priv, gt_iir);
2021
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03002022 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002023 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03002024
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002025 valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
Chris Wilson579de732016-03-14 09:01:57 +00002026 } while (0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002027
Imre Deak1f814da2015-12-16 02:52:19 +02002028 enable_rpm_wakeref_asserts(dev_priv);
2029
Ville Syrjälä43f328d2014-04-09 20:40:52 +03002030 return ret;
2031}
2032
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002033static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
2034 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002035 const u32 hpd[HPD_NUM_PINS])
2036{
Ville Syrjälä40e56412015-08-27 23:56:10 +03002037 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2038
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002039 /*
2040 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
2041 * unless we touch the hotplug register, even if hotplug_trigger is
2042 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
2043 * errors.
2044 */
Ville Syrjälä40e56412015-08-27 23:56:10 +03002045 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002046 if (!hotplug_trigger) {
2047 u32 mask = PORTA_HOTPLUG_STATUS_MASK |
2048 PORTD_HOTPLUG_STATUS_MASK |
2049 PORTC_HOTPLUG_STATUS_MASK |
2050 PORTB_HOTPLUG_STATUS_MASK;
2051 dig_hotplug_reg &= ~mask;
2052 }
2053
Ville Syrjälä40e56412015-08-27 23:56:10 +03002054 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002055 if (!hotplug_trigger)
2056 return;
Ville Syrjälä40e56412015-08-27 23:56:10 +03002057
2058 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2059 dig_hotplug_reg, hpd,
2060 pch_port_hotplug_long_detect);
2061
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002062 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002063}
2064
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002065static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08002066{
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002067 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02002068 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08002069
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002070 ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002071
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002072 if (pch_iir & SDE_AUDIO_POWER_MASK) {
2073 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
2074 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08002075 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002076 port_name(port));
2077 }
Jesse Barnes776ad802011-01-04 15:09:39 -08002078
Daniel Vetterce99c252012-12-01 13:53:47 +01002079 if (pch_iir & SDE_AUX_MASK)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002080 dp_aux_irq_handler(dev_priv);
Daniel Vetterce99c252012-12-01 13:53:47 +01002081
Jesse Barnes776ad802011-01-04 15:09:39 -08002082 if (pch_iir & SDE_GMBUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002083 gmbus_irq_handler(dev_priv);
Jesse Barnes776ad802011-01-04 15:09:39 -08002084
2085 if (pch_iir & SDE_AUDIO_HDCP_MASK)
2086 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2087
2088 if (pch_iir & SDE_AUDIO_TRANS_MASK)
2089 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2090
2091 if (pch_iir & SDE_POISON)
2092 DRM_ERROR("PCH poison interrupt\n");
2093
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002094 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01002095 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002096 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2097 pipe_name(pipe),
2098 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08002099
2100 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2101 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2102
2103 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2104 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2105
Jesse Barnes776ad802011-01-04 15:09:39 -08002106 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002107 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002108
2109 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002110 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002111}
2112
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002113static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
Paulo Zanoni86642812013-04-12 17:57:57 -03002114{
Paulo Zanoni86642812013-04-12 17:57:57 -03002115 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002116 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03002117
Paulo Zanonide032bf2013-04-12 17:57:58 -03002118 if (err_int & ERR_INT_POISON)
2119 DRM_ERROR("Poison interrupt\n");
2120
Damien Lespiau055e3932014-08-18 13:49:10 +01002121 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002122 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
2123 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03002124
Daniel Vetter5a69b892013-10-16 22:55:52 +02002125 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002126 if (IS_IVYBRIDGE(dev_priv))
2127 ivb_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002128 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002129 hsw_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002130 }
2131 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01002132
Paulo Zanoni86642812013-04-12 17:57:57 -03002133 I915_WRITE(GEN7_ERR_INT, err_int);
2134}
2135
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002136static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
Paulo Zanoni86642812013-04-12 17:57:57 -03002137{
Paulo Zanoni86642812013-04-12 17:57:57 -03002138 u32 serr_int = I915_READ(SERR_INT);
2139
Paulo Zanonide032bf2013-04-12 17:57:58 -03002140 if (serr_int & SERR_INT_POISON)
2141 DRM_ERROR("PCH poison interrupt\n");
2142
Paulo Zanoni86642812013-04-12 17:57:57 -03002143 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002144 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002145
2146 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002147 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002148
2149 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002150 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03002151
2152 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08002153}
2154
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002155static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Adam Jackson23e81d62012-06-06 15:45:44 -04002156{
Adam Jackson23e81d62012-06-06 15:45:44 -04002157 int pipe;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002158 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04002159
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002160 ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002161
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002162 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2163 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2164 SDE_AUDIO_POWER_SHIFT_CPT);
2165 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2166 port_name(port));
2167 }
Adam Jackson23e81d62012-06-06 15:45:44 -04002168
2169 if (pch_iir & SDE_AUX_MASK_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002170 dp_aux_irq_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002171
2172 if (pch_iir & SDE_GMBUS_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002173 gmbus_irq_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002174
2175 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2176 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2177
2178 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2179 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2180
2181 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01002182 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04002183 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2184 pipe_name(pipe),
2185 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002186
2187 if (pch_iir & SDE_ERROR_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002188 cpt_serr_int_handler(dev_priv);
Adam Jackson23e81d62012-06-06 15:45:44 -04002189}
2190
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002191static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002192{
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002193 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
2194 ~SDE_PORTE_HOTPLUG_SPT;
2195 u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
2196 u32 pin_mask = 0, long_mask = 0;
2197
2198 if (hotplug_trigger) {
2199 u32 dig_hotplug_reg;
2200
2201 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2202 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2203
2204 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2205 dig_hotplug_reg, hpd_spt,
Ville Syrjälä74c0b392015-08-27 23:56:07 +03002206 spt_port_hotplug_long_detect);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002207 }
2208
2209 if (hotplug2_trigger) {
2210 u32 dig_hotplug_reg;
2211
2212 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
2213 I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
2214
2215 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
2216 dig_hotplug_reg, hpd_spt,
2217 spt_port_hotplug2_long_detect);
2218 }
2219
2220 if (pin_mask)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002221 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002222
2223 if (pch_iir & SDE_GMBUS_CPT)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002224 gmbus_irq_handler(dev_priv);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002225}
2226
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002227static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
2228 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002229 const u32 hpd[HPD_NUM_PINS])
2230{
Ville Syrjälä40e56412015-08-27 23:56:10 +03002231 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2232
2233 dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2234 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2235
2236 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2237 dig_hotplug_reg, hpd,
2238 ilk_port_hotplug_long_detect);
2239
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002240 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002241}
2242
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002243static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
2244 u32 de_iir)
Paulo Zanonic008bc62013-07-12 16:35:10 -03002245{
Daniel Vetter40da17c22013-10-21 18:04:36 +02002246 enum pipe pipe;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03002247 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
2248
Ville Syrjälä40e56412015-08-27 23:56:10 +03002249 if (hotplug_trigger)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002250 ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002251
2252 if (de_iir & DE_AUX_CHANNEL_A)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002253 dp_aux_irq_handler(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002254
2255 if (de_iir & DE_GSE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002256 intel_opregion_asle_intr(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002257
Paulo Zanonic008bc62013-07-12 16:35:10 -03002258 if (de_iir & DE_POISON)
2259 DRM_ERROR("Poison interrupt\n");
2260
Damien Lespiau055e3932014-08-18 13:49:10 +01002261 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02002262 if (de_iir & DE_PIPE_VBLANK(pipe) &&
2263 intel_pipe_handle_vblank(dev_priv, pipe))
2264 intel_check_page_flip(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002265
Daniel Vetter40da17c22013-10-21 18:04:36 +02002266 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002267 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002268
Daniel Vetter40da17c22013-10-21 18:04:36 +02002269 if (de_iir & DE_PIPE_CRC_DONE(pipe))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002270 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002271
Daniel Vetter40da17c22013-10-21 18:04:36 +02002272 /* plane/pipes map 1:1 on ilk+ */
Maarten Lankhorst5251f042016-05-17 15:07:47 +02002273 if (de_iir & DE_PLANE_FLIP_DONE(pipe))
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02002274 intel_finish_page_flip_cs(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002275 }
2276
2277 /* check event from PCH */
2278 if (de_iir & DE_PCH_EVENT) {
2279 u32 pch_iir = I915_READ(SDEIIR);
2280
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002281 if (HAS_PCH_CPT(dev_priv))
2282 cpt_irq_handler(dev_priv, pch_iir);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002283 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002284 ibx_irq_handler(dev_priv, pch_iir);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002285
2286 /* should clear PCH hotplug event before clear CPU irq */
2287 I915_WRITE(SDEIIR, pch_iir);
2288 }
2289
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002290 if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
2291 ironlake_rps_change_irq_handler(dev_priv);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002292}
2293
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002294static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
2295 u32 de_iir)
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002296{
Damien Lespiau07d27e22014-03-03 17:31:46 +00002297 enum pipe pipe;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03002298 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
2299
Ville Syrjälä40e56412015-08-27 23:56:10 +03002300 if (hotplug_trigger)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002301 ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002302
2303 if (de_iir & DE_ERR_INT_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002304 ivb_err_int_handler(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002305
2306 if (de_iir & DE_AUX_CHANNEL_A_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002307 dp_aux_irq_handler(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002308
2309 if (de_iir & DE_GSE_IVB)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002310 intel_opregion_asle_intr(dev_priv);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002311
Damien Lespiau055e3932014-08-18 13:49:10 +01002312 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02002313 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2314 intel_pipe_handle_vblank(dev_priv, pipe))
2315 intel_check_page_flip(dev_priv, pipe);
Daniel Vetter40da17c22013-10-21 18:04:36 +02002316
2317 /* plane/pipes map 1:1 on ilk+ */
Maarten Lankhorst5251f042016-05-17 15:07:47 +02002318 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe))
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02002319 intel_finish_page_flip_cs(dev_priv, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002320 }
2321
2322 /* check event from PCH */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002323 if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002324 u32 pch_iir = I915_READ(SDEIIR);
2325
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002326 cpt_irq_handler(dev_priv, pch_iir);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002327
2328 /* clear PCH hotplug event before clear CPU irq */
2329 I915_WRITE(SDEIIR, pch_iir);
2330 }
2331}
2332
Oscar Mateo72c90f62014-06-16 16:10:57 +01002333/*
2334 * To handle irqs with the minimum potential races with fresh interrupts, we:
2335 * 1 - Disable Master Interrupt Control.
2336 * 2 - Find the source(s) of the interrupt.
2337 * 3 - Clear the Interrupt Identity bits (IIR).
2338 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2339 * 5 - Re-enable Master Interrupt Control.
2340 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002341static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002342{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002343 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002344 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002345 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002346 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002347
Imre Deak2dd2a882015-02-24 11:14:30 +02002348 if (!intel_irqs_enabled(dev_priv))
2349 return IRQ_NONE;
2350
Imre Deak1f814da2015-12-16 02:52:19 +02002351 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2352 disable_rpm_wakeref_asserts(dev_priv);
2353
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002354 /* disable master interrupt before clearing iir */
2355 de_ier = I915_READ(DEIER);
2356 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002357 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002358
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002359 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2360 * interrupts will will be stored on its back queue, and then we'll be
2361 * able to process them after we restore SDEIER (as soon as we restore
2362 * it, we'll get an interrupt if SDEIIR still has something to process
2363 * due to its back queue). */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002364 if (!HAS_PCH_NOP(dev_priv)) {
Ben Widawskyab5c6082013-04-05 13:12:41 -07002365 sde_ier = I915_READ(SDEIER);
2366 I915_WRITE(SDEIER, 0);
2367 POSTING_READ(SDEIER);
2368 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002369
Oscar Mateo72c90f62014-06-16 16:10:57 +01002370 /* Find, clear, then process each source of interrupt */
2371
Chris Wilson0e434062012-05-09 21:45:44 +01002372 gt_iir = I915_READ(GTIIR);
2373 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002374 I915_WRITE(GTIIR, gt_iir);
2375 ret = IRQ_HANDLED;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002376 if (INTEL_GEN(dev_priv) >= 6)
Ville Syrjälä261e40b2016-04-13 21:19:57 +03002377 snb_gt_irq_handler(dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002378 else
Ville Syrjälä261e40b2016-04-13 21:19:57 +03002379 ilk_gt_irq_handler(dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002380 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002381
2382 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002383 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002384 I915_WRITE(DEIIR, de_iir);
2385 ret = IRQ_HANDLED;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002386 if (INTEL_GEN(dev_priv) >= 7)
2387 ivb_display_irq_handler(dev_priv, de_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002388 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002389 ilk_display_irq_handler(dev_priv, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002390 }
2391
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002392 if (INTEL_GEN(dev_priv) >= 6) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002393 u32 pm_iir = I915_READ(GEN6_PMIIR);
2394 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002395 I915_WRITE(GEN6_PMIIR, pm_iir);
2396 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002397 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002398 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002399 }
2400
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002401 I915_WRITE(DEIER, de_ier);
2402 POSTING_READ(DEIER);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002403 if (!HAS_PCH_NOP(dev_priv)) {
Ben Widawskyab5c6082013-04-05 13:12:41 -07002404 I915_WRITE(SDEIER, sde_ier);
2405 POSTING_READ(SDEIER);
2406 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002407
Imre Deak1f814da2015-12-16 02:52:19 +02002408 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2409 enable_rpm_wakeref_asserts(dev_priv);
2410
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002411 return ret;
2412}
2413
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002414static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
2415 u32 hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002416 const u32 hpd[HPD_NUM_PINS])
Shashank Sharmad04a4922014-08-22 17:40:41 +05302417{
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002418 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302419
Ville Syrjäläa52bb152015-08-27 23:56:11 +03002420 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2421 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302422
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002423 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002424 dig_hotplug_reg, hpd,
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002425 bxt_port_hotplug_long_detect);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002426
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002427 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302428}
2429
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002430static irqreturn_t
2431gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002432{
Ben Widawskyabd58f02013-11-02 21:07:09 -07002433 irqreturn_t ret = IRQ_NONE;
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002434 u32 iir;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002435 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002436
Ben Widawskyabd58f02013-11-02 21:07:09 -07002437 if (master_ctl & GEN8_DE_MISC_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002438 iir = I915_READ(GEN8_DE_MISC_IIR);
2439 if (iir) {
2440 I915_WRITE(GEN8_DE_MISC_IIR, iir);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002441 ret = IRQ_HANDLED;
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002442 if (iir & GEN8_DE_MISC_GSE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002443 intel_opregion_asle_intr(dev_priv);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002444 else
2445 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002446 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002447 else
2448 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002449 }
2450
Daniel Vetter6d766f02013-11-07 14:49:55 +01002451 if (master_ctl & GEN8_DE_PORT_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002452 iir = I915_READ(GEN8_DE_PORT_IIR);
2453 if (iir) {
2454 u32 tmp_mask;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302455 bool found = false;
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002456
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002457 I915_WRITE(GEN8_DE_PORT_IIR, iir);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002458 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002459
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002460 tmp_mask = GEN8_AUX_CHANNEL_A;
2461 if (INTEL_INFO(dev_priv)->gen >= 9)
2462 tmp_mask |= GEN9_AUX_CHANNEL_B |
2463 GEN9_AUX_CHANNEL_C |
2464 GEN9_AUX_CHANNEL_D;
2465
2466 if (iir & tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002467 dp_aux_irq_handler(dev_priv);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302468 found = true;
2469 }
2470
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002471 if (IS_GEN9_LP(dev_priv)) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002472 tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2473 if (tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002474 bxt_hpd_irq_handler(dev_priv, tmp_mask,
2475 hpd_bxt);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002476 found = true;
2477 }
2478 } else if (IS_BROADWELL(dev_priv)) {
2479 tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2480 if (tmp_mask) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002481 ilk_hpd_irq_handler(dev_priv,
2482 tmp_mask, hpd_bdw);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002483 found = true;
2484 }
Shashank Sharmad04a4922014-08-22 17:40:41 +05302485 }
2486
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002487 if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002488 gmbus_irq_handler(dev_priv);
Shashank Sharma9e637432014-08-22 17:40:43 +05302489 found = true;
2490 }
2491
Shashank Sharmad04a4922014-08-22 17:40:41 +05302492 if (!found)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002493 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002494 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002495 else
2496 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002497 }
2498
Damien Lespiau055e3932014-08-18 13:49:10 +01002499 for_each_pipe(dev_priv, pipe) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002500 u32 flip_done, fault_errors;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002501
Daniel Vetterc42664c2013-11-07 11:05:40 +01002502 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2503 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002504
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002505 iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2506 if (!iir) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07002507 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002508 continue;
2509 }
2510
2511 ret = IRQ_HANDLED;
2512 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2513
Daniel Vetter5a21b662016-05-24 17:13:53 +02002514 if (iir & GEN8_PIPE_VBLANK &&
2515 intel_pipe_handle_vblank(dev_priv, pipe))
2516 intel_check_page_flip(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002517
2518 flip_done = iir;
2519 if (INTEL_INFO(dev_priv)->gen >= 9)
2520 flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE;
2521 else
2522 flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE;
2523
Maarten Lankhorst5251f042016-05-17 15:07:47 +02002524 if (flip_done)
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +02002525 intel_finish_page_flip_cs(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002526
2527 if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002528 hsw_pipe_crc_irq_handler(dev_priv, pipe);
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002529
2530 if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2531 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2532
2533 fault_errors = iir;
2534 if (INTEL_INFO(dev_priv)->gen >= 9)
2535 fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2536 else
2537 fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2538
2539 if (fault_errors)
Tvrtko Ursulin1353ec32016-10-27 13:48:32 +01002540 DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002541 pipe_name(pipe),
2542 fault_errors);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002543 }
2544
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002545 if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
Shashank Sharma266ea3d2014-08-22 17:40:42 +05302546 master_ctl & GEN8_DE_PCH_IRQ) {
Daniel Vetter92d03a82013-11-07 11:05:43 +01002547 /*
2548 * FIXME(BDW): Assume for now that the new interrupt handling
2549 * scheme also closed the SDE interrupt handling race we've seen
2550 * on older pch-split platforms. But this needs testing.
2551 */
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002552 iir = I915_READ(SDEIIR);
2553 if (iir) {
2554 I915_WRITE(SDEIIR, iir);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002555 ret = IRQ_HANDLED;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002556
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07002557 if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002558 spt_irq_handler(dev_priv, iir);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002559 else
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002560 cpt_irq_handler(dev_priv, iir);
Jani Nikula2dfb0b82016-01-07 10:29:10 +02002561 } else {
2562 /*
2563 * Like on previous PCH there seems to be something
2564 * fishy going on with forwarding PCH interrupts.
2565 */
2566 DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
2567 }
Daniel Vetter92d03a82013-11-07 11:05:43 +01002568 }
2569
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002570 return ret;
2571}
2572
2573static irqreturn_t gen8_irq_handler(int irq, void *arg)
2574{
2575 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01002576 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002577 u32 master_ctl;
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002578 u32 gt_iir[4] = {};
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002579 irqreturn_t ret;
2580
2581 if (!intel_irqs_enabled(dev_priv))
2582 return IRQ_NONE;
2583
2584 master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2585 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2586 if (!master_ctl)
2587 return IRQ_NONE;
2588
2589 I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2590
2591 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2592 disable_rpm_wakeref_asserts(dev_priv);
2593
2594 /* Find, clear, then process each source of interrupt */
Ville Syrjäläe30e2512016-04-13 21:19:58 +03002595 ret = gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
2596 gen8_gt_irq_handler(dev_priv, gt_iir);
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002597 ret |= gen8_de_irq_handler(dev_priv, master_ctl);
2598
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002599 I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2600 POSTING_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002601
Imre Deak1f814da2015-12-16 02:52:19 +02002602 enable_rpm_wakeref_asserts(dev_priv);
2603
Ben Widawskyabd58f02013-11-02 21:07:09 -07002604 return ret;
2605}
2606
Chris Wilson1f15b762016-07-01 17:23:14 +01002607static void i915_error_wake_up(struct drm_i915_private *dev_priv)
Daniel Vetter17e1df02013-09-08 21:57:13 +02002608{
Daniel Vetter17e1df02013-09-08 21:57:13 +02002609 /*
2610 * Notify all waiters for GPU completion events that reset state has
2611 * been changed, and that they need to restart their wait after
2612 * checking for potential errors (and bail out to drop locks if there is
2613 * a gpu reset pending so that i915_error_work_func can acquire them).
2614 */
2615
2616 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
Chris Wilson1f15b762016-07-01 17:23:14 +01002617 wake_up_all(&dev_priv->gpu_error.wait_queue);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002618
2619 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2620 wake_up_all(&dev_priv->pending_flip_queue);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002621}
2622
Jesse Barnes8a905232009-07-11 16:48:03 -04002623/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002624 * i915_reset_and_wakeup - do process context error handling work
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002625 * @dev_priv: i915 device private
Jesse Barnes8a905232009-07-11 16:48:03 -04002626 *
2627 * Fire an error uevent so userspace can see that a hang or error
2628 * was detected.
2629 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002630static void i915_reset_and_wakeup(struct drm_i915_private *dev_priv)
Jesse Barnes8a905232009-07-11 16:48:03 -04002631{
Chris Wilson91c8a322016-07-05 10:40:23 +01002632 struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
Ben Widawskycce723e2013-07-19 09:16:42 -07002633 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2634 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2635 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -04002636
Chris Wilsonc0336662016-05-06 15:40:21 +01002637 kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002638
Chris Wilson8af29b02016-09-09 14:11:47 +01002639 DRM_DEBUG_DRIVER("resetting chip\n");
2640 kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);
2641
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002642 /*
Chris Wilson8af29b02016-09-09 14:11:47 +01002643 * In most cases it's guaranteed that we get here with an RPM
2644 * reference held, for example because there is a pending GPU
2645 * request that won't finish until the reset is done. This
2646 * isn't the case at least when we get here by doing a
2647 * simulated reset via debugs, so get an RPM reference.
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002648 */
Chris Wilson8af29b02016-09-09 14:11:47 +01002649 intel_runtime_pm_get(dev_priv);
Chris Wilson8af29b02016-09-09 14:11:47 +01002650 intel_prepare_reset(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002651
Chris Wilson780f2622016-09-09 14:11:52 +01002652 do {
2653 /*
2654 * All state reset _must_ be completed before we update the
2655 * reset counter, for otherwise waiters might miss the reset
2656 * pending state and not properly drop locks, resulting in
2657 * deadlocks with the reset work.
2658 */
2659 if (mutex_trylock(&dev_priv->drm.struct_mutex)) {
2660 i915_reset(dev_priv);
2661 mutex_unlock(&dev_priv->drm.struct_mutex);
2662 }
2663
2664 /* We need to wait for anyone holding the lock to wakeup */
2665 } while (wait_on_bit_timeout(&dev_priv->gpu_error.flags,
2666 I915_RESET_IN_PROGRESS,
2667 TASK_UNINTERRUPTIBLE,
2668 HZ));
Ville Syrjälä75147472014-11-24 18:28:11 +02002669
Chris Wilson8af29b02016-09-09 14:11:47 +01002670 intel_finish_reset(dev_priv);
Chris Wilson8af29b02016-09-09 14:11:47 +01002671 intel_runtime_pm_put(dev_priv);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002672
Chris Wilson780f2622016-09-09 14:11:52 +01002673 if (!test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
Chris Wilson8af29b02016-09-09 14:11:47 +01002674 kobject_uevent_env(kobj,
2675 KOBJ_CHANGE, reset_done_event);
Imre Deakf454c692014-04-23 01:09:04 +03002676
Chris Wilson8af29b02016-09-09 14:11:47 +01002677 /*
2678 * Note: The wake_up also serves as a memory barrier so that
2679 * waiters see the updated value of the dev_priv->gpu_error.
2680 */
2681 wake_up_all(&dev_priv->gpu_error.reset_queue);
Jesse Barnes8a905232009-07-11 16:48:03 -04002682}
2683
Ben Widawskyd6369512016-09-20 16:54:32 +03002684static inline void
2685i915_err_print_instdone(struct drm_i915_private *dev_priv,
2686 struct intel_instdone *instdone)
2687{
Ben Widawskyf9e61372016-09-20 16:54:33 +03002688 int slice;
2689 int subslice;
2690
Ben Widawskyd6369512016-09-20 16:54:32 +03002691 pr_err(" INSTDONE: 0x%08x\n", instdone->instdone);
2692
2693 if (INTEL_GEN(dev_priv) <= 3)
2694 return;
2695
2696 pr_err(" SC_INSTDONE: 0x%08x\n", instdone->slice_common);
2697
2698 if (INTEL_GEN(dev_priv) <= 6)
2699 return;
2700
Ben Widawskyf9e61372016-09-20 16:54:33 +03002701 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
2702 pr_err(" SAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
2703 slice, subslice, instdone->sampler[slice][subslice]);
2704
2705 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
2706 pr_err(" ROW_INSTDONE[%d][%d]: 0x%08x\n",
2707 slice, subslice, instdone->row[slice][subslice]);
Ben Widawskyd6369512016-09-20 16:54:32 +03002708}
2709
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002710static void i915_clear_error_registers(struct drm_i915_private *dev_priv)
Jesse Barnes8a905232009-07-11 16:48:03 -04002711{
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002712 u32 eir;
Jesse Barnes8a905232009-07-11 16:48:03 -04002713
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002714 if (!IS_GEN2(dev_priv))
2715 I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER));
Jesse Barnes8a905232009-07-11 16:48:03 -04002716
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002717 if (INTEL_GEN(dev_priv) < 4)
2718 I915_WRITE(IPEIR, I915_READ(IPEIR));
2719 else
2720 I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002721
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002722 I915_WRITE(EIR, I915_READ(EIR));
Jesse Barnes8a905232009-07-11 16:48:03 -04002723 eir = I915_READ(EIR);
2724 if (eir) {
2725 /*
2726 * some errors might have become stuck,
2727 * mask them.
2728 */
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002729 DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002730 I915_WRITE(EMR, I915_READ(EMR) | eir);
2731 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2732 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002733}
2734
2735/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002736 * i915_handle_error - handle a gpu error
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002737 * @dev_priv: i915 device private
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00002738 * @engine_mask: mask representing engines that are hung
Michel Thierry87c390b2017-01-11 20:18:08 -08002739 * @fmt: Error message format string
2740 *
Javier Martinez Canillasaafd8582015-10-08 09:57:49 +02002741 * Do some basic checking of register state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002742 * dump it to the syslog. Also call i915_capture_error_state() to make
2743 * sure we get a record and make it available in debugfs. Fire a uevent
2744 * so userspace knows something bad happened (should trigger collection
2745 * of a ring dump etc.).
2746 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002747void i915_handle_error(struct drm_i915_private *dev_priv,
2748 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02002749 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002750{
Mika Kuoppala58174462014-02-25 17:11:26 +02002751 va_list args;
2752 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002753
Mika Kuoppala58174462014-02-25 17:11:26 +02002754 va_start(args, fmt);
2755 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2756 va_end(args);
2757
Chris Wilsonc0336662016-05-06 15:40:21 +01002758 i915_capture_error_state(dev_priv, engine_mask, error_msg);
Chris Wilsoneaa14c22016-10-19 13:52:03 +01002759 i915_clear_error_registers(dev_priv);
Jesse Barnes8a905232009-07-11 16:48:03 -04002760
Chris Wilson8af29b02016-09-09 14:11:47 +01002761 if (!engine_mask)
2762 return;
Ben Gamariba1234d2009-09-14 17:48:47 -04002763
Chris Wilson8af29b02016-09-09 14:11:47 +01002764 if (test_and_set_bit(I915_RESET_IN_PROGRESS,
2765 &dev_priv->gpu_error.flags))
2766 return;
2767
2768 /*
2769 * Wakeup waiting processes so that the reset function
2770 * i915_reset_and_wakeup doesn't deadlock trying to grab
2771 * various locks. By bumping the reset counter first, the woken
2772 * processes will see a reset in progress and back off,
2773 * releasing their locks and then wait for the reset completion.
2774 * We must do this for _all_ gpu waiters that might hold locks
2775 * that the reset work needs to acquire.
2776 *
2777 * Note: The wake_up also provides a memory barrier to ensure that the
2778 * waiters see the updated value of the reset flags.
2779 */
2780 i915_error_wake_up(dev_priv);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002781
Chris Wilsonc0336662016-05-06 15:40:21 +01002782 i915_reset_and_wakeup(dev_priv);
Jesse Barnes8a905232009-07-11 16:48:03 -04002783}
2784
Keith Packard42f52ef2008-10-18 19:39:29 -07002785/* Called from drm generic code, passed 'crtc' which
2786 * we use as a pipe index
2787 */
Chris Wilson86e83e32016-10-07 20:49:52 +01002788static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002789{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002790 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packarde9d21d72008-10-16 11:31:38 -07002791 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002792
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002793 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson86e83e32016-10-07 20:49:52 +01002794 i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2795 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2796
2797 return 0;
2798}
2799
2800static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
2801{
2802 struct drm_i915_private *dev_priv = to_i915(dev);
2803 unsigned long irqflags;
2804
2805 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2806 i915_enable_pipestat(dev_priv, pipe,
2807 PIPE_START_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002808 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002809
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002810 return 0;
2811}
2812
Thierry Reding88e72712015-09-24 18:35:31 +02002813static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002814{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002815 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002816 unsigned long irqflags;
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002817 uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
Chris Wilson86e83e32016-10-07 20:49:52 +01002818 DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002819
Jesse Barnesf796cf82011-04-07 13:58:17 -07002820 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002821 ilk_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002822 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2823
2824 return 0;
2825}
2826
Thierry Reding88e72712015-09-24 18:35:31 +02002827static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002828{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002829 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002830 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002831
Ben Widawskyabd58f02013-11-02 21:07:09 -07002832 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002833 bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002834 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002835
Ben Widawskyabd58f02013-11-02 21:07:09 -07002836 return 0;
2837}
2838
Keith Packard42f52ef2008-10-18 19:39:29 -07002839/* Called from drm generic code, passed 'crtc' which
2840 * we use as a pipe index
2841 */
Chris Wilson86e83e32016-10-07 20:49:52 +01002842static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
2843{
2844 struct drm_i915_private *dev_priv = to_i915(dev);
2845 unsigned long irqflags;
2846
2847 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2848 i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2849 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2850}
2851
2852static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002853{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002854 struct drm_i915_private *dev_priv = to_i915(dev);
Keith Packarde9d21d72008-10-16 11:31:38 -07002855 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002856
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002857 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002858 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002859 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002860 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2861}
2862
Thierry Reding88e72712015-09-24 18:35:31 +02002863static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002864{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002865 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002866 unsigned long irqflags;
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002867 uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
Chris Wilson86e83e32016-10-07 20:49:52 +01002868 DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002869
2870 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002871 ilk_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002872 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2873}
2874
Thierry Reding88e72712015-09-24 18:35:31 +02002875static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002876{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002877 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002878 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002879
Ben Widawskyabd58f02013-11-02 21:07:09 -07002880 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002881 bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002882 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2883}
2884
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002885static void ibx_irq_reset(struct drm_i915_private *dev_priv)
Paulo Zanoni91738a92013-06-05 14:21:51 -03002886{
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002887 if (HAS_PCH_NOP(dev_priv))
Paulo Zanoni91738a92013-06-05 14:21:51 -03002888 return;
2889
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002890 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03002891
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002892 if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
Paulo Zanoni105b1222014-04-01 15:37:17 -03002893 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03002894}
Paulo Zanoni105b1222014-04-01 15:37:17 -03002895
Paulo Zanoni622364b2014-04-01 15:37:22 -03002896/*
2897 * SDEIER is also touched by the interrupt handler to work around missed PCH
2898 * interrupts. Hence we can't update it after the interrupt handler is enabled -
2899 * instead we unconditionally enable all PCH interrupt sources here, but then
2900 * only unmask them as needed with SDEIMR.
2901 *
2902 * This function needs to be called before interrupts are enabled.
2903 */
2904static void ibx_irq_pre_postinstall(struct drm_device *dev)
2905{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002906 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03002907
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002908 if (HAS_PCH_NOP(dev_priv))
Paulo Zanoni622364b2014-04-01 15:37:22 -03002909 return;
2910
2911 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03002912 I915_WRITE(SDEIER, 0xffffffff);
2913 POSTING_READ(SDEIER);
2914}
2915
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002916static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002917{
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002918 GEN5_IRQ_RESET(GT);
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002919 if (INTEL_GEN(dev_priv) >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03002920 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02002921}
2922
Ville Syrjälä70591a42014-10-30 19:42:58 +02002923static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
2924{
2925 enum pipe pipe;
2926
Ville Syrjälä71b8b412016-04-11 16:56:31 +03002927 if (IS_CHERRYVIEW(dev_priv))
2928 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
2929 else
2930 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2931
Ville Syrjäläad22d102016-04-12 18:56:14 +03002932 i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
Ville Syrjälä70591a42014-10-30 19:42:58 +02002933 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2934
Ville Syrjäläad22d102016-04-12 18:56:14 +03002935 for_each_pipe(dev_priv, pipe) {
2936 I915_WRITE(PIPESTAT(pipe),
2937 PIPE_FIFO_UNDERRUN_STATUS |
2938 PIPESTAT_INT_STATUS_MASK);
2939 dev_priv->pipestat_irq_mask[pipe] = 0;
2940 }
Ville Syrjälä70591a42014-10-30 19:42:58 +02002941
2942 GEN5_IRQ_RESET(VLV_);
Ville Syrjäläad22d102016-04-12 18:56:14 +03002943 dev_priv->irq_mask = ~0;
Ville Syrjälä70591a42014-10-30 19:42:58 +02002944}
2945
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002946static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
2947{
2948 u32 pipestat_mask;
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002949 u32 enable_mask;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002950 enum pipe pipe;
2951
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002952 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
2953 PIPE_CRC_DONE_INTERRUPT_STATUS;
2954
2955 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
2956 for_each_pipe(dev_priv, pipe)
2957 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
2958
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002959 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
2960 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2961 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002962 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002963 enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Ville Syrjälä6b7eafc2016-04-11 16:56:29 +03002964
2965 WARN_ON(dev_priv->irq_mask != ~0);
2966
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002967 dev_priv->irq_mask = ~enable_mask;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002968
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03002969 GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002970}
2971
2972/* drm_dma.h hooks
2973*/
2974static void ironlake_irq_reset(struct drm_device *dev)
2975{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002976 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002977
2978 I915_WRITE(HWSTAM, 0xffffffff);
2979
2980 GEN5_IRQ_RESET(DE);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002981 if (IS_GEN7(dev_priv))
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002982 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
2983
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002984 gen5_gt_irq_reset(dev_priv);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002985
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002986 ibx_irq_reset(dev_priv);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03002987}
2988
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002989static void valleyview_irq_preinstall(struct drm_device *dev)
2990{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002991 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002992
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03002993 I915_WRITE(VLV_MASTER_IER, 0);
2994 POSTING_READ(VLV_MASTER_IER);
2995
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00002996 gen5_gt_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002997
Ville Syrjäläad22d102016-04-12 18:56:14 +03002998 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03002999 if (dev_priv->display_irqs_enabled)
3000 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003001 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003002}
3003
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003004static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3005{
3006 GEN8_IRQ_RESET_NDX(GT, 0);
3007 GEN8_IRQ_RESET_NDX(GT, 1);
3008 GEN8_IRQ_RESET_NDX(GT, 2);
3009 GEN8_IRQ_RESET_NDX(GT, 3);
3010}
3011
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003012static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003013{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003014 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003015 int pipe;
3016
Ben Widawskyabd58f02013-11-02 21:07:09 -07003017 I915_WRITE(GEN8_MASTER_IRQ, 0);
3018 POSTING_READ(GEN8_MASTER_IRQ);
3019
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003020 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003021
Damien Lespiau055e3932014-08-18 13:49:10 +01003022 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003023 if (intel_display_power_is_enabled(dev_priv,
3024 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003025 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003026
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003027 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3028 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3029 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003030
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003031 if (HAS_PCH_SPLIT(dev_priv))
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003032 ibx_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003033}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003034
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003035void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3036 unsigned int pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003037{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003038 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003039 enum pipe pipe;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003040
Daniel Vetter13321782014-09-15 14:55:29 +02003041 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003042 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3043 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3044 dev_priv->de_irq_mask[pipe],
3045 ~dev_priv->de_irq_mask[pipe] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003046 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003047}
3048
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003049void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3050 unsigned int pipe_mask)
3051{
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003052 enum pipe pipe;
3053
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003054 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003055 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3056 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003057 spin_unlock_irq(&dev_priv->irq_lock);
3058
3059 /* make sure we're done processing display irqs */
Chris Wilson91c8a322016-07-05 10:40:23 +01003060 synchronize_irq(dev_priv->drm.irq);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003061}
3062
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003063static void cherryview_irq_preinstall(struct drm_device *dev)
3064{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003065 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003066
3067 I915_WRITE(GEN8_MASTER_IRQ, 0);
3068 POSTING_READ(GEN8_MASTER_IRQ);
3069
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003070 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003071
3072 GEN5_IRQ_RESET(GEN8_PCU_);
3073
Ville Syrjäläad22d102016-04-12 18:56:14 +03003074 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003075 if (dev_priv->display_irqs_enabled)
3076 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003077 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003078}
3079
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003080static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
Ville Syrjälä87a02102015-08-27 23:55:57 +03003081 const u32 hpd[HPD_NUM_PINS])
3082{
Ville Syrjälä87a02102015-08-27 23:55:57 +03003083 struct intel_encoder *encoder;
3084 u32 enabled_irqs = 0;
3085
Chris Wilson91c8a322016-07-05 10:40:23 +01003086 for_each_intel_encoder(&dev_priv->drm, encoder)
Ville Syrjälä87a02102015-08-27 23:55:57 +03003087 if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
3088 enabled_irqs |= hpd[encoder->hpd_pin];
3089
3090 return enabled_irqs;
3091}
3092
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003093static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
Keith Packard7fe0b972011-09-19 13:31:02 -07003094{
Ville Syrjälä87a02102015-08-27 23:55:57 +03003095 u32 hotplug_irqs, hotplug, enabled_irqs;
Keith Packard7fe0b972011-09-19 13:31:02 -07003096
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003097 if (HAS_PCH_IBX(dev_priv)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003098 hotplug_irqs = SDE_HOTPLUG_MASK;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003099 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003100 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003101 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003102 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003103 }
3104
Daniel Vetterfee884e2013-07-04 23:35:21 +02003105 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003106
3107 /*
3108 * Enable digital hotplug on the PCH, and configure the DP short pulse
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003109 * duration to 2ms (which is the minimum in the Display Port spec).
3110 * The pulse duration bits are reserved on LPT+.
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003111 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003112 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3113 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3114 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3115 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3116 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
Ville Syrjälä0b2eb332015-08-27 23:56:05 +03003117 /*
3118 * When CPU and PCH are on the same package, port A
3119 * HPD must be enabled in both north and south.
3120 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003121 if (HAS_PCH_LPT_LP(dev_priv))
Ville Syrjälä0b2eb332015-08-27 23:56:05 +03003122 hotplug |= PORTA_HOTPLUG_ENABLE;
Keith Packard7fe0b972011-09-19 13:31:02 -07003123 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003124}
Xiong Zhang26951ca2015-08-17 15:55:50 +08003125
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003126static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003127{
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003128 u32 hotplug_irqs, hotplug, enabled_irqs;
3129
3130 hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003131 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003132
3133 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3134
3135 /* Enable digital hotplug on the PCH */
3136 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3137 hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE |
Ville Syrjälä74c0b392015-08-27 23:56:07 +03003138 PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003139 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3140
3141 hotplug = I915_READ(PCH_PORT_HOTPLUG2);
3142 hotplug |= PORTE_HOTPLUG_ENABLE;
3143 I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
Keith Packard7fe0b972011-09-19 13:31:02 -07003144}
3145
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003146static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003147{
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003148 u32 hotplug_irqs, hotplug, enabled_irqs;
3149
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003150 if (INTEL_GEN(dev_priv) >= 8) {
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003151 hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003152 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003153
3154 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003155 } else if (INTEL_GEN(dev_priv) >= 7) {
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003156 hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003157 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003158
3159 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003160 } else {
3161 hotplug_irqs = DE_DP_A_HOTPLUG;
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003162 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003163
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003164 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3165 }
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003166
3167 /*
3168 * Enable digital hotplug on the CPU, and configure the DP short pulse
3169 * duration to 2ms (which is the minimum in the Display Port spec)
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003170 * The pulse duration bits are reserved on HSW+.
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003171 */
3172 hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3173 hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3174 hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
3175 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3176
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003177 ibx_hpd_irq_setup(dev_priv);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003178}
3179
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003180static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003181{
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003182 u32 hotplug_irqs, hotplug, enabled_irqs;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003183
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003184 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003185 hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003186
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003187 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003188
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003189 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3190 hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE |
3191 PORTA_HOTPLUG_ENABLE;
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303192
3193 DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
3194 hotplug, enabled_irqs);
3195 hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3196
3197 /*
3198 * For BXT invert bit has to be set based on AOB design
3199 * for HPD detection logic, update it based on VBT fields.
3200 */
3201
3202 if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3203 intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3204 hotplug |= BXT_DDIA_HPD_INVERT;
3205 if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3206 intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3207 hotplug |= BXT_DDIB_HPD_INVERT;
3208 if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3209 intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3210 hotplug |= BXT_DDIC_HPD_INVERT;
3211
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003212 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003213}
3214
Paulo Zanonid46da432013-02-08 17:35:15 -02003215static void ibx_irq_postinstall(struct drm_device *dev)
3216{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003217 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003218 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003219
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003220 if (HAS_PCH_NOP(dev_priv))
Daniel Vetter692a04c2013-05-29 21:43:05 +02003221 return;
3222
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003223 if (HAS_PCH_IBX(dev_priv))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003224 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003225 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003226 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003227
Ville Syrjäläb51a2842015-09-18 20:03:41 +03003228 gen5_assert_iir_is_zero(dev_priv, SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003229 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003230}
3231
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003232static void gen5_gt_irq_postinstall(struct drm_device *dev)
3233{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003234 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003235 u32 pm_irqs, gt_irqs;
3236
3237 pm_irqs = gt_irqs = 0;
3238
3239 dev_priv->gt_irq_mask = ~0;
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01003240 if (HAS_L3_DPF(dev_priv)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003241 /* L3 parity interrupt is always unmasked. */
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01003242 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
3243 gt_irqs |= GT_PARITY_ERROR(dev_priv);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003244 }
3245
3246 gt_irqs |= GT_RENDER_USER_INTERRUPT;
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01003247 if (IS_GEN5(dev_priv)) {
Chris Wilsonf8973c22016-07-01 17:23:21 +01003248 gt_irqs |= ILK_BSD_USER_INTERRUPT;
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003249 } else {
3250 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3251 }
3252
Paulo Zanoni35079892014-04-01 15:37:15 -03003253 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003254
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003255 if (INTEL_GEN(dev_priv) >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003256 /*
3257 * RPS interrupts will get enabled/disabled on demand when RPS
3258 * itself is enabled/disabled.
3259 */
Akash Goelf4e9af42016-10-12 21:54:30 +05303260 if (HAS_VEBOX(dev_priv)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003261 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
Akash Goelf4e9af42016-10-12 21:54:30 +05303262 dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
3263 }
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003264
Akash Goelf4e9af42016-10-12 21:54:30 +05303265 dev_priv->pm_imr = 0xffffffff;
3266 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003267 }
3268}
3269
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003270static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003271{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003272 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003273 u32 display_mask, extra_mask;
3274
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003275 if (INTEL_GEN(dev_priv) >= 7) {
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003276 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3277 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3278 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003279 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003280 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003281 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
3282 DE_DP_A_HOTPLUG_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003283 } else {
3284 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3285 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003286 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003287 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3288 DE_POISON);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003289 extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3290 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3291 DE_DP_A_HOTPLUG);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003292 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003293
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003294 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003295
Paulo Zanoni0c841212014-04-01 15:37:27 -03003296 I915_WRITE(HWSTAM, 0xeffe);
3297
Paulo Zanoni622364b2014-04-01 15:37:22 -03003298 ibx_irq_pre_postinstall(dev);
3299
Paulo Zanoni35079892014-04-01 15:37:15 -03003300 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003301
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003302 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003303
Paulo Zanonid46da432013-02-08 17:35:15 -02003304 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003305
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01003306 if (IS_IRONLAKE_M(dev_priv)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003307 /* Enable PCU event interrupts
3308 *
3309 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003310 * setup is guaranteed to run in single-threaded context. But we
3311 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003312 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003313 ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003314 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003315 }
3316
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003317 return 0;
3318}
3319
Imre Deakf8b79e52014-03-04 19:23:07 +02003320void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3321{
3322 assert_spin_locked(&dev_priv->irq_lock);
3323
3324 if (dev_priv->display_irqs_enabled)
3325 return;
3326
3327 dev_priv->display_irqs_enabled = true;
3328
Ville Syrjäläd6c69802016-04-11 16:56:27 +03003329 if (intel_irqs_enabled(dev_priv)) {
3330 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003331 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläd6c69802016-04-11 16:56:27 +03003332 }
Imre Deakf8b79e52014-03-04 19:23:07 +02003333}
3334
3335void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3336{
3337 assert_spin_locked(&dev_priv->irq_lock);
3338
3339 if (!dev_priv->display_irqs_enabled)
3340 return;
3341
3342 dev_priv->display_irqs_enabled = false;
3343
Imre Deak950eaba2014-09-08 15:21:09 +03003344 if (intel_irqs_enabled(dev_priv))
Ville Syrjäläad22d102016-04-12 18:56:14 +03003345 vlv_display_irq_reset(dev_priv);
Imre Deakf8b79e52014-03-04 19:23:07 +02003346}
3347
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003348
3349static int valleyview_irq_postinstall(struct drm_device *dev)
3350{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003351 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003352
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003353 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003354
Ville Syrjäläad22d102016-04-12 18:56:14 +03003355 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003356 if (dev_priv->display_irqs_enabled)
3357 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003358 spin_unlock_irq(&dev_priv->irq_lock);
3359
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003360 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003361 POSTING_READ(VLV_MASTER_IER);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003362
3363 return 0;
3364}
3365
Ben Widawskyabd58f02013-11-02 21:07:09 -07003366static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3367{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003368 /* These are interrupts we'll toggle with the ring mask register */
3369 uint32_t gt_interrupts[] = {
3370 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003371 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003372 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3373 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003374 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003375 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3376 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3377 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003378 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003379 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3380 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003381 };
3382
Tvrtko Ursulin98735732016-04-19 16:46:08 +01003383 if (HAS_L3_DPF(dev_priv))
3384 gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
3385
Akash Goelf4e9af42016-10-12 21:54:30 +05303386 dev_priv->pm_ier = 0x0;
3387 dev_priv->pm_imr = ~dev_priv->pm_ier;
Deepak S9a2d2d82014-08-22 08:32:40 +05303388 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3389 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003390 /*
3391 * RPS interrupts will get enabled/disabled on demand when RPS itself
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05303392 * is enabled/disabled. Same wil be the case for GuC interrupts.
Imre Deak78e68d32014-12-15 18:59:27 +02003393 */
Akash Goelf4e9af42016-10-12 21:54:30 +05303394 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
Deepak S9a2d2d82014-08-22 08:32:40 +05303395 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003396}
3397
3398static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3399{
Damien Lespiau770de83d2014-03-20 20:45:01 +00003400 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3401 uint32_t de_pipe_enables;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003402 u32 de_port_masked = GEN8_AUX_CHANNEL_A;
3403 u32 de_port_enables;
Ville Syrjälä11825b02016-05-19 12:14:43 +03003404 u32 de_misc_masked = GEN8_DE_MISC_GSE;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003405 enum pipe pipe;
Damien Lespiau770de83d2014-03-20 20:45:01 +00003406
Rodrigo Vivib4834a52015-09-02 15:19:24 -07003407 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiau770de83d2014-03-20 20:45:01 +00003408 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3409 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003410 de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
3411 GEN9_AUX_CHANNEL_D;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003412 if (IS_GEN9_LP(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003413 de_port_masked |= BXT_DE_PORT_GMBUS;
3414 } else {
Damien Lespiau770de83d2014-03-20 20:45:01 +00003415 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3416 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003417 }
Damien Lespiau770de83d2014-03-20 20:45:01 +00003418
3419 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3420 GEN8_PIPE_FIFO_UNDERRUN;
3421
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003422 de_port_enables = de_port_masked;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02003423 if (IS_GEN9_LP(dev_priv))
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003424 de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3425 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003426 de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
3427
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003428 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3429 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3430 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003431
Damien Lespiau055e3932014-08-18 13:49:10 +01003432 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003433 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003434 POWER_DOMAIN_PIPE(pipe)))
3435 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3436 dev_priv->de_irq_mask[pipe],
3437 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003438
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003439 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
Ville Syrjälä11825b02016-05-19 12:14:43 +03003440 GEN5_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003441}
3442
3443static int gen8_irq_postinstall(struct drm_device *dev)
3444{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003445 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003446
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003447 if (HAS_PCH_SPLIT(dev_priv))
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303448 ibx_irq_pre_postinstall(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003449
Ben Widawskyabd58f02013-11-02 21:07:09 -07003450 gen8_gt_irq_postinstall(dev_priv);
3451 gen8_de_irq_postinstall(dev_priv);
3452
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003453 if (HAS_PCH_SPLIT(dev_priv))
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303454 ibx_irq_postinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003455
Ville Syrjäläe5328c42016-04-13 21:19:47 +03003456 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003457 POSTING_READ(GEN8_MASTER_IRQ);
3458
3459 return 0;
3460}
3461
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003462static int cherryview_irq_postinstall(struct drm_device *dev)
3463{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003464 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003465
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003466 gen8_gt_irq_postinstall(dev_priv);
3467
Ville Syrjäläad22d102016-04-12 18:56:14 +03003468 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003469 if (dev_priv->display_irqs_enabled)
3470 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003471 spin_unlock_irq(&dev_priv->irq_lock);
3472
Ville Syrjäläe5328c42016-04-13 21:19:47 +03003473 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003474 POSTING_READ(GEN8_MASTER_IRQ);
3475
3476 return 0;
3477}
3478
Ben Widawskyabd58f02013-11-02 21:07:09 -07003479static void gen8_irq_uninstall(struct drm_device *dev)
3480{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003481 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003482
3483 if (!dev_priv)
3484 return;
3485
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003486 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003487}
3488
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003489static void valleyview_irq_uninstall(struct drm_device *dev)
3490{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003491 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003492
3493 if (!dev_priv)
3494 return;
3495
Imre Deak843d0e72014-04-14 20:24:23 +03003496 I915_WRITE(VLV_MASTER_IER, 0);
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003497 POSTING_READ(VLV_MASTER_IER);
Imre Deak843d0e72014-04-14 20:24:23 +03003498
Tvrtko Ursulinb243f532016-11-16 08:55:38 +00003499 gen5_gt_irq_reset(dev_priv);
Ville Syrjälä893fce82014-10-30 19:42:56 +02003500
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003501 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003502
Ville Syrjäläad22d102016-04-12 18:56:14 +03003503 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003504 if (dev_priv->display_irqs_enabled)
3505 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003506 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003507}
3508
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003509static void cherryview_irq_uninstall(struct drm_device *dev)
3510{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003511 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003512
3513 if (!dev_priv)
3514 return;
3515
3516 I915_WRITE(GEN8_MASTER_IRQ, 0);
3517 POSTING_READ(GEN8_MASTER_IRQ);
3518
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003519 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003520
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003521 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003522
Ville Syrjäläad22d102016-04-12 18:56:14 +03003523 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003524 if (dev_priv->display_irqs_enabled)
3525 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003526 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003527}
3528
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003529static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003530{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003531 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes46979952011-04-07 13:53:55 -07003532
3533 if (!dev_priv)
3534 return;
3535
Paulo Zanonibe30b292014-04-01 15:37:25 -03003536 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003537}
3538
Chris Wilsonc2798b12012-04-22 21:13:57 +01003539static void i8xx_irq_preinstall(struct drm_device * dev)
3540{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003541 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003542 int pipe;
3543
Damien Lespiau055e3932014-08-18 13:49:10 +01003544 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003545 I915_WRITE(PIPESTAT(pipe), 0);
3546 I915_WRITE16(IMR, 0xffff);
3547 I915_WRITE16(IER, 0x0);
3548 POSTING_READ16(IER);
3549}
3550
3551static int i8xx_irq_postinstall(struct drm_device *dev)
3552{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003553 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003554
Chris Wilsonc2798b12012-04-22 21:13:57 +01003555 I915_WRITE16(EMR,
3556 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3557
3558 /* Unmask the interrupts that we always want on. */
3559 dev_priv->irq_mask =
3560 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3561 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3562 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003563 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003564 I915_WRITE16(IMR, dev_priv->irq_mask);
3565
3566 I915_WRITE16(IER,
3567 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3568 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilsonc2798b12012-04-22 21:13:57 +01003569 I915_USER_INTERRUPT);
3570 POSTING_READ16(IER);
3571
Daniel Vetter379ef822013-10-16 22:55:56 +02003572 /* Interrupt setup is already guaranteed to be single-threaded, this is
3573 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003574 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003575 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3576 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003577 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003578
Chris Wilsonc2798b12012-04-22 21:13:57 +01003579 return 0;
3580}
3581
Daniel Vetter5a21b662016-05-24 17:13:53 +02003582/*
3583 * Returns true when a page flip has completed.
3584 */
3585static bool i8xx_handle_vblank(struct drm_i915_private *dev_priv,
3586 int plane, int pipe, u32 iir)
3587{
3588 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3589
3590 if (!intel_pipe_handle_vblank(dev_priv, pipe))
3591 return false;
3592
3593 if ((iir & flip_pending) == 0)
3594 goto check_page_flip;
3595
3596 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3597 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3598 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3599 * the flip is completed (no longer pending). Since this doesn't raise
3600 * an interrupt per se, we watch for the change at vblank.
3601 */
3602 if (I915_READ16(ISR) & flip_pending)
3603 goto check_page_flip;
3604
3605 intel_finish_page_flip_cs(dev_priv, pipe);
3606 return true;
3607
3608check_page_flip:
3609 intel_check_page_flip(dev_priv, pipe);
3610 return false;
3611}
3612
Daniel Vetterff1f5252012-10-02 15:10:55 +02003613static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003614{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003615 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003616 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003617 u16 iir, new_iir;
3618 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01003619 int pipe;
3620 u16 flip_mask =
3621 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3622 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Imre Deak1f814da2015-12-16 02:52:19 +02003623 irqreturn_t ret;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003624
Imre Deak2dd2a882015-02-24 11:14:30 +02003625 if (!intel_irqs_enabled(dev_priv))
3626 return IRQ_NONE;
3627
Imre Deak1f814da2015-12-16 02:52:19 +02003628 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
3629 disable_rpm_wakeref_asserts(dev_priv);
3630
3631 ret = IRQ_NONE;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003632 iir = I915_READ16(IIR);
3633 if (iir == 0)
Imre Deak1f814da2015-12-16 02:52:19 +02003634 goto out;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003635
3636 while (iir & ~flip_mask) {
3637 /* Can't rely on pipestat interrupt bit in iir as it might
3638 * have been cleared after the pipestat interrupt was received.
3639 * It doesn't set the bit in iir again, but it still produces
3640 * interrupts (for non-MSI).
3641 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003642 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003643 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003644 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003645
Damien Lespiau055e3932014-08-18 13:49:10 +01003646 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003647 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003648 pipe_stats[pipe] = I915_READ(reg);
3649
3650 /*
3651 * Clear the PIPE*STAT regs before the IIR
3652 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003653 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003654 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003655 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003656 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003657
3658 I915_WRITE16(IIR, iir & ~flip_mask);
3659 new_iir = I915_READ16(IIR); /* Flush posted writes */
3660
Chris Wilsonc2798b12012-04-22 21:13:57 +01003661 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05303662 notify_ring(dev_priv->engine[RCS]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003663
Damien Lespiau055e3932014-08-18 13:49:10 +01003664 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02003665 int plane = pipe;
3666 if (HAS_FBC(dev_priv))
3667 plane = !plane;
3668
3669 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3670 i8xx_handle_vblank(dev_priv, plane, pipe, iir))
3671 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003672
Daniel Vetter4356d582013-10-16 22:55:55 +02003673 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003674 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003675
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003676 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3677 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3678 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02003679 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01003680
3681 iir = new_iir;
3682 }
Imre Deak1f814da2015-12-16 02:52:19 +02003683 ret = IRQ_HANDLED;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003684
Imre Deak1f814da2015-12-16 02:52:19 +02003685out:
3686 enable_rpm_wakeref_asserts(dev_priv);
3687
3688 return ret;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003689}
3690
3691static void i8xx_irq_uninstall(struct drm_device * dev)
3692{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003693 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003694 int pipe;
3695
Damien Lespiau055e3932014-08-18 13:49:10 +01003696 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003697 /* Clear enable bits; then clear status bits */
3698 I915_WRITE(PIPESTAT(pipe), 0);
3699 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3700 }
3701 I915_WRITE16(IMR, 0xffff);
3702 I915_WRITE16(IER, 0x0);
3703 I915_WRITE16(IIR, I915_READ16(IIR));
3704}
3705
Chris Wilsona266c7d2012-04-24 22:59:44 +01003706static void i915_irq_preinstall(struct drm_device * dev)
3707{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003708 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003709 int pipe;
3710
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003711 if (I915_HAS_HOTPLUG(dev_priv)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003712 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003713 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3714 }
3715
Chris Wilson00d98eb2012-04-24 22:59:48 +01003716 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003717 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003718 I915_WRITE(PIPESTAT(pipe), 0);
3719 I915_WRITE(IMR, 0xffffffff);
3720 I915_WRITE(IER, 0x0);
3721 POSTING_READ(IER);
3722}
3723
3724static int i915_irq_postinstall(struct drm_device *dev)
3725{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003726 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson38bde182012-04-24 22:59:50 +01003727 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003728
Chris Wilson38bde182012-04-24 22:59:50 +01003729 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3730
3731 /* Unmask the interrupts that we always want on. */
3732 dev_priv->irq_mask =
3733 ~(I915_ASLE_INTERRUPT |
3734 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3735 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3736 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003737 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilson38bde182012-04-24 22:59:50 +01003738
3739 enable_mask =
3740 I915_ASLE_INTERRUPT |
3741 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3742 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilson38bde182012-04-24 22:59:50 +01003743 I915_USER_INTERRUPT;
3744
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003745 if (I915_HAS_HOTPLUG(dev_priv)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003746 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003747 POSTING_READ(PORT_HOTPLUG_EN);
3748
Chris Wilsona266c7d2012-04-24 22:59:44 +01003749 /* Enable in IER... */
3750 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3751 /* and unmask in IMR */
3752 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3753 }
3754
Chris Wilsona266c7d2012-04-24 22:59:44 +01003755 I915_WRITE(IMR, dev_priv->irq_mask);
3756 I915_WRITE(IER, enable_mask);
3757 POSTING_READ(IER);
3758
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003759 i915_enable_asle_pipestat(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003760
Daniel Vetter379ef822013-10-16 22:55:56 +02003761 /* Interrupt setup is already guaranteed to be single-threaded, this is
3762 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003763 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003764 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3765 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003766 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003767
Daniel Vetter20afbda2012-12-11 14:05:07 +01003768 return 0;
3769}
3770
Daniel Vetter5a21b662016-05-24 17:13:53 +02003771/*
3772 * Returns true when a page flip has completed.
3773 */
3774static bool i915_handle_vblank(struct drm_i915_private *dev_priv,
3775 int plane, int pipe, u32 iir)
3776{
3777 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3778
3779 if (!intel_pipe_handle_vblank(dev_priv, pipe))
3780 return false;
3781
3782 if ((iir & flip_pending) == 0)
3783 goto check_page_flip;
3784
3785 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3786 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3787 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3788 * the flip is completed (no longer pending). Since this doesn't raise
3789 * an interrupt per se, we watch for the change at vblank.
3790 */
3791 if (I915_READ(ISR) & flip_pending)
3792 goto check_page_flip;
3793
3794 intel_finish_page_flip_cs(dev_priv, pipe);
3795 return true;
3796
3797check_page_flip:
3798 intel_check_page_flip(dev_priv, pipe);
3799 return false;
3800}
3801
Daniel Vetterff1f5252012-10-02 15:10:55 +02003802static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003803{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003804 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01003805 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01003806 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01003807 u32 flip_mask =
3808 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3809 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003810 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003811
Imre Deak2dd2a882015-02-24 11:14:30 +02003812 if (!intel_irqs_enabled(dev_priv))
3813 return IRQ_NONE;
3814
Imre Deak1f814da2015-12-16 02:52:19 +02003815 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
3816 disable_rpm_wakeref_asserts(dev_priv);
3817
Chris Wilsona266c7d2012-04-24 22:59:44 +01003818 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003819 do {
3820 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003821 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003822
3823 /* Can't rely on pipestat interrupt bit in iir as it might
3824 * have been cleared after the pipestat interrupt was received.
3825 * It doesn't set the bit in iir again, but it still produces
3826 * interrupts (for non-MSI).
3827 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02003828 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003829 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01003830 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003831
Damien Lespiau055e3932014-08-18 13:49:10 +01003832 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003833 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003834 pipe_stats[pipe] = I915_READ(reg);
3835
Chris Wilson38bde182012-04-24 22:59:50 +01003836 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003837 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003838 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003839 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003840 }
3841 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02003842 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003843
3844 if (!irq_received)
3845 break;
3846
Chris Wilsona266c7d2012-04-24 22:59:44 +01003847 /* Consume port. Then clear IIR or we'll miss events */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003848 if (I915_HAS_HOTPLUG(dev_priv) &&
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03003849 iir & I915_DISPLAY_PORT_INTERRUPT) {
3850 u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
3851 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003852 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03003853 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003854
Chris Wilson38bde182012-04-24 22:59:50 +01003855 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003856 new_iir = I915_READ(IIR); /* Flush posted writes */
3857
Chris Wilsona266c7d2012-04-24 22:59:44 +01003858 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05303859 notify_ring(dev_priv->engine[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003860
Damien Lespiau055e3932014-08-18 13:49:10 +01003861 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02003862 int plane = pipe;
3863 if (HAS_FBC(dev_priv))
3864 plane = !plane;
3865
3866 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3867 i915_handle_vblank(dev_priv, plane, pipe, iir))
3868 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003869
3870 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3871 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02003872
3873 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003874 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02003875
Daniel Vetter1f7247c2014-09-30 10:56:48 +02003876 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3877 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3878 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003879 }
3880
Chris Wilsona266c7d2012-04-24 22:59:44 +01003881 if (blc_event || (iir & I915_ASLE_INTERRUPT))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003882 intel_opregion_asle_intr(dev_priv);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003883
3884 /* With MSI, interrupts are only generated when iir
3885 * transitions from zero to nonzero. If another bit got
3886 * set while we were handling the existing iir bits, then
3887 * we would never get another interrupt.
3888 *
3889 * This is fine on non-MSI as well, as if we hit this path
3890 * we avoid exiting the interrupt handler only to generate
3891 * another one.
3892 *
3893 * Note that for MSI this could cause a stray interrupt report
3894 * if an interrupt landed in the time between writing IIR and
3895 * the posting read. This should be rare enough to never
3896 * trigger the 99% of 100,000 interrupts test for disabling
3897 * stray interrupts.
3898 */
Chris Wilson38bde182012-04-24 22:59:50 +01003899 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003900 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01003901 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003902
Imre Deak1f814da2015-12-16 02:52:19 +02003903 enable_rpm_wakeref_asserts(dev_priv);
3904
Chris Wilsona266c7d2012-04-24 22:59:44 +01003905 return ret;
3906}
3907
3908static void i915_irq_uninstall(struct drm_device * dev)
3909{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003910 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003911 int pipe;
3912
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003913 if (I915_HAS_HOTPLUG(dev_priv)) {
Egbert Eich0706f172015-09-23 16:15:27 +02003914 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003915 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3916 }
3917
Chris Wilson00d98eb2012-04-24 22:59:48 +01003918 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01003919 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01003920 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003921 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01003922 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3923 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003924 I915_WRITE(IMR, 0xffffffff);
3925 I915_WRITE(IER, 0x0);
3926
Chris Wilsona266c7d2012-04-24 22:59:44 +01003927 I915_WRITE(IIR, I915_READ(IIR));
3928}
3929
3930static void i965_irq_preinstall(struct drm_device * dev)
3931{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003932 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003933 int pipe;
3934
Egbert Eich0706f172015-09-23 16:15:27 +02003935 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01003936 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003937
3938 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01003939 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003940 I915_WRITE(PIPESTAT(pipe), 0);
3941 I915_WRITE(IMR, 0xffffffff);
3942 I915_WRITE(IER, 0x0);
3943 POSTING_READ(IER);
3944}
3945
3946static int i965_irq_postinstall(struct drm_device *dev)
3947{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003948 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003949 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003950 u32 error_mask;
3951
Chris Wilsona266c7d2012-04-24 22:59:44 +01003952 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003953 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01003954 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003955 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3956 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3957 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3958 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3959 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3960
3961 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003962 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3963 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003964 enable_mask |= I915_USER_INTERRUPT;
3965
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003966 if (IS_G4X(dev_priv))
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003967 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003968
Daniel Vetterb79480b2013-06-27 17:52:10 +02003969 /* Interrupt setup is already guaranteed to be single-threaded, this is
3970 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003971 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003972 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3973 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3974 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003975 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003976
Chris Wilsona266c7d2012-04-24 22:59:44 +01003977 /*
3978 * Enable some error detection, note the instruction error mask
3979 * bit is reserved, so we leave it masked.
3980 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003981 if (IS_G4X(dev_priv)) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003982 error_mask = ~(GM45_ERROR_PAGE_TABLE |
3983 GM45_ERROR_MEM_PRIV |
3984 GM45_ERROR_CP_PRIV |
3985 I915_ERROR_MEMORY_REFRESH);
3986 } else {
3987 error_mask = ~(I915_ERROR_PAGE_TABLE |
3988 I915_ERROR_MEMORY_REFRESH);
3989 }
3990 I915_WRITE(EMR, error_mask);
3991
3992 I915_WRITE(IMR, dev_priv->irq_mask);
3993 I915_WRITE(IER, enable_mask);
3994 POSTING_READ(IER);
3995
Egbert Eich0706f172015-09-23 16:15:27 +02003996 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003997 POSTING_READ(PORT_HOTPLUG_EN);
3998
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003999 i915_enable_asle_pipestat(dev_priv);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004000
4001 return 0;
4002}
4003
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004004static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004005{
Daniel Vetter20afbda2012-12-11 14:05:07 +01004006 u32 hotplug_en;
4007
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004008 assert_spin_locked(&dev_priv->irq_lock);
4009
Ville Syrjälä778eb332015-01-09 14:21:13 +02004010 /* Note HDMI and DP share hotplug bits */
4011 /* enable bits are the same for all generations */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004012 hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
Ville Syrjälä778eb332015-01-09 14:21:13 +02004013 /* Programming the CRT detection parameters tends
4014 to generate a spurious hotplug event about three
4015 seconds later. So just do it once.
4016 */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004017 if (IS_G4X(dev_priv))
Ville Syrjälä778eb332015-01-09 14:21:13 +02004018 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Ville Syrjälä778eb332015-01-09 14:21:13 +02004019 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004020
Ville Syrjälä778eb332015-01-09 14:21:13 +02004021 /* Ignore TV since it's buggy */
Egbert Eich0706f172015-09-23 16:15:27 +02004022 i915_hotplug_interrupt_update_locked(dev_priv,
Jani Nikulaf9e3dc72015-10-21 17:22:43 +03004023 HOTPLUG_INT_EN_MASK |
4024 CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4025 CRT_HOTPLUG_ACTIVATION_PERIOD_64,
4026 hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004027}
4028
Daniel Vetterff1f5252012-10-02 15:10:55 +02004029static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004030{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004031 struct drm_device *dev = arg;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004032 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004033 u32 iir, new_iir;
4034 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004035 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004036 u32 flip_mask =
4037 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4038 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004039
Imre Deak2dd2a882015-02-24 11:14:30 +02004040 if (!intel_irqs_enabled(dev_priv))
4041 return IRQ_NONE;
4042
Imre Deak1f814da2015-12-16 02:52:19 +02004043 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
4044 disable_rpm_wakeref_asserts(dev_priv);
4045
Chris Wilsona266c7d2012-04-24 22:59:44 +01004046 iir = I915_READ(IIR);
4047
Chris Wilsona266c7d2012-04-24 22:59:44 +01004048 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004049 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004050 bool blc_event = false;
4051
Chris Wilsona266c7d2012-04-24 22:59:44 +01004052 /* Can't rely on pipestat interrupt bit in iir as it might
4053 * have been cleared after the pipestat interrupt was received.
4054 * It doesn't set the bit in iir again, but it still produces
4055 * interrupts (for non-MSI).
4056 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004057 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004058 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004059 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004060
Damien Lespiau055e3932014-08-18 13:49:10 +01004061 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004062 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004063 pipe_stats[pipe] = I915_READ(reg);
4064
4065 /*
4066 * Clear the PIPE*STAT regs before the IIR
4067 */
4068 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004069 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004070 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004071 }
4072 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004073 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004074
4075 if (!irq_received)
4076 break;
4077
4078 ret = IRQ_HANDLED;
4079
4080 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03004081 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
4082 u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4083 if (hotplug_status)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004084 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03004085 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004086
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004087 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004088 new_iir = I915_READ(IIR); /* Flush posted writes */
4089
Chris Wilsona266c7d2012-04-24 22:59:44 +01004090 if (iir & I915_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05304091 notify_ring(dev_priv->engine[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004092 if (iir & I915_BSD_USER_INTERRUPT)
Akash Goel3b3f1652016-10-13 22:44:48 +05304093 notify_ring(dev_priv->engine[VCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004094
Damien Lespiau055e3932014-08-18 13:49:10 +01004095 for_each_pipe(dev_priv, pipe) {
Daniel Vetter5a21b662016-05-24 17:13:53 +02004096 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
4097 i915_handle_vblank(dev_priv, pipe, pipe, iir))
4098 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004099
4100 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4101 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004102
4103 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004104 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004105
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004106 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4107 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004108 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004109
4110 if (blc_event || (iir & I915_ASLE_INTERRUPT))
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004111 intel_opregion_asle_intr(dev_priv);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004112
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004113 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01004114 gmbus_irq_handler(dev_priv);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004115
Chris Wilsona266c7d2012-04-24 22:59:44 +01004116 /* With MSI, interrupts are only generated when iir
4117 * transitions from zero to nonzero. If another bit got
4118 * set while we were handling the existing iir bits, then
4119 * we would never get another interrupt.
4120 *
4121 * This is fine on non-MSI as well, as if we hit this path
4122 * we avoid exiting the interrupt handler only to generate
4123 * another one.
4124 *
4125 * Note that for MSI this could cause a stray interrupt report
4126 * if an interrupt landed in the time between writing IIR and
4127 * the posting read. This should be rare enough to never
4128 * trigger the 99% of 100,000 interrupts test for disabling
4129 * stray interrupts.
4130 */
4131 iir = new_iir;
4132 }
4133
Imre Deak1f814da2015-12-16 02:52:19 +02004134 enable_rpm_wakeref_asserts(dev_priv);
4135
Chris Wilsona266c7d2012-04-24 22:59:44 +01004136 return ret;
4137}
4138
4139static void i965_irq_uninstall(struct drm_device * dev)
4140{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004141 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004142 int pipe;
4143
4144 if (!dev_priv)
4145 return;
4146
Egbert Eich0706f172015-09-23 16:15:27 +02004147 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01004148 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004149
4150 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004151 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004152 I915_WRITE(PIPESTAT(pipe), 0);
4153 I915_WRITE(IMR, 0xffffffff);
4154 I915_WRITE(IER, 0x0);
4155
Damien Lespiau055e3932014-08-18 13:49:10 +01004156 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004157 I915_WRITE(PIPESTAT(pipe),
4158 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4159 I915_WRITE(IIR, I915_READ(IIR));
4160}
4161
Daniel Vetterfca52a52014-09-30 10:56:45 +02004162/**
4163 * intel_irq_init - initializes irq support
4164 * @dev_priv: i915 device instance
4165 *
4166 * This function initializes all the irq support including work items, timers
4167 * and all the vtables. It does not setup the interrupt itself though.
4168 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004169void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004170{
Chris Wilson91c8a322016-07-05 10:40:23 +01004171 struct drm_device *dev = &dev_priv->drm;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004172
Jani Nikula77913b32015-06-18 13:06:16 +03004173 intel_hpd_init_work(dev_priv);
4174
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004175 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004176 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004177
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00004178 if (HAS_GUC_SCHED(dev_priv))
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05304179 dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;
4180
Deepak Sa6706b42014-03-15 20:23:22 +05304181 /* Let's track the enabled rps events */
Wayne Boyer666a4532015-12-09 12:29:35 -08004182 if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä6c65a5872014-08-29 14:14:07 +03004183 /* WaGsvRC0ResidencyMethod:vlv */
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004184 dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
Deepak S31685c22014-07-03 17:33:01 -04004185 else
4186 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304187
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304188 dev_priv->rps.pm_intr_keep = 0;
4189
4190 /*
4191 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
4192 * if GEN6_PM_UP_EI_EXPIRED is masked.
4193 *
4194 * TODO: verify if this can be reproduced on VLV,CHV.
4195 */
4196 if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
4197 dev_priv->rps.pm_intr_keep |= GEN6_PM_RP_UP_EI_EXPIRED;
4198
4199 if (INTEL_INFO(dev_priv)->gen >= 8)
Dave Gordonb20e3cf2016-09-12 21:19:35 +01004200 dev_priv->rps.pm_intr_keep |= GEN8_PMINTR_REDIRECT_TO_GUC;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05304201
Daniel Vetterb9632912014-09-30 10:56:44 +02004202 if (IS_GEN2(dev_priv)) {
Rodrigo Vivi4194c082016-08-03 10:00:56 -07004203 /* Gen2 doesn't have a hardware frame counter */
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004204 dev->max_vblank_count = 0;
Rodrigo Vivi4194c082016-08-03 10:00:56 -07004205 dev->driver->get_vblank_counter = drm_vblank_no_hw_counter;
Daniel Vetterb9632912014-09-30 10:56:44 +02004206 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004207 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
Ville Syrjäläfd8f507c2015-09-18 20:03:42 +03004208 dev->driver->get_vblank_counter = g4x_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004209 } else {
4210 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4211 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004212 }
4213
Ville Syrjälä21da2702014-08-06 14:49:55 +03004214 /*
4215 * Opt out of the vblank disable timer on everything except gen2.
4216 * Gen2 doesn't have a hardware frame counter and so depends on
4217 * vblank interrupts to produce sane vblank seuquence numbers.
4218 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004219 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004220 dev->vblank_disable_immediate = true;
4221
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004222 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4223 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004224
Daniel Vetterb9632912014-09-30 10:56:44 +02004225 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004226 dev->driver->irq_handler = cherryview_irq_handler;
4227 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4228 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4229 dev->driver->irq_uninstall = cherryview_irq_uninstall;
Chris Wilson86e83e32016-10-07 20:49:52 +01004230 dev->driver->enable_vblank = i965_enable_vblank;
4231 dev->driver->disable_vblank = i965_disable_vblank;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004232 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004233 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004234 dev->driver->irq_handler = valleyview_irq_handler;
4235 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4236 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4237 dev->driver->irq_uninstall = valleyview_irq_uninstall;
Chris Wilson86e83e32016-10-07 20:49:52 +01004238 dev->driver->enable_vblank = i965_enable_vblank;
4239 dev->driver->disable_vblank = i965_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004240 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004241 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004242 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004243 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004244 dev->driver->irq_postinstall = gen8_irq_postinstall;
4245 dev->driver->irq_uninstall = gen8_irq_uninstall;
4246 dev->driver->enable_vblank = gen8_enable_vblank;
4247 dev->driver->disable_vblank = gen8_disable_vblank;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02004248 if (IS_GEN9_LP(dev_priv))
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02004249 dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004250 else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv))
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004251 dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
4252 else
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03004253 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004254 } else if (HAS_PCH_SPLIT(dev_priv)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004255 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004256 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004257 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4258 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4259 dev->driver->enable_vblank = ironlake_enable_vblank;
4260 dev->driver->disable_vblank = ironlake_disable_vblank;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03004261 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004262 } else {
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01004263 if (IS_GEN2(dev_priv)) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004264 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4265 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4266 dev->driver->irq_handler = i8xx_irq_handler;
4267 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilson86e83e32016-10-07 20:49:52 +01004268 dev->driver->enable_vblank = i8xx_enable_vblank;
4269 dev->driver->disable_vblank = i8xx_disable_vblank;
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01004270 } else if (IS_GEN3(dev_priv)) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004271 dev->driver->irq_preinstall = i915_irq_preinstall;
4272 dev->driver->irq_postinstall = i915_irq_postinstall;
4273 dev->driver->irq_uninstall = i915_irq_uninstall;
4274 dev->driver->irq_handler = i915_irq_handler;
Chris Wilson86e83e32016-10-07 20:49:52 +01004275 dev->driver->enable_vblank = i8xx_enable_vblank;
4276 dev->driver->disable_vblank = i8xx_disable_vblank;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004277 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004278 dev->driver->irq_preinstall = i965_irq_preinstall;
4279 dev->driver->irq_postinstall = i965_irq_postinstall;
4280 dev->driver->irq_uninstall = i965_irq_uninstall;
4281 dev->driver->irq_handler = i965_irq_handler;
Chris Wilson86e83e32016-10-07 20:49:52 +01004282 dev->driver->enable_vblank = i965_enable_vblank;
4283 dev->driver->disable_vblank = i965_disable_vblank;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004284 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004285 if (I915_HAS_HOTPLUG(dev_priv))
4286 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004287 }
4288}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004289
Daniel Vetterfca52a52014-09-30 10:56:45 +02004290/**
Daniel Vetterfca52a52014-09-30 10:56:45 +02004291 * intel_irq_install - enables the hardware interrupt
4292 * @dev_priv: i915 device instance
4293 *
4294 * This function enables the hardware interrupt handling, but leaves the hotplug
4295 * handling still disabled. It is called after intel_irq_init().
4296 *
4297 * In the driver load and resume code we need working interrupts in a few places
4298 * but don't want to deal with the hassle of concurrent probe and hotplug
4299 * workers. Hence the split into this two-stage approach.
4300 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004301int intel_irq_install(struct drm_i915_private *dev_priv)
4302{
4303 /*
4304 * We enable some interrupt sources in our postinstall hooks, so mark
4305 * interrupts as enabled _before_ actually enabling them to avoid
4306 * special cases in our ordering checks.
4307 */
4308 dev_priv->pm.irqs_enabled = true;
4309
Chris Wilson91c8a322016-07-05 10:40:23 +01004310 return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004311}
4312
Daniel Vetterfca52a52014-09-30 10:56:45 +02004313/**
4314 * intel_irq_uninstall - finilizes all irq handling
4315 * @dev_priv: i915 device instance
4316 *
4317 * This stops interrupt and hotplug handling and unregisters and frees all
4318 * resources acquired in the init functions.
4319 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004320void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4321{
Chris Wilson91c8a322016-07-05 10:40:23 +01004322 drm_irq_uninstall(&dev_priv->drm);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004323 intel_hpd_cancel_work(dev_priv);
4324 dev_priv->pm.irqs_enabled = false;
4325}
4326
Daniel Vetterfca52a52014-09-30 10:56:45 +02004327/**
4328 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4329 * @dev_priv: i915 device instance
4330 *
4331 * This function is used to disable interrupts at runtime, both in the runtime
4332 * pm and the system suspend/resume code.
4333 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004334void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004335{
Chris Wilson91c8a322016-07-05 10:40:23 +01004336 dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004337 dev_priv->pm.irqs_enabled = false;
Chris Wilson91c8a322016-07-05 10:40:23 +01004338 synchronize_irq(dev_priv->drm.irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004339}
4340
Daniel Vetterfca52a52014-09-30 10:56:45 +02004341/**
4342 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4343 * @dev_priv: i915 device instance
4344 *
4345 * This function is used to enable interrupts at runtime, both in the runtime
4346 * pm and the system suspend/resume code.
4347 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004348void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004349{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004350 dev_priv->pm.irqs_enabled = true;
Chris Wilson91c8a322016-07-05 10:40:23 +01004351 dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
4352 dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004353}