blob: edcff79879e780e5aa307dfc0d18f393663a7f78 [file] [log] [blame]
AnilKumar Ch32bb00e2012-06-22 15:10:49 +05301/*
2 * Copyright (C) 2012 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8/dts-v1/;
9
Florian Vaussardeb33ef662013-06-03 16:12:22 +020010#include "am33xx.dtsi"
Eyal Reizer52dfcbf2015-05-03 15:19:28 +030011#include <dt-bindings/interrupt-controller/irq.h>
AnilKumar Ch32bb00e2012-06-22 15:10:49 +053012
13/ {
14 model = "TI AM335x EVM";
15 compatible = "ti,am335x-evm", "ti,am33xx";
16
AnilKumar Chefeedcf2012-08-31 15:07:20 +053017 cpus {
18 cpu@0 {
19 cpu0-supply = <&vdd1_reg>;
20 };
21 };
22
Javier Martinez Canillas278cb792016-08-31 12:35:30 +020023 memory@80000000 {
AnilKumar Ch32bb00e2012-06-22 15:10:49 +053024 device_type = "memory";
25 reg = <0x80000000 0x10000000>; /* 256 MB */
26 };
Vaibhav Hiremath53d91032012-08-15 16:53:25 +053027
Lokesh Vutlab7639732017-01-18 09:33:23 +053028 chosen {
29 stdout-path = &uart0;
30 };
31
Javier Martinez Canillas4c049a52016-08-01 12:46:58 -040032 vbat: fixedregulator0 {
AnilKumar Ch1b2a9702012-08-21 16:47:29 +053033 compatible = "regulator-fixed";
34 regulator-name = "vbat";
35 regulator-min-microvolt = <5000000>;
36 regulator-max-microvolt = <5000000>;
37 regulator-boot-on;
38 };
AnilKumar Ch492dd022012-09-20 02:49:29 +053039
Javier Martinez Canillas4c049a52016-08-01 12:46:58 -040040 lis3_reg: fixedregulator1 {
AnilKumar Ch492dd022012-09-20 02:49:29 +053041 compatible = "regulator-fixed";
42 regulator-name = "lis3_reg";
43 regulator-boot-on;
44 };
AnilKumar Ch2ca1d312012-11-06 19:18:30 +053045
Javier Martinez Canillas4c049a52016-08-01 12:46:58 -040046 wlan_en_reg: fixedregulator2 {
Eyal Reizer52dfcbf2015-05-03 15:19:28 +030047 compatible = "regulator-fixed";
48 regulator-name = "wlan-en-regulator";
49 regulator-min-microvolt = <1800000>;
50 regulator-max-microvolt = <1800000>;
51
52 /* WLAN_EN GPIO for this board - Bank1, pin16 */
53 gpio = <&gpio1 16 0>;
54
55 /* WLAN card specific delay */
56 startup-delay-us = <70000>;
57 enable-active-high;
58 };
59
Peter Ujfalusi4f96dc02019-03-15 12:59:09 +020060 /* TPS79501 */
61 v1_8d_reg: fixedregulator-v1_8d {
62 compatible = "regulator-fixed";
63 regulator-name = "v1_8d";
64 vin-supply = <&vbat>;
65 regulator-min-microvolt = <1800000>;
66 regulator-max-microvolt = <1800000>;
67 };
68
69 /* TPS79501 */
70 v3_3d_reg: fixedregulator-v3_3d {
71 compatible = "regulator-fixed";
72 regulator-name = "v3_3d";
73 vin-supply = <&vbat>;
74 regulator-min-microvolt = <3300000>;
75 regulator-max-microvolt = <3300000>;
76 };
77
Javier Martinez Canillas18ad99d2016-08-01 12:46:57 -040078 matrix_keypad: matrix_keypad0 {
AnilKumar Ch2ca1d312012-11-06 19:18:30 +053079 compatible = "gpio-matrix-keypad";
80 debounce-delay-ms = <5>;
81 col-scan-delay-us = <2>;
82
Florian Vaussarde94233c2013-06-03 16:12:23 +020083 row-gpios = <&gpio1 25 GPIO_ACTIVE_HIGH /* Bank1, pin25 */
84 &gpio1 26 GPIO_ACTIVE_HIGH /* Bank1, pin26 */
85 &gpio1 27 GPIO_ACTIVE_HIGH>; /* Bank1, pin27 */
AnilKumar Ch2ca1d312012-11-06 19:18:30 +053086
Florian Vaussarde94233c2013-06-03 16:12:23 +020087 col-gpios = <&gpio1 21 GPIO_ACTIVE_HIGH /* Bank1, pin21 */
88 &gpio1 22 GPIO_ACTIVE_HIGH>; /* Bank1, pin22 */
AnilKumar Ch2ca1d312012-11-06 19:18:30 +053089
90 linux,keymap = <0x0000008b /* MENU */
91 0x0100009e /* BACK */
92 0x02000069 /* LEFT */
93 0x0001006a /* RIGHT */
94 0x0101001c /* ENTER */
95 0x0201006c>; /* DOWN */
96 };
AnilKumar Ch822c9932012-11-06 19:18:32 +053097
Javier Martinez Canillas57a78a82016-08-01 12:47:01 -040098 gpio_keys: volume_keys0 {
AnilKumar Ch822c9932012-11-06 19:18:32 +053099 compatible = "gpio-keys";
100 #address-cells = <1>;
101 #size-cells = <0>;
102 autorepeat;
103
Javier Martinez Canillas57a78a82016-08-01 12:47:01 -0400104 switch9 {
AnilKumar Ch822c9932012-11-06 19:18:32 +0530105 label = "volume-up";
106 linux,code = <115>;
Florian Vaussarde94233c2013-06-03 16:12:23 +0200107 gpios = <&gpio0 2 GPIO_ACTIVE_LOW>;
Sudeep Holla3efda002015-10-21 11:10:06 +0100108 wakeup-source;
AnilKumar Ch822c9932012-11-06 19:18:32 +0530109 };
110
Javier Martinez Canillas57a78a82016-08-01 12:47:01 -0400111 switch10 {
AnilKumar Ch822c9932012-11-06 19:18:32 +0530112 label = "volume-down";
113 linux,code = <114>;
Florian Vaussarde94233c2013-06-03 16:12:23 +0200114 gpios = <&gpio0 3 GPIO_ACTIVE_LOW>;
Sudeep Holla3efda002015-10-21 11:10:06 +0100115 wakeup-source;
AnilKumar Ch822c9932012-11-06 19:18:32 +0530116 };
117 };
Philip Avinash6993fd02013-06-06 15:52:38 +0200118
119 backlight {
120 compatible = "pwm-backlight";
121 pwms = <&ecap0 0 50000 0>;
122 brightness-levels = <0 51 53 56 62 75 101 152 255>;
123 default-brightness-level = <8>;
124 };
Benoit Parrotd6cfc1e2013-08-08 18:28:14 -0500125
126 panel {
127 compatible = "ti,tilcdc,panel";
128 status = "okay";
129 pinctrl-names = "default";
130 pinctrl-0 = <&lcd_pins_s0>;
131 panel-info {
132 ac-bias = <255>;
133 ac-bias-intrpt = <0>;
134 dma-burst-sz = <16>;
135 bpp = <32>;
136 fdd = <0x80>;
137 sync-edge = <0>;
138 sync-ctrl = <1>;
139 raster-order = <0>;
140 fifo-th = <0>;
141 };
142
143 display-timings {
144 800x480p62 {
145 clock-frequency = <30000000>;
146 hactive = <800>;
147 vactive = <480>;
148 hfront-porch = <39>;
149 hback-porch = <39>;
150 hsync-len = <47>;
151 vback-porch = <29>;
152 vfront-porch = <13>;
153 vsync-len = <2>;
154 hsync-active = <1>;
155 vsync-active = <1>;
156 };
157 };
158 };
Darren Etheridgef608f8dd2013-10-20 20:04:10 +0300159
160 sound {
Peter Ujfalusi80edaae2015-07-02 17:06:35 +0300161 compatible = "simple-audio-card";
162 simple-audio-card,name = "AM335x-EVM";
163 simple-audio-card,widgets =
164 "Headphone", "Headphone Jack",
165 "Line", "Line In";
166 simple-audio-card,routing =
167 "Headphone Jack", "HPLOUT",
168 "Headphone Jack", "HPROUT",
169 "LINE1L", "Line In",
170 "LINE1R", "Line In";
171 simple-audio-card,format = "dsp_b";
172 simple-audio-card,bitclock-master = <&sound_master>;
173 simple-audio-card,frame-master = <&sound_master>;
174 simple-audio-card,bitclock-inversion;
175
176 simple-audio-card,cpu {
177 sound-dai = <&mcasp1>;
178 };
179
180 sound_master: simple-audio-card,codec {
181 sound-dai = <&tlv320aic3106>;
182 system-clock-frequency = <12000000>;
183 };
Darren Etheridgef608f8dd2013-10-20 20:04:10 +0300184 };
AnilKumar Ch1b2a9702012-08-21 16:47:29 +0530185};
186
Javier Martinez Canillas82d75af2013-09-20 17:00:00 +0200187&am33xx_pinmux {
188 pinctrl-names = "default";
189 pinctrl-0 = <&matrix_keypad_s0 &volume_keys_s0 &clkout2_pin>;
190
191 matrix_keypad_s0: matrix_keypad_s0 {
192 pinctrl-single,pins = <
Javier Martinez Canillas46bd10c2015-11-13 01:53:46 -0300193 AM33XX_IOPAD(0x854, PIN_OUTPUT_PULLDOWN | MUX_MODE7) /* gpmc_a5.gpio1_21 */
194 AM33XX_IOPAD(0x858, PIN_OUTPUT_PULLDOWN | MUX_MODE7) /* gpmc_a6.gpio1_22 */
195 AM33XX_IOPAD(0x864, PIN_INPUT_PULLDOWN | MUX_MODE7) /* gpmc_a9.gpio1_25 */
196 AM33XX_IOPAD(0x868, PIN_INPUT_PULLDOWN | MUX_MODE7) /* gpmc_a10.gpio1_26 */
197 AM33XX_IOPAD(0x86c, PIN_INPUT_PULLDOWN | MUX_MODE7) /* gpmc_a11.gpio1_27 */
Javier Martinez Canillas82d75af2013-09-20 17:00:00 +0200198 >;
199 };
200
201 volume_keys_s0: volume_keys_s0 {
202 pinctrl-single,pins = <
Javier Martinez Canillas46bd10c2015-11-13 01:53:46 -0300203 AM33XX_IOPAD(0x950, PIN_INPUT_PULLDOWN | MUX_MODE7) /* spi0_sclk.gpio0_2 */
204 AM33XX_IOPAD(0x954, PIN_INPUT_PULLDOWN | MUX_MODE7) /* spi0_d0.gpio0_3 */
Javier Martinez Canillas82d75af2013-09-20 17:00:00 +0200205 >;
206 };
207
208 i2c0_pins: pinmux_i2c0_pins {
209 pinctrl-single,pins = <
Javier Martinez Canillas46bd10c2015-11-13 01:53:46 -0300210 AM33XX_IOPAD(0x988, PIN_INPUT_PULLUP | MUX_MODE0) /* i2c0_sda.i2c0_sda */
211 AM33XX_IOPAD(0x98c, PIN_INPUT_PULLUP | MUX_MODE0) /* i2c0_scl.i2c0_scl */
Javier Martinez Canillas82d75af2013-09-20 17:00:00 +0200212 >;
213 };
214
215 i2c1_pins: pinmux_i2c1_pins {
216 pinctrl-single,pins = <
Javier Martinez Canillas46bd10c2015-11-13 01:53:46 -0300217 AM33XX_IOPAD(0x958, PIN_INPUT_PULLUP | MUX_MODE2) /* spi0_d1.i2c1_sda */
218 AM33XX_IOPAD(0x95c, PIN_INPUT_PULLUP | MUX_MODE2) /* spi0_cs0.i2c1_scl */
Javier Martinez Canillas82d75af2013-09-20 17:00:00 +0200219 >;
220 };
221
222 uart0_pins: pinmux_uart0_pins {
223 pinctrl-single,pins = <
Javier Martinez Canillas46bd10c2015-11-13 01:53:46 -0300224 AM33XX_IOPAD(0x970, PIN_INPUT_PULLUP | MUX_MODE0) /* uart0_rxd.uart0_rxd */
225 AM33XX_IOPAD(0x974, PIN_OUTPUT_PULLDOWN | MUX_MODE0) /* uart0_txd.uart0_txd */
Javier Martinez Canillas82d75af2013-09-20 17:00:00 +0200226 >;
227 };
228
Eliad Pellerab159d22015-05-04 15:41:13 +0300229 uart1_pins: pinmux_uart1_pins {
230 pinctrl-single,pins = <
Javier Martinez Canillas46bd10c2015-11-13 01:53:46 -0300231 AM33XX_IOPAD(0x978, PIN_INPUT | MUX_MODE0) /* uart1_ctsn.uart1_ctsn */
232 AM33XX_IOPAD(0x97C, PIN_OUTPUT_PULLDOWN | MUX_MODE0) /* uart1_rtsn.uart1_rtsn */
233 AM33XX_IOPAD(0x980, PIN_INPUT_PULLUP | MUX_MODE0) /* uart1_rxd.uart1_rxd */
234 AM33XX_IOPAD(0x984, PIN_OUTPUT_PULLDOWN | MUX_MODE0) /* uart1_txd.uart1_txd */
Eliad Pellerab159d22015-05-04 15:41:13 +0300235 >;
236 };
237
Javier Martinez Canillas82d75af2013-09-20 17:00:00 +0200238 clkout2_pin: pinmux_clkout2_pin {
239 pinctrl-single,pins = <
Javier Martinez Canillas46bd10c2015-11-13 01:53:46 -0300240 AM33XX_IOPAD(0x9b4, PIN_OUTPUT_PULLDOWN | MUX_MODE3) /* xdma_event_intr1.clkout2 */
Javier Martinez Canillas82d75af2013-09-20 17:00:00 +0200241 >;
242 };
243
244 nandflash_pins_s0: nandflash_pins_s0 {
245 pinctrl-single,pins = <
Javier Martinez Canillas46bd10c2015-11-13 01:53:46 -0300246 AM33XX_IOPAD(0x800, PIN_INPUT_PULLUP | MUX_MODE0) /* gpmc_ad0.gpmc_ad0 */
247 AM33XX_IOPAD(0x804, PIN_INPUT_PULLUP | MUX_MODE0) /* gpmc_ad1.gpmc_ad1 */
248 AM33XX_IOPAD(0x808, PIN_INPUT_PULLUP | MUX_MODE0) /* gpmc_ad2.gpmc_ad2 */
249 AM33XX_IOPAD(0x80c, PIN_INPUT_PULLUP | MUX_MODE0) /* gpmc_ad3.gpmc_ad3 */
250 AM33XX_IOPAD(0x810, PIN_INPUT_PULLUP | MUX_MODE0) /* gpmc_ad4.gpmc_ad4 */
251 AM33XX_IOPAD(0x814, PIN_INPUT_PULLUP | MUX_MODE0) /* gpmc_ad5.gpmc_ad5 */
252 AM33XX_IOPAD(0x818, PIN_INPUT_PULLUP | MUX_MODE0) /* gpmc_ad6.gpmc_ad6 */
253 AM33XX_IOPAD(0x81c, PIN_INPUT_PULLUP | MUX_MODE0) /* gpmc_ad7.gpmc_ad7 */
254 AM33XX_IOPAD(0x870, PIN_INPUT_PULLUP | MUX_MODE0) /* gpmc_wait0.gpmc_wait0 */
255 AM33XX_IOPAD(0x874, PIN_INPUT_PULLUP | MUX_MODE7) /* gpmc_wpn.gpio0_30 */
256 AM33XX_IOPAD(0x87c, PIN_OUTPUT | MUX_MODE0) /* gpmc_csn0.gpmc_csn0 */
257 AM33XX_IOPAD(0x890, PIN_OUTPUT | MUX_MODE0) /* gpmc_advn_ale.gpmc_advn_ale */
258 AM33XX_IOPAD(0x894, PIN_OUTPUT | MUX_MODE0) /* gpmc_oen_ren.gpmc_oen_ren */
259 AM33XX_IOPAD(0x898, PIN_OUTPUT | MUX_MODE0) /* gpmc_wen.gpmc_wen */
260 AM33XX_IOPAD(0x89c, PIN_OUTPUT | MUX_MODE0) /* gpmc_be0n_cle.gpmc_be0n_cle */
Javier Martinez Canillas82d75af2013-09-20 17:00:00 +0200261 >;
262 };
263
264 ecap0_pins: backlight_pins {
265 pinctrl-single,pins = <
Javier Martinez Canillas46bd10c2015-11-13 01:53:46 -0300266 AM33XX_IOPAD(0x964, MUX_MODE0) /* eCAP0_in_PWM0_out.eCAP0_in_PWM0_out */
Javier Martinez Canillas82d75af2013-09-20 17:00:00 +0200267 >;
268 };
269
270 cpsw_default: cpsw_default {
271 pinctrl-single,pins = <
272 /* Slave 1 */
Javier Martinez Canillas46bd10c2015-11-13 01:53:46 -0300273 AM33XX_IOPAD(0x914, PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* mii1_txen.rgmii1_tctl */
274 AM33XX_IOPAD(0x918, PIN_INPUT_PULLDOWN | MUX_MODE2) /* mii1_rxdv.rgmii1_rctl */
275 AM33XX_IOPAD(0x91c, PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* mii1_txd3.rgmii1_td3 */
276 AM33XX_IOPAD(0x920, PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* mii1_txd2.rgmii1_td2 */
277 AM33XX_IOPAD(0x924, PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* mii1_txd1.rgmii1_td1 */
278 AM33XX_IOPAD(0x928, PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* mii1_txd0.rgmii1_td0 */
279 AM33XX_IOPAD(0x92c, PIN_OUTPUT_PULLDOWN | MUX_MODE2) /* mii1_txclk.rgmii1_tclk */
280 AM33XX_IOPAD(0x930, PIN_INPUT_PULLDOWN | MUX_MODE2) /* mii1_rxclk.rgmii1_rclk */
281 AM33XX_IOPAD(0x934, PIN_INPUT_PULLDOWN | MUX_MODE2) /* mii1_rxd3.rgmii1_rd3 */
282 AM33XX_IOPAD(0x938, PIN_INPUT_PULLDOWN | MUX_MODE2) /* mii1_rxd2.rgmii1_rd2 */
283 AM33XX_IOPAD(0x93c, PIN_INPUT_PULLDOWN | MUX_MODE2) /* mii1_rxd1.rgmii1_rd1 */
284 AM33XX_IOPAD(0x940, PIN_INPUT_PULLDOWN | MUX_MODE2) /* mii1_rxd0.rgmii1_rd0 */
Javier Martinez Canillas82d75af2013-09-20 17:00:00 +0200285 >;
286 };
287
288 cpsw_sleep: cpsw_sleep {
289 pinctrl-single,pins = <
290 /* Slave 1 reset value */
Javier Martinez Canillas46bd10c2015-11-13 01:53:46 -0300291 AM33XX_IOPAD(0x914, PIN_INPUT_PULLDOWN | MUX_MODE7)
292 AM33XX_IOPAD(0x918, PIN_INPUT_PULLDOWN | MUX_MODE7)
293 AM33XX_IOPAD(0x91c, PIN_INPUT_PULLDOWN | MUX_MODE7)
294 AM33XX_IOPAD(0x920, PIN_INPUT_PULLDOWN | MUX_MODE7)
295 AM33XX_IOPAD(0x924, PIN_INPUT_PULLDOWN | MUX_MODE7)
296 AM33XX_IOPAD(0x928, PIN_INPUT_PULLDOWN | MUX_MODE7)
297 AM33XX_IOPAD(0x92c, PIN_INPUT_PULLDOWN | MUX_MODE7)
298 AM33XX_IOPAD(0x930, PIN_INPUT_PULLDOWN | MUX_MODE7)
299 AM33XX_IOPAD(0x934, PIN_INPUT_PULLDOWN | MUX_MODE7)
300 AM33XX_IOPAD(0x938, PIN_INPUT_PULLDOWN | MUX_MODE7)
301 AM33XX_IOPAD(0x93c, PIN_INPUT_PULLDOWN | MUX_MODE7)
302 AM33XX_IOPAD(0x940, PIN_INPUT_PULLDOWN | MUX_MODE7)
Javier Martinez Canillas82d75af2013-09-20 17:00:00 +0200303 >;
304 };
305
306 davinci_mdio_default: davinci_mdio_default {
307 pinctrl-single,pins = <
308 /* MDIO */
Javier Martinez Canillas46bd10c2015-11-13 01:53:46 -0300309 AM33XX_IOPAD(0x948, PIN_INPUT_PULLUP | SLEWCTRL_FAST | MUX_MODE0) /* mdio_data.mdio_data */
310 AM33XX_IOPAD(0x94c, PIN_OUTPUT_PULLUP | MUX_MODE0) /* mdio_clk.mdio_clk */
Javier Martinez Canillas82d75af2013-09-20 17:00:00 +0200311 >;
312 };
313
314 davinci_mdio_sleep: davinci_mdio_sleep {
315 pinctrl-single,pins = <
316 /* MDIO reset value */
Javier Martinez Canillas46bd10c2015-11-13 01:53:46 -0300317 AM33XX_IOPAD(0x948, PIN_INPUT_PULLDOWN | MUX_MODE7)
318 AM33XX_IOPAD(0x94c, PIN_INPUT_PULLDOWN | MUX_MODE7)
Javier Martinez Canillas82d75af2013-09-20 17:00:00 +0200319 >;
320 };
Benoit Parrotd6cfc1e2013-08-08 18:28:14 -0500321
Balaji T Kb6586cd2014-03-03 20:20:19 +0530322 mmc1_pins: pinmux_mmc1_pins {
323 pinctrl-single,pins = <
Faiz Abbasb74c2b22018-04-11 17:18:24 +0530324 AM33XX_IOPAD(0x960, PIN_INPUT | MUX_MODE7) /* spi0_cs1.gpio0_6 */
325 AM33XX_IOPAD(0x8fc, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc0_dat0.mmc0_dat0 */
326 AM33XX_IOPAD(0x8f8, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc0_dat1.mmc0_dat1 */
327 AM33XX_IOPAD(0x8f4, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc0_dat2.mmc0_dat2 */
328 AM33XX_IOPAD(0x8f0, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc0_dat3.mmc0_dat3 */
329 AM33XX_IOPAD(0x904, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc0_cmd.mmc0_cmd */
330 AM33XX_IOPAD(0x900, PIN_INPUT_PULLUP | MUX_MODE0) /* mmc0_clk.mmc0_clk */
331 AM33XX_IOPAD(0x9a0, PIN_INPUT | MUX_MODE4) /* mcasp0_aclkr.mmc0_sdwp */
Balaji T Kb6586cd2014-03-03 20:20:19 +0530332 >;
333 };
334
Eyal Reizer52dfcbf2015-05-03 15:19:28 +0300335 mmc3_pins: pinmux_mmc3_pins {
336 pinctrl-single,pins = <
Javier Martinez Canillas46bd10c2015-11-13 01:53:46 -0300337 AM33XX_IOPAD(0x844, PIN_INPUT_PULLUP | MUX_MODE3) /* gpmc_a1.mmc2_dat0, INPUT_PULLUP | MODE3 */
338 AM33XX_IOPAD(0x848, PIN_INPUT_PULLUP | MUX_MODE3) /* gpmc_a2.mmc2_dat1, INPUT_PULLUP | MODE3 */
339 AM33XX_IOPAD(0x84c, PIN_INPUT_PULLUP | MUX_MODE3) /* gpmc_a3.mmc2_dat2, INPUT_PULLUP | MODE3 */
340 AM33XX_IOPAD(0x878, PIN_INPUT_PULLUP | MUX_MODE3) /* gpmc_ben1.mmc2_dat3, INPUT_PULLUP | MODE3 */
341 AM33XX_IOPAD(0x888, PIN_INPUT_PULLUP | MUX_MODE3) /* gpmc_csn3.mmc2_cmd, INPUT_PULLUP | MODE3 */
342 AM33XX_IOPAD(0x88c, PIN_INPUT_PULLUP | MUX_MODE3) /* gpmc_clk.mmc2_clk, INPUT_PULLUP | MODE3 */
Eyal Reizer52dfcbf2015-05-03 15:19:28 +0300343 >;
344 };
345
346 wlan_pins: pinmux_wlan_pins {
347 pinctrl-single,pins = <
Javier Martinez Canillas46bd10c2015-11-13 01:53:46 -0300348 AM33XX_IOPAD(0x840, PIN_OUTPUT_PULLDOWN | MUX_MODE7) /* gpmc_a0.gpio1_16 */
349 AM33XX_IOPAD(0x99c, PIN_INPUT | MUX_MODE7) /* mcasp0_ahclkr.gpio3_17 */
350 AM33XX_IOPAD(0x9ac, PIN_OUTPUT_PULLDOWN | MUX_MODE7) /* mcasp0_ahclkx.gpio3_21 */
Eyal Reizer52dfcbf2015-05-03 15:19:28 +0300351 >;
352 };
353
Benoit Parrotd6cfc1e2013-08-08 18:28:14 -0500354 lcd_pins_s0: lcd_pins_s0 {
355 pinctrl-single,pins = <
Javier Martinez Canillas46bd10c2015-11-13 01:53:46 -0300356 AM33XX_IOPAD(0x820, PIN_OUTPUT | MUX_MODE1) /* gpmc_ad8.lcd_data23 */
357 AM33XX_IOPAD(0x824, PIN_OUTPUT | MUX_MODE1) /* gpmc_ad9.lcd_data22 */
358 AM33XX_IOPAD(0x828, PIN_OUTPUT | MUX_MODE1) /* gpmc_ad10.lcd_data21 */
359 AM33XX_IOPAD(0x82c, PIN_OUTPUT | MUX_MODE1) /* gpmc_ad11.lcd_data20 */
360 AM33XX_IOPAD(0x830, PIN_OUTPUT | MUX_MODE1) /* gpmc_ad12.lcd_data19 */
361 AM33XX_IOPAD(0x834, PIN_OUTPUT | MUX_MODE1) /* gpmc_ad13.lcd_data18 */
362 AM33XX_IOPAD(0x838, PIN_OUTPUT | MUX_MODE1) /* gpmc_ad14.lcd_data17 */
363 AM33XX_IOPAD(0x83c, PIN_OUTPUT | MUX_MODE1) /* gpmc_ad15.lcd_data16 */
364 AM33XX_IOPAD(0x8a0, PIN_OUTPUT | MUX_MODE0) /* lcd_data0.lcd_data0 */
365 AM33XX_IOPAD(0x8a4, PIN_OUTPUT | MUX_MODE0) /* lcd_data1.lcd_data1 */
366 AM33XX_IOPAD(0x8a8, PIN_OUTPUT | MUX_MODE0) /* lcd_data2.lcd_data2 */
367 AM33XX_IOPAD(0x8ac, PIN_OUTPUT | MUX_MODE0) /* lcd_data3.lcd_data3 */
368 AM33XX_IOPAD(0x8b0, PIN_OUTPUT | MUX_MODE0) /* lcd_data4.lcd_data4 */
369 AM33XX_IOPAD(0x8b4, PIN_OUTPUT | MUX_MODE0) /* lcd_data5.lcd_data5 */
370 AM33XX_IOPAD(0x8b8, PIN_OUTPUT | MUX_MODE0) /* lcd_data6.lcd_data6 */
371 AM33XX_IOPAD(0x8bc, PIN_OUTPUT | MUX_MODE0) /* lcd_data7.lcd_data7 */
372 AM33XX_IOPAD(0x8c0, PIN_OUTPUT | MUX_MODE0) /* lcd_data8.lcd_data8 */
373 AM33XX_IOPAD(0x8c4, PIN_OUTPUT | MUX_MODE0) /* lcd_data9.lcd_data9 */
374 AM33XX_IOPAD(0x8c8, PIN_OUTPUT | MUX_MODE0) /* lcd_data10.lcd_data10 */
375 AM33XX_IOPAD(0x8cc, PIN_OUTPUT | MUX_MODE0) /* lcd_data11.lcd_data11 */
376 AM33XX_IOPAD(0x8d0, PIN_OUTPUT | MUX_MODE0) /* lcd_data12.lcd_data12 */
377 AM33XX_IOPAD(0x8d4, PIN_OUTPUT | MUX_MODE0) /* lcd_data13.lcd_data13 */
378 AM33XX_IOPAD(0x8d8, PIN_OUTPUT | MUX_MODE0) /* lcd_data14.lcd_data14 */
379 AM33XX_IOPAD(0x8dc, PIN_OUTPUT | MUX_MODE0) /* lcd_data15.lcd_data15 */
380 AM33XX_IOPAD(0x8e0, PIN_OUTPUT | MUX_MODE0) /* lcd_vsync.lcd_vsync */
381 AM33XX_IOPAD(0x8e4, PIN_OUTPUT | MUX_MODE0) /* lcd_hsync.lcd_hsync */
382 AM33XX_IOPAD(0x8e8, PIN_OUTPUT | MUX_MODE0) /* lcd_pclk.lcd_pclk */
383 AM33XX_IOPAD(0x8ec, PIN_OUTPUT | MUX_MODE0) /* lcd_ac_bias_en.lcd_ac_bias_en */
Benoit Parrotd6cfc1e2013-08-08 18:28:14 -0500384 >;
385 };
Darren Etheridgef608f8dd2013-10-20 20:04:10 +0300386
Peter Ujfalusi11fd9a92015-07-02 17:06:33 +0300387 mcasp1_pins: mcasp1_pins {
Darren Etheridgef608f8dd2013-10-20 20:04:10 +0300388 pinctrl-single,pins = <
Javier Martinez Canillas46bd10c2015-11-13 01:53:46 -0300389 AM33XX_IOPAD(0x90c, PIN_INPUT_PULLDOWN | MUX_MODE4) /* mii1_crs.mcasp1_aclkx */
390 AM33XX_IOPAD(0x910, PIN_INPUT_PULLDOWN | MUX_MODE4) /* mii1_rxerr.mcasp1_fsx */
391 AM33XX_IOPAD(0x908, PIN_OUTPUT_PULLDOWN | MUX_MODE4) /* mii1_col.mcasp1_axr2 */
392 AM33XX_IOPAD(0x944, PIN_INPUT_PULLDOWN | MUX_MODE4) /* rmii1_ref_clk.mcasp1_axr3 */
Darren Etheridgef608f8dd2013-10-20 20:04:10 +0300393 >;
394 };
Roger Quadrosf80ecaf2014-10-29 17:52:57 +0200395
Peter Ujfalusie4e0b702015-07-02 17:06:34 +0300396 mcasp1_pins_sleep: mcasp1_pins_sleep {
397 pinctrl-single,pins = <
Javier Martinez Canillas46bd10c2015-11-13 01:53:46 -0300398 AM33XX_IOPAD(0x90c, PIN_INPUT_PULLDOWN | MUX_MODE7)
399 AM33XX_IOPAD(0x910, PIN_INPUT_PULLDOWN | MUX_MODE7)
400 AM33XX_IOPAD(0x908, PIN_INPUT_PULLDOWN | MUX_MODE7)
401 AM33XX_IOPAD(0x944, PIN_INPUT_PULLDOWN | MUX_MODE7)
Peter Ujfalusie4e0b702015-07-02 17:06:34 +0300402 >;
403 };
404
Roger Quadrosf80ecaf2014-10-29 17:52:57 +0200405 dcan1_pins_default: dcan1_pins_default {
406 pinctrl-single,pins = <
Javier Martinez Canillas46bd10c2015-11-13 01:53:46 -0300407 AM33XX_IOPAD(0x968, PIN_OUTPUT | MUX_MODE2) /* uart0_ctsn.d_can1_tx */
408 AM33XX_IOPAD(0x96c, PIN_INPUT_PULLDOWN | MUX_MODE2) /* uart0_rtsn.d_can1_rx */
Roger Quadrosf80ecaf2014-10-29 17:52:57 +0200409 >;
410 };
Javier Martinez Canillas82d75af2013-09-20 17:00:00 +0200411};
412
Javier Martinez Canillase0efaaf2013-09-20 17:42:19 +0200413&uart0 {
414 pinctrl-names = "default";
415 pinctrl-0 = <&uart0_pins>;
416
417 status = "okay";
418};
419
Eliad Pellerab159d22015-05-04 15:41:13 +0300420&uart1 {
421 pinctrl-names = "default";
422 pinctrl-0 = <&uart1_pins>;
423
424 status = "okay";
425};
426
Javier Martinez Canillase0efaaf2013-09-20 17:42:19 +0200427&i2c0 {
428 pinctrl-names = "default";
429 pinctrl-0 = <&i2c0_pins>;
430
431 status = "okay";
432 clock-frequency = <400000>;
433
434 tps: tps@2d {
435 reg = <0x2d>;
436 };
437};
438
439&usb {
440 status = "okay";
Guido Martínezbd6fdaf2014-04-28 17:54:33 -0300441};
Javier Martinez Canillase0efaaf2013-09-20 17:42:19 +0200442
Guido Martínezbd6fdaf2014-04-28 17:54:33 -0300443&usb_ctrl_mod {
444 status = "okay";
445};
Javier Martinez Canillase0efaaf2013-09-20 17:42:19 +0200446
Guido Martínezbd6fdaf2014-04-28 17:54:33 -0300447&usb0_phy {
448 status = "okay";
449};
Javier Martinez Canillase0efaaf2013-09-20 17:42:19 +0200450
Guido Martínezbd6fdaf2014-04-28 17:54:33 -0300451&usb1_phy {
452 status = "okay";
453};
Javier Martinez Canillase0efaaf2013-09-20 17:42:19 +0200454
Guido Martínezbd6fdaf2014-04-28 17:54:33 -0300455&usb0 {
456 status = "okay";
457};
Javier Martinez Canillase0efaaf2013-09-20 17:42:19 +0200458
Guido Martínezbd6fdaf2014-04-28 17:54:33 -0300459&usb1 {
460 status = "okay";
461 dr_mode = "host";
462};
Javier Martinez Canillase0efaaf2013-09-20 17:42:19 +0200463
Guido Martínezbd6fdaf2014-04-28 17:54:33 -0300464&cppi41dma {
465 status = "okay";
Javier Martinez Canillase0efaaf2013-09-20 17:42:19 +0200466};
467
468&i2c1 {
469 pinctrl-names = "default";
470 pinctrl-0 = <&i2c1_pins>;
471
472 status = "okay";
473 clock-frequency = <100000>;
474
475 lis331dlh: lis331dlh@18 {
476 compatible = "st,lis331dlh", "st,lis3lv02d";
477 reg = <0x18>;
478 Vdd-supply = <&lis3_reg>;
479 Vdd_IO-supply = <&lis3_reg>;
480
481 st,click-single-x;
482 st,click-single-y;
483 st,click-single-z;
484 st,click-thresh-x = <10>;
485 st,click-thresh-y = <10>;
486 st,click-thresh-z = <10>;
487 st,irq1-click;
488 st,irq2-click;
489 st,wakeup-x-lo;
490 st,wakeup-x-hi;
491 st,wakeup-y-lo;
492 st,wakeup-y-hi;
493 st,wakeup-z-lo;
494 st,wakeup-z-hi;
495 st,min-limit-x = <120>;
496 st,min-limit-y = <120>;
497 st,min-limit-z = <140>;
498 st,max-limit-x = <550>;
499 st,max-limit-y = <550>;
500 st,max-limit-z = <750>;
501 };
502
503 tsl2550: tsl2550@39 {
504 compatible = "taos,tsl2550";
505 reg = <0x39>;
506 };
507
508 tmp275: tmp275@48 {
509 compatible = "ti,tmp275";
510 reg = <0x48>;
511 };
Darren Etheridgef608f8dd2013-10-20 20:04:10 +0300512
513 tlv320aic3106: tlv320aic3106@1b {
Peter Ujfalusi80edaae2015-07-02 17:06:35 +0300514 #sound-dai-cells = <0>;
Darren Etheridgef608f8dd2013-10-20 20:04:10 +0300515 compatible = "ti,tlv320aic3106";
516 reg = <0x1b>;
517 status = "okay";
518
519 /* Regulators */
Peter Ujfalusi4f96dc02019-03-15 12:59:09 +0200520 AVDD-supply = <&v3_3d_reg>;
521 IOVDD-supply = <&v3_3d_reg>;
522 DRVDD-supply = <&v3_3d_reg>;
523 DVDD-supply = <&v1_8d_reg>;
Darren Etheridgef608f8dd2013-10-20 20:04:10 +0300524 };
Javier Martinez Canillase0efaaf2013-09-20 17:42:19 +0200525};
526
Benoit Parrotd6cfc1e2013-08-08 18:28:14 -0500527&lcdc {
528 status = "okay";
Jyri Sarhaf91f0f22016-09-16 14:50:11 +0300529
530 blue-and-red-wiring = "crossed";
Benoit Parrotd6cfc1e2013-08-08 18:28:14 -0500531};
532
Javier Martinez Canillase0efaaf2013-09-20 17:42:19 +0200533&elm {
534 status = "okay";
535};
536
537&epwmss0 {
538 status = "okay";
539
Tony Lindgrenf4ef6fd2018-12-10 13:43:11 -0800540 ecap0: ecap@100 {
Javier Martinez Canillase0efaaf2013-09-20 17:42:19 +0200541 status = "okay";
542 pinctrl-names = "default";
543 pinctrl-0 = <&ecap0_pins>;
544 };
545};
546
547&gpmc {
548 status = "okay";
549 pinctrl-names = "default";
550 pinctrl-0 = <&nandflash_pins_s0>;
Tony Lindgrene2c5eb72014-10-29 17:16:47 -0700551 ranges = <0 0 0x08000000 0x1000000>; /* CS0: 16MB for NAND */
Javier Martinez Canillase0efaaf2013-09-20 17:42:19 +0200552 nand@0,0 {
Roger Quadros03752142016-02-23 18:37:21 +0200553 compatible = "ti,omap2-nand";
Tony Lindgrene2c5eb72014-10-29 17:16:47 -0700554 reg = <0 0 4>; /* CS0, offset 0, IO size 4 */
Roger Quadros03752142016-02-23 18:37:21 +0200555 interrupt-parent = <&gpmc>;
556 interrupts = <0 IRQ_TYPE_NONE>, /* fifoevent */
557 <1 IRQ_TYPE_NONE>; /* termcount */
Roger Quadros63015d72016-04-07 13:25:39 +0300558 rb-gpios = <&gpmc 0 GPIO_ACTIVE_HIGH>; /* gpmc_wait0 */
Franklin S Cooper Jr7d8fec22017-07-25 21:15:50 -0500559 ti,nand-xfer-type = "prefetch-dma";
Javier Martinez Canillase0efaaf2013-09-20 17:42:19 +0200560 ti,nand-ecc-opt = "bch8";
Pekon Guptac06c5272014-02-05 18:58:32 +0530561 ti,elm-id = <&elm>;
562 nand-bus-width = <8>;
Javier Martinez Canillase0efaaf2013-09-20 17:42:19 +0200563 gpmc,device-width = <1>;
564 gpmc,sync-clk-ps = <0>;
565 gpmc,cs-on-ns = <0>;
566 gpmc,cs-rd-off-ns = <44>;
567 gpmc,cs-wr-off-ns = <44>;
568 gpmc,adv-on-ns = <6>;
569 gpmc,adv-rd-off-ns = <34>;
570 gpmc,adv-wr-off-ns = <44>;
571 gpmc,we-on-ns = <0>;
572 gpmc,we-off-ns = <40>;
573 gpmc,oe-on-ns = <0>;
574 gpmc,oe-off-ns = <54>;
575 gpmc,access-ns = <64>;
576 gpmc,rd-cycle-ns = <82>;
577 gpmc,wr-cycle-ns = <82>;
Javier Martinez Canillase0efaaf2013-09-20 17:42:19 +0200578 gpmc,bus-turnaround-ns = <0>;
579 gpmc,cycle2cycle-delay-ns = <0>;
580 gpmc,clk-activation-ns = <0>;
Javier Martinez Canillase0efaaf2013-09-20 17:42:19 +0200581 gpmc,wr-access-ns = <40>;
582 gpmc,wr-data-mux-bus-ns = <0>;
Pekon Gupta91994fa2014-02-05 18:58:31 +0530583 /* MTD partition table */
584 /* All SPL-* partitions are sized to minimal length
585 * which can be independently programmable. For
586 * NAND flash this is equal to size of erase-block */
Javier Martinez Canillase0efaaf2013-09-20 17:42:19 +0200587 #address-cells = <1>;
588 #size-cells = <1>;
Javier Martinez Canillase0efaaf2013-09-20 17:42:19 +0200589 partition@0 {
Pekon Gupta91994fa2014-02-05 18:58:31 +0530590 label = "NAND.SPL";
Javier Martinez Canillase0efaaf2013-09-20 17:42:19 +0200591 reg = <0x00000000 0x000020000>;
592 };
Javier Martinez Canillase0efaaf2013-09-20 17:42:19 +0200593 partition@1 {
Pekon Gupta91994fa2014-02-05 18:58:31 +0530594 label = "NAND.SPL.backup1";
Javier Martinez Canillase0efaaf2013-09-20 17:42:19 +0200595 reg = <0x00020000 0x00020000>;
596 };
Javier Martinez Canillase0efaaf2013-09-20 17:42:19 +0200597 partition@2 {
Pekon Gupta91994fa2014-02-05 18:58:31 +0530598 label = "NAND.SPL.backup2";
Javier Martinez Canillase0efaaf2013-09-20 17:42:19 +0200599 reg = <0x00040000 0x00020000>;
600 };
Javier Martinez Canillase0efaaf2013-09-20 17:42:19 +0200601 partition@3 {
Pekon Gupta91994fa2014-02-05 18:58:31 +0530602 label = "NAND.SPL.backup3";
Javier Martinez Canillase0efaaf2013-09-20 17:42:19 +0200603 reg = <0x00060000 0x00020000>;
604 };
Javier Martinez Canillase0efaaf2013-09-20 17:42:19 +0200605 partition@4 {
Roger Quadrosa8ead0e2014-10-21 14:25:45 +0300606 label = "NAND.u-boot-spl-os";
Pekon Gupta91994fa2014-02-05 18:58:31 +0530607 reg = <0x00080000 0x00040000>;
Javier Martinez Canillase0efaaf2013-09-20 17:42:19 +0200608 };
Javier Martinez Canillase0efaaf2013-09-20 17:42:19 +0200609 partition@5 {
Pekon Gupta91994fa2014-02-05 18:58:31 +0530610 label = "NAND.u-boot";
611 reg = <0x000C0000 0x00100000>;
Javier Martinez Canillase0efaaf2013-09-20 17:42:19 +0200612 };
Javier Martinez Canillase0efaaf2013-09-20 17:42:19 +0200613 partition@6 {
Pekon Gupta91994fa2014-02-05 18:58:31 +0530614 label = "NAND.u-boot-env";
615 reg = <0x001C0000 0x00020000>;
Javier Martinez Canillase0efaaf2013-09-20 17:42:19 +0200616 };
Javier Martinez Canillase0efaaf2013-09-20 17:42:19 +0200617 partition@7 {
Pekon Gupta91994fa2014-02-05 18:58:31 +0530618 label = "NAND.u-boot-env.backup1";
619 reg = <0x001E0000 0x00020000>;
620 };
621 partition@8 {
622 label = "NAND.kernel";
623 reg = <0x00200000 0x00800000>;
624 };
625 partition@9 {
626 label = "NAND.file-system";
627 reg = <0x00A00000 0x0F600000>;
Javier Martinez Canillase0efaaf2013-09-20 17:42:19 +0200628 };
629 };
630};
631
Florian Vaussardeb33ef662013-06-03 16:12:22 +0200632#include "tps65910.dtsi"
AnilKumar Ch1b2a9702012-08-21 16:47:29 +0530633
Darren Etheridgef608f8dd2013-10-20 20:04:10 +0300634&mcasp1 {
Peter Ujfalusi80edaae2015-07-02 17:06:35 +0300635 #sound-dai-cells = <0>;
Peter Ujfalusie4e0b702015-07-02 17:06:34 +0300636 pinctrl-names = "default", "sleep";
Peter Ujfalusi11fd9a92015-07-02 17:06:33 +0300637 pinctrl-0 = <&mcasp1_pins>;
Peter Ujfalusie4e0b702015-07-02 17:06:34 +0300638 pinctrl-1 = <&mcasp1_pins_sleep>;
Darren Etheridgef608f8dd2013-10-20 20:04:10 +0300639
Peter Ujfalusia6ccad62015-07-02 17:06:32 +0300640 status = "okay";
Darren Etheridgef608f8dd2013-10-20 20:04:10 +0300641
Peter Ujfalusia6ccad62015-07-02 17:06:32 +0300642 op-mode = <0>; /* MCASP_IIS_MODE */
643 tdm-slots = <2>;
644 /* 4 serializers */
645 serial-dir = < /* 0: INACTIVE, 1: TX, 2: RX */
646 0 0 1 2
647 >;
648 tx-num-evt = <32>;
649 rx-num-evt = <32>;
Darren Etheridgef608f8dd2013-10-20 20:04:10 +0300650};
651
AnilKumar Ch1b2a9702012-08-21 16:47:29 +0530652&tps {
653 vcc1-supply = <&vbat>;
654 vcc2-supply = <&vbat>;
655 vcc3-supply = <&vbat>;
656 vcc4-supply = <&vbat>;
657 vcc5-supply = <&vbat>;
658 vcc6-supply = <&vbat>;
659 vcc7-supply = <&vbat>;
660 vccio-supply = <&vbat>;
661
662 regulators {
663 vrtc_reg: regulator@0 {
664 regulator-always-on;
665 };
666
667 vio_reg: regulator@1 {
668 regulator-always-on;
669 };
670
671 vdd1_reg: regulator@2 {
672 /* VDD_MPU voltage limits 0.95V - 1.26V with +/-4% tolerance */
673 regulator-name = "vdd_mpu";
674 regulator-min-microvolt = <912500>;
Dave Gerlachfb515b82016-05-18 18:36:26 -0500675 regulator-max-microvolt = <1351500>;
AnilKumar Ch1b2a9702012-08-21 16:47:29 +0530676 regulator-boot-on;
677 regulator-always-on;
678 };
679
680 vdd2_reg: regulator@3 {
681 /* VDD_CORE voltage limits 0.95V - 1.1V with +/-4% tolerance */
682 regulator-name = "vdd_core";
683 regulator-min-microvolt = <912500>;
684 regulator-max-microvolt = <1150000>;
685 regulator-boot-on;
686 regulator-always-on;
687 };
688
689 vdd3_reg: regulator@4 {
690 regulator-always-on;
691 };
692
693 vdig1_reg: regulator@5 {
694 regulator-always-on;
695 };
696
697 vdig2_reg: regulator@6 {
698 regulator-always-on;
699 };
700
701 vpll_reg: regulator@7 {
702 regulator-always-on;
703 };
704
705 vdac_reg: regulator@8 {
706 regulator-always-on;
707 };
708
709 vaux1_reg: regulator@9 {
710 regulator-always-on;
711 };
712
713 vaux2_reg: regulator@10 {
714 regulator-always-on;
715 };
716
717 vaux33_reg: regulator@11 {
718 regulator-always-on;
719 };
720
721 vmmc_reg: regulator@12 {
Matt Porter55b44522013-09-10 14:24:39 -0500722 regulator-min-microvolt = <1800000>;
723 regulator-max-microvolt = <3300000>;
AnilKumar Ch1b2a9702012-08-21 16:47:29 +0530724 regulator-always-on;
725 };
Vaibhav Hiremath53d91032012-08-15 16:53:25 +0530726 };
AnilKumar Ch32bb00e2012-06-22 15:10:49 +0530727};
Mugunthan V N1a39a652012-11-14 09:08:00 +0000728
Mugunthan V N50c7d2bd2013-06-07 17:02:54 +0530729&mac {
730 pinctrl-names = "default", "sleep";
731 pinctrl-0 = <&cpsw_default>;
732 pinctrl-1 = <&cpsw_sleep>;
Johan Hovold16c75a12014-05-08 10:57:36 +0200733 status = "okay";
Grygorii Strashkodcbf6b12018-09-08 17:33:40 -0500734 slaves = <1>;
Mugunthan V N50c7d2bd2013-06-07 17:02:54 +0530735};
736
737&davinci_mdio {
738 pinctrl-names = "default", "sleep";
739 pinctrl-0 = <&davinci_mdio_default>;
740 pinctrl-1 = <&davinci_mdio_sleep>;
Johan Hovold16c75a12014-05-08 10:57:36 +0200741 status = "okay";
Grygorii Strashkodcbf6b12018-09-08 17:33:40 -0500742
743 ethphy0: ethernet-phy@0 {
744 reg = <0>;
745 };
Mugunthan V N50c7d2bd2013-06-07 17:02:54 +0530746};
747
Mugunthan V N1a39a652012-11-14 09:08:00 +0000748&cpsw_emac0 {
Grygorii Strashkodcbf6b12018-09-08 17:33:40 -0500749 phy-handle = <&ethphy0>;
Peter Ujfalusi37685f62019-02-19 08:46:33 -0800750 phy-mode = "rgmii-id";
Mugunthan V N1a39a652012-11-14 09:08:00 +0000751};
Patil, Rachnaa82279d2013-01-24 03:45:12 +0000752
753&tscadc {
754 status = "okay";
755 tsc {
756 ti,wires = <4>;
757 ti,x-plate-resistance = <200>;
Felipe Balbic9aeb242013-11-10 23:56:43 -0800758 ti,coordinate-readouts = <5>;
Patil, Rachnaa82279d2013-01-24 03:45:12 +0000759 ti,wire-config = <0x00 0x11 0x22 0x33>;
Vignesh Re6e4a0d2015-02-03 11:46:36 -0800760 ti,charge-delay = <0x400>;
Patil, Rachnaa82279d2013-01-24 03:45:12 +0000761 };
762
763 adc {
Sebastian Andrzej Siewior18926ed2013-05-29 17:39:02 +0200764 ti,adc-channels = <4 5 6 7>;
Patil, Rachnaa82279d2013-01-24 03:45:12 +0000765 };
766};
Matt Porter55b44522013-09-10 14:24:39 -0500767
768&mmc1 {
769 status = "okay";
770 vmmc-supply = <&vmmc_reg>;
Balaji T K0d8d40f2013-09-27 17:05:10 +0530771 bus-width = <4>;
Balaji T Kb6586cd2014-03-03 20:20:19 +0530772 pinctrl-names = "default";
773 pinctrl-0 = <&mmc1_pins>;
Mugunthan V Nc7ce74b2015-10-12 14:37:10 +0530774 cd-gpios = <&gpio0 6 GPIO_ACTIVE_LOW>;
Matt Porter55b44522013-09-10 14:24:39 -0500775};
Mark A. Greerf8302e12013-08-23 14:12:35 -0700776
Eyal Reizer52dfcbf2015-05-03 15:19:28 +0300777&mmc3 {
778 /* these are on the crossbar and are outlined in the
779 xbar-event-map element */
Peter Ujfalusib5e50902015-12-17 15:33:36 +0200780 dmas = <&edma_xbar 12 0 1
781 &edma_xbar 13 0 2>;
Eyal Reizer52dfcbf2015-05-03 15:19:28 +0300782 dma-names = "tx", "rx";
783 status = "okay";
784 vmmc-supply = <&wlan_en_reg>;
785 bus-width = <4>;
786 pinctrl-names = "default";
787 pinctrl-0 = <&mmc3_pins &wlan_pins>;
788 ti,non-removable;
789 ti,needs-special-hs-handling;
790 cap-power-off-card;
791 keep-power-in-suspend;
792
793 #address-cells = <1>;
794 #size-cells = <0>;
795 wlcore: wlcore@0 {
796 compatible = "ti,wl1835";
797 reg = <2>;
798 interrupt-parent = <&gpio3>;
Tony Lindgren572cf7d2018-07-02 23:57:20 -0700799 interrupts = <17 IRQ_TYPE_EDGE_RISING>;
Eyal Reizer52dfcbf2015-05-03 15:19:28 +0300800 };
801};
802
Mark A. Greerf8302e12013-08-23 14:12:35 -0700803&sham {
804 status = "okay";
805};
Mark A. Greer99919e5e2013-08-23 14:12:36 -0700806
807&aes {
808 status = "okay";
809};
Roger Quadrosf80ecaf2014-10-29 17:52:57 +0200810
811&dcan1 {
812 status = "disabled"; /* Enable only if Profile 1 is selected */
813 pinctrl-names = "default";
814 pinctrl-0 = <&dcan1_pins_default>;
815};
Keerthy542a7702016-10-27 11:18:07 +0530816
817&rtc {
Tero Kristo69fd70c2018-08-31 18:14:49 +0300818 clocks = <&clk_32768_ck>, <&clk_24mhz_clkctrl AM3_CLK_24MHZ_CLKDIV32K_CLKCTRL 0>;
Keerthy542a7702016-10-27 11:18:07 +0530819 clock-names = "ext-clk", "int-clk";
820};