blob: d1553581e47121cf8a5eae31ac9c64df516fc800 [file] [log] [blame]
Fariya Fatimadad0d042014-03-16 03:47:02 +05301/**
2 * Copyright (c) 2014 Redpine Signals Inc.
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef __RSI_MGMT_H__
18#define __RSI_MGMT_H__
19
20#include <linux/sort.h>
21#include "rsi_boot_params.h"
22#include "rsi_main.h"
23
24#define MAX_MGMT_PKT_SIZE 512
25#define RSI_NEEDED_HEADROOM 80
26#define RSI_RCV_BUFFER_LEN 2000
27
28#define RSI_11B_MODE 0
29#define RSI_11G_MODE BIT(7)
30#define RETRY_COUNT 8
31#define RETRY_LONG 4
32#define RETRY_SHORT 7
33#define WMM_SHORT_SLOT_TIME 9
34#define SIFS_DURATION 16
35
36#define KEY_TYPE_CLEAR 0
37#define RSI_PAIRWISE_KEY 1
38#define RSI_GROUP_KEY 2
39
40/* EPPROM_READ_ADDRESS */
41#define WLAN_MAC_EEPROM_ADDR 40
42#define WLAN_MAC_MAGIC_WORD_LEN 0x01
43#define WLAN_HOST_MODE_LEN 0x04
44#define WLAN_FW_VERSION_LEN 0x08
45#define MAGIC_WORD 0x5A
46
47/* Receive Frame Types */
48#define TA_CONFIRM_TYPE 0x01
49#define RX_DOT11_MGMT 0x02
50#define TX_STATUS_IND 0x04
51#define PROBEREQ_CONFIRM 2
52#define CARD_READY_IND 0x00
53
54#define RSI_DELETE_PEER 0x0
55#define RSI_ADD_PEER 0x1
56#define START_AMPDU_AGGR 0x1
57#define STOP_AMPDU_AGGR 0x0
58#define INTERNAL_MGMT_PKT 0x99
59
60#define PUT_BBP_RESET 0
61#define BBP_REG_WRITE 0
62#define RF_RESET_ENABLE BIT(3)
63#define RATE_INFO_ENABLE BIT(0)
64#define RSI_BROADCAST_PKT BIT(9)
65
66#define UPPER_20_ENABLE (0x2 << 12)
67#define LOWER_20_ENABLE (0x4 << 12)
68#define FULL40M_ENABLE 0x6
69
70#define RSI_LMAC_CLOCK_80MHZ 0x1
71#define RSI_ENABLE_40MHZ (0x1 << 3)
Jahnavi Meher2bfa6962014-06-16 19:43:54 +053072#define ENABLE_SHORTGI_RATE BIT(9)
Fariya Fatimadad0d042014-03-16 03:47:02 +053073
74#define RX_BA_INDICATION 1
75#define RSI_TBL_SZ 40
76#define MAX_RETRIES 8
Jahnavi Meher48d11dc2014-04-29 01:03:53 +053077#define RSI_IFTYPE_STATION 0
Fariya Fatimadad0d042014-03-16 03:47:02 +053078
79#define STD_RATE_MCS7 0x07
80#define STD_RATE_MCS6 0x06
81#define STD_RATE_MCS5 0x05
82#define STD_RATE_MCS4 0x04
83#define STD_RATE_MCS3 0x03
84#define STD_RATE_MCS2 0x02
85#define STD_RATE_MCS1 0x01
86#define STD_RATE_MCS0 0x00
87#define STD_RATE_54 0x6c
88#define STD_RATE_48 0x60
89#define STD_RATE_36 0x48
90#define STD_RATE_24 0x30
91#define STD_RATE_18 0x24
92#define STD_RATE_12 0x18
93#define STD_RATE_11 0x16
94#define STD_RATE_09 0x12
95#define STD_RATE_06 0x0C
96#define STD_RATE_5_5 0x0B
97#define STD_RATE_02 0x04
98#define STD_RATE_01 0x02
99
100#define RSI_RF_TYPE 1
101#define RSI_RATE_00 0x00
102#define RSI_RATE_1 0x0
103#define RSI_RATE_2 0x2
104#define RSI_RATE_5_5 0x4
105#define RSI_RATE_11 0x6
106#define RSI_RATE_6 0x8b
107#define RSI_RATE_9 0x8f
108#define RSI_RATE_12 0x8a
109#define RSI_RATE_18 0x8e
110#define RSI_RATE_24 0x89
111#define RSI_RATE_36 0x8d
112#define RSI_RATE_48 0x88
113#define RSI_RATE_54 0x8c
114#define RSI_RATE_MCS0 0x100
115#define RSI_RATE_MCS1 0x101
116#define RSI_RATE_MCS2 0x102
117#define RSI_RATE_MCS3 0x103
118#define RSI_RATE_MCS4 0x104
119#define RSI_RATE_MCS5 0x105
120#define RSI_RATE_MCS6 0x106
121#define RSI_RATE_MCS7 0x107
122#define RSI_RATE_MCS7_SG 0x307
123
124#define BW_20MHZ 0
125#define BW_40MHZ 1
126
Jahnavi Meherf870a342014-06-16 19:41:22 +0530127#define EP_2GHZ_20MHZ 0
128#define EP_2GHZ_40MHZ 1
129#define EP_5GHZ_20MHZ 2
130#define EP_5GHZ_40MHZ 3
131
Jahnavi Meher4550faa2014-06-16 19:41:41 +0530132#define SIFS_TX_11N_VALUE 580
133#define SIFS_TX_11B_VALUE 346
134#define SHORT_SLOT_VALUE 360
135#define LONG_SLOT_VALUE 640
136#define OFDM_ACK_TOUT_VALUE 2720
137#define CCK_ACK_TOUT_VALUE 9440
138#define LONG_PREAMBLE 0x0000
139#define SHORT_PREAMBLE 0x0001
140
Fariya Fatimadad0d042014-03-16 03:47:02 +0530141#define RSI_SUPP_FILTERS (FIF_ALLMULTI | FIF_PROBE_REQ |\
142 FIF_BCN_PRBRESP_PROMISC)
143enum opmode {
144 STA_OPMODE = 1,
145 AP_OPMODE = 2
146};
147
Prameela Rani Garnepudi77364aa2016-10-13 16:56:45 +0530148enum vap_status {
149 VAP_ADD = 1,
150 VAP_DELETE = 2,
151 VAP_UPDATE = 3
152};
153
Fariya Fatimadad0d042014-03-16 03:47:02 +0530154extern struct ieee80211_rate rsi_rates[12];
155extern const u16 rsi_mcsrates[8];
156
157enum sta_notify_events {
158 STA_CONNECTED = 0,
159 STA_DISCONNECTED,
160 STA_TX_ADDBA_DONE,
161 STA_TX_DELBA,
162 STA_RX_ADDBA_DONE,
163 STA_RX_DELBA
164};
165
166/* Send Frames Types */
167enum cmd_frame_type {
168 TX_DOT11_MGMT,
169 RESET_MAC_REQ,
170 RADIO_CAPABILITIES,
171 BB_PROG_VALUES_REQUEST,
172 RF_PROG_VALUES_REQUEST,
173 WAKEUP_SLEEP_REQUEST,
174 SCAN_REQUEST,
175 TSF_UPDATE,
176 PEER_NOTIFY,
Jahnavi Meher686a2542014-06-16 19:46:48 +0530177 BLOCK_HW_QUEUE,
Fariya Fatimadad0d042014-03-16 03:47:02 +0530178 SET_KEY_REQ,
179 AUTO_RATE_IND,
180 BOOTUP_PARAMS_REQUEST,
181 VAP_CAPABILITIES,
182 EEPROM_READ_TYPE ,
183 EEPROM_WRITE,
184 GPIO_PIN_CONFIG ,
185 SET_RX_FILTER,
186 AMPDU_IND,
187 STATS_REQUEST_FRAME,
188 BB_BUF_PROG_VALUES_REQ,
189 BBP_PROG_IN_TA,
190 BG_SCAN_PARAMS,
191 BG_SCAN_PROBE_REQ,
192 CW_MODE_REQ,
193 PER_CMD_PKT
194};
195
196struct rsi_mac_frame {
197 __le16 desc_word[8];
198} __packed;
199
200struct rsi_boot_params {
201 __le16 desc_word[8];
202 struct bootup_params bootup_params;
203} __packed;
204
205struct rsi_peer_notify {
206 __le16 desc_word[8];
207 u8 mac_addr[6];
208 __le16 command;
209 __le16 mpdu_density;
210 __le16 reserved;
211 __le32 sta_flags;
212} __packed;
213
214struct rsi_vap_caps {
215 __le16 desc_word[8];
216 u8 mac_addr[6];
217 __le16 keep_alive_period;
218 u8 bssid[6];
219 __le16 reserved;
220 __le32 flags;
221 __le16 frag_threshold;
222 __le16 rts_threshold;
223 __le32 default_mgmt_rate;
224 __le32 default_ctrl_rate;
225 __le32 default_data_rate;
226 __le16 beacon_interval;
227 __le16 dtim_period;
228} __packed;
229
230struct rsi_set_key {
231 __le16 desc_word[8];
232 u8 key[4][32];
233 u8 tx_mic_key[8];
234 u8 rx_mic_key[8];
235} __packed;
236
237struct rsi_auto_rate {
238 __le16 desc_word[8];
239 __le16 failure_limit;
240 __le16 initial_boundary;
241 __le16 max_threshold_limt;
242 __le16 num_supported_rates;
243 __le16 aarf_rssi;
244 __le16 moderate_rate_inx;
245 __le16 collision_tolerance;
246 __le16 supported_rates[40];
247} __packed;
248
249struct qos_params {
250 __le16 cont_win_min_q;
251 __le16 cont_win_max_q;
252 __le16 aifsn_val_q;
253 __le16 txop_q;
254} __packed;
255
256struct rsi_radio_caps {
257 __le16 desc_word[8];
258 struct qos_params qos_params[MAX_HW_QUEUES];
259 u8 num_11n_rates;
260 u8 num_11ac_rates;
261 __le16 gcpd_per_rate[20];
Jahnavi Meher4550faa2014-06-16 19:41:41 +0530262 __le16 sifs_tx_11n;
263 __le16 sifs_tx_11b;
264 __le16 slot_rx_11n;
265 __le16 ofdm_ack_tout;
266 __le16 cck_ack_tout;
267 __le16 preamble_type;
Fariya Fatimadad0d042014-03-16 03:47:02 +0530268} __packed;
269
270static inline u32 rsi_get_queueno(u8 *addr, u16 offset)
271{
272 return (le16_to_cpu(*(__le16 *)&addr[offset]) & 0x7000) >> 12;
273}
274
275static inline u32 rsi_get_length(u8 *addr, u16 offset)
276{
277 return (le16_to_cpu(*(__le16 *)&addr[offset])) & 0x0fff;
278}
279
280static inline u8 rsi_get_extended_desc(u8 *addr, u16 offset)
281{
282 return le16_to_cpu(*((__le16 *)&addr[offset + 4])) & 0x00ff;
283}
284
285static inline u8 rsi_get_rssi(u8 *addr)
286{
287 return *(u8 *)(addr + FRAME_DESC_SZ);
288}
289
290static inline u8 rsi_get_channel(u8 *addr)
291{
292 return *(char *)(addr + 15);
293}
294
295int rsi_mgmt_pkt_recv(struct rsi_common *common, u8 *msg);
Prameela Rani Garnepudi77364aa2016-10-13 16:56:45 +0530296int rsi_set_vap_capabilities(struct rsi_common *common, enum opmode mode,
297 u8 vap_status);
Fariya Fatimadad0d042014-03-16 03:47:02 +0530298int rsi_send_aggregation_params_frame(struct rsi_common *common, u16 tid,
299 u16 ssn, u8 buf_size, u8 event);
300int rsi_hal_load_key(struct rsi_common *common, u8 *data, u16 key_len,
301 u8 key_type, u8 key_id, u32 cipher);
302int rsi_set_channel(struct rsi_common *common, u16 chno);
Jahnavi Meher686a2542014-06-16 19:46:48 +0530303int rsi_send_block_unblock_frame(struct rsi_common *common, bool event);
Fariya Fatimadad0d042014-03-16 03:47:02 +0530304void rsi_inform_bss_status(struct rsi_common *common, u8 status,
305 const u8 *bssid, u8 qos_enable, u16 aid);
306void rsi_indicate_pkt_to_os(struct rsi_common *common, struct sk_buff *skb);
307int rsi_mac80211_attach(struct rsi_common *common);
308void rsi_indicate_tx_status(struct rsi_hw *common, struct sk_buff *skb,
309 int status);
310bool rsi_is_cipher_wep(struct rsi_common *common);
311void rsi_core_qos_processor(struct rsi_common *common);
312void rsi_core_xmit(struct rsi_common *common, struct sk_buff *skb);
313int rsi_send_mgmt_pkt(struct rsi_common *common, struct sk_buff *skb);
314int rsi_send_data_pkt(struct rsi_common *common, struct sk_buff *skb);
Jahnavi Meher85af5bf2014-06-16 19:46:31 +0530315int rsi_band_check(struct rsi_common *common);
Fariya Fatimadad0d042014-03-16 03:47:02 +0530316#endif