blob: 5b6bdcdcecf582a2e5378ab59c11ef40c55f7bc7 [file] [log] [blame]
Thomas Gleixnera912e802019-05-27 08:55:00 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Thierry Redingf6b8a572012-08-22 10:01:24 +02002/*
3 * Copyright (C) 2010, Lars-Peter Clausen <lars@metafoo.de>
4 * JZ4740 platform PWM support
Uwe Kleine-König3b442c62019-07-30 14:32:29 +02005 *
6 * Limitations:
7 * - The .apply callback doesn't complete the currently running period before
8 * reconfiguring the hardware.
Thierry Redingf6b8a572012-08-22 10:01:24 +02009 */
10
11#include <linux/clk.h>
12#include <linux/err.h>
13#include <linux/gpio.h>
14#include <linux/kernel.h>
Paul Cercueilc2693512020-03-23 15:24:20 +010015#include <linux/mfd/ingenic-tcu.h>
16#include <linux/mfd/syscon.h>
Thierry Redingf6b8a572012-08-22 10:01:24 +020017#include <linux/module.h>
Paul Cercueilcc201732018-01-06 17:58:42 +010018#include <linux/of_device.h>
Thierry Redingf6b8a572012-08-22 10:01:24 +020019#include <linux/platform_device.h>
20#include <linux/pwm.h>
Paul Cercueilc2693512020-03-23 15:24:20 +010021#include <linux/regmap.h>
Thierry Redingf6b8a572012-08-22 10:01:24 +020022
Paul Cercueil74db7282020-05-27 13:52:25 +020023struct soc_info {
24 unsigned int num_pwms;
25};
Thierry Redingf6b8a572012-08-22 10:01:24 +020026
Thierry Redingf6b8a572012-08-22 10:01:24 +020027struct jz4740_pwm_chip {
28 struct pwm_chip chip;
Paul Cercueilc2693512020-03-23 15:24:20 +010029 struct regmap *map;
Thierry Redingf6b8a572012-08-22 10:01:24 +020030};
31
32static inline struct jz4740_pwm_chip *to_jz4740(struct pwm_chip *chip)
33{
34 return container_of(chip, struct jz4740_pwm_chip, chip);
35}
36
Paul Cercueila2005fc2020-03-23 15:24:21 +010037static bool jz4740_pwm_can_use_chn(struct jz4740_pwm_chip *jz,
38 unsigned int channel)
39{
40 /* Enable all TCU channels for PWM use by default except channels 0/1 */
Paul Cercueil74db7282020-05-27 13:52:25 +020041 u32 pwm_channels_mask = GENMASK(jz->chip.npwm - 1, 2);
Paul Cercueila2005fc2020-03-23 15:24:21 +010042
43 device_property_read_u32(jz->chip.dev->parent,
44 "ingenic,pwm-channels-mask",
45 &pwm_channels_mask);
46
47 return !!(pwm_channels_mask & BIT(channel));
48}
49
Thierry Redingf6b8a572012-08-22 10:01:24 +020050static int jz4740_pwm_request(struct pwm_chip *chip, struct pwm_device *pwm)
51{
Paul Cercueilce1f9ce2020-03-23 15:24:18 +010052 struct jz4740_pwm_chip *jz = to_jz4740(chip);
53 struct clk *clk;
54 char name[16];
55 int err;
56
Paul Cercueila2005fc2020-03-23 15:24:21 +010057 if (!jz4740_pwm_can_use_chn(jz, pwm->hwpwm))
Thierry Redingf6b8a572012-08-22 10:01:24 +020058 return -EBUSY;
59
Paul Cercueilce1f9ce2020-03-23 15:24:18 +010060 snprintf(name, sizeof(name), "timer%u", pwm->hwpwm);
61
62 clk = clk_get(chip->dev, name);
Krzysztof Kozlowskic0bfe962020-08-26 16:47:43 +020063 if (IS_ERR(clk))
64 return dev_err_probe(chip->dev, PTR_ERR(clk),
65 "Failed to get clock\n");
Paul Cercueilce1f9ce2020-03-23 15:24:18 +010066
67 err = clk_prepare_enable(clk);
68 if (err < 0) {
69 clk_put(clk);
70 return err;
71 }
72
73 pwm_set_chip_data(pwm, clk);
Thierry Redingf6b8a572012-08-22 10:01:24 +020074
75 return 0;
76}
77
78static void jz4740_pwm_free(struct pwm_chip *chip, struct pwm_device *pwm)
79{
Paul Cercueilce1f9ce2020-03-23 15:24:18 +010080 struct clk *clk = pwm_get_chip_data(pwm);
Thierry Redingf6b8a572012-08-22 10:01:24 +020081
Paul Cercueilce1f9ce2020-03-23 15:24:18 +010082 clk_disable_unprepare(clk);
83 clk_put(clk);
Thierry Redingf6b8a572012-08-22 10:01:24 +020084}
85
86static int jz4740_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
87{
Paul Cercueilc2693512020-03-23 15:24:20 +010088 struct jz4740_pwm_chip *jz = to_jz4740(chip);
Thierry Redingf6b8a572012-08-22 10:01:24 +020089
Paul Cercueilc2693512020-03-23 15:24:20 +010090 /* Enable PWM output */
91 regmap_update_bits(jz->map, TCU_REG_TCSRc(pwm->hwpwm),
92 TCU_TCSR_PWM_EN, TCU_TCSR_PWM_EN);
93
94 /* Start counter */
95 regmap_write(jz->map, TCU_REG_TESR, BIT(pwm->hwpwm));
Thierry Redingf6b8a572012-08-22 10:01:24 +020096
97 return 0;
98}
99
100static void jz4740_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
101{
Paul Cercueilc2693512020-03-23 15:24:20 +0100102 struct jz4740_pwm_chip *jz = to_jz4740(chip);
Thierry Redingf6b8a572012-08-22 10:01:24 +0200103
Paul Cercueil6580fd12019-06-07 17:44:09 +0200104 /*
105 * Set duty > period. This trick allows the TCU channels in TCU2 mode to
106 * properly return to their init level.
107 */
Paul Cercueilc2693512020-03-23 15:24:20 +0100108 regmap_write(jz->map, TCU_REG_TDHRc(pwm->hwpwm), 0xffff);
109 regmap_write(jz->map, TCU_REG_TDFRc(pwm->hwpwm), 0x0);
Paul Cercueil6580fd12019-06-07 17:44:09 +0200110
111 /*
112 * Disable PWM output.
Maarten ter Huurnedf56b172018-01-06 17:58:40 +0100113 * In TCU2 mode (channel 1/2 on JZ4750+), this must be done before the
114 * counter is stopped, while in TCU1 mode the order does not matter.
115 */
Paul Cercueilc2693512020-03-23 15:24:20 +0100116 regmap_update_bits(jz->map, TCU_REG_TCSRc(pwm->hwpwm),
117 TCU_TCSR_PWM_EN, 0);
Maarten ter Huurnedf56b172018-01-06 17:58:40 +0100118
119 /* Stop counter */
Paul Cercueilc2693512020-03-23 15:24:20 +0100120 regmap_write(jz->map, TCU_REG_TECR, BIT(pwm->hwpwm));
Thierry Redingf6b8a572012-08-22 10:01:24 +0200121}
122
Paul Cercueil1ac99c52019-06-07 17:44:07 +0200123static int jz4740_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm,
Uwe Kleine-König71523d12019-08-24 17:37:07 +0200124 const struct pwm_state *state)
Thierry Redingf6b8a572012-08-22 10:01:24 +0200125{
126 struct jz4740_pwm_chip *jz4740 = to_jz4740(pwm->chip);
Paul Cercueil485b56f2020-03-23 15:24:19 +0100127 unsigned long long tmp = 0xffffull * NSEC_PER_SEC;
128 struct clk *clk = pwm_get_chip_data(pwm);
129 unsigned long period, duty;
Paul Cercueil485b56f2020-03-23 15:24:19 +0100130 long rate;
Paul Cercueilce1f9ce2020-03-23 15:24:18 +0100131 int err;
Thierry Redingf6b8a572012-08-22 10:01:24 +0200132
Paul Cercueil485b56f2020-03-23 15:24:19 +0100133 /*
134 * Limit the clock to a maximum rate that still gives us a period value
135 * which fits in 16 bits.
136 */
137 do_div(tmp, state->period);
Thierry Redingf6b8a572012-08-22 10:01:24 +0200138
Paul Cercueil485b56f2020-03-23 15:24:19 +0100139 /*
140 * /!\ IMPORTANT NOTE:
141 * -------------------
142 * This code relies on the fact that clk_round_rate() will always round
143 * down, which is not a valid assumption given by the clk API, but only
144 * happens to be true with the clk drivers used for Ingenic SoCs.
145 *
146 * Right now, there is no alternative as the clk API does not have a
147 * round-down function (and won't have one for a while), but if it ever
148 * comes to light, a round-down function should be used instead.
149 */
150 rate = clk_round_rate(clk, tmp);
151 if (rate < 0) {
152 dev_err(chip->dev, "Unable to round rate: %ld", rate);
153 return rate;
Thierry Redingf6b8a572012-08-22 10:01:24 +0200154 }
155
Paul Cercueil485b56f2020-03-23 15:24:19 +0100156 /* Calculate period value */
157 tmp = (unsigned long long)rate * state->period;
158 do_div(tmp, NSEC_PER_SEC);
Paul Cercueil9017dc42020-05-27 13:52:23 +0200159 period = tmp;
Thierry Redingf6b8a572012-08-22 10:01:24 +0200160
Paul Cercueil485b56f2020-03-23 15:24:19 +0100161 /* Calculate duty value */
Paul Cercueil9017dc42020-05-27 13:52:23 +0200162 tmp = (unsigned long long)rate * state->duty_cycle;
163 do_div(tmp, NSEC_PER_SEC);
Paul Cercueila020f222020-05-27 13:52:24 +0200164 duty = tmp;
Thierry Redingf6b8a572012-08-22 10:01:24 +0200165
166 if (duty >= period)
167 duty = period - 1;
168
Paul Cercueil1ac99c52019-06-07 17:44:07 +0200169 jz4740_pwm_disable(chip, pwm);
Thierry Redingf6b8a572012-08-22 10:01:24 +0200170
Paul Cercueilce1f9ce2020-03-23 15:24:18 +0100171 err = clk_set_rate(clk, rate);
172 if (err) {
173 dev_err(chip->dev, "Unable to set rate: %d", err);
174 return err;
175 }
176
Paul Cercueilc2693512020-03-23 15:24:20 +0100177 /* Reset counter to 0 */
178 regmap_write(jz4740->map, TCU_REG_TCNTc(pwm->hwpwm), 0);
Thierry Redingf6b8a572012-08-22 10:01:24 +0200179
Paul Cercueilc2693512020-03-23 15:24:20 +0100180 /* Set duty */
181 regmap_write(jz4740->map, TCU_REG_TDHRc(pwm->hwpwm), duty);
Thierry Redingf6b8a572012-08-22 10:01:24 +0200182
Paul Cercueilc2693512020-03-23 15:24:20 +0100183 /* Set period */
184 regmap_write(jz4740->map, TCU_REG_TDFRc(pwm->hwpwm), period);
185
186 /* Set abrupt shutdown */
187 regmap_update_bits(jz4740->map, TCU_REG_TCSRc(pwm->hwpwm),
188 TCU_TCSR_PWM_SD, TCU_TCSR_PWM_SD);
189
Paul Cercueila020f222020-05-27 13:52:24 +0200190 /*
191 * Set polarity.
192 *
193 * The PWM starts in inactive state until the internal timer reaches the
194 * duty value, then becomes active until the timer reaches the period
195 * value. In theory, we should then use (period - duty) as the real duty
196 * value, as a high duty value would otherwise result in the PWM pin
197 * being inactive most of the time.
198 *
199 * Here, we don't do that, and instead invert the polarity of the PWM
200 * when it is active. This trick makes the PWM start with its active
201 * state instead of its inactive state.
202 */
203 if ((state->polarity == PWM_POLARITY_NORMAL) ^ state->enabled)
Paul Cercueilc2693512020-03-23 15:24:20 +0100204 regmap_update_bits(jz4740->map, TCU_REG_TCSRc(pwm->hwpwm),
205 TCU_TCSR_PWM_INITL_HIGH, 0);
Paul Cercueila020f222020-05-27 13:52:24 +0200206 else
Paul Cercueilc2693512020-03-23 15:24:20 +0100207 regmap_update_bits(jz4740->map, TCU_REG_TCSRc(pwm->hwpwm),
208 TCU_TCSR_PWM_INITL_HIGH,
209 TCU_TCSR_PWM_INITL_HIGH);
Paul Cercueil174dcc82018-01-06 17:58:41 +0100210
Paul Cercueil1ac99c52019-06-07 17:44:07 +0200211 if (state->enabled)
212 jz4740_pwm_enable(chip, pwm);
213
Paul Cercueil174dcc82018-01-06 17:58:41 +0100214 return 0;
215}
216
Thierry Redingf6b8a572012-08-22 10:01:24 +0200217static const struct pwm_ops jz4740_pwm_ops = {
218 .request = jz4740_pwm_request,
219 .free = jz4740_pwm_free,
Paul Cercueil1ac99c52019-06-07 17:44:07 +0200220 .apply = jz4740_pwm_apply,
Thierry Redingf6b8a572012-08-22 10:01:24 +0200221 .owner = THIS_MODULE,
222};
223
Bill Pemberton3e9fe832012-11-19 13:23:14 -0500224static int jz4740_pwm_probe(struct platform_device *pdev)
Thierry Redingf6b8a572012-08-22 10:01:24 +0200225{
Paul Cercueilc2693512020-03-23 15:24:20 +0100226 struct device *dev = &pdev->dev;
Thierry Redingf6b8a572012-08-22 10:01:24 +0200227 struct jz4740_pwm_chip *jz4740;
Paul Cercueil74db7282020-05-27 13:52:25 +0200228 const struct soc_info *info;
229
230 info = device_get_match_data(dev);
231 if (!info)
232 return -EINVAL;
Thierry Redingf6b8a572012-08-22 10:01:24 +0200233
Paul Cercueilc2693512020-03-23 15:24:20 +0100234 jz4740 = devm_kzalloc(dev, sizeof(*jz4740), GFP_KERNEL);
Thierry Redingf6b8a572012-08-22 10:01:24 +0200235 if (!jz4740)
236 return -ENOMEM;
237
Paul Cercueilc2693512020-03-23 15:24:20 +0100238 jz4740->map = device_node_to_regmap(dev->parent->of_node);
239 if (IS_ERR(jz4740->map)) {
240 dev_err(dev, "regmap not found: %ld\n", PTR_ERR(jz4740->map));
241 return PTR_ERR(jz4740->map);
242 }
243
244 jz4740->chip.dev = dev;
Thierry Redingf6b8a572012-08-22 10:01:24 +0200245 jz4740->chip.ops = &jz4740_pwm_ops;
Paul Cercueil74db7282020-05-27 13:52:25 +0200246 jz4740->chip.npwm = info->num_pwms;
Paul Cercueilcc201732018-01-06 17:58:42 +0100247 jz4740->chip.of_xlate = of_pwm_xlate_with_flags;
248 jz4740->chip.of_pwm_n_cells = 3;
Thierry Redingf6b8a572012-08-22 10:01:24 +0200249
Thierry Redingf6b8a572012-08-22 10:01:24 +0200250 platform_set_drvdata(pdev, jz4740);
251
Lars-Peter Clausen0dc11352013-12-07 18:13:16 +0100252 return pwmchip_add(&jz4740->chip);
Thierry Redingf6b8a572012-08-22 10:01:24 +0200253}
254
Bill Pemberton77f37912012-11-19 13:26:09 -0500255static int jz4740_pwm_remove(struct platform_device *pdev)
Thierry Redingf6b8a572012-08-22 10:01:24 +0200256{
257 struct jz4740_pwm_chip *jz4740 = platform_get_drvdata(pdev);
Thierry Redingf6b8a572012-08-22 10:01:24 +0200258
Lars-Peter Clausen0dc11352013-12-07 18:13:16 +0100259 return pwmchip_remove(&jz4740->chip);
Thierry Redingf6b8a572012-08-22 10:01:24 +0200260}
261
Paul Cercueil74db7282020-05-27 13:52:25 +0200262static const struct soc_info __maybe_unused jz4740_soc_info = {
263 .num_pwms = 8,
264};
265
266static const struct soc_info __maybe_unused jz4725b_soc_info = {
267 .num_pwms = 6,
268};
269
Paul Cercueilcc201732018-01-06 17:58:42 +0100270#ifdef CONFIG_OF
271static const struct of_device_id jz4740_pwm_dt_ids[] = {
Paul Cercueil74db7282020-05-27 13:52:25 +0200272 { .compatible = "ingenic,jz4740-pwm", .data = &jz4740_soc_info },
273 { .compatible = "ingenic,jz4725b-pwm", .data = &jz4725b_soc_info },
Paul Cercueilcc201732018-01-06 17:58:42 +0100274 {},
275};
276MODULE_DEVICE_TABLE(of, jz4740_pwm_dt_ids);
277#endif
278
Thierry Redingf6b8a572012-08-22 10:01:24 +0200279static struct platform_driver jz4740_pwm_driver = {
280 .driver = {
281 .name = "jz4740-pwm",
Paul Cercueilcc201732018-01-06 17:58:42 +0100282 .of_match_table = of_match_ptr(jz4740_pwm_dt_ids),
Thierry Redingf6b8a572012-08-22 10:01:24 +0200283 },
284 .probe = jz4740_pwm_probe,
Bill Pembertonfd109112012-11-19 13:21:28 -0500285 .remove = jz4740_pwm_remove,
Thierry Redingf6b8a572012-08-22 10:01:24 +0200286};
287module_platform_driver(jz4740_pwm_driver);
288
289MODULE_AUTHOR("Lars-Peter Clausen <lars@metafoo.de>");
290MODULE_DESCRIPTION("Ingenic JZ4740 PWM driver");
291MODULE_ALIAS("platform:jz4740-pwm");
292MODULE_LICENSE("GPL");