blob: 17cb3e9b5697f6282dc9f5f766b4f18c92fb6bd4 [file] [log] [blame]
Thomas Gleixner1a59d1b82019-05-27 08:55:05 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Linas Vepstas3c8c90a2007-05-24 03:28:01 +10003 * Copyright IBM Corporation 2001, 2005, 2006
4 * Copyright Dave Engebretsen & Todd Inglett 2001
5 * Copyright Linas Vepstas 2005, 2006
Gavin Shancb3bc9d2012-02-27 20:03:51 +00006 * Copyright 2001-2012 IBM Corporation.
Linas Vepstas69376502005-11-03 18:47:50 -06007 *
Linas Vepstas3c8c90a2007-05-24 03:28:01 +10008 * Please address comments and feedback to Linas Vepstas <linas@austin.ibm.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10
Linas Vepstas6dee3fb2005-11-03 18:50:10 -060011#include <linux/delay.h>
Gavin Shancb3bc9d2012-02-27 20:03:51 +000012#include <linux/sched.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/init.h>
14#include <linux/list.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/pci.h>
Gavin Shana3032ca2014-07-15 17:00:56 +100016#include <linux/iommu.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/proc_fs.h>
18#include <linux/rbtree.h>
Gavin Shan66f9af832014-02-12 15:24:56 +080019#include <linux/reboot.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/seq_file.h>
21#include <linux/spinlock.h>
Paul Gortmaker66b15db2011-05-27 10:46:24 -040022#include <linux/export.h>
Stephen Rothwellacaa6172007-12-21 15:52:07 +110023#include <linux/of.h>
24
Arun Sharma600634972011-07-26 16:09:06 -070025#include <linux/atomic.h>
Michael Ellerman7644d582017-02-10 12:04:56 +110026#include <asm/debugfs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027#include <asm/eeh.h>
Linas Vepstas172ca922005-11-03 18:50:04 -060028#include <asm/eeh_event.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029#include <asm/io.h>
Gavin Shan212d16c2014-06-10 11:41:56 +100030#include <asm/iommu.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031#include <asm/machdep.h>
Stephen Rothwelld3878992005-09-28 02:50:25 +100032#include <asm/ppc-pci.h>
Linas Vepstas172ca922005-11-03 18:50:04 -060033#include <asm/rtas.h>
Aneesh Kumar K.V94171b12017-07-27 11:54:53 +053034#include <asm/pte-walk.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
37/** Overview:
Russell Currey8ee26532016-02-16 23:06:05 +110038 * EEH, or "Enhanced Error Handling" is a PCI bridge technology for
Linus Torvalds1da177e2005-04-16 15:20:36 -070039 * dealing with PCI bus errors that can't be dealt with within the
40 * usual PCI framework, except by check-stopping the CPU. Systems
41 * that are designed for high-availability/reliability cannot afford
42 * to crash due to a "mere" PCI error, thus the need for EEH.
43 * An EEH-capable bridge operates by converting a detected error
44 * into a "slot freeze", taking the PCI adapter off-line, making
45 * the slot behave, from the OS'es point of view, as if the slot
46 * were "empty": all reads return 0xff's and all writes are silently
47 * ignored. EEH slot isolation events can be triggered by parity
48 * errors on the address or data busses (e.g. during posted writes),
Linas Vepstas69376502005-11-03 18:47:50 -060049 * which in turn might be caused by low voltage on the bus, dust,
50 * vibration, humidity, radioactivity or plain-old failed hardware.
Linus Torvalds1da177e2005-04-16 15:20:36 -070051 *
52 * Note, however, that one of the leading causes of EEH slot
53 * freeze events are buggy device drivers, buggy device microcode,
54 * or buggy device hardware. This is because any attempt by the
55 * device to bus-master data to a memory address that is not
56 * assigned to the device will trigger a slot freeze. (The idea
57 * is to prevent devices-gone-wild from corrupting system memory).
58 * Buggy hardware/drivers will have a miserable time co-existing
59 * with EEH.
60 *
61 * Ideally, a PCI device driver, when suspecting that an isolation
Lucas De Marchi25985ed2011-03-30 22:57:33 -030062 * event has occurred (e.g. by reading 0xff's), will then ask EEH
Linus Torvalds1da177e2005-04-16 15:20:36 -070063 * whether this is the case, and then take appropriate steps to
64 * reset the PCI slot, the PCI device, and then resume operations.
65 * However, until that day, the checking is done here, with the
66 * eeh_check_failure() routine embedded in the MMIO macros. If
67 * the slot is found to be isolated, an "EEH Event" is synthesized
68 * and sent out for processing.
69 */
70
Linas Vepstas5c1344e2005-11-03 18:49:31 -060071/* If a device driver keeps reading an MMIO register in an interrupt
Mike Masonf36c5222008-07-22 02:40:17 +100072 * handler after a slot isolation event, it might be broken.
73 * This sets the threshold for how many read attempts we allow
74 * before printing an error message.
Linus Torvalds1da177e2005-04-16 15:20:36 -070075 */
Linas Vepstas2fd30be2007-03-19 14:53:22 -050076#define EEH_MAX_FAILS 2100000
Linus Torvalds1da177e2005-04-16 15:20:36 -070077
Linas Vepstas17213c32007-05-10 02:38:11 +100078/* Time to wait for a PCI slot to report status, in milliseconds */
Brian Kingfb48dc22013-11-25 16:27:54 -060079#define PCI_BUS_RESET_WAIT_MSEC (5*60*1000)
Linas Vepstas9c547762007-03-19 14:58:07 -050080
Gavin Shan8a5ad352014-04-24 18:00:17 +100081/*
82 * EEH probe mode support, which is part of the flags,
83 * is to support multiple platforms for EEH. Some platforms
84 * like pSeries do PCI emunation based on device tree.
85 * However, other platforms like powernv probe PCI devices
86 * from hardware. The flag is used to distinguish that.
87 * In addition, struct eeh_ops::probe would be invoked for
88 * particular OF node or PCI device so that the corresponding
89 * PE would be created there.
90 */
91int eeh_subsystem_flags;
92EXPORT_SYMBOL(eeh_subsystem_flags);
93
Gavin Shan1b28f172014-12-11 14:28:56 +110094/*
95 * EEH allowed maximal frozen times. If one particular PE's
96 * frozen count in last hour exceeds this limit, the PE will
97 * be forced to be offline permanently.
98 */
Oliver O'Halloran46ee7c32019-02-15 11:48:11 +110099u32 eeh_max_freezes = 5;
Gavin Shan1b28f172014-12-11 14:28:56 +1100100
Oliver O'Halloran6b493f62019-02-15 11:48:16 +1100101/*
102 * Controls whether a recovery event should be scheduled when an
103 * isolated device is discovered. This is only really useful for
104 * debugging problems with the EEH core.
105 */
106bool eeh_debugfs_no_recover;
107
Gavin Shanaa1e6372012-02-27 20:03:53 +0000108/* Platform dependent EEH operations */
109struct eeh_ops *eeh_ops = NULL;
110
Linas Vepstasfd761fd2005-11-03 18:49:23 -0600111/* Lock to avoid races due to multiple reports of an error */
Gavin Shan49075812013-06-20 13:21:03 +0800112DEFINE_RAW_SPINLOCK(confirm_error_lock);
Gavin Shan35066c02016-09-28 14:34:54 +1000113EXPORT_SYMBOL_GPL(confirm_error_lock);
Linas Vepstasfd761fd2005-11-03 18:49:23 -0600114
Gavin Shan212d16c2014-06-10 11:41:56 +1000115/* Lock to protect passed flags */
116static DEFINE_MUTEX(eeh_dev_mutex);
117
Linas Vepstas17213c32007-05-10 02:38:11 +1000118/* Buffer for reporting pci register dumps. Its here in BSS, and
119 * not dynamically alloced, so that it ends up in RMO where RTAS
120 * can access it.
121 */
Gavin Shanf2e0be52014-09-30 12:39:08 +1000122#define EEH_PCI_REGS_LOG_LEN 8192
Linas Vepstasd99bb1d2007-05-09 09:35:32 +1000123static unsigned char pci_regs_buf[EEH_PCI_REGS_LOG_LEN];
124
Gavin Shane575f8d2012-02-29 15:47:45 +0000125/*
126 * The struct is used to maintain the EEH global statistic
127 * information. Besides, the EEH global statistics will be
128 * exported to user space through procfs
129 */
130struct eeh_stats {
131 u64 no_device; /* PCI device not found */
132 u64 no_dn; /* OF node not found */
133 u64 no_cfg_addr; /* Config address not found */
134 u64 ignored_check; /* EEH check skipped */
135 u64 total_mmio_ffs; /* Total EEH checks */
136 u64 false_positives; /* Unnecessary EEH checks */
137 u64 slot_resets; /* PE reset */
138};
139
140static struct eeh_stats eeh_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141
Gavin Shan7f52a5262014-04-24 18:00:18 +1000142static int __init eeh_setup(char *str)
143{
144 if (!strcmp(str, "off"))
Gavin Shan05b17212014-07-17 14:41:38 +1000145 eeh_add_flag(EEH_FORCE_DISABLED);
Gavin Shana450e8f2014-11-22 21:58:09 +1100146 else if (!strcmp(str, "early_log"))
147 eeh_add_flag(EEH_EARLY_DUMP_LOG);
Gavin Shan7f52a5262014-04-24 18:00:18 +1000148
149 return 1;
150}
151__setup("eeh=", eeh_setup);
152
Sam Bobroffc44e4cc2019-08-16 14:48:10 +1000153void eeh_show_enabled(void)
154{
155 if (eeh_has_flag(EEH_FORCE_DISABLED))
156 pr_info("EEH: Recovery disabled by kernel parameter.\n");
157 else if (eeh_has_flag(EEH_ENABLED))
158 pr_info("EEH: Capable adapter found: recovery enabled.\n");
159 else
160 pr_info("EEH: No capable adapters found: recovery disabled.\n");
161}
162
Gavin Shanf2e0be52014-09-30 12:39:08 +1000163/*
164 * This routine captures assorted PCI configuration space data
165 * for the indicated PCI device, and puts them into a buffer
166 * for RTAS error logging.
Linas Vepstasd99bb1d2007-05-09 09:35:32 +1000167 */
Gavin Shanf2e0be52014-09-30 12:39:08 +1000168static size_t eeh_dump_dev_log(struct eeh_dev *edev, char *buf, size_t len)
Linas Vepstasd99bb1d2007-05-09 09:35:32 +1000169{
Gavin Shan0bd78582015-03-17 16:15:07 +1100170 struct pci_dn *pdn = eeh_dev_to_pdn(edev);
Linas Vepstasd99bb1d2007-05-09 09:35:32 +1000171 u32 cfg;
Linas Vepstasfcf9892b2007-05-09 09:36:21 +1000172 int cap, i;
Gavin Shan0ed352d2014-07-17 14:41:40 +1000173 int n = 0, l = 0;
174 char buffer[128];
Linas Vepstasd99bb1d2007-05-09 09:35:32 +1000175
Sam Bobrofff9bc28a2018-09-12 11:23:20 +1000176 if (!pdn) {
177 pr_warn("EEH: Note: No error log for absent device.\n");
178 return 0;
179 }
180
Guilherme G. Piccoli10560b92016-07-22 14:05:29 -0300181 n += scnprintf(buf+n, len-n, "%04x:%02x:%02x.%01x\n",
Alexey Kardashevskiy69672bd2017-08-29 17:34:01 +1000182 pdn->phb->global_number, pdn->busno,
Gavin Shan0bd78582015-03-17 16:15:07 +1100183 PCI_SLOT(pdn->devfn), PCI_FUNC(pdn->devfn));
Guilherme G. Piccoli10560b92016-07-22 14:05:29 -0300184 pr_warn("EEH: of node=%04x:%02x:%02x.%01x\n",
Alexey Kardashevskiy69672bd2017-08-29 17:34:01 +1000185 pdn->phb->global_number, pdn->busno,
Gavin Shan0bd78582015-03-17 16:15:07 +1100186 PCI_SLOT(pdn->devfn), PCI_FUNC(pdn->devfn));
Linas Vepstasfcf9892b2007-05-09 09:36:21 +1000187
Gavin Shan0bd78582015-03-17 16:15:07 +1100188 eeh_ops->read_config(pdn, PCI_VENDOR_ID, 4, &cfg);
Linas Vepstasfcf9892b2007-05-09 09:36:21 +1000189 n += scnprintf(buf+n, len-n, "dev/vend:%08x\n", cfg);
Gavin Shan2d86c382014-04-24 18:00:15 +1000190 pr_warn("EEH: PCI device/vendor: %08x\n", cfg);
Linas Vepstasfcf9892b2007-05-09 09:36:21 +1000191
Gavin Shan0bd78582015-03-17 16:15:07 +1100192 eeh_ops->read_config(pdn, PCI_COMMAND, 4, &cfg);
Linas Vepstasd99bb1d2007-05-09 09:35:32 +1000193 n += scnprintf(buf+n, len-n, "cmd/stat:%x\n", cfg);
Gavin Shan2d86c382014-04-24 18:00:15 +1000194 pr_warn("EEH: PCI cmd/status register: %08x\n", cfg);
Linas Vepstasd99bb1d2007-05-09 09:35:32 +1000195
Linas Vepstas0b9369f2007-07-27 08:35:40 +1000196 /* Gather bridge-specific registers */
Gavin Shan2a18dfc2014-04-24 18:00:16 +1000197 if (edev->mode & EEH_DEV_BRIDGE) {
Gavin Shan0bd78582015-03-17 16:15:07 +1100198 eeh_ops->read_config(pdn, PCI_SEC_STATUS, 2, &cfg);
Linas Vepstas0b9369f2007-07-27 08:35:40 +1000199 n += scnprintf(buf+n, len-n, "sec stat:%x\n", cfg);
Gavin Shan2d86c382014-04-24 18:00:15 +1000200 pr_warn("EEH: Bridge secondary status: %04x\n", cfg);
Linas Vepstas0b9369f2007-07-27 08:35:40 +1000201
Gavin Shan0bd78582015-03-17 16:15:07 +1100202 eeh_ops->read_config(pdn, PCI_BRIDGE_CONTROL, 2, &cfg);
Linas Vepstas0b9369f2007-07-27 08:35:40 +1000203 n += scnprintf(buf+n, len-n, "brdg ctl:%x\n", cfg);
Gavin Shan2d86c382014-04-24 18:00:15 +1000204 pr_warn("EEH: Bridge control: %04x\n", cfg);
Linas Vepstas0b9369f2007-07-27 08:35:40 +1000205 }
206
Linas Vepstasfcf9892b2007-05-09 09:36:21 +1000207 /* Dump out the PCI-X command and status regs */
Gavin Shan2a18dfc2014-04-24 18:00:16 +1000208 cap = edev->pcix_cap;
Linas Vepstasfcf9892b2007-05-09 09:36:21 +1000209 if (cap) {
Gavin Shan0bd78582015-03-17 16:15:07 +1100210 eeh_ops->read_config(pdn, cap, 4, &cfg);
Linas Vepstasfcf9892b2007-05-09 09:36:21 +1000211 n += scnprintf(buf+n, len-n, "pcix-cmd:%x\n", cfg);
Gavin Shan2d86c382014-04-24 18:00:15 +1000212 pr_warn("EEH: PCI-X cmd: %08x\n", cfg);
Linas Vepstasfcf9892b2007-05-09 09:36:21 +1000213
Gavin Shan0bd78582015-03-17 16:15:07 +1100214 eeh_ops->read_config(pdn, cap+4, 4, &cfg);
Linas Vepstasfcf9892b2007-05-09 09:36:21 +1000215 n += scnprintf(buf+n, len-n, "pcix-stat:%x\n", cfg);
Gavin Shan2d86c382014-04-24 18:00:15 +1000216 pr_warn("EEH: PCI-X status: %08x\n", cfg);
Linas Vepstasfcf9892b2007-05-09 09:36:21 +1000217 }
218
Gavin Shan2a18dfc2014-04-24 18:00:16 +1000219 /* If PCI-E capable, dump PCI-E cap 10 */
220 cap = edev->pcie_cap;
221 if (cap) {
Linas Vepstasfcf9892b2007-05-09 09:36:21 +1000222 n += scnprintf(buf+n, len-n, "pci-e cap10:\n");
Gavin Shan2d86c382014-04-24 18:00:15 +1000223 pr_warn("EEH: PCI-E capabilities and status follow:\n");
Linas Vepstasfcf9892b2007-05-09 09:36:21 +1000224
225 for (i=0; i<=8; i++) {
Gavin Shan0bd78582015-03-17 16:15:07 +1100226 eeh_ops->read_config(pdn, cap+4*i, 4, &cfg);
Linas Vepstasfcf9892b2007-05-09 09:36:21 +1000227 n += scnprintf(buf+n, len-n, "%02x:%x\n", 4*i, cfg);
Gavin Shan0ed352d2014-07-17 14:41:40 +1000228
229 if ((i % 4) == 0) {
230 if (i != 0)
231 pr_warn("%s\n", buffer);
232
233 l = scnprintf(buffer, sizeof(buffer),
234 "EEH: PCI-E %02x: %08x ",
235 4*i, cfg);
236 } else {
237 l += scnprintf(buffer+l, sizeof(buffer)-l,
238 "%08x ", cfg);
239 }
240
Linas Vepstasfcf9892b2007-05-09 09:36:21 +1000241 }
Gavin Shan0ed352d2014-07-17 14:41:40 +1000242
243 pr_warn("%s\n", buffer);
Gavin Shan2a18dfc2014-04-24 18:00:16 +1000244 }
Linas Vepstasfcf9892b2007-05-09 09:36:21 +1000245
Gavin Shan2a18dfc2014-04-24 18:00:16 +1000246 /* If AER capable, dump it */
247 cap = edev->aer_cap;
248 if (cap) {
249 n += scnprintf(buf+n, len-n, "pci-e AER:\n");
250 pr_warn("EEH: PCI-E AER capability register set follows:\n");
Linas Vepstasfcf9892b2007-05-09 09:36:21 +1000251
Gavin Shan0ed352d2014-07-17 14:41:40 +1000252 for (i=0; i<=13; i++) {
Gavin Shan0bd78582015-03-17 16:15:07 +1100253 eeh_ops->read_config(pdn, cap+4*i, 4, &cfg);
Gavin Shan2a18dfc2014-04-24 18:00:16 +1000254 n += scnprintf(buf+n, len-n, "%02x:%x\n", 4*i, cfg);
Gavin Shan0ed352d2014-07-17 14:41:40 +1000255
256 if ((i % 4) == 0) {
257 if (i != 0)
258 pr_warn("%s\n", buffer);
259
260 l = scnprintf(buffer, sizeof(buffer),
261 "EEH: PCI-E AER %02x: %08x ",
262 4*i, cfg);
263 } else {
264 l += scnprintf(buffer+l, sizeof(buffer)-l,
265 "%08x ", cfg);
266 }
Linas Vepstasfcf9892b2007-05-09 09:36:21 +1000267 }
Gavin Shan0ed352d2014-07-17 14:41:40 +1000268
269 pr_warn("%s\n", buffer);
Linas Vepstasfcf9892b2007-05-09 09:36:21 +1000270 }
Linas Vepstas0b9369f2007-07-27 08:35:40 +1000271
Linas Vepstasd99bb1d2007-05-09 09:35:32 +1000272 return n;
273}
274
Sam Bobroffd6c49322018-05-25 13:11:32 +1000275static void *eeh_dump_pe_log(struct eeh_pe *pe, void *flag)
Gavin Shanf2e0be52014-09-30 12:39:08 +1000276{
Gavin Shanf2e0be52014-09-30 12:39:08 +1000277 struct eeh_dev *edev, *tmp;
278 size_t *plen = flag;
279
280 eeh_pe_for_each_dev(pe, edev, tmp)
281 *plen += eeh_dump_dev_log(edev, pci_regs_buf + *plen,
282 EEH_PCI_REGS_LOG_LEN - *plen);
283
284 return NULL;
285}
286
Gavin Shancb3bc9d2012-02-27 20:03:51 +0000287/**
288 * eeh_slot_error_detail - Generate combined log including driver log and error log
Gavin Shanff477962012-09-07 22:44:16 +0000289 * @pe: EEH PE
Gavin Shancb3bc9d2012-02-27 20:03:51 +0000290 * @severity: temporary or permanent error log
291 *
292 * This routine should be called to generate the combined log, which
293 * is comprised of driver log and error log. The driver log is figured
294 * out from the config space of the corresponding PCI device, while
295 * the error log is fetched through platform dependent function call.
296 */
Gavin Shanff477962012-09-07 22:44:16 +0000297void eeh_slot_error_detail(struct eeh_pe *pe, int severity)
Linas Vepstasd99bb1d2007-05-09 09:35:32 +1000298{
299 size_t loglen = 0;
Gavin Shanff477962012-09-07 22:44:16 +0000300
Gavin Shanc35ae172013-06-27 13:46:42 +0800301 /*
302 * When the PHB is fenced or dead, it's pointless to collect
303 * the data from PCI config space because it should return
304 * 0xFF's. For ER, we still retrieve the data from the PCI
305 * config space.
Gavin Shan78954702014-04-24 18:00:14 +1000306 *
307 * For pHyp, we have to enable IO for log retrieval. Otherwise,
308 * 0xFF's is always returned from PCI config space.
Gavin Shan387bbc92017-01-06 10:39:49 +1100309 *
310 * When the @severity is EEH_LOG_PERM, the PE is going to be
311 * removed. Prior to that, the drivers for devices included in
312 * the PE will be closed. The drivers rely on working IO path
313 * to bring the devices to quiet state. Otherwise, PCI traffic
314 * from those devices after they are removed is like to cause
315 * another unexpected EEH error.
Gavin Shanc35ae172013-06-27 13:46:42 +0800316 */
Gavin Shan9e049372014-04-24 18:00:07 +1000317 if (!(pe->type & EEH_PE_PHB)) {
Gavin Shan387bbc92017-01-06 10:39:49 +1100318 if (eeh_has_flag(EEH_ENABLE_IO_FOR_LOG) ||
319 severity == EEH_LOG_PERM)
Gavin Shan78954702014-04-24 18:00:14 +1000320 eeh_pci_enable(pe, EEH_OPT_THAW_MMIO);
Gavin Shanc35ae172013-06-27 13:46:42 +0800321
Gavin Shan25980012015-08-28 11:57:00 +1000322 /*
323 * The config space of some PCI devices can't be accessed
324 * when their PEs are in frozen state. Otherwise, fenced
325 * PHB might be seen. Those PEs are identified with flag
326 * EEH_PE_CFG_RESTRICTED, indicating EEH_PE_CFG_BLOCKED
327 * is set automatically when the PE is put to EEH_PE_ISOLATED.
328 *
329 * Restoring BARs possibly triggers PCI config access in
330 * (OPAL) firmware and then causes fenced PHB. If the
331 * PCI config is blocked with flag EEH_PE_CFG_BLOCKED, it's
332 * pointless to restore BARs and dump config space.
333 */
334 eeh_ops->configure_bridge(pe);
335 if (!(pe->state & EEH_PE_CFG_BLOCKED)) {
336 eeh_pe_restore_bars(pe);
337
338 pci_regs_buf[0] = 0;
339 eeh_pe_traverse(pe, eeh_dump_pe_log, &loglen);
340 }
Gavin Shanc35ae172013-06-27 13:46:42 +0800341 }
Linas Vepstasd99bb1d2007-05-09 09:35:32 +1000342
Gavin Shanff477962012-09-07 22:44:16 +0000343 eeh_ops->get_log(pe, severity, pci_regs_buf, loglen);
Linas Vepstasd99bb1d2007-05-09 09:35:32 +1000344}
345
346/**
Gavin Shancb3bc9d2012-02-27 20:03:51 +0000347 * eeh_token_to_phys - Convert EEH address token to phys address
348 * @token: I/O token, should be address in the form 0xA....
349 *
350 * This routine should be called to convert virtual I/O address
351 * to physical one.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 */
353static inline unsigned long eeh_token_to_phys(unsigned long token)
354{
355 pte_t *ptep;
356 unsigned long pa;
Aneesh Kumar K.V12bc9f62013-06-20 14:30:18 +0530357 int hugepage_shift;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358
Aneesh Kumar K.V12bc9f62013-06-20 14:30:18 +0530359 /*
Aneesh Kumar K.V691e95f2015-03-30 10:41:03 +0530360 * We won't find hugepages here(this is iomem). Hence we are not
361 * worried about _PAGE_SPLITTING/collapse. Also we will not hit
362 * page table free, because of init_mm.
Aneesh Kumar K.V12bc9f62013-06-20 14:30:18 +0530363 */
Aneesh Kumar K.V94171b12017-07-27 11:54:53 +0530364 ptep = find_init_mm_pte(token, &hugepage_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365 if (!ptep)
366 return token;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367
Oliver O'Halloran33439622019-07-11 01:05:17 +1000368 pa = pte_pfn(*ptep);
369
370 /* On radix we can do hugepage mappings for io, so handle that */
371 if (hugepage_shift) {
372 pa <<= hugepage_shift;
373 pa |= token & ((1ul << hugepage_shift) - 1);
374 } else {
375 pa <<= PAGE_SHIFT;
376 pa |= token & (PAGE_SIZE - 1);
377 }
378
379 return pa;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380}
381
Gavin Shanb95cd2c2013-06-20 13:21:16 +0800382/*
383 * On PowerNV platform, we might already have fenced PHB there.
384 * For that case, it's meaningless to recover frozen PE. Intead,
385 * We have to handle fenced PHB firstly.
386 */
387static int eeh_phb_check_failure(struct eeh_pe *pe)
388{
389 struct eeh_pe *phb_pe;
390 unsigned long flags;
391 int ret;
392
Gavin Shan05b17212014-07-17 14:41:38 +1000393 if (!eeh_has_flag(EEH_PROBE_MODE_DEV))
Gavin Shanb95cd2c2013-06-20 13:21:16 +0800394 return -EPERM;
395
396 /* Find the PHB PE */
397 phb_pe = eeh_phb_pe_get(pe->phb);
398 if (!phb_pe) {
Russell Currey1f52f172016-11-16 14:02:15 +1100399 pr_warn("%s Can't find PE for PHB#%x\n",
Gavin Shan0dae2742014-07-17 14:41:41 +1000400 __func__, pe->phb->global_number);
Gavin Shanb95cd2c2013-06-20 13:21:16 +0800401 return -EEXIST;
402 }
403
404 /* If the PHB has been in problematic state */
405 eeh_serialize_lock(&flags);
Gavin Shan9e049372014-04-24 18:00:07 +1000406 if (phb_pe->state & EEH_PE_ISOLATED) {
Gavin Shanb95cd2c2013-06-20 13:21:16 +0800407 ret = 0;
408 goto out;
409 }
410
411 /* Check PHB state */
412 ret = eeh_ops->get_state(phb_pe, NULL);
413 if ((ret < 0) ||
Sam Bobroff34a286a2018-03-19 13:49:23 +1100414 (ret == EEH_STATE_NOT_SUPPORT) || eeh_state_active(ret)) {
Gavin Shanb95cd2c2013-06-20 13:21:16 +0800415 ret = 0;
416 goto out;
417 }
418
419 /* Isolate the PHB and send event */
Sam Bobroffe762bb82018-09-12 11:23:31 +1000420 eeh_pe_mark_isolated(phb_pe);
Gavin Shanb95cd2c2013-06-20 13:21:16 +0800421 eeh_serialize_unlock(flags);
Gavin Shanb95cd2c2013-06-20 13:21:16 +0800422
Oliver O'Halloran25baf3d2019-09-03 20:15:56 +1000423 pr_debug("EEH: PHB#%x failure detected, location: %s\n",
Gavin Shan357b2f32014-06-11 18:26:44 +1000424 phb_pe->phb->global_number, eeh_pe_loc_get(phb_pe));
Gavin Shan5293bf92013-09-06 09:00:05 +0800425 eeh_send_failure_event(phb_pe);
Gavin Shanb95cd2c2013-06-20 13:21:16 +0800426 return 1;
427out:
428 eeh_serialize_unlock(flags);
429 return ret;
430}
431
Gavin Shancb3bc9d2012-02-27 20:03:51 +0000432/**
Gavin Shanf8f7d632012-09-07 22:44:22 +0000433 * eeh_dev_check_failure - Check if all 1's data is due to EEH slot freeze
434 * @edev: eeh device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435 *
436 * Check for an EEH failure for the given device node. Call this
437 * routine if the result of a read was all 0xff's and you want to
438 * find out if this is due to an EEH slot freeze. This routine
439 * will query firmware for the EEH status.
440 *
441 * Returns 0 if there has not been an EEH error; otherwise returns
Linas Vepstas69376502005-11-03 18:47:50 -0600442 * a non-zero value and queues up a slot isolation event notification.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443 *
444 * It is safe to call this routine in an interrupt context.
445 */
Gavin Shanf8f7d632012-09-07 22:44:22 +0000446int eeh_dev_check_failure(struct eeh_dev *edev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447{
448 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 unsigned long flags;
Alexey Kardashevskiy14db3d52017-08-29 17:34:03 +1000450 struct device_node *dn;
Gavin Shanf8f7d632012-09-07 22:44:22 +0000451 struct pci_dev *dev;
Oliver O'Halloran25baf3d2019-09-03 20:15:56 +1000452 struct eeh_pe *pe, *parent_pe;
Linas Vepstasfd761fd2005-11-03 18:49:23 -0600453 int rc = 0;
Gavin Shanc6406d82015-03-17 16:15:08 +1100454 const char *location = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455
Gavin Shane575f8d2012-02-29 15:47:45 +0000456 eeh_stats.total_mmio_ffs++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457
Gavin Shan2ec5a0a2014-02-12 15:24:55 +0800458 if (!eeh_enabled())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459 return 0;
460
Gavin Shanf8f7d632012-09-07 22:44:22 +0000461 if (!edev) {
Gavin Shane575f8d2012-02-29 15:47:45 +0000462 eeh_stats.no_dn++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463 return 0;
Linas Vepstas177bc932005-11-03 18:48:52 -0600464 }
Gavin Shanf8f7d632012-09-07 22:44:22 +0000465 dev = eeh_dev_to_pci_dev(edev);
Wei Yang2a582222014-09-17 10:48:26 +0800466 pe = eeh_dev_to_pe(edev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467
468 /* Access to IO BARs might get this far and still not want checking. */
Gavin Shan66523d92012-09-07 22:44:13 +0000469 if (!pe) {
Gavin Shane575f8d2012-02-29 15:47:45 +0000470 eeh_stats.ignored_check++;
Sam Bobroff1ff8f362019-08-16 14:48:13 +1000471 eeh_edev_dbg(edev, "Ignored check\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472 return 0;
473 }
474
Gavin Shan66523d92012-09-07 22:44:13 +0000475 if (!pe->addr && !pe->config_addr) {
Gavin Shane575f8d2012-02-29 15:47:45 +0000476 eeh_stats.no_cfg_addr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 return 0;
478 }
479
Gavin Shanb95cd2c2013-06-20 13:21:16 +0800480 /*
481 * On PowerNV platform, we might already have fenced PHB
482 * there and we need take care of that firstly.
483 */
484 ret = eeh_phb_check_failure(pe);
485 if (ret > 0)
486 return ret;
487
Gavin Shan05ec4242014-06-10 11:41:55 +1000488 /*
489 * If the PE isn't owned by us, we shouldn't check the
490 * state. Instead, let the owner handle it if the PE has
491 * been frozen.
492 */
493 if (eeh_pe_passed(pe))
494 return 0;
495
Linas Vepstasfd761fd2005-11-03 18:49:23 -0600496 /* If we already have a pending isolation event for this
497 * slot, we know it's bad already, we don't need to check.
498 * Do this checking under a lock; as multiple PCI devices
499 * in one slot might report errors simultaneously, and we
500 * only want one error recovery routine running.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501 */
Gavin Shan49075812013-06-20 13:21:03 +0800502 eeh_serialize_lock(&flags);
Linas Vepstasfd761fd2005-11-03 18:49:23 -0600503 rc = 1;
Gavin Shan66523d92012-09-07 22:44:13 +0000504 if (pe->state & EEH_PE_ISOLATED) {
505 pe->check_count++;
Oliver O'Halloran4e0942c2019-10-16 12:25:36 +1100506 if (pe->check_count == EEH_MAX_FAILS) {
Alexey Kardashevskiy14db3d52017-08-29 17:34:03 +1000507 dn = pci_device_to_OF_node(dev);
508 if (dn)
509 location = of_get_property(dn, "ibm,loc-code",
510 NULL);
Sam Bobroff1ff8f362019-08-16 14:48:13 +1000511 eeh_edev_err(edev, "%d reads ignored for recovering device at location=%s driver=%s\n",
Gavin Shanc6406d82015-03-17 16:15:08 +1100512 pe->check_count,
513 location ? location : "unknown",
Sam Bobroff1ff8f362019-08-16 14:48:13 +1000514 eeh_driver_name(dev));
515 eeh_edev_err(edev, "Might be infinite loop in %s driver\n",
Thadeu Lima de Souza Cascardo778a7852012-01-11 09:09:58 +0000516 eeh_driver_name(dev));
Linas Vepstas5c1344e2005-11-03 18:49:31 -0600517 dump_stack();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518 }
Linas Vepstasfd761fd2005-11-03 18:49:23 -0600519 goto dn_unlock;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520 }
521
522 /*
523 * Now test for an EEH failure. This is VERY expensive.
524 * Note that the eeh_config_addr may be a parent device
525 * in the case of a device behind a bridge, or it may be
526 * function zero of a multi-function device.
527 * In any case they must share a common PHB.
528 */
Gavin Shan66523d92012-09-07 22:44:13 +0000529 ret = eeh_ops->get_state(pe, NULL);
Linas Vepstas76e6faf2005-11-03 18:49:15 -0600530
Linas Vepstas39d16e22007-03-19 14:51:00 -0500531 /* Note that config-io to empty slots may fail;
Gavin Shancb3bc9d2012-02-27 20:03:51 +0000532 * they are empty when they don't have children.
Gavin Shaneb594a42012-02-27 20:03:57 +0000533 * We will punt with the following conditions: Failure to get
534 * PE's state, EEH not support and Permanently unavailable
535 * state, PE is in good state.
Gavin Shancb3bc9d2012-02-27 20:03:51 +0000536 */
Gavin Shaneb594a42012-02-27 20:03:57 +0000537 if ((ret < 0) ||
Sam Bobroff34a286a2018-03-19 13:49:23 +1100538 (ret == EEH_STATE_NOT_SUPPORT) || eeh_state_active(ret)) {
Gavin Shane575f8d2012-02-29 15:47:45 +0000539 eeh_stats.false_positives++;
Gavin Shan66523d92012-09-07 22:44:13 +0000540 pe->false_positives++;
Linas Vepstasfd761fd2005-11-03 18:49:23 -0600541 rc = 0;
542 goto dn_unlock;
Linas Vepstas76e6faf2005-11-03 18:49:15 -0600543 }
544
Gavin Shan1ad7a722014-05-05 09:29:03 +1000545 /*
546 * It should be corner case that the parent PE has been
547 * put into frozen state as well. We should take care
548 * that at first.
549 */
550 parent_pe = pe->parent;
551 while (parent_pe) {
552 /* Hit the ceiling ? */
553 if (parent_pe->type & EEH_PE_PHB)
554 break;
555
556 /* Frozen parent PE ? */
557 ret = eeh_ops->get_state(parent_pe, NULL);
Sam Bobroff2eae39f2018-05-25 13:11:33 +1000558 if (ret > 0 && !eeh_state_active(ret)) {
Gavin Shan1ad7a722014-05-05 09:29:03 +1000559 pe = parent_pe;
Sam Bobroff2eae39f2018-05-25 13:11:33 +1000560 pr_err("EEH: Failure of PHB#%x-PE#%x will be handled at parent PHB#%x-PE#%x.\n",
561 pe->phb->global_number, pe->addr,
562 pe->phb->global_number, parent_pe->addr);
563 }
Gavin Shan1ad7a722014-05-05 09:29:03 +1000564
565 /* Next parent level */
566 parent_pe = parent_pe->parent;
567 }
568
Gavin Shane575f8d2012-02-29 15:47:45 +0000569 eeh_stats.slot_resets++;
Gavin Shana84f2732013-06-20 13:20:51 +0800570
Linas Vepstasfd761fd2005-11-03 18:49:23 -0600571 /* Avoid repeated reports of this failure, including problems
572 * with other functions on this device, and functions under
Gavin Shancb3bc9d2012-02-27 20:03:51 +0000573 * bridges.
574 */
Sam Bobroffe762bb82018-09-12 11:23:31 +1000575 eeh_pe_mark_isolated(pe);
Gavin Shan49075812013-06-20 13:21:03 +0800576 eeh_serialize_unlock(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578 /* Most EEH events are due to device driver bugs. Having
579 * a stack trace will help the device-driver authors figure
Gavin Shancb3bc9d2012-02-27 20:03:51 +0000580 * out what happened. So print that out.
581 */
Oliver O'Halloran25baf3d2019-09-03 20:15:56 +1000582 pr_debug("EEH: %s: Frozen PHB#%x-PE#%x detected\n",
583 __func__, pe->phb->global_number, pe->addr);
Gavin Shan5293bf92013-09-06 09:00:05 +0800584 eeh_send_failure_event(pe);
585
Linas Vepstasfd761fd2005-11-03 18:49:23 -0600586 return 1;
587
588dn_unlock:
Gavin Shan49075812013-06-20 13:21:03 +0800589 eeh_serialize_unlock(flags);
Linas Vepstasfd761fd2005-11-03 18:49:23 -0600590 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591}
592
Gavin Shanf8f7d632012-09-07 22:44:22 +0000593EXPORT_SYMBOL_GPL(eeh_dev_check_failure);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594
595/**
Gavin Shancb3bc9d2012-02-27 20:03:51 +0000596 * eeh_check_failure - Check if all 1's data is due to EEH slot freeze
Gavin Shan3e938052014-09-30 12:38:50 +1000597 * @token: I/O address
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 *
Gavin Shan3e938052014-09-30 12:38:50 +1000599 * Check for an EEH failure at the given I/O address. Call this
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600 * routine if the result of a read was all 0xff's and you want to
Gavin Shan3e938052014-09-30 12:38:50 +1000601 * find out if this is due to an EEH slot freeze event. This routine
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602 * will query firmware for the EEH status.
603 *
604 * Note this routine is safe to call in an interrupt context.
605 */
Gavin Shan3e938052014-09-30 12:38:50 +1000606int eeh_check_failure(const volatile void __iomem *token)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607{
608 unsigned long addr;
Gavin Shanf8f7d632012-09-07 22:44:22 +0000609 struct eeh_dev *edev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610
611 /* Finding the phys addr + pci device; this is pretty quick. */
612 addr = eeh_token_to_phys((unsigned long __force) token);
Gavin Shan3ab96a02012-09-07 22:44:23 +0000613 edev = eeh_addr_cache_get_dev(addr);
Gavin Shanf8f7d632012-09-07 22:44:22 +0000614 if (!edev) {
Gavin Shane575f8d2012-02-29 15:47:45 +0000615 eeh_stats.no_device++;
Gavin Shan3e938052014-09-30 12:38:50 +1000616 return 0;
Linas Vepstas177bc932005-11-03 18:48:52 -0600617 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618
Gavin Shan3e938052014-09-30 12:38:50 +1000619 return eeh_dev_check_failure(edev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621EXPORT_SYMBOL(eeh_check_failure);
622
Linas Vepstas6dee3fb2005-11-03 18:50:10 -0600623
Linas Vepstascb5b56242006-09-15 18:56:35 -0500624/**
Gavin Shancce4b2d2012-02-27 20:03:52 +0000625 * eeh_pci_enable - Enable MMIO or DMA transfers for this slot
Gavin Shanff477962012-09-07 22:44:16 +0000626 * @pe: EEH PE
Gavin Shancb3bc9d2012-02-27 20:03:51 +0000627 *
628 * This routine should be called to reenable frozen MMIO or DMA
629 * so that it would work correctly again. It's useful while doing
630 * recovery or log collection on the indicated device.
Linas Vepstas47b5c832006-09-15 18:57:42 -0500631 */
Gavin Shanff477962012-09-07 22:44:16 +0000632int eeh_pci_enable(struct eeh_pe *pe, int function)
Linas Vepstas47b5c832006-09-15 18:57:42 -0500633{
Gavin Shan4d4f5772014-09-30 12:39:00 +1000634 int active_flag, rc;
Gavin Shan78954702014-04-24 18:00:14 +1000635
636 /*
637 * pHyp doesn't allow to enable IO or DMA on unfrozen PE.
638 * Also, it's pointless to enable them on unfrozen PE. So
Gavin Shan4d4f5772014-09-30 12:39:00 +1000639 * we have to check before enabling IO or DMA.
Gavin Shan78954702014-04-24 18:00:14 +1000640 */
Gavin Shan4d4f5772014-09-30 12:39:00 +1000641 switch (function) {
642 case EEH_OPT_THAW_MMIO:
Gavin Shan872ee2d2015-10-08 14:58:55 +1100643 active_flag = EEH_STATE_MMIO_ACTIVE | EEH_STATE_MMIO_ENABLED;
Gavin Shan4d4f5772014-09-30 12:39:00 +1000644 break;
645 case EEH_OPT_THAW_DMA:
646 active_flag = EEH_STATE_DMA_ACTIVE;
647 break;
648 case EEH_OPT_DISABLE:
649 case EEH_OPT_ENABLE:
650 case EEH_OPT_FREEZE_PE:
651 active_flag = 0;
652 break;
653 default:
654 pr_warn("%s: Invalid function %d\n",
655 __func__, function);
656 return -EINVAL;
657 }
658
659 /*
660 * Check if IO or DMA has been enabled before
661 * enabling them.
662 */
663 if (active_flag) {
Gavin Shan78954702014-04-24 18:00:14 +1000664 rc = eeh_ops->get_state(pe, NULL);
665 if (rc < 0)
666 return rc;
667
Gavin Shan4d4f5772014-09-30 12:39:00 +1000668 /* Needn't enable it at all */
669 if (rc == EEH_STATE_NOT_SUPPORT)
670 return 0;
671
672 /* It's already enabled */
673 if (rc & active_flag)
Gavin Shan78954702014-04-24 18:00:14 +1000674 return 0;
675 }
Linas Vepstas47b5c832006-09-15 18:57:42 -0500676
Gavin Shan4d4f5772014-09-30 12:39:00 +1000677
678 /* Issue the request */
Gavin Shanff477962012-09-07 22:44:16 +0000679 rc = eeh_ops->set_option(pe, function);
Linas Vepstas47b5c832006-09-15 18:57:42 -0500680 if (rc)
Gavin Shan78954702014-04-24 18:00:14 +1000681 pr_warn("%s: Unexpected state change %d on "
Russell Currey1f52f172016-11-16 14:02:15 +1100682 "PHB#%x-PE#%x, err=%d\n",
Gavin Shan78954702014-04-24 18:00:14 +1000683 __func__, function, pe->phb->global_number,
684 pe->addr, rc);
Linas Vepstas47b5c832006-09-15 18:57:42 -0500685
Gavin Shan4d4f5772014-09-30 12:39:00 +1000686 /* Check if the request is finished successfully */
687 if (active_flag) {
Sam Bobrofffef7f902018-09-12 11:23:32 +1000688 rc = eeh_wait_state(pe, PCI_BUS_RESET_WAIT_MSEC);
Andrew Donnellan949e9b82015-10-23 17:19:46 +1100689 if (rc < 0)
Gavin Shan4d4f5772014-09-30 12:39:00 +1000690 return rc;
Gavin Shan78954702014-04-24 18:00:14 +1000691
Gavin Shan4d4f5772014-09-30 12:39:00 +1000692 if (rc & active_flag)
693 return 0;
Gavin Shan78954702014-04-24 18:00:14 +1000694
Gavin Shan4d4f5772014-09-30 12:39:00 +1000695 return -EIO;
696 }
Linas Vepstasfa1be472007-03-19 14:59:59 -0500697
Linas Vepstas47b5c832006-09-15 18:57:42 -0500698 return rc;
699}
700
Sam Bobroffcef50c62019-08-16 14:48:15 +1000701static void eeh_disable_and_save_dev_state(struct eeh_dev *edev,
Sam Bobroffd6c49322018-05-25 13:11:32 +1000702 void *userdata)
Gavin Shan28158cd2015-02-11 10:20:49 +1100703{
Gavin Shan28158cd2015-02-11 10:20:49 +1100704 struct pci_dev *pdev = eeh_dev_to_pci_dev(edev);
705 struct pci_dev *dev = userdata;
706
707 /*
708 * The caller should have disabled and saved the
709 * state for the specified device
710 */
711 if (!pdev || pdev == dev)
Sam Bobroffcef50c62019-08-16 14:48:15 +1000712 return;
Gavin Shan28158cd2015-02-11 10:20:49 +1100713
714 /* Ensure we have D0 power state */
715 pci_set_power_state(pdev, PCI_D0);
716
717 /* Save device state */
718 pci_save_state(pdev);
719
720 /*
721 * Disable device to avoid any DMA traffic and
722 * interrupt from the device
723 */
724 pci_write_config_word(pdev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
Gavin Shan28158cd2015-02-11 10:20:49 +1100725}
726
Sam Bobroffcef50c62019-08-16 14:48:15 +1000727static void eeh_restore_dev_state(struct eeh_dev *edev, void *userdata)
Gavin Shan28158cd2015-02-11 10:20:49 +1100728{
Gavin Shan0bd78582015-03-17 16:15:07 +1100729 struct pci_dn *pdn = eeh_dev_to_pdn(edev);
Gavin Shan28158cd2015-02-11 10:20:49 +1100730 struct pci_dev *pdev = eeh_dev_to_pci_dev(edev);
731 struct pci_dev *dev = userdata;
732
733 if (!pdev)
Sam Bobroffcef50c62019-08-16 14:48:15 +1000734 return;
Gavin Shan28158cd2015-02-11 10:20:49 +1100735
736 /* Apply customization from firmware */
Gavin Shan0bd78582015-03-17 16:15:07 +1100737 if (pdn && eeh_ops->restore_config)
738 eeh_ops->restore_config(pdn);
Gavin Shan28158cd2015-02-11 10:20:49 +1100739
740 /* The caller should restore state for the specified device */
741 if (pdev != dev)
David Gibson502f1592015-06-03 14:52:59 +1000742 pci_restore_state(pdev);
Gavin Shan28158cd2015-02-11 10:20:49 +1100743}
744
Bryant G. Ly64ba3dc72018-01-05 10:45:46 -0600745int eeh_restore_vf_config(struct pci_dn *pdn)
746{
747 struct eeh_dev *edev = pdn_to_eeh_dev(pdn);
748 u32 devctl, cmd, cap2, aer_capctl;
749 int old_mps;
750
751 if (edev->pcie_cap) {
752 /* Restore MPS */
753 old_mps = (ffs(pdn->mps) - 8) << 5;
754 eeh_ops->read_config(pdn, edev->pcie_cap + PCI_EXP_DEVCTL,
755 2, &devctl);
756 devctl &= ~PCI_EXP_DEVCTL_PAYLOAD;
757 devctl |= old_mps;
758 eeh_ops->write_config(pdn, edev->pcie_cap + PCI_EXP_DEVCTL,
759 2, devctl);
760
Linus Torvalds105cf3c2018-02-06 09:59:40 -0800761 /* Disable Completion Timeout if possible */
Bryant G. Ly64ba3dc72018-01-05 10:45:46 -0600762 eeh_ops->read_config(pdn, edev->pcie_cap + PCI_EXP_DEVCAP2,
763 4, &cap2);
Linus Torvalds105cf3c2018-02-06 09:59:40 -0800764 if (cap2 & PCI_EXP_DEVCAP2_COMP_TMOUT_DIS) {
Bryant G. Ly64ba3dc72018-01-05 10:45:46 -0600765 eeh_ops->read_config(pdn,
766 edev->pcie_cap + PCI_EXP_DEVCTL2,
767 4, &cap2);
Linus Torvalds105cf3c2018-02-06 09:59:40 -0800768 cap2 |= PCI_EXP_DEVCTL2_COMP_TMOUT_DIS;
Bryant G. Ly64ba3dc72018-01-05 10:45:46 -0600769 eeh_ops->write_config(pdn,
770 edev->pcie_cap + PCI_EXP_DEVCTL2,
771 4, cap2);
772 }
773 }
774
775 /* Enable SERR and parity checking */
776 eeh_ops->read_config(pdn, PCI_COMMAND, 2, &cmd);
777 cmd |= (PCI_COMMAND_PARITY | PCI_COMMAND_SERR);
778 eeh_ops->write_config(pdn, PCI_COMMAND, 2, cmd);
779
780 /* Enable report various errors */
781 if (edev->pcie_cap) {
782 eeh_ops->read_config(pdn, edev->pcie_cap + PCI_EXP_DEVCTL,
783 2, &devctl);
784 devctl &= ~PCI_EXP_DEVCTL_CERE;
785 devctl |= (PCI_EXP_DEVCTL_NFERE |
786 PCI_EXP_DEVCTL_FERE |
787 PCI_EXP_DEVCTL_URRE);
788 eeh_ops->write_config(pdn, edev->pcie_cap + PCI_EXP_DEVCTL,
789 2, devctl);
790 }
791
792 /* Enable ECRC generation and check */
793 if (edev->pcie_cap && edev->aer_cap) {
794 eeh_ops->read_config(pdn, edev->aer_cap + PCI_ERR_CAP,
795 4, &aer_capctl);
796 aer_capctl |= (PCI_ERR_CAP_ECRC_GENE | PCI_ERR_CAP_ECRC_CHKE);
797 eeh_ops->write_config(pdn, edev->aer_cap + PCI_ERR_CAP,
798 4, aer_capctl);
799 }
800
801 return 0;
802}
803
Linas Vepstas47b5c832006-09-15 18:57:42 -0500804/**
Andrew Donnellan31f6a4a2016-02-08 14:39:19 +1100805 * pcibios_set_pcie_reset_state - Set PCI-E reset state
Gavin Shancb3bc9d2012-02-27 20:03:51 +0000806 * @dev: pci device struct
807 * @state: reset state to enter
Brian King00c2ae32007-05-08 08:04:05 +1000808 *
809 * Return value:
810 * 0 if success
Gavin Shancb3bc9d2012-02-27 20:03:51 +0000811 */
Brian King00c2ae32007-05-08 08:04:05 +1000812int pcibios_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
813{
Gavin Shanc270a242012-09-07 22:44:17 +0000814 struct eeh_dev *edev = pci_dev_to_eeh_dev(dev);
Wei Yang2a582222014-09-17 10:48:26 +0800815 struct eeh_pe *pe = eeh_dev_to_pe(edev);
Gavin Shanc270a242012-09-07 22:44:17 +0000816
817 if (!pe) {
818 pr_err("%s: No PE found on PCI device %s\n",
819 __func__, pci_name(dev));
820 return -EINVAL;
821 }
Brian King00c2ae32007-05-08 08:04:05 +1000822
823 switch (state) {
824 case pcie_deassert_reset:
Gavin Shanc270a242012-09-07 22:44:17 +0000825 eeh_ops->reset(pe, EEH_RESET_DEACTIVATE);
Sam Bobroff188fdea2018-11-29 14:16:38 +1100826 eeh_unfreeze_pe(pe);
Wei Yang9312bc52016-03-04 10:53:09 +1100827 if (!(pe->type & EEH_PE_VF))
Sam Bobroff9ed5ca62018-11-29 14:16:39 +1100828 eeh_pe_state_clear(pe, EEH_PE_CFG_BLOCKED, true);
Gavin Shan28158cd2015-02-11 10:20:49 +1100829 eeh_pe_dev_traverse(pe, eeh_restore_dev_state, dev);
Sam Bobroff9ed5ca62018-11-29 14:16:39 +1100830 eeh_pe_state_clear(pe, EEH_PE_ISOLATED, true);
Brian King00c2ae32007-05-08 08:04:05 +1000831 break;
832 case pcie_hot_reset:
Sam Bobroffe762bb82018-09-12 11:23:31 +1000833 eeh_pe_mark_isolated(pe);
Sam Bobroff9ed5ca62018-11-29 14:16:39 +1100834 eeh_pe_state_clear(pe, EEH_PE_CFG_BLOCKED, true);
Gavin Shan28158cd2015-02-11 10:20:49 +1100835 eeh_ops->set_option(pe, EEH_OPT_FREEZE_PE);
836 eeh_pe_dev_traverse(pe, eeh_disable_and_save_dev_state, dev);
Wei Yang9312bc52016-03-04 10:53:09 +1100837 if (!(pe->type & EEH_PE_VF))
838 eeh_pe_state_mark(pe, EEH_PE_CFG_BLOCKED);
Gavin Shanc270a242012-09-07 22:44:17 +0000839 eeh_ops->reset(pe, EEH_RESET_HOT);
Brian King00c2ae32007-05-08 08:04:05 +1000840 break;
841 case pcie_warm_reset:
Sam Bobroffe762bb82018-09-12 11:23:31 +1000842 eeh_pe_mark_isolated(pe);
Sam Bobroff9ed5ca62018-11-29 14:16:39 +1100843 eeh_pe_state_clear(pe, EEH_PE_CFG_BLOCKED, true);
Gavin Shan28158cd2015-02-11 10:20:49 +1100844 eeh_ops->set_option(pe, EEH_OPT_FREEZE_PE);
845 eeh_pe_dev_traverse(pe, eeh_disable_and_save_dev_state, dev);
Wei Yang9312bc52016-03-04 10:53:09 +1100846 if (!(pe->type & EEH_PE_VF))
847 eeh_pe_state_mark(pe, EEH_PE_CFG_BLOCKED);
Gavin Shanc270a242012-09-07 22:44:17 +0000848 eeh_ops->reset(pe, EEH_RESET_FUNDAMENTAL);
Brian King00c2ae32007-05-08 08:04:05 +1000849 break;
850 default:
Sam Bobroff9ed5ca62018-11-29 14:16:39 +1100851 eeh_pe_state_clear(pe, EEH_PE_ISOLATED | EEH_PE_CFG_BLOCKED, true);
Brian King00c2ae32007-05-08 08:04:05 +1000852 return -EINVAL;
853 };
854
855 return 0;
856}
857
858/**
Gavin Shanc270a242012-09-07 22:44:17 +0000859 * eeh_set_pe_freset - Check the required reset for the indicated device
860 * @data: EEH device
861 * @flag: return value
Gavin Shancb3bc9d2012-02-27 20:03:51 +0000862 *
863 * Each device might have its preferred reset type: fundamental or
864 * hot reset. The routine is used to collected the information for
865 * the indicated device and its children so that the bunch of the
866 * devices could be reset properly.
867 */
Sam Bobroffcef50c62019-08-16 14:48:15 +1000868static void eeh_set_dev_freset(struct eeh_dev *edev, void *flag)
Gavin Shancb3bc9d2012-02-27 20:03:51 +0000869{
870 struct pci_dev *dev;
Gavin Shanc270a242012-09-07 22:44:17 +0000871 unsigned int *freset = (unsigned int *)flag;
Gavin Shancb3bc9d2012-02-27 20:03:51 +0000872
Gavin Shanc270a242012-09-07 22:44:17 +0000873 dev = eeh_dev_to_pci_dev(edev);
Gavin Shancb3bc9d2012-02-27 20:03:51 +0000874 if (dev)
875 *freset |= dev->needs_freset;
Gavin Shancb3bc9d2012-02-27 20:03:51 +0000876}
877
Sam Bobroff1ef52072018-11-29 14:16:41 +1100878static void eeh_pe_refreeze_passed(struct eeh_pe *root)
879{
880 struct eeh_pe *pe;
881 int state;
882
883 eeh_for_each_pe(root, pe) {
884 if (eeh_pe_passed(pe)) {
885 state = eeh_ops->get_state(pe, NULL);
886 if (state &
887 (EEH_STATE_MMIO_ACTIVE | EEH_STATE_MMIO_ENABLED)) {
888 pr_info("EEH: Passed-through PE PHB#%x-PE#%x was thawed by reset, re-freezing for safety.\n",
889 pe->phb->global_number, pe->addr);
890 eeh_pe_set_option(pe, EEH_OPT_FREEZE_PE);
891 }
892 }
893 }
894}
895
Gavin Shancb3bc9d2012-02-27 20:03:51 +0000896/**
Russell Currey6654c932016-11-17 16:07:47 +1100897 * eeh_pe_reset_full - Complete a full reset process on the indicated PE
Gavin Shanc270a242012-09-07 22:44:17 +0000898 * @pe: EEH PE
Gavin Shancb3bc9d2012-02-27 20:03:51 +0000899 *
Russell Currey6654c932016-11-17 16:07:47 +1100900 * This function executes a full reset procedure on a PE, including setting
901 * the appropriate flags, performing a fundamental or hot reset, and then
902 * deactivating the reset status. It is designed to be used within the EEH
903 * subsystem, as opposed to eeh_pe_reset which is exported to drivers and
904 * only performs a single operation at a time.
905 *
906 * This function will attempt to reset a PE three times before failing.
Gavin Shancb3bc9d2012-02-27 20:03:51 +0000907 */
Sam Bobroff1ef52072018-11-29 14:16:41 +1100908int eeh_pe_reset_full(struct eeh_pe *pe, bool include_passed)
Linas Vepstas6dee3fb2005-11-03 18:50:10 -0600909{
Russell Currey6654c932016-11-17 16:07:47 +1100910 int reset_state = (EEH_PE_RESET | EEH_PE_CFG_BLOCKED);
911 int type = EEH_RESET_HOT;
Richard A Lary308fc4f2011-04-22 09:59:47 +0000912 unsigned int freset = 0;
Sam Bobroff195482c2018-11-29 14:16:42 +1100913 int i, state = 0, ret;
Mike Mason6e193142009-07-30 15:42:39 -0700914
Russell Currey6654c932016-11-17 16:07:47 +1100915 /*
916 * Determine the type of reset to perform - hot or fundamental.
917 * Hot reset is the default operation, unless any device under the
918 * PE requires a fundamental reset.
Gavin Shana84f2732013-06-20 13:20:51 +0800919 */
Gavin Shanc270a242012-09-07 22:44:17 +0000920 eeh_pe_dev_traverse(pe, eeh_set_dev_freset, &freset);
Richard A Lary308fc4f2011-04-22 09:59:47 +0000921
922 if (freset)
Russell Currey6654c932016-11-17 16:07:47 +1100923 type = EEH_RESET_FUNDAMENTAL;
Linas Vepstas6dee3fb2005-11-03 18:50:10 -0600924
Russell Currey6654c932016-11-17 16:07:47 +1100925 /* Mark the PE as in reset state and block config space accesses */
926 eeh_pe_state_mark(pe, reset_state);
Linas Vepstase1029262006-09-21 18:25:56 -0500927
Russell Currey6654c932016-11-17 16:07:47 +1100928 /* Make three attempts at resetting the bus */
Gavin Shanb85743e2014-11-14 10:47:28 +1100929 for (i = 0; i < 3; i++) {
Sam Bobroff1ef52072018-11-29 14:16:41 +1100930 ret = eeh_pe_reset(pe, type, include_passed);
Sam Bobroff195482c2018-11-29 14:16:42 +1100931 if (!ret)
932 ret = eeh_pe_reset(pe, EEH_RESET_DEACTIVATE,
933 include_passed);
934 if (ret) {
935 ret = -EIO;
936 pr_warn("EEH: Failure %d resetting PHB#%x-PE#%x (attempt %d)\n\n",
937 state, pe->phb->global_number, pe->addr, i + 1);
938 continue;
939 }
940 if (i)
941 pr_warn("EEH: PHB#%x-PE#%x: Successful reset (attempt %d)\n",
942 pe->phb->global_number, pe->addr, i + 1);
Russell Currey6654c932016-11-17 16:07:47 +1100943
944 /* Wait until the PE is in a functioning state */
Sam Bobrofffef7f902018-09-12 11:23:32 +1000945 state = eeh_wait_state(pe, PCI_BUS_RESET_WAIT_MSEC);
Gavin Shanb85743e2014-11-14 10:47:28 +1100946 if (state < 0) {
Sam Bobroff195482c2018-11-29 14:16:42 +1100947 pr_warn("EEH: Unrecoverable slot failure on PHB#%x-PE#%x",
948 pe->phb->global_number, pe->addr);
Gavin Shanb85743e2014-11-14 10:47:28 +1100949 ret = -ENOTRECOVERABLE;
Russell Currey6654c932016-11-17 16:07:47 +1100950 break;
Gavin Shanb85743e2014-11-14 10:47:28 +1100951 }
Sam Bobrofffef7f902018-09-12 11:23:32 +1000952 if (eeh_state_active(state))
953 break;
Sam Bobroff195482c2018-11-29 14:16:42 +1100954 else
955 pr_warn("EEH: PHB#%x-PE#%x: Slot inactive after reset: 0x%x (attempt %d)\n",
956 pe->phb->global_number, pe->addr, state, i + 1);
Linas Vepstas6dee3fb2005-11-03 18:50:10 -0600957 }
Linas Vepstasb6495c02005-11-03 18:54:54 -0600958
Sam Bobroff1ef52072018-11-29 14:16:41 +1100959 /* Resetting the PE may have unfrozen child PEs. If those PEs have been
960 * (potentially) passed through to a guest, re-freeze them:
961 */
962 if (!include_passed)
963 eeh_pe_refreeze_passed(pe);
964
Sam Bobroff9ed5ca62018-11-29 14:16:39 +1100965 eeh_pe_state_clear(pe, reset_state, true);
Gavin Shanb85743e2014-11-14 10:47:28 +1100966 return ret;
Linas Vepstas6dee3fb2005-11-03 18:50:10 -0600967}
968
Linas Vepstas8b553f32005-11-03 18:50:17 -0600969/**
Gavin Shancb3bc9d2012-02-27 20:03:51 +0000970 * eeh_save_bars - Save device bars
Gavin Shanf631acd2012-02-27 20:04:07 +0000971 * @edev: PCI device associated EEH device
Linas Vepstas8b553f32005-11-03 18:50:17 -0600972 *
973 * Save the values of the device bars. Unlike the restore
974 * routine, this routine is *not* recursive. This is because
Justin Mattock31116f02011-02-24 20:10:18 +0000975 * PCI devices are added individually; but, for the restore,
Linas Vepstas8b553f32005-11-03 18:50:17 -0600976 * an entire slot is reset at a time.
977 */
Gavin Shand7bb8862012-09-07 22:44:21 +0000978void eeh_save_bars(struct eeh_dev *edev)
Linas Vepstas8b553f32005-11-03 18:50:17 -0600979{
Gavin Shan0bd78582015-03-17 16:15:07 +1100980 struct pci_dn *pdn;
Linas Vepstas8b553f32005-11-03 18:50:17 -0600981 int i;
982
Gavin Shan0bd78582015-03-17 16:15:07 +1100983 pdn = eeh_dev_to_pdn(edev);
984 if (!pdn)
Linas Vepstas8b553f32005-11-03 18:50:17 -0600985 return;
Gavin Shana84f2732013-06-20 13:20:51 +0800986
Linas Vepstas8b553f32005-11-03 18:50:17 -0600987 for (i = 0; i < 16; i++)
Gavin Shan0bd78582015-03-17 16:15:07 +1100988 eeh_ops->read_config(pdn, i * 4, 4, &edev->config_space[i]);
Gavin Shanbf898ec2013-11-12 14:49:21 +0800989
990 /*
991 * For PCI bridges including root port, we need enable bus
992 * master explicitly. Otherwise, it can't fetch IODA table
993 * entries correctly. So we cache the bit in advance so that
994 * we can restore it after reset, either PHB range or PE range.
995 */
996 if (edev->mode & EEH_DEV_BRIDGE)
997 edev->config_space[1] |= PCI_COMMAND_MASTER;
Linas Vepstas8b553f32005-11-03 18:50:17 -0600998}
999
Gavin Shancb3bc9d2012-02-27 20:03:51 +00001000/**
Gavin Shanaa1e6372012-02-27 20:03:53 +00001001 * eeh_ops_register - Register platform dependent EEH operations
1002 * @ops: platform dependent EEH operations
1003 *
1004 * Register the platform dependent EEH operation callback
1005 * functions. The platform should call this function before
1006 * any other EEH operations.
1007 */
1008int __init eeh_ops_register(struct eeh_ops *ops)
1009{
1010 if (!ops->name) {
Gavin Shan0dae2742014-07-17 14:41:41 +10001011 pr_warn("%s: Invalid EEH ops name for %p\n",
Gavin Shanaa1e6372012-02-27 20:03:53 +00001012 __func__, ops);
1013 return -EINVAL;
1014 }
1015
1016 if (eeh_ops && eeh_ops != ops) {
Gavin Shan0dae2742014-07-17 14:41:41 +10001017 pr_warn("%s: EEH ops of platform %s already existing (%s)\n",
Gavin Shanaa1e6372012-02-27 20:03:53 +00001018 __func__, eeh_ops->name, ops->name);
1019 return -EEXIST;
1020 }
1021
1022 eeh_ops = ops;
1023
1024 return 0;
1025}
1026
1027/**
1028 * eeh_ops_unregister - Unreigster platform dependent EEH operations
1029 * @name: name of EEH platform operations
1030 *
1031 * Unregister the platform dependent EEH operation callback
1032 * functions.
1033 */
1034int __exit eeh_ops_unregister(const char *name)
1035{
1036 if (!name || !strlen(name)) {
Gavin Shan0dae2742014-07-17 14:41:41 +10001037 pr_warn("%s: Invalid EEH ops name\n",
Gavin Shanaa1e6372012-02-27 20:03:53 +00001038 __func__);
1039 return -EINVAL;
1040 }
1041
1042 if (eeh_ops && !strcmp(eeh_ops->name, name)) {
1043 eeh_ops = NULL;
1044 return 0;
1045 }
1046
1047 return -EEXIST;
1048}
1049
Gavin Shan66f9af832014-02-12 15:24:56 +08001050static int eeh_reboot_notifier(struct notifier_block *nb,
1051 unsigned long action, void *unused)
1052{
Gavin Shan05b17212014-07-17 14:41:38 +10001053 eeh_clear_flag(EEH_ENABLED);
Gavin Shan66f9af832014-02-12 15:24:56 +08001054 return NOTIFY_DONE;
1055}
1056
1057static struct notifier_block eeh_reboot_nb = {
1058 .notifier_call = eeh_reboot_notifier,
1059};
1060
Gavin Shanaa1e6372012-02-27 20:03:53 +00001061/**
Gavin Shancb3bc9d2012-02-27 20:03:51 +00001062 * eeh_init - EEH initialization
1063 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001064 * Initialize EEH by trying to enable it for all of the adapters in the system.
1065 * As a side effect we can determine here if eeh is supported at all.
1066 * Note that we leave EEH on so failed config cycles won't cause a machine
1067 * check. If a user turns off EEH for a particular adapter they are really
1068 * telling Linux to ignore errors. Some hardware (e.g. POWER5) won't
1069 * grant access to a slot if EEH isn't enabled, and so we always enable
1070 * EEH for all slots/all devices.
1071 *
1072 * The eeh-force-off option disables EEH checking globally, for all slots.
1073 * Even if force-off is set, the EEH hardware is still enabled, so that
1074 * newer systems can boot.
1075 */
Benjamin Herrenschmidtb9fde582017-09-07 16:35:44 +10001076static int eeh_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077{
Gavin Shan1a5c2e62012-03-20 21:30:29 +00001078 struct pci_controller *hose, *tmp;
Gavin Shan51fb5f52013-06-20 13:20:56 +08001079 int ret = 0;
1080
Gavin Shan66f9af832014-02-12 15:24:56 +08001081 /* Register reboot notifier */
1082 ret = register_reboot_notifier(&eeh_reboot_nb);
1083 if (ret) {
1084 pr_warn("%s: Failed to register notifier (%d)\n",
1085 __func__, ret);
1086 return ret;
1087 }
1088
Gavin Shane2af1552012-02-27 20:03:54 +00001089 /* call platform initialization function */
1090 if (!eeh_ops) {
Gavin Shan0dae2742014-07-17 14:41:41 +10001091 pr_warn("%s: Platform EEH operation not found\n",
Gavin Shane2af1552012-02-27 20:03:54 +00001092 __func__);
Gavin Shan35e5cfe2012-09-07 22:44:02 +00001093 return -EEXIST;
Greg Kurz221195f2014-11-25 17:10:06 +01001094 } else if ((ret = eeh_ops->init()))
Gavin Shan35e5cfe2012-09-07 22:44:02 +00001095 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096
Benjamin Herrenschmidt3e77ade2017-09-07 16:35:40 +10001097 /* Initialize PHB PEs */
1098 list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
1099 eeh_dev_phb_init_dynamic(hose);
1100
Sam Bobroff685a0bc2019-08-16 14:48:08 +10001101 eeh_addr_cache_init();
1102
Gavin Shanc8608552013-06-20 13:21:00 +08001103 /* Initialize EEH event */
Sam Bobroffbffc0172018-09-12 11:23:23 +10001104 return eeh_event_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105}
1106
Gavin Shan35e5cfe2012-09-07 22:44:02 +00001107core_initcall_sync(eeh_init);
1108
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109/**
Gavin Shanc6406d82015-03-17 16:15:08 +11001110 * eeh_add_device_early - Enable EEH for the indicated device node
Gavin Shanff57b452015-03-17 16:15:06 +11001111 * @pdn: PCI device node for which to set up EEH
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112 *
1113 * This routine must be used to perform EEH initialization for PCI
1114 * devices that were added after system boot (e.g. hotplug, dlpar).
1115 * This routine must be called before any i/o is performed to the
1116 * adapter (inluding any config-space i/o).
1117 * Whether this actually enables EEH or not for this device depends
1118 * on the CEC architecture, type of the device, on earlier boot
1119 * command-line arguments & etc.
1120 */
Gavin Shanff57b452015-03-17 16:15:06 +11001121void eeh_add_device_early(struct pci_dn *pdn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122{
Alexey Kardashevskiy69672bd2017-08-29 17:34:01 +10001123 struct pci_controller *phb = pdn ? pdn->phb : NULL;
Gavin Shanff57b452015-03-17 16:15:06 +11001124 struct eeh_dev *edev = pdn_to_eeh_dev(pdn);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125
Guilherme G. Piccolic2078d92016-04-11 16:17:22 -03001126 if (!edev)
Gavin Shan26a74852013-06-20 13:20:59 +08001127 return;
1128
Gavin Shand91dafc2015-05-01 09:22:15 +10001129 if (!eeh_has_flag(EEH_PROBE_MODE_DEVTREE))
1130 return;
1131
Linas Vepstasf751f842005-11-03 18:54:23 -06001132 /* USB Bus children of PCI devices will not have BUID's */
Gavin Shanff57b452015-03-17 16:15:06 +11001133 if (NULL == phb ||
1134 (eeh_has_flag(EEH_PROBE_MODE_DEVTREE) && 0 == phb->buid))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136
Gavin Shanff57b452015-03-17 16:15:06 +11001137 eeh_ops->probe(pdn, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139
Gavin Shancb3bc9d2012-02-27 20:03:51 +00001140/**
1141 * eeh_add_device_tree_early - Enable EEH for the indicated device
Gavin Shanff57b452015-03-17 16:15:06 +11001142 * @pdn: PCI device node
Gavin Shancb3bc9d2012-02-27 20:03:51 +00001143 *
1144 * This routine must be used to perform EEH initialization for the
1145 * indicated PCI device that was added after system boot (e.g.
1146 * hotplug, dlpar).
1147 */
Gavin Shanff57b452015-03-17 16:15:06 +11001148void eeh_add_device_tree_early(struct pci_dn *pdn)
Linas Vepstase2a296e2005-11-03 18:51:31 -06001149{
Gavin Shanff57b452015-03-17 16:15:06 +11001150 struct pci_dn *n;
Stephen Rothwellacaa6172007-12-21 15:52:07 +11001151
Gavin Shanff57b452015-03-17 16:15:06 +11001152 if (!pdn)
1153 return;
1154
1155 list_for_each_entry(n, &pdn->child_list, list)
1156 eeh_add_device_tree_early(n);
1157 eeh_add_device_early(pdn);
Linas Vepstase2a296e2005-11-03 18:51:31 -06001158}
1159EXPORT_SYMBOL_GPL(eeh_add_device_tree_early);
1160
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161/**
Gavin Shancb3bc9d2012-02-27 20:03:51 +00001162 * eeh_add_device_late - Perform EEH initialization for the indicated pci device
Linus Torvalds1da177e2005-04-16 15:20:36 -07001163 * @dev: pci device for which to set up EEH
1164 *
1165 * This routine must be used to complete EEH initialization for PCI
1166 * devices that were added after system boot (e.g. hotplug, dlpar).
1167 */
Gavin Shanf2856492013-07-24 10:24:52 +08001168void eeh_add_device_late(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169{
Gavin Shanc6406d82015-03-17 16:15:08 +11001170 struct pci_dn *pdn;
Gavin Shanf631acd2012-02-27 20:04:07 +00001171 struct eeh_dev *edev;
Linas Vepstas56b0fca2005-11-03 18:48:45 -06001172
Sam Bobroffb905f8c2019-08-16 14:48:09 +10001173 if (!dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174 return;
1175
Gavin Shanc6406d82015-03-17 16:15:08 +11001176 pdn = pci_get_pdn_by_devfn(dev->bus, dev->devfn);
1177 edev = pdn_to_eeh_dev(pdn);
Sam Bobroff1ff8f362019-08-16 14:48:13 +10001178 eeh_edev_dbg(edev, "Adding device\n");
Gavin Shanf631acd2012-02-27 20:04:07 +00001179 if (edev->pdev == dev) {
Sam Bobroff1ff8f362019-08-16 14:48:13 +10001180 eeh_edev_dbg(edev, "Device already referenced!\n");
Benjamin Herrenschmidt57b066f2008-10-27 19:48:41 +00001181 return;
1182 }
Gavin Shanf5c57712013-07-24 10:24:58 +08001183
1184 /*
1185 * The EEH cache might not be removed correctly because of
1186 * unbalanced kref to the device during unplug time, which
1187 * relies on pcibios_release_device(). So we have to remove
1188 * that here explicitly.
1189 */
1190 if (edev->pdev) {
1191 eeh_rmv_from_parent_pe(edev);
1192 eeh_addr_cache_rmv_dev(edev->pdev);
1193 eeh_sysfs_remove_device(edev->pdev);
1194
Gavin Shanf26c7a02014-01-12 14:13:45 +08001195 /*
1196 * We definitely should have the PCI device removed
1197 * though it wasn't correctly. So we needn't call
1198 * into error handler afterwards.
1199 */
1200 edev->mode |= EEH_DEV_NO_HANDLER;
1201
Gavin Shanf5c57712013-07-24 10:24:58 +08001202 edev->pdev = NULL;
1203 dev->dev.archdata.edev = NULL;
1204 }
Benjamin Herrenschmidt57b066f2008-10-27 19:48:41 +00001205
Daniel Axtense642d112015-08-14 16:03:19 +10001206 if (eeh_has_flag(EEH_PROBE_MODE_DEV))
1207 eeh_ops->probe(pdn, NULL);
1208
Gavin Shanf631acd2012-02-27 20:04:07 +00001209 edev->pdev = dev;
1210 dev->dev.archdata.edev = edev;
Linas Vepstas56b0fca2005-11-03 18:48:45 -06001211
Gavin Shan3ab96a02012-09-07 22:44:23 +00001212 eeh_addr_cache_insert_dev(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213}
Nathan Fontenot794e0852006-03-31 12:04:52 -06001214
Gavin Shancb3bc9d2012-02-27 20:03:51 +00001215/**
1216 * eeh_add_device_tree_late - Perform EEH initialization for the indicated PCI bus
1217 * @bus: PCI bus
1218 *
1219 * This routine must be used to perform EEH initialization for PCI
1220 * devices which are attached to the indicated PCI bus. The PCI bus
1221 * is added after system boot through hotplug or dlpar.
1222 */
Nathan Fontenot794e0852006-03-31 12:04:52 -06001223void eeh_add_device_tree_late(struct pci_bus *bus)
1224{
1225 struct pci_dev *dev;
1226
Sam Bobroffb905f8c2019-08-16 14:48:09 +10001227 if (eeh_has_flag(EEH_FORCE_DISABLED))
1228 return;
Nathan Fontenot794e0852006-03-31 12:04:52 -06001229 list_for_each_entry(dev, &bus->devices, bus_list) {
Gavin Shana84f2732013-06-20 13:20:51 +08001230 eeh_add_device_late(dev);
1231 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
1232 struct pci_bus *subbus = dev->subordinate;
1233 if (subbus)
1234 eeh_add_device_tree_late(subbus);
1235 }
Nathan Fontenot794e0852006-03-31 12:04:52 -06001236 }
1237}
1238EXPORT_SYMBOL_GPL(eeh_add_device_tree_late);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239
1240/**
Thadeu Lima de Souza Cascardo6a040ce2012-12-28 09:13:19 +00001241 * eeh_add_sysfs_files - Add EEH sysfs files for the indicated PCI bus
1242 * @bus: PCI bus
1243 *
1244 * This routine must be used to add EEH sysfs files for PCI
1245 * devices which are attached to the indicated PCI bus. The PCI bus
1246 * is added after system boot through hotplug or dlpar.
1247 */
1248void eeh_add_sysfs_files(struct pci_bus *bus)
1249{
1250 struct pci_dev *dev;
1251
1252 list_for_each_entry(dev, &bus->devices, bus_list) {
1253 eeh_sysfs_add_device(dev);
1254 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
1255 struct pci_bus *subbus = dev->subordinate;
1256 if (subbus)
1257 eeh_add_sysfs_files(subbus);
1258 }
1259 }
1260}
1261EXPORT_SYMBOL_GPL(eeh_add_sysfs_files);
1262
1263/**
Gavin Shancb3bc9d2012-02-27 20:03:51 +00001264 * eeh_remove_device - Undo EEH setup for the indicated pci device
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265 * @dev: pci device to be removed
1266 *
Nathan Fontenot794e0852006-03-31 12:04:52 -06001267 * This routine should be called when a device is removed from
1268 * a running system (e.g. by hotplug or dlpar). It unregisters
1269 * the PCI device from the EEH subsystem. I/O errors affecting
1270 * this device will no longer be detected after this call; thus,
1271 * i/o errors affecting this slot may leave this device unusable.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272 */
Gavin Shan807a8272013-07-24 10:24:55 +08001273void eeh_remove_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274{
Gavin Shanf631acd2012-02-27 20:04:07 +00001275 struct eeh_dev *edev;
1276
Gavin Shan2ec5a0a2014-02-12 15:24:55 +08001277 if (!dev || !eeh_enabled())
Linus Torvalds1da177e2005-04-16 15:20:36 -07001278 return;
Gavin Shanf631acd2012-02-27 20:04:07 +00001279 edev = pci_dev_to_eeh_dev(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001280
1281 /* Unregister the device with the EEH/PCI address search system */
Sam Bobroff1ff8f362019-08-16 14:48:13 +10001282 dev_dbg(&dev->dev, "EEH: Removing device\n");
Linas Vepstas56b0fca2005-11-03 18:48:45 -06001283
Gavin Shanf5c57712013-07-24 10:24:58 +08001284 if (!edev || !edev->pdev || !edev->pe) {
Sam Bobroff1ff8f362019-08-16 14:48:13 +10001285 dev_dbg(&dev->dev, "EEH: Device not referenced!\n");
Benjamin Herrenschmidt57b066f2008-10-27 19:48:41 +00001286 return;
Linas Vepstasb055a9e2006-04-06 15:41:41 -05001287 }
Gavin Shanf5c57712013-07-24 10:24:58 +08001288
1289 /*
1290 * During the hotplug for EEH error recovery, we need the EEH
1291 * device attached to the parent PE in order for BAR restore
1292 * a bit later. So we keep it for BAR restore and remove it
1293 * from the parent PE during the BAR resotre.
1294 */
Gavin Shanf631acd2012-02-27 20:04:07 +00001295 edev->pdev = NULL;
Wei Yang67086e32016-03-04 10:53:11 +11001296
1297 /*
Oliver O'Halloran3489cdc2019-07-15 18:56:12 +10001298 * eeh_sysfs_remove_device() uses pci_dev_to_eeh_dev() so we need to
1299 * remove the sysfs files before clearing dev.archdata.edev
1300 */
1301 if (edev->mode & EEH_DEV_SYSFS)
1302 eeh_sysfs_remove_device(dev);
1303
1304 /*
1305 * We're removing from the PCI subsystem, that means
1306 * the PCI device driver can't support EEH or not
1307 * well. So we rely on hotplug completely to do recovery
1308 * for the specific PCI device.
1309 */
1310 edev->mode |= EEH_DEV_NO_HANDLER;
1311
1312 eeh_addr_cache_rmv_dev(dev);
1313
1314 /*
Wei Yang67086e32016-03-04 10:53:11 +11001315 * The flag "in_error" is used to trace EEH devices for VFs
1316 * in error state or not. It's set in eeh_report_error(). If
1317 * it's not set, eeh_report_{reset,resume}() won't be called
1318 * for the VF EEH device.
1319 */
1320 edev->in_error = false;
Gavin Shanf631acd2012-02-27 20:04:07 +00001321 dev->dev.archdata.edev = NULL;
Gavin Shanf5c57712013-07-24 10:24:58 +08001322 if (!(edev->pe->state & EEH_PE_KEEP))
1323 eeh_rmv_from_parent_pe(edev);
1324 else
1325 edev->mode |= EEH_DEV_DISCONNECTED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001326}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327
Sam Bobroff188fdea2018-11-29 14:16:38 +11001328int eeh_unfreeze_pe(struct eeh_pe *pe)
Gavin Shan4eeeff02014-09-30 12:39:01 +10001329{
1330 int ret;
1331
1332 ret = eeh_pci_enable(pe, EEH_OPT_THAW_MMIO);
1333 if (ret) {
1334 pr_warn("%s: Failure %d enabling IO on PHB#%x-PE#%x\n",
1335 __func__, ret, pe->phb->global_number, pe->addr);
1336 return ret;
1337 }
1338
1339 ret = eeh_pci_enable(pe, EEH_OPT_THAW_DMA);
1340 if (ret) {
1341 pr_warn("%s: Failure %d enabling DMA on PHB#%x-PE#%x\n",
1342 __func__, ret, pe->phb->global_number, pe->addr);
1343 return ret;
1344 }
1345
Gavin Shan4eeeff02014-09-30 12:39:01 +10001346 return ret;
1347}
1348
Gavin Shan5cfb20b2014-09-30 12:39:07 +10001349
1350static struct pci_device_id eeh_reset_ids[] = {
1351 { PCI_DEVICE(0x19a2, 0x0710) }, /* Emulex, BE */
1352 { PCI_DEVICE(0x10df, 0xe220) }, /* Emulex, Lancer */
Gavin Shanb1d76a72014-11-14 10:47:30 +11001353 { PCI_DEVICE(0x14e4, 0x1657) }, /* Broadcom BCM5719 */
Gavin Shan5cfb20b2014-09-30 12:39:07 +10001354 { 0 }
1355};
1356
1357static int eeh_pe_change_owner(struct eeh_pe *pe)
1358{
1359 struct eeh_dev *edev, *tmp;
1360 struct pci_dev *pdev;
1361 struct pci_device_id *id;
Sam Bobroff34a286a2018-03-19 13:49:23 +11001362 int ret;
Gavin Shan5cfb20b2014-09-30 12:39:07 +10001363
1364 /* Check PE state */
Gavin Shan5cfb20b2014-09-30 12:39:07 +10001365 ret = eeh_ops->get_state(pe, NULL);
1366 if (ret < 0 || ret == EEH_STATE_NOT_SUPPORT)
1367 return 0;
1368
1369 /* Unfrozen PE, nothing to do */
Sam Bobroff34a286a2018-03-19 13:49:23 +11001370 if (eeh_state_active(ret))
Gavin Shan5cfb20b2014-09-30 12:39:07 +10001371 return 0;
1372
1373 /* Frozen PE, check if it needs PE level reset */
1374 eeh_pe_for_each_dev(pe, edev, tmp) {
1375 pdev = eeh_dev_to_pci_dev(edev);
1376 if (!pdev)
1377 continue;
1378
1379 for (id = &eeh_reset_ids[0]; id->vendor != 0; id++) {
1380 if (id->vendor != PCI_ANY_ID &&
1381 id->vendor != pdev->vendor)
1382 continue;
1383 if (id->device != PCI_ANY_ID &&
1384 id->device != pdev->device)
1385 continue;
1386 if (id->subvendor != PCI_ANY_ID &&
1387 id->subvendor != pdev->subsystem_vendor)
1388 continue;
1389 if (id->subdevice != PCI_ANY_ID &&
1390 id->subdevice != pdev->subsystem_device)
1391 continue;
1392
Gavin Shand6d63d72016-04-27 11:14:53 +10001393 return eeh_pe_reset_and_recover(pe);
Gavin Shan5cfb20b2014-09-30 12:39:07 +10001394 }
1395 }
1396
Sam Bobroff188fdea2018-11-29 14:16:38 +11001397 ret = eeh_unfreeze_pe(pe);
1398 if (!ret)
Sam Bobroff9ed5ca62018-11-29 14:16:39 +11001399 eeh_pe_state_clear(pe, EEH_PE_ISOLATED, true);
Sam Bobroff188fdea2018-11-29 14:16:38 +11001400 return ret;
Gavin Shan5cfb20b2014-09-30 12:39:07 +10001401}
1402
Gavin Shan212d16c2014-06-10 11:41:56 +10001403/**
1404 * eeh_dev_open - Increase count of pass through devices for PE
1405 * @pdev: PCI device
1406 *
1407 * Increase count of passed through devices for the indicated
1408 * PE. In the result, the EEH errors detected on the PE won't be
1409 * reported. The PE owner will be responsible for detection
1410 * and recovery.
1411 */
1412int eeh_dev_open(struct pci_dev *pdev)
1413{
1414 struct eeh_dev *edev;
Gavin Shan404079c2014-09-30 12:38:54 +10001415 int ret = -ENODEV;
Gavin Shan212d16c2014-06-10 11:41:56 +10001416
1417 mutex_lock(&eeh_dev_mutex);
1418
1419 /* No PCI device ? */
1420 if (!pdev)
1421 goto out;
1422
1423 /* No EEH device or PE ? */
1424 edev = pci_dev_to_eeh_dev(pdev);
1425 if (!edev || !edev->pe)
1426 goto out;
1427
Gavin Shan404079c2014-09-30 12:38:54 +10001428 /*
1429 * The PE might have been put into frozen state, but we
1430 * didn't detect that yet. The passed through PCI devices
1431 * in frozen PE won't work properly. Clear the frozen state
1432 * in advance.
1433 */
Gavin Shan5cfb20b2014-09-30 12:39:07 +10001434 ret = eeh_pe_change_owner(edev->pe);
Gavin Shan4eeeff02014-09-30 12:39:01 +10001435 if (ret)
1436 goto out;
Gavin Shan404079c2014-09-30 12:38:54 +10001437
Gavin Shan212d16c2014-06-10 11:41:56 +10001438 /* Increase PE's pass through count */
1439 atomic_inc(&edev->pe->pass_dev_cnt);
1440 mutex_unlock(&eeh_dev_mutex);
1441
1442 return 0;
1443out:
1444 mutex_unlock(&eeh_dev_mutex);
Gavin Shan404079c2014-09-30 12:38:54 +10001445 return ret;
Gavin Shan212d16c2014-06-10 11:41:56 +10001446}
1447EXPORT_SYMBOL_GPL(eeh_dev_open);
1448
1449/**
1450 * eeh_dev_release - Decrease count of pass through devices for PE
1451 * @pdev: PCI device
1452 *
1453 * Decrease count of pass through devices for the indicated PE. If
1454 * there is no passed through device in PE, the EEH errors detected
1455 * on the PE will be reported and handled as usual.
1456 */
1457void eeh_dev_release(struct pci_dev *pdev)
1458{
1459 struct eeh_dev *edev;
1460
1461 mutex_lock(&eeh_dev_mutex);
1462
1463 /* No PCI device ? */
1464 if (!pdev)
1465 goto out;
1466
1467 /* No EEH device ? */
1468 edev = pci_dev_to_eeh_dev(pdev);
1469 if (!edev || !edev->pe || !eeh_pe_passed(edev->pe))
1470 goto out;
1471
1472 /* Decrease PE's pass through count */
Gavin Shan54f9a642015-08-27 15:58:27 +10001473 WARN_ON(atomic_dec_if_positive(&edev->pe->pass_dev_cnt) < 0);
Gavin Shan5cfb20b2014-09-30 12:39:07 +10001474 eeh_pe_change_owner(edev->pe);
Gavin Shan212d16c2014-06-10 11:41:56 +10001475out:
1476 mutex_unlock(&eeh_dev_mutex);
1477}
1478EXPORT_SYMBOL(eeh_dev_release);
1479
Benjamin Herrenschmidt2194dc22014-08-05 18:52:59 +10001480#ifdef CONFIG_IOMMU_API
1481
Gavin Shana3032ca2014-07-15 17:00:56 +10001482static int dev_has_iommu_table(struct device *dev, void *data)
1483{
1484 struct pci_dev *pdev = to_pci_dev(dev);
1485 struct pci_dev **ppdev = data;
Gavin Shana3032ca2014-07-15 17:00:56 +10001486
1487 if (!dev)
1488 return 0;
1489
Joerg Roedelbf8763d2018-11-30 14:23:19 +01001490 if (device_iommu_mapped(dev)) {
Gavin Shana3032ca2014-07-15 17:00:56 +10001491 *ppdev = pdev;
1492 return 1;
1493 }
1494
1495 return 0;
1496}
1497
Gavin Shan212d16c2014-06-10 11:41:56 +10001498/**
1499 * eeh_iommu_group_to_pe - Convert IOMMU group to EEH PE
1500 * @group: IOMMU group
1501 *
1502 * The routine is called to convert IOMMU group to EEH PE.
1503 */
1504struct eeh_pe *eeh_iommu_group_to_pe(struct iommu_group *group)
1505{
Gavin Shan212d16c2014-06-10 11:41:56 +10001506 struct pci_dev *pdev = NULL;
1507 struct eeh_dev *edev;
Gavin Shana3032ca2014-07-15 17:00:56 +10001508 int ret;
Gavin Shan212d16c2014-06-10 11:41:56 +10001509
1510 /* No IOMMU group ? */
1511 if (!group)
1512 return NULL;
1513
Gavin Shana3032ca2014-07-15 17:00:56 +10001514 ret = iommu_group_for_each_dev(group, &pdev, dev_has_iommu_table);
1515 if (!ret || !pdev)
Gavin Shan212d16c2014-06-10 11:41:56 +10001516 return NULL;
1517
1518 /* No EEH device or PE ? */
1519 edev = pci_dev_to_eeh_dev(pdev);
1520 if (!edev || !edev->pe)
1521 return NULL;
1522
1523 return edev->pe;
1524}
Gavin Shan537e5402014-08-07 12:47:16 +10001525EXPORT_SYMBOL_GPL(eeh_iommu_group_to_pe);
Gavin Shan212d16c2014-06-10 11:41:56 +10001526
Benjamin Herrenschmidt2194dc22014-08-05 18:52:59 +10001527#endif /* CONFIG_IOMMU_API */
1528
Gavin Shan212d16c2014-06-10 11:41:56 +10001529/**
1530 * eeh_pe_set_option - Set options for the indicated PE
1531 * @pe: EEH PE
1532 * @option: requested option
1533 *
1534 * The routine is called to enable or disable EEH functionality
1535 * on the indicated PE, to enable IO or DMA for the frozen PE.
1536 */
1537int eeh_pe_set_option(struct eeh_pe *pe, int option)
1538{
1539 int ret = 0;
1540
1541 /* Invalid PE ? */
1542 if (!pe)
1543 return -ENODEV;
1544
1545 /*
1546 * EEH functionality could possibly be disabled, just
1547 * return error for the case. And the EEH functinality
1548 * isn't expected to be disabled on one specific PE.
1549 */
1550 switch (option) {
1551 case EEH_OPT_ENABLE:
Gavin Shan4eeeff02014-09-30 12:39:01 +10001552 if (eeh_enabled()) {
Gavin Shan5cfb20b2014-09-30 12:39:07 +10001553 ret = eeh_pe_change_owner(pe);
Gavin Shan212d16c2014-06-10 11:41:56 +10001554 break;
Gavin Shan4eeeff02014-09-30 12:39:01 +10001555 }
Gavin Shan212d16c2014-06-10 11:41:56 +10001556 ret = -EIO;
1557 break;
1558 case EEH_OPT_DISABLE:
1559 break;
1560 case EEH_OPT_THAW_MMIO:
1561 case EEH_OPT_THAW_DMA:
Gavin Shande5a6622016-09-28 14:34:53 +10001562 case EEH_OPT_FREEZE_PE:
Gavin Shan212d16c2014-06-10 11:41:56 +10001563 if (!eeh_ops || !eeh_ops->set_option) {
1564 ret = -ENOENT;
1565 break;
1566 }
1567
Gavin Shan4eeeff02014-09-30 12:39:01 +10001568 ret = eeh_pci_enable(pe, option);
Gavin Shan212d16c2014-06-10 11:41:56 +10001569 break;
1570 default:
1571 pr_debug("%s: Option %d out of range (%d, %d)\n",
1572 __func__, option, EEH_OPT_DISABLE, EEH_OPT_THAW_DMA);
1573 ret = -EINVAL;
1574 }
1575
1576 return ret;
1577}
1578EXPORT_SYMBOL_GPL(eeh_pe_set_option);
1579
1580/**
1581 * eeh_pe_get_state - Retrieve PE's state
1582 * @pe: EEH PE
1583 *
1584 * Retrieve the PE's state, which includes 3 aspects: enabled
1585 * DMA, enabled IO and asserted reset.
1586 */
1587int eeh_pe_get_state(struct eeh_pe *pe)
1588{
1589 int result, ret = 0;
1590 bool rst_active, dma_en, mmio_en;
1591
1592 /* Existing PE ? */
1593 if (!pe)
1594 return -ENODEV;
1595
1596 if (!eeh_ops || !eeh_ops->get_state)
1597 return -ENOENT;
1598
Gavin Shaneca036e2016-03-04 10:53:14 +11001599 /*
1600 * If the parent PE is owned by the host kernel and is undergoing
1601 * error recovery, we should return the PE state as temporarily
1602 * unavailable so that the error recovery on the guest is suspended
1603 * until the recovery completes on the host.
1604 */
1605 if (pe->parent &&
1606 !(pe->state & EEH_PE_REMOVED) &&
1607 (pe->parent->state & (EEH_PE_ISOLATED | EEH_PE_RECOVERING)))
1608 return EEH_PE_STATE_UNAVAIL;
1609
Gavin Shan212d16c2014-06-10 11:41:56 +10001610 result = eeh_ops->get_state(pe, NULL);
1611 rst_active = !!(result & EEH_STATE_RESET_ACTIVE);
1612 dma_en = !!(result & EEH_STATE_DMA_ENABLED);
1613 mmio_en = !!(result & EEH_STATE_MMIO_ENABLED);
1614
1615 if (rst_active)
1616 ret = EEH_PE_STATE_RESET;
1617 else if (dma_en && mmio_en)
1618 ret = EEH_PE_STATE_NORMAL;
1619 else if (!dma_en && !mmio_en)
1620 ret = EEH_PE_STATE_STOPPED_IO_DMA;
1621 else if (!dma_en && mmio_en)
1622 ret = EEH_PE_STATE_STOPPED_DMA;
1623 else
1624 ret = EEH_PE_STATE_UNAVAIL;
1625
1626 return ret;
1627}
1628EXPORT_SYMBOL_GPL(eeh_pe_get_state);
1629
Sam Bobroff1ef52072018-11-29 14:16:41 +11001630static int eeh_pe_reenable_devices(struct eeh_pe *pe, bool include_passed)
Gavin Shan316233f2014-09-30 12:38:53 +10001631{
1632 struct eeh_dev *edev, *tmp;
1633 struct pci_dev *pdev;
1634 int ret = 0;
1635
Gavin Shan316233f2014-09-30 12:38:53 +10001636 eeh_pe_restore_bars(pe);
1637
1638 /*
1639 * Reenable PCI devices as the devices passed
1640 * through are always enabled before the reset.
1641 */
1642 eeh_pe_for_each_dev(pe, edev, tmp) {
1643 pdev = eeh_dev_to_pci_dev(edev);
1644 if (!pdev)
1645 continue;
1646
1647 ret = pci_reenable_device(pdev);
1648 if (ret) {
1649 pr_warn("%s: Failure %d reenabling %s\n",
1650 __func__, ret, pci_name(pdev));
1651 return ret;
1652 }
1653 }
1654
1655 /* The PE is still in frozen state */
Sam Bobroff1ef52072018-11-29 14:16:41 +11001656 if (include_passed || !eeh_pe_passed(pe)) {
1657 ret = eeh_unfreeze_pe(pe);
1658 } else
1659 pr_info("EEH: Note: Leaving passthrough PHB#%x-PE#%x frozen.\n",
1660 pe->phb->global_number, pe->addr);
Sam Bobroff188fdea2018-11-29 14:16:38 +11001661 if (!ret)
Sam Bobroff1ef52072018-11-29 14:16:41 +11001662 eeh_pe_state_clear(pe, EEH_PE_ISOLATED, include_passed);
Sam Bobroff188fdea2018-11-29 14:16:38 +11001663 return ret;
Gavin Shan316233f2014-09-30 12:38:53 +10001664}
1665
Russell Currey6654c932016-11-17 16:07:47 +11001666
Gavin Shan212d16c2014-06-10 11:41:56 +10001667/**
1668 * eeh_pe_reset - Issue PE reset according to specified type
1669 * @pe: EEH PE
1670 * @option: reset type
1671 *
1672 * The routine is called to reset the specified PE with the
1673 * indicated type, either fundamental reset or hot reset.
1674 * PE reset is the most important part for error recovery.
1675 */
Sam Bobroff1ef52072018-11-29 14:16:41 +11001676int eeh_pe_reset(struct eeh_pe *pe, int option, bool include_passed)
Gavin Shan212d16c2014-06-10 11:41:56 +10001677{
1678 int ret = 0;
1679
1680 /* Invalid PE ? */
1681 if (!pe)
1682 return -ENODEV;
1683
1684 if (!eeh_ops || !eeh_ops->set_option || !eeh_ops->reset)
1685 return -ENOENT;
1686
1687 switch (option) {
1688 case EEH_RESET_DEACTIVATE:
1689 ret = eeh_ops->reset(pe, option);
Sam Bobroff1ef52072018-11-29 14:16:41 +11001690 eeh_pe_state_clear(pe, EEH_PE_CFG_BLOCKED, include_passed);
Gavin Shan212d16c2014-06-10 11:41:56 +10001691 if (ret)
1692 break;
1693
Sam Bobroff1ef52072018-11-29 14:16:41 +11001694 ret = eeh_pe_reenable_devices(pe, include_passed);
Gavin Shan212d16c2014-06-10 11:41:56 +10001695 break;
1696 case EEH_RESET_HOT:
1697 case EEH_RESET_FUNDAMENTAL:
Gavin Shan0d5ee522014-09-30 12:38:52 +10001698 /*
1699 * Proactively freeze the PE to drop all MMIO access
1700 * during reset, which should be banned as it's always
1701 * cause recursive EEH error.
1702 */
1703 eeh_ops->set_option(pe, EEH_OPT_FREEZE_PE);
1704
Gavin Shan8a6b3712014-10-01 17:07:50 +10001705 eeh_pe_state_mark(pe, EEH_PE_CFG_BLOCKED);
Gavin Shan212d16c2014-06-10 11:41:56 +10001706 ret = eeh_ops->reset(pe, option);
1707 break;
1708 default:
1709 pr_debug("%s: Unsupported option %d\n",
1710 __func__, option);
1711 ret = -EINVAL;
1712 }
1713
1714 return ret;
1715}
1716EXPORT_SYMBOL_GPL(eeh_pe_reset);
1717
1718/**
1719 * eeh_pe_configure - Configure PCI bridges after PE reset
1720 * @pe: EEH PE
1721 *
1722 * The routine is called to restore the PCI config space for
1723 * those PCI devices, especially PCI bridges affected by PE
1724 * reset issued previously.
1725 */
1726int eeh_pe_configure(struct eeh_pe *pe)
1727{
1728 int ret = 0;
1729
1730 /* Invalid PE ? */
1731 if (!pe)
1732 return -ENODEV;
1733
Gavin Shan212d16c2014-06-10 11:41:56 +10001734 return ret;
1735}
1736EXPORT_SYMBOL_GPL(eeh_pe_configure);
1737
Gavin Shanec33d362015-03-26 16:42:08 +11001738/**
1739 * eeh_pe_inject_err - Injecting the specified PCI error to the indicated PE
1740 * @pe: the indicated PE
1741 * @type: error type
1742 * @function: error function
1743 * @addr: address
1744 * @mask: address mask
1745 *
1746 * The routine is called to inject the specified PCI error, which
1747 * is determined by @type and @function, to the indicated PE for
1748 * testing purpose.
1749 */
1750int eeh_pe_inject_err(struct eeh_pe *pe, int type, int func,
1751 unsigned long addr, unsigned long mask)
1752{
1753 /* Invalid PE ? */
1754 if (!pe)
1755 return -ENODEV;
1756
1757 /* Unsupported operation ? */
1758 if (!eeh_ops || !eeh_ops->err_inject)
1759 return -ENOENT;
1760
1761 /* Check on PCI error type */
1762 if (type != EEH_ERR_TYPE_32 && type != EEH_ERR_TYPE_64)
1763 return -EINVAL;
1764
1765 /* Check on PCI error function */
1766 if (func < EEH_ERR_FUNC_MIN || func > EEH_ERR_FUNC_MAX)
1767 return -EINVAL;
1768
1769 return eeh_ops->err_inject(pe, type, func, addr, mask);
1770}
1771EXPORT_SYMBOL_GPL(eeh_pe_inject_err);
1772
Linus Torvalds1da177e2005-04-16 15:20:36 -07001773static int proc_eeh_show(struct seq_file *m, void *v)
1774{
Gavin Shan2ec5a0a2014-02-12 15:24:55 +08001775 if (!eeh_enabled()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001776 seq_printf(m, "EEH Subsystem is globally disabled\n");
Gavin Shane575f8d2012-02-29 15:47:45 +00001777 seq_printf(m, "eeh_total_mmio_ffs=%llu\n", eeh_stats.total_mmio_ffs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001778 } else {
1779 seq_printf(m, "EEH Subsystem is enabled\n");
Linas Vepstas177bc932005-11-03 18:48:52 -06001780 seq_printf(m,
Gavin Shane575f8d2012-02-29 15:47:45 +00001781 "no device=%llu\n"
1782 "no device node=%llu\n"
1783 "no config address=%llu\n"
1784 "check not wanted=%llu\n"
1785 "eeh_total_mmio_ffs=%llu\n"
1786 "eeh_false_positives=%llu\n"
1787 "eeh_slot_resets=%llu\n",
1788 eeh_stats.no_device,
1789 eeh_stats.no_dn,
1790 eeh_stats.no_cfg_addr,
1791 eeh_stats.ignored_check,
1792 eeh_stats.total_mmio_ffs,
1793 eeh_stats.false_positives,
1794 eeh_stats.slot_resets);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001795 }
1796
1797 return 0;
1798}
1799
Gavin Shan7f52a5262014-04-24 18:00:18 +10001800#ifdef CONFIG_DEBUG_FS
1801static int eeh_enable_dbgfs_set(void *data, u64 val)
1802{
1803 if (val)
Gavin Shan05b17212014-07-17 14:41:38 +10001804 eeh_clear_flag(EEH_FORCE_DISABLED);
Gavin Shan7f52a5262014-04-24 18:00:18 +10001805 else
Gavin Shan05b17212014-07-17 14:41:38 +10001806 eeh_add_flag(EEH_FORCE_DISABLED);
Gavin Shan7f52a5262014-04-24 18:00:18 +10001807
Gavin Shan7f52a5262014-04-24 18:00:18 +10001808 return 0;
1809}
1810
1811static int eeh_enable_dbgfs_get(void *data, u64 *val)
1812{
1813 if (eeh_enabled())
1814 *val = 0x1ul;
1815 else
1816 *val = 0x0ul;
1817 return 0;
1818}
1819
YueHaibing8c6c9422018-12-20 02:42:51 +00001820DEFINE_DEBUGFS_ATTRIBUTE(eeh_enable_dbgfs_ops, eeh_enable_dbgfs_get,
1821 eeh_enable_dbgfs_set, "0x%llx\n");
Oliver O'Halloran954bd992019-02-15 11:48:17 +11001822
1823static ssize_t eeh_force_recover_write(struct file *filp,
1824 const char __user *user_buf,
1825 size_t count, loff_t *ppos)
1826{
1827 struct pci_controller *hose;
1828 uint32_t phbid, pe_no;
1829 struct eeh_pe *pe;
1830 char buf[20];
1831 int ret;
1832
1833 ret = simple_write_to_buffer(buf, sizeof(buf), ppos, user_buf, count);
1834 if (!ret)
1835 return -EFAULT;
1836
1837 /*
1838 * When PE is NULL the event is a "special" event. Rather than
1839 * recovering a specific PE it forces the EEH core to scan for failed
1840 * PHBs and recovers each. This needs to be done before any device
1841 * recoveries can occur.
1842 */
1843 if (!strncmp(buf, "hwcheck", 7)) {
1844 __eeh_send_failure_event(NULL);
1845 return count;
1846 }
1847
1848 ret = sscanf(buf, "%x:%x", &phbid, &pe_no);
1849 if (ret != 2)
1850 return -EINVAL;
1851
1852 hose = pci_find_controller_for_domain(phbid);
1853 if (!hose)
1854 return -ENODEV;
1855
1856 /* Retrieve PE */
1857 pe = eeh_pe_get(hose, pe_no, 0);
1858 if (!pe)
1859 return -ENODEV;
1860
1861 /*
1862 * We don't do any state checking here since the detection
1863 * process is async to the recovery process. The recovery
1864 * thread *should* not break even if we schedule a recovery
1865 * from an odd state (e.g. PE removed, or recovery of a
1866 * non-isolated PE)
1867 */
1868 __eeh_send_failure_event(pe);
1869
1870 return ret < 0 ? ret : count;
1871}
1872
1873static const struct file_operations eeh_force_recover_fops = {
1874 .open = simple_open,
1875 .llseek = no_llseek,
1876 .write = eeh_force_recover_write,
1877};
Oliver O'Halloran22cda7c2019-09-03 20:16:03 +10001878
1879static ssize_t eeh_debugfs_dev_usage(struct file *filp,
1880 char __user *user_buf,
1881 size_t count, loff_t *ppos)
1882{
1883 static const char usage[] = "input format: <domain>:<bus>:<dev>.<fn>\n";
1884
1885 return simple_read_from_buffer(user_buf, count, ppos,
1886 usage, sizeof(usage) - 1);
1887}
1888
1889static ssize_t eeh_dev_check_write(struct file *filp,
1890 const char __user *user_buf,
1891 size_t count, loff_t *ppos)
1892{
1893 uint32_t domain, bus, dev, fn;
1894 struct pci_dev *pdev;
1895 struct eeh_dev *edev;
1896 char buf[20];
1897 int ret;
1898
Oliver O'Halloranbd6461c2019-09-03 20:16:04 +10001899 memset(buf, 0, sizeof(buf));
1900 ret = simple_write_to_buffer(buf, sizeof(buf)-1, ppos, user_buf, count);
Oliver O'Halloran22cda7c2019-09-03 20:16:03 +10001901 if (!ret)
1902 return -EFAULT;
1903
1904 ret = sscanf(buf, "%x:%x:%x.%x", &domain, &bus, &dev, &fn);
1905 if (ret != 4) {
1906 pr_err("%s: expected 4 args, got %d\n", __func__, ret);
1907 return -EINVAL;
1908 }
1909
1910 pdev = pci_get_domain_bus_and_slot(domain, bus, (dev << 3) | fn);
1911 if (!pdev)
1912 return -ENODEV;
1913
1914 edev = pci_dev_to_eeh_dev(pdev);
1915 if (!edev) {
1916 pci_err(pdev, "No eeh_dev for this device!\n");
1917 pci_dev_put(pdev);
1918 return -ENODEV;
1919 }
1920
1921 ret = eeh_dev_check_failure(edev);
1922 pci_info(pdev, "eeh_dev_check_failure(%04x:%02x:%02x.%01x) = %d\n",
1923 domain, bus, dev, fn, ret);
1924
1925 pci_dev_put(pdev);
1926
1927 return count;
1928}
1929
1930static const struct file_operations eeh_dev_check_fops = {
1931 .open = simple_open,
1932 .llseek = no_llseek,
1933 .write = eeh_dev_check_write,
1934 .read = eeh_debugfs_dev_usage,
1935};
1936
Oliver O'Halloranbd6461c2019-09-03 20:16:04 +10001937static int eeh_debugfs_break_device(struct pci_dev *pdev)
1938{
1939 struct resource *bar = NULL;
1940 void __iomem *mapped;
1941 u16 old, bit;
1942 int i, pos;
1943
1944 /* Do we have an MMIO BAR to disable? */
1945 for (i = 0; i <= PCI_STD_RESOURCE_END; i++) {
1946 struct resource *r = &pdev->resource[i];
1947
1948 if (!r->flags || !r->start)
1949 continue;
1950 if (r->flags & IORESOURCE_IO)
1951 continue;
1952 if (r->flags & IORESOURCE_UNSET)
1953 continue;
1954
1955 bar = r;
1956 break;
1957 }
1958
1959 if (!bar) {
1960 pci_err(pdev, "Unable to find Memory BAR to cause EEH with\n");
1961 return -ENXIO;
1962 }
1963
1964 pci_err(pdev, "Going to break: %pR\n", bar);
1965
1966 if (pdev->is_virtfn) {
Oliver O'Halloran253c8922019-09-26 22:25:02 +10001967#ifndef CONFIG_PCI_IOV
Oliver O'Halloranbd6461c2019-09-03 20:16:04 +10001968 return -ENXIO;
1969#else
1970 /*
1971 * VFs don't have a per-function COMMAND register, so the best
1972 * we can do is clear the Memory Space Enable bit in the PF's
1973 * SRIOV control reg.
1974 *
1975 * Unfortunately, this requires that we have a PF (i.e doesn't
1976 * work for a passed-through VF) and it has the potential side
1977 * effect of also causing an EEH on every other VF under the
1978 * PF. Oh well.
1979 */
1980 pdev = pdev->physfn;
1981 if (!pdev)
1982 return -ENXIO; /* passed through VFs have no PF */
1983
1984 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_SRIOV);
1985 pos += PCI_SRIOV_CTRL;
1986 bit = PCI_SRIOV_CTRL_MSE;
Oliver O'Halloran253c8922019-09-26 22:25:02 +10001987#endif /* !CONFIG_PCI_IOV */
Oliver O'Halloranbd6461c2019-09-03 20:16:04 +10001988 } else {
1989 bit = PCI_COMMAND_MEMORY;
1990 pos = PCI_COMMAND;
1991 }
1992
1993 /*
1994 * Process here is:
1995 *
1996 * 1. Disable Memory space.
1997 *
1998 * 2. Perform an MMIO to the device. This should result in an error
1999 * (CA / UR) being raised by the device which results in an EEH
2000 * PE freeze. Using the in_8() accessor skips the eeh detection hook
2001 * so the freeze hook so the EEH Detection machinery won't be
2002 * triggered here. This is to match the usual behaviour of EEH
2003 * where the HW will asyncronously freeze a PE and it's up to
2004 * the kernel to notice and deal with it.
2005 *
2006 * 3. Turn Memory space back on. This is more important for VFs
2007 * since recovery will probably fail if we don't. For normal
2008 * the COMMAND register is reset as a part of re-initialising
2009 * the device.
2010 *
2011 * Breaking stuff is the point so who cares if it's racy ;)
2012 */
2013 pci_read_config_word(pdev, pos, &old);
2014
2015 mapped = ioremap(bar->start, PAGE_SIZE);
2016 if (!mapped) {
2017 pci_err(pdev, "Unable to map MMIO BAR %pR\n", bar);
2018 return -ENXIO;
2019 }
2020
2021 pci_write_config_word(pdev, pos, old & ~bit);
2022 in_8(mapped);
2023 pci_write_config_word(pdev, pos, old);
2024
2025 iounmap(mapped);
2026
2027 return 0;
2028}
2029
2030static ssize_t eeh_dev_break_write(struct file *filp,
2031 const char __user *user_buf,
2032 size_t count, loff_t *ppos)
2033{
2034 uint32_t domain, bus, dev, fn;
2035 struct pci_dev *pdev;
2036 char buf[20];
2037 int ret;
2038
2039 memset(buf, 0, sizeof(buf));
2040 ret = simple_write_to_buffer(buf, sizeof(buf)-1, ppos, user_buf, count);
2041 if (!ret)
2042 return -EFAULT;
2043
2044 ret = sscanf(buf, "%x:%x:%x.%x", &domain, &bus, &dev, &fn);
2045 if (ret != 4) {
2046 pr_err("%s: expected 4 args, got %d\n", __func__, ret);
2047 return -EINVAL;
2048 }
2049
2050 pdev = pci_get_domain_bus_and_slot(domain, bus, (dev << 3) | fn);
2051 if (!pdev)
2052 return -ENODEV;
2053
2054 ret = eeh_debugfs_break_device(pdev);
2055 pci_dev_put(pdev);
2056
2057 if (ret < 0)
2058 return ret;
2059
2060 return count;
2061}
2062
2063static const struct file_operations eeh_dev_break_fops = {
2064 .open = simple_open,
2065 .llseek = no_llseek,
2066 .write = eeh_dev_break_write,
2067 .read = eeh_debugfs_dev_usage,
2068};
2069
Gavin Shan7f52a5262014-04-24 18:00:18 +10002070#endif
2071
Linus Torvalds1da177e2005-04-16 15:20:36 -07002072static int __init eeh_init_proc(void)
2073{
Gavin Shan7f52a5262014-04-24 18:00:18 +10002074 if (machine_is(pseries) || machine_is(powernv)) {
Christoph Hellwig3f3942a2018-05-15 15:57:23 +02002075 proc_create_single("powerpc/eeh", 0, NULL, proc_eeh_show);
Gavin Shan7f52a5262014-04-24 18:00:18 +10002076#ifdef CONFIG_DEBUG_FS
YueHaibing8c6c9422018-12-20 02:42:51 +00002077 debugfs_create_file_unsafe("eeh_enable", 0600,
2078 powerpc_debugfs_root, NULL,
2079 &eeh_enable_dbgfs_ops);
Oliver O'Halloran46ee7c32019-02-15 11:48:11 +11002080 debugfs_create_u32("eeh_max_freezes", 0600,
2081 powerpc_debugfs_root, &eeh_max_freezes);
Oliver O'Halloran6b493f62019-02-15 11:48:16 +11002082 debugfs_create_bool("eeh_disable_recovery", 0600,
2083 powerpc_debugfs_root,
2084 &eeh_debugfs_no_recover);
Oliver O'Halloran22cda7c2019-09-03 20:16:03 +10002085 debugfs_create_file_unsafe("eeh_dev_check", 0600,
2086 powerpc_debugfs_root, NULL,
2087 &eeh_dev_check_fops);
Oliver O'Halloranbd6461c2019-09-03 20:16:04 +10002088 debugfs_create_file_unsafe("eeh_dev_break", 0600,
2089 powerpc_debugfs_root, NULL,
2090 &eeh_dev_break_fops);
Oliver O'Halloran954bd992019-02-15 11:48:17 +11002091 debugfs_create_file_unsafe("eeh_force_recover", 0600,
2092 powerpc_debugfs_root, NULL,
2093 &eeh_force_recover_fops);
Oliver O'Halloran5ca85ae2019-02-15 11:48:13 +11002094 eeh_cache_debugfs_init();
Gavin Shan7f52a5262014-04-24 18:00:18 +10002095#endif
2096 }
2097
Linus Torvalds1da177e2005-04-16 15:20:36 -07002098 return 0;
2099}
2100__initcall(eeh_init_proc);