Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
Linas Vepstas | 3c8c90a | 2007-05-24 03:28:01 +1000 | [diff] [blame] | 2 | * Copyright IBM Corporation 2001, 2005, 2006 |
| 3 | * Copyright Dave Engebretsen & Todd Inglett 2001 |
| 4 | * Copyright Linas Vepstas 2005, 2006 |
Gavin Shan | cb3bc9d | 2012-02-27 20:03:51 +0000 | [diff] [blame] | 5 | * Copyright 2001-2012 IBM Corporation. |
Linas Vepstas | 6937650 | 2005-11-03 18:47:50 -0600 | [diff] [blame] | 6 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 7 | * This program is free software; you can redistribute it and/or modify |
| 8 | * it under the terms of the GNU General Public License as published by |
| 9 | * the Free Software Foundation; either version 2 of the License, or |
| 10 | * (at your option) any later version. |
Linas Vepstas | 6937650 | 2005-11-03 18:47:50 -0600 | [diff] [blame] | 11 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 12 | * This program is distributed in the hope that it will be useful, |
| 13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 15 | * GNU General Public License for more details. |
Linas Vepstas | 6937650 | 2005-11-03 18:47:50 -0600 | [diff] [blame] | 16 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 17 | * You should have received a copy of the GNU General Public License |
| 18 | * along with this program; if not, write to the Free Software |
| 19 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA |
Linas Vepstas | 3c8c90a | 2007-05-24 03:28:01 +1000 | [diff] [blame] | 20 | * |
| 21 | * Please address comments and feedback to Linas Vepstas <linas@austin.ibm.com> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 22 | */ |
| 23 | |
Linas Vepstas | 6dee3fb | 2005-11-03 18:50:10 -0600 | [diff] [blame] | 24 | #include <linux/delay.h> |
Gavin Shan | cb3bc9d | 2012-02-27 20:03:51 +0000 | [diff] [blame] | 25 | #include <linux/sched.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 26 | #include <linux/init.h> |
| 27 | #include <linux/list.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 28 | #include <linux/pci.h> |
Gavin Shan | a3032ca | 2014-07-15 17:00:56 +1000 | [diff] [blame] | 29 | #include <linux/iommu.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 30 | #include <linux/proc_fs.h> |
| 31 | #include <linux/rbtree.h> |
Gavin Shan | 66f9af83 | 2014-02-12 15:24:56 +0800 | [diff] [blame] | 32 | #include <linux/reboot.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 33 | #include <linux/seq_file.h> |
| 34 | #include <linux/spinlock.h> |
Paul Gortmaker | 66b15db | 2011-05-27 10:46:24 -0400 | [diff] [blame] | 35 | #include <linux/export.h> |
Stephen Rothwell | acaa617 | 2007-12-21 15:52:07 +1100 | [diff] [blame] | 36 | #include <linux/of.h> |
| 37 | |
Arun Sharma | 60063497 | 2011-07-26 16:09:06 -0700 | [diff] [blame] | 38 | #include <linux/atomic.h> |
Michael Ellerman | 7644d58 | 2017-02-10 12:04:56 +1100 | [diff] [blame] | 39 | #include <asm/debugfs.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 40 | #include <asm/eeh.h> |
Linas Vepstas | 172ca92 | 2005-11-03 18:50:04 -0600 | [diff] [blame] | 41 | #include <asm/eeh_event.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 42 | #include <asm/io.h> |
Gavin Shan | 212d16c | 2014-06-10 11:41:56 +1000 | [diff] [blame] | 43 | #include <asm/iommu.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 44 | #include <asm/machdep.h> |
Stephen Rothwell | d387899 | 2005-09-28 02:50:25 +1000 | [diff] [blame] | 45 | #include <asm/ppc-pci.h> |
Linas Vepstas | 172ca92 | 2005-11-03 18:50:04 -0600 | [diff] [blame] | 46 | #include <asm/rtas.h> |
Aneesh Kumar K.V | 94171b1 | 2017-07-27 11:54:53 +0530 | [diff] [blame] | 47 | #include <asm/pte-walk.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 48 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 49 | |
| 50 | /** Overview: |
Russell Currey | 8ee2653 | 2016-02-16 23:06:05 +1100 | [diff] [blame] | 51 | * EEH, or "Enhanced Error Handling" is a PCI bridge technology for |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 52 | * dealing with PCI bus errors that can't be dealt with within the |
| 53 | * usual PCI framework, except by check-stopping the CPU. Systems |
| 54 | * that are designed for high-availability/reliability cannot afford |
| 55 | * to crash due to a "mere" PCI error, thus the need for EEH. |
| 56 | * An EEH-capable bridge operates by converting a detected error |
| 57 | * into a "slot freeze", taking the PCI adapter off-line, making |
| 58 | * the slot behave, from the OS'es point of view, as if the slot |
| 59 | * were "empty": all reads return 0xff's and all writes are silently |
| 60 | * ignored. EEH slot isolation events can be triggered by parity |
| 61 | * errors on the address or data busses (e.g. during posted writes), |
Linas Vepstas | 6937650 | 2005-11-03 18:47:50 -0600 | [diff] [blame] | 62 | * which in turn might be caused by low voltage on the bus, dust, |
| 63 | * vibration, humidity, radioactivity or plain-old failed hardware. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 64 | * |
| 65 | * Note, however, that one of the leading causes of EEH slot |
| 66 | * freeze events are buggy device drivers, buggy device microcode, |
| 67 | * or buggy device hardware. This is because any attempt by the |
| 68 | * device to bus-master data to a memory address that is not |
| 69 | * assigned to the device will trigger a slot freeze. (The idea |
| 70 | * is to prevent devices-gone-wild from corrupting system memory). |
| 71 | * Buggy hardware/drivers will have a miserable time co-existing |
| 72 | * with EEH. |
| 73 | * |
| 74 | * Ideally, a PCI device driver, when suspecting that an isolation |
Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 75 | * event has occurred (e.g. by reading 0xff's), will then ask EEH |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 76 | * whether this is the case, and then take appropriate steps to |
| 77 | * reset the PCI slot, the PCI device, and then resume operations. |
| 78 | * However, until that day, the checking is done here, with the |
| 79 | * eeh_check_failure() routine embedded in the MMIO macros. If |
| 80 | * the slot is found to be isolated, an "EEH Event" is synthesized |
| 81 | * and sent out for processing. |
| 82 | */ |
| 83 | |
Linas Vepstas | 5c1344e | 2005-11-03 18:49:31 -0600 | [diff] [blame] | 84 | /* If a device driver keeps reading an MMIO register in an interrupt |
Mike Mason | f36c522 | 2008-07-22 02:40:17 +1000 | [diff] [blame] | 85 | * handler after a slot isolation event, it might be broken. |
| 86 | * This sets the threshold for how many read attempts we allow |
| 87 | * before printing an error message. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 88 | */ |
Linas Vepstas | 2fd30be | 2007-03-19 14:53:22 -0500 | [diff] [blame] | 89 | #define EEH_MAX_FAILS 2100000 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 90 | |
Linas Vepstas | 17213c3 | 2007-05-10 02:38:11 +1000 | [diff] [blame] | 91 | /* Time to wait for a PCI slot to report status, in milliseconds */ |
Brian King | fb48dc2 | 2013-11-25 16:27:54 -0600 | [diff] [blame] | 92 | #define PCI_BUS_RESET_WAIT_MSEC (5*60*1000) |
Linas Vepstas | 9c54776 | 2007-03-19 14:58:07 -0500 | [diff] [blame] | 93 | |
Gavin Shan | 8a5ad35 | 2014-04-24 18:00:17 +1000 | [diff] [blame] | 94 | /* |
| 95 | * EEH probe mode support, which is part of the flags, |
| 96 | * is to support multiple platforms for EEH. Some platforms |
| 97 | * like pSeries do PCI emunation based on device tree. |
| 98 | * However, other platforms like powernv probe PCI devices |
| 99 | * from hardware. The flag is used to distinguish that. |
| 100 | * In addition, struct eeh_ops::probe would be invoked for |
| 101 | * particular OF node or PCI device so that the corresponding |
| 102 | * PE would be created there. |
| 103 | */ |
| 104 | int eeh_subsystem_flags; |
| 105 | EXPORT_SYMBOL(eeh_subsystem_flags); |
| 106 | |
Gavin Shan | 1b28f17 | 2014-12-11 14:28:56 +1100 | [diff] [blame] | 107 | /* |
| 108 | * EEH allowed maximal frozen times. If one particular PE's |
| 109 | * frozen count in last hour exceeds this limit, the PE will |
| 110 | * be forced to be offline permanently. |
| 111 | */ |
| 112 | int eeh_max_freezes = 5; |
| 113 | |
Gavin Shan | aa1e637 | 2012-02-27 20:03:53 +0000 | [diff] [blame] | 114 | /* Platform dependent EEH operations */ |
| 115 | struct eeh_ops *eeh_ops = NULL; |
| 116 | |
Linas Vepstas | fd761fd | 2005-11-03 18:49:23 -0600 | [diff] [blame] | 117 | /* Lock to avoid races due to multiple reports of an error */ |
Gavin Shan | 4907581 | 2013-06-20 13:21:03 +0800 | [diff] [blame] | 118 | DEFINE_RAW_SPINLOCK(confirm_error_lock); |
Gavin Shan | 35066c0 | 2016-09-28 14:34:54 +1000 | [diff] [blame] | 119 | EXPORT_SYMBOL_GPL(confirm_error_lock); |
Linas Vepstas | fd761fd | 2005-11-03 18:49:23 -0600 | [diff] [blame] | 120 | |
Gavin Shan | 212d16c | 2014-06-10 11:41:56 +1000 | [diff] [blame] | 121 | /* Lock to protect passed flags */ |
| 122 | static DEFINE_MUTEX(eeh_dev_mutex); |
| 123 | |
Linas Vepstas | 17213c3 | 2007-05-10 02:38:11 +1000 | [diff] [blame] | 124 | /* Buffer for reporting pci register dumps. Its here in BSS, and |
| 125 | * not dynamically alloced, so that it ends up in RMO where RTAS |
| 126 | * can access it. |
| 127 | */ |
Gavin Shan | f2e0be5 | 2014-09-30 12:39:08 +1000 | [diff] [blame] | 128 | #define EEH_PCI_REGS_LOG_LEN 8192 |
Linas Vepstas | d99bb1d | 2007-05-09 09:35:32 +1000 | [diff] [blame] | 129 | static unsigned char pci_regs_buf[EEH_PCI_REGS_LOG_LEN]; |
| 130 | |
Gavin Shan | e575f8d | 2012-02-29 15:47:45 +0000 | [diff] [blame] | 131 | /* |
| 132 | * The struct is used to maintain the EEH global statistic |
| 133 | * information. Besides, the EEH global statistics will be |
| 134 | * exported to user space through procfs |
| 135 | */ |
| 136 | struct eeh_stats { |
| 137 | u64 no_device; /* PCI device not found */ |
| 138 | u64 no_dn; /* OF node not found */ |
| 139 | u64 no_cfg_addr; /* Config address not found */ |
| 140 | u64 ignored_check; /* EEH check skipped */ |
| 141 | u64 total_mmio_ffs; /* Total EEH checks */ |
| 142 | u64 false_positives; /* Unnecessary EEH checks */ |
| 143 | u64 slot_resets; /* PE reset */ |
| 144 | }; |
| 145 | |
| 146 | static struct eeh_stats eeh_stats; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 147 | |
Gavin Shan | 7f52a526 | 2014-04-24 18:00:18 +1000 | [diff] [blame] | 148 | static int __init eeh_setup(char *str) |
| 149 | { |
| 150 | if (!strcmp(str, "off")) |
Gavin Shan | 05b1721 | 2014-07-17 14:41:38 +1000 | [diff] [blame] | 151 | eeh_add_flag(EEH_FORCE_DISABLED); |
Gavin Shan | a450e8f | 2014-11-22 21:58:09 +1100 | [diff] [blame] | 152 | else if (!strcmp(str, "early_log")) |
| 153 | eeh_add_flag(EEH_EARLY_DUMP_LOG); |
Gavin Shan | 7f52a526 | 2014-04-24 18:00:18 +1000 | [diff] [blame] | 154 | |
| 155 | return 1; |
| 156 | } |
| 157 | __setup("eeh=", eeh_setup); |
| 158 | |
Gavin Shan | f2e0be5 | 2014-09-30 12:39:08 +1000 | [diff] [blame] | 159 | /* |
| 160 | * This routine captures assorted PCI configuration space data |
| 161 | * for the indicated PCI device, and puts them into a buffer |
| 162 | * for RTAS error logging. |
Linas Vepstas | d99bb1d | 2007-05-09 09:35:32 +1000 | [diff] [blame] | 163 | */ |
Gavin Shan | f2e0be5 | 2014-09-30 12:39:08 +1000 | [diff] [blame] | 164 | static size_t eeh_dump_dev_log(struct eeh_dev *edev, char *buf, size_t len) |
Linas Vepstas | d99bb1d | 2007-05-09 09:35:32 +1000 | [diff] [blame] | 165 | { |
Gavin Shan | 0bd7858 | 2015-03-17 16:15:07 +1100 | [diff] [blame] | 166 | struct pci_dn *pdn = eeh_dev_to_pdn(edev); |
Linas Vepstas | d99bb1d | 2007-05-09 09:35:32 +1000 | [diff] [blame] | 167 | u32 cfg; |
Linas Vepstas | fcf9892b | 2007-05-09 09:36:21 +1000 | [diff] [blame] | 168 | int cap, i; |
Gavin Shan | 0ed352d | 2014-07-17 14:41:40 +1000 | [diff] [blame] | 169 | int n = 0, l = 0; |
| 170 | char buffer[128]; |
Linas Vepstas | d99bb1d | 2007-05-09 09:35:32 +1000 | [diff] [blame] | 171 | |
Sam Bobroff | f9bc28a | 2018-09-12 11:23:20 +1000 | [diff] [blame] | 172 | if (!pdn) { |
| 173 | pr_warn("EEH: Note: No error log for absent device.\n"); |
| 174 | return 0; |
| 175 | } |
| 176 | |
Guilherme G. Piccoli | 10560b9 | 2016-07-22 14:05:29 -0300 | [diff] [blame] | 177 | n += scnprintf(buf+n, len-n, "%04x:%02x:%02x.%01x\n", |
Alexey Kardashevskiy | 69672bd | 2017-08-29 17:34:01 +1000 | [diff] [blame] | 178 | pdn->phb->global_number, pdn->busno, |
Gavin Shan | 0bd7858 | 2015-03-17 16:15:07 +1100 | [diff] [blame] | 179 | PCI_SLOT(pdn->devfn), PCI_FUNC(pdn->devfn)); |
Guilherme G. Piccoli | 10560b9 | 2016-07-22 14:05:29 -0300 | [diff] [blame] | 180 | pr_warn("EEH: of node=%04x:%02x:%02x.%01x\n", |
Alexey Kardashevskiy | 69672bd | 2017-08-29 17:34:01 +1000 | [diff] [blame] | 181 | pdn->phb->global_number, pdn->busno, |
Gavin Shan | 0bd7858 | 2015-03-17 16:15:07 +1100 | [diff] [blame] | 182 | PCI_SLOT(pdn->devfn), PCI_FUNC(pdn->devfn)); |
Linas Vepstas | fcf9892b | 2007-05-09 09:36:21 +1000 | [diff] [blame] | 183 | |
Gavin Shan | 0bd7858 | 2015-03-17 16:15:07 +1100 | [diff] [blame] | 184 | eeh_ops->read_config(pdn, PCI_VENDOR_ID, 4, &cfg); |
Linas Vepstas | fcf9892b | 2007-05-09 09:36:21 +1000 | [diff] [blame] | 185 | n += scnprintf(buf+n, len-n, "dev/vend:%08x\n", cfg); |
Gavin Shan | 2d86c38 | 2014-04-24 18:00:15 +1000 | [diff] [blame] | 186 | pr_warn("EEH: PCI device/vendor: %08x\n", cfg); |
Linas Vepstas | fcf9892b | 2007-05-09 09:36:21 +1000 | [diff] [blame] | 187 | |
Gavin Shan | 0bd7858 | 2015-03-17 16:15:07 +1100 | [diff] [blame] | 188 | eeh_ops->read_config(pdn, PCI_COMMAND, 4, &cfg); |
Linas Vepstas | d99bb1d | 2007-05-09 09:35:32 +1000 | [diff] [blame] | 189 | n += scnprintf(buf+n, len-n, "cmd/stat:%x\n", cfg); |
Gavin Shan | 2d86c38 | 2014-04-24 18:00:15 +1000 | [diff] [blame] | 190 | pr_warn("EEH: PCI cmd/status register: %08x\n", cfg); |
Linas Vepstas | d99bb1d | 2007-05-09 09:35:32 +1000 | [diff] [blame] | 191 | |
Linas Vepstas | 0b9369f | 2007-07-27 08:35:40 +1000 | [diff] [blame] | 192 | /* Gather bridge-specific registers */ |
Gavin Shan | 2a18dfc | 2014-04-24 18:00:16 +1000 | [diff] [blame] | 193 | if (edev->mode & EEH_DEV_BRIDGE) { |
Gavin Shan | 0bd7858 | 2015-03-17 16:15:07 +1100 | [diff] [blame] | 194 | eeh_ops->read_config(pdn, PCI_SEC_STATUS, 2, &cfg); |
Linas Vepstas | 0b9369f | 2007-07-27 08:35:40 +1000 | [diff] [blame] | 195 | n += scnprintf(buf+n, len-n, "sec stat:%x\n", cfg); |
Gavin Shan | 2d86c38 | 2014-04-24 18:00:15 +1000 | [diff] [blame] | 196 | pr_warn("EEH: Bridge secondary status: %04x\n", cfg); |
Linas Vepstas | 0b9369f | 2007-07-27 08:35:40 +1000 | [diff] [blame] | 197 | |
Gavin Shan | 0bd7858 | 2015-03-17 16:15:07 +1100 | [diff] [blame] | 198 | eeh_ops->read_config(pdn, PCI_BRIDGE_CONTROL, 2, &cfg); |
Linas Vepstas | 0b9369f | 2007-07-27 08:35:40 +1000 | [diff] [blame] | 199 | n += scnprintf(buf+n, len-n, "brdg ctl:%x\n", cfg); |
Gavin Shan | 2d86c38 | 2014-04-24 18:00:15 +1000 | [diff] [blame] | 200 | pr_warn("EEH: Bridge control: %04x\n", cfg); |
Linas Vepstas | 0b9369f | 2007-07-27 08:35:40 +1000 | [diff] [blame] | 201 | } |
| 202 | |
Linas Vepstas | fcf9892b | 2007-05-09 09:36:21 +1000 | [diff] [blame] | 203 | /* Dump out the PCI-X command and status regs */ |
Gavin Shan | 2a18dfc | 2014-04-24 18:00:16 +1000 | [diff] [blame] | 204 | cap = edev->pcix_cap; |
Linas Vepstas | fcf9892b | 2007-05-09 09:36:21 +1000 | [diff] [blame] | 205 | if (cap) { |
Gavin Shan | 0bd7858 | 2015-03-17 16:15:07 +1100 | [diff] [blame] | 206 | eeh_ops->read_config(pdn, cap, 4, &cfg); |
Linas Vepstas | fcf9892b | 2007-05-09 09:36:21 +1000 | [diff] [blame] | 207 | n += scnprintf(buf+n, len-n, "pcix-cmd:%x\n", cfg); |
Gavin Shan | 2d86c38 | 2014-04-24 18:00:15 +1000 | [diff] [blame] | 208 | pr_warn("EEH: PCI-X cmd: %08x\n", cfg); |
Linas Vepstas | fcf9892b | 2007-05-09 09:36:21 +1000 | [diff] [blame] | 209 | |
Gavin Shan | 0bd7858 | 2015-03-17 16:15:07 +1100 | [diff] [blame] | 210 | eeh_ops->read_config(pdn, cap+4, 4, &cfg); |
Linas Vepstas | fcf9892b | 2007-05-09 09:36:21 +1000 | [diff] [blame] | 211 | n += scnprintf(buf+n, len-n, "pcix-stat:%x\n", cfg); |
Gavin Shan | 2d86c38 | 2014-04-24 18:00:15 +1000 | [diff] [blame] | 212 | pr_warn("EEH: PCI-X status: %08x\n", cfg); |
Linas Vepstas | fcf9892b | 2007-05-09 09:36:21 +1000 | [diff] [blame] | 213 | } |
| 214 | |
Gavin Shan | 2a18dfc | 2014-04-24 18:00:16 +1000 | [diff] [blame] | 215 | /* If PCI-E capable, dump PCI-E cap 10 */ |
| 216 | cap = edev->pcie_cap; |
| 217 | if (cap) { |
Linas Vepstas | fcf9892b | 2007-05-09 09:36:21 +1000 | [diff] [blame] | 218 | n += scnprintf(buf+n, len-n, "pci-e cap10:\n"); |
Gavin Shan | 2d86c38 | 2014-04-24 18:00:15 +1000 | [diff] [blame] | 219 | pr_warn("EEH: PCI-E capabilities and status follow:\n"); |
Linas Vepstas | fcf9892b | 2007-05-09 09:36:21 +1000 | [diff] [blame] | 220 | |
| 221 | for (i=0; i<=8; i++) { |
Gavin Shan | 0bd7858 | 2015-03-17 16:15:07 +1100 | [diff] [blame] | 222 | eeh_ops->read_config(pdn, cap+4*i, 4, &cfg); |
Linas Vepstas | fcf9892b | 2007-05-09 09:36:21 +1000 | [diff] [blame] | 223 | n += scnprintf(buf+n, len-n, "%02x:%x\n", 4*i, cfg); |
Gavin Shan | 0ed352d | 2014-07-17 14:41:40 +1000 | [diff] [blame] | 224 | |
| 225 | if ((i % 4) == 0) { |
| 226 | if (i != 0) |
| 227 | pr_warn("%s\n", buffer); |
| 228 | |
| 229 | l = scnprintf(buffer, sizeof(buffer), |
| 230 | "EEH: PCI-E %02x: %08x ", |
| 231 | 4*i, cfg); |
| 232 | } else { |
| 233 | l += scnprintf(buffer+l, sizeof(buffer)-l, |
| 234 | "%08x ", cfg); |
| 235 | } |
| 236 | |
Linas Vepstas | fcf9892b | 2007-05-09 09:36:21 +1000 | [diff] [blame] | 237 | } |
Gavin Shan | 0ed352d | 2014-07-17 14:41:40 +1000 | [diff] [blame] | 238 | |
| 239 | pr_warn("%s\n", buffer); |
Gavin Shan | 2a18dfc | 2014-04-24 18:00:16 +1000 | [diff] [blame] | 240 | } |
Linas Vepstas | fcf9892b | 2007-05-09 09:36:21 +1000 | [diff] [blame] | 241 | |
Gavin Shan | 2a18dfc | 2014-04-24 18:00:16 +1000 | [diff] [blame] | 242 | /* If AER capable, dump it */ |
| 243 | cap = edev->aer_cap; |
| 244 | if (cap) { |
| 245 | n += scnprintf(buf+n, len-n, "pci-e AER:\n"); |
| 246 | pr_warn("EEH: PCI-E AER capability register set follows:\n"); |
Linas Vepstas | fcf9892b | 2007-05-09 09:36:21 +1000 | [diff] [blame] | 247 | |
Gavin Shan | 0ed352d | 2014-07-17 14:41:40 +1000 | [diff] [blame] | 248 | for (i=0; i<=13; i++) { |
Gavin Shan | 0bd7858 | 2015-03-17 16:15:07 +1100 | [diff] [blame] | 249 | eeh_ops->read_config(pdn, cap+4*i, 4, &cfg); |
Gavin Shan | 2a18dfc | 2014-04-24 18:00:16 +1000 | [diff] [blame] | 250 | n += scnprintf(buf+n, len-n, "%02x:%x\n", 4*i, cfg); |
Gavin Shan | 0ed352d | 2014-07-17 14:41:40 +1000 | [diff] [blame] | 251 | |
| 252 | if ((i % 4) == 0) { |
| 253 | if (i != 0) |
| 254 | pr_warn("%s\n", buffer); |
| 255 | |
| 256 | l = scnprintf(buffer, sizeof(buffer), |
| 257 | "EEH: PCI-E AER %02x: %08x ", |
| 258 | 4*i, cfg); |
| 259 | } else { |
| 260 | l += scnprintf(buffer+l, sizeof(buffer)-l, |
| 261 | "%08x ", cfg); |
| 262 | } |
Linas Vepstas | fcf9892b | 2007-05-09 09:36:21 +1000 | [diff] [blame] | 263 | } |
Gavin Shan | 0ed352d | 2014-07-17 14:41:40 +1000 | [diff] [blame] | 264 | |
| 265 | pr_warn("%s\n", buffer); |
Linas Vepstas | fcf9892b | 2007-05-09 09:36:21 +1000 | [diff] [blame] | 266 | } |
Linas Vepstas | 0b9369f | 2007-07-27 08:35:40 +1000 | [diff] [blame] | 267 | |
Linas Vepstas | d99bb1d | 2007-05-09 09:35:32 +1000 | [diff] [blame] | 268 | return n; |
| 269 | } |
| 270 | |
Sam Bobroff | d6c4932 | 2018-05-25 13:11:32 +1000 | [diff] [blame] | 271 | static void *eeh_dump_pe_log(struct eeh_pe *pe, void *flag) |
Gavin Shan | f2e0be5 | 2014-09-30 12:39:08 +1000 | [diff] [blame] | 272 | { |
Gavin Shan | f2e0be5 | 2014-09-30 12:39:08 +1000 | [diff] [blame] | 273 | struct eeh_dev *edev, *tmp; |
| 274 | size_t *plen = flag; |
| 275 | |
| 276 | eeh_pe_for_each_dev(pe, edev, tmp) |
| 277 | *plen += eeh_dump_dev_log(edev, pci_regs_buf + *plen, |
| 278 | EEH_PCI_REGS_LOG_LEN - *plen); |
| 279 | |
| 280 | return NULL; |
| 281 | } |
| 282 | |
Gavin Shan | cb3bc9d | 2012-02-27 20:03:51 +0000 | [diff] [blame] | 283 | /** |
| 284 | * eeh_slot_error_detail - Generate combined log including driver log and error log |
Gavin Shan | ff47796 | 2012-09-07 22:44:16 +0000 | [diff] [blame] | 285 | * @pe: EEH PE |
Gavin Shan | cb3bc9d | 2012-02-27 20:03:51 +0000 | [diff] [blame] | 286 | * @severity: temporary or permanent error log |
| 287 | * |
| 288 | * This routine should be called to generate the combined log, which |
| 289 | * is comprised of driver log and error log. The driver log is figured |
| 290 | * out from the config space of the corresponding PCI device, while |
| 291 | * the error log is fetched through platform dependent function call. |
| 292 | */ |
Gavin Shan | ff47796 | 2012-09-07 22:44:16 +0000 | [diff] [blame] | 293 | void eeh_slot_error_detail(struct eeh_pe *pe, int severity) |
Linas Vepstas | d99bb1d | 2007-05-09 09:35:32 +1000 | [diff] [blame] | 294 | { |
| 295 | size_t loglen = 0; |
Gavin Shan | ff47796 | 2012-09-07 22:44:16 +0000 | [diff] [blame] | 296 | |
Gavin Shan | c35ae17 | 2013-06-27 13:46:42 +0800 | [diff] [blame] | 297 | /* |
| 298 | * When the PHB is fenced or dead, it's pointless to collect |
| 299 | * the data from PCI config space because it should return |
| 300 | * 0xFF's. For ER, we still retrieve the data from the PCI |
| 301 | * config space. |
Gavin Shan | 7895470 | 2014-04-24 18:00:14 +1000 | [diff] [blame] | 302 | * |
| 303 | * For pHyp, we have to enable IO for log retrieval. Otherwise, |
| 304 | * 0xFF's is always returned from PCI config space. |
Gavin Shan | 387bbc9 | 2017-01-06 10:39:49 +1100 | [diff] [blame] | 305 | * |
| 306 | * When the @severity is EEH_LOG_PERM, the PE is going to be |
| 307 | * removed. Prior to that, the drivers for devices included in |
| 308 | * the PE will be closed. The drivers rely on working IO path |
| 309 | * to bring the devices to quiet state. Otherwise, PCI traffic |
| 310 | * from those devices after they are removed is like to cause |
| 311 | * another unexpected EEH error. |
Gavin Shan | c35ae17 | 2013-06-27 13:46:42 +0800 | [diff] [blame] | 312 | */ |
Gavin Shan | 9e04937 | 2014-04-24 18:00:07 +1000 | [diff] [blame] | 313 | if (!(pe->type & EEH_PE_PHB)) { |
Gavin Shan | 387bbc9 | 2017-01-06 10:39:49 +1100 | [diff] [blame] | 314 | if (eeh_has_flag(EEH_ENABLE_IO_FOR_LOG) || |
| 315 | severity == EEH_LOG_PERM) |
Gavin Shan | 7895470 | 2014-04-24 18:00:14 +1000 | [diff] [blame] | 316 | eeh_pci_enable(pe, EEH_OPT_THAW_MMIO); |
Gavin Shan | c35ae17 | 2013-06-27 13:46:42 +0800 | [diff] [blame] | 317 | |
Gavin Shan | 2598001 | 2015-08-28 11:57:00 +1000 | [diff] [blame] | 318 | /* |
| 319 | * The config space of some PCI devices can't be accessed |
| 320 | * when their PEs are in frozen state. Otherwise, fenced |
| 321 | * PHB might be seen. Those PEs are identified with flag |
| 322 | * EEH_PE_CFG_RESTRICTED, indicating EEH_PE_CFG_BLOCKED |
| 323 | * is set automatically when the PE is put to EEH_PE_ISOLATED. |
| 324 | * |
| 325 | * Restoring BARs possibly triggers PCI config access in |
| 326 | * (OPAL) firmware and then causes fenced PHB. If the |
| 327 | * PCI config is blocked with flag EEH_PE_CFG_BLOCKED, it's |
| 328 | * pointless to restore BARs and dump config space. |
| 329 | */ |
| 330 | eeh_ops->configure_bridge(pe); |
| 331 | if (!(pe->state & EEH_PE_CFG_BLOCKED)) { |
| 332 | eeh_pe_restore_bars(pe); |
| 333 | |
| 334 | pci_regs_buf[0] = 0; |
| 335 | eeh_pe_traverse(pe, eeh_dump_pe_log, &loglen); |
| 336 | } |
Gavin Shan | c35ae17 | 2013-06-27 13:46:42 +0800 | [diff] [blame] | 337 | } |
Linas Vepstas | d99bb1d | 2007-05-09 09:35:32 +1000 | [diff] [blame] | 338 | |
Gavin Shan | ff47796 | 2012-09-07 22:44:16 +0000 | [diff] [blame] | 339 | eeh_ops->get_log(pe, severity, pci_regs_buf, loglen); |
Linas Vepstas | d99bb1d | 2007-05-09 09:35:32 +1000 | [diff] [blame] | 340 | } |
| 341 | |
| 342 | /** |
Gavin Shan | cb3bc9d | 2012-02-27 20:03:51 +0000 | [diff] [blame] | 343 | * eeh_token_to_phys - Convert EEH address token to phys address |
| 344 | * @token: I/O token, should be address in the form 0xA.... |
| 345 | * |
| 346 | * This routine should be called to convert virtual I/O address |
| 347 | * to physical one. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 348 | */ |
| 349 | static inline unsigned long eeh_token_to_phys(unsigned long token) |
| 350 | { |
| 351 | pte_t *ptep; |
| 352 | unsigned long pa; |
Aneesh Kumar K.V | 12bc9f6 | 2013-06-20 14:30:18 +0530 | [diff] [blame] | 353 | int hugepage_shift; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 354 | |
Aneesh Kumar K.V | 12bc9f6 | 2013-06-20 14:30:18 +0530 | [diff] [blame] | 355 | /* |
Aneesh Kumar K.V | 691e95f | 2015-03-30 10:41:03 +0530 | [diff] [blame] | 356 | * We won't find hugepages here(this is iomem). Hence we are not |
| 357 | * worried about _PAGE_SPLITTING/collapse. Also we will not hit |
| 358 | * page table free, because of init_mm. |
Aneesh Kumar K.V | 12bc9f6 | 2013-06-20 14:30:18 +0530 | [diff] [blame] | 359 | */ |
Aneesh Kumar K.V | 94171b1 | 2017-07-27 11:54:53 +0530 | [diff] [blame] | 360 | ptep = find_init_mm_pte(token, &hugepage_shift); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 361 | if (!ptep) |
| 362 | return token; |
Aneesh Kumar K.V | 12bc9f6 | 2013-06-20 14:30:18 +0530 | [diff] [blame] | 363 | WARN_ON(hugepage_shift); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 364 | pa = pte_pfn(*ptep) << PAGE_SHIFT; |
| 365 | |
| 366 | return pa | (token & (PAGE_SIZE-1)); |
| 367 | } |
| 368 | |
Gavin Shan | b95cd2c | 2013-06-20 13:21:16 +0800 | [diff] [blame] | 369 | /* |
| 370 | * On PowerNV platform, we might already have fenced PHB there. |
| 371 | * For that case, it's meaningless to recover frozen PE. Intead, |
| 372 | * We have to handle fenced PHB firstly. |
| 373 | */ |
| 374 | static int eeh_phb_check_failure(struct eeh_pe *pe) |
| 375 | { |
| 376 | struct eeh_pe *phb_pe; |
| 377 | unsigned long flags; |
| 378 | int ret; |
| 379 | |
Gavin Shan | 05b1721 | 2014-07-17 14:41:38 +1000 | [diff] [blame] | 380 | if (!eeh_has_flag(EEH_PROBE_MODE_DEV)) |
Gavin Shan | b95cd2c | 2013-06-20 13:21:16 +0800 | [diff] [blame] | 381 | return -EPERM; |
| 382 | |
| 383 | /* Find the PHB PE */ |
| 384 | phb_pe = eeh_phb_pe_get(pe->phb); |
| 385 | if (!phb_pe) { |
Russell Currey | 1f52f17 | 2016-11-16 14:02:15 +1100 | [diff] [blame] | 386 | pr_warn("%s Can't find PE for PHB#%x\n", |
Gavin Shan | 0dae274 | 2014-07-17 14:41:41 +1000 | [diff] [blame] | 387 | __func__, pe->phb->global_number); |
Gavin Shan | b95cd2c | 2013-06-20 13:21:16 +0800 | [diff] [blame] | 388 | return -EEXIST; |
| 389 | } |
| 390 | |
| 391 | /* If the PHB has been in problematic state */ |
| 392 | eeh_serialize_lock(&flags); |
Gavin Shan | 9e04937 | 2014-04-24 18:00:07 +1000 | [diff] [blame] | 393 | if (phb_pe->state & EEH_PE_ISOLATED) { |
Gavin Shan | b95cd2c | 2013-06-20 13:21:16 +0800 | [diff] [blame] | 394 | ret = 0; |
| 395 | goto out; |
| 396 | } |
| 397 | |
| 398 | /* Check PHB state */ |
| 399 | ret = eeh_ops->get_state(phb_pe, NULL); |
| 400 | if ((ret < 0) || |
Sam Bobroff | 34a286a | 2018-03-19 13:49:23 +1100 | [diff] [blame] | 401 | (ret == EEH_STATE_NOT_SUPPORT) || eeh_state_active(ret)) { |
Gavin Shan | b95cd2c | 2013-06-20 13:21:16 +0800 | [diff] [blame] | 402 | ret = 0; |
| 403 | goto out; |
| 404 | } |
| 405 | |
| 406 | /* Isolate the PHB and send event */ |
Sam Bobroff | e762bb8 | 2018-09-12 11:23:31 +1000 | [diff] [blame] | 407 | eeh_pe_mark_isolated(phb_pe); |
Gavin Shan | b95cd2c | 2013-06-20 13:21:16 +0800 | [diff] [blame] | 408 | eeh_serialize_unlock(flags); |
Gavin Shan | b95cd2c | 2013-06-20 13:21:16 +0800 | [diff] [blame] | 409 | |
Gavin Shan | 357b2f3 | 2014-06-11 18:26:44 +1000 | [diff] [blame] | 410 | pr_err("EEH: PHB#%x failure detected, location: %s\n", |
| 411 | phb_pe->phb->global_number, eeh_pe_loc_get(phb_pe)); |
Gavin Shan | 56ca4fd | 2013-06-27 13:46:46 +0800 | [diff] [blame] | 412 | dump_stack(); |
Gavin Shan | 5293bf9 | 2013-09-06 09:00:05 +0800 | [diff] [blame] | 413 | eeh_send_failure_event(phb_pe); |
Gavin Shan | b95cd2c | 2013-06-20 13:21:16 +0800 | [diff] [blame] | 414 | |
| 415 | return 1; |
| 416 | out: |
| 417 | eeh_serialize_unlock(flags); |
| 418 | return ret; |
| 419 | } |
| 420 | |
Gavin Shan | cb3bc9d | 2012-02-27 20:03:51 +0000 | [diff] [blame] | 421 | /** |
Gavin Shan | f8f7d63 | 2012-09-07 22:44:22 +0000 | [diff] [blame] | 422 | * eeh_dev_check_failure - Check if all 1's data is due to EEH slot freeze |
| 423 | * @edev: eeh device |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 424 | * |
| 425 | * Check for an EEH failure for the given device node. Call this |
| 426 | * routine if the result of a read was all 0xff's and you want to |
| 427 | * find out if this is due to an EEH slot freeze. This routine |
| 428 | * will query firmware for the EEH status. |
| 429 | * |
| 430 | * Returns 0 if there has not been an EEH error; otherwise returns |
Linas Vepstas | 6937650 | 2005-11-03 18:47:50 -0600 | [diff] [blame] | 431 | * a non-zero value and queues up a slot isolation event notification. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 432 | * |
| 433 | * It is safe to call this routine in an interrupt context. |
| 434 | */ |
Gavin Shan | f8f7d63 | 2012-09-07 22:44:22 +0000 | [diff] [blame] | 435 | int eeh_dev_check_failure(struct eeh_dev *edev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 436 | { |
| 437 | int ret; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 438 | unsigned long flags; |
Alexey Kardashevskiy | 14db3d5 | 2017-08-29 17:34:03 +1000 | [diff] [blame] | 439 | struct device_node *dn; |
Gavin Shan | f8f7d63 | 2012-09-07 22:44:22 +0000 | [diff] [blame] | 440 | struct pci_dev *dev; |
Gavin Shan | 357b2f3 | 2014-06-11 18:26:44 +1000 | [diff] [blame] | 441 | struct eeh_pe *pe, *parent_pe, *phb_pe; |
Linas Vepstas | fd761fd | 2005-11-03 18:49:23 -0600 | [diff] [blame] | 442 | int rc = 0; |
Gavin Shan | c6406d8 | 2015-03-17 16:15:08 +1100 | [diff] [blame] | 443 | const char *location = NULL; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 444 | |
Gavin Shan | e575f8d | 2012-02-29 15:47:45 +0000 | [diff] [blame] | 445 | eeh_stats.total_mmio_ffs++; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 446 | |
Gavin Shan | 2ec5a0a | 2014-02-12 15:24:55 +0800 | [diff] [blame] | 447 | if (!eeh_enabled()) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 448 | return 0; |
| 449 | |
Gavin Shan | f8f7d63 | 2012-09-07 22:44:22 +0000 | [diff] [blame] | 450 | if (!edev) { |
Gavin Shan | e575f8d | 2012-02-29 15:47:45 +0000 | [diff] [blame] | 451 | eeh_stats.no_dn++; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 452 | return 0; |
Linas Vepstas | 177bc93 | 2005-11-03 18:48:52 -0600 | [diff] [blame] | 453 | } |
Gavin Shan | f8f7d63 | 2012-09-07 22:44:22 +0000 | [diff] [blame] | 454 | dev = eeh_dev_to_pci_dev(edev); |
Wei Yang | 2a58222 | 2014-09-17 10:48:26 +0800 | [diff] [blame] | 455 | pe = eeh_dev_to_pe(edev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 456 | |
| 457 | /* Access to IO BARs might get this far and still not want checking. */ |
Gavin Shan | 66523d9 | 2012-09-07 22:44:13 +0000 | [diff] [blame] | 458 | if (!pe) { |
Gavin Shan | e575f8d | 2012-02-29 15:47:45 +0000 | [diff] [blame] | 459 | eeh_stats.ignored_check++; |
Gavin Shan | c6406d8 | 2015-03-17 16:15:08 +1100 | [diff] [blame] | 460 | pr_debug("EEH: Ignored check for %s\n", |
| 461 | eeh_pci_name(dev)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 462 | return 0; |
| 463 | } |
| 464 | |
Gavin Shan | 66523d9 | 2012-09-07 22:44:13 +0000 | [diff] [blame] | 465 | if (!pe->addr && !pe->config_addr) { |
Gavin Shan | e575f8d | 2012-02-29 15:47:45 +0000 | [diff] [blame] | 466 | eeh_stats.no_cfg_addr++; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 467 | return 0; |
| 468 | } |
| 469 | |
Gavin Shan | b95cd2c | 2013-06-20 13:21:16 +0800 | [diff] [blame] | 470 | /* |
| 471 | * On PowerNV platform, we might already have fenced PHB |
| 472 | * there and we need take care of that firstly. |
| 473 | */ |
| 474 | ret = eeh_phb_check_failure(pe); |
| 475 | if (ret > 0) |
| 476 | return ret; |
| 477 | |
Gavin Shan | 05ec424 | 2014-06-10 11:41:55 +1000 | [diff] [blame] | 478 | /* |
| 479 | * If the PE isn't owned by us, we shouldn't check the |
| 480 | * state. Instead, let the owner handle it if the PE has |
| 481 | * been frozen. |
| 482 | */ |
| 483 | if (eeh_pe_passed(pe)) |
| 484 | return 0; |
| 485 | |
Linas Vepstas | fd761fd | 2005-11-03 18:49:23 -0600 | [diff] [blame] | 486 | /* If we already have a pending isolation event for this |
| 487 | * slot, we know it's bad already, we don't need to check. |
| 488 | * Do this checking under a lock; as multiple PCI devices |
| 489 | * in one slot might report errors simultaneously, and we |
| 490 | * only want one error recovery routine running. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 491 | */ |
Gavin Shan | 4907581 | 2013-06-20 13:21:03 +0800 | [diff] [blame] | 492 | eeh_serialize_lock(&flags); |
Linas Vepstas | fd761fd | 2005-11-03 18:49:23 -0600 | [diff] [blame] | 493 | rc = 1; |
Gavin Shan | 66523d9 | 2012-09-07 22:44:13 +0000 | [diff] [blame] | 494 | if (pe->state & EEH_PE_ISOLATED) { |
| 495 | pe->check_count++; |
| 496 | if (pe->check_count % EEH_MAX_FAILS == 0) { |
Alexey Kardashevskiy | 14db3d5 | 2017-08-29 17:34:03 +1000 | [diff] [blame] | 497 | dn = pci_device_to_OF_node(dev); |
| 498 | if (dn) |
| 499 | location = of_get_property(dn, "ibm,loc-code", |
| 500 | NULL); |
Gavin Shan | cb3bc9d | 2012-02-27 20:03:51 +0000 | [diff] [blame] | 501 | printk(KERN_ERR "EEH: %d reads ignored for recovering device at " |
Mike Mason | f36c522 | 2008-07-22 02:40:17 +1000 | [diff] [blame] | 502 | "location=%s driver=%s pci addr=%s\n", |
Gavin Shan | c6406d8 | 2015-03-17 16:15:08 +1100 | [diff] [blame] | 503 | pe->check_count, |
| 504 | location ? location : "unknown", |
Thadeu Lima de Souza Cascardo | 778a785 | 2012-01-11 09:09:58 +0000 | [diff] [blame] | 505 | eeh_driver_name(dev), eeh_pci_name(dev)); |
Gavin Shan | cb3bc9d | 2012-02-27 20:03:51 +0000 | [diff] [blame] | 506 | printk(KERN_ERR "EEH: Might be infinite loop in %s driver\n", |
Thadeu Lima de Souza Cascardo | 778a785 | 2012-01-11 09:09:58 +0000 | [diff] [blame] | 507 | eeh_driver_name(dev)); |
Linas Vepstas | 5c1344e | 2005-11-03 18:49:31 -0600 | [diff] [blame] | 508 | dump_stack(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 509 | } |
Linas Vepstas | fd761fd | 2005-11-03 18:49:23 -0600 | [diff] [blame] | 510 | goto dn_unlock; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 511 | } |
| 512 | |
| 513 | /* |
| 514 | * Now test for an EEH failure. This is VERY expensive. |
| 515 | * Note that the eeh_config_addr may be a parent device |
| 516 | * in the case of a device behind a bridge, or it may be |
| 517 | * function zero of a multi-function device. |
| 518 | * In any case they must share a common PHB. |
| 519 | */ |
Gavin Shan | 66523d9 | 2012-09-07 22:44:13 +0000 | [diff] [blame] | 520 | ret = eeh_ops->get_state(pe, NULL); |
Linas Vepstas | 76e6faf | 2005-11-03 18:49:15 -0600 | [diff] [blame] | 521 | |
Linas Vepstas | 39d16e2 | 2007-03-19 14:51:00 -0500 | [diff] [blame] | 522 | /* Note that config-io to empty slots may fail; |
Gavin Shan | cb3bc9d | 2012-02-27 20:03:51 +0000 | [diff] [blame] | 523 | * they are empty when they don't have children. |
Gavin Shan | eb594a4 | 2012-02-27 20:03:57 +0000 | [diff] [blame] | 524 | * We will punt with the following conditions: Failure to get |
| 525 | * PE's state, EEH not support and Permanently unavailable |
| 526 | * state, PE is in good state. |
Gavin Shan | cb3bc9d | 2012-02-27 20:03:51 +0000 | [diff] [blame] | 527 | */ |
Gavin Shan | eb594a4 | 2012-02-27 20:03:57 +0000 | [diff] [blame] | 528 | if ((ret < 0) || |
Sam Bobroff | 34a286a | 2018-03-19 13:49:23 +1100 | [diff] [blame] | 529 | (ret == EEH_STATE_NOT_SUPPORT) || eeh_state_active(ret)) { |
Gavin Shan | e575f8d | 2012-02-29 15:47:45 +0000 | [diff] [blame] | 530 | eeh_stats.false_positives++; |
Gavin Shan | 66523d9 | 2012-09-07 22:44:13 +0000 | [diff] [blame] | 531 | pe->false_positives++; |
Linas Vepstas | fd761fd | 2005-11-03 18:49:23 -0600 | [diff] [blame] | 532 | rc = 0; |
| 533 | goto dn_unlock; |
Linas Vepstas | 76e6faf | 2005-11-03 18:49:15 -0600 | [diff] [blame] | 534 | } |
| 535 | |
Gavin Shan | 1ad7a72 | 2014-05-05 09:29:03 +1000 | [diff] [blame] | 536 | /* |
| 537 | * It should be corner case that the parent PE has been |
| 538 | * put into frozen state as well. We should take care |
| 539 | * that at first. |
| 540 | */ |
| 541 | parent_pe = pe->parent; |
| 542 | while (parent_pe) { |
| 543 | /* Hit the ceiling ? */ |
| 544 | if (parent_pe->type & EEH_PE_PHB) |
| 545 | break; |
| 546 | |
| 547 | /* Frozen parent PE ? */ |
| 548 | ret = eeh_ops->get_state(parent_pe, NULL); |
Sam Bobroff | 2eae39f | 2018-05-25 13:11:33 +1000 | [diff] [blame] | 549 | if (ret > 0 && !eeh_state_active(ret)) { |
Gavin Shan | 1ad7a72 | 2014-05-05 09:29:03 +1000 | [diff] [blame] | 550 | pe = parent_pe; |
Sam Bobroff | 2eae39f | 2018-05-25 13:11:33 +1000 | [diff] [blame] | 551 | pr_err("EEH: Failure of PHB#%x-PE#%x will be handled at parent PHB#%x-PE#%x.\n", |
| 552 | pe->phb->global_number, pe->addr, |
| 553 | pe->phb->global_number, parent_pe->addr); |
| 554 | } |
Gavin Shan | 1ad7a72 | 2014-05-05 09:29:03 +1000 | [diff] [blame] | 555 | |
| 556 | /* Next parent level */ |
| 557 | parent_pe = parent_pe->parent; |
| 558 | } |
| 559 | |
Gavin Shan | e575f8d | 2012-02-29 15:47:45 +0000 | [diff] [blame] | 560 | eeh_stats.slot_resets++; |
Gavin Shan | a84f273 | 2013-06-20 13:20:51 +0800 | [diff] [blame] | 561 | |
Linas Vepstas | fd761fd | 2005-11-03 18:49:23 -0600 | [diff] [blame] | 562 | /* Avoid repeated reports of this failure, including problems |
| 563 | * with other functions on this device, and functions under |
Gavin Shan | cb3bc9d | 2012-02-27 20:03:51 +0000 | [diff] [blame] | 564 | * bridges. |
| 565 | */ |
Sam Bobroff | e762bb8 | 2018-09-12 11:23:31 +1000 | [diff] [blame] | 566 | eeh_pe_mark_isolated(pe); |
Gavin Shan | 4907581 | 2013-06-20 13:21:03 +0800 | [diff] [blame] | 567 | eeh_serialize_unlock(flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 568 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 569 | /* Most EEH events are due to device driver bugs. Having |
| 570 | * a stack trace will help the device-driver authors figure |
Gavin Shan | cb3bc9d | 2012-02-27 20:03:51 +0000 | [diff] [blame] | 571 | * out what happened. So print that out. |
| 572 | */ |
Gavin Shan | 357b2f3 | 2014-06-11 18:26:44 +1000 | [diff] [blame] | 573 | phb_pe = eeh_phb_pe_get(pe->phb); |
| 574 | pr_err("EEH: Frozen PHB#%x-PE#%x detected\n", |
| 575 | pe->phb->global_number, pe->addr); |
| 576 | pr_err("EEH: PE location: %s, PHB location: %s\n", |
| 577 | eeh_pe_loc_get(pe), eeh_pe_loc_get(phb_pe)); |
Gavin Shan | 56ca4fd | 2013-06-27 13:46:46 +0800 | [diff] [blame] | 578 | dump_stack(); |
| 579 | |
Gavin Shan | 5293bf9 | 2013-09-06 09:00:05 +0800 | [diff] [blame] | 580 | eeh_send_failure_event(pe); |
| 581 | |
Linas Vepstas | fd761fd | 2005-11-03 18:49:23 -0600 | [diff] [blame] | 582 | return 1; |
| 583 | |
| 584 | dn_unlock: |
Gavin Shan | 4907581 | 2013-06-20 13:21:03 +0800 | [diff] [blame] | 585 | eeh_serialize_unlock(flags); |
Linas Vepstas | fd761fd | 2005-11-03 18:49:23 -0600 | [diff] [blame] | 586 | return rc; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 587 | } |
| 588 | |
Gavin Shan | f8f7d63 | 2012-09-07 22:44:22 +0000 | [diff] [blame] | 589 | EXPORT_SYMBOL_GPL(eeh_dev_check_failure); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 590 | |
| 591 | /** |
Gavin Shan | cb3bc9d | 2012-02-27 20:03:51 +0000 | [diff] [blame] | 592 | * eeh_check_failure - Check if all 1's data is due to EEH slot freeze |
Gavin Shan | 3e93805 | 2014-09-30 12:38:50 +1000 | [diff] [blame] | 593 | * @token: I/O address |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 594 | * |
Gavin Shan | 3e93805 | 2014-09-30 12:38:50 +1000 | [diff] [blame] | 595 | * Check for an EEH failure at the given I/O address. Call this |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 596 | * routine if the result of a read was all 0xff's and you want to |
Gavin Shan | 3e93805 | 2014-09-30 12:38:50 +1000 | [diff] [blame] | 597 | * find out if this is due to an EEH slot freeze event. This routine |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 598 | * will query firmware for the EEH status. |
| 599 | * |
| 600 | * Note this routine is safe to call in an interrupt context. |
| 601 | */ |
Gavin Shan | 3e93805 | 2014-09-30 12:38:50 +1000 | [diff] [blame] | 602 | int eeh_check_failure(const volatile void __iomem *token) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 603 | { |
| 604 | unsigned long addr; |
Gavin Shan | f8f7d63 | 2012-09-07 22:44:22 +0000 | [diff] [blame] | 605 | struct eeh_dev *edev; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 606 | |
| 607 | /* Finding the phys addr + pci device; this is pretty quick. */ |
| 608 | addr = eeh_token_to_phys((unsigned long __force) token); |
Gavin Shan | 3ab96a0 | 2012-09-07 22:44:23 +0000 | [diff] [blame] | 609 | edev = eeh_addr_cache_get_dev(addr); |
Gavin Shan | f8f7d63 | 2012-09-07 22:44:22 +0000 | [diff] [blame] | 610 | if (!edev) { |
Gavin Shan | e575f8d | 2012-02-29 15:47:45 +0000 | [diff] [blame] | 611 | eeh_stats.no_device++; |
Gavin Shan | 3e93805 | 2014-09-30 12:38:50 +1000 | [diff] [blame] | 612 | return 0; |
Linas Vepstas | 177bc93 | 2005-11-03 18:48:52 -0600 | [diff] [blame] | 613 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 614 | |
Gavin Shan | 3e93805 | 2014-09-30 12:38:50 +1000 | [diff] [blame] | 615 | return eeh_dev_check_failure(edev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 616 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 617 | EXPORT_SYMBOL(eeh_check_failure); |
| 618 | |
Linas Vepstas | 6dee3fb | 2005-11-03 18:50:10 -0600 | [diff] [blame] | 619 | |
Linas Vepstas | cb5b5624 | 2006-09-15 18:56:35 -0500 | [diff] [blame] | 620 | /** |
Gavin Shan | cce4b2d | 2012-02-27 20:03:52 +0000 | [diff] [blame] | 621 | * eeh_pci_enable - Enable MMIO or DMA transfers for this slot |
Gavin Shan | ff47796 | 2012-09-07 22:44:16 +0000 | [diff] [blame] | 622 | * @pe: EEH PE |
Gavin Shan | cb3bc9d | 2012-02-27 20:03:51 +0000 | [diff] [blame] | 623 | * |
| 624 | * This routine should be called to reenable frozen MMIO or DMA |
| 625 | * so that it would work correctly again. It's useful while doing |
| 626 | * recovery or log collection on the indicated device. |
Linas Vepstas | 47b5c83 | 2006-09-15 18:57:42 -0500 | [diff] [blame] | 627 | */ |
Gavin Shan | ff47796 | 2012-09-07 22:44:16 +0000 | [diff] [blame] | 628 | int eeh_pci_enable(struct eeh_pe *pe, int function) |
Linas Vepstas | 47b5c83 | 2006-09-15 18:57:42 -0500 | [diff] [blame] | 629 | { |
Gavin Shan | 4d4f577 | 2014-09-30 12:39:00 +1000 | [diff] [blame] | 630 | int active_flag, rc; |
Gavin Shan | 7895470 | 2014-04-24 18:00:14 +1000 | [diff] [blame] | 631 | |
| 632 | /* |
| 633 | * pHyp doesn't allow to enable IO or DMA on unfrozen PE. |
| 634 | * Also, it's pointless to enable them on unfrozen PE. So |
Gavin Shan | 4d4f577 | 2014-09-30 12:39:00 +1000 | [diff] [blame] | 635 | * we have to check before enabling IO or DMA. |
Gavin Shan | 7895470 | 2014-04-24 18:00:14 +1000 | [diff] [blame] | 636 | */ |
Gavin Shan | 4d4f577 | 2014-09-30 12:39:00 +1000 | [diff] [blame] | 637 | switch (function) { |
| 638 | case EEH_OPT_THAW_MMIO: |
Gavin Shan | 872ee2d | 2015-10-08 14:58:55 +1100 | [diff] [blame] | 639 | active_flag = EEH_STATE_MMIO_ACTIVE | EEH_STATE_MMIO_ENABLED; |
Gavin Shan | 4d4f577 | 2014-09-30 12:39:00 +1000 | [diff] [blame] | 640 | break; |
| 641 | case EEH_OPT_THAW_DMA: |
| 642 | active_flag = EEH_STATE_DMA_ACTIVE; |
| 643 | break; |
| 644 | case EEH_OPT_DISABLE: |
| 645 | case EEH_OPT_ENABLE: |
| 646 | case EEH_OPT_FREEZE_PE: |
| 647 | active_flag = 0; |
| 648 | break; |
| 649 | default: |
| 650 | pr_warn("%s: Invalid function %d\n", |
| 651 | __func__, function); |
| 652 | return -EINVAL; |
| 653 | } |
| 654 | |
| 655 | /* |
| 656 | * Check if IO or DMA has been enabled before |
| 657 | * enabling them. |
| 658 | */ |
| 659 | if (active_flag) { |
Gavin Shan | 7895470 | 2014-04-24 18:00:14 +1000 | [diff] [blame] | 660 | rc = eeh_ops->get_state(pe, NULL); |
| 661 | if (rc < 0) |
| 662 | return rc; |
| 663 | |
Gavin Shan | 4d4f577 | 2014-09-30 12:39:00 +1000 | [diff] [blame] | 664 | /* Needn't enable it at all */ |
| 665 | if (rc == EEH_STATE_NOT_SUPPORT) |
| 666 | return 0; |
| 667 | |
| 668 | /* It's already enabled */ |
| 669 | if (rc & active_flag) |
Gavin Shan | 7895470 | 2014-04-24 18:00:14 +1000 | [diff] [blame] | 670 | return 0; |
| 671 | } |
Linas Vepstas | 47b5c83 | 2006-09-15 18:57:42 -0500 | [diff] [blame] | 672 | |
Gavin Shan | 4d4f577 | 2014-09-30 12:39:00 +1000 | [diff] [blame] | 673 | |
| 674 | /* Issue the request */ |
Gavin Shan | ff47796 | 2012-09-07 22:44:16 +0000 | [diff] [blame] | 675 | rc = eeh_ops->set_option(pe, function); |
Linas Vepstas | 47b5c83 | 2006-09-15 18:57:42 -0500 | [diff] [blame] | 676 | if (rc) |
Gavin Shan | 7895470 | 2014-04-24 18:00:14 +1000 | [diff] [blame] | 677 | pr_warn("%s: Unexpected state change %d on " |
Russell Currey | 1f52f17 | 2016-11-16 14:02:15 +1100 | [diff] [blame] | 678 | "PHB#%x-PE#%x, err=%d\n", |
Gavin Shan | 7895470 | 2014-04-24 18:00:14 +1000 | [diff] [blame] | 679 | __func__, function, pe->phb->global_number, |
| 680 | pe->addr, rc); |
Linas Vepstas | 47b5c83 | 2006-09-15 18:57:42 -0500 | [diff] [blame] | 681 | |
Gavin Shan | 4d4f577 | 2014-09-30 12:39:00 +1000 | [diff] [blame] | 682 | /* Check if the request is finished successfully */ |
| 683 | if (active_flag) { |
Sam Bobroff | fef7f90 | 2018-09-12 11:23:32 +1000 | [diff] [blame] | 684 | rc = eeh_wait_state(pe, PCI_BUS_RESET_WAIT_MSEC); |
Andrew Donnellan | 949e9b8 | 2015-10-23 17:19:46 +1100 | [diff] [blame] | 685 | if (rc < 0) |
Gavin Shan | 4d4f577 | 2014-09-30 12:39:00 +1000 | [diff] [blame] | 686 | return rc; |
Gavin Shan | 7895470 | 2014-04-24 18:00:14 +1000 | [diff] [blame] | 687 | |
Gavin Shan | 4d4f577 | 2014-09-30 12:39:00 +1000 | [diff] [blame] | 688 | if (rc & active_flag) |
| 689 | return 0; |
Gavin Shan | 7895470 | 2014-04-24 18:00:14 +1000 | [diff] [blame] | 690 | |
Gavin Shan | 4d4f577 | 2014-09-30 12:39:00 +1000 | [diff] [blame] | 691 | return -EIO; |
| 692 | } |
Linas Vepstas | fa1be47 | 2007-03-19 14:59:59 -0500 | [diff] [blame] | 693 | |
Linas Vepstas | 47b5c83 | 2006-09-15 18:57:42 -0500 | [diff] [blame] | 694 | return rc; |
| 695 | } |
| 696 | |
Sam Bobroff | d6c4932 | 2018-05-25 13:11:32 +1000 | [diff] [blame] | 697 | static void *eeh_disable_and_save_dev_state(struct eeh_dev *edev, |
| 698 | void *userdata) |
Gavin Shan | 28158cd | 2015-02-11 10:20:49 +1100 | [diff] [blame] | 699 | { |
Gavin Shan | 28158cd | 2015-02-11 10:20:49 +1100 | [diff] [blame] | 700 | struct pci_dev *pdev = eeh_dev_to_pci_dev(edev); |
| 701 | struct pci_dev *dev = userdata; |
| 702 | |
| 703 | /* |
| 704 | * The caller should have disabled and saved the |
| 705 | * state for the specified device |
| 706 | */ |
| 707 | if (!pdev || pdev == dev) |
| 708 | return NULL; |
| 709 | |
| 710 | /* Ensure we have D0 power state */ |
| 711 | pci_set_power_state(pdev, PCI_D0); |
| 712 | |
| 713 | /* Save device state */ |
| 714 | pci_save_state(pdev); |
| 715 | |
| 716 | /* |
| 717 | * Disable device to avoid any DMA traffic and |
| 718 | * interrupt from the device |
| 719 | */ |
| 720 | pci_write_config_word(pdev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE); |
| 721 | |
| 722 | return NULL; |
| 723 | } |
| 724 | |
Sam Bobroff | d6c4932 | 2018-05-25 13:11:32 +1000 | [diff] [blame] | 725 | static void *eeh_restore_dev_state(struct eeh_dev *edev, void *userdata) |
Gavin Shan | 28158cd | 2015-02-11 10:20:49 +1100 | [diff] [blame] | 726 | { |
Gavin Shan | 0bd7858 | 2015-03-17 16:15:07 +1100 | [diff] [blame] | 727 | struct pci_dn *pdn = eeh_dev_to_pdn(edev); |
Gavin Shan | 28158cd | 2015-02-11 10:20:49 +1100 | [diff] [blame] | 728 | struct pci_dev *pdev = eeh_dev_to_pci_dev(edev); |
| 729 | struct pci_dev *dev = userdata; |
| 730 | |
| 731 | if (!pdev) |
| 732 | return NULL; |
| 733 | |
| 734 | /* Apply customization from firmware */ |
Gavin Shan | 0bd7858 | 2015-03-17 16:15:07 +1100 | [diff] [blame] | 735 | if (pdn && eeh_ops->restore_config) |
| 736 | eeh_ops->restore_config(pdn); |
Gavin Shan | 28158cd | 2015-02-11 10:20:49 +1100 | [diff] [blame] | 737 | |
| 738 | /* The caller should restore state for the specified device */ |
| 739 | if (pdev != dev) |
David Gibson | 502f159 | 2015-06-03 14:52:59 +1000 | [diff] [blame] | 740 | pci_restore_state(pdev); |
Gavin Shan | 28158cd | 2015-02-11 10:20:49 +1100 | [diff] [blame] | 741 | |
| 742 | return NULL; |
| 743 | } |
| 744 | |
Bryant G. Ly | 64ba3dc7 | 2018-01-05 10:45:46 -0600 | [diff] [blame] | 745 | int eeh_restore_vf_config(struct pci_dn *pdn) |
| 746 | { |
| 747 | struct eeh_dev *edev = pdn_to_eeh_dev(pdn); |
| 748 | u32 devctl, cmd, cap2, aer_capctl; |
| 749 | int old_mps; |
| 750 | |
| 751 | if (edev->pcie_cap) { |
| 752 | /* Restore MPS */ |
| 753 | old_mps = (ffs(pdn->mps) - 8) << 5; |
| 754 | eeh_ops->read_config(pdn, edev->pcie_cap + PCI_EXP_DEVCTL, |
| 755 | 2, &devctl); |
| 756 | devctl &= ~PCI_EXP_DEVCTL_PAYLOAD; |
| 757 | devctl |= old_mps; |
| 758 | eeh_ops->write_config(pdn, edev->pcie_cap + PCI_EXP_DEVCTL, |
| 759 | 2, devctl); |
| 760 | |
Linus Torvalds | 105cf3c | 2018-02-06 09:59:40 -0800 | [diff] [blame] | 761 | /* Disable Completion Timeout if possible */ |
Bryant G. Ly | 64ba3dc7 | 2018-01-05 10:45:46 -0600 | [diff] [blame] | 762 | eeh_ops->read_config(pdn, edev->pcie_cap + PCI_EXP_DEVCAP2, |
| 763 | 4, &cap2); |
Linus Torvalds | 105cf3c | 2018-02-06 09:59:40 -0800 | [diff] [blame] | 764 | if (cap2 & PCI_EXP_DEVCAP2_COMP_TMOUT_DIS) { |
Bryant G. Ly | 64ba3dc7 | 2018-01-05 10:45:46 -0600 | [diff] [blame] | 765 | eeh_ops->read_config(pdn, |
| 766 | edev->pcie_cap + PCI_EXP_DEVCTL2, |
| 767 | 4, &cap2); |
Linus Torvalds | 105cf3c | 2018-02-06 09:59:40 -0800 | [diff] [blame] | 768 | cap2 |= PCI_EXP_DEVCTL2_COMP_TMOUT_DIS; |
Bryant G. Ly | 64ba3dc7 | 2018-01-05 10:45:46 -0600 | [diff] [blame] | 769 | eeh_ops->write_config(pdn, |
| 770 | edev->pcie_cap + PCI_EXP_DEVCTL2, |
| 771 | 4, cap2); |
| 772 | } |
| 773 | } |
| 774 | |
| 775 | /* Enable SERR and parity checking */ |
| 776 | eeh_ops->read_config(pdn, PCI_COMMAND, 2, &cmd); |
| 777 | cmd |= (PCI_COMMAND_PARITY | PCI_COMMAND_SERR); |
| 778 | eeh_ops->write_config(pdn, PCI_COMMAND, 2, cmd); |
| 779 | |
| 780 | /* Enable report various errors */ |
| 781 | if (edev->pcie_cap) { |
| 782 | eeh_ops->read_config(pdn, edev->pcie_cap + PCI_EXP_DEVCTL, |
| 783 | 2, &devctl); |
| 784 | devctl &= ~PCI_EXP_DEVCTL_CERE; |
| 785 | devctl |= (PCI_EXP_DEVCTL_NFERE | |
| 786 | PCI_EXP_DEVCTL_FERE | |
| 787 | PCI_EXP_DEVCTL_URRE); |
| 788 | eeh_ops->write_config(pdn, edev->pcie_cap + PCI_EXP_DEVCTL, |
| 789 | 2, devctl); |
| 790 | } |
| 791 | |
| 792 | /* Enable ECRC generation and check */ |
| 793 | if (edev->pcie_cap && edev->aer_cap) { |
| 794 | eeh_ops->read_config(pdn, edev->aer_cap + PCI_ERR_CAP, |
| 795 | 4, &aer_capctl); |
| 796 | aer_capctl |= (PCI_ERR_CAP_ECRC_GENE | PCI_ERR_CAP_ECRC_CHKE); |
| 797 | eeh_ops->write_config(pdn, edev->aer_cap + PCI_ERR_CAP, |
| 798 | 4, aer_capctl); |
| 799 | } |
| 800 | |
| 801 | return 0; |
| 802 | } |
| 803 | |
Linas Vepstas | 47b5c83 | 2006-09-15 18:57:42 -0500 | [diff] [blame] | 804 | /** |
Andrew Donnellan | 31f6a4a | 2016-02-08 14:39:19 +1100 | [diff] [blame] | 805 | * pcibios_set_pcie_reset_state - Set PCI-E reset state |
Gavin Shan | cb3bc9d | 2012-02-27 20:03:51 +0000 | [diff] [blame] | 806 | * @dev: pci device struct |
| 807 | * @state: reset state to enter |
Brian King | 00c2ae3 | 2007-05-08 08:04:05 +1000 | [diff] [blame] | 808 | * |
| 809 | * Return value: |
| 810 | * 0 if success |
Gavin Shan | cb3bc9d | 2012-02-27 20:03:51 +0000 | [diff] [blame] | 811 | */ |
Brian King | 00c2ae3 | 2007-05-08 08:04:05 +1000 | [diff] [blame] | 812 | int pcibios_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state) |
| 813 | { |
Gavin Shan | c270a24 | 2012-09-07 22:44:17 +0000 | [diff] [blame] | 814 | struct eeh_dev *edev = pci_dev_to_eeh_dev(dev); |
Wei Yang | 2a58222 | 2014-09-17 10:48:26 +0800 | [diff] [blame] | 815 | struct eeh_pe *pe = eeh_dev_to_pe(edev); |
Gavin Shan | c270a24 | 2012-09-07 22:44:17 +0000 | [diff] [blame] | 816 | |
| 817 | if (!pe) { |
| 818 | pr_err("%s: No PE found on PCI device %s\n", |
| 819 | __func__, pci_name(dev)); |
| 820 | return -EINVAL; |
| 821 | } |
Brian King | 00c2ae3 | 2007-05-08 08:04:05 +1000 | [diff] [blame] | 822 | |
| 823 | switch (state) { |
| 824 | case pcie_deassert_reset: |
Gavin Shan | c270a24 | 2012-09-07 22:44:17 +0000 | [diff] [blame] | 825 | eeh_ops->reset(pe, EEH_RESET_DEACTIVATE); |
Sam Bobroff | 188fdea | 2018-11-29 14:16:38 +1100 | [diff] [blame^] | 826 | eeh_unfreeze_pe(pe); |
Wei Yang | 9312bc5 | 2016-03-04 10:53:09 +1100 | [diff] [blame] | 827 | if (!(pe->type & EEH_PE_VF)) |
| 828 | eeh_pe_state_clear(pe, EEH_PE_CFG_BLOCKED); |
Gavin Shan | 28158cd | 2015-02-11 10:20:49 +1100 | [diff] [blame] | 829 | eeh_pe_dev_traverse(pe, eeh_restore_dev_state, dev); |
Gavin Shan | 1ae79b7 | 2015-05-01 09:14:11 +1000 | [diff] [blame] | 830 | eeh_pe_state_clear(pe, EEH_PE_ISOLATED); |
Brian King | 00c2ae3 | 2007-05-08 08:04:05 +1000 | [diff] [blame] | 831 | break; |
| 832 | case pcie_hot_reset: |
Sam Bobroff | e762bb8 | 2018-09-12 11:23:31 +1000 | [diff] [blame] | 833 | eeh_pe_mark_isolated(pe); |
Sam Bobroff | eed4bdb | 2018-09-12 11:23:30 +1000 | [diff] [blame] | 834 | eeh_pe_state_clear(pe, EEH_PE_CFG_BLOCKED); |
Gavin Shan | 28158cd | 2015-02-11 10:20:49 +1100 | [diff] [blame] | 835 | eeh_ops->set_option(pe, EEH_OPT_FREEZE_PE); |
| 836 | eeh_pe_dev_traverse(pe, eeh_disable_and_save_dev_state, dev); |
Wei Yang | 9312bc5 | 2016-03-04 10:53:09 +1100 | [diff] [blame] | 837 | if (!(pe->type & EEH_PE_VF)) |
| 838 | eeh_pe_state_mark(pe, EEH_PE_CFG_BLOCKED); |
Gavin Shan | c270a24 | 2012-09-07 22:44:17 +0000 | [diff] [blame] | 839 | eeh_ops->reset(pe, EEH_RESET_HOT); |
Brian King | 00c2ae3 | 2007-05-08 08:04:05 +1000 | [diff] [blame] | 840 | break; |
| 841 | case pcie_warm_reset: |
Sam Bobroff | e762bb8 | 2018-09-12 11:23:31 +1000 | [diff] [blame] | 842 | eeh_pe_mark_isolated(pe); |
Sam Bobroff | eed4bdb | 2018-09-12 11:23:30 +1000 | [diff] [blame] | 843 | eeh_pe_state_clear(pe, EEH_PE_CFG_BLOCKED); |
Gavin Shan | 28158cd | 2015-02-11 10:20:49 +1100 | [diff] [blame] | 844 | eeh_ops->set_option(pe, EEH_OPT_FREEZE_PE); |
| 845 | eeh_pe_dev_traverse(pe, eeh_disable_and_save_dev_state, dev); |
Wei Yang | 9312bc5 | 2016-03-04 10:53:09 +1100 | [diff] [blame] | 846 | if (!(pe->type & EEH_PE_VF)) |
| 847 | eeh_pe_state_mark(pe, EEH_PE_CFG_BLOCKED); |
Gavin Shan | c270a24 | 2012-09-07 22:44:17 +0000 | [diff] [blame] | 848 | eeh_ops->reset(pe, EEH_RESET_FUNDAMENTAL); |
Brian King | 00c2ae3 | 2007-05-08 08:04:05 +1000 | [diff] [blame] | 849 | break; |
| 850 | default: |
Gavin Shan | 1ae79b7 | 2015-05-01 09:14:11 +1000 | [diff] [blame] | 851 | eeh_pe_state_clear(pe, EEH_PE_ISOLATED | EEH_PE_CFG_BLOCKED); |
Brian King | 00c2ae3 | 2007-05-08 08:04:05 +1000 | [diff] [blame] | 852 | return -EINVAL; |
| 853 | }; |
| 854 | |
| 855 | return 0; |
| 856 | } |
| 857 | |
| 858 | /** |
Gavin Shan | c270a24 | 2012-09-07 22:44:17 +0000 | [diff] [blame] | 859 | * eeh_set_pe_freset - Check the required reset for the indicated device |
| 860 | * @data: EEH device |
| 861 | * @flag: return value |
Gavin Shan | cb3bc9d | 2012-02-27 20:03:51 +0000 | [diff] [blame] | 862 | * |
| 863 | * Each device might have its preferred reset type: fundamental or |
| 864 | * hot reset. The routine is used to collected the information for |
| 865 | * the indicated device and its children so that the bunch of the |
| 866 | * devices could be reset properly. |
| 867 | */ |
Sam Bobroff | d6c4932 | 2018-05-25 13:11:32 +1000 | [diff] [blame] | 868 | static void *eeh_set_dev_freset(struct eeh_dev *edev, void *flag) |
Gavin Shan | cb3bc9d | 2012-02-27 20:03:51 +0000 | [diff] [blame] | 869 | { |
| 870 | struct pci_dev *dev; |
Gavin Shan | c270a24 | 2012-09-07 22:44:17 +0000 | [diff] [blame] | 871 | unsigned int *freset = (unsigned int *)flag; |
Gavin Shan | cb3bc9d | 2012-02-27 20:03:51 +0000 | [diff] [blame] | 872 | |
Gavin Shan | c270a24 | 2012-09-07 22:44:17 +0000 | [diff] [blame] | 873 | dev = eeh_dev_to_pci_dev(edev); |
Gavin Shan | cb3bc9d | 2012-02-27 20:03:51 +0000 | [diff] [blame] | 874 | if (dev) |
| 875 | *freset |= dev->needs_freset; |
| 876 | |
Gavin Shan | c270a24 | 2012-09-07 22:44:17 +0000 | [diff] [blame] | 877 | return NULL; |
Gavin Shan | cb3bc9d | 2012-02-27 20:03:51 +0000 | [diff] [blame] | 878 | } |
| 879 | |
| 880 | /** |
Russell Currey | 6654c93 | 2016-11-17 16:07:47 +1100 | [diff] [blame] | 881 | * eeh_pe_reset_full - Complete a full reset process on the indicated PE |
Gavin Shan | c270a24 | 2012-09-07 22:44:17 +0000 | [diff] [blame] | 882 | * @pe: EEH PE |
Gavin Shan | cb3bc9d | 2012-02-27 20:03:51 +0000 | [diff] [blame] | 883 | * |
Russell Currey | 6654c93 | 2016-11-17 16:07:47 +1100 | [diff] [blame] | 884 | * This function executes a full reset procedure on a PE, including setting |
| 885 | * the appropriate flags, performing a fundamental or hot reset, and then |
| 886 | * deactivating the reset status. It is designed to be used within the EEH |
| 887 | * subsystem, as opposed to eeh_pe_reset which is exported to drivers and |
| 888 | * only performs a single operation at a time. |
| 889 | * |
| 890 | * This function will attempt to reset a PE three times before failing. |
Gavin Shan | cb3bc9d | 2012-02-27 20:03:51 +0000 | [diff] [blame] | 891 | */ |
Russell Currey | 6654c93 | 2016-11-17 16:07:47 +1100 | [diff] [blame] | 892 | int eeh_pe_reset_full(struct eeh_pe *pe) |
Linas Vepstas | 6dee3fb | 2005-11-03 18:50:10 -0600 | [diff] [blame] | 893 | { |
Russell Currey | 6654c93 | 2016-11-17 16:07:47 +1100 | [diff] [blame] | 894 | int reset_state = (EEH_PE_RESET | EEH_PE_CFG_BLOCKED); |
| 895 | int type = EEH_RESET_HOT; |
Richard A Lary | 308fc4f | 2011-04-22 09:59:47 +0000 | [diff] [blame] | 896 | unsigned int freset = 0; |
Russell Currey | 6654c93 | 2016-11-17 16:07:47 +1100 | [diff] [blame] | 897 | int i, state, ret; |
Mike Mason | 6e19314 | 2009-07-30 15:42:39 -0700 | [diff] [blame] | 898 | |
Russell Currey | 6654c93 | 2016-11-17 16:07:47 +1100 | [diff] [blame] | 899 | /* |
| 900 | * Determine the type of reset to perform - hot or fundamental. |
| 901 | * Hot reset is the default operation, unless any device under the |
| 902 | * PE requires a fundamental reset. |
Gavin Shan | a84f273 | 2013-06-20 13:20:51 +0800 | [diff] [blame] | 903 | */ |
Gavin Shan | c270a24 | 2012-09-07 22:44:17 +0000 | [diff] [blame] | 904 | eeh_pe_dev_traverse(pe, eeh_set_dev_freset, &freset); |
Richard A Lary | 308fc4f | 2011-04-22 09:59:47 +0000 | [diff] [blame] | 905 | |
| 906 | if (freset) |
Russell Currey | 6654c93 | 2016-11-17 16:07:47 +1100 | [diff] [blame] | 907 | type = EEH_RESET_FUNDAMENTAL; |
Linas Vepstas | 6dee3fb | 2005-11-03 18:50:10 -0600 | [diff] [blame] | 908 | |
Russell Currey | 6654c93 | 2016-11-17 16:07:47 +1100 | [diff] [blame] | 909 | /* Mark the PE as in reset state and block config space accesses */ |
| 910 | eeh_pe_state_mark(pe, reset_state); |
Linas Vepstas | e102926 | 2006-09-21 18:25:56 -0500 | [diff] [blame] | 911 | |
Russell Currey | 6654c93 | 2016-11-17 16:07:47 +1100 | [diff] [blame] | 912 | /* Make three attempts at resetting the bus */ |
Gavin Shan | b85743e | 2014-11-14 10:47:28 +1100 | [diff] [blame] | 913 | for (i = 0; i < 3; i++) { |
Russell Currey | 6654c93 | 2016-11-17 16:07:47 +1100 | [diff] [blame] | 914 | ret = eeh_pe_reset(pe, type); |
| 915 | if (ret) |
| 916 | break; |
Linas Vepstas | 6dee3fb | 2005-11-03 18:50:10 -0600 | [diff] [blame] | 917 | |
Russell Currey | 6654c93 | 2016-11-17 16:07:47 +1100 | [diff] [blame] | 918 | ret = eeh_pe_reset(pe, EEH_RESET_DEACTIVATE); |
| 919 | if (ret) |
| 920 | break; |
| 921 | |
| 922 | /* Wait until the PE is in a functioning state */ |
Sam Bobroff | fef7f90 | 2018-09-12 11:23:32 +1000 | [diff] [blame] | 923 | state = eeh_wait_state(pe, PCI_BUS_RESET_WAIT_MSEC); |
Gavin Shan | b85743e | 2014-11-14 10:47:28 +1100 | [diff] [blame] | 924 | if (state < 0) { |
Russell Currey | 1f52f17 | 2016-11-16 14:02:15 +1100 | [diff] [blame] | 925 | pr_warn("%s: Unrecoverable slot failure on PHB#%x-PE#%x", |
Gavin Shan | b85743e | 2014-11-14 10:47:28 +1100 | [diff] [blame] | 926 | __func__, pe->phb->global_number, pe->addr); |
| 927 | ret = -ENOTRECOVERABLE; |
Russell Currey | 6654c93 | 2016-11-17 16:07:47 +1100 | [diff] [blame] | 928 | break; |
Gavin Shan | b85743e | 2014-11-14 10:47:28 +1100 | [diff] [blame] | 929 | } |
Sam Bobroff | fef7f90 | 2018-09-12 11:23:32 +1000 | [diff] [blame] | 930 | if (eeh_state_active(state)) |
| 931 | break; |
Gavin Shan | b85743e | 2014-11-14 10:47:28 +1100 | [diff] [blame] | 932 | |
Russell Currey | 6654c93 | 2016-11-17 16:07:47 +1100 | [diff] [blame] | 933 | /* Set error in case this is our last attempt */ |
Gavin Shan | b85743e | 2014-11-14 10:47:28 +1100 | [diff] [blame] | 934 | ret = -EIO; |
| 935 | pr_warn("%s: Failure %d resetting PHB#%x-PE#%x\n (%d)\n", |
| 936 | __func__, state, pe->phb->global_number, pe->addr, (i + 1)); |
Linas Vepstas | 6dee3fb | 2005-11-03 18:50:10 -0600 | [diff] [blame] | 937 | } |
Linas Vepstas | b6495c0 | 2005-11-03 18:54:54 -0600 | [diff] [blame] | 938 | |
Russell Currey | 6654c93 | 2016-11-17 16:07:47 +1100 | [diff] [blame] | 939 | eeh_pe_state_clear(pe, reset_state); |
Gavin Shan | b85743e | 2014-11-14 10:47:28 +1100 | [diff] [blame] | 940 | return ret; |
Linas Vepstas | 6dee3fb | 2005-11-03 18:50:10 -0600 | [diff] [blame] | 941 | } |
| 942 | |
Linas Vepstas | 8b553f3 | 2005-11-03 18:50:17 -0600 | [diff] [blame] | 943 | /** |
Gavin Shan | cb3bc9d | 2012-02-27 20:03:51 +0000 | [diff] [blame] | 944 | * eeh_save_bars - Save device bars |
Gavin Shan | f631acd | 2012-02-27 20:04:07 +0000 | [diff] [blame] | 945 | * @edev: PCI device associated EEH device |
Linas Vepstas | 8b553f3 | 2005-11-03 18:50:17 -0600 | [diff] [blame] | 946 | * |
| 947 | * Save the values of the device bars. Unlike the restore |
| 948 | * routine, this routine is *not* recursive. This is because |
Justin Mattock | 31116f0 | 2011-02-24 20:10:18 +0000 | [diff] [blame] | 949 | * PCI devices are added individually; but, for the restore, |
Linas Vepstas | 8b553f3 | 2005-11-03 18:50:17 -0600 | [diff] [blame] | 950 | * an entire slot is reset at a time. |
| 951 | */ |
Gavin Shan | d7bb886 | 2012-09-07 22:44:21 +0000 | [diff] [blame] | 952 | void eeh_save_bars(struct eeh_dev *edev) |
Linas Vepstas | 8b553f3 | 2005-11-03 18:50:17 -0600 | [diff] [blame] | 953 | { |
Gavin Shan | 0bd7858 | 2015-03-17 16:15:07 +1100 | [diff] [blame] | 954 | struct pci_dn *pdn; |
Linas Vepstas | 8b553f3 | 2005-11-03 18:50:17 -0600 | [diff] [blame] | 955 | int i; |
| 956 | |
Gavin Shan | 0bd7858 | 2015-03-17 16:15:07 +1100 | [diff] [blame] | 957 | pdn = eeh_dev_to_pdn(edev); |
| 958 | if (!pdn) |
Linas Vepstas | 8b553f3 | 2005-11-03 18:50:17 -0600 | [diff] [blame] | 959 | return; |
Gavin Shan | a84f273 | 2013-06-20 13:20:51 +0800 | [diff] [blame] | 960 | |
Linas Vepstas | 8b553f3 | 2005-11-03 18:50:17 -0600 | [diff] [blame] | 961 | for (i = 0; i < 16; i++) |
Gavin Shan | 0bd7858 | 2015-03-17 16:15:07 +1100 | [diff] [blame] | 962 | eeh_ops->read_config(pdn, i * 4, 4, &edev->config_space[i]); |
Gavin Shan | bf898ec | 2013-11-12 14:49:21 +0800 | [diff] [blame] | 963 | |
| 964 | /* |
| 965 | * For PCI bridges including root port, we need enable bus |
| 966 | * master explicitly. Otherwise, it can't fetch IODA table |
| 967 | * entries correctly. So we cache the bit in advance so that |
| 968 | * we can restore it after reset, either PHB range or PE range. |
| 969 | */ |
| 970 | if (edev->mode & EEH_DEV_BRIDGE) |
| 971 | edev->config_space[1] |= PCI_COMMAND_MASTER; |
Linas Vepstas | 8b553f3 | 2005-11-03 18:50:17 -0600 | [diff] [blame] | 972 | } |
| 973 | |
Gavin Shan | cb3bc9d | 2012-02-27 20:03:51 +0000 | [diff] [blame] | 974 | /** |
Gavin Shan | aa1e637 | 2012-02-27 20:03:53 +0000 | [diff] [blame] | 975 | * eeh_ops_register - Register platform dependent EEH operations |
| 976 | * @ops: platform dependent EEH operations |
| 977 | * |
| 978 | * Register the platform dependent EEH operation callback |
| 979 | * functions. The platform should call this function before |
| 980 | * any other EEH operations. |
| 981 | */ |
| 982 | int __init eeh_ops_register(struct eeh_ops *ops) |
| 983 | { |
| 984 | if (!ops->name) { |
Gavin Shan | 0dae274 | 2014-07-17 14:41:41 +1000 | [diff] [blame] | 985 | pr_warn("%s: Invalid EEH ops name for %p\n", |
Gavin Shan | aa1e637 | 2012-02-27 20:03:53 +0000 | [diff] [blame] | 986 | __func__, ops); |
| 987 | return -EINVAL; |
| 988 | } |
| 989 | |
| 990 | if (eeh_ops && eeh_ops != ops) { |
Gavin Shan | 0dae274 | 2014-07-17 14:41:41 +1000 | [diff] [blame] | 991 | pr_warn("%s: EEH ops of platform %s already existing (%s)\n", |
Gavin Shan | aa1e637 | 2012-02-27 20:03:53 +0000 | [diff] [blame] | 992 | __func__, eeh_ops->name, ops->name); |
| 993 | return -EEXIST; |
| 994 | } |
| 995 | |
| 996 | eeh_ops = ops; |
| 997 | |
| 998 | return 0; |
| 999 | } |
| 1000 | |
| 1001 | /** |
| 1002 | * eeh_ops_unregister - Unreigster platform dependent EEH operations |
| 1003 | * @name: name of EEH platform operations |
| 1004 | * |
| 1005 | * Unregister the platform dependent EEH operation callback |
| 1006 | * functions. |
| 1007 | */ |
| 1008 | int __exit eeh_ops_unregister(const char *name) |
| 1009 | { |
| 1010 | if (!name || !strlen(name)) { |
Gavin Shan | 0dae274 | 2014-07-17 14:41:41 +1000 | [diff] [blame] | 1011 | pr_warn("%s: Invalid EEH ops name\n", |
Gavin Shan | aa1e637 | 2012-02-27 20:03:53 +0000 | [diff] [blame] | 1012 | __func__); |
| 1013 | return -EINVAL; |
| 1014 | } |
| 1015 | |
| 1016 | if (eeh_ops && !strcmp(eeh_ops->name, name)) { |
| 1017 | eeh_ops = NULL; |
| 1018 | return 0; |
| 1019 | } |
| 1020 | |
| 1021 | return -EEXIST; |
| 1022 | } |
| 1023 | |
Gavin Shan | 66f9af83 | 2014-02-12 15:24:56 +0800 | [diff] [blame] | 1024 | static int eeh_reboot_notifier(struct notifier_block *nb, |
| 1025 | unsigned long action, void *unused) |
| 1026 | { |
Gavin Shan | 05b1721 | 2014-07-17 14:41:38 +1000 | [diff] [blame] | 1027 | eeh_clear_flag(EEH_ENABLED); |
Gavin Shan | 66f9af83 | 2014-02-12 15:24:56 +0800 | [diff] [blame] | 1028 | return NOTIFY_DONE; |
| 1029 | } |
| 1030 | |
| 1031 | static struct notifier_block eeh_reboot_nb = { |
| 1032 | .notifier_call = eeh_reboot_notifier, |
| 1033 | }; |
| 1034 | |
Benjamin Herrenschmidt | b9fde58 | 2017-09-07 16:35:44 +1000 | [diff] [blame] | 1035 | void eeh_probe_devices(void) |
| 1036 | { |
| 1037 | struct pci_controller *hose, *tmp; |
| 1038 | struct pci_dn *pdn; |
| 1039 | |
| 1040 | /* Enable EEH for all adapters */ |
| 1041 | list_for_each_entry_safe(hose, tmp, &hose_list, list_node) { |
| 1042 | pdn = hose->pci_data; |
| 1043 | traverse_pci_dn(pdn, eeh_ops->probe, NULL); |
| 1044 | } |
Sam Bobroff | bffc017 | 2018-09-12 11:23:23 +1000 | [diff] [blame] | 1045 | if (eeh_enabled()) |
| 1046 | pr_info("EEH: PCI Enhanced I/O Error Handling Enabled\n"); |
| 1047 | else |
| 1048 | pr_info("EEH: No capable adapters found\n"); |
| 1049 | |
Benjamin Herrenschmidt | b9fde58 | 2017-09-07 16:35:44 +1000 | [diff] [blame] | 1050 | } |
| 1051 | |
Gavin Shan | aa1e637 | 2012-02-27 20:03:53 +0000 | [diff] [blame] | 1052 | /** |
Gavin Shan | cb3bc9d | 2012-02-27 20:03:51 +0000 | [diff] [blame] | 1053 | * eeh_init - EEH initialization |
| 1054 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1055 | * Initialize EEH by trying to enable it for all of the adapters in the system. |
| 1056 | * As a side effect we can determine here if eeh is supported at all. |
| 1057 | * Note that we leave EEH on so failed config cycles won't cause a machine |
| 1058 | * check. If a user turns off EEH for a particular adapter they are really |
| 1059 | * telling Linux to ignore errors. Some hardware (e.g. POWER5) won't |
| 1060 | * grant access to a slot if EEH isn't enabled, and so we always enable |
| 1061 | * EEH for all slots/all devices. |
| 1062 | * |
| 1063 | * The eeh-force-off option disables EEH checking globally, for all slots. |
| 1064 | * Even if force-off is set, the EEH hardware is still enabled, so that |
| 1065 | * newer systems can boot. |
| 1066 | */ |
Benjamin Herrenschmidt | b9fde58 | 2017-09-07 16:35:44 +1000 | [diff] [blame] | 1067 | static int eeh_init(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1068 | { |
Gavin Shan | 1a5c2e6 | 2012-03-20 21:30:29 +0000 | [diff] [blame] | 1069 | struct pci_controller *hose, *tmp; |
Gavin Shan | 51fb5f5 | 2013-06-20 13:20:56 +0800 | [diff] [blame] | 1070 | int ret = 0; |
| 1071 | |
Gavin Shan | 66f9af83 | 2014-02-12 15:24:56 +0800 | [diff] [blame] | 1072 | /* Register reboot notifier */ |
| 1073 | ret = register_reboot_notifier(&eeh_reboot_nb); |
| 1074 | if (ret) { |
| 1075 | pr_warn("%s: Failed to register notifier (%d)\n", |
| 1076 | __func__, ret); |
| 1077 | return ret; |
| 1078 | } |
| 1079 | |
Gavin Shan | e2af155 | 2012-02-27 20:03:54 +0000 | [diff] [blame] | 1080 | /* call platform initialization function */ |
| 1081 | if (!eeh_ops) { |
Gavin Shan | 0dae274 | 2014-07-17 14:41:41 +1000 | [diff] [blame] | 1082 | pr_warn("%s: Platform EEH operation not found\n", |
Gavin Shan | e2af155 | 2012-02-27 20:03:54 +0000 | [diff] [blame] | 1083 | __func__); |
Gavin Shan | 35e5cfe | 2012-09-07 22:44:02 +0000 | [diff] [blame] | 1084 | return -EEXIST; |
Greg Kurz | 221195f | 2014-11-25 17:10:06 +0100 | [diff] [blame] | 1085 | } else if ((ret = eeh_ops->init())) |
Gavin Shan | 35e5cfe | 2012-09-07 22:44:02 +0000 | [diff] [blame] | 1086 | return ret; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1087 | |
Benjamin Herrenschmidt | 3e77ade | 2017-09-07 16:35:40 +1000 | [diff] [blame] | 1088 | /* Initialize PHB PEs */ |
| 1089 | list_for_each_entry_safe(hose, tmp, &hose_list, list_node) |
| 1090 | eeh_dev_phb_init_dynamic(hose); |
| 1091 | |
Gavin Shan | c860855 | 2013-06-20 13:21:00 +0800 | [diff] [blame] | 1092 | /* Initialize EEH event */ |
Sam Bobroff | bffc017 | 2018-09-12 11:23:23 +1000 | [diff] [blame] | 1093 | return eeh_event_init(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1094 | } |
| 1095 | |
Gavin Shan | 35e5cfe | 2012-09-07 22:44:02 +0000 | [diff] [blame] | 1096 | core_initcall_sync(eeh_init); |
| 1097 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1098 | /** |
Gavin Shan | c6406d8 | 2015-03-17 16:15:08 +1100 | [diff] [blame] | 1099 | * eeh_add_device_early - Enable EEH for the indicated device node |
Gavin Shan | ff57b45 | 2015-03-17 16:15:06 +1100 | [diff] [blame] | 1100 | * @pdn: PCI device node for which to set up EEH |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1101 | * |
| 1102 | * This routine must be used to perform EEH initialization for PCI |
| 1103 | * devices that were added after system boot (e.g. hotplug, dlpar). |
| 1104 | * This routine must be called before any i/o is performed to the |
| 1105 | * adapter (inluding any config-space i/o). |
| 1106 | * Whether this actually enables EEH or not for this device depends |
| 1107 | * on the CEC architecture, type of the device, on earlier boot |
| 1108 | * command-line arguments & etc. |
| 1109 | */ |
Gavin Shan | ff57b45 | 2015-03-17 16:15:06 +1100 | [diff] [blame] | 1110 | void eeh_add_device_early(struct pci_dn *pdn) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1111 | { |
Alexey Kardashevskiy | 69672bd | 2017-08-29 17:34:01 +1000 | [diff] [blame] | 1112 | struct pci_controller *phb = pdn ? pdn->phb : NULL; |
Gavin Shan | ff57b45 | 2015-03-17 16:15:06 +1100 | [diff] [blame] | 1113 | struct eeh_dev *edev = pdn_to_eeh_dev(pdn); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1114 | |
Guilherme G. Piccoli | c2078d9 | 2016-04-11 16:17:22 -0300 | [diff] [blame] | 1115 | if (!edev) |
Gavin Shan | 26a7485 | 2013-06-20 13:20:59 +0800 | [diff] [blame] | 1116 | return; |
| 1117 | |
Gavin Shan | d91dafc | 2015-05-01 09:22:15 +1000 | [diff] [blame] | 1118 | if (!eeh_has_flag(EEH_PROBE_MODE_DEVTREE)) |
| 1119 | return; |
| 1120 | |
Linas Vepstas | f751f84 | 2005-11-03 18:54:23 -0600 | [diff] [blame] | 1121 | /* USB Bus children of PCI devices will not have BUID's */ |
Gavin Shan | ff57b45 | 2015-03-17 16:15:06 +1100 | [diff] [blame] | 1122 | if (NULL == phb || |
| 1123 | (eeh_has_flag(EEH_PROBE_MODE_DEVTREE) && 0 == phb->buid)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1124 | return; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1125 | |
Gavin Shan | ff57b45 | 2015-03-17 16:15:06 +1100 | [diff] [blame] | 1126 | eeh_ops->probe(pdn, NULL); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1127 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1128 | |
Gavin Shan | cb3bc9d | 2012-02-27 20:03:51 +0000 | [diff] [blame] | 1129 | /** |
| 1130 | * eeh_add_device_tree_early - Enable EEH for the indicated device |
Gavin Shan | ff57b45 | 2015-03-17 16:15:06 +1100 | [diff] [blame] | 1131 | * @pdn: PCI device node |
Gavin Shan | cb3bc9d | 2012-02-27 20:03:51 +0000 | [diff] [blame] | 1132 | * |
| 1133 | * This routine must be used to perform EEH initialization for the |
| 1134 | * indicated PCI device that was added after system boot (e.g. |
| 1135 | * hotplug, dlpar). |
| 1136 | */ |
Gavin Shan | ff57b45 | 2015-03-17 16:15:06 +1100 | [diff] [blame] | 1137 | void eeh_add_device_tree_early(struct pci_dn *pdn) |
Linas Vepstas | e2a296e | 2005-11-03 18:51:31 -0600 | [diff] [blame] | 1138 | { |
Gavin Shan | ff57b45 | 2015-03-17 16:15:06 +1100 | [diff] [blame] | 1139 | struct pci_dn *n; |
Stephen Rothwell | acaa617 | 2007-12-21 15:52:07 +1100 | [diff] [blame] | 1140 | |
Gavin Shan | ff57b45 | 2015-03-17 16:15:06 +1100 | [diff] [blame] | 1141 | if (!pdn) |
| 1142 | return; |
| 1143 | |
| 1144 | list_for_each_entry(n, &pdn->child_list, list) |
| 1145 | eeh_add_device_tree_early(n); |
| 1146 | eeh_add_device_early(pdn); |
Linas Vepstas | e2a296e | 2005-11-03 18:51:31 -0600 | [diff] [blame] | 1147 | } |
| 1148 | EXPORT_SYMBOL_GPL(eeh_add_device_tree_early); |
| 1149 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1150 | /** |
Gavin Shan | cb3bc9d | 2012-02-27 20:03:51 +0000 | [diff] [blame] | 1151 | * eeh_add_device_late - Perform EEH initialization for the indicated pci device |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1152 | * @dev: pci device for which to set up EEH |
| 1153 | * |
| 1154 | * This routine must be used to complete EEH initialization for PCI |
| 1155 | * devices that were added after system boot (e.g. hotplug, dlpar). |
| 1156 | */ |
Gavin Shan | f285649 | 2013-07-24 10:24:52 +0800 | [diff] [blame] | 1157 | void eeh_add_device_late(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1158 | { |
Gavin Shan | c6406d8 | 2015-03-17 16:15:08 +1100 | [diff] [blame] | 1159 | struct pci_dn *pdn; |
Gavin Shan | f631acd | 2012-02-27 20:04:07 +0000 | [diff] [blame] | 1160 | struct eeh_dev *edev; |
Linas Vepstas | 56b0fca | 2005-11-03 18:48:45 -0600 | [diff] [blame] | 1161 | |
Gavin Shan | 2ec5a0a | 2014-02-12 15:24:55 +0800 | [diff] [blame] | 1162 | if (!dev || !eeh_enabled()) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1163 | return; |
| 1164 | |
Benjamin Herrenschmidt | 57b066f | 2008-10-27 19:48:41 +0000 | [diff] [blame] | 1165 | pr_debug("EEH: Adding device %s\n", pci_name(dev)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1166 | |
Gavin Shan | c6406d8 | 2015-03-17 16:15:08 +1100 | [diff] [blame] | 1167 | pdn = pci_get_pdn_by_devfn(dev->bus, dev->devfn); |
| 1168 | edev = pdn_to_eeh_dev(pdn); |
Gavin Shan | f631acd | 2012-02-27 20:04:07 +0000 | [diff] [blame] | 1169 | if (edev->pdev == dev) { |
Benjamin Herrenschmidt | 57b066f | 2008-10-27 19:48:41 +0000 | [diff] [blame] | 1170 | pr_debug("EEH: Already referenced !\n"); |
| 1171 | return; |
| 1172 | } |
Gavin Shan | f5c5771 | 2013-07-24 10:24:58 +0800 | [diff] [blame] | 1173 | |
| 1174 | /* |
| 1175 | * The EEH cache might not be removed correctly because of |
| 1176 | * unbalanced kref to the device during unplug time, which |
| 1177 | * relies on pcibios_release_device(). So we have to remove |
| 1178 | * that here explicitly. |
| 1179 | */ |
| 1180 | if (edev->pdev) { |
| 1181 | eeh_rmv_from_parent_pe(edev); |
| 1182 | eeh_addr_cache_rmv_dev(edev->pdev); |
| 1183 | eeh_sysfs_remove_device(edev->pdev); |
Gavin Shan | ab55d21 | 2013-07-24 10:25:01 +0800 | [diff] [blame] | 1184 | edev->mode &= ~EEH_DEV_SYSFS; |
Gavin Shan | f5c5771 | 2013-07-24 10:24:58 +0800 | [diff] [blame] | 1185 | |
Gavin Shan | f26c7a0 | 2014-01-12 14:13:45 +0800 | [diff] [blame] | 1186 | /* |
| 1187 | * We definitely should have the PCI device removed |
| 1188 | * though it wasn't correctly. So we needn't call |
| 1189 | * into error handler afterwards. |
| 1190 | */ |
| 1191 | edev->mode |= EEH_DEV_NO_HANDLER; |
| 1192 | |
Gavin Shan | f5c5771 | 2013-07-24 10:24:58 +0800 | [diff] [blame] | 1193 | edev->pdev = NULL; |
| 1194 | dev->dev.archdata.edev = NULL; |
| 1195 | } |
Benjamin Herrenschmidt | 57b066f | 2008-10-27 19:48:41 +0000 | [diff] [blame] | 1196 | |
Daniel Axtens | e642d11 | 2015-08-14 16:03:19 +1000 | [diff] [blame] | 1197 | if (eeh_has_flag(EEH_PROBE_MODE_DEV)) |
| 1198 | eeh_ops->probe(pdn, NULL); |
| 1199 | |
Gavin Shan | f631acd | 2012-02-27 20:04:07 +0000 | [diff] [blame] | 1200 | edev->pdev = dev; |
| 1201 | dev->dev.archdata.edev = edev; |
Linas Vepstas | 56b0fca | 2005-11-03 18:48:45 -0600 | [diff] [blame] | 1202 | |
Gavin Shan | 3ab96a0 | 2012-09-07 22:44:23 +0000 | [diff] [blame] | 1203 | eeh_addr_cache_insert_dev(dev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1204 | } |
Nathan Fontenot | 794e085 | 2006-03-31 12:04:52 -0600 | [diff] [blame] | 1205 | |
Gavin Shan | cb3bc9d | 2012-02-27 20:03:51 +0000 | [diff] [blame] | 1206 | /** |
| 1207 | * eeh_add_device_tree_late - Perform EEH initialization for the indicated PCI bus |
| 1208 | * @bus: PCI bus |
| 1209 | * |
| 1210 | * This routine must be used to perform EEH initialization for PCI |
| 1211 | * devices which are attached to the indicated PCI bus. The PCI bus |
| 1212 | * is added after system boot through hotplug or dlpar. |
| 1213 | */ |
Nathan Fontenot | 794e085 | 2006-03-31 12:04:52 -0600 | [diff] [blame] | 1214 | void eeh_add_device_tree_late(struct pci_bus *bus) |
| 1215 | { |
| 1216 | struct pci_dev *dev; |
| 1217 | |
| 1218 | list_for_each_entry(dev, &bus->devices, bus_list) { |
Gavin Shan | a84f273 | 2013-06-20 13:20:51 +0800 | [diff] [blame] | 1219 | eeh_add_device_late(dev); |
| 1220 | if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) { |
| 1221 | struct pci_bus *subbus = dev->subordinate; |
| 1222 | if (subbus) |
| 1223 | eeh_add_device_tree_late(subbus); |
| 1224 | } |
Nathan Fontenot | 794e085 | 2006-03-31 12:04:52 -0600 | [diff] [blame] | 1225 | } |
| 1226 | } |
| 1227 | EXPORT_SYMBOL_GPL(eeh_add_device_tree_late); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1228 | |
| 1229 | /** |
Thadeu Lima de Souza Cascardo | 6a040ce | 2012-12-28 09:13:19 +0000 | [diff] [blame] | 1230 | * eeh_add_sysfs_files - Add EEH sysfs files for the indicated PCI bus |
| 1231 | * @bus: PCI bus |
| 1232 | * |
| 1233 | * This routine must be used to add EEH sysfs files for PCI |
| 1234 | * devices which are attached to the indicated PCI bus. The PCI bus |
| 1235 | * is added after system boot through hotplug or dlpar. |
| 1236 | */ |
| 1237 | void eeh_add_sysfs_files(struct pci_bus *bus) |
| 1238 | { |
| 1239 | struct pci_dev *dev; |
| 1240 | |
| 1241 | list_for_each_entry(dev, &bus->devices, bus_list) { |
| 1242 | eeh_sysfs_add_device(dev); |
| 1243 | if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) { |
| 1244 | struct pci_bus *subbus = dev->subordinate; |
| 1245 | if (subbus) |
| 1246 | eeh_add_sysfs_files(subbus); |
| 1247 | } |
| 1248 | } |
| 1249 | } |
| 1250 | EXPORT_SYMBOL_GPL(eeh_add_sysfs_files); |
| 1251 | |
| 1252 | /** |
Gavin Shan | cb3bc9d | 2012-02-27 20:03:51 +0000 | [diff] [blame] | 1253 | * eeh_remove_device - Undo EEH setup for the indicated pci device |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1254 | * @dev: pci device to be removed |
| 1255 | * |
Nathan Fontenot | 794e085 | 2006-03-31 12:04:52 -0600 | [diff] [blame] | 1256 | * This routine should be called when a device is removed from |
| 1257 | * a running system (e.g. by hotplug or dlpar). It unregisters |
| 1258 | * the PCI device from the EEH subsystem. I/O errors affecting |
| 1259 | * this device will no longer be detected after this call; thus, |
| 1260 | * i/o errors affecting this slot may leave this device unusable. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1261 | */ |
Gavin Shan | 807a827 | 2013-07-24 10:24:55 +0800 | [diff] [blame] | 1262 | void eeh_remove_device(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1263 | { |
Gavin Shan | f631acd | 2012-02-27 20:04:07 +0000 | [diff] [blame] | 1264 | struct eeh_dev *edev; |
| 1265 | |
Gavin Shan | 2ec5a0a | 2014-02-12 15:24:55 +0800 | [diff] [blame] | 1266 | if (!dev || !eeh_enabled()) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1267 | return; |
Gavin Shan | f631acd | 2012-02-27 20:04:07 +0000 | [diff] [blame] | 1268 | edev = pci_dev_to_eeh_dev(dev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1269 | |
| 1270 | /* Unregister the device with the EEH/PCI address search system */ |
Benjamin Herrenschmidt | 57b066f | 2008-10-27 19:48:41 +0000 | [diff] [blame] | 1271 | pr_debug("EEH: Removing device %s\n", pci_name(dev)); |
Linas Vepstas | 56b0fca | 2005-11-03 18:48:45 -0600 | [diff] [blame] | 1272 | |
Gavin Shan | f5c5771 | 2013-07-24 10:24:58 +0800 | [diff] [blame] | 1273 | if (!edev || !edev->pdev || !edev->pe) { |
Benjamin Herrenschmidt | 57b066f | 2008-10-27 19:48:41 +0000 | [diff] [blame] | 1274 | pr_debug("EEH: Not referenced !\n"); |
| 1275 | return; |
Linas Vepstas | b055a9e | 2006-04-06 15:41:41 -0500 | [diff] [blame] | 1276 | } |
Gavin Shan | f5c5771 | 2013-07-24 10:24:58 +0800 | [diff] [blame] | 1277 | |
| 1278 | /* |
| 1279 | * During the hotplug for EEH error recovery, we need the EEH |
| 1280 | * device attached to the parent PE in order for BAR restore |
| 1281 | * a bit later. So we keep it for BAR restore and remove it |
| 1282 | * from the parent PE during the BAR resotre. |
| 1283 | */ |
Gavin Shan | f631acd | 2012-02-27 20:04:07 +0000 | [diff] [blame] | 1284 | edev->pdev = NULL; |
Wei Yang | 67086e3 | 2016-03-04 10:53:11 +1100 | [diff] [blame] | 1285 | |
| 1286 | /* |
| 1287 | * The flag "in_error" is used to trace EEH devices for VFs |
| 1288 | * in error state or not. It's set in eeh_report_error(). If |
| 1289 | * it's not set, eeh_report_{reset,resume}() won't be called |
| 1290 | * for the VF EEH device. |
| 1291 | */ |
| 1292 | edev->in_error = false; |
Gavin Shan | f631acd | 2012-02-27 20:04:07 +0000 | [diff] [blame] | 1293 | dev->dev.archdata.edev = NULL; |
Gavin Shan | f5c5771 | 2013-07-24 10:24:58 +0800 | [diff] [blame] | 1294 | if (!(edev->pe->state & EEH_PE_KEEP)) |
| 1295 | eeh_rmv_from_parent_pe(edev); |
| 1296 | else |
| 1297 | edev->mode |= EEH_DEV_DISCONNECTED; |
Benjamin Herrenschmidt | 57b066f | 2008-10-27 19:48:41 +0000 | [diff] [blame] | 1298 | |
Gavin Shan | f26c7a0 | 2014-01-12 14:13:45 +0800 | [diff] [blame] | 1299 | /* |
| 1300 | * We're removing from the PCI subsystem, that means |
| 1301 | * the PCI device driver can't support EEH or not |
| 1302 | * well. So we rely on hotplug completely to do recovery |
| 1303 | * for the specific PCI device. |
| 1304 | */ |
| 1305 | edev->mode |= EEH_DEV_NO_HANDLER; |
| 1306 | |
Gavin Shan | 3ab96a0 | 2012-09-07 22:44:23 +0000 | [diff] [blame] | 1307 | eeh_addr_cache_rmv_dev(dev); |
Benjamin Herrenschmidt | 57b066f | 2008-10-27 19:48:41 +0000 | [diff] [blame] | 1308 | eeh_sysfs_remove_device(dev); |
Gavin Shan | ab55d21 | 2013-07-24 10:25:01 +0800 | [diff] [blame] | 1309 | edev->mode &= ~EEH_DEV_SYSFS; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1310 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1311 | |
Sam Bobroff | 188fdea | 2018-11-29 14:16:38 +1100 | [diff] [blame^] | 1312 | int eeh_unfreeze_pe(struct eeh_pe *pe) |
Gavin Shan | 4eeeff0 | 2014-09-30 12:39:01 +1000 | [diff] [blame] | 1313 | { |
| 1314 | int ret; |
| 1315 | |
| 1316 | ret = eeh_pci_enable(pe, EEH_OPT_THAW_MMIO); |
| 1317 | if (ret) { |
| 1318 | pr_warn("%s: Failure %d enabling IO on PHB#%x-PE#%x\n", |
| 1319 | __func__, ret, pe->phb->global_number, pe->addr); |
| 1320 | return ret; |
| 1321 | } |
| 1322 | |
| 1323 | ret = eeh_pci_enable(pe, EEH_OPT_THAW_DMA); |
| 1324 | if (ret) { |
| 1325 | pr_warn("%s: Failure %d enabling DMA on PHB#%x-PE#%x\n", |
| 1326 | __func__, ret, pe->phb->global_number, pe->addr); |
| 1327 | return ret; |
| 1328 | } |
| 1329 | |
Gavin Shan | 4eeeff0 | 2014-09-30 12:39:01 +1000 | [diff] [blame] | 1330 | return ret; |
| 1331 | } |
| 1332 | |
Gavin Shan | 5cfb20b | 2014-09-30 12:39:07 +1000 | [diff] [blame] | 1333 | |
| 1334 | static struct pci_device_id eeh_reset_ids[] = { |
| 1335 | { PCI_DEVICE(0x19a2, 0x0710) }, /* Emulex, BE */ |
| 1336 | { PCI_DEVICE(0x10df, 0xe220) }, /* Emulex, Lancer */ |
Gavin Shan | b1d76a7 | 2014-11-14 10:47:30 +1100 | [diff] [blame] | 1337 | { PCI_DEVICE(0x14e4, 0x1657) }, /* Broadcom BCM5719 */ |
Gavin Shan | 5cfb20b | 2014-09-30 12:39:07 +1000 | [diff] [blame] | 1338 | { 0 } |
| 1339 | }; |
| 1340 | |
| 1341 | static int eeh_pe_change_owner(struct eeh_pe *pe) |
| 1342 | { |
| 1343 | struct eeh_dev *edev, *tmp; |
| 1344 | struct pci_dev *pdev; |
| 1345 | struct pci_device_id *id; |
Sam Bobroff | 34a286a | 2018-03-19 13:49:23 +1100 | [diff] [blame] | 1346 | int ret; |
Gavin Shan | 5cfb20b | 2014-09-30 12:39:07 +1000 | [diff] [blame] | 1347 | |
| 1348 | /* Check PE state */ |
Gavin Shan | 5cfb20b | 2014-09-30 12:39:07 +1000 | [diff] [blame] | 1349 | ret = eeh_ops->get_state(pe, NULL); |
| 1350 | if (ret < 0 || ret == EEH_STATE_NOT_SUPPORT) |
| 1351 | return 0; |
| 1352 | |
| 1353 | /* Unfrozen PE, nothing to do */ |
Sam Bobroff | 34a286a | 2018-03-19 13:49:23 +1100 | [diff] [blame] | 1354 | if (eeh_state_active(ret)) |
Gavin Shan | 5cfb20b | 2014-09-30 12:39:07 +1000 | [diff] [blame] | 1355 | return 0; |
| 1356 | |
| 1357 | /* Frozen PE, check if it needs PE level reset */ |
| 1358 | eeh_pe_for_each_dev(pe, edev, tmp) { |
| 1359 | pdev = eeh_dev_to_pci_dev(edev); |
| 1360 | if (!pdev) |
| 1361 | continue; |
| 1362 | |
| 1363 | for (id = &eeh_reset_ids[0]; id->vendor != 0; id++) { |
| 1364 | if (id->vendor != PCI_ANY_ID && |
| 1365 | id->vendor != pdev->vendor) |
| 1366 | continue; |
| 1367 | if (id->device != PCI_ANY_ID && |
| 1368 | id->device != pdev->device) |
| 1369 | continue; |
| 1370 | if (id->subvendor != PCI_ANY_ID && |
| 1371 | id->subvendor != pdev->subsystem_vendor) |
| 1372 | continue; |
| 1373 | if (id->subdevice != PCI_ANY_ID && |
| 1374 | id->subdevice != pdev->subsystem_device) |
| 1375 | continue; |
| 1376 | |
Gavin Shan | d6d63d7 | 2016-04-27 11:14:53 +1000 | [diff] [blame] | 1377 | return eeh_pe_reset_and_recover(pe); |
Gavin Shan | 5cfb20b | 2014-09-30 12:39:07 +1000 | [diff] [blame] | 1378 | } |
| 1379 | } |
| 1380 | |
Sam Bobroff | 188fdea | 2018-11-29 14:16:38 +1100 | [diff] [blame^] | 1381 | ret = eeh_unfreeze_pe(pe); |
| 1382 | if (!ret) |
| 1383 | eeh_pe_state_clear(pe, EEH_PE_ISOLATED); |
| 1384 | return ret; |
Gavin Shan | 5cfb20b | 2014-09-30 12:39:07 +1000 | [diff] [blame] | 1385 | } |
| 1386 | |
Gavin Shan | 212d16c | 2014-06-10 11:41:56 +1000 | [diff] [blame] | 1387 | /** |
| 1388 | * eeh_dev_open - Increase count of pass through devices for PE |
| 1389 | * @pdev: PCI device |
| 1390 | * |
| 1391 | * Increase count of passed through devices for the indicated |
| 1392 | * PE. In the result, the EEH errors detected on the PE won't be |
| 1393 | * reported. The PE owner will be responsible for detection |
| 1394 | * and recovery. |
| 1395 | */ |
| 1396 | int eeh_dev_open(struct pci_dev *pdev) |
| 1397 | { |
| 1398 | struct eeh_dev *edev; |
Gavin Shan | 404079c | 2014-09-30 12:38:54 +1000 | [diff] [blame] | 1399 | int ret = -ENODEV; |
Gavin Shan | 212d16c | 2014-06-10 11:41:56 +1000 | [diff] [blame] | 1400 | |
| 1401 | mutex_lock(&eeh_dev_mutex); |
| 1402 | |
| 1403 | /* No PCI device ? */ |
| 1404 | if (!pdev) |
| 1405 | goto out; |
| 1406 | |
| 1407 | /* No EEH device or PE ? */ |
| 1408 | edev = pci_dev_to_eeh_dev(pdev); |
| 1409 | if (!edev || !edev->pe) |
| 1410 | goto out; |
| 1411 | |
Gavin Shan | 404079c | 2014-09-30 12:38:54 +1000 | [diff] [blame] | 1412 | /* |
| 1413 | * The PE might have been put into frozen state, but we |
| 1414 | * didn't detect that yet. The passed through PCI devices |
| 1415 | * in frozen PE won't work properly. Clear the frozen state |
| 1416 | * in advance. |
| 1417 | */ |
Gavin Shan | 5cfb20b | 2014-09-30 12:39:07 +1000 | [diff] [blame] | 1418 | ret = eeh_pe_change_owner(edev->pe); |
Gavin Shan | 4eeeff0 | 2014-09-30 12:39:01 +1000 | [diff] [blame] | 1419 | if (ret) |
| 1420 | goto out; |
Gavin Shan | 404079c | 2014-09-30 12:38:54 +1000 | [diff] [blame] | 1421 | |
Gavin Shan | 212d16c | 2014-06-10 11:41:56 +1000 | [diff] [blame] | 1422 | /* Increase PE's pass through count */ |
| 1423 | atomic_inc(&edev->pe->pass_dev_cnt); |
| 1424 | mutex_unlock(&eeh_dev_mutex); |
| 1425 | |
| 1426 | return 0; |
| 1427 | out: |
| 1428 | mutex_unlock(&eeh_dev_mutex); |
Gavin Shan | 404079c | 2014-09-30 12:38:54 +1000 | [diff] [blame] | 1429 | return ret; |
Gavin Shan | 212d16c | 2014-06-10 11:41:56 +1000 | [diff] [blame] | 1430 | } |
| 1431 | EXPORT_SYMBOL_GPL(eeh_dev_open); |
| 1432 | |
| 1433 | /** |
| 1434 | * eeh_dev_release - Decrease count of pass through devices for PE |
| 1435 | * @pdev: PCI device |
| 1436 | * |
| 1437 | * Decrease count of pass through devices for the indicated PE. If |
| 1438 | * there is no passed through device in PE, the EEH errors detected |
| 1439 | * on the PE will be reported and handled as usual. |
| 1440 | */ |
| 1441 | void eeh_dev_release(struct pci_dev *pdev) |
| 1442 | { |
| 1443 | struct eeh_dev *edev; |
| 1444 | |
| 1445 | mutex_lock(&eeh_dev_mutex); |
| 1446 | |
| 1447 | /* No PCI device ? */ |
| 1448 | if (!pdev) |
| 1449 | goto out; |
| 1450 | |
| 1451 | /* No EEH device ? */ |
| 1452 | edev = pci_dev_to_eeh_dev(pdev); |
| 1453 | if (!edev || !edev->pe || !eeh_pe_passed(edev->pe)) |
| 1454 | goto out; |
| 1455 | |
| 1456 | /* Decrease PE's pass through count */ |
Gavin Shan | 54f9a64 | 2015-08-27 15:58:27 +1000 | [diff] [blame] | 1457 | WARN_ON(atomic_dec_if_positive(&edev->pe->pass_dev_cnt) < 0); |
Gavin Shan | 5cfb20b | 2014-09-30 12:39:07 +1000 | [diff] [blame] | 1458 | eeh_pe_change_owner(edev->pe); |
Gavin Shan | 212d16c | 2014-06-10 11:41:56 +1000 | [diff] [blame] | 1459 | out: |
| 1460 | mutex_unlock(&eeh_dev_mutex); |
| 1461 | } |
| 1462 | EXPORT_SYMBOL(eeh_dev_release); |
| 1463 | |
Benjamin Herrenschmidt | 2194dc2 | 2014-08-05 18:52:59 +1000 | [diff] [blame] | 1464 | #ifdef CONFIG_IOMMU_API |
| 1465 | |
Gavin Shan | a3032ca | 2014-07-15 17:00:56 +1000 | [diff] [blame] | 1466 | static int dev_has_iommu_table(struct device *dev, void *data) |
| 1467 | { |
| 1468 | struct pci_dev *pdev = to_pci_dev(dev); |
| 1469 | struct pci_dev **ppdev = data; |
Gavin Shan | a3032ca | 2014-07-15 17:00:56 +1000 | [diff] [blame] | 1470 | |
| 1471 | if (!dev) |
| 1472 | return 0; |
| 1473 | |
Joerg Roedel | bf8763d | 2018-11-30 14:23:19 +0100 | [diff] [blame] | 1474 | if (device_iommu_mapped(dev)) { |
Gavin Shan | a3032ca | 2014-07-15 17:00:56 +1000 | [diff] [blame] | 1475 | *ppdev = pdev; |
| 1476 | return 1; |
| 1477 | } |
| 1478 | |
| 1479 | return 0; |
| 1480 | } |
| 1481 | |
Gavin Shan | 212d16c | 2014-06-10 11:41:56 +1000 | [diff] [blame] | 1482 | /** |
| 1483 | * eeh_iommu_group_to_pe - Convert IOMMU group to EEH PE |
| 1484 | * @group: IOMMU group |
| 1485 | * |
| 1486 | * The routine is called to convert IOMMU group to EEH PE. |
| 1487 | */ |
| 1488 | struct eeh_pe *eeh_iommu_group_to_pe(struct iommu_group *group) |
| 1489 | { |
Gavin Shan | 212d16c | 2014-06-10 11:41:56 +1000 | [diff] [blame] | 1490 | struct pci_dev *pdev = NULL; |
| 1491 | struct eeh_dev *edev; |
Gavin Shan | a3032ca | 2014-07-15 17:00:56 +1000 | [diff] [blame] | 1492 | int ret; |
Gavin Shan | 212d16c | 2014-06-10 11:41:56 +1000 | [diff] [blame] | 1493 | |
| 1494 | /* No IOMMU group ? */ |
| 1495 | if (!group) |
| 1496 | return NULL; |
| 1497 | |
Gavin Shan | a3032ca | 2014-07-15 17:00:56 +1000 | [diff] [blame] | 1498 | ret = iommu_group_for_each_dev(group, &pdev, dev_has_iommu_table); |
| 1499 | if (!ret || !pdev) |
Gavin Shan | 212d16c | 2014-06-10 11:41:56 +1000 | [diff] [blame] | 1500 | return NULL; |
| 1501 | |
| 1502 | /* No EEH device or PE ? */ |
| 1503 | edev = pci_dev_to_eeh_dev(pdev); |
| 1504 | if (!edev || !edev->pe) |
| 1505 | return NULL; |
| 1506 | |
| 1507 | return edev->pe; |
| 1508 | } |
Gavin Shan | 537e540 | 2014-08-07 12:47:16 +1000 | [diff] [blame] | 1509 | EXPORT_SYMBOL_GPL(eeh_iommu_group_to_pe); |
Gavin Shan | 212d16c | 2014-06-10 11:41:56 +1000 | [diff] [blame] | 1510 | |
Benjamin Herrenschmidt | 2194dc2 | 2014-08-05 18:52:59 +1000 | [diff] [blame] | 1511 | #endif /* CONFIG_IOMMU_API */ |
| 1512 | |
Gavin Shan | 212d16c | 2014-06-10 11:41:56 +1000 | [diff] [blame] | 1513 | /** |
| 1514 | * eeh_pe_set_option - Set options for the indicated PE |
| 1515 | * @pe: EEH PE |
| 1516 | * @option: requested option |
| 1517 | * |
| 1518 | * The routine is called to enable or disable EEH functionality |
| 1519 | * on the indicated PE, to enable IO or DMA for the frozen PE. |
| 1520 | */ |
| 1521 | int eeh_pe_set_option(struct eeh_pe *pe, int option) |
| 1522 | { |
| 1523 | int ret = 0; |
| 1524 | |
| 1525 | /* Invalid PE ? */ |
| 1526 | if (!pe) |
| 1527 | return -ENODEV; |
| 1528 | |
| 1529 | /* |
| 1530 | * EEH functionality could possibly be disabled, just |
| 1531 | * return error for the case. And the EEH functinality |
| 1532 | * isn't expected to be disabled on one specific PE. |
| 1533 | */ |
| 1534 | switch (option) { |
| 1535 | case EEH_OPT_ENABLE: |
Gavin Shan | 4eeeff0 | 2014-09-30 12:39:01 +1000 | [diff] [blame] | 1536 | if (eeh_enabled()) { |
Gavin Shan | 5cfb20b | 2014-09-30 12:39:07 +1000 | [diff] [blame] | 1537 | ret = eeh_pe_change_owner(pe); |
Gavin Shan | 212d16c | 2014-06-10 11:41:56 +1000 | [diff] [blame] | 1538 | break; |
Gavin Shan | 4eeeff0 | 2014-09-30 12:39:01 +1000 | [diff] [blame] | 1539 | } |
Gavin Shan | 212d16c | 2014-06-10 11:41:56 +1000 | [diff] [blame] | 1540 | ret = -EIO; |
| 1541 | break; |
| 1542 | case EEH_OPT_DISABLE: |
| 1543 | break; |
| 1544 | case EEH_OPT_THAW_MMIO: |
| 1545 | case EEH_OPT_THAW_DMA: |
Gavin Shan | de5a662 | 2016-09-28 14:34:53 +1000 | [diff] [blame] | 1546 | case EEH_OPT_FREEZE_PE: |
Gavin Shan | 212d16c | 2014-06-10 11:41:56 +1000 | [diff] [blame] | 1547 | if (!eeh_ops || !eeh_ops->set_option) { |
| 1548 | ret = -ENOENT; |
| 1549 | break; |
| 1550 | } |
| 1551 | |
Gavin Shan | 4eeeff0 | 2014-09-30 12:39:01 +1000 | [diff] [blame] | 1552 | ret = eeh_pci_enable(pe, option); |
Gavin Shan | 212d16c | 2014-06-10 11:41:56 +1000 | [diff] [blame] | 1553 | break; |
| 1554 | default: |
| 1555 | pr_debug("%s: Option %d out of range (%d, %d)\n", |
| 1556 | __func__, option, EEH_OPT_DISABLE, EEH_OPT_THAW_DMA); |
| 1557 | ret = -EINVAL; |
| 1558 | } |
| 1559 | |
| 1560 | return ret; |
| 1561 | } |
| 1562 | EXPORT_SYMBOL_GPL(eeh_pe_set_option); |
| 1563 | |
| 1564 | /** |
| 1565 | * eeh_pe_get_state - Retrieve PE's state |
| 1566 | * @pe: EEH PE |
| 1567 | * |
| 1568 | * Retrieve the PE's state, which includes 3 aspects: enabled |
| 1569 | * DMA, enabled IO and asserted reset. |
| 1570 | */ |
| 1571 | int eeh_pe_get_state(struct eeh_pe *pe) |
| 1572 | { |
| 1573 | int result, ret = 0; |
| 1574 | bool rst_active, dma_en, mmio_en; |
| 1575 | |
| 1576 | /* Existing PE ? */ |
| 1577 | if (!pe) |
| 1578 | return -ENODEV; |
| 1579 | |
| 1580 | if (!eeh_ops || !eeh_ops->get_state) |
| 1581 | return -ENOENT; |
| 1582 | |
Gavin Shan | eca036e | 2016-03-04 10:53:14 +1100 | [diff] [blame] | 1583 | /* |
| 1584 | * If the parent PE is owned by the host kernel and is undergoing |
| 1585 | * error recovery, we should return the PE state as temporarily |
| 1586 | * unavailable so that the error recovery on the guest is suspended |
| 1587 | * until the recovery completes on the host. |
| 1588 | */ |
| 1589 | if (pe->parent && |
| 1590 | !(pe->state & EEH_PE_REMOVED) && |
| 1591 | (pe->parent->state & (EEH_PE_ISOLATED | EEH_PE_RECOVERING))) |
| 1592 | return EEH_PE_STATE_UNAVAIL; |
| 1593 | |
Gavin Shan | 212d16c | 2014-06-10 11:41:56 +1000 | [diff] [blame] | 1594 | result = eeh_ops->get_state(pe, NULL); |
| 1595 | rst_active = !!(result & EEH_STATE_RESET_ACTIVE); |
| 1596 | dma_en = !!(result & EEH_STATE_DMA_ENABLED); |
| 1597 | mmio_en = !!(result & EEH_STATE_MMIO_ENABLED); |
| 1598 | |
| 1599 | if (rst_active) |
| 1600 | ret = EEH_PE_STATE_RESET; |
| 1601 | else if (dma_en && mmio_en) |
| 1602 | ret = EEH_PE_STATE_NORMAL; |
| 1603 | else if (!dma_en && !mmio_en) |
| 1604 | ret = EEH_PE_STATE_STOPPED_IO_DMA; |
| 1605 | else if (!dma_en && mmio_en) |
| 1606 | ret = EEH_PE_STATE_STOPPED_DMA; |
| 1607 | else |
| 1608 | ret = EEH_PE_STATE_UNAVAIL; |
| 1609 | |
| 1610 | return ret; |
| 1611 | } |
| 1612 | EXPORT_SYMBOL_GPL(eeh_pe_get_state); |
| 1613 | |
Gavin Shan | 316233f | 2014-09-30 12:38:53 +1000 | [diff] [blame] | 1614 | static int eeh_pe_reenable_devices(struct eeh_pe *pe) |
| 1615 | { |
| 1616 | struct eeh_dev *edev, *tmp; |
| 1617 | struct pci_dev *pdev; |
| 1618 | int ret = 0; |
| 1619 | |
| 1620 | /* Restore config space */ |
| 1621 | eeh_pe_restore_bars(pe); |
| 1622 | |
| 1623 | /* |
| 1624 | * Reenable PCI devices as the devices passed |
| 1625 | * through are always enabled before the reset. |
| 1626 | */ |
| 1627 | eeh_pe_for_each_dev(pe, edev, tmp) { |
| 1628 | pdev = eeh_dev_to_pci_dev(edev); |
| 1629 | if (!pdev) |
| 1630 | continue; |
| 1631 | |
| 1632 | ret = pci_reenable_device(pdev); |
| 1633 | if (ret) { |
| 1634 | pr_warn("%s: Failure %d reenabling %s\n", |
| 1635 | __func__, ret, pci_name(pdev)); |
| 1636 | return ret; |
| 1637 | } |
| 1638 | } |
| 1639 | |
| 1640 | /* The PE is still in frozen state */ |
Sam Bobroff | 188fdea | 2018-11-29 14:16:38 +1100 | [diff] [blame^] | 1641 | ret = eeh_unfreeze_pe(pe); |
| 1642 | if (!ret) |
| 1643 | eeh_pe_state_clear(pe, EEH_PE_ISOLATED); |
| 1644 | return ret; |
Gavin Shan | 316233f | 2014-09-30 12:38:53 +1000 | [diff] [blame] | 1645 | } |
| 1646 | |
Russell Currey | 6654c93 | 2016-11-17 16:07:47 +1100 | [diff] [blame] | 1647 | |
Gavin Shan | 212d16c | 2014-06-10 11:41:56 +1000 | [diff] [blame] | 1648 | /** |
| 1649 | * eeh_pe_reset - Issue PE reset according to specified type |
| 1650 | * @pe: EEH PE |
| 1651 | * @option: reset type |
| 1652 | * |
| 1653 | * The routine is called to reset the specified PE with the |
| 1654 | * indicated type, either fundamental reset or hot reset. |
| 1655 | * PE reset is the most important part for error recovery. |
| 1656 | */ |
| 1657 | int eeh_pe_reset(struct eeh_pe *pe, int option) |
| 1658 | { |
| 1659 | int ret = 0; |
| 1660 | |
| 1661 | /* Invalid PE ? */ |
| 1662 | if (!pe) |
| 1663 | return -ENODEV; |
| 1664 | |
| 1665 | if (!eeh_ops || !eeh_ops->set_option || !eeh_ops->reset) |
| 1666 | return -ENOENT; |
| 1667 | |
| 1668 | switch (option) { |
| 1669 | case EEH_RESET_DEACTIVATE: |
| 1670 | ret = eeh_ops->reset(pe, option); |
Gavin Shan | 8a6b371 | 2014-10-01 17:07:50 +1000 | [diff] [blame] | 1671 | eeh_pe_state_clear(pe, EEH_PE_CFG_BLOCKED); |
Gavin Shan | 212d16c | 2014-06-10 11:41:56 +1000 | [diff] [blame] | 1672 | if (ret) |
| 1673 | break; |
| 1674 | |
Gavin Shan | 316233f | 2014-09-30 12:38:53 +1000 | [diff] [blame] | 1675 | ret = eeh_pe_reenable_devices(pe); |
Gavin Shan | 212d16c | 2014-06-10 11:41:56 +1000 | [diff] [blame] | 1676 | break; |
| 1677 | case EEH_RESET_HOT: |
| 1678 | case EEH_RESET_FUNDAMENTAL: |
Gavin Shan | 0d5ee52 | 2014-09-30 12:38:52 +1000 | [diff] [blame] | 1679 | /* |
| 1680 | * Proactively freeze the PE to drop all MMIO access |
| 1681 | * during reset, which should be banned as it's always |
| 1682 | * cause recursive EEH error. |
| 1683 | */ |
| 1684 | eeh_ops->set_option(pe, EEH_OPT_FREEZE_PE); |
| 1685 | |
Gavin Shan | 8a6b371 | 2014-10-01 17:07:50 +1000 | [diff] [blame] | 1686 | eeh_pe_state_mark(pe, EEH_PE_CFG_BLOCKED); |
Gavin Shan | 212d16c | 2014-06-10 11:41:56 +1000 | [diff] [blame] | 1687 | ret = eeh_ops->reset(pe, option); |
| 1688 | break; |
| 1689 | default: |
| 1690 | pr_debug("%s: Unsupported option %d\n", |
| 1691 | __func__, option); |
| 1692 | ret = -EINVAL; |
| 1693 | } |
| 1694 | |
| 1695 | return ret; |
| 1696 | } |
| 1697 | EXPORT_SYMBOL_GPL(eeh_pe_reset); |
| 1698 | |
| 1699 | /** |
| 1700 | * eeh_pe_configure - Configure PCI bridges after PE reset |
| 1701 | * @pe: EEH PE |
| 1702 | * |
| 1703 | * The routine is called to restore the PCI config space for |
| 1704 | * those PCI devices, especially PCI bridges affected by PE |
| 1705 | * reset issued previously. |
| 1706 | */ |
| 1707 | int eeh_pe_configure(struct eeh_pe *pe) |
| 1708 | { |
| 1709 | int ret = 0; |
| 1710 | |
| 1711 | /* Invalid PE ? */ |
| 1712 | if (!pe) |
| 1713 | return -ENODEV; |
| 1714 | |
Gavin Shan | 212d16c | 2014-06-10 11:41:56 +1000 | [diff] [blame] | 1715 | return ret; |
| 1716 | } |
| 1717 | EXPORT_SYMBOL_GPL(eeh_pe_configure); |
| 1718 | |
Gavin Shan | ec33d36 | 2015-03-26 16:42:08 +1100 | [diff] [blame] | 1719 | /** |
| 1720 | * eeh_pe_inject_err - Injecting the specified PCI error to the indicated PE |
| 1721 | * @pe: the indicated PE |
| 1722 | * @type: error type |
| 1723 | * @function: error function |
| 1724 | * @addr: address |
| 1725 | * @mask: address mask |
| 1726 | * |
| 1727 | * The routine is called to inject the specified PCI error, which |
| 1728 | * is determined by @type and @function, to the indicated PE for |
| 1729 | * testing purpose. |
| 1730 | */ |
| 1731 | int eeh_pe_inject_err(struct eeh_pe *pe, int type, int func, |
| 1732 | unsigned long addr, unsigned long mask) |
| 1733 | { |
| 1734 | /* Invalid PE ? */ |
| 1735 | if (!pe) |
| 1736 | return -ENODEV; |
| 1737 | |
| 1738 | /* Unsupported operation ? */ |
| 1739 | if (!eeh_ops || !eeh_ops->err_inject) |
| 1740 | return -ENOENT; |
| 1741 | |
| 1742 | /* Check on PCI error type */ |
| 1743 | if (type != EEH_ERR_TYPE_32 && type != EEH_ERR_TYPE_64) |
| 1744 | return -EINVAL; |
| 1745 | |
| 1746 | /* Check on PCI error function */ |
| 1747 | if (func < EEH_ERR_FUNC_MIN || func > EEH_ERR_FUNC_MAX) |
| 1748 | return -EINVAL; |
| 1749 | |
| 1750 | return eeh_ops->err_inject(pe, type, func, addr, mask); |
| 1751 | } |
| 1752 | EXPORT_SYMBOL_GPL(eeh_pe_inject_err); |
| 1753 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1754 | static int proc_eeh_show(struct seq_file *m, void *v) |
| 1755 | { |
Gavin Shan | 2ec5a0a | 2014-02-12 15:24:55 +0800 | [diff] [blame] | 1756 | if (!eeh_enabled()) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1757 | seq_printf(m, "EEH Subsystem is globally disabled\n"); |
Gavin Shan | e575f8d | 2012-02-29 15:47:45 +0000 | [diff] [blame] | 1758 | seq_printf(m, "eeh_total_mmio_ffs=%llu\n", eeh_stats.total_mmio_ffs); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1759 | } else { |
| 1760 | seq_printf(m, "EEH Subsystem is enabled\n"); |
Linas Vepstas | 177bc93 | 2005-11-03 18:48:52 -0600 | [diff] [blame] | 1761 | seq_printf(m, |
Gavin Shan | e575f8d | 2012-02-29 15:47:45 +0000 | [diff] [blame] | 1762 | "no device=%llu\n" |
| 1763 | "no device node=%llu\n" |
| 1764 | "no config address=%llu\n" |
| 1765 | "check not wanted=%llu\n" |
| 1766 | "eeh_total_mmio_ffs=%llu\n" |
| 1767 | "eeh_false_positives=%llu\n" |
| 1768 | "eeh_slot_resets=%llu\n", |
| 1769 | eeh_stats.no_device, |
| 1770 | eeh_stats.no_dn, |
| 1771 | eeh_stats.no_cfg_addr, |
| 1772 | eeh_stats.ignored_check, |
| 1773 | eeh_stats.total_mmio_ffs, |
| 1774 | eeh_stats.false_positives, |
| 1775 | eeh_stats.slot_resets); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1776 | } |
| 1777 | |
| 1778 | return 0; |
| 1779 | } |
| 1780 | |
Gavin Shan | 7f52a526 | 2014-04-24 18:00:18 +1000 | [diff] [blame] | 1781 | #ifdef CONFIG_DEBUG_FS |
| 1782 | static int eeh_enable_dbgfs_set(void *data, u64 val) |
| 1783 | { |
| 1784 | if (val) |
Gavin Shan | 05b1721 | 2014-07-17 14:41:38 +1000 | [diff] [blame] | 1785 | eeh_clear_flag(EEH_FORCE_DISABLED); |
Gavin Shan | 7f52a526 | 2014-04-24 18:00:18 +1000 | [diff] [blame] | 1786 | else |
Gavin Shan | 05b1721 | 2014-07-17 14:41:38 +1000 | [diff] [blame] | 1787 | eeh_add_flag(EEH_FORCE_DISABLED); |
Gavin Shan | 7f52a526 | 2014-04-24 18:00:18 +1000 | [diff] [blame] | 1788 | |
Gavin Shan | 7f52a526 | 2014-04-24 18:00:18 +1000 | [diff] [blame] | 1789 | return 0; |
| 1790 | } |
| 1791 | |
| 1792 | static int eeh_enable_dbgfs_get(void *data, u64 *val) |
| 1793 | { |
| 1794 | if (eeh_enabled()) |
| 1795 | *val = 0x1ul; |
| 1796 | else |
| 1797 | *val = 0x0ul; |
| 1798 | return 0; |
| 1799 | } |
| 1800 | |
Gavin Shan | 1b28f17 | 2014-12-11 14:28:56 +1100 | [diff] [blame] | 1801 | static int eeh_freeze_dbgfs_set(void *data, u64 val) |
| 1802 | { |
| 1803 | eeh_max_freezes = val; |
| 1804 | return 0; |
| 1805 | } |
| 1806 | |
| 1807 | static int eeh_freeze_dbgfs_get(void *data, u64 *val) |
| 1808 | { |
| 1809 | *val = eeh_max_freezes; |
| 1810 | return 0; |
| 1811 | } |
| 1812 | |
YueHaibing | 8c6c942 | 2018-12-20 02:42:51 +0000 | [diff] [blame] | 1813 | DEFINE_DEBUGFS_ATTRIBUTE(eeh_enable_dbgfs_ops, eeh_enable_dbgfs_get, |
| 1814 | eeh_enable_dbgfs_set, "0x%llx\n"); |
| 1815 | DEFINE_DEBUGFS_ATTRIBUTE(eeh_freeze_dbgfs_ops, eeh_freeze_dbgfs_get, |
| 1816 | eeh_freeze_dbgfs_set, "0x%llx\n"); |
Gavin Shan | 7f52a526 | 2014-04-24 18:00:18 +1000 | [diff] [blame] | 1817 | #endif |
| 1818 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1819 | static int __init eeh_init_proc(void) |
| 1820 | { |
Gavin Shan | 7f52a526 | 2014-04-24 18:00:18 +1000 | [diff] [blame] | 1821 | if (machine_is(pseries) || machine_is(powernv)) { |
Christoph Hellwig | 3f3942a | 2018-05-15 15:57:23 +0200 | [diff] [blame] | 1822 | proc_create_single("powerpc/eeh", 0, NULL, proc_eeh_show); |
Gavin Shan | 7f52a526 | 2014-04-24 18:00:18 +1000 | [diff] [blame] | 1823 | #ifdef CONFIG_DEBUG_FS |
YueHaibing | 8c6c942 | 2018-12-20 02:42:51 +0000 | [diff] [blame] | 1824 | debugfs_create_file_unsafe("eeh_enable", 0600, |
| 1825 | powerpc_debugfs_root, NULL, |
| 1826 | &eeh_enable_dbgfs_ops); |
| 1827 | debugfs_create_file_unsafe("eeh_max_freezes", 0600, |
| 1828 | powerpc_debugfs_root, NULL, |
| 1829 | &eeh_freeze_dbgfs_ops); |
Gavin Shan | 7f52a526 | 2014-04-24 18:00:18 +1000 | [diff] [blame] | 1830 | #endif |
| 1831 | } |
| 1832 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1833 | return 0; |
| 1834 | } |
| 1835 | __initcall(eeh_init_proc); |