blob: c56537d030172721ca61010ef5c16e8323743ef4 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linas Vepstas3c8c90a2007-05-24 03:28:01 +10002 * Copyright IBM Corporation 2001, 2005, 2006
3 * Copyright Dave Engebretsen & Todd Inglett 2001
4 * Copyright Linas Vepstas 2005, 2006
Gavin Shancb3bc9d2012-02-27 20:03:51 +00005 * Copyright 2001-2012 IBM Corporation.
Linas Vepstas69376502005-11-03 18:47:50 -06006 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
Linas Vepstas69376502005-11-03 18:47:50 -060011 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
Linas Vepstas69376502005-11-03 18:47:50 -060016 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070017 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
Linas Vepstas3c8c90a2007-05-24 03:28:01 +100020 *
21 * Please address comments and feedback to Linas Vepstas <linas@austin.ibm.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022 */
23
Linas Vepstas6dee3fb2005-11-03 18:50:10 -060024#include <linux/delay.h>
Gavin Shancb3bc9d2012-02-27 20:03:51 +000025#include <linux/sched.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#include <linux/init.h>
27#include <linux/list.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/pci.h>
Gavin Shana3032ca2014-07-15 17:00:56 +100029#include <linux/iommu.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <linux/proc_fs.h>
31#include <linux/rbtree.h>
Gavin Shan66f9af832014-02-12 15:24:56 +080032#include <linux/reboot.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include <linux/seq_file.h>
34#include <linux/spinlock.h>
Paul Gortmaker66b15db2011-05-27 10:46:24 -040035#include <linux/export.h>
Stephen Rothwellacaa6172007-12-21 15:52:07 +110036#include <linux/of.h>
37
Arun Sharma600634972011-07-26 16:09:06 -070038#include <linux/atomic.h>
Michael Ellerman7644d582017-02-10 12:04:56 +110039#include <asm/debugfs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <asm/eeh.h>
Linas Vepstas172ca922005-11-03 18:50:04 -060041#include <asm/eeh_event.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <asm/io.h>
Gavin Shan212d16c2014-06-10 11:41:56 +100043#include <asm/iommu.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#include <asm/machdep.h>
Stephen Rothwelld3878992005-09-28 02:50:25 +100045#include <asm/ppc-pci.h>
Linas Vepstas172ca922005-11-03 18:50:04 -060046#include <asm/rtas.h>
Aneesh Kumar K.V94171b12017-07-27 11:54:53 +053047#include <asm/pte-walk.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
Linus Torvalds1da177e2005-04-16 15:20:36 -070049
50/** Overview:
Russell Currey8ee26532016-02-16 23:06:05 +110051 * EEH, or "Enhanced Error Handling" is a PCI bridge technology for
Linus Torvalds1da177e2005-04-16 15:20:36 -070052 * dealing with PCI bus errors that can't be dealt with within the
53 * usual PCI framework, except by check-stopping the CPU. Systems
54 * that are designed for high-availability/reliability cannot afford
55 * to crash due to a "mere" PCI error, thus the need for EEH.
56 * An EEH-capable bridge operates by converting a detected error
57 * into a "slot freeze", taking the PCI adapter off-line, making
58 * the slot behave, from the OS'es point of view, as if the slot
59 * were "empty": all reads return 0xff's and all writes are silently
60 * ignored. EEH slot isolation events can be triggered by parity
61 * errors on the address or data busses (e.g. during posted writes),
Linas Vepstas69376502005-11-03 18:47:50 -060062 * which in turn might be caused by low voltage on the bus, dust,
63 * vibration, humidity, radioactivity or plain-old failed hardware.
Linus Torvalds1da177e2005-04-16 15:20:36 -070064 *
65 * Note, however, that one of the leading causes of EEH slot
66 * freeze events are buggy device drivers, buggy device microcode,
67 * or buggy device hardware. This is because any attempt by the
68 * device to bus-master data to a memory address that is not
69 * assigned to the device will trigger a slot freeze. (The idea
70 * is to prevent devices-gone-wild from corrupting system memory).
71 * Buggy hardware/drivers will have a miserable time co-existing
72 * with EEH.
73 *
74 * Ideally, a PCI device driver, when suspecting that an isolation
Lucas De Marchi25985ed2011-03-30 22:57:33 -030075 * event has occurred (e.g. by reading 0xff's), will then ask EEH
Linus Torvalds1da177e2005-04-16 15:20:36 -070076 * whether this is the case, and then take appropriate steps to
77 * reset the PCI slot, the PCI device, and then resume operations.
78 * However, until that day, the checking is done here, with the
79 * eeh_check_failure() routine embedded in the MMIO macros. If
80 * the slot is found to be isolated, an "EEH Event" is synthesized
81 * and sent out for processing.
82 */
83
Linas Vepstas5c1344e2005-11-03 18:49:31 -060084/* If a device driver keeps reading an MMIO register in an interrupt
Mike Masonf36c5222008-07-22 02:40:17 +100085 * handler after a slot isolation event, it might be broken.
86 * This sets the threshold for how many read attempts we allow
87 * before printing an error message.
Linus Torvalds1da177e2005-04-16 15:20:36 -070088 */
Linas Vepstas2fd30be2007-03-19 14:53:22 -050089#define EEH_MAX_FAILS 2100000
Linus Torvalds1da177e2005-04-16 15:20:36 -070090
Linas Vepstas17213c32007-05-10 02:38:11 +100091/* Time to wait for a PCI slot to report status, in milliseconds */
Brian Kingfb48dc22013-11-25 16:27:54 -060092#define PCI_BUS_RESET_WAIT_MSEC (5*60*1000)
Linas Vepstas9c547762007-03-19 14:58:07 -050093
Gavin Shan8a5ad352014-04-24 18:00:17 +100094/*
95 * EEH probe mode support, which is part of the flags,
96 * is to support multiple platforms for EEH. Some platforms
97 * like pSeries do PCI emunation based on device tree.
98 * However, other platforms like powernv probe PCI devices
99 * from hardware. The flag is used to distinguish that.
100 * In addition, struct eeh_ops::probe would be invoked for
101 * particular OF node or PCI device so that the corresponding
102 * PE would be created there.
103 */
104int eeh_subsystem_flags;
105EXPORT_SYMBOL(eeh_subsystem_flags);
106
Gavin Shan1b28f172014-12-11 14:28:56 +1100107/*
108 * EEH allowed maximal frozen times. If one particular PE's
109 * frozen count in last hour exceeds this limit, the PE will
110 * be forced to be offline permanently.
111 */
112int eeh_max_freezes = 5;
113
Gavin Shanaa1e6372012-02-27 20:03:53 +0000114/* Platform dependent EEH operations */
115struct eeh_ops *eeh_ops = NULL;
116
Linas Vepstasfd761fd2005-11-03 18:49:23 -0600117/* Lock to avoid races due to multiple reports of an error */
Gavin Shan49075812013-06-20 13:21:03 +0800118DEFINE_RAW_SPINLOCK(confirm_error_lock);
Gavin Shan35066c02016-09-28 14:34:54 +1000119EXPORT_SYMBOL_GPL(confirm_error_lock);
Linas Vepstasfd761fd2005-11-03 18:49:23 -0600120
Gavin Shan212d16c2014-06-10 11:41:56 +1000121/* Lock to protect passed flags */
122static DEFINE_MUTEX(eeh_dev_mutex);
123
Linas Vepstas17213c32007-05-10 02:38:11 +1000124/* Buffer for reporting pci register dumps. Its here in BSS, and
125 * not dynamically alloced, so that it ends up in RMO where RTAS
126 * can access it.
127 */
Gavin Shanf2e0be52014-09-30 12:39:08 +1000128#define EEH_PCI_REGS_LOG_LEN 8192
Linas Vepstasd99bb1d2007-05-09 09:35:32 +1000129static unsigned char pci_regs_buf[EEH_PCI_REGS_LOG_LEN];
130
Gavin Shane575f8d2012-02-29 15:47:45 +0000131/*
132 * The struct is used to maintain the EEH global statistic
133 * information. Besides, the EEH global statistics will be
134 * exported to user space through procfs
135 */
136struct eeh_stats {
137 u64 no_device; /* PCI device not found */
138 u64 no_dn; /* OF node not found */
139 u64 no_cfg_addr; /* Config address not found */
140 u64 ignored_check; /* EEH check skipped */
141 u64 total_mmio_ffs; /* Total EEH checks */
142 u64 false_positives; /* Unnecessary EEH checks */
143 u64 slot_resets; /* PE reset */
144};
145
146static struct eeh_stats eeh_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147
Gavin Shan7f52a5262014-04-24 18:00:18 +1000148static int __init eeh_setup(char *str)
149{
150 if (!strcmp(str, "off"))
Gavin Shan05b17212014-07-17 14:41:38 +1000151 eeh_add_flag(EEH_FORCE_DISABLED);
Gavin Shana450e8f2014-11-22 21:58:09 +1100152 else if (!strcmp(str, "early_log"))
153 eeh_add_flag(EEH_EARLY_DUMP_LOG);
Gavin Shan7f52a5262014-04-24 18:00:18 +1000154
155 return 1;
156}
157__setup("eeh=", eeh_setup);
158
Gavin Shanf2e0be52014-09-30 12:39:08 +1000159/*
160 * This routine captures assorted PCI configuration space data
161 * for the indicated PCI device, and puts them into a buffer
162 * for RTAS error logging.
Linas Vepstasd99bb1d2007-05-09 09:35:32 +1000163 */
Gavin Shanf2e0be52014-09-30 12:39:08 +1000164static size_t eeh_dump_dev_log(struct eeh_dev *edev, char *buf, size_t len)
Linas Vepstasd99bb1d2007-05-09 09:35:32 +1000165{
Gavin Shan0bd78582015-03-17 16:15:07 +1100166 struct pci_dn *pdn = eeh_dev_to_pdn(edev);
Linas Vepstasd99bb1d2007-05-09 09:35:32 +1000167 u32 cfg;
Linas Vepstasfcf9892b2007-05-09 09:36:21 +1000168 int cap, i;
Gavin Shan0ed352d2014-07-17 14:41:40 +1000169 int n = 0, l = 0;
170 char buffer[128];
Linas Vepstasd99bb1d2007-05-09 09:35:32 +1000171
Sam Bobrofff9bc28a2018-09-12 11:23:20 +1000172 if (!pdn) {
173 pr_warn("EEH: Note: No error log for absent device.\n");
174 return 0;
175 }
176
Guilherme G. Piccoli10560b92016-07-22 14:05:29 -0300177 n += scnprintf(buf+n, len-n, "%04x:%02x:%02x.%01x\n",
Alexey Kardashevskiy69672bd2017-08-29 17:34:01 +1000178 pdn->phb->global_number, pdn->busno,
Gavin Shan0bd78582015-03-17 16:15:07 +1100179 PCI_SLOT(pdn->devfn), PCI_FUNC(pdn->devfn));
Guilherme G. Piccoli10560b92016-07-22 14:05:29 -0300180 pr_warn("EEH: of node=%04x:%02x:%02x.%01x\n",
Alexey Kardashevskiy69672bd2017-08-29 17:34:01 +1000181 pdn->phb->global_number, pdn->busno,
Gavin Shan0bd78582015-03-17 16:15:07 +1100182 PCI_SLOT(pdn->devfn), PCI_FUNC(pdn->devfn));
Linas Vepstasfcf9892b2007-05-09 09:36:21 +1000183
Gavin Shan0bd78582015-03-17 16:15:07 +1100184 eeh_ops->read_config(pdn, PCI_VENDOR_ID, 4, &cfg);
Linas Vepstasfcf9892b2007-05-09 09:36:21 +1000185 n += scnprintf(buf+n, len-n, "dev/vend:%08x\n", cfg);
Gavin Shan2d86c382014-04-24 18:00:15 +1000186 pr_warn("EEH: PCI device/vendor: %08x\n", cfg);
Linas Vepstasfcf9892b2007-05-09 09:36:21 +1000187
Gavin Shan0bd78582015-03-17 16:15:07 +1100188 eeh_ops->read_config(pdn, PCI_COMMAND, 4, &cfg);
Linas Vepstasd99bb1d2007-05-09 09:35:32 +1000189 n += scnprintf(buf+n, len-n, "cmd/stat:%x\n", cfg);
Gavin Shan2d86c382014-04-24 18:00:15 +1000190 pr_warn("EEH: PCI cmd/status register: %08x\n", cfg);
Linas Vepstasd99bb1d2007-05-09 09:35:32 +1000191
Linas Vepstas0b9369f2007-07-27 08:35:40 +1000192 /* Gather bridge-specific registers */
Gavin Shan2a18dfc2014-04-24 18:00:16 +1000193 if (edev->mode & EEH_DEV_BRIDGE) {
Gavin Shan0bd78582015-03-17 16:15:07 +1100194 eeh_ops->read_config(pdn, PCI_SEC_STATUS, 2, &cfg);
Linas Vepstas0b9369f2007-07-27 08:35:40 +1000195 n += scnprintf(buf+n, len-n, "sec stat:%x\n", cfg);
Gavin Shan2d86c382014-04-24 18:00:15 +1000196 pr_warn("EEH: Bridge secondary status: %04x\n", cfg);
Linas Vepstas0b9369f2007-07-27 08:35:40 +1000197
Gavin Shan0bd78582015-03-17 16:15:07 +1100198 eeh_ops->read_config(pdn, PCI_BRIDGE_CONTROL, 2, &cfg);
Linas Vepstas0b9369f2007-07-27 08:35:40 +1000199 n += scnprintf(buf+n, len-n, "brdg ctl:%x\n", cfg);
Gavin Shan2d86c382014-04-24 18:00:15 +1000200 pr_warn("EEH: Bridge control: %04x\n", cfg);
Linas Vepstas0b9369f2007-07-27 08:35:40 +1000201 }
202
Linas Vepstasfcf9892b2007-05-09 09:36:21 +1000203 /* Dump out the PCI-X command and status regs */
Gavin Shan2a18dfc2014-04-24 18:00:16 +1000204 cap = edev->pcix_cap;
Linas Vepstasfcf9892b2007-05-09 09:36:21 +1000205 if (cap) {
Gavin Shan0bd78582015-03-17 16:15:07 +1100206 eeh_ops->read_config(pdn, cap, 4, &cfg);
Linas Vepstasfcf9892b2007-05-09 09:36:21 +1000207 n += scnprintf(buf+n, len-n, "pcix-cmd:%x\n", cfg);
Gavin Shan2d86c382014-04-24 18:00:15 +1000208 pr_warn("EEH: PCI-X cmd: %08x\n", cfg);
Linas Vepstasfcf9892b2007-05-09 09:36:21 +1000209
Gavin Shan0bd78582015-03-17 16:15:07 +1100210 eeh_ops->read_config(pdn, cap+4, 4, &cfg);
Linas Vepstasfcf9892b2007-05-09 09:36:21 +1000211 n += scnprintf(buf+n, len-n, "pcix-stat:%x\n", cfg);
Gavin Shan2d86c382014-04-24 18:00:15 +1000212 pr_warn("EEH: PCI-X status: %08x\n", cfg);
Linas Vepstasfcf9892b2007-05-09 09:36:21 +1000213 }
214
Gavin Shan2a18dfc2014-04-24 18:00:16 +1000215 /* If PCI-E capable, dump PCI-E cap 10 */
216 cap = edev->pcie_cap;
217 if (cap) {
Linas Vepstasfcf9892b2007-05-09 09:36:21 +1000218 n += scnprintf(buf+n, len-n, "pci-e cap10:\n");
Gavin Shan2d86c382014-04-24 18:00:15 +1000219 pr_warn("EEH: PCI-E capabilities and status follow:\n");
Linas Vepstasfcf9892b2007-05-09 09:36:21 +1000220
221 for (i=0; i<=8; i++) {
Gavin Shan0bd78582015-03-17 16:15:07 +1100222 eeh_ops->read_config(pdn, cap+4*i, 4, &cfg);
Linas Vepstasfcf9892b2007-05-09 09:36:21 +1000223 n += scnprintf(buf+n, len-n, "%02x:%x\n", 4*i, cfg);
Gavin Shan0ed352d2014-07-17 14:41:40 +1000224
225 if ((i % 4) == 0) {
226 if (i != 0)
227 pr_warn("%s\n", buffer);
228
229 l = scnprintf(buffer, sizeof(buffer),
230 "EEH: PCI-E %02x: %08x ",
231 4*i, cfg);
232 } else {
233 l += scnprintf(buffer+l, sizeof(buffer)-l,
234 "%08x ", cfg);
235 }
236
Linas Vepstasfcf9892b2007-05-09 09:36:21 +1000237 }
Gavin Shan0ed352d2014-07-17 14:41:40 +1000238
239 pr_warn("%s\n", buffer);
Gavin Shan2a18dfc2014-04-24 18:00:16 +1000240 }
Linas Vepstasfcf9892b2007-05-09 09:36:21 +1000241
Gavin Shan2a18dfc2014-04-24 18:00:16 +1000242 /* If AER capable, dump it */
243 cap = edev->aer_cap;
244 if (cap) {
245 n += scnprintf(buf+n, len-n, "pci-e AER:\n");
246 pr_warn("EEH: PCI-E AER capability register set follows:\n");
Linas Vepstasfcf9892b2007-05-09 09:36:21 +1000247
Gavin Shan0ed352d2014-07-17 14:41:40 +1000248 for (i=0; i<=13; i++) {
Gavin Shan0bd78582015-03-17 16:15:07 +1100249 eeh_ops->read_config(pdn, cap+4*i, 4, &cfg);
Gavin Shan2a18dfc2014-04-24 18:00:16 +1000250 n += scnprintf(buf+n, len-n, "%02x:%x\n", 4*i, cfg);
Gavin Shan0ed352d2014-07-17 14:41:40 +1000251
252 if ((i % 4) == 0) {
253 if (i != 0)
254 pr_warn("%s\n", buffer);
255
256 l = scnprintf(buffer, sizeof(buffer),
257 "EEH: PCI-E AER %02x: %08x ",
258 4*i, cfg);
259 } else {
260 l += scnprintf(buffer+l, sizeof(buffer)-l,
261 "%08x ", cfg);
262 }
Linas Vepstasfcf9892b2007-05-09 09:36:21 +1000263 }
Gavin Shan0ed352d2014-07-17 14:41:40 +1000264
265 pr_warn("%s\n", buffer);
Linas Vepstasfcf9892b2007-05-09 09:36:21 +1000266 }
Linas Vepstas0b9369f2007-07-27 08:35:40 +1000267
Linas Vepstasd99bb1d2007-05-09 09:35:32 +1000268 return n;
269}
270
Sam Bobroffd6c49322018-05-25 13:11:32 +1000271static void *eeh_dump_pe_log(struct eeh_pe *pe, void *flag)
Gavin Shanf2e0be52014-09-30 12:39:08 +1000272{
Gavin Shanf2e0be52014-09-30 12:39:08 +1000273 struct eeh_dev *edev, *tmp;
274 size_t *plen = flag;
275
276 eeh_pe_for_each_dev(pe, edev, tmp)
277 *plen += eeh_dump_dev_log(edev, pci_regs_buf + *plen,
278 EEH_PCI_REGS_LOG_LEN - *plen);
279
280 return NULL;
281}
282
Gavin Shancb3bc9d2012-02-27 20:03:51 +0000283/**
284 * eeh_slot_error_detail - Generate combined log including driver log and error log
Gavin Shanff477962012-09-07 22:44:16 +0000285 * @pe: EEH PE
Gavin Shancb3bc9d2012-02-27 20:03:51 +0000286 * @severity: temporary or permanent error log
287 *
288 * This routine should be called to generate the combined log, which
289 * is comprised of driver log and error log. The driver log is figured
290 * out from the config space of the corresponding PCI device, while
291 * the error log is fetched through platform dependent function call.
292 */
Gavin Shanff477962012-09-07 22:44:16 +0000293void eeh_slot_error_detail(struct eeh_pe *pe, int severity)
Linas Vepstasd99bb1d2007-05-09 09:35:32 +1000294{
295 size_t loglen = 0;
Gavin Shanff477962012-09-07 22:44:16 +0000296
Gavin Shanc35ae172013-06-27 13:46:42 +0800297 /*
298 * When the PHB is fenced or dead, it's pointless to collect
299 * the data from PCI config space because it should return
300 * 0xFF's. For ER, we still retrieve the data from the PCI
301 * config space.
Gavin Shan78954702014-04-24 18:00:14 +1000302 *
303 * For pHyp, we have to enable IO for log retrieval. Otherwise,
304 * 0xFF's is always returned from PCI config space.
Gavin Shan387bbc92017-01-06 10:39:49 +1100305 *
306 * When the @severity is EEH_LOG_PERM, the PE is going to be
307 * removed. Prior to that, the drivers for devices included in
308 * the PE will be closed. The drivers rely on working IO path
309 * to bring the devices to quiet state. Otherwise, PCI traffic
310 * from those devices after they are removed is like to cause
311 * another unexpected EEH error.
Gavin Shanc35ae172013-06-27 13:46:42 +0800312 */
Gavin Shan9e049372014-04-24 18:00:07 +1000313 if (!(pe->type & EEH_PE_PHB)) {
Gavin Shan387bbc92017-01-06 10:39:49 +1100314 if (eeh_has_flag(EEH_ENABLE_IO_FOR_LOG) ||
315 severity == EEH_LOG_PERM)
Gavin Shan78954702014-04-24 18:00:14 +1000316 eeh_pci_enable(pe, EEH_OPT_THAW_MMIO);
Gavin Shanc35ae172013-06-27 13:46:42 +0800317
Gavin Shan25980012015-08-28 11:57:00 +1000318 /*
319 * The config space of some PCI devices can't be accessed
320 * when their PEs are in frozen state. Otherwise, fenced
321 * PHB might be seen. Those PEs are identified with flag
322 * EEH_PE_CFG_RESTRICTED, indicating EEH_PE_CFG_BLOCKED
323 * is set automatically when the PE is put to EEH_PE_ISOLATED.
324 *
325 * Restoring BARs possibly triggers PCI config access in
326 * (OPAL) firmware and then causes fenced PHB. If the
327 * PCI config is blocked with flag EEH_PE_CFG_BLOCKED, it's
328 * pointless to restore BARs and dump config space.
329 */
330 eeh_ops->configure_bridge(pe);
331 if (!(pe->state & EEH_PE_CFG_BLOCKED)) {
332 eeh_pe_restore_bars(pe);
333
334 pci_regs_buf[0] = 0;
335 eeh_pe_traverse(pe, eeh_dump_pe_log, &loglen);
336 }
Gavin Shanc35ae172013-06-27 13:46:42 +0800337 }
Linas Vepstasd99bb1d2007-05-09 09:35:32 +1000338
Gavin Shanff477962012-09-07 22:44:16 +0000339 eeh_ops->get_log(pe, severity, pci_regs_buf, loglen);
Linas Vepstasd99bb1d2007-05-09 09:35:32 +1000340}
341
342/**
Gavin Shancb3bc9d2012-02-27 20:03:51 +0000343 * eeh_token_to_phys - Convert EEH address token to phys address
344 * @token: I/O token, should be address in the form 0xA....
345 *
346 * This routine should be called to convert virtual I/O address
347 * to physical one.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348 */
349static inline unsigned long eeh_token_to_phys(unsigned long token)
350{
351 pte_t *ptep;
352 unsigned long pa;
Aneesh Kumar K.V12bc9f62013-06-20 14:30:18 +0530353 int hugepage_shift;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354
Aneesh Kumar K.V12bc9f62013-06-20 14:30:18 +0530355 /*
Aneesh Kumar K.V691e95f2015-03-30 10:41:03 +0530356 * We won't find hugepages here(this is iomem). Hence we are not
357 * worried about _PAGE_SPLITTING/collapse. Also we will not hit
358 * page table free, because of init_mm.
Aneesh Kumar K.V12bc9f62013-06-20 14:30:18 +0530359 */
Aneesh Kumar K.V94171b12017-07-27 11:54:53 +0530360 ptep = find_init_mm_pte(token, &hugepage_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361 if (!ptep)
362 return token;
Aneesh Kumar K.V12bc9f62013-06-20 14:30:18 +0530363 WARN_ON(hugepage_shift);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 pa = pte_pfn(*ptep) << PAGE_SHIFT;
365
366 return pa | (token & (PAGE_SIZE-1));
367}
368
Gavin Shanb95cd2c2013-06-20 13:21:16 +0800369/*
370 * On PowerNV platform, we might already have fenced PHB there.
371 * For that case, it's meaningless to recover frozen PE. Intead,
372 * We have to handle fenced PHB firstly.
373 */
374static int eeh_phb_check_failure(struct eeh_pe *pe)
375{
376 struct eeh_pe *phb_pe;
377 unsigned long flags;
378 int ret;
379
Gavin Shan05b17212014-07-17 14:41:38 +1000380 if (!eeh_has_flag(EEH_PROBE_MODE_DEV))
Gavin Shanb95cd2c2013-06-20 13:21:16 +0800381 return -EPERM;
382
383 /* Find the PHB PE */
384 phb_pe = eeh_phb_pe_get(pe->phb);
385 if (!phb_pe) {
Russell Currey1f52f172016-11-16 14:02:15 +1100386 pr_warn("%s Can't find PE for PHB#%x\n",
Gavin Shan0dae2742014-07-17 14:41:41 +1000387 __func__, pe->phb->global_number);
Gavin Shanb95cd2c2013-06-20 13:21:16 +0800388 return -EEXIST;
389 }
390
391 /* If the PHB has been in problematic state */
392 eeh_serialize_lock(&flags);
Gavin Shan9e049372014-04-24 18:00:07 +1000393 if (phb_pe->state & EEH_PE_ISOLATED) {
Gavin Shanb95cd2c2013-06-20 13:21:16 +0800394 ret = 0;
395 goto out;
396 }
397
398 /* Check PHB state */
399 ret = eeh_ops->get_state(phb_pe, NULL);
400 if ((ret < 0) ||
Sam Bobroff34a286a2018-03-19 13:49:23 +1100401 (ret == EEH_STATE_NOT_SUPPORT) || eeh_state_active(ret)) {
Gavin Shanb95cd2c2013-06-20 13:21:16 +0800402 ret = 0;
403 goto out;
404 }
405
406 /* Isolate the PHB and send event */
Sam Bobroffe762bb82018-09-12 11:23:31 +1000407 eeh_pe_mark_isolated(phb_pe);
Gavin Shanb95cd2c2013-06-20 13:21:16 +0800408 eeh_serialize_unlock(flags);
Gavin Shanb95cd2c2013-06-20 13:21:16 +0800409
Gavin Shan357b2f32014-06-11 18:26:44 +1000410 pr_err("EEH: PHB#%x failure detected, location: %s\n",
411 phb_pe->phb->global_number, eeh_pe_loc_get(phb_pe));
Gavin Shan56ca4fd2013-06-27 13:46:46 +0800412 dump_stack();
Gavin Shan5293bf92013-09-06 09:00:05 +0800413 eeh_send_failure_event(phb_pe);
Gavin Shanb95cd2c2013-06-20 13:21:16 +0800414
415 return 1;
416out:
417 eeh_serialize_unlock(flags);
418 return ret;
419}
420
Gavin Shancb3bc9d2012-02-27 20:03:51 +0000421/**
Gavin Shanf8f7d632012-09-07 22:44:22 +0000422 * eeh_dev_check_failure - Check if all 1's data is due to EEH slot freeze
423 * @edev: eeh device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424 *
425 * Check for an EEH failure for the given device node. Call this
426 * routine if the result of a read was all 0xff's and you want to
427 * find out if this is due to an EEH slot freeze. This routine
428 * will query firmware for the EEH status.
429 *
430 * Returns 0 if there has not been an EEH error; otherwise returns
Linas Vepstas69376502005-11-03 18:47:50 -0600431 * a non-zero value and queues up a slot isolation event notification.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 *
433 * It is safe to call this routine in an interrupt context.
434 */
Gavin Shanf8f7d632012-09-07 22:44:22 +0000435int eeh_dev_check_failure(struct eeh_dev *edev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436{
437 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438 unsigned long flags;
Alexey Kardashevskiy14db3d52017-08-29 17:34:03 +1000439 struct device_node *dn;
Gavin Shanf8f7d632012-09-07 22:44:22 +0000440 struct pci_dev *dev;
Gavin Shan357b2f32014-06-11 18:26:44 +1000441 struct eeh_pe *pe, *parent_pe, *phb_pe;
Linas Vepstasfd761fd2005-11-03 18:49:23 -0600442 int rc = 0;
Gavin Shanc6406d82015-03-17 16:15:08 +1100443 const char *location = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444
Gavin Shane575f8d2012-02-29 15:47:45 +0000445 eeh_stats.total_mmio_ffs++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446
Gavin Shan2ec5a0a2014-02-12 15:24:55 +0800447 if (!eeh_enabled())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448 return 0;
449
Gavin Shanf8f7d632012-09-07 22:44:22 +0000450 if (!edev) {
Gavin Shane575f8d2012-02-29 15:47:45 +0000451 eeh_stats.no_dn++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 return 0;
Linas Vepstas177bc932005-11-03 18:48:52 -0600453 }
Gavin Shanf8f7d632012-09-07 22:44:22 +0000454 dev = eeh_dev_to_pci_dev(edev);
Wei Yang2a582222014-09-17 10:48:26 +0800455 pe = eeh_dev_to_pe(edev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456
457 /* Access to IO BARs might get this far and still not want checking. */
Gavin Shan66523d92012-09-07 22:44:13 +0000458 if (!pe) {
Gavin Shane575f8d2012-02-29 15:47:45 +0000459 eeh_stats.ignored_check++;
Gavin Shanc6406d82015-03-17 16:15:08 +1100460 pr_debug("EEH: Ignored check for %s\n",
461 eeh_pci_name(dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462 return 0;
463 }
464
Gavin Shan66523d92012-09-07 22:44:13 +0000465 if (!pe->addr && !pe->config_addr) {
Gavin Shane575f8d2012-02-29 15:47:45 +0000466 eeh_stats.no_cfg_addr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467 return 0;
468 }
469
Gavin Shanb95cd2c2013-06-20 13:21:16 +0800470 /*
471 * On PowerNV platform, we might already have fenced PHB
472 * there and we need take care of that firstly.
473 */
474 ret = eeh_phb_check_failure(pe);
475 if (ret > 0)
476 return ret;
477
Gavin Shan05ec4242014-06-10 11:41:55 +1000478 /*
479 * If the PE isn't owned by us, we shouldn't check the
480 * state. Instead, let the owner handle it if the PE has
481 * been frozen.
482 */
483 if (eeh_pe_passed(pe))
484 return 0;
485
Linas Vepstasfd761fd2005-11-03 18:49:23 -0600486 /* If we already have a pending isolation event for this
487 * slot, we know it's bad already, we don't need to check.
488 * Do this checking under a lock; as multiple PCI devices
489 * in one slot might report errors simultaneously, and we
490 * only want one error recovery routine running.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491 */
Gavin Shan49075812013-06-20 13:21:03 +0800492 eeh_serialize_lock(&flags);
Linas Vepstasfd761fd2005-11-03 18:49:23 -0600493 rc = 1;
Gavin Shan66523d92012-09-07 22:44:13 +0000494 if (pe->state & EEH_PE_ISOLATED) {
495 pe->check_count++;
496 if (pe->check_count % EEH_MAX_FAILS == 0) {
Alexey Kardashevskiy14db3d52017-08-29 17:34:03 +1000497 dn = pci_device_to_OF_node(dev);
498 if (dn)
499 location = of_get_property(dn, "ibm,loc-code",
500 NULL);
Gavin Shancb3bc9d2012-02-27 20:03:51 +0000501 printk(KERN_ERR "EEH: %d reads ignored for recovering device at "
Mike Masonf36c5222008-07-22 02:40:17 +1000502 "location=%s driver=%s pci addr=%s\n",
Gavin Shanc6406d82015-03-17 16:15:08 +1100503 pe->check_count,
504 location ? location : "unknown",
Thadeu Lima de Souza Cascardo778a7852012-01-11 09:09:58 +0000505 eeh_driver_name(dev), eeh_pci_name(dev));
Gavin Shancb3bc9d2012-02-27 20:03:51 +0000506 printk(KERN_ERR "EEH: Might be infinite loop in %s driver\n",
Thadeu Lima de Souza Cascardo778a7852012-01-11 09:09:58 +0000507 eeh_driver_name(dev));
Linas Vepstas5c1344e2005-11-03 18:49:31 -0600508 dump_stack();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509 }
Linas Vepstasfd761fd2005-11-03 18:49:23 -0600510 goto dn_unlock;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 }
512
513 /*
514 * Now test for an EEH failure. This is VERY expensive.
515 * Note that the eeh_config_addr may be a parent device
516 * in the case of a device behind a bridge, or it may be
517 * function zero of a multi-function device.
518 * In any case they must share a common PHB.
519 */
Gavin Shan66523d92012-09-07 22:44:13 +0000520 ret = eeh_ops->get_state(pe, NULL);
Linas Vepstas76e6faf2005-11-03 18:49:15 -0600521
Linas Vepstas39d16e22007-03-19 14:51:00 -0500522 /* Note that config-io to empty slots may fail;
Gavin Shancb3bc9d2012-02-27 20:03:51 +0000523 * they are empty when they don't have children.
Gavin Shaneb594a42012-02-27 20:03:57 +0000524 * We will punt with the following conditions: Failure to get
525 * PE's state, EEH not support and Permanently unavailable
526 * state, PE is in good state.
Gavin Shancb3bc9d2012-02-27 20:03:51 +0000527 */
Gavin Shaneb594a42012-02-27 20:03:57 +0000528 if ((ret < 0) ||
Sam Bobroff34a286a2018-03-19 13:49:23 +1100529 (ret == EEH_STATE_NOT_SUPPORT) || eeh_state_active(ret)) {
Gavin Shane575f8d2012-02-29 15:47:45 +0000530 eeh_stats.false_positives++;
Gavin Shan66523d92012-09-07 22:44:13 +0000531 pe->false_positives++;
Linas Vepstasfd761fd2005-11-03 18:49:23 -0600532 rc = 0;
533 goto dn_unlock;
Linas Vepstas76e6faf2005-11-03 18:49:15 -0600534 }
535
Gavin Shan1ad7a722014-05-05 09:29:03 +1000536 /*
537 * It should be corner case that the parent PE has been
538 * put into frozen state as well. We should take care
539 * that at first.
540 */
541 parent_pe = pe->parent;
542 while (parent_pe) {
543 /* Hit the ceiling ? */
544 if (parent_pe->type & EEH_PE_PHB)
545 break;
546
547 /* Frozen parent PE ? */
548 ret = eeh_ops->get_state(parent_pe, NULL);
Sam Bobroff2eae39f2018-05-25 13:11:33 +1000549 if (ret > 0 && !eeh_state_active(ret)) {
Gavin Shan1ad7a722014-05-05 09:29:03 +1000550 pe = parent_pe;
Sam Bobroff2eae39f2018-05-25 13:11:33 +1000551 pr_err("EEH: Failure of PHB#%x-PE#%x will be handled at parent PHB#%x-PE#%x.\n",
552 pe->phb->global_number, pe->addr,
553 pe->phb->global_number, parent_pe->addr);
554 }
Gavin Shan1ad7a722014-05-05 09:29:03 +1000555
556 /* Next parent level */
557 parent_pe = parent_pe->parent;
558 }
559
Gavin Shane575f8d2012-02-29 15:47:45 +0000560 eeh_stats.slot_resets++;
Gavin Shana84f2732013-06-20 13:20:51 +0800561
Linas Vepstasfd761fd2005-11-03 18:49:23 -0600562 /* Avoid repeated reports of this failure, including problems
563 * with other functions on this device, and functions under
Gavin Shancb3bc9d2012-02-27 20:03:51 +0000564 * bridges.
565 */
Sam Bobroffe762bb82018-09-12 11:23:31 +1000566 eeh_pe_mark_isolated(pe);
Gavin Shan49075812013-06-20 13:21:03 +0800567 eeh_serialize_unlock(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569 /* Most EEH events are due to device driver bugs. Having
570 * a stack trace will help the device-driver authors figure
Gavin Shancb3bc9d2012-02-27 20:03:51 +0000571 * out what happened. So print that out.
572 */
Gavin Shan357b2f32014-06-11 18:26:44 +1000573 phb_pe = eeh_phb_pe_get(pe->phb);
574 pr_err("EEH: Frozen PHB#%x-PE#%x detected\n",
575 pe->phb->global_number, pe->addr);
576 pr_err("EEH: PE location: %s, PHB location: %s\n",
577 eeh_pe_loc_get(pe), eeh_pe_loc_get(phb_pe));
Gavin Shan56ca4fd2013-06-27 13:46:46 +0800578 dump_stack();
579
Gavin Shan5293bf92013-09-06 09:00:05 +0800580 eeh_send_failure_event(pe);
581
Linas Vepstasfd761fd2005-11-03 18:49:23 -0600582 return 1;
583
584dn_unlock:
Gavin Shan49075812013-06-20 13:21:03 +0800585 eeh_serialize_unlock(flags);
Linas Vepstasfd761fd2005-11-03 18:49:23 -0600586 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587}
588
Gavin Shanf8f7d632012-09-07 22:44:22 +0000589EXPORT_SYMBOL_GPL(eeh_dev_check_failure);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590
591/**
Gavin Shancb3bc9d2012-02-27 20:03:51 +0000592 * eeh_check_failure - Check if all 1's data is due to EEH slot freeze
Gavin Shan3e938052014-09-30 12:38:50 +1000593 * @token: I/O address
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594 *
Gavin Shan3e938052014-09-30 12:38:50 +1000595 * Check for an EEH failure at the given I/O address. Call this
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596 * routine if the result of a read was all 0xff's and you want to
Gavin Shan3e938052014-09-30 12:38:50 +1000597 * find out if this is due to an EEH slot freeze event. This routine
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 * will query firmware for the EEH status.
599 *
600 * Note this routine is safe to call in an interrupt context.
601 */
Gavin Shan3e938052014-09-30 12:38:50 +1000602int eeh_check_failure(const volatile void __iomem *token)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603{
604 unsigned long addr;
Gavin Shanf8f7d632012-09-07 22:44:22 +0000605 struct eeh_dev *edev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606
607 /* Finding the phys addr + pci device; this is pretty quick. */
608 addr = eeh_token_to_phys((unsigned long __force) token);
Gavin Shan3ab96a02012-09-07 22:44:23 +0000609 edev = eeh_addr_cache_get_dev(addr);
Gavin Shanf8f7d632012-09-07 22:44:22 +0000610 if (!edev) {
Gavin Shane575f8d2012-02-29 15:47:45 +0000611 eeh_stats.no_device++;
Gavin Shan3e938052014-09-30 12:38:50 +1000612 return 0;
Linas Vepstas177bc932005-11-03 18:48:52 -0600613 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614
Gavin Shan3e938052014-09-30 12:38:50 +1000615 return eeh_dev_check_failure(edev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617EXPORT_SYMBOL(eeh_check_failure);
618
Linas Vepstas6dee3fb2005-11-03 18:50:10 -0600619
Linas Vepstascb5b56242006-09-15 18:56:35 -0500620/**
Gavin Shancce4b2d2012-02-27 20:03:52 +0000621 * eeh_pci_enable - Enable MMIO or DMA transfers for this slot
Gavin Shanff477962012-09-07 22:44:16 +0000622 * @pe: EEH PE
Gavin Shancb3bc9d2012-02-27 20:03:51 +0000623 *
624 * This routine should be called to reenable frozen MMIO or DMA
625 * so that it would work correctly again. It's useful while doing
626 * recovery or log collection on the indicated device.
Linas Vepstas47b5c832006-09-15 18:57:42 -0500627 */
Gavin Shanff477962012-09-07 22:44:16 +0000628int eeh_pci_enable(struct eeh_pe *pe, int function)
Linas Vepstas47b5c832006-09-15 18:57:42 -0500629{
Gavin Shan4d4f5772014-09-30 12:39:00 +1000630 int active_flag, rc;
Gavin Shan78954702014-04-24 18:00:14 +1000631
632 /*
633 * pHyp doesn't allow to enable IO or DMA on unfrozen PE.
634 * Also, it's pointless to enable them on unfrozen PE. So
Gavin Shan4d4f5772014-09-30 12:39:00 +1000635 * we have to check before enabling IO or DMA.
Gavin Shan78954702014-04-24 18:00:14 +1000636 */
Gavin Shan4d4f5772014-09-30 12:39:00 +1000637 switch (function) {
638 case EEH_OPT_THAW_MMIO:
Gavin Shan872ee2d2015-10-08 14:58:55 +1100639 active_flag = EEH_STATE_MMIO_ACTIVE | EEH_STATE_MMIO_ENABLED;
Gavin Shan4d4f5772014-09-30 12:39:00 +1000640 break;
641 case EEH_OPT_THAW_DMA:
642 active_flag = EEH_STATE_DMA_ACTIVE;
643 break;
644 case EEH_OPT_DISABLE:
645 case EEH_OPT_ENABLE:
646 case EEH_OPT_FREEZE_PE:
647 active_flag = 0;
648 break;
649 default:
650 pr_warn("%s: Invalid function %d\n",
651 __func__, function);
652 return -EINVAL;
653 }
654
655 /*
656 * Check if IO or DMA has been enabled before
657 * enabling them.
658 */
659 if (active_flag) {
Gavin Shan78954702014-04-24 18:00:14 +1000660 rc = eeh_ops->get_state(pe, NULL);
661 if (rc < 0)
662 return rc;
663
Gavin Shan4d4f5772014-09-30 12:39:00 +1000664 /* Needn't enable it at all */
665 if (rc == EEH_STATE_NOT_SUPPORT)
666 return 0;
667
668 /* It's already enabled */
669 if (rc & active_flag)
Gavin Shan78954702014-04-24 18:00:14 +1000670 return 0;
671 }
Linas Vepstas47b5c832006-09-15 18:57:42 -0500672
Gavin Shan4d4f5772014-09-30 12:39:00 +1000673
674 /* Issue the request */
Gavin Shanff477962012-09-07 22:44:16 +0000675 rc = eeh_ops->set_option(pe, function);
Linas Vepstas47b5c832006-09-15 18:57:42 -0500676 if (rc)
Gavin Shan78954702014-04-24 18:00:14 +1000677 pr_warn("%s: Unexpected state change %d on "
Russell Currey1f52f172016-11-16 14:02:15 +1100678 "PHB#%x-PE#%x, err=%d\n",
Gavin Shan78954702014-04-24 18:00:14 +1000679 __func__, function, pe->phb->global_number,
680 pe->addr, rc);
Linas Vepstas47b5c832006-09-15 18:57:42 -0500681
Gavin Shan4d4f5772014-09-30 12:39:00 +1000682 /* Check if the request is finished successfully */
683 if (active_flag) {
Sam Bobrofffef7f902018-09-12 11:23:32 +1000684 rc = eeh_wait_state(pe, PCI_BUS_RESET_WAIT_MSEC);
Andrew Donnellan949e9b82015-10-23 17:19:46 +1100685 if (rc < 0)
Gavin Shan4d4f5772014-09-30 12:39:00 +1000686 return rc;
Gavin Shan78954702014-04-24 18:00:14 +1000687
Gavin Shan4d4f5772014-09-30 12:39:00 +1000688 if (rc & active_flag)
689 return 0;
Gavin Shan78954702014-04-24 18:00:14 +1000690
Gavin Shan4d4f5772014-09-30 12:39:00 +1000691 return -EIO;
692 }
Linas Vepstasfa1be472007-03-19 14:59:59 -0500693
Linas Vepstas47b5c832006-09-15 18:57:42 -0500694 return rc;
695}
696
Sam Bobroffd6c49322018-05-25 13:11:32 +1000697static void *eeh_disable_and_save_dev_state(struct eeh_dev *edev,
698 void *userdata)
Gavin Shan28158cd2015-02-11 10:20:49 +1100699{
Gavin Shan28158cd2015-02-11 10:20:49 +1100700 struct pci_dev *pdev = eeh_dev_to_pci_dev(edev);
701 struct pci_dev *dev = userdata;
702
703 /*
704 * The caller should have disabled and saved the
705 * state for the specified device
706 */
707 if (!pdev || pdev == dev)
708 return NULL;
709
710 /* Ensure we have D0 power state */
711 pci_set_power_state(pdev, PCI_D0);
712
713 /* Save device state */
714 pci_save_state(pdev);
715
716 /*
717 * Disable device to avoid any DMA traffic and
718 * interrupt from the device
719 */
720 pci_write_config_word(pdev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
721
722 return NULL;
723}
724
Sam Bobroffd6c49322018-05-25 13:11:32 +1000725static void *eeh_restore_dev_state(struct eeh_dev *edev, void *userdata)
Gavin Shan28158cd2015-02-11 10:20:49 +1100726{
Gavin Shan0bd78582015-03-17 16:15:07 +1100727 struct pci_dn *pdn = eeh_dev_to_pdn(edev);
Gavin Shan28158cd2015-02-11 10:20:49 +1100728 struct pci_dev *pdev = eeh_dev_to_pci_dev(edev);
729 struct pci_dev *dev = userdata;
730
731 if (!pdev)
732 return NULL;
733
734 /* Apply customization from firmware */
Gavin Shan0bd78582015-03-17 16:15:07 +1100735 if (pdn && eeh_ops->restore_config)
736 eeh_ops->restore_config(pdn);
Gavin Shan28158cd2015-02-11 10:20:49 +1100737
738 /* The caller should restore state for the specified device */
739 if (pdev != dev)
David Gibson502f1592015-06-03 14:52:59 +1000740 pci_restore_state(pdev);
Gavin Shan28158cd2015-02-11 10:20:49 +1100741
742 return NULL;
743}
744
Bryant G. Ly64ba3dc72018-01-05 10:45:46 -0600745int eeh_restore_vf_config(struct pci_dn *pdn)
746{
747 struct eeh_dev *edev = pdn_to_eeh_dev(pdn);
748 u32 devctl, cmd, cap2, aer_capctl;
749 int old_mps;
750
751 if (edev->pcie_cap) {
752 /* Restore MPS */
753 old_mps = (ffs(pdn->mps) - 8) << 5;
754 eeh_ops->read_config(pdn, edev->pcie_cap + PCI_EXP_DEVCTL,
755 2, &devctl);
756 devctl &= ~PCI_EXP_DEVCTL_PAYLOAD;
757 devctl |= old_mps;
758 eeh_ops->write_config(pdn, edev->pcie_cap + PCI_EXP_DEVCTL,
759 2, devctl);
760
Linus Torvalds105cf3c2018-02-06 09:59:40 -0800761 /* Disable Completion Timeout if possible */
Bryant G. Ly64ba3dc72018-01-05 10:45:46 -0600762 eeh_ops->read_config(pdn, edev->pcie_cap + PCI_EXP_DEVCAP2,
763 4, &cap2);
Linus Torvalds105cf3c2018-02-06 09:59:40 -0800764 if (cap2 & PCI_EXP_DEVCAP2_COMP_TMOUT_DIS) {
Bryant G. Ly64ba3dc72018-01-05 10:45:46 -0600765 eeh_ops->read_config(pdn,
766 edev->pcie_cap + PCI_EXP_DEVCTL2,
767 4, &cap2);
Linus Torvalds105cf3c2018-02-06 09:59:40 -0800768 cap2 |= PCI_EXP_DEVCTL2_COMP_TMOUT_DIS;
Bryant G. Ly64ba3dc72018-01-05 10:45:46 -0600769 eeh_ops->write_config(pdn,
770 edev->pcie_cap + PCI_EXP_DEVCTL2,
771 4, cap2);
772 }
773 }
774
775 /* Enable SERR and parity checking */
776 eeh_ops->read_config(pdn, PCI_COMMAND, 2, &cmd);
777 cmd |= (PCI_COMMAND_PARITY | PCI_COMMAND_SERR);
778 eeh_ops->write_config(pdn, PCI_COMMAND, 2, cmd);
779
780 /* Enable report various errors */
781 if (edev->pcie_cap) {
782 eeh_ops->read_config(pdn, edev->pcie_cap + PCI_EXP_DEVCTL,
783 2, &devctl);
784 devctl &= ~PCI_EXP_DEVCTL_CERE;
785 devctl |= (PCI_EXP_DEVCTL_NFERE |
786 PCI_EXP_DEVCTL_FERE |
787 PCI_EXP_DEVCTL_URRE);
788 eeh_ops->write_config(pdn, edev->pcie_cap + PCI_EXP_DEVCTL,
789 2, devctl);
790 }
791
792 /* Enable ECRC generation and check */
793 if (edev->pcie_cap && edev->aer_cap) {
794 eeh_ops->read_config(pdn, edev->aer_cap + PCI_ERR_CAP,
795 4, &aer_capctl);
796 aer_capctl |= (PCI_ERR_CAP_ECRC_GENE | PCI_ERR_CAP_ECRC_CHKE);
797 eeh_ops->write_config(pdn, edev->aer_cap + PCI_ERR_CAP,
798 4, aer_capctl);
799 }
800
801 return 0;
802}
803
Linas Vepstas47b5c832006-09-15 18:57:42 -0500804/**
Andrew Donnellan31f6a4a2016-02-08 14:39:19 +1100805 * pcibios_set_pcie_reset_state - Set PCI-E reset state
Gavin Shancb3bc9d2012-02-27 20:03:51 +0000806 * @dev: pci device struct
807 * @state: reset state to enter
Brian King00c2ae32007-05-08 08:04:05 +1000808 *
809 * Return value:
810 * 0 if success
Gavin Shancb3bc9d2012-02-27 20:03:51 +0000811 */
Brian King00c2ae32007-05-08 08:04:05 +1000812int pcibios_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
813{
Gavin Shanc270a242012-09-07 22:44:17 +0000814 struct eeh_dev *edev = pci_dev_to_eeh_dev(dev);
Wei Yang2a582222014-09-17 10:48:26 +0800815 struct eeh_pe *pe = eeh_dev_to_pe(edev);
Gavin Shanc270a242012-09-07 22:44:17 +0000816
817 if (!pe) {
818 pr_err("%s: No PE found on PCI device %s\n",
819 __func__, pci_name(dev));
820 return -EINVAL;
821 }
Brian King00c2ae32007-05-08 08:04:05 +1000822
823 switch (state) {
824 case pcie_deassert_reset:
Gavin Shanc270a242012-09-07 22:44:17 +0000825 eeh_ops->reset(pe, EEH_RESET_DEACTIVATE);
Sam Bobroff188fdea2018-11-29 14:16:38 +1100826 eeh_unfreeze_pe(pe);
Wei Yang9312bc52016-03-04 10:53:09 +1100827 if (!(pe->type & EEH_PE_VF))
828 eeh_pe_state_clear(pe, EEH_PE_CFG_BLOCKED);
Gavin Shan28158cd2015-02-11 10:20:49 +1100829 eeh_pe_dev_traverse(pe, eeh_restore_dev_state, dev);
Gavin Shan1ae79b72015-05-01 09:14:11 +1000830 eeh_pe_state_clear(pe, EEH_PE_ISOLATED);
Brian King00c2ae32007-05-08 08:04:05 +1000831 break;
832 case pcie_hot_reset:
Sam Bobroffe762bb82018-09-12 11:23:31 +1000833 eeh_pe_mark_isolated(pe);
Sam Bobroffeed4bdb2018-09-12 11:23:30 +1000834 eeh_pe_state_clear(pe, EEH_PE_CFG_BLOCKED);
Gavin Shan28158cd2015-02-11 10:20:49 +1100835 eeh_ops->set_option(pe, EEH_OPT_FREEZE_PE);
836 eeh_pe_dev_traverse(pe, eeh_disable_and_save_dev_state, dev);
Wei Yang9312bc52016-03-04 10:53:09 +1100837 if (!(pe->type & EEH_PE_VF))
838 eeh_pe_state_mark(pe, EEH_PE_CFG_BLOCKED);
Gavin Shanc270a242012-09-07 22:44:17 +0000839 eeh_ops->reset(pe, EEH_RESET_HOT);
Brian King00c2ae32007-05-08 08:04:05 +1000840 break;
841 case pcie_warm_reset:
Sam Bobroffe762bb82018-09-12 11:23:31 +1000842 eeh_pe_mark_isolated(pe);
Sam Bobroffeed4bdb2018-09-12 11:23:30 +1000843 eeh_pe_state_clear(pe, EEH_PE_CFG_BLOCKED);
Gavin Shan28158cd2015-02-11 10:20:49 +1100844 eeh_ops->set_option(pe, EEH_OPT_FREEZE_PE);
845 eeh_pe_dev_traverse(pe, eeh_disable_and_save_dev_state, dev);
Wei Yang9312bc52016-03-04 10:53:09 +1100846 if (!(pe->type & EEH_PE_VF))
847 eeh_pe_state_mark(pe, EEH_PE_CFG_BLOCKED);
Gavin Shanc270a242012-09-07 22:44:17 +0000848 eeh_ops->reset(pe, EEH_RESET_FUNDAMENTAL);
Brian King00c2ae32007-05-08 08:04:05 +1000849 break;
850 default:
Gavin Shan1ae79b72015-05-01 09:14:11 +1000851 eeh_pe_state_clear(pe, EEH_PE_ISOLATED | EEH_PE_CFG_BLOCKED);
Brian King00c2ae32007-05-08 08:04:05 +1000852 return -EINVAL;
853 };
854
855 return 0;
856}
857
858/**
Gavin Shanc270a242012-09-07 22:44:17 +0000859 * eeh_set_pe_freset - Check the required reset for the indicated device
860 * @data: EEH device
861 * @flag: return value
Gavin Shancb3bc9d2012-02-27 20:03:51 +0000862 *
863 * Each device might have its preferred reset type: fundamental or
864 * hot reset. The routine is used to collected the information for
865 * the indicated device and its children so that the bunch of the
866 * devices could be reset properly.
867 */
Sam Bobroffd6c49322018-05-25 13:11:32 +1000868static void *eeh_set_dev_freset(struct eeh_dev *edev, void *flag)
Gavin Shancb3bc9d2012-02-27 20:03:51 +0000869{
870 struct pci_dev *dev;
Gavin Shanc270a242012-09-07 22:44:17 +0000871 unsigned int *freset = (unsigned int *)flag;
Gavin Shancb3bc9d2012-02-27 20:03:51 +0000872
Gavin Shanc270a242012-09-07 22:44:17 +0000873 dev = eeh_dev_to_pci_dev(edev);
Gavin Shancb3bc9d2012-02-27 20:03:51 +0000874 if (dev)
875 *freset |= dev->needs_freset;
876
Gavin Shanc270a242012-09-07 22:44:17 +0000877 return NULL;
Gavin Shancb3bc9d2012-02-27 20:03:51 +0000878}
879
880/**
Russell Currey6654c932016-11-17 16:07:47 +1100881 * eeh_pe_reset_full - Complete a full reset process on the indicated PE
Gavin Shanc270a242012-09-07 22:44:17 +0000882 * @pe: EEH PE
Gavin Shancb3bc9d2012-02-27 20:03:51 +0000883 *
Russell Currey6654c932016-11-17 16:07:47 +1100884 * This function executes a full reset procedure on a PE, including setting
885 * the appropriate flags, performing a fundamental or hot reset, and then
886 * deactivating the reset status. It is designed to be used within the EEH
887 * subsystem, as opposed to eeh_pe_reset which is exported to drivers and
888 * only performs a single operation at a time.
889 *
890 * This function will attempt to reset a PE three times before failing.
Gavin Shancb3bc9d2012-02-27 20:03:51 +0000891 */
Russell Currey6654c932016-11-17 16:07:47 +1100892int eeh_pe_reset_full(struct eeh_pe *pe)
Linas Vepstas6dee3fb2005-11-03 18:50:10 -0600893{
Russell Currey6654c932016-11-17 16:07:47 +1100894 int reset_state = (EEH_PE_RESET | EEH_PE_CFG_BLOCKED);
895 int type = EEH_RESET_HOT;
Richard A Lary308fc4f2011-04-22 09:59:47 +0000896 unsigned int freset = 0;
Russell Currey6654c932016-11-17 16:07:47 +1100897 int i, state, ret;
Mike Mason6e193142009-07-30 15:42:39 -0700898
Russell Currey6654c932016-11-17 16:07:47 +1100899 /*
900 * Determine the type of reset to perform - hot or fundamental.
901 * Hot reset is the default operation, unless any device under the
902 * PE requires a fundamental reset.
Gavin Shana84f2732013-06-20 13:20:51 +0800903 */
Gavin Shanc270a242012-09-07 22:44:17 +0000904 eeh_pe_dev_traverse(pe, eeh_set_dev_freset, &freset);
Richard A Lary308fc4f2011-04-22 09:59:47 +0000905
906 if (freset)
Russell Currey6654c932016-11-17 16:07:47 +1100907 type = EEH_RESET_FUNDAMENTAL;
Linas Vepstas6dee3fb2005-11-03 18:50:10 -0600908
Russell Currey6654c932016-11-17 16:07:47 +1100909 /* Mark the PE as in reset state and block config space accesses */
910 eeh_pe_state_mark(pe, reset_state);
Linas Vepstase1029262006-09-21 18:25:56 -0500911
Russell Currey6654c932016-11-17 16:07:47 +1100912 /* Make three attempts at resetting the bus */
Gavin Shanb85743e2014-11-14 10:47:28 +1100913 for (i = 0; i < 3; i++) {
Russell Currey6654c932016-11-17 16:07:47 +1100914 ret = eeh_pe_reset(pe, type);
915 if (ret)
916 break;
Linas Vepstas6dee3fb2005-11-03 18:50:10 -0600917
Russell Currey6654c932016-11-17 16:07:47 +1100918 ret = eeh_pe_reset(pe, EEH_RESET_DEACTIVATE);
919 if (ret)
920 break;
921
922 /* Wait until the PE is in a functioning state */
Sam Bobrofffef7f902018-09-12 11:23:32 +1000923 state = eeh_wait_state(pe, PCI_BUS_RESET_WAIT_MSEC);
Gavin Shanb85743e2014-11-14 10:47:28 +1100924 if (state < 0) {
Russell Currey1f52f172016-11-16 14:02:15 +1100925 pr_warn("%s: Unrecoverable slot failure on PHB#%x-PE#%x",
Gavin Shanb85743e2014-11-14 10:47:28 +1100926 __func__, pe->phb->global_number, pe->addr);
927 ret = -ENOTRECOVERABLE;
Russell Currey6654c932016-11-17 16:07:47 +1100928 break;
Gavin Shanb85743e2014-11-14 10:47:28 +1100929 }
Sam Bobrofffef7f902018-09-12 11:23:32 +1000930 if (eeh_state_active(state))
931 break;
Gavin Shanb85743e2014-11-14 10:47:28 +1100932
Russell Currey6654c932016-11-17 16:07:47 +1100933 /* Set error in case this is our last attempt */
Gavin Shanb85743e2014-11-14 10:47:28 +1100934 ret = -EIO;
935 pr_warn("%s: Failure %d resetting PHB#%x-PE#%x\n (%d)\n",
936 __func__, state, pe->phb->global_number, pe->addr, (i + 1));
Linas Vepstas6dee3fb2005-11-03 18:50:10 -0600937 }
Linas Vepstasb6495c02005-11-03 18:54:54 -0600938
Russell Currey6654c932016-11-17 16:07:47 +1100939 eeh_pe_state_clear(pe, reset_state);
Gavin Shanb85743e2014-11-14 10:47:28 +1100940 return ret;
Linas Vepstas6dee3fb2005-11-03 18:50:10 -0600941}
942
Linas Vepstas8b553f32005-11-03 18:50:17 -0600943/**
Gavin Shancb3bc9d2012-02-27 20:03:51 +0000944 * eeh_save_bars - Save device bars
Gavin Shanf631acd2012-02-27 20:04:07 +0000945 * @edev: PCI device associated EEH device
Linas Vepstas8b553f32005-11-03 18:50:17 -0600946 *
947 * Save the values of the device bars. Unlike the restore
948 * routine, this routine is *not* recursive. This is because
Justin Mattock31116f02011-02-24 20:10:18 +0000949 * PCI devices are added individually; but, for the restore,
Linas Vepstas8b553f32005-11-03 18:50:17 -0600950 * an entire slot is reset at a time.
951 */
Gavin Shand7bb8862012-09-07 22:44:21 +0000952void eeh_save_bars(struct eeh_dev *edev)
Linas Vepstas8b553f32005-11-03 18:50:17 -0600953{
Gavin Shan0bd78582015-03-17 16:15:07 +1100954 struct pci_dn *pdn;
Linas Vepstas8b553f32005-11-03 18:50:17 -0600955 int i;
956
Gavin Shan0bd78582015-03-17 16:15:07 +1100957 pdn = eeh_dev_to_pdn(edev);
958 if (!pdn)
Linas Vepstas8b553f32005-11-03 18:50:17 -0600959 return;
Gavin Shana84f2732013-06-20 13:20:51 +0800960
Linas Vepstas8b553f32005-11-03 18:50:17 -0600961 for (i = 0; i < 16; i++)
Gavin Shan0bd78582015-03-17 16:15:07 +1100962 eeh_ops->read_config(pdn, i * 4, 4, &edev->config_space[i]);
Gavin Shanbf898ec2013-11-12 14:49:21 +0800963
964 /*
965 * For PCI bridges including root port, we need enable bus
966 * master explicitly. Otherwise, it can't fetch IODA table
967 * entries correctly. So we cache the bit in advance so that
968 * we can restore it after reset, either PHB range or PE range.
969 */
970 if (edev->mode & EEH_DEV_BRIDGE)
971 edev->config_space[1] |= PCI_COMMAND_MASTER;
Linas Vepstas8b553f32005-11-03 18:50:17 -0600972}
973
Gavin Shancb3bc9d2012-02-27 20:03:51 +0000974/**
Gavin Shanaa1e6372012-02-27 20:03:53 +0000975 * eeh_ops_register - Register platform dependent EEH operations
976 * @ops: platform dependent EEH operations
977 *
978 * Register the platform dependent EEH operation callback
979 * functions. The platform should call this function before
980 * any other EEH operations.
981 */
982int __init eeh_ops_register(struct eeh_ops *ops)
983{
984 if (!ops->name) {
Gavin Shan0dae2742014-07-17 14:41:41 +1000985 pr_warn("%s: Invalid EEH ops name for %p\n",
Gavin Shanaa1e6372012-02-27 20:03:53 +0000986 __func__, ops);
987 return -EINVAL;
988 }
989
990 if (eeh_ops && eeh_ops != ops) {
Gavin Shan0dae2742014-07-17 14:41:41 +1000991 pr_warn("%s: EEH ops of platform %s already existing (%s)\n",
Gavin Shanaa1e6372012-02-27 20:03:53 +0000992 __func__, eeh_ops->name, ops->name);
993 return -EEXIST;
994 }
995
996 eeh_ops = ops;
997
998 return 0;
999}
1000
1001/**
1002 * eeh_ops_unregister - Unreigster platform dependent EEH operations
1003 * @name: name of EEH platform operations
1004 *
1005 * Unregister the platform dependent EEH operation callback
1006 * functions.
1007 */
1008int __exit eeh_ops_unregister(const char *name)
1009{
1010 if (!name || !strlen(name)) {
Gavin Shan0dae2742014-07-17 14:41:41 +10001011 pr_warn("%s: Invalid EEH ops name\n",
Gavin Shanaa1e6372012-02-27 20:03:53 +00001012 __func__);
1013 return -EINVAL;
1014 }
1015
1016 if (eeh_ops && !strcmp(eeh_ops->name, name)) {
1017 eeh_ops = NULL;
1018 return 0;
1019 }
1020
1021 return -EEXIST;
1022}
1023
Gavin Shan66f9af832014-02-12 15:24:56 +08001024static int eeh_reboot_notifier(struct notifier_block *nb,
1025 unsigned long action, void *unused)
1026{
Gavin Shan05b17212014-07-17 14:41:38 +10001027 eeh_clear_flag(EEH_ENABLED);
Gavin Shan66f9af832014-02-12 15:24:56 +08001028 return NOTIFY_DONE;
1029}
1030
1031static struct notifier_block eeh_reboot_nb = {
1032 .notifier_call = eeh_reboot_notifier,
1033};
1034
Benjamin Herrenschmidtb9fde582017-09-07 16:35:44 +10001035void eeh_probe_devices(void)
1036{
1037 struct pci_controller *hose, *tmp;
1038 struct pci_dn *pdn;
1039
1040 /* Enable EEH for all adapters */
1041 list_for_each_entry_safe(hose, tmp, &hose_list, list_node) {
1042 pdn = hose->pci_data;
1043 traverse_pci_dn(pdn, eeh_ops->probe, NULL);
1044 }
Sam Bobroffbffc0172018-09-12 11:23:23 +10001045 if (eeh_enabled())
1046 pr_info("EEH: PCI Enhanced I/O Error Handling Enabled\n");
1047 else
1048 pr_info("EEH: No capable adapters found\n");
1049
Benjamin Herrenschmidtb9fde582017-09-07 16:35:44 +10001050}
1051
Gavin Shanaa1e6372012-02-27 20:03:53 +00001052/**
Gavin Shancb3bc9d2012-02-27 20:03:51 +00001053 * eeh_init - EEH initialization
1054 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07001055 * Initialize EEH by trying to enable it for all of the adapters in the system.
1056 * As a side effect we can determine here if eeh is supported at all.
1057 * Note that we leave EEH on so failed config cycles won't cause a machine
1058 * check. If a user turns off EEH for a particular adapter they are really
1059 * telling Linux to ignore errors. Some hardware (e.g. POWER5) won't
1060 * grant access to a slot if EEH isn't enabled, and so we always enable
1061 * EEH for all slots/all devices.
1062 *
1063 * The eeh-force-off option disables EEH checking globally, for all slots.
1064 * Even if force-off is set, the EEH hardware is still enabled, so that
1065 * newer systems can boot.
1066 */
Benjamin Herrenschmidtb9fde582017-09-07 16:35:44 +10001067static int eeh_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068{
Gavin Shan1a5c2e62012-03-20 21:30:29 +00001069 struct pci_controller *hose, *tmp;
Gavin Shan51fb5f52013-06-20 13:20:56 +08001070 int ret = 0;
1071
Gavin Shan66f9af832014-02-12 15:24:56 +08001072 /* Register reboot notifier */
1073 ret = register_reboot_notifier(&eeh_reboot_nb);
1074 if (ret) {
1075 pr_warn("%s: Failed to register notifier (%d)\n",
1076 __func__, ret);
1077 return ret;
1078 }
1079
Gavin Shane2af1552012-02-27 20:03:54 +00001080 /* call platform initialization function */
1081 if (!eeh_ops) {
Gavin Shan0dae2742014-07-17 14:41:41 +10001082 pr_warn("%s: Platform EEH operation not found\n",
Gavin Shane2af1552012-02-27 20:03:54 +00001083 __func__);
Gavin Shan35e5cfe2012-09-07 22:44:02 +00001084 return -EEXIST;
Greg Kurz221195f2014-11-25 17:10:06 +01001085 } else if ((ret = eeh_ops->init()))
Gavin Shan35e5cfe2012-09-07 22:44:02 +00001086 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087
Benjamin Herrenschmidt3e77ade2017-09-07 16:35:40 +10001088 /* Initialize PHB PEs */
1089 list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
1090 eeh_dev_phb_init_dynamic(hose);
1091
Gavin Shanc8608552013-06-20 13:21:00 +08001092 /* Initialize EEH event */
Sam Bobroffbffc0172018-09-12 11:23:23 +10001093 return eeh_event_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094}
1095
Gavin Shan35e5cfe2012-09-07 22:44:02 +00001096core_initcall_sync(eeh_init);
1097
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098/**
Gavin Shanc6406d82015-03-17 16:15:08 +11001099 * eeh_add_device_early - Enable EEH for the indicated device node
Gavin Shanff57b452015-03-17 16:15:06 +11001100 * @pdn: PCI device node for which to set up EEH
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101 *
1102 * This routine must be used to perform EEH initialization for PCI
1103 * devices that were added after system boot (e.g. hotplug, dlpar).
1104 * This routine must be called before any i/o is performed to the
1105 * adapter (inluding any config-space i/o).
1106 * Whether this actually enables EEH or not for this device depends
1107 * on the CEC architecture, type of the device, on earlier boot
1108 * command-line arguments & etc.
1109 */
Gavin Shanff57b452015-03-17 16:15:06 +11001110void eeh_add_device_early(struct pci_dn *pdn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111{
Alexey Kardashevskiy69672bd2017-08-29 17:34:01 +10001112 struct pci_controller *phb = pdn ? pdn->phb : NULL;
Gavin Shanff57b452015-03-17 16:15:06 +11001113 struct eeh_dev *edev = pdn_to_eeh_dev(pdn);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114
Guilherme G. Piccolic2078d92016-04-11 16:17:22 -03001115 if (!edev)
Gavin Shan26a74852013-06-20 13:20:59 +08001116 return;
1117
Gavin Shand91dafc2015-05-01 09:22:15 +10001118 if (!eeh_has_flag(EEH_PROBE_MODE_DEVTREE))
1119 return;
1120
Linas Vepstasf751f842005-11-03 18:54:23 -06001121 /* USB Bus children of PCI devices will not have BUID's */
Gavin Shanff57b452015-03-17 16:15:06 +11001122 if (NULL == phb ||
1123 (eeh_has_flag(EEH_PROBE_MODE_DEVTREE) && 0 == phb->buid))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125
Gavin Shanff57b452015-03-17 16:15:06 +11001126 eeh_ops->probe(pdn, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001128
Gavin Shancb3bc9d2012-02-27 20:03:51 +00001129/**
1130 * eeh_add_device_tree_early - Enable EEH for the indicated device
Gavin Shanff57b452015-03-17 16:15:06 +11001131 * @pdn: PCI device node
Gavin Shancb3bc9d2012-02-27 20:03:51 +00001132 *
1133 * This routine must be used to perform EEH initialization for the
1134 * indicated PCI device that was added after system boot (e.g.
1135 * hotplug, dlpar).
1136 */
Gavin Shanff57b452015-03-17 16:15:06 +11001137void eeh_add_device_tree_early(struct pci_dn *pdn)
Linas Vepstase2a296e2005-11-03 18:51:31 -06001138{
Gavin Shanff57b452015-03-17 16:15:06 +11001139 struct pci_dn *n;
Stephen Rothwellacaa6172007-12-21 15:52:07 +11001140
Gavin Shanff57b452015-03-17 16:15:06 +11001141 if (!pdn)
1142 return;
1143
1144 list_for_each_entry(n, &pdn->child_list, list)
1145 eeh_add_device_tree_early(n);
1146 eeh_add_device_early(pdn);
Linas Vepstase2a296e2005-11-03 18:51:31 -06001147}
1148EXPORT_SYMBOL_GPL(eeh_add_device_tree_early);
1149
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150/**
Gavin Shancb3bc9d2012-02-27 20:03:51 +00001151 * eeh_add_device_late - Perform EEH initialization for the indicated pci device
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152 * @dev: pci device for which to set up EEH
1153 *
1154 * This routine must be used to complete EEH initialization for PCI
1155 * devices that were added after system boot (e.g. hotplug, dlpar).
1156 */
Gavin Shanf2856492013-07-24 10:24:52 +08001157void eeh_add_device_late(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158{
Gavin Shanc6406d82015-03-17 16:15:08 +11001159 struct pci_dn *pdn;
Gavin Shanf631acd2012-02-27 20:04:07 +00001160 struct eeh_dev *edev;
Linas Vepstas56b0fca2005-11-03 18:48:45 -06001161
Gavin Shan2ec5a0a2014-02-12 15:24:55 +08001162 if (!dev || !eeh_enabled())
Linus Torvalds1da177e2005-04-16 15:20:36 -07001163 return;
1164
Benjamin Herrenschmidt57b066f2008-10-27 19:48:41 +00001165 pr_debug("EEH: Adding device %s\n", pci_name(dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166
Gavin Shanc6406d82015-03-17 16:15:08 +11001167 pdn = pci_get_pdn_by_devfn(dev->bus, dev->devfn);
1168 edev = pdn_to_eeh_dev(pdn);
Gavin Shanf631acd2012-02-27 20:04:07 +00001169 if (edev->pdev == dev) {
Benjamin Herrenschmidt57b066f2008-10-27 19:48:41 +00001170 pr_debug("EEH: Already referenced !\n");
1171 return;
1172 }
Gavin Shanf5c57712013-07-24 10:24:58 +08001173
1174 /*
1175 * The EEH cache might not be removed correctly because of
1176 * unbalanced kref to the device during unplug time, which
1177 * relies on pcibios_release_device(). So we have to remove
1178 * that here explicitly.
1179 */
1180 if (edev->pdev) {
1181 eeh_rmv_from_parent_pe(edev);
1182 eeh_addr_cache_rmv_dev(edev->pdev);
1183 eeh_sysfs_remove_device(edev->pdev);
Gavin Shanab55d212013-07-24 10:25:01 +08001184 edev->mode &= ~EEH_DEV_SYSFS;
Gavin Shanf5c57712013-07-24 10:24:58 +08001185
Gavin Shanf26c7a02014-01-12 14:13:45 +08001186 /*
1187 * We definitely should have the PCI device removed
1188 * though it wasn't correctly. So we needn't call
1189 * into error handler afterwards.
1190 */
1191 edev->mode |= EEH_DEV_NO_HANDLER;
1192
Gavin Shanf5c57712013-07-24 10:24:58 +08001193 edev->pdev = NULL;
1194 dev->dev.archdata.edev = NULL;
1195 }
Benjamin Herrenschmidt57b066f2008-10-27 19:48:41 +00001196
Daniel Axtense642d112015-08-14 16:03:19 +10001197 if (eeh_has_flag(EEH_PROBE_MODE_DEV))
1198 eeh_ops->probe(pdn, NULL);
1199
Gavin Shanf631acd2012-02-27 20:04:07 +00001200 edev->pdev = dev;
1201 dev->dev.archdata.edev = edev;
Linas Vepstas56b0fca2005-11-03 18:48:45 -06001202
Gavin Shan3ab96a02012-09-07 22:44:23 +00001203 eeh_addr_cache_insert_dev(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001204}
Nathan Fontenot794e0852006-03-31 12:04:52 -06001205
Gavin Shancb3bc9d2012-02-27 20:03:51 +00001206/**
1207 * eeh_add_device_tree_late - Perform EEH initialization for the indicated PCI bus
1208 * @bus: PCI bus
1209 *
1210 * This routine must be used to perform EEH initialization for PCI
1211 * devices which are attached to the indicated PCI bus. The PCI bus
1212 * is added after system boot through hotplug or dlpar.
1213 */
Nathan Fontenot794e0852006-03-31 12:04:52 -06001214void eeh_add_device_tree_late(struct pci_bus *bus)
1215{
1216 struct pci_dev *dev;
1217
1218 list_for_each_entry(dev, &bus->devices, bus_list) {
Gavin Shana84f2732013-06-20 13:20:51 +08001219 eeh_add_device_late(dev);
1220 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
1221 struct pci_bus *subbus = dev->subordinate;
1222 if (subbus)
1223 eeh_add_device_tree_late(subbus);
1224 }
Nathan Fontenot794e0852006-03-31 12:04:52 -06001225 }
1226}
1227EXPORT_SYMBOL_GPL(eeh_add_device_tree_late);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228
1229/**
Thadeu Lima de Souza Cascardo6a040ce2012-12-28 09:13:19 +00001230 * eeh_add_sysfs_files - Add EEH sysfs files for the indicated PCI bus
1231 * @bus: PCI bus
1232 *
1233 * This routine must be used to add EEH sysfs files for PCI
1234 * devices which are attached to the indicated PCI bus. The PCI bus
1235 * is added after system boot through hotplug or dlpar.
1236 */
1237void eeh_add_sysfs_files(struct pci_bus *bus)
1238{
1239 struct pci_dev *dev;
1240
1241 list_for_each_entry(dev, &bus->devices, bus_list) {
1242 eeh_sysfs_add_device(dev);
1243 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
1244 struct pci_bus *subbus = dev->subordinate;
1245 if (subbus)
1246 eeh_add_sysfs_files(subbus);
1247 }
1248 }
1249}
1250EXPORT_SYMBOL_GPL(eeh_add_sysfs_files);
1251
1252/**
Gavin Shancb3bc9d2012-02-27 20:03:51 +00001253 * eeh_remove_device - Undo EEH setup for the indicated pci device
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254 * @dev: pci device to be removed
1255 *
Nathan Fontenot794e0852006-03-31 12:04:52 -06001256 * This routine should be called when a device is removed from
1257 * a running system (e.g. by hotplug or dlpar). It unregisters
1258 * the PCI device from the EEH subsystem. I/O errors affecting
1259 * this device will no longer be detected after this call; thus,
1260 * i/o errors affecting this slot may leave this device unusable.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261 */
Gavin Shan807a8272013-07-24 10:24:55 +08001262void eeh_remove_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263{
Gavin Shanf631acd2012-02-27 20:04:07 +00001264 struct eeh_dev *edev;
1265
Gavin Shan2ec5a0a2014-02-12 15:24:55 +08001266 if (!dev || !eeh_enabled())
Linus Torvalds1da177e2005-04-16 15:20:36 -07001267 return;
Gavin Shanf631acd2012-02-27 20:04:07 +00001268 edev = pci_dev_to_eeh_dev(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269
1270 /* Unregister the device with the EEH/PCI address search system */
Benjamin Herrenschmidt57b066f2008-10-27 19:48:41 +00001271 pr_debug("EEH: Removing device %s\n", pci_name(dev));
Linas Vepstas56b0fca2005-11-03 18:48:45 -06001272
Gavin Shanf5c57712013-07-24 10:24:58 +08001273 if (!edev || !edev->pdev || !edev->pe) {
Benjamin Herrenschmidt57b066f2008-10-27 19:48:41 +00001274 pr_debug("EEH: Not referenced !\n");
1275 return;
Linas Vepstasb055a9e2006-04-06 15:41:41 -05001276 }
Gavin Shanf5c57712013-07-24 10:24:58 +08001277
1278 /*
1279 * During the hotplug for EEH error recovery, we need the EEH
1280 * device attached to the parent PE in order for BAR restore
1281 * a bit later. So we keep it for BAR restore and remove it
1282 * from the parent PE during the BAR resotre.
1283 */
Gavin Shanf631acd2012-02-27 20:04:07 +00001284 edev->pdev = NULL;
Wei Yang67086e32016-03-04 10:53:11 +11001285
1286 /*
1287 * The flag "in_error" is used to trace EEH devices for VFs
1288 * in error state or not. It's set in eeh_report_error(). If
1289 * it's not set, eeh_report_{reset,resume}() won't be called
1290 * for the VF EEH device.
1291 */
1292 edev->in_error = false;
Gavin Shanf631acd2012-02-27 20:04:07 +00001293 dev->dev.archdata.edev = NULL;
Gavin Shanf5c57712013-07-24 10:24:58 +08001294 if (!(edev->pe->state & EEH_PE_KEEP))
1295 eeh_rmv_from_parent_pe(edev);
1296 else
1297 edev->mode |= EEH_DEV_DISCONNECTED;
Benjamin Herrenschmidt57b066f2008-10-27 19:48:41 +00001298
Gavin Shanf26c7a02014-01-12 14:13:45 +08001299 /*
1300 * We're removing from the PCI subsystem, that means
1301 * the PCI device driver can't support EEH or not
1302 * well. So we rely on hotplug completely to do recovery
1303 * for the specific PCI device.
1304 */
1305 edev->mode |= EEH_DEV_NO_HANDLER;
1306
Gavin Shan3ab96a02012-09-07 22:44:23 +00001307 eeh_addr_cache_rmv_dev(dev);
Benjamin Herrenschmidt57b066f2008-10-27 19:48:41 +00001308 eeh_sysfs_remove_device(dev);
Gavin Shanab55d212013-07-24 10:25:01 +08001309 edev->mode &= ~EEH_DEV_SYSFS;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001310}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001311
Sam Bobroff188fdea2018-11-29 14:16:38 +11001312int eeh_unfreeze_pe(struct eeh_pe *pe)
Gavin Shan4eeeff02014-09-30 12:39:01 +10001313{
1314 int ret;
1315
1316 ret = eeh_pci_enable(pe, EEH_OPT_THAW_MMIO);
1317 if (ret) {
1318 pr_warn("%s: Failure %d enabling IO on PHB#%x-PE#%x\n",
1319 __func__, ret, pe->phb->global_number, pe->addr);
1320 return ret;
1321 }
1322
1323 ret = eeh_pci_enable(pe, EEH_OPT_THAW_DMA);
1324 if (ret) {
1325 pr_warn("%s: Failure %d enabling DMA on PHB#%x-PE#%x\n",
1326 __func__, ret, pe->phb->global_number, pe->addr);
1327 return ret;
1328 }
1329
Gavin Shan4eeeff02014-09-30 12:39:01 +10001330 return ret;
1331}
1332
Gavin Shan5cfb20b2014-09-30 12:39:07 +10001333
1334static struct pci_device_id eeh_reset_ids[] = {
1335 { PCI_DEVICE(0x19a2, 0x0710) }, /* Emulex, BE */
1336 { PCI_DEVICE(0x10df, 0xe220) }, /* Emulex, Lancer */
Gavin Shanb1d76a72014-11-14 10:47:30 +11001337 { PCI_DEVICE(0x14e4, 0x1657) }, /* Broadcom BCM5719 */
Gavin Shan5cfb20b2014-09-30 12:39:07 +10001338 { 0 }
1339};
1340
1341static int eeh_pe_change_owner(struct eeh_pe *pe)
1342{
1343 struct eeh_dev *edev, *tmp;
1344 struct pci_dev *pdev;
1345 struct pci_device_id *id;
Sam Bobroff34a286a2018-03-19 13:49:23 +11001346 int ret;
Gavin Shan5cfb20b2014-09-30 12:39:07 +10001347
1348 /* Check PE state */
Gavin Shan5cfb20b2014-09-30 12:39:07 +10001349 ret = eeh_ops->get_state(pe, NULL);
1350 if (ret < 0 || ret == EEH_STATE_NOT_SUPPORT)
1351 return 0;
1352
1353 /* Unfrozen PE, nothing to do */
Sam Bobroff34a286a2018-03-19 13:49:23 +11001354 if (eeh_state_active(ret))
Gavin Shan5cfb20b2014-09-30 12:39:07 +10001355 return 0;
1356
1357 /* Frozen PE, check if it needs PE level reset */
1358 eeh_pe_for_each_dev(pe, edev, tmp) {
1359 pdev = eeh_dev_to_pci_dev(edev);
1360 if (!pdev)
1361 continue;
1362
1363 for (id = &eeh_reset_ids[0]; id->vendor != 0; id++) {
1364 if (id->vendor != PCI_ANY_ID &&
1365 id->vendor != pdev->vendor)
1366 continue;
1367 if (id->device != PCI_ANY_ID &&
1368 id->device != pdev->device)
1369 continue;
1370 if (id->subvendor != PCI_ANY_ID &&
1371 id->subvendor != pdev->subsystem_vendor)
1372 continue;
1373 if (id->subdevice != PCI_ANY_ID &&
1374 id->subdevice != pdev->subsystem_device)
1375 continue;
1376
Gavin Shand6d63d72016-04-27 11:14:53 +10001377 return eeh_pe_reset_and_recover(pe);
Gavin Shan5cfb20b2014-09-30 12:39:07 +10001378 }
1379 }
1380
Sam Bobroff188fdea2018-11-29 14:16:38 +11001381 ret = eeh_unfreeze_pe(pe);
1382 if (!ret)
1383 eeh_pe_state_clear(pe, EEH_PE_ISOLATED);
1384 return ret;
Gavin Shan5cfb20b2014-09-30 12:39:07 +10001385}
1386
Gavin Shan212d16c2014-06-10 11:41:56 +10001387/**
1388 * eeh_dev_open - Increase count of pass through devices for PE
1389 * @pdev: PCI device
1390 *
1391 * Increase count of passed through devices for the indicated
1392 * PE. In the result, the EEH errors detected on the PE won't be
1393 * reported. The PE owner will be responsible for detection
1394 * and recovery.
1395 */
1396int eeh_dev_open(struct pci_dev *pdev)
1397{
1398 struct eeh_dev *edev;
Gavin Shan404079c2014-09-30 12:38:54 +10001399 int ret = -ENODEV;
Gavin Shan212d16c2014-06-10 11:41:56 +10001400
1401 mutex_lock(&eeh_dev_mutex);
1402
1403 /* No PCI device ? */
1404 if (!pdev)
1405 goto out;
1406
1407 /* No EEH device or PE ? */
1408 edev = pci_dev_to_eeh_dev(pdev);
1409 if (!edev || !edev->pe)
1410 goto out;
1411
Gavin Shan404079c2014-09-30 12:38:54 +10001412 /*
1413 * The PE might have been put into frozen state, but we
1414 * didn't detect that yet. The passed through PCI devices
1415 * in frozen PE won't work properly. Clear the frozen state
1416 * in advance.
1417 */
Gavin Shan5cfb20b2014-09-30 12:39:07 +10001418 ret = eeh_pe_change_owner(edev->pe);
Gavin Shan4eeeff02014-09-30 12:39:01 +10001419 if (ret)
1420 goto out;
Gavin Shan404079c2014-09-30 12:38:54 +10001421
Gavin Shan212d16c2014-06-10 11:41:56 +10001422 /* Increase PE's pass through count */
1423 atomic_inc(&edev->pe->pass_dev_cnt);
1424 mutex_unlock(&eeh_dev_mutex);
1425
1426 return 0;
1427out:
1428 mutex_unlock(&eeh_dev_mutex);
Gavin Shan404079c2014-09-30 12:38:54 +10001429 return ret;
Gavin Shan212d16c2014-06-10 11:41:56 +10001430}
1431EXPORT_SYMBOL_GPL(eeh_dev_open);
1432
1433/**
1434 * eeh_dev_release - Decrease count of pass through devices for PE
1435 * @pdev: PCI device
1436 *
1437 * Decrease count of pass through devices for the indicated PE. If
1438 * there is no passed through device in PE, the EEH errors detected
1439 * on the PE will be reported and handled as usual.
1440 */
1441void eeh_dev_release(struct pci_dev *pdev)
1442{
1443 struct eeh_dev *edev;
1444
1445 mutex_lock(&eeh_dev_mutex);
1446
1447 /* No PCI device ? */
1448 if (!pdev)
1449 goto out;
1450
1451 /* No EEH device ? */
1452 edev = pci_dev_to_eeh_dev(pdev);
1453 if (!edev || !edev->pe || !eeh_pe_passed(edev->pe))
1454 goto out;
1455
1456 /* Decrease PE's pass through count */
Gavin Shan54f9a642015-08-27 15:58:27 +10001457 WARN_ON(atomic_dec_if_positive(&edev->pe->pass_dev_cnt) < 0);
Gavin Shan5cfb20b2014-09-30 12:39:07 +10001458 eeh_pe_change_owner(edev->pe);
Gavin Shan212d16c2014-06-10 11:41:56 +10001459out:
1460 mutex_unlock(&eeh_dev_mutex);
1461}
1462EXPORT_SYMBOL(eeh_dev_release);
1463
Benjamin Herrenschmidt2194dc22014-08-05 18:52:59 +10001464#ifdef CONFIG_IOMMU_API
1465
Gavin Shana3032ca2014-07-15 17:00:56 +10001466static int dev_has_iommu_table(struct device *dev, void *data)
1467{
1468 struct pci_dev *pdev = to_pci_dev(dev);
1469 struct pci_dev **ppdev = data;
Gavin Shana3032ca2014-07-15 17:00:56 +10001470
1471 if (!dev)
1472 return 0;
1473
Joerg Roedelbf8763d2018-11-30 14:23:19 +01001474 if (device_iommu_mapped(dev)) {
Gavin Shana3032ca2014-07-15 17:00:56 +10001475 *ppdev = pdev;
1476 return 1;
1477 }
1478
1479 return 0;
1480}
1481
Gavin Shan212d16c2014-06-10 11:41:56 +10001482/**
1483 * eeh_iommu_group_to_pe - Convert IOMMU group to EEH PE
1484 * @group: IOMMU group
1485 *
1486 * The routine is called to convert IOMMU group to EEH PE.
1487 */
1488struct eeh_pe *eeh_iommu_group_to_pe(struct iommu_group *group)
1489{
Gavin Shan212d16c2014-06-10 11:41:56 +10001490 struct pci_dev *pdev = NULL;
1491 struct eeh_dev *edev;
Gavin Shana3032ca2014-07-15 17:00:56 +10001492 int ret;
Gavin Shan212d16c2014-06-10 11:41:56 +10001493
1494 /* No IOMMU group ? */
1495 if (!group)
1496 return NULL;
1497
Gavin Shana3032ca2014-07-15 17:00:56 +10001498 ret = iommu_group_for_each_dev(group, &pdev, dev_has_iommu_table);
1499 if (!ret || !pdev)
Gavin Shan212d16c2014-06-10 11:41:56 +10001500 return NULL;
1501
1502 /* No EEH device or PE ? */
1503 edev = pci_dev_to_eeh_dev(pdev);
1504 if (!edev || !edev->pe)
1505 return NULL;
1506
1507 return edev->pe;
1508}
Gavin Shan537e5402014-08-07 12:47:16 +10001509EXPORT_SYMBOL_GPL(eeh_iommu_group_to_pe);
Gavin Shan212d16c2014-06-10 11:41:56 +10001510
Benjamin Herrenschmidt2194dc22014-08-05 18:52:59 +10001511#endif /* CONFIG_IOMMU_API */
1512
Gavin Shan212d16c2014-06-10 11:41:56 +10001513/**
1514 * eeh_pe_set_option - Set options for the indicated PE
1515 * @pe: EEH PE
1516 * @option: requested option
1517 *
1518 * The routine is called to enable or disable EEH functionality
1519 * on the indicated PE, to enable IO or DMA for the frozen PE.
1520 */
1521int eeh_pe_set_option(struct eeh_pe *pe, int option)
1522{
1523 int ret = 0;
1524
1525 /* Invalid PE ? */
1526 if (!pe)
1527 return -ENODEV;
1528
1529 /*
1530 * EEH functionality could possibly be disabled, just
1531 * return error for the case. And the EEH functinality
1532 * isn't expected to be disabled on one specific PE.
1533 */
1534 switch (option) {
1535 case EEH_OPT_ENABLE:
Gavin Shan4eeeff02014-09-30 12:39:01 +10001536 if (eeh_enabled()) {
Gavin Shan5cfb20b2014-09-30 12:39:07 +10001537 ret = eeh_pe_change_owner(pe);
Gavin Shan212d16c2014-06-10 11:41:56 +10001538 break;
Gavin Shan4eeeff02014-09-30 12:39:01 +10001539 }
Gavin Shan212d16c2014-06-10 11:41:56 +10001540 ret = -EIO;
1541 break;
1542 case EEH_OPT_DISABLE:
1543 break;
1544 case EEH_OPT_THAW_MMIO:
1545 case EEH_OPT_THAW_DMA:
Gavin Shande5a6622016-09-28 14:34:53 +10001546 case EEH_OPT_FREEZE_PE:
Gavin Shan212d16c2014-06-10 11:41:56 +10001547 if (!eeh_ops || !eeh_ops->set_option) {
1548 ret = -ENOENT;
1549 break;
1550 }
1551
Gavin Shan4eeeff02014-09-30 12:39:01 +10001552 ret = eeh_pci_enable(pe, option);
Gavin Shan212d16c2014-06-10 11:41:56 +10001553 break;
1554 default:
1555 pr_debug("%s: Option %d out of range (%d, %d)\n",
1556 __func__, option, EEH_OPT_DISABLE, EEH_OPT_THAW_DMA);
1557 ret = -EINVAL;
1558 }
1559
1560 return ret;
1561}
1562EXPORT_SYMBOL_GPL(eeh_pe_set_option);
1563
1564/**
1565 * eeh_pe_get_state - Retrieve PE's state
1566 * @pe: EEH PE
1567 *
1568 * Retrieve the PE's state, which includes 3 aspects: enabled
1569 * DMA, enabled IO and asserted reset.
1570 */
1571int eeh_pe_get_state(struct eeh_pe *pe)
1572{
1573 int result, ret = 0;
1574 bool rst_active, dma_en, mmio_en;
1575
1576 /* Existing PE ? */
1577 if (!pe)
1578 return -ENODEV;
1579
1580 if (!eeh_ops || !eeh_ops->get_state)
1581 return -ENOENT;
1582
Gavin Shaneca036e2016-03-04 10:53:14 +11001583 /*
1584 * If the parent PE is owned by the host kernel and is undergoing
1585 * error recovery, we should return the PE state as temporarily
1586 * unavailable so that the error recovery on the guest is suspended
1587 * until the recovery completes on the host.
1588 */
1589 if (pe->parent &&
1590 !(pe->state & EEH_PE_REMOVED) &&
1591 (pe->parent->state & (EEH_PE_ISOLATED | EEH_PE_RECOVERING)))
1592 return EEH_PE_STATE_UNAVAIL;
1593
Gavin Shan212d16c2014-06-10 11:41:56 +10001594 result = eeh_ops->get_state(pe, NULL);
1595 rst_active = !!(result & EEH_STATE_RESET_ACTIVE);
1596 dma_en = !!(result & EEH_STATE_DMA_ENABLED);
1597 mmio_en = !!(result & EEH_STATE_MMIO_ENABLED);
1598
1599 if (rst_active)
1600 ret = EEH_PE_STATE_RESET;
1601 else if (dma_en && mmio_en)
1602 ret = EEH_PE_STATE_NORMAL;
1603 else if (!dma_en && !mmio_en)
1604 ret = EEH_PE_STATE_STOPPED_IO_DMA;
1605 else if (!dma_en && mmio_en)
1606 ret = EEH_PE_STATE_STOPPED_DMA;
1607 else
1608 ret = EEH_PE_STATE_UNAVAIL;
1609
1610 return ret;
1611}
1612EXPORT_SYMBOL_GPL(eeh_pe_get_state);
1613
Gavin Shan316233f2014-09-30 12:38:53 +10001614static int eeh_pe_reenable_devices(struct eeh_pe *pe)
1615{
1616 struct eeh_dev *edev, *tmp;
1617 struct pci_dev *pdev;
1618 int ret = 0;
1619
1620 /* Restore config space */
1621 eeh_pe_restore_bars(pe);
1622
1623 /*
1624 * Reenable PCI devices as the devices passed
1625 * through are always enabled before the reset.
1626 */
1627 eeh_pe_for_each_dev(pe, edev, tmp) {
1628 pdev = eeh_dev_to_pci_dev(edev);
1629 if (!pdev)
1630 continue;
1631
1632 ret = pci_reenable_device(pdev);
1633 if (ret) {
1634 pr_warn("%s: Failure %d reenabling %s\n",
1635 __func__, ret, pci_name(pdev));
1636 return ret;
1637 }
1638 }
1639
1640 /* The PE is still in frozen state */
Sam Bobroff188fdea2018-11-29 14:16:38 +11001641 ret = eeh_unfreeze_pe(pe);
1642 if (!ret)
1643 eeh_pe_state_clear(pe, EEH_PE_ISOLATED);
1644 return ret;
Gavin Shan316233f2014-09-30 12:38:53 +10001645}
1646
Russell Currey6654c932016-11-17 16:07:47 +11001647
Gavin Shan212d16c2014-06-10 11:41:56 +10001648/**
1649 * eeh_pe_reset - Issue PE reset according to specified type
1650 * @pe: EEH PE
1651 * @option: reset type
1652 *
1653 * The routine is called to reset the specified PE with the
1654 * indicated type, either fundamental reset or hot reset.
1655 * PE reset is the most important part for error recovery.
1656 */
1657int eeh_pe_reset(struct eeh_pe *pe, int option)
1658{
1659 int ret = 0;
1660
1661 /* Invalid PE ? */
1662 if (!pe)
1663 return -ENODEV;
1664
1665 if (!eeh_ops || !eeh_ops->set_option || !eeh_ops->reset)
1666 return -ENOENT;
1667
1668 switch (option) {
1669 case EEH_RESET_DEACTIVATE:
1670 ret = eeh_ops->reset(pe, option);
Gavin Shan8a6b3712014-10-01 17:07:50 +10001671 eeh_pe_state_clear(pe, EEH_PE_CFG_BLOCKED);
Gavin Shan212d16c2014-06-10 11:41:56 +10001672 if (ret)
1673 break;
1674
Gavin Shan316233f2014-09-30 12:38:53 +10001675 ret = eeh_pe_reenable_devices(pe);
Gavin Shan212d16c2014-06-10 11:41:56 +10001676 break;
1677 case EEH_RESET_HOT:
1678 case EEH_RESET_FUNDAMENTAL:
Gavin Shan0d5ee522014-09-30 12:38:52 +10001679 /*
1680 * Proactively freeze the PE to drop all MMIO access
1681 * during reset, which should be banned as it's always
1682 * cause recursive EEH error.
1683 */
1684 eeh_ops->set_option(pe, EEH_OPT_FREEZE_PE);
1685
Gavin Shan8a6b3712014-10-01 17:07:50 +10001686 eeh_pe_state_mark(pe, EEH_PE_CFG_BLOCKED);
Gavin Shan212d16c2014-06-10 11:41:56 +10001687 ret = eeh_ops->reset(pe, option);
1688 break;
1689 default:
1690 pr_debug("%s: Unsupported option %d\n",
1691 __func__, option);
1692 ret = -EINVAL;
1693 }
1694
1695 return ret;
1696}
1697EXPORT_SYMBOL_GPL(eeh_pe_reset);
1698
1699/**
1700 * eeh_pe_configure - Configure PCI bridges after PE reset
1701 * @pe: EEH PE
1702 *
1703 * The routine is called to restore the PCI config space for
1704 * those PCI devices, especially PCI bridges affected by PE
1705 * reset issued previously.
1706 */
1707int eeh_pe_configure(struct eeh_pe *pe)
1708{
1709 int ret = 0;
1710
1711 /* Invalid PE ? */
1712 if (!pe)
1713 return -ENODEV;
1714
Gavin Shan212d16c2014-06-10 11:41:56 +10001715 return ret;
1716}
1717EXPORT_SYMBOL_GPL(eeh_pe_configure);
1718
Gavin Shanec33d362015-03-26 16:42:08 +11001719/**
1720 * eeh_pe_inject_err - Injecting the specified PCI error to the indicated PE
1721 * @pe: the indicated PE
1722 * @type: error type
1723 * @function: error function
1724 * @addr: address
1725 * @mask: address mask
1726 *
1727 * The routine is called to inject the specified PCI error, which
1728 * is determined by @type and @function, to the indicated PE for
1729 * testing purpose.
1730 */
1731int eeh_pe_inject_err(struct eeh_pe *pe, int type, int func,
1732 unsigned long addr, unsigned long mask)
1733{
1734 /* Invalid PE ? */
1735 if (!pe)
1736 return -ENODEV;
1737
1738 /* Unsupported operation ? */
1739 if (!eeh_ops || !eeh_ops->err_inject)
1740 return -ENOENT;
1741
1742 /* Check on PCI error type */
1743 if (type != EEH_ERR_TYPE_32 && type != EEH_ERR_TYPE_64)
1744 return -EINVAL;
1745
1746 /* Check on PCI error function */
1747 if (func < EEH_ERR_FUNC_MIN || func > EEH_ERR_FUNC_MAX)
1748 return -EINVAL;
1749
1750 return eeh_ops->err_inject(pe, type, func, addr, mask);
1751}
1752EXPORT_SYMBOL_GPL(eeh_pe_inject_err);
1753
Linus Torvalds1da177e2005-04-16 15:20:36 -07001754static int proc_eeh_show(struct seq_file *m, void *v)
1755{
Gavin Shan2ec5a0a2014-02-12 15:24:55 +08001756 if (!eeh_enabled()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001757 seq_printf(m, "EEH Subsystem is globally disabled\n");
Gavin Shane575f8d2012-02-29 15:47:45 +00001758 seq_printf(m, "eeh_total_mmio_ffs=%llu\n", eeh_stats.total_mmio_ffs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001759 } else {
1760 seq_printf(m, "EEH Subsystem is enabled\n");
Linas Vepstas177bc932005-11-03 18:48:52 -06001761 seq_printf(m,
Gavin Shane575f8d2012-02-29 15:47:45 +00001762 "no device=%llu\n"
1763 "no device node=%llu\n"
1764 "no config address=%llu\n"
1765 "check not wanted=%llu\n"
1766 "eeh_total_mmio_ffs=%llu\n"
1767 "eeh_false_positives=%llu\n"
1768 "eeh_slot_resets=%llu\n",
1769 eeh_stats.no_device,
1770 eeh_stats.no_dn,
1771 eeh_stats.no_cfg_addr,
1772 eeh_stats.ignored_check,
1773 eeh_stats.total_mmio_ffs,
1774 eeh_stats.false_positives,
1775 eeh_stats.slot_resets);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001776 }
1777
1778 return 0;
1779}
1780
Gavin Shan7f52a5262014-04-24 18:00:18 +10001781#ifdef CONFIG_DEBUG_FS
1782static int eeh_enable_dbgfs_set(void *data, u64 val)
1783{
1784 if (val)
Gavin Shan05b17212014-07-17 14:41:38 +10001785 eeh_clear_flag(EEH_FORCE_DISABLED);
Gavin Shan7f52a5262014-04-24 18:00:18 +10001786 else
Gavin Shan05b17212014-07-17 14:41:38 +10001787 eeh_add_flag(EEH_FORCE_DISABLED);
Gavin Shan7f52a5262014-04-24 18:00:18 +10001788
Gavin Shan7f52a5262014-04-24 18:00:18 +10001789 return 0;
1790}
1791
1792static int eeh_enable_dbgfs_get(void *data, u64 *val)
1793{
1794 if (eeh_enabled())
1795 *val = 0x1ul;
1796 else
1797 *val = 0x0ul;
1798 return 0;
1799}
1800
Gavin Shan1b28f172014-12-11 14:28:56 +11001801static int eeh_freeze_dbgfs_set(void *data, u64 val)
1802{
1803 eeh_max_freezes = val;
1804 return 0;
1805}
1806
1807static int eeh_freeze_dbgfs_get(void *data, u64 *val)
1808{
1809 *val = eeh_max_freezes;
1810 return 0;
1811}
1812
YueHaibing8c6c9422018-12-20 02:42:51 +00001813DEFINE_DEBUGFS_ATTRIBUTE(eeh_enable_dbgfs_ops, eeh_enable_dbgfs_get,
1814 eeh_enable_dbgfs_set, "0x%llx\n");
1815DEFINE_DEBUGFS_ATTRIBUTE(eeh_freeze_dbgfs_ops, eeh_freeze_dbgfs_get,
1816 eeh_freeze_dbgfs_set, "0x%llx\n");
Gavin Shan7f52a5262014-04-24 18:00:18 +10001817#endif
1818
Linus Torvalds1da177e2005-04-16 15:20:36 -07001819static int __init eeh_init_proc(void)
1820{
Gavin Shan7f52a5262014-04-24 18:00:18 +10001821 if (machine_is(pseries) || machine_is(powernv)) {
Christoph Hellwig3f3942a2018-05-15 15:57:23 +02001822 proc_create_single("powerpc/eeh", 0, NULL, proc_eeh_show);
Gavin Shan7f52a5262014-04-24 18:00:18 +10001823#ifdef CONFIG_DEBUG_FS
YueHaibing8c6c9422018-12-20 02:42:51 +00001824 debugfs_create_file_unsafe("eeh_enable", 0600,
1825 powerpc_debugfs_root, NULL,
1826 &eeh_enable_dbgfs_ops);
1827 debugfs_create_file_unsafe("eeh_max_freezes", 0600,
1828 powerpc_debugfs_root, NULL,
1829 &eeh_freeze_dbgfs_ops);
Gavin Shan7f52a5262014-04-24 18:00:18 +10001830#endif
1831 }
1832
Linus Torvalds1da177e2005-04-16 15:20:36 -07001833 return 0;
1834}
1835__initcall(eeh_init_proc);