blob: 772eff7fd446ab56ff0355b05a2c133504546be4 [file] [log] [blame]
Kumar Gala16c57b32009-02-10 20:10:44 +00001/*
Yang Li8a56e1e2012-11-01 18:53:42 +00002 * Copyright 2009 Freescale Semiconductor, Inc.
Kumar Gala16c57b32009-02-10 20:10:44 +00003 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * as published by the Free Software Foundation; either version
7 * 2 of the License, or (at your option) any later version.
8 *
9 * provides masks and opcode images for use by code generation, emulation
10 * and for instructions that older assemblers might not know about
11 */
12#ifndef _ASM_POWERPC_PPC_OPCODE_H
13#define _ASM_POWERPC_PPC_OPCODE_H
14
15#include <linux/stringify.h>
16#include <asm/asm-compat.h>
17
Michael Neuling0972def2012-06-25 13:33:22 +000018#define __REG_R0 0
19#define __REG_R1 1
20#define __REG_R2 2
21#define __REG_R3 3
22#define __REG_R4 4
23#define __REG_R5 5
24#define __REG_R6 6
25#define __REG_R7 7
26#define __REG_R8 8
27#define __REG_R9 9
28#define __REG_R10 10
29#define __REG_R11 11
30#define __REG_R12 12
31#define __REG_R13 13
32#define __REG_R14 14
33#define __REG_R15 15
34#define __REG_R16 16
35#define __REG_R17 17
36#define __REG_R18 18
37#define __REG_R19 19
38#define __REG_R20 20
39#define __REG_R21 21
40#define __REG_R22 22
41#define __REG_R23 23
42#define __REG_R24 24
43#define __REG_R25 25
44#define __REG_R26 26
45#define __REG_R27 27
46#define __REG_R28 28
47#define __REG_R29 29
48#define __REG_R30 30
49#define __REG_R31 31
50
Michael Neulingf4c01572012-06-25 13:33:24 +000051#define __REGA0_0 0
52#define __REGA0_R1 1
53#define __REGA0_R2 2
54#define __REGA0_R3 3
55#define __REGA0_R4 4
56#define __REGA0_R5 5
57#define __REGA0_R6 6
58#define __REGA0_R7 7
59#define __REGA0_R8 8
60#define __REGA0_R9 9
61#define __REGA0_R10 10
62#define __REGA0_R11 11
63#define __REGA0_R12 12
64#define __REGA0_R13 13
65#define __REGA0_R14 14
66#define __REGA0_R15 15
67#define __REGA0_R16 16
68#define __REGA0_R17 17
69#define __REGA0_R18 18
70#define __REGA0_R19 19
71#define __REGA0_R20 20
72#define __REGA0_R21 21
73#define __REGA0_R22 22
74#define __REGA0_R23 23
75#define __REGA0_R24 24
76#define __REGA0_R25 25
77#define __REGA0_R26 26
78#define __REGA0_R27 27
79#define __REGA0_R28 28
80#define __REGA0_R29 29
81#define __REGA0_R30 30
82#define __REGA0_R31 31
83
Hongtao Jia9123c5e2013-04-28 13:20:07 +080084/* opcode and xopcode for instructions */
85#define OP_TRAP 3
86#define OP_TRAP_64 2
87
88#define OP_31_XOP_TRAP 4
Bin Lu6f63e812017-02-21 21:12:36 +080089#define OP_31_XOP_LDX 21
Hongtao Jia9123c5e2013-04-28 13:20:07 +080090#define OP_31_XOP_LWZX 23
Bin Lu6f63e812017-02-21 21:12:36 +080091#define OP_31_XOP_LDUX 53
Hongtao Jia9123c5e2013-04-28 13:20:07 +080092#define OP_31_XOP_DCBST 54
93#define OP_31_XOP_LWZUX 55
94#define OP_31_XOP_TRAP_64 68
95#define OP_31_XOP_DCBF 86
96#define OP_31_XOP_LBZX 87
Alexey Kardashevskiy91242fd2017-03-17 19:31:38 +110097#define OP_31_XOP_STDX 149
Hongtao Jia9123c5e2013-04-28 13:20:07 +080098#define OP_31_XOP_STWX 151
Paul Mackerrasceba57d2017-03-21 15:43:47 +110099#define OP_31_XOP_STDUX 181
100#define OP_31_XOP_STWUX 183
Hongtao Jia9123c5e2013-04-28 13:20:07 +0800101#define OP_31_XOP_STBX 215
102#define OP_31_XOP_LBZUX 119
103#define OP_31_XOP_STBUX 247
104#define OP_31_XOP_LHZX 279
105#define OP_31_XOP_LHZUX 311
Paul Mackerras57900692017-05-16 16:41:20 +1000106#define OP_31_XOP_MSGSNDP 142
107#define OP_31_XOP_MSGCLRP 174
Hongtao Jia9123c5e2013-04-28 13:20:07 +0800108#define OP_31_XOP_MFSPR 339
Bin Lu6f63e812017-02-21 21:12:36 +0800109#define OP_31_XOP_LWAX 341
Hongtao Jia9123c5e2013-04-28 13:20:07 +0800110#define OP_31_XOP_LHAX 343
Paul Mackerrasceba57d2017-03-21 15:43:47 +1100111#define OP_31_XOP_LWAUX 373
Hongtao Jia9123c5e2013-04-28 13:20:07 +0800112#define OP_31_XOP_LHAUX 375
113#define OP_31_XOP_STHX 407
114#define OP_31_XOP_STHUX 439
115#define OP_31_XOP_MTSPR 467
116#define OP_31_XOP_DCBI 470
Paul Mackerrasceba57d2017-03-21 15:43:47 +1100117#define OP_31_XOP_LDBRX 532
Hongtao Jia9123c5e2013-04-28 13:20:07 +0800118#define OP_31_XOP_LWBRX 534
119#define OP_31_XOP_TLBSYNC 566
Paul Mackerrasceba57d2017-03-21 15:43:47 +1100120#define OP_31_XOP_STDBRX 660
Hongtao Jia9123c5e2013-04-28 13:20:07 +0800121#define OP_31_XOP_STWBRX 662
Bin Lu6f63e812017-02-21 21:12:36 +0800122#define OP_31_XOP_STFSX 663
123#define OP_31_XOP_STFSUX 695
124#define OP_31_XOP_STFDX 727
125#define OP_31_XOP_STFDUX 759
Hongtao Jia9123c5e2013-04-28 13:20:07 +0800126#define OP_31_XOP_LHBRX 790
Paul Mackerras9b5ab002017-03-23 11:55:16 +1100127#define OP_31_XOP_LFIWAX 855
128#define OP_31_XOP_LFIWZX 887
Hongtao Jia9123c5e2013-04-28 13:20:07 +0800129#define OP_31_XOP_STHBRX 918
Bin Lu6f63e812017-02-21 21:12:36 +0800130#define OP_31_XOP_STFIWX 983
131
132/* VSX Scalar Load Instructions */
133#define OP_31_XOP_LXSDX 588
134#define OP_31_XOP_LXSSPX 524
135#define OP_31_XOP_LXSIWAX 76
136#define OP_31_XOP_LXSIWZX 12
137
138/* VSX Scalar Store Instructions */
139#define OP_31_XOP_STXSDX 716
140#define OP_31_XOP_STXSSPX 652
141#define OP_31_XOP_STXSIWX 140
142
143/* VSX Vector Load Instructions */
144#define OP_31_XOP_LXVD2X 844
145#define OP_31_XOP_LXVW4X 780
146
147/* VSX Vector Load and Splat Instruction */
148#define OP_31_XOP_LXVDSX 332
149
150/* VSX Vector Store Instructions */
151#define OP_31_XOP_STXVD2X 972
152#define OP_31_XOP_STXVW4X 908
153
154#define OP_31_XOP_LFSX 535
155#define OP_31_XOP_LFSUX 567
156#define OP_31_XOP_LFDX 599
157#define OP_31_XOP_LFDUX 631
Hongtao Jia9123c5e2013-04-28 13:20:07 +0800158
Jose Ricardo Ziviani09f98492018-02-03 18:24:26 -0200159/* VMX Vector Load Instructions */
160#define OP_31_XOP_LVX 103
161
162/* VMX Vector Store Instructions */
163#define OP_31_XOP_STVX 231
164
Hongtao Jia9123c5e2013-04-28 13:20:07 +0800165#define OP_LWZ 32
Bin Lu6f63e812017-02-21 21:12:36 +0800166#define OP_STFS 52
167#define OP_STFSU 53
168#define OP_STFD 54
169#define OP_STFDU 55
Hongtao Jia9123c5e2013-04-28 13:20:07 +0800170#define OP_LD 58
171#define OP_LWZU 33
172#define OP_LBZ 34
173#define OP_LBZU 35
174#define OP_STW 36
175#define OP_STWU 37
176#define OP_STD 62
177#define OP_STB 38
178#define OP_STBU 39
179#define OP_LHZ 40
180#define OP_LHZU 41
181#define OP_LHA 42
182#define OP_LHAU 43
183#define OP_STH 44
184#define OP_STHU 45
Bin Lu6f63e812017-02-21 21:12:36 +0800185#define OP_LMW 46
186#define OP_STMW 47
187#define OP_LFS 48
188#define OP_LFSU 49
189#define OP_LFD 50
190#define OP_LFDU 51
191#define OP_STFS 52
192#define OP_STFSU 53
193#define OP_STFD 54
194#define OP_STFDU 55
195#define OP_LQ 56
Hongtao Jia9123c5e2013-04-28 13:20:07 +0800196
Kumar Gala16c57b32009-02-10 20:10:44 +0000197/* sorted alphabetically */
Anshuman Khandual95213952013-04-22 19:42:40 +0000198#define PPC_INST_BHRBE 0x7c00025c
199#define PPC_INST_CLRBHRB 0x7c00035c
Nicholas Piggin07d2a622017-06-09 01:36:09 +1000200#define PPC_INST_COPY 0x7c20060c
Chris Smart8a649042016-04-26 10:28:50 +1000201#define PPC_INST_CP_ABORT 0x7c00068c
Matt Browne66ca3d2017-08-04 11:12:18 +1000202#define PPC_INST_DARN 0x7c0005e6
Kumar Gala16c57b32009-02-10 20:10:44 +0000203#define PPC_INST_DCBA 0x7c0005ec
204#define PPC_INST_DCBA_MASK 0xfc0007fe
205#define PPC_INST_DCBAL 0x7c2005ec
206#define PPC_INST_DCBZL 0x7c2007ec
Tony Breeds1afc1492012-10-02 15:52:19 +0000207#define PPC_INST_ICBT 0x7c00002c
Dan Streetmanedc424f2015-05-07 13:49:13 -0400208#define PPC_INST_ICSWX 0x7c00032d
209#define PPC_INST_ICSWEPX 0x7c00076d
Kumar Gala16c57b32009-02-10 20:10:44 +0000210#define PPC_INST_ISEL 0x7c00001e
211#define PPC_INST_ISEL_MASK 0xfc00003e
Anton Blanchard864b9e62010-02-10 01:02:36 +0000212#define PPC_INST_LDARX 0x7c0000a8
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530213#define PPC_INST_STDCX 0x7c0001ad
Paul Mackerras350779a2017-08-30 14:12:27 +1000214#define PPC_INST_LQARX 0x7c000228
215#define PPC_INST_STQCX 0x7c00016d
Kumar Gala16c57b32009-02-10 20:10:44 +0000216#define PPC_INST_LSWI 0x7c0004aa
217#define PPC_INST_LSWX 0x7c00042a
Kumar Galad6ccb1f2010-03-10 23:33:25 -0600218#define PPC_INST_LWARX 0x7c000028
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530219#define PPC_INST_STWCX 0x7c00012d
Kumar Gala16c57b32009-02-10 20:10:44 +0000220#define PPC_INST_LWSYNC 0x7c2004ac
James Yang9863c282013-07-03 16:26:47 -0500221#define PPC_INST_SYNC 0x7c0004ac
222#define PPC_INST_SYNC_MASK 0xfc0007fe
Christophe Leroyddc6cd02016-05-17 14:01:39 +0200223#define PPC_INST_ISYNC 0x4c00012c
Michael Neulingdfb432c2009-04-29 20:58:01 +0000224#define PPC_INST_LXVD2X 0x7c000698
Kumar Gala16c57b32009-02-10 20:10:44 +0000225#define PPC_INST_MCRXR 0x7c000400
226#define PPC_INST_MCRXR_MASK 0xfc0007fe
227#define PPC_INST_MFSPR_PVR 0x7c1f42a6
Anton Blanchard178f3582017-01-19 14:19:10 +1100228#define PPC_INST_MFSPR_PVR_MASK 0xfc1ffffe
Andy Fleminge16c8762011-12-08 01:20:27 -0600229#define PPC_INST_MFTMR 0x7c0002dc
Kumar Gala16c57b32009-02-10 20:10:44 +0000230#define PPC_INST_MSGSND 0x7c00019c
Paul Mackerras755563b2015-03-19 19:29:01 +1100231#define PPC_INST_MSGCLR 0x7c0001dc
Nicholas Piggin6b3edef2017-04-13 20:16:24 +1000232#define PPC_INST_MSGSYNC 0x7c0006ec
Ian Munsie42d02b82012-11-14 18:49:44 +0000233#define PPC_INST_MSGSNDP 0x7c00011c
Nicholas Piggina9af97a2017-06-13 23:05:48 +1000234#define PPC_INST_MSGCLRP 0x7c00015c
Paul Mackerras4bb3c7a2018-03-21 21:32:01 +1100235#define PPC_INST_MTMSRD 0x7c000164
Andy Fleminge16c8762011-12-08 01:20:27 -0600236#define PPC_INST_MTTMR 0x7c0003dc
Kumar Gala16c57b32009-02-10 20:10:44 +0000237#define PPC_INST_NOP 0x60000000
Nicholas Piggin07d2a622017-06-09 01:36:09 +1000238#define PPC_INST_PASTE 0x7c20070d
Kumar Gala16c57b32009-02-10 20:10:44 +0000239#define PPC_INST_POPCNTB 0x7c0000f4
240#define PPC_INST_POPCNTB_MASK 0xfc0007fe
Anton Blanchardb5f9b662010-12-07 19:58:17 +0000241#define PPC_INST_POPCNTD 0x7c0003f4
242#define PPC_INST_POPCNTW 0x7c0002f4
Paul Mackerras4bb3c7a2018-03-21 21:32:01 +1100243#define PPC_INST_RFEBB 0x4c000124
Kumar Gala16c57b32009-02-10 20:10:44 +0000244#define PPC_INST_RFCI 0x4c000066
245#define PPC_INST_RFDI 0x4c00004e
Paul Mackerras4bb3c7a2018-03-21 21:32:01 +1100246#define PPC_INST_RFID 0x4c000024
Kumar Gala16c57b32009-02-10 20:10:44 +0000247#define PPC_INST_RFMCI 0x4c00004c
Christophe Leroycd99ddb2018-01-12 13:45:23 +0100248#define PPC_INST_MFSPR 0x7c0002a6
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +0000249#define PPC_INST_MFSPR_DSCR 0x7c1102a6
Anton Blanchard178f3582017-01-19 14:19:10 +1100250#define PPC_INST_MFSPR_DSCR_MASK 0xfc1ffffe
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +0000251#define PPC_INST_MTSPR_DSCR 0x7c1103a6
Anton Blanchard178f3582017-01-19 14:19:10 +1100252#define PPC_INST_MTSPR_DSCR_MASK 0xfc1ffffe
Anton Blanchard73d2fb72013-05-01 20:06:33 +0000253#define PPC_INST_MFSPR_DSCR_USER 0x7c0302a6
Anton Blanchard178f3582017-01-19 14:19:10 +1100254#define PPC_INST_MFSPR_DSCR_USER_MASK 0xfc1ffffe
Anton Blanchard73d2fb72013-05-01 20:06:33 +0000255#define PPC_INST_MTSPR_DSCR_USER 0x7c0303a6
Anton Blanchard178f3582017-01-19 14:19:10 +1100256#define PPC_INST_MTSPR_DSCR_USER_MASK 0xfc1ffffe
Anton Blanchard6dd7a822016-07-01 08:19:45 +1000257#define PPC_INST_MFVSRD 0x7c000066
258#define PPC_INST_MTVSRD 0x7c000166
Paul Mackerras697d3892011-12-12 12:36:37 +0000259#define PPC_INST_SLBFEE 0x7c0007a7
Aneesh Kumar K.V09cf5bc2016-07-13 15:05:27 +0530260#define PPC_INST_SLBIA 0x7c0003e4
Kumar Gala16c57b32009-02-10 20:10:44 +0000261
262#define PPC_INST_STRING 0x7c00042a
263#define PPC_INST_STRING_MASK 0xfc0007fe
264#define PPC_INST_STRING_GEN_MASK 0xfc00067e
265
266#define PPC_INST_STSWI 0x7c0005aa
267#define PPC_INST_STSWX 0x7c00052a
Michael Neulingdfb432c2009-04-29 20:58:01 +0000268#define PPC_INST_STXVD2X 0x7c000798
Milton Miller60dbf432009-04-29 20:58:01 +0000269#define PPC_INST_TLBIE 0x7c000264
Balbir Singh8cd6d3c2016-07-13 15:05:20 +0530270#define PPC_INST_TLBIEL 0x7c000224
Kumar Gala7281f5d2009-04-06 15:25:52 -0500271#define PPC_INST_TLBILX 0x7c000024
Kumar Gala16c57b32009-02-10 20:10:44 +0000272#define PPC_INST_WAIT 0x7c00007c
Benjamin Herrenschmidt29c09e82009-07-23 23:15:11 +0000273#define PPC_INST_TLBIVAX 0x7c000624
274#define PPC_INST_TLBSRX_DOT 0x7c0006a5
Anton Blanchard6dd7a822016-07-01 08:19:45 +1000275#define PPC_INST_VPMSUMW 0x10000488
276#define PPC_INST_VPMSUMD 0x100004c8
Paul Mackerras93b2d3c2017-08-30 14:12:24 +1000277#define PPC_INST_XXLOR 0xf0000490
Anton Blanchard926f1602013-09-23 12:04:39 +1000278#define PPC_INST_XXSWAPD 0xf0000250
Michael Neulingb92a66a2012-09-10 00:35:26 +0000279#define PPC_INST_XVCPSGNDP 0xf0000780
Michael Neuling14c39a42013-02-13 16:21:30 +0000280#define PPC_INST_TRECHKPT 0x7c0007dd
281#define PPC_INST_TRECLAIM 0x7c00075d
282#define PPC_INST_TABORT 0x7c00071d
Paul Mackerras4bb3c7a2018-03-21 21:32:01 +1100283#define PPC_INST_TSR 0x7c0005dd
Kumar Gala16c57b32009-02-10 20:10:44 +0000284
Benjamin Herrenschmidt948cf672011-01-24 18:42:41 +1100285#define PPC_INST_NAP 0x4c000364
286#define PPC_INST_SLEEP 0x4c0003a4
Shreyas B. Prabhu77b54e9f2014-12-10 00:26:53 +0530287#define PPC_INST_WINKLE 0x4c0003e4
Benjamin Herrenschmidt948cf672011-01-24 18:42:41 +1100288
Shreyas B. Prabhubcef83a2016-07-08 11:50:49 +0530289#define PPC_INST_STOP 0x4c0002e4
290
Benjamin Herrenschmidt931e1242011-04-14 22:31:56 +0000291/* A2 specific instructions */
292#define PPC_INST_ERATWE 0x7c0001a6
293#define PPC_INST_ERATRE 0x7c000166
294#define PPC_INST_ERATILX 0x7c000066
295#define PPC_INST_ERATIVAX 0x7c000666
296#define PPC_INST_ERATSX 0x7c000126
297#define PPC_INST_ERATSX_DOT 0x7c000127
298
Matt Evans0ca87f02011-07-20 15:51:00 +0000299/* Misc instructions for BPF compiler */
Denis Kirjanov4e235762014-10-30 09:12:15 +0300300#define PPC_INST_LBZ 0x88000000
Matt Evans0ca87f02011-07-20 15:51:00 +0000301#define PPC_INST_LD 0xe8000000
302#define PPC_INST_LHZ 0xa0000000
303#define PPC_INST_LWZ 0x80000000
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530304#define PPC_INST_LHBRX 0x7c00062c
305#define PPC_INST_LDBRX 0x7c000428
306#define PPC_INST_STB 0x98000000
307#define PPC_INST_STH 0xb0000000
Matt Evans0ca87f02011-07-20 15:51:00 +0000308#define PPC_INST_STD 0xf8000000
309#define PPC_INST_STDU 0xf8000001
Denis Kirjanov693930d2015-02-17 10:04:39 +0300310#define PPC_INST_STW 0x90000000
311#define PPC_INST_STWU 0x94000000
Matt Evans0ca87f02011-07-20 15:51:00 +0000312#define PPC_INST_MFLR 0x7c0802a6
313#define PPC_INST_MTLR 0x7c0803a6
Naveen N. Raoce076142016-09-24 02:05:01 +0530314#define PPC_INST_MTCTR 0x7c0903a6
Matt Evans0ca87f02011-07-20 15:51:00 +0000315#define PPC_INST_CMPWI 0x2c000000
316#define PPC_INST_CMPDI 0x2c200000
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530317#define PPC_INST_CMPW 0x7c000000
318#define PPC_INST_CMPD 0x7c200000
Matt Evans0ca87f02011-07-20 15:51:00 +0000319#define PPC_INST_CMPLW 0x7c000040
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530320#define PPC_INST_CMPLD 0x7c200040
Matt Evans0ca87f02011-07-20 15:51:00 +0000321#define PPC_INST_CMPLWI 0x28000000
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530322#define PPC_INST_CMPLDI 0x28200000
Matt Evans0ca87f02011-07-20 15:51:00 +0000323#define PPC_INST_ADDI 0x38000000
324#define PPC_INST_ADDIS 0x3c000000
325#define PPC_INST_ADD 0x7c000214
326#define PPC_INST_SUB 0x7c000050
327#define PPC_INST_BLR 0x4e800020
328#define PPC_INST_BLRL 0x4e800021
Naveen N. Raoce076142016-09-24 02:05:01 +0530329#define PPC_INST_BCTR 0x4e800420
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530330#define PPC_INST_MULLD 0x7c0001d2
Matt Evans0ca87f02011-07-20 15:51:00 +0000331#define PPC_INST_MULLW 0x7c0001d6
332#define PPC_INST_MULHWU 0x7c000016
333#define PPC_INST_MULLI 0x1c000000
Vladimir Murzina40a2b62013-09-28 10:22:00 +0200334#define PPC_INST_DIVWU 0x7c000396
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530335#define PPC_INST_DIVD 0x7c0003d2
Matt Evans0ca87f02011-07-20 15:51:00 +0000336#define PPC_INST_RLWINM 0x54000000
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530337#define PPC_INST_RLWIMI 0x50000000
338#define PPC_INST_RLDICL 0x78000000
Matt Evans0ca87f02011-07-20 15:51:00 +0000339#define PPC_INST_RLDICR 0x78000004
340#define PPC_INST_SLW 0x7c000030
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530341#define PPC_INST_SLD 0x7c000036
Matt Evans0ca87f02011-07-20 15:51:00 +0000342#define PPC_INST_SRW 0x7c000430
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530343#define PPC_INST_SRD 0x7c000436
344#define PPC_INST_SRAD 0x7c000634
345#define PPC_INST_SRADI 0x7c000674
Matt Evans0ca87f02011-07-20 15:51:00 +0000346#define PPC_INST_AND 0x7c000038
347#define PPC_INST_ANDDOT 0x7c000039
348#define PPC_INST_OR 0x7c000378
Daniel Borkmann02871902012-11-08 11:39:41 +0000349#define PPC_INST_XOR 0x7c000278
Matt Evans0ca87f02011-07-20 15:51:00 +0000350#define PPC_INST_ANDI 0x70000000
351#define PPC_INST_ORI 0x60000000
352#define PPC_INST_ORIS 0x64000000
Daniel Borkmann02871902012-11-08 11:39:41 +0000353#define PPC_INST_XORI 0x68000000
354#define PPC_INST_XORIS 0x6c000000
Matt Evans0ca87f02011-07-20 15:51:00 +0000355#define PPC_INST_NEG 0x7c0000d0
Naveen N. Rao156d0e22016-06-22 21:55:07 +0530356#define PPC_INST_EXTSW 0x7c0007b4
Matt Evans0ca87f02011-07-20 15:51:00 +0000357#define PPC_INST_BRANCH 0x48000000
358#define PPC_INST_BRANCH_COND 0x40800000
Michael Neuling4404a9f2012-06-25 13:33:13 +0000359#define PPC_INST_LBZCIX 0x7c0006aa
360#define PPC_INST_STBCIX 0x7c0007aa
Ravi Bangoria4ceae132017-02-14 14:46:43 +0530361#define PPC_INST_LWZX 0x7c00002e
362#define PPC_INST_LFSX 0x7c00042e
363#define PPC_INST_STFSX 0x7c00052e
364#define PPC_INST_LFDX 0x7c0004ae
365#define PPC_INST_STFDX 0x7c0005ae
366#define PPC_INST_LVX 0x7c0000ce
367#define PPC_INST_STVX 0x7c0001ce
Matt Evans0ca87f02011-07-20 15:51:00 +0000368
Kumar Gala16c57b32009-02-10 20:10:44 +0000369/* macros to insert fields into opcodes */
Michael Neuling55a5db12012-06-25 13:33:20 +0000370#define ___PPC_RA(a) (((a) & 0x1f) << 16)
371#define ___PPC_RB(b) (((b) & 0x1f) << 11)
372#define ___PPC_RS(s) (((s) & 0x1f) << 21)
373#define ___PPC_RT(t) ___PPC_RS(t)
Balbir Singh8cd6d3c2016-07-13 15:05:20 +0530374#define ___PPC_R(r) (((r) & 0x1) << 16)
375#define ___PPC_PRS(prs) (((prs) & 0x1) << 17)
376#define ___PPC_RIC(ric) (((ric) & 0x3) << 18)
Michael Neuling0b7673c2012-06-25 13:33:23 +0000377#define __PPC_RA(a) ___PPC_RA(__REG_##a)
Michael Neulingf4c01572012-06-25 13:33:24 +0000378#define __PPC_RA0(a) ___PPC_RA(__REGA0_##a)
Michael Neuling0b7673c2012-06-25 13:33:23 +0000379#define __PPC_RB(b) ___PPC_RB(__REG_##b)
380#define __PPC_RS(s) ___PPC_RS(__REG_##s)
381#define __PPC_RT(t) ___PPC_RT(__REG_##t)
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000382#define __PPC_XA(a) ((((a) & 0x1f) << 16) | (((a) & 0x20) >> 3))
383#define __PPC_XB(b) ((((b) & 0x1f) << 11) | (((b) & 0x20) >> 4))
Michael Neulingdfb432c2009-04-29 20:58:01 +0000384#define __PPC_XS(s) ((((s) & 0x1f) << 21) | (((s) & 0x20) >> 5))
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000385#define __PPC_XT(s) __PPC_XS(s)
Michael Neulingda6b43c2009-04-29 20:58:01 +0000386#define __PPC_T_TLB(t) (((t) & 0x3) << 21)
387#define __PPC_WC(w) (((w) & 0x3) << 21)
Benjamin Herrenschmidt931e1242011-04-14 22:31:56 +0000388#define __PPC_WS(w) (((w) & 0x1f) << 11)
Matt Evans0ca87f02011-07-20 15:51:00 +0000389#define __PPC_SH(s) __PPC_WS(s)
Naveen N. Raoc233f592017-02-08 14:27:29 +0530390#define __PPC_SH64(s) (__PPC_SH(s) | (((s) & 0x20) >> 4))
Matt Evans0ca87f02011-07-20 15:51:00 +0000391#define __PPC_MB(s) (((s) & 0x1f) << 6)
392#define __PPC_ME(s) (((s) & 0x1f) << 1)
Naveen N. Rao277285b2016-06-22 21:55:04 +0530393#define __PPC_MB64(s) (__PPC_MB(s) | ((s) & 0x20))
394#define __PPC_ME64(s) __PPC_MB64(s)
Matt Evans0ca87f02011-07-20 15:51:00 +0000395#define __PPC_BI(s) (((s) & 0x1f) << 16)
Tony Breeds1afc1492012-10-02 15:52:19 +0000396#define __PPC_CT(t) (((t) & 0x0f) << 21)
Christophe Leroycd99ddb2018-01-12 13:45:23 +0100397#define __PPC_SPR(r) ((((r) & 0x1f) << 16) | ((((r) >> 5) & 0x1f) << 11))
Benjamin Herrenschmidt931e1242011-04-14 22:31:56 +0000398
Anton Blanchard4e14a4d2010-02-10 00:57:28 +0000399/*
Kumar Galad6ccb1f2010-03-10 23:33:25 -0600400 * Only use the larx hint bit on 64bit CPUs. e500v1/v2 based CPUs will treat a
401 * larx with EH set as an illegal instruction.
Anton Blanchard4e14a4d2010-02-10 00:57:28 +0000402 */
403#ifdef CONFIG_PPC64
404#define __PPC_EH(eh) (((eh) & 0x1) << 0)
405#else
406#define __PPC_EH(eh) 0
407#endif
Kumar Gala16c57b32009-02-10 20:10:44 +0000408
409/* Deal with instructions that older assemblers aren't aware of */
Chris Smart8a649042016-04-26 10:28:50 +1000410#define PPC_CP_ABORT stringify_in_c(.long PPC_INST_CP_ABORT)
Nicholas Piggin07d2a622017-06-09 01:36:09 +1000411#define PPC_COPY(a, b) stringify_in_c(.long PPC_INST_COPY | \
412 ___PPC_RA(a) | ___PPC_RB(b))
Matt Browne66ca3d2017-08-04 11:12:18 +1000413#define PPC_DARN(t, l) stringify_in_c(.long PPC_INST_DARN | \
414 ___PPC_RT(t) | \
415 (((l) & 0x3) << 16))
Kumar Gala16c57b32009-02-10 20:10:44 +0000416#define PPC_DCBAL(a, b) stringify_in_c(.long PPC_INST_DCBAL | \
417 __PPC_RA(a) | __PPC_RB(b))
418#define PPC_DCBZL(a, b) stringify_in_c(.long PPC_INST_DCBZL | \
419 __PPC_RA(a) | __PPC_RB(b))
Paul Mackerras350779a2017-08-30 14:12:27 +1000420#define PPC_LQARX(t, a, b, eh) stringify_in_c(.long PPC_INST_LQARX | \
421 ___PPC_RT(t) | ___PPC_RA(a) | \
422 ___PPC_RB(b) | __PPC_EH(eh))
Anton Blanchard864b9e62010-02-10 01:02:36 +0000423#define PPC_LDARX(t, a, b, eh) stringify_in_c(.long PPC_INST_LDARX | \
Michael Neulingcdaade712012-06-25 13:33:21 +0000424 ___PPC_RT(t) | ___PPC_RA(a) | \
425 ___PPC_RB(b) | __PPC_EH(eh))
Anton Blanchard4e14a4d2010-02-10 00:57:28 +0000426#define PPC_LWARX(t, a, b, eh) stringify_in_c(.long PPC_INST_LWARX | \
Michael Neulingcdaade712012-06-25 13:33:21 +0000427 ___PPC_RT(t) | ___PPC_RA(a) | \
428 ___PPC_RB(b) | __PPC_EH(eh))
Paul Mackerras350779a2017-08-30 14:12:27 +1000429#define PPC_STQCX(t, a, b) stringify_in_c(.long PPC_INST_STQCX | \
430 ___PPC_RT(t) | ___PPC_RA(a) | \
431 ___PPC_RB(b))
Kumar Gala16c57b32009-02-10 20:10:44 +0000432#define PPC_MSGSND(b) stringify_in_c(.long PPC_INST_MSGSND | \
Michael Neulingcdaade712012-06-25 13:33:21 +0000433 ___PPC_RB(b))
Nicholas Piggin6b3edef2017-04-13 20:16:24 +1000434#define PPC_MSGSYNC stringify_in_c(.long PPC_INST_MSGSYNC)
Paul Mackerras755563b2015-03-19 19:29:01 +1100435#define PPC_MSGCLR(b) stringify_in_c(.long PPC_INST_MSGCLR | \
436 ___PPC_RB(b))
Ian Munsie42d02b82012-11-14 18:49:44 +0000437#define PPC_MSGSNDP(b) stringify_in_c(.long PPC_INST_MSGSNDP | \
438 ___PPC_RB(b))
Nicholas Piggina9af97a2017-06-13 23:05:48 +1000439#define PPC_MSGCLRP(b) stringify_in_c(.long PPC_INST_MSGCLRP | \
440 ___PPC_RB(b))
Sukadev Bhattiprolu2392c8c2017-08-28 23:23:40 -0700441#define PPC_PASTE(a, b) stringify_in_c(.long PPC_INST_PASTE | \
442 ___PPC_RA(a) | ___PPC_RB(b))
Anton Blanchardb5f9b662010-12-07 19:58:17 +0000443#define PPC_POPCNTB(a, s) stringify_in_c(.long PPC_INST_POPCNTB | \
444 __PPC_RA(a) | __PPC_RS(s))
445#define PPC_POPCNTD(a, s) stringify_in_c(.long PPC_INST_POPCNTD | \
446 __PPC_RA(a) | __PPC_RS(s))
447#define PPC_POPCNTW(a, s) stringify_in_c(.long PPC_INST_POPCNTW | \
448 __PPC_RA(a) | __PPC_RS(s))
Kumar Gala16c57b32009-02-10 20:10:44 +0000449#define PPC_RFCI stringify_in_c(.long PPC_INST_RFCI)
450#define PPC_RFDI stringify_in_c(.long PPC_INST_RFDI)
451#define PPC_RFMCI stringify_in_c(.long PPC_INST_RFMCI)
452#define PPC_TLBILX(t, a, b) stringify_in_c(.long PPC_INST_TLBILX | \
Michael Neuling962cffb2012-06-25 13:33:25 +0000453 __PPC_T_TLB(t) | __PPC_RA0(a) | __PPC_RB(b))
Kumar Gala16c57b32009-02-10 20:10:44 +0000454#define PPC_TLBILX_ALL(a, b) PPC_TLBILX(0, a, b)
455#define PPC_TLBILX_PID(a, b) PPC_TLBILX(1, a, b)
456#define PPC_TLBILX_VA(a, b) PPC_TLBILX(3, a, b)
Kumar Gala16c57b32009-02-10 20:10:44 +0000457#define PPC_WAIT(w) stringify_in_c(.long PPC_INST_WAIT | \
458 __PPC_WC(w))
Milton Miller60dbf432009-04-29 20:58:01 +0000459#define PPC_TLBIE(lp,a) stringify_in_c(.long PPC_INST_TLBIE | \
Michael Neulingcdaade712012-06-25 13:33:21 +0000460 ___PPC_RB(a) | ___PPC_RS(lp))
Balbir Singh8cd6d3c2016-07-13 15:05:20 +0530461#define PPC_TLBIE_5(rb,rs,ric,prs,r) \
462 stringify_in_c(.long PPC_INST_TLBIE | \
463 ___PPC_RB(rb) | ___PPC_RS(rs) | \
464 ___PPC_RIC(ric) | ___PPC_PRS(prs) | \
465 ___PPC_R(r))
466#define PPC_TLBIEL(rb,rs,ric,prs,r) \
467 stringify_in_c(.long PPC_INST_TLBIEL | \
468 ___PPC_RB(rb) | ___PPC_RS(rs) | \
469 ___PPC_RIC(ric) | ___PPC_PRS(prs) | \
470 ___PPC_R(r))
Benjamin Herrenschmidt29c09e82009-07-23 23:15:11 +0000471#define PPC_TLBSRX_DOT(a,b) stringify_in_c(.long PPC_INST_TLBSRX_DOT | \
Michael Neuling962cffb2012-06-25 13:33:25 +0000472 __PPC_RA0(a) | __PPC_RB(b))
Benjamin Herrenschmidt29c09e82009-07-23 23:15:11 +0000473#define PPC_TLBIVAX(a,b) stringify_in_c(.long PPC_INST_TLBIVAX | \
Michael Neuling962cffb2012-06-25 13:33:25 +0000474 __PPC_RA0(a) | __PPC_RB(b))
Kumar Gala16c57b32009-02-10 20:10:44 +0000475
Benjamin Herrenschmidt931e1242011-04-14 22:31:56 +0000476#define PPC_ERATWE(s, a, w) stringify_in_c(.long PPC_INST_ERATWE | \
477 __PPC_RS(s) | __PPC_RA(a) | __PPC_WS(w))
478#define PPC_ERATRE(s, a, w) stringify_in_c(.long PPC_INST_ERATRE | \
479 __PPC_RS(s) | __PPC_RA(a) | __PPC_WS(w))
480#define PPC_ERATILX(t, a, b) stringify_in_c(.long PPC_INST_ERATILX | \
Michael Neuling962cffb2012-06-25 13:33:25 +0000481 __PPC_T_TLB(t) | __PPC_RA0(a) | \
Benjamin Herrenschmidt931e1242011-04-14 22:31:56 +0000482 __PPC_RB(b))
483#define PPC_ERATIVAX(s, a, b) stringify_in_c(.long PPC_INST_ERATIVAX | \
Michael Neuling962cffb2012-06-25 13:33:25 +0000484 __PPC_RS(s) | __PPC_RA0(a) | __PPC_RB(b))
Benjamin Herrenschmidt931e1242011-04-14 22:31:56 +0000485#define PPC_ERATSX(t, a, w) stringify_in_c(.long PPC_INST_ERATSX | \
Michael Neuling962cffb2012-06-25 13:33:25 +0000486 __PPC_RS(t) | __PPC_RA0(a) | __PPC_RB(b))
Benjamin Herrenschmidt931e1242011-04-14 22:31:56 +0000487#define PPC_ERATSX_DOT(t, a, w) stringify_in_c(.long PPC_INST_ERATSX_DOT | \
Michael Neuling962cffb2012-06-25 13:33:25 +0000488 __PPC_RS(t) | __PPC_RA0(a) | __PPC_RB(b))
Paul Mackerras697d3892011-12-12 12:36:37 +0000489#define PPC_SLBFEE_DOT(t, b) stringify_in_c(.long PPC_INST_SLBFEE | \
490 __PPC_RT(t) | __PPC_RB(b))
Tony Breeds1afc1492012-10-02 15:52:19 +0000491#define PPC_ICBT(c,a,b) stringify_in_c(.long PPC_INST_ICBT | \
492 __PPC_CT(c) | __PPC_RA0(a) | __PPC_RB(b))
Michael Neuling4404a9f2012-06-25 13:33:13 +0000493/* PASemi instructions */
494#define LBZCIX(t,a,b) stringify_in_c(.long PPC_INST_LBZCIX | \
495 __PPC_RT(t) | __PPC_RA(a) | __PPC_RB(b))
496#define STBCIX(s,a,b) stringify_in_c(.long PPC_INST_STBCIX | \
497 __PPC_RS(s) | __PPC_RA(a) | __PPC_RB(b))
Benjamin Herrenschmidt931e1242011-04-14 22:31:56 +0000498
Michael Neulingdfb432c2009-04-29 20:58:01 +0000499/*
500 * Define what the VSX XX1 form instructions will look like, then add
501 * the 128 bit load store instructions based on that.
502 */
503#define VSX_XX1(s, a, b) (__PPC_XS(s) | __PPC_RA(a) | __PPC_RB(b))
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000504#define VSX_XX3(t, a, b) (__PPC_XT(t) | __PPC_XA(a) | __PPC_XB(b))
Michael Neulingdfb432c2009-04-29 20:58:01 +0000505#define STXVD2X(s, a, b) stringify_in_c(.long PPC_INST_STXVD2X | \
Michael Neuling178f2ae2012-06-25 13:33:19 +0000506 VSX_XX1((s), a, b))
Michael Neulingdfb432c2009-04-29 20:58:01 +0000507#define LXVD2X(s, a, b) stringify_in_c(.long PPC_INST_LXVD2X | \
Michael Neuling178f2ae2012-06-25 13:33:19 +0000508 VSX_XX1((s), a, b))
Anton Blanchard6dd7a822016-07-01 08:19:45 +1000509#define MFVRD(a, t) stringify_in_c(.long PPC_INST_MFVSRD | \
510 VSX_XX1((t)+32, a, R0))
511#define MTVRD(t, a) stringify_in_c(.long PPC_INST_MTVSRD | \
512 VSX_XX1((t)+32, a, R0))
513#define VPMSUMW(t, a, b) stringify_in_c(.long PPC_INST_VPMSUMW | \
514 VSX_XX3((t), a, b))
515#define VPMSUMD(t, a, b) stringify_in_c(.long PPC_INST_VPMSUMD | \
516 VSX_XX3((t), a, b))
Paul Mackerras0016a4c2010-06-15 14:48:58 +1000517#define XXLOR(t, a, b) stringify_in_c(.long PPC_INST_XXLOR | \
Michael Neuling178f2ae2012-06-25 13:33:19 +0000518 VSX_XX3((t), a, b))
Anton Blanchard926f1602013-09-23 12:04:39 +1000519#define XXSWAPD(t, a) stringify_in_c(.long PPC_INST_XXSWAPD | \
520 VSX_XX3((t), a, a))
Michael Neulingb92a66a2012-09-10 00:35:26 +0000521#define XVCPSGNDP(t, a, b) stringify_in_c(.long (PPC_INST_XVCPSGNDP | \
522 VSX_XX3((t), (a), (b))))
Michael Neulingdfb432c2009-04-29 20:58:01 +0000523
Benjamin Herrenschmidt948cf672011-01-24 18:42:41 +1100524#define PPC_NAP stringify_in_c(.long PPC_INST_NAP)
525#define PPC_SLEEP stringify_in_c(.long PPC_INST_SLEEP)
Shreyas B. Prabhu77b54e9f2014-12-10 00:26:53 +0530526#define PPC_WINKLE stringify_in_c(.long PPC_INST_WINKLE)
Benjamin Herrenschmidt948cf672011-01-24 18:42:41 +1100527
Shreyas B. Prabhubcef83a2016-07-08 11:50:49 +0530528#define PPC_STOP stringify_in_c(.long PPC_INST_STOP)
529
Anshuman Khandual95213952013-04-22 19:42:40 +0000530/* BHRB instructions */
531#define PPC_CLRBHRB stringify_in_c(.long PPC_INST_CLRBHRB)
532#define PPC_MFBHRBE(r, n) stringify_in_c(.long PPC_INST_BHRBE | \
533 __PPC_RT(r) | \
534 (((n) & 0x3ff) << 11))
535
Michael Neuling14c39a42013-02-13 16:21:30 +0000536/* Transactional memory instructions */
537#define TRECHKPT stringify_in_c(.long PPC_INST_TRECHKPT)
538#define TRECLAIM(r) stringify_in_c(.long PPC_INST_TRECLAIM \
539 | __PPC_RA(r))
540#define TABORT(r) stringify_in_c(.long PPC_INST_TABORT \
541 | __PPC_RA(r))
542
Andy Fleminge16c8762011-12-08 01:20:27 -0600543/* book3e thread control instructions */
544#define TMRN(x) ((((x) & 0x1f) << 16) | (((x) & 0x3e0) << 6))
545#define MTTMR(tmr, r) stringify_in_c(.long PPC_INST_MTTMR | \
546 TMRN(tmr) | ___PPC_RS(r))
547#define MFTMR(tmr, r) stringify_in_c(.long PPC_INST_MFTMR | \
548 TMRN(tmr) | ___PPC_RT(r))
549
Dan Streetmanedc424f2015-05-07 13:49:13 -0400550/* Coprocessor instructions */
551#define PPC_ICSWX(s, a, b) stringify_in_c(.long PPC_INST_ICSWX | \
552 ___PPC_RS(s) | \
553 ___PPC_RA(a) | \
554 ___PPC_RB(b))
555#define PPC_ICSWEPX(s, a, b) stringify_in_c(.long PPC_INST_ICSWEPX | \
556 ___PPC_RS(s) | \
557 ___PPC_RA(a) | \
558 ___PPC_RB(b))
559
Aneesh Kumar K.V09cf5bc2016-07-13 15:05:27 +0530560#define PPC_SLBIA(IH) stringify_in_c(.long PPC_INST_SLBIA | \
561 ((IH & 0x7) << 21))
Michael Neuling96ed1fe2016-11-18 14:08:56 +1100562#define PPC_INVALIDATE_ERAT PPC_SLBIA(7)
Dan Streetmanedc424f2015-05-07 13:49:13 -0400563
Kumar Gala16c57b32009-02-10 20:10:44 +0000564#endif /* _ASM_POWERPC_PPC_OPCODE_H */