Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2009 Freescale Semicondutor, Inc. |
| 3 | * |
| 4 | * This program is free software; you can redistribute it and/or |
| 5 | * modify it under the terms of the GNU General Public License |
| 6 | * as published by the Free Software Foundation; either version |
| 7 | * 2 of the License, or (at your option) any later version. |
| 8 | * |
| 9 | * provides masks and opcode images for use by code generation, emulation |
| 10 | * and for instructions that older assemblers might not know about |
| 11 | */ |
| 12 | #ifndef _ASM_POWERPC_PPC_OPCODE_H |
| 13 | #define _ASM_POWERPC_PPC_OPCODE_H |
| 14 | |
| 15 | #include <linux/stringify.h> |
| 16 | #include <asm/asm-compat.h> |
| 17 | |
| 18 | /* sorted alphabetically */ |
| 19 | #define PPC_INST_DCBA 0x7c0005ec |
| 20 | #define PPC_INST_DCBA_MASK 0xfc0007fe |
| 21 | #define PPC_INST_DCBAL 0x7c2005ec |
| 22 | #define PPC_INST_DCBZL 0x7c2007ec |
| 23 | #define PPC_INST_ISEL 0x7c00001e |
| 24 | #define PPC_INST_ISEL_MASK 0xfc00003e |
Anton Blanchard | 864b9e6 | 2010-02-10 01:02:36 +0000 | [diff] [blame] | 25 | #define PPC_INST_LDARX 0x7c0000a8 |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 26 | #define PPC_INST_LSWI 0x7c0004aa |
| 27 | #define PPC_INST_LSWX 0x7c00042a |
Kumar Gala | d6ccb1f | 2010-03-10 23:33:25 -0600 | [diff] [blame^] | 28 | #define PPC_INST_LWARX 0x7c000028 |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 29 | #define PPC_INST_LWSYNC 0x7c2004ac |
Michael Neuling | dfb432c | 2009-04-29 20:58:01 +0000 | [diff] [blame] | 30 | #define PPC_INST_LXVD2X 0x7c000698 |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 31 | #define PPC_INST_MCRXR 0x7c000400 |
| 32 | #define PPC_INST_MCRXR_MASK 0xfc0007fe |
| 33 | #define PPC_INST_MFSPR_PVR 0x7c1f42a6 |
| 34 | #define PPC_INST_MFSPR_PVR_MASK 0xfc1fffff |
| 35 | #define PPC_INST_MSGSND 0x7c00019c |
| 36 | #define PPC_INST_NOP 0x60000000 |
| 37 | #define PPC_INST_POPCNTB 0x7c0000f4 |
| 38 | #define PPC_INST_POPCNTB_MASK 0xfc0007fe |
| 39 | #define PPC_INST_RFCI 0x4c000066 |
| 40 | #define PPC_INST_RFDI 0x4c00004e |
| 41 | #define PPC_INST_RFMCI 0x4c00004c |
| 42 | |
| 43 | #define PPC_INST_STRING 0x7c00042a |
| 44 | #define PPC_INST_STRING_MASK 0xfc0007fe |
| 45 | #define PPC_INST_STRING_GEN_MASK 0xfc00067e |
| 46 | |
| 47 | #define PPC_INST_STSWI 0x7c0005aa |
| 48 | #define PPC_INST_STSWX 0x7c00052a |
Michael Neuling | dfb432c | 2009-04-29 20:58:01 +0000 | [diff] [blame] | 49 | #define PPC_INST_STXVD2X 0x7c000798 |
Milton Miller | 60dbf43 | 2009-04-29 20:58:01 +0000 | [diff] [blame] | 50 | #define PPC_INST_TLBIE 0x7c000264 |
Kumar Gala | 7281f5d | 2009-04-06 15:25:52 -0500 | [diff] [blame] | 51 | #define PPC_INST_TLBILX 0x7c000024 |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 52 | #define PPC_INST_WAIT 0x7c00007c |
Benjamin Herrenschmidt | 29c09e8 | 2009-07-23 23:15:11 +0000 | [diff] [blame] | 53 | #define PPC_INST_TLBIVAX 0x7c000624 |
| 54 | #define PPC_INST_TLBSRX_DOT 0x7c0006a5 |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 55 | |
| 56 | /* macros to insert fields into opcodes */ |
Michael Neuling | da6b43c | 2009-04-29 20:58:01 +0000 | [diff] [blame] | 57 | #define __PPC_RA(a) (((a) & 0x1f) << 16) |
| 58 | #define __PPC_RB(b) (((b) & 0x1f) << 11) |
Milton Miller | 60dbf43 | 2009-04-29 20:58:01 +0000 | [diff] [blame] | 59 | #define __PPC_RS(s) (((s) & 0x1f) << 21) |
Anton Blanchard | 4e14a4d | 2010-02-10 00:57:28 +0000 | [diff] [blame] | 60 | #define __PPC_RT(s) __PPC_RS(s) |
Michael Neuling | dfb432c | 2009-04-29 20:58:01 +0000 | [diff] [blame] | 61 | #define __PPC_XS(s) ((((s) & 0x1f) << 21) | (((s) & 0x20) >> 5)) |
Michael Neuling | da6b43c | 2009-04-29 20:58:01 +0000 | [diff] [blame] | 62 | #define __PPC_T_TLB(t) (((t) & 0x3) << 21) |
| 63 | #define __PPC_WC(w) (((w) & 0x3) << 21) |
Anton Blanchard | 4e14a4d | 2010-02-10 00:57:28 +0000 | [diff] [blame] | 64 | /* |
Kumar Gala | d6ccb1f | 2010-03-10 23:33:25 -0600 | [diff] [blame^] | 65 | * Only use the larx hint bit on 64bit CPUs. e500v1/v2 based CPUs will treat a |
| 66 | * larx with EH set as an illegal instruction. |
Anton Blanchard | 4e14a4d | 2010-02-10 00:57:28 +0000 | [diff] [blame] | 67 | */ |
| 68 | #ifdef CONFIG_PPC64 |
| 69 | #define __PPC_EH(eh) (((eh) & 0x1) << 0) |
| 70 | #else |
| 71 | #define __PPC_EH(eh) 0 |
| 72 | #endif |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 73 | |
| 74 | /* Deal with instructions that older assemblers aren't aware of */ |
| 75 | #define PPC_DCBAL(a, b) stringify_in_c(.long PPC_INST_DCBAL | \ |
| 76 | __PPC_RA(a) | __PPC_RB(b)) |
| 77 | #define PPC_DCBZL(a, b) stringify_in_c(.long PPC_INST_DCBZL | \ |
| 78 | __PPC_RA(a) | __PPC_RB(b)) |
Anton Blanchard | 864b9e6 | 2010-02-10 01:02:36 +0000 | [diff] [blame] | 79 | #define PPC_LDARX(t, a, b, eh) stringify_in_c(.long PPC_INST_LDARX | \ |
| 80 | __PPC_RT(t) | __PPC_RA(a) | \ |
| 81 | __PPC_RB(b) | __PPC_EH(eh)) |
Anton Blanchard | 4e14a4d | 2010-02-10 00:57:28 +0000 | [diff] [blame] | 82 | #define PPC_LWARX(t, a, b, eh) stringify_in_c(.long PPC_INST_LWARX | \ |
| 83 | __PPC_RT(t) | __PPC_RA(a) | \ |
| 84 | __PPC_RB(b) | __PPC_EH(eh)) |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 85 | #define PPC_MSGSND(b) stringify_in_c(.long PPC_INST_MSGSND | \ |
| 86 | __PPC_RB(b)) |
| 87 | #define PPC_RFCI stringify_in_c(.long PPC_INST_RFCI) |
| 88 | #define PPC_RFDI stringify_in_c(.long PPC_INST_RFDI) |
| 89 | #define PPC_RFMCI stringify_in_c(.long PPC_INST_RFMCI) |
| 90 | #define PPC_TLBILX(t, a, b) stringify_in_c(.long PPC_INST_TLBILX | \ |
Kumar Gala | 323d23a | 2009-04-23 08:51:22 -0500 | [diff] [blame] | 91 | __PPC_T_TLB(t) | __PPC_RA(a) | __PPC_RB(b)) |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 92 | #define PPC_TLBILX_ALL(a, b) PPC_TLBILX(0, a, b) |
| 93 | #define PPC_TLBILX_PID(a, b) PPC_TLBILX(1, a, b) |
| 94 | #define PPC_TLBILX_VA(a, b) PPC_TLBILX(3, a, b) |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 95 | #define PPC_WAIT(w) stringify_in_c(.long PPC_INST_WAIT | \ |
| 96 | __PPC_WC(w)) |
Milton Miller | 60dbf43 | 2009-04-29 20:58:01 +0000 | [diff] [blame] | 97 | #define PPC_TLBIE(lp,a) stringify_in_c(.long PPC_INST_TLBIE | \ |
| 98 | __PPC_RB(a) | __PPC_RS(lp)) |
Benjamin Herrenschmidt | 29c09e8 | 2009-07-23 23:15:11 +0000 | [diff] [blame] | 99 | #define PPC_TLBSRX_DOT(a,b) stringify_in_c(.long PPC_INST_TLBSRX_DOT | \ |
| 100 | __PPC_RA(a) | __PPC_RB(b)) |
| 101 | #define PPC_TLBIVAX(a,b) stringify_in_c(.long PPC_INST_TLBIVAX | \ |
| 102 | __PPC_RA(a) | __PPC_RB(b)) |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 103 | |
Michael Neuling | dfb432c | 2009-04-29 20:58:01 +0000 | [diff] [blame] | 104 | /* |
| 105 | * Define what the VSX XX1 form instructions will look like, then add |
| 106 | * the 128 bit load store instructions based on that. |
| 107 | */ |
| 108 | #define VSX_XX1(s, a, b) (__PPC_XS(s) | __PPC_RA(a) | __PPC_RB(b)) |
| 109 | #define STXVD2X(s, a, b) stringify_in_c(.long PPC_INST_STXVD2X | \ |
| 110 | VSX_XX1((s), (a), (b))) |
| 111 | #define LXVD2X(s, a, b) stringify_in_c(.long PPC_INST_LXVD2X | \ |
| 112 | VSX_XX1((s), (a), (b))) |
| 113 | |
Kumar Gala | 16c57b3 | 2009-02-10 20:10:44 +0000 | [diff] [blame] | 114 | #endif /* _ASM_POWERPC_PPC_OPCODE_H */ |