blob: ad3abe26b51b93a0b5df89135b5a3925332a6b3c [file] [log] [blame]
Thomas Gleixnerd2912cb2019-06-04 10:11:33 +02001// SPDX-License-Identifier: GPL-2.0-only
hayeswangac718b62013-05-02 16:01:25 +00002/*
hayeswangc7de7de2014-01-15 10:42:16 +08003 * Copyright (c) 2014 Realtek Semiconductor Corp. All rights reserved.
hayeswangac718b62013-05-02 16:01:25 +00004 */
5
hayeswangac718b62013-05-02 16:01:25 +00006#include <linux/signal.h>
7#include <linux/slab.h>
8#include <linux/module.h>
hayeswangac718b62013-05-02 16:01:25 +00009#include <linux/netdevice.h>
10#include <linux/etherdevice.h>
11#include <linux/mii.h>
12#include <linux/ethtool.h>
13#include <linux/usb.h>
14#include <linux/crc32.h>
15#include <linux/if_vlan.h>
16#include <linux/uaccess.h>
hayeswangebc2ec482013-08-14 20:54:38 +080017#include <linux/list.h>
hayeswang5bd23882013-08-14 20:54:39 +080018#include <linux/ip.h>
19#include <linux/ipv6.h>
hayeswang6128d1bb2014-03-07 11:04:40 +080020#include <net/ip6_checksum.h>
hayeswang4c4a6b12014-09-25 20:54:00 +080021#include <uapi/linux/mdio.h>
22#include <linux/mdio.h>
hayeswangd9a28c52014-12-04 10:43:11 +080023#include <linux/usb/cdc.h>
hayeswang5ee3c602016-01-07 17:12:17 +080024#include <linux/suspend.h>
Mario Limonciello34ee32c2016-07-11 19:58:04 -050025#include <linux/acpi.h>
hayeswangac718b62013-05-02 16:01:25 +000026
hayeswangd0942472015-09-07 11:57:43 +080027/* Information for net-next */
hayeswang65b82d62017-06-15 14:44:03 +080028#define NETNEXT_VERSION "09"
hayeswangd0942472015-09-07 11:57:43 +080029
30/* Information for net */
Hayes Wangffa9fec2019-07-04 17:36:32 +080031#define NET_VERSION "10"
hayeswangd0942472015-09-07 11:57:43 +080032
33#define DRIVER_VERSION "v1." NETNEXT_VERSION "." NET_VERSION
hayeswangac718b62013-05-02 16:01:25 +000034#define DRIVER_AUTHOR "Realtek linux nic maintainers <nic_swsd@realtek.com>"
hayeswang44d942a2014-01-15 10:42:14 +080035#define DRIVER_DESC "Realtek RTL8152/RTL8153 Based USB Ethernet Adapters"
hayeswangac718b62013-05-02 16:01:25 +000036#define MODULENAME "r8152"
37
38#define R8152_PHY_ID 32
39
40#define PLA_IDR 0xc000
41#define PLA_RCR 0xc010
42#define PLA_RMS 0xc016
43#define PLA_RXFIFO_CTRL0 0xc0a0
44#define PLA_RXFIFO_CTRL1 0xc0a4
45#define PLA_RXFIFO_CTRL2 0xc0a8
hayeswang65bab842015-02-12 16:20:46 +080046#define PLA_DMY_REG0 0xc0b0
hayeswangac718b62013-05-02 16:01:25 +000047#define PLA_FMC 0xc0b4
48#define PLA_CFG_WOL 0xc0b6
hayeswang43779f82014-01-02 11:25:10 +080049#define PLA_TEREDO_CFG 0xc0bc
hayeswang65b82d62017-06-15 14:44:03 +080050#define PLA_TEREDO_WAKE_BASE 0xc0c4
hayeswangac718b62013-05-02 16:01:25 +000051#define PLA_MAR 0xcd00
hayeswang43779f82014-01-02 11:25:10 +080052#define PLA_BACKUP 0xd000
Kevin Lo59c0b472019-08-01 11:29:38 +080053#define PLA_BDC_CR 0xd1a0
hayeswang43779f82014-01-02 11:25:10 +080054#define PLA_TEREDO_TIMER 0xd2cc
55#define PLA_REALWOW_TIMER 0xd2e8
Hayes Wang13e04fbf2019-07-01 15:53:19 +080056#define PLA_SUSPEND_FLAG 0xd38a
57#define PLA_INDICATE_FALG 0xd38c
58#define PLA_EXTRA_STATUS 0xd398
hayeswang65b82d62017-06-15 14:44:03 +080059#define PLA_EFUSE_DATA 0xdd00
60#define PLA_EFUSE_CMD 0xdd02
hayeswangac718b62013-05-02 16:01:25 +000061#define PLA_LEDSEL 0xdd90
62#define PLA_LED_FEATURE 0xdd92
63#define PLA_PHYAR 0xde00
hayeswang43779f82014-01-02 11:25:10 +080064#define PLA_BOOT_CTRL 0xe004
hayeswangac718b62013-05-02 16:01:25 +000065#define PLA_GPHY_INTR_IMR 0xe022
66#define PLA_EEE_CR 0xe040
67#define PLA_EEEP_CR 0xe080
68#define PLA_MAC_PWR_CTRL 0xe0c0
hayeswang43779f82014-01-02 11:25:10 +080069#define PLA_MAC_PWR_CTRL2 0xe0ca
70#define PLA_MAC_PWR_CTRL3 0xe0cc
71#define PLA_MAC_PWR_CTRL4 0xe0ce
72#define PLA_WDT6_CTRL 0xe428
hayeswangac718b62013-05-02 16:01:25 +000073#define PLA_TCR0 0xe610
74#define PLA_TCR1 0xe612
hayeswang69b4b7a2014-07-10 10:58:54 +080075#define PLA_MTPS 0xe615
hayeswangac718b62013-05-02 16:01:25 +000076#define PLA_TXFIFO_CTRL 0xe618
hayeswang4f1d4d52014-03-11 16:24:19 +080077#define PLA_RSTTALLY 0xe800
hayeswangac718b62013-05-02 16:01:25 +000078#define PLA_CR 0xe813
79#define PLA_CRWECR 0xe81c
hayeswang21ff2e82014-02-18 21:49:06 +080080#define PLA_CONFIG12 0xe81e /* CONFIG1, CONFIG2 */
81#define PLA_CONFIG34 0xe820 /* CONFIG3, CONFIG4 */
hayeswangac718b62013-05-02 16:01:25 +000082#define PLA_CONFIG5 0xe822
83#define PLA_PHY_PWR 0xe84c
84#define PLA_OOB_CTRL 0xe84f
85#define PLA_CPCR 0xe854
86#define PLA_MISC_0 0xe858
87#define PLA_MISC_1 0xe85a
88#define PLA_OCP_GPHY_BASE 0xe86c
hayeswang4f1d4d52014-03-11 16:24:19 +080089#define PLA_TALLYCNT 0xe890
hayeswangac718b62013-05-02 16:01:25 +000090#define PLA_SFF_STS_7 0xe8de
91#define PLA_PHYSTATUS 0xe908
92#define PLA_BP_BA 0xfc26
93#define PLA_BP_0 0xfc28
94#define PLA_BP_1 0xfc2a
95#define PLA_BP_2 0xfc2c
96#define PLA_BP_3 0xfc2e
97#define PLA_BP_4 0xfc30
98#define PLA_BP_5 0xfc32
99#define PLA_BP_6 0xfc34
100#define PLA_BP_7 0xfc36
hayeswang43779f82014-01-02 11:25:10 +0800101#define PLA_BP_EN 0xfc38
hayeswangac718b62013-05-02 16:01:25 +0000102
hayeswang65bab842015-02-12 16:20:46 +0800103#define USB_USB2PHY 0xb41e
104#define USB_SSPHYLINK2 0xb428
hayeswang43779f82014-01-02 11:25:10 +0800105#define USB_U2P3_CTRL 0xb460
hayeswang65bab842015-02-12 16:20:46 +0800106#define USB_CSR_DUMMY1 0xb464
107#define USB_CSR_DUMMY2 0xb466
hayeswangac718b62013-05-02 16:01:25 +0000108#define USB_DEV_STAT 0xb808
hayeswang65bab842015-02-12 16:20:46 +0800109#define USB_CONNECT_TIMER 0xcbf8
hayeswang65b82d62017-06-15 14:44:03 +0800110#define USB_MSC_TIMER 0xcbfc
hayeswang65bab842015-02-12 16:20:46 +0800111#define USB_BURST_SIZE 0xcfc0
hayeswang65b82d62017-06-15 14:44:03 +0800112#define USB_LPM_CONFIG 0xcfd8
hayeswangac718b62013-05-02 16:01:25 +0000113#define USB_USB_CTRL 0xd406
114#define USB_PHY_CTRL 0xd408
115#define USB_TX_AGG 0xd40a
116#define USB_RX_BUF_TH 0xd40c
117#define USB_USB_TIMER 0xd428
hayeswang464ec102015-02-12 14:33:46 +0800118#define USB_RX_EARLY_TIMEOUT 0xd42c
119#define USB_RX_EARLY_SIZE 0xd42e
hayeswang65b82d62017-06-15 14:44:03 +0800120#define USB_PM_CTRL_STATUS 0xd432 /* RTL8153A */
121#define USB_RX_EXTRA_AGGR_TMR 0xd432 /* RTL8153B */
hayeswangac718b62013-05-02 16:01:25 +0000122#define USB_TX_DMA 0xd434
hayeswang65b82d62017-06-15 14:44:03 +0800123#define USB_UPT_RXDMA_OWN 0xd437
hayeswang43779f82014-01-02 11:25:10 +0800124#define USB_TOLERANCE 0xd490
125#define USB_LPM_CTRL 0xd41a
hayeswang93fe9b12016-06-16 10:55:18 +0800126#define USB_BMU_RESET 0xd4b0
hayeswang65b82d62017-06-15 14:44:03 +0800127#define USB_U1U2_TIMER 0xd4da
hayeswangac718b62013-05-02 16:01:25 +0000128#define USB_UPS_CTRL 0xd800
hayeswang43779f82014-01-02 11:25:10 +0800129#define USB_POWER_CUT 0xd80a
hayeswang65b82d62017-06-15 14:44:03 +0800130#define USB_MISC_0 0xd81a
Mario Limonciello9c273692018-12-11 08:16:14 -0600131#define USB_MISC_1 0xd81f
hayeswang43779f82014-01-02 11:25:10 +0800132#define USB_AFE_CTRL2 0xd824
hayeswang65b82d62017-06-15 14:44:03 +0800133#define USB_UPS_CFG 0xd842
134#define USB_UPS_FLAGS 0xd848
hayeswang43779f82014-01-02 11:25:10 +0800135#define USB_WDT11_CTRL 0xe43c
hayeswangac718b62013-05-02 16:01:25 +0000136#define USB_BP_BA 0xfc26
137#define USB_BP_0 0xfc28
138#define USB_BP_1 0xfc2a
139#define USB_BP_2 0xfc2c
140#define USB_BP_3 0xfc2e
141#define USB_BP_4 0xfc30
142#define USB_BP_5 0xfc32
143#define USB_BP_6 0xfc34
144#define USB_BP_7 0xfc36
hayeswang43779f82014-01-02 11:25:10 +0800145#define USB_BP_EN 0xfc38
hayeswang65b82d62017-06-15 14:44:03 +0800146#define USB_BP_8 0xfc38
147#define USB_BP_9 0xfc3a
148#define USB_BP_10 0xfc3c
149#define USB_BP_11 0xfc3e
150#define USB_BP_12 0xfc40
151#define USB_BP_13 0xfc42
152#define USB_BP_14 0xfc44
153#define USB_BP_15 0xfc46
154#define USB_BP2_EN 0xfc48
hayeswangac718b62013-05-02 16:01:25 +0000155
156/* OCP Registers */
157#define OCP_ALDPS_CONFIG 0x2010
158#define OCP_EEE_CONFIG1 0x2080
159#define OCP_EEE_CONFIG2 0x2092
160#define OCP_EEE_CONFIG3 0x2094
hayeswangac244d32014-01-02 11:22:40 +0800161#define OCP_BASE_MII 0xa400
hayeswangac718b62013-05-02 16:01:25 +0000162#define OCP_EEE_AR 0xa41a
163#define OCP_EEE_DATA 0xa41c
hayeswang43779f82014-01-02 11:25:10 +0800164#define OCP_PHY_STATUS 0xa420
hayeswang65b82d62017-06-15 14:44:03 +0800165#define OCP_NCTL_CFG 0xa42c
hayeswang43779f82014-01-02 11:25:10 +0800166#define OCP_POWER_CFG 0xa430
167#define OCP_EEE_CFG 0xa432
168#define OCP_SRAM_ADDR 0xa436
169#define OCP_SRAM_DATA 0xa438
170#define OCP_DOWN_SPEED 0xa442
hayeswangdf35d282014-09-25 20:54:02 +0800171#define OCP_EEE_ABLE 0xa5c4
hayeswang4c4a6b12014-09-25 20:54:00 +0800172#define OCP_EEE_ADV 0xa5d0
hayeswangdf35d282014-09-25 20:54:02 +0800173#define OCP_EEE_LPABLE 0xa5d2
hayeswang2dd49e02015-09-07 11:57:44 +0800174#define OCP_PHY_STATE 0xa708 /* nway state for 8153 */
hayeswang65b82d62017-06-15 14:44:03 +0800175#define OCP_PHY_PATCH_STAT 0xb800
176#define OCP_PHY_PATCH_CMD 0xb820
177#define OCP_ADC_IOFFSET 0xbcfc
hayeswang43779f82014-01-02 11:25:10 +0800178#define OCP_ADC_CFG 0xbc06
hayeswang65b82d62017-06-15 14:44:03 +0800179#define OCP_SYSCLK_CFG 0xc416
hayeswang43779f82014-01-02 11:25:10 +0800180
181/* SRAM Register */
hayeswang65b82d62017-06-15 14:44:03 +0800182#define SRAM_GREEN_CFG 0x8011
hayeswang43779f82014-01-02 11:25:10 +0800183#define SRAM_LPF_CFG 0x8012
184#define SRAM_10M_AMP1 0x8080
185#define SRAM_10M_AMP2 0x8082
186#define SRAM_IMPEDANCE 0x8084
hayeswangac718b62013-05-02 16:01:25 +0000187
188/* PLA_RCR */
189#define RCR_AAP 0x00000001
190#define RCR_APM 0x00000002
191#define RCR_AM 0x00000004
192#define RCR_AB 0x00000008
193#define RCR_ACPT_ALL (RCR_AAP | RCR_APM | RCR_AM | RCR_AB)
194
195/* PLA_RXFIFO_CTRL0 */
196#define RXFIFO_THR1_NORMAL 0x00080002
197#define RXFIFO_THR1_OOB 0x01800003
198
199/* PLA_RXFIFO_CTRL1 */
200#define RXFIFO_THR2_FULL 0x00000060
201#define RXFIFO_THR2_HIGH 0x00000038
202#define RXFIFO_THR2_OOB 0x0000004a
hayeswang43779f82014-01-02 11:25:10 +0800203#define RXFIFO_THR2_NORMAL 0x00a0
hayeswangac718b62013-05-02 16:01:25 +0000204
205/* PLA_RXFIFO_CTRL2 */
206#define RXFIFO_THR3_FULL 0x00000078
207#define RXFIFO_THR3_HIGH 0x00000048
208#define RXFIFO_THR3_OOB 0x0000005a
hayeswang43779f82014-01-02 11:25:10 +0800209#define RXFIFO_THR3_NORMAL 0x0110
hayeswangac718b62013-05-02 16:01:25 +0000210
211/* PLA_TXFIFO_CTRL */
212#define TXFIFO_THR_NORMAL 0x00400008
hayeswang43779f82014-01-02 11:25:10 +0800213#define TXFIFO_THR_NORMAL2 0x01000008
hayeswangac718b62013-05-02 16:01:25 +0000214
hayeswang65bab842015-02-12 16:20:46 +0800215/* PLA_DMY_REG0 */
216#define ECM_ALDPS 0x0002
217
hayeswangac718b62013-05-02 16:01:25 +0000218/* PLA_FMC */
219#define FMC_FCR_MCU_EN 0x0001
220
221/* PLA_EEEP_CR */
222#define EEEP_CR_EEEP_TX 0x0002
223
hayeswang43779f82014-01-02 11:25:10 +0800224/* PLA_WDT6_CTRL */
225#define WDT6_SET_MODE 0x0010
226
hayeswangac718b62013-05-02 16:01:25 +0000227/* PLA_TCR0 */
228#define TCR0_TX_EMPTY 0x0800
229#define TCR0_AUTO_FIFO 0x0080
230
231/* PLA_TCR1 */
232#define VERSION_MASK 0x7cf0
233
hayeswang69b4b7a2014-07-10 10:58:54 +0800234/* PLA_MTPS */
235#define MTPS_JUMBO (12 * 1024 / 64)
236#define MTPS_DEFAULT (6 * 1024 / 64)
237
hayeswang4f1d4d52014-03-11 16:24:19 +0800238/* PLA_RSTTALLY */
239#define TALLY_RESET 0x0001
240
hayeswangac718b62013-05-02 16:01:25 +0000241/* PLA_CR */
242#define CR_RST 0x10
243#define CR_RE 0x08
244#define CR_TE 0x04
245
246/* PLA_CRWECR */
247#define CRWECR_NORAML 0x00
248#define CRWECR_CONFIG 0xc0
249
250/* PLA_OOB_CTRL */
251#define NOW_IS_OOB 0x80
252#define TXFIFO_EMPTY 0x20
253#define RXFIFO_EMPTY 0x10
254#define LINK_LIST_READY 0x02
255#define DIS_MCU_CLROOB 0x01
256#define FIFO_EMPTY (TXFIFO_EMPTY | RXFIFO_EMPTY)
257
258/* PLA_MISC_1 */
259#define RXDY_GATED_EN 0x0008
260
261/* PLA_SFF_STS_7 */
262#define RE_INIT_LL 0x8000
263#define MCU_BORW_EN 0x4000
264
265/* PLA_CPCR */
266#define CPCR_RX_VLAN 0x0040
267
268/* PLA_CFG_WOL */
269#define MAGIC_EN 0x0001
270
hayeswang43779f82014-01-02 11:25:10 +0800271/* PLA_TEREDO_CFG */
272#define TEREDO_SEL 0x8000
273#define TEREDO_WAKE_MASK 0x7f00
274#define TEREDO_RS_EVENT_MASK 0x00fe
275#define OOB_TEREDO_EN 0x0001
276
Kevin Lo59c0b472019-08-01 11:29:38 +0800277/* PLA_BDC_CR */
hayeswangac718b62013-05-02 16:01:25 +0000278#define ALDPS_PROXY_MODE 0x0001
279
hayeswang65b82d62017-06-15 14:44:03 +0800280/* PLA_EFUSE_CMD */
281#define EFUSE_READ_CMD BIT(15)
282#define EFUSE_DATA_BIT16 BIT(7)
283
hayeswang21ff2e82014-02-18 21:49:06 +0800284/* PLA_CONFIG34 */
285#define LINK_ON_WAKE_EN 0x0010
286#define LINK_OFF_WAKE_EN 0x0008
287
hayeswangac718b62013-05-02 16:01:25 +0000288/* PLA_CONFIG5 */
hayeswang21ff2e82014-02-18 21:49:06 +0800289#define BWF_EN 0x0040
290#define MWF_EN 0x0020
291#define UWF_EN 0x0010
hayeswangac718b62013-05-02 16:01:25 +0000292#define LAN_WAKE_EN 0x0002
293
294/* PLA_LED_FEATURE */
295#define LED_MODE_MASK 0x0700
296
297/* PLA_PHY_PWR */
298#define TX_10M_IDLE_EN 0x0080
299#define PFM_PWM_SWITCH 0x0040
300
301/* PLA_MAC_PWR_CTRL */
302#define D3_CLK_GATED_EN 0x00004000
303#define MCU_CLK_RATIO 0x07010f07
304#define MCU_CLK_RATIO_MASK 0x0f0f0f0f
hayeswang43779f82014-01-02 11:25:10 +0800305#define ALDPS_SPDWN_RATIO 0x0f87
306
307/* PLA_MAC_PWR_CTRL2 */
308#define EEE_SPDWN_RATIO 0x8007
hayeswang65b82d62017-06-15 14:44:03 +0800309#define MAC_CLK_SPDWN_EN BIT(15)
hayeswang43779f82014-01-02 11:25:10 +0800310
311/* PLA_MAC_PWR_CTRL3 */
312#define PKT_AVAIL_SPDWN_EN 0x0100
313#define SUSPEND_SPDWN_EN 0x0004
314#define U1U2_SPDWN_EN 0x0002
315#define L1_SPDWN_EN 0x0001
316
317/* PLA_MAC_PWR_CTRL4 */
318#define PWRSAVE_SPDWN_EN 0x1000
319#define RXDV_SPDWN_EN 0x0800
320#define TX10MIDLE_EN 0x0100
321#define TP100_SPDWN_EN 0x0020
322#define TP500_SPDWN_EN 0x0010
323#define TP1000_SPDWN_EN 0x0008
324#define EEE_SPDWN_EN 0x0001
hayeswangac718b62013-05-02 16:01:25 +0000325
326/* PLA_GPHY_INTR_IMR */
327#define GPHY_STS_MSK 0x0001
328#define SPEED_DOWN_MSK 0x0002
329#define SPDWN_RXDV_MSK 0x0004
330#define SPDWN_LINKCHG_MSK 0x0008
331
332/* PLA_PHYAR */
333#define PHYAR_FLAG 0x80000000
334
335/* PLA_EEE_CR */
336#define EEE_RX_EN 0x0001
337#define EEE_TX_EN 0x0002
338
hayeswang43779f82014-01-02 11:25:10 +0800339/* PLA_BOOT_CTRL */
340#define AUTOLOAD_DONE 0x0002
341
Hayes Wang13e04fbf2019-07-01 15:53:19 +0800342/* PLA_SUSPEND_FLAG */
343#define LINK_CHG_EVENT BIT(0)
344
345/* PLA_INDICATE_FALG */
346#define UPCOMING_RUNTIME_D3 BIT(0)
347
348/* PLA_EXTRA_STATUS */
349#define LINK_CHANGE_FLAG BIT(8)
350
hayeswang65bab842015-02-12 16:20:46 +0800351/* USB_USB2PHY */
352#define USB2PHY_SUSPEND 0x0001
353#define USB2PHY_L1 0x0002
354
355/* USB_SSPHYLINK2 */
356#define pwd_dn_scale_mask 0x3ffe
357#define pwd_dn_scale(x) ((x) << 1)
358
359/* USB_CSR_DUMMY1 */
360#define DYNAMIC_BURST 0x0001
361
362/* USB_CSR_DUMMY2 */
363#define EP4_FULL_FC 0x0001
364
hayeswangac718b62013-05-02 16:01:25 +0000365/* USB_DEV_STAT */
366#define STAT_SPEED_MASK 0x0006
367#define STAT_SPEED_HIGH 0x0000
hayeswanga3cc4652014-07-24 16:37:43 +0800368#define STAT_SPEED_FULL 0x0002
hayeswangac718b62013-05-02 16:01:25 +0000369
hayeswang65b82d62017-06-15 14:44:03 +0800370/* USB_LPM_CONFIG */
371#define LPM_U1U2_EN BIT(0)
372
hayeswangac718b62013-05-02 16:01:25 +0000373/* USB_TX_AGG */
374#define TX_AGG_MAX_THRESHOLD 0x03
375
376/* USB_RX_BUF_TH */
hayeswang43779f82014-01-02 11:25:10 +0800377#define RX_THR_SUPPER 0x0c350180
hayeswang8e1f51b2014-01-02 11:22:41 +0800378#define RX_THR_HIGH 0x7a120180
hayeswang43779f82014-01-02 11:25:10 +0800379#define RX_THR_SLOW 0xffff0180
hayeswang65b82d62017-06-15 14:44:03 +0800380#define RX_THR_B 0x00010001
hayeswangac718b62013-05-02 16:01:25 +0000381
382/* USB_TX_DMA */
383#define TEST_MODE_DISABLE 0x00000001
384#define TX_SIZE_ADJUST1 0x00000100
385
hayeswang93fe9b12016-06-16 10:55:18 +0800386/* USB_BMU_RESET */
387#define BMU_RESET_EP_IN 0x01
388#define BMU_RESET_EP_OUT 0x02
389
hayeswang65b82d62017-06-15 14:44:03 +0800390/* USB_UPT_RXDMA_OWN */
391#define OWN_UPDATE BIT(0)
392#define OWN_CLEAR BIT(1)
393
hayeswangac718b62013-05-02 16:01:25 +0000394/* USB_UPS_CTRL */
395#define POWER_CUT 0x0100
396
397/* USB_PM_CTRL_STATUS */
hayeswang8e1f51b2014-01-02 11:22:41 +0800398#define RESUME_INDICATE 0x0001
hayeswangac718b62013-05-02 16:01:25 +0000399
400/* USB_USB_CTRL */
401#define RX_AGG_DISABLE 0x0010
hayeswange90fba82015-07-31 11:23:39 +0800402#define RX_ZERO_EN 0x0080
hayeswangac718b62013-05-02 16:01:25 +0000403
hayeswang43779f82014-01-02 11:25:10 +0800404/* USB_U2P3_CTRL */
405#define U2P3_ENABLE 0x0001
406
407/* USB_POWER_CUT */
408#define PWR_EN 0x0001
409#define PHASE2_EN 0x0008
hayeswang65b82d62017-06-15 14:44:03 +0800410#define UPS_EN BIT(4)
411#define USP_PREWAKE BIT(5)
hayeswang43779f82014-01-02 11:25:10 +0800412
413/* USB_MISC_0 */
414#define PCUT_STATUS 0x0001
415
hayeswang464ec102015-02-12 14:33:46 +0800416/* USB_RX_EARLY_TIMEOUT */
417#define COALESCE_SUPER 85000U
418#define COALESCE_HIGH 250000U
419#define COALESCE_SLOW 524280U
hayeswang43779f82014-01-02 11:25:10 +0800420
421/* USB_WDT11_CTRL */
422#define TIMER11_EN 0x0001
423
424/* USB_LPM_CTRL */
hayeswang65bab842015-02-12 16:20:46 +0800425/* bit 4 ~ 5: fifo empty boundary */
426#define FIFO_EMPTY_1FB 0x30 /* 0x1fb * 64 = 32448 bytes */
427/* bit 2 ~ 3: LMP timer */
hayeswang43779f82014-01-02 11:25:10 +0800428#define LPM_TIMER_MASK 0x0c
429#define LPM_TIMER_500MS 0x04 /* 500 ms */
430#define LPM_TIMER_500US 0x0c /* 500 us */
hayeswang65bab842015-02-12 16:20:46 +0800431#define ROK_EXIT_LPM 0x02
hayeswang43779f82014-01-02 11:25:10 +0800432
433/* USB_AFE_CTRL2 */
434#define SEN_VAL_MASK 0xf800
435#define SEN_VAL_NORMAL 0xa000
436#define SEL_RXIDLE 0x0100
437
hayeswang65b82d62017-06-15 14:44:03 +0800438/* USB_UPS_CFG */
439#define SAW_CNT_1MS_MASK 0x0fff
440
441/* USB_UPS_FLAGS */
442#define UPS_FLAGS_R_TUNE BIT(0)
443#define UPS_FLAGS_EN_10M_CKDIV BIT(1)
444#define UPS_FLAGS_250M_CKDIV BIT(2)
445#define UPS_FLAGS_EN_ALDPS BIT(3)
446#define UPS_FLAGS_CTAP_SHORT_DIS BIT(4)
447#define UPS_FLAGS_SPEED_MASK (0xf << 16)
448#define ups_flags_speed(x) ((x) << 16)
449#define UPS_FLAGS_EN_EEE BIT(20)
450#define UPS_FLAGS_EN_500M_EEE BIT(21)
451#define UPS_FLAGS_EN_EEE_CKDIV BIT(22)
452#define UPS_FLAGS_EEE_PLLOFF_GIGA BIT(24)
453#define UPS_FLAGS_EEE_CMOD_LV_EN BIT(25)
454#define UPS_FLAGS_EN_GREEN BIT(26)
455#define UPS_FLAGS_EN_FLOW_CTR BIT(27)
456
457enum spd_duplex {
458 NWAY_10M_HALF = 1,
459 NWAY_10M_FULL,
460 NWAY_100M_HALF,
461 NWAY_100M_FULL,
462 NWAY_1000M_FULL,
463 FORCE_10M_HALF,
464 FORCE_10M_FULL,
465 FORCE_100M_HALF,
466 FORCE_100M_FULL,
467};
468
hayeswangac718b62013-05-02 16:01:25 +0000469/* OCP_ALDPS_CONFIG */
470#define ENPWRSAVE 0x8000
471#define ENPDNPS 0x0200
472#define LINKENA 0x0100
473#define DIS_SDSAVE 0x0010
474
hayeswang43779f82014-01-02 11:25:10 +0800475/* OCP_PHY_STATUS */
476#define PHY_STAT_MASK 0x0007
hayeswangc564b872017-06-09 17:11:38 +0800477#define PHY_STAT_EXT_INIT 2
hayeswang43779f82014-01-02 11:25:10 +0800478#define PHY_STAT_LAN_ON 3
479#define PHY_STAT_PWRDN 5
480
hayeswang65b82d62017-06-15 14:44:03 +0800481/* OCP_NCTL_CFG */
482#define PGA_RETURN_EN BIT(1)
483
hayeswang43779f82014-01-02 11:25:10 +0800484/* OCP_POWER_CFG */
485#define EEE_CLKDIV_EN 0x8000
486#define EN_ALDPS 0x0004
487#define EN_10M_PLLOFF 0x0001
488
hayeswangac718b62013-05-02 16:01:25 +0000489/* OCP_EEE_CONFIG1 */
490#define RG_TXLPI_MSK_HFDUP 0x8000
491#define RG_MATCLR_EN 0x4000
492#define EEE_10_CAP 0x2000
493#define EEE_NWAY_EN 0x1000
494#define TX_QUIET_EN 0x0200
495#define RX_QUIET_EN 0x0100
hayeswangd24f6132014-09-25 20:54:01 +0800496#define sd_rise_time_mask 0x0070
hayeswang4c4a6b12014-09-25 20:54:00 +0800497#define sd_rise_time(x) (min(x, 7) << 4) /* bit 4 ~ 6 */
hayeswangac718b62013-05-02 16:01:25 +0000498#define RG_RXLPI_MSK_HFDUP 0x0008
499#define SDFALLTIME 0x0007 /* bit 0 ~ 2 */
500
501/* OCP_EEE_CONFIG2 */
502#define RG_LPIHYS_NUM 0x7000 /* bit 12 ~ 15 */
503#define RG_DACQUIET_EN 0x0400
504#define RG_LDVQUIET_EN 0x0200
505#define RG_CKRSEL 0x0020
506#define RG_EEEPRG_EN 0x0010
507
508/* OCP_EEE_CONFIG3 */
hayeswangd24f6132014-09-25 20:54:01 +0800509#define fast_snr_mask 0xff80
hayeswang4c4a6b12014-09-25 20:54:00 +0800510#define fast_snr(x) (min(x, 0x1ff) << 7) /* bit 7 ~ 15 */
hayeswangac718b62013-05-02 16:01:25 +0000511#define RG_LFS_SEL 0x0060 /* bit 6 ~ 5 */
512#define MSK_PH 0x0006 /* bit 0 ~ 3 */
513
514/* OCP_EEE_AR */
515/* bit[15:14] function */
516#define FUN_ADDR 0x0000
517#define FUN_DATA 0x4000
518/* bit[4:0] device addr */
hayeswangac718b62013-05-02 16:01:25 +0000519
hayeswang43779f82014-01-02 11:25:10 +0800520/* OCP_EEE_CFG */
521#define CTAP_SHORT_EN 0x0040
522#define EEE10_EN 0x0010
523
524/* OCP_DOWN_SPEED */
hayeswang65b82d62017-06-15 14:44:03 +0800525#define EN_EEE_CMODE BIT(14)
526#define EN_EEE_1000 BIT(13)
527#define EN_EEE_100 BIT(12)
528#define EN_10M_CLKDIV BIT(11)
hayeswang43779f82014-01-02 11:25:10 +0800529#define EN_10M_BGOFF 0x0080
530
hayeswang2dd49e02015-09-07 11:57:44 +0800531/* OCP_PHY_STATE */
532#define TXDIS_STATE 0x01
533#define ABD_STATE 0x02
534
hayeswang65b82d62017-06-15 14:44:03 +0800535/* OCP_PHY_PATCH_STAT */
536#define PATCH_READY BIT(6)
537
538/* OCP_PHY_PATCH_CMD */
539#define PATCH_REQUEST BIT(4)
540
hayeswang43779f82014-01-02 11:25:10 +0800541/* OCP_ADC_CFG */
542#define CKADSEL_L 0x0100
543#define ADC_EN 0x0080
544#define EN_EMI_L 0x0040
545
hayeswang65b82d62017-06-15 14:44:03 +0800546/* OCP_SYSCLK_CFG */
547#define clk_div_expo(x) (min(x, 5) << 8)
548
549/* SRAM_GREEN_CFG */
550#define GREEN_ETH_EN BIT(15)
551#define R_TUNE_EN BIT(11)
552
hayeswang43779f82014-01-02 11:25:10 +0800553/* SRAM_LPF_CFG */
554#define LPF_AUTO_TUNE 0x8000
555
556/* SRAM_10M_AMP1 */
557#define GDAC_IB_UPALL 0x0008
558
559/* SRAM_10M_AMP2 */
560#define AMP_DN 0x0200
561
562/* SRAM_IMPEDANCE */
563#define RX_DRIVING_MASK 0x6000
564
Mario Limonciello34ee32c2016-07-11 19:58:04 -0500565/* MAC PASSTHRU */
566#define AD_MASK 0xfee0
Mario Limonciello9c273692018-12-11 08:16:14 -0600567#define BND_MASK 0x0004
David Chen8e29d232019-02-16 17:16:42 +0800568#define BD_MASK 0x0001
Mario Limonciello34ee32c2016-07-11 19:58:04 -0500569#define EFUSE 0xcfdb
570#define PASS_THRU_MASK 0x1
571
hayeswangac718b62013-05-02 16:01:25 +0000572enum rtl_register_content {
hayeswang43779f82014-01-02 11:25:10 +0800573 _1000bps = 0x10,
hayeswangac718b62013-05-02 16:01:25 +0000574 _100bps = 0x08,
575 _10bps = 0x04,
576 LINK_STATUS = 0x02,
577 FULL_DUP = 0x01,
578};
579
hayeswang1764bcd2014-08-28 10:24:18 +0800580#define RTL8152_MAX_TX 4
hayeswangebc2ec482013-08-14 20:54:38 +0800581#define RTL8152_MAX_RX 10
hayeswang40a82912013-08-14 20:54:40 +0800582#define INTBUFSIZE 2
hayeswang8e1f51b2014-01-02 11:22:41 +0800583#define TX_ALIGN 4
584#define RX_ALIGN 8
hayeswang40a82912013-08-14 20:54:40 +0800585
586#define INTR_LINK 0x0004
hayeswangebc2ec482013-08-14 20:54:38 +0800587
hayeswangac718b62013-05-02 16:01:25 +0000588#define RTL8152_REQT_READ 0xc0
589#define RTL8152_REQT_WRITE 0x40
590#define RTL8152_REQ_GET_REGS 0x05
591#define RTL8152_REQ_SET_REGS 0x05
592
593#define BYTE_EN_DWORD 0xff
594#define BYTE_EN_WORD 0x33
595#define BYTE_EN_BYTE 0x11
596#define BYTE_EN_SIX_BYTES 0x3f
597#define BYTE_EN_START_MASK 0x0f
598#define BYTE_EN_END_MASK 0xf0
599
hayeswang69b4b7a2014-07-10 10:58:54 +0800600#define RTL8153_MAX_PACKET 9216 /* 9K */
hayeswangb65c0c92017-06-21 11:25:18 +0800601#define RTL8153_MAX_MTU (RTL8153_MAX_PACKET - VLAN_ETH_HLEN - \
602 ETH_FCS_LEN)
603#define RTL8152_RMS (VLAN_ETH_FRAME_LEN + ETH_FCS_LEN)
hayeswang69b4b7a2014-07-10 10:58:54 +0800604#define RTL8153_RMS RTL8153_MAX_PACKET
hayeswangb8125402014-07-03 11:55:48 +0800605#define RTL8152_TX_TIMEOUT (5 * HZ)
hayeswangd823ab62015-01-12 12:06:23 +0800606#define RTL8152_NAPI_WEIGHT 64
hayeswangb65c0c92017-06-21 11:25:18 +0800607#define rx_reserved_size(x) ((x) + VLAN_ETH_HLEN + ETH_FCS_LEN + \
hayeswangb20cb602017-03-20 16:13:45 +0800608 sizeof(struct rx_desc) + RX_ALIGN)
hayeswangac718b62013-05-02 16:01:25 +0000609
610/* rtl8152 flags */
611enum rtl8152_flags {
612 RTL8152_UNPLUG = 0,
hayeswangac718b62013-05-02 16:01:25 +0000613 RTL8152_SET_RX_MODE,
hayeswang40a82912013-08-14 20:54:40 +0800614 WORK_ENABLE,
615 RTL8152_LINK_CHG,
hayeswang9a4be1b2014-02-18 21:49:07 +0800616 SELECTIVE_SUSPEND,
hayeswangaa66a5f2014-02-18 21:49:04 +0800617 PHY_RESET,
hayeswangd823ab62015-01-12 12:06:23 +0800618 SCHEDULE_NAPI,
hayeswang65b82d62017-06-15 14:44:03 +0800619 GREEN_ETHERNET,
Kai-Heng Feng0b165512018-01-16 16:46:27 +0800620 DELL_TB_RX_AGG_BUG,
hayeswangac718b62013-05-02 16:01:25 +0000621};
622
623/* Define these values to match your device */
624#define VENDOR_ID_REALTEK 0x0bda
René Rebed5b07cc2017-03-28 07:56:51 +0200625#define VENDOR_ID_MICROSOFT 0x045e
hayeswang43779f82014-01-02 11:25:10 +0800626#define VENDOR_ID_SAMSUNG 0x04e8
Christian Hesse347eec32015-03-31 14:10:07 +0200627#define VENDOR_ID_LENOVO 0x17ef
Grant Grundler90841042017-09-28 11:35:00 -0700628#define VENDOR_ID_LINKSYS 0x13b1
Zheng Liud065c3c12015-07-07 13:54:12 -0700629#define VENDOR_ID_NVIDIA 0x0955
Ran Wang9d11b062017-10-23 18:10:23 +0800630#define VENDOR_ID_TPLINK 0x2357
hayeswangac718b62013-05-02 16:01:25 +0000631
632#define MCU_TYPE_PLA 0x0100
633#define MCU_TYPE_USB 0x0000
634
hayeswang4f1d4d52014-03-11 16:24:19 +0800635struct tally_counter {
636 __le64 tx_packets;
637 __le64 rx_packets;
638 __le64 tx_errors;
639 __le32 rx_errors;
640 __le16 rx_missed;
641 __le16 align_errors;
642 __le32 tx_one_collision;
643 __le32 tx_multi_collision;
644 __le64 rx_unicast;
645 __le64 rx_broadcast;
646 __le32 rx_multicast;
647 __le16 tx_aborted;
hayeswangf37119c2014-10-28 14:05:51 +0800648 __le16 tx_underrun;
hayeswang4f1d4d52014-03-11 16:24:19 +0800649};
650
hayeswangac718b62013-05-02 16:01:25 +0000651struct rx_desc {
hayeswang500b6d72013-11-20 17:30:57 +0800652 __le32 opts1;
hayeswangac718b62013-05-02 16:01:25 +0000653#define RX_LEN_MASK 0x7fff
hayeswang565cab02014-03-07 11:04:38 +0800654
hayeswang500b6d72013-11-20 17:30:57 +0800655 __le32 opts2;
hayeswangf5aaaa62015-02-06 11:30:51 +0800656#define RD_UDP_CS BIT(23)
657#define RD_TCP_CS BIT(22)
658#define RD_IPV6_CS BIT(20)
659#define RD_IPV4_CS BIT(19)
hayeswang565cab02014-03-07 11:04:38 +0800660
hayeswang500b6d72013-11-20 17:30:57 +0800661 __le32 opts3;
hayeswangf5aaaa62015-02-06 11:30:51 +0800662#define IPF BIT(23) /* IP checksum fail */
663#define UDPF BIT(22) /* UDP checksum fail */
664#define TCPF BIT(21) /* TCP checksum fail */
665#define RX_VLAN_TAG BIT(16)
hayeswang565cab02014-03-07 11:04:38 +0800666
hayeswang500b6d72013-11-20 17:30:57 +0800667 __le32 opts4;
668 __le32 opts5;
669 __le32 opts6;
hayeswangac718b62013-05-02 16:01:25 +0000670};
671
672struct tx_desc {
hayeswang500b6d72013-11-20 17:30:57 +0800673 __le32 opts1;
hayeswangf5aaaa62015-02-06 11:30:51 +0800674#define TX_FS BIT(31) /* First segment of a packet */
675#define TX_LS BIT(30) /* Final segment of a packet */
676#define GTSENDV4 BIT(28)
677#define GTSENDV6 BIT(27)
hayeswang60c89072014-03-07 11:04:39 +0800678#define GTTCPHO_SHIFT 18
hayeswang6128d1bb2014-03-07 11:04:40 +0800679#define GTTCPHO_MAX 0x7fU
hayeswang60c89072014-03-07 11:04:39 +0800680#define TX_LEN_MAX 0x3ffffU
hayeswang5bd23882013-08-14 20:54:39 +0800681
hayeswang500b6d72013-11-20 17:30:57 +0800682 __le32 opts2;
hayeswangf5aaaa62015-02-06 11:30:51 +0800683#define UDP_CS BIT(31) /* Calculate UDP/IP checksum */
684#define TCP_CS BIT(30) /* Calculate TCP/IP checksum */
685#define IPV4_CS BIT(29) /* Calculate IPv4 checksum */
686#define IPV6_CS BIT(28) /* Calculate IPv6 checksum */
hayeswang60c89072014-03-07 11:04:39 +0800687#define MSS_SHIFT 17
688#define MSS_MAX 0x7ffU
689#define TCPHO_SHIFT 17
hayeswang6128d1bb2014-03-07 11:04:40 +0800690#define TCPHO_MAX 0x7ffU
hayeswangf5aaaa62015-02-06 11:30:51 +0800691#define TX_VLAN_TAG BIT(16)
hayeswangac718b62013-05-02 16:01:25 +0000692};
693
hayeswangdff4e8a2013-08-16 16:09:33 +0800694struct r8152;
695
hayeswangebc2ec482013-08-14 20:54:38 +0800696struct rx_agg {
697 struct list_head list;
698 struct urb *urb;
hayeswangdff4e8a2013-08-16 16:09:33 +0800699 struct r8152 *context;
hayeswangebc2ec482013-08-14 20:54:38 +0800700 void *buffer;
701 void *head;
702};
703
704struct tx_agg {
705 struct list_head list;
706 struct urb *urb;
hayeswangdff4e8a2013-08-16 16:09:33 +0800707 struct r8152 *context;
hayeswangebc2ec482013-08-14 20:54:38 +0800708 void *buffer;
709 void *head;
710 u32 skb_num;
711 u32 skb_len;
712};
713
hayeswangac718b62013-05-02 16:01:25 +0000714struct r8152 {
715 unsigned long flags;
716 struct usb_device *udev;
hayeswangd823ab62015-01-12 12:06:23 +0800717 struct napi_struct napi;
hayeswang40a82912013-08-14 20:54:40 +0800718 struct usb_interface *intf;
hayeswangac718b62013-05-02 16:01:25 +0000719 struct net_device *netdev;
hayeswang40a82912013-08-14 20:54:40 +0800720 struct urb *intr_urb;
hayeswangebc2ec482013-08-14 20:54:38 +0800721 struct tx_agg tx_info[RTL8152_MAX_TX];
722 struct rx_agg rx_info[RTL8152_MAX_RX];
723 struct list_head rx_done, tx_free;
hayeswangd823ab62015-01-12 12:06:23 +0800724 struct sk_buff_head tx_queue, rx_queue;
hayeswangebc2ec482013-08-14 20:54:38 +0800725 spinlock_t rx_lock, tx_lock;
hayeswanga028a9e2016-06-13 17:49:36 +0800726 struct delayed_work schedule, hw_phy_work;
hayeswangac718b62013-05-02 16:01:25 +0000727 struct mii_if_info mii;
hayeswangb5403272014-10-09 18:00:26 +0800728 struct mutex control; /* use for hw setting */
hayeswang5ee3c602016-01-07 17:12:17 +0800729#ifdef CONFIG_PM_SLEEP
730 struct notifier_block pm_notifier;
731#endif
hayeswangc81229c2014-01-02 11:22:42 +0800732
733 struct rtl_ops {
734 void (*init)(struct r8152 *);
735 int (*enable)(struct r8152 *);
736 void (*disable)(struct r8152 *);
hayeswang7e9da482014-02-18 21:49:05 +0800737 void (*up)(struct r8152 *);
hayeswangc81229c2014-01-02 11:22:42 +0800738 void (*down)(struct r8152 *);
739 void (*unload)(struct r8152 *);
hayeswangdf35d282014-09-25 20:54:02 +0800740 int (*eee_get)(struct r8152 *, struct ethtool_eee *);
741 int (*eee_set)(struct r8152 *, struct ethtool_eee *);
hayeswang2dd49e02015-09-07 11:57:44 +0800742 bool (*in_nway)(struct r8152 *);
hayeswanga028a9e2016-06-13 17:49:36 +0800743 void (*hw_phy_cfg)(struct r8152 *);
hayeswang2609af12016-07-05 16:11:46 +0800744 void (*autosuspend_en)(struct r8152 *tp, bool enable);
hayeswangc81229c2014-01-02 11:22:42 +0800745 } rtl_ops;
746
hayeswang40a82912013-08-14 20:54:40 +0800747 int intr_interval;
hayeswang21ff2e82014-02-18 21:49:06 +0800748 u32 saved_wolopts;
hayeswangac718b62013-05-02 16:01:25 +0000749 u32 msg_enable;
hayeswangdd1b1192013-11-20 17:30:56 +0800750 u32 tx_qlen;
hayeswang464ec102015-02-12 14:33:46 +0800751 u32 coalesce;
hayeswangac718b62013-05-02 16:01:25 +0000752 u16 ocp_base;
hayeswangaa7e26b2016-06-13 17:49:38 +0800753 u16 speed;
hayeswang40a82912013-08-14 20:54:40 +0800754 u8 *intr_buff;
hayeswangac718b62013-05-02 16:01:25 +0000755 u8 version;
hayeswangaa7e26b2016-06-13 17:49:38 +0800756 u8 duplex;
757 u8 autoneg;
hayeswangac718b62013-05-02 16:01:25 +0000758};
759
760enum rtl_version {
761 RTL_VER_UNKNOWN = 0,
762 RTL_VER_01,
hayeswang43779f82014-01-02 11:25:10 +0800763 RTL_VER_02,
764 RTL_VER_03,
765 RTL_VER_04,
766 RTL_VER_05,
hayeswangfb02eb42015-07-22 15:27:41 +0800767 RTL_VER_06,
hayeswangc27b32c2017-06-15 14:44:02 +0800768 RTL_VER_07,
hayeswang65b82d62017-06-15 14:44:03 +0800769 RTL_VER_08,
770 RTL_VER_09,
hayeswang43779f82014-01-02 11:25:10 +0800771 RTL_VER_MAX
hayeswangac718b62013-05-02 16:01:25 +0000772};
773
hayeswang60c89072014-03-07 11:04:39 +0800774enum tx_csum_stat {
775 TX_CSUM_SUCCESS = 0,
776 TX_CSUM_TSO,
777 TX_CSUM_NONE
778};
779
hayeswangac718b62013-05-02 16:01:25 +0000780/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
781 * The RTL chips use a 64 element hash table based on the Ethernet CRC.
782 */
783static const int multicast_filter_limit = 32;
hayeswang52aec122014-09-02 10:27:52 +0800784static unsigned int agg_buf_sz = 16384;
hayeswangac718b62013-05-02 16:01:25 +0000785
hayeswang52aec122014-09-02 10:27:52 +0800786#define RTL_LIMITED_TSO_SIZE (agg_buf_sz - sizeof(struct tx_desc) - \
hayeswangb65c0c92017-06-21 11:25:18 +0800787 VLAN_ETH_HLEN - ETH_FCS_LEN)
hayeswang60c89072014-03-07 11:04:39 +0800788
hayeswangac718b62013-05-02 16:01:25 +0000789static
790int get_registers(struct r8152 *tp, u16 value, u16 index, u16 size, void *data)
791{
hayeswang31787f52013-07-31 17:21:25 +0800792 int ret;
793 void *tmp;
794
795 tmp = kmalloc(size, GFP_KERNEL);
796 if (!tmp)
797 return -ENOMEM;
798
799 ret = usb_control_msg(tp->udev, usb_rcvctrlpipe(tp->udev, 0),
hayeswangb209af92014-08-25 15:53:00 +0800800 RTL8152_REQ_GET_REGS, RTL8152_REQT_READ,
801 value, index, tmp, size, 500);
Prashant Malanif53a7ad2019-08-24 01:36:19 -0700802 if (ret < 0)
803 memset(data, 0xff, size);
804 else
805 memcpy(data, tmp, size);
hayeswang31787f52013-07-31 17:21:25 +0800806
hayeswang31787f52013-07-31 17:21:25 +0800807 kfree(tmp);
808
809 return ret;
hayeswangac718b62013-05-02 16:01:25 +0000810}
811
812static
813int set_registers(struct r8152 *tp, u16 value, u16 index, u16 size, void *data)
814{
hayeswang31787f52013-07-31 17:21:25 +0800815 int ret;
816 void *tmp;
817
Benoit Tainec4438f02014-05-26 17:21:23 +0200818 tmp = kmemdup(data, size, GFP_KERNEL);
hayeswang31787f52013-07-31 17:21:25 +0800819 if (!tmp)
820 return -ENOMEM;
821
hayeswang31787f52013-07-31 17:21:25 +0800822 ret = usb_control_msg(tp->udev, usb_sndctrlpipe(tp->udev, 0),
hayeswangb209af92014-08-25 15:53:00 +0800823 RTL8152_REQ_SET_REGS, RTL8152_REQT_WRITE,
824 value, index, tmp, size, 500);
hayeswang31787f52013-07-31 17:21:25 +0800825
826 kfree(tmp);
hayeswangdb8515e2014-03-06 15:07:16 +0800827
hayeswang31787f52013-07-31 17:21:25 +0800828 return ret;
hayeswangac718b62013-05-02 16:01:25 +0000829}
830
Hayes Wangffa9fec2019-07-04 17:36:32 +0800831static void rtl_set_unplug(struct r8152 *tp)
832{
833 if (tp->udev->state == USB_STATE_NOTATTACHED) {
834 set_bit(RTL8152_UNPLUG, &tp->flags);
835 smp_mb__after_atomic();
836 }
837}
838
hayeswangac718b62013-05-02 16:01:25 +0000839static int generic_ocp_read(struct r8152 *tp, u16 index, u16 size,
hayeswangb209af92014-08-25 15:53:00 +0800840 void *data, u16 type)
hayeswangac718b62013-05-02 16:01:25 +0000841{
hayeswang45f4a192014-01-06 17:08:41 +0800842 u16 limit = 64;
843 int ret = 0;
hayeswangac718b62013-05-02 16:01:25 +0000844
845 if (test_bit(RTL8152_UNPLUG, &tp->flags))
846 return -ENODEV;
847
848 /* both size and indix must be 4 bytes align */
849 if ((size & 3) || !size || (index & 3) || !data)
850 return -EPERM;
851
852 if ((u32)index + (u32)size > 0xffff)
853 return -EPERM;
854
855 while (size) {
856 if (size > limit) {
857 ret = get_registers(tp, index, type, limit, data);
858 if (ret < 0)
859 break;
860
861 index += limit;
862 data += limit;
863 size -= limit;
864 } else {
865 ret = get_registers(tp, index, type, size, data);
866 if (ret < 0)
867 break;
868
869 index += size;
870 data += size;
871 size = 0;
872 break;
873 }
874 }
875
hayeswang67610492014-10-30 11:46:40 +0800876 if (ret == -ENODEV)
Hayes Wangffa9fec2019-07-04 17:36:32 +0800877 rtl_set_unplug(tp);
hayeswang67610492014-10-30 11:46:40 +0800878
hayeswangac718b62013-05-02 16:01:25 +0000879 return ret;
880}
881
882static int generic_ocp_write(struct r8152 *tp, u16 index, u16 byteen,
hayeswangb209af92014-08-25 15:53:00 +0800883 u16 size, void *data, u16 type)
hayeswangac718b62013-05-02 16:01:25 +0000884{
hayeswang45f4a192014-01-06 17:08:41 +0800885 int ret;
886 u16 byteen_start, byteen_end, byen;
887 u16 limit = 512;
hayeswangac718b62013-05-02 16:01:25 +0000888
889 if (test_bit(RTL8152_UNPLUG, &tp->flags))
890 return -ENODEV;
891
892 /* both size and indix must be 4 bytes align */
893 if ((size & 3) || !size || (index & 3) || !data)
894 return -EPERM;
895
896 if ((u32)index + (u32)size > 0xffff)
897 return -EPERM;
898
899 byteen_start = byteen & BYTE_EN_START_MASK;
900 byteen_end = byteen & BYTE_EN_END_MASK;
901
902 byen = byteen_start | (byteen_start << 4);
903 ret = set_registers(tp, index, type | byen, 4, data);
904 if (ret < 0)
905 goto error1;
906
907 index += 4;
908 data += 4;
909 size -= 4;
910
911 if (size) {
912 size -= 4;
913
914 while (size) {
915 if (size > limit) {
916 ret = set_registers(tp, index,
hayeswangb209af92014-08-25 15:53:00 +0800917 type | BYTE_EN_DWORD,
918 limit, data);
hayeswangac718b62013-05-02 16:01:25 +0000919 if (ret < 0)
920 goto error1;
921
922 index += limit;
923 data += limit;
924 size -= limit;
925 } else {
926 ret = set_registers(tp, index,
hayeswangb209af92014-08-25 15:53:00 +0800927 type | BYTE_EN_DWORD,
928 size, data);
hayeswangac718b62013-05-02 16:01:25 +0000929 if (ret < 0)
930 goto error1;
931
932 index += size;
933 data += size;
934 size = 0;
935 break;
936 }
937 }
938
939 byen = byteen_end | (byteen_end >> 4);
940 ret = set_registers(tp, index, type | byen, 4, data);
941 if (ret < 0)
942 goto error1;
943 }
944
945error1:
hayeswang67610492014-10-30 11:46:40 +0800946 if (ret == -ENODEV)
Hayes Wangffa9fec2019-07-04 17:36:32 +0800947 rtl_set_unplug(tp);
hayeswang67610492014-10-30 11:46:40 +0800948
hayeswangac718b62013-05-02 16:01:25 +0000949 return ret;
950}
951
952static inline
953int pla_ocp_read(struct r8152 *tp, u16 index, u16 size, void *data)
954{
955 return generic_ocp_read(tp, index, size, data, MCU_TYPE_PLA);
956}
957
958static inline
959int pla_ocp_write(struct r8152 *tp, u16 index, u16 byteen, u16 size, void *data)
960{
961 return generic_ocp_write(tp, index, byteen, size, data, MCU_TYPE_PLA);
962}
963
964static inline
hayeswangac718b62013-05-02 16:01:25 +0000965int usb_ocp_write(struct r8152 *tp, u16 index, u16 byteen, u16 size, void *data)
966{
967 return generic_ocp_write(tp, index, byteen, size, data, MCU_TYPE_USB);
968}
969
970static u32 ocp_read_dword(struct r8152 *tp, u16 type, u16 index)
971{
hayeswangc8826de2013-07-31 17:21:26 +0800972 __le32 data;
hayeswangac718b62013-05-02 16:01:25 +0000973
hayeswangc8826de2013-07-31 17:21:26 +0800974 generic_ocp_read(tp, index, sizeof(data), &data, type);
hayeswangac718b62013-05-02 16:01:25 +0000975
976 return __le32_to_cpu(data);
977}
978
979static void ocp_write_dword(struct r8152 *tp, u16 type, u16 index, u32 data)
980{
hayeswangc8826de2013-07-31 17:21:26 +0800981 __le32 tmp = __cpu_to_le32(data);
982
983 generic_ocp_write(tp, index, BYTE_EN_DWORD, sizeof(tmp), &tmp, type);
hayeswangac718b62013-05-02 16:01:25 +0000984}
985
986static u16 ocp_read_word(struct r8152 *tp, u16 type, u16 index)
987{
988 u32 data;
hayeswangc8826de2013-07-31 17:21:26 +0800989 __le32 tmp;
hayeswangd8fbd272017-06-15 14:44:04 +0800990 u16 byen = BYTE_EN_WORD;
hayeswangac718b62013-05-02 16:01:25 +0000991 u8 shift = index & 2;
992
993 index &= ~3;
hayeswangd8fbd272017-06-15 14:44:04 +0800994 byen <<= shift;
hayeswangac718b62013-05-02 16:01:25 +0000995
hayeswangd8fbd272017-06-15 14:44:04 +0800996 generic_ocp_read(tp, index, sizeof(tmp), &tmp, type | byen);
hayeswangac718b62013-05-02 16:01:25 +0000997
hayeswangc8826de2013-07-31 17:21:26 +0800998 data = __le32_to_cpu(tmp);
hayeswangac718b62013-05-02 16:01:25 +0000999 data >>= (shift * 8);
1000 data &= 0xffff;
1001
1002 return (u16)data;
1003}
1004
1005static void ocp_write_word(struct r8152 *tp, u16 type, u16 index, u32 data)
1006{
hayeswangc8826de2013-07-31 17:21:26 +08001007 u32 mask = 0xffff;
1008 __le32 tmp;
hayeswangac718b62013-05-02 16:01:25 +00001009 u16 byen = BYTE_EN_WORD;
1010 u8 shift = index & 2;
1011
1012 data &= mask;
1013
1014 if (index & 2) {
1015 byen <<= shift;
1016 mask <<= (shift * 8);
1017 data <<= (shift * 8);
1018 index &= ~3;
1019 }
1020
hayeswangc8826de2013-07-31 17:21:26 +08001021 tmp = __cpu_to_le32(data);
hayeswangac718b62013-05-02 16:01:25 +00001022
hayeswangc8826de2013-07-31 17:21:26 +08001023 generic_ocp_write(tp, index, byen, sizeof(tmp), &tmp, type);
hayeswangac718b62013-05-02 16:01:25 +00001024}
1025
1026static u8 ocp_read_byte(struct r8152 *tp, u16 type, u16 index)
1027{
1028 u32 data;
hayeswangc8826de2013-07-31 17:21:26 +08001029 __le32 tmp;
hayeswangac718b62013-05-02 16:01:25 +00001030 u8 shift = index & 3;
1031
1032 index &= ~3;
1033
hayeswangc8826de2013-07-31 17:21:26 +08001034 generic_ocp_read(tp, index, sizeof(tmp), &tmp, type);
hayeswangac718b62013-05-02 16:01:25 +00001035
hayeswangc8826de2013-07-31 17:21:26 +08001036 data = __le32_to_cpu(tmp);
hayeswangac718b62013-05-02 16:01:25 +00001037 data >>= (shift * 8);
1038 data &= 0xff;
1039
1040 return (u8)data;
1041}
1042
1043static void ocp_write_byte(struct r8152 *tp, u16 type, u16 index, u32 data)
1044{
hayeswangc8826de2013-07-31 17:21:26 +08001045 u32 mask = 0xff;
1046 __le32 tmp;
hayeswangac718b62013-05-02 16:01:25 +00001047 u16 byen = BYTE_EN_BYTE;
1048 u8 shift = index & 3;
1049
1050 data &= mask;
1051
1052 if (index & 3) {
1053 byen <<= shift;
1054 mask <<= (shift * 8);
1055 data <<= (shift * 8);
1056 index &= ~3;
1057 }
1058
hayeswangc8826de2013-07-31 17:21:26 +08001059 tmp = __cpu_to_le32(data);
hayeswangac718b62013-05-02 16:01:25 +00001060
hayeswangc8826de2013-07-31 17:21:26 +08001061 generic_ocp_write(tp, index, byen, sizeof(tmp), &tmp, type);
hayeswangac718b62013-05-02 16:01:25 +00001062}
1063
hayeswangac244d32014-01-02 11:22:40 +08001064static u16 ocp_reg_read(struct r8152 *tp, u16 addr)
1065{
1066 u16 ocp_base, ocp_index;
1067
1068 ocp_base = addr & 0xf000;
1069 if (ocp_base != tp->ocp_base) {
1070 ocp_write_word(tp, MCU_TYPE_PLA, PLA_OCP_GPHY_BASE, ocp_base);
1071 tp->ocp_base = ocp_base;
1072 }
1073
1074 ocp_index = (addr & 0x0fff) | 0xb000;
1075 return ocp_read_word(tp, MCU_TYPE_PLA, ocp_index);
1076}
1077
hayeswange3fe0b12014-01-02 11:22:39 +08001078static void ocp_reg_write(struct r8152 *tp, u16 addr, u16 data)
1079{
1080 u16 ocp_base, ocp_index;
1081
1082 ocp_base = addr & 0xf000;
1083 if (ocp_base != tp->ocp_base) {
1084 ocp_write_word(tp, MCU_TYPE_PLA, PLA_OCP_GPHY_BASE, ocp_base);
1085 tp->ocp_base = ocp_base;
1086 }
1087
1088 ocp_index = (addr & 0x0fff) | 0xb000;
1089 ocp_write_word(tp, MCU_TYPE_PLA, ocp_index, data);
1090}
1091
hayeswangac244d32014-01-02 11:22:40 +08001092static inline void r8152_mdio_write(struct r8152 *tp, u32 reg_addr, u32 value)
hayeswangac718b62013-05-02 16:01:25 +00001093{
hayeswangac244d32014-01-02 11:22:40 +08001094 ocp_reg_write(tp, OCP_BASE_MII + reg_addr * 2, value);
hayeswangac718b62013-05-02 16:01:25 +00001095}
1096
hayeswangac244d32014-01-02 11:22:40 +08001097static inline int r8152_mdio_read(struct r8152 *tp, u32 reg_addr)
hayeswangac718b62013-05-02 16:01:25 +00001098{
hayeswangac244d32014-01-02 11:22:40 +08001099 return ocp_reg_read(tp, OCP_BASE_MII + reg_addr * 2);
hayeswangac718b62013-05-02 16:01:25 +00001100}
1101
hayeswang43779f82014-01-02 11:25:10 +08001102static void sram_write(struct r8152 *tp, u16 addr, u16 data)
1103{
1104 ocp_reg_write(tp, OCP_SRAM_ADDR, addr);
1105 ocp_reg_write(tp, OCP_SRAM_DATA, data);
1106}
1107
hayeswang65b82d62017-06-15 14:44:03 +08001108static u16 sram_read(struct r8152 *tp, u16 addr)
1109{
1110 ocp_reg_write(tp, OCP_SRAM_ADDR, addr);
1111 return ocp_reg_read(tp, OCP_SRAM_DATA);
1112}
1113
hayeswangac718b62013-05-02 16:01:25 +00001114static int read_mii_word(struct net_device *netdev, int phy_id, int reg)
1115{
1116 struct r8152 *tp = netdev_priv(netdev);
hayeswang9a4be1b2014-02-18 21:49:07 +08001117 int ret;
hayeswangac718b62013-05-02 16:01:25 +00001118
hayeswang68714382014-04-11 17:54:31 +08001119 if (test_bit(RTL8152_UNPLUG, &tp->flags))
1120 return -ENODEV;
1121
hayeswangac718b62013-05-02 16:01:25 +00001122 if (phy_id != R8152_PHY_ID)
1123 return -EINVAL;
1124
hayeswang9a4be1b2014-02-18 21:49:07 +08001125 ret = r8152_mdio_read(tp, reg);
1126
hayeswang9a4be1b2014-02-18 21:49:07 +08001127 return ret;
hayeswangac718b62013-05-02 16:01:25 +00001128}
1129
1130static
1131void write_mii_word(struct net_device *netdev, int phy_id, int reg, int val)
1132{
1133 struct r8152 *tp = netdev_priv(netdev);
1134
hayeswang68714382014-04-11 17:54:31 +08001135 if (test_bit(RTL8152_UNPLUG, &tp->flags))
1136 return;
1137
hayeswangac718b62013-05-02 16:01:25 +00001138 if (phy_id != R8152_PHY_ID)
1139 return;
1140
1141 r8152_mdio_write(tp, reg, val);
1142}
1143
hayeswangb209af92014-08-25 15:53:00 +08001144static int
1145r8152_submit_rx(struct r8152 *tp, struct rx_agg *agg, gfp_t mem_flags);
hayeswangebc2ec482013-08-14 20:54:38 +08001146
hayeswang8ba789a2014-09-04 16:15:41 +08001147static int rtl8152_set_mac_address(struct net_device *netdev, void *p)
1148{
1149 struct r8152 *tp = netdev_priv(netdev);
1150 struct sockaddr *addr = p;
hayeswangea6a7112014-10-02 17:03:12 +08001151 int ret = -EADDRNOTAVAIL;
hayeswang8ba789a2014-09-04 16:15:41 +08001152
1153 if (!is_valid_ether_addr(addr->sa_data))
hayeswangea6a7112014-10-02 17:03:12 +08001154 goto out1;
1155
1156 ret = usb_autopm_get_interface(tp->intf);
1157 if (ret < 0)
1158 goto out1;
hayeswang8ba789a2014-09-04 16:15:41 +08001159
hayeswangb5403272014-10-09 18:00:26 +08001160 mutex_lock(&tp->control);
1161
hayeswang8ba789a2014-09-04 16:15:41 +08001162 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
1163
1164 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
1165 pla_ocp_write(tp, PLA_IDR, BYTE_EN_SIX_BYTES, 8, addr->sa_data);
1166 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
1167
hayeswangb5403272014-10-09 18:00:26 +08001168 mutex_unlock(&tp->control);
1169
hayeswangea6a7112014-10-02 17:03:12 +08001170 usb_autopm_put_interface(tp->intf);
1171out1:
1172 return ret;
hayeswang8ba789a2014-09-04 16:15:41 +08001173}
1174
Mario Limonciello9c273692018-12-11 08:16:14 -06001175/* Devices containing proper chips can support a persistent
Mario Limonciello34ee32c2016-07-11 19:58:04 -05001176 * host system provided MAC address.
1177 * Examples of this are Dell TB15 and Dell WD15 docks
1178 */
1179static int vendor_mac_passthru_addr_read(struct r8152 *tp, struct sockaddr *sa)
1180{
1181 acpi_status status;
1182 struct acpi_buffer buffer = { ACPI_ALLOCATE_BUFFER, NULL };
1183 union acpi_object *obj;
1184 int ret = -EINVAL;
1185 u32 ocp_data;
1186 unsigned char buf[6];
1187
1188 /* test for -AD variant of RTL8153 */
1189 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0);
Mario Limonciello9c273692018-12-11 08:16:14 -06001190 if ((ocp_data & AD_MASK) == 0x1000) {
1191 /* test for MAC address pass-through bit */
1192 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, EFUSE);
1193 if ((ocp_data & PASS_THRU_MASK) != 1) {
1194 netif_dbg(tp, probe, tp->netdev,
1195 "No efuse for RTL8153-AD MAC pass through\n");
1196 return -ENODEV;
1197 }
1198 } else {
David Chen8e29d232019-02-16 17:16:42 +08001199 /* test for RTL8153-BND and RTL8153-BD */
Mario Limonciello9c273692018-12-11 08:16:14 -06001200 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_MISC_1);
David Chenc2869092019-02-20 13:47:19 +08001201 if ((ocp_data & BND_MASK) == 0 && (ocp_data & BD_MASK) == 0) {
Mario Limonciello9c273692018-12-11 08:16:14 -06001202 netif_dbg(tp, probe, tp->netdev,
1203 "Invalid variant for MAC pass through\n");
1204 return -ENODEV;
1205 }
1206 }
Mario Limonciello34ee32c2016-07-11 19:58:04 -05001207
1208 /* returns _AUXMAC_#AABBCCDDEEFF# */
1209 status = acpi_evaluate_object(NULL, "\\_SB.AMAC", NULL, &buffer);
1210 obj = (union acpi_object *)buffer.pointer;
1211 if (!ACPI_SUCCESS(status))
1212 return -ENODEV;
1213 if (obj->type != ACPI_TYPE_BUFFER || obj->string.length != 0x17) {
1214 netif_warn(tp, probe, tp->netdev,
hayeswang53700f02016-09-01 17:01:42 +08001215 "Invalid buffer for pass-thru MAC addr: (%d, %d)\n",
Mario Limonciello34ee32c2016-07-11 19:58:04 -05001216 obj->type, obj->string.length);
1217 goto amacout;
1218 }
1219 if (strncmp(obj->string.pointer, "_AUXMAC_#", 9) != 0 ||
1220 strncmp(obj->string.pointer + 0x15, "#", 1) != 0) {
1221 netif_warn(tp, probe, tp->netdev,
1222 "Invalid header when reading pass-thru MAC addr\n");
1223 goto amacout;
1224 }
1225 ret = hex2bin(buf, obj->string.pointer + 9, 6);
1226 if (!(ret == 0 && is_valid_ether_addr(buf))) {
1227 netif_warn(tp, probe, tp->netdev,
hayeswang53700f02016-09-01 17:01:42 +08001228 "Invalid MAC for pass-thru MAC addr: %d, %pM\n",
1229 ret, buf);
Mario Limonciello34ee32c2016-07-11 19:58:04 -05001230 ret = -EINVAL;
1231 goto amacout;
1232 }
1233 memcpy(sa->sa_data, buf, 6);
Mario Limonciello34ee32c2016-07-11 19:58:04 -05001234 netif_info(tp, probe, tp->netdev,
1235 "Using pass-thru MAC addr %pM\n", sa->sa_data);
1236
1237amacout:
1238 kfree(obj);
1239 return ret;
1240}
1241
Mario Limonciello25766272019-04-04 13:46:53 -05001242static int determine_ethernet_addr(struct r8152 *tp, struct sockaddr *sa)
1243{
1244 struct net_device *dev = tp->netdev;
1245 int ret;
1246
Crag.Wanga6cbcb72019-04-22 13:03:43 +08001247 sa->sa_family = dev->type;
1248
Mario Limonciello25766272019-04-04 13:46:53 -05001249 if (tp->version == RTL_VER_01) {
1250 ret = pla_ocp_read(tp, PLA_IDR, 8, sa->sa_data);
1251 } else {
1252 /* if device doesn't support MAC pass through this will
1253 * be expected to be non-zero
1254 */
1255 ret = vendor_mac_passthru_addr_read(tp, sa);
1256 if (ret < 0)
1257 ret = pla_ocp_read(tp, PLA_BACKUP, 8, sa->sa_data);
1258 }
1259
1260 if (ret < 0) {
1261 netif_err(tp, probe, dev, "Get ether addr fail\n");
1262 } else if (!is_valid_ether_addr(sa->sa_data)) {
1263 netif_err(tp, probe, dev, "Invalid ether addr %pM\n",
1264 sa->sa_data);
1265 eth_hw_addr_random(dev);
1266 ether_addr_copy(sa->sa_data, dev->dev_addr);
1267 netif_info(tp, probe, dev, "Random ether addr %pM\n",
1268 sa->sa_data);
1269 return 0;
1270 }
1271
1272 return ret;
1273}
1274
hayeswang179bb6d2014-09-04 16:15:42 +08001275static int set_ethernet_addr(struct r8152 *tp)
hayeswangac718b62013-05-02 16:01:25 +00001276{
1277 struct net_device *dev = tp->netdev;
hayeswang179bb6d2014-09-04 16:15:42 +08001278 struct sockaddr sa;
hayeswang8a91c822014-02-18 21:49:01 +08001279 int ret;
hayeswangac718b62013-05-02 16:01:25 +00001280
Mario Limonciello25766272019-04-04 13:46:53 -05001281 ret = determine_ethernet_addr(tp, &sa);
1282 if (ret < 0)
1283 return ret;
hayeswang8a91c822014-02-18 21:49:01 +08001284
Mario Limonciello25766272019-04-04 13:46:53 -05001285 if (tp->version == RTL_VER_01)
1286 ether_addr_copy(dev->dev_addr, sa.sa_data);
1287 else
hayeswang179bb6d2014-09-04 16:15:42 +08001288 ret = rtl8152_set_mac_address(dev, &sa);
hayeswang179bb6d2014-09-04 16:15:42 +08001289
1290 return ret;
hayeswangac718b62013-05-02 16:01:25 +00001291}
1292
hayeswangac718b62013-05-02 16:01:25 +00001293static void read_bulk_callback(struct urb *urb)
1294{
hayeswangac718b62013-05-02 16:01:25 +00001295 struct net_device *netdev;
hayeswangac718b62013-05-02 16:01:25 +00001296 int status = urb->status;
hayeswangebc2ec482013-08-14 20:54:38 +08001297 struct rx_agg *agg;
1298 struct r8152 *tp;
Sebastian Andrzej Siewiored7aa302018-06-20 21:31:20 +02001299 unsigned long flags;
hayeswangac718b62013-05-02 16:01:25 +00001300
hayeswangebc2ec482013-08-14 20:54:38 +08001301 agg = urb->context;
1302 if (!agg)
1303 return;
1304
1305 tp = agg->context;
hayeswangac718b62013-05-02 16:01:25 +00001306 if (!tp)
1307 return;
hayeswangebc2ec482013-08-14 20:54:38 +08001308
hayeswangac718b62013-05-02 16:01:25 +00001309 if (test_bit(RTL8152_UNPLUG, &tp->flags))
1310 return;
hayeswangebc2ec482013-08-14 20:54:38 +08001311
1312 if (!test_bit(WORK_ENABLE, &tp->flags))
hayeswangac718b62013-05-02 16:01:25 +00001313 return;
1314
hayeswangebc2ec482013-08-14 20:54:38 +08001315 netdev = tp->netdev;
hayeswang7559fb2f2013-08-16 16:09:38 +08001316
1317 /* When link down, the driver would cancel all bulks. */
1318 /* This avoid the re-submitting bulk */
hayeswangebc2ec482013-08-14 20:54:38 +08001319 if (!netif_carrier_ok(netdev))
1320 return;
1321
hayeswang9a4be1b2014-02-18 21:49:07 +08001322 usb_mark_last_busy(tp->udev);
1323
hayeswangac718b62013-05-02 16:01:25 +00001324 switch (status) {
1325 case 0:
hayeswangebc2ec482013-08-14 20:54:38 +08001326 if (urb->actual_length < ETH_ZLEN)
1327 break;
1328
Sebastian Andrzej Siewiored7aa302018-06-20 21:31:20 +02001329 spin_lock_irqsave(&tp->rx_lock, flags);
hayeswangebc2ec482013-08-14 20:54:38 +08001330 list_add_tail(&agg->list, &tp->rx_done);
Sebastian Andrzej Siewiored7aa302018-06-20 21:31:20 +02001331 spin_unlock_irqrestore(&tp->rx_lock, flags);
hayeswangd823ab62015-01-12 12:06:23 +08001332 napi_schedule(&tp->napi);
hayeswangebc2ec482013-08-14 20:54:38 +08001333 return;
hayeswangac718b62013-05-02 16:01:25 +00001334 case -ESHUTDOWN:
Hayes Wangffa9fec2019-07-04 17:36:32 +08001335 rtl_set_unplug(tp);
hayeswangac718b62013-05-02 16:01:25 +00001336 netif_device_detach(tp->netdev);
hayeswangebc2ec482013-08-14 20:54:38 +08001337 return;
hayeswangac718b62013-05-02 16:01:25 +00001338 case -ENOENT:
1339 return; /* the urb is in unlink state */
1340 case -ETIME:
Hayes Wang4a8deae2014-01-07 11:18:22 +08001341 if (net_ratelimit())
1342 netdev_warn(netdev, "maybe reset is needed?\n");
hayeswangebc2ec482013-08-14 20:54:38 +08001343 break;
hayeswangac718b62013-05-02 16:01:25 +00001344 default:
Hayes Wang4a8deae2014-01-07 11:18:22 +08001345 if (net_ratelimit())
1346 netdev_warn(netdev, "Rx status %d\n", status);
hayeswangebc2ec482013-08-14 20:54:38 +08001347 break;
hayeswangac718b62013-05-02 16:01:25 +00001348 }
1349
hayeswanga0fccd42014-11-20 10:29:05 +08001350 r8152_submit_rx(tp, agg, GFP_ATOMIC);
hayeswangac718b62013-05-02 16:01:25 +00001351}
1352
1353static void write_bulk_callback(struct urb *urb)
1354{
hayeswangebc2ec482013-08-14 20:54:38 +08001355 struct net_device_stats *stats;
hayeswangd104eaf2014-03-06 15:07:17 +08001356 struct net_device *netdev;
hayeswangebc2ec482013-08-14 20:54:38 +08001357 struct tx_agg *agg;
hayeswangac718b62013-05-02 16:01:25 +00001358 struct r8152 *tp;
Sebastian Andrzej Siewiored7aa302018-06-20 21:31:20 +02001359 unsigned long flags;
hayeswangac718b62013-05-02 16:01:25 +00001360 int status = urb->status;
1361
hayeswangebc2ec482013-08-14 20:54:38 +08001362 agg = urb->context;
1363 if (!agg)
1364 return;
1365
1366 tp = agg->context;
hayeswangac718b62013-05-02 16:01:25 +00001367 if (!tp)
1368 return;
hayeswangebc2ec482013-08-14 20:54:38 +08001369
hayeswangd104eaf2014-03-06 15:07:17 +08001370 netdev = tp->netdev;
hayeswang05e0f1a2014-03-06 15:07:18 +08001371 stats = &netdev->stats;
hayeswangebc2ec482013-08-14 20:54:38 +08001372 if (status) {
Hayes Wang4a8deae2014-01-07 11:18:22 +08001373 if (net_ratelimit())
hayeswangd104eaf2014-03-06 15:07:17 +08001374 netdev_warn(netdev, "Tx status %d\n", status);
hayeswangebc2ec482013-08-14 20:54:38 +08001375 stats->tx_errors += agg->skb_num;
1376 } else {
1377 stats->tx_packets += agg->skb_num;
1378 stats->tx_bytes += agg->skb_len;
1379 }
1380
Sebastian Andrzej Siewiored7aa302018-06-20 21:31:20 +02001381 spin_lock_irqsave(&tp->tx_lock, flags);
hayeswangebc2ec482013-08-14 20:54:38 +08001382 list_add_tail(&agg->list, &tp->tx_free);
Sebastian Andrzej Siewiored7aa302018-06-20 21:31:20 +02001383 spin_unlock_irqrestore(&tp->tx_lock, flags);
hayeswangebc2ec482013-08-14 20:54:38 +08001384
hayeswang9a4be1b2014-02-18 21:49:07 +08001385 usb_autopm_put_interface_async(tp->intf);
1386
hayeswangd104eaf2014-03-06 15:07:17 +08001387 if (!netif_carrier_ok(netdev))
hayeswangac718b62013-05-02 16:01:25 +00001388 return;
hayeswangebc2ec482013-08-14 20:54:38 +08001389
1390 if (!test_bit(WORK_ENABLE, &tp->flags))
1391 return;
1392
1393 if (test_bit(RTL8152_UNPLUG, &tp->flags))
1394 return;
1395
1396 if (!skb_queue_empty(&tp->tx_queue))
hayeswangd823ab62015-01-12 12:06:23 +08001397 napi_schedule(&tp->napi);
hayeswangebc2ec482013-08-14 20:54:38 +08001398}
1399
hayeswang40a82912013-08-14 20:54:40 +08001400static void intr_callback(struct urb *urb)
1401{
1402 struct r8152 *tp;
hayeswang500b6d72013-11-20 17:30:57 +08001403 __le16 *d;
hayeswang40a82912013-08-14 20:54:40 +08001404 int status = urb->status;
1405 int res;
1406
1407 tp = urb->context;
1408 if (!tp)
1409 return;
1410
1411 if (!test_bit(WORK_ENABLE, &tp->flags))
1412 return;
1413
1414 if (test_bit(RTL8152_UNPLUG, &tp->flags))
1415 return;
1416
1417 switch (status) {
1418 case 0: /* success */
1419 break;
1420 case -ECONNRESET: /* unlink */
1421 case -ESHUTDOWN:
1422 netif_device_detach(tp->netdev);
Gustavo A. R. Silva9ca78672018-06-28 13:50:48 -05001423 /* fall through */
hayeswang40a82912013-08-14 20:54:40 +08001424 case -ENOENT:
hayeswangd59c8762014-10-31 13:35:57 +08001425 case -EPROTO:
1426 netif_info(tp, intr, tp->netdev,
1427 "Stop submitting intr, status %d\n", status);
hayeswang40a82912013-08-14 20:54:40 +08001428 return;
1429 case -EOVERFLOW:
1430 netif_info(tp, intr, tp->netdev, "intr status -EOVERFLOW\n");
1431 goto resubmit;
1432 /* -EPIPE: should clear the halt */
1433 default:
1434 netif_info(tp, intr, tp->netdev, "intr status %d\n", status);
1435 goto resubmit;
1436 }
1437
1438 d = urb->transfer_buffer;
1439 if (INTR_LINK & __le16_to_cpu(d[0])) {
hayeswang51d979f2015-02-06 11:30:47 +08001440 if (!netif_carrier_ok(tp->netdev)) {
hayeswang40a82912013-08-14 20:54:40 +08001441 set_bit(RTL8152_LINK_CHG, &tp->flags);
1442 schedule_delayed_work(&tp->schedule, 0);
1443 }
1444 } else {
hayeswang51d979f2015-02-06 11:30:47 +08001445 if (netif_carrier_ok(tp->netdev)) {
hayeswang2f25abe2017-03-23 19:14:19 +08001446 netif_stop_queue(tp->netdev);
hayeswang40a82912013-08-14 20:54:40 +08001447 set_bit(RTL8152_LINK_CHG, &tp->flags);
1448 schedule_delayed_work(&tp->schedule, 0);
1449 }
1450 }
1451
1452resubmit:
1453 res = usb_submit_urb(urb, GFP_ATOMIC);
hayeswang67610492014-10-30 11:46:40 +08001454 if (res == -ENODEV) {
Hayes Wangffa9fec2019-07-04 17:36:32 +08001455 rtl_set_unplug(tp);
hayeswang40a82912013-08-14 20:54:40 +08001456 netif_device_detach(tp->netdev);
hayeswang67610492014-10-30 11:46:40 +08001457 } else if (res) {
hayeswang40a82912013-08-14 20:54:40 +08001458 netif_err(tp, intr, tp->netdev,
Hayes Wang4a8deae2014-01-07 11:18:22 +08001459 "can't resubmit intr, status %d\n", res);
hayeswang67610492014-10-30 11:46:40 +08001460 }
hayeswang40a82912013-08-14 20:54:40 +08001461}
1462
hayeswangebc2ec482013-08-14 20:54:38 +08001463static inline void *rx_agg_align(void *data)
1464{
hayeswang8e1f51b2014-01-02 11:22:41 +08001465 return (void *)ALIGN((uintptr_t)data, RX_ALIGN);
hayeswangebc2ec482013-08-14 20:54:38 +08001466}
1467
1468static inline void *tx_agg_align(void *data)
1469{
hayeswang8e1f51b2014-01-02 11:22:41 +08001470 return (void *)ALIGN((uintptr_t)data, TX_ALIGN);
hayeswangebc2ec482013-08-14 20:54:38 +08001471}
1472
1473static void free_all_mem(struct r8152 *tp)
1474{
1475 int i;
1476
1477 for (i = 0; i < RTL8152_MAX_RX; i++) {
hayeswang9629e3c2014-01-15 10:42:15 +08001478 usb_free_urb(tp->rx_info[i].urb);
1479 tp->rx_info[i].urb = NULL;
hayeswangebc2ec482013-08-14 20:54:38 +08001480
hayeswang9629e3c2014-01-15 10:42:15 +08001481 kfree(tp->rx_info[i].buffer);
1482 tp->rx_info[i].buffer = NULL;
1483 tp->rx_info[i].head = NULL;
hayeswangebc2ec482013-08-14 20:54:38 +08001484 }
1485
1486 for (i = 0; i < RTL8152_MAX_TX; i++) {
hayeswang9629e3c2014-01-15 10:42:15 +08001487 usb_free_urb(tp->tx_info[i].urb);
1488 tp->tx_info[i].urb = NULL;
hayeswangebc2ec482013-08-14 20:54:38 +08001489
hayeswang9629e3c2014-01-15 10:42:15 +08001490 kfree(tp->tx_info[i].buffer);
1491 tp->tx_info[i].buffer = NULL;
1492 tp->tx_info[i].head = NULL;
hayeswangebc2ec482013-08-14 20:54:38 +08001493 }
hayeswang40a82912013-08-14 20:54:40 +08001494
hayeswang9629e3c2014-01-15 10:42:15 +08001495 usb_free_urb(tp->intr_urb);
1496 tp->intr_urb = NULL;
hayeswang40a82912013-08-14 20:54:40 +08001497
hayeswang9629e3c2014-01-15 10:42:15 +08001498 kfree(tp->intr_buff);
1499 tp->intr_buff = NULL;
hayeswangebc2ec482013-08-14 20:54:38 +08001500}
1501
1502static int alloc_all_mem(struct r8152 *tp)
1503{
1504 struct net_device *netdev = tp->netdev;
hayeswang40a82912013-08-14 20:54:40 +08001505 struct usb_interface *intf = tp->intf;
1506 struct usb_host_interface *alt = intf->cur_altsetting;
1507 struct usb_host_endpoint *ep_intr = alt->endpoint + 2;
hayeswangebc2ec482013-08-14 20:54:38 +08001508 struct urb *urb;
1509 int node, i;
1510 u8 *buf;
1511
1512 node = netdev->dev.parent ? dev_to_node(netdev->dev.parent) : -1;
1513
1514 spin_lock_init(&tp->rx_lock);
1515 spin_lock_init(&tp->tx_lock);
hayeswangebc2ec482013-08-14 20:54:38 +08001516 INIT_LIST_HEAD(&tp->tx_free);
hayeswang98d068a2017-03-14 14:15:20 +08001517 INIT_LIST_HEAD(&tp->rx_done);
hayeswangebc2ec482013-08-14 20:54:38 +08001518 skb_queue_head_init(&tp->tx_queue);
hayeswangd823ab62015-01-12 12:06:23 +08001519 skb_queue_head_init(&tp->rx_queue);
hayeswangebc2ec482013-08-14 20:54:38 +08001520
1521 for (i = 0; i < RTL8152_MAX_RX; i++) {
hayeswang52aec122014-09-02 10:27:52 +08001522 buf = kmalloc_node(agg_buf_sz, GFP_KERNEL, node);
hayeswangebc2ec482013-08-14 20:54:38 +08001523 if (!buf)
1524 goto err1;
1525
1526 if (buf != rx_agg_align(buf)) {
1527 kfree(buf);
hayeswang52aec122014-09-02 10:27:52 +08001528 buf = kmalloc_node(agg_buf_sz + RX_ALIGN, GFP_KERNEL,
hayeswang8e1f51b2014-01-02 11:22:41 +08001529 node);
hayeswangebc2ec482013-08-14 20:54:38 +08001530 if (!buf)
1531 goto err1;
1532 }
1533
1534 urb = usb_alloc_urb(0, GFP_KERNEL);
1535 if (!urb) {
1536 kfree(buf);
1537 goto err1;
1538 }
1539
1540 INIT_LIST_HEAD(&tp->rx_info[i].list);
1541 tp->rx_info[i].context = tp;
1542 tp->rx_info[i].urb = urb;
1543 tp->rx_info[i].buffer = buf;
1544 tp->rx_info[i].head = rx_agg_align(buf);
1545 }
1546
1547 for (i = 0; i < RTL8152_MAX_TX; i++) {
hayeswang52aec122014-09-02 10:27:52 +08001548 buf = kmalloc_node(agg_buf_sz, GFP_KERNEL, node);
hayeswangebc2ec482013-08-14 20:54:38 +08001549 if (!buf)
1550 goto err1;
1551
1552 if (buf != tx_agg_align(buf)) {
1553 kfree(buf);
hayeswang52aec122014-09-02 10:27:52 +08001554 buf = kmalloc_node(agg_buf_sz + TX_ALIGN, GFP_KERNEL,
hayeswang8e1f51b2014-01-02 11:22:41 +08001555 node);
hayeswangebc2ec482013-08-14 20:54:38 +08001556 if (!buf)
1557 goto err1;
1558 }
1559
1560 urb = usb_alloc_urb(0, GFP_KERNEL);
1561 if (!urb) {
1562 kfree(buf);
1563 goto err1;
1564 }
1565
1566 INIT_LIST_HEAD(&tp->tx_info[i].list);
1567 tp->tx_info[i].context = tp;
1568 tp->tx_info[i].urb = urb;
1569 tp->tx_info[i].buffer = buf;
1570 tp->tx_info[i].head = tx_agg_align(buf);
1571
1572 list_add_tail(&tp->tx_info[i].list, &tp->tx_free);
1573 }
1574
hayeswang40a82912013-08-14 20:54:40 +08001575 tp->intr_urb = usb_alloc_urb(0, GFP_KERNEL);
1576 if (!tp->intr_urb)
1577 goto err1;
1578
1579 tp->intr_buff = kmalloc(INTBUFSIZE, GFP_KERNEL);
1580 if (!tp->intr_buff)
1581 goto err1;
1582
1583 tp->intr_interval = (int)ep_intr->desc.bInterval;
1584 usb_fill_int_urb(tp->intr_urb, tp->udev, usb_rcvintpipe(tp->udev, 3),
hayeswangb209af92014-08-25 15:53:00 +08001585 tp->intr_buff, INTBUFSIZE, intr_callback,
1586 tp, tp->intr_interval);
hayeswang40a82912013-08-14 20:54:40 +08001587
hayeswangebc2ec482013-08-14 20:54:38 +08001588 return 0;
1589
1590err1:
1591 free_all_mem(tp);
1592 return -ENOMEM;
1593}
1594
hayeswang0de98f62013-08-16 16:09:35 +08001595static struct tx_agg *r8152_get_tx_agg(struct r8152 *tp)
1596{
1597 struct tx_agg *agg = NULL;
1598 unsigned long flags;
1599
hayeswang21949ab2014-03-07 11:04:35 +08001600 if (list_empty(&tp->tx_free))
1601 return NULL;
1602
hayeswang0de98f62013-08-16 16:09:35 +08001603 spin_lock_irqsave(&tp->tx_lock, flags);
1604 if (!list_empty(&tp->tx_free)) {
1605 struct list_head *cursor;
1606
1607 cursor = tp->tx_free.next;
1608 list_del_init(cursor);
1609 agg = list_entry(cursor, struct tx_agg, list);
1610 }
1611 spin_unlock_irqrestore(&tp->tx_lock, flags);
1612
1613 return agg;
1614}
1615
hayeswangb209af92014-08-25 15:53:00 +08001616/* r8152_csum_workaround()
hayeswang6128d1bb2014-03-07 11:04:40 +08001617 * The hw limites the value the transport offset. When the offset is out of the
1618 * range, calculate the checksum by sw.
1619 */
1620static void r8152_csum_workaround(struct r8152 *tp, struct sk_buff *skb,
1621 struct sk_buff_head *list)
1622{
1623 if (skb_shinfo(skb)->gso_size) {
1624 netdev_features_t features = tp->netdev->features;
1625 struct sk_buff_head seg_list;
1626 struct sk_buff *segs, *nskb;
1627
hayeswanga91d45f2014-07-11 16:48:27 +08001628 features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
hayeswang6128d1bb2014-03-07 11:04:40 +08001629 segs = skb_gso_segment(skb, features);
1630 if (IS_ERR(segs) || !segs)
1631 goto drop;
1632
1633 __skb_queue_head_init(&seg_list);
1634
1635 do {
1636 nskb = segs;
1637 segs = segs->next;
1638 nskb->next = NULL;
1639 __skb_queue_tail(&seg_list, nskb);
1640 } while (segs);
1641
1642 skb_queue_splice(&seg_list, list);
1643 dev_kfree_skb(skb);
1644 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
1645 if (skb_checksum_help(skb) < 0)
1646 goto drop;
1647
1648 __skb_queue_head(list, skb);
1649 } else {
1650 struct net_device_stats *stats;
1651
1652drop:
1653 stats = &tp->netdev->stats;
1654 stats->tx_dropped++;
1655 dev_kfree_skb(skb);
1656 }
1657}
1658
hayeswangb209af92014-08-25 15:53:00 +08001659/* msdn_giant_send_check()
hayeswang6128d1bb2014-03-07 11:04:40 +08001660 * According to the document of microsoft, the TCP Pseudo Header excludes the
1661 * packet length for IPv6 TCP large packets.
1662 */
1663static int msdn_giant_send_check(struct sk_buff *skb)
1664{
1665 const struct ipv6hdr *ipv6h;
1666 struct tcphdr *th;
hayeswangfcb308d2014-03-11 10:20:32 +08001667 int ret;
1668
1669 ret = skb_cow_head(skb, 0);
1670 if (ret)
1671 return ret;
hayeswang6128d1bb2014-03-07 11:04:40 +08001672
1673 ipv6h = ipv6_hdr(skb);
1674 th = tcp_hdr(skb);
1675
1676 th->check = 0;
1677 th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);
1678
hayeswangfcb308d2014-03-11 10:20:32 +08001679 return ret;
hayeswang6128d1bb2014-03-07 11:04:40 +08001680}
1681
hayeswangc5554292014-09-12 10:43:11 +08001682static inline void rtl_tx_vlan_tag(struct tx_desc *desc, struct sk_buff *skb)
1683{
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001684 if (skb_vlan_tag_present(skb)) {
hayeswangc5554292014-09-12 10:43:11 +08001685 u32 opts2;
1686
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001687 opts2 = TX_VLAN_TAG | swab16(skb_vlan_tag_get(skb));
hayeswangc5554292014-09-12 10:43:11 +08001688 desc->opts2 |= cpu_to_le32(opts2);
1689 }
1690}
1691
1692static inline void rtl_rx_vlan_tag(struct rx_desc *desc, struct sk_buff *skb)
1693{
1694 u32 opts2 = le32_to_cpu(desc->opts2);
1695
1696 if (opts2 & RX_VLAN_TAG)
1697 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
1698 swab16(opts2 & 0xffff));
1699}
1700
hayeswang60c89072014-03-07 11:04:39 +08001701static int r8152_tx_csum(struct r8152 *tp, struct tx_desc *desc,
1702 struct sk_buff *skb, u32 len, u32 transport_offset)
1703{
1704 u32 mss = skb_shinfo(skb)->gso_size;
1705 u32 opts1, opts2 = 0;
1706 int ret = TX_CSUM_SUCCESS;
1707
1708 WARN_ON_ONCE(len > TX_LEN_MAX);
1709
1710 opts1 = len | TX_FS | TX_LS;
1711
1712 if (mss) {
hayeswang6128d1bb2014-03-07 11:04:40 +08001713 if (transport_offset > GTTCPHO_MAX) {
1714 netif_warn(tp, tx_err, tp->netdev,
1715 "Invalid transport offset 0x%x for TSO\n",
1716 transport_offset);
1717 ret = TX_CSUM_TSO;
1718 goto unavailable;
1719 }
1720
hayeswang6e74d172015-02-06 11:30:50 +08001721 switch (vlan_get_protocol(skb)) {
hayeswang60c89072014-03-07 11:04:39 +08001722 case htons(ETH_P_IP):
1723 opts1 |= GTSENDV4;
1724 break;
1725
hayeswang6128d1bb2014-03-07 11:04:40 +08001726 case htons(ETH_P_IPV6):
hayeswangfcb308d2014-03-11 10:20:32 +08001727 if (msdn_giant_send_check(skb)) {
1728 ret = TX_CSUM_TSO;
1729 goto unavailable;
1730 }
hayeswang6128d1bb2014-03-07 11:04:40 +08001731 opts1 |= GTSENDV6;
hayeswang6128d1bb2014-03-07 11:04:40 +08001732 break;
1733
hayeswang60c89072014-03-07 11:04:39 +08001734 default:
1735 WARN_ON_ONCE(1);
1736 break;
1737 }
1738
1739 opts1 |= transport_offset << GTTCPHO_SHIFT;
1740 opts2 |= min(mss, MSS_MAX) << MSS_SHIFT;
1741 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
hayeswang5bd23882013-08-14 20:54:39 +08001742 u8 ip_protocol;
hayeswang5bd23882013-08-14 20:54:39 +08001743
hayeswang6128d1bb2014-03-07 11:04:40 +08001744 if (transport_offset > TCPHO_MAX) {
1745 netif_warn(tp, tx_err, tp->netdev,
1746 "Invalid transport offset 0x%x\n",
1747 transport_offset);
1748 ret = TX_CSUM_NONE;
1749 goto unavailable;
1750 }
1751
hayeswang6e74d172015-02-06 11:30:50 +08001752 switch (vlan_get_protocol(skb)) {
hayeswang5bd23882013-08-14 20:54:39 +08001753 case htons(ETH_P_IP):
1754 opts2 |= IPV4_CS;
1755 ip_protocol = ip_hdr(skb)->protocol;
1756 break;
1757
1758 case htons(ETH_P_IPV6):
1759 opts2 |= IPV6_CS;
1760 ip_protocol = ipv6_hdr(skb)->nexthdr;
1761 break;
1762
1763 default:
1764 ip_protocol = IPPROTO_RAW;
1765 break;
1766 }
1767
hayeswang60c89072014-03-07 11:04:39 +08001768 if (ip_protocol == IPPROTO_TCP)
hayeswang5bd23882013-08-14 20:54:39 +08001769 opts2 |= TCP_CS;
hayeswang60c89072014-03-07 11:04:39 +08001770 else if (ip_protocol == IPPROTO_UDP)
hayeswang5bd23882013-08-14 20:54:39 +08001771 opts2 |= UDP_CS;
hayeswang60c89072014-03-07 11:04:39 +08001772 else
hayeswang5bd23882013-08-14 20:54:39 +08001773 WARN_ON_ONCE(1);
hayeswang5bd23882013-08-14 20:54:39 +08001774
hayeswang60c89072014-03-07 11:04:39 +08001775 opts2 |= transport_offset << TCPHO_SHIFT;
hayeswang5bd23882013-08-14 20:54:39 +08001776 }
hayeswang60c89072014-03-07 11:04:39 +08001777
1778 desc->opts2 = cpu_to_le32(opts2);
1779 desc->opts1 = cpu_to_le32(opts1);
1780
hayeswang6128d1bb2014-03-07 11:04:40 +08001781unavailable:
hayeswang60c89072014-03-07 11:04:39 +08001782 return ret;
hayeswang5bd23882013-08-14 20:54:39 +08001783}
1784
hayeswangb1379d92013-08-16 16:09:37 +08001785static int r8152_tx_agg_fill(struct r8152 *tp, struct tx_agg *agg)
1786{
hayeswangd84130a2014-02-18 21:49:02 +08001787 struct sk_buff_head skb_head, *tx_queue = &tp->tx_queue;
hayeswang9a4be1b2014-02-18 21:49:07 +08001788 int remain, ret;
hayeswangb1379d92013-08-16 16:09:37 +08001789 u8 *tx_data;
1790
hayeswangd84130a2014-02-18 21:49:02 +08001791 __skb_queue_head_init(&skb_head);
hayeswang0c3121f2014-03-07 11:04:36 +08001792 spin_lock(&tx_queue->lock);
hayeswangd84130a2014-02-18 21:49:02 +08001793 skb_queue_splice_init(tx_queue, &skb_head);
hayeswang0c3121f2014-03-07 11:04:36 +08001794 spin_unlock(&tx_queue->lock);
hayeswangd84130a2014-02-18 21:49:02 +08001795
hayeswangb1379d92013-08-16 16:09:37 +08001796 tx_data = agg->head;
hayeswangb209af92014-08-25 15:53:00 +08001797 agg->skb_num = 0;
1798 agg->skb_len = 0;
hayeswang52aec122014-09-02 10:27:52 +08001799 remain = agg_buf_sz;
hayeswangb1379d92013-08-16 16:09:37 +08001800
hayeswang7937f9e2013-11-20 17:30:54 +08001801 while (remain >= ETH_ZLEN + sizeof(struct tx_desc)) {
hayeswangb1379d92013-08-16 16:09:37 +08001802 struct tx_desc *tx_desc;
1803 struct sk_buff *skb;
1804 unsigned int len;
hayeswang60c89072014-03-07 11:04:39 +08001805 u32 offset;
hayeswangb1379d92013-08-16 16:09:37 +08001806
hayeswangd84130a2014-02-18 21:49:02 +08001807 skb = __skb_dequeue(&skb_head);
hayeswangb1379d92013-08-16 16:09:37 +08001808 if (!skb)
1809 break;
1810
hayeswang60c89072014-03-07 11:04:39 +08001811 len = skb->len + sizeof(*tx_desc);
1812
1813 if (len > remain) {
hayeswangd84130a2014-02-18 21:49:02 +08001814 __skb_queue_head(&skb_head, skb);
hayeswangb1379d92013-08-16 16:09:37 +08001815 break;
1816 }
1817
hayeswang7937f9e2013-11-20 17:30:54 +08001818 tx_data = tx_agg_align(tx_data);
hayeswangb1379d92013-08-16 16:09:37 +08001819 tx_desc = (struct tx_desc *)tx_data;
hayeswang60c89072014-03-07 11:04:39 +08001820
1821 offset = (u32)skb_transport_offset(skb);
1822
hayeswang6128d1bb2014-03-07 11:04:40 +08001823 if (r8152_tx_csum(tp, tx_desc, skb, skb->len, offset)) {
1824 r8152_csum_workaround(tp, skb, &skb_head);
1825 continue;
1826 }
hayeswang60c89072014-03-07 11:04:39 +08001827
hayeswangc5554292014-09-12 10:43:11 +08001828 rtl_tx_vlan_tag(tx_desc, skb);
1829
hayeswangb1379d92013-08-16 16:09:37 +08001830 tx_data += sizeof(*tx_desc);
1831
hayeswang60c89072014-03-07 11:04:39 +08001832 len = skb->len;
1833 if (skb_copy_bits(skb, 0, tx_data, len) < 0) {
1834 struct net_device_stats *stats = &tp->netdev->stats;
1835
1836 stats->tx_dropped++;
1837 dev_kfree_skb_any(skb);
1838 tx_data -= sizeof(*tx_desc);
1839 continue;
1840 }
hayeswangb1379d92013-08-16 16:09:37 +08001841
hayeswang7937f9e2013-11-20 17:30:54 +08001842 tx_data += len;
hayeswang60c89072014-03-07 11:04:39 +08001843 agg->skb_len += len;
Eric Dumazet4c27bf32018-02-25 19:12:10 -08001844 agg->skb_num += skb_shinfo(skb)->gso_segs ?: 1;
hayeswang60c89072014-03-07 11:04:39 +08001845
1846 dev_kfree_skb_any(skb);
1847
hayeswang52aec122014-09-02 10:27:52 +08001848 remain = agg_buf_sz - (int)(tx_agg_align(tx_data) - agg->head);
Kai-Heng Feng0b165512018-01-16 16:46:27 +08001849
1850 if (test_bit(DELL_TB_RX_AGG_BUG, &tp->flags))
1851 break;
hayeswangb1379d92013-08-16 16:09:37 +08001852 }
1853
hayeswangd84130a2014-02-18 21:49:02 +08001854 if (!skb_queue_empty(&skb_head)) {
hayeswang0c3121f2014-03-07 11:04:36 +08001855 spin_lock(&tx_queue->lock);
hayeswangd84130a2014-02-18 21:49:02 +08001856 skb_queue_splice(&skb_head, tx_queue);
hayeswang0c3121f2014-03-07 11:04:36 +08001857 spin_unlock(&tx_queue->lock);
hayeswangd84130a2014-02-18 21:49:02 +08001858 }
1859
hayeswang0c3121f2014-03-07 11:04:36 +08001860 netif_tx_lock(tp->netdev);
hayeswangdd1b1192013-11-20 17:30:56 +08001861
1862 if (netif_queue_stopped(tp->netdev) &&
1863 skb_queue_len(&tp->tx_queue) < tp->tx_qlen)
1864 netif_wake_queue(tp->netdev);
1865
hayeswang0c3121f2014-03-07 11:04:36 +08001866 netif_tx_unlock(tp->netdev);
hayeswang9a4be1b2014-02-18 21:49:07 +08001867
hayeswang0c3121f2014-03-07 11:04:36 +08001868 ret = usb_autopm_get_interface_async(tp->intf);
hayeswang9a4be1b2014-02-18 21:49:07 +08001869 if (ret < 0)
1870 goto out_tx_fill;
hayeswangdd1b1192013-11-20 17:30:56 +08001871
hayeswangb1379d92013-08-16 16:09:37 +08001872 usb_fill_bulk_urb(agg->urb, tp->udev, usb_sndbulkpipe(tp->udev, 2),
1873 agg->head, (int)(tx_data - (u8 *)agg->head),
1874 (usb_complete_t)write_bulk_callback, agg);
1875
hayeswang0c3121f2014-03-07 11:04:36 +08001876 ret = usb_submit_urb(agg->urb, GFP_ATOMIC);
hayeswang9a4be1b2014-02-18 21:49:07 +08001877 if (ret < 0)
hayeswang0c3121f2014-03-07 11:04:36 +08001878 usb_autopm_put_interface_async(tp->intf);
hayeswang9a4be1b2014-02-18 21:49:07 +08001879
1880out_tx_fill:
1881 return ret;
hayeswangb1379d92013-08-16 16:09:37 +08001882}
1883
hayeswang565cab02014-03-07 11:04:38 +08001884static u8 r8152_rx_csum(struct r8152 *tp, struct rx_desc *rx_desc)
1885{
1886 u8 checksum = CHECKSUM_NONE;
1887 u32 opts2, opts3;
1888
hayeswang19c0f402017-01-11 16:25:34 +08001889 if (!(tp->netdev->features & NETIF_F_RXCSUM))
hayeswang565cab02014-03-07 11:04:38 +08001890 goto return_result;
1891
1892 opts2 = le32_to_cpu(rx_desc->opts2);
1893 opts3 = le32_to_cpu(rx_desc->opts3);
1894
1895 if (opts2 & RD_IPV4_CS) {
1896 if (opts3 & IPF)
1897 checksum = CHECKSUM_NONE;
Hayes Wangea6499e2018-02-02 16:43:35 +08001898 else if ((opts2 & RD_UDP_CS) && !(opts3 & UDPF))
1899 checksum = CHECKSUM_UNNECESSARY;
1900 else if ((opts2 & RD_TCP_CS) && !(opts3 & TCPF))
hayeswang565cab02014-03-07 11:04:38 +08001901 checksum = CHECKSUM_UNNECESSARY;
Mark Lordb9a321b2016-10-30 19:28:27 -04001902 } else if (opts2 & RD_IPV6_CS) {
hayeswang6128d1bb2014-03-07 11:04:40 +08001903 if ((opts2 & RD_UDP_CS) && !(opts3 & UDPF))
1904 checksum = CHECKSUM_UNNECESSARY;
1905 else if ((opts2 & RD_TCP_CS) && !(opts3 & TCPF))
1906 checksum = CHECKSUM_UNNECESSARY;
hayeswang565cab02014-03-07 11:04:38 +08001907 }
1908
1909return_result:
1910 return checksum;
1911}
1912
hayeswangd823ab62015-01-12 12:06:23 +08001913static int rx_bottom(struct r8152 *tp, int budget)
hayeswangebc2ec482013-08-14 20:54:38 +08001914{
hayeswanga5a4f462013-08-16 16:09:34 +08001915 unsigned long flags;
hayeswangd84130a2014-02-18 21:49:02 +08001916 struct list_head *cursor, *next, rx_queue;
hayeswange1a2ca92015-02-06 11:30:45 +08001917 int ret = 0, work_done = 0;
hayeswangce594e92017-03-16 14:32:22 +08001918 struct napi_struct *napi = &tp->napi;
hayeswangd823ab62015-01-12 12:06:23 +08001919
1920 if (!skb_queue_empty(&tp->rx_queue)) {
1921 while (work_done < budget) {
1922 struct sk_buff *skb = __skb_dequeue(&tp->rx_queue);
1923 struct net_device *netdev = tp->netdev;
1924 struct net_device_stats *stats = &netdev->stats;
1925 unsigned int pkt_len;
1926
1927 if (!skb)
1928 break;
1929
1930 pkt_len = skb->len;
hayeswangce594e92017-03-16 14:32:22 +08001931 napi_gro_receive(napi, skb);
hayeswangd823ab62015-01-12 12:06:23 +08001932 work_done++;
1933 stats->rx_packets++;
1934 stats->rx_bytes += pkt_len;
1935 }
1936 }
hayeswangebc2ec482013-08-14 20:54:38 +08001937
hayeswangd84130a2014-02-18 21:49:02 +08001938 if (list_empty(&tp->rx_done))
hayeswangd823ab62015-01-12 12:06:23 +08001939 goto out1;
hayeswangd84130a2014-02-18 21:49:02 +08001940
1941 INIT_LIST_HEAD(&rx_queue);
hayeswanga5a4f462013-08-16 16:09:34 +08001942 spin_lock_irqsave(&tp->rx_lock, flags);
hayeswangd84130a2014-02-18 21:49:02 +08001943 list_splice_init(&tp->rx_done, &rx_queue);
1944 spin_unlock_irqrestore(&tp->rx_lock, flags);
1945
1946 list_for_each_safe(cursor, next, &rx_queue) {
hayeswang43a44782013-08-16 16:09:36 +08001947 struct rx_desc *rx_desc;
1948 struct rx_agg *agg;
hayeswang43a44782013-08-16 16:09:36 +08001949 int len_used = 0;
1950 struct urb *urb;
1951 u8 *rx_data;
hayeswang43a44782013-08-16 16:09:36 +08001952
hayeswangebc2ec482013-08-14 20:54:38 +08001953 list_del_init(cursor);
hayeswangebc2ec482013-08-14 20:54:38 +08001954
1955 agg = list_entry(cursor, struct rx_agg, list);
1956 urb = agg->urb;
hayeswang0de98f62013-08-16 16:09:35 +08001957 if (urb->actual_length < ETH_ZLEN)
1958 goto submit;
hayeswangebc2ec482013-08-14 20:54:38 +08001959
hayeswangebc2ec482013-08-14 20:54:38 +08001960 rx_desc = agg->head;
1961 rx_data = agg->head;
hayeswang7937f9e2013-11-20 17:30:54 +08001962 len_used += sizeof(struct rx_desc);
hayeswangebc2ec482013-08-14 20:54:38 +08001963
hayeswang7937f9e2013-11-20 17:30:54 +08001964 while (urb->actual_length > len_used) {
hayeswang43a44782013-08-16 16:09:36 +08001965 struct net_device *netdev = tp->netdev;
hayeswang05e0f1a2014-03-06 15:07:18 +08001966 struct net_device_stats *stats = &netdev->stats;
hayeswang7937f9e2013-11-20 17:30:54 +08001967 unsigned int pkt_len;
hayeswang43a44782013-08-16 16:09:36 +08001968 struct sk_buff *skb;
1969
hayeswang74544452017-06-09 17:11:47 +08001970 /* limite the skb numbers for rx_queue */
1971 if (unlikely(skb_queue_len(&tp->rx_queue) >= 1000))
1972 break;
1973
hayeswang7937f9e2013-11-20 17:30:54 +08001974 pkt_len = le32_to_cpu(rx_desc->opts1) & RX_LEN_MASK;
hayeswangebc2ec482013-08-14 20:54:38 +08001975 if (pkt_len < ETH_ZLEN)
1976 break;
1977
hayeswang7937f9e2013-11-20 17:30:54 +08001978 len_used += pkt_len;
1979 if (urb->actual_length < len_used)
1980 break;
1981
hayeswangb65c0c92017-06-21 11:25:18 +08001982 pkt_len -= ETH_FCS_LEN;
hayeswangebc2ec482013-08-14 20:54:38 +08001983 rx_data += sizeof(struct rx_desc);
1984
hayeswangce594e92017-03-16 14:32:22 +08001985 skb = napi_alloc_skb(napi, pkt_len);
hayeswangebc2ec482013-08-14 20:54:38 +08001986 if (!skb) {
1987 stats->rx_dropped++;
hayeswang5e2f7482014-03-07 11:04:37 +08001988 goto find_next_rx;
hayeswangebc2ec482013-08-14 20:54:38 +08001989 }
hayeswang565cab02014-03-07 11:04:38 +08001990
1991 skb->ip_summed = r8152_rx_csum(tp, rx_desc);
hayeswangebc2ec482013-08-14 20:54:38 +08001992 memcpy(skb->data, rx_data, pkt_len);
1993 skb_put(skb, pkt_len);
1994 skb->protocol = eth_type_trans(skb, netdev);
hayeswangc5554292014-09-12 10:43:11 +08001995 rtl_rx_vlan_tag(rx_desc, skb);
hayeswangd823ab62015-01-12 12:06:23 +08001996 if (work_done < budget) {
hayeswangce594e92017-03-16 14:32:22 +08001997 napi_gro_receive(napi, skb);
hayeswangd823ab62015-01-12 12:06:23 +08001998 work_done++;
1999 stats->rx_packets++;
2000 stats->rx_bytes += pkt_len;
2001 } else {
2002 __skb_queue_tail(&tp->rx_queue, skb);
2003 }
hayeswangebc2ec482013-08-14 20:54:38 +08002004
hayeswang5e2f7482014-03-07 11:04:37 +08002005find_next_rx:
hayeswangb65c0c92017-06-21 11:25:18 +08002006 rx_data = rx_agg_align(rx_data + pkt_len + ETH_FCS_LEN);
hayeswangebc2ec482013-08-14 20:54:38 +08002007 rx_desc = (struct rx_desc *)rx_data;
hayeswangebc2ec482013-08-14 20:54:38 +08002008 len_used = (int)(rx_data - (u8 *)agg->head);
hayeswang7937f9e2013-11-20 17:30:54 +08002009 len_used += sizeof(struct rx_desc);
hayeswangebc2ec482013-08-14 20:54:38 +08002010 }
2011
hayeswang0de98f62013-08-16 16:09:35 +08002012submit:
hayeswange1a2ca92015-02-06 11:30:45 +08002013 if (!ret) {
2014 ret = r8152_submit_rx(tp, agg, GFP_ATOMIC);
2015 } else {
2016 urb->actual_length = 0;
2017 list_add_tail(&agg->list, next);
2018 }
2019 }
2020
2021 if (!list_empty(&rx_queue)) {
2022 spin_lock_irqsave(&tp->rx_lock, flags);
2023 list_splice_tail(&rx_queue, &tp->rx_done);
2024 spin_unlock_irqrestore(&tp->rx_lock, flags);
hayeswangebc2ec482013-08-14 20:54:38 +08002025 }
hayeswangd823ab62015-01-12 12:06:23 +08002026
2027out1:
2028 return work_done;
hayeswangebc2ec482013-08-14 20:54:38 +08002029}
2030
2031static void tx_bottom(struct r8152 *tp)
2032{
hayeswangebc2ec482013-08-14 20:54:38 +08002033 int res;
2034
hayeswangb1379d92013-08-16 16:09:37 +08002035 do {
2036 struct tx_agg *agg;
hayeswangebc2ec482013-08-14 20:54:38 +08002037
hayeswangb1379d92013-08-16 16:09:37 +08002038 if (skb_queue_empty(&tp->tx_queue))
hayeswangebc2ec482013-08-14 20:54:38 +08002039 break;
2040
hayeswangb1379d92013-08-16 16:09:37 +08002041 agg = r8152_get_tx_agg(tp);
2042 if (!agg)
hayeswangebc2ec482013-08-14 20:54:38 +08002043 break;
hayeswangb1379d92013-08-16 16:09:37 +08002044
2045 res = r8152_tx_agg_fill(tp, agg);
2046 if (res) {
hayeswang05e0f1a2014-03-06 15:07:18 +08002047 struct net_device *netdev = tp->netdev;
hayeswangb1379d92013-08-16 16:09:37 +08002048
2049 if (res == -ENODEV) {
Hayes Wangffa9fec2019-07-04 17:36:32 +08002050 rtl_set_unplug(tp);
hayeswangb1379d92013-08-16 16:09:37 +08002051 netif_device_detach(netdev);
2052 } else {
hayeswang05e0f1a2014-03-06 15:07:18 +08002053 struct net_device_stats *stats = &netdev->stats;
2054 unsigned long flags;
2055
hayeswangb1379d92013-08-16 16:09:37 +08002056 netif_warn(tp, tx_err, netdev,
2057 "failed tx_urb %d\n", res);
2058 stats->tx_dropped += agg->skb_num;
hayeswangdb8515e2014-03-06 15:07:16 +08002059
hayeswangb1379d92013-08-16 16:09:37 +08002060 spin_lock_irqsave(&tp->tx_lock, flags);
2061 list_add_tail(&agg->list, &tp->tx_free);
2062 spin_unlock_irqrestore(&tp->tx_lock, flags);
2063 }
hayeswangebc2ec482013-08-14 20:54:38 +08002064 }
hayeswangb1379d92013-08-16 16:09:37 +08002065 } while (res == 0);
hayeswangebc2ec482013-08-14 20:54:38 +08002066}
2067
hayeswangd823ab62015-01-12 12:06:23 +08002068static void bottom_half(struct r8152 *tp)
hayeswangebc2ec482013-08-14 20:54:38 +08002069{
hayeswangebc2ec482013-08-14 20:54:38 +08002070 if (test_bit(RTL8152_UNPLUG, &tp->flags))
2071 return;
2072
2073 if (!test_bit(WORK_ENABLE, &tp->flags))
2074 return;
2075
hayeswang7559fb2f2013-08-16 16:09:38 +08002076 /* When link down, the driver would cancel all bulks. */
2077 /* This avoid the re-submitting bulk */
hayeswangebc2ec482013-08-14 20:54:38 +08002078 if (!netif_carrier_ok(tp->netdev))
2079 return;
2080
hayeswangd823ab62015-01-12 12:06:23 +08002081 clear_bit(SCHEDULE_NAPI, &tp->flags);
hayeswang9451a112014-11-12 10:05:04 +08002082
hayeswang0c3121f2014-03-07 11:04:36 +08002083 tx_bottom(tp);
hayeswangebc2ec482013-08-14 20:54:38 +08002084}
2085
hayeswangd823ab62015-01-12 12:06:23 +08002086static int r8152_poll(struct napi_struct *napi, int budget)
2087{
2088 struct r8152 *tp = container_of(napi, struct r8152, napi);
2089 int work_done;
2090
2091 work_done = rx_bottom(tp, budget);
2092 bottom_half(tp);
2093
2094 if (work_done < budget) {
hayeswanga3307f92017-06-09 17:11:48 +08002095 if (!napi_complete_done(napi, work_done))
2096 goto out;
hayeswangd823ab62015-01-12 12:06:23 +08002097 if (!list_empty(&tp->rx_done))
2098 napi_schedule(napi);
hayeswang248b2132017-01-26 09:38:33 +08002099 else if (!skb_queue_empty(&tp->tx_queue) &&
2100 !list_empty(&tp->tx_free))
2101 napi_schedule(napi);
hayeswangd823ab62015-01-12 12:06:23 +08002102 }
2103
hayeswanga3307f92017-06-09 17:11:48 +08002104out:
hayeswangd823ab62015-01-12 12:06:23 +08002105 return work_done;
2106}
2107
hayeswangebc2ec482013-08-14 20:54:38 +08002108static
2109int r8152_submit_rx(struct r8152 *tp, struct rx_agg *agg, gfp_t mem_flags)
2110{
hayeswanga0fccd42014-11-20 10:29:05 +08002111 int ret;
2112
hayeswangef827a52015-01-09 10:26:36 +08002113 /* The rx would be stopped, so skip submitting */
2114 if (test_bit(RTL8152_UNPLUG, &tp->flags) ||
2115 !test_bit(WORK_ENABLE, &tp->flags) || !netif_carrier_ok(tp->netdev))
2116 return 0;
2117
hayeswangebc2ec482013-08-14 20:54:38 +08002118 usb_fill_bulk_urb(agg->urb, tp->udev, usb_rcvbulkpipe(tp->udev, 1),
hayeswang52aec122014-09-02 10:27:52 +08002119 agg->head, agg_buf_sz,
hayeswangb209af92014-08-25 15:53:00 +08002120 (usb_complete_t)read_bulk_callback, agg);
hayeswangebc2ec482013-08-14 20:54:38 +08002121
hayeswanga0fccd42014-11-20 10:29:05 +08002122 ret = usb_submit_urb(agg->urb, mem_flags);
2123 if (ret == -ENODEV) {
Hayes Wangffa9fec2019-07-04 17:36:32 +08002124 rtl_set_unplug(tp);
hayeswanga0fccd42014-11-20 10:29:05 +08002125 netif_device_detach(tp->netdev);
2126 } else if (ret) {
2127 struct urb *urb = agg->urb;
2128 unsigned long flags;
2129
2130 urb->actual_length = 0;
2131 spin_lock_irqsave(&tp->rx_lock, flags);
2132 list_add_tail(&agg->list, &tp->rx_done);
2133 spin_unlock_irqrestore(&tp->rx_lock, flags);
hayeswangd823ab62015-01-12 12:06:23 +08002134
2135 netif_err(tp, rx_err, tp->netdev,
2136 "Couldn't submit rx[%p], ret = %d\n", agg, ret);
2137
2138 napi_schedule(&tp->napi);
hayeswanga0fccd42014-11-20 10:29:05 +08002139 }
2140
2141 return ret;
hayeswangac718b62013-05-02 16:01:25 +00002142}
2143
hayeswang00a5e362014-02-18 21:48:59 +08002144static void rtl_drop_queued_tx(struct r8152 *tp)
2145{
2146 struct net_device_stats *stats = &tp->netdev->stats;
hayeswangd84130a2014-02-18 21:49:02 +08002147 struct sk_buff_head skb_head, *tx_queue = &tp->tx_queue;
hayeswang00a5e362014-02-18 21:48:59 +08002148 struct sk_buff *skb;
2149
hayeswangd84130a2014-02-18 21:49:02 +08002150 if (skb_queue_empty(tx_queue))
2151 return;
2152
2153 __skb_queue_head_init(&skb_head);
hayeswang2685d412014-03-07 11:04:34 +08002154 spin_lock_bh(&tx_queue->lock);
hayeswangd84130a2014-02-18 21:49:02 +08002155 skb_queue_splice_init(tx_queue, &skb_head);
hayeswang2685d412014-03-07 11:04:34 +08002156 spin_unlock_bh(&tx_queue->lock);
hayeswangd84130a2014-02-18 21:49:02 +08002157
2158 while ((skb = __skb_dequeue(&skb_head))) {
hayeswang00a5e362014-02-18 21:48:59 +08002159 dev_kfree_skb(skb);
2160 stats->tx_dropped++;
2161 }
2162}
2163
hayeswangac718b62013-05-02 16:01:25 +00002164static void rtl8152_tx_timeout(struct net_device *netdev)
2165{
2166 struct r8152 *tp = netdev_priv(netdev);
hayeswangebc2ec482013-08-14 20:54:38 +08002167
Hayes Wang4a8deae2014-01-07 11:18:22 +08002168 netif_warn(tp, tx_err, netdev, "Tx timeout\n");
hayeswang37608f32015-07-29 20:39:09 +08002169
2170 usb_queue_reset_device(tp->intf);
hayeswangac718b62013-05-02 16:01:25 +00002171}
2172
2173static void rtl8152_set_rx_mode(struct net_device *netdev)
2174{
2175 struct r8152 *tp = netdev_priv(netdev);
2176
hayeswang51d979f2015-02-06 11:30:47 +08002177 if (netif_carrier_ok(netdev)) {
hayeswangac718b62013-05-02 16:01:25 +00002178 set_bit(RTL8152_SET_RX_MODE, &tp->flags);
hayeswang40a82912013-08-14 20:54:40 +08002179 schedule_delayed_work(&tp->schedule, 0);
2180 }
hayeswangac718b62013-05-02 16:01:25 +00002181}
2182
2183static void _rtl8152_set_rx_mode(struct net_device *netdev)
2184{
2185 struct r8152 *tp = netdev_priv(netdev);
hayeswang31787f52013-07-31 17:21:25 +08002186 u32 mc_filter[2]; /* Multicast hash filter */
2187 __le32 tmp[2];
hayeswangac718b62013-05-02 16:01:25 +00002188 u32 ocp_data;
2189
hayeswangac718b62013-05-02 16:01:25 +00002190 netif_stop_queue(netdev);
2191 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
2192 ocp_data &= ~RCR_ACPT_ALL;
2193 ocp_data |= RCR_AB | RCR_APM;
2194
2195 if (netdev->flags & IFF_PROMISC) {
2196 /* Unconditionally log net taps. */
2197 netif_notice(tp, link, netdev, "Promiscuous mode enabled\n");
2198 ocp_data |= RCR_AM | RCR_AAP;
hayeswangb209af92014-08-25 15:53:00 +08002199 mc_filter[1] = 0xffffffff;
2200 mc_filter[0] = 0xffffffff;
hayeswangac718b62013-05-02 16:01:25 +00002201 } else if ((netdev_mc_count(netdev) > multicast_filter_limit) ||
2202 (netdev->flags & IFF_ALLMULTI)) {
2203 /* Too many to filter perfectly -- accept all multicasts. */
2204 ocp_data |= RCR_AM;
hayeswangb209af92014-08-25 15:53:00 +08002205 mc_filter[1] = 0xffffffff;
2206 mc_filter[0] = 0xffffffff;
hayeswangac718b62013-05-02 16:01:25 +00002207 } else {
2208 struct netdev_hw_addr *ha;
2209
hayeswangb209af92014-08-25 15:53:00 +08002210 mc_filter[1] = 0;
2211 mc_filter[0] = 0;
hayeswangac718b62013-05-02 16:01:25 +00002212 netdev_for_each_mc_addr(ha, netdev) {
2213 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
hayeswangb209af92014-08-25 15:53:00 +08002214
hayeswangac718b62013-05-02 16:01:25 +00002215 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
2216 ocp_data |= RCR_AM;
2217 }
2218 }
2219
hayeswang31787f52013-07-31 17:21:25 +08002220 tmp[0] = __cpu_to_le32(swab32(mc_filter[1]));
2221 tmp[1] = __cpu_to_le32(swab32(mc_filter[0]));
hayeswangac718b62013-05-02 16:01:25 +00002222
hayeswang31787f52013-07-31 17:21:25 +08002223 pla_ocp_write(tp, PLA_MAR, BYTE_EN_DWORD, sizeof(tmp), tmp);
hayeswangac718b62013-05-02 16:01:25 +00002224 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
2225 netif_wake_queue(netdev);
hayeswangac718b62013-05-02 16:01:25 +00002226}
2227
hayeswanga5e31252015-01-06 17:41:58 +08002228static netdev_features_t
2229rtl8152_features_check(struct sk_buff *skb, struct net_device *dev,
2230 netdev_features_t features)
2231{
2232 u32 mss = skb_shinfo(skb)->gso_size;
2233 int max_offset = mss ? GTTCPHO_MAX : TCPHO_MAX;
2234 int offset = skb_transport_offset(skb);
2235
2236 if ((mss || skb->ip_summed == CHECKSUM_PARTIAL) && offset > max_offset)
Tom Herberta1882222015-12-14 11:19:43 -08002237 features &= ~(NETIF_F_CSUM_MASK | NETIF_F_GSO_MASK);
hayeswanga5e31252015-01-06 17:41:58 +08002238 else if ((skb->len + sizeof(struct tx_desc)) > agg_buf_sz)
2239 features &= ~NETIF_F_GSO_MASK;
2240
2241 return features;
2242}
2243
hayeswangac718b62013-05-02 16:01:25 +00002244static netdev_tx_t rtl8152_start_xmit(struct sk_buff *skb,
hayeswangb209af92014-08-25 15:53:00 +08002245 struct net_device *netdev)
hayeswangac718b62013-05-02 16:01:25 +00002246{
2247 struct r8152 *tp = netdev_priv(netdev);
hayeswangac718b62013-05-02 16:01:25 +00002248
hayeswangac718b62013-05-02 16:01:25 +00002249 skb_tx_timestamp(skb);
hayeswangebc2ec482013-08-14 20:54:38 +08002250
hayeswang61598782013-11-20 17:30:55 +08002251 skb_queue_tail(&tp->tx_queue, skb);
hayeswangebc2ec482013-08-14 20:54:38 +08002252
hayeswang0c3121f2014-03-07 11:04:36 +08002253 if (!list_empty(&tp->tx_free)) {
2254 if (test_bit(SELECTIVE_SUSPEND, &tp->flags)) {
hayeswangd823ab62015-01-12 12:06:23 +08002255 set_bit(SCHEDULE_NAPI, &tp->flags);
hayeswang0c3121f2014-03-07 11:04:36 +08002256 schedule_delayed_work(&tp->schedule, 0);
2257 } else {
2258 usb_mark_last_busy(tp->udev);
hayeswangd823ab62015-01-12 12:06:23 +08002259 napi_schedule(&tp->napi);
hayeswang0c3121f2014-03-07 11:04:36 +08002260 }
hayeswangb209af92014-08-25 15:53:00 +08002261 } else if (skb_queue_len(&tp->tx_queue) > tp->tx_qlen) {
hayeswangdd1b1192013-11-20 17:30:56 +08002262 netif_stop_queue(netdev);
hayeswangb209af92014-08-25 15:53:00 +08002263 }
hayeswangdd1b1192013-11-20 17:30:56 +08002264
hayeswangac718b62013-05-02 16:01:25 +00002265 return NETDEV_TX_OK;
2266}
2267
2268static void r8152b_reset_packet_filter(struct r8152 *tp)
2269{
2270 u32 ocp_data;
2271
2272 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_FMC);
2273 ocp_data &= ~FMC_FCR_MCU_EN;
2274 ocp_write_word(tp, MCU_TYPE_PLA, PLA_FMC, ocp_data);
2275 ocp_data |= FMC_FCR_MCU_EN;
2276 ocp_write_word(tp, MCU_TYPE_PLA, PLA_FMC, ocp_data);
2277}
2278
2279static void rtl8152_nic_reset(struct r8152 *tp)
2280{
2281 int i;
2282
2283 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CR, CR_RST);
2284
2285 for (i = 0; i < 1000; i++) {
2286 if (!(ocp_read_byte(tp, MCU_TYPE_PLA, PLA_CR) & CR_RST))
2287 break;
hayeswangb209af92014-08-25 15:53:00 +08002288 usleep_range(100, 400);
hayeswangac718b62013-05-02 16:01:25 +00002289 }
2290}
2291
hayeswangdd1b1192013-11-20 17:30:56 +08002292static void set_tx_qlen(struct r8152 *tp)
2293{
2294 struct net_device *netdev = tp->netdev;
2295
hayeswangb65c0c92017-06-21 11:25:18 +08002296 tp->tx_qlen = agg_buf_sz / (netdev->mtu + VLAN_ETH_HLEN + ETH_FCS_LEN +
hayeswang52aec122014-09-02 10:27:52 +08002297 sizeof(struct tx_desc));
hayeswangdd1b1192013-11-20 17:30:56 +08002298}
2299
hayeswangac718b62013-05-02 16:01:25 +00002300static inline u8 rtl8152_get_speed(struct r8152 *tp)
2301{
2302 return ocp_read_byte(tp, MCU_TYPE_PLA, PLA_PHYSTATUS);
2303}
2304
hayeswang507605a2014-01-02 11:22:43 +08002305static void rtl_set_eee_plus(struct r8152 *tp)
hayeswangac718b62013-05-02 16:01:25 +00002306{
hayeswangebc2ec482013-08-14 20:54:38 +08002307 u32 ocp_data;
hayeswangac718b62013-05-02 16:01:25 +00002308 u8 speed;
2309
2310 speed = rtl8152_get_speed(tp);
hayeswangebc2ec482013-08-14 20:54:38 +08002311 if (speed & _10bps) {
hayeswangac718b62013-05-02 16:01:25 +00002312 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR);
hayeswangebc2ec482013-08-14 20:54:38 +08002313 ocp_data |= EEEP_CR_EEEP_TX;
hayeswangac718b62013-05-02 16:01:25 +00002314 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR, ocp_data);
2315 } else {
2316 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR);
hayeswangebc2ec482013-08-14 20:54:38 +08002317 ocp_data &= ~EEEP_CR_EEEP_TX;
hayeswangac718b62013-05-02 16:01:25 +00002318 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR, ocp_data);
2319 }
hayeswang507605a2014-01-02 11:22:43 +08002320}
2321
hayeswang00a5e362014-02-18 21:48:59 +08002322static void rxdy_gated_en(struct r8152 *tp, bool enable)
2323{
2324 u32 ocp_data;
2325
2326 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MISC_1);
2327 if (enable)
2328 ocp_data |= RXDY_GATED_EN;
2329 else
2330 ocp_data &= ~RXDY_GATED_EN;
2331 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MISC_1, ocp_data);
2332}
2333
hayeswang445f7f42014-09-23 16:31:47 +08002334static int rtl_start_rx(struct r8152 *tp)
2335{
2336 int i, ret = 0;
2337
2338 INIT_LIST_HEAD(&tp->rx_done);
2339 for (i = 0; i < RTL8152_MAX_RX; i++) {
2340 INIT_LIST_HEAD(&tp->rx_info[i].list);
2341 ret = r8152_submit_rx(tp, &tp->rx_info[i], GFP_KERNEL);
2342 if (ret)
2343 break;
2344 }
2345
hayeswang7bcf4f62014-11-20 10:29:06 +08002346 if (ret && ++i < RTL8152_MAX_RX) {
2347 struct list_head rx_queue;
2348 unsigned long flags;
2349
2350 INIT_LIST_HEAD(&rx_queue);
2351
2352 do {
2353 struct rx_agg *agg = &tp->rx_info[i++];
2354 struct urb *urb = agg->urb;
2355
2356 urb->actual_length = 0;
2357 list_add_tail(&agg->list, &rx_queue);
2358 } while (i < RTL8152_MAX_RX);
2359
2360 spin_lock_irqsave(&tp->rx_lock, flags);
2361 list_splice_tail(&rx_queue, &tp->rx_done);
2362 spin_unlock_irqrestore(&tp->rx_lock, flags);
2363 }
2364
hayeswang445f7f42014-09-23 16:31:47 +08002365 return ret;
2366}
2367
2368static int rtl_stop_rx(struct r8152 *tp)
2369{
2370 int i;
2371
2372 for (i = 0; i < RTL8152_MAX_RX; i++)
2373 usb_kill_urb(tp->rx_info[i].urb);
2374
hayeswangd823ab62015-01-12 12:06:23 +08002375 while (!skb_queue_empty(&tp->rx_queue))
2376 dev_kfree_skb(__skb_dequeue(&tp->rx_queue));
2377
hayeswang445f7f42014-09-23 16:31:47 +08002378 return 0;
2379}
2380
Hayes Wang9fae5412019-07-03 15:11:56 +08002381static inline void r8153b_rx_agg_chg_indicate(struct r8152 *tp)
2382{
2383 ocp_write_byte(tp, MCU_TYPE_USB, USB_UPT_RXDMA_OWN,
2384 OWN_UPDATE | OWN_CLEAR);
2385}
2386
hayeswang507605a2014-01-02 11:22:43 +08002387static int rtl_enable(struct r8152 *tp)
2388{
2389 u32 ocp_data;
hayeswangac718b62013-05-02 16:01:25 +00002390
2391 r8152b_reset_packet_filter(tp);
2392
2393 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_CR);
2394 ocp_data |= CR_RE | CR_TE;
2395 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CR, ocp_data);
2396
Hayes Wang9fae5412019-07-03 15:11:56 +08002397 switch (tp->version) {
2398 case RTL_VER_08:
2399 case RTL_VER_09:
2400 r8153b_rx_agg_chg_indicate(tp);
2401 break;
2402 default:
2403 break;
2404 }
2405
hayeswang00a5e362014-02-18 21:48:59 +08002406 rxdy_gated_en(tp, false);
hayeswangac718b62013-05-02 16:01:25 +00002407
hayeswangaa2e0922015-01-09 10:26:35 +08002408 return 0;
hayeswangac718b62013-05-02 16:01:25 +00002409}
2410
hayeswang507605a2014-01-02 11:22:43 +08002411static int rtl8152_enable(struct r8152 *tp)
2412{
hayeswang68714382014-04-11 17:54:31 +08002413 if (test_bit(RTL8152_UNPLUG, &tp->flags))
2414 return -ENODEV;
2415
hayeswang507605a2014-01-02 11:22:43 +08002416 set_tx_qlen(tp);
2417 rtl_set_eee_plus(tp);
2418
2419 return rtl_enable(tp);
2420}
2421
hayeswang464ec102015-02-12 14:33:46 +08002422static void r8153_set_rx_early_timeout(struct r8152 *tp)
hayeswang43779f82014-01-02 11:25:10 +08002423{
hayeswang464ec102015-02-12 14:33:46 +08002424 u32 ocp_data = tp->coalesce / 8;
hayeswang43779f82014-01-02 11:25:10 +08002425
hayeswang65b82d62017-06-15 14:44:03 +08002426 switch (tp->version) {
2427 case RTL_VER_03:
2428 case RTL_VER_04:
2429 case RTL_VER_05:
2430 case RTL_VER_06:
2431 ocp_write_word(tp, MCU_TYPE_USB, USB_RX_EARLY_TIMEOUT,
2432 ocp_data);
2433 break;
2434
2435 case RTL_VER_08:
2436 case RTL_VER_09:
2437 /* The RTL8153B uses USB_RX_EXTRA_AGGR_TMR for rx timeout
2438 * primarily. For USB_RX_EARLY_TIMEOUT, we fix it to 128ns.
2439 */
2440 ocp_write_word(tp, MCU_TYPE_USB, USB_RX_EARLY_TIMEOUT,
2441 128 / 8);
2442 ocp_write_word(tp, MCU_TYPE_USB, USB_RX_EXTRA_AGGR_TMR,
2443 ocp_data);
hayeswang65b82d62017-06-15 14:44:03 +08002444 break;
2445
2446 default:
2447 break;
2448 }
hayeswang464ec102015-02-12 14:33:46 +08002449}
2450
2451static void r8153_set_rx_early_size(struct r8152 *tp)
2452{
hayeswang65b82d62017-06-15 14:44:03 +08002453 u32 ocp_data = agg_buf_sz - rx_reserved_size(tp->netdev->mtu);
hayeswang464ec102015-02-12 14:33:46 +08002454
hayeswang65b82d62017-06-15 14:44:03 +08002455 switch (tp->version) {
2456 case RTL_VER_03:
2457 case RTL_VER_04:
2458 case RTL_VER_05:
2459 case RTL_VER_06:
2460 ocp_write_word(tp, MCU_TYPE_USB, USB_RX_EARLY_SIZE,
2461 ocp_data / 4);
2462 break;
2463 case RTL_VER_08:
2464 case RTL_VER_09:
2465 ocp_write_word(tp, MCU_TYPE_USB, USB_RX_EARLY_SIZE,
2466 ocp_data / 8);
hayeswang65b82d62017-06-15 14:44:03 +08002467 break;
2468 default:
2469 WARN_ON_ONCE(1);
2470 break;
2471 }
hayeswang43779f82014-01-02 11:25:10 +08002472}
2473
2474static int rtl8153_enable(struct r8152 *tp)
2475{
hayeswang68714382014-04-11 17:54:31 +08002476 if (test_bit(RTL8152_UNPLUG, &tp->flags))
2477 return -ENODEV;
2478
hayeswang43779f82014-01-02 11:25:10 +08002479 set_tx_qlen(tp);
2480 rtl_set_eee_plus(tp);
hayeswang464ec102015-02-12 14:33:46 +08002481 r8153_set_rx_early_timeout(tp);
2482 r8153_set_rx_early_size(tp);
hayeswang43779f82014-01-02 11:25:10 +08002483
2484 return rtl_enable(tp);
2485}
2486
hayeswangd70b1132014-09-19 15:17:18 +08002487static void rtl_disable(struct r8152 *tp)
hayeswangac718b62013-05-02 16:01:25 +00002488{
hayeswangebc2ec482013-08-14 20:54:38 +08002489 u32 ocp_data;
2490 int i;
hayeswangac718b62013-05-02 16:01:25 +00002491
hayeswang68714382014-04-11 17:54:31 +08002492 if (test_bit(RTL8152_UNPLUG, &tp->flags)) {
2493 rtl_drop_queued_tx(tp);
2494 return;
2495 }
2496
hayeswangac718b62013-05-02 16:01:25 +00002497 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
2498 ocp_data &= ~RCR_ACPT_ALL;
2499 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
2500
hayeswang00a5e362014-02-18 21:48:59 +08002501 rtl_drop_queued_tx(tp);
hayeswangebc2ec482013-08-14 20:54:38 +08002502
2503 for (i = 0; i < RTL8152_MAX_TX; i++)
2504 usb_kill_urb(tp->tx_info[i].urb);
hayeswangac718b62013-05-02 16:01:25 +00002505
hayeswang00a5e362014-02-18 21:48:59 +08002506 rxdy_gated_en(tp, true);
hayeswangac718b62013-05-02 16:01:25 +00002507
2508 for (i = 0; i < 1000; i++) {
2509 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2510 if ((ocp_data & FIFO_EMPTY) == FIFO_EMPTY)
2511 break;
hayeswang8ddfa072014-09-09 11:40:28 +08002512 usleep_range(1000, 2000);
hayeswangac718b62013-05-02 16:01:25 +00002513 }
2514
2515 for (i = 0; i < 1000; i++) {
2516 if (ocp_read_word(tp, MCU_TYPE_PLA, PLA_TCR0) & TCR0_TX_EMPTY)
2517 break;
hayeswang8ddfa072014-09-09 11:40:28 +08002518 usleep_range(1000, 2000);
hayeswangac718b62013-05-02 16:01:25 +00002519 }
2520
hayeswang445f7f42014-09-23 16:31:47 +08002521 rtl_stop_rx(tp);
hayeswangac718b62013-05-02 16:01:25 +00002522
2523 rtl8152_nic_reset(tp);
2524}
2525
hayeswang00a5e362014-02-18 21:48:59 +08002526static void r8152_power_cut_en(struct r8152 *tp, bool enable)
2527{
2528 u32 ocp_data;
2529
2530 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_UPS_CTRL);
2531 if (enable)
2532 ocp_data |= POWER_CUT;
2533 else
2534 ocp_data &= ~POWER_CUT;
2535 ocp_write_word(tp, MCU_TYPE_USB, USB_UPS_CTRL, ocp_data);
2536
2537 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_PM_CTRL_STATUS);
2538 ocp_data &= ~RESUME_INDICATE;
2539 ocp_write_word(tp, MCU_TYPE_USB, USB_PM_CTRL_STATUS, ocp_data);
hayeswang00a5e362014-02-18 21:48:59 +08002540}
2541
hayeswangc5554292014-09-12 10:43:11 +08002542static void rtl_rx_vlan_en(struct r8152 *tp, bool enable)
2543{
2544 u32 ocp_data;
2545
2546 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CPCR);
2547 if (enable)
2548 ocp_data |= CPCR_RX_VLAN;
2549 else
2550 ocp_data &= ~CPCR_RX_VLAN;
2551 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CPCR, ocp_data);
2552}
2553
2554static int rtl8152_set_features(struct net_device *dev,
2555 netdev_features_t features)
2556{
2557 netdev_features_t changed = features ^ dev->features;
2558 struct r8152 *tp = netdev_priv(dev);
hayeswang405f8a02014-10-09 18:00:24 +08002559 int ret;
2560
2561 ret = usb_autopm_get_interface(tp->intf);
2562 if (ret < 0)
2563 goto out;
hayeswangc5554292014-09-12 10:43:11 +08002564
hayeswangb5403272014-10-09 18:00:26 +08002565 mutex_lock(&tp->control);
2566
hayeswangc5554292014-09-12 10:43:11 +08002567 if (changed & NETIF_F_HW_VLAN_CTAG_RX) {
2568 if (features & NETIF_F_HW_VLAN_CTAG_RX)
2569 rtl_rx_vlan_en(tp, true);
2570 else
2571 rtl_rx_vlan_en(tp, false);
2572 }
2573
hayeswangb5403272014-10-09 18:00:26 +08002574 mutex_unlock(&tp->control);
2575
hayeswang405f8a02014-10-09 18:00:24 +08002576 usb_autopm_put_interface(tp->intf);
2577
2578out:
2579 return ret;
hayeswangc5554292014-09-12 10:43:11 +08002580}
2581
hayeswang21ff2e82014-02-18 21:49:06 +08002582#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
2583
2584static u32 __rtl_get_wol(struct r8152 *tp)
2585{
2586 u32 ocp_data;
2587 u32 wolopts = 0;
2588
hayeswang21ff2e82014-02-18 21:49:06 +08002589 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG34);
2590 if (ocp_data & LINK_ON_WAKE_EN)
2591 wolopts |= WAKE_PHY;
2592
2593 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG5);
2594 if (ocp_data & UWF_EN)
2595 wolopts |= WAKE_UCAST;
2596 if (ocp_data & BWF_EN)
2597 wolopts |= WAKE_BCAST;
2598 if (ocp_data & MWF_EN)
2599 wolopts |= WAKE_MCAST;
2600
2601 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CFG_WOL);
2602 if (ocp_data & MAGIC_EN)
2603 wolopts |= WAKE_MAGIC;
2604
2605 return wolopts;
2606}
2607
2608static void __rtl_set_wol(struct r8152 *tp, u32 wolopts)
2609{
2610 u32 ocp_data;
2611
2612 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
2613
2614 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG34);
2615 ocp_data &= ~LINK_ON_WAKE_EN;
2616 if (wolopts & WAKE_PHY)
2617 ocp_data |= LINK_ON_WAKE_EN;
2618 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG34, ocp_data);
2619
2620 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG5);
hayeswang92f7d072016-07-06 17:35:59 +08002621 ocp_data &= ~(UWF_EN | BWF_EN | MWF_EN);
hayeswang21ff2e82014-02-18 21:49:06 +08002622 if (wolopts & WAKE_UCAST)
2623 ocp_data |= UWF_EN;
2624 if (wolopts & WAKE_BCAST)
2625 ocp_data |= BWF_EN;
2626 if (wolopts & WAKE_MCAST)
2627 ocp_data |= MWF_EN;
hayeswang21ff2e82014-02-18 21:49:06 +08002628 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG5, ocp_data);
2629
2630 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
2631
2632 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CFG_WOL);
2633 ocp_data &= ~MAGIC_EN;
2634 if (wolopts & WAKE_MAGIC)
2635 ocp_data |= MAGIC_EN;
2636 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CFG_WOL, ocp_data);
2637
2638 if (wolopts & WAKE_ANY)
2639 device_set_wakeup_enable(&tp->udev->dev, true);
2640 else
2641 device_set_wakeup_enable(&tp->udev->dev, false);
2642}
2643
hayeswang134f98b2017-06-09 17:11:40 +08002644static void r8153_mac_clk_spd(struct r8152 *tp, bool enable)
2645{
2646 /* MAC clock speed down */
2647 if (enable) {
2648 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL,
2649 ALDPS_SPDWN_RATIO);
2650 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL2,
2651 EEE_SPDWN_RATIO);
2652 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3,
2653 PKT_AVAIL_SPDWN_EN | SUSPEND_SPDWN_EN |
2654 U1U2_SPDWN_EN | L1_SPDWN_EN);
2655 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL4,
2656 PWRSAVE_SPDWN_EN | RXDV_SPDWN_EN | TX10MIDLE_EN |
2657 TP100_SPDWN_EN | TP500_SPDWN_EN | EEE_SPDWN_EN |
2658 TP1000_SPDWN_EN);
2659 } else {
2660 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL, 0);
2661 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL2, 0);
2662 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3, 0);
2663 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL4, 0);
2664 }
2665}
2666
hayeswangb2143962015-07-24 13:54:23 +08002667static void r8153_u1u2en(struct r8152 *tp, bool enable)
2668{
2669 u8 u1u2[8];
2670
2671 if (enable)
2672 memset(u1u2, 0xff, sizeof(u1u2));
2673 else
2674 memset(u1u2, 0x00, sizeof(u1u2));
2675
2676 usb_ocp_write(tp, USB_TOLERANCE, BYTE_EN_SIX_BYTES, sizeof(u1u2), u1u2);
2677}
2678
hayeswang65b82d62017-06-15 14:44:03 +08002679static void r8153b_u1u2en(struct r8152 *tp, bool enable)
2680{
2681 u32 ocp_data;
2682
2683 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_LPM_CONFIG);
2684 if (enable)
2685 ocp_data |= LPM_U1U2_EN;
2686 else
2687 ocp_data &= ~LPM_U1U2_EN;
2688
2689 ocp_write_word(tp, MCU_TYPE_USB, USB_LPM_CONFIG, ocp_data);
2690}
2691
hayeswangb2143962015-07-24 13:54:23 +08002692static void r8153_u2p3en(struct r8152 *tp, bool enable)
2693{
2694 u32 ocp_data;
2695
2696 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_U2P3_CTRL);
hayeswang3cb32342017-06-09 17:11:43 +08002697 if (enable)
hayeswangb2143962015-07-24 13:54:23 +08002698 ocp_data |= U2P3_ENABLE;
2699 else
2700 ocp_data &= ~U2P3_ENABLE;
2701 ocp_write_word(tp, MCU_TYPE_USB, USB_U2P3_CTRL, ocp_data);
2702}
2703
hayeswang65b82d62017-06-15 14:44:03 +08002704static void r8153b_ups_flags_w1w0(struct r8152 *tp, u32 set, u32 clear)
2705{
2706 u32 ocp_data;
2707
2708 ocp_data = ocp_read_dword(tp, MCU_TYPE_USB, USB_UPS_FLAGS);
2709 ocp_data &= ~clear;
2710 ocp_data |= set;
2711 ocp_write_dword(tp, MCU_TYPE_USB, USB_UPS_FLAGS, ocp_data);
2712}
2713
2714static void r8153b_green_en(struct r8152 *tp, bool enable)
2715{
2716 u16 data;
2717
2718 if (enable) {
2719 sram_write(tp, 0x8045, 0); /* 10M abiq&ldvbias */
2720 sram_write(tp, 0x804d, 0x1222); /* 100M short abiq&ldvbias */
2721 sram_write(tp, 0x805d, 0x0022); /* 1000M short abiq&ldvbias */
2722 } else {
2723 sram_write(tp, 0x8045, 0x2444); /* 10M abiq&ldvbias */
2724 sram_write(tp, 0x804d, 0x2444); /* 100M short abiq&ldvbias */
2725 sram_write(tp, 0x805d, 0x2444); /* 1000M short abiq&ldvbias */
2726 }
2727
2728 data = sram_read(tp, SRAM_GREEN_CFG);
2729 data |= GREEN_ETH_EN;
2730 sram_write(tp, SRAM_GREEN_CFG, data);
2731
2732 r8153b_ups_flags_w1w0(tp, UPS_FLAGS_EN_GREEN, 0);
2733}
2734
hayeswangc564b872017-06-09 17:11:38 +08002735static u16 r8153_phy_status(struct r8152 *tp, u16 desired)
2736{
2737 u16 data;
2738 int i;
2739
2740 for (i = 0; i < 500; i++) {
2741 data = ocp_reg_read(tp, OCP_PHY_STATUS);
2742 data &= PHY_STAT_MASK;
2743 if (desired) {
2744 if (data == desired)
2745 break;
2746 } else if (data == PHY_STAT_LAN_ON || data == PHY_STAT_PWRDN ||
2747 data == PHY_STAT_EXT_INIT) {
2748 break;
2749 }
2750
2751 msleep(20);
2752 }
2753
2754 return data;
2755}
2756
hayeswang65b82d62017-06-15 14:44:03 +08002757static void r8153b_ups_en(struct r8152 *tp, bool enable)
2758{
2759 u32 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_POWER_CUT);
2760
2761 if (enable) {
2762 ocp_data |= UPS_EN | USP_PREWAKE | PHASE2_EN;
2763 ocp_write_byte(tp, MCU_TYPE_USB, USB_POWER_CUT, ocp_data);
2764
2765 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, 0xcfff);
2766 ocp_data |= BIT(0);
2767 ocp_write_byte(tp, MCU_TYPE_USB, 0xcfff, ocp_data);
2768 } else {
2769 u16 data;
2770
2771 ocp_data &= ~(UPS_EN | USP_PREWAKE);
2772 ocp_write_byte(tp, MCU_TYPE_USB, USB_POWER_CUT, ocp_data);
2773
2774 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, 0xcfff);
2775 ocp_data &= ~BIT(0);
2776 ocp_write_byte(tp, MCU_TYPE_USB, 0xcfff, ocp_data);
2777
2778 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0);
2779 ocp_data &= ~PCUT_STATUS;
2780 ocp_write_word(tp, MCU_TYPE_USB, USB_MISC_0, ocp_data);
2781
2782 data = r8153_phy_status(tp, 0);
2783
2784 switch (data) {
2785 case PHY_STAT_PWRDN:
2786 case PHY_STAT_EXT_INIT:
2787 r8153b_green_en(tp,
2788 test_bit(GREEN_ETHERNET, &tp->flags));
2789
2790 data = r8152_mdio_read(tp, MII_BMCR);
2791 data &= ~BMCR_PDOWN;
2792 data |= BMCR_RESET;
2793 r8152_mdio_write(tp, MII_BMCR, data);
2794
2795 data = r8153_phy_status(tp, PHY_STAT_LAN_ON);
Gustavo A. R. Silva9ca78672018-06-28 13:50:48 -05002796 /* fall through */
hayeswang65b82d62017-06-15 14:44:03 +08002797
2798 default:
2799 if (data != PHY_STAT_LAN_ON)
2800 netif_warn(tp, link, tp->netdev,
2801 "PHY not ready");
2802 break;
2803 }
2804 }
2805}
2806
hayeswangb2143962015-07-24 13:54:23 +08002807static void r8153_power_cut_en(struct r8152 *tp, bool enable)
2808{
2809 u32 ocp_data;
2810
2811 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_POWER_CUT);
2812 if (enable)
2813 ocp_data |= PWR_EN | PHASE2_EN;
2814 else
2815 ocp_data &= ~(PWR_EN | PHASE2_EN);
2816 ocp_write_word(tp, MCU_TYPE_USB, USB_POWER_CUT, ocp_data);
2817
2818 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0);
2819 ocp_data &= ~PCUT_STATUS;
2820 ocp_write_word(tp, MCU_TYPE_USB, USB_MISC_0, ocp_data);
2821}
2822
hayeswang65b82d62017-06-15 14:44:03 +08002823static void r8153b_power_cut_en(struct r8152 *tp, bool enable)
2824{
2825 u32 ocp_data;
2826
2827 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_POWER_CUT);
2828 if (enable)
2829 ocp_data |= PWR_EN | PHASE2_EN;
2830 else
2831 ocp_data &= ~PWR_EN;
2832 ocp_write_word(tp, MCU_TYPE_USB, USB_POWER_CUT, ocp_data);
2833
2834 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0);
2835 ocp_data &= ~PCUT_STATUS;
2836 ocp_write_word(tp, MCU_TYPE_USB, USB_MISC_0, ocp_data);
2837}
2838
Hayes Wang13e04fbf2019-07-01 15:53:19 +08002839static void r8153_queue_wake(struct r8152 *tp, bool enable)
hayeswang65b82d62017-06-15 14:44:03 +08002840{
2841 u32 ocp_data;
2842
Hayes Wang13e04fbf2019-07-01 15:53:19 +08002843 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_INDICATE_FALG);
hayeswang65b82d62017-06-15 14:44:03 +08002844 if (enable)
Hayes Wang13e04fbf2019-07-01 15:53:19 +08002845 ocp_data |= UPCOMING_RUNTIME_D3;
hayeswang65b82d62017-06-15 14:44:03 +08002846 else
Hayes Wang13e04fbf2019-07-01 15:53:19 +08002847 ocp_data &= ~UPCOMING_RUNTIME_D3;
2848 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_INDICATE_FALG, ocp_data);
hayeswang65b82d62017-06-15 14:44:03 +08002849
Hayes Wang13e04fbf2019-07-01 15:53:19 +08002850 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_SUSPEND_FLAG);
2851 ocp_data &= ~LINK_CHG_EVENT;
2852 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_SUSPEND_FLAG, ocp_data);
2853
2854 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EXTRA_STATUS);
2855 ocp_data &= ~LINK_CHANGE_FLAG;
2856 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EXTRA_STATUS, ocp_data);
hayeswang65b82d62017-06-15 14:44:03 +08002857}
2858
hayeswang7daed8d2015-07-24 13:54:24 +08002859static bool rtl_can_wakeup(struct r8152 *tp)
2860{
2861 struct usb_device *udev = tp->udev;
2862
2863 return (udev->actconfig->desc.bmAttributes & USB_CONFIG_ATT_WAKEUP);
2864}
2865
hayeswang9a4be1b2014-02-18 21:49:07 +08002866static void rtl_runtime_suspend_enable(struct r8152 *tp, bool enable)
2867{
2868 if (enable) {
2869 u32 ocp_data;
2870
2871 __rtl_set_wol(tp, WAKE_ANY);
2872
2873 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
2874
2875 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG34);
2876 ocp_data |= LINK_OFF_WAKE_EN;
2877 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG34, ocp_data);
2878
2879 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
2880 } else {
hayeswangf95ae8a2016-06-30 15:33:35 +08002881 u32 ocp_data;
2882
hayeswang9a4be1b2014-02-18 21:49:07 +08002883 __rtl_set_wol(tp, tp->saved_wolopts);
hayeswangf95ae8a2016-06-30 15:33:35 +08002884
2885 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
2886
2887 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG34);
2888 ocp_data &= ~LINK_OFF_WAKE_EN;
2889 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG34, ocp_data);
2890
2891 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
hayeswang2609af12016-07-05 16:11:46 +08002892 }
2893}
hayeswangf95ae8a2016-06-30 15:33:35 +08002894
hayeswang2609af12016-07-05 16:11:46 +08002895static void rtl8153_runtime_enable(struct r8152 *tp, bool enable)
2896{
hayeswang2609af12016-07-05 16:11:46 +08002897 if (enable) {
2898 r8153_u1u2en(tp, false);
2899 r8153_u2p3en(tp, false);
hayeswang134f98b2017-06-09 17:11:40 +08002900 r8153_mac_clk_spd(tp, true);
hayeswang02552752017-06-09 17:11:42 +08002901 rtl_runtime_suspend_enable(tp, true);
hayeswang2609af12016-07-05 16:11:46 +08002902 } else {
hayeswang02552752017-06-09 17:11:42 +08002903 rtl_runtime_suspend_enable(tp, false);
hayeswang134f98b2017-06-09 17:11:40 +08002904 r8153_mac_clk_spd(tp, false);
hayeswang3cb32342017-06-09 17:11:43 +08002905
2906 switch (tp->version) {
2907 case RTL_VER_03:
2908 case RTL_VER_04:
2909 break;
2910 case RTL_VER_05:
2911 case RTL_VER_06:
2912 default:
2913 r8153_u2p3en(tp, true);
2914 break;
2915 }
2916
hayeswangb2143962015-07-24 13:54:23 +08002917 r8153_u1u2en(tp, true);
hayeswang9a4be1b2014-02-18 21:49:07 +08002918 }
2919}
2920
hayeswang65b82d62017-06-15 14:44:03 +08002921static void rtl8153b_runtime_enable(struct r8152 *tp, bool enable)
2922{
2923 if (enable) {
Hayes Wang13e04fbf2019-07-01 15:53:19 +08002924 r8153_queue_wake(tp, true);
hayeswang65b82d62017-06-15 14:44:03 +08002925 r8153b_u1u2en(tp, false);
2926 r8153_u2p3en(tp, false);
2927 rtl_runtime_suspend_enable(tp, true);
2928 r8153b_ups_en(tp, true);
2929 } else {
2930 r8153b_ups_en(tp, false);
Hayes Wang13e04fbf2019-07-01 15:53:19 +08002931 r8153_queue_wake(tp, false);
hayeswang65b82d62017-06-15 14:44:03 +08002932 rtl_runtime_suspend_enable(tp, false);
2933 r8153_u2p3en(tp, true);
2934 r8153b_u1u2en(tp, true);
2935 }
2936}
2937
hayeswang43499682014-02-18 21:48:58 +08002938static void r8153_teredo_off(struct r8152 *tp)
2939{
2940 u32 ocp_data;
2941
hayeswang65b82d62017-06-15 14:44:03 +08002942 switch (tp->version) {
2943 case RTL_VER_01:
2944 case RTL_VER_02:
2945 case RTL_VER_03:
2946 case RTL_VER_04:
2947 case RTL_VER_05:
2948 case RTL_VER_06:
2949 case RTL_VER_07:
2950 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG);
2951 ocp_data &= ~(TEREDO_SEL | TEREDO_RS_EVENT_MASK |
2952 OOB_TEREDO_EN);
2953 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG, ocp_data);
2954 break;
2955
2956 case RTL_VER_08:
2957 case RTL_VER_09:
2958 /* The bit 0 ~ 7 are relative with teredo settings. They are
2959 * W1C (write 1 to clear), so set all 1 to disable it.
2960 */
2961 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG, 0xff);
2962 break;
2963
2964 default:
2965 break;
2966 }
hayeswang43499682014-02-18 21:48:58 +08002967
2968 ocp_write_word(tp, MCU_TYPE_PLA, PLA_WDT6_CTRL, WDT6_SET_MODE);
2969 ocp_write_word(tp, MCU_TYPE_PLA, PLA_REALWOW_TIMER, 0);
2970 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_TEREDO_TIMER, 0);
2971}
2972
hayeswang93fe9b12016-06-16 10:55:18 +08002973static void rtl_reset_bmu(struct r8152 *tp)
2974{
2975 u32 ocp_data;
2976
2977 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_BMU_RESET);
2978 ocp_data &= ~(BMU_RESET_EP_IN | BMU_RESET_EP_OUT);
2979 ocp_write_byte(tp, MCU_TYPE_USB, USB_BMU_RESET, ocp_data);
2980 ocp_data |= BMU_RESET_EP_IN | BMU_RESET_EP_OUT;
2981 ocp_write_byte(tp, MCU_TYPE_USB, USB_BMU_RESET, ocp_data);
2982}
2983
hayeswangcda9fb02016-01-07 17:51:12 +08002984static void r8152_aldps_en(struct r8152 *tp, bool enable)
hayeswang43499682014-02-18 21:48:58 +08002985{
hayeswangcda9fb02016-01-07 17:51:12 +08002986 if (enable) {
2987 ocp_reg_write(tp, OCP_ALDPS_CONFIG, ENPWRSAVE | ENPDNPS |
2988 LINKENA | DIS_SDSAVE);
2989 } else {
2990 ocp_reg_write(tp, OCP_ALDPS_CONFIG, ENPDNPS | LINKENA |
2991 DIS_SDSAVE);
2992 msleep(20);
2993 }
hayeswang43499682014-02-18 21:48:58 +08002994}
2995
hayeswange6449532016-09-20 16:22:05 +08002996static inline void r8152_mmd_indirect(struct r8152 *tp, u16 dev, u16 reg)
2997{
2998 ocp_reg_write(tp, OCP_EEE_AR, FUN_ADDR | dev);
2999 ocp_reg_write(tp, OCP_EEE_DATA, reg);
3000 ocp_reg_write(tp, OCP_EEE_AR, FUN_DATA | dev);
3001}
3002
3003static u16 r8152_mmd_read(struct r8152 *tp, u16 dev, u16 reg)
3004{
3005 u16 data;
3006
3007 r8152_mmd_indirect(tp, dev, reg);
3008 data = ocp_reg_read(tp, OCP_EEE_DATA);
3009 ocp_reg_write(tp, OCP_EEE_AR, 0x0000);
3010
3011 return data;
3012}
3013
3014static void r8152_mmd_write(struct r8152 *tp, u16 dev, u16 reg, u16 data)
3015{
3016 r8152_mmd_indirect(tp, dev, reg);
3017 ocp_reg_write(tp, OCP_EEE_DATA, data);
3018 ocp_reg_write(tp, OCP_EEE_AR, 0x0000);
3019}
3020
3021static void r8152_eee_en(struct r8152 *tp, bool enable)
3022{
3023 u16 config1, config2, config3;
3024 u32 ocp_data;
3025
3026 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEE_CR);
3027 config1 = ocp_reg_read(tp, OCP_EEE_CONFIG1) & ~sd_rise_time_mask;
3028 config2 = ocp_reg_read(tp, OCP_EEE_CONFIG2);
3029 config3 = ocp_reg_read(tp, OCP_EEE_CONFIG3) & ~fast_snr_mask;
3030
3031 if (enable) {
3032 ocp_data |= EEE_RX_EN | EEE_TX_EN;
3033 config1 |= EEE_10_CAP | EEE_NWAY_EN | TX_QUIET_EN | RX_QUIET_EN;
3034 config1 |= sd_rise_time(1);
3035 config2 |= RG_DACQUIET_EN | RG_LDVQUIET_EN;
3036 config3 |= fast_snr(42);
3037 } else {
3038 ocp_data &= ~(EEE_RX_EN | EEE_TX_EN);
3039 config1 &= ~(EEE_10_CAP | EEE_NWAY_EN | TX_QUIET_EN |
3040 RX_QUIET_EN);
3041 config1 |= sd_rise_time(7);
3042 config2 &= ~(RG_DACQUIET_EN | RG_LDVQUIET_EN);
3043 config3 |= fast_snr(511);
3044 }
3045
3046 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEE_CR, ocp_data);
3047 ocp_reg_write(tp, OCP_EEE_CONFIG1, config1);
3048 ocp_reg_write(tp, OCP_EEE_CONFIG2, config2);
3049 ocp_reg_write(tp, OCP_EEE_CONFIG3, config3);
3050}
3051
3052static void r8152b_enable_eee(struct r8152 *tp)
3053{
3054 r8152_eee_en(tp, true);
3055 r8152_mmd_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, MDIO_EEE_100TX);
3056}
3057
3058static void r8152b_enable_fc(struct r8152 *tp)
3059{
3060 u16 anar;
3061
3062 anar = r8152_mdio_read(tp, MII_ADVERTISE);
3063 anar |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
3064 r8152_mdio_write(tp, MII_ADVERTISE, anar);
3065}
3066
hayeswangd70b1132014-09-19 15:17:18 +08003067static void rtl8152_disable(struct r8152 *tp)
3068{
hayeswangcda9fb02016-01-07 17:51:12 +08003069 r8152_aldps_en(tp, false);
hayeswangd70b1132014-09-19 15:17:18 +08003070 rtl_disable(tp);
hayeswangcda9fb02016-01-07 17:51:12 +08003071 r8152_aldps_en(tp, true);
hayeswangd70b1132014-09-19 15:17:18 +08003072}
3073
hayeswang43499682014-02-18 21:48:58 +08003074static void r8152b_hw_phy_cfg(struct r8152 *tp)
3075{
hayeswangef39df82016-09-20 16:22:07 +08003076 r8152b_enable_eee(tp);
3077 r8152_aldps_en(tp, true);
3078 r8152b_enable_fc(tp);
hayeswangf0cbe0a2014-02-18 21:49:03 +08003079
hayeswangaa66a5f2014-02-18 21:49:04 +08003080 set_bit(PHY_RESET, &tp->flags);
hayeswang43499682014-02-18 21:48:58 +08003081}
3082
hayeswangac718b62013-05-02 16:01:25 +00003083static void r8152b_exit_oob(struct r8152 *tp)
3084{
hayeswangdb8515e2014-03-06 15:07:16 +08003085 u32 ocp_data;
3086 int i;
hayeswangac718b62013-05-02 16:01:25 +00003087
3088 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
3089 ocp_data &= ~RCR_ACPT_ALL;
3090 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
3091
hayeswang00a5e362014-02-18 21:48:59 +08003092 rxdy_gated_en(tp, true);
hayeswangda9bd112014-02-18 21:49:08 +08003093 r8153_teredo_off(tp);
hayeswangac718b62013-05-02 16:01:25 +00003094 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
3095 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CR, 0x00);
3096
3097 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3098 ocp_data &= ~NOW_IS_OOB;
3099 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
3100
3101 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
3102 ocp_data &= ~MCU_BORW_EN;
3103 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
3104
3105 for (i = 0; i < 1000; i++) {
3106 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3107 if (ocp_data & LINK_LIST_READY)
3108 break;
hayeswang8ddfa072014-09-09 11:40:28 +08003109 usleep_range(1000, 2000);
hayeswangac718b62013-05-02 16:01:25 +00003110 }
3111
3112 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
3113 ocp_data |= RE_INIT_LL;
3114 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
3115
3116 for (i = 0; i < 1000; i++) {
3117 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3118 if (ocp_data & LINK_LIST_READY)
3119 break;
hayeswang8ddfa072014-09-09 11:40:28 +08003120 usleep_range(1000, 2000);
hayeswangac718b62013-05-02 16:01:25 +00003121 }
3122
3123 rtl8152_nic_reset(tp);
3124
3125 /* rx share fifo credit full threshold */
3126 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL0, RXFIFO_THR1_NORMAL);
3127
hayeswanga3cc4652014-07-24 16:37:43 +08003128 if (tp->udev->speed == USB_SPEED_FULL ||
3129 tp->udev->speed == USB_SPEED_LOW) {
hayeswangac718b62013-05-02 16:01:25 +00003130 /* rx share fifo credit near full threshold */
3131 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1,
3132 RXFIFO_THR2_FULL);
3133 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2,
3134 RXFIFO_THR3_FULL);
3135 } else {
3136 /* rx share fifo credit near full threshold */
3137 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1,
3138 RXFIFO_THR2_HIGH);
3139 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2,
3140 RXFIFO_THR3_HIGH);
3141 }
3142
3143 /* TX share fifo free credit full threshold */
3144 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_TXFIFO_CTRL, TXFIFO_THR_NORMAL);
3145
3146 ocp_write_byte(tp, MCU_TYPE_USB, USB_TX_AGG, TX_AGG_MAX_THRESHOLD);
hayeswang8e1f51b2014-01-02 11:22:41 +08003147 ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_BUF_TH, RX_THR_HIGH);
hayeswangac718b62013-05-02 16:01:25 +00003148 ocp_write_dword(tp, MCU_TYPE_USB, USB_TX_DMA,
3149 TEST_MODE_DISABLE | TX_SIZE_ADJUST1);
3150
hayeswangc5554292014-09-12 10:43:11 +08003151 rtl_rx_vlan_en(tp, tp->netdev->features & NETIF_F_HW_VLAN_CTAG_RX);
hayeswangac718b62013-05-02 16:01:25 +00003152
3153 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, RTL8152_RMS);
3154
3155 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TCR0);
3156 ocp_data |= TCR0_AUTO_FIFO;
3157 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TCR0, ocp_data);
3158}
3159
3160static void r8152b_enter_oob(struct r8152 *tp)
3161{
hayeswang45f4a192014-01-06 17:08:41 +08003162 u32 ocp_data;
3163 int i;
hayeswangac718b62013-05-02 16:01:25 +00003164
3165 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3166 ocp_data &= ~NOW_IS_OOB;
3167 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
3168
3169 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL0, RXFIFO_THR1_OOB);
3170 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1, RXFIFO_THR2_OOB);
3171 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2, RXFIFO_THR3_OOB);
3172
hayeswangd70b1132014-09-19 15:17:18 +08003173 rtl_disable(tp);
hayeswangac718b62013-05-02 16:01:25 +00003174
3175 for (i = 0; i < 1000; i++) {
3176 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3177 if (ocp_data & LINK_LIST_READY)
3178 break;
hayeswang8ddfa072014-09-09 11:40:28 +08003179 usleep_range(1000, 2000);
hayeswangac718b62013-05-02 16:01:25 +00003180 }
3181
3182 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
3183 ocp_data |= RE_INIT_LL;
3184 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
3185
3186 for (i = 0; i < 1000; i++) {
3187 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3188 if (ocp_data & LINK_LIST_READY)
3189 break;
hayeswang8ddfa072014-09-09 11:40:28 +08003190 usleep_range(1000, 2000);
hayeswangac718b62013-05-02 16:01:25 +00003191 }
3192
3193 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, RTL8152_RMS);
3194
hayeswangc5554292014-09-12 10:43:11 +08003195 rtl_rx_vlan_en(tp, true);
hayeswangac718b62013-05-02 16:01:25 +00003196
Kevin Lo59c0b472019-08-01 11:29:38 +08003197 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_BDC_CR);
hayeswangac718b62013-05-02 16:01:25 +00003198 ocp_data |= ALDPS_PROXY_MODE;
Kevin Lo59c0b472019-08-01 11:29:38 +08003199 ocp_write_word(tp, MCU_TYPE_PLA, PLA_BDC_CR, ocp_data);
hayeswangac718b62013-05-02 16:01:25 +00003200
3201 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3202 ocp_data |= NOW_IS_OOB | DIS_MCU_CLROOB;
3203 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
3204
hayeswang00a5e362014-02-18 21:48:59 +08003205 rxdy_gated_en(tp, false);
hayeswangac718b62013-05-02 16:01:25 +00003206
3207 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
3208 ocp_data |= RCR_APM | RCR_AM | RCR_AB;
3209 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
3210}
3211
hayeswang65b82d62017-06-15 14:44:03 +08003212static int r8153_patch_request(struct r8152 *tp, bool request)
3213{
3214 u16 data;
3215 int i;
3216
3217 data = ocp_reg_read(tp, OCP_PHY_PATCH_CMD);
3218 if (request)
3219 data |= PATCH_REQUEST;
3220 else
3221 data &= ~PATCH_REQUEST;
3222 ocp_reg_write(tp, OCP_PHY_PATCH_CMD, data);
3223
3224 for (i = 0; request && i < 5000; i++) {
3225 usleep_range(1000, 2000);
3226 if (ocp_reg_read(tp, OCP_PHY_PATCH_STAT) & PATCH_READY)
3227 break;
3228 }
3229
3230 if (request && !(ocp_reg_read(tp, OCP_PHY_PATCH_STAT) & PATCH_READY)) {
3231 netif_err(tp, drv, tp->netdev, "patch request fail\n");
3232 r8153_patch_request(tp, false);
3233 return -ETIME;
3234 } else {
3235 return 0;
3236 }
3237}
3238
hayeswange6449532016-09-20 16:22:05 +08003239static void r8153_aldps_en(struct r8152 *tp, bool enable)
3240{
3241 u16 data;
3242
3243 data = ocp_reg_read(tp, OCP_POWER_CFG);
3244 if (enable) {
3245 data |= EN_ALDPS;
3246 ocp_reg_write(tp, OCP_POWER_CFG, data);
3247 } else {
hayeswang4214cc52017-06-09 17:11:46 +08003248 int i;
3249
hayeswange6449532016-09-20 16:22:05 +08003250 data &= ~EN_ALDPS;
3251 ocp_reg_write(tp, OCP_POWER_CFG, data);
hayeswang4214cc52017-06-09 17:11:46 +08003252 for (i = 0; i < 20; i++) {
3253 usleep_range(1000, 2000);
3254 if (ocp_read_word(tp, MCU_TYPE_PLA, 0xe000) & 0x0100)
3255 break;
3256 }
hayeswange6449532016-09-20 16:22:05 +08003257 }
3258}
3259
hayeswang65b82d62017-06-15 14:44:03 +08003260static void r8153b_aldps_en(struct r8152 *tp, bool enable)
3261{
3262 r8153_aldps_en(tp, enable);
3263
3264 if (enable)
3265 r8153b_ups_flags_w1w0(tp, UPS_FLAGS_EN_ALDPS, 0);
3266 else
3267 r8153b_ups_flags_w1w0(tp, 0, UPS_FLAGS_EN_ALDPS);
3268}
3269
hayeswange6449532016-09-20 16:22:05 +08003270static void r8153_eee_en(struct r8152 *tp, bool enable)
3271{
3272 u32 ocp_data;
3273 u16 config;
3274
3275 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEE_CR);
3276 config = ocp_reg_read(tp, OCP_EEE_CFG);
3277
3278 if (enable) {
3279 ocp_data |= EEE_RX_EN | EEE_TX_EN;
3280 config |= EEE10_EN;
3281 } else {
3282 ocp_data &= ~(EEE_RX_EN | EEE_TX_EN);
3283 config &= ~EEE10_EN;
3284 }
3285
3286 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEE_CR, ocp_data);
3287 ocp_reg_write(tp, OCP_EEE_CFG, config);
3288}
3289
hayeswang65b82d62017-06-15 14:44:03 +08003290static void r8153b_eee_en(struct r8152 *tp, bool enable)
3291{
3292 r8153_eee_en(tp, enable);
3293
3294 if (enable)
3295 r8153b_ups_flags_w1w0(tp, UPS_FLAGS_EN_EEE, 0);
3296 else
3297 r8153b_ups_flags_w1w0(tp, 0, UPS_FLAGS_EN_EEE);
3298}
3299
3300static void r8153b_enable_fc(struct r8152 *tp)
3301{
3302 r8152b_enable_fc(tp);
3303 r8153b_ups_flags_w1w0(tp, UPS_FLAGS_EN_FLOW_CTR, 0);
3304}
3305
hayeswang43779f82014-01-02 11:25:10 +08003306static void r8153_hw_phy_cfg(struct r8152 *tp)
3307{
3308 u32 ocp_data;
3309 u16 data;
3310
hayeswangd768c612016-09-20 16:22:09 +08003311 /* disable ALDPS before updating the PHY parameters */
3312 r8153_aldps_en(tp, false);
hayeswangfb02eb42015-07-22 15:27:41 +08003313
hayeswangd768c612016-09-20 16:22:09 +08003314 /* disable EEE before updating the PHY parameters */
3315 r8153_eee_en(tp, false);
3316 ocp_reg_write(tp, OCP_EEE_ADV, 0);
hayeswang43779f82014-01-02 11:25:10 +08003317
3318 if (tp->version == RTL_VER_03) {
3319 data = ocp_reg_read(tp, OCP_EEE_CFG);
3320 data &= ~CTAP_SHORT_EN;
3321 ocp_reg_write(tp, OCP_EEE_CFG, data);
3322 }
3323
3324 data = ocp_reg_read(tp, OCP_POWER_CFG);
3325 data |= EEE_CLKDIV_EN;
3326 ocp_reg_write(tp, OCP_POWER_CFG, data);
3327
3328 data = ocp_reg_read(tp, OCP_DOWN_SPEED);
3329 data |= EN_10M_BGOFF;
3330 ocp_reg_write(tp, OCP_DOWN_SPEED, data);
3331 data = ocp_reg_read(tp, OCP_POWER_CFG);
3332 data |= EN_10M_PLLOFF;
3333 ocp_reg_write(tp, OCP_POWER_CFG, data);
hayeswangb4d99de2015-01-19 17:02:46 +08003334 sram_write(tp, SRAM_IMPEDANCE, 0x0b13);
hayeswang43779f82014-01-02 11:25:10 +08003335
3336 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR);
3337 ocp_data |= PFM_PWM_SWITCH;
3338 ocp_write_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR, ocp_data);
3339
hayeswangb4d99de2015-01-19 17:02:46 +08003340 /* Enable LPF corner auto tune */
3341 sram_write(tp, SRAM_LPF_CFG, 0xf70f);
hayeswang43779f82014-01-02 11:25:10 +08003342
hayeswangb4d99de2015-01-19 17:02:46 +08003343 /* Adjust 10M Amplitude */
3344 sram_write(tp, SRAM_10M_AMP1, 0x00af);
3345 sram_write(tp, SRAM_10M_AMP2, 0x0208);
hayeswangaa66a5f2014-02-18 21:49:04 +08003346
hayeswangaf0287e2016-09-20 16:22:08 +08003347 r8153_eee_en(tp, true);
3348 ocp_reg_write(tp, OCP_EEE_ADV, MDIO_EEE_1000T | MDIO_EEE_100TX);
3349
hayeswangef39df82016-09-20 16:22:07 +08003350 r8153_aldps_en(tp, true);
3351 r8152b_enable_fc(tp);
3352
hayeswang3cb32342017-06-09 17:11:43 +08003353 switch (tp->version) {
3354 case RTL_VER_03:
3355 case RTL_VER_04:
3356 break;
3357 case RTL_VER_05:
3358 case RTL_VER_06:
3359 default:
3360 r8153_u2p3en(tp, true);
3361 break;
3362 }
3363
hayeswangaa66a5f2014-02-18 21:49:04 +08003364 set_bit(PHY_RESET, &tp->flags);
hayeswang43779f82014-01-02 11:25:10 +08003365}
3366
hayeswang65b82d62017-06-15 14:44:03 +08003367static u32 r8152_efuse_read(struct r8152 *tp, u8 addr)
3368{
3369 u32 ocp_data;
3370
3371 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EFUSE_CMD, EFUSE_READ_CMD | addr);
3372 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EFUSE_CMD);
3373 ocp_data = (ocp_data & EFUSE_DATA_BIT16) << 9; /* data of bit16 */
3374 ocp_data |= ocp_read_word(tp, MCU_TYPE_PLA, PLA_EFUSE_DATA);
3375
3376 return ocp_data;
3377}
3378
3379static void r8153b_hw_phy_cfg(struct r8152 *tp)
3380{
3381 u32 ocp_data, ups_flags = 0;
3382 u16 data;
3383
3384 /* disable ALDPS before updating the PHY parameters */
3385 r8153b_aldps_en(tp, false);
3386
3387 /* disable EEE before updating the PHY parameters */
3388 r8153b_eee_en(tp, false);
3389 ocp_reg_write(tp, OCP_EEE_ADV, 0);
3390
3391 r8153b_green_en(tp, test_bit(GREEN_ETHERNET, &tp->flags));
3392
3393 data = sram_read(tp, SRAM_GREEN_CFG);
3394 data |= R_TUNE_EN;
3395 sram_write(tp, SRAM_GREEN_CFG, data);
3396 data = ocp_reg_read(tp, OCP_NCTL_CFG);
3397 data |= PGA_RETURN_EN;
3398 ocp_reg_write(tp, OCP_NCTL_CFG, data);
3399
3400 /* ADC Bias Calibration:
3401 * read efuse offset 0x7d to get a 17-bit data. Remove the dummy/fake
3402 * bit (bit3) to rebuild the real 16-bit data. Write the data to the
3403 * ADC ioffset.
3404 */
3405 ocp_data = r8152_efuse_read(tp, 0x7d);
3406 data = (u16)(((ocp_data & 0x1fff0) >> 1) | (ocp_data & 0x7));
3407 if (data != 0xffff)
3408 ocp_reg_write(tp, OCP_ADC_IOFFSET, data);
3409
3410 /* ups mode tx-link-pulse timing adjustment:
3411 * rg_saw_cnt = OCP reg 0xC426 Bit[13:0]
3412 * swr_cnt_1ms_ini = 16000000 / rg_saw_cnt
3413 */
3414 ocp_data = ocp_reg_read(tp, 0xc426);
3415 ocp_data &= 0x3fff;
3416 if (ocp_data) {
3417 u32 swr_cnt_1ms_ini;
3418
3419 swr_cnt_1ms_ini = (16000000 / ocp_data) & SAW_CNT_1MS_MASK;
3420 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_UPS_CFG);
3421 ocp_data = (ocp_data & ~SAW_CNT_1MS_MASK) | swr_cnt_1ms_ini;
3422 ocp_write_word(tp, MCU_TYPE_USB, USB_UPS_CFG, ocp_data);
3423 }
3424
3425 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR);
3426 ocp_data |= PFM_PWM_SWITCH;
3427 ocp_write_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR, ocp_data);
3428
3429 /* Advnace EEE */
3430 if (!r8153_patch_request(tp, true)) {
3431 data = ocp_reg_read(tp, OCP_POWER_CFG);
3432 data |= EEE_CLKDIV_EN;
3433 ocp_reg_write(tp, OCP_POWER_CFG, data);
3434
3435 data = ocp_reg_read(tp, OCP_DOWN_SPEED);
3436 data |= EN_EEE_CMODE | EN_EEE_1000 | EN_10M_CLKDIV;
3437 ocp_reg_write(tp, OCP_DOWN_SPEED, data);
3438
3439 ocp_reg_write(tp, OCP_SYSCLK_CFG, 0);
3440 ocp_reg_write(tp, OCP_SYSCLK_CFG, clk_div_expo(5));
3441
3442 ups_flags |= UPS_FLAGS_EN_10M_CKDIV | UPS_FLAGS_250M_CKDIV |
3443 UPS_FLAGS_EN_EEE_CKDIV | UPS_FLAGS_EEE_CMOD_LV_EN |
3444 UPS_FLAGS_EEE_PLLOFF_GIGA;
3445
3446 r8153_patch_request(tp, false);
3447 }
3448
3449 r8153b_ups_flags_w1w0(tp, ups_flags, 0);
3450
3451 r8153b_eee_en(tp, true);
3452 ocp_reg_write(tp, OCP_EEE_ADV, MDIO_EEE_1000T | MDIO_EEE_100TX);
3453
3454 r8153b_aldps_en(tp, true);
3455 r8153b_enable_fc(tp);
3456 r8153_u2p3en(tp, true);
3457
3458 set_bit(PHY_RESET, &tp->flags);
3459}
3460
hayeswang43779f82014-01-02 11:25:10 +08003461static void r8153_first_init(struct r8152 *tp)
3462{
3463 u32 ocp_data;
3464 int i;
3465
hayeswang134f98b2017-06-09 17:11:40 +08003466 r8153_mac_clk_spd(tp, false);
hayeswang00a5e362014-02-18 21:48:59 +08003467 rxdy_gated_en(tp, true);
hayeswang43779f82014-01-02 11:25:10 +08003468 r8153_teredo_off(tp);
3469
3470 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
3471 ocp_data &= ~RCR_ACPT_ALL;
3472 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
3473
hayeswang43779f82014-01-02 11:25:10 +08003474 rtl8152_nic_reset(tp);
hayeswang93fe9b12016-06-16 10:55:18 +08003475 rtl_reset_bmu(tp);
hayeswang43779f82014-01-02 11:25:10 +08003476
3477 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3478 ocp_data &= ~NOW_IS_OOB;
3479 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
3480
3481 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
3482 ocp_data &= ~MCU_BORW_EN;
3483 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
3484
3485 for (i = 0; i < 1000; i++) {
3486 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3487 if (ocp_data & LINK_LIST_READY)
3488 break;
hayeswang8ddfa072014-09-09 11:40:28 +08003489 usleep_range(1000, 2000);
hayeswang43779f82014-01-02 11:25:10 +08003490 }
3491
3492 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
3493 ocp_data |= RE_INIT_LL;
3494 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
3495
3496 for (i = 0; i < 1000; i++) {
3497 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3498 if (ocp_data & LINK_LIST_READY)
3499 break;
hayeswang8ddfa072014-09-09 11:40:28 +08003500 usleep_range(1000, 2000);
hayeswang43779f82014-01-02 11:25:10 +08003501 }
3502
hayeswangc5554292014-09-12 10:43:11 +08003503 rtl_rx_vlan_en(tp, tp->netdev->features & NETIF_F_HW_VLAN_CTAG_RX);
hayeswang43779f82014-01-02 11:25:10 +08003504
hayeswangb65c0c92017-06-21 11:25:18 +08003505 ocp_data = tp->netdev->mtu + VLAN_ETH_HLEN + ETH_FCS_LEN;
hayeswang210c4f72017-03-20 16:13:44 +08003506 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, ocp_data);
hayeswang69b4b7a2014-07-10 10:58:54 +08003507 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_MTPS, MTPS_JUMBO);
hayeswang43779f82014-01-02 11:25:10 +08003508
3509 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TCR0);
3510 ocp_data |= TCR0_AUTO_FIFO;
3511 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TCR0, ocp_data);
3512
3513 rtl8152_nic_reset(tp);
3514
3515 /* rx share fifo credit full threshold */
3516 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL0, RXFIFO_THR1_NORMAL);
3517 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1, RXFIFO_THR2_NORMAL);
3518 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2, RXFIFO_THR3_NORMAL);
3519 /* TX share fifo free credit full threshold */
3520 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_TXFIFO_CTRL, TXFIFO_THR_NORMAL2);
hayeswang43779f82014-01-02 11:25:10 +08003521}
3522
3523static void r8153_enter_oob(struct r8152 *tp)
3524{
3525 u32 ocp_data;
3526 int i;
3527
hayeswang134f98b2017-06-09 17:11:40 +08003528 r8153_mac_clk_spd(tp, true);
3529
hayeswang43779f82014-01-02 11:25:10 +08003530 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3531 ocp_data &= ~NOW_IS_OOB;
3532 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
3533
hayeswangd70b1132014-09-19 15:17:18 +08003534 rtl_disable(tp);
hayeswang93fe9b12016-06-16 10:55:18 +08003535 rtl_reset_bmu(tp);
hayeswang43779f82014-01-02 11:25:10 +08003536
3537 for (i = 0; i < 1000; i++) {
3538 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3539 if (ocp_data & LINK_LIST_READY)
3540 break;
hayeswang8ddfa072014-09-09 11:40:28 +08003541 usleep_range(1000, 2000);
hayeswang43779f82014-01-02 11:25:10 +08003542 }
3543
3544 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
3545 ocp_data |= RE_INIT_LL;
3546 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
3547
3548 for (i = 0; i < 1000; i++) {
3549 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3550 if (ocp_data & LINK_LIST_READY)
3551 break;
hayeswang8ddfa072014-09-09 11:40:28 +08003552 usleep_range(1000, 2000);
hayeswang43779f82014-01-02 11:25:10 +08003553 }
3554
hayeswangb65c0c92017-06-21 11:25:18 +08003555 ocp_data = tp->netdev->mtu + VLAN_ETH_HLEN + ETH_FCS_LEN;
hayeswang210c4f72017-03-20 16:13:44 +08003556 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, ocp_data);
hayeswang43779f82014-01-02 11:25:10 +08003557
hayeswang65b82d62017-06-15 14:44:03 +08003558 switch (tp->version) {
3559 case RTL_VER_03:
3560 case RTL_VER_04:
3561 case RTL_VER_05:
3562 case RTL_VER_06:
3563 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG);
3564 ocp_data &= ~TEREDO_WAKE_MASK;
3565 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG, ocp_data);
3566 break;
3567
3568 case RTL_VER_08:
3569 case RTL_VER_09:
3570 /* Clear teredo wake event. bit[15:8] is the teredo wakeup
3571 * type. Set it to zero. bits[7:0] are the W1C bits about
3572 * the events. Set them to all 1 to clear them.
3573 */
3574 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TEREDO_WAKE_BASE, 0x00ff);
3575 break;
3576
3577 default:
3578 break;
3579 }
hayeswang43779f82014-01-02 11:25:10 +08003580
hayeswangc5554292014-09-12 10:43:11 +08003581 rtl_rx_vlan_en(tp, true);
hayeswang43779f82014-01-02 11:25:10 +08003582
Kevin Lo59c0b472019-08-01 11:29:38 +08003583 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_BDC_CR);
hayeswang43779f82014-01-02 11:25:10 +08003584 ocp_data |= ALDPS_PROXY_MODE;
Kevin Lo59c0b472019-08-01 11:29:38 +08003585 ocp_write_word(tp, MCU_TYPE_PLA, PLA_BDC_CR, ocp_data);
hayeswang43779f82014-01-02 11:25:10 +08003586
3587 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3588 ocp_data |= NOW_IS_OOB | DIS_MCU_CLROOB;
3589 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
3590
hayeswang00a5e362014-02-18 21:48:59 +08003591 rxdy_gated_en(tp, false);
hayeswang43779f82014-01-02 11:25:10 +08003592
3593 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
3594 ocp_data |= RCR_APM | RCR_AM | RCR_AB;
3595 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
3596}
3597
hayeswangd70b1132014-09-19 15:17:18 +08003598static void rtl8153_disable(struct r8152 *tp)
3599{
hayeswangcda9fb02016-01-07 17:51:12 +08003600 r8153_aldps_en(tp, false);
hayeswangd70b1132014-09-19 15:17:18 +08003601 rtl_disable(tp);
hayeswang93fe9b12016-06-16 10:55:18 +08003602 rtl_reset_bmu(tp);
hayeswangcda9fb02016-01-07 17:51:12 +08003603 r8153_aldps_en(tp, true);
hayeswangd70b1132014-09-19 15:17:18 +08003604}
3605
hayeswang65b82d62017-06-15 14:44:03 +08003606static void rtl8153b_disable(struct r8152 *tp)
3607{
3608 r8153b_aldps_en(tp, false);
3609 rtl_disable(tp);
3610 rtl_reset_bmu(tp);
3611 r8153b_aldps_en(tp, true);
3612}
3613
hayeswangac718b62013-05-02 16:01:25 +00003614static int rtl8152_set_speed(struct r8152 *tp, u8 autoneg, u16 speed, u8 duplex)
3615{
hayeswang43779f82014-01-02 11:25:10 +08003616 u16 bmcr, anar, gbcr;
hayeswang65b82d62017-06-15 14:44:03 +08003617 enum spd_duplex speed_duplex;
hayeswangac718b62013-05-02 16:01:25 +00003618 int ret = 0;
3619
hayeswangac718b62013-05-02 16:01:25 +00003620 anar = r8152_mdio_read(tp, MII_ADVERTISE);
3621 anar &= ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
3622 ADVERTISE_100HALF | ADVERTISE_100FULL);
hayeswang43779f82014-01-02 11:25:10 +08003623 if (tp->mii.supports_gmii) {
3624 gbcr = r8152_mdio_read(tp, MII_CTRL1000);
3625 gbcr &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
3626 } else {
3627 gbcr = 0;
3628 }
hayeswangac718b62013-05-02 16:01:25 +00003629
3630 if (autoneg == AUTONEG_DISABLE) {
3631 if (speed == SPEED_10) {
3632 bmcr = 0;
3633 anar |= ADVERTISE_10HALF | ADVERTISE_10FULL;
hayeswang65b82d62017-06-15 14:44:03 +08003634 speed_duplex = FORCE_10M_HALF;
hayeswangac718b62013-05-02 16:01:25 +00003635 } else if (speed == SPEED_100) {
3636 bmcr = BMCR_SPEED100;
3637 anar |= ADVERTISE_100HALF | ADVERTISE_100FULL;
hayeswang65b82d62017-06-15 14:44:03 +08003638 speed_duplex = FORCE_100M_HALF;
hayeswang43779f82014-01-02 11:25:10 +08003639 } else if (speed == SPEED_1000 && tp->mii.supports_gmii) {
3640 bmcr = BMCR_SPEED1000;
3641 gbcr |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
hayeswang65b82d62017-06-15 14:44:03 +08003642 speed_duplex = NWAY_1000M_FULL;
hayeswangac718b62013-05-02 16:01:25 +00003643 } else {
3644 ret = -EINVAL;
3645 goto out;
3646 }
3647
hayeswang65b82d62017-06-15 14:44:03 +08003648 if (duplex == DUPLEX_FULL) {
hayeswangac718b62013-05-02 16:01:25 +00003649 bmcr |= BMCR_FULLDPLX;
hayeswang65b82d62017-06-15 14:44:03 +08003650 if (speed != SPEED_1000)
3651 speed_duplex++;
3652 }
hayeswangac718b62013-05-02 16:01:25 +00003653 } else {
3654 if (speed == SPEED_10) {
hayeswang65b82d62017-06-15 14:44:03 +08003655 if (duplex == DUPLEX_FULL) {
hayeswangac718b62013-05-02 16:01:25 +00003656 anar |= ADVERTISE_10HALF | ADVERTISE_10FULL;
hayeswang65b82d62017-06-15 14:44:03 +08003657 speed_duplex = NWAY_10M_FULL;
3658 } else {
hayeswangac718b62013-05-02 16:01:25 +00003659 anar |= ADVERTISE_10HALF;
hayeswang65b82d62017-06-15 14:44:03 +08003660 speed_duplex = NWAY_10M_HALF;
3661 }
hayeswangac718b62013-05-02 16:01:25 +00003662 } else if (speed == SPEED_100) {
3663 if (duplex == DUPLEX_FULL) {
3664 anar |= ADVERTISE_10HALF | ADVERTISE_10FULL;
3665 anar |= ADVERTISE_100HALF | ADVERTISE_100FULL;
hayeswang65b82d62017-06-15 14:44:03 +08003666 speed_duplex = NWAY_100M_FULL;
hayeswangac718b62013-05-02 16:01:25 +00003667 } else {
3668 anar |= ADVERTISE_10HALF;
3669 anar |= ADVERTISE_100HALF;
hayeswang65b82d62017-06-15 14:44:03 +08003670 speed_duplex = NWAY_100M_HALF;
hayeswangac718b62013-05-02 16:01:25 +00003671 }
hayeswang43779f82014-01-02 11:25:10 +08003672 } else if (speed == SPEED_1000 && tp->mii.supports_gmii) {
3673 if (duplex == DUPLEX_FULL) {
3674 anar |= ADVERTISE_10HALF | ADVERTISE_10FULL;
3675 anar |= ADVERTISE_100HALF | ADVERTISE_100FULL;
3676 gbcr |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
3677 } else {
3678 anar |= ADVERTISE_10HALF;
3679 anar |= ADVERTISE_100HALF;
3680 gbcr |= ADVERTISE_1000HALF;
3681 }
hayeswang65b82d62017-06-15 14:44:03 +08003682 speed_duplex = NWAY_1000M_FULL;
hayeswangac718b62013-05-02 16:01:25 +00003683 } else {
3684 ret = -EINVAL;
3685 goto out;
3686 }
3687
3688 bmcr = BMCR_ANENABLE | BMCR_ANRESTART;
3689 }
3690
hayeswangfae56172016-06-16 14:08:29 +08003691 if (test_and_clear_bit(PHY_RESET, &tp->flags))
hayeswangaa66a5f2014-02-18 21:49:04 +08003692 bmcr |= BMCR_RESET;
3693
hayeswang43779f82014-01-02 11:25:10 +08003694 if (tp->mii.supports_gmii)
3695 r8152_mdio_write(tp, MII_CTRL1000, gbcr);
3696
hayeswangac718b62013-05-02 16:01:25 +00003697 r8152_mdio_write(tp, MII_ADVERTISE, anar);
3698 r8152_mdio_write(tp, MII_BMCR, bmcr);
3699
hayeswang65b82d62017-06-15 14:44:03 +08003700 switch (tp->version) {
3701 case RTL_VER_08:
3702 case RTL_VER_09:
3703 r8153b_ups_flags_w1w0(tp, ups_flags_speed(speed_duplex),
3704 UPS_FLAGS_SPEED_MASK);
3705 break;
3706
3707 default:
3708 break;
3709 }
3710
hayeswangfae56172016-06-16 14:08:29 +08003711 if (bmcr & BMCR_RESET) {
hayeswangaa66a5f2014-02-18 21:49:04 +08003712 int i;
3713
hayeswangaa66a5f2014-02-18 21:49:04 +08003714 for (i = 0; i < 50; i++) {
3715 msleep(20);
3716 if ((r8152_mdio_read(tp, MII_BMCR) & BMCR_RESET) == 0)
3717 break;
3718 }
3719 }
3720
hayeswangac718b62013-05-02 16:01:25 +00003721out:
hayeswangac718b62013-05-02 16:01:25 +00003722 return ret;
3723}
3724
hayeswangd70b1132014-09-19 15:17:18 +08003725static void rtl8152_up(struct r8152 *tp)
3726{
3727 if (test_bit(RTL8152_UNPLUG, &tp->flags))
3728 return;
3729
hayeswangcda9fb02016-01-07 17:51:12 +08003730 r8152_aldps_en(tp, false);
hayeswangd70b1132014-09-19 15:17:18 +08003731 r8152b_exit_oob(tp);
hayeswangcda9fb02016-01-07 17:51:12 +08003732 r8152_aldps_en(tp, true);
hayeswangd70b1132014-09-19 15:17:18 +08003733}
3734
hayeswangac718b62013-05-02 16:01:25 +00003735static void rtl8152_down(struct r8152 *tp)
3736{
hayeswang68714382014-04-11 17:54:31 +08003737 if (test_bit(RTL8152_UNPLUG, &tp->flags)) {
3738 rtl_drop_queued_tx(tp);
3739 return;
3740 }
3741
hayeswang00a5e362014-02-18 21:48:59 +08003742 r8152_power_cut_en(tp, false);
hayeswangcda9fb02016-01-07 17:51:12 +08003743 r8152_aldps_en(tp, false);
hayeswangac718b62013-05-02 16:01:25 +00003744 r8152b_enter_oob(tp);
hayeswangcda9fb02016-01-07 17:51:12 +08003745 r8152_aldps_en(tp, true);
hayeswangac718b62013-05-02 16:01:25 +00003746}
3747
hayeswangd70b1132014-09-19 15:17:18 +08003748static void rtl8153_up(struct r8152 *tp)
3749{
3750 if (test_bit(RTL8152_UNPLUG, &tp->flags))
3751 return;
3752
hayeswangb2143962015-07-24 13:54:23 +08003753 r8153_u1u2en(tp, false);
hayeswang3cb32342017-06-09 17:11:43 +08003754 r8153_u2p3en(tp, false);
hayeswangcda9fb02016-01-07 17:51:12 +08003755 r8153_aldps_en(tp, false);
hayeswangd70b1132014-09-19 15:17:18 +08003756 r8153_first_init(tp);
hayeswangcda9fb02016-01-07 17:51:12 +08003757 r8153_aldps_en(tp, true);
hayeswang3cb32342017-06-09 17:11:43 +08003758
3759 switch (tp->version) {
3760 case RTL_VER_03:
3761 case RTL_VER_04:
3762 break;
3763 case RTL_VER_05:
3764 case RTL_VER_06:
3765 default:
3766 r8153_u2p3en(tp, true);
3767 break;
3768 }
3769
hayeswangb2143962015-07-24 13:54:23 +08003770 r8153_u1u2en(tp, true);
hayeswangd70b1132014-09-19 15:17:18 +08003771}
3772
hayeswang43779f82014-01-02 11:25:10 +08003773static void rtl8153_down(struct r8152 *tp)
3774{
hayeswang68714382014-04-11 17:54:31 +08003775 if (test_bit(RTL8152_UNPLUG, &tp->flags)) {
3776 rtl_drop_queued_tx(tp);
3777 return;
3778 }
3779
hayeswangb9702722014-02-18 21:49:00 +08003780 r8153_u1u2en(tp, false);
hayeswangb2143962015-07-24 13:54:23 +08003781 r8153_u2p3en(tp, false);
hayeswangb9702722014-02-18 21:49:00 +08003782 r8153_power_cut_en(tp, false);
hayeswangcda9fb02016-01-07 17:51:12 +08003783 r8153_aldps_en(tp, false);
hayeswang43779f82014-01-02 11:25:10 +08003784 r8153_enter_oob(tp);
hayeswangcda9fb02016-01-07 17:51:12 +08003785 r8153_aldps_en(tp, true);
hayeswang43779f82014-01-02 11:25:10 +08003786}
3787
hayeswang65b82d62017-06-15 14:44:03 +08003788static void rtl8153b_up(struct r8152 *tp)
3789{
3790 if (test_bit(RTL8152_UNPLUG, &tp->flags))
3791 return;
3792
3793 r8153b_u1u2en(tp, false);
3794 r8153_u2p3en(tp, false);
3795 r8153b_aldps_en(tp, false);
3796
3797 r8153_first_init(tp);
3798 ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_BUF_TH, RX_THR_B);
3799
3800 r8153b_aldps_en(tp, true);
3801 r8153_u2p3en(tp, true);
3802 r8153b_u1u2en(tp, true);
3803}
3804
3805static void rtl8153b_down(struct r8152 *tp)
3806{
3807 if (test_bit(RTL8152_UNPLUG, &tp->flags)) {
3808 rtl_drop_queued_tx(tp);
3809 return;
3810 }
3811
3812 r8153b_u1u2en(tp, false);
3813 r8153_u2p3en(tp, false);
3814 r8153b_power_cut_en(tp, false);
3815 r8153b_aldps_en(tp, false);
3816 r8153_enter_oob(tp);
3817 r8153b_aldps_en(tp, true);
3818}
3819
hayeswang2dd49e02015-09-07 11:57:44 +08003820static bool rtl8152_in_nway(struct r8152 *tp)
3821{
3822 u16 nway_state;
3823
3824 ocp_write_word(tp, MCU_TYPE_PLA, PLA_OCP_GPHY_BASE, 0x2000);
3825 tp->ocp_base = 0x2000;
3826 ocp_write_byte(tp, MCU_TYPE_PLA, 0xb014, 0x4c); /* phy state */
3827 nway_state = ocp_read_word(tp, MCU_TYPE_PLA, 0xb01a);
3828
3829 /* bit 15: TXDIS_STATE, bit 14: ABD_STATE */
3830 if (nway_state & 0xc000)
3831 return false;
3832 else
3833 return true;
3834}
3835
3836static bool rtl8153_in_nway(struct r8152 *tp)
3837{
3838 u16 phy_state = ocp_reg_read(tp, OCP_PHY_STATE) & 0xff;
3839
3840 if (phy_state == TXDIS_STATE || phy_state == ABD_STATE)
3841 return false;
3842 else
3843 return true;
3844}
3845
hayeswangac718b62013-05-02 16:01:25 +00003846static void set_carrier(struct r8152 *tp)
3847{
3848 struct net_device *netdev = tp->netdev;
hayeswangce594e92017-03-16 14:32:22 +08003849 struct napi_struct *napi = &tp->napi;
hayeswangac718b62013-05-02 16:01:25 +00003850 u8 speed;
3851
3852 speed = rtl8152_get_speed(tp);
3853
3854 if (speed & LINK_STATUS) {
hayeswang51d979f2015-02-06 11:30:47 +08003855 if (!netif_carrier_ok(netdev)) {
hayeswangc81229c2014-01-02 11:22:42 +08003856 tp->rtl_ops.enable(tp);
hayeswangde9bf292017-01-26 09:38:32 +08003857 netif_stop_queue(netdev);
hayeswangce594e92017-03-16 14:32:22 +08003858 napi_disable(napi);
hayeswangac718b62013-05-02 16:01:25 +00003859 netif_carrier_on(netdev);
hayeswangaa2e0922015-01-09 10:26:35 +08003860 rtl_start_rx(tp);
Hayes Wangaece4772018-02-02 16:43:36 +08003861 clear_bit(RTL8152_SET_RX_MODE, &tp->flags);
3862 _rtl8152_set_rx_mode(netdev);
hayeswang41cec842015-07-24 13:54:25 +08003863 napi_enable(&tp->napi);
hayeswangde9bf292017-01-26 09:38:32 +08003864 netif_wake_queue(netdev);
3865 netif_info(tp, link, netdev, "carrier on\n");
hayeswang2f25abe2017-03-23 19:14:19 +08003866 } else if (netif_queue_stopped(netdev) &&
3867 skb_queue_len(&tp->tx_queue) < tp->tx_qlen) {
3868 netif_wake_queue(netdev);
hayeswangac718b62013-05-02 16:01:25 +00003869 }
3870 } else {
hayeswang51d979f2015-02-06 11:30:47 +08003871 if (netif_carrier_ok(netdev)) {
hayeswangac718b62013-05-02 16:01:25 +00003872 netif_carrier_off(netdev);
hayeswangce594e92017-03-16 14:32:22 +08003873 napi_disable(napi);
hayeswangc81229c2014-01-02 11:22:42 +08003874 tp->rtl_ops.disable(tp);
hayeswangce594e92017-03-16 14:32:22 +08003875 napi_enable(napi);
hayeswangde9bf292017-01-26 09:38:32 +08003876 netif_info(tp, link, netdev, "carrier off\n");
hayeswangac718b62013-05-02 16:01:25 +00003877 }
3878 }
hayeswangac718b62013-05-02 16:01:25 +00003879}
3880
3881static void rtl_work_func_t(struct work_struct *work)
3882{
3883 struct r8152 *tp = container_of(work, struct r8152, schedule.work);
3884
hayeswanga1f83fe2014-11-12 10:05:05 +08003885 /* If the device is unplugged or !netif_running(), the workqueue
3886 * doesn't need to wake the device, and could return directly.
3887 */
3888 if (test_bit(RTL8152_UNPLUG, &tp->flags) || !netif_running(tp->netdev))
3889 return;
3890
hayeswang9a4be1b2014-02-18 21:49:07 +08003891 if (usb_autopm_get_interface(tp->intf) < 0)
3892 return;
3893
hayeswangac718b62013-05-02 16:01:25 +00003894 if (!test_bit(WORK_ENABLE, &tp->flags))
3895 goto out1;
3896
hayeswangb5403272014-10-09 18:00:26 +08003897 if (!mutex_trylock(&tp->control)) {
3898 schedule_delayed_work(&tp->schedule, 0);
3899 goto out1;
3900 }
3901
hayeswang216a8342016-01-07 17:51:11 +08003902 if (test_and_clear_bit(RTL8152_LINK_CHG, &tp->flags))
hayeswang40a82912013-08-14 20:54:40 +08003903 set_carrier(tp);
hayeswangac718b62013-05-02 16:01:25 +00003904
hayeswang216a8342016-01-07 17:51:11 +08003905 if (test_and_clear_bit(RTL8152_SET_RX_MODE, &tp->flags))
hayeswangac718b62013-05-02 16:01:25 +00003906 _rtl8152_set_rx_mode(tp->netdev);
3907
hayeswangd823ab62015-01-12 12:06:23 +08003908 /* don't schedule napi before linking */
hayeswang216a8342016-01-07 17:51:11 +08003909 if (test_and_clear_bit(SCHEDULE_NAPI, &tp->flags) &&
3910 netif_carrier_ok(tp->netdev))
hayeswangd823ab62015-01-12 12:06:23 +08003911 napi_schedule(&tp->napi);
hayeswangaa66a5f2014-02-18 21:49:04 +08003912
hayeswangb5403272014-10-09 18:00:26 +08003913 mutex_unlock(&tp->control);
3914
hayeswangac718b62013-05-02 16:01:25 +00003915out1:
hayeswang9a4be1b2014-02-18 21:49:07 +08003916 usb_autopm_put_interface(tp->intf);
hayeswangac718b62013-05-02 16:01:25 +00003917}
3918
hayeswanga028a9e2016-06-13 17:49:36 +08003919static void rtl_hw_phy_work_func_t(struct work_struct *work)
3920{
3921 struct r8152 *tp = container_of(work, struct r8152, hw_phy_work.work);
3922
3923 if (test_bit(RTL8152_UNPLUG, &tp->flags))
3924 return;
3925
3926 if (usb_autopm_get_interface(tp->intf) < 0)
3927 return;
3928
3929 mutex_lock(&tp->control);
3930
3931 tp->rtl_ops.hw_phy_cfg(tp);
3932
hayeswangaa7e26b2016-06-13 17:49:38 +08003933 rtl8152_set_speed(tp, tp->autoneg, tp->speed, tp->duplex);
hayeswang9d21c0d2016-06-13 17:49:37 +08003934
hayeswanga028a9e2016-06-13 17:49:36 +08003935 mutex_unlock(&tp->control);
3936
3937 usb_autopm_put_interface(tp->intf);
3938}
3939
hayeswang5ee3c602016-01-07 17:12:17 +08003940#ifdef CONFIG_PM_SLEEP
3941static int rtl_notifier(struct notifier_block *nb, unsigned long action,
3942 void *data)
3943{
3944 struct r8152 *tp = container_of(nb, struct r8152, pm_notifier);
3945
3946 switch (action) {
3947 case PM_HIBERNATION_PREPARE:
3948 case PM_SUSPEND_PREPARE:
3949 usb_autopm_get_interface(tp->intf);
3950 break;
3951
3952 case PM_POST_HIBERNATION:
3953 case PM_POST_SUSPEND:
3954 usb_autopm_put_interface(tp->intf);
3955 break;
3956
3957 case PM_POST_RESTORE:
3958 case PM_RESTORE_PREPARE:
3959 default:
3960 break;
3961 }
3962
3963 return NOTIFY_DONE;
3964}
3965#endif
3966
hayeswangac718b62013-05-02 16:01:25 +00003967static int rtl8152_open(struct net_device *netdev)
3968{
3969 struct r8152 *tp = netdev_priv(netdev);
3970 int res = 0;
3971
hayeswang7e9da482014-02-18 21:49:05 +08003972 res = alloc_all_mem(tp);
3973 if (res)
3974 goto out;
3975
hayeswang9a4be1b2014-02-18 21:49:07 +08003976 res = usb_autopm_get_interface(tp->intf);
Guenter Roeckca0a7532016-11-09 19:51:25 -08003977 if (res < 0)
3978 goto out_free;
hayeswang9a4be1b2014-02-18 21:49:07 +08003979
hayeswangb5403272014-10-09 18:00:26 +08003980 mutex_lock(&tp->control);
3981
hayeswang7e9da482014-02-18 21:49:05 +08003982 tp->rtl_ops.up(tp);
3983
hayeswang40a82912013-08-14 20:54:40 +08003984 netif_carrier_off(netdev);
hayeswangac718b62013-05-02 16:01:25 +00003985 netif_start_queue(netdev);
3986 set_bit(WORK_ENABLE, &tp->flags);
hayeswangdb8515e2014-03-06 15:07:16 +08003987
hayeswang3d55f442014-02-06 11:55:48 +08003988 res = usb_submit_urb(tp->intr_urb, GFP_KERNEL);
3989 if (res) {
3990 if (res == -ENODEV)
3991 netif_device_detach(tp->netdev);
3992 netif_warn(tp, ifup, netdev, "intr_urb submit failed: %d\n",
3993 res);
Guenter Roeckca0a7532016-11-09 19:51:25 -08003994 goto out_unlock;
hayeswang3d55f442014-02-06 11:55:48 +08003995 }
Guenter Roeckca0a7532016-11-09 19:51:25 -08003996 napi_enable(&tp->napi);
hayeswang3d55f442014-02-06 11:55:48 +08003997
hayeswangb5403272014-10-09 18:00:26 +08003998 mutex_unlock(&tp->control);
3999
hayeswang9a4be1b2014-02-18 21:49:07 +08004000 usb_autopm_put_interface(tp->intf);
hayeswang5ee3c602016-01-07 17:12:17 +08004001#ifdef CONFIG_PM_SLEEP
4002 tp->pm_notifier.notifier_call = rtl_notifier;
4003 register_pm_notifier(&tp->pm_notifier);
4004#endif
Guenter Roeckca0a7532016-11-09 19:51:25 -08004005 return 0;
hayeswangac718b62013-05-02 16:01:25 +00004006
Guenter Roeckca0a7532016-11-09 19:51:25 -08004007out_unlock:
4008 mutex_unlock(&tp->control);
4009 usb_autopm_put_interface(tp->intf);
4010out_free:
4011 free_all_mem(tp);
hayeswang7e9da482014-02-18 21:49:05 +08004012out:
hayeswangac718b62013-05-02 16:01:25 +00004013 return res;
4014}
4015
4016static int rtl8152_close(struct net_device *netdev)
4017{
4018 struct r8152 *tp = netdev_priv(netdev);
4019 int res = 0;
4020
hayeswang5ee3c602016-01-07 17:12:17 +08004021#ifdef CONFIG_PM_SLEEP
4022 unregister_pm_notifier(&tp->pm_notifier);
4023#endif
Hayes Wang49d4b142019-08-28 09:51:41 +08004024 napi_disable(&tp->napi);
hayeswangac718b62013-05-02 16:01:25 +00004025 clear_bit(WORK_ENABLE, &tp->flags);
hayeswang3d55f442014-02-06 11:55:48 +08004026 usb_kill_urb(tp->intr_urb);
hayeswangac718b62013-05-02 16:01:25 +00004027 cancel_delayed_work_sync(&tp->schedule);
4028 netif_stop_queue(netdev);
hayeswang9a4be1b2014-02-18 21:49:07 +08004029
4030 res = usb_autopm_get_interface(tp->intf);
hayeswang53543db2015-02-06 11:30:48 +08004031 if (res < 0 || test_bit(RTL8152_UNPLUG, &tp->flags)) {
hayeswang9a4be1b2014-02-18 21:49:07 +08004032 rtl_drop_queued_tx(tp);
hayeswangd823ab62015-01-12 12:06:23 +08004033 rtl_stop_rx(tp);
hayeswang9a4be1b2014-02-18 21:49:07 +08004034 } else {
hayeswangb5403272014-10-09 18:00:26 +08004035 mutex_lock(&tp->control);
4036
hayeswang9a4be1b2014-02-18 21:49:07 +08004037 tp->rtl_ops.down(tp);
hayeswangb5403272014-10-09 18:00:26 +08004038
4039 mutex_unlock(&tp->control);
4040
hayeswang9a4be1b2014-02-18 21:49:07 +08004041 usb_autopm_put_interface(tp->intf);
4042 }
hayeswangac718b62013-05-02 16:01:25 +00004043
hayeswang7e9da482014-02-18 21:49:05 +08004044 free_all_mem(tp);
4045
hayeswangac718b62013-05-02 16:01:25 +00004046 return res;
4047}
4048
hayeswang4f1d4d52014-03-11 16:24:19 +08004049static void rtl_tally_reset(struct r8152 *tp)
4050{
4051 u32 ocp_data;
4052
4053 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_RSTTALLY);
4054 ocp_data |= TALLY_RESET;
4055 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RSTTALLY, ocp_data);
4056}
4057
hayeswangac718b62013-05-02 16:01:25 +00004058static void r8152b_init(struct r8152 *tp)
4059{
hayeswangebc2ec482013-08-14 20:54:38 +08004060 u32 ocp_data;
hayeswang2dd436d2016-09-20 16:22:06 +08004061 u16 data;
hayeswangac718b62013-05-02 16:01:25 +00004062
hayeswang68714382014-04-11 17:54:31 +08004063 if (test_bit(RTL8152_UNPLUG, &tp->flags))
4064 return;
4065
hayeswang2dd436d2016-09-20 16:22:06 +08004066 data = r8152_mdio_read(tp, MII_BMCR);
4067 if (data & BMCR_PDOWN) {
4068 data &= ~BMCR_PDOWN;
4069 r8152_mdio_write(tp, MII_BMCR, data);
4070 }
4071
hayeswangcda9fb02016-01-07 17:51:12 +08004072 r8152_aldps_en(tp, false);
hayeswangd70b1132014-09-19 15:17:18 +08004073
hayeswangac718b62013-05-02 16:01:25 +00004074 if (tp->version == RTL_VER_01) {
4075 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE);
4076 ocp_data &= ~LED_MODE_MASK;
4077 ocp_write_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE, ocp_data);
4078 }
4079
hayeswang00a5e362014-02-18 21:48:59 +08004080 r8152_power_cut_en(tp, false);
hayeswangac718b62013-05-02 16:01:25 +00004081
hayeswangac718b62013-05-02 16:01:25 +00004082 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR);
4083 ocp_data |= TX_10M_IDLE_EN | PFM_PWM_SWITCH;
4084 ocp_write_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR, ocp_data);
4085 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL);
4086 ocp_data &= ~MCU_CLK_RATIO_MASK;
4087 ocp_data |= MCU_CLK_RATIO | D3_CLK_GATED_EN;
4088 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL, ocp_data);
4089 ocp_data = GPHY_STS_MSK | SPEED_DOWN_MSK |
4090 SPDWN_RXDV_MSK | SPDWN_LINKCHG_MSK;
4091 ocp_write_word(tp, MCU_TYPE_PLA, PLA_GPHY_INTR_IMR, ocp_data);
4092
hayeswang4f1d4d52014-03-11 16:24:19 +08004093 rtl_tally_reset(tp);
hayeswangac718b62013-05-02 16:01:25 +00004094
hayeswangebc2ec482013-08-14 20:54:38 +08004095 /* enable rx aggregation */
hayeswangac718b62013-05-02 16:01:25 +00004096 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_USB_CTRL);
hayeswange90fba82015-07-31 11:23:39 +08004097 ocp_data &= ~(RX_AGG_DISABLE | RX_ZERO_EN);
hayeswangac718b62013-05-02 16:01:25 +00004098 ocp_write_word(tp, MCU_TYPE_USB, USB_USB_CTRL, ocp_data);
4099}
4100
hayeswang43779f82014-01-02 11:25:10 +08004101static void r8153_init(struct r8152 *tp)
4102{
4103 u32 ocp_data;
hayeswang2dd436d2016-09-20 16:22:06 +08004104 u16 data;
hayeswang43779f82014-01-02 11:25:10 +08004105 int i;
4106
hayeswang68714382014-04-11 17:54:31 +08004107 if (test_bit(RTL8152_UNPLUG, &tp->flags))
4108 return;
4109
hayeswangb9702722014-02-18 21:49:00 +08004110 r8153_u1u2en(tp, false);
hayeswang43779f82014-01-02 11:25:10 +08004111
4112 for (i = 0; i < 500; i++) {
4113 if (ocp_read_word(tp, MCU_TYPE_PLA, PLA_BOOT_CTRL) &
4114 AUTOLOAD_DONE)
4115 break;
4116 msleep(20);
4117 }
4118
hayeswangc564b872017-06-09 17:11:38 +08004119 data = r8153_phy_status(tp, 0);
hayeswang43779f82014-01-02 11:25:10 +08004120
hayeswang2dd436d2016-09-20 16:22:06 +08004121 if (tp->version == RTL_VER_03 || tp->version == RTL_VER_04 ||
4122 tp->version == RTL_VER_05)
4123 ocp_reg_write(tp, OCP_ADC_CFG, CKADSEL_L | ADC_EN | EN_EMI_L);
4124
4125 data = r8152_mdio_read(tp, MII_BMCR);
4126 if (data & BMCR_PDOWN) {
4127 data &= ~BMCR_PDOWN;
4128 r8152_mdio_write(tp, MII_BMCR, data);
4129 }
4130
hayeswangc564b872017-06-09 17:11:38 +08004131 data = r8153_phy_status(tp, PHY_STAT_LAN_ON);
hayeswang2dd436d2016-09-20 16:22:06 +08004132
hayeswangb9702722014-02-18 21:49:00 +08004133 r8153_u2p3en(tp, false);
hayeswang43779f82014-01-02 11:25:10 +08004134
hayeswang65bab842015-02-12 16:20:46 +08004135 if (tp->version == RTL_VER_04) {
4136 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_SSPHYLINK2);
4137 ocp_data &= ~pwd_dn_scale_mask;
4138 ocp_data |= pwd_dn_scale(96);
4139 ocp_write_word(tp, MCU_TYPE_USB, USB_SSPHYLINK2, ocp_data);
4140
4141 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_USB2PHY);
4142 ocp_data |= USB2PHY_L1 | USB2PHY_SUSPEND;
4143 ocp_write_byte(tp, MCU_TYPE_USB, USB_USB2PHY, ocp_data);
4144 } else if (tp->version == RTL_VER_05) {
4145 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_DMY_REG0);
4146 ocp_data &= ~ECM_ALDPS;
4147 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_DMY_REG0, ocp_data);
4148
4149 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY1);
4150 if (ocp_read_word(tp, MCU_TYPE_USB, USB_BURST_SIZE) == 0)
4151 ocp_data &= ~DYNAMIC_BURST;
4152 else
4153 ocp_data |= DYNAMIC_BURST;
4154 ocp_write_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY1, ocp_data);
hayeswangfb02eb42015-07-22 15:27:41 +08004155 } else if (tp->version == RTL_VER_06) {
4156 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY1);
4157 if (ocp_read_word(tp, MCU_TYPE_USB, USB_BURST_SIZE) == 0)
4158 ocp_data &= ~DYNAMIC_BURST;
4159 else
4160 ocp_data |= DYNAMIC_BURST;
4161 ocp_write_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY1, ocp_data);
hayeswang65bab842015-02-12 16:20:46 +08004162 }
4163
4164 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY2);
4165 ocp_data |= EP4_FULL_FC;
4166 ocp_write_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY2, ocp_data);
4167
hayeswang43779f82014-01-02 11:25:10 +08004168 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_WDT11_CTRL);
4169 ocp_data &= ~TIMER11_EN;
4170 ocp_write_word(tp, MCU_TYPE_USB, USB_WDT11_CTRL, ocp_data);
4171
hayeswang43779f82014-01-02 11:25:10 +08004172 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE);
4173 ocp_data &= ~LED_MODE_MASK;
4174 ocp_write_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE, ocp_data);
4175
hayeswang65bab842015-02-12 16:20:46 +08004176 ocp_data = FIFO_EMPTY_1FB | ROK_EXIT_LPM;
Oliver Neukum2b84af94a2016-05-02 13:06:14 +02004177 if (tp->version == RTL_VER_04 && tp->udev->speed < USB_SPEED_SUPER)
hayeswang43779f82014-01-02 11:25:10 +08004178 ocp_data |= LPM_TIMER_500MS;
hayeswang34203e22015-02-06 11:30:46 +08004179 else
4180 ocp_data |= LPM_TIMER_500US;
hayeswang43779f82014-01-02 11:25:10 +08004181 ocp_write_byte(tp, MCU_TYPE_USB, USB_LPM_CTRL, ocp_data);
4182
4183 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_AFE_CTRL2);
4184 ocp_data &= ~SEN_VAL_MASK;
4185 ocp_data |= SEN_VAL_NORMAL | SEL_RXIDLE;
4186 ocp_write_word(tp, MCU_TYPE_USB, USB_AFE_CTRL2, ocp_data);
4187
hayeswang65bab842015-02-12 16:20:46 +08004188 ocp_write_word(tp, MCU_TYPE_USB, USB_CONNECT_TIMER, 0x0001);
4189
hayeswangb9702722014-02-18 21:49:00 +08004190 r8153_power_cut_en(tp, false);
4191 r8153_u1u2en(tp, true);
hayeswang134f98b2017-06-09 17:11:40 +08004192 r8153_mac_clk_spd(tp, false);
hayeswangee4761c2017-06-09 17:11:39 +08004193 usb_enable_lpm(tp->udev);
hayeswang43779f82014-01-02 11:25:10 +08004194
hayeswange31f6362017-06-09 17:11:41 +08004195 /* rx aggregation */
4196 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_USB_CTRL);
4197 ocp_data &= ~(RX_AGG_DISABLE | RX_ZERO_EN);
Kai-Heng Feng0b165512018-01-16 16:46:27 +08004198 if (test_bit(DELL_TB_RX_AGG_BUG, &tp->flags))
4199 ocp_data |= RX_AGG_DISABLE;
4200
hayeswange31f6362017-06-09 17:11:41 +08004201 ocp_write_word(tp, MCU_TYPE_USB, USB_USB_CTRL, ocp_data);
hayeswang43779f82014-01-02 11:25:10 +08004202
hayeswang4f1d4d52014-03-11 16:24:19 +08004203 rtl_tally_reset(tp);
hayeswang49d10342017-06-09 17:11:44 +08004204
4205 switch (tp->udev->speed) {
4206 case USB_SPEED_SUPER:
4207 case USB_SPEED_SUPER_PLUS:
4208 tp->coalesce = COALESCE_SUPER;
4209 break;
4210 case USB_SPEED_HIGH:
4211 tp->coalesce = COALESCE_HIGH;
4212 break;
4213 default:
4214 tp->coalesce = COALESCE_SLOW;
4215 break;
4216 }
hayeswang43779f82014-01-02 11:25:10 +08004217}
4218
hayeswang65b82d62017-06-15 14:44:03 +08004219static void r8153b_init(struct r8152 *tp)
4220{
4221 u32 ocp_data;
4222 u16 data;
4223 int i;
4224
4225 if (test_bit(RTL8152_UNPLUG, &tp->flags))
4226 return;
4227
4228 r8153b_u1u2en(tp, false);
4229
4230 for (i = 0; i < 500; i++) {
4231 if (ocp_read_word(tp, MCU_TYPE_PLA, PLA_BOOT_CTRL) &
4232 AUTOLOAD_DONE)
4233 break;
4234 msleep(20);
4235 }
4236
4237 data = r8153_phy_status(tp, 0);
4238
4239 data = r8152_mdio_read(tp, MII_BMCR);
4240 if (data & BMCR_PDOWN) {
4241 data &= ~BMCR_PDOWN;
4242 r8152_mdio_write(tp, MII_BMCR, data);
4243 }
4244
4245 data = r8153_phy_status(tp, PHY_STAT_LAN_ON);
4246
4247 r8153_u2p3en(tp, false);
4248
4249 /* MSC timer = 0xfff * 8ms = 32760 ms */
4250 ocp_write_word(tp, MCU_TYPE_USB, USB_MSC_TIMER, 0x0fff);
4251
4252 /* U1/U2/L1 idle timer. 500 us */
4253 ocp_write_word(tp, MCU_TYPE_USB, USB_U1U2_TIMER, 500);
4254
4255 r8153b_power_cut_en(tp, false);
4256 r8153b_ups_en(tp, false);
Hayes Wang13e04fbf2019-07-01 15:53:19 +08004257 r8153_queue_wake(tp, false);
hayeswang65b82d62017-06-15 14:44:03 +08004258 rtl_runtime_suspend_enable(tp, false);
4259 r8153b_u1u2en(tp, true);
4260 usb_enable_lpm(tp->udev);
4261
4262 /* MAC clock speed down */
4263 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL2);
4264 ocp_data |= MAC_CLK_SPDWN_EN;
4265 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL2, ocp_data);
4266
4267 set_bit(GREEN_ETHERNET, &tp->flags);
4268
4269 /* rx aggregation */
4270 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_USB_CTRL);
4271 ocp_data &= ~(RX_AGG_DISABLE | RX_ZERO_EN);
4272 ocp_write_word(tp, MCU_TYPE_USB, USB_USB_CTRL, ocp_data);
4273
4274 rtl_tally_reset(tp);
4275
4276 tp->coalesce = 15000; /* 15 us */
4277}
4278
hayeswange5011392015-07-29 20:39:08 +08004279static int rtl8152_pre_reset(struct usb_interface *intf)
4280{
4281 struct r8152 *tp = usb_get_intfdata(intf);
4282 struct net_device *netdev;
4283
4284 if (!tp)
4285 return 0;
4286
4287 netdev = tp->netdev;
4288 if (!netif_running(netdev))
4289 return 0;
4290
hayeswangde9bf292017-01-26 09:38:32 +08004291 netif_stop_queue(netdev);
hayeswange5011392015-07-29 20:39:08 +08004292 napi_disable(&tp->napi);
4293 clear_bit(WORK_ENABLE, &tp->flags);
4294 usb_kill_urb(tp->intr_urb);
4295 cancel_delayed_work_sync(&tp->schedule);
4296 if (netif_carrier_ok(netdev)) {
hayeswange5011392015-07-29 20:39:08 +08004297 mutex_lock(&tp->control);
4298 tp->rtl_ops.disable(tp);
4299 mutex_unlock(&tp->control);
4300 }
4301
4302 return 0;
4303}
4304
4305static int rtl8152_post_reset(struct usb_interface *intf)
4306{
4307 struct r8152 *tp = usb_get_intfdata(intf);
4308 struct net_device *netdev;
Mario Limonciello25766272019-04-04 13:46:53 -05004309 struct sockaddr sa;
hayeswange5011392015-07-29 20:39:08 +08004310
4311 if (!tp)
4312 return 0;
4313
Mario Limonciello25766272019-04-04 13:46:53 -05004314 /* reset the MAC adddress in case of policy change */
4315 if (determine_ethernet_addr(tp, &sa) >= 0) {
4316 rtnl_lock();
4317 dev_set_mac_address (tp->netdev, &sa, NULL);
4318 rtnl_unlock();
4319 }
4320
hayeswange5011392015-07-29 20:39:08 +08004321 netdev = tp->netdev;
4322 if (!netif_running(netdev))
4323 return 0;
4324
4325 set_bit(WORK_ENABLE, &tp->flags);
4326 if (netif_carrier_ok(netdev)) {
4327 mutex_lock(&tp->control);
4328 tp->rtl_ops.enable(tp);
hayeswang2c561b22017-01-20 14:33:55 +08004329 rtl_start_rx(tp);
Hayes Wangaece4772018-02-02 16:43:36 +08004330 _rtl8152_set_rx_mode(netdev);
hayeswange5011392015-07-29 20:39:08 +08004331 mutex_unlock(&tp->control);
hayeswange5011392015-07-29 20:39:08 +08004332 }
4333
4334 napi_enable(&tp->napi);
hayeswangde9bf292017-01-26 09:38:32 +08004335 netif_wake_queue(netdev);
hayeswang2c561b22017-01-20 14:33:55 +08004336 usb_submit_urb(tp->intr_urb, GFP_KERNEL);
hayeswange5011392015-07-29 20:39:08 +08004337
hayeswang7489bda2017-01-26 09:38:34 +08004338 if (!list_empty(&tp->rx_done))
4339 napi_schedule(&tp->napi);
hayeswange5011392015-07-29 20:39:08 +08004340
4341 return 0;
hayeswangac718b62013-05-02 16:01:25 +00004342}
4343
hayeswang2dd49e02015-09-07 11:57:44 +08004344static bool delay_autosuspend(struct r8152 *tp)
4345{
4346 bool sw_linking = !!netif_carrier_ok(tp->netdev);
4347 bool hw_linking = !!(rtl8152_get_speed(tp) & LINK_STATUS);
4348
4349 /* This means a linking change occurs and the driver doesn't detect it,
4350 * yet. If the driver has disabled tx/rx and hw is linking on, the
4351 * device wouldn't wake up by receiving any packet.
4352 */
4353 if (work_busy(&tp->schedule.work) || sw_linking != hw_linking)
4354 return true;
4355
4356 /* If the linking down is occurred by nway, the device may miss the
4357 * linking change event. And it wouldn't wake when linking on.
4358 */
4359 if (!sw_linking && tp->rtl_ops.in_nway(tp))
4360 return true;
hayeswang6a0b76c2017-01-23 14:18:43 +08004361 else if (!skb_queue_empty(&tp->tx_queue))
4362 return true;
hayeswang2dd49e02015-09-07 11:57:44 +08004363 else
4364 return false;
4365}
4366
hayeswang21cbd0e2017-06-13 15:14:39 +08004367static int rtl8152_runtime_resume(struct r8152 *tp)
4368{
4369 struct net_device *netdev = tp->netdev;
4370
4371 if (netif_running(netdev) && netdev->flags & IFF_UP) {
4372 struct napi_struct *napi = &tp->napi;
4373
4374 tp->rtl_ops.autosuspend_en(tp, false);
4375 napi_disable(napi);
4376 set_bit(WORK_ENABLE, &tp->flags);
4377
4378 if (netif_carrier_ok(netdev)) {
4379 if (rtl8152_get_speed(tp) & LINK_STATUS) {
4380 rtl_start_rx(tp);
4381 } else {
4382 netif_carrier_off(netdev);
4383 tp->rtl_ops.disable(tp);
4384 netif_info(tp, link, netdev, "linking down\n");
4385 }
4386 }
4387
4388 napi_enable(napi);
4389 clear_bit(SELECTIVE_SUSPEND, &tp->flags);
4390 smp_mb__after_atomic();
4391
4392 if (!list_empty(&tp->rx_done))
4393 napi_schedule(&tp->napi);
4394
4395 usb_submit_urb(tp->intr_urb, GFP_NOIO);
4396 } else {
4397 if (netdev->flags & IFF_UP)
4398 tp->rtl_ops.autosuspend_en(tp, false);
4399
4400 clear_bit(SELECTIVE_SUSPEND, &tp->flags);
4401 }
4402
4403 return 0;
4404}
4405
4406static int rtl8152_system_resume(struct r8152 *tp)
4407{
4408 struct net_device *netdev = tp->netdev;
4409
4410 netif_device_attach(netdev);
4411
4412 if (netif_running(netdev) && netdev->flags & IFF_UP) {
4413 tp->rtl_ops.up(tp);
4414 netif_carrier_off(netdev);
4415 set_bit(WORK_ENABLE, &tp->flags);
4416 usb_submit_urb(tp->intr_urb, GFP_NOIO);
4417 }
4418
4419 return 0;
4420}
4421
hayeswanga9c54ad2017-01-25 13:41:45 +08004422static int rtl8152_runtime_suspend(struct r8152 *tp)
hayeswangac718b62013-05-02 16:01:25 +00004423{
hayeswang6cc69f22014-10-17 16:55:08 +08004424 struct net_device *netdev = tp->netdev;
4425 int ret = 0;
hayeswangac718b62013-05-02 16:01:25 +00004426
hayeswang26afec32017-01-26 09:38:31 +08004427 set_bit(SELECTIVE_SUSPEND, &tp->flags);
4428 smp_mb__after_atomic();
4429
hayeswang8fb28062017-01-10 17:04:06 +08004430 if (netif_running(netdev) && test_bit(WORK_ENABLE, &tp->flags)) {
hayeswang75dc6922017-01-10 17:04:07 +08004431 u32 rcr = 0;
4432
hayeswang75dc6922017-01-10 17:04:07 +08004433 if (netif_carrier_ok(netdev)) {
4434 u32 ocp_data;
4435
4436 rcr = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
4437 ocp_data = rcr & ~RCR_ACPT_ALL;
4438 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
4439 rxdy_gated_en(tp, true);
4440 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA,
4441 PLA_OOB_CTRL);
4442 if (!(ocp_data & RXFIFO_EMPTY)) {
4443 rxdy_gated_en(tp, false);
4444 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, rcr);
hayeswang26afec32017-01-26 09:38:31 +08004445 clear_bit(SELECTIVE_SUSPEND, &tp->flags);
4446 smp_mb__after_atomic();
hayeswang75dc6922017-01-10 17:04:07 +08004447 ret = -EBUSY;
4448 goto out1;
4449 }
4450 }
4451
hayeswang8fb28062017-01-10 17:04:06 +08004452 clear_bit(WORK_ENABLE, &tp->flags);
4453 usb_kill_urb(tp->intr_urb);
hayeswang75dc6922017-01-10 17:04:07 +08004454
hayeswang8fb28062017-01-10 17:04:06 +08004455 tp->rtl_ops.autosuspend_en(tp, true);
hayeswang75dc6922017-01-10 17:04:07 +08004456
4457 if (netif_carrier_ok(netdev)) {
hayeswangce594e92017-03-16 14:32:22 +08004458 struct napi_struct *napi = &tp->napi;
4459
4460 napi_disable(napi);
hayeswang75dc6922017-01-10 17:04:07 +08004461 rtl_stop_rx(tp);
4462 rxdy_gated_en(tp, false);
4463 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, rcr);
hayeswangce594e92017-03-16 14:32:22 +08004464 napi_enable(napi);
hayeswang75dc6922017-01-10 17:04:07 +08004465 }
hayeswangbd882982017-06-13 15:14:40 +08004466
4467 if (delay_autosuspend(tp)) {
4468 rtl8152_runtime_resume(tp);
4469 ret = -EBUSY;
4470 }
hayeswang6cc69f22014-10-17 16:55:08 +08004471 }
4472
hayeswang8fb28062017-01-10 17:04:06 +08004473out1:
4474 return ret;
4475}
4476
4477static int rtl8152_system_suspend(struct r8152 *tp)
4478{
4479 struct net_device *netdev = tp->netdev;
hayeswang8fb28062017-01-10 17:04:06 +08004480
4481 netif_device_detach(netdev);
4482
hayeswange3bd1a82014-10-29 11:12:17 +08004483 if (netif_running(netdev) && test_bit(WORK_ENABLE, &tp->flags)) {
hayeswangce594e92017-03-16 14:32:22 +08004484 struct napi_struct *napi = &tp->napi;
4485
hayeswangac718b62013-05-02 16:01:25 +00004486 clear_bit(WORK_ENABLE, &tp->flags);
hayeswang40a82912013-08-14 20:54:40 +08004487 usb_kill_urb(tp->intr_urb);
hayeswangce594e92017-03-16 14:32:22 +08004488 napi_disable(napi);
hayeswang8fb28062017-01-10 17:04:06 +08004489 cancel_delayed_work_sync(&tp->schedule);
4490 tp->rtl_ops.down(tp);
hayeswangce594e92017-03-16 14:32:22 +08004491 napi_enable(napi);
hayeswangac718b62013-05-02 16:01:25 +00004492 }
hayeswang8fb28062017-01-10 17:04:06 +08004493
zhong jiangf7419172018-08-09 09:39:13 +08004494 return 0;
hayeswang8fb28062017-01-10 17:04:06 +08004495}
4496
4497static int rtl8152_suspend(struct usb_interface *intf, pm_message_t message)
4498{
4499 struct r8152 *tp = usb_get_intfdata(intf);
4500 int ret;
4501
4502 mutex_lock(&tp->control);
4503
4504 if (PMSG_IS_AUTO(message))
hayeswanga9c54ad2017-01-25 13:41:45 +08004505 ret = rtl8152_runtime_suspend(tp);
hayeswang8fb28062017-01-10 17:04:06 +08004506 else
4507 ret = rtl8152_system_suspend(tp);
4508
hayeswangb5403272014-10-09 18:00:26 +08004509 mutex_unlock(&tp->control);
4510
hayeswang6cc69f22014-10-17 16:55:08 +08004511 return ret;
hayeswangac718b62013-05-02 16:01:25 +00004512}
4513
4514static int rtl8152_resume(struct usb_interface *intf)
4515{
4516 struct r8152 *tp = usb_get_intfdata(intf);
hayeswang21cbd0e2017-06-13 15:14:39 +08004517 int ret;
hayeswangac718b62013-05-02 16:01:25 +00004518
hayeswangb5403272014-10-09 18:00:26 +08004519 mutex_lock(&tp->control);
4520
hayeswang21cbd0e2017-06-13 15:14:39 +08004521 if (test_bit(SELECTIVE_SUSPEND, &tp->flags))
4522 ret = rtl8152_runtime_resume(tp);
4523 else
4524 ret = rtl8152_system_resume(tp);
hayeswangac718b62013-05-02 16:01:25 +00004525
hayeswangb5403272014-10-09 18:00:26 +08004526 mutex_unlock(&tp->control);
4527
hayeswang21cbd0e2017-06-13 15:14:39 +08004528 return ret;
hayeswangac718b62013-05-02 16:01:25 +00004529}
4530
hayeswang7ec25412016-01-04 14:38:46 +08004531static int rtl8152_reset_resume(struct usb_interface *intf)
4532{
4533 struct r8152 *tp = usb_get_intfdata(intf);
4534
4535 clear_bit(SELECTIVE_SUSPEND, &tp->flags);
hayeswangbefb2de2017-06-09 17:11:45 +08004536 mutex_lock(&tp->control);
4537 tp->rtl_ops.init(tp);
4538 queue_delayed_work(system_long_wq, &tp->hw_phy_work, 0);
4539 mutex_unlock(&tp->control);
hayeswang7ec25412016-01-04 14:38:46 +08004540 return rtl8152_resume(intf);
4541}
4542
hayeswang21ff2e82014-02-18 21:49:06 +08004543static void rtl8152_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
4544{
4545 struct r8152 *tp = netdev_priv(dev);
4546
hayeswang9a4be1b2014-02-18 21:49:07 +08004547 if (usb_autopm_get_interface(tp->intf) < 0)
4548 return;
4549
hayeswang7daed8d2015-07-24 13:54:24 +08004550 if (!rtl_can_wakeup(tp)) {
4551 wol->supported = 0;
4552 wol->wolopts = 0;
4553 } else {
4554 mutex_lock(&tp->control);
4555 wol->supported = WAKE_ANY;
4556 wol->wolopts = __rtl_get_wol(tp);
4557 mutex_unlock(&tp->control);
4558 }
hayeswangb5403272014-10-09 18:00:26 +08004559
hayeswang9a4be1b2014-02-18 21:49:07 +08004560 usb_autopm_put_interface(tp->intf);
hayeswang21ff2e82014-02-18 21:49:06 +08004561}
4562
4563static int rtl8152_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
4564{
4565 struct r8152 *tp = netdev_priv(dev);
hayeswang9a4be1b2014-02-18 21:49:07 +08004566 int ret;
4567
hayeswang7daed8d2015-07-24 13:54:24 +08004568 if (!rtl_can_wakeup(tp))
4569 return -EOPNOTSUPP;
4570
Florian Fainellif2750df2018-09-28 16:18:54 -07004571 if (wol->wolopts & ~WAKE_ANY)
4572 return -EINVAL;
4573
hayeswang9a4be1b2014-02-18 21:49:07 +08004574 ret = usb_autopm_get_interface(tp->intf);
4575 if (ret < 0)
4576 goto out_set_wol;
hayeswang21ff2e82014-02-18 21:49:06 +08004577
hayeswangb5403272014-10-09 18:00:26 +08004578 mutex_lock(&tp->control);
4579
hayeswang21ff2e82014-02-18 21:49:06 +08004580 __rtl_set_wol(tp, wol->wolopts);
4581 tp->saved_wolopts = wol->wolopts & WAKE_ANY;
4582
hayeswangb5403272014-10-09 18:00:26 +08004583 mutex_unlock(&tp->control);
4584
hayeswang9a4be1b2014-02-18 21:49:07 +08004585 usb_autopm_put_interface(tp->intf);
4586
4587out_set_wol:
4588 return ret;
hayeswang21ff2e82014-02-18 21:49:06 +08004589}
4590
hayeswanga5ec27c2014-02-18 21:49:11 +08004591static u32 rtl8152_get_msglevel(struct net_device *dev)
4592{
4593 struct r8152 *tp = netdev_priv(dev);
4594
4595 return tp->msg_enable;
4596}
4597
4598static void rtl8152_set_msglevel(struct net_device *dev, u32 value)
4599{
4600 struct r8152 *tp = netdev_priv(dev);
4601
4602 tp->msg_enable = value;
4603}
4604
hayeswangac718b62013-05-02 16:01:25 +00004605static void rtl8152_get_drvinfo(struct net_device *netdev,
4606 struct ethtool_drvinfo *info)
4607{
4608 struct r8152 *tp = netdev_priv(netdev);
4609
hayeswangb0b46c72014-08-26 10:08:23 +08004610 strlcpy(info->driver, MODULENAME, sizeof(info->driver));
4611 strlcpy(info->version, DRIVER_VERSION, sizeof(info->version));
hayeswangac718b62013-05-02 16:01:25 +00004612 usb_make_path(tp->udev, info->bus_info, sizeof(info->bus_info));
4613}
4614
4615static
Philippe Reynes06144dc2017-03-12 22:41:58 +01004616int rtl8152_get_link_ksettings(struct net_device *netdev,
4617 struct ethtool_link_ksettings *cmd)
hayeswangac718b62013-05-02 16:01:25 +00004618{
4619 struct r8152 *tp = netdev_priv(netdev);
hayeswang8d4a4d72014-10-09 18:00:25 +08004620 int ret;
hayeswangac718b62013-05-02 16:01:25 +00004621
4622 if (!tp->mii.mdio_read)
4623 return -EOPNOTSUPP;
4624
hayeswang8d4a4d72014-10-09 18:00:25 +08004625 ret = usb_autopm_get_interface(tp->intf);
4626 if (ret < 0)
4627 goto out;
4628
hayeswangb5403272014-10-09 18:00:26 +08004629 mutex_lock(&tp->control);
4630
yuval.shaia@oracle.com82c01a82017-06-04 20:22:00 +03004631 mii_ethtool_get_link_ksettings(&tp->mii, cmd);
hayeswang8d4a4d72014-10-09 18:00:25 +08004632
hayeswangb5403272014-10-09 18:00:26 +08004633 mutex_unlock(&tp->control);
4634
hayeswang8d4a4d72014-10-09 18:00:25 +08004635 usb_autopm_put_interface(tp->intf);
4636
4637out:
4638 return ret;
hayeswangac718b62013-05-02 16:01:25 +00004639}
4640
Philippe Reynes06144dc2017-03-12 22:41:58 +01004641static int rtl8152_set_link_ksettings(struct net_device *dev,
4642 const struct ethtool_link_ksettings *cmd)
hayeswangac718b62013-05-02 16:01:25 +00004643{
4644 struct r8152 *tp = netdev_priv(dev);
hayeswang9a4be1b2014-02-18 21:49:07 +08004645 int ret;
hayeswangac718b62013-05-02 16:01:25 +00004646
hayeswang9a4be1b2014-02-18 21:49:07 +08004647 ret = usb_autopm_get_interface(tp->intf);
4648 if (ret < 0)
4649 goto out;
4650
hayeswangb5403272014-10-09 18:00:26 +08004651 mutex_lock(&tp->control);
4652
Philippe Reynes06144dc2017-03-12 22:41:58 +01004653 ret = rtl8152_set_speed(tp, cmd->base.autoneg, cmd->base.speed,
4654 cmd->base.duplex);
hayeswangaa7e26b2016-06-13 17:49:38 +08004655 if (!ret) {
Philippe Reynes06144dc2017-03-12 22:41:58 +01004656 tp->autoneg = cmd->base.autoneg;
4657 tp->speed = cmd->base.speed;
4658 tp->duplex = cmd->base.duplex;
hayeswangaa7e26b2016-06-13 17:49:38 +08004659 }
hayeswang9a4be1b2014-02-18 21:49:07 +08004660
hayeswangb5403272014-10-09 18:00:26 +08004661 mutex_unlock(&tp->control);
4662
hayeswang9a4be1b2014-02-18 21:49:07 +08004663 usb_autopm_put_interface(tp->intf);
4664
4665out:
4666 return ret;
hayeswangac718b62013-05-02 16:01:25 +00004667}
4668
hayeswang4f1d4d52014-03-11 16:24:19 +08004669static const char rtl8152_gstrings[][ETH_GSTRING_LEN] = {
4670 "tx_packets",
4671 "rx_packets",
4672 "tx_errors",
4673 "rx_errors",
4674 "rx_missed",
4675 "align_errors",
4676 "tx_single_collisions",
4677 "tx_multi_collisions",
4678 "rx_unicast",
4679 "rx_broadcast",
4680 "rx_multicast",
4681 "tx_aborted",
4682 "tx_underrun",
4683};
4684
4685static int rtl8152_get_sset_count(struct net_device *dev, int sset)
4686{
4687 switch (sset) {
4688 case ETH_SS_STATS:
4689 return ARRAY_SIZE(rtl8152_gstrings);
4690 default:
4691 return -EOPNOTSUPP;
4692 }
4693}
4694
4695static void rtl8152_get_ethtool_stats(struct net_device *dev,
4696 struct ethtool_stats *stats, u64 *data)
4697{
4698 struct r8152 *tp = netdev_priv(dev);
4699 struct tally_counter tally;
4700
hayeswang0b030242014-07-08 14:49:28 +08004701 if (usb_autopm_get_interface(tp->intf) < 0)
4702 return;
4703
hayeswang4f1d4d52014-03-11 16:24:19 +08004704 generic_ocp_read(tp, PLA_TALLYCNT, sizeof(tally), &tally, MCU_TYPE_PLA);
4705
hayeswang0b030242014-07-08 14:49:28 +08004706 usb_autopm_put_interface(tp->intf);
4707
hayeswang4f1d4d52014-03-11 16:24:19 +08004708 data[0] = le64_to_cpu(tally.tx_packets);
4709 data[1] = le64_to_cpu(tally.rx_packets);
4710 data[2] = le64_to_cpu(tally.tx_errors);
4711 data[3] = le32_to_cpu(tally.rx_errors);
4712 data[4] = le16_to_cpu(tally.rx_missed);
4713 data[5] = le16_to_cpu(tally.align_errors);
4714 data[6] = le32_to_cpu(tally.tx_one_collision);
4715 data[7] = le32_to_cpu(tally.tx_multi_collision);
4716 data[8] = le64_to_cpu(tally.rx_unicast);
4717 data[9] = le64_to_cpu(tally.rx_broadcast);
4718 data[10] = le32_to_cpu(tally.rx_multicast);
4719 data[11] = le16_to_cpu(tally.tx_aborted);
hayeswangf37119c2014-10-28 14:05:51 +08004720 data[12] = le16_to_cpu(tally.tx_underrun);
hayeswang4f1d4d52014-03-11 16:24:19 +08004721}
4722
4723static void rtl8152_get_strings(struct net_device *dev, u32 stringset, u8 *data)
4724{
4725 switch (stringset) {
4726 case ETH_SS_STATS:
4727 memcpy(data, *rtl8152_gstrings, sizeof(rtl8152_gstrings));
4728 break;
4729 }
4730}
4731
hayeswangdf35d282014-09-25 20:54:02 +08004732static int r8152_get_eee(struct r8152 *tp, struct ethtool_eee *eee)
4733{
4734 u32 ocp_data, lp, adv, supported = 0;
4735 u16 val;
4736
4737 val = r8152_mmd_read(tp, MDIO_MMD_PCS, MDIO_PCS_EEE_ABLE);
4738 supported = mmd_eee_cap_to_ethtool_sup_t(val);
4739
4740 val = r8152_mmd_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV);
4741 adv = mmd_eee_adv_to_ethtool_adv_t(val);
4742
4743 val = r8152_mmd_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_LPABLE);
4744 lp = mmd_eee_adv_to_ethtool_adv_t(val);
4745
4746 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEE_CR);
4747 ocp_data &= EEE_RX_EN | EEE_TX_EN;
4748
4749 eee->eee_enabled = !!ocp_data;
4750 eee->eee_active = !!(supported & adv & lp);
4751 eee->supported = supported;
4752 eee->advertised = adv;
4753 eee->lp_advertised = lp;
4754
4755 return 0;
4756}
4757
4758static int r8152_set_eee(struct r8152 *tp, struct ethtool_eee *eee)
4759{
4760 u16 val = ethtool_adv_to_mmd_eee_adv_t(eee->advertised);
4761
4762 r8152_eee_en(tp, eee->eee_enabled);
4763
4764 if (!eee->eee_enabled)
4765 val = 0;
4766
4767 r8152_mmd_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
4768
4769 return 0;
4770}
4771
4772static int r8153_get_eee(struct r8152 *tp, struct ethtool_eee *eee)
4773{
4774 u32 ocp_data, lp, adv, supported = 0;
4775 u16 val;
4776
4777 val = ocp_reg_read(tp, OCP_EEE_ABLE);
4778 supported = mmd_eee_cap_to_ethtool_sup_t(val);
4779
4780 val = ocp_reg_read(tp, OCP_EEE_ADV);
4781 adv = mmd_eee_adv_to_ethtool_adv_t(val);
4782
4783 val = ocp_reg_read(tp, OCP_EEE_LPABLE);
4784 lp = mmd_eee_adv_to_ethtool_adv_t(val);
4785
4786 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEE_CR);
4787 ocp_data &= EEE_RX_EN | EEE_TX_EN;
4788
4789 eee->eee_enabled = !!ocp_data;
4790 eee->eee_active = !!(supported & adv & lp);
4791 eee->supported = supported;
4792 eee->advertised = adv;
4793 eee->lp_advertised = lp;
4794
4795 return 0;
4796}
4797
4798static int r8153_set_eee(struct r8152 *tp, struct ethtool_eee *eee)
4799{
4800 u16 val = ethtool_adv_to_mmd_eee_adv_t(eee->advertised);
4801
4802 r8153_eee_en(tp, eee->eee_enabled);
4803
4804 if (!eee->eee_enabled)
4805 val = 0;
4806
4807 ocp_reg_write(tp, OCP_EEE_ADV, val);
4808
4809 return 0;
4810}
4811
hayeswang65b82d62017-06-15 14:44:03 +08004812static int r8153b_set_eee(struct r8152 *tp, struct ethtool_eee *eee)
4813{
4814 u16 val = ethtool_adv_to_mmd_eee_adv_t(eee->advertised);
4815
4816 r8153b_eee_en(tp, eee->eee_enabled);
4817
4818 if (!eee->eee_enabled)
4819 val = 0;
4820
4821 ocp_reg_write(tp, OCP_EEE_ADV, val);
4822
4823 return 0;
4824}
4825
hayeswangdf35d282014-09-25 20:54:02 +08004826static int
4827rtl_ethtool_get_eee(struct net_device *net, struct ethtool_eee *edata)
4828{
4829 struct r8152 *tp = netdev_priv(net);
4830 int ret;
4831
4832 ret = usb_autopm_get_interface(tp->intf);
4833 if (ret < 0)
4834 goto out;
4835
hayeswangb5403272014-10-09 18:00:26 +08004836 mutex_lock(&tp->control);
4837
hayeswangdf35d282014-09-25 20:54:02 +08004838 ret = tp->rtl_ops.eee_get(tp, edata);
4839
hayeswangb5403272014-10-09 18:00:26 +08004840 mutex_unlock(&tp->control);
4841
hayeswangdf35d282014-09-25 20:54:02 +08004842 usb_autopm_put_interface(tp->intf);
4843
4844out:
4845 return ret;
4846}
4847
4848static int
4849rtl_ethtool_set_eee(struct net_device *net, struct ethtool_eee *edata)
4850{
4851 struct r8152 *tp = netdev_priv(net);
4852 int ret;
4853
4854 ret = usb_autopm_get_interface(tp->intf);
4855 if (ret < 0)
4856 goto out;
4857
hayeswangb5403272014-10-09 18:00:26 +08004858 mutex_lock(&tp->control);
4859
hayeswangdf35d282014-09-25 20:54:02 +08004860 ret = tp->rtl_ops.eee_set(tp, edata);
hayeswang9d31a7b2014-10-06 10:36:04 +08004861 if (!ret)
4862 ret = mii_nway_restart(&tp->mii);
hayeswangdf35d282014-09-25 20:54:02 +08004863
hayeswangb5403272014-10-09 18:00:26 +08004864 mutex_unlock(&tp->control);
4865
hayeswangdf35d282014-09-25 20:54:02 +08004866 usb_autopm_put_interface(tp->intf);
4867
4868out:
4869 return ret;
4870}
4871
hayeswang8884f502014-10-28 14:05:52 +08004872static int rtl8152_nway_reset(struct net_device *dev)
4873{
4874 struct r8152 *tp = netdev_priv(dev);
4875 int ret;
4876
4877 ret = usb_autopm_get_interface(tp->intf);
4878 if (ret < 0)
4879 goto out;
4880
4881 mutex_lock(&tp->control);
4882
4883 ret = mii_nway_restart(&tp->mii);
4884
4885 mutex_unlock(&tp->control);
4886
4887 usb_autopm_put_interface(tp->intf);
4888
4889out:
4890 return ret;
4891}
4892
hayeswangefb3dd82015-02-12 14:33:48 +08004893static int rtl8152_get_coalesce(struct net_device *netdev,
4894 struct ethtool_coalesce *coalesce)
4895{
4896 struct r8152 *tp = netdev_priv(netdev);
4897
4898 switch (tp->version) {
4899 case RTL_VER_01:
4900 case RTL_VER_02:
hayeswangc27b32c2017-06-15 14:44:02 +08004901 case RTL_VER_07:
hayeswangefb3dd82015-02-12 14:33:48 +08004902 return -EOPNOTSUPP;
4903 default:
4904 break;
4905 }
4906
4907 coalesce->rx_coalesce_usecs = tp->coalesce;
4908
4909 return 0;
4910}
4911
4912static int rtl8152_set_coalesce(struct net_device *netdev,
4913 struct ethtool_coalesce *coalesce)
4914{
4915 struct r8152 *tp = netdev_priv(netdev);
4916 int ret;
4917
4918 switch (tp->version) {
4919 case RTL_VER_01:
4920 case RTL_VER_02:
hayeswangc27b32c2017-06-15 14:44:02 +08004921 case RTL_VER_07:
hayeswangefb3dd82015-02-12 14:33:48 +08004922 return -EOPNOTSUPP;
4923 default:
4924 break;
4925 }
4926
4927 if (coalesce->rx_coalesce_usecs > COALESCE_SLOW)
4928 return -EINVAL;
4929
4930 ret = usb_autopm_get_interface(tp->intf);
4931 if (ret < 0)
4932 return ret;
4933
4934 mutex_lock(&tp->control);
4935
4936 if (tp->coalesce != coalesce->rx_coalesce_usecs) {
4937 tp->coalesce = coalesce->rx_coalesce_usecs;
4938
Hayes Wang9fae5412019-07-03 15:11:56 +08004939 if (netif_running(netdev) && netif_carrier_ok(netdev)) {
4940 netif_stop_queue(netdev);
4941 napi_disable(&tp->napi);
4942 tp->rtl_ops.disable(tp);
4943 tp->rtl_ops.enable(tp);
4944 rtl_start_rx(tp);
4945 clear_bit(RTL8152_SET_RX_MODE, &tp->flags);
4946 _rtl8152_set_rx_mode(netdev);
4947 napi_enable(&tp->napi);
4948 netif_wake_queue(netdev);
4949 }
hayeswangefb3dd82015-02-12 14:33:48 +08004950 }
4951
4952 mutex_unlock(&tp->control);
4953
4954 usb_autopm_put_interface(tp->intf);
4955
4956 return ret;
4957}
4958
Julia Lawall407a4712016-09-01 00:21:22 +02004959static const struct ethtool_ops ops = {
hayeswangac718b62013-05-02 16:01:25 +00004960 .get_drvinfo = rtl8152_get_drvinfo,
hayeswangac718b62013-05-02 16:01:25 +00004961 .get_link = ethtool_op_get_link,
hayeswang8884f502014-10-28 14:05:52 +08004962 .nway_reset = rtl8152_nway_reset,
hayeswanga5ec27c2014-02-18 21:49:11 +08004963 .get_msglevel = rtl8152_get_msglevel,
4964 .set_msglevel = rtl8152_set_msglevel,
hayeswang21ff2e82014-02-18 21:49:06 +08004965 .get_wol = rtl8152_get_wol,
4966 .set_wol = rtl8152_set_wol,
hayeswang4f1d4d52014-03-11 16:24:19 +08004967 .get_strings = rtl8152_get_strings,
4968 .get_sset_count = rtl8152_get_sset_count,
4969 .get_ethtool_stats = rtl8152_get_ethtool_stats,
hayeswangefb3dd82015-02-12 14:33:48 +08004970 .get_coalesce = rtl8152_get_coalesce,
4971 .set_coalesce = rtl8152_set_coalesce,
hayeswangdf35d282014-09-25 20:54:02 +08004972 .get_eee = rtl_ethtool_get_eee,
4973 .set_eee = rtl_ethtool_set_eee,
Philippe Reynes06144dc2017-03-12 22:41:58 +01004974 .get_link_ksettings = rtl8152_get_link_ksettings,
4975 .set_link_ksettings = rtl8152_set_link_ksettings,
hayeswangac718b62013-05-02 16:01:25 +00004976};
4977
4978static int rtl8152_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
4979{
4980 struct r8152 *tp = netdev_priv(netdev);
4981 struct mii_ioctl_data *data = if_mii(rq);
hayeswang9a4be1b2014-02-18 21:49:07 +08004982 int res;
4983
hayeswang68714382014-04-11 17:54:31 +08004984 if (test_bit(RTL8152_UNPLUG, &tp->flags))
4985 return -ENODEV;
4986
hayeswang9a4be1b2014-02-18 21:49:07 +08004987 res = usb_autopm_get_interface(tp->intf);
4988 if (res < 0)
4989 goto out;
hayeswangac718b62013-05-02 16:01:25 +00004990
4991 switch (cmd) {
4992 case SIOCGMIIPHY:
4993 data->phy_id = R8152_PHY_ID; /* Internal PHY */
4994 break;
4995
4996 case SIOCGMIIREG:
hayeswangb5403272014-10-09 18:00:26 +08004997 mutex_lock(&tp->control);
hayeswangac718b62013-05-02 16:01:25 +00004998 data->val_out = r8152_mdio_read(tp, data->reg_num);
hayeswangb5403272014-10-09 18:00:26 +08004999 mutex_unlock(&tp->control);
hayeswangac718b62013-05-02 16:01:25 +00005000 break;
5001
5002 case SIOCSMIIREG:
5003 if (!capable(CAP_NET_ADMIN)) {
5004 res = -EPERM;
5005 break;
5006 }
hayeswangb5403272014-10-09 18:00:26 +08005007 mutex_lock(&tp->control);
hayeswangac718b62013-05-02 16:01:25 +00005008 r8152_mdio_write(tp, data->reg_num, data->val_in);
hayeswangb5403272014-10-09 18:00:26 +08005009 mutex_unlock(&tp->control);
hayeswangac718b62013-05-02 16:01:25 +00005010 break;
5011
5012 default:
5013 res = -EOPNOTSUPP;
5014 }
5015
hayeswang9a4be1b2014-02-18 21:49:07 +08005016 usb_autopm_put_interface(tp->intf);
5017
5018out:
hayeswangac718b62013-05-02 16:01:25 +00005019 return res;
5020}
5021
hayeswang69b4b7a2014-07-10 10:58:54 +08005022static int rtl8152_change_mtu(struct net_device *dev, int new_mtu)
5023{
5024 struct r8152 *tp = netdev_priv(dev);
hayeswang396e2e22015-02-12 14:33:47 +08005025 int ret;
hayeswang69b4b7a2014-07-10 10:58:54 +08005026
5027 switch (tp->version) {
5028 case RTL_VER_01:
5029 case RTL_VER_02:
hayeswangc27b32c2017-06-15 14:44:02 +08005030 case RTL_VER_07:
Jarod Wilsona52ad512016-10-07 22:04:34 -04005031 dev->mtu = new_mtu;
5032 return 0;
hayeswang69b4b7a2014-07-10 10:58:54 +08005033 default:
5034 break;
5035 }
5036
hayeswang396e2e22015-02-12 14:33:47 +08005037 ret = usb_autopm_get_interface(tp->intf);
5038 if (ret < 0)
5039 return ret;
5040
5041 mutex_lock(&tp->control);
5042
hayeswang69b4b7a2014-07-10 10:58:54 +08005043 dev->mtu = new_mtu;
5044
hayeswang210c4f72017-03-20 16:13:44 +08005045 if (netif_running(dev)) {
hayeswangb65c0c92017-06-21 11:25:18 +08005046 u32 rms = new_mtu + VLAN_ETH_HLEN + ETH_FCS_LEN;
hayeswang210c4f72017-03-20 16:13:44 +08005047
5048 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, rms);
5049
5050 if (netif_carrier_ok(dev))
5051 r8153_set_rx_early_size(tp);
5052 }
hayeswang396e2e22015-02-12 14:33:47 +08005053
5054 mutex_unlock(&tp->control);
5055
5056 usb_autopm_put_interface(tp->intf);
5057
5058 return ret;
hayeswang69b4b7a2014-07-10 10:58:54 +08005059}
5060
hayeswangac718b62013-05-02 16:01:25 +00005061static const struct net_device_ops rtl8152_netdev_ops = {
5062 .ndo_open = rtl8152_open,
5063 .ndo_stop = rtl8152_close,
5064 .ndo_do_ioctl = rtl8152_ioctl,
5065 .ndo_start_xmit = rtl8152_start_xmit,
5066 .ndo_tx_timeout = rtl8152_tx_timeout,
hayeswangc5554292014-09-12 10:43:11 +08005067 .ndo_set_features = rtl8152_set_features,
hayeswangac718b62013-05-02 16:01:25 +00005068 .ndo_set_rx_mode = rtl8152_set_rx_mode,
5069 .ndo_set_mac_address = rtl8152_set_mac_address,
hayeswang69b4b7a2014-07-10 10:58:54 +08005070 .ndo_change_mtu = rtl8152_change_mtu,
hayeswangac718b62013-05-02 16:01:25 +00005071 .ndo_validate_addr = eth_validate_addr,
hayeswanga5e31252015-01-06 17:41:58 +08005072 .ndo_features_check = rtl8152_features_check,
hayeswangac718b62013-05-02 16:01:25 +00005073};
5074
hayeswange3fe0b12014-01-02 11:22:39 +08005075static void rtl8152_unload(struct r8152 *tp)
5076{
hayeswang68714382014-04-11 17:54:31 +08005077 if (test_bit(RTL8152_UNPLUG, &tp->flags))
5078 return;
5079
hayeswang00a5e362014-02-18 21:48:59 +08005080 if (tp->version != RTL_VER_01)
5081 r8152_power_cut_en(tp, true);
hayeswange3fe0b12014-01-02 11:22:39 +08005082}
5083
hayeswang43779f82014-01-02 11:25:10 +08005084static void rtl8153_unload(struct r8152 *tp)
5085{
hayeswang68714382014-04-11 17:54:31 +08005086 if (test_bit(RTL8152_UNPLUG, &tp->flags))
5087 return;
5088
hayeswang49be1722014-10-01 13:25:11 +08005089 r8153_power_cut_en(tp, false);
hayeswang43779f82014-01-02 11:25:10 +08005090}
5091
hayeswang65b82d62017-06-15 14:44:03 +08005092static void rtl8153b_unload(struct r8152 *tp)
5093{
5094 if (test_bit(RTL8152_UNPLUG, &tp->flags))
5095 return;
5096
5097 r8153b_power_cut_en(tp, false);
5098}
5099
hayeswang55b65472014-11-06 12:47:39 +08005100static int rtl_ops_init(struct r8152 *tp)
hayeswangc81229c2014-01-02 11:22:42 +08005101{
5102 struct rtl_ops *ops = &tp->rtl_ops;
hayeswang55b65472014-11-06 12:47:39 +08005103 int ret = 0;
hayeswangc81229c2014-01-02 11:22:42 +08005104
hayeswang55b65472014-11-06 12:47:39 +08005105 switch (tp->version) {
5106 case RTL_VER_01:
5107 case RTL_VER_02:
hayeswangc27b32c2017-06-15 14:44:02 +08005108 case RTL_VER_07:
hayeswang55b65472014-11-06 12:47:39 +08005109 ops->init = r8152b_init;
5110 ops->enable = rtl8152_enable;
5111 ops->disable = rtl8152_disable;
5112 ops->up = rtl8152_up;
5113 ops->down = rtl8152_down;
5114 ops->unload = rtl8152_unload;
5115 ops->eee_get = r8152_get_eee;
5116 ops->eee_set = r8152_set_eee;
hayeswang2dd49e02015-09-07 11:57:44 +08005117 ops->in_nway = rtl8152_in_nway;
hayeswanga028a9e2016-06-13 17:49:36 +08005118 ops->hw_phy_cfg = r8152b_hw_phy_cfg;
hayeswang2609af12016-07-05 16:11:46 +08005119 ops->autosuspend_en = rtl_runtime_suspend_enable;
hayeswang43779f82014-01-02 11:25:10 +08005120 break;
5121
hayeswang55b65472014-11-06 12:47:39 +08005122 case RTL_VER_03:
5123 case RTL_VER_04:
5124 case RTL_VER_05:
hayeswangfb02eb42015-07-22 15:27:41 +08005125 case RTL_VER_06:
hayeswang55b65472014-11-06 12:47:39 +08005126 ops->init = r8153_init;
5127 ops->enable = rtl8153_enable;
5128 ops->disable = rtl8153_disable;
5129 ops->up = rtl8153_up;
5130 ops->down = rtl8153_down;
5131 ops->unload = rtl8153_unload;
5132 ops->eee_get = r8153_get_eee;
5133 ops->eee_set = r8153_set_eee;
hayeswang2dd49e02015-09-07 11:57:44 +08005134 ops->in_nway = rtl8153_in_nway;
hayeswanga028a9e2016-06-13 17:49:36 +08005135 ops->hw_phy_cfg = r8153_hw_phy_cfg;
hayeswang2609af12016-07-05 16:11:46 +08005136 ops->autosuspend_en = rtl8153_runtime_enable;
hayeswangc81229c2014-01-02 11:22:42 +08005137 break;
5138
hayeswang65b82d62017-06-15 14:44:03 +08005139 case RTL_VER_08:
5140 case RTL_VER_09:
5141 ops->init = r8153b_init;
5142 ops->enable = rtl8153_enable;
5143 ops->disable = rtl8153b_disable;
5144 ops->up = rtl8153b_up;
5145 ops->down = rtl8153b_down;
5146 ops->unload = rtl8153b_unload;
5147 ops->eee_get = r8153_get_eee;
5148 ops->eee_set = r8153b_set_eee;
5149 ops->in_nway = rtl8153_in_nway;
5150 ops->hw_phy_cfg = r8153b_hw_phy_cfg;
5151 ops->autosuspend_en = rtl8153b_runtime_enable;
5152 break;
5153
hayeswangc81229c2014-01-02 11:22:42 +08005154 default:
hayeswang55b65472014-11-06 12:47:39 +08005155 ret = -ENODEV;
5156 netif_err(tp, probe, tp->netdev, "Unknown Device\n");
hayeswangc81229c2014-01-02 11:22:42 +08005157 break;
5158 }
5159
5160 return ret;
5161}
5162
hayeswang33928ee2017-03-17 11:20:13 +08005163static u8 rtl_get_version(struct usb_interface *intf)
5164{
5165 struct usb_device *udev = interface_to_usbdev(intf);
5166 u32 ocp_data = 0;
5167 __le32 *tmp;
5168 u8 version;
5169 int ret;
5170
5171 tmp = kmalloc(sizeof(*tmp), GFP_KERNEL);
5172 if (!tmp)
5173 return 0;
5174
5175 ret = usb_control_msg(udev, usb_rcvctrlpipe(udev, 0),
5176 RTL8152_REQ_GET_REGS, RTL8152_REQT_READ,
5177 PLA_TCR0, MCU_TYPE_PLA, tmp, sizeof(*tmp), 500);
5178 if (ret > 0)
5179 ocp_data = (__le32_to_cpu(*tmp) >> 16) & VERSION_MASK;
5180
5181 kfree(tmp);
5182
5183 switch (ocp_data) {
5184 case 0x4c00:
5185 version = RTL_VER_01;
5186 break;
5187 case 0x4c10:
5188 version = RTL_VER_02;
5189 break;
5190 case 0x5c00:
5191 version = RTL_VER_03;
5192 break;
5193 case 0x5c10:
5194 version = RTL_VER_04;
5195 break;
5196 case 0x5c20:
5197 version = RTL_VER_05;
5198 break;
5199 case 0x5c30:
5200 version = RTL_VER_06;
5201 break;
hayeswangc27b32c2017-06-15 14:44:02 +08005202 case 0x4800:
5203 version = RTL_VER_07;
5204 break;
hayeswang65b82d62017-06-15 14:44:03 +08005205 case 0x6000:
5206 version = RTL_VER_08;
5207 break;
5208 case 0x6010:
5209 version = RTL_VER_09;
5210 break;
hayeswang33928ee2017-03-17 11:20:13 +08005211 default:
5212 version = RTL_VER_UNKNOWN;
5213 dev_info(&intf->dev, "Unknown version 0x%04x\n", ocp_data);
5214 break;
5215 }
5216
Oliver Neukumeb3c28c2017-06-12 13:56:51 +02005217 dev_dbg(&intf->dev, "Detected version 0x%04x\n", version);
5218
hayeswang33928ee2017-03-17 11:20:13 +08005219 return version;
5220}
5221
hayeswangac718b62013-05-02 16:01:25 +00005222static int rtl8152_probe(struct usb_interface *intf,
5223 const struct usb_device_id *id)
5224{
5225 struct usb_device *udev = interface_to_usbdev(intf);
hayeswang33928ee2017-03-17 11:20:13 +08005226 u8 version = rtl_get_version(intf);
hayeswangac718b62013-05-02 16:01:25 +00005227 struct r8152 *tp;
5228 struct net_device *netdev;
hayeswangebc2ec482013-08-14 20:54:38 +08005229 int ret;
hayeswangac718b62013-05-02 16:01:25 +00005230
hayeswang33928ee2017-03-17 11:20:13 +08005231 if (version == RTL_VER_UNKNOWN)
5232 return -ENODEV;
5233
hayeswang10c32712014-03-04 20:47:48 +08005234 if (udev->actconfig->desc.bConfigurationValue != 1) {
5235 usb_driver_set_configuration(udev, 1);
5236 return -ENODEV;
5237 }
5238
5239 usb_reset_device(udev);
hayeswangac718b62013-05-02 16:01:25 +00005240 netdev = alloc_etherdev(sizeof(struct r8152));
5241 if (!netdev) {
Hayes Wang4a8deae2014-01-07 11:18:22 +08005242 dev_err(&intf->dev, "Out of memory\n");
hayeswangac718b62013-05-02 16:01:25 +00005243 return -ENOMEM;
5244 }
5245
hayeswangebc2ec482013-08-14 20:54:38 +08005246 SET_NETDEV_DEV(netdev, &intf->dev);
hayeswangac718b62013-05-02 16:01:25 +00005247 tp = netdev_priv(netdev);
5248 tp->msg_enable = 0x7FFF;
5249
hayeswange3ad4122014-01-06 17:08:42 +08005250 tp->udev = udev;
5251 tp->netdev = netdev;
5252 tp->intf = intf;
hayeswang33928ee2017-03-17 11:20:13 +08005253 tp->version = version;
hayeswange3ad4122014-01-06 17:08:42 +08005254
hayeswang33928ee2017-03-17 11:20:13 +08005255 switch (version) {
5256 case RTL_VER_01:
5257 case RTL_VER_02:
hayeswangc27b32c2017-06-15 14:44:02 +08005258 case RTL_VER_07:
hayeswang33928ee2017-03-17 11:20:13 +08005259 tp->mii.supports_gmii = 0;
5260 break;
5261 default:
5262 tp->mii.supports_gmii = 1;
5263 break;
5264 }
5265
hayeswang55b65472014-11-06 12:47:39 +08005266 ret = rtl_ops_init(tp);
hayeswang31ca1de2014-01-06 17:08:43 +08005267 if (ret)
5268 goto out;
hayeswangc81229c2014-01-02 11:22:42 +08005269
hayeswangb5403272014-10-09 18:00:26 +08005270 mutex_init(&tp->control);
hayeswangac718b62013-05-02 16:01:25 +00005271 INIT_DELAYED_WORK(&tp->schedule, rtl_work_func_t);
hayeswanga028a9e2016-06-13 17:49:36 +08005272 INIT_DELAYED_WORK(&tp->hw_phy_work, rtl_hw_phy_work_func_t);
hayeswangac718b62013-05-02 16:01:25 +00005273
hayeswangac718b62013-05-02 16:01:25 +00005274 netdev->netdev_ops = &rtl8152_netdev_ops;
5275 netdev->watchdog_timeo = RTL8152_TX_TIMEOUT;
hayeswang5bd23882013-08-14 20:54:39 +08005276
hayeswang60c89072014-03-07 11:04:39 +08005277 netdev->features |= NETIF_F_RXCSUM | NETIF_F_IP_CSUM | NETIF_F_SG |
hayeswang6128d1bb2014-03-07 11:04:40 +08005278 NETIF_F_TSO | NETIF_F_FRAGLIST | NETIF_F_IPV6_CSUM |
hayeswangc5554292014-09-12 10:43:11 +08005279 NETIF_F_TSO6 | NETIF_F_HW_VLAN_CTAG_RX |
5280 NETIF_F_HW_VLAN_CTAG_TX;
hayeswang60c89072014-03-07 11:04:39 +08005281 netdev->hw_features = NETIF_F_RXCSUM | NETIF_F_IP_CSUM | NETIF_F_SG |
hayeswang6128d1bb2014-03-07 11:04:40 +08005282 NETIF_F_TSO | NETIF_F_FRAGLIST |
hayeswangc5554292014-09-12 10:43:11 +08005283 NETIF_F_IPV6_CSUM | NETIF_F_TSO6 |
hayeswangccc39fa2015-02-06 11:30:49 +08005284 NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_CTAG_TX;
hayeswangc5554292014-09-12 10:43:11 +08005285 netdev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
5286 NETIF_F_HIGHDMA | NETIF_F_FRAGLIST |
5287 NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
hayeswangdb8515e2014-03-06 15:07:16 +08005288
hayeswang19c0f402017-01-11 16:25:34 +08005289 if (tp->version == RTL_VER_01) {
5290 netdev->features &= ~NETIF_F_RXCSUM;
5291 netdev->hw_features &= ~NETIF_F_RXCSUM;
5292 }
5293
Kai-Heng Feng176eb612018-08-20 12:43:51 +08005294 if (le16_to_cpu(udev->descriptor.bcdDevice) == 0x3011 && udev->serial &&
5295 (!strcmp(udev->serial, "000001000000") || !strcmp(udev->serial, "000002000000"))) {
Kai-Heng Feng0b165512018-01-16 16:46:27 +08005296 dev_info(&udev->dev, "Dell TB16 Dock, disable RX aggregation");
5297 set_bit(DELL_TB_RX_AGG_BUG, &tp->flags);
5298 }
5299
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00005300 netdev->ethtool_ops = &ops;
hayeswang60c89072014-03-07 11:04:39 +08005301 netif_set_gso_max_size(netdev, RTL_LIMITED_TSO_SIZE);
hayeswangac718b62013-05-02 16:01:25 +00005302
Jarod Wilsonf77f0ae2016-10-20 13:55:17 -04005303 /* MTU range: 68 - 1500 or 9194 */
5304 netdev->min_mtu = ETH_MIN_MTU;
5305 switch (tp->version) {
5306 case RTL_VER_01:
5307 case RTL_VER_02:
5308 netdev->max_mtu = ETH_DATA_LEN;
5309 break;
5310 default:
5311 netdev->max_mtu = RTL8153_MAX_MTU;
5312 break;
5313 }
5314
hayeswangac718b62013-05-02 16:01:25 +00005315 tp->mii.dev = netdev;
5316 tp->mii.mdio_read = read_mii_word;
5317 tp->mii.mdio_write = write_mii_word;
5318 tp->mii.phy_id_mask = 0x3f;
5319 tp->mii.reg_num_mask = 0x1f;
5320 tp->mii.phy_id = R8152_PHY_ID;
hayeswangac718b62013-05-02 16:01:25 +00005321
hayeswangaa7e26b2016-06-13 17:49:38 +08005322 tp->autoneg = AUTONEG_ENABLE;
5323 tp->speed = tp->mii.supports_gmii ? SPEED_1000 : SPEED_100;
5324 tp->duplex = DUPLEX_FULL;
5325
hayeswang9a4be1b2014-02-18 21:49:07 +08005326 intf->needs_remote_wakeup = 1;
5327
hayeswangc81229c2014-01-02 11:22:42 +08005328 tp->rtl_ops.init(tp);
hayeswanga028a9e2016-06-13 17:49:36 +08005329 queue_delayed_work(system_long_wq, &tp->hw_phy_work, 0);
hayeswangac718b62013-05-02 16:01:25 +00005330 set_ethernet_addr(tp);
5331
hayeswangac718b62013-05-02 16:01:25 +00005332 usb_set_intfdata(intf, tp);
hayeswangd823ab62015-01-12 12:06:23 +08005333 netif_napi_add(netdev, &tp->napi, r8152_poll, RTL8152_NAPI_WEIGHT);
hayeswangac718b62013-05-02 16:01:25 +00005334
hayeswangebc2ec482013-08-14 20:54:38 +08005335 ret = register_netdev(netdev);
5336 if (ret != 0) {
Hayes Wang4a8deae2014-01-07 11:18:22 +08005337 netif_err(tp, probe, netdev, "couldn't register the device\n");
hayeswangebc2ec482013-08-14 20:54:38 +08005338 goto out1;
hayeswangac718b62013-05-02 16:01:25 +00005339 }
5340
hayeswang7daed8d2015-07-24 13:54:24 +08005341 if (!rtl_can_wakeup(tp))
5342 __rtl_set_wol(tp, 0);
5343
hayeswang21ff2e82014-02-18 21:49:06 +08005344 tp->saved_wolopts = __rtl_get_wol(tp);
5345 if (tp->saved_wolopts)
5346 device_set_wakeup_enable(&udev->dev, true);
5347 else
5348 device_set_wakeup_enable(&udev->dev, false);
5349
Hayes Wang4a8deae2014-01-07 11:18:22 +08005350 netif_info(tp, probe, netdev, "%s\n", DRIVER_VERSION);
hayeswangac718b62013-05-02 16:01:25 +00005351
5352 return 0;
5353
hayeswangac718b62013-05-02 16:01:25 +00005354out1:
hayeswangd823ab62015-01-12 12:06:23 +08005355 netif_napi_del(&tp->napi);
hayeswangebc2ec482013-08-14 20:54:38 +08005356 usb_set_intfdata(intf, NULL);
hayeswangac718b62013-05-02 16:01:25 +00005357out:
5358 free_netdev(netdev);
hayeswangebc2ec482013-08-14 20:54:38 +08005359 return ret;
hayeswangac718b62013-05-02 16:01:25 +00005360}
5361
hayeswangac718b62013-05-02 16:01:25 +00005362static void rtl8152_disconnect(struct usb_interface *intf)
5363{
5364 struct r8152 *tp = usb_get_intfdata(intf);
5365
5366 usb_set_intfdata(intf, NULL);
5367 if (tp) {
Hayes Wangffa9fec2019-07-04 17:36:32 +08005368 rtl_set_unplug(tp);
hayeswangf561de32014-09-30 16:48:01 +08005369
hayeswangd823ab62015-01-12 12:06:23 +08005370 netif_napi_del(&tp->napi);
hayeswangac718b62013-05-02 16:01:25 +00005371 unregister_netdev(tp->netdev);
hayeswanga028a9e2016-06-13 17:49:36 +08005372 cancel_delayed_work_sync(&tp->hw_phy_work);
hayeswangc81229c2014-01-02 11:22:42 +08005373 tp->rtl_ops.unload(tp);
hayeswangac718b62013-05-02 16:01:25 +00005374 free_netdev(tp->netdev);
5375 }
5376}
5377
hayeswangd9a28c52014-12-04 10:43:11 +08005378#define REALTEK_USB_DEVICE(vend, prod) \
5379 .match_flags = USB_DEVICE_ID_MATCH_DEVICE | \
5380 USB_DEVICE_ID_MATCH_INT_CLASS, \
5381 .idVendor = (vend), \
5382 .idProduct = (prod), \
5383 .bInterfaceClass = USB_CLASS_VENDOR_SPEC \
5384}, \
5385{ \
5386 .match_flags = USB_DEVICE_ID_MATCH_INT_INFO | \
5387 USB_DEVICE_ID_MATCH_DEVICE, \
5388 .idVendor = (vend), \
5389 .idProduct = (prod), \
5390 .bInterfaceClass = USB_CLASS_COMM, \
5391 .bInterfaceSubClass = USB_CDC_SUBCLASS_ETHERNET, \
5392 .bInterfaceProtocol = USB_CDC_PROTO_NONE
5393
hayeswangac718b62013-05-02 16:01:25 +00005394/* table of devices that work with this driver */
Arvind Yadav9b4355f2017-08-08 21:28:05 +05305395static const struct usb_device_id rtl8152_table[] = {
hayeswangc27b32c2017-06-15 14:44:02 +08005396 {REALTEK_USB_DEVICE(VENDOR_ID_REALTEK, 0x8050)},
hayeswangd9a28c52014-12-04 10:43:11 +08005397 {REALTEK_USB_DEVICE(VENDOR_ID_REALTEK, 0x8152)},
5398 {REALTEK_USB_DEVICE(VENDOR_ID_REALTEK, 0x8153)},
René Rebed5b07cc2017-03-28 07:56:51 +02005399 {REALTEK_USB_DEVICE(VENDOR_ID_MICROSOFT, 0x07ab)},
5400 {REALTEK_USB_DEVICE(VENDOR_ID_MICROSOFT, 0x07c6)},
hayeswangd9a28c52014-12-04 10:43:11 +08005401 {REALTEK_USB_DEVICE(VENDOR_ID_SAMSUNG, 0xa101)},
Vasily Titskiy1006da12015-05-06 10:31:21 -04005402 {REALTEK_USB_DEVICE(VENDOR_ID_LENOVO, 0x304f)},
hayeswangd248caf2016-10-18 11:41:48 +08005403 {REALTEK_USB_DEVICE(VENDOR_ID_LENOVO, 0x3062)},
5404 {REALTEK_USB_DEVICE(VENDOR_ID_LENOVO, 0x3069)},
5405 {REALTEK_USB_DEVICE(VENDOR_ID_LENOVO, 0x7205)},
5406 {REALTEK_USB_DEVICE(VENDOR_ID_LENOVO, 0x720c)},
5407 {REALTEK_USB_DEVICE(VENDOR_ID_LENOVO, 0x7214)},
Grant Grundler90841042017-09-28 11:35:00 -07005408 {REALTEK_USB_DEVICE(VENDOR_ID_LINKSYS, 0x0041)},
Zheng Liud065c3c12015-07-07 13:54:12 -07005409 {REALTEK_USB_DEVICE(VENDOR_ID_NVIDIA, 0x09ff)},
Ran Wang9d11b062017-10-23 18:10:23 +08005410 {REALTEK_USB_DEVICE(VENDOR_ID_TPLINK, 0x0601)},
hayeswangac718b62013-05-02 16:01:25 +00005411 {}
5412};
5413
5414MODULE_DEVICE_TABLE(usb, rtl8152_table);
5415
5416static struct usb_driver rtl8152_driver = {
5417 .name = MODULENAME,
hayeswangebc2ec482013-08-14 20:54:38 +08005418 .id_table = rtl8152_table,
hayeswangac718b62013-05-02 16:01:25 +00005419 .probe = rtl8152_probe,
5420 .disconnect = rtl8152_disconnect,
hayeswangac718b62013-05-02 16:01:25 +00005421 .suspend = rtl8152_suspend,
hayeswangebc2ec482013-08-14 20:54:38 +08005422 .resume = rtl8152_resume,
hayeswang7ec25412016-01-04 14:38:46 +08005423 .reset_resume = rtl8152_reset_resume,
hayeswange5011392015-07-29 20:39:08 +08005424 .pre_reset = rtl8152_pre_reset,
5425 .post_reset = rtl8152_post_reset,
hayeswang9a4be1b2014-02-18 21:49:07 +08005426 .supports_autosuspend = 1,
hayeswanga6347822014-02-18 21:49:10 +08005427 .disable_hub_initiated_lpm = 1,
hayeswangac718b62013-05-02 16:01:25 +00005428};
5429
Sachin Kamatb4236daa2013-05-16 17:48:08 +00005430module_usb_driver(rtl8152_driver);
hayeswangac718b62013-05-02 16:01:25 +00005431
5432MODULE_AUTHOR(DRIVER_AUTHOR);
5433MODULE_DESCRIPTION(DRIVER_DESC);
5434MODULE_LICENSE("GPL");
Grant Grundlerc961e872016-07-14 11:27:16 -07005435MODULE_VERSION(DRIVER_VERSION);