blob: a3e06a8bf9c6ccf709a0cc6fa5c3387a6a16319e [file] [log] [blame]
hayeswangac718b62013-05-02 16:01:25 +00001/*
hayeswangc7de7de2014-01-15 10:42:16 +08002 * Copyright (c) 2014 Realtek Semiconductor Corp. All rights reserved.
hayeswangac718b62013-05-02 16:01:25 +00003 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * version 2 as published by the Free Software Foundation.
7 *
8 */
9
hayeswangac718b62013-05-02 16:01:25 +000010#include <linux/signal.h>
11#include <linux/slab.h>
12#include <linux/module.h>
hayeswangac718b62013-05-02 16:01:25 +000013#include <linux/netdevice.h>
14#include <linux/etherdevice.h>
15#include <linux/mii.h>
16#include <linux/ethtool.h>
17#include <linux/usb.h>
18#include <linux/crc32.h>
19#include <linux/if_vlan.h>
20#include <linux/uaccess.h>
hayeswangebc2ec482013-08-14 20:54:38 +080021#include <linux/list.h>
hayeswang5bd23882013-08-14 20:54:39 +080022#include <linux/ip.h>
23#include <linux/ipv6.h>
hayeswang6128d1bb2014-03-07 11:04:40 +080024#include <net/ip6_checksum.h>
hayeswang4c4a6b12014-09-25 20:54:00 +080025#include <uapi/linux/mdio.h>
26#include <linux/mdio.h>
hayeswangd9a28c52014-12-04 10:43:11 +080027#include <linux/usb/cdc.h>
hayeswang5ee3c602016-01-07 17:12:17 +080028#include <linux/suspend.h>
Mario Limonciello34ee32c2016-07-11 19:58:04 -050029#include <linux/acpi.h>
hayeswangac718b62013-05-02 16:01:25 +000030
hayeswangd0942472015-09-07 11:57:43 +080031/* Information for net-next */
hayeswang65b82d62017-06-15 14:44:03 +080032#define NETNEXT_VERSION "09"
hayeswangd0942472015-09-07 11:57:43 +080033
34/* Information for net */
hayeswangb20cb602017-03-20 16:13:45 +080035#define NET_VERSION "9"
hayeswangd0942472015-09-07 11:57:43 +080036
37#define DRIVER_VERSION "v1." NETNEXT_VERSION "." NET_VERSION
hayeswangac718b62013-05-02 16:01:25 +000038#define DRIVER_AUTHOR "Realtek linux nic maintainers <nic_swsd@realtek.com>"
hayeswang44d942a2014-01-15 10:42:14 +080039#define DRIVER_DESC "Realtek RTL8152/RTL8153 Based USB Ethernet Adapters"
hayeswangac718b62013-05-02 16:01:25 +000040#define MODULENAME "r8152"
41
42#define R8152_PHY_ID 32
43
44#define PLA_IDR 0xc000
45#define PLA_RCR 0xc010
46#define PLA_RMS 0xc016
47#define PLA_RXFIFO_CTRL0 0xc0a0
48#define PLA_RXFIFO_CTRL1 0xc0a4
49#define PLA_RXFIFO_CTRL2 0xc0a8
hayeswang65bab842015-02-12 16:20:46 +080050#define PLA_DMY_REG0 0xc0b0
hayeswangac718b62013-05-02 16:01:25 +000051#define PLA_FMC 0xc0b4
52#define PLA_CFG_WOL 0xc0b6
hayeswang43779f82014-01-02 11:25:10 +080053#define PLA_TEREDO_CFG 0xc0bc
hayeswang65b82d62017-06-15 14:44:03 +080054#define PLA_TEREDO_WAKE_BASE 0xc0c4
hayeswangac718b62013-05-02 16:01:25 +000055#define PLA_MAR 0xcd00
hayeswang43779f82014-01-02 11:25:10 +080056#define PLA_BACKUP 0xd000
hayeswangac718b62013-05-02 16:01:25 +000057#define PAL_BDC_CR 0xd1a0
hayeswang43779f82014-01-02 11:25:10 +080058#define PLA_TEREDO_TIMER 0xd2cc
59#define PLA_REALWOW_TIMER 0xd2e8
hayeswang65b82d62017-06-15 14:44:03 +080060#define PLA_EFUSE_DATA 0xdd00
61#define PLA_EFUSE_CMD 0xdd02
hayeswangac718b62013-05-02 16:01:25 +000062#define PLA_LEDSEL 0xdd90
63#define PLA_LED_FEATURE 0xdd92
64#define PLA_PHYAR 0xde00
hayeswang43779f82014-01-02 11:25:10 +080065#define PLA_BOOT_CTRL 0xe004
hayeswangac718b62013-05-02 16:01:25 +000066#define PLA_GPHY_INTR_IMR 0xe022
67#define PLA_EEE_CR 0xe040
68#define PLA_EEEP_CR 0xe080
69#define PLA_MAC_PWR_CTRL 0xe0c0
hayeswang43779f82014-01-02 11:25:10 +080070#define PLA_MAC_PWR_CTRL2 0xe0ca
71#define PLA_MAC_PWR_CTRL3 0xe0cc
72#define PLA_MAC_PWR_CTRL4 0xe0ce
73#define PLA_WDT6_CTRL 0xe428
hayeswangac718b62013-05-02 16:01:25 +000074#define PLA_TCR0 0xe610
75#define PLA_TCR1 0xe612
hayeswang69b4b7a2014-07-10 10:58:54 +080076#define PLA_MTPS 0xe615
hayeswangac718b62013-05-02 16:01:25 +000077#define PLA_TXFIFO_CTRL 0xe618
hayeswang4f1d4d52014-03-11 16:24:19 +080078#define PLA_RSTTALLY 0xe800
hayeswangac718b62013-05-02 16:01:25 +000079#define PLA_CR 0xe813
80#define PLA_CRWECR 0xe81c
hayeswang21ff2e82014-02-18 21:49:06 +080081#define PLA_CONFIG12 0xe81e /* CONFIG1, CONFIG2 */
82#define PLA_CONFIG34 0xe820 /* CONFIG3, CONFIG4 */
hayeswangac718b62013-05-02 16:01:25 +000083#define PLA_CONFIG5 0xe822
84#define PLA_PHY_PWR 0xe84c
85#define PLA_OOB_CTRL 0xe84f
86#define PLA_CPCR 0xe854
87#define PLA_MISC_0 0xe858
88#define PLA_MISC_1 0xe85a
89#define PLA_OCP_GPHY_BASE 0xe86c
hayeswang4f1d4d52014-03-11 16:24:19 +080090#define PLA_TALLYCNT 0xe890
hayeswangac718b62013-05-02 16:01:25 +000091#define PLA_SFF_STS_7 0xe8de
92#define PLA_PHYSTATUS 0xe908
93#define PLA_BP_BA 0xfc26
94#define PLA_BP_0 0xfc28
95#define PLA_BP_1 0xfc2a
96#define PLA_BP_2 0xfc2c
97#define PLA_BP_3 0xfc2e
98#define PLA_BP_4 0xfc30
99#define PLA_BP_5 0xfc32
100#define PLA_BP_6 0xfc34
101#define PLA_BP_7 0xfc36
hayeswang43779f82014-01-02 11:25:10 +0800102#define PLA_BP_EN 0xfc38
hayeswangac718b62013-05-02 16:01:25 +0000103
hayeswang65bab842015-02-12 16:20:46 +0800104#define USB_USB2PHY 0xb41e
105#define USB_SSPHYLINK2 0xb428
hayeswang43779f82014-01-02 11:25:10 +0800106#define USB_U2P3_CTRL 0xb460
hayeswang65bab842015-02-12 16:20:46 +0800107#define USB_CSR_DUMMY1 0xb464
108#define USB_CSR_DUMMY2 0xb466
hayeswangac718b62013-05-02 16:01:25 +0000109#define USB_DEV_STAT 0xb808
hayeswang65bab842015-02-12 16:20:46 +0800110#define USB_CONNECT_TIMER 0xcbf8
hayeswang65b82d62017-06-15 14:44:03 +0800111#define USB_MSC_TIMER 0xcbfc
hayeswang65bab842015-02-12 16:20:46 +0800112#define USB_BURST_SIZE 0xcfc0
hayeswang65b82d62017-06-15 14:44:03 +0800113#define USB_LPM_CONFIG 0xcfd8
hayeswangac718b62013-05-02 16:01:25 +0000114#define USB_USB_CTRL 0xd406
115#define USB_PHY_CTRL 0xd408
116#define USB_TX_AGG 0xd40a
117#define USB_RX_BUF_TH 0xd40c
118#define USB_USB_TIMER 0xd428
hayeswang464ec102015-02-12 14:33:46 +0800119#define USB_RX_EARLY_TIMEOUT 0xd42c
120#define USB_RX_EARLY_SIZE 0xd42e
hayeswang65b82d62017-06-15 14:44:03 +0800121#define USB_PM_CTRL_STATUS 0xd432 /* RTL8153A */
122#define USB_RX_EXTRA_AGGR_TMR 0xd432 /* RTL8153B */
hayeswangac718b62013-05-02 16:01:25 +0000123#define USB_TX_DMA 0xd434
hayeswang65b82d62017-06-15 14:44:03 +0800124#define USB_UPT_RXDMA_OWN 0xd437
hayeswang43779f82014-01-02 11:25:10 +0800125#define USB_TOLERANCE 0xd490
126#define USB_LPM_CTRL 0xd41a
hayeswang93fe9b12016-06-16 10:55:18 +0800127#define USB_BMU_RESET 0xd4b0
hayeswang65b82d62017-06-15 14:44:03 +0800128#define USB_U1U2_TIMER 0xd4da
hayeswangac718b62013-05-02 16:01:25 +0000129#define USB_UPS_CTRL 0xd800
hayeswang43779f82014-01-02 11:25:10 +0800130#define USB_POWER_CUT 0xd80a
hayeswang65b82d62017-06-15 14:44:03 +0800131#define USB_MISC_0 0xd81a
hayeswang43779f82014-01-02 11:25:10 +0800132#define USB_AFE_CTRL2 0xd824
hayeswang65b82d62017-06-15 14:44:03 +0800133#define USB_UPS_CFG 0xd842
134#define USB_UPS_FLAGS 0xd848
hayeswang43779f82014-01-02 11:25:10 +0800135#define USB_WDT11_CTRL 0xe43c
hayeswangac718b62013-05-02 16:01:25 +0000136#define USB_BP_BA 0xfc26
137#define USB_BP_0 0xfc28
138#define USB_BP_1 0xfc2a
139#define USB_BP_2 0xfc2c
140#define USB_BP_3 0xfc2e
141#define USB_BP_4 0xfc30
142#define USB_BP_5 0xfc32
143#define USB_BP_6 0xfc34
144#define USB_BP_7 0xfc36
hayeswang43779f82014-01-02 11:25:10 +0800145#define USB_BP_EN 0xfc38
hayeswang65b82d62017-06-15 14:44:03 +0800146#define USB_BP_8 0xfc38
147#define USB_BP_9 0xfc3a
148#define USB_BP_10 0xfc3c
149#define USB_BP_11 0xfc3e
150#define USB_BP_12 0xfc40
151#define USB_BP_13 0xfc42
152#define USB_BP_14 0xfc44
153#define USB_BP_15 0xfc46
154#define USB_BP2_EN 0xfc48
hayeswangac718b62013-05-02 16:01:25 +0000155
156/* OCP Registers */
157#define OCP_ALDPS_CONFIG 0x2010
158#define OCP_EEE_CONFIG1 0x2080
159#define OCP_EEE_CONFIG2 0x2092
160#define OCP_EEE_CONFIG3 0x2094
hayeswangac244d32014-01-02 11:22:40 +0800161#define OCP_BASE_MII 0xa400
hayeswangac718b62013-05-02 16:01:25 +0000162#define OCP_EEE_AR 0xa41a
163#define OCP_EEE_DATA 0xa41c
hayeswang43779f82014-01-02 11:25:10 +0800164#define OCP_PHY_STATUS 0xa420
hayeswang65b82d62017-06-15 14:44:03 +0800165#define OCP_NCTL_CFG 0xa42c
hayeswang43779f82014-01-02 11:25:10 +0800166#define OCP_POWER_CFG 0xa430
167#define OCP_EEE_CFG 0xa432
168#define OCP_SRAM_ADDR 0xa436
169#define OCP_SRAM_DATA 0xa438
170#define OCP_DOWN_SPEED 0xa442
hayeswangdf35d282014-09-25 20:54:02 +0800171#define OCP_EEE_ABLE 0xa5c4
hayeswang4c4a6b12014-09-25 20:54:00 +0800172#define OCP_EEE_ADV 0xa5d0
hayeswangdf35d282014-09-25 20:54:02 +0800173#define OCP_EEE_LPABLE 0xa5d2
hayeswang2dd49e02015-09-07 11:57:44 +0800174#define OCP_PHY_STATE 0xa708 /* nway state for 8153 */
hayeswang65b82d62017-06-15 14:44:03 +0800175#define OCP_PHY_PATCH_STAT 0xb800
176#define OCP_PHY_PATCH_CMD 0xb820
177#define OCP_ADC_IOFFSET 0xbcfc
hayeswang43779f82014-01-02 11:25:10 +0800178#define OCP_ADC_CFG 0xbc06
hayeswang65b82d62017-06-15 14:44:03 +0800179#define OCP_SYSCLK_CFG 0xc416
hayeswang43779f82014-01-02 11:25:10 +0800180
181/* SRAM Register */
hayeswang65b82d62017-06-15 14:44:03 +0800182#define SRAM_GREEN_CFG 0x8011
hayeswang43779f82014-01-02 11:25:10 +0800183#define SRAM_LPF_CFG 0x8012
184#define SRAM_10M_AMP1 0x8080
185#define SRAM_10M_AMP2 0x8082
186#define SRAM_IMPEDANCE 0x8084
hayeswangac718b62013-05-02 16:01:25 +0000187
188/* PLA_RCR */
189#define RCR_AAP 0x00000001
190#define RCR_APM 0x00000002
191#define RCR_AM 0x00000004
192#define RCR_AB 0x00000008
193#define RCR_ACPT_ALL (RCR_AAP | RCR_APM | RCR_AM | RCR_AB)
194
195/* PLA_RXFIFO_CTRL0 */
196#define RXFIFO_THR1_NORMAL 0x00080002
197#define RXFIFO_THR1_OOB 0x01800003
198
199/* PLA_RXFIFO_CTRL1 */
200#define RXFIFO_THR2_FULL 0x00000060
201#define RXFIFO_THR2_HIGH 0x00000038
202#define RXFIFO_THR2_OOB 0x0000004a
hayeswang43779f82014-01-02 11:25:10 +0800203#define RXFIFO_THR2_NORMAL 0x00a0
hayeswangac718b62013-05-02 16:01:25 +0000204
205/* PLA_RXFIFO_CTRL2 */
206#define RXFIFO_THR3_FULL 0x00000078
207#define RXFIFO_THR3_HIGH 0x00000048
208#define RXFIFO_THR3_OOB 0x0000005a
hayeswang43779f82014-01-02 11:25:10 +0800209#define RXFIFO_THR3_NORMAL 0x0110
hayeswangac718b62013-05-02 16:01:25 +0000210
211/* PLA_TXFIFO_CTRL */
212#define TXFIFO_THR_NORMAL 0x00400008
hayeswang43779f82014-01-02 11:25:10 +0800213#define TXFIFO_THR_NORMAL2 0x01000008
hayeswangac718b62013-05-02 16:01:25 +0000214
hayeswang65bab842015-02-12 16:20:46 +0800215/* PLA_DMY_REG0 */
216#define ECM_ALDPS 0x0002
217
hayeswangac718b62013-05-02 16:01:25 +0000218/* PLA_FMC */
219#define FMC_FCR_MCU_EN 0x0001
220
221/* PLA_EEEP_CR */
222#define EEEP_CR_EEEP_TX 0x0002
223
hayeswang43779f82014-01-02 11:25:10 +0800224/* PLA_WDT6_CTRL */
225#define WDT6_SET_MODE 0x0010
226
hayeswangac718b62013-05-02 16:01:25 +0000227/* PLA_TCR0 */
228#define TCR0_TX_EMPTY 0x0800
229#define TCR0_AUTO_FIFO 0x0080
230
231/* PLA_TCR1 */
232#define VERSION_MASK 0x7cf0
233
hayeswang69b4b7a2014-07-10 10:58:54 +0800234/* PLA_MTPS */
235#define MTPS_JUMBO (12 * 1024 / 64)
236#define MTPS_DEFAULT (6 * 1024 / 64)
237
hayeswang4f1d4d52014-03-11 16:24:19 +0800238/* PLA_RSTTALLY */
239#define TALLY_RESET 0x0001
240
hayeswangac718b62013-05-02 16:01:25 +0000241/* PLA_CR */
242#define CR_RST 0x10
243#define CR_RE 0x08
244#define CR_TE 0x04
245
246/* PLA_CRWECR */
247#define CRWECR_NORAML 0x00
248#define CRWECR_CONFIG 0xc0
249
250/* PLA_OOB_CTRL */
251#define NOW_IS_OOB 0x80
252#define TXFIFO_EMPTY 0x20
253#define RXFIFO_EMPTY 0x10
254#define LINK_LIST_READY 0x02
255#define DIS_MCU_CLROOB 0x01
256#define FIFO_EMPTY (TXFIFO_EMPTY | RXFIFO_EMPTY)
257
258/* PLA_MISC_1 */
259#define RXDY_GATED_EN 0x0008
260
261/* PLA_SFF_STS_7 */
262#define RE_INIT_LL 0x8000
263#define MCU_BORW_EN 0x4000
264
265/* PLA_CPCR */
266#define CPCR_RX_VLAN 0x0040
267
268/* PLA_CFG_WOL */
269#define MAGIC_EN 0x0001
270
hayeswang43779f82014-01-02 11:25:10 +0800271/* PLA_TEREDO_CFG */
272#define TEREDO_SEL 0x8000
273#define TEREDO_WAKE_MASK 0x7f00
274#define TEREDO_RS_EVENT_MASK 0x00fe
275#define OOB_TEREDO_EN 0x0001
276
hayeswangac718b62013-05-02 16:01:25 +0000277/* PAL_BDC_CR */
278#define ALDPS_PROXY_MODE 0x0001
279
hayeswang65b82d62017-06-15 14:44:03 +0800280/* PLA_EFUSE_CMD */
281#define EFUSE_READ_CMD BIT(15)
282#define EFUSE_DATA_BIT16 BIT(7)
283
hayeswang21ff2e82014-02-18 21:49:06 +0800284/* PLA_CONFIG34 */
285#define LINK_ON_WAKE_EN 0x0010
286#define LINK_OFF_WAKE_EN 0x0008
287
hayeswangac718b62013-05-02 16:01:25 +0000288/* PLA_CONFIG5 */
hayeswang21ff2e82014-02-18 21:49:06 +0800289#define BWF_EN 0x0040
290#define MWF_EN 0x0020
291#define UWF_EN 0x0010
hayeswangac718b62013-05-02 16:01:25 +0000292#define LAN_WAKE_EN 0x0002
293
294/* PLA_LED_FEATURE */
295#define LED_MODE_MASK 0x0700
296
297/* PLA_PHY_PWR */
298#define TX_10M_IDLE_EN 0x0080
299#define PFM_PWM_SWITCH 0x0040
300
301/* PLA_MAC_PWR_CTRL */
302#define D3_CLK_GATED_EN 0x00004000
303#define MCU_CLK_RATIO 0x07010f07
304#define MCU_CLK_RATIO_MASK 0x0f0f0f0f
hayeswang43779f82014-01-02 11:25:10 +0800305#define ALDPS_SPDWN_RATIO 0x0f87
306
307/* PLA_MAC_PWR_CTRL2 */
308#define EEE_SPDWN_RATIO 0x8007
hayeswang65b82d62017-06-15 14:44:03 +0800309#define MAC_CLK_SPDWN_EN BIT(15)
hayeswang43779f82014-01-02 11:25:10 +0800310
311/* PLA_MAC_PWR_CTRL3 */
312#define PKT_AVAIL_SPDWN_EN 0x0100
313#define SUSPEND_SPDWN_EN 0x0004
314#define U1U2_SPDWN_EN 0x0002
315#define L1_SPDWN_EN 0x0001
316
317/* PLA_MAC_PWR_CTRL4 */
318#define PWRSAVE_SPDWN_EN 0x1000
319#define RXDV_SPDWN_EN 0x0800
320#define TX10MIDLE_EN 0x0100
321#define TP100_SPDWN_EN 0x0020
322#define TP500_SPDWN_EN 0x0010
323#define TP1000_SPDWN_EN 0x0008
324#define EEE_SPDWN_EN 0x0001
hayeswangac718b62013-05-02 16:01:25 +0000325
326/* PLA_GPHY_INTR_IMR */
327#define GPHY_STS_MSK 0x0001
328#define SPEED_DOWN_MSK 0x0002
329#define SPDWN_RXDV_MSK 0x0004
330#define SPDWN_LINKCHG_MSK 0x0008
331
332/* PLA_PHYAR */
333#define PHYAR_FLAG 0x80000000
334
335/* PLA_EEE_CR */
336#define EEE_RX_EN 0x0001
337#define EEE_TX_EN 0x0002
338
hayeswang43779f82014-01-02 11:25:10 +0800339/* PLA_BOOT_CTRL */
340#define AUTOLOAD_DONE 0x0002
341
hayeswang65bab842015-02-12 16:20:46 +0800342/* USB_USB2PHY */
343#define USB2PHY_SUSPEND 0x0001
344#define USB2PHY_L1 0x0002
345
346/* USB_SSPHYLINK2 */
347#define pwd_dn_scale_mask 0x3ffe
348#define pwd_dn_scale(x) ((x) << 1)
349
350/* USB_CSR_DUMMY1 */
351#define DYNAMIC_BURST 0x0001
352
353/* USB_CSR_DUMMY2 */
354#define EP4_FULL_FC 0x0001
355
hayeswangac718b62013-05-02 16:01:25 +0000356/* USB_DEV_STAT */
357#define STAT_SPEED_MASK 0x0006
358#define STAT_SPEED_HIGH 0x0000
hayeswanga3cc4652014-07-24 16:37:43 +0800359#define STAT_SPEED_FULL 0x0002
hayeswangac718b62013-05-02 16:01:25 +0000360
hayeswang65b82d62017-06-15 14:44:03 +0800361/* USB_LPM_CONFIG */
362#define LPM_U1U2_EN BIT(0)
363
hayeswangac718b62013-05-02 16:01:25 +0000364/* USB_TX_AGG */
365#define TX_AGG_MAX_THRESHOLD 0x03
366
367/* USB_RX_BUF_TH */
hayeswang43779f82014-01-02 11:25:10 +0800368#define RX_THR_SUPPER 0x0c350180
hayeswang8e1f51b2014-01-02 11:22:41 +0800369#define RX_THR_HIGH 0x7a120180
hayeswang43779f82014-01-02 11:25:10 +0800370#define RX_THR_SLOW 0xffff0180
hayeswang65b82d62017-06-15 14:44:03 +0800371#define RX_THR_B 0x00010001
hayeswangac718b62013-05-02 16:01:25 +0000372
373/* USB_TX_DMA */
374#define TEST_MODE_DISABLE 0x00000001
375#define TX_SIZE_ADJUST1 0x00000100
376
hayeswang93fe9b12016-06-16 10:55:18 +0800377/* USB_BMU_RESET */
378#define BMU_RESET_EP_IN 0x01
379#define BMU_RESET_EP_OUT 0x02
380
hayeswang65b82d62017-06-15 14:44:03 +0800381/* USB_UPT_RXDMA_OWN */
382#define OWN_UPDATE BIT(0)
383#define OWN_CLEAR BIT(1)
384
hayeswangac718b62013-05-02 16:01:25 +0000385/* USB_UPS_CTRL */
386#define POWER_CUT 0x0100
387
388/* USB_PM_CTRL_STATUS */
hayeswang8e1f51b2014-01-02 11:22:41 +0800389#define RESUME_INDICATE 0x0001
hayeswangac718b62013-05-02 16:01:25 +0000390
391/* USB_USB_CTRL */
392#define RX_AGG_DISABLE 0x0010
hayeswange90fba82015-07-31 11:23:39 +0800393#define RX_ZERO_EN 0x0080
hayeswangac718b62013-05-02 16:01:25 +0000394
hayeswang43779f82014-01-02 11:25:10 +0800395/* USB_U2P3_CTRL */
396#define U2P3_ENABLE 0x0001
397
398/* USB_POWER_CUT */
399#define PWR_EN 0x0001
400#define PHASE2_EN 0x0008
hayeswang65b82d62017-06-15 14:44:03 +0800401#define UPS_EN BIT(4)
402#define USP_PREWAKE BIT(5)
hayeswang43779f82014-01-02 11:25:10 +0800403
404/* USB_MISC_0 */
405#define PCUT_STATUS 0x0001
406
hayeswang464ec102015-02-12 14:33:46 +0800407/* USB_RX_EARLY_TIMEOUT */
408#define COALESCE_SUPER 85000U
409#define COALESCE_HIGH 250000U
410#define COALESCE_SLOW 524280U
hayeswang43779f82014-01-02 11:25:10 +0800411
412/* USB_WDT11_CTRL */
413#define TIMER11_EN 0x0001
414
415/* USB_LPM_CTRL */
hayeswang65bab842015-02-12 16:20:46 +0800416/* bit 4 ~ 5: fifo empty boundary */
417#define FIFO_EMPTY_1FB 0x30 /* 0x1fb * 64 = 32448 bytes */
418/* bit 2 ~ 3: LMP timer */
hayeswang43779f82014-01-02 11:25:10 +0800419#define LPM_TIMER_MASK 0x0c
420#define LPM_TIMER_500MS 0x04 /* 500 ms */
421#define LPM_TIMER_500US 0x0c /* 500 us */
hayeswang65bab842015-02-12 16:20:46 +0800422#define ROK_EXIT_LPM 0x02
hayeswang43779f82014-01-02 11:25:10 +0800423
424/* USB_AFE_CTRL2 */
425#define SEN_VAL_MASK 0xf800
426#define SEN_VAL_NORMAL 0xa000
427#define SEL_RXIDLE 0x0100
428
hayeswang65b82d62017-06-15 14:44:03 +0800429/* USB_UPS_CFG */
430#define SAW_CNT_1MS_MASK 0x0fff
431
432/* USB_UPS_FLAGS */
433#define UPS_FLAGS_R_TUNE BIT(0)
434#define UPS_FLAGS_EN_10M_CKDIV BIT(1)
435#define UPS_FLAGS_250M_CKDIV BIT(2)
436#define UPS_FLAGS_EN_ALDPS BIT(3)
437#define UPS_FLAGS_CTAP_SHORT_DIS BIT(4)
438#define UPS_FLAGS_SPEED_MASK (0xf << 16)
439#define ups_flags_speed(x) ((x) << 16)
440#define UPS_FLAGS_EN_EEE BIT(20)
441#define UPS_FLAGS_EN_500M_EEE BIT(21)
442#define UPS_FLAGS_EN_EEE_CKDIV BIT(22)
443#define UPS_FLAGS_EEE_PLLOFF_GIGA BIT(24)
444#define UPS_FLAGS_EEE_CMOD_LV_EN BIT(25)
445#define UPS_FLAGS_EN_GREEN BIT(26)
446#define UPS_FLAGS_EN_FLOW_CTR BIT(27)
447
448enum spd_duplex {
449 NWAY_10M_HALF = 1,
450 NWAY_10M_FULL,
451 NWAY_100M_HALF,
452 NWAY_100M_FULL,
453 NWAY_1000M_FULL,
454 FORCE_10M_HALF,
455 FORCE_10M_FULL,
456 FORCE_100M_HALF,
457 FORCE_100M_FULL,
458};
459
hayeswangac718b62013-05-02 16:01:25 +0000460/* OCP_ALDPS_CONFIG */
461#define ENPWRSAVE 0x8000
462#define ENPDNPS 0x0200
463#define LINKENA 0x0100
464#define DIS_SDSAVE 0x0010
465
hayeswang43779f82014-01-02 11:25:10 +0800466/* OCP_PHY_STATUS */
467#define PHY_STAT_MASK 0x0007
hayeswangc564b872017-06-09 17:11:38 +0800468#define PHY_STAT_EXT_INIT 2
hayeswang43779f82014-01-02 11:25:10 +0800469#define PHY_STAT_LAN_ON 3
470#define PHY_STAT_PWRDN 5
471
hayeswang65b82d62017-06-15 14:44:03 +0800472/* OCP_NCTL_CFG */
473#define PGA_RETURN_EN BIT(1)
474
hayeswang43779f82014-01-02 11:25:10 +0800475/* OCP_POWER_CFG */
476#define EEE_CLKDIV_EN 0x8000
477#define EN_ALDPS 0x0004
478#define EN_10M_PLLOFF 0x0001
479
hayeswangac718b62013-05-02 16:01:25 +0000480/* OCP_EEE_CONFIG1 */
481#define RG_TXLPI_MSK_HFDUP 0x8000
482#define RG_MATCLR_EN 0x4000
483#define EEE_10_CAP 0x2000
484#define EEE_NWAY_EN 0x1000
485#define TX_QUIET_EN 0x0200
486#define RX_QUIET_EN 0x0100
hayeswangd24f6132014-09-25 20:54:01 +0800487#define sd_rise_time_mask 0x0070
hayeswang4c4a6b12014-09-25 20:54:00 +0800488#define sd_rise_time(x) (min(x, 7) << 4) /* bit 4 ~ 6 */
hayeswangac718b62013-05-02 16:01:25 +0000489#define RG_RXLPI_MSK_HFDUP 0x0008
490#define SDFALLTIME 0x0007 /* bit 0 ~ 2 */
491
492/* OCP_EEE_CONFIG2 */
493#define RG_LPIHYS_NUM 0x7000 /* bit 12 ~ 15 */
494#define RG_DACQUIET_EN 0x0400
495#define RG_LDVQUIET_EN 0x0200
496#define RG_CKRSEL 0x0020
497#define RG_EEEPRG_EN 0x0010
498
499/* OCP_EEE_CONFIG3 */
hayeswangd24f6132014-09-25 20:54:01 +0800500#define fast_snr_mask 0xff80
hayeswang4c4a6b12014-09-25 20:54:00 +0800501#define fast_snr(x) (min(x, 0x1ff) << 7) /* bit 7 ~ 15 */
hayeswangac718b62013-05-02 16:01:25 +0000502#define RG_LFS_SEL 0x0060 /* bit 6 ~ 5 */
503#define MSK_PH 0x0006 /* bit 0 ~ 3 */
504
505/* OCP_EEE_AR */
506/* bit[15:14] function */
507#define FUN_ADDR 0x0000
508#define FUN_DATA 0x4000
509/* bit[4:0] device addr */
hayeswangac718b62013-05-02 16:01:25 +0000510
hayeswang43779f82014-01-02 11:25:10 +0800511/* OCP_EEE_CFG */
512#define CTAP_SHORT_EN 0x0040
513#define EEE10_EN 0x0010
514
515/* OCP_DOWN_SPEED */
hayeswang65b82d62017-06-15 14:44:03 +0800516#define EN_EEE_CMODE BIT(14)
517#define EN_EEE_1000 BIT(13)
518#define EN_EEE_100 BIT(12)
519#define EN_10M_CLKDIV BIT(11)
hayeswang43779f82014-01-02 11:25:10 +0800520#define EN_10M_BGOFF 0x0080
521
hayeswang2dd49e02015-09-07 11:57:44 +0800522/* OCP_PHY_STATE */
523#define TXDIS_STATE 0x01
524#define ABD_STATE 0x02
525
hayeswang65b82d62017-06-15 14:44:03 +0800526/* OCP_PHY_PATCH_STAT */
527#define PATCH_READY BIT(6)
528
529/* OCP_PHY_PATCH_CMD */
530#define PATCH_REQUEST BIT(4)
531
hayeswang43779f82014-01-02 11:25:10 +0800532/* OCP_ADC_CFG */
533#define CKADSEL_L 0x0100
534#define ADC_EN 0x0080
535#define EN_EMI_L 0x0040
536
hayeswang65b82d62017-06-15 14:44:03 +0800537/* OCP_SYSCLK_CFG */
538#define clk_div_expo(x) (min(x, 5) << 8)
539
540/* SRAM_GREEN_CFG */
541#define GREEN_ETH_EN BIT(15)
542#define R_TUNE_EN BIT(11)
543
hayeswang43779f82014-01-02 11:25:10 +0800544/* SRAM_LPF_CFG */
545#define LPF_AUTO_TUNE 0x8000
546
547/* SRAM_10M_AMP1 */
548#define GDAC_IB_UPALL 0x0008
549
550/* SRAM_10M_AMP2 */
551#define AMP_DN 0x0200
552
553/* SRAM_IMPEDANCE */
554#define RX_DRIVING_MASK 0x6000
555
Mario Limonciello34ee32c2016-07-11 19:58:04 -0500556/* MAC PASSTHRU */
557#define AD_MASK 0xfee0
558#define EFUSE 0xcfdb
559#define PASS_THRU_MASK 0x1
560
hayeswangac718b62013-05-02 16:01:25 +0000561enum rtl_register_content {
hayeswang43779f82014-01-02 11:25:10 +0800562 _1000bps = 0x10,
hayeswangac718b62013-05-02 16:01:25 +0000563 _100bps = 0x08,
564 _10bps = 0x04,
565 LINK_STATUS = 0x02,
566 FULL_DUP = 0x01,
567};
568
hayeswang1764bcd2014-08-28 10:24:18 +0800569#define RTL8152_MAX_TX 4
hayeswangebc2ec482013-08-14 20:54:38 +0800570#define RTL8152_MAX_RX 10
hayeswang40a82912013-08-14 20:54:40 +0800571#define INTBUFSIZE 2
hayeswang8e1f51b2014-01-02 11:22:41 +0800572#define TX_ALIGN 4
573#define RX_ALIGN 8
hayeswang40a82912013-08-14 20:54:40 +0800574
575#define INTR_LINK 0x0004
hayeswangebc2ec482013-08-14 20:54:38 +0800576
hayeswangac718b62013-05-02 16:01:25 +0000577#define RTL8152_REQT_READ 0xc0
578#define RTL8152_REQT_WRITE 0x40
579#define RTL8152_REQ_GET_REGS 0x05
580#define RTL8152_REQ_SET_REGS 0x05
581
582#define BYTE_EN_DWORD 0xff
583#define BYTE_EN_WORD 0x33
584#define BYTE_EN_BYTE 0x11
585#define BYTE_EN_SIX_BYTES 0x3f
586#define BYTE_EN_START_MASK 0x0f
587#define BYTE_EN_END_MASK 0xf0
588
hayeswang69b4b7a2014-07-10 10:58:54 +0800589#define RTL8153_MAX_PACKET 9216 /* 9K */
hayeswangb65c0c92017-06-21 11:25:18 +0800590#define RTL8153_MAX_MTU (RTL8153_MAX_PACKET - VLAN_ETH_HLEN - \
591 ETH_FCS_LEN)
592#define RTL8152_RMS (VLAN_ETH_FRAME_LEN + ETH_FCS_LEN)
hayeswang69b4b7a2014-07-10 10:58:54 +0800593#define RTL8153_RMS RTL8153_MAX_PACKET
hayeswangb8125402014-07-03 11:55:48 +0800594#define RTL8152_TX_TIMEOUT (5 * HZ)
hayeswangd823ab62015-01-12 12:06:23 +0800595#define RTL8152_NAPI_WEIGHT 64
hayeswangb65c0c92017-06-21 11:25:18 +0800596#define rx_reserved_size(x) ((x) + VLAN_ETH_HLEN + ETH_FCS_LEN + \
hayeswangb20cb602017-03-20 16:13:45 +0800597 sizeof(struct rx_desc) + RX_ALIGN)
hayeswangac718b62013-05-02 16:01:25 +0000598
599/* rtl8152 flags */
600enum rtl8152_flags {
601 RTL8152_UNPLUG = 0,
hayeswangac718b62013-05-02 16:01:25 +0000602 RTL8152_SET_RX_MODE,
hayeswang40a82912013-08-14 20:54:40 +0800603 WORK_ENABLE,
604 RTL8152_LINK_CHG,
hayeswang9a4be1b2014-02-18 21:49:07 +0800605 SELECTIVE_SUSPEND,
hayeswangaa66a5f2014-02-18 21:49:04 +0800606 PHY_RESET,
hayeswangd823ab62015-01-12 12:06:23 +0800607 SCHEDULE_NAPI,
hayeswang65b82d62017-06-15 14:44:03 +0800608 GREEN_ETHERNET,
Kai-Heng Feng0b165512018-01-16 16:46:27 +0800609 DELL_TB_RX_AGG_BUG,
hayeswangac718b62013-05-02 16:01:25 +0000610};
611
612/* Define these values to match your device */
613#define VENDOR_ID_REALTEK 0x0bda
René Rebed5b07cc2017-03-28 07:56:51 +0200614#define VENDOR_ID_MICROSOFT 0x045e
hayeswang43779f82014-01-02 11:25:10 +0800615#define VENDOR_ID_SAMSUNG 0x04e8
Christian Hesse347eec32015-03-31 14:10:07 +0200616#define VENDOR_ID_LENOVO 0x17ef
Grant Grundler90841042017-09-28 11:35:00 -0700617#define VENDOR_ID_LINKSYS 0x13b1
Zheng Liud065c3c12015-07-07 13:54:12 -0700618#define VENDOR_ID_NVIDIA 0x0955
Ran Wang9d11b062017-10-23 18:10:23 +0800619#define VENDOR_ID_TPLINK 0x2357
hayeswangac718b62013-05-02 16:01:25 +0000620
621#define MCU_TYPE_PLA 0x0100
622#define MCU_TYPE_USB 0x0000
623
hayeswang4f1d4d52014-03-11 16:24:19 +0800624struct tally_counter {
625 __le64 tx_packets;
626 __le64 rx_packets;
627 __le64 tx_errors;
628 __le32 rx_errors;
629 __le16 rx_missed;
630 __le16 align_errors;
631 __le32 tx_one_collision;
632 __le32 tx_multi_collision;
633 __le64 rx_unicast;
634 __le64 rx_broadcast;
635 __le32 rx_multicast;
636 __le16 tx_aborted;
hayeswangf37119c2014-10-28 14:05:51 +0800637 __le16 tx_underrun;
hayeswang4f1d4d52014-03-11 16:24:19 +0800638};
639
hayeswangac718b62013-05-02 16:01:25 +0000640struct rx_desc {
hayeswang500b6d72013-11-20 17:30:57 +0800641 __le32 opts1;
hayeswangac718b62013-05-02 16:01:25 +0000642#define RX_LEN_MASK 0x7fff
hayeswang565cab02014-03-07 11:04:38 +0800643
hayeswang500b6d72013-11-20 17:30:57 +0800644 __le32 opts2;
hayeswangf5aaaa62015-02-06 11:30:51 +0800645#define RD_UDP_CS BIT(23)
646#define RD_TCP_CS BIT(22)
647#define RD_IPV6_CS BIT(20)
648#define RD_IPV4_CS BIT(19)
hayeswang565cab02014-03-07 11:04:38 +0800649
hayeswang500b6d72013-11-20 17:30:57 +0800650 __le32 opts3;
hayeswangf5aaaa62015-02-06 11:30:51 +0800651#define IPF BIT(23) /* IP checksum fail */
652#define UDPF BIT(22) /* UDP checksum fail */
653#define TCPF BIT(21) /* TCP checksum fail */
654#define RX_VLAN_TAG BIT(16)
hayeswang565cab02014-03-07 11:04:38 +0800655
hayeswang500b6d72013-11-20 17:30:57 +0800656 __le32 opts4;
657 __le32 opts5;
658 __le32 opts6;
hayeswangac718b62013-05-02 16:01:25 +0000659};
660
661struct tx_desc {
hayeswang500b6d72013-11-20 17:30:57 +0800662 __le32 opts1;
hayeswangf5aaaa62015-02-06 11:30:51 +0800663#define TX_FS BIT(31) /* First segment of a packet */
664#define TX_LS BIT(30) /* Final segment of a packet */
665#define GTSENDV4 BIT(28)
666#define GTSENDV6 BIT(27)
hayeswang60c89072014-03-07 11:04:39 +0800667#define GTTCPHO_SHIFT 18
hayeswang6128d1bb2014-03-07 11:04:40 +0800668#define GTTCPHO_MAX 0x7fU
hayeswang60c89072014-03-07 11:04:39 +0800669#define TX_LEN_MAX 0x3ffffU
hayeswang5bd23882013-08-14 20:54:39 +0800670
hayeswang500b6d72013-11-20 17:30:57 +0800671 __le32 opts2;
hayeswangf5aaaa62015-02-06 11:30:51 +0800672#define UDP_CS BIT(31) /* Calculate UDP/IP checksum */
673#define TCP_CS BIT(30) /* Calculate TCP/IP checksum */
674#define IPV4_CS BIT(29) /* Calculate IPv4 checksum */
675#define IPV6_CS BIT(28) /* Calculate IPv6 checksum */
hayeswang60c89072014-03-07 11:04:39 +0800676#define MSS_SHIFT 17
677#define MSS_MAX 0x7ffU
678#define TCPHO_SHIFT 17
hayeswang6128d1bb2014-03-07 11:04:40 +0800679#define TCPHO_MAX 0x7ffU
hayeswangf5aaaa62015-02-06 11:30:51 +0800680#define TX_VLAN_TAG BIT(16)
hayeswangac718b62013-05-02 16:01:25 +0000681};
682
hayeswangdff4e8a2013-08-16 16:09:33 +0800683struct r8152;
684
hayeswangebc2ec482013-08-14 20:54:38 +0800685struct rx_agg {
686 struct list_head list;
687 struct urb *urb;
hayeswangdff4e8a2013-08-16 16:09:33 +0800688 struct r8152 *context;
hayeswangebc2ec482013-08-14 20:54:38 +0800689 void *buffer;
690 void *head;
691};
692
693struct tx_agg {
694 struct list_head list;
695 struct urb *urb;
hayeswangdff4e8a2013-08-16 16:09:33 +0800696 struct r8152 *context;
hayeswangebc2ec482013-08-14 20:54:38 +0800697 void *buffer;
698 void *head;
699 u32 skb_num;
700 u32 skb_len;
701};
702
hayeswangac718b62013-05-02 16:01:25 +0000703struct r8152 {
704 unsigned long flags;
705 struct usb_device *udev;
hayeswangd823ab62015-01-12 12:06:23 +0800706 struct napi_struct napi;
hayeswang40a82912013-08-14 20:54:40 +0800707 struct usb_interface *intf;
hayeswangac718b62013-05-02 16:01:25 +0000708 struct net_device *netdev;
hayeswang40a82912013-08-14 20:54:40 +0800709 struct urb *intr_urb;
hayeswangebc2ec482013-08-14 20:54:38 +0800710 struct tx_agg tx_info[RTL8152_MAX_TX];
711 struct rx_agg rx_info[RTL8152_MAX_RX];
712 struct list_head rx_done, tx_free;
hayeswangd823ab62015-01-12 12:06:23 +0800713 struct sk_buff_head tx_queue, rx_queue;
hayeswangebc2ec482013-08-14 20:54:38 +0800714 spinlock_t rx_lock, tx_lock;
hayeswanga028a9e2016-06-13 17:49:36 +0800715 struct delayed_work schedule, hw_phy_work;
hayeswangac718b62013-05-02 16:01:25 +0000716 struct mii_if_info mii;
hayeswangb5403272014-10-09 18:00:26 +0800717 struct mutex control; /* use for hw setting */
hayeswang5ee3c602016-01-07 17:12:17 +0800718#ifdef CONFIG_PM_SLEEP
719 struct notifier_block pm_notifier;
720#endif
hayeswangc81229c2014-01-02 11:22:42 +0800721
722 struct rtl_ops {
723 void (*init)(struct r8152 *);
724 int (*enable)(struct r8152 *);
725 void (*disable)(struct r8152 *);
hayeswang7e9da482014-02-18 21:49:05 +0800726 void (*up)(struct r8152 *);
hayeswangc81229c2014-01-02 11:22:42 +0800727 void (*down)(struct r8152 *);
728 void (*unload)(struct r8152 *);
hayeswangdf35d282014-09-25 20:54:02 +0800729 int (*eee_get)(struct r8152 *, struct ethtool_eee *);
730 int (*eee_set)(struct r8152 *, struct ethtool_eee *);
hayeswang2dd49e02015-09-07 11:57:44 +0800731 bool (*in_nway)(struct r8152 *);
hayeswanga028a9e2016-06-13 17:49:36 +0800732 void (*hw_phy_cfg)(struct r8152 *);
hayeswang2609af12016-07-05 16:11:46 +0800733 void (*autosuspend_en)(struct r8152 *tp, bool enable);
hayeswangc81229c2014-01-02 11:22:42 +0800734 } rtl_ops;
735
hayeswang40a82912013-08-14 20:54:40 +0800736 int intr_interval;
hayeswang21ff2e82014-02-18 21:49:06 +0800737 u32 saved_wolopts;
hayeswangac718b62013-05-02 16:01:25 +0000738 u32 msg_enable;
hayeswangdd1b1192013-11-20 17:30:56 +0800739 u32 tx_qlen;
hayeswang464ec102015-02-12 14:33:46 +0800740 u32 coalesce;
hayeswangac718b62013-05-02 16:01:25 +0000741 u16 ocp_base;
hayeswangaa7e26b2016-06-13 17:49:38 +0800742 u16 speed;
hayeswang40a82912013-08-14 20:54:40 +0800743 u8 *intr_buff;
hayeswangac718b62013-05-02 16:01:25 +0000744 u8 version;
hayeswangaa7e26b2016-06-13 17:49:38 +0800745 u8 duplex;
746 u8 autoneg;
hayeswangac718b62013-05-02 16:01:25 +0000747};
748
749enum rtl_version {
750 RTL_VER_UNKNOWN = 0,
751 RTL_VER_01,
hayeswang43779f82014-01-02 11:25:10 +0800752 RTL_VER_02,
753 RTL_VER_03,
754 RTL_VER_04,
755 RTL_VER_05,
hayeswangfb02eb42015-07-22 15:27:41 +0800756 RTL_VER_06,
hayeswangc27b32c2017-06-15 14:44:02 +0800757 RTL_VER_07,
hayeswang65b82d62017-06-15 14:44:03 +0800758 RTL_VER_08,
759 RTL_VER_09,
hayeswang43779f82014-01-02 11:25:10 +0800760 RTL_VER_MAX
hayeswangac718b62013-05-02 16:01:25 +0000761};
762
hayeswang60c89072014-03-07 11:04:39 +0800763enum tx_csum_stat {
764 TX_CSUM_SUCCESS = 0,
765 TX_CSUM_TSO,
766 TX_CSUM_NONE
767};
768
hayeswangac718b62013-05-02 16:01:25 +0000769/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
770 * The RTL chips use a 64 element hash table based on the Ethernet CRC.
771 */
772static const int multicast_filter_limit = 32;
hayeswang52aec122014-09-02 10:27:52 +0800773static unsigned int agg_buf_sz = 16384;
hayeswangac718b62013-05-02 16:01:25 +0000774
hayeswang52aec122014-09-02 10:27:52 +0800775#define RTL_LIMITED_TSO_SIZE (agg_buf_sz - sizeof(struct tx_desc) - \
hayeswangb65c0c92017-06-21 11:25:18 +0800776 VLAN_ETH_HLEN - ETH_FCS_LEN)
hayeswang60c89072014-03-07 11:04:39 +0800777
hayeswangac718b62013-05-02 16:01:25 +0000778static
779int get_registers(struct r8152 *tp, u16 value, u16 index, u16 size, void *data)
780{
hayeswang31787f52013-07-31 17:21:25 +0800781 int ret;
782 void *tmp;
783
784 tmp = kmalloc(size, GFP_KERNEL);
785 if (!tmp)
786 return -ENOMEM;
787
788 ret = usb_control_msg(tp->udev, usb_rcvctrlpipe(tp->udev, 0),
hayeswangb209af92014-08-25 15:53:00 +0800789 RTL8152_REQ_GET_REGS, RTL8152_REQT_READ,
790 value, index, tmp, size, 500);
hayeswang31787f52013-07-31 17:21:25 +0800791
792 memcpy(data, tmp, size);
793 kfree(tmp);
794
795 return ret;
hayeswangac718b62013-05-02 16:01:25 +0000796}
797
798static
799int set_registers(struct r8152 *tp, u16 value, u16 index, u16 size, void *data)
800{
hayeswang31787f52013-07-31 17:21:25 +0800801 int ret;
802 void *tmp;
803
Benoit Tainec4438f02014-05-26 17:21:23 +0200804 tmp = kmemdup(data, size, GFP_KERNEL);
hayeswang31787f52013-07-31 17:21:25 +0800805 if (!tmp)
806 return -ENOMEM;
807
hayeswang31787f52013-07-31 17:21:25 +0800808 ret = usb_control_msg(tp->udev, usb_sndctrlpipe(tp->udev, 0),
hayeswangb209af92014-08-25 15:53:00 +0800809 RTL8152_REQ_SET_REGS, RTL8152_REQT_WRITE,
810 value, index, tmp, size, 500);
hayeswang31787f52013-07-31 17:21:25 +0800811
812 kfree(tmp);
hayeswangdb8515e2014-03-06 15:07:16 +0800813
hayeswang31787f52013-07-31 17:21:25 +0800814 return ret;
hayeswangac718b62013-05-02 16:01:25 +0000815}
816
817static int generic_ocp_read(struct r8152 *tp, u16 index, u16 size,
hayeswangb209af92014-08-25 15:53:00 +0800818 void *data, u16 type)
hayeswangac718b62013-05-02 16:01:25 +0000819{
hayeswang45f4a192014-01-06 17:08:41 +0800820 u16 limit = 64;
821 int ret = 0;
hayeswangac718b62013-05-02 16:01:25 +0000822
823 if (test_bit(RTL8152_UNPLUG, &tp->flags))
824 return -ENODEV;
825
826 /* both size and indix must be 4 bytes align */
827 if ((size & 3) || !size || (index & 3) || !data)
828 return -EPERM;
829
830 if ((u32)index + (u32)size > 0xffff)
831 return -EPERM;
832
833 while (size) {
834 if (size > limit) {
835 ret = get_registers(tp, index, type, limit, data);
836 if (ret < 0)
837 break;
838
839 index += limit;
840 data += limit;
841 size -= limit;
842 } else {
843 ret = get_registers(tp, index, type, size, data);
844 if (ret < 0)
845 break;
846
847 index += size;
848 data += size;
849 size = 0;
850 break;
851 }
852 }
853
hayeswang67610492014-10-30 11:46:40 +0800854 if (ret == -ENODEV)
855 set_bit(RTL8152_UNPLUG, &tp->flags);
856
hayeswangac718b62013-05-02 16:01:25 +0000857 return ret;
858}
859
860static int generic_ocp_write(struct r8152 *tp, u16 index, u16 byteen,
hayeswangb209af92014-08-25 15:53:00 +0800861 u16 size, void *data, u16 type)
hayeswangac718b62013-05-02 16:01:25 +0000862{
hayeswang45f4a192014-01-06 17:08:41 +0800863 int ret;
864 u16 byteen_start, byteen_end, byen;
865 u16 limit = 512;
hayeswangac718b62013-05-02 16:01:25 +0000866
867 if (test_bit(RTL8152_UNPLUG, &tp->flags))
868 return -ENODEV;
869
870 /* both size and indix must be 4 bytes align */
871 if ((size & 3) || !size || (index & 3) || !data)
872 return -EPERM;
873
874 if ((u32)index + (u32)size > 0xffff)
875 return -EPERM;
876
877 byteen_start = byteen & BYTE_EN_START_MASK;
878 byteen_end = byteen & BYTE_EN_END_MASK;
879
880 byen = byteen_start | (byteen_start << 4);
881 ret = set_registers(tp, index, type | byen, 4, data);
882 if (ret < 0)
883 goto error1;
884
885 index += 4;
886 data += 4;
887 size -= 4;
888
889 if (size) {
890 size -= 4;
891
892 while (size) {
893 if (size > limit) {
894 ret = set_registers(tp, index,
hayeswangb209af92014-08-25 15:53:00 +0800895 type | BYTE_EN_DWORD,
896 limit, data);
hayeswangac718b62013-05-02 16:01:25 +0000897 if (ret < 0)
898 goto error1;
899
900 index += limit;
901 data += limit;
902 size -= limit;
903 } else {
904 ret = set_registers(tp, index,
hayeswangb209af92014-08-25 15:53:00 +0800905 type | BYTE_EN_DWORD,
906 size, data);
hayeswangac718b62013-05-02 16:01:25 +0000907 if (ret < 0)
908 goto error1;
909
910 index += size;
911 data += size;
912 size = 0;
913 break;
914 }
915 }
916
917 byen = byteen_end | (byteen_end >> 4);
918 ret = set_registers(tp, index, type | byen, 4, data);
919 if (ret < 0)
920 goto error1;
921 }
922
923error1:
hayeswang67610492014-10-30 11:46:40 +0800924 if (ret == -ENODEV)
925 set_bit(RTL8152_UNPLUG, &tp->flags);
926
hayeswangac718b62013-05-02 16:01:25 +0000927 return ret;
928}
929
930static inline
931int pla_ocp_read(struct r8152 *tp, u16 index, u16 size, void *data)
932{
933 return generic_ocp_read(tp, index, size, data, MCU_TYPE_PLA);
934}
935
936static inline
937int pla_ocp_write(struct r8152 *tp, u16 index, u16 byteen, u16 size, void *data)
938{
939 return generic_ocp_write(tp, index, byteen, size, data, MCU_TYPE_PLA);
940}
941
942static inline
hayeswangac718b62013-05-02 16:01:25 +0000943int usb_ocp_write(struct r8152 *tp, u16 index, u16 byteen, u16 size, void *data)
944{
945 return generic_ocp_write(tp, index, byteen, size, data, MCU_TYPE_USB);
946}
947
948static u32 ocp_read_dword(struct r8152 *tp, u16 type, u16 index)
949{
hayeswangc8826de2013-07-31 17:21:26 +0800950 __le32 data;
hayeswangac718b62013-05-02 16:01:25 +0000951
hayeswangc8826de2013-07-31 17:21:26 +0800952 generic_ocp_read(tp, index, sizeof(data), &data, type);
hayeswangac718b62013-05-02 16:01:25 +0000953
954 return __le32_to_cpu(data);
955}
956
957static void ocp_write_dword(struct r8152 *tp, u16 type, u16 index, u32 data)
958{
hayeswangc8826de2013-07-31 17:21:26 +0800959 __le32 tmp = __cpu_to_le32(data);
960
961 generic_ocp_write(tp, index, BYTE_EN_DWORD, sizeof(tmp), &tmp, type);
hayeswangac718b62013-05-02 16:01:25 +0000962}
963
964static u16 ocp_read_word(struct r8152 *tp, u16 type, u16 index)
965{
966 u32 data;
hayeswangc8826de2013-07-31 17:21:26 +0800967 __le32 tmp;
hayeswangd8fbd272017-06-15 14:44:04 +0800968 u16 byen = BYTE_EN_WORD;
hayeswangac718b62013-05-02 16:01:25 +0000969 u8 shift = index & 2;
970
971 index &= ~3;
hayeswangd8fbd272017-06-15 14:44:04 +0800972 byen <<= shift;
hayeswangac718b62013-05-02 16:01:25 +0000973
hayeswangd8fbd272017-06-15 14:44:04 +0800974 generic_ocp_read(tp, index, sizeof(tmp), &tmp, type | byen);
hayeswangac718b62013-05-02 16:01:25 +0000975
hayeswangc8826de2013-07-31 17:21:26 +0800976 data = __le32_to_cpu(tmp);
hayeswangac718b62013-05-02 16:01:25 +0000977 data >>= (shift * 8);
978 data &= 0xffff;
979
980 return (u16)data;
981}
982
983static void ocp_write_word(struct r8152 *tp, u16 type, u16 index, u32 data)
984{
hayeswangc8826de2013-07-31 17:21:26 +0800985 u32 mask = 0xffff;
986 __le32 tmp;
hayeswangac718b62013-05-02 16:01:25 +0000987 u16 byen = BYTE_EN_WORD;
988 u8 shift = index & 2;
989
990 data &= mask;
991
992 if (index & 2) {
993 byen <<= shift;
994 mask <<= (shift * 8);
995 data <<= (shift * 8);
996 index &= ~3;
997 }
998
hayeswangc8826de2013-07-31 17:21:26 +0800999 tmp = __cpu_to_le32(data);
hayeswangac718b62013-05-02 16:01:25 +00001000
hayeswangc8826de2013-07-31 17:21:26 +08001001 generic_ocp_write(tp, index, byen, sizeof(tmp), &tmp, type);
hayeswangac718b62013-05-02 16:01:25 +00001002}
1003
1004static u8 ocp_read_byte(struct r8152 *tp, u16 type, u16 index)
1005{
1006 u32 data;
hayeswangc8826de2013-07-31 17:21:26 +08001007 __le32 tmp;
hayeswangac718b62013-05-02 16:01:25 +00001008 u8 shift = index & 3;
1009
1010 index &= ~3;
1011
hayeswangc8826de2013-07-31 17:21:26 +08001012 generic_ocp_read(tp, index, sizeof(tmp), &tmp, type);
hayeswangac718b62013-05-02 16:01:25 +00001013
hayeswangc8826de2013-07-31 17:21:26 +08001014 data = __le32_to_cpu(tmp);
hayeswangac718b62013-05-02 16:01:25 +00001015 data >>= (shift * 8);
1016 data &= 0xff;
1017
1018 return (u8)data;
1019}
1020
1021static void ocp_write_byte(struct r8152 *tp, u16 type, u16 index, u32 data)
1022{
hayeswangc8826de2013-07-31 17:21:26 +08001023 u32 mask = 0xff;
1024 __le32 tmp;
hayeswangac718b62013-05-02 16:01:25 +00001025 u16 byen = BYTE_EN_BYTE;
1026 u8 shift = index & 3;
1027
1028 data &= mask;
1029
1030 if (index & 3) {
1031 byen <<= shift;
1032 mask <<= (shift * 8);
1033 data <<= (shift * 8);
1034 index &= ~3;
1035 }
1036
hayeswangc8826de2013-07-31 17:21:26 +08001037 tmp = __cpu_to_le32(data);
hayeswangac718b62013-05-02 16:01:25 +00001038
hayeswangc8826de2013-07-31 17:21:26 +08001039 generic_ocp_write(tp, index, byen, sizeof(tmp), &tmp, type);
hayeswangac718b62013-05-02 16:01:25 +00001040}
1041
hayeswangac244d32014-01-02 11:22:40 +08001042static u16 ocp_reg_read(struct r8152 *tp, u16 addr)
1043{
1044 u16 ocp_base, ocp_index;
1045
1046 ocp_base = addr & 0xf000;
1047 if (ocp_base != tp->ocp_base) {
1048 ocp_write_word(tp, MCU_TYPE_PLA, PLA_OCP_GPHY_BASE, ocp_base);
1049 tp->ocp_base = ocp_base;
1050 }
1051
1052 ocp_index = (addr & 0x0fff) | 0xb000;
1053 return ocp_read_word(tp, MCU_TYPE_PLA, ocp_index);
1054}
1055
hayeswange3fe0b12014-01-02 11:22:39 +08001056static void ocp_reg_write(struct r8152 *tp, u16 addr, u16 data)
1057{
1058 u16 ocp_base, ocp_index;
1059
1060 ocp_base = addr & 0xf000;
1061 if (ocp_base != tp->ocp_base) {
1062 ocp_write_word(tp, MCU_TYPE_PLA, PLA_OCP_GPHY_BASE, ocp_base);
1063 tp->ocp_base = ocp_base;
1064 }
1065
1066 ocp_index = (addr & 0x0fff) | 0xb000;
1067 ocp_write_word(tp, MCU_TYPE_PLA, ocp_index, data);
1068}
1069
hayeswangac244d32014-01-02 11:22:40 +08001070static inline void r8152_mdio_write(struct r8152 *tp, u32 reg_addr, u32 value)
hayeswangac718b62013-05-02 16:01:25 +00001071{
hayeswangac244d32014-01-02 11:22:40 +08001072 ocp_reg_write(tp, OCP_BASE_MII + reg_addr * 2, value);
hayeswangac718b62013-05-02 16:01:25 +00001073}
1074
hayeswangac244d32014-01-02 11:22:40 +08001075static inline int r8152_mdio_read(struct r8152 *tp, u32 reg_addr)
hayeswangac718b62013-05-02 16:01:25 +00001076{
hayeswangac244d32014-01-02 11:22:40 +08001077 return ocp_reg_read(tp, OCP_BASE_MII + reg_addr * 2);
hayeswangac718b62013-05-02 16:01:25 +00001078}
1079
hayeswang43779f82014-01-02 11:25:10 +08001080static void sram_write(struct r8152 *tp, u16 addr, u16 data)
1081{
1082 ocp_reg_write(tp, OCP_SRAM_ADDR, addr);
1083 ocp_reg_write(tp, OCP_SRAM_DATA, data);
1084}
1085
hayeswang65b82d62017-06-15 14:44:03 +08001086static u16 sram_read(struct r8152 *tp, u16 addr)
1087{
1088 ocp_reg_write(tp, OCP_SRAM_ADDR, addr);
1089 return ocp_reg_read(tp, OCP_SRAM_DATA);
1090}
1091
hayeswangac718b62013-05-02 16:01:25 +00001092static int read_mii_word(struct net_device *netdev, int phy_id, int reg)
1093{
1094 struct r8152 *tp = netdev_priv(netdev);
hayeswang9a4be1b2014-02-18 21:49:07 +08001095 int ret;
hayeswangac718b62013-05-02 16:01:25 +00001096
hayeswang68714382014-04-11 17:54:31 +08001097 if (test_bit(RTL8152_UNPLUG, &tp->flags))
1098 return -ENODEV;
1099
hayeswangac718b62013-05-02 16:01:25 +00001100 if (phy_id != R8152_PHY_ID)
1101 return -EINVAL;
1102
hayeswang9a4be1b2014-02-18 21:49:07 +08001103 ret = r8152_mdio_read(tp, reg);
1104
hayeswang9a4be1b2014-02-18 21:49:07 +08001105 return ret;
hayeswangac718b62013-05-02 16:01:25 +00001106}
1107
1108static
1109void write_mii_word(struct net_device *netdev, int phy_id, int reg, int val)
1110{
1111 struct r8152 *tp = netdev_priv(netdev);
1112
hayeswang68714382014-04-11 17:54:31 +08001113 if (test_bit(RTL8152_UNPLUG, &tp->flags))
1114 return;
1115
hayeswangac718b62013-05-02 16:01:25 +00001116 if (phy_id != R8152_PHY_ID)
1117 return;
1118
1119 r8152_mdio_write(tp, reg, val);
1120}
1121
hayeswangb209af92014-08-25 15:53:00 +08001122static int
1123r8152_submit_rx(struct r8152 *tp, struct rx_agg *agg, gfp_t mem_flags);
hayeswangebc2ec482013-08-14 20:54:38 +08001124
hayeswang8ba789a2014-09-04 16:15:41 +08001125static int rtl8152_set_mac_address(struct net_device *netdev, void *p)
1126{
1127 struct r8152 *tp = netdev_priv(netdev);
1128 struct sockaddr *addr = p;
hayeswangea6a7112014-10-02 17:03:12 +08001129 int ret = -EADDRNOTAVAIL;
hayeswang8ba789a2014-09-04 16:15:41 +08001130
1131 if (!is_valid_ether_addr(addr->sa_data))
hayeswangea6a7112014-10-02 17:03:12 +08001132 goto out1;
1133
1134 ret = usb_autopm_get_interface(tp->intf);
1135 if (ret < 0)
1136 goto out1;
hayeswang8ba789a2014-09-04 16:15:41 +08001137
hayeswangb5403272014-10-09 18:00:26 +08001138 mutex_lock(&tp->control);
1139
hayeswang8ba789a2014-09-04 16:15:41 +08001140 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
1141
1142 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
1143 pla_ocp_write(tp, PLA_IDR, BYTE_EN_SIX_BYTES, 8, addr->sa_data);
1144 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
1145
hayeswangb5403272014-10-09 18:00:26 +08001146 mutex_unlock(&tp->control);
1147
hayeswangea6a7112014-10-02 17:03:12 +08001148 usb_autopm_put_interface(tp->intf);
1149out1:
1150 return ret;
hayeswang8ba789a2014-09-04 16:15:41 +08001151}
1152
Mario Limonciello34ee32c2016-07-11 19:58:04 -05001153/* Devices containing RTL8153-AD can support a persistent
1154 * host system provided MAC address.
1155 * Examples of this are Dell TB15 and Dell WD15 docks
1156 */
1157static int vendor_mac_passthru_addr_read(struct r8152 *tp, struct sockaddr *sa)
1158{
1159 acpi_status status;
1160 struct acpi_buffer buffer = { ACPI_ALLOCATE_BUFFER, NULL };
1161 union acpi_object *obj;
1162 int ret = -EINVAL;
1163 u32 ocp_data;
1164 unsigned char buf[6];
1165
1166 /* test for -AD variant of RTL8153 */
1167 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0);
1168 if ((ocp_data & AD_MASK) != 0x1000)
1169 return -ENODEV;
1170
1171 /* test for MAC address pass-through bit */
1172 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, EFUSE);
1173 if ((ocp_data & PASS_THRU_MASK) != 1)
1174 return -ENODEV;
1175
1176 /* returns _AUXMAC_#AABBCCDDEEFF# */
1177 status = acpi_evaluate_object(NULL, "\\_SB.AMAC", NULL, &buffer);
1178 obj = (union acpi_object *)buffer.pointer;
1179 if (!ACPI_SUCCESS(status))
1180 return -ENODEV;
1181 if (obj->type != ACPI_TYPE_BUFFER || obj->string.length != 0x17) {
1182 netif_warn(tp, probe, tp->netdev,
hayeswang53700f02016-09-01 17:01:42 +08001183 "Invalid buffer for pass-thru MAC addr: (%d, %d)\n",
Mario Limonciello34ee32c2016-07-11 19:58:04 -05001184 obj->type, obj->string.length);
1185 goto amacout;
1186 }
1187 if (strncmp(obj->string.pointer, "_AUXMAC_#", 9) != 0 ||
1188 strncmp(obj->string.pointer + 0x15, "#", 1) != 0) {
1189 netif_warn(tp, probe, tp->netdev,
1190 "Invalid header when reading pass-thru MAC addr\n");
1191 goto amacout;
1192 }
1193 ret = hex2bin(buf, obj->string.pointer + 9, 6);
1194 if (!(ret == 0 && is_valid_ether_addr(buf))) {
1195 netif_warn(tp, probe, tp->netdev,
hayeswang53700f02016-09-01 17:01:42 +08001196 "Invalid MAC for pass-thru MAC addr: %d, %pM\n",
1197 ret, buf);
Mario Limonciello34ee32c2016-07-11 19:58:04 -05001198 ret = -EINVAL;
1199 goto amacout;
1200 }
1201 memcpy(sa->sa_data, buf, 6);
1202 ether_addr_copy(tp->netdev->dev_addr, sa->sa_data);
1203 netif_info(tp, probe, tp->netdev,
1204 "Using pass-thru MAC addr %pM\n", sa->sa_data);
1205
1206amacout:
1207 kfree(obj);
1208 return ret;
1209}
1210
hayeswang179bb6d2014-09-04 16:15:42 +08001211static int set_ethernet_addr(struct r8152 *tp)
hayeswangac718b62013-05-02 16:01:25 +00001212{
1213 struct net_device *dev = tp->netdev;
hayeswang179bb6d2014-09-04 16:15:42 +08001214 struct sockaddr sa;
hayeswang8a91c822014-02-18 21:49:01 +08001215 int ret;
hayeswangac718b62013-05-02 16:01:25 +00001216
hayeswang53700f02016-09-01 17:01:42 +08001217 if (tp->version == RTL_VER_01) {
hayeswang179bb6d2014-09-04 16:15:42 +08001218 ret = pla_ocp_read(tp, PLA_IDR, 8, sa.sa_data);
hayeswang53700f02016-09-01 17:01:42 +08001219 } else {
Mario Limonciello34ee32c2016-07-11 19:58:04 -05001220 /* if this is not an RTL8153-AD, no eFuse mac pass thru set,
1221 * or system doesn't provide valid _SB.AMAC this will be
1222 * be expected to non-zero
1223 */
1224 ret = vendor_mac_passthru_addr_read(tp, &sa);
1225 if (ret < 0)
1226 ret = pla_ocp_read(tp, PLA_BACKUP, 8, sa.sa_data);
1227 }
hayeswang8a91c822014-02-18 21:49:01 +08001228
1229 if (ret < 0) {
hayeswang179bb6d2014-09-04 16:15:42 +08001230 netif_err(tp, probe, dev, "Get ether addr fail\n");
1231 } else if (!is_valid_ether_addr(sa.sa_data)) {
1232 netif_err(tp, probe, dev, "Invalid ether addr %pM\n",
1233 sa.sa_data);
1234 eth_hw_addr_random(dev);
1235 ether_addr_copy(sa.sa_data, dev->dev_addr);
1236 ret = rtl8152_set_mac_address(dev, &sa);
1237 netif_info(tp, probe, dev, "Random ether addr %pM\n",
1238 sa.sa_data);
hayeswang8a91c822014-02-18 21:49:01 +08001239 } else {
hayeswang179bb6d2014-09-04 16:15:42 +08001240 if (tp->version == RTL_VER_01)
1241 ether_addr_copy(dev->dev_addr, sa.sa_data);
1242 else
1243 ret = rtl8152_set_mac_address(dev, &sa);
hayeswangac718b62013-05-02 16:01:25 +00001244 }
hayeswang179bb6d2014-09-04 16:15:42 +08001245
1246 return ret;
hayeswangac718b62013-05-02 16:01:25 +00001247}
1248
hayeswangac718b62013-05-02 16:01:25 +00001249static void read_bulk_callback(struct urb *urb)
1250{
hayeswangac718b62013-05-02 16:01:25 +00001251 struct net_device *netdev;
hayeswangac718b62013-05-02 16:01:25 +00001252 int status = urb->status;
hayeswangebc2ec482013-08-14 20:54:38 +08001253 struct rx_agg *agg;
1254 struct r8152 *tp;
Sebastian Andrzej Siewiored7aa302018-06-20 21:31:20 +02001255 unsigned long flags;
hayeswangac718b62013-05-02 16:01:25 +00001256
hayeswangebc2ec482013-08-14 20:54:38 +08001257 agg = urb->context;
1258 if (!agg)
1259 return;
1260
1261 tp = agg->context;
hayeswangac718b62013-05-02 16:01:25 +00001262 if (!tp)
1263 return;
hayeswangebc2ec482013-08-14 20:54:38 +08001264
hayeswangac718b62013-05-02 16:01:25 +00001265 if (test_bit(RTL8152_UNPLUG, &tp->flags))
1266 return;
hayeswangebc2ec482013-08-14 20:54:38 +08001267
1268 if (!test_bit(WORK_ENABLE, &tp->flags))
hayeswangac718b62013-05-02 16:01:25 +00001269 return;
1270
hayeswangebc2ec482013-08-14 20:54:38 +08001271 netdev = tp->netdev;
hayeswang7559fb2f2013-08-16 16:09:38 +08001272
1273 /* When link down, the driver would cancel all bulks. */
1274 /* This avoid the re-submitting bulk */
hayeswangebc2ec482013-08-14 20:54:38 +08001275 if (!netif_carrier_ok(netdev))
1276 return;
1277
hayeswang9a4be1b2014-02-18 21:49:07 +08001278 usb_mark_last_busy(tp->udev);
1279
hayeswangac718b62013-05-02 16:01:25 +00001280 switch (status) {
1281 case 0:
hayeswangebc2ec482013-08-14 20:54:38 +08001282 if (urb->actual_length < ETH_ZLEN)
1283 break;
1284
Sebastian Andrzej Siewiored7aa302018-06-20 21:31:20 +02001285 spin_lock_irqsave(&tp->rx_lock, flags);
hayeswangebc2ec482013-08-14 20:54:38 +08001286 list_add_tail(&agg->list, &tp->rx_done);
Sebastian Andrzej Siewiored7aa302018-06-20 21:31:20 +02001287 spin_unlock_irqrestore(&tp->rx_lock, flags);
hayeswangd823ab62015-01-12 12:06:23 +08001288 napi_schedule(&tp->napi);
hayeswangebc2ec482013-08-14 20:54:38 +08001289 return;
hayeswangac718b62013-05-02 16:01:25 +00001290 case -ESHUTDOWN:
1291 set_bit(RTL8152_UNPLUG, &tp->flags);
1292 netif_device_detach(tp->netdev);
hayeswangebc2ec482013-08-14 20:54:38 +08001293 return;
hayeswangac718b62013-05-02 16:01:25 +00001294 case -ENOENT:
1295 return; /* the urb is in unlink state */
1296 case -ETIME:
Hayes Wang4a8deae2014-01-07 11:18:22 +08001297 if (net_ratelimit())
1298 netdev_warn(netdev, "maybe reset is needed?\n");
hayeswangebc2ec482013-08-14 20:54:38 +08001299 break;
hayeswangac718b62013-05-02 16:01:25 +00001300 default:
Hayes Wang4a8deae2014-01-07 11:18:22 +08001301 if (net_ratelimit())
1302 netdev_warn(netdev, "Rx status %d\n", status);
hayeswangebc2ec482013-08-14 20:54:38 +08001303 break;
hayeswangac718b62013-05-02 16:01:25 +00001304 }
1305
hayeswanga0fccd42014-11-20 10:29:05 +08001306 r8152_submit_rx(tp, agg, GFP_ATOMIC);
hayeswangac718b62013-05-02 16:01:25 +00001307}
1308
1309static void write_bulk_callback(struct urb *urb)
1310{
hayeswangebc2ec482013-08-14 20:54:38 +08001311 struct net_device_stats *stats;
hayeswangd104eaf2014-03-06 15:07:17 +08001312 struct net_device *netdev;
hayeswangebc2ec482013-08-14 20:54:38 +08001313 struct tx_agg *agg;
hayeswangac718b62013-05-02 16:01:25 +00001314 struct r8152 *tp;
Sebastian Andrzej Siewiored7aa302018-06-20 21:31:20 +02001315 unsigned long flags;
hayeswangac718b62013-05-02 16:01:25 +00001316 int status = urb->status;
1317
hayeswangebc2ec482013-08-14 20:54:38 +08001318 agg = urb->context;
1319 if (!agg)
1320 return;
1321
1322 tp = agg->context;
hayeswangac718b62013-05-02 16:01:25 +00001323 if (!tp)
1324 return;
hayeswangebc2ec482013-08-14 20:54:38 +08001325
hayeswangd104eaf2014-03-06 15:07:17 +08001326 netdev = tp->netdev;
hayeswang05e0f1a2014-03-06 15:07:18 +08001327 stats = &netdev->stats;
hayeswangebc2ec482013-08-14 20:54:38 +08001328 if (status) {
Hayes Wang4a8deae2014-01-07 11:18:22 +08001329 if (net_ratelimit())
hayeswangd104eaf2014-03-06 15:07:17 +08001330 netdev_warn(netdev, "Tx status %d\n", status);
hayeswangebc2ec482013-08-14 20:54:38 +08001331 stats->tx_errors += agg->skb_num;
1332 } else {
1333 stats->tx_packets += agg->skb_num;
1334 stats->tx_bytes += agg->skb_len;
1335 }
1336
Sebastian Andrzej Siewiored7aa302018-06-20 21:31:20 +02001337 spin_lock_irqsave(&tp->tx_lock, flags);
hayeswangebc2ec482013-08-14 20:54:38 +08001338 list_add_tail(&agg->list, &tp->tx_free);
Sebastian Andrzej Siewiored7aa302018-06-20 21:31:20 +02001339 spin_unlock_irqrestore(&tp->tx_lock, flags);
hayeswangebc2ec482013-08-14 20:54:38 +08001340
hayeswang9a4be1b2014-02-18 21:49:07 +08001341 usb_autopm_put_interface_async(tp->intf);
1342
hayeswangd104eaf2014-03-06 15:07:17 +08001343 if (!netif_carrier_ok(netdev))
hayeswangac718b62013-05-02 16:01:25 +00001344 return;
hayeswangebc2ec482013-08-14 20:54:38 +08001345
1346 if (!test_bit(WORK_ENABLE, &tp->flags))
1347 return;
1348
1349 if (test_bit(RTL8152_UNPLUG, &tp->flags))
1350 return;
1351
1352 if (!skb_queue_empty(&tp->tx_queue))
hayeswangd823ab62015-01-12 12:06:23 +08001353 napi_schedule(&tp->napi);
hayeswangebc2ec482013-08-14 20:54:38 +08001354}
1355
hayeswang40a82912013-08-14 20:54:40 +08001356static void intr_callback(struct urb *urb)
1357{
1358 struct r8152 *tp;
hayeswang500b6d72013-11-20 17:30:57 +08001359 __le16 *d;
hayeswang40a82912013-08-14 20:54:40 +08001360 int status = urb->status;
1361 int res;
1362
1363 tp = urb->context;
1364 if (!tp)
1365 return;
1366
1367 if (!test_bit(WORK_ENABLE, &tp->flags))
1368 return;
1369
1370 if (test_bit(RTL8152_UNPLUG, &tp->flags))
1371 return;
1372
1373 switch (status) {
1374 case 0: /* success */
1375 break;
1376 case -ECONNRESET: /* unlink */
1377 case -ESHUTDOWN:
1378 netif_device_detach(tp->netdev);
Gustavo A. R. Silva9ca78672018-06-28 13:50:48 -05001379 /* fall through */
hayeswang40a82912013-08-14 20:54:40 +08001380 case -ENOENT:
hayeswangd59c8762014-10-31 13:35:57 +08001381 case -EPROTO:
1382 netif_info(tp, intr, tp->netdev,
1383 "Stop submitting intr, status %d\n", status);
hayeswang40a82912013-08-14 20:54:40 +08001384 return;
1385 case -EOVERFLOW:
1386 netif_info(tp, intr, tp->netdev, "intr status -EOVERFLOW\n");
1387 goto resubmit;
1388 /* -EPIPE: should clear the halt */
1389 default:
1390 netif_info(tp, intr, tp->netdev, "intr status %d\n", status);
1391 goto resubmit;
1392 }
1393
1394 d = urb->transfer_buffer;
1395 if (INTR_LINK & __le16_to_cpu(d[0])) {
hayeswang51d979f2015-02-06 11:30:47 +08001396 if (!netif_carrier_ok(tp->netdev)) {
hayeswang40a82912013-08-14 20:54:40 +08001397 set_bit(RTL8152_LINK_CHG, &tp->flags);
1398 schedule_delayed_work(&tp->schedule, 0);
1399 }
1400 } else {
hayeswang51d979f2015-02-06 11:30:47 +08001401 if (netif_carrier_ok(tp->netdev)) {
hayeswang2f25abe2017-03-23 19:14:19 +08001402 netif_stop_queue(tp->netdev);
hayeswang40a82912013-08-14 20:54:40 +08001403 set_bit(RTL8152_LINK_CHG, &tp->flags);
1404 schedule_delayed_work(&tp->schedule, 0);
1405 }
1406 }
1407
1408resubmit:
1409 res = usb_submit_urb(urb, GFP_ATOMIC);
hayeswang67610492014-10-30 11:46:40 +08001410 if (res == -ENODEV) {
1411 set_bit(RTL8152_UNPLUG, &tp->flags);
hayeswang40a82912013-08-14 20:54:40 +08001412 netif_device_detach(tp->netdev);
hayeswang67610492014-10-30 11:46:40 +08001413 } else if (res) {
hayeswang40a82912013-08-14 20:54:40 +08001414 netif_err(tp, intr, tp->netdev,
Hayes Wang4a8deae2014-01-07 11:18:22 +08001415 "can't resubmit intr, status %d\n", res);
hayeswang67610492014-10-30 11:46:40 +08001416 }
hayeswang40a82912013-08-14 20:54:40 +08001417}
1418
hayeswangebc2ec482013-08-14 20:54:38 +08001419static inline void *rx_agg_align(void *data)
1420{
hayeswang8e1f51b2014-01-02 11:22:41 +08001421 return (void *)ALIGN((uintptr_t)data, RX_ALIGN);
hayeswangebc2ec482013-08-14 20:54:38 +08001422}
1423
1424static inline void *tx_agg_align(void *data)
1425{
hayeswang8e1f51b2014-01-02 11:22:41 +08001426 return (void *)ALIGN((uintptr_t)data, TX_ALIGN);
hayeswangebc2ec482013-08-14 20:54:38 +08001427}
1428
1429static void free_all_mem(struct r8152 *tp)
1430{
1431 int i;
1432
1433 for (i = 0; i < RTL8152_MAX_RX; i++) {
hayeswang9629e3c2014-01-15 10:42:15 +08001434 usb_free_urb(tp->rx_info[i].urb);
1435 tp->rx_info[i].urb = NULL;
hayeswangebc2ec482013-08-14 20:54:38 +08001436
hayeswang9629e3c2014-01-15 10:42:15 +08001437 kfree(tp->rx_info[i].buffer);
1438 tp->rx_info[i].buffer = NULL;
1439 tp->rx_info[i].head = NULL;
hayeswangebc2ec482013-08-14 20:54:38 +08001440 }
1441
1442 for (i = 0; i < RTL8152_MAX_TX; i++) {
hayeswang9629e3c2014-01-15 10:42:15 +08001443 usb_free_urb(tp->tx_info[i].urb);
1444 tp->tx_info[i].urb = NULL;
hayeswangebc2ec482013-08-14 20:54:38 +08001445
hayeswang9629e3c2014-01-15 10:42:15 +08001446 kfree(tp->tx_info[i].buffer);
1447 tp->tx_info[i].buffer = NULL;
1448 tp->tx_info[i].head = NULL;
hayeswangebc2ec482013-08-14 20:54:38 +08001449 }
hayeswang40a82912013-08-14 20:54:40 +08001450
hayeswang9629e3c2014-01-15 10:42:15 +08001451 usb_free_urb(tp->intr_urb);
1452 tp->intr_urb = NULL;
hayeswang40a82912013-08-14 20:54:40 +08001453
hayeswang9629e3c2014-01-15 10:42:15 +08001454 kfree(tp->intr_buff);
1455 tp->intr_buff = NULL;
hayeswangebc2ec482013-08-14 20:54:38 +08001456}
1457
1458static int alloc_all_mem(struct r8152 *tp)
1459{
1460 struct net_device *netdev = tp->netdev;
hayeswang40a82912013-08-14 20:54:40 +08001461 struct usb_interface *intf = tp->intf;
1462 struct usb_host_interface *alt = intf->cur_altsetting;
1463 struct usb_host_endpoint *ep_intr = alt->endpoint + 2;
hayeswangebc2ec482013-08-14 20:54:38 +08001464 struct urb *urb;
1465 int node, i;
1466 u8 *buf;
1467
1468 node = netdev->dev.parent ? dev_to_node(netdev->dev.parent) : -1;
1469
1470 spin_lock_init(&tp->rx_lock);
1471 spin_lock_init(&tp->tx_lock);
hayeswangebc2ec482013-08-14 20:54:38 +08001472 INIT_LIST_HEAD(&tp->tx_free);
hayeswang98d068a2017-03-14 14:15:20 +08001473 INIT_LIST_HEAD(&tp->rx_done);
hayeswangebc2ec482013-08-14 20:54:38 +08001474 skb_queue_head_init(&tp->tx_queue);
hayeswangd823ab62015-01-12 12:06:23 +08001475 skb_queue_head_init(&tp->rx_queue);
hayeswangebc2ec482013-08-14 20:54:38 +08001476
1477 for (i = 0; i < RTL8152_MAX_RX; i++) {
hayeswang52aec122014-09-02 10:27:52 +08001478 buf = kmalloc_node(agg_buf_sz, GFP_KERNEL, node);
hayeswangebc2ec482013-08-14 20:54:38 +08001479 if (!buf)
1480 goto err1;
1481
1482 if (buf != rx_agg_align(buf)) {
1483 kfree(buf);
hayeswang52aec122014-09-02 10:27:52 +08001484 buf = kmalloc_node(agg_buf_sz + RX_ALIGN, GFP_KERNEL,
hayeswang8e1f51b2014-01-02 11:22:41 +08001485 node);
hayeswangebc2ec482013-08-14 20:54:38 +08001486 if (!buf)
1487 goto err1;
1488 }
1489
1490 urb = usb_alloc_urb(0, GFP_KERNEL);
1491 if (!urb) {
1492 kfree(buf);
1493 goto err1;
1494 }
1495
1496 INIT_LIST_HEAD(&tp->rx_info[i].list);
1497 tp->rx_info[i].context = tp;
1498 tp->rx_info[i].urb = urb;
1499 tp->rx_info[i].buffer = buf;
1500 tp->rx_info[i].head = rx_agg_align(buf);
1501 }
1502
1503 for (i = 0; i < RTL8152_MAX_TX; i++) {
hayeswang52aec122014-09-02 10:27:52 +08001504 buf = kmalloc_node(agg_buf_sz, GFP_KERNEL, node);
hayeswangebc2ec482013-08-14 20:54:38 +08001505 if (!buf)
1506 goto err1;
1507
1508 if (buf != tx_agg_align(buf)) {
1509 kfree(buf);
hayeswang52aec122014-09-02 10:27:52 +08001510 buf = kmalloc_node(agg_buf_sz + TX_ALIGN, GFP_KERNEL,
hayeswang8e1f51b2014-01-02 11:22:41 +08001511 node);
hayeswangebc2ec482013-08-14 20:54:38 +08001512 if (!buf)
1513 goto err1;
1514 }
1515
1516 urb = usb_alloc_urb(0, GFP_KERNEL);
1517 if (!urb) {
1518 kfree(buf);
1519 goto err1;
1520 }
1521
1522 INIT_LIST_HEAD(&tp->tx_info[i].list);
1523 tp->tx_info[i].context = tp;
1524 tp->tx_info[i].urb = urb;
1525 tp->tx_info[i].buffer = buf;
1526 tp->tx_info[i].head = tx_agg_align(buf);
1527
1528 list_add_tail(&tp->tx_info[i].list, &tp->tx_free);
1529 }
1530
hayeswang40a82912013-08-14 20:54:40 +08001531 tp->intr_urb = usb_alloc_urb(0, GFP_KERNEL);
1532 if (!tp->intr_urb)
1533 goto err1;
1534
1535 tp->intr_buff = kmalloc(INTBUFSIZE, GFP_KERNEL);
1536 if (!tp->intr_buff)
1537 goto err1;
1538
1539 tp->intr_interval = (int)ep_intr->desc.bInterval;
1540 usb_fill_int_urb(tp->intr_urb, tp->udev, usb_rcvintpipe(tp->udev, 3),
hayeswangb209af92014-08-25 15:53:00 +08001541 tp->intr_buff, INTBUFSIZE, intr_callback,
1542 tp, tp->intr_interval);
hayeswang40a82912013-08-14 20:54:40 +08001543
hayeswangebc2ec482013-08-14 20:54:38 +08001544 return 0;
1545
1546err1:
1547 free_all_mem(tp);
1548 return -ENOMEM;
1549}
1550
hayeswang0de98f62013-08-16 16:09:35 +08001551static struct tx_agg *r8152_get_tx_agg(struct r8152 *tp)
1552{
1553 struct tx_agg *agg = NULL;
1554 unsigned long flags;
1555
hayeswang21949ab2014-03-07 11:04:35 +08001556 if (list_empty(&tp->tx_free))
1557 return NULL;
1558
hayeswang0de98f62013-08-16 16:09:35 +08001559 spin_lock_irqsave(&tp->tx_lock, flags);
1560 if (!list_empty(&tp->tx_free)) {
1561 struct list_head *cursor;
1562
1563 cursor = tp->tx_free.next;
1564 list_del_init(cursor);
1565 agg = list_entry(cursor, struct tx_agg, list);
1566 }
1567 spin_unlock_irqrestore(&tp->tx_lock, flags);
1568
1569 return agg;
1570}
1571
hayeswangb209af92014-08-25 15:53:00 +08001572/* r8152_csum_workaround()
hayeswang6128d1bb2014-03-07 11:04:40 +08001573 * The hw limites the value the transport offset. When the offset is out of the
1574 * range, calculate the checksum by sw.
1575 */
1576static void r8152_csum_workaround(struct r8152 *tp, struct sk_buff *skb,
1577 struct sk_buff_head *list)
1578{
1579 if (skb_shinfo(skb)->gso_size) {
1580 netdev_features_t features = tp->netdev->features;
1581 struct sk_buff_head seg_list;
1582 struct sk_buff *segs, *nskb;
1583
hayeswanga91d45f2014-07-11 16:48:27 +08001584 features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
hayeswang6128d1bb2014-03-07 11:04:40 +08001585 segs = skb_gso_segment(skb, features);
1586 if (IS_ERR(segs) || !segs)
1587 goto drop;
1588
1589 __skb_queue_head_init(&seg_list);
1590
1591 do {
1592 nskb = segs;
1593 segs = segs->next;
1594 nskb->next = NULL;
1595 __skb_queue_tail(&seg_list, nskb);
1596 } while (segs);
1597
1598 skb_queue_splice(&seg_list, list);
1599 dev_kfree_skb(skb);
1600 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
1601 if (skb_checksum_help(skb) < 0)
1602 goto drop;
1603
1604 __skb_queue_head(list, skb);
1605 } else {
1606 struct net_device_stats *stats;
1607
1608drop:
1609 stats = &tp->netdev->stats;
1610 stats->tx_dropped++;
1611 dev_kfree_skb(skb);
1612 }
1613}
1614
hayeswangb209af92014-08-25 15:53:00 +08001615/* msdn_giant_send_check()
hayeswang6128d1bb2014-03-07 11:04:40 +08001616 * According to the document of microsoft, the TCP Pseudo Header excludes the
1617 * packet length for IPv6 TCP large packets.
1618 */
1619static int msdn_giant_send_check(struct sk_buff *skb)
1620{
1621 const struct ipv6hdr *ipv6h;
1622 struct tcphdr *th;
hayeswangfcb308d2014-03-11 10:20:32 +08001623 int ret;
1624
1625 ret = skb_cow_head(skb, 0);
1626 if (ret)
1627 return ret;
hayeswang6128d1bb2014-03-07 11:04:40 +08001628
1629 ipv6h = ipv6_hdr(skb);
1630 th = tcp_hdr(skb);
1631
1632 th->check = 0;
1633 th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);
1634
hayeswangfcb308d2014-03-11 10:20:32 +08001635 return ret;
hayeswang6128d1bb2014-03-07 11:04:40 +08001636}
1637
hayeswangc5554292014-09-12 10:43:11 +08001638static inline void rtl_tx_vlan_tag(struct tx_desc *desc, struct sk_buff *skb)
1639{
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001640 if (skb_vlan_tag_present(skb)) {
hayeswangc5554292014-09-12 10:43:11 +08001641 u32 opts2;
1642
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001643 opts2 = TX_VLAN_TAG | swab16(skb_vlan_tag_get(skb));
hayeswangc5554292014-09-12 10:43:11 +08001644 desc->opts2 |= cpu_to_le32(opts2);
1645 }
1646}
1647
1648static inline void rtl_rx_vlan_tag(struct rx_desc *desc, struct sk_buff *skb)
1649{
1650 u32 opts2 = le32_to_cpu(desc->opts2);
1651
1652 if (opts2 & RX_VLAN_TAG)
1653 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
1654 swab16(opts2 & 0xffff));
1655}
1656
hayeswang60c89072014-03-07 11:04:39 +08001657static int r8152_tx_csum(struct r8152 *tp, struct tx_desc *desc,
1658 struct sk_buff *skb, u32 len, u32 transport_offset)
1659{
1660 u32 mss = skb_shinfo(skb)->gso_size;
1661 u32 opts1, opts2 = 0;
1662 int ret = TX_CSUM_SUCCESS;
1663
1664 WARN_ON_ONCE(len > TX_LEN_MAX);
1665
1666 opts1 = len | TX_FS | TX_LS;
1667
1668 if (mss) {
hayeswang6128d1bb2014-03-07 11:04:40 +08001669 if (transport_offset > GTTCPHO_MAX) {
1670 netif_warn(tp, tx_err, tp->netdev,
1671 "Invalid transport offset 0x%x for TSO\n",
1672 transport_offset);
1673 ret = TX_CSUM_TSO;
1674 goto unavailable;
1675 }
1676
hayeswang6e74d172015-02-06 11:30:50 +08001677 switch (vlan_get_protocol(skb)) {
hayeswang60c89072014-03-07 11:04:39 +08001678 case htons(ETH_P_IP):
1679 opts1 |= GTSENDV4;
1680 break;
1681
hayeswang6128d1bb2014-03-07 11:04:40 +08001682 case htons(ETH_P_IPV6):
hayeswangfcb308d2014-03-11 10:20:32 +08001683 if (msdn_giant_send_check(skb)) {
1684 ret = TX_CSUM_TSO;
1685 goto unavailable;
1686 }
hayeswang6128d1bb2014-03-07 11:04:40 +08001687 opts1 |= GTSENDV6;
hayeswang6128d1bb2014-03-07 11:04:40 +08001688 break;
1689
hayeswang60c89072014-03-07 11:04:39 +08001690 default:
1691 WARN_ON_ONCE(1);
1692 break;
1693 }
1694
1695 opts1 |= transport_offset << GTTCPHO_SHIFT;
1696 opts2 |= min(mss, MSS_MAX) << MSS_SHIFT;
1697 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
hayeswang5bd23882013-08-14 20:54:39 +08001698 u8 ip_protocol;
hayeswang5bd23882013-08-14 20:54:39 +08001699
hayeswang6128d1bb2014-03-07 11:04:40 +08001700 if (transport_offset > TCPHO_MAX) {
1701 netif_warn(tp, tx_err, tp->netdev,
1702 "Invalid transport offset 0x%x\n",
1703 transport_offset);
1704 ret = TX_CSUM_NONE;
1705 goto unavailable;
1706 }
1707
hayeswang6e74d172015-02-06 11:30:50 +08001708 switch (vlan_get_protocol(skb)) {
hayeswang5bd23882013-08-14 20:54:39 +08001709 case htons(ETH_P_IP):
1710 opts2 |= IPV4_CS;
1711 ip_protocol = ip_hdr(skb)->protocol;
1712 break;
1713
1714 case htons(ETH_P_IPV6):
1715 opts2 |= IPV6_CS;
1716 ip_protocol = ipv6_hdr(skb)->nexthdr;
1717 break;
1718
1719 default:
1720 ip_protocol = IPPROTO_RAW;
1721 break;
1722 }
1723
hayeswang60c89072014-03-07 11:04:39 +08001724 if (ip_protocol == IPPROTO_TCP)
hayeswang5bd23882013-08-14 20:54:39 +08001725 opts2 |= TCP_CS;
hayeswang60c89072014-03-07 11:04:39 +08001726 else if (ip_protocol == IPPROTO_UDP)
hayeswang5bd23882013-08-14 20:54:39 +08001727 opts2 |= UDP_CS;
hayeswang60c89072014-03-07 11:04:39 +08001728 else
hayeswang5bd23882013-08-14 20:54:39 +08001729 WARN_ON_ONCE(1);
hayeswang5bd23882013-08-14 20:54:39 +08001730
hayeswang60c89072014-03-07 11:04:39 +08001731 opts2 |= transport_offset << TCPHO_SHIFT;
hayeswang5bd23882013-08-14 20:54:39 +08001732 }
hayeswang60c89072014-03-07 11:04:39 +08001733
1734 desc->opts2 = cpu_to_le32(opts2);
1735 desc->opts1 = cpu_to_le32(opts1);
1736
hayeswang6128d1bb2014-03-07 11:04:40 +08001737unavailable:
hayeswang60c89072014-03-07 11:04:39 +08001738 return ret;
hayeswang5bd23882013-08-14 20:54:39 +08001739}
1740
hayeswangb1379d92013-08-16 16:09:37 +08001741static int r8152_tx_agg_fill(struct r8152 *tp, struct tx_agg *agg)
1742{
hayeswangd84130a2014-02-18 21:49:02 +08001743 struct sk_buff_head skb_head, *tx_queue = &tp->tx_queue;
hayeswang9a4be1b2014-02-18 21:49:07 +08001744 int remain, ret;
hayeswangb1379d92013-08-16 16:09:37 +08001745 u8 *tx_data;
1746
hayeswangd84130a2014-02-18 21:49:02 +08001747 __skb_queue_head_init(&skb_head);
hayeswang0c3121f2014-03-07 11:04:36 +08001748 spin_lock(&tx_queue->lock);
hayeswangd84130a2014-02-18 21:49:02 +08001749 skb_queue_splice_init(tx_queue, &skb_head);
hayeswang0c3121f2014-03-07 11:04:36 +08001750 spin_unlock(&tx_queue->lock);
hayeswangd84130a2014-02-18 21:49:02 +08001751
hayeswangb1379d92013-08-16 16:09:37 +08001752 tx_data = agg->head;
hayeswangb209af92014-08-25 15:53:00 +08001753 agg->skb_num = 0;
1754 agg->skb_len = 0;
hayeswang52aec122014-09-02 10:27:52 +08001755 remain = agg_buf_sz;
hayeswangb1379d92013-08-16 16:09:37 +08001756
hayeswang7937f9e2013-11-20 17:30:54 +08001757 while (remain >= ETH_ZLEN + sizeof(struct tx_desc)) {
hayeswangb1379d92013-08-16 16:09:37 +08001758 struct tx_desc *tx_desc;
1759 struct sk_buff *skb;
1760 unsigned int len;
hayeswang60c89072014-03-07 11:04:39 +08001761 u32 offset;
hayeswangb1379d92013-08-16 16:09:37 +08001762
hayeswangd84130a2014-02-18 21:49:02 +08001763 skb = __skb_dequeue(&skb_head);
hayeswangb1379d92013-08-16 16:09:37 +08001764 if (!skb)
1765 break;
1766
hayeswang60c89072014-03-07 11:04:39 +08001767 len = skb->len + sizeof(*tx_desc);
1768
1769 if (len > remain) {
hayeswangd84130a2014-02-18 21:49:02 +08001770 __skb_queue_head(&skb_head, skb);
hayeswangb1379d92013-08-16 16:09:37 +08001771 break;
1772 }
1773
hayeswang7937f9e2013-11-20 17:30:54 +08001774 tx_data = tx_agg_align(tx_data);
hayeswangb1379d92013-08-16 16:09:37 +08001775 tx_desc = (struct tx_desc *)tx_data;
hayeswang60c89072014-03-07 11:04:39 +08001776
1777 offset = (u32)skb_transport_offset(skb);
1778
hayeswang6128d1bb2014-03-07 11:04:40 +08001779 if (r8152_tx_csum(tp, tx_desc, skb, skb->len, offset)) {
1780 r8152_csum_workaround(tp, skb, &skb_head);
1781 continue;
1782 }
hayeswang60c89072014-03-07 11:04:39 +08001783
hayeswangc5554292014-09-12 10:43:11 +08001784 rtl_tx_vlan_tag(tx_desc, skb);
1785
hayeswangb1379d92013-08-16 16:09:37 +08001786 tx_data += sizeof(*tx_desc);
1787
hayeswang60c89072014-03-07 11:04:39 +08001788 len = skb->len;
1789 if (skb_copy_bits(skb, 0, tx_data, len) < 0) {
1790 struct net_device_stats *stats = &tp->netdev->stats;
1791
1792 stats->tx_dropped++;
1793 dev_kfree_skb_any(skb);
1794 tx_data -= sizeof(*tx_desc);
1795 continue;
1796 }
hayeswangb1379d92013-08-16 16:09:37 +08001797
hayeswang7937f9e2013-11-20 17:30:54 +08001798 tx_data += len;
hayeswang60c89072014-03-07 11:04:39 +08001799 agg->skb_len += len;
Eric Dumazet4c27bf32018-02-25 19:12:10 -08001800 agg->skb_num += skb_shinfo(skb)->gso_segs ?: 1;
hayeswang60c89072014-03-07 11:04:39 +08001801
1802 dev_kfree_skb_any(skb);
1803
hayeswang52aec122014-09-02 10:27:52 +08001804 remain = agg_buf_sz - (int)(tx_agg_align(tx_data) - agg->head);
Kai-Heng Feng0b165512018-01-16 16:46:27 +08001805
1806 if (test_bit(DELL_TB_RX_AGG_BUG, &tp->flags))
1807 break;
hayeswangb1379d92013-08-16 16:09:37 +08001808 }
1809
hayeswangd84130a2014-02-18 21:49:02 +08001810 if (!skb_queue_empty(&skb_head)) {
hayeswang0c3121f2014-03-07 11:04:36 +08001811 spin_lock(&tx_queue->lock);
hayeswangd84130a2014-02-18 21:49:02 +08001812 skb_queue_splice(&skb_head, tx_queue);
hayeswang0c3121f2014-03-07 11:04:36 +08001813 spin_unlock(&tx_queue->lock);
hayeswangd84130a2014-02-18 21:49:02 +08001814 }
1815
hayeswang0c3121f2014-03-07 11:04:36 +08001816 netif_tx_lock(tp->netdev);
hayeswangdd1b1192013-11-20 17:30:56 +08001817
1818 if (netif_queue_stopped(tp->netdev) &&
1819 skb_queue_len(&tp->tx_queue) < tp->tx_qlen)
1820 netif_wake_queue(tp->netdev);
1821
hayeswang0c3121f2014-03-07 11:04:36 +08001822 netif_tx_unlock(tp->netdev);
hayeswang9a4be1b2014-02-18 21:49:07 +08001823
hayeswang0c3121f2014-03-07 11:04:36 +08001824 ret = usb_autopm_get_interface_async(tp->intf);
hayeswang9a4be1b2014-02-18 21:49:07 +08001825 if (ret < 0)
1826 goto out_tx_fill;
hayeswangdd1b1192013-11-20 17:30:56 +08001827
hayeswangb1379d92013-08-16 16:09:37 +08001828 usb_fill_bulk_urb(agg->urb, tp->udev, usb_sndbulkpipe(tp->udev, 2),
1829 agg->head, (int)(tx_data - (u8 *)agg->head),
1830 (usb_complete_t)write_bulk_callback, agg);
1831
hayeswang0c3121f2014-03-07 11:04:36 +08001832 ret = usb_submit_urb(agg->urb, GFP_ATOMIC);
hayeswang9a4be1b2014-02-18 21:49:07 +08001833 if (ret < 0)
hayeswang0c3121f2014-03-07 11:04:36 +08001834 usb_autopm_put_interface_async(tp->intf);
hayeswang9a4be1b2014-02-18 21:49:07 +08001835
1836out_tx_fill:
1837 return ret;
hayeswangb1379d92013-08-16 16:09:37 +08001838}
1839
hayeswang565cab02014-03-07 11:04:38 +08001840static u8 r8152_rx_csum(struct r8152 *tp, struct rx_desc *rx_desc)
1841{
1842 u8 checksum = CHECKSUM_NONE;
1843 u32 opts2, opts3;
1844
hayeswang19c0f402017-01-11 16:25:34 +08001845 if (!(tp->netdev->features & NETIF_F_RXCSUM))
hayeswang565cab02014-03-07 11:04:38 +08001846 goto return_result;
1847
1848 opts2 = le32_to_cpu(rx_desc->opts2);
1849 opts3 = le32_to_cpu(rx_desc->opts3);
1850
1851 if (opts2 & RD_IPV4_CS) {
1852 if (opts3 & IPF)
1853 checksum = CHECKSUM_NONE;
Hayes Wangea6499e2018-02-02 16:43:35 +08001854 else if ((opts2 & RD_UDP_CS) && !(opts3 & UDPF))
1855 checksum = CHECKSUM_UNNECESSARY;
1856 else if ((opts2 & RD_TCP_CS) && !(opts3 & TCPF))
hayeswang565cab02014-03-07 11:04:38 +08001857 checksum = CHECKSUM_UNNECESSARY;
Mark Lordb9a321b2016-10-30 19:28:27 -04001858 } else if (opts2 & RD_IPV6_CS) {
hayeswang6128d1bb2014-03-07 11:04:40 +08001859 if ((opts2 & RD_UDP_CS) && !(opts3 & UDPF))
1860 checksum = CHECKSUM_UNNECESSARY;
1861 else if ((opts2 & RD_TCP_CS) && !(opts3 & TCPF))
1862 checksum = CHECKSUM_UNNECESSARY;
hayeswang565cab02014-03-07 11:04:38 +08001863 }
1864
1865return_result:
1866 return checksum;
1867}
1868
hayeswangd823ab62015-01-12 12:06:23 +08001869static int rx_bottom(struct r8152 *tp, int budget)
hayeswangebc2ec482013-08-14 20:54:38 +08001870{
hayeswanga5a4f462013-08-16 16:09:34 +08001871 unsigned long flags;
hayeswangd84130a2014-02-18 21:49:02 +08001872 struct list_head *cursor, *next, rx_queue;
hayeswange1a2ca92015-02-06 11:30:45 +08001873 int ret = 0, work_done = 0;
hayeswangce594e92017-03-16 14:32:22 +08001874 struct napi_struct *napi = &tp->napi;
hayeswangd823ab62015-01-12 12:06:23 +08001875
1876 if (!skb_queue_empty(&tp->rx_queue)) {
1877 while (work_done < budget) {
1878 struct sk_buff *skb = __skb_dequeue(&tp->rx_queue);
1879 struct net_device *netdev = tp->netdev;
1880 struct net_device_stats *stats = &netdev->stats;
1881 unsigned int pkt_len;
1882
1883 if (!skb)
1884 break;
1885
1886 pkt_len = skb->len;
hayeswangce594e92017-03-16 14:32:22 +08001887 napi_gro_receive(napi, skb);
hayeswangd823ab62015-01-12 12:06:23 +08001888 work_done++;
1889 stats->rx_packets++;
1890 stats->rx_bytes += pkt_len;
1891 }
1892 }
hayeswangebc2ec482013-08-14 20:54:38 +08001893
hayeswangd84130a2014-02-18 21:49:02 +08001894 if (list_empty(&tp->rx_done))
hayeswangd823ab62015-01-12 12:06:23 +08001895 goto out1;
hayeswangd84130a2014-02-18 21:49:02 +08001896
1897 INIT_LIST_HEAD(&rx_queue);
hayeswanga5a4f462013-08-16 16:09:34 +08001898 spin_lock_irqsave(&tp->rx_lock, flags);
hayeswangd84130a2014-02-18 21:49:02 +08001899 list_splice_init(&tp->rx_done, &rx_queue);
1900 spin_unlock_irqrestore(&tp->rx_lock, flags);
1901
1902 list_for_each_safe(cursor, next, &rx_queue) {
hayeswang43a44782013-08-16 16:09:36 +08001903 struct rx_desc *rx_desc;
1904 struct rx_agg *agg;
hayeswang43a44782013-08-16 16:09:36 +08001905 int len_used = 0;
1906 struct urb *urb;
1907 u8 *rx_data;
hayeswang43a44782013-08-16 16:09:36 +08001908
hayeswangebc2ec482013-08-14 20:54:38 +08001909 list_del_init(cursor);
hayeswangebc2ec482013-08-14 20:54:38 +08001910
1911 agg = list_entry(cursor, struct rx_agg, list);
1912 urb = agg->urb;
hayeswang0de98f62013-08-16 16:09:35 +08001913 if (urb->actual_length < ETH_ZLEN)
1914 goto submit;
hayeswangebc2ec482013-08-14 20:54:38 +08001915
hayeswangebc2ec482013-08-14 20:54:38 +08001916 rx_desc = agg->head;
1917 rx_data = agg->head;
hayeswang7937f9e2013-11-20 17:30:54 +08001918 len_used += sizeof(struct rx_desc);
hayeswangebc2ec482013-08-14 20:54:38 +08001919
hayeswang7937f9e2013-11-20 17:30:54 +08001920 while (urb->actual_length > len_used) {
hayeswang43a44782013-08-16 16:09:36 +08001921 struct net_device *netdev = tp->netdev;
hayeswang05e0f1a2014-03-06 15:07:18 +08001922 struct net_device_stats *stats = &netdev->stats;
hayeswang7937f9e2013-11-20 17:30:54 +08001923 unsigned int pkt_len;
hayeswang43a44782013-08-16 16:09:36 +08001924 struct sk_buff *skb;
1925
hayeswang74544452017-06-09 17:11:47 +08001926 /* limite the skb numbers for rx_queue */
1927 if (unlikely(skb_queue_len(&tp->rx_queue) >= 1000))
1928 break;
1929
hayeswang7937f9e2013-11-20 17:30:54 +08001930 pkt_len = le32_to_cpu(rx_desc->opts1) & RX_LEN_MASK;
hayeswangebc2ec482013-08-14 20:54:38 +08001931 if (pkt_len < ETH_ZLEN)
1932 break;
1933
hayeswang7937f9e2013-11-20 17:30:54 +08001934 len_used += pkt_len;
1935 if (urb->actual_length < len_used)
1936 break;
1937
hayeswangb65c0c92017-06-21 11:25:18 +08001938 pkt_len -= ETH_FCS_LEN;
hayeswangebc2ec482013-08-14 20:54:38 +08001939 rx_data += sizeof(struct rx_desc);
1940
hayeswangce594e92017-03-16 14:32:22 +08001941 skb = napi_alloc_skb(napi, pkt_len);
hayeswangebc2ec482013-08-14 20:54:38 +08001942 if (!skb) {
1943 stats->rx_dropped++;
hayeswang5e2f7482014-03-07 11:04:37 +08001944 goto find_next_rx;
hayeswangebc2ec482013-08-14 20:54:38 +08001945 }
hayeswang565cab02014-03-07 11:04:38 +08001946
1947 skb->ip_summed = r8152_rx_csum(tp, rx_desc);
hayeswangebc2ec482013-08-14 20:54:38 +08001948 memcpy(skb->data, rx_data, pkt_len);
1949 skb_put(skb, pkt_len);
1950 skb->protocol = eth_type_trans(skb, netdev);
hayeswangc5554292014-09-12 10:43:11 +08001951 rtl_rx_vlan_tag(rx_desc, skb);
hayeswangd823ab62015-01-12 12:06:23 +08001952 if (work_done < budget) {
hayeswangce594e92017-03-16 14:32:22 +08001953 napi_gro_receive(napi, skb);
hayeswangd823ab62015-01-12 12:06:23 +08001954 work_done++;
1955 stats->rx_packets++;
1956 stats->rx_bytes += pkt_len;
1957 } else {
1958 __skb_queue_tail(&tp->rx_queue, skb);
1959 }
hayeswangebc2ec482013-08-14 20:54:38 +08001960
hayeswang5e2f7482014-03-07 11:04:37 +08001961find_next_rx:
hayeswangb65c0c92017-06-21 11:25:18 +08001962 rx_data = rx_agg_align(rx_data + pkt_len + ETH_FCS_LEN);
hayeswangebc2ec482013-08-14 20:54:38 +08001963 rx_desc = (struct rx_desc *)rx_data;
hayeswangebc2ec482013-08-14 20:54:38 +08001964 len_used = (int)(rx_data - (u8 *)agg->head);
hayeswang7937f9e2013-11-20 17:30:54 +08001965 len_used += sizeof(struct rx_desc);
hayeswangebc2ec482013-08-14 20:54:38 +08001966 }
1967
hayeswang0de98f62013-08-16 16:09:35 +08001968submit:
hayeswange1a2ca92015-02-06 11:30:45 +08001969 if (!ret) {
1970 ret = r8152_submit_rx(tp, agg, GFP_ATOMIC);
1971 } else {
1972 urb->actual_length = 0;
1973 list_add_tail(&agg->list, next);
1974 }
1975 }
1976
1977 if (!list_empty(&rx_queue)) {
1978 spin_lock_irqsave(&tp->rx_lock, flags);
1979 list_splice_tail(&rx_queue, &tp->rx_done);
1980 spin_unlock_irqrestore(&tp->rx_lock, flags);
hayeswangebc2ec482013-08-14 20:54:38 +08001981 }
hayeswangd823ab62015-01-12 12:06:23 +08001982
1983out1:
1984 return work_done;
hayeswangebc2ec482013-08-14 20:54:38 +08001985}
1986
1987static void tx_bottom(struct r8152 *tp)
1988{
hayeswangebc2ec482013-08-14 20:54:38 +08001989 int res;
1990
hayeswangb1379d92013-08-16 16:09:37 +08001991 do {
1992 struct tx_agg *agg;
hayeswangebc2ec482013-08-14 20:54:38 +08001993
hayeswangb1379d92013-08-16 16:09:37 +08001994 if (skb_queue_empty(&tp->tx_queue))
hayeswangebc2ec482013-08-14 20:54:38 +08001995 break;
1996
hayeswangb1379d92013-08-16 16:09:37 +08001997 agg = r8152_get_tx_agg(tp);
1998 if (!agg)
hayeswangebc2ec482013-08-14 20:54:38 +08001999 break;
hayeswangb1379d92013-08-16 16:09:37 +08002000
2001 res = r8152_tx_agg_fill(tp, agg);
2002 if (res) {
hayeswang05e0f1a2014-03-06 15:07:18 +08002003 struct net_device *netdev = tp->netdev;
hayeswangb1379d92013-08-16 16:09:37 +08002004
2005 if (res == -ENODEV) {
hayeswang67610492014-10-30 11:46:40 +08002006 set_bit(RTL8152_UNPLUG, &tp->flags);
hayeswangb1379d92013-08-16 16:09:37 +08002007 netif_device_detach(netdev);
2008 } else {
hayeswang05e0f1a2014-03-06 15:07:18 +08002009 struct net_device_stats *stats = &netdev->stats;
2010 unsigned long flags;
2011
hayeswangb1379d92013-08-16 16:09:37 +08002012 netif_warn(tp, tx_err, netdev,
2013 "failed tx_urb %d\n", res);
2014 stats->tx_dropped += agg->skb_num;
hayeswangdb8515e2014-03-06 15:07:16 +08002015
hayeswangb1379d92013-08-16 16:09:37 +08002016 spin_lock_irqsave(&tp->tx_lock, flags);
2017 list_add_tail(&agg->list, &tp->tx_free);
2018 spin_unlock_irqrestore(&tp->tx_lock, flags);
2019 }
hayeswangebc2ec482013-08-14 20:54:38 +08002020 }
hayeswangb1379d92013-08-16 16:09:37 +08002021 } while (res == 0);
hayeswangebc2ec482013-08-14 20:54:38 +08002022}
2023
hayeswangd823ab62015-01-12 12:06:23 +08002024static void bottom_half(struct r8152 *tp)
hayeswangebc2ec482013-08-14 20:54:38 +08002025{
hayeswangebc2ec482013-08-14 20:54:38 +08002026 if (test_bit(RTL8152_UNPLUG, &tp->flags))
2027 return;
2028
2029 if (!test_bit(WORK_ENABLE, &tp->flags))
2030 return;
2031
hayeswang7559fb2f2013-08-16 16:09:38 +08002032 /* When link down, the driver would cancel all bulks. */
2033 /* This avoid the re-submitting bulk */
hayeswangebc2ec482013-08-14 20:54:38 +08002034 if (!netif_carrier_ok(tp->netdev))
2035 return;
2036
hayeswangd823ab62015-01-12 12:06:23 +08002037 clear_bit(SCHEDULE_NAPI, &tp->flags);
hayeswang9451a112014-11-12 10:05:04 +08002038
hayeswang0c3121f2014-03-07 11:04:36 +08002039 tx_bottom(tp);
hayeswangebc2ec482013-08-14 20:54:38 +08002040}
2041
hayeswangd823ab62015-01-12 12:06:23 +08002042static int r8152_poll(struct napi_struct *napi, int budget)
2043{
2044 struct r8152 *tp = container_of(napi, struct r8152, napi);
2045 int work_done;
2046
2047 work_done = rx_bottom(tp, budget);
2048 bottom_half(tp);
2049
2050 if (work_done < budget) {
hayeswanga3307f92017-06-09 17:11:48 +08002051 if (!napi_complete_done(napi, work_done))
2052 goto out;
hayeswangd823ab62015-01-12 12:06:23 +08002053 if (!list_empty(&tp->rx_done))
2054 napi_schedule(napi);
hayeswang248b2132017-01-26 09:38:33 +08002055 else if (!skb_queue_empty(&tp->tx_queue) &&
2056 !list_empty(&tp->tx_free))
2057 napi_schedule(napi);
hayeswangd823ab62015-01-12 12:06:23 +08002058 }
2059
hayeswanga3307f92017-06-09 17:11:48 +08002060out:
hayeswangd823ab62015-01-12 12:06:23 +08002061 return work_done;
2062}
2063
hayeswangebc2ec482013-08-14 20:54:38 +08002064static
2065int r8152_submit_rx(struct r8152 *tp, struct rx_agg *agg, gfp_t mem_flags)
2066{
hayeswanga0fccd42014-11-20 10:29:05 +08002067 int ret;
2068
hayeswangef827a52015-01-09 10:26:36 +08002069 /* The rx would be stopped, so skip submitting */
2070 if (test_bit(RTL8152_UNPLUG, &tp->flags) ||
2071 !test_bit(WORK_ENABLE, &tp->flags) || !netif_carrier_ok(tp->netdev))
2072 return 0;
2073
hayeswangebc2ec482013-08-14 20:54:38 +08002074 usb_fill_bulk_urb(agg->urb, tp->udev, usb_rcvbulkpipe(tp->udev, 1),
hayeswang52aec122014-09-02 10:27:52 +08002075 agg->head, agg_buf_sz,
hayeswangb209af92014-08-25 15:53:00 +08002076 (usb_complete_t)read_bulk_callback, agg);
hayeswangebc2ec482013-08-14 20:54:38 +08002077
hayeswanga0fccd42014-11-20 10:29:05 +08002078 ret = usb_submit_urb(agg->urb, mem_flags);
2079 if (ret == -ENODEV) {
2080 set_bit(RTL8152_UNPLUG, &tp->flags);
2081 netif_device_detach(tp->netdev);
2082 } else if (ret) {
2083 struct urb *urb = agg->urb;
2084 unsigned long flags;
2085
2086 urb->actual_length = 0;
2087 spin_lock_irqsave(&tp->rx_lock, flags);
2088 list_add_tail(&agg->list, &tp->rx_done);
2089 spin_unlock_irqrestore(&tp->rx_lock, flags);
hayeswangd823ab62015-01-12 12:06:23 +08002090
2091 netif_err(tp, rx_err, tp->netdev,
2092 "Couldn't submit rx[%p], ret = %d\n", agg, ret);
2093
2094 napi_schedule(&tp->napi);
hayeswanga0fccd42014-11-20 10:29:05 +08002095 }
2096
2097 return ret;
hayeswangac718b62013-05-02 16:01:25 +00002098}
2099
hayeswang00a5e362014-02-18 21:48:59 +08002100static void rtl_drop_queued_tx(struct r8152 *tp)
2101{
2102 struct net_device_stats *stats = &tp->netdev->stats;
hayeswangd84130a2014-02-18 21:49:02 +08002103 struct sk_buff_head skb_head, *tx_queue = &tp->tx_queue;
hayeswang00a5e362014-02-18 21:48:59 +08002104 struct sk_buff *skb;
2105
hayeswangd84130a2014-02-18 21:49:02 +08002106 if (skb_queue_empty(tx_queue))
2107 return;
2108
2109 __skb_queue_head_init(&skb_head);
hayeswang2685d412014-03-07 11:04:34 +08002110 spin_lock_bh(&tx_queue->lock);
hayeswangd84130a2014-02-18 21:49:02 +08002111 skb_queue_splice_init(tx_queue, &skb_head);
hayeswang2685d412014-03-07 11:04:34 +08002112 spin_unlock_bh(&tx_queue->lock);
hayeswangd84130a2014-02-18 21:49:02 +08002113
2114 while ((skb = __skb_dequeue(&skb_head))) {
hayeswang00a5e362014-02-18 21:48:59 +08002115 dev_kfree_skb(skb);
2116 stats->tx_dropped++;
2117 }
2118}
2119
hayeswangac718b62013-05-02 16:01:25 +00002120static void rtl8152_tx_timeout(struct net_device *netdev)
2121{
2122 struct r8152 *tp = netdev_priv(netdev);
hayeswangebc2ec482013-08-14 20:54:38 +08002123
Hayes Wang4a8deae2014-01-07 11:18:22 +08002124 netif_warn(tp, tx_err, netdev, "Tx timeout\n");
hayeswang37608f32015-07-29 20:39:09 +08002125
2126 usb_queue_reset_device(tp->intf);
hayeswangac718b62013-05-02 16:01:25 +00002127}
2128
2129static void rtl8152_set_rx_mode(struct net_device *netdev)
2130{
2131 struct r8152 *tp = netdev_priv(netdev);
2132
hayeswang51d979f2015-02-06 11:30:47 +08002133 if (netif_carrier_ok(netdev)) {
hayeswangac718b62013-05-02 16:01:25 +00002134 set_bit(RTL8152_SET_RX_MODE, &tp->flags);
hayeswang40a82912013-08-14 20:54:40 +08002135 schedule_delayed_work(&tp->schedule, 0);
2136 }
hayeswangac718b62013-05-02 16:01:25 +00002137}
2138
2139static void _rtl8152_set_rx_mode(struct net_device *netdev)
2140{
2141 struct r8152 *tp = netdev_priv(netdev);
hayeswang31787f52013-07-31 17:21:25 +08002142 u32 mc_filter[2]; /* Multicast hash filter */
2143 __le32 tmp[2];
hayeswangac718b62013-05-02 16:01:25 +00002144 u32 ocp_data;
2145
hayeswangac718b62013-05-02 16:01:25 +00002146 netif_stop_queue(netdev);
2147 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
2148 ocp_data &= ~RCR_ACPT_ALL;
2149 ocp_data |= RCR_AB | RCR_APM;
2150
2151 if (netdev->flags & IFF_PROMISC) {
2152 /* Unconditionally log net taps. */
2153 netif_notice(tp, link, netdev, "Promiscuous mode enabled\n");
2154 ocp_data |= RCR_AM | RCR_AAP;
hayeswangb209af92014-08-25 15:53:00 +08002155 mc_filter[1] = 0xffffffff;
2156 mc_filter[0] = 0xffffffff;
hayeswangac718b62013-05-02 16:01:25 +00002157 } else if ((netdev_mc_count(netdev) > multicast_filter_limit) ||
2158 (netdev->flags & IFF_ALLMULTI)) {
2159 /* Too many to filter perfectly -- accept all multicasts. */
2160 ocp_data |= RCR_AM;
hayeswangb209af92014-08-25 15:53:00 +08002161 mc_filter[1] = 0xffffffff;
2162 mc_filter[0] = 0xffffffff;
hayeswangac718b62013-05-02 16:01:25 +00002163 } else {
2164 struct netdev_hw_addr *ha;
2165
hayeswangb209af92014-08-25 15:53:00 +08002166 mc_filter[1] = 0;
2167 mc_filter[0] = 0;
hayeswangac718b62013-05-02 16:01:25 +00002168 netdev_for_each_mc_addr(ha, netdev) {
2169 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
hayeswangb209af92014-08-25 15:53:00 +08002170
hayeswangac718b62013-05-02 16:01:25 +00002171 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
2172 ocp_data |= RCR_AM;
2173 }
2174 }
2175
hayeswang31787f52013-07-31 17:21:25 +08002176 tmp[0] = __cpu_to_le32(swab32(mc_filter[1]));
2177 tmp[1] = __cpu_to_le32(swab32(mc_filter[0]));
hayeswangac718b62013-05-02 16:01:25 +00002178
hayeswang31787f52013-07-31 17:21:25 +08002179 pla_ocp_write(tp, PLA_MAR, BYTE_EN_DWORD, sizeof(tmp), tmp);
hayeswangac718b62013-05-02 16:01:25 +00002180 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
2181 netif_wake_queue(netdev);
hayeswangac718b62013-05-02 16:01:25 +00002182}
2183
hayeswanga5e31252015-01-06 17:41:58 +08002184static netdev_features_t
2185rtl8152_features_check(struct sk_buff *skb, struct net_device *dev,
2186 netdev_features_t features)
2187{
2188 u32 mss = skb_shinfo(skb)->gso_size;
2189 int max_offset = mss ? GTTCPHO_MAX : TCPHO_MAX;
2190 int offset = skb_transport_offset(skb);
2191
2192 if ((mss || skb->ip_summed == CHECKSUM_PARTIAL) && offset > max_offset)
Tom Herberta1882222015-12-14 11:19:43 -08002193 features &= ~(NETIF_F_CSUM_MASK | NETIF_F_GSO_MASK);
hayeswanga5e31252015-01-06 17:41:58 +08002194 else if ((skb->len + sizeof(struct tx_desc)) > agg_buf_sz)
2195 features &= ~NETIF_F_GSO_MASK;
2196
2197 return features;
2198}
2199
hayeswangac718b62013-05-02 16:01:25 +00002200static netdev_tx_t rtl8152_start_xmit(struct sk_buff *skb,
hayeswangb209af92014-08-25 15:53:00 +08002201 struct net_device *netdev)
hayeswangac718b62013-05-02 16:01:25 +00002202{
2203 struct r8152 *tp = netdev_priv(netdev);
hayeswangac718b62013-05-02 16:01:25 +00002204
hayeswangac718b62013-05-02 16:01:25 +00002205 skb_tx_timestamp(skb);
hayeswangebc2ec482013-08-14 20:54:38 +08002206
hayeswang61598782013-11-20 17:30:55 +08002207 skb_queue_tail(&tp->tx_queue, skb);
hayeswangebc2ec482013-08-14 20:54:38 +08002208
hayeswang0c3121f2014-03-07 11:04:36 +08002209 if (!list_empty(&tp->tx_free)) {
2210 if (test_bit(SELECTIVE_SUSPEND, &tp->flags)) {
hayeswangd823ab62015-01-12 12:06:23 +08002211 set_bit(SCHEDULE_NAPI, &tp->flags);
hayeswang0c3121f2014-03-07 11:04:36 +08002212 schedule_delayed_work(&tp->schedule, 0);
2213 } else {
2214 usb_mark_last_busy(tp->udev);
hayeswangd823ab62015-01-12 12:06:23 +08002215 napi_schedule(&tp->napi);
hayeswang0c3121f2014-03-07 11:04:36 +08002216 }
hayeswangb209af92014-08-25 15:53:00 +08002217 } else if (skb_queue_len(&tp->tx_queue) > tp->tx_qlen) {
hayeswangdd1b1192013-11-20 17:30:56 +08002218 netif_stop_queue(netdev);
hayeswangb209af92014-08-25 15:53:00 +08002219 }
hayeswangdd1b1192013-11-20 17:30:56 +08002220
hayeswangac718b62013-05-02 16:01:25 +00002221 return NETDEV_TX_OK;
2222}
2223
2224static void r8152b_reset_packet_filter(struct r8152 *tp)
2225{
2226 u32 ocp_data;
2227
2228 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_FMC);
2229 ocp_data &= ~FMC_FCR_MCU_EN;
2230 ocp_write_word(tp, MCU_TYPE_PLA, PLA_FMC, ocp_data);
2231 ocp_data |= FMC_FCR_MCU_EN;
2232 ocp_write_word(tp, MCU_TYPE_PLA, PLA_FMC, ocp_data);
2233}
2234
2235static void rtl8152_nic_reset(struct r8152 *tp)
2236{
2237 int i;
2238
2239 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CR, CR_RST);
2240
2241 for (i = 0; i < 1000; i++) {
2242 if (!(ocp_read_byte(tp, MCU_TYPE_PLA, PLA_CR) & CR_RST))
2243 break;
hayeswangb209af92014-08-25 15:53:00 +08002244 usleep_range(100, 400);
hayeswangac718b62013-05-02 16:01:25 +00002245 }
2246}
2247
hayeswangdd1b1192013-11-20 17:30:56 +08002248static void set_tx_qlen(struct r8152 *tp)
2249{
2250 struct net_device *netdev = tp->netdev;
2251
hayeswangb65c0c92017-06-21 11:25:18 +08002252 tp->tx_qlen = agg_buf_sz / (netdev->mtu + VLAN_ETH_HLEN + ETH_FCS_LEN +
hayeswang52aec122014-09-02 10:27:52 +08002253 sizeof(struct tx_desc));
hayeswangdd1b1192013-11-20 17:30:56 +08002254}
2255
hayeswangac718b62013-05-02 16:01:25 +00002256static inline u8 rtl8152_get_speed(struct r8152 *tp)
2257{
2258 return ocp_read_byte(tp, MCU_TYPE_PLA, PLA_PHYSTATUS);
2259}
2260
hayeswang507605a2014-01-02 11:22:43 +08002261static void rtl_set_eee_plus(struct r8152 *tp)
hayeswangac718b62013-05-02 16:01:25 +00002262{
hayeswangebc2ec482013-08-14 20:54:38 +08002263 u32 ocp_data;
hayeswangac718b62013-05-02 16:01:25 +00002264 u8 speed;
2265
2266 speed = rtl8152_get_speed(tp);
hayeswangebc2ec482013-08-14 20:54:38 +08002267 if (speed & _10bps) {
hayeswangac718b62013-05-02 16:01:25 +00002268 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR);
hayeswangebc2ec482013-08-14 20:54:38 +08002269 ocp_data |= EEEP_CR_EEEP_TX;
hayeswangac718b62013-05-02 16:01:25 +00002270 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR, ocp_data);
2271 } else {
2272 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR);
hayeswangebc2ec482013-08-14 20:54:38 +08002273 ocp_data &= ~EEEP_CR_EEEP_TX;
hayeswangac718b62013-05-02 16:01:25 +00002274 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEEP_CR, ocp_data);
2275 }
hayeswang507605a2014-01-02 11:22:43 +08002276}
2277
hayeswang00a5e362014-02-18 21:48:59 +08002278static void rxdy_gated_en(struct r8152 *tp, bool enable)
2279{
2280 u32 ocp_data;
2281
2282 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MISC_1);
2283 if (enable)
2284 ocp_data |= RXDY_GATED_EN;
2285 else
2286 ocp_data &= ~RXDY_GATED_EN;
2287 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MISC_1, ocp_data);
2288}
2289
hayeswang445f7f42014-09-23 16:31:47 +08002290static int rtl_start_rx(struct r8152 *tp)
2291{
2292 int i, ret = 0;
2293
2294 INIT_LIST_HEAD(&tp->rx_done);
2295 for (i = 0; i < RTL8152_MAX_RX; i++) {
2296 INIT_LIST_HEAD(&tp->rx_info[i].list);
2297 ret = r8152_submit_rx(tp, &tp->rx_info[i], GFP_KERNEL);
2298 if (ret)
2299 break;
2300 }
2301
hayeswang7bcf4f62014-11-20 10:29:06 +08002302 if (ret && ++i < RTL8152_MAX_RX) {
2303 struct list_head rx_queue;
2304 unsigned long flags;
2305
2306 INIT_LIST_HEAD(&rx_queue);
2307
2308 do {
2309 struct rx_agg *agg = &tp->rx_info[i++];
2310 struct urb *urb = agg->urb;
2311
2312 urb->actual_length = 0;
2313 list_add_tail(&agg->list, &rx_queue);
2314 } while (i < RTL8152_MAX_RX);
2315
2316 spin_lock_irqsave(&tp->rx_lock, flags);
2317 list_splice_tail(&rx_queue, &tp->rx_done);
2318 spin_unlock_irqrestore(&tp->rx_lock, flags);
2319 }
2320
hayeswang445f7f42014-09-23 16:31:47 +08002321 return ret;
2322}
2323
2324static int rtl_stop_rx(struct r8152 *tp)
2325{
2326 int i;
2327
2328 for (i = 0; i < RTL8152_MAX_RX; i++)
2329 usb_kill_urb(tp->rx_info[i].urb);
2330
hayeswangd823ab62015-01-12 12:06:23 +08002331 while (!skb_queue_empty(&tp->rx_queue))
2332 dev_kfree_skb(__skb_dequeue(&tp->rx_queue));
2333
hayeswang445f7f42014-09-23 16:31:47 +08002334 return 0;
2335}
2336
hayeswang507605a2014-01-02 11:22:43 +08002337static int rtl_enable(struct r8152 *tp)
2338{
2339 u32 ocp_data;
hayeswangac718b62013-05-02 16:01:25 +00002340
2341 r8152b_reset_packet_filter(tp);
2342
2343 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_CR);
2344 ocp_data |= CR_RE | CR_TE;
2345 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CR, ocp_data);
2346
hayeswang00a5e362014-02-18 21:48:59 +08002347 rxdy_gated_en(tp, false);
hayeswangac718b62013-05-02 16:01:25 +00002348
hayeswangaa2e0922015-01-09 10:26:35 +08002349 return 0;
hayeswangac718b62013-05-02 16:01:25 +00002350}
2351
hayeswang507605a2014-01-02 11:22:43 +08002352static int rtl8152_enable(struct r8152 *tp)
2353{
hayeswang68714382014-04-11 17:54:31 +08002354 if (test_bit(RTL8152_UNPLUG, &tp->flags))
2355 return -ENODEV;
2356
hayeswang507605a2014-01-02 11:22:43 +08002357 set_tx_qlen(tp);
2358 rtl_set_eee_plus(tp);
2359
2360 return rtl_enable(tp);
2361}
2362
hayeswang65b82d62017-06-15 14:44:03 +08002363static inline void r8153b_rx_agg_chg_indicate(struct r8152 *tp)
2364{
2365 ocp_write_byte(tp, MCU_TYPE_USB, USB_UPT_RXDMA_OWN,
2366 OWN_UPDATE | OWN_CLEAR);
2367}
2368
hayeswang464ec102015-02-12 14:33:46 +08002369static void r8153_set_rx_early_timeout(struct r8152 *tp)
hayeswang43779f82014-01-02 11:25:10 +08002370{
hayeswang464ec102015-02-12 14:33:46 +08002371 u32 ocp_data = tp->coalesce / 8;
hayeswang43779f82014-01-02 11:25:10 +08002372
hayeswang65b82d62017-06-15 14:44:03 +08002373 switch (tp->version) {
2374 case RTL_VER_03:
2375 case RTL_VER_04:
2376 case RTL_VER_05:
2377 case RTL_VER_06:
2378 ocp_write_word(tp, MCU_TYPE_USB, USB_RX_EARLY_TIMEOUT,
2379 ocp_data);
2380 break;
2381
2382 case RTL_VER_08:
2383 case RTL_VER_09:
2384 /* The RTL8153B uses USB_RX_EXTRA_AGGR_TMR for rx timeout
2385 * primarily. For USB_RX_EARLY_TIMEOUT, we fix it to 128ns.
2386 */
2387 ocp_write_word(tp, MCU_TYPE_USB, USB_RX_EARLY_TIMEOUT,
2388 128 / 8);
2389 ocp_write_word(tp, MCU_TYPE_USB, USB_RX_EXTRA_AGGR_TMR,
2390 ocp_data);
2391 r8153b_rx_agg_chg_indicate(tp);
2392 break;
2393
2394 default:
2395 break;
2396 }
hayeswang464ec102015-02-12 14:33:46 +08002397}
2398
2399static void r8153_set_rx_early_size(struct r8152 *tp)
2400{
hayeswang65b82d62017-06-15 14:44:03 +08002401 u32 ocp_data = agg_buf_sz - rx_reserved_size(tp->netdev->mtu);
hayeswang464ec102015-02-12 14:33:46 +08002402
hayeswang65b82d62017-06-15 14:44:03 +08002403 switch (tp->version) {
2404 case RTL_VER_03:
2405 case RTL_VER_04:
2406 case RTL_VER_05:
2407 case RTL_VER_06:
2408 ocp_write_word(tp, MCU_TYPE_USB, USB_RX_EARLY_SIZE,
2409 ocp_data / 4);
2410 break;
2411 case RTL_VER_08:
2412 case RTL_VER_09:
2413 ocp_write_word(tp, MCU_TYPE_USB, USB_RX_EARLY_SIZE,
2414 ocp_data / 8);
2415 r8153b_rx_agg_chg_indicate(tp);
2416 break;
2417 default:
2418 WARN_ON_ONCE(1);
2419 break;
2420 }
hayeswang43779f82014-01-02 11:25:10 +08002421}
2422
2423static int rtl8153_enable(struct r8152 *tp)
2424{
hayeswang68714382014-04-11 17:54:31 +08002425 if (test_bit(RTL8152_UNPLUG, &tp->flags))
2426 return -ENODEV;
2427
hayeswang43779f82014-01-02 11:25:10 +08002428 set_tx_qlen(tp);
2429 rtl_set_eee_plus(tp);
hayeswang464ec102015-02-12 14:33:46 +08002430 r8153_set_rx_early_timeout(tp);
2431 r8153_set_rx_early_size(tp);
hayeswang43779f82014-01-02 11:25:10 +08002432
2433 return rtl_enable(tp);
2434}
2435
hayeswangd70b1132014-09-19 15:17:18 +08002436static void rtl_disable(struct r8152 *tp)
hayeswangac718b62013-05-02 16:01:25 +00002437{
hayeswangebc2ec482013-08-14 20:54:38 +08002438 u32 ocp_data;
2439 int i;
hayeswangac718b62013-05-02 16:01:25 +00002440
hayeswang68714382014-04-11 17:54:31 +08002441 if (test_bit(RTL8152_UNPLUG, &tp->flags)) {
2442 rtl_drop_queued_tx(tp);
2443 return;
2444 }
2445
hayeswangac718b62013-05-02 16:01:25 +00002446 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
2447 ocp_data &= ~RCR_ACPT_ALL;
2448 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
2449
hayeswang00a5e362014-02-18 21:48:59 +08002450 rtl_drop_queued_tx(tp);
hayeswangebc2ec482013-08-14 20:54:38 +08002451
2452 for (i = 0; i < RTL8152_MAX_TX; i++)
2453 usb_kill_urb(tp->tx_info[i].urb);
hayeswangac718b62013-05-02 16:01:25 +00002454
hayeswang00a5e362014-02-18 21:48:59 +08002455 rxdy_gated_en(tp, true);
hayeswangac718b62013-05-02 16:01:25 +00002456
2457 for (i = 0; i < 1000; i++) {
2458 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
2459 if ((ocp_data & FIFO_EMPTY) == FIFO_EMPTY)
2460 break;
hayeswang8ddfa072014-09-09 11:40:28 +08002461 usleep_range(1000, 2000);
hayeswangac718b62013-05-02 16:01:25 +00002462 }
2463
2464 for (i = 0; i < 1000; i++) {
2465 if (ocp_read_word(tp, MCU_TYPE_PLA, PLA_TCR0) & TCR0_TX_EMPTY)
2466 break;
hayeswang8ddfa072014-09-09 11:40:28 +08002467 usleep_range(1000, 2000);
hayeswangac718b62013-05-02 16:01:25 +00002468 }
2469
hayeswang445f7f42014-09-23 16:31:47 +08002470 rtl_stop_rx(tp);
hayeswangac718b62013-05-02 16:01:25 +00002471
2472 rtl8152_nic_reset(tp);
2473}
2474
hayeswang00a5e362014-02-18 21:48:59 +08002475static void r8152_power_cut_en(struct r8152 *tp, bool enable)
2476{
2477 u32 ocp_data;
2478
2479 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_UPS_CTRL);
2480 if (enable)
2481 ocp_data |= POWER_CUT;
2482 else
2483 ocp_data &= ~POWER_CUT;
2484 ocp_write_word(tp, MCU_TYPE_USB, USB_UPS_CTRL, ocp_data);
2485
2486 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_PM_CTRL_STATUS);
2487 ocp_data &= ~RESUME_INDICATE;
2488 ocp_write_word(tp, MCU_TYPE_USB, USB_PM_CTRL_STATUS, ocp_data);
hayeswang00a5e362014-02-18 21:48:59 +08002489}
2490
hayeswangc5554292014-09-12 10:43:11 +08002491static void rtl_rx_vlan_en(struct r8152 *tp, bool enable)
2492{
2493 u32 ocp_data;
2494
2495 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CPCR);
2496 if (enable)
2497 ocp_data |= CPCR_RX_VLAN;
2498 else
2499 ocp_data &= ~CPCR_RX_VLAN;
2500 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CPCR, ocp_data);
2501}
2502
2503static int rtl8152_set_features(struct net_device *dev,
2504 netdev_features_t features)
2505{
2506 netdev_features_t changed = features ^ dev->features;
2507 struct r8152 *tp = netdev_priv(dev);
hayeswang405f8a02014-10-09 18:00:24 +08002508 int ret;
2509
2510 ret = usb_autopm_get_interface(tp->intf);
2511 if (ret < 0)
2512 goto out;
hayeswangc5554292014-09-12 10:43:11 +08002513
hayeswangb5403272014-10-09 18:00:26 +08002514 mutex_lock(&tp->control);
2515
hayeswangc5554292014-09-12 10:43:11 +08002516 if (changed & NETIF_F_HW_VLAN_CTAG_RX) {
2517 if (features & NETIF_F_HW_VLAN_CTAG_RX)
2518 rtl_rx_vlan_en(tp, true);
2519 else
2520 rtl_rx_vlan_en(tp, false);
2521 }
2522
hayeswangb5403272014-10-09 18:00:26 +08002523 mutex_unlock(&tp->control);
2524
hayeswang405f8a02014-10-09 18:00:24 +08002525 usb_autopm_put_interface(tp->intf);
2526
2527out:
2528 return ret;
hayeswangc5554292014-09-12 10:43:11 +08002529}
2530
hayeswang21ff2e82014-02-18 21:49:06 +08002531#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
2532
2533static u32 __rtl_get_wol(struct r8152 *tp)
2534{
2535 u32 ocp_data;
2536 u32 wolopts = 0;
2537
hayeswang21ff2e82014-02-18 21:49:06 +08002538 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG34);
2539 if (ocp_data & LINK_ON_WAKE_EN)
2540 wolopts |= WAKE_PHY;
2541
2542 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG5);
2543 if (ocp_data & UWF_EN)
2544 wolopts |= WAKE_UCAST;
2545 if (ocp_data & BWF_EN)
2546 wolopts |= WAKE_BCAST;
2547 if (ocp_data & MWF_EN)
2548 wolopts |= WAKE_MCAST;
2549
2550 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CFG_WOL);
2551 if (ocp_data & MAGIC_EN)
2552 wolopts |= WAKE_MAGIC;
2553
2554 return wolopts;
2555}
2556
2557static void __rtl_set_wol(struct r8152 *tp, u32 wolopts)
2558{
2559 u32 ocp_data;
2560
2561 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
2562
2563 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG34);
2564 ocp_data &= ~LINK_ON_WAKE_EN;
2565 if (wolopts & WAKE_PHY)
2566 ocp_data |= LINK_ON_WAKE_EN;
2567 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG34, ocp_data);
2568
2569 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG5);
hayeswang92f7d072016-07-06 17:35:59 +08002570 ocp_data &= ~(UWF_EN | BWF_EN | MWF_EN);
hayeswang21ff2e82014-02-18 21:49:06 +08002571 if (wolopts & WAKE_UCAST)
2572 ocp_data |= UWF_EN;
2573 if (wolopts & WAKE_BCAST)
2574 ocp_data |= BWF_EN;
2575 if (wolopts & WAKE_MCAST)
2576 ocp_data |= MWF_EN;
hayeswang21ff2e82014-02-18 21:49:06 +08002577 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG5, ocp_data);
2578
2579 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
2580
2581 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CFG_WOL);
2582 ocp_data &= ~MAGIC_EN;
2583 if (wolopts & WAKE_MAGIC)
2584 ocp_data |= MAGIC_EN;
2585 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CFG_WOL, ocp_data);
2586
2587 if (wolopts & WAKE_ANY)
2588 device_set_wakeup_enable(&tp->udev->dev, true);
2589 else
2590 device_set_wakeup_enable(&tp->udev->dev, false);
2591}
2592
hayeswang134f98b2017-06-09 17:11:40 +08002593static void r8153_mac_clk_spd(struct r8152 *tp, bool enable)
2594{
2595 /* MAC clock speed down */
2596 if (enable) {
2597 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL,
2598 ALDPS_SPDWN_RATIO);
2599 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL2,
2600 EEE_SPDWN_RATIO);
2601 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3,
2602 PKT_AVAIL_SPDWN_EN | SUSPEND_SPDWN_EN |
2603 U1U2_SPDWN_EN | L1_SPDWN_EN);
2604 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL4,
2605 PWRSAVE_SPDWN_EN | RXDV_SPDWN_EN | TX10MIDLE_EN |
2606 TP100_SPDWN_EN | TP500_SPDWN_EN | EEE_SPDWN_EN |
2607 TP1000_SPDWN_EN);
2608 } else {
2609 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL, 0);
2610 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL2, 0);
2611 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL3, 0);
2612 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL4, 0);
2613 }
2614}
2615
hayeswangb2143962015-07-24 13:54:23 +08002616static void r8153_u1u2en(struct r8152 *tp, bool enable)
2617{
2618 u8 u1u2[8];
2619
2620 if (enable)
2621 memset(u1u2, 0xff, sizeof(u1u2));
2622 else
2623 memset(u1u2, 0x00, sizeof(u1u2));
2624
2625 usb_ocp_write(tp, USB_TOLERANCE, BYTE_EN_SIX_BYTES, sizeof(u1u2), u1u2);
2626}
2627
hayeswang65b82d62017-06-15 14:44:03 +08002628static void r8153b_u1u2en(struct r8152 *tp, bool enable)
2629{
2630 u32 ocp_data;
2631
2632 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_LPM_CONFIG);
2633 if (enable)
2634 ocp_data |= LPM_U1U2_EN;
2635 else
2636 ocp_data &= ~LPM_U1U2_EN;
2637
2638 ocp_write_word(tp, MCU_TYPE_USB, USB_LPM_CONFIG, ocp_data);
2639}
2640
hayeswangb2143962015-07-24 13:54:23 +08002641static void r8153_u2p3en(struct r8152 *tp, bool enable)
2642{
2643 u32 ocp_data;
2644
2645 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_U2P3_CTRL);
hayeswang3cb32342017-06-09 17:11:43 +08002646 if (enable)
hayeswangb2143962015-07-24 13:54:23 +08002647 ocp_data |= U2P3_ENABLE;
2648 else
2649 ocp_data &= ~U2P3_ENABLE;
2650 ocp_write_word(tp, MCU_TYPE_USB, USB_U2P3_CTRL, ocp_data);
2651}
2652
hayeswang65b82d62017-06-15 14:44:03 +08002653static void r8153b_ups_flags_w1w0(struct r8152 *tp, u32 set, u32 clear)
2654{
2655 u32 ocp_data;
2656
2657 ocp_data = ocp_read_dword(tp, MCU_TYPE_USB, USB_UPS_FLAGS);
2658 ocp_data &= ~clear;
2659 ocp_data |= set;
2660 ocp_write_dword(tp, MCU_TYPE_USB, USB_UPS_FLAGS, ocp_data);
2661}
2662
2663static void r8153b_green_en(struct r8152 *tp, bool enable)
2664{
2665 u16 data;
2666
2667 if (enable) {
2668 sram_write(tp, 0x8045, 0); /* 10M abiq&ldvbias */
2669 sram_write(tp, 0x804d, 0x1222); /* 100M short abiq&ldvbias */
2670 sram_write(tp, 0x805d, 0x0022); /* 1000M short abiq&ldvbias */
2671 } else {
2672 sram_write(tp, 0x8045, 0x2444); /* 10M abiq&ldvbias */
2673 sram_write(tp, 0x804d, 0x2444); /* 100M short abiq&ldvbias */
2674 sram_write(tp, 0x805d, 0x2444); /* 1000M short abiq&ldvbias */
2675 }
2676
2677 data = sram_read(tp, SRAM_GREEN_CFG);
2678 data |= GREEN_ETH_EN;
2679 sram_write(tp, SRAM_GREEN_CFG, data);
2680
2681 r8153b_ups_flags_w1w0(tp, UPS_FLAGS_EN_GREEN, 0);
2682}
2683
hayeswangc564b872017-06-09 17:11:38 +08002684static u16 r8153_phy_status(struct r8152 *tp, u16 desired)
2685{
2686 u16 data;
2687 int i;
2688
2689 for (i = 0; i < 500; i++) {
2690 data = ocp_reg_read(tp, OCP_PHY_STATUS);
2691 data &= PHY_STAT_MASK;
2692 if (desired) {
2693 if (data == desired)
2694 break;
2695 } else if (data == PHY_STAT_LAN_ON || data == PHY_STAT_PWRDN ||
2696 data == PHY_STAT_EXT_INIT) {
2697 break;
2698 }
2699
2700 msleep(20);
2701 }
2702
2703 return data;
2704}
2705
hayeswang65b82d62017-06-15 14:44:03 +08002706static void r8153b_ups_en(struct r8152 *tp, bool enable)
2707{
2708 u32 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_POWER_CUT);
2709
2710 if (enable) {
2711 ocp_data |= UPS_EN | USP_PREWAKE | PHASE2_EN;
2712 ocp_write_byte(tp, MCU_TYPE_USB, USB_POWER_CUT, ocp_data);
2713
2714 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, 0xcfff);
2715 ocp_data |= BIT(0);
2716 ocp_write_byte(tp, MCU_TYPE_USB, 0xcfff, ocp_data);
2717 } else {
2718 u16 data;
2719
2720 ocp_data &= ~(UPS_EN | USP_PREWAKE);
2721 ocp_write_byte(tp, MCU_TYPE_USB, USB_POWER_CUT, ocp_data);
2722
2723 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, 0xcfff);
2724 ocp_data &= ~BIT(0);
2725 ocp_write_byte(tp, MCU_TYPE_USB, 0xcfff, ocp_data);
2726
2727 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0);
2728 ocp_data &= ~PCUT_STATUS;
2729 ocp_write_word(tp, MCU_TYPE_USB, USB_MISC_0, ocp_data);
2730
2731 data = r8153_phy_status(tp, 0);
2732
2733 switch (data) {
2734 case PHY_STAT_PWRDN:
2735 case PHY_STAT_EXT_INIT:
2736 r8153b_green_en(tp,
2737 test_bit(GREEN_ETHERNET, &tp->flags));
2738
2739 data = r8152_mdio_read(tp, MII_BMCR);
2740 data &= ~BMCR_PDOWN;
2741 data |= BMCR_RESET;
2742 r8152_mdio_write(tp, MII_BMCR, data);
2743
2744 data = r8153_phy_status(tp, PHY_STAT_LAN_ON);
Gustavo A. R. Silva9ca78672018-06-28 13:50:48 -05002745 /* fall through */
hayeswang65b82d62017-06-15 14:44:03 +08002746
2747 default:
2748 if (data != PHY_STAT_LAN_ON)
2749 netif_warn(tp, link, tp->netdev,
2750 "PHY not ready");
2751 break;
2752 }
2753 }
2754}
2755
hayeswangb2143962015-07-24 13:54:23 +08002756static void r8153_power_cut_en(struct r8152 *tp, bool enable)
2757{
2758 u32 ocp_data;
2759
2760 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_POWER_CUT);
2761 if (enable)
2762 ocp_data |= PWR_EN | PHASE2_EN;
2763 else
2764 ocp_data &= ~(PWR_EN | PHASE2_EN);
2765 ocp_write_word(tp, MCU_TYPE_USB, USB_POWER_CUT, ocp_data);
2766
2767 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0);
2768 ocp_data &= ~PCUT_STATUS;
2769 ocp_write_word(tp, MCU_TYPE_USB, USB_MISC_0, ocp_data);
2770}
2771
hayeswang65b82d62017-06-15 14:44:03 +08002772static void r8153b_power_cut_en(struct r8152 *tp, bool enable)
2773{
2774 u32 ocp_data;
2775
2776 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_POWER_CUT);
2777 if (enable)
2778 ocp_data |= PWR_EN | PHASE2_EN;
2779 else
2780 ocp_data &= ~PWR_EN;
2781 ocp_write_word(tp, MCU_TYPE_USB, USB_POWER_CUT, ocp_data);
2782
2783 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_MISC_0);
2784 ocp_data &= ~PCUT_STATUS;
2785 ocp_write_word(tp, MCU_TYPE_USB, USB_MISC_0, ocp_data);
2786}
2787
2788static void r8153b_queue_wake(struct r8152 *tp, bool enable)
2789{
2790 u32 ocp_data;
2791
2792 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, 0xd38a);
2793 if (enable)
2794 ocp_data |= BIT(0);
2795 else
2796 ocp_data &= ~BIT(0);
2797 ocp_write_byte(tp, MCU_TYPE_PLA, 0xd38a, ocp_data);
2798
2799 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, 0xd38c);
2800 ocp_data &= ~BIT(0);
2801 ocp_write_byte(tp, MCU_TYPE_PLA, 0xd38c, ocp_data);
2802}
2803
hayeswang7daed8d2015-07-24 13:54:24 +08002804static bool rtl_can_wakeup(struct r8152 *tp)
2805{
2806 struct usb_device *udev = tp->udev;
2807
2808 return (udev->actconfig->desc.bmAttributes & USB_CONFIG_ATT_WAKEUP);
2809}
2810
hayeswang9a4be1b2014-02-18 21:49:07 +08002811static void rtl_runtime_suspend_enable(struct r8152 *tp, bool enable)
2812{
2813 if (enable) {
2814 u32 ocp_data;
2815
2816 __rtl_set_wol(tp, WAKE_ANY);
2817
2818 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
2819
2820 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG34);
2821 ocp_data |= LINK_OFF_WAKE_EN;
2822 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG34, ocp_data);
2823
2824 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
2825 } else {
hayeswangf95ae8a2016-06-30 15:33:35 +08002826 u32 ocp_data;
2827
hayeswang9a4be1b2014-02-18 21:49:07 +08002828 __rtl_set_wol(tp, tp->saved_wolopts);
hayeswangf95ae8a2016-06-30 15:33:35 +08002829
2830 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_CONFIG);
2831
2832 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_CONFIG34);
2833 ocp_data &= ~LINK_OFF_WAKE_EN;
2834 ocp_write_word(tp, MCU_TYPE_PLA, PLA_CONFIG34, ocp_data);
2835
2836 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
hayeswang2609af12016-07-05 16:11:46 +08002837 }
2838}
hayeswangf95ae8a2016-06-30 15:33:35 +08002839
hayeswang2609af12016-07-05 16:11:46 +08002840static void rtl8153_runtime_enable(struct r8152 *tp, bool enable)
2841{
hayeswang2609af12016-07-05 16:11:46 +08002842 if (enable) {
2843 r8153_u1u2en(tp, false);
2844 r8153_u2p3en(tp, false);
hayeswang134f98b2017-06-09 17:11:40 +08002845 r8153_mac_clk_spd(tp, true);
hayeswang02552752017-06-09 17:11:42 +08002846 rtl_runtime_suspend_enable(tp, true);
hayeswang2609af12016-07-05 16:11:46 +08002847 } else {
hayeswang02552752017-06-09 17:11:42 +08002848 rtl_runtime_suspend_enable(tp, false);
hayeswang134f98b2017-06-09 17:11:40 +08002849 r8153_mac_clk_spd(tp, false);
hayeswang3cb32342017-06-09 17:11:43 +08002850
2851 switch (tp->version) {
2852 case RTL_VER_03:
2853 case RTL_VER_04:
2854 break;
2855 case RTL_VER_05:
2856 case RTL_VER_06:
2857 default:
2858 r8153_u2p3en(tp, true);
2859 break;
2860 }
2861
hayeswangb2143962015-07-24 13:54:23 +08002862 r8153_u1u2en(tp, true);
hayeswang9a4be1b2014-02-18 21:49:07 +08002863 }
2864}
2865
hayeswang65b82d62017-06-15 14:44:03 +08002866static void rtl8153b_runtime_enable(struct r8152 *tp, bool enable)
2867{
2868 if (enable) {
2869 r8153b_queue_wake(tp, true);
2870 r8153b_u1u2en(tp, false);
2871 r8153_u2p3en(tp, false);
2872 rtl_runtime_suspend_enable(tp, true);
2873 r8153b_ups_en(tp, true);
2874 } else {
2875 r8153b_ups_en(tp, false);
2876 r8153b_queue_wake(tp, false);
2877 rtl_runtime_suspend_enable(tp, false);
2878 r8153_u2p3en(tp, true);
2879 r8153b_u1u2en(tp, true);
2880 }
2881}
2882
hayeswang43499682014-02-18 21:48:58 +08002883static void r8153_teredo_off(struct r8152 *tp)
2884{
2885 u32 ocp_data;
2886
hayeswang65b82d62017-06-15 14:44:03 +08002887 switch (tp->version) {
2888 case RTL_VER_01:
2889 case RTL_VER_02:
2890 case RTL_VER_03:
2891 case RTL_VER_04:
2892 case RTL_VER_05:
2893 case RTL_VER_06:
2894 case RTL_VER_07:
2895 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG);
2896 ocp_data &= ~(TEREDO_SEL | TEREDO_RS_EVENT_MASK |
2897 OOB_TEREDO_EN);
2898 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG, ocp_data);
2899 break;
2900
2901 case RTL_VER_08:
2902 case RTL_VER_09:
2903 /* The bit 0 ~ 7 are relative with teredo settings. They are
2904 * W1C (write 1 to clear), so set all 1 to disable it.
2905 */
2906 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG, 0xff);
2907 break;
2908
2909 default:
2910 break;
2911 }
hayeswang43499682014-02-18 21:48:58 +08002912
2913 ocp_write_word(tp, MCU_TYPE_PLA, PLA_WDT6_CTRL, WDT6_SET_MODE);
2914 ocp_write_word(tp, MCU_TYPE_PLA, PLA_REALWOW_TIMER, 0);
2915 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_TEREDO_TIMER, 0);
2916}
2917
hayeswang93fe9b12016-06-16 10:55:18 +08002918static void rtl_reset_bmu(struct r8152 *tp)
2919{
2920 u32 ocp_data;
2921
2922 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_BMU_RESET);
2923 ocp_data &= ~(BMU_RESET_EP_IN | BMU_RESET_EP_OUT);
2924 ocp_write_byte(tp, MCU_TYPE_USB, USB_BMU_RESET, ocp_data);
2925 ocp_data |= BMU_RESET_EP_IN | BMU_RESET_EP_OUT;
2926 ocp_write_byte(tp, MCU_TYPE_USB, USB_BMU_RESET, ocp_data);
2927}
2928
hayeswangcda9fb02016-01-07 17:51:12 +08002929static void r8152_aldps_en(struct r8152 *tp, bool enable)
hayeswang43499682014-02-18 21:48:58 +08002930{
hayeswangcda9fb02016-01-07 17:51:12 +08002931 if (enable) {
2932 ocp_reg_write(tp, OCP_ALDPS_CONFIG, ENPWRSAVE | ENPDNPS |
2933 LINKENA | DIS_SDSAVE);
2934 } else {
2935 ocp_reg_write(tp, OCP_ALDPS_CONFIG, ENPDNPS | LINKENA |
2936 DIS_SDSAVE);
2937 msleep(20);
2938 }
hayeswang43499682014-02-18 21:48:58 +08002939}
2940
hayeswange6449532016-09-20 16:22:05 +08002941static inline void r8152_mmd_indirect(struct r8152 *tp, u16 dev, u16 reg)
2942{
2943 ocp_reg_write(tp, OCP_EEE_AR, FUN_ADDR | dev);
2944 ocp_reg_write(tp, OCP_EEE_DATA, reg);
2945 ocp_reg_write(tp, OCP_EEE_AR, FUN_DATA | dev);
2946}
2947
2948static u16 r8152_mmd_read(struct r8152 *tp, u16 dev, u16 reg)
2949{
2950 u16 data;
2951
2952 r8152_mmd_indirect(tp, dev, reg);
2953 data = ocp_reg_read(tp, OCP_EEE_DATA);
2954 ocp_reg_write(tp, OCP_EEE_AR, 0x0000);
2955
2956 return data;
2957}
2958
2959static void r8152_mmd_write(struct r8152 *tp, u16 dev, u16 reg, u16 data)
2960{
2961 r8152_mmd_indirect(tp, dev, reg);
2962 ocp_reg_write(tp, OCP_EEE_DATA, data);
2963 ocp_reg_write(tp, OCP_EEE_AR, 0x0000);
2964}
2965
2966static void r8152_eee_en(struct r8152 *tp, bool enable)
2967{
2968 u16 config1, config2, config3;
2969 u32 ocp_data;
2970
2971 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEE_CR);
2972 config1 = ocp_reg_read(tp, OCP_EEE_CONFIG1) & ~sd_rise_time_mask;
2973 config2 = ocp_reg_read(tp, OCP_EEE_CONFIG2);
2974 config3 = ocp_reg_read(tp, OCP_EEE_CONFIG3) & ~fast_snr_mask;
2975
2976 if (enable) {
2977 ocp_data |= EEE_RX_EN | EEE_TX_EN;
2978 config1 |= EEE_10_CAP | EEE_NWAY_EN | TX_QUIET_EN | RX_QUIET_EN;
2979 config1 |= sd_rise_time(1);
2980 config2 |= RG_DACQUIET_EN | RG_LDVQUIET_EN;
2981 config3 |= fast_snr(42);
2982 } else {
2983 ocp_data &= ~(EEE_RX_EN | EEE_TX_EN);
2984 config1 &= ~(EEE_10_CAP | EEE_NWAY_EN | TX_QUIET_EN |
2985 RX_QUIET_EN);
2986 config1 |= sd_rise_time(7);
2987 config2 &= ~(RG_DACQUIET_EN | RG_LDVQUIET_EN);
2988 config3 |= fast_snr(511);
2989 }
2990
2991 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEE_CR, ocp_data);
2992 ocp_reg_write(tp, OCP_EEE_CONFIG1, config1);
2993 ocp_reg_write(tp, OCP_EEE_CONFIG2, config2);
2994 ocp_reg_write(tp, OCP_EEE_CONFIG3, config3);
2995}
2996
2997static void r8152b_enable_eee(struct r8152 *tp)
2998{
2999 r8152_eee_en(tp, true);
3000 r8152_mmd_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, MDIO_EEE_100TX);
3001}
3002
3003static void r8152b_enable_fc(struct r8152 *tp)
3004{
3005 u16 anar;
3006
3007 anar = r8152_mdio_read(tp, MII_ADVERTISE);
3008 anar |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
3009 r8152_mdio_write(tp, MII_ADVERTISE, anar);
3010}
3011
hayeswangd70b1132014-09-19 15:17:18 +08003012static void rtl8152_disable(struct r8152 *tp)
3013{
hayeswangcda9fb02016-01-07 17:51:12 +08003014 r8152_aldps_en(tp, false);
hayeswangd70b1132014-09-19 15:17:18 +08003015 rtl_disable(tp);
hayeswangcda9fb02016-01-07 17:51:12 +08003016 r8152_aldps_en(tp, true);
hayeswangd70b1132014-09-19 15:17:18 +08003017}
3018
hayeswang43499682014-02-18 21:48:58 +08003019static void r8152b_hw_phy_cfg(struct r8152 *tp)
3020{
hayeswangef39df82016-09-20 16:22:07 +08003021 r8152b_enable_eee(tp);
3022 r8152_aldps_en(tp, true);
3023 r8152b_enable_fc(tp);
hayeswangf0cbe0a2014-02-18 21:49:03 +08003024
hayeswangaa66a5f2014-02-18 21:49:04 +08003025 set_bit(PHY_RESET, &tp->flags);
hayeswang43499682014-02-18 21:48:58 +08003026}
3027
hayeswangac718b62013-05-02 16:01:25 +00003028static void r8152b_exit_oob(struct r8152 *tp)
3029{
hayeswangdb8515e2014-03-06 15:07:16 +08003030 u32 ocp_data;
3031 int i;
hayeswangac718b62013-05-02 16:01:25 +00003032
3033 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
3034 ocp_data &= ~RCR_ACPT_ALL;
3035 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
3036
hayeswang00a5e362014-02-18 21:48:59 +08003037 rxdy_gated_en(tp, true);
hayeswangda9bd112014-02-18 21:49:08 +08003038 r8153_teredo_off(tp);
hayeswangac718b62013-05-02 16:01:25 +00003039 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CRWECR, CRWECR_NORAML);
3040 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_CR, 0x00);
3041
3042 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3043 ocp_data &= ~NOW_IS_OOB;
3044 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
3045
3046 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
3047 ocp_data &= ~MCU_BORW_EN;
3048 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
3049
3050 for (i = 0; i < 1000; i++) {
3051 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3052 if (ocp_data & LINK_LIST_READY)
3053 break;
hayeswang8ddfa072014-09-09 11:40:28 +08003054 usleep_range(1000, 2000);
hayeswangac718b62013-05-02 16:01:25 +00003055 }
3056
3057 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
3058 ocp_data |= RE_INIT_LL;
3059 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
3060
3061 for (i = 0; i < 1000; i++) {
3062 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3063 if (ocp_data & LINK_LIST_READY)
3064 break;
hayeswang8ddfa072014-09-09 11:40:28 +08003065 usleep_range(1000, 2000);
hayeswangac718b62013-05-02 16:01:25 +00003066 }
3067
3068 rtl8152_nic_reset(tp);
3069
3070 /* rx share fifo credit full threshold */
3071 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL0, RXFIFO_THR1_NORMAL);
3072
hayeswanga3cc4652014-07-24 16:37:43 +08003073 if (tp->udev->speed == USB_SPEED_FULL ||
3074 tp->udev->speed == USB_SPEED_LOW) {
hayeswangac718b62013-05-02 16:01:25 +00003075 /* rx share fifo credit near full threshold */
3076 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1,
3077 RXFIFO_THR2_FULL);
3078 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2,
3079 RXFIFO_THR3_FULL);
3080 } else {
3081 /* rx share fifo credit near full threshold */
3082 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1,
3083 RXFIFO_THR2_HIGH);
3084 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2,
3085 RXFIFO_THR3_HIGH);
3086 }
3087
3088 /* TX share fifo free credit full threshold */
3089 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_TXFIFO_CTRL, TXFIFO_THR_NORMAL);
3090
3091 ocp_write_byte(tp, MCU_TYPE_USB, USB_TX_AGG, TX_AGG_MAX_THRESHOLD);
hayeswang8e1f51b2014-01-02 11:22:41 +08003092 ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_BUF_TH, RX_THR_HIGH);
hayeswangac718b62013-05-02 16:01:25 +00003093 ocp_write_dword(tp, MCU_TYPE_USB, USB_TX_DMA,
3094 TEST_MODE_DISABLE | TX_SIZE_ADJUST1);
3095
hayeswangc5554292014-09-12 10:43:11 +08003096 rtl_rx_vlan_en(tp, tp->netdev->features & NETIF_F_HW_VLAN_CTAG_RX);
hayeswangac718b62013-05-02 16:01:25 +00003097
3098 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, RTL8152_RMS);
3099
3100 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TCR0);
3101 ocp_data |= TCR0_AUTO_FIFO;
3102 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TCR0, ocp_data);
3103}
3104
3105static void r8152b_enter_oob(struct r8152 *tp)
3106{
hayeswang45f4a192014-01-06 17:08:41 +08003107 u32 ocp_data;
3108 int i;
hayeswangac718b62013-05-02 16:01:25 +00003109
3110 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3111 ocp_data &= ~NOW_IS_OOB;
3112 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
3113
3114 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL0, RXFIFO_THR1_OOB);
3115 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1, RXFIFO_THR2_OOB);
3116 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2, RXFIFO_THR3_OOB);
3117
hayeswangd70b1132014-09-19 15:17:18 +08003118 rtl_disable(tp);
hayeswangac718b62013-05-02 16:01:25 +00003119
3120 for (i = 0; i < 1000; i++) {
3121 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3122 if (ocp_data & LINK_LIST_READY)
3123 break;
hayeswang8ddfa072014-09-09 11:40:28 +08003124 usleep_range(1000, 2000);
hayeswangac718b62013-05-02 16:01:25 +00003125 }
3126
3127 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
3128 ocp_data |= RE_INIT_LL;
3129 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
3130
3131 for (i = 0; i < 1000; i++) {
3132 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3133 if (ocp_data & LINK_LIST_READY)
3134 break;
hayeswang8ddfa072014-09-09 11:40:28 +08003135 usleep_range(1000, 2000);
hayeswangac718b62013-05-02 16:01:25 +00003136 }
3137
3138 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, RTL8152_RMS);
3139
hayeswangc5554292014-09-12 10:43:11 +08003140 rtl_rx_vlan_en(tp, true);
hayeswangac718b62013-05-02 16:01:25 +00003141
3142 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PAL_BDC_CR);
3143 ocp_data |= ALDPS_PROXY_MODE;
3144 ocp_write_word(tp, MCU_TYPE_PLA, PAL_BDC_CR, ocp_data);
3145
3146 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3147 ocp_data |= NOW_IS_OOB | DIS_MCU_CLROOB;
3148 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
3149
hayeswang00a5e362014-02-18 21:48:59 +08003150 rxdy_gated_en(tp, false);
hayeswangac718b62013-05-02 16:01:25 +00003151
3152 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
3153 ocp_data |= RCR_APM | RCR_AM | RCR_AB;
3154 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
3155}
3156
hayeswang65b82d62017-06-15 14:44:03 +08003157static int r8153_patch_request(struct r8152 *tp, bool request)
3158{
3159 u16 data;
3160 int i;
3161
3162 data = ocp_reg_read(tp, OCP_PHY_PATCH_CMD);
3163 if (request)
3164 data |= PATCH_REQUEST;
3165 else
3166 data &= ~PATCH_REQUEST;
3167 ocp_reg_write(tp, OCP_PHY_PATCH_CMD, data);
3168
3169 for (i = 0; request && i < 5000; i++) {
3170 usleep_range(1000, 2000);
3171 if (ocp_reg_read(tp, OCP_PHY_PATCH_STAT) & PATCH_READY)
3172 break;
3173 }
3174
3175 if (request && !(ocp_reg_read(tp, OCP_PHY_PATCH_STAT) & PATCH_READY)) {
3176 netif_err(tp, drv, tp->netdev, "patch request fail\n");
3177 r8153_patch_request(tp, false);
3178 return -ETIME;
3179 } else {
3180 return 0;
3181 }
3182}
3183
hayeswange6449532016-09-20 16:22:05 +08003184static void r8153_aldps_en(struct r8152 *tp, bool enable)
3185{
3186 u16 data;
3187
3188 data = ocp_reg_read(tp, OCP_POWER_CFG);
3189 if (enable) {
3190 data |= EN_ALDPS;
3191 ocp_reg_write(tp, OCP_POWER_CFG, data);
3192 } else {
hayeswang4214cc52017-06-09 17:11:46 +08003193 int i;
3194
hayeswange6449532016-09-20 16:22:05 +08003195 data &= ~EN_ALDPS;
3196 ocp_reg_write(tp, OCP_POWER_CFG, data);
hayeswang4214cc52017-06-09 17:11:46 +08003197 for (i = 0; i < 20; i++) {
3198 usleep_range(1000, 2000);
3199 if (ocp_read_word(tp, MCU_TYPE_PLA, 0xe000) & 0x0100)
3200 break;
3201 }
hayeswange6449532016-09-20 16:22:05 +08003202 }
3203}
3204
hayeswang65b82d62017-06-15 14:44:03 +08003205static void r8153b_aldps_en(struct r8152 *tp, bool enable)
3206{
3207 r8153_aldps_en(tp, enable);
3208
3209 if (enable)
3210 r8153b_ups_flags_w1w0(tp, UPS_FLAGS_EN_ALDPS, 0);
3211 else
3212 r8153b_ups_flags_w1w0(tp, 0, UPS_FLAGS_EN_ALDPS);
3213}
3214
hayeswange6449532016-09-20 16:22:05 +08003215static void r8153_eee_en(struct r8152 *tp, bool enable)
3216{
3217 u32 ocp_data;
3218 u16 config;
3219
3220 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEE_CR);
3221 config = ocp_reg_read(tp, OCP_EEE_CFG);
3222
3223 if (enable) {
3224 ocp_data |= EEE_RX_EN | EEE_TX_EN;
3225 config |= EEE10_EN;
3226 } else {
3227 ocp_data &= ~(EEE_RX_EN | EEE_TX_EN);
3228 config &= ~EEE10_EN;
3229 }
3230
3231 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EEE_CR, ocp_data);
3232 ocp_reg_write(tp, OCP_EEE_CFG, config);
3233}
3234
hayeswang65b82d62017-06-15 14:44:03 +08003235static void r8153b_eee_en(struct r8152 *tp, bool enable)
3236{
3237 r8153_eee_en(tp, enable);
3238
3239 if (enable)
3240 r8153b_ups_flags_w1w0(tp, UPS_FLAGS_EN_EEE, 0);
3241 else
3242 r8153b_ups_flags_w1w0(tp, 0, UPS_FLAGS_EN_EEE);
3243}
3244
3245static void r8153b_enable_fc(struct r8152 *tp)
3246{
3247 r8152b_enable_fc(tp);
3248 r8153b_ups_flags_w1w0(tp, UPS_FLAGS_EN_FLOW_CTR, 0);
3249}
3250
hayeswang43779f82014-01-02 11:25:10 +08003251static void r8153_hw_phy_cfg(struct r8152 *tp)
3252{
3253 u32 ocp_data;
3254 u16 data;
3255
hayeswangd768c612016-09-20 16:22:09 +08003256 /* disable ALDPS before updating the PHY parameters */
3257 r8153_aldps_en(tp, false);
hayeswangfb02eb42015-07-22 15:27:41 +08003258
hayeswangd768c612016-09-20 16:22:09 +08003259 /* disable EEE before updating the PHY parameters */
3260 r8153_eee_en(tp, false);
3261 ocp_reg_write(tp, OCP_EEE_ADV, 0);
hayeswang43779f82014-01-02 11:25:10 +08003262
3263 if (tp->version == RTL_VER_03) {
3264 data = ocp_reg_read(tp, OCP_EEE_CFG);
3265 data &= ~CTAP_SHORT_EN;
3266 ocp_reg_write(tp, OCP_EEE_CFG, data);
3267 }
3268
3269 data = ocp_reg_read(tp, OCP_POWER_CFG);
3270 data |= EEE_CLKDIV_EN;
3271 ocp_reg_write(tp, OCP_POWER_CFG, data);
3272
3273 data = ocp_reg_read(tp, OCP_DOWN_SPEED);
3274 data |= EN_10M_BGOFF;
3275 ocp_reg_write(tp, OCP_DOWN_SPEED, data);
3276 data = ocp_reg_read(tp, OCP_POWER_CFG);
3277 data |= EN_10M_PLLOFF;
3278 ocp_reg_write(tp, OCP_POWER_CFG, data);
hayeswangb4d99de2015-01-19 17:02:46 +08003279 sram_write(tp, SRAM_IMPEDANCE, 0x0b13);
hayeswang43779f82014-01-02 11:25:10 +08003280
3281 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR);
3282 ocp_data |= PFM_PWM_SWITCH;
3283 ocp_write_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR, ocp_data);
3284
hayeswangb4d99de2015-01-19 17:02:46 +08003285 /* Enable LPF corner auto tune */
3286 sram_write(tp, SRAM_LPF_CFG, 0xf70f);
hayeswang43779f82014-01-02 11:25:10 +08003287
hayeswangb4d99de2015-01-19 17:02:46 +08003288 /* Adjust 10M Amplitude */
3289 sram_write(tp, SRAM_10M_AMP1, 0x00af);
3290 sram_write(tp, SRAM_10M_AMP2, 0x0208);
hayeswangaa66a5f2014-02-18 21:49:04 +08003291
hayeswangaf0287e2016-09-20 16:22:08 +08003292 r8153_eee_en(tp, true);
3293 ocp_reg_write(tp, OCP_EEE_ADV, MDIO_EEE_1000T | MDIO_EEE_100TX);
3294
hayeswangef39df82016-09-20 16:22:07 +08003295 r8153_aldps_en(tp, true);
3296 r8152b_enable_fc(tp);
3297
hayeswang3cb32342017-06-09 17:11:43 +08003298 switch (tp->version) {
3299 case RTL_VER_03:
3300 case RTL_VER_04:
3301 break;
3302 case RTL_VER_05:
3303 case RTL_VER_06:
3304 default:
3305 r8153_u2p3en(tp, true);
3306 break;
3307 }
3308
hayeswangaa66a5f2014-02-18 21:49:04 +08003309 set_bit(PHY_RESET, &tp->flags);
hayeswang43779f82014-01-02 11:25:10 +08003310}
3311
hayeswang65b82d62017-06-15 14:44:03 +08003312static u32 r8152_efuse_read(struct r8152 *tp, u8 addr)
3313{
3314 u32 ocp_data;
3315
3316 ocp_write_word(tp, MCU_TYPE_PLA, PLA_EFUSE_CMD, EFUSE_READ_CMD | addr);
3317 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EFUSE_CMD);
3318 ocp_data = (ocp_data & EFUSE_DATA_BIT16) << 9; /* data of bit16 */
3319 ocp_data |= ocp_read_word(tp, MCU_TYPE_PLA, PLA_EFUSE_DATA);
3320
3321 return ocp_data;
3322}
3323
3324static void r8153b_hw_phy_cfg(struct r8152 *tp)
3325{
3326 u32 ocp_data, ups_flags = 0;
3327 u16 data;
3328
3329 /* disable ALDPS before updating the PHY parameters */
3330 r8153b_aldps_en(tp, false);
3331
3332 /* disable EEE before updating the PHY parameters */
3333 r8153b_eee_en(tp, false);
3334 ocp_reg_write(tp, OCP_EEE_ADV, 0);
3335
3336 r8153b_green_en(tp, test_bit(GREEN_ETHERNET, &tp->flags));
3337
3338 data = sram_read(tp, SRAM_GREEN_CFG);
3339 data |= R_TUNE_EN;
3340 sram_write(tp, SRAM_GREEN_CFG, data);
3341 data = ocp_reg_read(tp, OCP_NCTL_CFG);
3342 data |= PGA_RETURN_EN;
3343 ocp_reg_write(tp, OCP_NCTL_CFG, data);
3344
3345 /* ADC Bias Calibration:
3346 * read efuse offset 0x7d to get a 17-bit data. Remove the dummy/fake
3347 * bit (bit3) to rebuild the real 16-bit data. Write the data to the
3348 * ADC ioffset.
3349 */
3350 ocp_data = r8152_efuse_read(tp, 0x7d);
3351 data = (u16)(((ocp_data & 0x1fff0) >> 1) | (ocp_data & 0x7));
3352 if (data != 0xffff)
3353 ocp_reg_write(tp, OCP_ADC_IOFFSET, data);
3354
3355 /* ups mode tx-link-pulse timing adjustment:
3356 * rg_saw_cnt = OCP reg 0xC426 Bit[13:0]
3357 * swr_cnt_1ms_ini = 16000000 / rg_saw_cnt
3358 */
3359 ocp_data = ocp_reg_read(tp, 0xc426);
3360 ocp_data &= 0x3fff;
3361 if (ocp_data) {
3362 u32 swr_cnt_1ms_ini;
3363
3364 swr_cnt_1ms_ini = (16000000 / ocp_data) & SAW_CNT_1MS_MASK;
3365 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_UPS_CFG);
3366 ocp_data = (ocp_data & ~SAW_CNT_1MS_MASK) | swr_cnt_1ms_ini;
3367 ocp_write_word(tp, MCU_TYPE_USB, USB_UPS_CFG, ocp_data);
3368 }
3369
3370 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR);
3371 ocp_data |= PFM_PWM_SWITCH;
3372 ocp_write_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR, ocp_data);
3373
3374 /* Advnace EEE */
3375 if (!r8153_patch_request(tp, true)) {
3376 data = ocp_reg_read(tp, OCP_POWER_CFG);
3377 data |= EEE_CLKDIV_EN;
3378 ocp_reg_write(tp, OCP_POWER_CFG, data);
3379
3380 data = ocp_reg_read(tp, OCP_DOWN_SPEED);
3381 data |= EN_EEE_CMODE | EN_EEE_1000 | EN_10M_CLKDIV;
3382 ocp_reg_write(tp, OCP_DOWN_SPEED, data);
3383
3384 ocp_reg_write(tp, OCP_SYSCLK_CFG, 0);
3385 ocp_reg_write(tp, OCP_SYSCLK_CFG, clk_div_expo(5));
3386
3387 ups_flags |= UPS_FLAGS_EN_10M_CKDIV | UPS_FLAGS_250M_CKDIV |
3388 UPS_FLAGS_EN_EEE_CKDIV | UPS_FLAGS_EEE_CMOD_LV_EN |
3389 UPS_FLAGS_EEE_PLLOFF_GIGA;
3390
3391 r8153_patch_request(tp, false);
3392 }
3393
3394 r8153b_ups_flags_w1w0(tp, ups_flags, 0);
3395
3396 r8153b_eee_en(tp, true);
3397 ocp_reg_write(tp, OCP_EEE_ADV, MDIO_EEE_1000T | MDIO_EEE_100TX);
3398
3399 r8153b_aldps_en(tp, true);
3400 r8153b_enable_fc(tp);
3401 r8153_u2p3en(tp, true);
3402
3403 set_bit(PHY_RESET, &tp->flags);
3404}
3405
hayeswang43779f82014-01-02 11:25:10 +08003406static void r8153_first_init(struct r8152 *tp)
3407{
3408 u32 ocp_data;
3409 int i;
3410
hayeswang134f98b2017-06-09 17:11:40 +08003411 r8153_mac_clk_spd(tp, false);
hayeswang00a5e362014-02-18 21:48:59 +08003412 rxdy_gated_en(tp, true);
hayeswang43779f82014-01-02 11:25:10 +08003413 r8153_teredo_off(tp);
3414
3415 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
3416 ocp_data &= ~RCR_ACPT_ALL;
3417 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
3418
hayeswang43779f82014-01-02 11:25:10 +08003419 rtl8152_nic_reset(tp);
hayeswang93fe9b12016-06-16 10:55:18 +08003420 rtl_reset_bmu(tp);
hayeswang43779f82014-01-02 11:25:10 +08003421
3422 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3423 ocp_data &= ~NOW_IS_OOB;
3424 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
3425
3426 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
3427 ocp_data &= ~MCU_BORW_EN;
3428 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
3429
3430 for (i = 0; i < 1000; i++) {
3431 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3432 if (ocp_data & LINK_LIST_READY)
3433 break;
hayeswang8ddfa072014-09-09 11:40:28 +08003434 usleep_range(1000, 2000);
hayeswang43779f82014-01-02 11:25:10 +08003435 }
3436
3437 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
3438 ocp_data |= RE_INIT_LL;
3439 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
3440
3441 for (i = 0; i < 1000; i++) {
3442 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3443 if (ocp_data & LINK_LIST_READY)
3444 break;
hayeswang8ddfa072014-09-09 11:40:28 +08003445 usleep_range(1000, 2000);
hayeswang43779f82014-01-02 11:25:10 +08003446 }
3447
hayeswangc5554292014-09-12 10:43:11 +08003448 rtl_rx_vlan_en(tp, tp->netdev->features & NETIF_F_HW_VLAN_CTAG_RX);
hayeswang43779f82014-01-02 11:25:10 +08003449
hayeswangb65c0c92017-06-21 11:25:18 +08003450 ocp_data = tp->netdev->mtu + VLAN_ETH_HLEN + ETH_FCS_LEN;
hayeswang210c4f72017-03-20 16:13:44 +08003451 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, ocp_data);
hayeswang69b4b7a2014-07-10 10:58:54 +08003452 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_MTPS, MTPS_JUMBO);
hayeswang43779f82014-01-02 11:25:10 +08003453
3454 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TCR0);
3455 ocp_data |= TCR0_AUTO_FIFO;
3456 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TCR0, ocp_data);
3457
3458 rtl8152_nic_reset(tp);
3459
3460 /* rx share fifo credit full threshold */
3461 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL0, RXFIFO_THR1_NORMAL);
3462 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL1, RXFIFO_THR2_NORMAL);
3463 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RXFIFO_CTRL2, RXFIFO_THR3_NORMAL);
3464 /* TX share fifo free credit full threshold */
3465 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_TXFIFO_CTRL, TXFIFO_THR_NORMAL2);
hayeswang43779f82014-01-02 11:25:10 +08003466}
3467
3468static void r8153_enter_oob(struct r8152 *tp)
3469{
3470 u32 ocp_data;
3471 int i;
3472
hayeswang134f98b2017-06-09 17:11:40 +08003473 r8153_mac_clk_spd(tp, true);
3474
hayeswang43779f82014-01-02 11:25:10 +08003475 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3476 ocp_data &= ~NOW_IS_OOB;
3477 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
3478
hayeswangd70b1132014-09-19 15:17:18 +08003479 rtl_disable(tp);
hayeswang93fe9b12016-06-16 10:55:18 +08003480 rtl_reset_bmu(tp);
hayeswang43779f82014-01-02 11:25:10 +08003481
3482 for (i = 0; i < 1000; i++) {
3483 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3484 if (ocp_data & LINK_LIST_READY)
3485 break;
hayeswang8ddfa072014-09-09 11:40:28 +08003486 usleep_range(1000, 2000);
hayeswang43779f82014-01-02 11:25:10 +08003487 }
3488
3489 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7);
3490 ocp_data |= RE_INIT_LL;
3491 ocp_write_word(tp, MCU_TYPE_PLA, PLA_SFF_STS_7, ocp_data);
3492
3493 for (i = 0; i < 1000; i++) {
3494 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3495 if (ocp_data & LINK_LIST_READY)
3496 break;
hayeswang8ddfa072014-09-09 11:40:28 +08003497 usleep_range(1000, 2000);
hayeswang43779f82014-01-02 11:25:10 +08003498 }
3499
hayeswangb65c0c92017-06-21 11:25:18 +08003500 ocp_data = tp->netdev->mtu + VLAN_ETH_HLEN + ETH_FCS_LEN;
hayeswang210c4f72017-03-20 16:13:44 +08003501 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, ocp_data);
hayeswang43779f82014-01-02 11:25:10 +08003502
hayeswang65b82d62017-06-15 14:44:03 +08003503 switch (tp->version) {
3504 case RTL_VER_03:
3505 case RTL_VER_04:
3506 case RTL_VER_05:
3507 case RTL_VER_06:
3508 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG);
3509 ocp_data &= ~TEREDO_WAKE_MASK;
3510 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TEREDO_CFG, ocp_data);
3511 break;
3512
3513 case RTL_VER_08:
3514 case RTL_VER_09:
3515 /* Clear teredo wake event. bit[15:8] is the teredo wakeup
3516 * type. Set it to zero. bits[7:0] are the W1C bits about
3517 * the events. Set them to all 1 to clear them.
3518 */
3519 ocp_write_word(tp, MCU_TYPE_PLA, PLA_TEREDO_WAKE_BASE, 0x00ff);
3520 break;
3521
3522 default:
3523 break;
3524 }
hayeswang43779f82014-01-02 11:25:10 +08003525
hayeswangc5554292014-09-12 10:43:11 +08003526 rtl_rx_vlan_en(tp, true);
hayeswang43779f82014-01-02 11:25:10 +08003527
3528 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PAL_BDC_CR);
3529 ocp_data |= ALDPS_PROXY_MODE;
3530 ocp_write_word(tp, MCU_TYPE_PLA, PAL_BDC_CR, ocp_data);
3531
3532 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL);
3533 ocp_data |= NOW_IS_OOB | DIS_MCU_CLROOB;
3534 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_OOB_CTRL, ocp_data);
3535
hayeswang00a5e362014-02-18 21:48:59 +08003536 rxdy_gated_en(tp, false);
hayeswang43779f82014-01-02 11:25:10 +08003537
3538 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
3539 ocp_data |= RCR_APM | RCR_AM | RCR_AB;
3540 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
3541}
3542
hayeswangd70b1132014-09-19 15:17:18 +08003543static void rtl8153_disable(struct r8152 *tp)
3544{
hayeswangcda9fb02016-01-07 17:51:12 +08003545 r8153_aldps_en(tp, false);
hayeswangd70b1132014-09-19 15:17:18 +08003546 rtl_disable(tp);
hayeswang93fe9b12016-06-16 10:55:18 +08003547 rtl_reset_bmu(tp);
hayeswangcda9fb02016-01-07 17:51:12 +08003548 r8153_aldps_en(tp, true);
hayeswangd70b1132014-09-19 15:17:18 +08003549}
3550
hayeswang65b82d62017-06-15 14:44:03 +08003551static void rtl8153b_disable(struct r8152 *tp)
3552{
3553 r8153b_aldps_en(tp, false);
3554 rtl_disable(tp);
3555 rtl_reset_bmu(tp);
3556 r8153b_aldps_en(tp, true);
3557}
3558
hayeswangac718b62013-05-02 16:01:25 +00003559static int rtl8152_set_speed(struct r8152 *tp, u8 autoneg, u16 speed, u8 duplex)
3560{
hayeswang43779f82014-01-02 11:25:10 +08003561 u16 bmcr, anar, gbcr;
hayeswang65b82d62017-06-15 14:44:03 +08003562 enum spd_duplex speed_duplex;
hayeswangac718b62013-05-02 16:01:25 +00003563 int ret = 0;
3564
hayeswangac718b62013-05-02 16:01:25 +00003565 anar = r8152_mdio_read(tp, MII_ADVERTISE);
3566 anar &= ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
3567 ADVERTISE_100HALF | ADVERTISE_100FULL);
hayeswang43779f82014-01-02 11:25:10 +08003568 if (tp->mii.supports_gmii) {
3569 gbcr = r8152_mdio_read(tp, MII_CTRL1000);
3570 gbcr &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
3571 } else {
3572 gbcr = 0;
3573 }
hayeswangac718b62013-05-02 16:01:25 +00003574
3575 if (autoneg == AUTONEG_DISABLE) {
3576 if (speed == SPEED_10) {
3577 bmcr = 0;
3578 anar |= ADVERTISE_10HALF | ADVERTISE_10FULL;
hayeswang65b82d62017-06-15 14:44:03 +08003579 speed_duplex = FORCE_10M_HALF;
hayeswangac718b62013-05-02 16:01:25 +00003580 } else if (speed == SPEED_100) {
3581 bmcr = BMCR_SPEED100;
3582 anar |= ADVERTISE_100HALF | ADVERTISE_100FULL;
hayeswang65b82d62017-06-15 14:44:03 +08003583 speed_duplex = FORCE_100M_HALF;
hayeswang43779f82014-01-02 11:25:10 +08003584 } else if (speed == SPEED_1000 && tp->mii.supports_gmii) {
3585 bmcr = BMCR_SPEED1000;
3586 gbcr |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
hayeswang65b82d62017-06-15 14:44:03 +08003587 speed_duplex = NWAY_1000M_FULL;
hayeswangac718b62013-05-02 16:01:25 +00003588 } else {
3589 ret = -EINVAL;
3590 goto out;
3591 }
3592
hayeswang65b82d62017-06-15 14:44:03 +08003593 if (duplex == DUPLEX_FULL) {
hayeswangac718b62013-05-02 16:01:25 +00003594 bmcr |= BMCR_FULLDPLX;
hayeswang65b82d62017-06-15 14:44:03 +08003595 if (speed != SPEED_1000)
3596 speed_duplex++;
3597 }
hayeswangac718b62013-05-02 16:01:25 +00003598 } else {
3599 if (speed == SPEED_10) {
hayeswang65b82d62017-06-15 14:44:03 +08003600 if (duplex == DUPLEX_FULL) {
hayeswangac718b62013-05-02 16:01:25 +00003601 anar |= ADVERTISE_10HALF | ADVERTISE_10FULL;
hayeswang65b82d62017-06-15 14:44:03 +08003602 speed_duplex = NWAY_10M_FULL;
3603 } else {
hayeswangac718b62013-05-02 16:01:25 +00003604 anar |= ADVERTISE_10HALF;
hayeswang65b82d62017-06-15 14:44:03 +08003605 speed_duplex = NWAY_10M_HALF;
3606 }
hayeswangac718b62013-05-02 16:01:25 +00003607 } else if (speed == SPEED_100) {
3608 if (duplex == DUPLEX_FULL) {
3609 anar |= ADVERTISE_10HALF | ADVERTISE_10FULL;
3610 anar |= ADVERTISE_100HALF | ADVERTISE_100FULL;
hayeswang65b82d62017-06-15 14:44:03 +08003611 speed_duplex = NWAY_100M_FULL;
hayeswangac718b62013-05-02 16:01:25 +00003612 } else {
3613 anar |= ADVERTISE_10HALF;
3614 anar |= ADVERTISE_100HALF;
hayeswang65b82d62017-06-15 14:44:03 +08003615 speed_duplex = NWAY_100M_HALF;
hayeswangac718b62013-05-02 16:01:25 +00003616 }
hayeswang43779f82014-01-02 11:25:10 +08003617 } else if (speed == SPEED_1000 && tp->mii.supports_gmii) {
3618 if (duplex == DUPLEX_FULL) {
3619 anar |= ADVERTISE_10HALF | ADVERTISE_10FULL;
3620 anar |= ADVERTISE_100HALF | ADVERTISE_100FULL;
3621 gbcr |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
3622 } else {
3623 anar |= ADVERTISE_10HALF;
3624 anar |= ADVERTISE_100HALF;
3625 gbcr |= ADVERTISE_1000HALF;
3626 }
hayeswang65b82d62017-06-15 14:44:03 +08003627 speed_duplex = NWAY_1000M_FULL;
hayeswangac718b62013-05-02 16:01:25 +00003628 } else {
3629 ret = -EINVAL;
3630 goto out;
3631 }
3632
3633 bmcr = BMCR_ANENABLE | BMCR_ANRESTART;
3634 }
3635
hayeswangfae56172016-06-16 14:08:29 +08003636 if (test_and_clear_bit(PHY_RESET, &tp->flags))
hayeswangaa66a5f2014-02-18 21:49:04 +08003637 bmcr |= BMCR_RESET;
3638
hayeswang43779f82014-01-02 11:25:10 +08003639 if (tp->mii.supports_gmii)
3640 r8152_mdio_write(tp, MII_CTRL1000, gbcr);
3641
hayeswangac718b62013-05-02 16:01:25 +00003642 r8152_mdio_write(tp, MII_ADVERTISE, anar);
3643 r8152_mdio_write(tp, MII_BMCR, bmcr);
3644
hayeswang65b82d62017-06-15 14:44:03 +08003645 switch (tp->version) {
3646 case RTL_VER_08:
3647 case RTL_VER_09:
3648 r8153b_ups_flags_w1w0(tp, ups_flags_speed(speed_duplex),
3649 UPS_FLAGS_SPEED_MASK);
3650 break;
3651
3652 default:
3653 break;
3654 }
3655
hayeswangfae56172016-06-16 14:08:29 +08003656 if (bmcr & BMCR_RESET) {
hayeswangaa66a5f2014-02-18 21:49:04 +08003657 int i;
3658
hayeswangaa66a5f2014-02-18 21:49:04 +08003659 for (i = 0; i < 50; i++) {
3660 msleep(20);
3661 if ((r8152_mdio_read(tp, MII_BMCR) & BMCR_RESET) == 0)
3662 break;
3663 }
3664 }
3665
hayeswangac718b62013-05-02 16:01:25 +00003666out:
hayeswangac718b62013-05-02 16:01:25 +00003667 return ret;
3668}
3669
hayeswangd70b1132014-09-19 15:17:18 +08003670static void rtl8152_up(struct r8152 *tp)
3671{
3672 if (test_bit(RTL8152_UNPLUG, &tp->flags))
3673 return;
3674
hayeswangcda9fb02016-01-07 17:51:12 +08003675 r8152_aldps_en(tp, false);
hayeswangd70b1132014-09-19 15:17:18 +08003676 r8152b_exit_oob(tp);
hayeswangcda9fb02016-01-07 17:51:12 +08003677 r8152_aldps_en(tp, true);
hayeswangd70b1132014-09-19 15:17:18 +08003678}
3679
hayeswangac718b62013-05-02 16:01:25 +00003680static void rtl8152_down(struct r8152 *tp)
3681{
hayeswang68714382014-04-11 17:54:31 +08003682 if (test_bit(RTL8152_UNPLUG, &tp->flags)) {
3683 rtl_drop_queued_tx(tp);
3684 return;
3685 }
3686
hayeswang00a5e362014-02-18 21:48:59 +08003687 r8152_power_cut_en(tp, false);
hayeswangcda9fb02016-01-07 17:51:12 +08003688 r8152_aldps_en(tp, false);
hayeswangac718b62013-05-02 16:01:25 +00003689 r8152b_enter_oob(tp);
hayeswangcda9fb02016-01-07 17:51:12 +08003690 r8152_aldps_en(tp, true);
hayeswangac718b62013-05-02 16:01:25 +00003691}
3692
hayeswangd70b1132014-09-19 15:17:18 +08003693static void rtl8153_up(struct r8152 *tp)
3694{
3695 if (test_bit(RTL8152_UNPLUG, &tp->flags))
3696 return;
3697
hayeswangb2143962015-07-24 13:54:23 +08003698 r8153_u1u2en(tp, false);
hayeswang3cb32342017-06-09 17:11:43 +08003699 r8153_u2p3en(tp, false);
hayeswangcda9fb02016-01-07 17:51:12 +08003700 r8153_aldps_en(tp, false);
hayeswangd70b1132014-09-19 15:17:18 +08003701 r8153_first_init(tp);
hayeswangcda9fb02016-01-07 17:51:12 +08003702 r8153_aldps_en(tp, true);
hayeswang3cb32342017-06-09 17:11:43 +08003703
3704 switch (tp->version) {
3705 case RTL_VER_03:
3706 case RTL_VER_04:
3707 break;
3708 case RTL_VER_05:
3709 case RTL_VER_06:
3710 default:
3711 r8153_u2p3en(tp, true);
3712 break;
3713 }
3714
hayeswangb2143962015-07-24 13:54:23 +08003715 r8153_u1u2en(tp, true);
hayeswangd70b1132014-09-19 15:17:18 +08003716}
3717
hayeswang43779f82014-01-02 11:25:10 +08003718static void rtl8153_down(struct r8152 *tp)
3719{
hayeswang68714382014-04-11 17:54:31 +08003720 if (test_bit(RTL8152_UNPLUG, &tp->flags)) {
3721 rtl_drop_queued_tx(tp);
3722 return;
3723 }
3724
hayeswangb9702722014-02-18 21:49:00 +08003725 r8153_u1u2en(tp, false);
hayeswangb2143962015-07-24 13:54:23 +08003726 r8153_u2p3en(tp, false);
hayeswangb9702722014-02-18 21:49:00 +08003727 r8153_power_cut_en(tp, false);
hayeswangcda9fb02016-01-07 17:51:12 +08003728 r8153_aldps_en(tp, false);
hayeswang43779f82014-01-02 11:25:10 +08003729 r8153_enter_oob(tp);
hayeswangcda9fb02016-01-07 17:51:12 +08003730 r8153_aldps_en(tp, true);
hayeswang43779f82014-01-02 11:25:10 +08003731}
3732
hayeswang65b82d62017-06-15 14:44:03 +08003733static void rtl8153b_up(struct r8152 *tp)
3734{
3735 if (test_bit(RTL8152_UNPLUG, &tp->flags))
3736 return;
3737
3738 r8153b_u1u2en(tp, false);
3739 r8153_u2p3en(tp, false);
3740 r8153b_aldps_en(tp, false);
3741
3742 r8153_first_init(tp);
3743 ocp_write_dword(tp, MCU_TYPE_USB, USB_RX_BUF_TH, RX_THR_B);
3744
3745 r8153b_aldps_en(tp, true);
3746 r8153_u2p3en(tp, true);
3747 r8153b_u1u2en(tp, true);
3748}
3749
3750static void rtl8153b_down(struct r8152 *tp)
3751{
3752 if (test_bit(RTL8152_UNPLUG, &tp->flags)) {
3753 rtl_drop_queued_tx(tp);
3754 return;
3755 }
3756
3757 r8153b_u1u2en(tp, false);
3758 r8153_u2p3en(tp, false);
3759 r8153b_power_cut_en(tp, false);
3760 r8153b_aldps_en(tp, false);
3761 r8153_enter_oob(tp);
3762 r8153b_aldps_en(tp, true);
3763}
3764
hayeswang2dd49e02015-09-07 11:57:44 +08003765static bool rtl8152_in_nway(struct r8152 *tp)
3766{
3767 u16 nway_state;
3768
3769 ocp_write_word(tp, MCU_TYPE_PLA, PLA_OCP_GPHY_BASE, 0x2000);
3770 tp->ocp_base = 0x2000;
3771 ocp_write_byte(tp, MCU_TYPE_PLA, 0xb014, 0x4c); /* phy state */
3772 nway_state = ocp_read_word(tp, MCU_TYPE_PLA, 0xb01a);
3773
3774 /* bit 15: TXDIS_STATE, bit 14: ABD_STATE */
3775 if (nway_state & 0xc000)
3776 return false;
3777 else
3778 return true;
3779}
3780
3781static bool rtl8153_in_nway(struct r8152 *tp)
3782{
3783 u16 phy_state = ocp_reg_read(tp, OCP_PHY_STATE) & 0xff;
3784
3785 if (phy_state == TXDIS_STATE || phy_state == ABD_STATE)
3786 return false;
3787 else
3788 return true;
3789}
3790
hayeswangac718b62013-05-02 16:01:25 +00003791static void set_carrier(struct r8152 *tp)
3792{
3793 struct net_device *netdev = tp->netdev;
hayeswangce594e92017-03-16 14:32:22 +08003794 struct napi_struct *napi = &tp->napi;
hayeswangac718b62013-05-02 16:01:25 +00003795 u8 speed;
3796
3797 speed = rtl8152_get_speed(tp);
3798
3799 if (speed & LINK_STATUS) {
hayeswang51d979f2015-02-06 11:30:47 +08003800 if (!netif_carrier_ok(netdev)) {
hayeswangc81229c2014-01-02 11:22:42 +08003801 tp->rtl_ops.enable(tp);
hayeswangde9bf292017-01-26 09:38:32 +08003802 netif_stop_queue(netdev);
hayeswangce594e92017-03-16 14:32:22 +08003803 napi_disable(napi);
hayeswangac718b62013-05-02 16:01:25 +00003804 netif_carrier_on(netdev);
hayeswangaa2e0922015-01-09 10:26:35 +08003805 rtl_start_rx(tp);
Hayes Wangaece4772018-02-02 16:43:36 +08003806 clear_bit(RTL8152_SET_RX_MODE, &tp->flags);
3807 _rtl8152_set_rx_mode(netdev);
hayeswang41cec842015-07-24 13:54:25 +08003808 napi_enable(&tp->napi);
hayeswangde9bf292017-01-26 09:38:32 +08003809 netif_wake_queue(netdev);
3810 netif_info(tp, link, netdev, "carrier on\n");
hayeswang2f25abe2017-03-23 19:14:19 +08003811 } else if (netif_queue_stopped(netdev) &&
3812 skb_queue_len(&tp->tx_queue) < tp->tx_qlen) {
3813 netif_wake_queue(netdev);
hayeswangac718b62013-05-02 16:01:25 +00003814 }
3815 } else {
hayeswang51d979f2015-02-06 11:30:47 +08003816 if (netif_carrier_ok(netdev)) {
hayeswangac718b62013-05-02 16:01:25 +00003817 netif_carrier_off(netdev);
hayeswangce594e92017-03-16 14:32:22 +08003818 napi_disable(napi);
hayeswangc81229c2014-01-02 11:22:42 +08003819 tp->rtl_ops.disable(tp);
hayeswangce594e92017-03-16 14:32:22 +08003820 napi_enable(napi);
hayeswangde9bf292017-01-26 09:38:32 +08003821 netif_info(tp, link, netdev, "carrier off\n");
hayeswangac718b62013-05-02 16:01:25 +00003822 }
3823 }
hayeswangac718b62013-05-02 16:01:25 +00003824}
3825
3826static void rtl_work_func_t(struct work_struct *work)
3827{
3828 struct r8152 *tp = container_of(work, struct r8152, schedule.work);
3829
hayeswanga1f83fe2014-11-12 10:05:05 +08003830 /* If the device is unplugged or !netif_running(), the workqueue
3831 * doesn't need to wake the device, and could return directly.
3832 */
3833 if (test_bit(RTL8152_UNPLUG, &tp->flags) || !netif_running(tp->netdev))
3834 return;
3835
hayeswang9a4be1b2014-02-18 21:49:07 +08003836 if (usb_autopm_get_interface(tp->intf) < 0)
3837 return;
3838
hayeswangac718b62013-05-02 16:01:25 +00003839 if (!test_bit(WORK_ENABLE, &tp->flags))
3840 goto out1;
3841
hayeswangb5403272014-10-09 18:00:26 +08003842 if (!mutex_trylock(&tp->control)) {
3843 schedule_delayed_work(&tp->schedule, 0);
3844 goto out1;
3845 }
3846
hayeswang216a8342016-01-07 17:51:11 +08003847 if (test_and_clear_bit(RTL8152_LINK_CHG, &tp->flags))
hayeswang40a82912013-08-14 20:54:40 +08003848 set_carrier(tp);
hayeswangac718b62013-05-02 16:01:25 +00003849
hayeswang216a8342016-01-07 17:51:11 +08003850 if (test_and_clear_bit(RTL8152_SET_RX_MODE, &tp->flags))
hayeswangac718b62013-05-02 16:01:25 +00003851 _rtl8152_set_rx_mode(tp->netdev);
3852
hayeswangd823ab62015-01-12 12:06:23 +08003853 /* don't schedule napi before linking */
hayeswang216a8342016-01-07 17:51:11 +08003854 if (test_and_clear_bit(SCHEDULE_NAPI, &tp->flags) &&
3855 netif_carrier_ok(tp->netdev))
hayeswangd823ab62015-01-12 12:06:23 +08003856 napi_schedule(&tp->napi);
hayeswangaa66a5f2014-02-18 21:49:04 +08003857
hayeswangb5403272014-10-09 18:00:26 +08003858 mutex_unlock(&tp->control);
3859
hayeswangac718b62013-05-02 16:01:25 +00003860out1:
hayeswang9a4be1b2014-02-18 21:49:07 +08003861 usb_autopm_put_interface(tp->intf);
hayeswangac718b62013-05-02 16:01:25 +00003862}
3863
hayeswanga028a9e2016-06-13 17:49:36 +08003864static void rtl_hw_phy_work_func_t(struct work_struct *work)
3865{
3866 struct r8152 *tp = container_of(work, struct r8152, hw_phy_work.work);
3867
3868 if (test_bit(RTL8152_UNPLUG, &tp->flags))
3869 return;
3870
3871 if (usb_autopm_get_interface(tp->intf) < 0)
3872 return;
3873
3874 mutex_lock(&tp->control);
3875
3876 tp->rtl_ops.hw_phy_cfg(tp);
3877
hayeswangaa7e26b2016-06-13 17:49:38 +08003878 rtl8152_set_speed(tp, tp->autoneg, tp->speed, tp->duplex);
hayeswang9d21c0d2016-06-13 17:49:37 +08003879
hayeswanga028a9e2016-06-13 17:49:36 +08003880 mutex_unlock(&tp->control);
3881
3882 usb_autopm_put_interface(tp->intf);
3883}
3884
hayeswang5ee3c602016-01-07 17:12:17 +08003885#ifdef CONFIG_PM_SLEEP
3886static int rtl_notifier(struct notifier_block *nb, unsigned long action,
3887 void *data)
3888{
3889 struct r8152 *tp = container_of(nb, struct r8152, pm_notifier);
3890
3891 switch (action) {
3892 case PM_HIBERNATION_PREPARE:
3893 case PM_SUSPEND_PREPARE:
3894 usb_autopm_get_interface(tp->intf);
3895 break;
3896
3897 case PM_POST_HIBERNATION:
3898 case PM_POST_SUSPEND:
3899 usb_autopm_put_interface(tp->intf);
3900 break;
3901
3902 case PM_POST_RESTORE:
3903 case PM_RESTORE_PREPARE:
3904 default:
3905 break;
3906 }
3907
3908 return NOTIFY_DONE;
3909}
3910#endif
3911
hayeswangac718b62013-05-02 16:01:25 +00003912static int rtl8152_open(struct net_device *netdev)
3913{
3914 struct r8152 *tp = netdev_priv(netdev);
3915 int res = 0;
3916
hayeswang7e9da482014-02-18 21:49:05 +08003917 res = alloc_all_mem(tp);
3918 if (res)
3919 goto out;
3920
hayeswang9a4be1b2014-02-18 21:49:07 +08003921 res = usb_autopm_get_interface(tp->intf);
Guenter Roeckca0a7532016-11-09 19:51:25 -08003922 if (res < 0)
3923 goto out_free;
hayeswang9a4be1b2014-02-18 21:49:07 +08003924
hayeswangb5403272014-10-09 18:00:26 +08003925 mutex_lock(&tp->control);
3926
hayeswang7e9da482014-02-18 21:49:05 +08003927 tp->rtl_ops.up(tp);
3928
hayeswang40a82912013-08-14 20:54:40 +08003929 netif_carrier_off(netdev);
hayeswangac718b62013-05-02 16:01:25 +00003930 netif_start_queue(netdev);
3931 set_bit(WORK_ENABLE, &tp->flags);
hayeswangdb8515e2014-03-06 15:07:16 +08003932
hayeswang3d55f442014-02-06 11:55:48 +08003933 res = usb_submit_urb(tp->intr_urb, GFP_KERNEL);
3934 if (res) {
3935 if (res == -ENODEV)
3936 netif_device_detach(tp->netdev);
3937 netif_warn(tp, ifup, netdev, "intr_urb submit failed: %d\n",
3938 res);
Guenter Roeckca0a7532016-11-09 19:51:25 -08003939 goto out_unlock;
hayeswang3d55f442014-02-06 11:55:48 +08003940 }
Guenter Roeckca0a7532016-11-09 19:51:25 -08003941 napi_enable(&tp->napi);
hayeswang3d55f442014-02-06 11:55:48 +08003942
hayeswangb5403272014-10-09 18:00:26 +08003943 mutex_unlock(&tp->control);
3944
hayeswang9a4be1b2014-02-18 21:49:07 +08003945 usb_autopm_put_interface(tp->intf);
hayeswang5ee3c602016-01-07 17:12:17 +08003946#ifdef CONFIG_PM_SLEEP
3947 tp->pm_notifier.notifier_call = rtl_notifier;
3948 register_pm_notifier(&tp->pm_notifier);
3949#endif
Guenter Roeckca0a7532016-11-09 19:51:25 -08003950 return 0;
hayeswangac718b62013-05-02 16:01:25 +00003951
Guenter Roeckca0a7532016-11-09 19:51:25 -08003952out_unlock:
3953 mutex_unlock(&tp->control);
3954 usb_autopm_put_interface(tp->intf);
3955out_free:
3956 free_all_mem(tp);
hayeswang7e9da482014-02-18 21:49:05 +08003957out:
hayeswangac718b62013-05-02 16:01:25 +00003958 return res;
3959}
3960
3961static int rtl8152_close(struct net_device *netdev)
3962{
3963 struct r8152 *tp = netdev_priv(netdev);
3964 int res = 0;
3965
hayeswang5ee3c602016-01-07 17:12:17 +08003966#ifdef CONFIG_PM_SLEEP
3967 unregister_pm_notifier(&tp->pm_notifier);
3968#endif
hayeswangd823ab62015-01-12 12:06:23 +08003969 napi_disable(&tp->napi);
hayeswangac718b62013-05-02 16:01:25 +00003970 clear_bit(WORK_ENABLE, &tp->flags);
hayeswang3d55f442014-02-06 11:55:48 +08003971 usb_kill_urb(tp->intr_urb);
hayeswangac718b62013-05-02 16:01:25 +00003972 cancel_delayed_work_sync(&tp->schedule);
3973 netif_stop_queue(netdev);
hayeswang9a4be1b2014-02-18 21:49:07 +08003974
3975 res = usb_autopm_get_interface(tp->intf);
hayeswang53543db2015-02-06 11:30:48 +08003976 if (res < 0 || test_bit(RTL8152_UNPLUG, &tp->flags)) {
hayeswang9a4be1b2014-02-18 21:49:07 +08003977 rtl_drop_queued_tx(tp);
hayeswangd823ab62015-01-12 12:06:23 +08003978 rtl_stop_rx(tp);
hayeswang9a4be1b2014-02-18 21:49:07 +08003979 } else {
hayeswangb5403272014-10-09 18:00:26 +08003980 mutex_lock(&tp->control);
3981
hayeswang9a4be1b2014-02-18 21:49:07 +08003982 tp->rtl_ops.down(tp);
hayeswangb5403272014-10-09 18:00:26 +08003983
3984 mutex_unlock(&tp->control);
3985
hayeswang9a4be1b2014-02-18 21:49:07 +08003986 usb_autopm_put_interface(tp->intf);
3987 }
hayeswangac718b62013-05-02 16:01:25 +00003988
hayeswang7e9da482014-02-18 21:49:05 +08003989 free_all_mem(tp);
3990
hayeswangac718b62013-05-02 16:01:25 +00003991 return res;
3992}
3993
hayeswang4f1d4d52014-03-11 16:24:19 +08003994static void rtl_tally_reset(struct r8152 *tp)
3995{
3996 u32 ocp_data;
3997
3998 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_RSTTALLY);
3999 ocp_data |= TALLY_RESET;
4000 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RSTTALLY, ocp_data);
4001}
4002
hayeswangac718b62013-05-02 16:01:25 +00004003static void r8152b_init(struct r8152 *tp)
4004{
hayeswangebc2ec482013-08-14 20:54:38 +08004005 u32 ocp_data;
hayeswang2dd436d2016-09-20 16:22:06 +08004006 u16 data;
hayeswangac718b62013-05-02 16:01:25 +00004007
hayeswang68714382014-04-11 17:54:31 +08004008 if (test_bit(RTL8152_UNPLUG, &tp->flags))
4009 return;
4010
hayeswang2dd436d2016-09-20 16:22:06 +08004011 data = r8152_mdio_read(tp, MII_BMCR);
4012 if (data & BMCR_PDOWN) {
4013 data &= ~BMCR_PDOWN;
4014 r8152_mdio_write(tp, MII_BMCR, data);
4015 }
4016
hayeswangcda9fb02016-01-07 17:51:12 +08004017 r8152_aldps_en(tp, false);
hayeswangd70b1132014-09-19 15:17:18 +08004018
hayeswangac718b62013-05-02 16:01:25 +00004019 if (tp->version == RTL_VER_01) {
4020 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE);
4021 ocp_data &= ~LED_MODE_MASK;
4022 ocp_write_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE, ocp_data);
4023 }
4024
hayeswang00a5e362014-02-18 21:48:59 +08004025 r8152_power_cut_en(tp, false);
hayeswangac718b62013-05-02 16:01:25 +00004026
hayeswangac718b62013-05-02 16:01:25 +00004027 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR);
4028 ocp_data |= TX_10M_IDLE_EN | PFM_PWM_SWITCH;
4029 ocp_write_word(tp, MCU_TYPE_PLA, PLA_PHY_PWR, ocp_data);
4030 ocp_data = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL);
4031 ocp_data &= ~MCU_CLK_RATIO_MASK;
4032 ocp_data |= MCU_CLK_RATIO | D3_CLK_GATED_EN;
4033 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL, ocp_data);
4034 ocp_data = GPHY_STS_MSK | SPEED_DOWN_MSK |
4035 SPDWN_RXDV_MSK | SPDWN_LINKCHG_MSK;
4036 ocp_write_word(tp, MCU_TYPE_PLA, PLA_GPHY_INTR_IMR, ocp_data);
4037
hayeswang4f1d4d52014-03-11 16:24:19 +08004038 rtl_tally_reset(tp);
hayeswangac718b62013-05-02 16:01:25 +00004039
hayeswangebc2ec482013-08-14 20:54:38 +08004040 /* enable rx aggregation */
hayeswangac718b62013-05-02 16:01:25 +00004041 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_USB_CTRL);
hayeswange90fba82015-07-31 11:23:39 +08004042 ocp_data &= ~(RX_AGG_DISABLE | RX_ZERO_EN);
hayeswangac718b62013-05-02 16:01:25 +00004043 ocp_write_word(tp, MCU_TYPE_USB, USB_USB_CTRL, ocp_data);
4044}
4045
hayeswang43779f82014-01-02 11:25:10 +08004046static void r8153_init(struct r8152 *tp)
4047{
4048 u32 ocp_data;
hayeswang2dd436d2016-09-20 16:22:06 +08004049 u16 data;
hayeswang43779f82014-01-02 11:25:10 +08004050 int i;
4051
hayeswang68714382014-04-11 17:54:31 +08004052 if (test_bit(RTL8152_UNPLUG, &tp->flags))
4053 return;
4054
hayeswangb9702722014-02-18 21:49:00 +08004055 r8153_u1u2en(tp, false);
hayeswang43779f82014-01-02 11:25:10 +08004056
4057 for (i = 0; i < 500; i++) {
4058 if (ocp_read_word(tp, MCU_TYPE_PLA, PLA_BOOT_CTRL) &
4059 AUTOLOAD_DONE)
4060 break;
4061 msleep(20);
4062 }
4063
hayeswangc564b872017-06-09 17:11:38 +08004064 data = r8153_phy_status(tp, 0);
hayeswang43779f82014-01-02 11:25:10 +08004065
hayeswang2dd436d2016-09-20 16:22:06 +08004066 if (tp->version == RTL_VER_03 || tp->version == RTL_VER_04 ||
4067 tp->version == RTL_VER_05)
4068 ocp_reg_write(tp, OCP_ADC_CFG, CKADSEL_L | ADC_EN | EN_EMI_L);
4069
4070 data = r8152_mdio_read(tp, MII_BMCR);
4071 if (data & BMCR_PDOWN) {
4072 data &= ~BMCR_PDOWN;
4073 r8152_mdio_write(tp, MII_BMCR, data);
4074 }
4075
hayeswangc564b872017-06-09 17:11:38 +08004076 data = r8153_phy_status(tp, PHY_STAT_LAN_ON);
hayeswang2dd436d2016-09-20 16:22:06 +08004077
hayeswangb9702722014-02-18 21:49:00 +08004078 r8153_u2p3en(tp, false);
hayeswang43779f82014-01-02 11:25:10 +08004079
hayeswang65bab842015-02-12 16:20:46 +08004080 if (tp->version == RTL_VER_04) {
4081 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_SSPHYLINK2);
4082 ocp_data &= ~pwd_dn_scale_mask;
4083 ocp_data |= pwd_dn_scale(96);
4084 ocp_write_word(tp, MCU_TYPE_USB, USB_SSPHYLINK2, ocp_data);
4085
4086 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_USB2PHY);
4087 ocp_data |= USB2PHY_L1 | USB2PHY_SUSPEND;
4088 ocp_write_byte(tp, MCU_TYPE_USB, USB_USB2PHY, ocp_data);
4089 } else if (tp->version == RTL_VER_05) {
4090 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA, PLA_DMY_REG0);
4091 ocp_data &= ~ECM_ALDPS;
4092 ocp_write_byte(tp, MCU_TYPE_PLA, PLA_DMY_REG0, ocp_data);
4093
4094 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY1);
4095 if (ocp_read_word(tp, MCU_TYPE_USB, USB_BURST_SIZE) == 0)
4096 ocp_data &= ~DYNAMIC_BURST;
4097 else
4098 ocp_data |= DYNAMIC_BURST;
4099 ocp_write_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY1, ocp_data);
hayeswangfb02eb42015-07-22 15:27:41 +08004100 } else if (tp->version == RTL_VER_06) {
4101 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY1);
4102 if (ocp_read_word(tp, MCU_TYPE_USB, USB_BURST_SIZE) == 0)
4103 ocp_data &= ~DYNAMIC_BURST;
4104 else
4105 ocp_data |= DYNAMIC_BURST;
4106 ocp_write_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY1, ocp_data);
hayeswang65bab842015-02-12 16:20:46 +08004107 }
4108
4109 ocp_data = ocp_read_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY2);
4110 ocp_data |= EP4_FULL_FC;
4111 ocp_write_byte(tp, MCU_TYPE_USB, USB_CSR_DUMMY2, ocp_data);
4112
hayeswang43779f82014-01-02 11:25:10 +08004113 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_WDT11_CTRL);
4114 ocp_data &= ~TIMER11_EN;
4115 ocp_write_word(tp, MCU_TYPE_USB, USB_WDT11_CTRL, ocp_data);
4116
hayeswang43779f82014-01-02 11:25:10 +08004117 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE);
4118 ocp_data &= ~LED_MODE_MASK;
4119 ocp_write_word(tp, MCU_TYPE_PLA, PLA_LED_FEATURE, ocp_data);
4120
hayeswang65bab842015-02-12 16:20:46 +08004121 ocp_data = FIFO_EMPTY_1FB | ROK_EXIT_LPM;
Oliver Neukum2b84af94a2016-05-02 13:06:14 +02004122 if (tp->version == RTL_VER_04 && tp->udev->speed < USB_SPEED_SUPER)
hayeswang43779f82014-01-02 11:25:10 +08004123 ocp_data |= LPM_TIMER_500MS;
hayeswang34203e22015-02-06 11:30:46 +08004124 else
4125 ocp_data |= LPM_TIMER_500US;
hayeswang43779f82014-01-02 11:25:10 +08004126 ocp_write_byte(tp, MCU_TYPE_USB, USB_LPM_CTRL, ocp_data);
4127
4128 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_AFE_CTRL2);
4129 ocp_data &= ~SEN_VAL_MASK;
4130 ocp_data |= SEN_VAL_NORMAL | SEL_RXIDLE;
4131 ocp_write_word(tp, MCU_TYPE_USB, USB_AFE_CTRL2, ocp_data);
4132
hayeswang65bab842015-02-12 16:20:46 +08004133 ocp_write_word(tp, MCU_TYPE_USB, USB_CONNECT_TIMER, 0x0001);
4134
hayeswangb9702722014-02-18 21:49:00 +08004135 r8153_power_cut_en(tp, false);
4136 r8153_u1u2en(tp, true);
hayeswang134f98b2017-06-09 17:11:40 +08004137 r8153_mac_clk_spd(tp, false);
hayeswangee4761c2017-06-09 17:11:39 +08004138 usb_enable_lpm(tp->udev);
hayeswang43779f82014-01-02 11:25:10 +08004139
hayeswange31f6362017-06-09 17:11:41 +08004140 /* rx aggregation */
4141 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_USB_CTRL);
4142 ocp_data &= ~(RX_AGG_DISABLE | RX_ZERO_EN);
Kai-Heng Feng0b165512018-01-16 16:46:27 +08004143 if (test_bit(DELL_TB_RX_AGG_BUG, &tp->flags))
4144 ocp_data |= RX_AGG_DISABLE;
4145
hayeswange31f6362017-06-09 17:11:41 +08004146 ocp_write_word(tp, MCU_TYPE_USB, USB_USB_CTRL, ocp_data);
hayeswang43779f82014-01-02 11:25:10 +08004147
hayeswang4f1d4d52014-03-11 16:24:19 +08004148 rtl_tally_reset(tp);
hayeswang49d10342017-06-09 17:11:44 +08004149
4150 switch (tp->udev->speed) {
4151 case USB_SPEED_SUPER:
4152 case USB_SPEED_SUPER_PLUS:
4153 tp->coalesce = COALESCE_SUPER;
4154 break;
4155 case USB_SPEED_HIGH:
4156 tp->coalesce = COALESCE_HIGH;
4157 break;
4158 default:
4159 tp->coalesce = COALESCE_SLOW;
4160 break;
4161 }
hayeswang43779f82014-01-02 11:25:10 +08004162}
4163
hayeswang65b82d62017-06-15 14:44:03 +08004164static void r8153b_init(struct r8152 *tp)
4165{
4166 u32 ocp_data;
4167 u16 data;
4168 int i;
4169
4170 if (test_bit(RTL8152_UNPLUG, &tp->flags))
4171 return;
4172
4173 r8153b_u1u2en(tp, false);
4174
4175 for (i = 0; i < 500; i++) {
4176 if (ocp_read_word(tp, MCU_TYPE_PLA, PLA_BOOT_CTRL) &
4177 AUTOLOAD_DONE)
4178 break;
4179 msleep(20);
4180 }
4181
4182 data = r8153_phy_status(tp, 0);
4183
4184 data = r8152_mdio_read(tp, MII_BMCR);
4185 if (data & BMCR_PDOWN) {
4186 data &= ~BMCR_PDOWN;
4187 r8152_mdio_write(tp, MII_BMCR, data);
4188 }
4189
4190 data = r8153_phy_status(tp, PHY_STAT_LAN_ON);
4191
4192 r8153_u2p3en(tp, false);
4193
4194 /* MSC timer = 0xfff * 8ms = 32760 ms */
4195 ocp_write_word(tp, MCU_TYPE_USB, USB_MSC_TIMER, 0x0fff);
4196
4197 /* U1/U2/L1 idle timer. 500 us */
4198 ocp_write_word(tp, MCU_TYPE_USB, USB_U1U2_TIMER, 500);
4199
4200 r8153b_power_cut_en(tp, false);
4201 r8153b_ups_en(tp, false);
4202 r8153b_queue_wake(tp, false);
4203 rtl_runtime_suspend_enable(tp, false);
4204 r8153b_u1u2en(tp, true);
4205 usb_enable_lpm(tp->udev);
4206
4207 /* MAC clock speed down */
4208 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL2);
4209 ocp_data |= MAC_CLK_SPDWN_EN;
4210 ocp_write_word(tp, MCU_TYPE_PLA, PLA_MAC_PWR_CTRL2, ocp_data);
4211
4212 set_bit(GREEN_ETHERNET, &tp->flags);
4213
4214 /* rx aggregation */
4215 ocp_data = ocp_read_word(tp, MCU_TYPE_USB, USB_USB_CTRL);
4216 ocp_data &= ~(RX_AGG_DISABLE | RX_ZERO_EN);
4217 ocp_write_word(tp, MCU_TYPE_USB, USB_USB_CTRL, ocp_data);
4218
4219 rtl_tally_reset(tp);
4220
4221 tp->coalesce = 15000; /* 15 us */
4222}
4223
hayeswange5011392015-07-29 20:39:08 +08004224static int rtl8152_pre_reset(struct usb_interface *intf)
4225{
4226 struct r8152 *tp = usb_get_intfdata(intf);
4227 struct net_device *netdev;
4228
4229 if (!tp)
4230 return 0;
4231
4232 netdev = tp->netdev;
4233 if (!netif_running(netdev))
4234 return 0;
4235
hayeswangde9bf292017-01-26 09:38:32 +08004236 netif_stop_queue(netdev);
hayeswange5011392015-07-29 20:39:08 +08004237 napi_disable(&tp->napi);
4238 clear_bit(WORK_ENABLE, &tp->flags);
4239 usb_kill_urb(tp->intr_urb);
4240 cancel_delayed_work_sync(&tp->schedule);
4241 if (netif_carrier_ok(netdev)) {
hayeswange5011392015-07-29 20:39:08 +08004242 mutex_lock(&tp->control);
4243 tp->rtl_ops.disable(tp);
4244 mutex_unlock(&tp->control);
4245 }
4246
4247 return 0;
4248}
4249
4250static int rtl8152_post_reset(struct usb_interface *intf)
4251{
4252 struct r8152 *tp = usb_get_intfdata(intf);
4253 struct net_device *netdev;
4254
4255 if (!tp)
4256 return 0;
4257
4258 netdev = tp->netdev;
4259 if (!netif_running(netdev))
4260 return 0;
4261
4262 set_bit(WORK_ENABLE, &tp->flags);
4263 if (netif_carrier_ok(netdev)) {
4264 mutex_lock(&tp->control);
4265 tp->rtl_ops.enable(tp);
hayeswang2c561b22017-01-20 14:33:55 +08004266 rtl_start_rx(tp);
Hayes Wangaece4772018-02-02 16:43:36 +08004267 _rtl8152_set_rx_mode(netdev);
hayeswange5011392015-07-29 20:39:08 +08004268 mutex_unlock(&tp->control);
hayeswange5011392015-07-29 20:39:08 +08004269 }
4270
4271 napi_enable(&tp->napi);
hayeswangde9bf292017-01-26 09:38:32 +08004272 netif_wake_queue(netdev);
hayeswang2c561b22017-01-20 14:33:55 +08004273 usb_submit_urb(tp->intr_urb, GFP_KERNEL);
hayeswange5011392015-07-29 20:39:08 +08004274
hayeswang7489bda2017-01-26 09:38:34 +08004275 if (!list_empty(&tp->rx_done))
4276 napi_schedule(&tp->napi);
hayeswange5011392015-07-29 20:39:08 +08004277
4278 return 0;
hayeswangac718b62013-05-02 16:01:25 +00004279}
4280
hayeswang2dd49e02015-09-07 11:57:44 +08004281static bool delay_autosuspend(struct r8152 *tp)
4282{
4283 bool sw_linking = !!netif_carrier_ok(tp->netdev);
4284 bool hw_linking = !!(rtl8152_get_speed(tp) & LINK_STATUS);
4285
4286 /* This means a linking change occurs and the driver doesn't detect it,
4287 * yet. If the driver has disabled tx/rx and hw is linking on, the
4288 * device wouldn't wake up by receiving any packet.
4289 */
4290 if (work_busy(&tp->schedule.work) || sw_linking != hw_linking)
4291 return true;
4292
4293 /* If the linking down is occurred by nway, the device may miss the
4294 * linking change event. And it wouldn't wake when linking on.
4295 */
4296 if (!sw_linking && tp->rtl_ops.in_nway(tp))
4297 return true;
hayeswang6a0b76c2017-01-23 14:18:43 +08004298 else if (!skb_queue_empty(&tp->tx_queue))
4299 return true;
hayeswang2dd49e02015-09-07 11:57:44 +08004300 else
4301 return false;
4302}
4303
hayeswang21cbd0e2017-06-13 15:14:39 +08004304static int rtl8152_runtime_resume(struct r8152 *tp)
4305{
4306 struct net_device *netdev = tp->netdev;
4307
4308 if (netif_running(netdev) && netdev->flags & IFF_UP) {
4309 struct napi_struct *napi = &tp->napi;
4310
4311 tp->rtl_ops.autosuspend_en(tp, false);
4312 napi_disable(napi);
4313 set_bit(WORK_ENABLE, &tp->flags);
4314
4315 if (netif_carrier_ok(netdev)) {
4316 if (rtl8152_get_speed(tp) & LINK_STATUS) {
4317 rtl_start_rx(tp);
4318 } else {
4319 netif_carrier_off(netdev);
4320 tp->rtl_ops.disable(tp);
4321 netif_info(tp, link, netdev, "linking down\n");
4322 }
4323 }
4324
4325 napi_enable(napi);
4326 clear_bit(SELECTIVE_SUSPEND, &tp->flags);
4327 smp_mb__after_atomic();
4328
4329 if (!list_empty(&tp->rx_done))
4330 napi_schedule(&tp->napi);
4331
4332 usb_submit_urb(tp->intr_urb, GFP_NOIO);
4333 } else {
4334 if (netdev->flags & IFF_UP)
4335 tp->rtl_ops.autosuspend_en(tp, false);
4336
4337 clear_bit(SELECTIVE_SUSPEND, &tp->flags);
4338 }
4339
4340 return 0;
4341}
4342
4343static int rtl8152_system_resume(struct r8152 *tp)
4344{
4345 struct net_device *netdev = tp->netdev;
4346
4347 netif_device_attach(netdev);
4348
4349 if (netif_running(netdev) && netdev->flags & IFF_UP) {
4350 tp->rtl_ops.up(tp);
4351 netif_carrier_off(netdev);
4352 set_bit(WORK_ENABLE, &tp->flags);
4353 usb_submit_urb(tp->intr_urb, GFP_NOIO);
4354 }
4355
4356 return 0;
4357}
4358
hayeswanga9c54ad2017-01-25 13:41:45 +08004359static int rtl8152_runtime_suspend(struct r8152 *tp)
hayeswangac718b62013-05-02 16:01:25 +00004360{
hayeswang6cc69f22014-10-17 16:55:08 +08004361 struct net_device *netdev = tp->netdev;
4362 int ret = 0;
hayeswangac718b62013-05-02 16:01:25 +00004363
hayeswang26afec32017-01-26 09:38:31 +08004364 set_bit(SELECTIVE_SUSPEND, &tp->flags);
4365 smp_mb__after_atomic();
4366
hayeswang8fb28062017-01-10 17:04:06 +08004367 if (netif_running(netdev) && test_bit(WORK_ENABLE, &tp->flags)) {
hayeswang75dc6922017-01-10 17:04:07 +08004368 u32 rcr = 0;
4369
hayeswang75dc6922017-01-10 17:04:07 +08004370 if (netif_carrier_ok(netdev)) {
4371 u32 ocp_data;
4372
4373 rcr = ocp_read_dword(tp, MCU_TYPE_PLA, PLA_RCR);
4374 ocp_data = rcr & ~RCR_ACPT_ALL;
4375 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, ocp_data);
4376 rxdy_gated_en(tp, true);
4377 ocp_data = ocp_read_byte(tp, MCU_TYPE_PLA,
4378 PLA_OOB_CTRL);
4379 if (!(ocp_data & RXFIFO_EMPTY)) {
4380 rxdy_gated_en(tp, false);
4381 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, rcr);
hayeswang26afec32017-01-26 09:38:31 +08004382 clear_bit(SELECTIVE_SUSPEND, &tp->flags);
4383 smp_mb__after_atomic();
hayeswang75dc6922017-01-10 17:04:07 +08004384 ret = -EBUSY;
4385 goto out1;
4386 }
4387 }
4388
hayeswang8fb28062017-01-10 17:04:06 +08004389 clear_bit(WORK_ENABLE, &tp->flags);
4390 usb_kill_urb(tp->intr_urb);
hayeswang75dc6922017-01-10 17:04:07 +08004391
hayeswang8fb28062017-01-10 17:04:06 +08004392 tp->rtl_ops.autosuspend_en(tp, true);
hayeswang75dc6922017-01-10 17:04:07 +08004393
4394 if (netif_carrier_ok(netdev)) {
hayeswangce594e92017-03-16 14:32:22 +08004395 struct napi_struct *napi = &tp->napi;
4396
4397 napi_disable(napi);
hayeswang75dc6922017-01-10 17:04:07 +08004398 rtl_stop_rx(tp);
4399 rxdy_gated_en(tp, false);
4400 ocp_write_dword(tp, MCU_TYPE_PLA, PLA_RCR, rcr);
hayeswangce594e92017-03-16 14:32:22 +08004401 napi_enable(napi);
hayeswang75dc6922017-01-10 17:04:07 +08004402 }
hayeswangbd882982017-06-13 15:14:40 +08004403
4404 if (delay_autosuspend(tp)) {
4405 rtl8152_runtime_resume(tp);
4406 ret = -EBUSY;
4407 }
hayeswang6cc69f22014-10-17 16:55:08 +08004408 }
4409
hayeswang8fb28062017-01-10 17:04:06 +08004410out1:
4411 return ret;
4412}
4413
4414static int rtl8152_system_suspend(struct r8152 *tp)
4415{
4416 struct net_device *netdev = tp->netdev;
4417 int ret = 0;
4418
4419 netif_device_detach(netdev);
4420
hayeswange3bd1a82014-10-29 11:12:17 +08004421 if (netif_running(netdev) && test_bit(WORK_ENABLE, &tp->flags)) {
hayeswangce594e92017-03-16 14:32:22 +08004422 struct napi_struct *napi = &tp->napi;
4423
hayeswangac718b62013-05-02 16:01:25 +00004424 clear_bit(WORK_ENABLE, &tp->flags);
hayeswang40a82912013-08-14 20:54:40 +08004425 usb_kill_urb(tp->intr_urb);
hayeswangce594e92017-03-16 14:32:22 +08004426 napi_disable(napi);
hayeswang8fb28062017-01-10 17:04:06 +08004427 cancel_delayed_work_sync(&tp->schedule);
4428 tp->rtl_ops.down(tp);
hayeswangce594e92017-03-16 14:32:22 +08004429 napi_enable(napi);
hayeswangac718b62013-05-02 16:01:25 +00004430 }
hayeswang8fb28062017-01-10 17:04:06 +08004431
4432 return ret;
4433}
4434
4435static int rtl8152_suspend(struct usb_interface *intf, pm_message_t message)
4436{
4437 struct r8152 *tp = usb_get_intfdata(intf);
4438 int ret;
4439
4440 mutex_lock(&tp->control);
4441
4442 if (PMSG_IS_AUTO(message))
hayeswanga9c54ad2017-01-25 13:41:45 +08004443 ret = rtl8152_runtime_suspend(tp);
hayeswang8fb28062017-01-10 17:04:06 +08004444 else
4445 ret = rtl8152_system_suspend(tp);
4446
hayeswangb5403272014-10-09 18:00:26 +08004447 mutex_unlock(&tp->control);
4448
hayeswang6cc69f22014-10-17 16:55:08 +08004449 return ret;
hayeswangac718b62013-05-02 16:01:25 +00004450}
4451
4452static int rtl8152_resume(struct usb_interface *intf)
4453{
4454 struct r8152 *tp = usb_get_intfdata(intf);
hayeswang21cbd0e2017-06-13 15:14:39 +08004455 int ret;
hayeswangac718b62013-05-02 16:01:25 +00004456
hayeswangb5403272014-10-09 18:00:26 +08004457 mutex_lock(&tp->control);
4458
hayeswang21cbd0e2017-06-13 15:14:39 +08004459 if (test_bit(SELECTIVE_SUSPEND, &tp->flags))
4460 ret = rtl8152_runtime_resume(tp);
4461 else
4462 ret = rtl8152_system_resume(tp);
hayeswangac718b62013-05-02 16:01:25 +00004463
hayeswangb5403272014-10-09 18:00:26 +08004464 mutex_unlock(&tp->control);
4465
hayeswang21cbd0e2017-06-13 15:14:39 +08004466 return ret;
hayeswangac718b62013-05-02 16:01:25 +00004467}
4468
hayeswang7ec25412016-01-04 14:38:46 +08004469static int rtl8152_reset_resume(struct usb_interface *intf)
4470{
4471 struct r8152 *tp = usb_get_intfdata(intf);
4472
4473 clear_bit(SELECTIVE_SUSPEND, &tp->flags);
hayeswangbefb2de2017-06-09 17:11:45 +08004474 mutex_lock(&tp->control);
4475 tp->rtl_ops.init(tp);
4476 queue_delayed_work(system_long_wq, &tp->hw_phy_work, 0);
4477 mutex_unlock(&tp->control);
hayeswang7ec25412016-01-04 14:38:46 +08004478 return rtl8152_resume(intf);
4479}
4480
hayeswang21ff2e82014-02-18 21:49:06 +08004481static void rtl8152_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
4482{
4483 struct r8152 *tp = netdev_priv(dev);
4484
hayeswang9a4be1b2014-02-18 21:49:07 +08004485 if (usb_autopm_get_interface(tp->intf) < 0)
4486 return;
4487
hayeswang7daed8d2015-07-24 13:54:24 +08004488 if (!rtl_can_wakeup(tp)) {
4489 wol->supported = 0;
4490 wol->wolopts = 0;
4491 } else {
4492 mutex_lock(&tp->control);
4493 wol->supported = WAKE_ANY;
4494 wol->wolopts = __rtl_get_wol(tp);
4495 mutex_unlock(&tp->control);
4496 }
hayeswangb5403272014-10-09 18:00:26 +08004497
hayeswang9a4be1b2014-02-18 21:49:07 +08004498 usb_autopm_put_interface(tp->intf);
hayeswang21ff2e82014-02-18 21:49:06 +08004499}
4500
4501static int rtl8152_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
4502{
4503 struct r8152 *tp = netdev_priv(dev);
hayeswang9a4be1b2014-02-18 21:49:07 +08004504 int ret;
4505
hayeswang7daed8d2015-07-24 13:54:24 +08004506 if (!rtl_can_wakeup(tp))
4507 return -EOPNOTSUPP;
4508
hayeswang9a4be1b2014-02-18 21:49:07 +08004509 ret = usb_autopm_get_interface(tp->intf);
4510 if (ret < 0)
4511 goto out_set_wol;
hayeswang21ff2e82014-02-18 21:49:06 +08004512
hayeswangb5403272014-10-09 18:00:26 +08004513 mutex_lock(&tp->control);
4514
hayeswang21ff2e82014-02-18 21:49:06 +08004515 __rtl_set_wol(tp, wol->wolopts);
4516 tp->saved_wolopts = wol->wolopts & WAKE_ANY;
4517
hayeswangb5403272014-10-09 18:00:26 +08004518 mutex_unlock(&tp->control);
4519
hayeswang9a4be1b2014-02-18 21:49:07 +08004520 usb_autopm_put_interface(tp->intf);
4521
4522out_set_wol:
4523 return ret;
hayeswang21ff2e82014-02-18 21:49:06 +08004524}
4525
hayeswanga5ec27c2014-02-18 21:49:11 +08004526static u32 rtl8152_get_msglevel(struct net_device *dev)
4527{
4528 struct r8152 *tp = netdev_priv(dev);
4529
4530 return tp->msg_enable;
4531}
4532
4533static void rtl8152_set_msglevel(struct net_device *dev, u32 value)
4534{
4535 struct r8152 *tp = netdev_priv(dev);
4536
4537 tp->msg_enable = value;
4538}
4539
hayeswangac718b62013-05-02 16:01:25 +00004540static void rtl8152_get_drvinfo(struct net_device *netdev,
4541 struct ethtool_drvinfo *info)
4542{
4543 struct r8152 *tp = netdev_priv(netdev);
4544
hayeswangb0b46c72014-08-26 10:08:23 +08004545 strlcpy(info->driver, MODULENAME, sizeof(info->driver));
4546 strlcpy(info->version, DRIVER_VERSION, sizeof(info->version));
hayeswangac718b62013-05-02 16:01:25 +00004547 usb_make_path(tp->udev, info->bus_info, sizeof(info->bus_info));
4548}
4549
4550static
Philippe Reynes06144dc2017-03-12 22:41:58 +01004551int rtl8152_get_link_ksettings(struct net_device *netdev,
4552 struct ethtool_link_ksettings *cmd)
hayeswangac718b62013-05-02 16:01:25 +00004553{
4554 struct r8152 *tp = netdev_priv(netdev);
hayeswang8d4a4d72014-10-09 18:00:25 +08004555 int ret;
hayeswangac718b62013-05-02 16:01:25 +00004556
4557 if (!tp->mii.mdio_read)
4558 return -EOPNOTSUPP;
4559
hayeswang8d4a4d72014-10-09 18:00:25 +08004560 ret = usb_autopm_get_interface(tp->intf);
4561 if (ret < 0)
4562 goto out;
4563
hayeswangb5403272014-10-09 18:00:26 +08004564 mutex_lock(&tp->control);
4565
yuval.shaia@oracle.com82c01a82017-06-04 20:22:00 +03004566 mii_ethtool_get_link_ksettings(&tp->mii, cmd);
hayeswang8d4a4d72014-10-09 18:00:25 +08004567
hayeswangb5403272014-10-09 18:00:26 +08004568 mutex_unlock(&tp->control);
4569
hayeswang8d4a4d72014-10-09 18:00:25 +08004570 usb_autopm_put_interface(tp->intf);
4571
4572out:
4573 return ret;
hayeswangac718b62013-05-02 16:01:25 +00004574}
4575
Philippe Reynes06144dc2017-03-12 22:41:58 +01004576static int rtl8152_set_link_ksettings(struct net_device *dev,
4577 const struct ethtool_link_ksettings *cmd)
hayeswangac718b62013-05-02 16:01:25 +00004578{
4579 struct r8152 *tp = netdev_priv(dev);
hayeswang9a4be1b2014-02-18 21:49:07 +08004580 int ret;
hayeswangac718b62013-05-02 16:01:25 +00004581
hayeswang9a4be1b2014-02-18 21:49:07 +08004582 ret = usb_autopm_get_interface(tp->intf);
4583 if (ret < 0)
4584 goto out;
4585
hayeswangb5403272014-10-09 18:00:26 +08004586 mutex_lock(&tp->control);
4587
Philippe Reynes06144dc2017-03-12 22:41:58 +01004588 ret = rtl8152_set_speed(tp, cmd->base.autoneg, cmd->base.speed,
4589 cmd->base.duplex);
hayeswangaa7e26b2016-06-13 17:49:38 +08004590 if (!ret) {
Philippe Reynes06144dc2017-03-12 22:41:58 +01004591 tp->autoneg = cmd->base.autoneg;
4592 tp->speed = cmd->base.speed;
4593 tp->duplex = cmd->base.duplex;
hayeswangaa7e26b2016-06-13 17:49:38 +08004594 }
hayeswang9a4be1b2014-02-18 21:49:07 +08004595
hayeswangb5403272014-10-09 18:00:26 +08004596 mutex_unlock(&tp->control);
4597
hayeswang9a4be1b2014-02-18 21:49:07 +08004598 usb_autopm_put_interface(tp->intf);
4599
4600out:
4601 return ret;
hayeswangac718b62013-05-02 16:01:25 +00004602}
4603
hayeswang4f1d4d52014-03-11 16:24:19 +08004604static const char rtl8152_gstrings[][ETH_GSTRING_LEN] = {
4605 "tx_packets",
4606 "rx_packets",
4607 "tx_errors",
4608 "rx_errors",
4609 "rx_missed",
4610 "align_errors",
4611 "tx_single_collisions",
4612 "tx_multi_collisions",
4613 "rx_unicast",
4614 "rx_broadcast",
4615 "rx_multicast",
4616 "tx_aborted",
4617 "tx_underrun",
4618};
4619
4620static int rtl8152_get_sset_count(struct net_device *dev, int sset)
4621{
4622 switch (sset) {
4623 case ETH_SS_STATS:
4624 return ARRAY_SIZE(rtl8152_gstrings);
4625 default:
4626 return -EOPNOTSUPP;
4627 }
4628}
4629
4630static void rtl8152_get_ethtool_stats(struct net_device *dev,
4631 struct ethtool_stats *stats, u64 *data)
4632{
4633 struct r8152 *tp = netdev_priv(dev);
4634 struct tally_counter tally;
4635
hayeswang0b030242014-07-08 14:49:28 +08004636 if (usb_autopm_get_interface(tp->intf) < 0)
4637 return;
4638
hayeswang4f1d4d52014-03-11 16:24:19 +08004639 generic_ocp_read(tp, PLA_TALLYCNT, sizeof(tally), &tally, MCU_TYPE_PLA);
4640
hayeswang0b030242014-07-08 14:49:28 +08004641 usb_autopm_put_interface(tp->intf);
4642
hayeswang4f1d4d52014-03-11 16:24:19 +08004643 data[0] = le64_to_cpu(tally.tx_packets);
4644 data[1] = le64_to_cpu(tally.rx_packets);
4645 data[2] = le64_to_cpu(tally.tx_errors);
4646 data[3] = le32_to_cpu(tally.rx_errors);
4647 data[4] = le16_to_cpu(tally.rx_missed);
4648 data[5] = le16_to_cpu(tally.align_errors);
4649 data[6] = le32_to_cpu(tally.tx_one_collision);
4650 data[7] = le32_to_cpu(tally.tx_multi_collision);
4651 data[8] = le64_to_cpu(tally.rx_unicast);
4652 data[9] = le64_to_cpu(tally.rx_broadcast);
4653 data[10] = le32_to_cpu(tally.rx_multicast);
4654 data[11] = le16_to_cpu(tally.tx_aborted);
hayeswangf37119c2014-10-28 14:05:51 +08004655 data[12] = le16_to_cpu(tally.tx_underrun);
hayeswang4f1d4d52014-03-11 16:24:19 +08004656}
4657
4658static void rtl8152_get_strings(struct net_device *dev, u32 stringset, u8 *data)
4659{
4660 switch (stringset) {
4661 case ETH_SS_STATS:
4662 memcpy(data, *rtl8152_gstrings, sizeof(rtl8152_gstrings));
4663 break;
4664 }
4665}
4666
hayeswangdf35d282014-09-25 20:54:02 +08004667static int r8152_get_eee(struct r8152 *tp, struct ethtool_eee *eee)
4668{
4669 u32 ocp_data, lp, adv, supported = 0;
4670 u16 val;
4671
4672 val = r8152_mmd_read(tp, MDIO_MMD_PCS, MDIO_PCS_EEE_ABLE);
4673 supported = mmd_eee_cap_to_ethtool_sup_t(val);
4674
4675 val = r8152_mmd_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV);
4676 adv = mmd_eee_adv_to_ethtool_adv_t(val);
4677
4678 val = r8152_mmd_read(tp, MDIO_MMD_AN, MDIO_AN_EEE_LPABLE);
4679 lp = mmd_eee_adv_to_ethtool_adv_t(val);
4680
4681 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEE_CR);
4682 ocp_data &= EEE_RX_EN | EEE_TX_EN;
4683
4684 eee->eee_enabled = !!ocp_data;
4685 eee->eee_active = !!(supported & adv & lp);
4686 eee->supported = supported;
4687 eee->advertised = adv;
4688 eee->lp_advertised = lp;
4689
4690 return 0;
4691}
4692
4693static int r8152_set_eee(struct r8152 *tp, struct ethtool_eee *eee)
4694{
4695 u16 val = ethtool_adv_to_mmd_eee_adv_t(eee->advertised);
4696
4697 r8152_eee_en(tp, eee->eee_enabled);
4698
4699 if (!eee->eee_enabled)
4700 val = 0;
4701
4702 r8152_mmd_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
4703
4704 return 0;
4705}
4706
4707static int r8153_get_eee(struct r8152 *tp, struct ethtool_eee *eee)
4708{
4709 u32 ocp_data, lp, adv, supported = 0;
4710 u16 val;
4711
4712 val = ocp_reg_read(tp, OCP_EEE_ABLE);
4713 supported = mmd_eee_cap_to_ethtool_sup_t(val);
4714
4715 val = ocp_reg_read(tp, OCP_EEE_ADV);
4716 adv = mmd_eee_adv_to_ethtool_adv_t(val);
4717
4718 val = ocp_reg_read(tp, OCP_EEE_LPABLE);
4719 lp = mmd_eee_adv_to_ethtool_adv_t(val);
4720
4721 ocp_data = ocp_read_word(tp, MCU_TYPE_PLA, PLA_EEE_CR);
4722 ocp_data &= EEE_RX_EN | EEE_TX_EN;
4723
4724 eee->eee_enabled = !!ocp_data;
4725 eee->eee_active = !!(supported & adv & lp);
4726 eee->supported = supported;
4727 eee->advertised = adv;
4728 eee->lp_advertised = lp;
4729
4730 return 0;
4731}
4732
4733static int r8153_set_eee(struct r8152 *tp, struct ethtool_eee *eee)
4734{
4735 u16 val = ethtool_adv_to_mmd_eee_adv_t(eee->advertised);
4736
4737 r8153_eee_en(tp, eee->eee_enabled);
4738
4739 if (!eee->eee_enabled)
4740 val = 0;
4741
4742 ocp_reg_write(tp, OCP_EEE_ADV, val);
4743
4744 return 0;
4745}
4746
hayeswang65b82d62017-06-15 14:44:03 +08004747static int r8153b_set_eee(struct r8152 *tp, struct ethtool_eee *eee)
4748{
4749 u16 val = ethtool_adv_to_mmd_eee_adv_t(eee->advertised);
4750
4751 r8153b_eee_en(tp, eee->eee_enabled);
4752
4753 if (!eee->eee_enabled)
4754 val = 0;
4755
4756 ocp_reg_write(tp, OCP_EEE_ADV, val);
4757
4758 return 0;
4759}
4760
hayeswangdf35d282014-09-25 20:54:02 +08004761static int
4762rtl_ethtool_get_eee(struct net_device *net, struct ethtool_eee *edata)
4763{
4764 struct r8152 *tp = netdev_priv(net);
4765 int ret;
4766
4767 ret = usb_autopm_get_interface(tp->intf);
4768 if (ret < 0)
4769 goto out;
4770
hayeswangb5403272014-10-09 18:00:26 +08004771 mutex_lock(&tp->control);
4772
hayeswangdf35d282014-09-25 20:54:02 +08004773 ret = tp->rtl_ops.eee_get(tp, edata);
4774
hayeswangb5403272014-10-09 18:00:26 +08004775 mutex_unlock(&tp->control);
4776
hayeswangdf35d282014-09-25 20:54:02 +08004777 usb_autopm_put_interface(tp->intf);
4778
4779out:
4780 return ret;
4781}
4782
4783static int
4784rtl_ethtool_set_eee(struct net_device *net, struct ethtool_eee *edata)
4785{
4786 struct r8152 *tp = netdev_priv(net);
4787 int ret;
4788
4789 ret = usb_autopm_get_interface(tp->intf);
4790 if (ret < 0)
4791 goto out;
4792
hayeswangb5403272014-10-09 18:00:26 +08004793 mutex_lock(&tp->control);
4794
hayeswangdf35d282014-09-25 20:54:02 +08004795 ret = tp->rtl_ops.eee_set(tp, edata);
hayeswang9d31a7b2014-10-06 10:36:04 +08004796 if (!ret)
4797 ret = mii_nway_restart(&tp->mii);
hayeswangdf35d282014-09-25 20:54:02 +08004798
hayeswangb5403272014-10-09 18:00:26 +08004799 mutex_unlock(&tp->control);
4800
hayeswangdf35d282014-09-25 20:54:02 +08004801 usb_autopm_put_interface(tp->intf);
4802
4803out:
4804 return ret;
4805}
4806
hayeswang8884f502014-10-28 14:05:52 +08004807static int rtl8152_nway_reset(struct net_device *dev)
4808{
4809 struct r8152 *tp = netdev_priv(dev);
4810 int ret;
4811
4812 ret = usb_autopm_get_interface(tp->intf);
4813 if (ret < 0)
4814 goto out;
4815
4816 mutex_lock(&tp->control);
4817
4818 ret = mii_nway_restart(&tp->mii);
4819
4820 mutex_unlock(&tp->control);
4821
4822 usb_autopm_put_interface(tp->intf);
4823
4824out:
4825 return ret;
4826}
4827
hayeswangefb3dd82015-02-12 14:33:48 +08004828static int rtl8152_get_coalesce(struct net_device *netdev,
4829 struct ethtool_coalesce *coalesce)
4830{
4831 struct r8152 *tp = netdev_priv(netdev);
4832
4833 switch (tp->version) {
4834 case RTL_VER_01:
4835 case RTL_VER_02:
hayeswangc27b32c2017-06-15 14:44:02 +08004836 case RTL_VER_07:
hayeswangefb3dd82015-02-12 14:33:48 +08004837 return -EOPNOTSUPP;
4838 default:
4839 break;
4840 }
4841
4842 coalesce->rx_coalesce_usecs = tp->coalesce;
4843
4844 return 0;
4845}
4846
4847static int rtl8152_set_coalesce(struct net_device *netdev,
4848 struct ethtool_coalesce *coalesce)
4849{
4850 struct r8152 *tp = netdev_priv(netdev);
4851 int ret;
4852
4853 switch (tp->version) {
4854 case RTL_VER_01:
4855 case RTL_VER_02:
hayeswangc27b32c2017-06-15 14:44:02 +08004856 case RTL_VER_07:
hayeswangefb3dd82015-02-12 14:33:48 +08004857 return -EOPNOTSUPP;
4858 default:
4859 break;
4860 }
4861
4862 if (coalesce->rx_coalesce_usecs > COALESCE_SLOW)
4863 return -EINVAL;
4864
4865 ret = usb_autopm_get_interface(tp->intf);
4866 if (ret < 0)
4867 return ret;
4868
4869 mutex_lock(&tp->control);
4870
4871 if (tp->coalesce != coalesce->rx_coalesce_usecs) {
4872 tp->coalesce = coalesce->rx_coalesce_usecs;
4873
4874 if (netif_running(tp->netdev) && netif_carrier_ok(netdev))
4875 r8153_set_rx_early_timeout(tp);
4876 }
4877
4878 mutex_unlock(&tp->control);
4879
4880 usb_autopm_put_interface(tp->intf);
4881
4882 return ret;
4883}
4884
Julia Lawall407a4712016-09-01 00:21:22 +02004885static const struct ethtool_ops ops = {
hayeswangac718b62013-05-02 16:01:25 +00004886 .get_drvinfo = rtl8152_get_drvinfo,
hayeswangac718b62013-05-02 16:01:25 +00004887 .get_link = ethtool_op_get_link,
hayeswang8884f502014-10-28 14:05:52 +08004888 .nway_reset = rtl8152_nway_reset,
hayeswanga5ec27c2014-02-18 21:49:11 +08004889 .get_msglevel = rtl8152_get_msglevel,
4890 .set_msglevel = rtl8152_set_msglevel,
hayeswang21ff2e82014-02-18 21:49:06 +08004891 .get_wol = rtl8152_get_wol,
4892 .set_wol = rtl8152_set_wol,
hayeswang4f1d4d52014-03-11 16:24:19 +08004893 .get_strings = rtl8152_get_strings,
4894 .get_sset_count = rtl8152_get_sset_count,
4895 .get_ethtool_stats = rtl8152_get_ethtool_stats,
hayeswangefb3dd82015-02-12 14:33:48 +08004896 .get_coalesce = rtl8152_get_coalesce,
4897 .set_coalesce = rtl8152_set_coalesce,
hayeswangdf35d282014-09-25 20:54:02 +08004898 .get_eee = rtl_ethtool_get_eee,
4899 .set_eee = rtl_ethtool_set_eee,
Philippe Reynes06144dc2017-03-12 22:41:58 +01004900 .get_link_ksettings = rtl8152_get_link_ksettings,
4901 .set_link_ksettings = rtl8152_set_link_ksettings,
hayeswangac718b62013-05-02 16:01:25 +00004902};
4903
4904static int rtl8152_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
4905{
4906 struct r8152 *tp = netdev_priv(netdev);
4907 struct mii_ioctl_data *data = if_mii(rq);
hayeswang9a4be1b2014-02-18 21:49:07 +08004908 int res;
4909
hayeswang68714382014-04-11 17:54:31 +08004910 if (test_bit(RTL8152_UNPLUG, &tp->flags))
4911 return -ENODEV;
4912
hayeswang9a4be1b2014-02-18 21:49:07 +08004913 res = usb_autopm_get_interface(tp->intf);
4914 if (res < 0)
4915 goto out;
hayeswangac718b62013-05-02 16:01:25 +00004916
4917 switch (cmd) {
4918 case SIOCGMIIPHY:
4919 data->phy_id = R8152_PHY_ID; /* Internal PHY */
4920 break;
4921
4922 case SIOCGMIIREG:
hayeswangb5403272014-10-09 18:00:26 +08004923 mutex_lock(&tp->control);
hayeswangac718b62013-05-02 16:01:25 +00004924 data->val_out = r8152_mdio_read(tp, data->reg_num);
hayeswangb5403272014-10-09 18:00:26 +08004925 mutex_unlock(&tp->control);
hayeswangac718b62013-05-02 16:01:25 +00004926 break;
4927
4928 case SIOCSMIIREG:
4929 if (!capable(CAP_NET_ADMIN)) {
4930 res = -EPERM;
4931 break;
4932 }
hayeswangb5403272014-10-09 18:00:26 +08004933 mutex_lock(&tp->control);
hayeswangac718b62013-05-02 16:01:25 +00004934 r8152_mdio_write(tp, data->reg_num, data->val_in);
hayeswangb5403272014-10-09 18:00:26 +08004935 mutex_unlock(&tp->control);
hayeswangac718b62013-05-02 16:01:25 +00004936 break;
4937
4938 default:
4939 res = -EOPNOTSUPP;
4940 }
4941
hayeswang9a4be1b2014-02-18 21:49:07 +08004942 usb_autopm_put_interface(tp->intf);
4943
4944out:
hayeswangac718b62013-05-02 16:01:25 +00004945 return res;
4946}
4947
hayeswang69b4b7a2014-07-10 10:58:54 +08004948static int rtl8152_change_mtu(struct net_device *dev, int new_mtu)
4949{
4950 struct r8152 *tp = netdev_priv(dev);
hayeswang396e2e22015-02-12 14:33:47 +08004951 int ret;
hayeswang69b4b7a2014-07-10 10:58:54 +08004952
4953 switch (tp->version) {
4954 case RTL_VER_01:
4955 case RTL_VER_02:
hayeswangc27b32c2017-06-15 14:44:02 +08004956 case RTL_VER_07:
Jarod Wilsona52ad512016-10-07 22:04:34 -04004957 dev->mtu = new_mtu;
4958 return 0;
hayeswang69b4b7a2014-07-10 10:58:54 +08004959 default:
4960 break;
4961 }
4962
hayeswang396e2e22015-02-12 14:33:47 +08004963 ret = usb_autopm_get_interface(tp->intf);
4964 if (ret < 0)
4965 return ret;
4966
4967 mutex_lock(&tp->control);
4968
hayeswang69b4b7a2014-07-10 10:58:54 +08004969 dev->mtu = new_mtu;
4970
hayeswang210c4f72017-03-20 16:13:44 +08004971 if (netif_running(dev)) {
hayeswangb65c0c92017-06-21 11:25:18 +08004972 u32 rms = new_mtu + VLAN_ETH_HLEN + ETH_FCS_LEN;
hayeswang210c4f72017-03-20 16:13:44 +08004973
4974 ocp_write_word(tp, MCU_TYPE_PLA, PLA_RMS, rms);
4975
4976 if (netif_carrier_ok(dev))
4977 r8153_set_rx_early_size(tp);
4978 }
hayeswang396e2e22015-02-12 14:33:47 +08004979
4980 mutex_unlock(&tp->control);
4981
4982 usb_autopm_put_interface(tp->intf);
4983
4984 return ret;
hayeswang69b4b7a2014-07-10 10:58:54 +08004985}
4986
hayeswangac718b62013-05-02 16:01:25 +00004987static const struct net_device_ops rtl8152_netdev_ops = {
4988 .ndo_open = rtl8152_open,
4989 .ndo_stop = rtl8152_close,
4990 .ndo_do_ioctl = rtl8152_ioctl,
4991 .ndo_start_xmit = rtl8152_start_xmit,
4992 .ndo_tx_timeout = rtl8152_tx_timeout,
hayeswangc5554292014-09-12 10:43:11 +08004993 .ndo_set_features = rtl8152_set_features,
hayeswangac718b62013-05-02 16:01:25 +00004994 .ndo_set_rx_mode = rtl8152_set_rx_mode,
4995 .ndo_set_mac_address = rtl8152_set_mac_address,
hayeswang69b4b7a2014-07-10 10:58:54 +08004996 .ndo_change_mtu = rtl8152_change_mtu,
hayeswangac718b62013-05-02 16:01:25 +00004997 .ndo_validate_addr = eth_validate_addr,
hayeswanga5e31252015-01-06 17:41:58 +08004998 .ndo_features_check = rtl8152_features_check,
hayeswangac718b62013-05-02 16:01:25 +00004999};
5000
hayeswange3fe0b12014-01-02 11:22:39 +08005001static void rtl8152_unload(struct r8152 *tp)
5002{
hayeswang68714382014-04-11 17:54:31 +08005003 if (test_bit(RTL8152_UNPLUG, &tp->flags))
5004 return;
5005
hayeswang00a5e362014-02-18 21:48:59 +08005006 if (tp->version != RTL_VER_01)
5007 r8152_power_cut_en(tp, true);
hayeswange3fe0b12014-01-02 11:22:39 +08005008}
5009
hayeswang43779f82014-01-02 11:25:10 +08005010static void rtl8153_unload(struct r8152 *tp)
5011{
hayeswang68714382014-04-11 17:54:31 +08005012 if (test_bit(RTL8152_UNPLUG, &tp->flags))
5013 return;
5014
hayeswang49be1722014-10-01 13:25:11 +08005015 r8153_power_cut_en(tp, false);
hayeswang43779f82014-01-02 11:25:10 +08005016}
5017
hayeswang65b82d62017-06-15 14:44:03 +08005018static void rtl8153b_unload(struct r8152 *tp)
5019{
5020 if (test_bit(RTL8152_UNPLUG, &tp->flags))
5021 return;
5022
5023 r8153b_power_cut_en(tp, false);
5024}
5025
hayeswang55b65472014-11-06 12:47:39 +08005026static int rtl_ops_init(struct r8152 *tp)
hayeswangc81229c2014-01-02 11:22:42 +08005027{
5028 struct rtl_ops *ops = &tp->rtl_ops;
hayeswang55b65472014-11-06 12:47:39 +08005029 int ret = 0;
hayeswangc81229c2014-01-02 11:22:42 +08005030
hayeswang55b65472014-11-06 12:47:39 +08005031 switch (tp->version) {
5032 case RTL_VER_01:
5033 case RTL_VER_02:
hayeswangc27b32c2017-06-15 14:44:02 +08005034 case RTL_VER_07:
hayeswang55b65472014-11-06 12:47:39 +08005035 ops->init = r8152b_init;
5036 ops->enable = rtl8152_enable;
5037 ops->disable = rtl8152_disable;
5038 ops->up = rtl8152_up;
5039 ops->down = rtl8152_down;
5040 ops->unload = rtl8152_unload;
5041 ops->eee_get = r8152_get_eee;
5042 ops->eee_set = r8152_set_eee;
hayeswang2dd49e02015-09-07 11:57:44 +08005043 ops->in_nway = rtl8152_in_nway;
hayeswanga028a9e2016-06-13 17:49:36 +08005044 ops->hw_phy_cfg = r8152b_hw_phy_cfg;
hayeswang2609af12016-07-05 16:11:46 +08005045 ops->autosuspend_en = rtl_runtime_suspend_enable;
hayeswang43779f82014-01-02 11:25:10 +08005046 break;
5047
hayeswang55b65472014-11-06 12:47:39 +08005048 case RTL_VER_03:
5049 case RTL_VER_04:
5050 case RTL_VER_05:
hayeswangfb02eb42015-07-22 15:27:41 +08005051 case RTL_VER_06:
hayeswang55b65472014-11-06 12:47:39 +08005052 ops->init = r8153_init;
5053 ops->enable = rtl8153_enable;
5054 ops->disable = rtl8153_disable;
5055 ops->up = rtl8153_up;
5056 ops->down = rtl8153_down;
5057 ops->unload = rtl8153_unload;
5058 ops->eee_get = r8153_get_eee;
5059 ops->eee_set = r8153_set_eee;
hayeswang2dd49e02015-09-07 11:57:44 +08005060 ops->in_nway = rtl8153_in_nway;
hayeswanga028a9e2016-06-13 17:49:36 +08005061 ops->hw_phy_cfg = r8153_hw_phy_cfg;
hayeswang2609af12016-07-05 16:11:46 +08005062 ops->autosuspend_en = rtl8153_runtime_enable;
hayeswangc81229c2014-01-02 11:22:42 +08005063 break;
5064
hayeswang65b82d62017-06-15 14:44:03 +08005065 case RTL_VER_08:
5066 case RTL_VER_09:
5067 ops->init = r8153b_init;
5068 ops->enable = rtl8153_enable;
5069 ops->disable = rtl8153b_disable;
5070 ops->up = rtl8153b_up;
5071 ops->down = rtl8153b_down;
5072 ops->unload = rtl8153b_unload;
5073 ops->eee_get = r8153_get_eee;
5074 ops->eee_set = r8153b_set_eee;
5075 ops->in_nway = rtl8153_in_nway;
5076 ops->hw_phy_cfg = r8153b_hw_phy_cfg;
5077 ops->autosuspend_en = rtl8153b_runtime_enable;
5078 break;
5079
hayeswangc81229c2014-01-02 11:22:42 +08005080 default:
hayeswang55b65472014-11-06 12:47:39 +08005081 ret = -ENODEV;
5082 netif_err(tp, probe, tp->netdev, "Unknown Device\n");
hayeswangc81229c2014-01-02 11:22:42 +08005083 break;
5084 }
5085
5086 return ret;
5087}
5088
hayeswang33928ee2017-03-17 11:20:13 +08005089static u8 rtl_get_version(struct usb_interface *intf)
5090{
5091 struct usb_device *udev = interface_to_usbdev(intf);
5092 u32 ocp_data = 0;
5093 __le32 *tmp;
5094 u8 version;
5095 int ret;
5096
5097 tmp = kmalloc(sizeof(*tmp), GFP_KERNEL);
5098 if (!tmp)
5099 return 0;
5100
5101 ret = usb_control_msg(udev, usb_rcvctrlpipe(udev, 0),
5102 RTL8152_REQ_GET_REGS, RTL8152_REQT_READ,
5103 PLA_TCR0, MCU_TYPE_PLA, tmp, sizeof(*tmp), 500);
5104 if (ret > 0)
5105 ocp_data = (__le32_to_cpu(*tmp) >> 16) & VERSION_MASK;
5106
5107 kfree(tmp);
5108
5109 switch (ocp_data) {
5110 case 0x4c00:
5111 version = RTL_VER_01;
5112 break;
5113 case 0x4c10:
5114 version = RTL_VER_02;
5115 break;
5116 case 0x5c00:
5117 version = RTL_VER_03;
5118 break;
5119 case 0x5c10:
5120 version = RTL_VER_04;
5121 break;
5122 case 0x5c20:
5123 version = RTL_VER_05;
5124 break;
5125 case 0x5c30:
5126 version = RTL_VER_06;
5127 break;
hayeswangc27b32c2017-06-15 14:44:02 +08005128 case 0x4800:
5129 version = RTL_VER_07;
5130 break;
hayeswang65b82d62017-06-15 14:44:03 +08005131 case 0x6000:
5132 version = RTL_VER_08;
5133 break;
5134 case 0x6010:
5135 version = RTL_VER_09;
5136 break;
hayeswang33928ee2017-03-17 11:20:13 +08005137 default:
5138 version = RTL_VER_UNKNOWN;
5139 dev_info(&intf->dev, "Unknown version 0x%04x\n", ocp_data);
5140 break;
5141 }
5142
Oliver Neukumeb3c28c2017-06-12 13:56:51 +02005143 dev_dbg(&intf->dev, "Detected version 0x%04x\n", version);
5144
hayeswang33928ee2017-03-17 11:20:13 +08005145 return version;
5146}
5147
hayeswangac718b62013-05-02 16:01:25 +00005148static int rtl8152_probe(struct usb_interface *intf,
5149 const struct usb_device_id *id)
5150{
5151 struct usb_device *udev = interface_to_usbdev(intf);
hayeswang33928ee2017-03-17 11:20:13 +08005152 u8 version = rtl_get_version(intf);
hayeswangac718b62013-05-02 16:01:25 +00005153 struct r8152 *tp;
5154 struct net_device *netdev;
hayeswangebc2ec482013-08-14 20:54:38 +08005155 int ret;
hayeswangac718b62013-05-02 16:01:25 +00005156
hayeswang33928ee2017-03-17 11:20:13 +08005157 if (version == RTL_VER_UNKNOWN)
5158 return -ENODEV;
5159
hayeswang10c32712014-03-04 20:47:48 +08005160 if (udev->actconfig->desc.bConfigurationValue != 1) {
5161 usb_driver_set_configuration(udev, 1);
5162 return -ENODEV;
5163 }
5164
5165 usb_reset_device(udev);
hayeswangac718b62013-05-02 16:01:25 +00005166 netdev = alloc_etherdev(sizeof(struct r8152));
5167 if (!netdev) {
Hayes Wang4a8deae2014-01-07 11:18:22 +08005168 dev_err(&intf->dev, "Out of memory\n");
hayeswangac718b62013-05-02 16:01:25 +00005169 return -ENOMEM;
5170 }
5171
hayeswangebc2ec482013-08-14 20:54:38 +08005172 SET_NETDEV_DEV(netdev, &intf->dev);
hayeswangac718b62013-05-02 16:01:25 +00005173 tp = netdev_priv(netdev);
5174 tp->msg_enable = 0x7FFF;
5175
hayeswange3ad4122014-01-06 17:08:42 +08005176 tp->udev = udev;
5177 tp->netdev = netdev;
5178 tp->intf = intf;
hayeswang33928ee2017-03-17 11:20:13 +08005179 tp->version = version;
hayeswange3ad4122014-01-06 17:08:42 +08005180
hayeswang33928ee2017-03-17 11:20:13 +08005181 switch (version) {
5182 case RTL_VER_01:
5183 case RTL_VER_02:
hayeswangc27b32c2017-06-15 14:44:02 +08005184 case RTL_VER_07:
hayeswang33928ee2017-03-17 11:20:13 +08005185 tp->mii.supports_gmii = 0;
5186 break;
5187 default:
5188 tp->mii.supports_gmii = 1;
5189 break;
5190 }
5191
hayeswang55b65472014-11-06 12:47:39 +08005192 ret = rtl_ops_init(tp);
hayeswang31ca1de2014-01-06 17:08:43 +08005193 if (ret)
5194 goto out;
hayeswangc81229c2014-01-02 11:22:42 +08005195
hayeswangb5403272014-10-09 18:00:26 +08005196 mutex_init(&tp->control);
hayeswangac718b62013-05-02 16:01:25 +00005197 INIT_DELAYED_WORK(&tp->schedule, rtl_work_func_t);
hayeswanga028a9e2016-06-13 17:49:36 +08005198 INIT_DELAYED_WORK(&tp->hw_phy_work, rtl_hw_phy_work_func_t);
hayeswangac718b62013-05-02 16:01:25 +00005199
hayeswangac718b62013-05-02 16:01:25 +00005200 netdev->netdev_ops = &rtl8152_netdev_ops;
5201 netdev->watchdog_timeo = RTL8152_TX_TIMEOUT;
hayeswang5bd23882013-08-14 20:54:39 +08005202
hayeswang60c89072014-03-07 11:04:39 +08005203 netdev->features |= NETIF_F_RXCSUM | NETIF_F_IP_CSUM | NETIF_F_SG |
hayeswang6128d1bb2014-03-07 11:04:40 +08005204 NETIF_F_TSO | NETIF_F_FRAGLIST | NETIF_F_IPV6_CSUM |
hayeswangc5554292014-09-12 10:43:11 +08005205 NETIF_F_TSO6 | NETIF_F_HW_VLAN_CTAG_RX |
5206 NETIF_F_HW_VLAN_CTAG_TX;
hayeswang60c89072014-03-07 11:04:39 +08005207 netdev->hw_features = NETIF_F_RXCSUM | NETIF_F_IP_CSUM | NETIF_F_SG |
hayeswang6128d1bb2014-03-07 11:04:40 +08005208 NETIF_F_TSO | NETIF_F_FRAGLIST |
hayeswangc5554292014-09-12 10:43:11 +08005209 NETIF_F_IPV6_CSUM | NETIF_F_TSO6 |
hayeswangccc39fa2015-02-06 11:30:49 +08005210 NETIF_F_HW_VLAN_CTAG_RX | NETIF_F_HW_VLAN_CTAG_TX;
hayeswangc5554292014-09-12 10:43:11 +08005211 netdev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
5212 NETIF_F_HIGHDMA | NETIF_F_FRAGLIST |
5213 NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
hayeswangdb8515e2014-03-06 15:07:16 +08005214
hayeswang19c0f402017-01-11 16:25:34 +08005215 if (tp->version == RTL_VER_01) {
5216 netdev->features &= ~NETIF_F_RXCSUM;
5217 netdev->hw_features &= ~NETIF_F_RXCSUM;
5218 }
5219
Kai-Heng Feng0b165512018-01-16 16:46:27 +08005220 if (le16_to_cpu(udev->descriptor.bcdDevice) == 0x3011 &&
5221 udev->serial && !strcmp(udev->serial, "000001000000")) {
5222 dev_info(&udev->dev, "Dell TB16 Dock, disable RX aggregation");
5223 set_bit(DELL_TB_RX_AGG_BUG, &tp->flags);
5224 }
5225
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00005226 netdev->ethtool_ops = &ops;
hayeswang60c89072014-03-07 11:04:39 +08005227 netif_set_gso_max_size(netdev, RTL_LIMITED_TSO_SIZE);
hayeswangac718b62013-05-02 16:01:25 +00005228
Jarod Wilsonf77f0ae2016-10-20 13:55:17 -04005229 /* MTU range: 68 - 1500 or 9194 */
5230 netdev->min_mtu = ETH_MIN_MTU;
5231 switch (tp->version) {
5232 case RTL_VER_01:
5233 case RTL_VER_02:
5234 netdev->max_mtu = ETH_DATA_LEN;
5235 break;
5236 default:
5237 netdev->max_mtu = RTL8153_MAX_MTU;
5238 break;
5239 }
5240
hayeswangac718b62013-05-02 16:01:25 +00005241 tp->mii.dev = netdev;
5242 tp->mii.mdio_read = read_mii_word;
5243 tp->mii.mdio_write = write_mii_word;
5244 tp->mii.phy_id_mask = 0x3f;
5245 tp->mii.reg_num_mask = 0x1f;
5246 tp->mii.phy_id = R8152_PHY_ID;
hayeswangac718b62013-05-02 16:01:25 +00005247
hayeswangaa7e26b2016-06-13 17:49:38 +08005248 tp->autoneg = AUTONEG_ENABLE;
5249 tp->speed = tp->mii.supports_gmii ? SPEED_1000 : SPEED_100;
5250 tp->duplex = DUPLEX_FULL;
5251
hayeswang9a4be1b2014-02-18 21:49:07 +08005252 intf->needs_remote_wakeup = 1;
5253
hayeswangc81229c2014-01-02 11:22:42 +08005254 tp->rtl_ops.init(tp);
hayeswanga028a9e2016-06-13 17:49:36 +08005255 queue_delayed_work(system_long_wq, &tp->hw_phy_work, 0);
hayeswangac718b62013-05-02 16:01:25 +00005256 set_ethernet_addr(tp);
5257
hayeswangac718b62013-05-02 16:01:25 +00005258 usb_set_intfdata(intf, tp);
hayeswangd823ab62015-01-12 12:06:23 +08005259 netif_napi_add(netdev, &tp->napi, r8152_poll, RTL8152_NAPI_WEIGHT);
hayeswangac718b62013-05-02 16:01:25 +00005260
hayeswangebc2ec482013-08-14 20:54:38 +08005261 ret = register_netdev(netdev);
5262 if (ret != 0) {
Hayes Wang4a8deae2014-01-07 11:18:22 +08005263 netif_err(tp, probe, netdev, "couldn't register the device\n");
hayeswangebc2ec482013-08-14 20:54:38 +08005264 goto out1;
hayeswangac718b62013-05-02 16:01:25 +00005265 }
5266
hayeswang7daed8d2015-07-24 13:54:24 +08005267 if (!rtl_can_wakeup(tp))
5268 __rtl_set_wol(tp, 0);
5269
hayeswang21ff2e82014-02-18 21:49:06 +08005270 tp->saved_wolopts = __rtl_get_wol(tp);
5271 if (tp->saved_wolopts)
5272 device_set_wakeup_enable(&udev->dev, true);
5273 else
5274 device_set_wakeup_enable(&udev->dev, false);
5275
Hayes Wang4a8deae2014-01-07 11:18:22 +08005276 netif_info(tp, probe, netdev, "%s\n", DRIVER_VERSION);
hayeswangac718b62013-05-02 16:01:25 +00005277
5278 return 0;
5279
hayeswangac718b62013-05-02 16:01:25 +00005280out1:
hayeswangd823ab62015-01-12 12:06:23 +08005281 netif_napi_del(&tp->napi);
hayeswangebc2ec482013-08-14 20:54:38 +08005282 usb_set_intfdata(intf, NULL);
hayeswangac718b62013-05-02 16:01:25 +00005283out:
5284 free_netdev(netdev);
hayeswangebc2ec482013-08-14 20:54:38 +08005285 return ret;
hayeswangac718b62013-05-02 16:01:25 +00005286}
5287
hayeswangac718b62013-05-02 16:01:25 +00005288static void rtl8152_disconnect(struct usb_interface *intf)
5289{
5290 struct r8152 *tp = usb_get_intfdata(intf);
5291
5292 usb_set_intfdata(intf, NULL);
5293 if (tp) {
hayeswangf561de32014-09-30 16:48:01 +08005294 struct usb_device *udev = tp->udev;
5295
5296 if (udev->state == USB_STATE_NOTATTACHED)
5297 set_bit(RTL8152_UNPLUG, &tp->flags);
5298
hayeswangd823ab62015-01-12 12:06:23 +08005299 netif_napi_del(&tp->napi);
hayeswangac718b62013-05-02 16:01:25 +00005300 unregister_netdev(tp->netdev);
hayeswanga028a9e2016-06-13 17:49:36 +08005301 cancel_delayed_work_sync(&tp->hw_phy_work);
hayeswangc81229c2014-01-02 11:22:42 +08005302 tp->rtl_ops.unload(tp);
hayeswangac718b62013-05-02 16:01:25 +00005303 free_netdev(tp->netdev);
5304 }
5305}
5306
hayeswangd9a28c52014-12-04 10:43:11 +08005307#define REALTEK_USB_DEVICE(vend, prod) \
5308 .match_flags = USB_DEVICE_ID_MATCH_DEVICE | \
5309 USB_DEVICE_ID_MATCH_INT_CLASS, \
5310 .idVendor = (vend), \
5311 .idProduct = (prod), \
5312 .bInterfaceClass = USB_CLASS_VENDOR_SPEC \
5313}, \
5314{ \
5315 .match_flags = USB_DEVICE_ID_MATCH_INT_INFO | \
5316 USB_DEVICE_ID_MATCH_DEVICE, \
5317 .idVendor = (vend), \
5318 .idProduct = (prod), \
5319 .bInterfaceClass = USB_CLASS_COMM, \
5320 .bInterfaceSubClass = USB_CDC_SUBCLASS_ETHERNET, \
5321 .bInterfaceProtocol = USB_CDC_PROTO_NONE
5322
hayeswangac718b62013-05-02 16:01:25 +00005323/* table of devices that work with this driver */
Arvind Yadav9b4355f2017-08-08 21:28:05 +05305324static const struct usb_device_id rtl8152_table[] = {
hayeswangc27b32c2017-06-15 14:44:02 +08005325 {REALTEK_USB_DEVICE(VENDOR_ID_REALTEK, 0x8050)},
hayeswangd9a28c52014-12-04 10:43:11 +08005326 {REALTEK_USB_DEVICE(VENDOR_ID_REALTEK, 0x8152)},
5327 {REALTEK_USB_DEVICE(VENDOR_ID_REALTEK, 0x8153)},
René Rebed5b07cc2017-03-28 07:56:51 +02005328 {REALTEK_USB_DEVICE(VENDOR_ID_MICROSOFT, 0x07ab)},
5329 {REALTEK_USB_DEVICE(VENDOR_ID_MICROSOFT, 0x07c6)},
hayeswangd9a28c52014-12-04 10:43:11 +08005330 {REALTEK_USB_DEVICE(VENDOR_ID_SAMSUNG, 0xa101)},
Vasily Titskiy1006da12015-05-06 10:31:21 -04005331 {REALTEK_USB_DEVICE(VENDOR_ID_LENOVO, 0x304f)},
hayeswangd248caf2016-10-18 11:41:48 +08005332 {REALTEK_USB_DEVICE(VENDOR_ID_LENOVO, 0x3062)},
5333 {REALTEK_USB_DEVICE(VENDOR_ID_LENOVO, 0x3069)},
5334 {REALTEK_USB_DEVICE(VENDOR_ID_LENOVO, 0x7205)},
5335 {REALTEK_USB_DEVICE(VENDOR_ID_LENOVO, 0x720c)},
5336 {REALTEK_USB_DEVICE(VENDOR_ID_LENOVO, 0x7214)},
Grant Grundler90841042017-09-28 11:35:00 -07005337 {REALTEK_USB_DEVICE(VENDOR_ID_LINKSYS, 0x0041)},
Zheng Liud065c3c12015-07-07 13:54:12 -07005338 {REALTEK_USB_DEVICE(VENDOR_ID_NVIDIA, 0x09ff)},
Ran Wang9d11b062017-10-23 18:10:23 +08005339 {REALTEK_USB_DEVICE(VENDOR_ID_TPLINK, 0x0601)},
hayeswangac718b62013-05-02 16:01:25 +00005340 {}
5341};
5342
5343MODULE_DEVICE_TABLE(usb, rtl8152_table);
5344
5345static struct usb_driver rtl8152_driver = {
5346 .name = MODULENAME,
hayeswangebc2ec482013-08-14 20:54:38 +08005347 .id_table = rtl8152_table,
hayeswangac718b62013-05-02 16:01:25 +00005348 .probe = rtl8152_probe,
5349 .disconnect = rtl8152_disconnect,
hayeswangac718b62013-05-02 16:01:25 +00005350 .suspend = rtl8152_suspend,
hayeswangebc2ec482013-08-14 20:54:38 +08005351 .resume = rtl8152_resume,
hayeswang7ec25412016-01-04 14:38:46 +08005352 .reset_resume = rtl8152_reset_resume,
hayeswange5011392015-07-29 20:39:08 +08005353 .pre_reset = rtl8152_pre_reset,
5354 .post_reset = rtl8152_post_reset,
hayeswang9a4be1b2014-02-18 21:49:07 +08005355 .supports_autosuspend = 1,
hayeswanga6347822014-02-18 21:49:10 +08005356 .disable_hub_initiated_lpm = 1,
hayeswangac718b62013-05-02 16:01:25 +00005357};
5358
Sachin Kamatb4236daa2013-05-16 17:48:08 +00005359module_usb_driver(rtl8152_driver);
hayeswangac718b62013-05-02 16:01:25 +00005360
5361MODULE_AUTHOR(DRIVER_AUTHOR);
5362MODULE_DESCRIPTION(DRIVER_DESC);
5363MODULE_LICENSE("GPL");
Grant Grundlerc961e872016-07-14 11:27:16 -07005364MODULE_VERSION(DRIVER_VERSION);