blob: 26753ee6571dbba663353956e2488b19a9f688b4 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010036#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Zhenyu Wang036a4a72009-06-08 14:40:19 +080039/* For display hotplug interrupt */
Chris Wilson995b6762010-08-20 13:23:26 +010040static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050041ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080042{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000043 if ((dev_priv->irq_mask & mask) != 0) {
44 dev_priv->irq_mask &= ~mask;
45 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000046 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080047 }
48}
49
50static inline void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050051ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080052{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000053 if ((dev_priv->irq_mask & mask) != mask) {
54 dev_priv->irq_mask |= mask;
55 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +000056 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +080057 }
58}
59
Keith Packard7c463582008-11-04 02:03:27 -080060void
61i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
62{
63 if ((dev_priv->pipestat[pipe] & mask) != mask) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080064 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080065
66 dev_priv->pipestat[pipe] |= mask;
67 /* Enable the interrupt, clear any pending status */
68 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
Chris Wilson3143a2b2010-11-16 15:55:10 +000069 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080070 }
71}
72
73void
74i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
75{
76 if ((dev_priv->pipestat[pipe] & mask) != 0) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080077 u32 reg = PIPESTAT(pipe);
Keith Packard7c463582008-11-04 02:03:27 -080078
79 dev_priv->pipestat[pipe] &= ~mask;
80 I915_WRITE(reg, dev_priv->pipestat[pipe]);
Chris Wilson3143a2b2010-11-16 15:55:10 +000081 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -080082 }
83}
84
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +100085/**
Zhao Yakui01c66882009-10-28 05:10:00 +000086 * intel_enable_asle - enable ASLE interrupt for OpRegion
87 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +000088void intel_enable_asle(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +000089{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000090 drm_i915_private_t *dev_priv = dev->dev_private;
91 unsigned long irqflags;
92
Jesse Barnes7e231dbe2012-03-28 13:39:38 -070093 /* FIXME: opregion/asle for VLV */
94 if (IS_VALLEYVIEW(dev))
95 return;
96
Chris Wilson1ec14ad2010-12-04 11:30:53 +000097 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +000098
Eric Anholtc619eed2010-01-28 16:45:52 -080099 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500100 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800101 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000102 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700103 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100104 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800105 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700106 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800107 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000108
109 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000110}
111
112/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700113 * i915_pipe_enabled - check if a pipe is enabled
114 * @dev: DRM device
115 * @pipe: pipe to check
116 *
117 * Reading certain registers when the pipe is disabled can hang the chip.
118 * Use this routine to make sure the PLL is running and the pipe is active
119 * before reading such registers if unsure.
120 */
121static int
122i915_pipe_enabled(struct drm_device *dev, int pipe)
123{
124 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200125 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
126 pipe);
127
128 return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700129}
130
Keith Packard42f52ef2008-10-18 19:39:29 -0700131/* Called from drm generic code, passed a 'crtc', which
132 * we use as a pipe index
133 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700134static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700135{
136 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
137 unsigned long high_frame;
138 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100139 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700140
141 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800142 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800143 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700144 return 0;
145 }
146
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800147 high_frame = PIPEFRAME(pipe);
148 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100149
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700150 /*
151 * High & low register fields aren't synchronized, so make sure
152 * we get a low value that's stable across two reads of the high
153 * register.
154 */
155 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100156 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
157 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
158 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700159 } while (high1 != high2);
160
Chris Wilson5eddb702010-09-11 13:48:45 +0100161 high1 >>= PIPE_FRAME_HIGH_SHIFT;
162 low >>= PIPE_FRAME_LOW_SHIFT;
163 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700164}
165
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700166static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800167{
168 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800169 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800170
171 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800172 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800173 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800174 return 0;
175 }
176
177 return I915_READ(reg);
178}
179
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700180static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100181 int *vpos, int *hpos)
182{
183 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
184 u32 vbl = 0, position = 0;
185 int vbl_start, vbl_end, htotal, vtotal;
186 bool in_vbl = true;
187 int ret = 0;
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200188 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
189 pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100190
191 if (!i915_pipe_enabled(dev, pipe)) {
192 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800193 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100194 return 0;
195 }
196
197 /* Get vtotal. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200198 vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100199
200 if (INTEL_INFO(dev)->gen >= 4) {
201 /* No obvious pixelcount register. Only query vertical
202 * scanout position from Display scan line register.
203 */
204 position = I915_READ(PIPEDSL(pipe));
205
206 /* Decode into vertical scanout position. Don't have
207 * horizontal scanout position.
208 */
209 *vpos = position & 0x1fff;
210 *hpos = 0;
211 } else {
212 /* Have access to pixelcount since start of frame.
213 * We can split this into vertical and horizontal
214 * scanout position.
215 */
216 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
217
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200218 htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100219 *vpos = position / htotal;
220 *hpos = position - (*vpos * htotal);
221 }
222
223 /* Query vblank area. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200224 vbl = I915_READ(VBLANK(cpu_transcoder));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100225
226 /* Test position against vblank region. */
227 vbl_start = vbl & 0x1fff;
228 vbl_end = (vbl >> 16) & 0x1fff;
229
230 if ((*vpos < vbl_start) || (*vpos > vbl_end))
231 in_vbl = false;
232
233 /* Inside "upper part" of vblank area? Apply corrective offset: */
234 if (in_vbl && (*vpos >= vbl_start))
235 *vpos = *vpos - vtotal;
236
237 /* Readouts valid? */
238 if (vbl > 0)
239 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
240
241 /* In vblank? */
242 if (in_vbl)
243 ret |= DRM_SCANOUTPOS_INVBL;
244
245 return ret;
246}
247
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700248static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100249 int *max_error,
250 struct timeval *vblank_time,
251 unsigned flags)
252{
Chris Wilson4041b852011-01-22 10:07:56 +0000253 struct drm_i915_private *dev_priv = dev->dev_private;
254 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100255
Chris Wilson4041b852011-01-22 10:07:56 +0000256 if (pipe < 0 || pipe >= dev_priv->num_pipe) {
257 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100258 return -EINVAL;
259 }
260
261 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000262 crtc = intel_get_crtc_for_pipe(dev, pipe);
263 if (crtc == NULL) {
264 DRM_ERROR("Invalid crtc %d\n", pipe);
265 return -EINVAL;
266 }
267
268 if (!crtc->enabled) {
269 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
270 return -EBUSY;
271 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100272
273 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000274 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
275 vblank_time, flags,
276 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100277}
278
Jesse Barnes5ca58282009-03-31 14:11:15 -0700279/*
280 * Handle hotplug events outside the interrupt handler proper.
281 */
282static void i915_hotplug_work_func(struct work_struct *work)
283{
284 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
285 hotplug_work);
286 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700287 struct drm_mode_config *mode_config = &dev->mode_config;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100288 struct intel_encoder *encoder;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700289
Keith Packarda65e34c2011-07-25 10:04:56 -0700290 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800291 DRM_DEBUG_KMS("running encoder hotplug functions\n");
292
Chris Wilson4ef69c72010-09-09 15:14:28 +0100293 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
294 if (encoder->hot_plug)
295 encoder->hot_plug(encoder);
296
Keith Packard40ee3382011-07-28 15:31:19 -0700297 mutex_unlock(&mode_config->mutex);
298
Jesse Barnes5ca58282009-03-31 14:11:15 -0700299 /* Just fire off a uevent and let userspace tell us what to do */
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000300 drm_helper_hpd_irq_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700301}
302
Daniel Vetter92703882012-08-09 16:46:01 +0200303/* defined intel_pm.c */
304extern spinlock_t mchdev_lock;
305
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200306static void ironlake_handle_rps_change(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800307{
308 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000309 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200310 u8 new_delay;
311 unsigned long flags;
312
313 spin_lock_irqsave(&mchdev_lock, flags);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800314
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200315 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
316
Daniel Vetter20e4d402012-08-08 23:35:39 +0200317 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200318
Jesse Barnes7648fa92010-05-20 14:28:11 -0700319 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000320 busy_up = I915_READ(RCPREVBSYTUPAVG);
321 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800322 max_avg = I915_READ(RCBMAXAVG);
323 min_avg = I915_READ(RCBMINAVG);
324
325 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000326 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200327 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
328 new_delay = dev_priv->ips.cur_delay - 1;
329 if (new_delay < dev_priv->ips.max_delay)
330 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000331 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200332 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
333 new_delay = dev_priv->ips.cur_delay + 1;
334 if (new_delay > dev_priv->ips.min_delay)
335 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800336 }
337
Jesse Barnes7648fa92010-05-20 14:28:11 -0700338 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200339 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800340
Daniel Vetter92703882012-08-09 16:46:01 +0200341 spin_unlock_irqrestore(&mchdev_lock, flags);
342
Jesse Barnesf97108d2010-01-29 11:27:07 -0800343 return;
344}
345
Chris Wilson549f7362010-10-19 11:19:32 +0100346static void notify_ring(struct drm_device *dev,
347 struct intel_ring_buffer *ring)
348{
349 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9862e602011-01-04 22:22:17 +0000350
Chris Wilson475553d2011-01-20 09:52:56 +0000351 if (ring->obj == NULL)
352 return;
353
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100354 trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
Chris Wilson9862e602011-01-04 22:22:17 +0000355
Chris Wilson549f7362010-10-19 11:19:32 +0100356 wake_up_all(&ring->irq_queue);
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700357 if (i915_enable_hangcheck) {
358 dev_priv->hangcheck_count = 0;
359 mod_timer(&dev_priv->hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +0100360 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700361 }
Chris Wilson549f7362010-10-19 11:19:32 +0100362}
363
Ben Widawsky4912d042011-04-25 11:25:20 -0700364static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800365{
Ben Widawsky4912d042011-04-25 11:25:20 -0700366 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200367 rps.work);
Ben Widawsky4912d042011-04-25 11:25:20 -0700368 u32 pm_iir, pm_imr;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100369 u8 new_delay;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800370
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200371 spin_lock_irq(&dev_priv->rps.lock);
372 pm_iir = dev_priv->rps.pm_iir;
373 dev_priv->rps.pm_iir = 0;
Ben Widawsky4912d042011-04-25 11:25:20 -0700374 pm_imr = I915_READ(GEN6_PMIMR);
Daniel Vettera9e26412011-09-08 14:00:21 +0200375 I915_WRITE(GEN6_PMIMR, 0);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200376 spin_unlock_irq(&dev_priv->rps.lock);
Ben Widawsky4912d042011-04-25 11:25:20 -0700377
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100378 if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800379 return;
380
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700381 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100382
383 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200384 new_delay = dev_priv->rps.cur_delay + 1;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100385 else
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200386 new_delay = dev_priv->rps.cur_delay - 1;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800387
Ben Widawsky79249632012-09-07 19:43:42 -0700388 /* sysfs frequency interfaces may have snuck in while servicing the
389 * interrupt
390 */
391 if (!(new_delay > dev_priv->rps.max_delay ||
392 new_delay < dev_priv->rps.min_delay)) {
393 gen6_set_rps(dev_priv->dev, new_delay);
394 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800395
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700396 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800397}
398
Ben Widawskye3689192012-05-25 16:56:22 -0700399
400/**
401 * ivybridge_parity_work - Workqueue called when a parity error interrupt
402 * occurred.
403 * @work: workqueue struct
404 *
405 * Doesn't actually do anything except notify userspace. As a consequence of
406 * this event, userspace should try to remap the bad rows since statistically
407 * it is likely the same row is more likely to go bad again.
408 */
409static void ivybridge_parity_work(struct work_struct *work)
410{
411 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100412 l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700413 u32 error_status, row, bank, subbank;
414 char *parity_event[5];
415 uint32_t misccpctl;
416 unsigned long flags;
417
418 /* We must turn off DOP level clock gating to access the L3 registers.
419 * In order to prevent a get/put style interface, acquire struct mutex
420 * any time we access those registers.
421 */
422 mutex_lock(&dev_priv->dev->struct_mutex);
423
424 misccpctl = I915_READ(GEN7_MISCCPCTL);
425 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
426 POSTING_READ(GEN7_MISCCPCTL);
427
428 error_status = I915_READ(GEN7_L3CDERRST1);
429 row = GEN7_PARITY_ERROR_ROW(error_status);
430 bank = GEN7_PARITY_ERROR_BANK(error_status);
431 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
432
433 I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
434 GEN7_L3CDERRST1_ENABLE);
435 POSTING_READ(GEN7_L3CDERRST1);
436
437 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
438
439 spin_lock_irqsave(&dev_priv->irq_lock, flags);
440 dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
441 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
442 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
443
444 mutex_unlock(&dev_priv->dev->struct_mutex);
445
446 parity_event[0] = "L3_PARITY_ERROR=1";
447 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
448 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
449 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
450 parity_event[4] = NULL;
451
452 kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
453 KOBJ_CHANGE, parity_event);
454
455 DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
456 row, bank, subbank);
457
458 kfree(parity_event[3]);
459 kfree(parity_event[2]);
460 kfree(parity_event[1]);
461}
462
Daniel Vetterd2ba8472012-05-31 14:57:41 +0200463static void ivybridge_handle_parity_error(struct drm_device *dev)
Ben Widawskye3689192012-05-25 16:56:22 -0700464{
465 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
466 unsigned long flags;
467
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700468 if (!HAS_L3_GPU_CACHE(dev))
Ben Widawskye3689192012-05-25 16:56:22 -0700469 return;
470
471 spin_lock_irqsave(&dev_priv->irq_lock, flags);
472 dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
473 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
474 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
475
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100476 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700477}
478
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200479static void snb_gt_irq_handler(struct drm_device *dev,
480 struct drm_i915_private *dev_priv,
481 u32 gt_iir)
482{
483
484 if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
485 GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
486 notify_ring(dev, &dev_priv->ring[RCS]);
487 if (gt_iir & GEN6_BSD_USER_INTERRUPT)
488 notify_ring(dev, &dev_priv->ring[VCS]);
489 if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
490 notify_ring(dev, &dev_priv->ring[BCS]);
491
492 if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
493 GT_GEN6_BSD_CS_ERROR_INTERRUPT |
494 GT_RENDER_CS_ERROR_INTERRUPT)) {
495 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
496 i915_handle_error(dev, false);
497 }
Ben Widawskye3689192012-05-25 16:56:22 -0700498
499 if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
500 ivybridge_handle_parity_error(dev);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200501}
502
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100503static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
504 u32 pm_iir)
505{
506 unsigned long flags;
507
508 /*
509 * IIR bits should never already be set because IMR should
510 * prevent an interrupt from being shown in IIR. The warning
511 * displays a case where we've unsafely cleared
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200512 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100513 * type is not a problem, it displays a problem in the logic.
514 *
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200515 * The mask bit in IMR is cleared by dev_priv->rps.work.
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100516 */
517
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200518 spin_lock_irqsave(&dev_priv->rps.lock, flags);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200519 dev_priv->rps.pm_iir |= pm_iir;
520 I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100521 POSTING_READ(GEN6_PMIMR);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200522 spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100523
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200524 queue_work(dev_priv->wq, &dev_priv->rps.work);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100525}
526
Daniel Vetterff1f5252012-10-02 15:10:55 +0200527static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700528{
529 struct drm_device *dev = (struct drm_device *) arg;
530 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
531 u32 iir, gt_iir, pm_iir;
532 irqreturn_t ret = IRQ_NONE;
533 unsigned long irqflags;
534 int pipe;
535 u32 pipe_stats[I915_MAX_PIPES];
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700536 bool blc_event;
537
538 atomic_inc(&dev_priv->irq_received);
539
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700540 while (true) {
541 iir = I915_READ(VLV_IIR);
542 gt_iir = I915_READ(GTIIR);
543 pm_iir = I915_READ(GEN6_PMIIR);
544
545 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
546 goto out;
547
548 ret = IRQ_HANDLED;
549
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200550 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700551
552 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
553 for_each_pipe(pipe) {
554 int reg = PIPESTAT(pipe);
555 pipe_stats[pipe] = I915_READ(reg);
556
557 /*
558 * Clear the PIPE*STAT regs before the IIR
559 */
560 if (pipe_stats[pipe] & 0x8000ffff) {
561 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
562 DRM_DEBUG_DRIVER("pipe %c underrun\n",
563 pipe_name(pipe));
564 I915_WRITE(reg, pipe_stats[pipe]);
565 }
566 }
567 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
568
Jesse Barnes31acc7f2012-06-20 10:53:11 -0700569 for_each_pipe(pipe) {
570 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
571 drm_handle_vblank(dev, pipe);
572
573 if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
574 intel_prepare_page_flip(dev, pipe);
575 intel_finish_page_flip(dev, pipe);
576 }
577 }
578
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700579 /* Consume port. Then clear IIR or we'll miss events */
580 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
581 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
582
583 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
584 hotplug_status);
585 if (hotplug_status & dev_priv->hotplug_supported_mask)
586 queue_work(dev_priv->wq,
587 &dev_priv->hotplug_work);
588
589 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
590 I915_READ(PORT_HOTPLUG_STAT);
591 }
592
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700593 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
594 blc_event = true;
595
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100596 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
597 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700598
599 I915_WRITE(GTIIR, gt_iir);
600 I915_WRITE(GEN6_PMIIR, pm_iir);
601 I915_WRITE(VLV_IIR, iir);
602 }
603
604out:
605 return ret;
606}
607
Adam Jackson23e81d62012-06-06 15:45:44 -0400608static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -0800609{
610 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800611 int pipe;
Jesse Barnes776ad802011-01-04 15:09:39 -0800612
Daniel Vetter76e43832012-10-12 20:14:05 +0200613 if (pch_iir & SDE_HOTPLUG_MASK)
614 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
615
Jesse Barnes776ad802011-01-04 15:09:39 -0800616 if (pch_iir & SDE_AUDIO_POWER_MASK)
617 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
618 (pch_iir & SDE_AUDIO_POWER_MASK) >>
619 SDE_AUDIO_POWER_SHIFT);
620
621 if (pch_iir & SDE_GMBUS)
622 DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
623
624 if (pch_iir & SDE_AUDIO_HDCP_MASK)
625 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
626
627 if (pch_iir & SDE_AUDIO_TRANS_MASK)
628 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
629
630 if (pch_iir & SDE_POISON)
631 DRM_ERROR("PCH poison interrupt\n");
632
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800633 if (pch_iir & SDE_FDI_MASK)
634 for_each_pipe(pipe)
635 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
636 pipe_name(pipe),
637 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -0800638
639 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
640 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
641
642 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
643 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
644
645 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
646 DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
647 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
648 DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
649}
650
Adam Jackson23e81d62012-06-06 15:45:44 -0400651static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
652{
653 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
654 int pipe;
655
Daniel Vetter76e43832012-10-12 20:14:05 +0200656 if (pch_iir & SDE_HOTPLUG_MASK_CPT)
657 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
658
Adam Jackson23e81d62012-06-06 15:45:44 -0400659 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT)
660 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
661 (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
662 SDE_AUDIO_POWER_SHIFT_CPT);
663
664 if (pch_iir & SDE_AUX_MASK_CPT)
665 DRM_DEBUG_DRIVER("AUX channel interrupt\n");
666
667 if (pch_iir & SDE_GMBUS_CPT)
668 DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
669
670 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
671 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
672
673 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
674 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
675
676 if (pch_iir & SDE_FDI_MASK_CPT)
677 for_each_pipe(pipe)
678 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
679 pipe_name(pipe),
680 I915_READ(FDI_RX_IIR(pipe)));
681}
682
Daniel Vetterff1f5252012-10-02 15:10:55 +0200683static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700684{
685 struct drm_device *dev = (struct drm_device *) arg;
686 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson0e434062012-05-09 21:45:44 +0100687 u32 de_iir, gt_iir, de_ier, pm_iir;
688 irqreturn_t ret = IRQ_NONE;
689 int i;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700690
691 atomic_inc(&dev_priv->irq_received);
692
693 /* disable master interrupt before clearing iir */
694 de_ier = I915_READ(DEIER);
695 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson0e434062012-05-09 21:45:44 +0100696
697 gt_iir = I915_READ(GTIIR);
698 if (gt_iir) {
699 snb_gt_irq_handler(dev, dev_priv, gt_iir);
700 I915_WRITE(GTIIR, gt_iir);
701 ret = IRQ_HANDLED;
702 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700703
704 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100705 if (de_iir) {
706 if (de_iir & DE_GSE_IVB)
707 intel_opregion_gse_intr(dev);
708
709 for (i = 0; i < 3; i++) {
Daniel Vetter74d44442012-10-02 17:54:35 +0200710 if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
711 drm_handle_vblank(dev, i);
Chris Wilson0e434062012-05-09 21:45:44 +0100712 if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
713 intel_prepare_page_flip(dev, i);
714 intel_finish_page_flip_plane(dev, i);
715 }
Chris Wilson0e434062012-05-09 21:45:44 +0100716 }
717
718 /* check event from PCH */
719 if (de_iir & DE_PCH_EVENT_IVB) {
720 u32 pch_iir = I915_READ(SDEIIR);
721
Adam Jackson23e81d62012-06-06 15:45:44 -0400722 cpt_irq_handler(dev, pch_iir);
Chris Wilson0e434062012-05-09 21:45:44 +0100723
724 /* clear PCH hotplug event before clear CPU irq */
725 I915_WRITE(SDEIIR, pch_iir);
726 }
727
728 I915_WRITE(DEIIR, de_iir);
729 ret = IRQ_HANDLED;
730 }
731
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700732 pm_iir = I915_READ(GEN6_PMIIR);
Chris Wilson0e434062012-05-09 21:45:44 +0100733 if (pm_iir) {
734 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
735 gen6_queue_rps_work(dev_priv, pm_iir);
736 I915_WRITE(GEN6_PMIIR, pm_iir);
737 ret = IRQ_HANDLED;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700738 }
739
Jesse Barnesb1f14ad2011-04-06 12:13:38 -0700740 I915_WRITE(DEIER, de_ier);
741 POSTING_READ(DEIER);
742
743 return ret;
744}
745
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200746static void ilk_gt_irq_handler(struct drm_device *dev,
747 struct drm_i915_private *dev_priv,
748 u32 gt_iir)
749{
750 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
751 notify_ring(dev, &dev_priv->ring[RCS]);
752 if (gt_iir & GT_BSD_USER_INTERRUPT)
753 notify_ring(dev, &dev_priv->ring[VCS]);
754}
755
Daniel Vetterff1f5252012-10-02 15:10:55 +0200756static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800757{
Jesse Barnes46979952011-04-07 13:53:55 -0700758 struct drm_device *dev = (struct drm_device *) arg;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800759 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
760 int ret = IRQ_NONE;
Daniel Vetteracd15b62012-11-30 11:24:50 +0100761 u32 de_iir, gt_iir, de_ier, pm_iir;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100762
Jesse Barnes46979952011-04-07 13:53:55 -0700763 atomic_inc(&dev_priv->irq_received);
764
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000765 /* disable master interrupt before clearing iir */
766 de_ier = I915_READ(DEIER);
767 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000768 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000769
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800770 de_iir = I915_READ(DEIIR);
771 gt_iir = I915_READ(GTIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800772 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800773
Daniel Vetteracd15b62012-11-30 11:24:50 +0100774 if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +0800775 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800776
Zou Nan haic7c85102010-01-15 10:29:06 +0800777 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800778
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200779 if (IS_GEN5(dev))
780 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
781 else
782 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800783
784 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +0100785 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +0800786
Daniel Vetter74d44442012-10-02 17:54:35 +0200787 if (de_iir & DE_PIPEA_VBLANK)
788 drm_handle_vblank(dev, 0);
789
790 if (de_iir & DE_PIPEB_VBLANK)
791 drm_handle_vblank(dev, 1);
792
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800793 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800794 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +0100795 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800796 }
797
Zhenyu Wangf072d2e2010-02-09 09:46:19 +0800798 if (de_iir & DE_PLANEB_FLIP_DONE) {
799 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +0100800 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -0800801 }
Li Pengc062df62010-01-23 00:12:58 +0800802
Zou Nan haic7c85102010-01-15 10:29:06 +0800803 /* check event from PCH */
Jesse Barnes776ad802011-01-04 15:09:39 -0800804 if (de_iir & DE_PCH_EVENT) {
Daniel Vetteracd15b62012-11-30 11:24:50 +0100805 u32 pch_iir = I915_READ(SDEIIR);
806
Adam Jackson23e81d62012-06-06 15:45:44 -0400807 if (HAS_PCH_CPT(dev))
808 cpt_irq_handler(dev, pch_iir);
809 else
810 ibx_irq_handler(dev, pch_iir);
Daniel Vetteracd15b62012-11-30 11:24:50 +0100811
812 /* should clear PCH hotplug event before clear CPU irq */
813 I915_WRITE(SDEIIR, pch_iir);
Jesse Barnes776ad802011-01-04 15:09:39 -0800814 }
Zou Nan haic7c85102010-01-15 10:29:06 +0800815
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200816 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
817 ironlake_handle_rps_change(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800818
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100819 if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
820 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800821
Zou Nan haic7c85102010-01-15 10:29:06 +0800822 I915_WRITE(GTIIR, gt_iir);
823 I915_WRITE(DEIIR, de_iir);
Ben Widawsky4912d042011-04-25 11:25:20 -0700824 I915_WRITE(GEN6_PMIIR, pm_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +0800825
826done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000827 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000828 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +0000829
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800830 return ret;
831}
832
Jesse Barnes8a905232009-07-11 16:48:03 -0400833/**
834 * i915_error_work_func - do process context error handling work
835 * @work: work struct
836 *
837 * Fire an error uevent so userspace can see that a hang or error
838 * was detected.
839 */
840static void i915_error_work_func(struct work_struct *work)
841{
842 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
843 error_work);
844 struct drm_device *dev = dev_priv->dev;
Ben Gamarif316a422009-09-14 17:48:46 -0400845 char *error_event[] = { "ERROR=1", NULL };
846 char *reset_event[] = { "RESET=1", NULL };
847 char *reset_done_event[] = { "ERROR=0", NULL };
Jesse Barnes8a905232009-07-11 16:48:03 -0400848
Ben Gamarif316a422009-09-14 17:48:46 -0400849 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -0400850
Ben Gamariba1234d2009-09-14 17:48:47 -0400851 if (atomic_read(&dev_priv->mm.wedged)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100852 DRM_DEBUG_DRIVER("resetting chip\n");
853 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +0200854 if (!i915_reset(dev)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +0100855 atomic_set(&dev_priv->mm.wedged, 0);
856 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
Ben Gamarif316a422009-09-14 17:48:46 -0400857 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100858 complete_all(&dev_priv->error_completion);
Ben Gamarif316a422009-09-14 17:48:46 -0400859 }
Jesse Barnes8a905232009-07-11 16:48:03 -0400860}
861
Daniel Vetter85f9e502012-08-31 21:42:26 +0200862/* NB: please notice the memset */
863static void i915_get_extra_instdone(struct drm_device *dev,
864 uint32_t *instdone)
865{
866 struct drm_i915_private *dev_priv = dev->dev_private;
867 memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
868
869 switch(INTEL_INFO(dev)->gen) {
870 case 2:
871 case 3:
872 instdone[0] = I915_READ(INSTDONE);
873 break;
874 case 4:
875 case 5:
876 case 6:
877 instdone[0] = I915_READ(INSTDONE_I965);
878 instdone[1] = I915_READ(INSTDONE1);
879 break;
880 default:
881 WARN_ONCE(1, "Unsupported platform\n");
882 case 7:
883 instdone[0] = I915_READ(GEN7_INSTDONE_1);
884 instdone[1] = I915_READ(GEN7_SC_INSTDONE);
885 instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
886 instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
887 break;
888 }
889}
890
Chris Wilson3bd3c932010-08-19 08:19:30 +0100891#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +0000892static struct drm_i915_error_object *
Chris Wilsonbcfb2e22011-01-07 21:06:07 +0000893i915_error_object_create(struct drm_i915_private *dev_priv,
Chris Wilson05394f32010-11-08 19:18:58 +0000894 struct drm_i915_gem_object *src)
Chris Wilson9df30792010-02-18 10:24:56 +0000895{
896 struct drm_i915_error_object *dst;
Chris Wilson9da3da62012-06-01 15:20:22 +0100897 int i, count;
Chris Wilsone56660d2010-08-07 11:01:26 +0100898 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000899
Chris Wilson05394f32010-11-08 19:18:58 +0000900 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +0000901 return NULL;
902
Chris Wilson9da3da62012-06-01 15:20:22 +0100903 count = src->base.size / PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000904
Chris Wilson9da3da62012-06-01 15:20:22 +0100905 dst = kmalloc(sizeof(*dst) + count * sizeof(u32 *), GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000906 if (dst == NULL)
907 return NULL;
908
Chris Wilson05394f32010-11-08 19:18:58 +0000909 reloc_offset = src->gtt_offset;
Chris Wilson9da3da62012-06-01 15:20:22 +0100910 for (i = 0; i < count; i++) {
Andrew Morton788885a2010-05-11 14:07:05 -0700911 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +0100912 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -0700913
Chris Wilsone56660d2010-08-07 11:01:26 +0100914 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +0000915 if (d == NULL)
916 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +0100917
Andrew Morton788885a2010-05-11 14:07:05 -0700918 local_irq_save(flags);
Daniel Vetter74898d72012-02-15 23:50:22 +0100919 if (reloc_offset < dev_priv->mm.gtt_mappable_end &&
920 src->has_global_gtt_mapping) {
Chris Wilson172975aa2011-12-14 13:57:25 +0100921 void __iomem *s;
922
923 /* Simply ignore tiling or any overlapping fence.
924 * It's part of the error state, and this hopefully
925 * captures what the GPU read.
926 */
927
928 s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
929 reloc_offset);
930 memcpy_fromio(d, s, PAGE_SIZE);
931 io_mapping_unmap_atomic(s);
932 } else {
Chris Wilson9da3da62012-06-01 15:20:22 +0100933 struct page *page;
Chris Wilson172975aa2011-12-14 13:57:25 +0100934 void *s;
935
Chris Wilson9da3da62012-06-01 15:20:22 +0100936 page = i915_gem_object_get_page(src, i);
Chris Wilson172975aa2011-12-14 13:57:25 +0100937
Chris Wilson9da3da62012-06-01 15:20:22 +0100938 drm_clflush_pages(&page, 1);
939
940 s = kmap_atomic(page);
Chris Wilson172975aa2011-12-14 13:57:25 +0100941 memcpy(d, s, PAGE_SIZE);
942 kunmap_atomic(s);
943
Chris Wilson9da3da62012-06-01 15:20:22 +0100944 drm_clflush_pages(&page, 1);
Chris Wilson172975aa2011-12-14 13:57:25 +0100945 }
Andrew Morton788885a2010-05-11 14:07:05 -0700946 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +0100947
Chris Wilson9da3da62012-06-01 15:20:22 +0100948 dst->pages[i] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +0100949
950 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +0000951 }
Chris Wilson9da3da62012-06-01 15:20:22 +0100952 dst->page_count = count;
Chris Wilson05394f32010-11-08 19:18:58 +0000953 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000954
955 return dst;
956
957unwind:
Chris Wilson9da3da62012-06-01 15:20:22 +0100958 while (i--)
959 kfree(dst->pages[i]);
Chris Wilson9df30792010-02-18 10:24:56 +0000960 kfree(dst);
961 return NULL;
962}
963
964static void
965i915_error_object_free(struct drm_i915_error_object *obj)
966{
967 int page;
968
969 if (obj == NULL)
970 return;
971
972 for (page = 0; page < obj->page_count; page++)
973 kfree(obj->pages[page]);
974
975 kfree(obj);
976}
977
Daniel Vetter742cbee2012-04-27 15:17:39 +0200978void
979i915_error_state_free(struct kref *error_ref)
Chris Wilson9df30792010-02-18 10:24:56 +0000980{
Daniel Vetter742cbee2012-04-27 15:17:39 +0200981 struct drm_i915_error_state *error = container_of(error_ref,
982 typeof(*error), ref);
Chris Wilsone2f973d2011-01-27 19:15:11 +0000983 int i;
984
Chris Wilson52d39a22012-02-15 11:25:37 +0000985 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
986 i915_error_object_free(error->ring[i].batchbuffer);
987 i915_error_object_free(error->ring[i].ringbuffer);
988 kfree(error->ring[i].requests);
989 }
Chris Wilsone2f973d2011-01-27 19:15:11 +0000990
Chris Wilson9df30792010-02-18 10:24:56 +0000991 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +0100992 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +0000993 kfree(error);
994}
Chris Wilson1b502472012-04-24 15:47:30 +0100995static void capture_bo(struct drm_i915_error_buffer *err,
996 struct drm_i915_gem_object *obj)
997{
998 err->size = obj->base.size;
999 err->name = obj->base.name;
Chris Wilson0201f1e2012-07-20 12:41:01 +01001000 err->rseqno = obj->last_read_seqno;
1001 err->wseqno = obj->last_write_seqno;
Chris Wilson1b502472012-04-24 15:47:30 +01001002 err->gtt_offset = obj->gtt_offset;
1003 err->read_domains = obj->base.read_domains;
1004 err->write_domain = obj->base.write_domain;
1005 err->fence_reg = obj->fence_reg;
1006 err->pinned = 0;
1007 if (obj->pin_count > 0)
1008 err->pinned = 1;
1009 if (obj->user_pin_count > 0)
1010 err->pinned = -1;
1011 err->tiling = obj->tiling_mode;
1012 err->dirty = obj->dirty;
1013 err->purgeable = obj->madv != I915_MADV_WILLNEED;
1014 err->ring = obj->ring ? obj->ring->id : -1;
1015 err->cache_level = obj->cache_level;
1016}
Chris Wilson9df30792010-02-18 10:24:56 +00001017
Chris Wilson1b502472012-04-24 15:47:30 +01001018static u32 capture_active_bo(struct drm_i915_error_buffer *err,
1019 int count, struct list_head *head)
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001020{
1021 struct drm_i915_gem_object *obj;
1022 int i = 0;
1023
1024 list_for_each_entry(obj, head, mm_list) {
Chris Wilson1b502472012-04-24 15:47:30 +01001025 capture_bo(err++, obj);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001026 if (++i == count)
1027 break;
Chris Wilson1b502472012-04-24 15:47:30 +01001028 }
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001029
Chris Wilson1b502472012-04-24 15:47:30 +01001030 return i;
1031}
1032
1033static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
1034 int count, struct list_head *head)
1035{
1036 struct drm_i915_gem_object *obj;
1037 int i = 0;
1038
1039 list_for_each_entry(obj, head, gtt_list) {
1040 if (obj->pin_count == 0)
1041 continue;
1042
1043 capture_bo(err++, obj);
1044 if (++i == count)
1045 break;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001046 }
1047
1048 return i;
1049}
1050
Chris Wilson748ebc62010-10-24 10:28:47 +01001051static void i915_gem_record_fences(struct drm_device *dev,
1052 struct drm_i915_error_state *error)
1053{
1054 struct drm_i915_private *dev_priv = dev->dev_private;
1055 int i;
1056
1057 /* Fences */
1058 switch (INTEL_INFO(dev)->gen) {
Daniel Vetter775d17b2011-10-09 21:52:01 +02001059 case 7:
Chris Wilson748ebc62010-10-24 10:28:47 +01001060 case 6:
1061 for (i = 0; i < 16; i++)
1062 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
1063 break;
1064 case 5:
1065 case 4:
1066 for (i = 0; i < 16; i++)
1067 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
1068 break;
1069 case 3:
1070 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
1071 for (i = 0; i < 8; i++)
1072 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
1073 case 2:
1074 for (i = 0; i < 8; i++)
1075 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
1076 break;
1077
1078 }
1079}
1080
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001081static struct drm_i915_error_object *
1082i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
1083 struct intel_ring_buffer *ring)
1084{
1085 struct drm_i915_gem_object *obj;
1086 u32 seqno;
1087
1088 if (!ring->get_seqno)
1089 return NULL;
1090
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001091 seqno = ring->get_seqno(ring, false);
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001092 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
1093 if (obj->ring != ring)
1094 continue;
1095
Chris Wilson0201f1e2012-07-20 12:41:01 +01001096 if (i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001097 continue;
1098
1099 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
1100 continue;
1101
1102 /* We need to copy these to an anonymous buffer as the simplest
1103 * method to avoid being overwritten by userspace.
1104 */
1105 return i915_error_object_create(dev_priv, obj);
1106 }
1107
1108 return NULL;
1109}
1110
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001111static void i915_record_ring_state(struct drm_device *dev,
1112 struct drm_i915_error_state *error,
1113 struct intel_ring_buffer *ring)
1114{
1115 struct drm_i915_private *dev_priv = dev->dev_private;
1116
Daniel Vetter33f3f512011-12-14 13:57:39 +01001117 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson12f55812012-07-05 17:14:01 +01001118 error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001119 error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001120 error->semaphore_mboxes[ring->id][0]
1121 = I915_READ(RING_SYNC_0(ring->mmio_base));
1122 error->semaphore_mboxes[ring->id][1]
1123 = I915_READ(RING_SYNC_1(ring->mmio_base));
Chris Wilsondf2b23d2012-11-27 17:06:54 +00001124 error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
1125 error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
Daniel Vetter33f3f512011-12-14 13:57:39 +01001126 }
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001127
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001128 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001129 error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001130 error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
1131 error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
1132 error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001133 error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
Ben Widawsky050ee912012-08-22 11:32:15 -07001134 if (ring->id == RCS)
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001135 error->bbaddr = I915_READ64(BB_ADDR);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001136 } else {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001137 error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001138 error->ipeir[ring->id] = I915_READ(IPEIR);
1139 error->ipehr[ring->id] = I915_READ(IPEHR);
1140 error->instdone[ring->id] = I915_READ(INSTDONE);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001141 }
1142
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001143 error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001144 error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001145 error->seqno[ring->id] = ring->get_seqno(ring, false);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001146 error->acthd[ring->id] = intel_ring_get_active_head(ring);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001147 error->head[ring->id] = I915_READ_HEAD(ring);
1148 error->tail[ring->id] = I915_READ_TAIL(ring);
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001149
1150 error->cpu_ring_head[ring->id] = ring->head;
1151 error->cpu_ring_tail[ring->id] = ring->tail;
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001152}
1153
Chris Wilson52d39a22012-02-15 11:25:37 +00001154static void i915_gem_record_rings(struct drm_device *dev,
1155 struct drm_i915_error_state *error)
1156{
1157 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001158 struct intel_ring_buffer *ring;
Chris Wilson52d39a22012-02-15 11:25:37 +00001159 struct drm_i915_gem_request *request;
1160 int i, count;
1161
Chris Wilsonb4519512012-05-11 14:29:30 +01001162 for_each_ring(ring, dev_priv, i) {
Chris Wilson52d39a22012-02-15 11:25:37 +00001163 i915_record_ring_state(dev, error, ring);
1164
1165 error->ring[i].batchbuffer =
1166 i915_error_first_batchbuffer(dev_priv, ring);
1167
1168 error->ring[i].ringbuffer =
1169 i915_error_object_create(dev_priv, ring->obj);
1170
1171 count = 0;
1172 list_for_each_entry(request, &ring->request_list, list)
1173 count++;
1174
1175 error->ring[i].num_requests = count;
1176 error->ring[i].requests =
1177 kmalloc(count*sizeof(struct drm_i915_error_request),
1178 GFP_ATOMIC);
1179 if (error->ring[i].requests == NULL) {
1180 error->ring[i].num_requests = 0;
1181 continue;
1182 }
1183
1184 count = 0;
1185 list_for_each_entry(request, &ring->request_list, list) {
1186 struct drm_i915_error_request *erq;
1187
1188 erq = &error->ring[i].requests[count++];
1189 erq->seqno = request->seqno;
1190 erq->jiffies = request->emitted_jiffies;
Chris Wilsonee4f42b2012-02-15 11:25:38 +00001191 erq->tail = request->tail;
Chris Wilson52d39a22012-02-15 11:25:37 +00001192 }
1193 }
1194}
1195
Jesse Barnes8a905232009-07-11 16:48:03 -04001196/**
1197 * i915_capture_error_state - capture an error record for later analysis
1198 * @dev: drm device
1199 *
1200 * Should be called when an error is detected (either a hang or an error
1201 * interrupt) to capture error state from the time of the error. Fills
1202 * out a structure which becomes available in debugfs for user level tools
1203 * to pick up.
1204 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001205static void i915_capture_error_state(struct drm_device *dev)
1206{
1207 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001208 struct drm_i915_gem_object *obj;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001209 struct drm_i915_error_state *error;
1210 unsigned long flags;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001211 int i, pipe;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001212
1213 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001214 error = dev_priv->first_error;
1215 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
1216 if (error)
1217 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001218
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001219 /* Account for pipe specific data like PIPE*STAT */
Daniel Vetter33f3f512011-12-14 13:57:39 +01001220 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001221 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +00001222 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
1223 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001224 }
1225
Chris Wilsonb6f78332011-02-01 14:15:55 +00001226 DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
1227 dev->primary->index);
Chris Wilson2fa772f32010-10-01 13:23:27 +01001228
Daniel Vetter742cbee2012-04-27 15:17:39 +02001229 kref_init(&error->ref);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001230 error->eir = I915_READ(EIR);
1231 error->pgtbl_er = I915_READ(PGTBL_ER);
Ben Widawskyb9a39062012-06-04 14:42:52 -07001232 error->ccid = I915_READ(CCID);
Ben Widawskybe998e22012-04-26 16:03:00 -07001233
1234 if (HAS_PCH_SPLIT(dev))
1235 error->ier = I915_READ(DEIER) | I915_READ(GTIER);
1236 else if (IS_VALLEYVIEW(dev))
1237 error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
1238 else if (IS_GEN2(dev))
1239 error->ier = I915_READ16(IER);
1240 else
1241 error->ier = I915_READ(IER);
1242
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001243 for_each_pipe(pipe)
1244 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001245
Daniel Vetter33f3f512011-12-14 13:57:39 +01001246 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsonf4068392010-10-27 20:36:41 +01001247 error->error = I915_READ(ERROR_GEN6);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001248 error->done_reg = I915_READ(DONE_REG);
1249 }
Chris Wilsonadd354d2010-10-29 19:00:51 +01001250
Ben Widawsky71e172e2012-08-20 16:15:13 -07001251 if (INTEL_INFO(dev)->gen == 7)
1252 error->err_int = I915_READ(GEN7_ERR_INT);
1253
Ben Widawsky050ee912012-08-22 11:32:15 -07001254 i915_get_extra_instdone(dev, error->extra_instdone);
1255
Chris Wilson748ebc62010-10-24 10:28:47 +01001256 i915_gem_record_fences(dev, error);
Chris Wilson52d39a22012-02-15 11:25:37 +00001257 i915_gem_record_rings(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +00001258
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001259 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +00001260 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001261 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +00001262
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001263 i = 0;
1264 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1265 i++;
1266 error->active_bo_count = i;
Chris Wilson6c085a72012-08-20 11:40:46 +02001267 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilson1b502472012-04-24 15:47:30 +01001268 if (obj->pin_count)
1269 i++;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001270 error->pinned_bo_count = i - error->active_bo_count;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001271
Chris Wilson8e934db2011-01-24 12:34:00 +00001272 error->active_bo = NULL;
1273 error->pinned_bo = NULL;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001274 if (i) {
1275 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
Chris Wilson9df30792010-02-18 10:24:56 +00001276 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001277 if (error->active_bo)
1278 error->pinned_bo =
1279 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001280 }
1281
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001282 if (error->active_bo)
1283 error->active_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001284 capture_active_bo(error->active_bo,
1285 error->active_bo_count,
1286 &dev_priv->mm.active_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001287
1288 if (error->pinned_bo)
1289 error->pinned_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001290 capture_pinned_bo(error->pinned_bo,
1291 error->pinned_bo_count,
Chris Wilson6c085a72012-08-20 11:40:46 +02001292 &dev_priv->mm.bound_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001293
Jesse Barnes8a905232009-07-11 16:48:03 -04001294 do_gettimeofday(&error->time);
1295
Chris Wilson6ef3d422010-08-04 20:26:07 +01001296 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001297 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001298
Chris Wilson9df30792010-02-18 10:24:56 +00001299 spin_lock_irqsave(&dev_priv->error_lock, flags);
1300 if (dev_priv->first_error == NULL) {
1301 dev_priv->first_error = error;
1302 error = NULL;
1303 }
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001304 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001305
1306 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001307 i915_error_state_free(&error->ref);
Chris Wilson9df30792010-02-18 10:24:56 +00001308}
1309
1310void i915_destroy_error_state(struct drm_device *dev)
1311{
1312 struct drm_i915_private *dev_priv = dev->dev_private;
1313 struct drm_i915_error_state *error;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001314 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +00001315
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001316 spin_lock_irqsave(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001317 error = dev_priv->first_error;
1318 dev_priv->first_error = NULL;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001319 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001320
1321 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001322 kref_put(&error->ref, i915_error_state_free);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001323}
Chris Wilson3bd3c932010-08-19 08:19:30 +01001324#else
1325#define i915_capture_error_state(x)
1326#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001327
Chris Wilson35aed2e2010-05-27 13:18:12 +01001328static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04001329{
1330 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001331 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04001332 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07001333 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04001334
Chris Wilson35aed2e2010-05-27 13:18:12 +01001335 if (!eir)
1336 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04001337
Joe Perchesa70491c2012-03-18 13:00:11 -07001338 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04001339
Ben Widawskybd9854f2012-08-23 15:18:09 -07001340 i915_get_extra_instdone(dev, instdone);
1341
Jesse Barnes8a905232009-07-11 16:48:03 -04001342 if (IS_G4X(dev)) {
1343 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
1344 u32 ipeir = I915_READ(IPEIR_I965);
1345
Joe Perchesa70491c2012-03-18 13:00:11 -07001346 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1347 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07001348 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1349 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07001350 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001351 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001352 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001353 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001354 }
1355 if (eir & GM45_ERROR_PAGE_TABLE) {
1356 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001357 pr_err("page table error\n");
1358 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001359 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001360 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001361 }
1362 }
1363
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001364 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001365 if (eir & I915_ERROR_PAGE_TABLE) {
1366 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001367 pr_err("page table error\n");
1368 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001369 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001370 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001371 }
1372 }
1373
1374 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001375 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001376 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07001377 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001378 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04001379 /* pipestat has already been acked */
1380 }
1381 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07001382 pr_err("instruction error\n");
1383 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07001384 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1385 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001386 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001387 u32 ipeir = I915_READ(IPEIR);
1388
Joe Perchesa70491c2012-03-18 13:00:11 -07001389 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
1390 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07001391 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04001392 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001393 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001394 } else {
1395 u32 ipeir = I915_READ(IPEIR_I965);
1396
Joe Perchesa70491c2012-03-18 13:00:11 -07001397 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1398 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07001399 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001400 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001401 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001402 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001403 }
1404 }
1405
1406 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001407 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04001408 eir = I915_READ(EIR);
1409 if (eir) {
1410 /*
1411 * some errors might have become stuck,
1412 * mask them.
1413 */
1414 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
1415 I915_WRITE(EMR, I915_READ(EMR) | eir);
1416 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
1417 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01001418}
1419
1420/**
1421 * i915_handle_error - handle an error interrupt
1422 * @dev: drm device
1423 *
1424 * Do some basic checking of regsiter state at error interrupt time and
1425 * dump it to the syslog. Also call i915_capture_error_state() to make
1426 * sure we get a record and make it available in debugfs. Fire a uevent
1427 * so userspace knows something bad happened (should trigger collection
1428 * of a ring dump etc.).
1429 */
Chris Wilson527f9e92010-11-11 01:16:58 +00001430void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01001431{
1432 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001433 struct intel_ring_buffer *ring;
1434 int i;
Chris Wilson35aed2e2010-05-27 13:18:12 +01001435
1436 i915_capture_error_state(dev);
1437 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04001438
Ben Gamariba1234d2009-09-14 17:48:47 -04001439 if (wedged) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001440 INIT_COMPLETION(dev_priv->error_completion);
Ben Gamariba1234d2009-09-14 17:48:47 -04001441 atomic_set(&dev_priv->mm.wedged, 1);
1442
Ben Gamari11ed50e2009-09-14 17:48:45 -04001443 /*
1444 * Wakeup waiting processes so they don't hang
1445 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001446 for_each_ring(ring, dev_priv, i)
1447 wake_up_all(&ring->irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04001448 }
1449
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001450 queue_work(dev_priv->wq, &dev_priv->error_work);
Jesse Barnes8a905232009-07-11 16:48:03 -04001451}
1452
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001453static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
1454{
1455 drm_i915_private_t *dev_priv = dev->dev_private;
1456 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
1457 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00001458 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001459 struct intel_unpin_work *work;
1460 unsigned long flags;
1461 bool stall_detected;
1462
1463 /* Ignore early vblank irqs */
1464 if (intel_crtc == NULL)
1465 return;
1466
1467 spin_lock_irqsave(&dev->event_lock, flags);
1468 work = intel_crtc->unpin_work;
1469
1470 if (work == NULL || work->pending || !work->enable_stall_check) {
1471 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
1472 spin_unlock_irqrestore(&dev->event_lock, flags);
1473 return;
1474 }
1475
1476 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00001477 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001478 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001479 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07001480 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
1481 obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001482 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001483 int dspaddr = DSPADDR(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00001484 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001485 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01001486 crtc->x * crtc->fb->bits_per_pixel/8);
1487 }
1488
1489 spin_unlock_irqrestore(&dev->event_lock, flags);
1490
1491 if (stall_detected) {
1492 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
1493 intel_prepare_page_flip(dev, intel_crtc->plane);
1494 }
1495}
1496
Keith Packard42f52ef2008-10-18 19:39:29 -07001497/* Called from drm generic code, passed 'crtc' which
1498 * we use as a pipe index
1499 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001500static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001501{
1502 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001503 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001504
Chris Wilson5eddb702010-09-11 13:48:45 +01001505 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08001506 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001507
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001508 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001509 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08001510 i915_enable_pipestat(dev_priv, pipe,
1511 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07001512 else
Keith Packard7c463582008-11-04 02:03:27 -08001513 i915_enable_pipestat(dev_priv, pipe,
1514 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001515
1516 /* maintain vblank delivery even in deep C-states */
1517 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001518 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001519 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001520
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001521 return 0;
1522}
1523
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001524static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001525{
1526 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1527 unsigned long irqflags;
1528
1529 if (!i915_pipe_enabled(dev, pipe))
1530 return -EINVAL;
1531
1532 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1533 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001534 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Jesse Barnesf796cf82011-04-07 13:58:17 -07001535 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1536
1537 return 0;
1538}
1539
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001540static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001541{
1542 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1543 unsigned long irqflags;
1544
1545 if (!i915_pipe_enabled(dev, pipe))
1546 return -EINVAL;
1547
1548 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001549 ironlake_enable_display_irq(dev_priv,
1550 DE_PIPEA_VBLANK_IVB << (5 * pipe));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001551 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1552
1553 return 0;
1554}
1555
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001556static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
1557{
1558 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1559 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001560 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001561
1562 if (!i915_pipe_enabled(dev, pipe))
1563 return -EINVAL;
1564
1565 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001566 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001567 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001568 imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001569 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001570 imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001571 I915_WRITE(VLV_IMR, imr);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001572 i915_enable_pipestat(dev_priv, pipe,
1573 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001574 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1575
1576 return 0;
1577}
1578
Keith Packard42f52ef2008-10-18 19:39:29 -07001579/* Called from drm generic code, passed 'crtc' which
1580 * we use as a pipe index
1581 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001582static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001583{
1584 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07001585 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001586
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001587 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00001588 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02001589 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00001590
Jesse Barnesf796cf82011-04-07 13:58:17 -07001591 i915_disable_pipestat(dev_priv, pipe,
1592 PIPE_VBLANK_INTERRUPT_ENABLE |
1593 PIPE_START_VBLANK_INTERRUPT_ENABLE);
1594 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1595}
1596
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001597static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07001598{
1599 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1600 unsigned long irqflags;
1601
1602 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
1603 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04001604 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001605 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001606}
1607
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001608static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001609{
1610 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1611 unsigned long irqflags;
1612
1613 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01001614 ironlake_disable_display_irq(dev_priv,
1615 DE_PIPEA_VBLANK_IVB << (pipe * 5));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001616 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1617}
1618
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001619static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
1620{
1621 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1622 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001623 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001624
1625 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001626 i915_disable_pipestat(dev_priv, pipe,
1627 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001628 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001629 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001630 imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001631 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001632 imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001633 I915_WRITE(VLV_IMR, imr);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001634 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1635}
1636
Chris Wilson893eead2010-10-27 14:44:35 +01001637static u32
1638ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08001639{
Chris Wilson893eead2010-10-27 14:44:35 +01001640 return list_entry(ring->request_list.prev,
1641 struct drm_i915_gem_request, list)->seqno;
1642}
1643
1644static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
1645{
1646 if (list_empty(&ring->request_list) ||
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001647 i915_seqno_passed(ring->get_seqno(ring, false),
1648 ring_last_seqno(ring))) {
Chris Wilson893eead2010-10-27 14:44:35 +01001649 /* Issue a wake-up to catch stuck h/w. */
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001650 if (waitqueue_active(&ring->irq_queue)) {
1651 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
1652 ring->name);
Chris Wilson893eead2010-10-27 14:44:35 +01001653 wake_up_all(&ring->irq_queue);
1654 *err = true;
1655 }
1656 return true;
1657 }
1658 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04001659}
1660
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001661static bool kick_ring(struct intel_ring_buffer *ring)
1662{
1663 struct drm_device *dev = ring->dev;
1664 struct drm_i915_private *dev_priv = dev->dev_private;
1665 u32 tmp = I915_READ_CTL(ring);
1666 if (tmp & RING_WAIT) {
1667 DRM_ERROR("Kicking stuck wait on %s\n",
1668 ring->name);
1669 I915_WRITE_CTL(ring, tmp);
1670 return true;
1671 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001672 return false;
1673}
1674
Chris Wilsond1e61e72012-04-10 17:00:41 +01001675static bool i915_hangcheck_hung(struct drm_device *dev)
1676{
1677 drm_i915_private_t *dev_priv = dev->dev_private;
1678
1679 if (dev_priv->hangcheck_count++ > 1) {
Chris Wilsonb4519512012-05-11 14:29:30 +01001680 bool hung = true;
1681
Chris Wilsond1e61e72012-04-10 17:00:41 +01001682 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
1683 i915_handle_error(dev, true);
1684
1685 if (!IS_GEN2(dev)) {
Chris Wilsonb4519512012-05-11 14:29:30 +01001686 struct intel_ring_buffer *ring;
1687 int i;
1688
Chris Wilsond1e61e72012-04-10 17:00:41 +01001689 /* Is the chip hanging on a WAIT_FOR_EVENT?
1690 * If so we can simply poke the RB_WAIT bit
1691 * and break the hang. This should work on
1692 * all but the second generation chipsets.
1693 */
Chris Wilsonb4519512012-05-11 14:29:30 +01001694 for_each_ring(ring, dev_priv, i)
1695 hung &= !kick_ring(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01001696 }
1697
Chris Wilsonb4519512012-05-11 14:29:30 +01001698 return hung;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001699 }
1700
1701 return false;
1702}
1703
Ben Gamarif65d9422009-09-14 17:48:44 -04001704/**
1705 * This is called when the chip hasn't reported back with completed
1706 * batchbuffers in a long time. The first time this is called we simply record
1707 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1708 * again, we assume the chip is wedged and try to fix it.
1709 */
1710void i915_hangcheck_elapsed(unsigned long data)
1711{
1712 struct drm_device *dev = (struct drm_device *)data;
1713 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001714 uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG];
Chris Wilsonb4519512012-05-11 14:29:30 +01001715 struct intel_ring_buffer *ring;
1716 bool err = false, idle;
1717 int i;
Chris Wilson893eead2010-10-27 14:44:35 +01001718
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07001719 if (!i915_enable_hangcheck)
1720 return;
1721
Chris Wilsonb4519512012-05-11 14:29:30 +01001722 memset(acthd, 0, sizeof(acthd));
1723 idle = true;
1724 for_each_ring(ring, dev_priv, i) {
1725 idle &= i915_hangcheck_ring_idle(ring, &err);
1726 acthd[i] = intel_ring_get_active_head(ring);
1727 }
1728
Chris Wilson893eead2010-10-27 14:44:35 +01001729 /* If all work is done then ACTHD clearly hasn't advanced. */
Chris Wilsonb4519512012-05-11 14:29:30 +01001730 if (idle) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001731 if (err) {
1732 if (i915_hangcheck_hung(dev))
1733 return;
1734
Chris Wilson893eead2010-10-27 14:44:35 +01001735 goto repeat;
Chris Wilsond1e61e72012-04-10 17:00:41 +01001736 }
1737
1738 dev_priv->hangcheck_count = 0;
Chris Wilson893eead2010-10-27 14:44:35 +01001739 return;
1740 }
Eric Anholtb9201c12010-01-08 14:25:16 -08001741
Ben Widawskybd9854f2012-08-23 15:18:09 -07001742 i915_get_extra_instdone(dev, instdone);
Chris Wilsonb4519512012-05-11 14:29:30 +01001743 if (memcmp(dev_priv->last_acthd, acthd, sizeof(acthd)) == 0 &&
Ben Widawsky050ee912012-08-22 11:32:15 -07001744 memcmp(dev_priv->prev_instdone, instdone, sizeof(instdone)) == 0) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01001745 if (i915_hangcheck_hung(dev))
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001746 return;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001747 } else {
1748 dev_priv->hangcheck_count = 0;
1749
Chris Wilsonb4519512012-05-11 14:29:30 +01001750 memcpy(dev_priv->last_acthd, acthd, sizeof(acthd));
Ben Widawsky050ee912012-08-22 11:32:15 -07001751 memcpy(dev_priv->prev_instdone, instdone, sizeof(instdone));
Chris Wilsoncbb465e2010-06-06 12:16:24 +01001752 }
Ben Gamarif65d9422009-09-14 17:48:44 -04001753
Chris Wilson893eead2010-10-27 14:44:35 +01001754repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04001755 /* Reset timer case chip hangs without another request being added */
Chris Wilsonb3b079d2010-09-13 23:44:34 +01001756 mod_timer(&dev_priv->hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +01001757 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04001758}
1759
Linus Torvalds1da177e2005-04-16 15:20:36 -07001760/* drm_dma.h hooks
1761*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001762static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001763{
1764 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1765
Jesse Barnes46979952011-04-07 13:53:55 -07001766 atomic_set(&dev_priv->irq_received, 0);
1767
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001768 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01001769
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001770 /* XXX hotplug from PCH */
1771
1772 I915_WRITE(DEIMR, 0xffffffff);
1773 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001774 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001775
1776 /* and GT */
1777 I915_WRITE(GTIMR, 0xffffffff);
1778 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001779 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001780
1781 /* south display irq */
1782 I915_WRITE(SDEIMR, 0xffffffff);
1783 I915_WRITE(SDEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001784 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001785}
1786
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001787static void valleyview_irq_preinstall(struct drm_device *dev)
1788{
1789 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1790 int pipe;
1791
1792 atomic_set(&dev_priv->irq_received, 0);
1793
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001794 /* VLV magic */
1795 I915_WRITE(VLV_IMR, 0);
1796 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
1797 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
1798 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
1799
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001800 /* and GT */
1801 I915_WRITE(GTIIR, I915_READ(GTIIR));
1802 I915_WRITE(GTIIR, I915_READ(GTIIR));
1803 I915_WRITE(GTIMR, 0xffffffff);
1804 I915_WRITE(GTIER, 0x0);
1805 POSTING_READ(GTIER);
1806
1807 I915_WRITE(DPINVGTT, 0xff);
1808
1809 I915_WRITE(PORT_HOTPLUG_EN, 0);
1810 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1811 for_each_pipe(pipe)
1812 I915_WRITE(PIPESTAT(pipe), 0xffff);
1813 I915_WRITE(VLV_IIR, 0xffffffff);
1814 I915_WRITE(VLV_IMR, 0xffffffff);
1815 I915_WRITE(VLV_IER, 0x0);
1816 POSTING_READ(VLV_IER);
1817}
1818
Keith Packard7fe0b972011-09-19 13:31:02 -07001819/*
1820 * Enable digital hotplug on the PCH, and configure the DP short pulse
1821 * duration to 2ms (which is the minimum in the Display Port spec)
1822 *
1823 * This register is the same on all known PCH chips.
1824 */
1825
1826static void ironlake_enable_pch_hotplug(struct drm_device *dev)
1827{
1828 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1829 u32 hotplug;
1830
1831 hotplug = I915_READ(PCH_PORT_HOTPLUG);
1832 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
1833 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
1834 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
1835 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
1836 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
1837}
1838
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001839static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001840{
1841 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1842 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001843 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1844 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001845 u32 render_irqs;
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001846 u32 hotplug_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001847
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001848 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001849
1850 /* should always can generate irq */
1851 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001852 I915_WRITE(DEIMR, dev_priv->irq_mask);
1853 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001854 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001855
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001856 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001857
1858 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001859 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001860
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001861 if (IS_GEN6(dev))
1862 render_irqs =
1863 GT_USER_INTERRUPT |
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07001864 GEN6_BSD_USER_INTERRUPT |
1865 GEN6_BLITTER_USER_INTERRUPT;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001866 else
1867 render_irqs =
Chris Wilson88f23b82010-12-05 15:08:31 +00001868 GT_USER_INTERRUPT |
Chris Wilsonc6df5412010-12-15 09:56:50 +00001869 GT_PIPE_NOTIFY |
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001870 GT_BSD_USER_INTERRUPT;
1871 I915_WRITE(GTIER, render_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001872 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001873
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001874 if (HAS_PCH_CPT(dev)) {
Chris Wilson9035a972011-02-16 09:36:05 +00001875 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1876 SDE_PORTB_HOTPLUG_CPT |
1877 SDE_PORTC_HOTPLUG_CPT |
1878 SDE_PORTD_HOTPLUG_CPT);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001879 } else {
Chris Wilson9035a972011-02-16 09:36:05 +00001880 hotplug_mask = (SDE_CRT_HOTPLUG |
1881 SDE_PORTB_HOTPLUG |
1882 SDE_PORTC_HOTPLUG |
1883 SDE_PORTD_HOTPLUG |
1884 SDE_AUX_MASK);
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01001885 }
1886
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001887 dev_priv->pch_irq_mask = ~hotplug_mask;
Zhenyu Wangc6501562009-11-03 18:57:21 +00001888
1889 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001890 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1891 I915_WRITE(SDEIER, hotplug_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001892 POSTING_READ(SDEIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00001893
Keith Packard7fe0b972011-09-19 13:31:02 -07001894 ironlake_enable_pch_hotplug(dev);
1895
Jesse Barnesf97108d2010-01-29 11:27:07 -08001896 if (IS_IRONLAKE_M(dev)) {
1897 /* Clear & enable PCU event interrupts */
1898 I915_WRITE(DEIIR, DE_PCU_EVENT);
1899 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1900 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1901 }
1902
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001903 return 0;
1904}
1905
Jesse Barnesf71d4af2011-06-28 13:00:41 -07001906static int ivybridge_irq_postinstall(struct drm_device *dev)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001907{
1908 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1909 /* enable kind of interrupts always enabled */
Chris Wilsonb615b572012-05-02 09:52:12 +01001910 u32 display_mask =
1911 DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
1912 DE_PLANEC_FLIP_DONE_IVB |
1913 DE_PLANEB_FLIP_DONE_IVB |
1914 DE_PLANEA_FLIP_DONE_IVB;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001915 u32 render_irqs;
1916 u32 hotplug_mask;
1917
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001918 dev_priv->irq_mask = ~display_mask;
1919
1920 /* should always can generate irq */
1921 I915_WRITE(DEIIR, I915_READ(DEIIR));
1922 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilsonb615b572012-05-02 09:52:12 +01001923 I915_WRITE(DEIER,
1924 display_mask |
1925 DE_PIPEC_VBLANK_IVB |
1926 DE_PIPEB_VBLANK_IVB |
1927 DE_PIPEA_VBLANK_IVB);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001928 POSTING_READ(DEIER);
1929
Ben Widawsky15b9f802012-05-25 16:56:23 -07001930 dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001931
1932 I915_WRITE(GTIIR, I915_READ(GTIIR));
1933 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
1934
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07001935 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
Ben Widawsky15b9f802012-05-25 16:56:23 -07001936 GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001937 I915_WRITE(GTIER, render_irqs);
1938 POSTING_READ(GTIER);
1939
1940 hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
1941 SDE_PORTB_HOTPLUG_CPT |
1942 SDE_PORTC_HOTPLUG_CPT |
1943 SDE_PORTD_HOTPLUG_CPT);
1944 dev_priv->pch_irq_mask = ~hotplug_mask;
1945
1946 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1947 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
1948 I915_WRITE(SDEIER, hotplug_mask);
1949 POSTING_READ(SDEIER);
1950
Keith Packard7fe0b972011-09-19 13:31:02 -07001951 ironlake_enable_pch_hotplug(dev);
1952
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001953 return 0;
1954}
1955
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001956static int valleyview_irq_postinstall(struct drm_device *dev)
1957{
1958 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001959 u32 enable_mask;
1960 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001961 u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
Jesse Barnes3bcedbe2012-09-19 13:29:01 -07001962 u32 render_irqs;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001963 u16 msid;
1964
1965 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001966 enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
1967 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
1968 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001969 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
1970
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001971 /*
1972 *Leave vblank interrupts masked initially. enable/disable will
1973 * toggle them based on usage.
1974 */
1975 dev_priv->irq_mask = (~enable_mask) |
1976 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
1977 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001978
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001979 dev_priv->pipestat[0] = 0;
1980 dev_priv->pipestat[1] = 0;
1981
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001982 /* Hack for broken MSIs on VLV */
1983 pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
1984 pci_read_config_word(dev->pdev, 0x98, &msid);
1985 msid &= 0xff; /* mask out delivery bits */
1986 msid |= (1<<14);
1987 pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
1988
1989 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
1990 I915_WRITE(VLV_IER, enable_mask);
1991 I915_WRITE(VLV_IIR, 0xffffffff);
1992 I915_WRITE(PIPESTAT(0), 0xffff);
1993 I915_WRITE(PIPESTAT(1), 0xffff);
1994 POSTING_READ(VLV_IER);
1995
Jesse Barnes31acc7f2012-06-20 10:53:11 -07001996 i915_enable_pipestat(dev_priv, 0, pipestat_enable);
1997 i915_enable_pipestat(dev_priv, 1, pipestat_enable);
1998
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001999 I915_WRITE(VLV_IIR, 0xffffffff);
2000 I915_WRITE(VLV_IIR, 0xffffffff);
2001
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002002 I915_WRITE(GTIIR, I915_READ(GTIIR));
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002003 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Jesse Barnes3bcedbe2012-09-19 13:29:01 -07002004
2005 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
2006 GEN6_BLITTER_USER_INTERRUPT;
2007 I915_WRITE(GTIER, render_irqs);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002008 POSTING_READ(GTIER);
2009
2010 /* ack & enable invalid PTE error interrupts */
2011#if 0 /* FIXME: add support to irq handler for checking these bits */
2012 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2013 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
2014#endif
2015
2016 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002017 /* Note HDMI and DP share bits */
2018 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2019 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2020 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2021 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2022 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2023 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Vijay Purushothamanae33cdcf2012-09-27 19:13:02 +05302024 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002025 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
Vijay Purushothamanae33cdcf2012-09-27 19:13:02 +05302026 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002027 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2028 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2029 hotplug_en |= CRT_HOTPLUG_INT_EN;
2030 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2031 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002032
2033 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2034
2035 return 0;
2036}
2037
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002038static void valleyview_irq_uninstall(struct drm_device *dev)
2039{
2040 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2041 int pipe;
2042
2043 if (!dev_priv)
2044 return;
2045
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002046 for_each_pipe(pipe)
2047 I915_WRITE(PIPESTAT(pipe), 0xffff);
2048
2049 I915_WRITE(HWSTAM, 0xffffffff);
2050 I915_WRITE(PORT_HOTPLUG_EN, 0);
2051 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2052 for_each_pipe(pipe)
2053 I915_WRITE(PIPESTAT(pipe), 0xffff);
2054 I915_WRITE(VLV_IIR, 0xffffffff);
2055 I915_WRITE(VLV_IMR, 0xffffffff);
2056 I915_WRITE(VLV_IER, 0x0);
2057 POSTING_READ(VLV_IER);
2058}
2059
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002060static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002061{
2062 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07002063
2064 if (!dev_priv)
2065 return;
2066
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002067 I915_WRITE(HWSTAM, 0xffffffff);
2068
2069 I915_WRITE(DEIMR, 0xffffffff);
2070 I915_WRITE(DEIER, 0x0);
2071 I915_WRITE(DEIIR, I915_READ(DEIIR));
2072
2073 I915_WRITE(GTIMR, 0xffffffff);
2074 I915_WRITE(GTIER, 0x0);
2075 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07002076
2077 I915_WRITE(SDEIMR, 0xffffffff);
2078 I915_WRITE(SDEIER, 0x0);
2079 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002080}
2081
Chris Wilsonc2798b12012-04-22 21:13:57 +01002082static void i8xx_irq_preinstall(struct drm_device * dev)
2083{
2084 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2085 int pipe;
2086
2087 atomic_set(&dev_priv->irq_received, 0);
2088
2089 for_each_pipe(pipe)
2090 I915_WRITE(PIPESTAT(pipe), 0);
2091 I915_WRITE16(IMR, 0xffff);
2092 I915_WRITE16(IER, 0x0);
2093 POSTING_READ16(IER);
2094}
2095
2096static int i8xx_irq_postinstall(struct drm_device *dev)
2097{
2098 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2099
Chris Wilsonc2798b12012-04-22 21:13:57 +01002100 dev_priv->pipestat[0] = 0;
2101 dev_priv->pipestat[1] = 0;
2102
2103 I915_WRITE16(EMR,
2104 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2105
2106 /* Unmask the interrupts that we always want on. */
2107 dev_priv->irq_mask =
2108 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2109 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2110 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2111 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2112 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2113 I915_WRITE16(IMR, dev_priv->irq_mask);
2114
2115 I915_WRITE16(IER,
2116 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2117 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2118 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2119 I915_USER_INTERRUPT);
2120 POSTING_READ16(IER);
2121
2122 return 0;
2123}
2124
Daniel Vetterff1f5252012-10-02 15:10:55 +02002125static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01002126{
2127 struct drm_device *dev = (struct drm_device *) arg;
2128 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002129 u16 iir, new_iir;
2130 u32 pipe_stats[2];
2131 unsigned long irqflags;
2132 int irq_received;
2133 int pipe;
2134 u16 flip_mask =
2135 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2136 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2137
2138 atomic_inc(&dev_priv->irq_received);
2139
2140 iir = I915_READ16(IIR);
2141 if (iir == 0)
2142 return IRQ_NONE;
2143
2144 while (iir & ~flip_mask) {
2145 /* Can't rely on pipestat interrupt bit in iir as it might
2146 * have been cleared after the pipestat interrupt was received.
2147 * It doesn't set the bit in iir again, but it still produces
2148 * interrupts (for non-MSI).
2149 */
2150 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2151 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2152 i915_handle_error(dev, false);
2153
2154 for_each_pipe(pipe) {
2155 int reg = PIPESTAT(pipe);
2156 pipe_stats[pipe] = I915_READ(reg);
2157
2158 /*
2159 * Clear the PIPE*STAT regs before the IIR
2160 */
2161 if (pipe_stats[pipe] & 0x8000ffff) {
2162 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2163 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2164 pipe_name(pipe));
2165 I915_WRITE(reg, pipe_stats[pipe]);
2166 irq_received = 1;
2167 }
2168 }
2169 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2170
2171 I915_WRITE16(IIR, iir & ~flip_mask);
2172 new_iir = I915_READ16(IIR); /* Flush posted writes */
2173
Daniel Vetterd05c6172012-04-26 23:28:09 +02002174 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002175
2176 if (iir & I915_USER_INTERRUPT)
2177 notify_ring(dev, &dev_priv->ring[RCS]);
2178
2179 if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
2180 drm_handle_vblank(dev, 0)) {
2181 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
2182 intel_prepare_page_flip(dev, 0);
2183 intel_finish_page_flip(dev, 0);
2184 flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT;
2185 }
2186 }
2187
2188 if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
2189 drm_handle_vblank(dev, 1)) {
2190 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
2191 intel_prepare_page_flip(dev, 1);
2192 intel_finish_page_flip(dev, 1);
2193 flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2194 }
2195 }
2196
2197 iir = new_iir;
2198 }
2199
2200 return IRQ_HANDLED;
2201}
2202
2203static void i8xx_irq_uninstall(struct drm_device * dev)
2204{
2205 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2206 int pipe;
2207
Chris Wilsonc2798b12012-04-22 21:13:57 +01002208 for_each_pipe(pipe) {
2209 /* Clear enable bits; then clear status bits */
2210 I915_WRITE(PIPESTAT(pipe), 0);
2211 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2212 }
2213 I915_WRITE16(IMR, 0xffff);
2214 I915_WRITE16(IER, 0x0);
2215 I915_WRITE16(IIR, I915_READ16(IIR));
2216}
2217
Chris Wilsona266c7d2012-04-24 22:59:44 +01002218static void i915_irq_preinstall(struct drm_device * dev)
2219{
2220 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2221 int pipe;
2222
2223 atomic_set(&dev_priv->irq_received, 0);
2224
2225 if (I915_HAS_HOTPLUG(dev)) {
2226 I915_WRITE(PORT_HOTPLUG_EN, 0);
2227 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2228 }
2229
Chris Wilson00d98eb2012-04-24 22:59:48 +01002230 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002231 for_each_pipe(pipe)
2232 I915_WRITE(PIPESTAT(pipe), 0);
2233 I915_WRITE(IMR, 0xffffffff);
2234 I915_WRITE(IER, 0x0);
2235 POSTING_READ(IER);
2236}
2237
2238static int i915_irq_postinstall(struct drm_device *dev)
2239{
2240 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01002241 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002242
Chris Wilsona266c7d2012-04-24 22:59:44 +01002243 dev_priv->pipestat[0] = 0;
2244 dev_priv->pipestat[1] = 0;
2245
Chris Wilson38bde182012-04-24 22:59:50 +01002246 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2247
2248 /* Unmask the interrupts that we always want on. */
2249 dev_priv->irq_mask =
2250 ~(I915_ASLE_INTERRUPT |
2251 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2252 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2253 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2254 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2255 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2256
2257 enable_mask =
2258 I915_ASLE_INTERRUPT |
2259 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2260 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2261 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2262 I915_USER_INTERRUPT;
2263
Chris Wilsona266c7d2012-04-24 22:59:44 +01002264 if (I915_HAS_HOTPLUG(dev)) {
2265 /* Enable in IER... */
2266 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2267 /* and unmask in IMR */
2268 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2269 }
2270
Chris Wilsona266c7d2012-04-24 22:59:44 +01002271 I915_WRITE(IMR, dev_priv->irq_mask);
2272 I915_WRITE(IER, enable_mask);
2273 POSTING_READ(IER);
2274
2275 if (I915_HAS_HOTPLUG(dev)) {
2276 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
2277
Chris Wilsona266c7d2012-04-24 22:59:44 +01002278 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2279 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2280 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2281 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2282 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2283 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002284 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002285 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002286 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002287 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2288 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2289 hotplug_en |= CRT_HOTPLUG_INT_EN;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002290 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
2291 }
2292
2293 /* Ignore TV since it's buggy */
2294
2295 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2296 }
2297
2298 intel_opregion_enable_asle(dev);
2299
2300 return 0;
2301}
2302
Daniel Vetterff1f5252012-10-02 15:10:55 +02002303static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002304{
2305 struct drm_device *dev = (struct drm_device *) arg;
2306 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01002307 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002308 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01002309 u32 flip_mask =
2310 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2311 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2312 u32 flip[2] = {
2313 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT,
2314 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT
2315 };
2316 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002317
2318 atomic_inc(&dev_priv->irq_received);
2319
2320 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01002321 do {
2322 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01002323 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002324
2325 /* Can't rely on pipestat interrupt bit in iir as it might
2326 * have been cleared after the pipestat interrupt was received.
2327 * It doesn't set the bit in iir again, but it still produces
2328 * interrupts (for non-MSI).
2329 */
2330 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2331 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2332 i915_handle_error(dev, false);
2333
2334 for_each_pipe(pipe) {
2335 int reg = PIPESTAT(pipe);
2336 pipe_stats[pipe] = I915_READ(reg);
2337
Chris Wilson38bde182012-04-24 22:59:50 +01002338 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002339 if (pipe_stats[pipe] & 0x8000ffff) {
2340 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2341 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2342 pipe_name(pipe));
2343 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01002344 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002345 }
2346 }
2347 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2348
2349 if (!irq_received)
2350 break;
2351
Chris Wilsona266c7d2012-04-24 22:59:44 +01002352 /* Consume port. Then clear IIR or we'll miss events */
2353 if ((I915_HAS_HOTPLUG(dev)) &&
2354 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
2355 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2356
2357 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2358 hotplug_status);
2359 if (hotplug_status & dev_priv->hotplug_supported_mask)
2360 queue_work(dev_priv->wq,
2361 &dev_priv->hotplug_work);
2362
2363 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
Chris Wilson38bde182012-04-24 22:59:50 +01002364 POSTING_READ(PORT_HOTPLUG_STAT);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002365 }
2366
Chris Wilson38bde182012-04-24 22:59:50 +01002367 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002368 new_iir = I915_READ(IIR); /* Flush posted writes */
2369
Chris Wilsona266c7d2012-04-24 22:59:44 +01002370 if (iir & I915_USER_INTERRUPT)
2371 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002372
Chris Wilsona266c7d2012-04-24 22:59:44 +01002373 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01002374 int plane = pipe;
2375 if (IS_MOBILE(dev))
2376 plane = !plane;
Chris Wilson8291ee92012-04-24 22:59:47 +01002377 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Chris Wilsona266c7d2012-04-24 22:59:44 +01002378 drm_handle_vblank(dev, pipe)) {
Chris Wilson38bde182012-04-24 22:59:50 +01002379 if (iir & flip[plane]) {
2380 intel_prepare_page_flip(dev, plane);
2381 intel_finish_page_flip(dev, pipe);
2382 flip_mask &= ~flip[plane];
2383 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002384 }
2385
2386 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2387 blc_event = true;
2388 }
2389
Chris Wilsona266c7d2012-04-24 22:59:44 +01002390 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2391 intel_opregion_asle_intr(dev);
2392
2393 /* With MSI, interrupts are only generated when iir
2394 * transitions from zero to nonzero. If another bit got
2395 * set while we were handling the existing iir bits, then
2396 * we would never get another interrupt.
2397 *
2398 * This is fine on non-MSI as well, as if we hit this path
2399 * we avoid exiting the interrupt handler only to generate
2400 * another one.
2401 *
2402 * Note that for MSI this could cause a stray interrupt report
2403 * if an interrupt landed in the time between writing IIR and
2404 * the posting read. This should be rare enough to never
2405 * trigger the 99% of 100,000 interrupts test for disabling
2406 * stray interrupts.
2407 */
Chris Wilson38bde182012-04-24 22:59:50 +01002408 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002409 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01002410 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002411
Daniel Vetterd05c6172012-04-26 23:28:09 +02002412 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01002413
Chris Wilsona266c7d2012-04-24 22:59:44 +01002414 return ret;
2415}
2416
2417static void i915_irq_uninstall(struct drm_device * dev)
2418{
2419 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2420 int pipe;
2421
Chris Wilsona266c7d2012-04-24 22:59:44 +01002422 if (I915_HAS_HOTPLUG(dev)) {
2423 I915_WRITE(PORT_HOTPLUG_EN, 0);
2424 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2425 }
2426
Chris Wilson00d98eb2012-04-24 22:59:48 +01002427 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01002428 for_each_pipe(pipe) {
2429 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01002430 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01002431 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2432 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01002433 I915_WRITE(IMR, 0xffffffff);
2434 I915_WRITE(IER, 0x0);
2435
Chris Wilsona266c7d2012-04-24 22:59:44 +01002436 I915_WRITE(IIR, I915_READ(IIR));
2437}
2438
2439static void i965_irq_preinstall(struct drm_device * dev)
2440{
2441 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2442 int pipe;
2443
2444 atomic_set(&dev_priv->irq_received, 0);
2445
Chris Wilsonadca4732012-05-11 18:01:31 +01002446 I915_WRITE(PORT_HOTPLUG_EN, 0);
2447 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002448
2449 I915_WRITE(HWSTAM, 0xeffe);
2450 for_each_pipe(pipe)
2451 I915_WRITE(PIPESTAT(pipe), 0);
2452 I915_WRITE(IMR, 0xffffffff);
2453 I915_WRITE(IER, 0x0);
2454 POSTING_READ(IER);
2455}
2456
2457static int i965_irq_postinstall(struct drm_device *dev)
2458{
2459 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonadca4732012-05-11 18:01:31 +01002460 u32 hotplug_en;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002461 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002462 u32 error_mask;
2463
Chris Wilsona266c7d2012-04-24 22:59:44 +01002464 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002465 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01002466 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01002467 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2468 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2469 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2470 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2471 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2472
2473 enable_mask = ~dev_priv->irq_mask;
2474 enable_mask |= I915_USER_INTERRUPT;
2475
2476 if (IS_G4X(dev))
2477 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002478
2479 dev_priv->pipestat[0] = 0;
2480 dev_priv->pipestat[1] = 0;
2481
Chris Wilsona266c7d2012-04-24 22:59:44 +01002482 /*
2483 * Enable some error detection, note the instruction error mask
2484 * bit is reserved, so we leave it masked.
2485 */
2486 if (IS_G4X(dev)) {
2487 error_mask = ~(GM45_ERROR_PAGE_TABLE |
2488 GM45_ERROR_MEM_PRIV |
2489 GM45_ERROR_CP_PRIV |
2490 I915_ERROR_MEMORY_REFRESH);
2491 } else {
2492 error_mask = ~(I915_ERROR_PAGE_TABLE |
2493 I915_ERROR_MEMORY_REFRESH);
2494 }
2495 I915_WRITE(EMR, error_mask);
2496
2497 I915_WRITE(IMR, dev_priv->irq_mask);
2498 I915_WRITE(IER, enable_mask);
2499 POSTING_READ(IER);
2500
Chris Wilsonadca4732012-05-11 18:01:31 +01002501 /* Note HDMI and DP share hotplug bits */
2502 hotplug_en = 0;
2503 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
2504 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
2505 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
2506 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
2507 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
2508 hotplug_en |= HDMID_HOTPLUG_INT_EN;
Chris Wilson084b6122012-05-11 18:01:33 +01002509 if (IS_G4X(dev)) {
2510 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X)
2511 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2512 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X)
2513 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2514 } else {
2515 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965)
2516 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
2517 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965)
2518 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2519 }
Chris Wilsonadca4732012-05-11 18:01:31 +01002520 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
2521 hotplug_en |= CRT_HOTPLUG_INT_EN;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002522
Chris Wilsonadca4732012-05-11 18:01:31 +01002523 /* Programming the CRT detection parameters tends
2524 to generate a spurious hotplug event about three
2525 seconds later. So just do it once.
2526 */
2527 if (IS_G4X(dev))
2528 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
2529 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002530 }
2531
Chris Wilsonadca4732012-05-11 18:01:31 +01002532 /* Ignore TV since it's buggy */
2533
2534 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
2535
Chris Wilsona266c7d2012-04-24 22:59:44 +01002536 intel_opregion_enable_asle(dev);
2537
2538 return 0;
2539}
2540
Daniel Vetterff1f5252012-10-02 15:10:55 +02002541static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002542{
2543 struct drm_device *dev = (struct drm_device *) arg;
2544 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002545 u32 iir, new_iir;
2546 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01002547 unsigned long irqflags;
2548 int irq_received;
2549 int ret = IRQ_NONE, pipe;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002550
2551 atomic_inc(&dev_priv->irq_received);
2552
2553 iir = I915_READ(IIR);
2554
Chris Wilsona266c7d2012-04-24 22:59:44 +01002555 for (;;) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002556 bool blc_event = false;
2557
Chris Wilsona266c7d2012-04-24 22:59:44 +01002558 irq_received = iir != 0;
2559
2560 /* Can't rely on pipestat interrupt bit in iir as it might
2561 * have been cleared after the pipestat interrupt was received.
2562 * It doesn't set the bit in iir again, but it still produces
2563 * interrupts (for non-MSI).
2564 */
2565 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2566 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2567 i915_handle_error(dev, false);
2568
2569 for_each_pipe(pipe) {
2570 int reg = PIPESTAT(pipe);
2571 pipe_stats[pipe] = I915_READ(reg);
2572
2573 /*
2574 * Clear the PIPE*STAT regs before the IIR
2575 */
2576 if (pipe_stats[pipe] & 0x8000ffff) {
2577 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2578 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2579 pipe_name(pipe));
2580 I915_WRITE(reg, pipe_stats[pipe]);
2581 irq_received = 1;
2582 }
2583 }
2584 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2585
2586 if (!irq_received)
2587 break;
2588
2589 ret = IRQ_HANDLED;
2590
2591 /* Consume port. Then clear IIR or we'll miss events */
Chris Wilsonadca4732012-05-11 18:01:31 +01002592 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002593 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
2594
2595 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
2596 hotplug_status);
2597 if (hotplug_status & dev_priv->hotplug_supported_mask)
2598 queue_work(dev_priv->wq,
2599 &dev_priv->hotplug_work);
2600
2601 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
2602 I915_READ(PORT_HOTPLUG_STAT);
2603 }
2604
2605 I915_WRITE(IIR, iir);
2606 new_iir = I915_READ(IIR); /* Flush posted writes */
2607
Chris Wilsona266c7d2012-04-24 22:59:44 +01002608 if (iir & I915_USER_INTERRUPT)
2609 notify_ring(dev, &dev_priv->ring[RCS]);
2610 if (iir & I915_BSD_USER_INTERRUPT)
2611 notify_ring(dev, &dev_priv->ring[VCS]);
2612
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002613 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002614 intel_prepare_page_flip(dev, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002615
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002616 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
Chris Wilsona266c7d2012-04-24 22:59:44 +01002617 intel_prepare_page_flip(dev, 1);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002618
2619 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01002620 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Chris Wilsona266c7d2012-04-24 22:59:44 +01002621 drm_handle_vblank(dev, pipe)) {
Chris Wilson4f7d1e72012-04-24 22:59:45 +01002622 i915_pageflip_stall_check(dev, pipe);
2623 intel_finish_page_flip(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002624 }
2625
2626 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
2627 blc_event = true;
2628 }
2629
2630
2631 if (blc_event || (iir & I915_ASLE_INTERRUPT))
2632 intel_opregion_asle_intr(dev);
2633
2634 /* With MSI, interrupts are only generated when iir
2635 * transitions from zero to nonzero. If another bit got
2636 * set while we were handling the existing iir bits, then
2637 * we would never get another interrupt.
2638 *
2639 * This is fine on non-MSI as well, as if we hit this path
2640 * we avoid exiting the interrupt handler only to generate
2641 * another one.
2642 *
2643 * Note that for MSI this could cause a stray interrupt report
2644 * if an interrupt landed in the time between writing IIR and
2645 * the posting read. This should be rare enough to never
2646 * trigger the 99% of 100,000 interrupts test for disabling
2647 * stray interrupts.
2648 */
2649 iir = new_iir;
2650 }
2651
Daniel Vetterd05c6172012-04-26 23:28:09 +02002652 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01002653
Chris Wilsona266c7d2012-04-24 22:59:44 +01002654 return ret;
2655}
2656
2657static void i965_irq_uninstall(struct drm_device * dev)
2658{
2659 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2660 int pipe;
2661
2662 if (!dev_priv)
2663 return;
2664
Chris Wilsonadca4732012-05-11 18:01:31 +01002665 I915_WRITE(PORT_HOTPLUG_EN, 0);
2666 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01002667
2668 I915_WRITE(HWSTAM, 0xffffffff);
2669 for_each_pipe(pipe)
2670 I915_WRITE(PIPESTAT(pipe), 0);
2671 I915_WRITE(IMR, 0xffffffff);
2672 I915_WRITE(IER, 0x0);
2673
2674 for_each_pipe(pipe)
2675 I915_WRITE(PIPESTAT(pipe),
2676 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
2677 I915_WRITE(IIR, I915_READ(IIR));
2678}
2679
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002680void intel_irq_init(struct drm_device *dev)
2681{
Chris Wilson8b2e3262012-04-24 22:59:41 +01002682 struct drm_i915_private *dev_priv = dev->dev_private;
2683
2684 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
2685 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002686 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01002687 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01002688
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002689 dev->driver->get_vblank_counter = i915_get_vblank_counter;
2690 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03002691 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002692 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
2693 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
2694 }
2695
Keith Packardc3613de2011-08-12 17:05:54 -07002696 if (drm_core_check_feature(dev, DRIVER_MODESET))
2697 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
2698 else
2699 dev->driver->get_vblank_timestamp = NULL;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002700 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
2701
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002702 if (IS_VALLEYVIEW(dev)) {
2703 dev->driver->irq_handler = valleyview_irq_handler;
2704 dev->driver->irq_preinstall = valleyview_irq_preinstall;
2705 dev->driver->irq_postinstall = valleyview_irq_postinstall;
2706 dev->driver->irq_uninstall = valleyview_irq_uninstall;
2707 dev->driver->enable_vblank = valleyview_enable_vblank;
2708 dev->driver->disable_vblank = valleyview_disable_vblank;
2709 } else if (IS_IVYBRIDGE(dev)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002710 /* Share pre & uninstall handlers with ILK/SNB */
2711 dev->driver->irq_handler = ivybridge_irq_handler;
2712 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2713 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2714 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2715 dev->driver->enable_vblank = ivybridge_enable_vblank;
2716 dev->driver->disable_vblank = ivybridge_disable_vblank;
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03002717 } else if (IS_HASWELL(dev)) {
2718 /* Share interrupts handling with IVB */
2719 dev->driver->irq_handler = ivybridge_irq_handler;
2720 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2721 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
2722 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2723 dev->driver->enable_vblank = ivybridge_enable_vblank;
2724 dev->driver->disable_vblank = ivybridge_disable_vblank;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002725 } else if (HAS_PCH_SPLIT(dev)) {
2726 dev->driver->irq_handler = ironlake_irq_handler;
2727 dev->driver->irq_preinstall = ironlake_irq_preinstall;
2728 dev->driver->irq_postinstall = ironlake_irq_postinstall;
2729 dev->driver->irq_uninstall = ironlake_irq_uninstall;
2730 dev->driver->enable_vblank = ironlake_enable_vblank;
2731 dev->driver->disable_vblank = ironlake_disable_vblank;
2732 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01002733 if (INTEL_INFO(dev)->gen == 2) {
2734 dev->driver->irq_preinstall = i8xx_irq_preinstall;
2735 dev->driver->irq_postinstall = i8xx_irq_postinstall;
2736 dev->driver->irq_handler = i8xx_irq_handler;
2737 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002738 } else if (INTEL_INFO(dev)->gen == 3) {
2739 dev->driver->irq_preinstall = i915_irq_preinstall;
2740 dev->driver->irq_postinstall = i915_irq_postinstall;
2741 dev->driver->irq_uninstall = i915_irq_uninstall;
2742 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002743 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01002744 dev->driver->irq_preinstall = i965_irq_preinstall;
2745 dev->driver->irq_postinstall = i965_irq_postinstall;
2746 dev->driver->irq_uninstall = i965_irq_uninstall;
2747 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002748 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002749 dev->driver->enable_vblank = i915_enable_vblank;
2750 dev->driver->disable_vblank = i915_disable_vblank;
2751 }
2752}