Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 1 | /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*- |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2 | */ |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 3 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4 | * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. |
| 5 | * All Rights Reserved. |
Dave Airlie | bc54fd1 | 2005-06-23 22:46:46 +1000 | [diff] [blame] | 6 | * |
| 7 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 8 | * copy of this software and associated documentation files (the |
| 9 | * "Software"), to deal in the Software without restriction, including |
| 10 | * without limitation the rights to use, copy, modify, merge, publish, |
| 11 | * distribute, sub license, and/or sell copies of the Software, and to |
| 12 | * permit persons to whom the Software is furnished to do so, subject to |
| 13 | * the following conditions: |
| 14 | * |
| 15 | * The above copyright notice and this permission notice (including the |
| 16 | * next paragraph) shall be included in all copies or substantial portions |
| 17 | * of the Software. |
| 18 | * |
| 19 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS |
| 20 | * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
| 21 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. |
| 22 | * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR |
| 23 | * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, |
| 24 | * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE |
| 25 | * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. |
| 26 | * |
Dave Airlie | 0d6aa60 | 2006-01-02 20:14:23 +1100 | [diff] [blame] | 27 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 28 | |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 29 | #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt |
| 30 | |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 31 | #include <linux/sysrq.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 32 | #include <linux/slab.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 33 | #include <drm/drmP.h> |
| 34 | #include <drm/i915_drm.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 35 | #include "i915_drv.h" |
Chris Wilson | 1c5d22f | 2009-08-25 11:15:50 +0100 | [diff] [blame] | 36 | #include "i915_trace.h" |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 37 | #include "intel_drv.h" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 38 | |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 39 | /* For display hotplug interrupt */ |
Chris Wilson | 995b676 | 2010-08-20 13:23:26 +0100 | [diff] [blame] | 40 | static void |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 41 | ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask) |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 42 | { |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 43 | if ((dev_priv->irq_mask & mask) != 0) { |
| 44 | dev_priv->irq_mask &= ~mask; |
| 45 | I915_WRITE(DEIMR, dev_priv->irq_mask); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 46 | POSTING_READ(DEIMR); |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 47 | } |
| 48 | } |
| 49 | |
| 50 | static inline void |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 51 | ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask) |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 52 | { |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 53 | if ((dev_priv->irq_mask & mask) != mask) { |
| 54 | dev_priv->irq_mask |= mask; |
| 55 | I915_WRITE(DEIMR, dev_priv->irq_mask); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 56 | POSTING_READ(DEIMR); |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 57 | } |
| 58 | } |
| 59 | |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 60 | void |
| 61 | i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) |
| 62 | { |
| 63 | if ((dev_priv->pipestat[pipe] & mask) != mask) { |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 64 | u32 reg = PIPESTAT(pipe); |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 65 | |
| 66 | dev_priv->pipestat[pipe] |= mask; |
| 67 | /* Enable the interrupt, clear any pending status */ |
| 68 | I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16)); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 69 | POSTING_READ(reg); |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 70 | } |
| 71 | } |
| 72 | |
| 73 | void |
| 74 | i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask) |
| 75 | { |
| 76 | if ((dev_priv->pipestat[pipe] & mask) != 0) { |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 77 | u32 reg = PIPESTAT(pipe); |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 78 | |
| 79 | dev_priv->pipestat[pipe] &= ~mask; |
| 80 | I915_WRITE(reg, dev_priv->pipestat[pipe]); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 81 | POSTING_READ(reg); |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 82 | } |
| 83 | } |
| 84 | |
=?utf-8?q?Michel_D=C3=A4nzer?= | a6b54f3 | 2006-10-24 23:37:43 +1000 | [diff] [blame] | 85 | /** |
Zhao Yakui | 01c6688 | 2009-10-28 05:10:00 +0000 | [diff] [blame] | 86 | * intel_enable_asle - enable ASLE interrupt for OpRegion |
| 87 | */ |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 88 | void intel_enable_asle(struct drm_device *dev) |
Zhao Yakui | 01c6688 | 2009-10-28 05:10:00 +0000 | [diff] [blame] | 89 | { |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 90 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 91 | unsigned long irqflags; |
| 92 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 93 | /* FIXME: opregion/asle for VLV */ |
| 94 | if (IS_VALLEYVIEW(dev)) |
| 95 | return; |
| 96 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 97 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
Zhao Yakui | 01c6688 | 2009-10-28 05:10:00 +0000 | [diff] [blame] | 98 | |
Eric Anholt | c619eed | 2010-01-28 16:45:52 -0800 | [diff] [blame] | 99 | if (HAS_PCH_SPLIT(dev)) |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 100 | ironlake_enable_display_irq(dev_priv, DE_GSE); |
Zhao Yakui | edcb49c | 2010-04-07 17:11:21 +0800 | [diff] [blame] | 101 | else { |
Zhao Yakui | 01c6688 | 2009-10-28 05:10:00 +0000 | [diff] [blame] | 102 | i915_enable_pipestat(dev_priv, 1, |
Jesse Barnes | d874bcf | 2010-06-30 13:16:00 -0700 | [diff] [blame] | 103 | PIPE_LEGACY_BLC_EVENT_ENABLE); |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 104 | if (INTEL_INFO(dev)->gen >= 4) |
Zhao Yakui | edcb49c | 2010-04-07 17:11:21 +0800 | [diff] [blame] | 105 | i915_enable_pipestat(dev_priv, 0, |
Jesse Barnes | d874bcf | 2010-06-30 13:16:00 -0700 | [diff] [blame] | 106 | PIPE_LEGACY_BLC_EVENT_ENABLE); |
Zhao Yakui | edcb49c | 2010-04-07 17:11:21 +0800 | [diff] [blame] | 107 | } |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 108 | |
| 109 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
Zhao Yakui | 01c6688 | 2009-10-28 05:10:00 +0000 | [diff] [blame] | 110 | } |
| 111 | |
| 112 | /** |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 113 | * i915_pipe_enabled - check if a pipe is enabled |
| 114 | * @dev: DRM device |
| 115 | * @pipe: pipe to check |
| 116 | * |
| 117 | * Reading certain registers when the pipe is disabled can hang the chip. |
| 118 | * Use this routine to make sure the PLL is running and the pipe is active |
| 119 | * before reading such registers if unsure. |
| 120 | */ |
| 121 | static int |
| 122 | i915_pipe_enabled(struct drm_device *dev, int pipe) |
| 123 | { |
| 124 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Paulo Zanoni | 702e7a5 | 2012-10-23 18:29:59 -0200 | [diff] [blame] | 125 | enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, |
| 126 | pipe); |
| 127 | |
| 128 | return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE; |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 129 | } |
| 130 | |
Keith Packard | 42f52ef | 2008-10-18 19:39:29 -0700 | [diff] [blame] | 131 | /* Called from drm generic code, passed a 'crtc', which |
| 132 | * we use as a pipe index |
| 133 | */ |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 134 | static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe) |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 135 | { |
| 136 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 137 | unsigned long high_frame; |
| 138 | unsigned long low_frame; |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 139 | u32 high1, high2, low; |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 140 | |
| 141 | if (!i915_pipe_enabled(dev, pipe)) { |
Zhao Yakui | 44d98a6 | 2009-10-09 11:39:40 +0800 | [diff] [blame] | 142 | DRM_DEBUG_DRIVER("trying to get vblank count for disabled " |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 143 | "pipe %c\n", pipe_name(pipe)); |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 144 | return 0; |
| 145 | } |
| 146 | |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 147 | high_frame = PIPEFRAME(pipe); |
| 148 | low_frame = PIPEFRAMEPIXEL(pipe); |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 149 | |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 150 | /* |
| 151 | * High & low register fields aren't synchronized, so make sure |
| 152 | * we get a low value that's stable across two reads of the high |
| 153 | * register. |
| 154 | */ |
| 155 | do { |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 156 | high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; |
| 157 | low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK; |
| 158 | high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK; |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 159 | } while (high1 != high2); |
| 160 | |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 161 | high1 >>= PIPE_FRAME_HIGH_SHIFT; |
| 162 | low >>= PIPE_FRAME_LOW_SHIFT; |
| 163 | return (high1 << 8) | low; |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 164 | } |
| 165 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 166 | static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe) |
Jesse Barnes | 9880b7a | 2009-02-06 10:22:41 -0800 | [diff] [blame] | 167 | { |
| 168 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 169 | int reg = PIPE_FRMCOUNT_GM45(pipe); |
Jesse Barnes | 9880b7a | 2009-02-06 10:22:41 -0800 | [diff] [blame] | 170 | |
| 171 | if (!i915_pipe_enabled(dev, pipe)) { |
Zhao Yakui | 44d98a6 | 2009-10-09 11:39:40 +0800 | [diff] [blame] | 172 | DRM_DEBUG_DRIVER("trying to get vblank count for disabled " |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 173 | "pipe %c\n", pipe_name(pipe)); |
Jesse Barnes | 9880b7a | 2009-02-06 10:22:41 -0800 | [diff] [blame] | 174 | return 0; |
| 175 | } |
| 176 | |
| 177 | return I915_READ(reg); |
| 178 | } |
| 179 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 180 | static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe, |
Mario Kleiner | 0af7e4d | 2010-12-08 04:07:19 +0100 | [diff] [blame] | 181 | int *vpos, int *hpos) |
| 182 | { |
| 183 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 184 | u32 vbl = 0, position = 0; |
| 185 | int vbl_start, vbl_end, htotal, vtotal; |
| 186 | bool in_vbl = true; |
| 187 | int ret = 0; |
Paulo Zanoni | fe2b8f9 | 2012-10-23 18:30:02 -0200 | [diff] [blame] | 188 | enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, |
| 189 | pipe); |
Mario Kleiner | 0af7e4d | 2010-12-08 04:07:19 +0100 | [diff] [blame] | 190 | |
| 191 | if (!i915_pipe_enabled(dev, pipe)) { |
| 192 | DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled " |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 193 | "pipe %c\n", pipe_name(pipe)); |
Mario Kleiner | 0af7e4d | 2010-12-08 04:07:19 +0100 | [diff] [blame] | 194 | return 0; |
| 195 | } |
| 196 | |
| 197 | /* Get vtotal. */ |
Paulo Zanoni | fe2b8f9 | 2012-10-23 18:30:02 -0200 | [diff] [blame] | 198 | vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff); |
Mario Kleiner | 0af7e4d | 2010-12-08 04:07:19 +0100 | [diff] [blame] | 199 | |
| 200 | if (INTEL_INFO(dev)->gen >= 4) { |
| 201 | /* No obvious pixelcount register. Only query vertical |
| 202 | * scanout position from Display scan line register. |
| 203 | */ |
| 204 | position = I915_READ(PIPEDSL(pipe)); |
| 205 | |
| 206 | /* Decode into vertical scanout position. Don't have |
| 207 | * horizontal scanout position. |
| 208 | */ |
| 209 | *vpos = position & 0x1fff; |
| 210 | *hpos = 0; |
| 211 | } else { |
| 212 | /* Have access to pixelcount since start of frame. |
| 213 | * We can split this into vertical and horizontal |
| 214 | * scanout position. |
| 215 | */ |
| 216 | position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT; |
| 217 | |
Paulo Zanoni | fe2b8f9 | 2012-10-23 18:30:02 -0200 | [diff] [blame] | 218 | htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff); |
Mario Kleiner | 0af7e4d | 2010-12-08 04:07:19 +0100 | [diff] [blame] | 219 | *vpos = position / htotal; |
| 220 | *hpos = position - (*vpos * htotal); |
| 221 | } |
| 222 | |
| 223 | /* Query vblank area. */ |
Paulo Zanoni | fe2b8f9 | 2012-10-23 18:30:02 -0200 | [diff] [blame] | 224 | vbl = I915_READ(VBLANK(cpu_transcoder)); |
Mario Kleiner | 0af7e4d | 2010-12-08 04:07:19 +0100 | [diff] [blame] | 225 | |
| 226 | /* Test position against vblank region. */ |
| 227 | vbl_start = vbl & 0x1fff; |
| 228 | vbl_end = (vbl >> 16) & 0x1fff; |
| 229 | |
| 230 | if ((*vpos < vbl_start) || (*vpos > vbl_end)) |
| 231 | in_vbl = false; |
| 232 | |
| 233 | /* Inside "upper part" of vblank area? Apply corrective offset: */ |
| 234 | if (in_vbl && (*vpos >= vbl_start)) |
| 235 | *vpos = *vpos - vtotal; |
| 236 | |
| 237 | /* Readouts valid? */ |
| 238 | if (vbl > 0) |
| 239 | ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE; |
| 240 | |
| 241 | /* In vblank? */ |
| 242 | if (in_vbl) |
| 243 | ret |= DRM_SCANOUTPOS_INVBL; |
| 244 | |
| 245 | return ret; |
| 246 | } |
| 247 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 248 | static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe, |
Mario Kleiner | 0af7e4d | 2010-12-08 04:07:19 +0100 | [diff] [blame] | 249 | int *max_error, |
| 250 | struct timeval *vblank_time, |
| 251 | unsigned flags) |
| 252 | { |
Chris Wilson | 4041b85 | 2011-01-22 10:07:56 +0000 | [diff] [blame] | 253 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 254 | struct drm_crtc *crtc; |
Mario Kleiner | 0af7e4d | 2010-12-08 04:07:19 +0100 | [diff] [blame] | 255 | |
Chris Wilson | 4041b85 | 2011-01-22 10:07:56 +0000 | [diff] [blame] | 256 | if (pipe < 0 || pipe >= dev_priv->num_pipe) { |
| 257 | DRM_ERROR("Invalid crtc %d\n", pipe); |
Mario Kleiner | 0af7e4d | 2010-12-08 04:07:19 +0100 | [diff] [blame] | 258 | return -EINVAL; |
| 259 | } |
| 260 | |
| 261 | /* Get drm_crtc to timestamp: */ |
Chris Wilson | 4041b85 | 2011-01-22 10:07:56 +0000 | [diff] [blame] | 262 | crtc = intel_get_crtc_for_pipe(dev, pipe); |
| 263 | if (crtc == NULL) { |
| 264 | DRM_ERROR("Invalid crtc %d\n", pipe); |
| 265 | return -EINVAL; |
| 266 | } |
| 267 | |
| 268 | if (!crtc->enabled) { |
| 269 | DRM_DEBUG_KMS("crtc %d is disabled\n", pipe); |
| 270 | return -EBUSY; |
| 271 | } |
Mario Kleiner | 0af7e4d | 2010-12-08 04:07:19 +0100 | [diff] [blame] | 272 | |
| 273 | /* Helper routine in DRM core does all the work: */ |
Chris Wilson | 4041b85 | 2011-01-22 10:07:56 +0000 | [diff] [blame] | 274 | return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error, |
| 275 | vblank_time, flags, |
| 276 | crtc); |
Mario Kleiner | 0af7e4d | 2010-12-08 04:07:19 +0100 | [diff] [blame] | 277 | } |
| 278 | |
Jesse Barnes | 5ca5828 | 2009-03-31 14:11:15 -0700 | [diff] [blame] | 279 | /* |
| 280 | * Handle hotplug events outside the interrupt handler proper. |
| 281 | */ |
| 282 | static void i915_hotplug_work_func(struct work_struct *work) |
| 283 | { |
| 284 | drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, |
| 285 | hotplug_work); |
| 286 | struct drm_device *dev = dev_priv->dev; |
Keith Packard | c31c4ba | 2009-05-06 11:48:58 -0700 | [diff] [blame] | 287 | struct drm_mode_config *mode_config = &dev->mode_config; |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 288 | struct intel_encoder *encoder; |
Jesse Barnes | 5ca5828 | 2009-03-31 14:11:15 -0700 | [diff] [blame] | 289 | |
Keith Packard | a65e34c | 2011-07-25 10:04:56 -0700 | [diff] [blame] | 290 | mutex_lock(&mode_config->mutex); |
Jesse Barnes | e67189ab | 2011-02-11 14:44:51 -0800 | [diff] [blame] | 291 | DRM_DEBUG_KMS("running encoder hotplug functions\n"); |
| 292 | |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 293 | list_for_each_entry(encoder, &mode_config->encoder_list, base.head) |
| 294 | if (encoder->hot_plug) |
| 295 | encoder->hot_plug(encoder); |
| 296 | |
Keith Packard | 40ee338 | 2011-07-28 15:31:19 -0700 | [diff] [blame] | 297 | mutex_unlock(&mode_config->mutex); |
| 298 | |
Jesse Barnes | 5ca5828 | 2009-03-31 14:11:15 -0700 | [diff] [blame] | 299 | /* Just fire off a uevent and let userspace tell us what to do */ |
Dave Airlie | eb1f8e4 | 2010-05-07 06:42:51 +0000 | [diff] [blame] | 300 | drm_helper_hpd_irq_event(dev); |
Jesse Barnes | 5ca5828 | 2009-03-31 14:11:15 -0700 | [diff] [blame] | 301 | } |
| 302 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 303 | /* defined intel_pm.c */ |
| 304 | extern spinlock_t mchdev_lock; |
| 305 | |
Daniel Vetter | 73edd18f | 2012-08-08 23:35:37 +0200 | [diff] [blame] | 306 | static void ironlake_handle_rps_change(struct drm_device *dev) |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 307 | { |
| 308 | drm_i915_private_t *dev_priv = dev->dev_private; |
Matthew Garrett | b5b72e8 | 2010-02-02 18:30:47 +0000 | [diff] [blame] | 309 | u32 busy_up, busy_down, max_avg, min_avg; |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 310 | u8 new_delay; |
| 311 | unsigned long flags; |
| 312 | |
| 313 | spin_lock_irqsave(&mchdev_lock, flags); |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 314 | |
Daniel Vetter | 73edd18f | 2012-08-08 23:35:37 +0200 | [diff] [blame] | 315 | I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS)); |
| 316 | |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 317 | new_delay = dev_priv->ips.cur_delay; |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 318 | |
Jesse Barnes | 7648fa9 | 2010-05-20 14:28:11 -0700 | [diff] [blame] | 319 | I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG); |
Matthew Garrett | b5b72e8 | 2010-02-02 18:30:47 +0000 | [diff] [blame] | 320 | busy_up = I915_READ(RCPREVBSYTUPAVG); |
| 321 | busy_down = I915_READ(RCPREVBSYTDNAVG); |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 322 | max_avg = I915_READ(RCBMAXAVG); |
| 323 | min_avg = I915_READ(RCBMINAVG); |
| 324 | |
| 325 | /* Handle RCS change request from hw */ |
Matthew Garrett | b5b72e8 | 2010-02-02 18:30:47 +0000 | [diff] [blame] | 326 | if (busy_up > max_avg) { |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 327 | if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay) |
| 328 | new_delay = dev_priv->ips.cur_delay - 1; |
| 329 | if (new_delay < dev_priv->ips.max_delay) |
| 330 | new_delay = dev_priv->ips.max_delay; |
Matthew Garrett | b5b72e8 | 2010-02-02 18:30:47 +0000 | [diff] [blame] | 331 | } else if (busy_down < min_avg) { |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 332 | if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay) |
| 333 | new_delay = dev_priv->ips.cur_delay + 1; |
| 334 | if (new_delay > dev_priv->ips.min_delay) |
| 335 | new_delay = dev_priv->ips.min_delay; |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 336 | } |
| 337 | |
Jesse Barnes | 7648fa9 | 2010-05-20 14:28:11 -0700 | [diff] [blame] | 338 | if (ironlake_set_drps(dev, new_delay)) |
Daniel Vetter | 20e4d40 | 2012-08-08 23:35:39 +0200 | [diff] [blame] | 339 | dev_priv->ips.cur_delay = new_delay; |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 340 | |
Daniel Vetter | 9270388 | 2012-08-09 16:46:01 +0200 | [diff] [blame] | 341 | spin_unlock_irqrestore(&mchdev_lock, flags); |
| 342 | |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 343 | return; |
| 344 | } |
| 345 | |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 346 | static void notify_ring(struct drm_device *dev, |
| 347 | struct intel_ring_buffer *ring) |
| 348 | { |
| 349 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 9862e60 | 2011-01-04 22:22:17 +0000 | [diff] [blame] | 350 | |
Chris Wilson | 475553d | 2011-01-20 09:52:56 +0000 | [diff] [blame] | 351 | if (ring->obj == NULL) |
| 352 | return; |
| 353 | |
Chris Wilson | b2eadbc | 2012-08-09 10:58:30 +0100 | [diff] [blame] | 354 | trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false)); |
Chris Wilson | 9862e60 | 2011-01-04 22:22:17 +0000 | [diff] [blame] | 355 | |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 356 | wake_up_all(&ring->irq_queue); |
Ben Widawsky | 3e0dc6b | 2011-06-29 10:26:42 -0700 | [diff] [blame] | 357 | if (i915_enable_hangcheck) { |
| 358 | dev_priv->hangcheck_count = 0; |
| 359 | mod_timer(&dev_priv->hangcheck_timer, |
Chris Wilson | cecc21f | 2012-10-05 17:02:56 +0100 | [diff] [blame] | 360 | round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES)); |
Ben Widawsky | 3e0dc6b | 2011-06-29 10:26:42 -0700 | [diff] [blame] | 361 | } |
Chris Wilson | 549f736 | 2010-10-19 11:19:32 +0100 | [diff] [blame] | 362 | } |
| 363 | |
Ben Widawsky | 4912d04 | 2011-04-25 11:25:20 -0700 | [diff] [blame] | 364 | static void gen6_pm_rps_work(struct work_struct *work) |
Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 365 | { |
Ben Widawsky | 4912d04 | 2011-04-25 11:25:20 -0700 | [diff] [blame] | 366 | drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 367 | rps.work); |
Ben Widawsky | 4912d04 | 2011-04-25 11:25:20 -0700 | [diff] [blame] | 368 | u32 pm_iir, pm_imr; |
Chris Wilson | 7b9e0ae | 2012-04-28 08:56:39 +0100 | [diff] [blame] | 369 | u8 new_delay; |
Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 370 | |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 371 | spin_lock_irq(&dev_priv->rps.lock); |
| 372 | pm_iir = dev_priv->rps.pm_iir; |
| 373 | dev_priv->rps.pm_iir = 0; |
Ben Widawsky | 4912d04 | 2011-04-25 11:25:20 -0700 | [diff] [blame] | 374 | pm_imr = I915_READ(GEN6_PMIMR); |
Daniel Vetter | a9e2641 | 2011-09-08 14:00:21 +0200 | [diff] [blame] | 375 | I915_WRITE(GEN6_PMIMR, 0); |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 376 | spin_unlock_irq(&dev_priv->rps.lock); |
Ben Widawsky | 4912d04 | 2011-04-25 11:25:20 -0700 | [diff] [blame] | 377 | |
Chris Wilson | 7b9e0ae | 2012-04-28 08:56:39 +0100 | [diff] [blame] | 378 | if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0) |
Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 379 | return; |
| 380 | |
Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 381 | mutex_lock(&dev_priv->rps.hw_lock); |
Chris Wilson | 7b9e0ae | 2012-04-28 08:56:39 +0100 | [diff] [blame] | 382 | |
| 383 | if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 384 | new_delay = dev_priv->rps.cur_delay + 1; |
Chris Wilson | 7b9e0ae | 2012-04-28 08:56:39 +0100 | [diff] [blame] | 385 | else |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 386 | new_delay = dev_priv->rps.cur_delay - 1; |
Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 387 | |
Ben Widawsky | 7924963 | 2012-09-07 19:43:42 -0700 | [diff] [blame] | 388 | /* sysfs frequency interfaces may have snuck in while servicing the |
| 389 | * interrupt |
| 390 | */ |
| 391 | if (!(new_delay > dev_priv->rps.max_delay || |
| 392 | new_delay < dev_priv->rps.min_delay)) { |
| 393 | gen6_set_rps(dev_priv->dev, new_delay); |
| 394 | } |
Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 395 | |
Jesse Barnes | 4fc688c | 2012-11-02 11:14:01 -0700 | [diff] [blame] | 396 | mutex_unlock(&dev_priv->rps.hw_lock); |
Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 397 | } |
| 398 | |
Ben Widawsky | e368919 | 2012-05-25 16:56:22 -0700 | [diff] [blame] | 399 | |
| 400 | /** |
| 401 | * ivybridge_parity_work - Workqueue called when a parity error interrupt |
| 402 | * occurred. |
| 403 | * @work: workqueue struct |
| 404 | * |
| 405 | * Doesn't actually do anything except notify userspace. As a consequence of |
| 406 | * this event, userspace should try to remap the bad rows since statistically |
| 407 | * it is likely the same row is more likely to go bad again. |
| 408 | */ |
| 409 | static void ivybridge_parity_work(struct work_struct *work) |
| 410 | { |
| 411 | drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, |
Daniel Vetter | a4da4fa | 2012-11-02 19:55:07 +0100 | [diff] [blame] | 412 | l3_parity.error_work); |
Ben Widawsky | e368919 | 2012-05-25 16:56:22 -0700 | [diff] [blame] | 413 | u32 error_status, row, bank, subbank; |
| 414 | char *parity_event[5]; |
| 415 | uint32_t misccpctl; |
| 416 | unsigned long flags; |
| 417 | |
| 418 | /* We must turn off DOP level clock gating to access the L3 registers. |
| 419 | * In order to prevent a get/put style interface, acquire struct mutex |
| 420 | * any time we access those registers. |
| 421 | */ |
| 422 | mutex_lock(&dev_priv->dev->struct_mutex); |
| 423 | |
| 424 | misccpctl = I915_READ(GEN7_MISCCPCTL); |
| 425 | I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE); |
| 426 | POSTING_READ(GEN7_MISCCPCTL); |
| 427 | |
| 428 | error_status = I915_READ(GEN7_L3CDERRST1); |
| 429 | row = GEN7_PARITY_ERROR_ROW(error_status); |
| 430 | bank = GEN7_PARITY_ERROR_BANK(error_status); |
| 431 | subbank = GEN7_PARITY_ERROR_SUBBANK(error_status); |
| 432 | |
| 433 | I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID | |
| 434 | GEN7_L3CDERRST1_ENABLE); |
| 435 | POSTING_READ(GEN7_L3CDERRST1); |
| 436 | |
| 437 | I915_WRITE(GEN7_MISCCPCTL, misccpctl); |
| 438 | |
| 439 | spin_lock_irqsave(&dev_priv->irq_lock, flags); |
| 440 | dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT; |
| 441 | I915_WRITE(GTIMR, dev_priv->gt_irq_mask); |
| 442 | spin_unlock_irqrestore(&dev_priv->irq_lock, flags); |
| 443 | |
| 444 | mutex_unlock(&dev_priv->dev->struct_mutex); |
| 445 | |
| 446 | parity_event[0] = "L3_PARITY_ERROR=1"; |
| 447 | parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row); |
| 448 | parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank); |
| 449 | parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank); |
| 450 | parity_event[4] = NULL; |
| 451 | |
| 452 | kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj, |
| 453 | KOBJ_CHANGE, parity_event); |
| 454 | |
| 455 | DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n", |
| 456 | row, bank, subbank); |
| 457 | |
| 458 | kfree(parity_event[3]); |
| 459 | kfree(parity_event[2]); |
| 460 | kfree(parity_event[1]); |
| 461 | } |
| 462 | |
Daniel Vetter | d2ba847 | 2012-05-31 14:57:41 +0200 | [diff] [blame] | 463 | static void ivybridge_handle_parity_error(struct drm_device *dev) |
Ben Widawsky | e368919 | 2012-05-25 16:56:22 -0700 | [diff] [blame] | 464 | { |
| 465 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 466 | unsigned long flags; |
| 467 | |
Ben Widawsky | e1ef7cc | 2012-07-24 20:47:31 -0700 | [diff] [blame] | 468 | if (!HAS_L3_GPU_CACHE(dev)) |
Ben Widawsky | e368919 | 2012-05-25 16:56:22 -0700 | [diff] [blame] | 469 | return; |
| 470 | |
| 471 | spin_lock_irqsave(&dev_priv->irq_lock, flags); |
| 472 | dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT; |
| 473 | I915_WRITE(GTIMR, dev_priv->gt_irq_mask); |
| 474 | spin_unlock_irqrestore(&dev_priv->irq_lock, flags); |
| 475 | |
Daniel Vetter | a4da4fa | 2012-11-02 19:55:07 +0100 | [diff] [blame] | 476 | queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work); |
Ben Widawsky | e368919 | 2012-05-25 16:56:22 -0700 | [diff] [blame] | 477 | } |
| 478 | |
Daniel Vetter | e7b4c6b | 2012-03-30 20:24:35 +0200 | [diff] [blame] | 479 | static void snb_gt_irq_handler(struct drm_device *dev, |
| 480 | struct drm_i915_private *dev_priv, |
| 481 | u32 gt_iir) |
| 482 | { |
| 483 | |
| 484 | if (gt_iir & (GEN6_RENDER_USER_INTERRUPT | |
| 485 | GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT)) |
| 486 | notify_ring(dev, &dev_priv->ring[RCS]); |
| 487 | if (gt_iir & GEN6_BSD_USER_INTERRUPT) |
| 488 | notify_ring(dev, &dev_priv->ring[VCS]); |
| 489 | if (gt_iir & GEN6_BLITTER_USER_INTERRUPT) |
| 490 | notify_ring(dev, &dev_priv->ring[BCS]); |
| 491 | |
| 492 | if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT | |
| 493 | GT_GEN6_BSD_CS_ERROR_INTERRUPT | |
| 494 | GT_RENDER_CS_ERROR_INTERRUPT)) { |
| 495 | DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir); |
| 496 | i915_handle_error(dev, false); |
| 497 | } |
Ben Widawsky | e368919 | 2012-05-25 16:56:22 -0700 | [diff] [blame] | 498 | |
| 499 | if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT) |
| 500 | ivybridge_handle_parity_error(dev); |
Daniel Vetter | e7b4c6b | 2012-03-30 20:24:35 +0200 | [diff] [blame] | 501 | } |
| 502 | |
Chris Wilson | fc6826d | 2012-04-15 11:56:03 +0100 | [diff] [blame] | 503 | static void gen6_queue_rps_work(struct drm_i915_private *dev_priv, |
| 504 | u32 pm_iir) |
| 505 | { |
| 506 | unsigned long flags; |
| 507 | |
| 508 | /* |
| 509 | * IIR bits should never already be set because IMR should |
| 510 | * prevent an interrupt from being shown in IIR. The warning |
| 511 | * displays a case where we've unsafely cleared |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 512 | * dev_priv->rps.pm_iir. Although missing an interrupt of the same |
Chris Wilson | fc6826d | 2012-04-15 11:56:03 +0100 | [diff] [blame] | 513 | * type is not a problem, it displays a problem in the logic. |
| 514 | * |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 515 | * The mask bit in IMR is cleared by dev_priv->rps.work. |
Chris Wilson | fc6826d | 2012-04-15 11:56:03 +0100 | [diff] [blame] | 516 | */ |
| 517 | |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 518 | spin_lock_irqsave(&dev_priv->rps.lock, flags); |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 519 | dev_priv->rps.pm_iir |= pm_iir; |
| 520 | I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir); |
Chris Wilson | fc6826d | 2012-04-15 11:56:03 +0100 | [diff] [blame] | 521 | POSTING_READ(GEN6_PMIMR); |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 522 | spin_unlock_irqrestore(&dev_priv->rps.lock, flags); |
Chris Wilson | fc6826d | 2012-04-15 11:56:03 +0100 | [diff] [blame] | 523 | |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 524 | queue_work(dev_priv->wq, &dev_priv->rps.work); |
Chris Wilson | fc6826d | 2012-04-15 11:56:03 +0100 | [diff] [blame] | 525 | } |
| 526 | |
Daniel Vetter | ff1f525 | 2012-10-02 15:10:55 +0200 | [diff] [blame] | 527 | static irqreturn_t valleyview_irq_handler(int irq, void *arg) |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 528 | { |
| 529 | struct drm_device *dev = (struct drm_device *) arg; |
| 530 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 531 | u32 iir, gt_iir, pm_iir; |
| 532 | irqreturn_t ret = IRQ_NONE; |
| 533 | unsigned long irqflags; |
| 534 | int pipe; |
| 535 | u32 pipe_stats[I915_MAX_PIPES]; |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 536 | bool blc_event; |
| 537 | |
| 538 | atomic_inc(&dev_priv->irq_received); |
| 539 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 540 | while (true) { |
| 541 | iir = I915_READ(VLV_IIR); |
| 542 | gt_iir = I915_READ(GTIIR); |
| 543 | pm_iir = I915_READ(GEN6_PMIIR); |
| 544 | |
| 545 | if (gt_iir == 0 && pm_iir == 0 && iir == 0) |
| 546 | goto out; |
| 547 | |
| 548 | ret = IRQ_HANDLED; |
| 549 | |
Daniel Vetter | e7b4c6b | 2012-03-30 20:24:35 +0200 | [diff] [blame] | 550 | snb_gt_irq_handler(dev, dev_priv, gt_iir); |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 551 | |
| 552 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
| 553 | for_each_pipe(pipe) { |
| 554 | int reg = PIPESTAT(pipe); |
| 555 | pipe_stats[pipe] = I915_READ(reg); |
| 556 | |
| 557 | /* |
| 558 | * Clear the PIPE*STAT regs before the IIR |
| 559 | */ |
| 560 | if (pipe_stats[pipe] & 0x8000ffff) { |
| 561 | if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) |
| 562 | DRM_DEBUG_DRIVER("pipe %c underrun\n", |
| 563 | pipe_name(pipe)); |
| 564 | I915_WRITE(reg, pipe_stats[pipe]); |
| 565 | } |
| 566 | } |
| 567 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
| 568 | |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 569 | for_each_pipe(pipe) { |
| 570 | if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS) |
| 571 | drm_handle_vblank(dev, pipe); |
| 572 | |
| 573 | if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) { |
| 574 | intel_prepare_page_flip(dev, pipe); |
| 575 | intel_finish_page_flip(dev, pipe); |
| 576 | } |
| 577 | } |
| 578 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 579 | /* Consume port. Then clear IIR or we'll miss events */ |
| 580 | if (iir & I915_DISPLAY_PORT_INTERRUPT) { |
| 581 | u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); |
| 582 | |
| 583 | DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", |
| 584 | hotplug_status); |
| 585 | if (hotplug_status & dev_priv->hotplug_supported_mask) |
| 586 | queue_work(dev_priv->wq, |
| 587 | &dev_priv->hotplug_work); |
| 588 | |
| 589 | I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); |
| 590 | I915_READ(PORT_HOTPLUG_STAT); |
| 591 | } |
| 592 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 593 | if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) |
| 594 | blc_event = true; |
| 595 | |
Chris Wilson | fc6826d | 2012-04-15 11:56:03 +0100 | [diff] [blame] | 596 | if (pm_iir & GEN6_PM_DEFERRED_EVENTS) |
| 597 | gen6_queue_rps_work(dev_priv, pm_iir); |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 598 | |
| 599 | I915_WRITE(GTIIR, gt_iir); |
| 600 | I915_WRITE(GEN6_PMIIR, pm_iir); |
| 601 | I915_WRITE(VLV_IIR, iir); |
| 602 | } |
| 603 | |
| 604 | out: |
| 605 | return ret; |
| 606 | } |
| 607 | |
Adam Jackson | 23e81d6 | 2012-06-06 15:45:44 -0400 | [diff] [blame] | 608 | static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir) |
Jesse Barnes | 776ad80 | 2011-01-04 15:09:39 -0800 | [diff] [blame] | 609 | { |
| 610 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 611 | int pipe; |
Jesse Barnes | 776ad80 | 2011-01-04 15:09:39 -0800 | [diff] [blame] | 612 | |
Daniel Vetter | 76e4383 | 2012-10-12 20:14:05 +0200 | [diff] [blame] | 613 | if (pch_iir & SDE_HOTPLUG_MASK) |
| 614 | queue_work(dev_priv->wq, &dev_priv->hotplug_work); |
| 615 | |
Jesse Barnes | 776ad80 | 2011-01-04 15:09:39 -0800 | [diff] [blame] | 616 | if (pch_iir & SDE_AUDIO_POWER_MASK) |
| 617 | DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", |
| 618 | (pch_iir & SDE_AUDIO_POWER_MASK) >> |
| 619 | SDE_AUDIO_POWER_SHIFT); |
| 620 | |
| 621 | if (pch_iir & SDE_GMBUS) |
| 622 | DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n"); |
| 623 | |
| 624 | if (pch_iir & SDE_AUDIO_HDCP_MASK) |
| 625 | DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n"); |
| 626 | |
| 627 | if (pch_iir & SDE_AUDIO_TRANS_MASK) |
| 628 | DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n"); |
| 629 | |
| 630 | if (pch_iir & SDE_POISON) |
| 631 | DRM_ERROR("PCH poison interrupt\n"); |
| 632 | |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 633 | if (pch_iir & SDE_FDI_MASK) |
| 634 | for_each_pipe(pipe) |
| 635 | DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", |
| 636 | pipe_name(pipe), |
| 637 | I915_READ(FDI_RX_IIR(pipe))); |
Jesse Barnes | 776ad80 | 2011-01-04 15:09:39 -0800 | [diff] [blame] | 638 | |
| 639 | if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE)) |
| 640 | DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n"); |
| 641 | |
| 642 | if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR)) |
| 643 | DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n"); |
| 644 | |
| 645 | if (pch_iir & SDE_TRANSB_FIFO_UNDER) |
| 646 | DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n"); |
| 647 | if (pch_iir & SDE_TRANSA_FIFO_UNDER) |
| 648 | DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n"); |
| 649 | } |
| 650 | |
Adam Jackson | 23e81d6 | 2012-06-06 15:45:44 -0400 | [diff] [blame] | 651 | static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir) |
| 652 | { |
| 653 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 654 | int pipe; |
| 655 | |
Daniel Vetter | 76e4383 | 2012-10-12 20:14:05 +0200 | [diff] [blame] | 656 | if (pch_iir & SDE_HOTPLUG_MASK_CPT) |
| 657 | queue_work(dev_priv->wq, &dev_priv->hotplug_work); |
| 658 | |
Adam Jackson | 23e81d6 | 2012-06-06 15:45:44 -0400 | [diff] [blame] | 659 | if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) |
| 660 | DRM_DEBUG_DRIVER("PCH audio power change on port %d\n", |
| 661 | (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >> |
| 662 | SDE_AUDIO_POWER_SHIFT_CPT); |
| 663 | |
| 664 | if (pch_iir & SDE_AUX_MASK_CPT) |
| 665 | DRM_DEBUG_DRIVER("AUX channel interrupt\n"); |
| 666 | |
| 667 | if (pch_iir & SDE_GMBUS_CPT) |
| 668 | DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n"); |
| 669 | |
| 670 | if (pch_iir & SDE_AUDIO_CP_REQ_CPT) |
| 671 | DRM_DEBUG_DRIVER("Audio CP request interrupt\n"); |
| 672 | |
| 673 | if (pch_iir & SDE_AUDIO_CP_CHG_CPT) |
| 674 | DRM_DEBUG_DRIVER("Audio CP change interrupt\n"); |
| 675 | |
| 676 | if (pch_iir & SDE_FDI_MASK_CPT) |
| 677 | for_each_pipe(pipe) |
| 678 | DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n", |
| 679 | pipe_name(pipe), |
| 680 | I915_READ(FDI_RX_IIR(pipe))); |
| 681 | } |
| 682 | |
Daniel Vetter | ff1f525 | 2012-10-02 15:10:55 +0200 | [diff] [blame] | 683 | static irqreturn_t ivybridge_irq_handler(int irq, void *arg) |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 684 | { |
| 685 | struct drm_device *dev = (struct drm_device *) arg; |
| 686 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Chris Wilson | 0e43406 | 2012-05-09 21:45:44 +0100 | [diff] [blame] | 687 | u32 de_iir, gt_iir, de_ier, pm_iir; |
| 688 | irqreturn_t ret = IRQ_NONE; |
| 689 | int i; |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 690 | |
| 691 | atomic_inc(&dev_priv->irq_received); |
| 692 | |
| 693 | /* disable master interrupt before clearing iir */ |
| 694 | de_ier = I915_READ(DEIER); |
| 695 | I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); |
Chris Wilson | 0e43406 | 2012-05-09 21:45:44 +0100 | [diff] [blame] | 696 | |
| 697 | gt_iir = I915_READ(GTIIR); |
| 698 | if (gt_iir) { |
| 699 | snb_gt_irq_handler(dev, dev_priv, gt_iir); |
| 700 | I915_WRITE(GTIIR, gt_iir); |
| 701 | ret = IRQ_HANDLED; |
| 702 | } |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 703 | |
| 704 | de_iir = I915_READ(DEIIR); |
Chris Wilson | 0e43406 | 2012-05-09 21:45:44 +0100 | [diff] [blame] | 705 | if (de_iir) { |
| 706 | if (de_iir & DE_GSE_IVB) |
| 707 | intel_opregion_gse_intr(dev); |
| 708 | |
| 709 | for (i = 0; i < 3; i++) { |
Daniel Vetter | 74d4444 | 2012-10-02 17:54:35 +0200 | [diff] [blame] | 710 | if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i))) |
| 711 | drm_handle_vblank(dev, i); |
Chris Wilson | 0e43406 | 2012-05-09 21:45:44 +0100 | [diff] [blame] | 712 | if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) { |
| 713 | intel_prepare_page_flip(dev, i); |
| 714 | intel_finish_page_flip_plane(dev, i); |
| 715 | } |
Chris Wilson | 0e43406 | 2012-05-09 21:45:44 +0100 | [diff] [blame] | 716 | } |
| 717 | |
| 718 | /* check event from PCH */ |
| 719 | if (de_iir & DE_PCH_EVENT_IVB) { |
| 720 | u32 pch_iir = I915_READ(SDEIIR); |
| 721 | |
Adam Jackson | 23e81d6 | 2012-06-06 15:45:44 -0400 | [diff] [blame] | 722 | cpt_irq_handler(dev, pch_iir); |
Chris Wilson | 0e43406 | 2012-05-09 21:45:44 +0100 | [diff] [blame] | 723 | |
| 724 | /* clear PCH hotplug event before clear CPU irq */ |
| 725 | I915_WRITE(SDEIIR, pch_iir); |
| 726 | } |
| 727 | |
| 728 | I915_WRITE(DEIIR, de_iir); |
| 729 | ret = IRQ_HANDLED; |
| 730 | } |
| 731 | |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 732 | pm_iir = I915_READ(GEN6_PMIIR); |
Chris Wilson | 0e43406 | 2012-05-09 21:45:44 +0100 | [diff] [blame] | 733 | if (pm_iir) { |
| 734 | if (pm_iir & GEN6_PM_DEFERRED_EVENTS) |
| 735 | gen6_queue_rps_work(dev_priv, pm_iir); |
| 736 | I915_WRITE(GEN6_PMIIR, pm_iir); |
| 737 | ret = IRQ_HANDLED; |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 738 | } |
| 739 | |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 740 | I915_WRITE(DEIER, de_ier); |
| 741 | POSTING_READ(DEIER); |
| 742 | |
| 743 | return ret; |
| 744 | } |
| 745 | |
Daniel Vetter | e7b4c6b | 2012-03-30 20:24:35 +0200 | [diff] [blame] | 746 | static void ilk_gt_irq_handler(struct drm_device *dev, |
| 747 | struct drm_i915_private *dev_priv, |
| 748 | u32 gt_iir) |
| 749 | { |
| 750 | if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY)) |
| 751 | notify_ring(dev, &dev_priv->ring[RCS]); |
| 752 | if (gt_iir & GT_BSD_USER_INTERRUPT) |
| 753 | notify_ring(dev, &dev_priv->ring[VCS]); |
| 754 | } |
| 755 | |
Daniel Vetter | ff1f525 | 2012-10-02 15:10:55 +0200 | [diff] [blame] | 756 | static irqreturn_t ironlake_irq_handler(int irq, void *arg) |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 757 | { |
Jesse Barnes | 4697995 | 2011-04-07 13:53:55 -0700 | [diff] [blame] | 758 | struct drm_device *dev = (struct drm_device *) arg; |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 759 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 760 | int ret = IRQ_NONE; |
Daniel Vetter | acd15b6 | 2012-11-30 11:24:50 +0100 | [diff] [blame^] | 761 | u32 de_iir, gt_iir, de_ier, pm_iir; |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 762 | |
Jesse Barnes | 4697995 | 2011-04-07 13:53:55 -0700 | [diff] [blame] | 763 | atomic_inc(&dev_priv->irq_received); |
| 764 | |
Zou, Nanhai | 2d109a8 | 2009-11-06 02:13:01 +0000 | [diff] [blame] | 765 | /* disable master interrupt before clearing iir */ |
| 766 | de_ier = I915_READ(DEIER); |
| 767 | I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 768 | POSTING_READ(DEIER); |
Zou, Nanhai | 2d109a8 | 2009-11-06 02:13:01 +0000 | [diff] [blame] | 769 | |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 770 | de_iir = I915_READ(DEIIR); |
| 771 | gt_iir = I915_READ(GTIIR); |
Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 772 | pm_iir = I915_READ(GEN6_PMIIR); |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 773 | |
Daniel Vetter | acd15b6 | 2012-11-30 11:24:50 +0100 | [diff] [blame^] | 774 | if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0)) |
Zou Nan hai | c7c8510 | 2010-01-15 10:29:06 +0800 | [diff] [blame] | 775 | goto done; |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 776 | |
Zou Nan hai | c7c8510 | 2010-01-15 10:29:06 +0800 | [diff] [blame] | 777 | ret = IRQ_HANDLED; |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 778 | |
Daniel Vetter | e7b4c6b | 2012-03-30 20:24:35 +0200 | [diff] [blame] | 779 | if (IS_GEN5(dev)) |
| 780 | ilk_gt_irq_handler(dev, dev_priv, gt_iir); |
| 781 | else |
| 782 | snb_gt_irq_handler(dev, dev_priv, gt_iir); |
Zou Nan hai | c7c8510 | 2010-01-15 10:29:06 +0800 | [diff] [blame] | 783 | |
| 784 | if (de_iir & DE_GSE) |
Chris Wilson | 3b61796 | 2010-08-24 09:02:58 +0100 | [diff] [blame] | 785 | intel_opregion_gse_intr(dev); |
Zou Nan hai | c7c8510 | 2010-01-15 10:29:06 +0800 | [diff] [blame] | 786 | |
Daniel Vetter | 74d4444 | 2012-10-02 17:54:35 +0200 | [diff] [blame] | 787 | if (de_iir & DE_PIPEA_VBLANK) |
| 788 | drm_handle_vblank(dev, 0); |
| 789 | |
| 790 | if (de_iir & DE_PIPEB_VBLANK) |
| 791 | drm_handle_vblank(dev, 1); |
| 792 | |
Zhenyu Wang | f072d2e | 2010-02-09 09:46:19 +0800 | [diff] [blame] | 793 | if (de_iir & DE_PLANEA_FLIP_DONE) { |
Jesse Barnes | 013d5aa | 2010-01-29 11:18:31 -0800 | [diff] [blame] | 794 | intel_prepare_page_flip(dev, 0); |
Chris Wilson | 2bbda38 | 2010-09-02 17:59:39 +0100 | [diff] [blame] | 795 | intel_finish_page_flip_plane(dev, 0); |
Jesse Barnes | 013d5aa | 2010-01-29 11:18:31 -0800 | [diff] [blame] | 796 | } |
| 797 | |
Zhenyu Wang | f072d2e | 2010-02-09 09:46:19 +0800 | [diff] [blame] | 798 | if (de_iir & DE_PLANEB_FLIP_DONE) { |
| 799 | intel_prepare_page_flip(dev, 1); |
Chris Wilson | 2bbda38 | 2010-09-02 17:59:39 +0100 | [diff] [blame] | 800 | intel_finish_page_flip_plane(dev, 1); |
Jesse Barnes | 013d5aa | 2010-01-29 11:18:31 -0800 | [diff] [blame] | 801 | } |
Li Peng | c062df6 | 2010-01-23 00:12:58 +0800 | [diff] [blame] | 802 | |
Zou Nan hai | c7c8510 | 2010-01-15 10:29:06 +0800 | [diff] [blame] | 803 | /* check event from PCH */ |
Jesse Barnes | 776ad80 | 2011-01-04 15:09:39 -0800 | [diff] [blame] | 804 | if (de_iir & DE_PCH_EVENT) { |
Daniel Vetter | acd15b6 | 2012-11-30 11:24:50 +0100 | [diff] [blame^] | 805 | u32 pch_iir = I915_READ(SDEIIR); |
| 806 | |
Adam Jackson | 23e81d6 | 2012-06-06 15:45:44 -0400 | [diff] [blame] | 807 | if (HAS_PCH_CPT(dev)) |
| 808 | cpt_irq_handler(dev, pch_iir); |
| 809 | else |
| 810 | ibx_irq_handler(dev, pch_iir); |
Daniel Vetter | acd15b6 | 2012-11-30 11:24:50 +0100 | [diff] [blame^] | 811 | |
| 812 | /* should clear PCH hotplug event before clear CPU irq */ |
| 813 | I915_WRITE(SDEIIR, pch_iir); |
Jesse Barnes | 776ad80 | 2011-01-04 15:09:39 -0800 | [diff] [blame] | 814 | } |
Zou Nan hai | c7c8510 | 2010-01-15 10:29:06 +0800 | [diff] [blame] | 815 | |
Daniel Vetter | 73edd18f | 2012-08-08 23:35:37 +0200 | [diff] [blame] | 816 | if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT) |
| 817 | ironlake_handle_rps_change(dev); |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 818 | |
Chris Wilson | fc6826d | 2012-04-15 11:56:03 +0100 | [diff] [blame] | 819 | if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS) |
| 820 | gen6_queue_rps_work(dev_priv, pm_iir); |
Jesse Barnes | 3b8d8d9 | 2010-12-17 14:19:02 -0800 | [diff] [blame] | 821 | |
Zou Nan hai | c7c8510 | 2010-01-15 10:29:06 +0800 | [diff] [blame] | 822 | I915_WRITE(GTIIR, gt_iir); |
| 823 | I915_WRITE(DEIIR, de_iir); |
Ben Widawsky | 4912d04 | 2011-04-25 11:25:20 -0700 | [diff] [blame] | 824 | I915_WRITE(GEN6_PMIIR, pm_iir); |
Zou Nan hai | c7c8510 | 2010-01-15 10:29:06 +0800 | [diff] [blame] | 825 | |
| 826 | done: |
Zou, Nanhai | 2d109a8 | 2009-11-06 02:13:01 +0000 | [diff] [blame] | 827 | I915_WRITE(DEIER, de_ier); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 828 | POSTING_READ(DEIER); |
Zou, Nanhai | 2d109a8 | 2009-11-06 02:13:01 +0000 | [diff] [blame] | 829 | |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 830 | return ret; |
| 831 | } |
| 832 | |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 833 | /** |
| 834 | * i915_error_work_func - do process context error handling work |
| 835 | * @work: work struct |
| 836 | * |
| 837 | * Fire an error uevent so userspace can see that a hang or error |
| 838 | * was detected. |
| 839 | */ |
| 840 | static void i915_error_work_func(struct work_struct *work) |
| 841 | { |
| 842 | drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t, |
| 843 | error_work); |
| 844 | struct drm_device *dev = dev_priv->dev; |
Ben Gamari | f316a42 | 2009-09-14 17:48:46 -0400 | [diff] [blame] | 845 | char *error_event[] = { "ERROR=1", NULL }; |
| 846 | char *reset_event[] = { "RESET=1", NULL }; |
| 847 | char *reset_done_event[] = { "ERROR=0", NULL }; |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 848 | |
Ben Gamari | f316a42 | 2009-09-14 17:48:46 -0400 | [diff] [blame] | 849 | kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 850 | |
Ben Gamari | ba1234d | 2009-09-14 17:48:47 -0400 | [diff] [blame] | 851 | if (atomic_read(&dev_priv->mm.wedged)) { |
Chris Wilson | f803aa5 | 2010-09-19 12:38:26 +0100 | [diff] [blame] | 852 | DRM_DEBUG_DRIVER("resetting chip\n"); |
| 853 | kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event); |
Daniel Vetter | d4b8bb2 | 2012-04-27 15:17:44 +0200 | [diff] [blame] | 854 | if (!i915_reset(dev)) { |
Chris Wilson | f803aa5 | 2010-09-19 12:38:26 +0100 | [diff] [blame] | 855 | atomic_set(&dev_priv->mm.wedged, 0); |
| 856 | kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event); |
Ben Gamari | f316a42 | 2009-09-14 17:48:46 -0400 | [diff] [blame] | 857 | } |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 858 | complete_all(&dev_priv->error_completion); |
Ben Gamari | f316a42 | 2009-09-14 17:48:46 -0400 | [diff] [blame] | 859 | } |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 860 | } |
| 861 | |
Daniel Vetter | 85f9e50 | 2012-08-31 21:42:26 +0200 | [diff] [blame] | 862 | /* NB: please notice the memset */ |
| 863 | static void i915_get_extra_instdone(struct drm_device *dev, |
| 864 | uint32_t *instdone) |
| 865 | { |
| 866 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 867 | memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG); |
| 868 | |
| 869 | switch(INTEL_INFO(dev)->gen) { |
| 870 | case 2: |
| 871 | case 3: |
| 872 | instdone[0] = I915_READ(INSTDONE); |
| 873 | break; |
| 874 | case 4: |
| 875 | case 5: |
| 876 | case 6: |
| 877 | instdone[0] = I915_READ(INSTDONE_I965); |
| 878 | instdone[1] = I915_READ(INSTDONE1); |
| 879 | break; |
| 880 | default: |
| 881 | WARN_ONCE(1, "Unsupported platform\n"); |
| 882 | case 7: |
| 883 | instdone[0] = I915_READ(GEN7_INSTDONE_1); |
| 884 | instdone[1] = I915_READ(GEN7_SC_INSTDONE); |
| 885 | instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE); |
| 886 | instdone[3] = I915_READ(GEN7_ROW_INSTDONE); |
| 887 | break; |
| 888 | } |
| 889 | } |
| 890 | |
Chris Wilson | 3bd3c93 | 2010-08-19 08:19:30 +0100 | [diff] [blame] | 891 | #ifdef CONFIG_DEBUG_FS |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 892 | static struct drm_i915_error_object * |
Chris Wilson | bcfb2e2 | 2011-01-07 21:06:07 +0000 | [diff] [blame] | 893 | i915_error_object_create(struct drm_i915_private *dev_priv, |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 894 | struct drm_i915_gem_object *src) |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 895 | { |
| 896 | struct drm_i915_error_object *dst; |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 897 | int i, count; |
Chris Wilson | e56660d | 2010-08-07 11:01:26 +0100 | [diff] [blame] | 898 | u32 reloc_offset; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 899 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 900 | if (src == NULL || src->pages == NULL) |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 901 | return NULL; |
| 902 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 903 | count = src->base.size / PAGE_SIZE; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 904 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 905 | dst = kmalloc(sizeof(*dst) + count * sizeof(u32 *), GFP_ATOMIC); |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 906 | if (dst == NULL) |
| 907 | return NULL; |
| 908 | |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 909 | reloc_offset = src->gtt_offset; |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 910 | for (i = 0; i < count; i++) { |
Andrew Morton | 788885a | 2010-05-11 14:07:05 -0700 | [diff] [blame] | 911 | unsigned long flags; |
Chris Wilson | e56660d | 2010-08-07 11:01:26 +0100 | [diff] [blame] | 912 | void *d; |
Andrew Morton | 788885a | 2010-05-11 14:07:05 -0700 | [diff] [blame] | 913 | |
Chris Wilson | e56660d | 2010-08-07 11:01:26 +0100 | [diff] [blame] | 914 | d = kmalloc(PAGE_SIZE, GFP_ATOMIC); |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 915 | if (d == NULL) |
| 916 | goto unwind; |
Chris Wilson | e56660d | 2010-08-07 11:01:26 +0100 | [diff] [blame] | 917 | |
Andrew Morton | 788885a | 2010-05-11 14:07:05 -0700 | [diff] [blame] | 918 | local_irq_save(flags); |
Daniel Vetter | 74898d7 | 2012-02-15 23:50:22 +0100 | [diff] [blame] | 919 | if (reloc_offset < dev_priv->mm.gtt_mappable_end && |
| 920 | src->has_global_gtt_mapping) { |
Chris Wilson | 172975aa | 2011-12-14 13:57:25 +0100 | [diff] [blame] | 921 | void __iomem *s; |
| 922 | |
| 923 | /* Simply ignore tiling or any overlapping fence. |
| 924 | * It's part of the error state, and this hopefully |
| 925 | * captures what the GPU read. |
| 926 | */ |
| 927 | |
| 928 | s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping, |
| 929 | reloc_offset); |
| 930 | memcpy_fromio(d, s, PAGE_SIZE); |
| 931 | io_mapping_unmap_atomic(s); |
| 932 | } else { |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 933 | struct page *page; |
Chris Wilson | 172975aa | 2011-12-14 13:57:25 +0100 | [diff] [blame] | 934 | void *s; |
| 935 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 936 | page = i915_gem_object_get_page(src, i); |
Chris Wilson | 172975aa | 2011-12-14 13:57:25 +0100 | [diff] [blame] | 937 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 938 | drm_clflush_pages(&page, 1); |
| 939 | |
| 940 | s = kmap_atomic(page); |
Chris Wilson | 172975aa | 2011-12-14 13:57:25 +0100 | [diff] [blame] | 941 | memcpy(d, s, PAGE_SIZE); |
| 942 | kunmap_atomic(s); |
| 943 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 944 | drm_clflush_pages(&page, 1); |
Chris Wilson | 172975aa | 2011-12-14 13:57:25 +0100 | [diff] [blame] | 945 | } |
Andrew Morton | 788885a | 2010-05-11 14:07:05 -0700 | [diff] [blame] | 946 | local_irq_restore(flags); |
Chris Wilson | e56660d | 2010-08-07 11:01:26 +0100 | [diff] [blame] | 947 | |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 948 | dst->pages[i] = d; |
Chris Wilson | e56660d | 2010-08-07 11:01:26 +0100 | [diff] [blame] | 949 | |
| 950 | reloc_offset += PAGE_SIZE; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 951 | } |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 952 | dst->page_count = count; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 953 | dst->gtt_offset = src->gtt_offset; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 954 | |
| 955 | return dst; |
| 956 | |
| 957 | unwind: |
Chris Wilson | 9da3da6 | 2012-06-01 15:20:22 +0100 | [diff] [blame] | 958 | while (i--) |
| 959 | kfree(dst->pages[i]); |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 960 | kfree(dst); |
| 961 | return NULL; |
| 962 | } |
| 963 | |
| 964 | static void |
| 965 | i915_error_object_free(struct drm_i915_error_object *obj) |
| 966 | { |
| 967 | int page; |
| 968 | |
| 969 | if (obj == NULL) |
| 970 | return; |
| 971 | |
| 972 | for (page = 0; page < obj->page_count; page++) |
| 973 | kfree(obj->pages[page]); |
| 974 | |
| 975 | kfree(obj); |
| 976 | } |
| 977 | |
Daniel Vetter | 742cbee | 2012-04-27 15:17:39 +0200 | [diff] [blame] | 978 | void |
| 979 | i915_error_state_free(struct kref *error_ref) |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 980 | { |
Daniel Vetter | 742cbee | 2012-04-27 15:17:39 +0200 | [diff] [blame] | 981 | struct drm_i915_error_state *error = container_of(error_ref, |
| 982 | typeof(*error), ref); |
Chris Wilson | e2f973d | 2011-01-27 19:15:11 +0000 | [diff] [blame] | 983 | int i; |
| 984 | |
Chris Wilson | 52d39a2 | 2012-02-15 11:25:37 +0000 | [diff] [blame] | 985 | for (i = 0; i < ARRAY_SIZE(error->ring); i++) { |
| 986 | i915_error_object_free(error->ring[i].batchbuffer); |
| 987 | i915_error_object_free(error->ring[i].ringbuffer); |
| 988 | kfree(error->ring[i].requests); |
| 989 | } |
Chris Wilson | e2f973d | 2011-01-27 19:15:11 +0000 | [diff] [blame] | 990 | |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 991 | kfree(error->active_bo); |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 992 | kfree(error->overlay); |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 993 | kfree(error); |
| 994 | } |
Chris Wilson | 1b50247 | 2012-04-24 15:47:30 +0100 | [diff] [blame] | 995 | static void capture_bo(struct drm_i915_error_buffer *err, |
| 996 | struct drm_i915_gem_object *obj) |
| 997 | { |
| 998 | err->size = obj->base.size; |
| 999 | err->name = obj->base.name; |
Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 1000 | err->rseqno = obj->last_read_seqno; |
| 1001 | err->wseqno = obj->last_write_seqno; |
Chris Wilson | 1b50247 | 2012-04-24 15:47:30 +0100 | [diff] [blame] | 1002 | err->gtt_offset = obj->gtt_offset; |
| 1003 | err->read_domains = obj->base.read_domains; |
| 1004 | err->write_domain = obj->base.write_domain; |
| 1005 | err->fence_reg = obj->fence_reg; |
| 1006 | err->pinned = 0; |
| 1007 | if (obj->pin_count > 0) |
| 1008 | err->pinned = 1; |
| 1009 | if (obj->user_pin_count > 0) |
| 1010 | err->pinned = -1; |
| 1011 | err->tiling = obj->tiling_mode; |
| 1012 | err->dirty = obj->dirty; |
| 1013 | err->purgeable = obj->madv != I915_MADV_WILLNEED; |
| 1014 | err->ring = obj->ring ? obj->ring->id : -1; |
| 1015 | err->cache_level = obj->cache_level; |
| 1016 | } |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1017 | |
Chris Wilson | 1b50247 | 2012-04-24 15:47:30 +0100 | [diff] [blame] | 1018 | static u32 capture_active_bo(struct drm_i915_error_buffer *err, |
| 1019 | int count, struct list_head *head) |
Chris Wilson | c724e8a | 2010-11-22 08:07:02 +0000 | [diff] [blame] | 1020 | { |
| 1021 | struct drm_i915_gem_object *obj; |
| 1022 | int i = 0; |
| 1023 | |
| 1024 | list_for_each_entry(obj, head, mm_list) { |
Chris Wilson | 1b50247 | 2012-04-24 15:47:30 +0100 | [diff] [blame] | 1025 | capture_bo(err++, obj); |
Chris Wilson | c724e8a | 2010-11-22 08:07:02 +0000 | [diff] [blame] | 1026 | if (++i == count) |
| 1027 | break; |
Chris Wilson | 1b50247 | 2012-04-24 15:47:30 +0100 | [diff] [blame] | 1028 | } |
Chris Wilson | c724e8a | 2010-11-22 08:07:02 +0000 | [diff] [blame] | 1029 | |
Chris Wilson | 1b50247 | 2012-04-24 15:47:30 +0100 | [diff] [blame] | 1030 | return i; |
| 1031 | } |
| 1032 | |
| 1033 | static u32 capture_pinned_bo(struct drm_i915_error_buffer *err, |
| 1034 | int count, struct list_head *head) |
| 1035 | { |
| 1036 | struct drm_i915_gem_object *obj; |
| 1037 | int i = 0; |
| 1038 | |
| 1039 | list_for_each_entry(obj, head, gtt_list) { |
| 1040 | if (obj->pin_count == 0) |
| 1041 | continue; |
| 1042 | |
| 1043 | capture_bo(err++, obj); |
| 1044 | if (++i == count) |
| 1045 | break; |
Chris Wilson | c724e8a | 2010-11-22 08:07:02 +0000 | [diff] [blame] | 1046 | } |
| 1047 | |
| 1048 | return i; |
| 1049 | } |
| 1050 | |
Chris Wilson | 748ebc6 | 2010-10-24 10:28:47 +0100 | [diff] [blame] | 1051 | static void i915_gem_record_fences(struct drm_device *dev, |
| 1052 | struct drm_i915_error_state *error) |
| 1053 | { |
| 1054 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1055 | int i; |
| 1056 | |
| 1057 | /* Fences */ |
| 1058 | switch (INTEL_INFO(dev)->gen) { |
Daniel Vetter | 775d17b | 2011-10-09 21:52:01 +0200 | [diff] [blame] | 1059 | case 7: |
Chris Wilson | 748ebc6 | 2010-10-24 10:28:47 +0100 | [diff] [blame] | 1060 | case 6: |
| 1061 | for (i = 0; i < 16; i++) |
| 1062 | error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8)); |
| 1063 | break; |
| 1064 | case 5: |
| 1065 | case 4: |
| 1066 | for (i = 0; i < 16; i++) |
| 1067 | error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8)); |
| 1068 | break; |
| 1069 | case 3: |
| 1070 | if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) |
| 1071 | for (i = 0; i < 8; i++) |
| 1072 | error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4)); |
| 1073 | case 2: |
| 1074 | for (i = 0; i < 8; i++) |
| 1075 | error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4)); |
| 1076 | break; |
| 1077 | |
| 1078 | } |
| 1079 | } |
| 1080 | |
Chris Wilson | bcfb2e2 | 2011-01-07 21:06:07 +0000 | [diff] [blame] | 1081 | static struct drm_i915_error_object * |
| 1082 | i915_error_first_batchbuffer(struct drm_i915_private *dev_priv, |
| 1083 | struct intel_ring_buffer *ring) |
| 1084 | { |
| 1085 | struct drm_i915_gem_object *obj; |
| 1086 | u32 seqno; |
| 1087 | |
| 1088 | if (!ring->get_seqno) |
| 1089 | return NULL; |
| 1090 | |
Chris Wilson | b2eadbc | 2012-08-09 10:58:30 +0100 | [diff] [blame] | 1091 | seqno = ring->get_seqno(ring, false); |
Chris Wilson | bcfb2e2 | 2011-01-07 21:06:07 +0000 | [diff] [blame] | 1092 | list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) { |
| 1093 | if (obj->ring != ring) |
| 1094 | continue; |
| 1095 | |
Chris Wilson | 0201f1e | 2012-07-20 12:41:01 +0100 | [diff] [blame] | 1096 | if (i915_seqno_passed(seqno, obj->last_read_seqno)) |
Chris Wilson | bcfb2e2 | 2011-01-07 21:06:07 +0000 | [diff] [blame] | 1097 | continue; |
| 1098 | |
| 1099 | if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0) |
| 1100 | continue; |
| 1101 | |
| 1102 | /* We need to copy these to an anonymous buffer as the simplest |
| 1103 | * method to avoid being overwritten by userspace. |
| 1104 | */ |
| 1105 | return i915_error_object_create(dev_priv, obj); |
| 1106 | } |
| 1107 | |
| 1108 | return NULL; |
| 1109 | } |
| 1110 | |
Daniel Vetter | d27b1e0 | 2011-12-14 13:57:01 +0100 | [diff] [blame] | 1111 | static void i915_record_ring_state(struct drm_device *dev, |
| 1112 | struct drm_i915_error_state *error, |
| 1113 | struct intel_ring_buffer *ring) |
| 1114 | { |
| 1115 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1116 | |
Daniel Vetter | 33f3f51 | 2011-12-14 13:57:39 +0100 | [diff] [blame] | 1117 | if (INTEL_INFO(dev)->gen >= 6) { |
Chris Wilson | 12f5581 | 2012-07-05 17:14:01 +0100 | [diff] [blame] | 1118 | error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50); |
Daniel Vetter | 33f3f51 | 2011-12-14 13:57:39 +0100 | [diff] [blame] | 1119 | error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring)); |
Daniel Vetter | 7e3b873 | 2012-02-01 22:26:45 +0100 | [diff] [blame] | 1120 | error->semaphore_mboxes[ring->id][0] |
| 1121 | = I915_READ(RING_SYNC_0(ring->mmio_base)); |
| 1122 | error->semaphore_mboxes[ring->id][1] |
| 1123 | = I915_READ(RING_SYNC_1(ring->mmio_base)); |
Chris Wilson | df2b23d | 2012-11-27 17:06:54 +0000 | [diff] [blame] | 1124 | error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0]; |
| 1125 | error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1]; |
Daniel Vetter | 33f3f51 | 2011-12-14 13:57:39 +0100 | [diff] [blame] | 1126 | } |
Daniel Vetter | c1cd90e | 2011-12-14 13:57:02 +0100 | [diff] [blame] | 1127 | |
Daniel Vetter | d27b1e0 | 2011-12-14 13:57:01 +0100 | [diff] [blame] | 1128 | if (INTEL_INFO(dev)->gen >= 4) { |
Daniel Vetter | 9d2f41f | 2012-04-02 21:41:45 +0200 | [diff] [blame] | 1129 | error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base)); |
Daniel Vetter | d27b1e0 | 2011-12-14 13:57:01 +0100 | [diff] [blame] | 1130 | error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base)); |
| 1131 | error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base)); |
| 1132 | error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base)); |
Daniel Vetter | c1cd90e | 2011-12-14 13:57:02 +0100 | [diff] [blame] | 1133 | error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base)); |
Ben Widawsky | 050ee91 | 2012-08-22 11:32:15 -0700 | [diff] [blame] | 1134 | if (ring->id == RCS) |
Daniel Vetter | d27b1e0 | 2011-12-14 13:57:01 +0100 | [diff] [blame] | 1135 | error->bbaddr = I915_READ64(BB_ADDR); |
Daniel Vetter | d27b1e0 | 2011-12-14 13:57:01 +0100 | [diff] [blame] | 1136 | } else { |
Daniel Vetter | 9d2f41f | 2012-04-02 21:41:45 +0200 | [diff] [blame] | 1137 | error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX); |
Daniel Vetter | d27b1e0 | 2011-12-14 13:57:01 +0100 | [diff] [blame] | 1138 | error->ipeir[ring->id] = I915_READ(IPEIR); |
| 1139 | error->ipehr[ring->id] = I915_READ(IPEHR); |
| 1140 | error->instdone[ring->id] = I915_READ(INSTDONE); |
Daniel Vetter | d27b1e0 | 2011-12-14 13:57:01 +0100 | [diff] [blame] | 1141 | } |
| 1142 | |
Ben Widawsky | 9574b3f | 2012-04-26 16:03:01 -0700 | [diff] [blame] | 1143 | error->waiting[ring->id] = waitqueue_active(&ring->irq_queue); |
Daniel Vetter | c1cd90e | 2011-12-14 13:57:02 +0100 | [diff] [blame] | 1144 | error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base)); |
Chris Wilson | b2eadbc | 2012-08-09 10:58:30 +0100 | [diff] [blame] | 1145 | error->seqno[ring->id] = ring->get_seqno(ring, false); |
Daniel Vetter | d27b1e0 | 2011-12-14 13:57:01 +0100 | [diff] [blame] | 1146 | error->acthd[ring->id] = intel_ring_get_active_head(ring); |
Daniel Vetter | c1cd90e | 2011-12-14 13:57:02 +0100 | [diff] [blame] | 1147 | error->head[ring->id] = I915_READ_HEAD(ring); |
| 1148 | error->tail[ring->id] = I915_READ_TAIL(ring); |
Daniel Vetter | 7e3b873 | 2012-02-01 22:26:45 +0100 | [diff] [blame] | 1149 | |
| 1150 | error->cpu_ring_head[ring->id] = ring->head; |
| 1151 | error->cpu_ring_tail[ring->id] = ring->tail; |
Daniel Vetter | d27b1e0 | 2011-12-14 13:57:01 +0100 | [diff] [blame] | 1152 | } |
| 1153 | |
Chris Wilson | 52d39a2 | 2012-02-15 11:25:37 +0000 | [diff] [blame] | 1154 | static void i915_gem_record_rings(struct drm_device *dev, |
| 1155 | struct drm_i915_error_state *error) |
| 1156 | { |
| 1157 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 1158 | struct intel_ring_buffer *ring; |
Chris Wilson | 52d39a2 | 2012-02-15 11:25:37 +0000 | [diff] [blame] | 1159 | struct drm_i915_gem_request *request; |
| 1160 | int i, count; |
| 1161 | |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 1162 | for_each_ring(ring, dev_priv, i) { |
Chris Wilson | 52d39a2 | 2012-02-15 11:25:37 +0000 | [diff] [blame] | 1163 | i915_record_ring_state(dev, error, ring); |
| 1164 | |
| 1165 | error->ring[i].batchbuffer = |
| 1166 | i915_error_first_batchbuffer(dev_priv, ring); |
| 1167 | |
| 1168 | error->ring[i].ringbuffer = |
| 1169 | i915_error_object_create(dev_priv, ring->obj); |
| 1170 | |
| 1171 | count = 0; |
| 1172 | list_for_each_entry(request, &ring->request_list, list) |
| 1173 | count++; |
| 1174 | |
| 1175 | error->ring[i].num_requests = count; |
| 1176 | error->ring[i].requests = |
| 1177 | kmalloc(count*sizeof(struct drm_i915_error_request), |
| 1178 | GFP_ATOMIC); |
| 1179 | if (error->ring[i].requests == NULL) { |
| 1180 | error->ring[i].num_requests = 0; |
| 1181 | continue; |
| 1182 | } |
| 1183 | |
| 1184 | count = 0; |
| 1185 | list_for_each_entry(request, &ring->request_list, list) { |
| 1186 | struct drm_i915_error_request *erq; |
| 1187 | |
| 1188 | erq = &error->ring[i].requests[count++]; |
| 1189 | erq->seqno = request->seqno; |
| 1190 | erq->jiffies = request->emitted_jiffies; |
Chris Wilson | ee4f42b | 2012-02-15 11:25:38 +0000 | [diff] [blame] | 1191 | erq->tail = request->tail; |
Chris Wilson | 52d39a2 | 2012-02-15 11:25:37 +0000 | [diff] [blame] | 1192 | } |
| 1193 | } |
| 1194 | } |
| 1195 | |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1196 | /** |
| 1197 | * i915_capture_error_state - capture an error record for later analysis |
| 1198 | * @dev: drm device |
| 1199 | * |
| 1200 | * Should be called when an error is detected (either a hang or an error |
| 1201 | * interrupt) to capture error state from the time of the error. Fills |
| 1202 | * out a structure which becomes available in debugfs for user level tools |
| 1203 | * to pick up. |
| 1204 | */ |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 1205 | static void i915_capture_error_state(struct drm_device *dev) |
| 1206 | { |
| 1207 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1208 | struct drm_i915_gem_object *obj; |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 1209 | struct drm_i915_error_state *error; |
| 1210 | unsigned long flags; |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1211 | int i, pipe; |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 1212 | |
| 1213 | spin_lock_irqsave(&dev_priv->error_lock, flags); |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1214 | error = dev_priv->first_error; |
| 1215 | spin_unlock_irqrestore(&dev_priv->error_lock, flags); |
| 1216 | if (error) |
| 1217 | return; |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 1218 | |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1219 | /* Account for pipe specific data like PIPE*STAT */ |
Daniel Vetter | 33f3f51 | 2011-12-14 13:57:39 +0100 | [diff] [blame] | 1220 | error = kzalloc(sizeof(*error), GFP_ATOMIC); |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 1221 | if (!error) { |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1222 | DRM_DEBUG_DRIVER("out of memory, not capturing error state\n"); |
| 1223 | return; |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 1224 | } |
| 1225 | |
Chris Wilson | b6f7833 | 2011-02-01 14:15:55 +0000 | [diff] [blame] | 1226 | DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n", |
| 1227 | dev->primary->index); |
Chris Wilson | 2fa772f3 | 2010-10-01 13:23:27 +0100 | [diff] [blame] | 1228 | |
Daniel Vetter | 742cbee | 2012-04-27 15:17:39 +0200 | [diff] [blame] | 1229 | kref_init(&error->ref); |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 1230 | error->eir = I915_READ(EIR); |
| 1231 | error->pgtbl_er = I915_READ(PGTBL_ER); |
Ben Widawsky | b9a3906 | 2012-06-04 14:42:52 -0700 | [diff] [blame] | 1232 | error->ccid = I915_READ(CCID); |
Ben Widawsky | be998e2 | 2012-04-26 16:03:00 -0700 | [diff] [blame] | 1233 | |
| 1234 | if (HAS_PCH_SPLIT(dev)) |
| 1235 | error->ier = I915_READ(DEIER) | I915_READ(GTIER); |
| 1236 | else if (IS_VALLEYVIEW(dev)) |
| 1237 | error->ier = I915_READ(GTIER) | I915_READ(VLV_IER); |
| 1238 | else if (IS_GEN2(dev)) |
| 1239 | error->ier = I915_READ16(IER); |
| 1240 | else |
| 1241 | error->ier = I915_READ(IER); |
| 1242 | |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1243 | for_each_pipe(pipe) |
| 1244 | error->pipestat[pipe] = I915_READ(PIPESTAT(pipe)); |
Daniel Vetter | d27b1e0 | 2011-12-14 13:57:01 +0100 | [diff] [blame] | 1245 | |
Daniel Vetter | 33f3f51 | 2011-12-14 13:57:39 +0100 | [diff] [blame] | 1246 | if (INTEL_INFO(dev)->gen >= 6) { |
Chris Wilson | f406839 | 2010-10-27 20:36:41 +0100 | [diff] [blame] | 1247 | error->error = I915_READ(ERROR_GEN6); |
Daniel Vetter | 33f3f51 | 2011-12-14 13:57:39 +0100 | [diff] [blame] | 1248 | error->done_reg = I915_READ(DONE_REG); |
| 1249 | } |
Chris Wilson | add354d | 2010-10-29 19:00:51 +0100 | [diff] [blame] | 1250 | |
Ben Widawsky | 71e172e | 2012-08-20 16:15:13 -0700 | [diff] [blame] | 1251 | if (INTEL_INFO(dev)->gen == 7) |
| 1252 | error->err_int = I915_READ(GEN7_ERR_INT); |
| 1253 | |
Ben Widawsky | 050ee91 | 2012-08-22 11:32:15 -0700 | [diff] [blame] | 1254 | i915_get_extra_instdone(dev, error->extra_instdone); |
| 1255 | |
Chris Wilson | 748ebc6 | 2010-10-24 10:28:47 +0100 | [diff] [blame] | 1256 | i915_gem_record_fences(dev, error); |
Chris Wilson | 52d39a2 | 2012-02-15 11:25:37 +0000 | [diff] [blame] | 1257 | i915_gem_record_rings(dev, error); |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1258 | |
Chris Wilson | c724e8a | 2010-11-22 08:07:02 +0000 | [diff] [blame] | 1259 | /* Record buffers on the active and pinned lists. */ |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1260 | error->active_bo = NULL; |
Chris Wilson | c724e8a | 2010-11-22 08:07:02 +0000 | [diff] [blame] | 1261 | error->pinned_bo = NULL; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1262 | |
Chris Wilson | bcfb2e2 | 2011-01-07 21:06:07 +0000 | [diff] [blame] | 1263 | i = 0; |
| 1264 | list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) |
| 1265 | i++; |
| 1266 | error->active_bo_count = i; |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 1267 | list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) |
Chris Wilson | 1b50247 | 2012-04-24 15:47:30 +0100 | [diff] [blame] | 1268 | if (obj->pin_count) |
| 1269 | i++; |
Chris Wilson | bcfb2e2 | 2011-01-07 21:06:07 +0000 | [diff] [blame] | 1270 | error->pinned_bo_count = i - error->active_bo_count; |
Chris Wilson | c724e8a | 2010-11-22 08:07:02 +0000 | [diff] [blame] | 1271 | |
Chris Wilson | 8e934db | 2011-01-24 12:34:00 +0000 | [diff] [blame] | 1272 | error->active_bo = NULL; |
| 1273 | error->pinned_bo = NULL; |
Chris Wilson | bcfb2e2 | 2011-01-07 21:06:07 +0000 | [diff] [blame] | 1274 | if (i) { |
| 1275 | error->active_bo = kmalloc(sizeof(*error->active_bo)*i, |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1276 | GFP_ATOMIC); |
Chris Wilson | c724e8a | 2010-11-22 08:07:02 +0000 | [diff] [blame] | 1277 | if (error->active_bo) |
| 1278 | error->pinned_bo = |
| 1279 | error->active_bo + error->active_bo_count; |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 1280 | } |
| 1281 | |
Chris Wilson | c724e8a | 2010-11-22 08:07:02 +0000 | [diff] [blame] | 1282 | if (error->active_bo) |
| 1283 | error->active_bo_count = |
Chris Wilson | 1b50247 | 2012-04-24 15:47:30 +0100 | [diff] [blame] | 1284 | capture_active_bo(error->active_bo, |
| 1285 | error->active_bo_count, |
| 1286 | &dev_priv->mm.active_list); |
Chris Wilson | c724e8a | 2010-11-22 08:07:02 +0000 | [diff] [blame] | 1287 | |
| 1288 | if (error->pinned_bo) |
| 1289 | error->pinned_bo_count = |
Chris Wilson | 1b50247 | 2012-04-24 15:47:30 +0100 | [diff] [blame] | 1290 | capture_pinned_bo(error->pinned_bo, |
| 1291 | error->pinned_bo_count, |
Chris Wilson | 6c085a7 | 2012-08-20 11:40:46 +0200 | [diff] [blame] | 1292 | &dev_priv->mm.bound_list); |
Chris Wilson | c724e8a | 2010-11-22 08:07:02 +0000 | [diff] [blame] | 1293 | |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1294 | do_gettimeofday(&error->time); |
| 1295 | |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 1296 | error->overlay = intel_overlay_capture_error_state(dev); |
Chris Wilson | c4a1d9e | 2010-11-21 13:12:35 +0000 | [diff] [blame] | 1297 | error->display = intel_display_capture_error_state(dev); |
Chris Wilson | 6ef3d42 | 2010-08-04 20:26:07 +0100 | [diff] [blame] | 1298 | |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1299 | spin_lock_irqsave(&dev_priv->error_lock, flags); |
| 1300 | if (dev_priv->first_error == NULL) { |
| 1301 | dev_priv->first_error = error; |
| 1302 | error = NULL; |
| 1303 | } |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 1304 | spin_unlock_irqrestore(&dev_priv->error_lock, flags); |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1305 | |
| 1306 | if (error) |
Daniel Vetter | 742cbee | 2012-04-27 15:17:39 +0200 | [diff] [blame] | 1307 | i915_error_state_free(&error->ref); |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1308 | } |
| 1309 | |
| 1310 | void i915_destroy_error_state(struct drm_device *dev) |
| 1311 | { |
| 1312 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1313 | struct drm_i915_error_state *error; |
Ben Widawsky | 6dc0e81 | 2012-01-23 15:30:02 -0800 | [diff] [blame] | 1314 | unsigned long flags; |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1315 | |
Ben Widawsky | 6dc0e81 | 2012-01-23 15:30:02 -0800 | [diff] [blame] | 1316 | spin_lock_irqsave(&dev_priv->error_lock, flags); |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1317 | error = dev_priv->first_error; |
| 1318 | dev_priv->first_error = NULL; |
Ben Widawsky | 6dc0e81 | 2012-01-23 15:30:02 -0800 | [diff] [blame] | 1319 | spin_unlock_irqrestore(&dev_priv->error_lock, flags); |
Chris Wilson | 9df3079 | 2010-02-18 10:24:56 +0000 | [diff] [blame] | 1320 | |
| 1321 | if (error) |
Daniel Vetter | 742cbee | 2012-04-27 15:17:39 +0200 | [diff] [blame] | 1322 | kref_put(&error->ref, i915_error_state_free); |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 1323 | } |
Chris Wilson | 3bd3c93 | 2010-08-19 08:19:30 +0100 | [diff] [blame] | 1324 | #else |
| 1325 | #define i915_capture_error_state(x) |
| 1326 | #endif |
Jesse Barnes | 63eeaf3 | 2009-06-18 16:56:52 -0700 | [diff] [blame] | 1327 | |
Chris Wilson | 35aed2e | 2010-05-27 13:18:12 +0100 | [diff] [blame] | 1328 | static void i915_report_and_clear_eir(struct drm_device *dev) |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1329 | { |
| 1330 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | bd9854f | 2012-08-23 15:18:09 -0700 | [diff] [blame] | 1331 | uint32_t instdone[I915_NUM_INSTDONE_REG]; |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1332 | u32 eir = I915_READ(EIR); |
Ben Widawsky | 050ee91 | 2012-08-22 11:32:15 -0700 | [diff] [blame] | 1333 | int pipe, i; |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1334 | |
Chris Wilson | 35aed2e | 2010-05-27 13:18:12 +0100 | [diff] [blame] | 1335 | if (!eir) |
| 1336 | return; |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1337 | |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 1338 | pr_err("render error detected, EIR: 0x%08x\n", eir); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1339 | |
Ben Widawsky | bd9854f | 2012-08-23 15:18:09 -0700 | [diff] [blame] | 1340 | i915_get_extra_instdone(dev, instdone); |
| 1341 | |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1342 | if (IS_G4X(dev)) { |
| 1343 | if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) { |
| 1344 | u32 ipeir = I915_READ(IPEIR_I965); |
| 1345 | |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 1346 | pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); |
| 1347 | pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); |
Ben Widawsky | 050ee91 | 2012-08-22 11:32:15 -0700 | [diff] [blame] | 1348 | for (i = 0; i < ARRAY_SIZE(instdone); i++) |
| 1349 | pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 1350 | pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 1351 | pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1352 | I915_WRITE(IPEIR_I965, ipeir); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 1353 | POSTING_READ(IPEIR_I965); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1354 | } |
| 1355 | if (eir & GM45_ERROR_PAGE_TABLE) { |
| 1356 | u32 pgtbl_err = I915_READ(PGTBL_ER); |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 1357 | pr_err("page table error\n"); |
| 1358 | pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1359 | I915_WRITE(PGTBL_ER, pgtbl_err); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 1360 | POSTING_READ(PGTBL_ER); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1361 | } |
| 1362 | } |
| 1363 | |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 1364 | if (!IS_GEN2(dev)) { |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1365 | if (eir & I915_ERROR_PAGE_TABLE) { |
| 1366 | u32 pgtbl_err = I915_READ(PGTBL_ER); |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 1367 | pr_err("page table error\n"); |
| 1368 | pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1369 | I915_WRITE(PGTBL_ER, pgtbl_err); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 1370 | POSTING_READ(PGTBL_ER); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1371 | } |
| 1372 | } |
| 1373 | |
| 1374 | if (eir & I915_ERROR_MEMORY_REFRESH) { |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 1375 | pr_err("memory refresh error:\n"); |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1376 | for_each_pipe(pipe) |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 1377 | pr_err("pipe %c stat: 0x%08x\n", |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1378 | pipe_name(pipe), I915_READ(PIPESTAT(pipe))); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1379 | /* pipestat has already been acked */ |
| 1380 | } |
| 1381 | if (eir & I915_ERROR_INSTRUCTION) { |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 1382 | pr_err("instruction error\n"); |
| 1383 | pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM)); |
Ben Widawsky | 050ee91 | 2012-08-22 11:32:15 -0700 | [diff] [blame] | 1384 | for (i = 0; i < ARRAY_SIZE(instdone); i++) |
| 1385 | pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]); |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 1386 | if (INTEL_INFO(dev)->gen < 4) { |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1387 | u32 ipeir = I915_READ(IPEIR); |
| 1388 | |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 1389 | pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR)); |
| 1390 | pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR)); |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 1391 | pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD)); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1392 | I915_WRITE(IPEIR, ipeir); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 1393 | POSTING_READ(IPEIR); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1394 | } else { |
| 1395 | u32 ipeir = I915_READ(IPEIR_I965); |
| 1396 | |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 1397 | pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965)); |
| 1398 | pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965)); |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 1399 | pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS)); |
Joe Perches | a70491c | 2012-03-18 13:00:11 -0700 | [diff] [blame] | 1400 | pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965)); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1401 | I915_WRITE(IPEIR_I965, ipeir); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 1402 | POSTING_READ(IPEIR_I965); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1403 | } |
| 1404 | } |
| 1405 | |
| 1406 | I915_WRITE(EIR, eir); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 1407 | POSTING_READ(EIR); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1408 | eir = I915_READ(EIR); |
| 1409 | if (eir) { |
| 1410 | /* |
| 1411 | * some errors might have become stuck, |
| 1412 | * mask them. |
| 1413 | */ |
| 1414 | DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir); |
| 1415 | I915_WRITE(EMR, I915_READ(EMR) | eir); |
| 1416 | I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); |
| 1417 | } |
Chris Wilson | 35aed2e | 2010-05-27 13:18:12 +0100 | [diff] [blame] | 1418 | } |
| 1419 | |
| 1420 | /** |
| 1421 | * i915_handle_error - handle an error interrupt |
| 1422 | * @dev: drm device |
| 1423 | * |
| 1424 | * Do some basic checking of regsiter state at error interrupt time and |
| 1425 | * dump it to the syslog. Also call i915_capture_error_state() to make |
| 1426 | * sure we get a record and make it available in debugfs. Fire a uevent |
| 1427 | * so userspace knows something bad happened (should trigger collection |
| 1428 | * of a ring dump etc.). |
| 1429 | */ |
Chris Wilson | 527f9e9 | 2010-11-11 01:16:58 +0000 | [diff] [blame] | 1430 | void i915_handle_error(struct drm_device *dev, bool wedged) |
Chris Wilson | 35aed2e | 2010-05-27 13:18:12 +0100 | [diff] [blame] | 1431 | { |
| 1432 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 1433 | struct intel_ring_buffer *ring; |
| 1434 | int i; |
Chris Wilson | 35aed2e | 2010-05-27 13:18:12 +0100 | [diff] [blame] | 1435 | |
| 1436 | i915_capture_error_state(dev); |
| 1437 | i915_report_and_clear_eir(dev); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1438 | |
Ben Gamari | ba1234d | 2009-09-14 17:48:47 -0400 | [diff] [blame] | 1439 | if (wedged) { |
Chris Wilson | 30dbf0c | 2010-09-25 10:19:17 +0100 | [diff] [blame] | 1440 | INIT_COMPLETION(dev_priv->error_completion); |
Ben Gamari | ba1234d | 2009-09-14 17:48:47 -0400 | [diff] [blame] | 1441 | atomic_set(&dev_priv->mm.wedged, 1); |
| 1442 | |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 1443 | /* |
| 1444 | * Wakeup waiting processes so they don't hang |
| 1445 | */ |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 1446 | for_each_ring(ring, dev_priv, i) |
| 1447 | wake_up_all(&ring->irq_queue); |
Ben Gamari | 11ed50e | 2009-09-14 17:48:45 -0400 | [diff] [blame] | 1448 | } |
| 1449 | |
Eric Anholt | 9c9fe1f | 2009-08-03 16:09:16 -0700 | [diff] [blame] | 1450 | queue_work(dev_priv->wq, &dev_priv->error_work); |
Jesse Barnes | 8a90523 | 2009-07-11 16:48:03 -0400 | [diff] [blame] | 1451 | } |
| 1452 | |
Simon Farnsworth | 4e5359c | 2010-09-01 17:47:52 +0100 | [diff] [blame] | 1453 | static void i915_pageflip_stall_check(struct drm_device *dev, int pipe) |
| 1454 | { |
| 1455 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 1456 | struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe]; |
| 1457 | struct intel_crtc *intel_crtc = to_intel_crtc(crtc); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1458 | struct drm_i915_gem_object *obj; |
Simon Farnsworth | 4e5359c | 2010-09-01 17:47:52 +0100 | [diff] [blame] | 1459 | struct intel_unpin_work *work; |
| 1460 | unsigned long flags; |
| 1461 | bool stall_detected; |
| 1462 | |
| 1463 | /* Ignore early vblank irqs */ |
| 1464 | if (intel_crtc == NULL) |
| 1465 | return; |
| 1466 | |
| 1467 | spin_lock_irqsave(&dev->event_lock, flags); |
| 1468 | work = intel_crtc->unpin_work; |
| 1469 | |
| 1470 | if (work == NULL || work->pending || !work->enable_stall_check) { |
| 1471 | /* Either the pending flip IRQ arrived, or we're too early. Don't check */ |
| 1472 | spin_unlock_irqrestore(&dev->event_lock, flags); |
| 1473 | return; |
| 1474 | } |
| 1475 | |
| 1476 | /* Potential stall - if we see that the flip has happened, assume a missed interrupt */ |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1477 | obj = work->pending_flip_obj; |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 1478 | if (INTEL_INFO(dev)->gen >= 4) { |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1479 | int dspsurf = DSPSURF(intel_crtc->plane); |
Armin Reese | 446f254 | 2012-03-30 16:20:16 -0700 | [diff] [blame] | 1480 | stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) == |
| 1481 | obj->gtt_offset; |
Simon Farnsworth | 4e5359c | 2010-09-01 17:47:52 +0100 | [diff] [blame] | 1482 | } else { |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 1483 | int dspaddr = DSPADDR(intel_crtc->plane); |
Chris Wilson | 05394f3 | 2010-11-08 19:18:58 +0000 | [diff] [blame] | 1484 | stall_detected = I915_READ(dspaddr) == (obj->gtt_offset + |
Ville Syrjälä | 01f2c77 | 2011-12-20 00:06:49 +0200 | [diff] [blame] | 1485 | crtc->y * crtc->fb->pitches[0] + |
Simon Farnsworth | 4e5359c | 2010-09-01 17:47:52 +0100 | [diff] [blame] | 1486 | crtc->x * crtc->fb->bits_per_pixel/8); |
| 1487 | } |
| 1488 | |
| 1489 | spin_unlock_irqrestore(&dev->event_lock, flags); |
| 1490 | |
| 1491 | if (stall_detected) { |
| 1492 | DRM_DEBUG_DRIVER("Pageflip stall detected\n"); |
| 1493 | intel_prepare_page_flip(dev, intel_crtc->plane); |
| 1494 | } |
| 1495 | } |
| 1496 | |
Keith Packard | 42f52ef | 2008-10-18 19:39:29 -0700 | [diff] [blame] | 1497 | /* Called from drm generic code, passed 'crtc' which |
| 1498 | * we use as a pipe index |
| 1499 | */ |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 1500 | static int i915_enable_vblank(struct drm_device *dev, int pipe) |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 1501 | { |
| 1502 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Keith Packard | e9d21d7 | 2008-10-16 11:31:38 -0700 | [diff] [blame] | 1503 | unsigned long irqflags; |
Jesse Barnes | 71e0ffa | 2009-01-08 10:42:15 -0800 | [diff] [blame] | 1504 | |
Chris Wilson | 5eddb70 | 2010-09-11 13:48:45 +0100 | [diff] [blame] | 1505 | if (!i915_pipe_enabled(dev, pipe)) |
Jesse Barnes | 71e0ffa | 2009-01-08 10:42:15 -0800 | [diff] [blame] | 1506 | return -EINVAL; |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 1507 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1508 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
Jesse Barnes | f796cf8 | 2011-04-07 13:58:17 -0700 | [diff] [blame] | 1509 | if (INTEL_INFO(dev)->gen >= 4) |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 1510 | i915_enable_pipestat(dev_priv, pipe, |
| 1511 | PIPE_START_VBLANK_INTERRUPT_ENABLE); |
Keith Packard | e9d21d7 | 2008-10-16 11:31:38 -0700 | [diff] [blame] | 1512 | else |
Keith Packard | 7c46358 | 2008-11-04 02:03:27 -0800 | [diff] [blame] | 1513 | i915_enable_pipestat(dev_priv, pipe, |
| 1514 | PIPE_VBLANK_INTERRUPT_ENABLE); |
Chris Wilson | 8692d00e | 2011-02-05 10:08:21 +0000 | [diff] [blame] | 1515 | |
| 1516 | /* maintain vblank delivery even in deep C-states */ |
| 1517 | if (dev_priv->info->gen == 3) |
Daniel Vetter | 6b26c86 | 2012-04-24 14:04:12 +0200 | [diff] [blame] | 1518 | I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS)); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1519 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
Chris Wilson | 8692d00e | 2011-02-05 10:08:21 +0000 | [diff] [blame] | 1520 | |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 1521 | return 0; |
| 1522 | } |
| 1523 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 1524 | static int ironlake_enable_vblank(struct drm_device *dev, int pipe) |
Jesse Barnes | f796cf8 | 2011-04-07 13:58:17 -0700 | [diff] [blame] | 1525 | { |
| 1526 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 1527 | unsigned long irqflags; |
| 1528 | |
| 1529 | if (!i915_pipe_enabled(dev, pipe)) |
| 1530 | return -EINVAL; |
| 1531 | |
| 1532 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
| 1533 | ironlake_enable_display_irq(dev_priv, (pipe == 0) ? |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 1534 | DE_PIPEA_VBLANK : DE_PIPEB_VBLANK); |
Jesse Barnes | f796cf8 | 2011-04-07 13:58:17 -0700 | [diff] [blame] | 1535 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
| 1536 | |
| 1537 | return 0; |
| 1538 | } |
| 1539 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 1540 | static int ivybridge_enable_vblank(struct drm_device *dev, int pipe) |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 1541 | { |
| 1542 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 1543 | unsigned long irqflags; |
| 1544 | |
| 1545 | if (!i915_pipe_enabled(dev, pipe)) |
| 1546 | return -EINVAL; |
| 1547 | |
| 1548 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
Chris Wilson | b615b57 | 2012-05-02 09:52:12 +0100 | [diff] [blame] | 1549 | ironlake_enable_display_irq(dev_priv, |
| 1550 | DE_PIPEA_VBLANK_IVB << (5 * pipe)); |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 1551 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
| 1552 | |
| 1553 | return 0; |
| 1554 | } |
| 1555 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1556 | static int valleyview_enable_vblank(struct drm_device *dev, int pipe) |
| 1557 | { |
| 1558 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 1559 | unsigned long irqflags; |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 1560 | u32 imr; |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1561 | |
| 1562 | if (!i915_pipe_enabled(dev, pipe)) |
| 1563 | return -EINVAL; |
| 1564 | |
| 1565 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1566 | imr = I915_READ(VLV_IMR); |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 1567 | if (pipe == 0) |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1568 | imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 1569 | else |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1570 | imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1571 | I915_WRITE(VLV_IMR, imr); |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 1572 | i915_enable_pipestat(dev_priv, pipe, |
| 1573 | PIPE_START_VBLANK_INTERRUPT_ENABLE); |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1574 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
| 1575 | |
| 1576 | return 0; |
| 1577 | } |
| 1578 | |
Keith Packard | 42f52ef | 2008-10-18 19:39:29 -0700 | [diff] [blame] | 1579 | /* Called from drm generic code, passed 'crtc' which |
| 1580 | * we use as a pipe index |
| 1581 | */ |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 1582 | static void i915_disable_vblank(struct drm_device *dev, int pipe) |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 1583 | { |
| 1584 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Keith Packard | e9d21d7 | 2008-10-16 11:31:38 -0700 | [diff] [blame] | 1585 | unsigned long irqflags; |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 1586 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1587 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
Chris Wilson | 8692d00e | 2011-02-05 10:08:21 +0000 | [diff] [blame] | 1588 | if (dev_priv->info->gen == 3) |
Daniel Vetter | 6b26c86 | 2012-04-24 14:04:12 +0200 | [diff] [blame] | 1589 | I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS)); |
Chris Wilson | 8692d00e | 2011-02-05 10:08:21 +0000 | [diff] [blame] | 1590 | |
Jesse Barnes | f796cf8 | 2011-04-07 13:58:17 -0700 | [diff] [blame] | 1591 | i915_disable_pipestat(dev_priv, pipe, |
| 1592 | PIPE_VBLANK_INTERRUPT_ENABLE | |
| 1593 | PIPE_START_VBLANK_INTERRUPT_ENABLE); |
| 1594 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
| 1595 | } |
| 1596 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 1597 | static void ironlake_disable_vblank(struct drm_device *dev, int pipe) |
Jesse Barnes | f796cf8 | 2011-04-07 13:58:17 -0700 | [diff] [blame] | 1598 | { |
| 1599 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 1600 | unsigned long irqflags; |
| 1601 | |
| 1602 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
| 1603 | ironlake_disable_display_irq(dev_priv, (pipe == 0) ? |
Akshay Joshi | 0206e35 | 2011-08-16 15:34:10 -0400 | [diff] [blame] | 1604 | DE_PIPEA_VBLANK : DE_PIPEB_VBLANK); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1605 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
Jesse Barnes | 0a3e67a | 2008-09-30 12:14:26 -0700 | [diff] [blame] | 1606 | } |
| 1607 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 1608 | static void ivybridge_disable_vblank(struct drm_device *dev, int pipe) |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 1609 | { |
| 1610 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 1611 | unsigned long irqflags; |
| 1612 | |
| 1613 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
Chris Wilson | b615b57 | 2012-05-02 09:52:12 +0100 | [diff] [blame] | 1614 | ironlake_disable_display_irq(dev_priv, |
| 1615 | DE_PIPEA_VBLANK_IVB << (pipe * 5)); |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 1616 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
| 1617 | } |
| 1618 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1619 | static void valleyview_disable_vblank(struct drm_device *dev, int pipe) |
| 1620 | { |
| 1621 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 1622 | unsigned long irqflags; |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 1623 | u32 imr; |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1624 | |
| 1625 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 1626 | i915_disable_pipestat(dev_priv, pipe, |
| 1627 | PIPE_START_VBLANK_INTERRUPT_ENABLE); |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1628 | imr = I915_READ(VLV_IMR); |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 1629 | if (pipe == 0) |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1630 | imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT; |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 1631 | else |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1632 | imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1633 | I915_WRITE(VLV_IMR, imr); |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1634 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
| 1635 | } |
| 1636 | |
Chris Wilson | 893eead | 2010-10-27 14:44:35 +0100 | [diff] [blame] | 1637 | static u32 |
| 1638 | ring_last_seqno(struct intel_ring_buffer *ring) |
Zou Nan hai | 852835f | 2010-05-21 09:08:56 +0800 | [diff] [blame] | 1639 | { |
Chris Wilson | 893eead | 2010-10-27 14:44:35 +0100 | [diff] [blame] | 1640 | return list_entry(ring->request_list.prev, |
| 1641 | struct drm_i915_gem_request, list)->seqno; |
| 1642 | } |
| 1643 | |
| 1644 | static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err) |
| 1645 | { |
| 1646 | if (list_empty(&ring->request_list) || |
Chris Wilson | b2eadbc | 2012-08-09 10:58:30 +0100 | [diff] [blame] | 1647 | i915_seqno_passed(ring->get_seqno(ring, false), |
| 1648 | ring_last_seqno(ring))) { |
Chris Wilson | 893eead | 2010-10-27 14:44:35 +0100 | [diff] [blame] | 1649 | /* Issue a wake-up to catch stuck h/w. */ |
Ben Widawsky | 9574b3f | 2012-04-26 16:03:01 -0700 | [diff] [blame] | 1650 | if (waitqueue_active(&ring->irq_queue)) { |
| 1651 | DRM_ERROR("Hangcheck timer elapsed... %s idle\n", |
| 1652 | ring->name); |
Chris Wilson | 893eead | 2010-10-27 14:44:35 +0100 | [diff] [blame] | 1653 | wake_up_all(&ring->irq_queue); |
| 1654 | *err = true; |
| 1655 | } |
| 1656 | return true; |
| 1657 | } |
| 1658 | return false; |
Ben Gamari | f65d942 | 2009-09-14 17:48:44 -0400 | [diff] [blame] | 1659 | } |
| 1660 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1661 | static bool kick_ring(struct intel_ring_buffer *ring) |
| 1662 | { |
| 1663 | struct drm_device *dev = ring->dev; |
| 1664 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 1665 | u32 tmp = I915_READ_CTL(ring); |
| 1666 | if (tmp & RING_WAIT) { |
| 1667 | DRM_ERROR("Kicking stuck wait on %s\n", |
| 1668 | ring->name); |
| 1669 | I915_WRITE_CTL(ring, tmp); |
| 1670 | return true; |
| 1671 | } |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1672 | return false; |
| 1673 | } |
| 1674 | |
Chris Wilson | d1e61e7 | 2012-04-10 17:00:41 +0100 | [diff] [blame] | 1675 | static bool i915_hangcheck_hung(struct drm_device *dev) |
| 1676 | { |
| 1677 | drm_i915_private_t *dev_priv = dev->dev_private; |
| 1678 | |
| 1679 | if (dev_priv->hangcheck_count++ > 1) { |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 1680 | bool hung = true; |
| 1681 | |
Chris Wilson | d1e61e7 | 2012-04-10 17:00:41 +0100 | [diff] [blame] | 1682 | DRM_ERROR("Hangcheck timer elapsed... GPU hung\n"); |
| 1683 | i915_handle_error(dev, true); |
| 1684 | |
| 1685 | if (!IS_GEN2(dev)) { |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 1686 | struct intel_ring_buffer *ring; |
| 1687 | int i; |
| 1688 | |
Chris Wilson | d1e61e7 | 2012-04-10 17:00:41 +0100 | [diff] [blame] | 1689 | /* Is the chip hanging on a WAIT_FOR_EVENT? |
| 1690 | * If so we can simply poke the RB_WAIT bit |
| 1691 | * and break the hang. This should work on |
| 1692 | * all but the second generation chipsets. |
| 1693 | */ |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 1694 | for_each_ring(ring, dev_priv, i) |
| 1695 | hung &= !kick_ring(ring); |
Chris Wilson | d1e61e7 | 2012-04-10 17:00:41 +0100 | [diff] [blame] | 1696 | } |
| 1697 | |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 1698 | return hung; |
Chris Wilson | d1e61e7 | 2012-04-10 17:00:41 +0100 | [diff] [blame] | 1699 | } |
| 1700 | |
| 1701 | return false; |
| 1702 | } |
| 1703 | |
Ben Gamari | f65d942 | 2009-09-14 17:48:44 -0400 | [diff] [blame] | 1704 | /** |
| 1705 | * This is called when the chip hasn't reported back with completed |
| 1706 | * batchbuffers in a long time. The first time this is called we simply record |
| 1707 | * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses |
| 1708 | * again, we assume the chip is wedged and try to fix it. |
| 1709 | */ |
| 1710 | void i915_hangcheck_elapsed(unsigned long data) |
| 1711 | { |
| 1712 | struct drm_device *dev = (struct drm_device *)data; |
| 1713 | drm_i915_private_t *dev_priv = dev->dev_private; |
Ben Widawsky | bd9854f | 2012-08-23 15:18:09 -0700 | [diff] [blame] | 1714 | uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG]; |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 1715 | struct intel_ring_buffer *ring; |
| 1716 | bool err = false, idle; |
| 1717 | int i; |
Chris Wilson | 893eead | 2010-10-27 14:44:35 +0100 | [diff] [blame] | 1718 | |
Ben Widawsky | 3e0dc6b | 2011-06-29 10:26:42 -0700 | [diff] [blame] | 1719 | if (!i915_enable_hangcheck) |
| 1720 | return; |
| 1721 | |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 1722 | memset(acthd, 0, sizeof(acthd)); |
| 1723 | idle = true; |
| 1724 | for_each_ring(ring, dev_priv, i) { |
| 1725 | idle &= i915_hangcheck_ring_idle(ring, &err); |
| 1726 | acthd[i] = intel_ring_get_active_head(ring); |
| 1727 | } |
| 1728 | |
Chris Wilson | 893eead | 2010-10-27 14:44:35 +0100 | [diff] [blame] | 1729 | /* If all work is done then ACTHD clearly hasn't advanced. */ |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 1730 | if (idle) { |
Chris Wilson | d1e61e7 | 2012-04-10 17:00:41 +0100 | [diff] [blame] | 1731 | if (err) { |
| 1732 | if (i915_hangcheck_hung(dev)) |
| 1733 | return; |
| 1734 | |
Chris Wilson | 893eead | 2010-10-27 14:44:35 +0100 | [diff] [blame] | 1735 | goto repeat; |
Chris Wilson | d1e61e7 | 2012-04-10 17:00:41 +0100 | [diff] [blame] | 1736 | } |
| 1737 | |
| 1738 | dev_priv->hangcheck_count = 0; |
Chris Wilson | 893eead | 2010-10-27 14:44:35 +0100 | [diff] [blame] | 1739 | return; |
| 1740 | } |
Eric Anholt | b9201c1 | 2010-01-08 14:25:16 -0800 | [diff] [blame] | 1741 | |
Ben Widawsky | bd9854f | 2012-08-23 15:18:09 -0700 | [diff] [blame] | 1742 | i915_get_extra_instdone(dev, instdone); |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 1743 | if (memcmp(dev_priv->last_acthd, acthd, sizeof(acthd)) == 0 && |
Ben Widawsky | 050ee91 | 2012-08-22 11:32:15 -0700 | [diff] [blame] | 1744 | memcmp(dev_priv->prev_instdone, instdone, sizeof(instdone)) == 0) { |
Chris Wilson | d1e61e7 | 2012-04-10 17:00:41 +0100 | [diff] [blame] | 1745 | if (i915_hangcheck_hung(dev)) |
Chris Wilson | cbb465e | 2010-06-06 12:16:24 +0100 | [diff] [blame] | 1746 | return; |
Chris Wilson | cbb465e | 2010-06-06 12:16:24 +0100 | [diff] [blame] | 1747 | } else { |
| 1748 | dev_priv->hangcheck_count = 0; |
| 1749 | |
Chris Wilson | b451951 | 2012-05-11 14:29:30 +0100 | [diff] [blame] | 1750 | memcpy(dev_priv->last_acthd, acthd, sizeof(acthd)); |
Ben Widawsky | 050ee91 | 2012-08-22 11:32:15 -0700 | [diff] [blame] | 1751 | memcpy(dev_priv->prev_instdone, instdone, sizeof(instdone)); |
Chris Wilson | cbb465e | 2010-06-06 12:16:24 +0100 | [diff] [blame] | 1752 | } |
Ben Gamari | f65d942 | 2009-09-14 17:48:44 -0400 | [diff] [blame] | 1753 | |
Chris Wilson | 893eead | 2010-10-27 14:44:35 +0100 | [diff] [blame] | 1754 | repeat: |
Ben Gamari | f65d942 | 2009-09-14 17:48:44 -0400 | [diff] [blame] | 1755 | /* Reset timer case chip hangs without another request being added */ |
Chris Wilson | b3b079d | 2010-09-13 23:44:34 +0100 | [diff] [blame] | 1756 | mod_timer(&dev_priv->hangcheck_timer, |
Chris Wilson | cecc21f | 2012-10-05 17:02:56 +0100 | [diff] [blame] | 1757 | round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES)); |
Ben Gamari | f65d942 | 2009-09-14 17:48:44 -0400 | [diff] [blame] | 1758 | } |
| 1759 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1760 | /* drm_dma.h hooks |
| 1761 | */ |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 1762 | static void ironlake_irq_preinstall(struct drm_device *dev) |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 1763 | { |
| 1764 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 1765 | |
Jesse Barnes | 4697995 | 2011-04-07 13:53:55 -0700 | [diff] [blame] | 1766 | atomic_set(&dev_priv->irq_received, 0); |
| 1767 | |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 1768 | I915_WRITE(HWSTAM, 0xeffe); |
Daniel Vetter | bdfcdb6 | 2012-01-05 01:05:26 +0100 | [diff] [blame] | 1769 | |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 1770 | /* XXX hotplug from PCH */ |
| 1771 | |
| 1772 | I915_WRITE(DEIMR, 0xffffffff); |
| 1773 | I915_WRITE(DEIER, 0x0); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 1774 | POSTING_READ(DEIER); |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 1775 | |
| 1776 | /* and GT */ |
| 1777 | I915_WRITE(GTIMR, 0xffffffff); |
| 1778 | I915_WRITE(GTIER, 0x0); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 1779 | POSTING_READ(GTIER); |
Zhenyu Wang | c650156 | 2009-11-03 18:57:21 +0000 | [diff] [blame] | 1780 | |
| 1781 | /* south display irq */ |
| 1782 | I915_WRITE(SDEIMR, 0xffffffff); |
| 1783 | I915_WRITE(SDEIER, 0x0); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 1784 | POSTING_READ(SDEIER); |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 1785 | } |
| 1786 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1787 | static void valleyview_irq_preinstall(struct drm_device *dev) |
| 1788 | { |
| 1789 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 1790 | int pipe; |
| 1791 | |
| 1792 | atomic_set(&dev_priv->irq_received, 0); |
| 1793 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1794 | /* VLV magic */ |
| 1795 | I915_WRITE(VLV_IMR, 0); |
| 1796 | I915_WRITE(RING_IMR(RENDER_RING_BASE), 0); |
| 1797 | I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0); |
| 1798 | I915_WRITE(RING_IMR(BLT_RING_BASE), 0); |
| 1799 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1800 | /* and GT */ |
| 1801 | I915_WRITE(GTIIR, I915_READ(GTIIR)); |
| 1802 | I915_WRITE(GTIIR, I915_READ(GTIIR)); |
| 1803 | I915_WRITE(GTIMR, 0xffffffff); |
| 1804 | I915_WRITE(GTIER, 0x0); |
| 1805 | POSTING_READ(GTIER); |
| 1806 | |
| 1807 | I915_WRITE(DPINVGTT, 0xff); |
| 1808 | |
| 1809 | I915_WRITE(PORT_HOTPLUG_EN, 0); |
| 1810 | I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); |
| 1811 | for_each_pipe(pipe) |
| 1812 | I915_WRITE(PIPESTAT(pipe), 0xffff); |
| 1813 | I915_WRITE(VLV_IIR, 0xffffffff); |
| 1814 | I915_WRITE(VLV_IMR, 0xffffffff); |
| 1815 | I915_WRITE(VLV_IER, 0x0); |
| 1816 | POSTING_READ(VLV_IER); |
| 1817 | } |
| 1818 | |
Keith Packard | 7fe0b97 | 2011-09-19 13:31:02 -0700 | [diff] [blame] | 1819 | /* |
| 1820 | * Enable digital hotplug on the PCH, and configure the DP short pulse |
| 1821 | * duration to 2ms (which is the minimum in the Display Port spec) |
| 1822 | * |
| 1823 | * This register is the same on all known PCH chips. |
| 1824 | */ |
| 1825 | |
| 1826 | static void ironlake_enable_pch_hotplug(struct drm_device *dev) |
| 1827 | { |
| 1828 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 1829 | u32 hotplug; |
| 1830 | |
| 1831 | hotplug = I915_READ(PCH_PORT_HOTPLUG); |
| 1832 | hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK); |
| 1833 | hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms; |
| 1834 | hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms; |
| 1835 | hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms; |
| 1836 | I915_WRITE(PCH_PORT_HOTPLUG, hotplug); |
| 1837 | } |
| 1838 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 1839 | static int ironlake_irq_postinstall(struct drm_device *dev) |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 1840 | { |
| 1841 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 1842 | /* enable kind of interrupts always enabled */ |
Jesse Barnes | 013d5aa | 2010-01-29 11:18:31 -0800 | [diff] [blame] | 1843 | u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT | |
| 1844 | DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1845 | u32 render_irqs; |
Yuanhan Liu | 2d7b836 | 2010-10-08 10:21:06 +0100 | [diff] [blame] | 1846 | u32 hotplug_mask; |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 1847 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1848 | dev_priv->irq_mask = ~display_mask; |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 1849 | |
| 1850 | /* should always can generate irq */ |
| 1851 | I915_WRITE(DEIIR, I915_READ(DEIIR)); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1852 | I915_WRITE(DEIMR, dev_priv->irq_mask); |
| 1853 | I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 1854 | POSTING_READ(DEIER); |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 1855 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1856 | dev_priv->gt_irq_mask = ~0; |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 1857 | |
| 1858 | I915_WRITE(GTIIR, I915_READ(GTIIR)); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1859 | I915_WRITE(GTIMR, dev_priv->gt_irq_mask); |
Xiang, Haihao | 881f47b | 2010-09-19 14:40:43 +0100 | [diff] [blame] | 1860 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1861 | if (IS_GEN6(dev)) |
| 1862 | render_irqs = |
| 1863 | GT_USER_INTERRUPT | |
Ben Widawsky | e2a1e2f | 2012-03-29 19:11:26 -0700 | [diff] [blame] | 1864 | GEN6_BSD_USER_INTERRUPT | |
| 1865 | GEN6_BLITTER_USER_INTERRUPT; |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1866 | else |
| 1867 | render_irqs = |
Chris Wilson | 88f23b8 | 2010-12-05 15:08:31 +0000 | [diff] [blame] | 1868 | GT_USER_INTERRUPT | |
Chris Wilson | c6df541 | 2010-12-15 09:56:50 +0000 | [diff] [blame] | 1869 | GT_PIPE_NOTIFY | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1870 | GT_BSD_USER_INTERRUPT; |
| 1871 | I915_WRITE(GTIER, render_irqs); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 1872 | POSTING_READ(GTIER); |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 1873 | |
Yuanhan Liu | 2d7b836 | 2010-10-08 10:21:06 +0100 | [diff] [blame] | 1874 | if (HAS_PCH_CPT(dev)) { |
Chris Wilson | 9035a97 | 2011-02-16 09:36:05 +0000 | [diff] [blame] | 1875 | hotplug_mask = (SDE_CRT_HOTPLUG_CPT | |
| 1876 | SDE_PORTB_HOTPLUG_CPT | |
| 1877 | SDE_PORTC_HOTPLUG_CPT | |
| 1878 | SDE_PORTD_HOTPLUG_CPT); |
Yuanhan Liu | 2d7b836 | 2010-10-08 10:21:06 +0100 | [diff] [blame] | 1879 | } else { |
Chris Wilson | 9035a97 | 2011-02-16 09:36:05 +0000 | [diff] [blame] | 1880 | hotplug_mask = (SDE_CRT_HOTPLUG | |
| 1881 | SDE_PORTB_HOTPLUG | |
| 1882 | SDE_PORTC_HOTPLUG | |
| 1883 | SDE_PORTD_HOTPLUG | |
| 1884 | SDE_AUX_MASK); |
Yuanhan Liu | 2d7b836 | 2010-10-08 10:21:06 +0100 | [diff] [blame] | 1885 | } |
| 1886 | |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1887 | dev_priv->pch_irq_mask = ~hotplug_mask; |
Zhenyu Wang | c650156 | 2009-11-03 18:57:21 +0000 | [diff] [blame] | 1888 | |
| 1889 | I915_WRITE(SDEIIR, I915_READ(SDEIIR)); |
Chris Wilson | 1ec14ad | 2010-12-04 11:30:53 +0000 | [diff] [blame] | 1890 | I915_WRITE(SDEIMR, dev_priv->pch_irq_mask); |
| 1891 | I915_WRITE(SDEIER, hotplug_mask); |
Chris Wilson | 3143a2b | 2010-11-16 15:55:10 +0000 | [diff] [blame] | 1892 | POSTING_READ(SDEIER); |
Zhenyu Wang | c650156 | 2009-11-03 18:57:21 +0000 | [diff] [blame] | 1893 | |
Keith Packard | 7fe0b97 | 2011-09-19 13:31:02 -0700 | [diff] [blame] | 1894 | ironlake_enable_pch_hotplug(dev); |
| 1895 | |
Jesse Barnes | f97108d | 2010-01-29 11:27:07 -0800 | [diff] [blame] | 1896 | if (IS_IRONLAKE_M(dev)) { |
| 1897 | /* Clear & enable PCU event interrupts */ |
| 1898 | I915_WRITE(DEIIR, DE_PCU_EVENT); |
| 1899 | I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT); |
| 1900 | ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT); |
| 1901 | } |
| 1902 | |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 1903 | return 0; |
| 1904 | } |
| 1905 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 1906 | static int ivybridge_irq_postinstall(struct drm_device *dev) |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 1907 | { |
| 1908 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 1909 | /* enable kind of interrupts always enabled */ |
Chris Wilson | b615b57 | 2012-05-02 09:52:12 +0100 | [diff] [blame] | 1910 | u32 display_mask = |
| 1911 | DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB | |
| 1912 | DE_PLANEC_FLIP_DONE_IVB | |
| 1913 | DE_PLANEB_FLIP_DONE_IVB | |
| 1914 | DE_PLANEA_FLIP_DONE_IVB; |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 1915 | u32 render_irqs; |
| 1916 | u32 hotplug_mask; |
| 1917 | |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 1918 | dev_priv->irq_mask = ~display_mask; |
| 1919 | |
| 1920 | /* should always can generate irq */ |
| 1921 | I915_WRITE(DEIIR, I915_READ(DEIIR)); |
| 1922 | I915_WRITE(DEIMR, dev_priv->irq_mask); |
Chris Wilson | b615b57 | 2012-05-02 09:52:12 +0100 | [diff] [blame] | 1923 | I915_WRITE(DEIER, |
| 1924 | display_mask | |
| 1925 | DE_PIPEC_VBLANK_IVB | |
| 1926 | DE_PIPEB_VBLANK_IVB | |
| 1927 | DE_PIPEA_VBLANK_IVB); |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 1928 | POSTING_READ(DEIER); |
| 1929 | |
Ben Widawsky | 15b9f80 | 2012-05-25 16:56:23 -0700 | [diff] [blame] | 1930 | dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT; |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 1931 | |
| 1932 | I915_WRITE(GTIIR, I915_READ(GTIIR)); |
| 1933 | I915_WRITE(GTIMR, dev_priv->gt_irq_mask); |
| 1934 | |
Ben Widawsky | e2a1e2f | 2012-03-29 19:11:26 -0700 | [diff] [blame] | 1935 | render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT | |
Ben Widawsky | 15b9f80 | 2012-05-25 16:56:23 -0700 | [diff] [blame] | 1936 | GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT; |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 1937 | I915_WRITE(GTIER, render_irqs); |
| 1938 | POSTING_READ(GTIER); |
| 1939 | |
| 1940 | hotplug_mask = (SDE_CRT_HOTPLUG_CPT | |
| 1941 | SDE_PORTB_HOTPLUG_CPT | |
| 1942 | SDE_PORTC_HOTPLUG_CPT | |
| 1943 | SDE_PORTD_HOTPLUG_CPT); |
| 1944 | dev_priv->pch_irq_mask = ~hotplug_mask; |
| 1945 | |
| 1946 | I915_WRITE(SDEIIR, I915_READ(SDEIIR)); |
| 1947 | I915_WRITE(SDEIMR, dev_priv->pch_irq_mask); |
| 1948 | I915_WRITE(SDEIER, hotplug_mask); |
| 1949 | POSTING_READ(SDEIER); |
| 1950 | |
Keith Packard | 7fe0b97 | 2011-09-19 13:31:02 -0700 | [diff] [blame] | 1951 | ironlake_enable_pch_hotplug(dev); |
| 1952 | |
Jesse Barnes | b1f14ad | 2011-04-06 12:13:38 -0700 | [diff] [blame] | 1953 | return 0; |
| 1954 | } |
| 1955 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1956 | static int valleyview_irq_postinstall(struct drm_device *dev) |
| 1957 | { |
| 1958 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1959 | u32 enable_mask; |
| 1960 | u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN); |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 1961 | u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV; |
Jesse Barnes | 3bcedbe | 2012-09-19 13:29:01 -0700 | [diff] [blame] | 1962 | u32 render_irqs; |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1963 | u16 msid; |
| 1964 | |
| 1965 | enable_mask = I915_DISPLAY_PORT_INTERRUPT; |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 1966 | enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | |
| 1967 | I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | |
| 1968 | I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1969 | I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; |
| 1970 | |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 1971 | /* |
| 1972 | *Leave vblank interrupts masked initially. enable/disable will |
| 1973 | * toggle them based on usage. |
| 1974 | */ |
| 1975 | dev_priv->irq_mask = (~enable_mask) | |
| 1976 | I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT | |
| 1977 | I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT; |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1978 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1979 | dev_priv->pipestat[0] = 0; |
| 1980 | dev_priv->pipestat[1] = 0; |
| 1981 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1982 | /* Hack for broken MSIs on VLV */ |
| 1983 | pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000); |
| 1984 | pci_read_config_word(dev->pdev, 0x98, &msid); |
| 1985 | msid &= 0xff; /* mask out delivery bits */ |
| 1986 | msid |= (1<<14); |
| 1987 | pci_write_config_word(dev_priv->dev->pdev, 0x98, msid); |
| 1988 | |
| 1989 | I915_WRITE(VLV_IMR, dev_priv->irq_mask); |
| 1990 | I915_WRITE(VLV_IER, enable_mask); |
| 1991 | I915_WRITE(VLV_IIR, 0xffffffff); |
| 1992 | I915_WRITE(PIPESTAT(0), 0xffff); |
| 1993 | I915_WRITE(PIPESTAT(1), 0xffff); |
| 1994 | POSTING_READ(VLV_IER); |
| 1995 | |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 1996 | i915_enable_pipestat(dev_priv, 0, pipestat_enable); |
| 1997 | i915_enable_pipestat(dev_priv, 1, pipestat_enable); |
| 1998 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 1999 | I915_WRITE(VLV_IIR, 0xffffffff); |
| 2000 | I915_WRITE(VLV_IIR, 0xffffffff); |
| 2001 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2002 | I915_WRITE(GTIIR, I915_READ(GTIIR)); |
Jesse Barnes | 31acc7f | 2012-06-20 10:53:11 -0700 | [diff] [blame] | 2003 | I915_WRITE(GTIMR, dev_priv->gt_irq_mask); |
Jesse Barnes | 3bcedbe | 2012-09-19 13:29:01 -0700 | [diff] [blame] | 2004 | |
| 2005 | render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT | |
| 2006 | GEN6_BLITTER_USER_INTERRUPT; |
| 2007 | I915_WRITE(GTIER, render_irqs); |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2008 | POSTING_READ(GTIER); |
| 2009 | |
| 2010 | /* ack & enable invalid PTE error interrupts */ |
| 2011 | #if 0 /* FIXME: add support to irq handler for checking these bits */ |
| 2012 | I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK); |
| 2013 | I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK); |
| 2014 | #endif |
| 2015 | |
| 2016 | I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE); |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2017 | /* Note HDMI and DP share bits */ |
| 2018 | if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS) |
| 2019 | hotplug_en |= HDMIB_HOTPLUG_INT_EN; |
| 2020 | if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS) |
| 2021 | hotplug_en |= HDMIC_HOTPLUG_INT_EN; |
| 2022 | if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS) |
| 2023 | hotplug_en |= HDMID_HOTPLUG_INT_EN; |
Vijay Purushothaman | ae33cdcf | 2012-09-27 19:13:02 +0530 | [diff] [blame] | 2024 | if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915) |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2025 | hotplug_en |= SDVOC_HOTPLUG_INT_EN; |
Vijay Purushothaman | ae33cdcf | 2012-09-27 19:13:02 +0530 | [diff] [blame] | 2026 | if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915) |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2027 | hotplug_en |= SDVOB_HOTPLUG_INT_EN; |
| 2028 | if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) { |
| 2029 | hotplug_en |= CRT_HOTPLUG_INT_EN; |
| 2030 | hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; |
| 2031 | } |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2032 | |
| 2033 | I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); |
| 2034 | |
| 2035 | return 0; |
| 2036 | } |
| 2037 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2038 | static void valleyview_irq_uninstall(struct drm_device *dev) |
| 2039 | { |
| 2040 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 2041 | int pipe; |
| 2042 | |
| 2043 | if (!dev_priv) |
| 2044 | return; |
| 2045 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2046 | for_each_pipe(pipe) |
| 2047 | I915_WRITE(PIPESTAT(pipe), 0xffff); |
| 2048 | |
| 2049 | I915_WRITE(HWSTAM, 0xffffffff); |
| 2050 | I915_WRITE(PORT_HOTPLUG_EN, 0); |
| 2051 | I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); |
| 2052 | for_each_pipe(pipe) |
| 2053 | I915_WRITE(PIPESTAT(pipe), 0xffff); |
| 2054 | I915_WRITE(VLV_IIR, 0xffffffff); |
| 2055 | I915_WRITE(VLV_IMR, 0xffffffff); |
| 2056 | I915_WRITE(VLV_IER, 0x0); |
| 2057 | POSTING_READ(VLV_IER); |
| 2058 | } |
| 2059 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 2060 | static void ironlake_irq_uninstall(struct drm_device *dev) |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 2061 | { |
| 2062 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Jesse Barnes | 4697995 | 2011-04-07 13:53:55 -0700 | [diff] [blame] | 2063 | |
| 2064 | if (!dev_priv) |
| 2065 | return; |
| 2066 | |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 2067 | I915_WRITE(HWSTAM, 0xffffffff); |
| 2068 | |
| 2069 | I915_WRITE(DEIMR, 0xffffffff); |
| 2070 | I915_WRITE(DEIER, 0x0); |
| 2071 | I915_WRITE(DEIIR, I915_READ(DEIIR)); |
| 2072 | |
| 2073 | I915_WRITE(GTIMR, 0xffffffff); |
| 2074 | I915_WRITE(GTIER, 0x0); |
| 2075 | I915_WRITE(GTIIR, I915_READ(GTIIR)); |
Keith Packard | 192aac1f | 2011-09-20 10:12:44 -0700 | [diff] [blame] | 2076 | |
| 2077 | I915_WRITE(SDEIMR, 0xffffffff); |
| 2078 | I915_WRITE(SDEIER, 0x0); |
| 2079 | I915_WRITE(SDEIIR, I915_READ(SDEIIR)); |
Zhenyu Wang | 036a4a7 | 2009-06-08 14:40:19 +0800 | [diff] [blame] | 2080 | } |
| 2081 | |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 2082 | static void i8xx_irq_preinstall(struct drm_device * dev) |
| 2083 | { |
| 2084 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 2085 | int pipe; |
| 2086 | |
| 2087 | atomic_set(&dev_priv->irq_received, 0); |
| 2088 | |
| 2089 | for_each_pipe(pipe) |
| 2090 | I915_WRITE(PIPESTAT(pipe), 0); |
| 2091 | I915_WRITE16(IMR, 0xffff); |
| 2092 | I915_WRITE16(IER, 0x0); |
| 2093 | POSTING_READ16(IER); |
| 2094 | } |
| 2095 | |
| 2096 | static int i8xx_irq_postinstall(struct drm_device *dev) |
| 2097 | { |
| 2098 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 2099 | |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 2100 | dev_priv->pipestat[0] = 0; |
| 2101 | dev_priv->pipestat[1] = 0; |
| 2102 | |
| 2103 | I915_WRITE16(EMR, |
| 2104 | ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); |
| 2105 | |
| 2106 | /* Unmask the interrupts that we always want on. */ |
| 2107 | dev_priv->irq_mask = |
| 2108 | ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | |
| 2109 | I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | |
| 2110 | I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | |
| 2111 | I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | |
| 2112 | I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); |
| 2113 | I915_WRITE16(IMR, dev_priv->irq_mask); |
| 2114 | |
| 2115 | I915_WRITE16(IER, |
| 2116 | I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | |
| 2117 | I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | |
| 2118 | I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | |
| 2119 | I915_USER_INTERRUPT); |
| 2120 | POSTING_READ16(IER); |
| 2121 | |
| 2122 | return 0; |
| 2123 | } |
| 2124 | |
Daniel Vetter | ff1f525 | 2012-10-02 15:10:55 +0200 | [diff] [blame] | 2125 | static irqreturn_t i8xx_irq_handler(int irq, void *arg) |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 2126 | { |
| 2127 | struct drm_device *dev = (struct drm_device *) arg; |
| 2128 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 2129 | u16 iir, new_iir; |
| 2130 | u32 pipe_stats[2]; |
| 2131 | unsigned long irqflags; |
| 2132 | int irq_received; |
| 2133 | int pipe; |
| 2134 | u16 flip_mask = |
| 2135 | I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | |
| 2136 | I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; |
| 2137 | |
| 2138 | atomic_inc(&dev_priv->irq_received); |
| 2139 | |
| 2140 | iir = I915_READ16(IIR); |
| 2141 | if (iir == 0) |
| 2142 | return IRQ_NONE; |
| 2143 | |
| 2144 | while (iir & ~flip_mask) { |
| 2145 | /* Can't rely on pipestat interrupt bit in iir as it might |
| 2146 | * have been cleared after the pipestat interrupt was received. |
| 2147 | * It doesn't set the bit in iir again, but it still produces |
| 2148 | * interrupts (for non-MSI). |
| 2149 | */ |
| 2150 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
| 2151 | if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) |
| 2152 | i915_handle_error(dev, false); |
| 2153 | |
| 2154 | for_each_pipe(pipe) { |
| 2155 | int reg = PIPESTAT(pipe); |
| 2156 | pipe_stats[pipe] = I915_READ(reg); |
| 2157 | |
| 2158 | /* |
| 2159 | * Clear the PIPE*STAT regs before the IIR |
| 2160 | */ |
| 2161 | if (pipe_stats[pipe] & 0x8000ffff) { |
| 2162 | if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) |
| 2163 | DRM_DEBUG_DRIVER("pipe %c underrun\n", |
| 2164 | pipe_name(pipe)); |
| 2165 | I915_WRITE(reg, pipe_stats[pipe]); |
| 2166 | irq_received = 1; |
| 2167 | } |
| 2168 | } |
| 2169 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
| 2170 | |
| 2171 | I915_WRITE16(IIR, iir & ~flip_mask); |
| 2172 | new_iir = I915_READ16(IIR); /* Flush posted writes */ |
| 2173 | |
Daniel Vetter | d05c617 | 2012-04-26 23:28:09 +0200 | [diff] [blame] | 2174 | i915_update_dri1_breadcrumb(dev); |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 2175 | |
| 2176 | if (iir & I915_USER_INTERRUPT) |
| 2177 | notify_ring(dev, &dev_priv->ring[RCS]); |
| 2178 | |
| 2179 | if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS && |
| 2180 | drm_handle_vblank(dev, 0)) { |
| 2181 | if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) { |
| 2182 | intel_prepare_page_flip(dev, 0); |
| 2183 | intel_finish_page_flip(dev, 0); |
| 2184 | flip_mask &= ~I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT; |
| 2185 | } |
| 2186 | } |
| 2187 | |
| 2188 | if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS && |
| 2189 | drm_handle_vblank(dev, 1)) { |
| 2190 | if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) { |
| 2191 | intel_prepare_page_flip(dev, 1); |
| 2192 | intel_finish_page_flip(dev, 1); |
| 2193 | flip_mask &= ~I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; |
| 2194 | } |
| 2195 | } |
| 2196 | |
| 2197 | iir = new_iir; |
| 2198 | } |
| 2199 | |
| 2200 | return IRQ_HANDLED; |
| 2201 | } |
| 2202 | |
| 2203 | static void i8xx_irq_uninstall(struct drm_device * dev) |
| 2204 | { |
| 2205 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 2206 | int pipe; |
| 2207 | |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 2208 | for_each_pipe(pipe) { |
| 2209 | /* Clear enable bits; then clear status bits */ |
| 2210 | I915_WRITE(PIPESTAT(pipe), 0); |
| 2211 | I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); |
| 2212 | } |
| 2213 | I915_WRITE16(IMR, 0xffff); |
| 2214 | I915_WRITE16(IER, 0x0); |
| 2215 | I915_WRITE16(IIR, I915_READ16(IIR)); |
| 2216 | } |
| 2217 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2218 | static void i915_irq_preinstall(struct drm_device * dev) |
| 2219 | { |
| 2220 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 2221 | int pipe; |
| 2222 | |
| 2223 | atomic_set(&dev_priv->irq_received, 0); |
| 2224 | |
| 2225 | if (I915_HAS_HOTPLUG(dev)) { |
| 2226 | I915_WRITE(PORT_HOTPLUG_EN, 0); |
| 2227 | I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); |
| 2228 | } |
| 2229 | |
Chris Wilson | 00d98eb | 2012-04-24 22:59:48 +0100 | [diff] [blame] | 2230 | I915_WRITE16(HWSTAM, 0xeffe); |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2231 | for_each_pipe(pipe) |
| 2232 | I915_WRITE(PIPESTAT(pipe), 0); |
| 2233 | I915_WRITE(IMR, 0xffffffff); |
| 2234 | I915_WRITE(IER, 0x0); |
| 2235 | POSTING_READ(IER); |
| 2236 | } |
| 2237 | |
| 2238 | static int i915_irq_postinstall(struct drm_device *dev) |
| 2239 | { |
| 2240 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 2241 | u32 enable_mask; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2242 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2243 | dev_priv->pipestat[0] = 0; |
| 2244 | dev_priv->pipestat[1] = 0; |
| 2245 | |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 2246 | I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH)); |
| 2247 | |
| 2248 | /* Unmask the interrupts that we always want on. */ |
| 2249 | dev_priv->irq_mask = |
| 2250 | ~(I915_ASLE_INTERRUPT | |
| 2251 | I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | |
| 2252 | I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | |
| 2253 | I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | |
| 2254 | I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | |
| 2255 | I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); |
| 2256 | |
| 2257 | enable_mask = |
| 2258 | I915_ASLE_INTERRUPT | |
| 2259 | I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | |
| 2260 | I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | |
| 2261 | I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT | |
| 2262 | I915_USER_INTERRUPT; |
| 2263 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2264 | if (I915_HAS_HOTPLUG(dev)) { |
| 2265 | /* Enable in IER... */ |
| 2266 | enable_mask |= I915_DISPLAY_PORT_INTERRUPT; |
| 2267 | /* and unmask in IMR */ |
| 2268 | dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT; |
| 2269 | } |
| 2270 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2271 | I915_WRITE(IMR, dev_priv->irq_mask); |
| 2272 | I915_WRITE(IER, enable_mask); |
| 2273 | POSTING_READ(IER); |
| 2274 | |
| 2275 | if (I915_HAS_HOTPLUG(dev)) { |
| 2276 | u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN); |
| 2277 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2278 | if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS) |
| 2279 | hotplug_en |= HDMIB_HOTPLUG_INT_EN; |
| 2280 | if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS) |
| 2281 | hotplug_en |= HDMIC_HOTPLUG_INT_EN; |
| 2282 | if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS) |
| 2283 | hotplug_en |= HDMID_HOTPLUG_INT_EN; |
Chris Wilson | 084b612 | 2012-05-11 18:01:33 +0100 | [diff] [blame] | 2284 | if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I915) |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2285 | hotplug_en |= SDVOC_HOTPLUG_INT_EN; |
Chris Wilson | 084b612 | 2012-05-11 18:01:33 +0100 | [diff] [blame] | 2286 | if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I915) |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2287 | hotplug_en |= SDVOB_HOTPLUG_INT_EN; |
| 2288 | if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) { |
| 2289 | hotplug_en |= CRT_HOTPLUG_INT_EN; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2290 | hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; |
| 2291 | } |
| 2292 | |
| 2293 | /* Ignore TV since it's buggy */ |
| 2294 | |
| 2295 | I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); |
| 2296 | } |
| 2297 | |
| 2298 | intel_opregion_enable_asle(dev); |
| 2299 | |
| 2300 | return 0; |
| 2301 | } |
| 2302 | |
Daniel Vetter | ff1f525 | 2012-10-02 15:10:55 +0200 | [diff] [blame] | 2303 | static irqreturn_t i915_irq_handler(int irq, void *arg) |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2304 | { |
| 2305 | struct drm_device *dev = (struct drm_device *) arg; |
| 2306 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Chris Wilson | 8291ee9 | 2012-04-24 22:59:47 +0100 | [diff] [blame] | 2307 | u32 iir, new_iir, pipe_stats[I915_MAX_PIPES]; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2308 | unsigned long irqflags; |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 2309 | u32 flip_mask = |
| 2310 | I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | |
| 2311 | I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT; |
| 2312 | u32 flip[2] = { |
| 2313 | I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT, |
| 2314 | I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
| 2315 | }; |
| 2316 | int pipe, ret = IRQ_NONE; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2317 | |
| 2318 | atomic_inc(&dev_priv->irq_received); |
| 2319 | |
| 2320 | iir = I915_READ(IIR); |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 2321 | do { |
| 2322 | bool irq_received = (iir & ~flip_mask) != 0; |
Chris Wilson | 8291ee9 | 2012-04-24 22:59:47 +0100 | [diff] [blame] | 2323 | bool blc_event = false; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2324 | |
| 2325 | /* Can't rely on pipestat interrupt bit in iir as it might |
| 2326 | * have been cleared after the pipestat interrupt was received. |
| 2327 | * It doesn't set the bit in iir again, but it still produces |
| 2328 | * interrupts (for non-MSI). |
| 2329 | */ |
| 2330 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
| 2331 | if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) |
| 2332 | i915_handle_error(dev, false); |
| 2333 | |
| 2334 | for_each_pipe(pipe) { |
| 2335 | int reg = PIPESTAT(pipe); |
| 2336 | pipe_stats[pipe] = I915_READ(reg); |
| 2337 | |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 2338 | /* Clear the PIPE*STAT regs before the IIR */ |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2339 | if (pipe_stats[pipe] & 0x8000ffff) { |
| 2340 | if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) |
| 2341 | DRM_DEBUG_DRIVER("pipe %c underrun\n", |
| 2342 | pipe_name(pipe)); |
| 2343 | I915_WRITE(reg, pipe_stats[pipe]); |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 2344 | irq_received = true; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2345 | } |
| 2346 | } |
| 2347 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
| 2348 | |
| 2349 | if (!irq_received) |
| 2350 | break; |
| 2351 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2352 | /* Consume port. Then clear IIR or we'll miss events */ |
| 2353 | if ((I915_HAS_HOTPLUG(dev)) && |
| 2354 | (iir & I915_DISPLAY_PORT_INTERRUPT)) { |
| 2355 | u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); |
| 2356 | |
| 2357 | DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", |
| 2358 | hotplug_status); |
| 2359 | if (hotplug_status & dev_priv->hotplug_supported_mask) |
| 2360 | queue_work(dev_priv->wq, |
| 2361 | &dev_priv->hotplug_work); |
| 2362 | |
| 2363 | I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 2364 | POSTING_READ(PORT_HOTPLUG_STAT); |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2365 | } |
| 2366 | |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 2367 | I915_WRITE(IIR, iir & ~flip_mask); |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2368 | new_iir = I915_READ(IIR); /* Flush posted writes */ |
| 2369 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2370 | if (iir & I915_USER_INTERRUPT) |
| 2371 | notify_ring(dev, &dev_priv->ring[RCS]); |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2372 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2373 | for_each_pipe(pipe) { |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 2374 | int plane = pipe; |
| 2375 | if (IS_MOBILE(dev)) |
| 2376 | plane = !plane; |
Chris Wilson | 8291ee9 | 2012-04-24 22:59:47 +0100 | [diff] [blame] | 2377 | if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS && |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2378 | drm_handle_vblank(dev, pipe)) { |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 2379 | if (iir & flip[plane]) { |
| 2380 | intel_prepare_page_flip(dev, plane); |
| 2381 | intel_finish_page_flip(dev, pipe); |
| 2382 | flip_mask &= ~flip[plane]; |
| 2383 | } |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2384 | } |
| 2385 | |
| 2386 | if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) |
| 2387 | blc_event = true; |
| 2388 | } |
| 2389 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2390 | if (blc_event || (iir & I915_ASLE_INTERRUPT)) |
| 2391 | intel_opregion_asle_intr(dev); |
| 2392 | |
| 2393 | /* With MSI, interrupts are only generated when iir |
| 2394 | * transitions from zero to nonzero. If another bit got |
| 2395 | * set while we were handling the existing iir bits, then |
| 2396 | * we would never get another interrupt. |
| 2397 | * |
| 2398 | * This is fine on non-MSI as well, as if we hit this path |
| 2399 | * we avoid exiting the interrupt handler only to generate |
| 2400 | * another one. |
| 2401 | * |
| 2402 | * Note that for MSI this could cause a stray interrupt report |
| 2403 | * if an interrupt landed in the time between writing IIR and |
| 2404 | * the posting read. This should be rare enough to never |
| 2405 | * trigger the 99% of 100,000 interrupts test for disabling |
| 2406 | * stray interrupts. |
| 2407 | */ |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 2408 | ret = IRQ_HANDLED; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2409 | iir = new_iir; |
Chris Wilson | 38bde18 | 2012-04-24 22:59:50 +0100 | [diff] [blame] | 2410 | } while (iir & ~flip_mask); |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2411 | |
Daniel Vetter | d05c617 | 2012-04-26 23:28:09 +0200 | [diff] [blame] | 2412 | i915_update_dri1_breadcrumb(dev); |
Chris Wilson | 8291ee9 | 2012-04-24 22:59:47 +0100 | [diff] [blame] | 2413 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2414 | return ret; |
| 2415 | } |
| 2416 | |
| 2417 | static void i915_irq_uninstall(struct drm_device * dev) |
| 2418 | { |
| 2419 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 2420 | int pipe; |
| 2421 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2422 | if (I915_HAS_HOTPLUG(dev)) { |
| 2423 | I915_WRITE(PORT_HOTPLUG_EN, 0); |
| 2424 | I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); |
| 2425 | } |
| 2426 | |
Chris Wilson | 00d98eb | 2012-04-24 22:59:48 +0100 | [diff] [blame] | 2427 | I915_WRITE16(HWSTAM, 0xffff); |
Chris Wilson | 55b3975 | 2012-04-24 22:59:49 +0100 | [diff] [blame] | 2428 | for_each_pipe(pipe) { |
| 2429 | /* Clear enable bits; then clear status bits */ |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2430 | I915_WRITE(PIPESTAT(pipe), 0); |
Chris Wilson | 55b3975 | 2012-04-24 22:59:49 +0100 | [diff] [blame] | 2431 | I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe))); |
| 2432 | } |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2433 | I915_WRITE(IMR, 0xffffffff); |
| 2434 | I915_WRITE(IER, 0x0); |
| 2435 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2436 | I915_WRITE(IIR, I915_READ(IIR)); |
| 2437 | } |
| 2438 | |
| 2439 | static void i965_irq_preinstall(struct drm_device * dev) |
| 2440 | { |
| 2441 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 2442 | int pipe; |
| 2443 | |
| 2444 | atomic_set(&dev_priv->irq_received, 0); |
| 2445 | |
Chris Wilson | adca473 | 2012-05-11 18:01:31 +0100 | [diff] [blame] | 2446 | I915_WRITE(PORT_HOTPLUG_EN, 0); |
| 2447 | I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2448 | |
| 2449 | I915_WRITE(HWSTAM, 0xeffe); |
| 2450 | for_each_pipe(pipe) |
| 2451 | I915_WRITE(PIPESTAT(pipe), 0); |
| 2452 | I915_WRITE(IMR, 0xffffffff); |
| 2453 | I915_WRITE(IER, 0x0); |
| 2454 | POSTING_READ(IER); |
| 2455 | } |
| 2456 | |
| 2457 | static int i965_irq_postinstall(struct drm_device *dev) |
| 2458 | { |
| 2459 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Chris Wilson | adca473 | 2012-05-11 18:01:31 +0100 | [diff] [blame] | 2460 | u32 hotplug_en; |
Chris Wilson | bbba0a9 | 2012-04-24 22:59:51 +0100 | [diff] [blame] | 2461 | u32 enable_mask; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2462 | u32 error_mask; |
| 2463 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2464 | /* Unmask the interrupts that we always want on. */ |
Chris Wilson | bbba0a9 | 2012-04-24 22:59:51 +0100 | [diff] [blame] | 2465 | dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT | |
Chris Wilson | adca473 | 2012-05-11 18:01:31 +0100 | [diff] [blame] | 2466 | I915_DISPLAY_PORT_INTERRUPT | |
Chris Wilson | bbba0a9 | 2012-04-24 22:59:51 +0100 | [diff] [blame] | 2467 | I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | |
| 2468 | I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | |
| 2469 | I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | |
| 2470 | I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | |
| 2471 | I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT); |
| 2472 | |
| 2473 | enable_mask = ~dev_priv->irq_mask; |
| 2474 | enable_mask |= I915_USER_INTERRUPT; |
| 2475 | |
| 2476 | if (IS_G4X(dev)) |
| 2477 | enable_mask |= I915_BSD_USER_INTERRUPT; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2478 | |
| 2479 | dev_priv->pipestat[0] = 0; |
| 2480 | dev_priv->pipestat[1] = 0; |
| 2481 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2482 | /* |
| 2483 | * Enable some error detection, note the instruction error mask |
| 2484 | * bit is reserved, so we leave it masked. |
| 2485 | */ |
| 2486 | if (IS_G4X(dev)) { |
| 2487 | error_mask = ~(GM45_ERROR_PAGE_TABLE | |
| 2488 | GM45_ERROR_MEM_PRIV | |
| 2489 | GM45_ERROR_CP_PRIV | |
| 2490 | I915_ERROR_MEMORY_REFRESH); |
| 2491 | } else { |
| 2492 | error_mask = ~(I915_ERROR_PAGE_TABLE | |
| 2493 | I915_ERROR_MEMORY_REFRESH); |
| 2494 | } |
| 2495 | I915_WRITE(EMR, error_mask); |
| 2496 | |
| 2497 | I915_WRITE(IMR, dev_priv->irq_mask); |
| 2498 | I915_WRITE(IER, enable_mask); |
| 2499 | POSTING_READ(IER); |
| 2500 | |
Chris Wilson | adca473 | 2012-05-11 18:01:31 +0100 | [diff] [blame] | 2501 | /* Note HDMI and DP share hotplug bits */ |
| 2502 | hotplug_en = 0; |
| 2503 | if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS) |
| 2504 | hotplug_en |= HDMIB_HOTPLUG_INT_EN; |
| 2505 | if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS) |
| 2506 | hotplug_en |= HDMIC_HOTPLUG_INT_EN; |
| 2507 | if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS) |
| 2508 | hotplug_en |= HDMID_HOTPLUG_INT_EN; |
Chris Wilson | 084b612 | 2012-05-11 18:01:33 +0100 | [diff] [blame] | 2509 | if (IS_G4X(dev)) { |
| 2510 | if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_G4X) |
| 2511 | hotplug_en |= SDVOC_HOTPLUG_INT_EN; |
| 2512 | if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_G4X) |
| 2513 | hotplug_en |= SDVOB_HOTPLUG_INT_EN; |
| 2514 | } else { |
| 2515 | if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS_I965) |
| 2516 | hotplug_en |= SDVOC_HOTPLUG_INT_EN; |
| 2517 | if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS_I965) |
| 2518 | hotplug_en |= SDVOB_HOTPLUG_INT_EN; |
| 2519 | } |
Chris Wilson | adca473 | 2012-05-11 18:01:31 +0100 | [diff] [blame] | 2520 | if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) { |
| 2521 | hotplug_en |= CRT_HOTPLUG_INT_EN; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2522 | |
Chris Wilson | adca473 | 2012-05-11 18:01:31 +0100 | [diff] [blame] | 2523 | /* Programming the CRT detection parameters tends |
| 2524 | to generate a spurious hotplug event about three |
| 2525 | seconds later. So just do it once. |
| 2526 | */ |
| 2527 | if (IS_G4X(dev)) |
| 2528 | hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64; |
| 2529 | hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2530 | } |
| 2531 | |
Chris Wilson | adca473 | 2012-05-11 18:01:31 +0100 | [diff] [blame] | 2532 | /* Ignore TV since it's buggy */ |
| 2533 | |
| 2534 | I915_WRITE(PORT_HOTPLUG_EN, hotplug_en); |
| 2535 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2536 | intel_opregion_enable_asle(dev); |
| 2537 | |
| 2538 | return 0; |
| 2539 | } |
| 2540 | |
Daniel Vetter | ff1f525 | 2012-10-02 15:10:55 +0200 | [diff] [blame] | 2541 | static irqreturn_t i965_irq_handler(int irq, void *arg) |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2542 | { |
| 2543 | struct drm_device *dev = (struct drm_device *) arg; |
| 2544 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2545 | u32 iir, new_iir; |
| 2546 | u32 pipe_stats[I915_MAX_PIPES]; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2547 | unsigned long irqflags; |
| 2548 | int irq_received; |
| 2549 | int ret = IRQ_NONE, pipe; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2550 | |
| 2551 | atomic_inc(&dev_priv->irq_received); |
| 2552 | |
| 2553 | iir = I915_READ(IIR); |
| 2554 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2555 | for (;;) { |
Chris Wilson | 2c8ba29 | 2012-04-24 22:59:46 +0100 | [diff] [blame] | 2556 | bool blc_event = false; |
| 2557 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2558 | irq_received = iir != 0; |
| 2559 | |
| 2560 | /* Can't rely on pipestat interrupt bit in iir as it might |
| 2561 | * have been cleared after the pipestat interrupt was received. |
| 2562 | * It doesn't set the bit in iir again, but it still produces |
| 2563 | * interrupts (for non-MSI). |
| 2564 | */ |
| 2565 | spin_lock_irqsave(&dev_priv->irq_lock, irqflags); |
| 2566 | if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT) |
| 2567 | i915_handle_error(dev, false); |
| 2568 | |
| 2569 | for_each_pipe(pipe) { |
| 2570 | int reg = PIPESTAT(pipe); |
| 2571 | pipe_stats[pipe] = I915_READ(reg); |
| 2572 | |
| 2573 | /* |
| 2574 | * Clear the PIPE*STAT regs before the IIR |
| 2575 | */ |
| 2576 | if (pipe_stats[pipe] & 0x8000ffff) { |
| 2577 | if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS) |
| 2578 | DRM_DEBUG_DRIVER("pipe %c underrun\n", |
| 2579 | pipe_name(pipe)); |
| 2580 | I915_WRITE(reg, pipe_stats[pipe]); |
| 2581 | irq_received = 1; |
| 2582 | } |
| 2583 | } |
| 2584 | spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags); |
| 2585 | |
| 2586 | if (!irq_received) |
| 2587 | break; |
| 2588 | |
| 2589 | ret = IRQ_HANDLED; |
| 2590 | |
| 2591 | /* Consume port. Then clear IIR or we'll miss events */ |
Chris Wilson | adca473 | 2012-05-11 18:01:31 +0100 | [diff] [blame] | 2592 | if (iir & I915_DISPLAY_PORT_INTERRUPT) { |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2593 | u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT); |
| 2594 | |
| 2595 | DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n", |
| 2596 | hotplug_status); |
| 2597 | if (hotplug_status & dev_priv->hotplug_supported_mask) |
| 2598 | queue_work(dev_priv->wq, |
| 2599 | &dev_priv->hotplug_work); |
| 2600 | |
| 2601 | I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status); |
| 2602 | I915_READ(PORT_HOTPLUG_STAT); |
| 2603 | } |
| 2604 | |
| 2605 | I915_WRITE(IIR, iir); |
| 2606 | new_iir = I915_READ(IIR); /* Flush posted writes */ |
| 2607 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2608 | if (iir & I915_USER_INTERRUPT) |
| 2609 | notify_ring(dev, &dev_priv->ring[RCS]); |
| 2610 | if (iir & I915_BSD_USER_INTERRUPT) |
| 2611 | notify_ring(dev, &dev_priv->ring[VCS]); |
| 2612 | |
Chris Wilson | 4f7d1e7 | 2012-04-24 22:59:45 +0100 | [diff] [blame] | 2613 | if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2614 | intel_prepare_page_flip(dev, 0); |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2615 | |
Chris Wilson | 4f7d1e7 | 2012-04-24 22:59:45 +0100 | [diff] [blame] | 2616 | if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2617 | intel_prepare_page_flip(dev, 1); |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2618 | |
| 2619 | for_each_pipe(pipe) { |
Chris Wilson | 2c8ba29 | 2012-04-24 22:59:46 +0100 | [diff] [blame] | 2620 | if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS && |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2621 | drm_handle_vblank(dev, pipe)) { |
Chris Wilson | 4f7d1e7 | 2012-04-24 22:59:45 +0100 | [diff] [blame] | 2622 | i915_pageflip_stall_check(dev, pipe); |
| 2623 | intel_finish_page_flip(dev, pipe); |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2624 | } |
| 2625 | |
| 2626 | if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS) |
| 2627 | blc_event = true; |
| 2628 | } |
| 2629 | |
| 2630 | |
| 2631 | if (blc_event || (iir & I915_ASLE_INTERRUPT)) |
| 2632 | intel_opregion_asle_intr(dev); |
| 2633 | |
| 2634 | /* With MSI, interrupts are only generated when iir |
| 2635 | * transitions from zero to nonzero. If another bit got |
| 2636 | * set while we were handling the existing iir bits, then |
| 2637 | * we would never get another interrupt. |
| 2638 | * |
| 2639 | * This is fine on non-MSI as well, as if we hit this path |
| 2640 | * we avoid exiting the interrupt handler only to generate |
| 2641 | * another one. |
| 2642 | * |
| 2643 | * Note that for MSI this could cause a stray interrupt report |
| 2644 | * if an interrupt landed in the time between writing IIR and |
| 2645 | * the posting read. This should be rare enough to never |
| 2646 | * trigger the 99% of 100,000 interrupts test for disabling |
| 2647 | * stray interrupts. |
| 2648 | */ |
| 2649 | iir = new_iir; |
| 2650 | } |
| 2651 | |
Daniel Vetter | d05c617 | 2012-04-26 23:28:09 +0200 | [diff] [blame] | 2652 | i915_update_dri1_breadcrumb(dev); |
Chris Wilson | 2c8ba29 | 2012-04-24 22:59:46 +0100 | [diff] [blame] | 2653 | |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2654 | return ret; |
| 2655 | } |
| 2656 | |
| 2657 | static void i965_irq_uninstall(struct drm_device * dev) |
| 2658 | { |
| 2659 | drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private; |
| 2660 | int pipe; |
| 2661 | |
| 2662 | if (!dev_priv) |
| 2663 | return; |
| 2664 | |
Chris Wilson | adca473 | 2012-05-11 18:01:31 +0100 | [diff] [blame] | 2665 | I915_WRITE(PORT_HOTPLUG_EN, 0); |
| 2666 | I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT)); |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2667 | |
| 2668 | I915_WRITE(HWSTAM, 0xffffffff); |
| 2669 | for_each_pipe(pipe) |
| 2670 | I915_WRITE(PIPESTAT(pipe), 0); |
| 2671 | I915_WRITE(IMR, 0xffffffff); |
| 2672 | I915_WRITE(IER, 0x0); |
| 2673 | |
| 2674 | for_each_pipe(pipe) |
| 2675 | I915_WRITE(PIPESTAT(pipe), |
| 2676 | I915_READ(PIPESTAT(pipe)) & 0x8000ffff); |
| 2677 | I915_WRITE(IIR, I915_READ(IIR)); |
| 2678 | } |
| 2679 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 2680 | void intel_irq_init(struct drm_device *dev) |
| 2681 | { |
Chris Wilson | 8b2e326 | 2012-04-24 22:59:41 +0100 | [diff] [blame] | 2682 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 2683 | |
| 2684 | INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func); |
| 2685 | INIT_WORK(&dev_priv->error_work, i915_error_work_func); |
Daniel Vetter | c6a828d | 2012-08-08 23:35:35 +0200 | [diff] [blame] | 2686 | INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work); |
Daniel Vetter | a4da4fa | 2012-11-02 19:55:07 +0100 | [diff] [blame] | 2687 | INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work); |
Chris Wilson | 8b2e326 | 2012-04-24 22:59:41 +0100 | [diff] [blame] | 2688 | |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 2689 | dev->driver->get_vblank_counter = i915_get_vblank_counter; |
| 2690 | dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */ |
Eugeni Dodonov | 7d4e146 | 2012-05-09 15:37:09 -0300 | [diff] [blame] | 2691 | if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) { |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 2692 | dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */ |
| 2693 | dev->driver->get_vblank_counter = gm45_get_vblank_counter; |
| 2694 | } |
| 2695 | |
Keith Packard | c3613de | 2011-08-12 17:05:54 -0700 | [diff] [blame] | 2696 | if (drm_core_check_feature(dev, DRIVER_MODESET)) |
| 2697 | dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp; |
| 2698 | else |
| 2699 | dev->driver->get_vblank_timestamp = NULL; |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 2700 | dev->driver->get_scanout_position = i915_get_crtc_scanoutpos; |
| 2701 | |
Jesse Barnes | 7e231dbe | 2012-03-28 13:39:38 -0700 | [diff] [blame] | 2702 | if (IS_VALLEYVIEW(dev)) { |
| 2703 | dev->driver->irq_handler = valleyview_irq_handler; |
| 2704 | dev->driver->irq_preinstall = valleyview_irq_preinstall; |
| 2705 | dev->driver->irq_postinstall = valleyview_irq_postinstall; |
| 2706 | dev->driver->irq_uninstall = valleyview_irq_uninstall; |
| 2707 | dev->driver->enable_vblank = valleyview_enable_vblank; |
| 2708 | dev->driver->disable_vblank = valleyview_disable_vblank; |
| 2709 | } else if (IS_IVYBRIDGE(dev)) { |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 2710 | /* Share pre & uninstall handlers with ILK/SNB */ |
| 2711 | dev->driver->irq_handler = ivybridge_irq_handler; |
| 2712 | dev->driver->irq_preinstall = ironlake_irq_preinstall; |
| 2713 | dev->driver->irq_postinstall = ivybridge_irq_postinstall; |
| 2714 | dev->driver->irq_uninstall = ironlake_irq_uninstall; |
| 2715 | dev->driver->enable_vblank = ivybridge_enable_vblank; |
| 2716 | dev->driver->disable_vblank = ivybridge_disable_vblank; |
Eugeni Dodonov | 7d4e146 | 2012-05-09 15:37:09 -0300 | [diff] [blame] | 2717 | } else if (IS_HASWELL(dev)) { |
| 2718 | /* Share interrupts handling with IVB */ |
| 2719 | dev->driver->irq_handler = ivybridge_irq_handler; |
| 2720 | dev->driver->irq_preinstall = ironlake_irq_preinstall; |
| 2721 | dev->driver->irq_postinstall = ivybridge_irq_postinstall; |
| 2722 | dev->driver->irq_uninstall = ironlake_irq_uninstall; |
| 2723 | dev->driver->enable_vblank = ivybridge_enable_vblank; |
| 2724 | dev->driver->disable_vblank = ivybridge_disable_vblank; |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 2725 | } else if (HAS_PCH_SPLIT(dev)) { |
| 2726 | dev->driver->irq_handler = ironlake_irq_handler; |
| 2727 | dev->driver->irq_preinstall = ironlake_irq_preinstall; |
| 2728 | dev->driver->irq_postinstall = ironlake_irq_postinstall; |
| 2729 | dev->driver->irq_uninstall = ironlake_irq_uninstall; |
| 2730 | dev->driver->enable_vblank = ironlake_enable_vblank; |
| 2731 | dev->driver->disable_vblank = ironlake_disable_vblank; |
| 2732 | } else { |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 2733 | if (INTEL_INFO(dev)->gen == 2) { |
| 2734 | dev->driver->irq_preinstall = i8xx_irq_preinstall; |
| 2735 | dev->driver->irq_postinstall = i8xx_irq_postinstall; |
| 2736 | dev->driver->irq_handler = i8xx_irq_handler; |
| 2737 | dev->driver->irq_uninstall = i8xx_irq_uninstall; |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2738 | } else if (INTEL_INFO(dev)->gen == 3) { |
| 2739 | dev->driver->irq_preinstall = i915_irq_preinstall; |
| 2740 | dev->driver->irq_postinstall = i915_irq_postinstall; |
| 2741 | dev->driver->irq_uninstall = i915_irq_uninstall; |
| 2742 | dev->driver->irq_handler = i915_irq_handler; |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 2743 | } else { |
Chris Wilson | a266c7d | 2012-04-24 22:59:44 +0100 | [diff] [blame] | 2744 | dev->driver->irq_preinstall = i965_irq_preinstall; |
| 2745 | dev->driver->irq_postinstall = i965_irq_postinstall; |
| 2746 | dev->driver->irq_uninstall = i965_irq_uninstall; |
| 2747 | dev->driver->irq_handler = i965_irq_handler; |
Chris Wilson | c2798b1 | 2012-04-22 21:13:57 +0100 | [diff] [blame] | 2748 | } |
Jesse Barnes | f71d4af | 2011-06-28 13:00:41 -0700 | [diff] [blame] | 2749 | dev->driver->enable_vblank = i915_enable_vblank; |
| 2750 | dev->driver->disable_vblank = i915_disable_vblank; |
| 2751 | } |
| 2752 | } |