blob: 8c0f74a2740af7347b8ba9b6e04e36e8fd0aaf13 [file] [log] [blame]
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001/*
adam radford3f1530c2010-12-14 18:51:48 -08002 * Linux MegaRAID driver for SAS based RAID controllers
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04003 *
Sumit.Saxena@avagotech.come3990652014-11-17 15:24:03 +05304 * Copyright (c) 2003-2013 LSI Corporation
5 * Copyright (c) 2013-2014 Avago Technologies
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04006 *
adam radford3f1530c2010-12-14 18:51:48 -08007 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License
9 * as published by the Free Software Foundation; either version 2
10 * of the License, or (at your option) any later version.
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -040011 *
adam radford3f1530c2010-12-14 18:51:48 -080012 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -040016 *
adam radford3f1530c2010-12-14 18:51:48 -080017 * You should have received a copy of the GNU General Public License
Sumit.Saxena@avagotech.come3990652014-11-17 15:24:03 +053018 * along with this program. If not, see <http://www.gnu.org/licenses/>.
adam radford3f1530c2010-12-14 18:51:48 -080019 *
20 * FILE: megaraid_sas.h
21 *
Sumit.Saxena@avagotech.come3990652014-11-17 15:24:03 +053022 * Authors: Avago Technologies
23 * Kashyap Desai <kashyap.desai@avagotech.com>
24 * Sumit Saxena <sumit.saxena@avagotech.com>
adam radford3f1530c2010-12-14 18:51:48 -080025 *
Sumit.Saxena@avagotech.come3990652014-11-17 15:24:03 +053026 * Send feedback to: megaraidlinux.pdl@avagotech.com
adam radford3f1530c2010-12-14 18:51:48 -080027 *
Sumit.Saxena@avagotech.come3990652014-11-17 15:24:03 +053028 * Mail to: Avago Technologies, 350 West Trimble Road, Building 90,
29 * San Jose, California 95131
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -040030 */
31
32#ifndef LSI_MEGARAID_SAS_H
33#define LSI_MEGARAID_SAS_H
34
Randy Dunlapa69b74d2007-01-05 22:41:48 -080035/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -040036 * MegaRAID SAS Driver meta data
37 */
Shivasharan Scda6d302018-06-04 03:45:13 -070038#define MEGASAS_VERSION "07.706.03.00-rc1"
39#define MEGASAS_RELDATE "May 21, 2018"
Sumant Patro0e989362006-06-20 15:32:37 -070040
41/*
42 * Device IDs
43 */
44#define PCI_DEVICE_ID_LSI_SAS1078R 0x0060
bo yangaf7a5642008-03-17 04:13:07 -040045#define PCI_DEVICE_ID_LSI_SAS1078DE 0x007C
Sumant Patro0e989362006-06-20 15:32:37 -070046#define PCI_DEVICE_ID_LSI_VERDE_ZCR 0x0413
Yang, Bo6610a6b2008-08-10 12:42:38 -070047#define PCI_DEVICE_ID_LSI_SAS1078GEN2 0x0078
48#define PCI_DEVICE_ID_LSI_SAS0079GEN2 0x0079
Yang, Bo87911122009-10-06 14:31:54 -060049#define PCI_DEVICE_ID_LSI_SAS0073SKINNY 0x0073
50#define PCI_DEVICE_ID_LSI_SAS0071SKINNY 0x0071
adam radford9c915a82010-12-21 13:34:31 -080051#define PCI_DEVICE_ID_LSI_FUSION 0x005b
adam radford229fe472014-03-10 02:51:56 -070052#define PCI_DEVICE_ID_LSI_PLASMA 0x002f
adam radford36807e62011-10-08 18:15:06 -070053#define PCI_DEVICE_ID_LSI_INVADER 0x005d
Sumit.Saxena@lsi.com21d3c712013-05-22 12:31:43 +053054#define PCI_DEVICE_ID_LSI_FURY 0x005f
sumit.saxena@avagotech.com90c204b2015-10-15 13:39:44 +053055#define PCI_DEVICE_ID_LSI_INTRUDER 0x00ce
56#define PCI_DEVICE_ID_LSI_INTRUDER_24 0x00cf
sumit.saxena@avagotech.com7364d342015-10-15 13:39:54 +053057#define PCI_DEVICE_ID_LSI_CUTLASS_52 0x0052
58#define PCI_DEVICE_ID_LSI_CUTLASS_53 0x0053
Sasikumar Chandrasekaran45f4f2e2017-01-10 18:20:43 -050059#define PCI_DEVICE_ID_LSI_VENTURA 0x0014
Shivasharan S754f1ba2017-10-19 02:48:49 -070060#define PCI_DEVICE_ID_LSI_CRUSADER 0x0015
Sasikumar Chandrasekaran45f4f2e2017-01-10 18:20:43 -050061#define PCI_DEVICE_ID_LSI_HARPOON 0x0016
62#define PCI_DEVICE_ID_LSI_TOMCAT 0x0017
63#define PCI_DEVICE_ID_LSI_VENTURA_4PORT 0x001B
64#define PCI_DEVICE_ID_LSI_CRUSADER_4PORT 0x001C
Sumant Patro0e989362006-06-20 15:32:37 -070065
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -040066/*
Sumit.Saxena@lsi.com39b72c32013-05-22 12:32:43 +053067 * Intel HBA SSDIDs
68 */
69#define MEGARAID_INTEL_RS3DC080_SSDID 0x9360
70#define MEGARAID_INTEL_RS3DC040_SSDID 0x9362
71#define MEGARAID_INTEL_RS3SC008_SSDID 0x9380
72#define MEGARAID_INTEL_RS3MC044_SSDID 0x9381
73#define MEGARAID_INTEL_RS3WC080_SSDID 0x9341
74#define MEGARAID_INTEL_RS3WC040_SSDID 0x9343
sumit.saxena@avagotech.com7364d342015-10-15 13:39:54 +053075#define MEGARAID_INTEL_RMS3BC160_SSDID 0x352B
Sumit.Saxena@lsi.com39b72c32013-05-22 12:32:43 +053076
77/*
sumit.saxena@avagotech.com90c204b2015-10-15 13:39:44 +053078 * Intruder HBA SSDIDs
79 */
80#define MEGARAID_INTRUDER_SSDID1 0x9371
81#define MEGARAID_INTRUDER_SSDID2 0x9390
82#define MEGARAID_INTRUDER_SSDID3 0x9370
83
84/*
Sumit.Saxena@lsi.com39b72c32013-05-22 12:32:43 +053085 * Intel HBA branding
86 */
87#define MEGARAID_INTEL_RS3DC080_BRANDING \
88 "Intel(R) RAID Controller RS3DC080"
89#define MEGARAID_INTEL_RS3DC040_BRANDING \
90 "Intel(R) RAID Controller RS3DC040"
91#define MEGARAID_INTEL_RS3SC008_BRANDING \
92 "Intel(R) RAID Controller RS3SC008"
93#define MEGARAID_INTEL_RS3MC044_BRANDING \
94 "Intel(R) RAID Controller RS3MC044"
95#define MEGARAID_INTEL_RS3WC080_BRANDING \
96 "Intel(R) RAID Controller RS3WC080"
97#define MEGARAID_INTEL_RS3WC040_BRANDING \
98 "Intel(R) RAID Controller RS3WC040"
sumit.saxena@avagotech.com7364d342015-10-15 13:39:54 +053099#define MEGARAID_INTEL_RMS3BC160_BRANDING \
100 "Intel(R) Integrated RAID Module RMS3BC160"
Sumit.Saxena@lsi.com39b72c32013-05-22 12:32:43 +0530101
102/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400103 * =====================================
104 * MegaRAID SAS MFI firmware definitions
105 * =====================================
106 */
107
108/*
Sasikumar Chandrasekaran45f4f2e2017-01-10 18:20:43 -0500109 * MFI stands for MegaRAID SAS FW Interface. This is just a moniker for
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400110 * protocol between the software and firmware. Commands are issued using
111 * "message frames"
112 */
113
Randy Dunlapa69b74d2007-01-05 22:41:48 -0800114/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400115 * FW posts its state in upper 4 bits of outbound_msg_0 register
116 */
117#define MFI_STATE_MASK 0xF0000000
118#define MFI_STATE_UNDEFINED 0x00000000
119#define MFI_STATE_BB_INIT 0x10000000
120#define MFI_STATE_FW_INIT 0x40000000
121#define MFI_STATE_WAIT_HANDSHAKE 0x60000000
122#define MFI_STATE_FW_INIT_2 0x70000000
123#define MFI_STATE_DEVICE_SCAN 0x80000000
Sumant Patroe3bbff92006-10-03 12:28:49 -0700124#define MFI_STATE_BOOT_MESSAGE_PENDING 0x90000000
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400125#define MFI_STATE_FLUSH_CACHE 0xA0000000
126#define MFI_STATE_READY 0xB0000000
127#define MFI_STATE_OPERATIONAL 0xC0000000
128#define MFI_STATE_FAULT 0xF0000000
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +0530129#define MFI_STATE_FORCE_OCR 0x00000080
130#define MFI_STATE_DMADONE 0x00000008
131#define MFI_STATE_CRASH_DUMP_DONE 0x00000004
adam radford7e70e732011-05-11 18:34:08 -0700132#define MFI_RESET_REQUIRED 0x00000001
133#define MFI_RESET_ADAPTER 0x00000002
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400134#define MEGAMFI_FRAME_SIZE 64
135
Randy Dunlapa69b74d2007-01-05 22:41:48 -0800136/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400137 * During FW init, clear pending cmds & reset state using inbound_msg_0
138 *
139 * ABORT : Abort all pending cmds
140 * READY : Move from OPERATIONAL to READY state; discard queue info
141 * MFIMODE : Discard (possible) low MFA posted in 64-bit mode (??)
142 * CLR_HANDSHAKE: FW is waiting for HANDSHAKE from BIOS or Driver
Sumant Patroe3bbff92006-10-03 12:28:49 -0700143 * HOTPLUG : Resume from Hotplug
144 * MFI_STOP_ADP : Send signal to FW to stop processing
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400145 */
bo yang39a98552010-09-22 22:36:29 -0400146#define WRITE_SEQUENCE_OFFSET (0x0000000FC) /* I20 */
147#define HOST_DIAGNOSTIC_OFFSET (0x000000F8) /* I20 */
148#define DIAG_WRITE_ENABLE (0x00000080)
149#define DIAG_RESET_ADAPTER (0x00000004)
150
151#define MFI_ADP_RESET 0x00000040
Sumant Patroe3bbff92006-10-03 12:28:49 -0700152#define MFI_INIT_ABORT 0x00000001
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400153#define MFI_INIT_READY 0x00000002
154#define MFI_INIT_MFIMODE 0x00000004
155#define MFI_INIT_CLEAR_HANDSHAKE 0x00000008
Sumant Patroe3bbff92006-10-03 12:28:49 -0700156#define MFI_INIT_HOTPLUG 0x00000010
157#define MFI_STOP_ADP 0x00000020
158#define MFI_RESET_FLAGS MFI_INIT_READY| \
159 MFI_INIT_MFIMODE| \
160 MFI_INIT_ABORT
Sumit Saxena179ac142016-01-28 21:04:28 +0530161#define MPI2_IOCINIT_MSGFLAG_RDPQ_ARRAY_MODE (0x01)
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400162
Randy Dunlapa69b74d2007-01-05 22:41:48 -0800163/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400164 * MFI frame flags
165 */
166#define MFI_FRAME_POST_IN_REPLY_QUEUE 0x0000
167#define MFI_FRAME_DONT_POST_IN_REPLY_QUEUE 0x0001
168#define MFI_FRAME_SGL32 0x0000
169#define MFI_FRAME_SGL64 0x0002
170#define MFI_FRAME_SENSE32 0x0000
171#define MFI_FRAME_SENSE64 0x0004
172#define MFI_FRAME_DIR_NONE 0x0000
173#define MFI_FRAME_DIR_WRITE 0x0008
174#define MFI_FRAME_DIR_READ 0x0010
175#define MFI_FRAME_DIR_BOTH 0x0018
Yang, Bof4c9a132009-10-06 14:43:28 -0600176#define MFI_FRAME_IEEE 0x0020
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400177
Sumit.Saxena@avagotech.com4026e9a2015-04-23 16:31:24 +0530178/* Driver internal */
179#define DRV_DCMD_POLLED_MODE 0x1
Sumit Saxena6d40afb2016-01-28 21:04:23 +0530180#define DRV_DCMD_SKIP_REFIRE 0x2
Sumit.Saxena@avagotech.com4026e9a2015-04-23 16:31:24 +0530181
Randy Dunlapa69b74d2007-01-05 22:41:48 -0800182/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400183 * Definition for cmd_status
184 */
185#define MFI_CMD_STATUS_POLL_MODE 0xFF
186
Randy Dunlapa69b74d2007-01-05 22:41:48 -0800187/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400188 * MFI command opcodes
189 */
Shivasharan S82add4e2017-10-19 02:49:02 -0700190enum MFI_CMD_OP {
191 MFI_CMD_INIT = 0x0,
192 MFI_CMD_LD_READ = 0x1,
193 MFI_CMD_LD_WRITE = 0x2,
194 MFI_CMD_LD_SCSI_IO = 0x3,
195 MFI_CMD_PD_SCSI_IO = 0x4,
196 MFI_CMD_DCMD = 0x5,
197 MFI_CMD_ABORT = 0x6,
198 MFI_CMD_SMP = 0x7,
199 MFI_CMD_STP = 0x8,
Shivasharan Sf870bcb2018-01-05 05:33:04 -0800200 MFI_CMD_NVME = 0x9,
Shivasharan S82add4e2017-10-19 02:49:02 -0700201 MFI_CMD_OP_COUNT,
202 MFI_CMD_INVALID = 0xff
203};
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400204
205#define MR_DCMD_CTRL_GET_INFO 0x01010000
Yang, Bobdc6fb82009-12-06 08:30:19 -0700206#define MR_DCMD_LD_GET_LIST 0x03010000
adam radford21c9e162013-09-06 15:27:14 -0700207#define MR_DCMD_LD_LIST_QUERY 0x03010100
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400208
209#define MR_DCMD_CTRL_CACHE_FLUSH 0x01101000
210#define MR_FLUSH_CTRL_CACHE 0x01
211#define MR_FLUSH_DISK_CACHE 0x02
212
213#define MR_DCMD_CTRL_SHUTDOWN 0x01050000
bo yang31ea7082007-11-07 12:09:50 -0500214#define MR_DCMD_HIBERNATE_SHUTDOWN 0x01060000
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400215#define MR_ENABLE_DRIVE_SPINDOWN 0x01
216
217#define MR_DCMD_CTRL_EVENT_GET_INFO 0x01040100
218#define MR_DCMD_CTRL_EVENT_GET 0x01040300
219#define MR_DCMD_CTRL_EVENT_WAIT 0x01040500
220#define MR_DCMD_LD_GET_PROPERTIES 0x03030000
221
222#define MR_DCMD_CLUSTER 0x08000000
223#define MR_DCMD_CLUSTER_RESET_ALL 0x08010100
224#define MR_DCMD_CLUSTER_RESET_LD 0x08010200
Yang, Bo81e403c2009-10-06 14:27:54 -0600225#define MR_DCMD_PD_LIST_QUERY 0x02010100
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400226
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +0530227#define MR_DCMD_CTRL_SET_CRASH_DUMP_PARAMS 0x01190100
228#define MR_DRIVER_SET_APP_CRASHDUMP_MODE (0xF0010000 | 0x0600)
Sumit Saxena2216c302016-01-28 21:04:26 +0530229#define MR_DCMD_PD_GET_INFO 0x02020000
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +0530230
Randy Dunlapa69b74d2007-01-05 22:41:48 -0800231/*
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530232 * Global functions
233 */
Shivasharan S5f19f7c2018-01-05 05:27:44 -0800234extern u8 MR_ValidateMapInfo(struct megasas_instance *instance, u64 map_id);
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530235
236
237/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400238 * MFI command completion codes
239 */
240enum MFI_STAT {
241 MFI_STAT_OK = 0x00,
242 MFI_STAT_INVALID_CMD = 0x01,
243 MFI_STAT_INVALID_DCMD = 0x02,
244 MFI_STAT_INVALID_PARAMETER = 0x03,
245 MFI_STAT_INVALID_SEQUENCE_NUMBER = 0x04,
246 MFI_STAT_ABORT_NOT_POSSIBLE = 0x05,
247 MFI_STAT_APP_HOST_CODE_NOT_FOUND = 0x06,
248 MFI_STAT_APP_IN_USE = 0x07,
249 MFI_STAT_APP_NOT_INITIALIZED = 0x08,
250 MFI_STAT_ARRAY_INDEX_INVALID = 0x09,
251 MFI_STAT_ARRAY_ROW_NOT_EMPTY = 0x0a,
252 MFI_STAT_CONFIG_RESOURCE_CONFLICT = 0x0b,
253 MFI_STAT_DEVICE_NOT_FOUND = 0x0c,
254 MFI_STAT_DRIVE_TOO_SMALL = 0x0d,
255 MFI_STAT_FLASH_ALLOC_FAIL = 0x0e,
256 MFI_STAT_FLASH_BUSY = 0x0f,
257 MFI_STAT_FLASH_ERROR = 0x10,
258 MFI_STAT_FLASH_IMAGE_BAD = 0x11,
259 MFI_STAT_FLASH_IMAGE_INCOMPLETE = 0x12,
260 MFI_STAT_FLASH_NOT_OPEN = 0x13,
261 MFI_STAT_FLASH_NOT_STARTED = 0x14,
262 MFI_STAT_FLUSH_FAILED = 0x15,
263 MFI_STAT_HOST_CODE_NOT_FOUNT = 0x16,
264 MFI_STAT_LD_CC_IN_PROGRESS = 0x17,
265 MFI_STAT_LD_INIT_IN_PROGRESS = 0x18,
266 MFI_STAT_LD_LBA_OUT_OF_RANGE = 0x19,
267 MFI_STAT_LD_MAX_CONFIGURED = 0x1a,
268 MFI_STAT_LD_NOT_OPTIMAL = 0x1b,
269 MFI_STAT_LD_RBLD_IN_PROGRESS = 0x1c,
270 MFI_STAT_LD_RECON_IN_PROGRESS = 0x1d,
271 MFI_STAT_LD_WRONG_RAID_LEVEL = 0x1e,
272 MFI_STAT_MAX_SPARES_EXCEEDED = 0x1f,
273 MFI_STAT_MEMORY_NOT_AVAILABLE = 0x20,
274 MFI_STAT_MFC_HW_ERROR = 0x21,
275 MFI_STAT_NO_HW_PRESENT = 0x22,
276 MFI_STAT_NOT_FOUND = 0x23,
277 MFI_STAT_NOT_IN_ENCL = 0x24,
278 MFI_STAT_PD_CLEAR_IN_PROGRESS = 0x25,
279 MFI_STAT_PD_TYPE_WRONG = 0x26,
280 MFI_STAT_PR_DISABLED = 0x27,
281 MFI_STAT_ROW_INDEX_INVALID = 0x28,
282 MFI_STAT_SAS_CONFIG_INVALID_ACTION = 0x29,
283 MFI_STAT_SAS_CONFIG_INVALID_DATA = 0x2a,
284 MFI_STAT_SAS_CONFIG_INVALID_PAGE = 0x2b,
285 MFI_STAT_SAS_CONFIG_INVALID_TYPE = 0x2c,
286 MFI_STAT_SCSI_DONE_WITH_ERROR = 0x2d,
287 MFI_STAT_SCSI_IO_FAILED = 0x2e,
288 MFI_STAT_SCSI_RESERVATION_CONFLICT = 0x2f,
289 MFI_STAT_SHUTDOWN_FAILED = 0x30,
290 MFI_STAT_TIME_NOT_SET = 0x31,
291 MFI_STAT_WRONG_STATE = 0x32,
292 MFI_STAT_LD_OFFLINE = 0x33,
293 MFI_STAT_PEER_NOTIFICATION_REJECTED = 0x34,
294 MFI_STAT_PEER_NOTIFICATION_FAILED = 0x35,
295 MFI_STAT_RESERVATION_IN_PROGRESS = 0x36,
296 MFI_STAT_I2C_ERRORS_DETECTED = 0x37,
297 MFI_STAT_PCI_ERRORS_DETECTED = 0x38,
adam radford36807e62011-10-08 18:15:06 -0700298 MFI_STAT_CONFIG_SEQ_MISMATCH = 0x67,
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400299
300 MFI_STAT_INVALID_STATUS = 0xFF
301};
302
sumit.saxena@avagotech.com714f5172015-08-31 17:23:51 +0530303enum mfi_evt_class {
304 MFI_EVT_CLASS_DEBUG = -2,
305 MFI_EVT_CLASS_PROGRESS = -1,
306 MFI_EVT_CLASS_INFO = 0,
307 MFI_EVT_CLASS_WARNING = 1,
308 MFI_EVT_CLASS_CRITICAL = 2,
309 MFI_EVT_CLASS_FATAL = 3,
310 MFI_EVT_CLASS_DEAD = 4
311};
312
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400313/*
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +0530314 * Crash dump related defines
315 */
316#define MAX_CRASH_DUMP_SIZE 512
317#define CRASH_DMA_BUF_SIZE (1024 * 1024)
318
319enum MR_FW_CRASH_DUMP_STATE {
320 UNAVAILABLE = 0,
321 AVAILABLE = 1,
322 COPYING = 2,
323 COPIED = 3,
324 COPY_ERROR = 4,
325};
326
327enum _MR_CRASH_BUF_STATUS {
328 MR_CRASH_BUF_TURN_OFF = 0,
329 MR_CRASH_BUF_TURN_ON = 1,
330};
331
332/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400333 * Number of mailbox bytes in DCMD message frame
334 */
335#define MFI_MBOX_SIZE 12
336
337enum MR_EVT_CLASS {
338
339 MR_EVT_CLASS_DEBUG = -2,
340 MR_EVT_CLASS_PROGRESS = -1,
341 MR_EVT_CLASS_INFO = 0,
342 MR_EVT_CLASS_WARNING = 1,
343 MR_EVT_CLASS_CRITICAL = 2,
344 MR_EVT_CLASS_FATAL = 3,
345 MR_EVT_CLASS_DEAD = 4,
346
347};
348
349enum MR_EVT_LOCALE {
350
351 MR_EVT_LOCALE_LD = 0x0001,
352 MR_EVT_LOCALE_PD = 0x0002,
353 MR_EVT_LOCALE_ENCL = 0x0004,
354 MR_EVT_LOCALE_BBU = 0x0008,
355 MR_EVT_LOCALE_SAS = 0x0010,
356 MR_EVT_LOCALE_CTRL = 0x0020,
357 MR_EVT_LOCALE_CONFIG = 0x0040,
358 MR_EVT_LOCALE_CLUSTER = 0x0080,
359 MR_EVT_LOCALE_ALL = 0xffff,
360
361};
362
363enum MR_EVT_ARGS {
364
365 MR_EVT_ARGS_NONE,
366 MR_EVT_ARGS_CDB_SENSE,
367 MR_EVT_ARGS_LD,
368 MR_EVT_ARGS_LD_COUNT,
369 MR_EVT_ARGS_LD_LBA,
370 MR_EVT_ARGS_LD_OWNER,
371 MR_EVT_ARGS_LD_LBA_PD_LBA,
372 MR_EVT_ARGS_LD_PROG,
373 MR_EVT_ARGS_LD_STATE,
374 MR_EVT_ARGS_LD_STRIP,
375 MR_EVT_ARGS_PD,
376 MR_EVT_ARGS_PD_ERR,
377 MR_EVT_ARGS_PD_LBA,
378 MR_EVT_ARGS_PD_LBA_LD,
379 MR_EVT_ARGS_PD_PROG,
380 MR_EVT_ARGS_PD_STATE,
381 MR_EVT_ARGS_PCI,
382 MR_EVT_ARGS_RATE,
383 MR_EVT_ARGS_STR,
384 MR_EVT_ARGS_TIME,
385 MR_EVT_ARGS_ECC,
Yang, Bo81e403c2009-10-06 14:27:54 -0600386 MR_EVT_ARGS_LD_PROP,
387 MR_EVT_ARGS_PD_SPARE,
388 MR_EVT_ARGS_PD_INDEX,
389 MR_EVT_ARGS_DIAG_PASS,
390 MR_EVT_ARGS_DIAG_FAIL,
391 MR_EVT_ARGS_PD_LBA_LBA,
392 MR_EVT_ARGS_PORT_PHY,
393 MR_EVT_ARGS_PD_MISSING,
394 MR_EVT_ARGS_PD_ADDRESS,
395 MR_EVT_ARGS_BITMAP,
396 MR_EVT_ARGS_CONNECTOR,
397 MR_EVT_ARGS_PD_PD,
398 MR_EVT_ARGS_PD_FRU,
399 MR_EVT_ARGS_PD_PATHINFO,
400 MR_EVT_ARGS_PD_POWER_STATE,
401 MR_EVT_ARGS_GENERIC,
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400402};
403
sumit.saxena@avagotech.com357ae962015-10-15 13:40:04 +0530404
405#define SGE_BUFFER_SIZE 4096
Sumit Saxena8f67c8c2016-01-28 21:14:25 +0530406#define MEGASAS_CLUSTER_ID_SIZE 16
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400407/*
Yang, Bo81e403c2009-10-06 14:27:54 -0600408 * define constants for device list query options
409 */
410enum MR_PD_QUERY_TYPE {
411 MR_PD_QUERY_TYPE_ALL = 0,
412 MR_PD_QUERY_TYPE_STATE = 1,
413 MR_PD_QUERY_TYPE_POWER_STATE = 2,
414 MR_PD_QUERY_TYPE_MEDIA_TYPE = 3,
415 MR_PD_QUERY_TYPE_SPEED = 4,
416 MR_PD_QUERY_TYPE_EXPOSED_TO_HOST = 5,
417};
418
adam radford21c9e162013-09-06 15:27:14 -0700419enum MR_LD_QUERY_TYPE {
420 MR_LD_QUERY_TYPE_ALL = 0,
421 MR_LD_QUERY_TYPE_EXPOSED_TO_HOST = 1,
422 MR_LD_QUERY_TYPE_USED_TGT_IDS = 2,
423 MR_LD_QUERY_TYPE_CLUSTER_ACCESS = 3,
424 MR_LD_QUERY_TYPE_CLUSTER_LOCALE = 4,
425};
426
427
Yang, Bo7e8a75f2009-10-06 14:50:17 -0600428#define MR_EVT_CFG_CLEARED 0x0004
429#define MR_EVT_LD_STATE_CHANGE 0x0051
430#define MR_EVT_PD_INSERTED 0x005b
431#define MR_EVT_PD_REMOVED 0x0070
432#define MR_EVT_LD_CREATED 0x008a
433#define MR_EVT_LD_DELETED 0x008b
434#define MR_EVT_FOREIGN_CFG_IMPORTED 0x00db
435#define MR_EVT_LD_OFFLINE 0x00fc
436#define MR_EVT_CTRL_HOST_BUS_SCAN_REQUESTED 0x0152
sumit.saxena@avagotech.comc4bd2652015-10-15 13:40:14 +0530437#define MR_EVT_CTRL_PROP_CHANGED 0x012f
Yang, Bo7e8a75f2009-10-06 14:50:17 -0600438
Yang, Bo81e403c2009-10-06 14:27:54 -0600439enum MR_PD_STATE {
440 MR_PD_STATE_UNCONFIGURED_GOOD = 0x00,
441 MR_PD_STATE_UNCONFIGURED_BAD = 0x01,
442 MR_PD_STATE_HOT_SPARE = 0x02,
443 MR_PD_STATE_OFFLINE = 0x10,
444 MR_PD_STATE_FAILED = 0x11,
445 MR_PD_STATE_REBUILD = 0x14,
446 MR_PD_STATE_ONLINE = 0x18,
447 MR_PD_STATE_COPYBACK = 0x20,
448 MR_PD_STATE_SYSTEM = 0x40,
449 };
450
Sumit Saxena2216c302016-01-28 21:04:26 +0530451union MR_PD_REF {
452 struct {
453 u16 deviceId;
454 u16 seqNum;
455 } mrPdRef;
456 u32 ref;
457};
458
459/*
460 * define the DDF Type bit structure
461 */
462union MR_PD_DDF_TYPE {
463 struct {
464 union {
465 struct {
466#ifndef __BIG_ENDIAN_BITFIELD
467 u16 forcedPDGUID:1;
468 u16 inVD:1;
469 u16 isGlobalSpare:1;
470 u16 isSpare:1;
471 u16 isForeign:1;
472 u16 reserved:7;
473 u16 intf:4;
474#else
475 u16 intf:4;
476 u16 reserved:7;
477 u16 isForeign:1;
478 u16 isSpare:1;
479 u16 isGlobalSpare:1;
480 u16 inVD:1;
481 u16 forcedPDGUID:1;
482#endif
483 } pdType;
484 u16 type;
485 };
486 u16 reserved;
487 } ddf;
488 struct {
489 u32 reserved;
490 } nonDisk;
491 u32 type;
492} __packed;
493
494/*
495 * defines the progress structure
496 */
497union MR_PROGRESS {
498 struct {
499 u16 progress;
500 union {
501 u16 elapsedSecs;
502 u16 elapsedSecsForLastPercent;
503 };
504 } mrProgress;
505 u32 w;
506} __packed;
507
508/*
509 * defines the physical drive progress structure
510 */
511struct MR_PD_PROGRESS {
512 struct {
513#ifndef MFI_BIG_ENDIAN
514 u32 rbld:1;
515 u32 patrol:1;
516 u32 clear:1;
517 u32 copyBack:1;
518 u32 erase:1;
519 u32 locate:1;
520 u32 reserved:26;
521#else
522 u32 reserved:26;
523 u32 locate:1;
524 u32 erase:1;
525 u32 copyBack:1;
526 u32 clear:1;
527 u32 patrol:1;
528 u32 rbld:1;
529#endif
530 } active;
531 union MR_PROGRESS rbld;
532 union MR_PROGRESS patrol;
533 union {
534 union MR_PROGRESS clear;
535 union MR_PROGRESS erase;
536 };
537
538 struct {
539#ifndef MFI_BIG_ENDIAN
540 u32 rbld:1;
541 u32 patrol:1;
542 u32 clear:1;
543 u32 copyBack:1;
544 u32 erase:1;
545 u32 reserved:27;
546#else
547 u32 reserved:27;
548 u32 erase:1;
549 u32 copyBack:1;
550 u32 clear:1;
551 u32 patrol:1;
552 u32 rbld:1;
553#endif
554 } pause;
555
556 union MR_PROGRESS reserved[3];
557} __packed;
558
559struct MR_PD_INFO {
560 union MR_PD_REF ref;
561 u8 inquiryData[96];
562 u8 vpdPage83[64];
563 u8 notSupported;
564 u8 scsiDevType;
565
566 union {
567 u8 connectedPortBitmap;
568 u8 connectedPortNumbers;
569 };
570
571 u8 deviceSpeed;
572 u32 mediaErrCount;
573 u32 otherErrCount;
574 u32 predFailCount;
575 u32 lastPredFailEventSeqNum;
576
577 u16 fwState;
578 u8 disabledForRemoval;
579 u8 linkSpeed;
580 union MR_PD_DDF_TYPE state;
581
582 struct {
583 u8 count;
584#ifndef __BIG_ENDIAN_BITFIELD
585 u8 isPathBroken:4;
586 u8 reserved3:3;
587 u8 widePortCapable:1;
588#else
589 u8 widePortCapable:1;
590 u8 reserved3:3;
591 u8 isPathBroken:4;
592#endif
593
594 u8 connectorIndex[2];
595 u8 reserved[4];
596 u64 sasAddr[2];
597 u8 reserved2[16];
598 } pathInfo;
599
600 u64 rawSize;
601 u64 nonCoercedSize;
602 u64 coercedSize;
603 u16 enclDeviceId;
604 u8 enclIndex;
605
606 union {
607 u8 slotNumber;
608 u8 enclConnectorIndex;
609 };
610
611 struct MR_PD_PROGRESS progInfo;
612 u8 badBlockTableFull;
613 u8 unusableInCurrentConfig;
614 u8 vpdPage83Ext[64];
615 u8 powerState;
616 u8 enclPosition;
617 u32 allowedOps;
618 u16 copyBackPartnerId;
619 u16 enclPartnerDeviceId;
620 struct {
621#ifndef __BIG_ENDIAN_BITFIELD
622 u16 fdeCapable:1;
623 u16 fdeEnabled:1;
624 u16 secured:1;
625 u16 locked:1;
626 u16 foreign:1;
627 u16 needsEKM:1;
628 u16 reserved:10;
629#else
630 u16 reserved:10;
631 u16 needsEKM:1;
632 u16 foreign:1;
633 u16 locked:1;
634 u16 secured:1;
635 u16 fdeEnabled:1;
636 u16 fdeCapable:1;
637#endif
638 } security;
639 u8 mediaType;
640 u8 notCertified;
641 u8 bridgeVendor[8];
642 u8 bridgeProductIdentification[16];
643 u8 bridgeProductRevisionLevel[4];
644 u8 satBridgeExists;
645
646 u8 interfaceType;
647 u8 temperature;
648 u8 emulatedBlockSize;
649 u16 userDataBlockSize;
650 u16 reserved2;
651
652 struct {
653#ifndef __BIG_ENDIAN_BITFIELD
654 u32 piType:3;
655 u32 piFormatted:1;
656 u32 piEligible:1;
657 u32 NCQ:1;
658 u32 WCE:1;
659 u32 commissionedSpare:1;
660 u32 emergencySpare:1;
661 u32 ineligibleForSSCD:1;
662 u32 ineligibleForLd:1;
663 u32 useSSEraseType:1;
664 u32 wceUnchanged:1;
665 u32 supportScsiUnmap:1;
666 u32 reserved:18;
667#else
668 u32 reserved:18;
669 u32 supportScsiUnmap:1;
670 u32 wceUnchanged:1;
671 u32 useSSEraseType:1;
672 u32 ineligibleForLd:1;
673 u32 ineligibleForSSCD:1;
674 u32 emergencySpare:1;
675 u32 commissionedSpare:1;
676 u32 WCE:1;
677 u32 NCQ:1;
678 u32 piEligible:1;
679 u32 piFormatted:1;
680 u32 piType:3;
681#endif
682 } properties;
683
684 u64 shieldDiagCompletionTime;
685 u8 shieldCounter;
686
687 u8 linkSpeedOther;
688 u8 reserved4[2];
689
690 struct {
691#ifndef __BIG_ENDIAN_BITFIELD
692 u32 bbmErrCountSupported:1;
693 u32 bbmErrCount:31;
694#else
695 u32 bbmErrCount:31;
696 u32 bbmErrCountSupported:1;
697#endif
698 } bbmErr;
699
700 u8 reserved1[512-428];
701} __packed;
Yang, Bo81e403c2009-10-06 14:27:54 -0600702
Shivasharan S96188a82017-02-10 00:59:11 -0800703/*
704 * Definition of structure used to expose attributes of VD or JBOD
705 * (this structure is to be filled by firmware when MR_DCMD_DRV_GET_TARGET_PROP
706 * is fired by driver)
707 */
708struct MR_TARGET_PROPERTIES {
709 u32 max_io_size_kb;
710 u32 device_qdepth;
711 u32 sector_size;
Shivasharan Se9495e22018-06-04 03:45:12 -0700712 u8 reset_tmo;
713 u8 reserved[499];
Shivasharan S96188a82017-02-10 00:59:11 -0800714} __packed;
715
Yang, Bo81e403c2009-10-06 14:27:54 -0600716 /*
717 * defines the physical drive address structure
718 */
719struct MR_PD_ADDRESS {
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530720 __le16 deviceId;
Yang, Bo81e403c2009-10-06 14:27:54 -0600721 u16 enclDeviceId;
722
723 union {
724 struct {
725 u8 enclIndex;
726 u8 slotNumber;
727 } mrPdAddress;
728 struct {
729 u8 enclPosition;
730 u8 enclConnectorIndex;
731 } mrEnclAddress;
732 };
733 u8 scsiDevType;
734 union {
735 u8 connectedPortBitmap;
736 u8 connectedPortNumbers;
737 };
738 u64 sasAddr[2];
739} __packed;
740
741/*
742 * defines the physical drive list structure
743 */
744struct MR_PD_LIST {
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530745 __le32 size;
746 __le32 count;
Yang, Bo81e403c2009-10-06 14:27:54 -0600747 struct MR_PD_ADDRESS addr[1];
748} __packed;
749
750struct megasas_pd_list {
751 u16 tid;
752 u8 driveType;
753 u8 driveState;
754} __packed;
755
Yang, Bobdc6fb82009-12-06 08:30:19 -0700756 /*
757 * defines the logical drive reference structure
758 */
759union MR_LD_REF {
760 struct {
761 u8 targetId;
762 u8 reserved;
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530763 __le16 seqNum;
Yang, Bobdc6fb82009-12-06 08:30:19 -0700764 };
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530765 __le32 ref;
Yang, Bobdc6fb82009-12-06 08:30:19 -0700766} __packed;
767
768/*
769 * defines the logical drive list structure
770 */
771struct MR_LD_LIST {
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530772 __le32 ldCount;
773 __le32 reserved;
Yang, Bobdc6fb82009-12-06 08:30:19 -0700774 struct {
775 union MR_LD_REF ref;
776 u8 state;
777 u8 reserved[3];
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530778 __le64 size;
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +0530779 } ldList[MAX_LOGICAL_DRIVES_EXT];
Yang, Bobdc6fb82009-12-06 08:30:19 -0700780} __packed;
781
adam radford21c9e162013-09-06 15:27:14 -0700782struct MR_LD_TARGETID_LIST {
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530783 __le32 size;
784 __le32 count;
adam radford21c9e162013-09-06 15:27:14 -0700785 u8 pad[3];
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +0530786 u8 targetId[MAX_LOGICAL_DRIVES_EXT];
adam radford21c9e162013-09-06 15:27:14 -0700787};
788
789
Yang, Bo81e403c2009-10-06 14:27:54 -0600790/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400791 * SAS controller properties
792 */
793struct megasas_ctrl_prop {
794
795 u16 seq_num;
796 u16 pred_fail_poll_interval;
797 u16 intr_throttle_count;
798 u16 intr_throttle_timeouts;
799 u8 rebuild_rate;
800 u8 patrol_read_rate;
801 u8 bgi_rate;
802 u8 cc_rate;
803 u8 recon_rate;
804 u8 cache_flush_interval;
805 u8 spinup_drv_count;
806 u8 spinup_delay;
807 u8 cluster_enable;
808 u8 coercion_mode;
809 u8 alarm_enable;
810 u8 disable_auto_rebuild;
811 u8 disable_battery_warn;
812 u8 ecc_bucket_size;
813 u16 ecc_bucket_leak_rate;
814 u8 restore_hotspare_on_insertion;
815 u8 expose_encl_devices;
bo yang39a98552010-09-22 22:36:29 -0400816 u8 maintainPdFailHistory;
817 u8 disallowHostRequestReordering;
818 u8 abortCCOnError;
819 u8 loadBalanceMode;
820 u8 disableAutoDetectBackplane;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400821
bo yang39a98552010-09-22 22:36:29 -0400822 u8 snapVDSpace;
823
824 /*
825 * Add properties that can be controlled by
826 * a bit in the following structure.
827 */
bo yang39a98552010-09-22 22:36:29 -0400828 struct {
Sumit.Saxena@lsi.com94cd65d2013-09-06 15:50:52 +0530829#if defined(__BIG_ENDIAN_BITFIELD)
830 u32 reserved:18;
831 u32 enableJBOD:1;
832 u32 disableSpinDownHS:1;
833 u32 allowBootWithPinnedCache:1;
834 u32 disableOnlineCtrlReset:1;
835 u32 enableSecretKeyControl:1;
836 u32 autoEnhancedImport:1;
837 u32 enableSpinDownUnconfigured:1;
838 u32 SSDPatrolReadEnabled:1;
839 u32 SSDSMARTerEnabled:1;
840 u32 disableNCQ:1;
841 u32 useFdeOnly:1;
842 u32 prCorrectUnconfiguredAreas:1;
843 u32 SMARTerEnabled:1;
844 u32 copyBackDisabled:1;
845#else
846 u32 copyBackDisabled:1;
847 u32 SMARTerEnabled:1;
848 u32 prCorrectUnconfiguredAreas:1;
849 u32 useFdeOnly:1;
850 u32 disableNCQ:1;
851 u32 SSDSMARTerEnabled:1;
852 u32 SSDPatrolReadEnabled:1;
853 u32 enableSpinDownUnconfigured:1;
854 u32 autoEnhancedImport:1;
855 u32 enableSecretKeyControl:1;
856 u32 disableOnlineCtrlReset:1;
857 u32 allowBootWithPinnedCache:1;
858 u32 disableSpinDownHS:1;
859 u32 enableJBOD:1;
860 u32 reserved:18;
861#endif
bo yang39a98552010-09-22 22:36:29 -0400862 } OnOffProperties;
863 u8 autoSnapVDSpace;
864 u8 viewSpace;
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530865 __le16 spinDownTime;
bo yang39a98552010-09-22 22:36:29 -0400866 u8 reserved[24];
Yang, Bo81e403c2009-10-06 14:27:54 -0600867} __packed;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400868
869/*
870 * SAS controller information
871 */
872struct megasas_ctrl_info {
873
874 /*
875 * PCI device information
876 */
877 struct {
878
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530879 __le16 vendor_id;
880 __le16 device_id;
881 __le16 sub_vendor_id;
882 __le16 sub_device_id;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400883 u8 reserved[24];
884
885 } __attribute__ ((packed)) pci;
886
887 /*
888 * Host interface information
889 */
890 struct {
891
892 u8 PCIX:1;
893 u8 PCIE:1;
894 u8 iSCSI:1;
895 u8 SAS_3G:1;
adam radford229fe472014-03-10 02:51:56 -0700896 u8 SRIOV:1;
897 u8 reserved_0:3;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400898 u8 reserved_1[6];
899 u8 port_count;
900 u64 port_addr[8];
901
902 } __attribute__ ((packed)) host_interface;
903
904 /*
905 * Device (backend) interface information
906 */
907 struct {
908
909 u8 SPI:1;
910 u8 SAS_3G:1;
911 u8 SATA_1_5G:1;
912 u8 SATA_3G:1;
913 u8 reserved_0:4;
914 u8 reserved_1[6];
915 u8 port_count;
916 u64 port_addr[8];
917
918 } __attribute__ ((packed)) device_interface;
919
920 /*
921 * List of components residing in flash. All str are null terminated
922 */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530923 __le32 image_check_word;
924 __le32 image_component_count;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400925
926 struct {
927
928 char name[8];
929 char version[32];
930 char build_date[16];
931 char built_time[16];
932
933 } __attribute__ ((packed)) image_component[8];
934
935 /*
936 * List of flash components that have been flashed on the card, but
937 * are not in use, pending reset of the adapter. This list will be
938 * empty if a flash operation has not occurred. All stings are null
939 * terminated
940 */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530941 __le32 pending_image_component_count;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400942
943 struct {
944
945 char name[8];
946 char version[32];
947 char build_date[16];
948 char build_time[16];
949
950 } __attribute__ ((packed)) pending_image_component[8];
951
952 u8 max_arms;
953 u8 max_spans;
954 u8 max_arrays;
955 u8 max_lds;
956
957 char product_name[80];
958 char serial_no[32];
959
960 /*
961 * Other physical/controller/operation information. Indicates the
962 * presence of the hardware
963 */
964 struct {
965
966 u32 bbu:1;
967 u32 alarm:1;
968 u32 nvram:1;
969 u32 uart:1;
970 u32 reserved:28;
971
972 } __attribute__ ((packed)) hw_present;
973
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530974 __le32 current_fw_time;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400975
976 /*
977 * Maximum data transfer sizes
978 */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530979 __le16 max_concurrent_cmds;
980 __le16 max_sge_count;
981 __le32 max_request_size;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400982
983 /*
984 * Logical and physical device counts
985 */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530986 __le16 ld_present_count;
987 __le16 ld_degraded_count;
988 __le16 ld_offline_count;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400989
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530990 __le16 pd_present_count;
991 __le16 pd_disk_present_count;
992 __le16 pd_disk_pred_failure_count;
993 __le16 pd_disk_failed_count;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400994
995 /*
996 * Memory size information
997 */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530998 __le16 nvram_size;
999 __le16 memory_size;
1000 __le16 flash_size;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001001
1002 /*
1003 * Error counters
1004 */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301005 __le16 mem_correctable_error_count;
1006 __le16 mem_uncorrectable_error_count;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001007
1008 /*
1009 * Cluster information
1010 */
1011 u8 cluster_permitted;
1012 u8 cluster_active;
1013
1014 /*
1015 * Additional max data transfer sizes
1016 */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301017 __le16 max_strips_per_io;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001018
1019 /*
1020 * Controller capabilities structures
1021 */
1022 struct {
1023
1024 u32 raid_level_0:1;
1025 u32 raid_level_1:1;
1026 u32 raid_level_5:1;
1027 u32 raid_level_1E:1;
1028 u32 raid_level_6:1;
1029 u32 reserved:27;
1030
1031 } __attribute__ ((packed)) raid_levels;
1032
1033 struct {
1034
1035 u32 rbld_rate:1;
1036 u32 cc_rate:1;
1037 u32 bgi_rate:1;
1038 u32 recon_rate:1;
1039 u32 patrol_rate:1;
1040 u32 alarm_control:1;
1041 u32 cluster_supported:1;
1042 u32 bbu:1;
1043 u32 spanning_allowed:1;
1044 u32 dedicated_hotspares:1;
1045 u32 revertible_hotspares:1;
1046 u32 foreign_config_import:1;
1047 u32 self_diagnostic:1;
1048 u32 mixed_redundancy_arr:1;
1049 u32 global_hot_spares:1;
1050 u32 reserved:17;
1051
1052 } __attribute__ ((packed)) adapter_operations;
1053
1054 struct {
1055
1056 u32 read_policy:1;
1057 u32 write_policy:1;
1058 u32 io_policy:1;
1059 u32 access_policy:1;
1060 u32 disk_cache_policy:1;
1061 u32 reserved:27;
1062
1063 } __attribute__ ((packed)) ld_operations;
1064
1065 struct {
1066
1067 u8 min;
1068 u8 max;
1069 u8 reserved[2];
1070
1071 } __attribute__ ((packed)) stripe_sz_ops;
1072
1073 struct {
1074
1075 u32 force_online:1;
1076 u32 force_offline:1;
1077 u32 force_rebuild:1;
1078 u32 reserved:29;
1079
1080 } __attribute__ ((packed)) pd_operations;
1081
1082 struct {
1083
1084 u32 ctrl_supports_sas:1;
1085 u32 ctrl_supports_sata:1;
1086 u32 allow_mix_in_encl:1;
1087 u32 allow_mix_in_ld:1;
1088 u32 allow_sata_in_cluster:1;
1089 u32 reserved:27;
1090
1091 } __attribute__ ((packed)) pd_mix_support;
1092
1093 /*
1094 * Define ECC single-bit-error bucket information
1095 */
1096 u8 ecc_bucket_count;
1097 u8 reserved_2[11];
1098
1099 /*
1100 * Include the controller properties (changeable items)
1101 */
1102 struct megasas_ctrl_prop properties;
1103
1104 /*
1105 * Define FW pkg version (set in envt v'bles on OEM basis)
1106 */
1107 char package_version[0x60];
1108
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001109
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +05301110 /*
1111 * If adapterOperations.supportMoreThan8Phys is set,
1112 * and deviceInterface.portCount is greater than 8,
1113 * SAS Addrs for first 8 ports shall be populated in
1114 * deviceInterface.portAddr, and the rest shall be
1115 * populated in deviceInterfacePortAddr2.
1116 */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301117 __le64 deviceInterfacePortAddr2[8]; /*6a0h */
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +05301118 u8 reserved3[128]; /*6e0h */
1119
1120 struct { /*760h */
1121 u16 minPdRaidLevel_0:4;
1122 u16 maxPdRaidLevel_0:12;
1123
1124 u16 minPdRaidLevel_1:4;
1125 u16 maxPdRaidLevel_1:12;
1126
1127 u16 minPdRaidLevel_5:4;
1128 u16 maxPdRaidLevel_5:12;
1129
1130 u16 minPdRaidLevel_1E:4;
1131 u16 maxPdRaidLevel_1E:12;
1132
1133 u16 minPdRaidLevel_6:4;
1134 u16 maxPdRaidLevel_6:12;
1135
1136 u16 minPdRaidLevel_10:4;
1137 u16 maxPdRaidLevel_10:12;
1138
1139 u16 minPdRaidLevel_50:4;
1140 u16 maxPdRaidLevel_50:12;
1141
1142 u16 minPdRaidLevel_60:4;
1143 u16 maxPdRaidLevel_60:12;
1144
1145 u16 minPdRaidLevel_1E_RLQ0:4;
1146 u16 maxPdRaidLevel_1E_RLQ0:12;
1147
1148 u16 minPdRaidLevel_1E0_RLQ0:4;
1149 u16 maxPdRaidLevel_1E0_RLQ0:12;
1150
1151 u16 reserved[6];
1152 } pdsForRaidLevels;
1153
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301154 __le16 maxPds; /*780h */
1155 __le16 maxDedHSPs; /*782h */
1156 __le16 maxGlobalHSP; /*784h */
1157 __le16 ddfSize; /*786h */
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +05301158 u8 maxLdsPerArray; /*788h */
1159 u8 partitionsInDDF; /*789h */
1160 u8 lockKeyBinding; /*78ah */
1161 u8 maxPITsPerLd; /*78bh */
1162 u8 maxViewsPerLd; /*78ch */
1163 u8 maxTargetId; /*78dh */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301164 __le16 maxBvlVdSize; /*78eh */
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +05301165
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301166 __le16 maxConfigurableSSCSize; /*790h */
1167 __le16 currentSSCsize; /*792h */
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +05301168
1169 char expanderFwVersion[12]; /*794h */
1170
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301171 __le16 PFKTrialTimeRemaining; /*7A0h */
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +05301172
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301173 __le16 cacheMemorySize; /*7A2h */
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +05301174
1175 struct { /*7A4h */
Sumit.Saxena@lsi.com94cd65d2013-09-06 15:50:52 +05301176#if defined(__BIG_ENDIAN_BITFIELD)
adam radford229fe472014-03-10 02:51:56 -07001177 u32 reserved:5;
1178 u32 activePassive:2;
1179 u32 supportConfigAutoBalance:1;
1180 u32 mpio:1;
1181 u32 supportDataLDonSSCArray:1;
1182 u32 supportPointInTimeProgress:1;
Sumit.Saxena@lsi.com94cd65d2013-09-06 15:50:52 +05301183 u32 supportUnevenSpans:1;
1184 u32 dedicatedHotSparesLimited:1;
1185 u32 headlessMode:1;
1186 u32 supportEmulatedDrives:1;
1187 u32 supportResetNow:1;
1188 u32 realTimeScheduler:1;
1189 u32 supportSSDPatrolRead:1;
1190 u32 supportPerfTuning:1;
1191 u32 disableOnlinePFKChange:1;
1192 u32 supportJBOD:1;
1193 u32 supportBootTimePFKChange:1;
1194 u32 supportSetLinkSpeed:1;
1195 u32 supportEmergencySpares:1;
1196 u32 supportSuspendResumeBGops:1;
1197 u32 blockSSDWriteCacheChange:1;
1198 u32 supportShieldState:1;
1199 u32 supportLdBBMInfo:1;
1200 u32 supportLdPIType3:1;
1201 u32 supportLdPIType2:1;
1202 u32 supportLdPIType1:1;
1203 u32 supportPIcontroller:1;
1204#else
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +05301205 u32 supportPIcontroller:1;
1206 u32 supportLdPIType1:1;
1207 u32 supportLdPIType2:1;
1208 u32 supportLdPIType3:1;
1209 u32 supportLdBBMInfo:1;
1210 u32 supportShieldState:1;
1211 u32 blockSSDWriteCacheChange:1;
1212 u32 supportSuspendResumeBGops:1;
1213 u32 supportEmergencySpares:1;
1214 u32 supportSetLinkSpeed:1;
1215 u32 supportBootTimePFKChange:1;
1216 u32 supportJBOD:1;
1217 u32 disableOnlinePFKChange:1;
1218 u32 supportPerfTuning:1;
1219 u32 supportSSDPatrolRead:1;
1220 u32 realTimeScheduler:1;
1221
1222 u32 supportResetNow:1;
1223 u32 supportEmulatedDrives:1;
1224 u32 headlessMode:1;
1225 u32 dedicatedHotSparesLimited:1;
1226
1227
1228 u32 supportUnevenSpans:1;
adam radford229fe472014-03-10 02:51:56 -07001229 u32 supportPointInTimeProgress:1;
1230 u32 supportDataLDonSSCArray:1;
1231 u32 mpio:1;
1232 u32 supportConfigAutoBalance:1;
1233 u32 activePassive:2;
1234 u32 reserved:5;
Sumit.Saxena@lsi.com94cd65d2013-09-06 15:50:52 +05301235#endif
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +05301236 } adapterOperations2;
1237
1238 u8 driverVersion[32]; /*7A8h */
1239 u8 maxDAPdCountSpinup60; /*7C8h */
1240 u8 temperatureROC; /*7C9h */
1241 u8 temperatureCtrl; /*7CAh */
1242 u8 reserved4; /*7CBh */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301243 __le16 maxConfigurablePds; /*7CCh */
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +05301244
1245
1246 u8 reserved5[2]; /*0x7CDh */
1247
1248 /*
1249 * HA cluster information
1250 */
1251 struct {
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05301252#if defined(__BIG_ENDIAN_BITFIELD)
Sumit Saxena8f67c8c2016-01-28 21:14:25 +05301253 u32 reserved:25;
1254 u32 passive:1;
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05301255 u32 premiumFeatureMismatch:1;
1256 u32 ctrlPropIncompatible:1;
1257 u32 fwVersionMismatch:1;
1258 u32 hwIncompatible:1;
1259 u32 peerIsIncompatible:1;
1260 u32 peerIsPresent:1;
1261#else
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +05301262 u32 peerIsPresent:1;
1263 u32 peerIsIncompatible:1;
1264 u32 hwIncompatible:1;
1265 u32 fwVersionMismatch:1;
1266 u32 ctrlPropIncompatible:1;
1267 u32 premiumFeatureMismatch:1;
Sumit Saxena8f67c8c2016-01-28 21:14:25 +05301268 u32 passive:1;
1269 u32 reserved:25;
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05301270#endif
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +05301271 } cluster;
1272
Sumit Saxena8f67c8c2016-01-28 21:14:25 +05301273 char clusterId[MEGASAS_CLUSTER_ID_SIZE]; /*0x7D4 */
adam radford229fe472014-03-10 02:51:56 -07001274 struct {
1275 u8 maxVFsSupported; /*0x7E4*/
1276 u8 numVFsEnabled; /*0x7E5*/
1277 u8 requestorId; /*0x7E6 0:PF, 1:VF1, 2:VF2*/
1278 u8 reserved; /*0x7E7*/
1279 } iov;
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +05301280
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +05301281 struct {
1282#if defined(__BIG_ENDIAN_BITFIELD)
sumit.saxena@avagotech.com3761cb42015-08-31 17:23:11 +05301283 u32 reserved:7;
1284 u32 useSeqNumJbodFP:1;
sumit.saxena@avagotech.com0be3f4c2015-08-31 17:22:51 +05301285 u32 supportExtendedSSCSize:1;
1286 u32 supportDiskCacheSettingForSysPDs:1;
1287 u32 supportCPLDUpdate:1;
1288 u32 supportTTYLogCompression:1;
Sumit.Saxena@avagotech.com7497cde2015-01-05 20:06:03 +05301289 u32 discardCacheDuringLDDelete:1;
1290 u32 supportSecurityonJBOD:1;
1291 u32 supportCacheBypassModes:1;
1292 u32 supportDisableSESMonitoring:1;
1293 u32 supportForceFlash:1;
1294 u32 supportNVDRAM:1;
1295 u32 supportDrvActivityLEDSetting:1;
1296 u32 supportAllowedOpsforDrvRemoval:1;
1297 u32 supportHOQRebuild:1;
1298 u32 supportForceTo512e:1;
1299 u32 supportNVCacheErase:1;
1300 u32 supportDebugQueue:1;
1301 u32 supportSwZone:1;
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +05301302 u32 supportCrashDump:1;
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05301303 u32 supportMaxExtLDs:1;
1304 u32 supportT10RebuildAssist:1;
1305 u32 supportDisableImmediateIO:1;
1306 u32 supportThermalPollInterval:1;
1307 u32 supportPersonalityChange:2;
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +05301308#else
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05301309 u32 supportPersonalityChange:2;
1310 u32 supportThermalPollInterval:1;
1311 u32 supportDisableImmediateIO:1;
1312 u32 supportT10RebuildAssist:1;
Sumit.Saxena@avagotech.com7497cde2015-01-05 20:06:03 +05301313 u32 supportMaxExtLDs:1;
1314 u32 supportCrashDump:1;
1315 u32 supportSwZone:1;
1316 u32 supportDebugQueue:1;
1317 u32 supportNVCacheErase:1;
1318 u32 supportForceTo512e:1;
1319 u32 supportHOQRebuild:1;
1320 u32 supportAllowedOpsforDrvRemoval:1;
1321 u32 supportDrvActivityLEDSetting:1;
1322 u32 supportNVDRAM:1;
1323 u32 supportForceFlash:1;
1324 u32 supportDisableSESMonitoring:1;
1325 u32 supportCacheBypassModes:1;
1326 u32 supportSecurityonJBOD:1;
1327 u32 discardCacheDuringLDDelete:1;
sumit.saxena@avagotech.com0be3f4c2015-08-31 17:22:51 +05301328 u32 supportTTYLogCompression:1;
1329 u32 supportCPLDUpdate:1;
1330 u32 supportDiskCacheSettingForSysPDs:1;
1331 u32 supportExtendedSSCSize:1;
sumit.saxena@avagotech.com3761cb42015-08-31 17:23:11 +05301332 u32 useSeqNumJbodFP:1;
1333 u32 reserved:7;
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +05301334#endif
1335 } adapterOperations3;
1336
Sasikumar Chandrasekaranede7c3c2017-01-10 18:20:52 -05001337 struct {
1338#if defined(__BIG_ENDIAN_BITFIELD)
1339 u8 reserved:7;
1340 /* Indicates whether the CPLD image is part of
1341 * the package and stored in flash
1342 */
1343 u8 cpld_in_flash:1;
1344#else
1345 u8 cpld_in_flash:1;
1346 u8 reserved:7;
1347#endif
1348 u8 reserved1[3];
1349 /* Null terminated string. Has the version
1350 * information if cpld_in_flash = FALSE
1351 */
1352 u8 userCodeDefinition[12];
1353 } cpld; /* Valid only if upgradableCPLD is TRUE */
1354
1355 struct {
1356 #if defined(__BIG_ENDIAN_BITFIELD)
Shivasharan Sf870bcb2018-01-05 05:33:04 -08001357 u16 reserved:2;
1358 u16 support_nvme_passthru:1;
1359 u16 support_pl_debug_info:1;
1360 u16 support_flash_comp_info:1;
1361 u16 support_host_info:1;
1362 u16 support_dual_fw_update:1;
1363 u16 support_ssc_rev3:1;
Sasikumar Chandrasekaranede7c3c2017-01-10 18:20:52 -05001364 u16 fw_swaps_bbu_vpd_info:1;
1365 u16 support_pd_map_target_id:1;
1366 u16 support_ses_ctrl_in_multipathcfg:1;
1367 u16 image_upload_supported:1;
1368 u16 support_encrypted_mfc:1;
1369 u16 supported_enc_algo:1;
1370 u16 support_ibutton_less:1;
1371 u16 ctrl_info_ext_supported:1;
1372 #else
1373
1374 u16 ctrl_info_ext_supported:1;
1375 u16 support_ibutton_less:1;
1376 u16 supported_enc_algo:1;
1377 u16 support_encrypted_mfc:1;
1378 u16 image_upload_supported:1;
1379 /* FW supports LUN based association and target port based */
1380 u16 support_ses_ctrl_in_multipathcfg:1;
1381 /* association for the SES device connected in multipath mode */
1382 /* FW defines Jbod target Id within MR_PD_CFG_SEQ */
1383 u16 support_pd_map_target_id:1;
1384 /* FW swaps relevant fields in MR_BBU_VPD_INFO_FIXED to
1385 * provide the data in little endian order
1386 */
1387 u16 fw_swaps_bbu_vpd_info:1;
Shivasharan Sf870bcb2018-01-05 05:33:04 -08001388 u16 support_ssc_rev3:1;
1389 /* FW supports CacheCade 3.0, only one SSCD creation allowed */
1390 u16 support_dual_fw_update:1;
1391 /* FW supports dual firmware update feature */
1392 u16 support_host_info:1;
1393 /* FW supports MR_DCMD_CTRL_HOST_INFO_SET/GET */
1394 u16 support_flash_comp_info:1;
1395 /* FW supports MR_DCMD_CTRL_FLASH_COMP_INFO_GET */
1396 u16 support_pl_debug_info:1;
1397 /* FW supports retrieval of PL debug information through apps */
1398 u16 support_nvme_passthru:1;
1399 /* FW supports NVMe passthru commands */
1400 u16 reserved:2;
Sasikumar Chandrasekaranede7c3c2017-01-10 18:20:52 -05001401 #endif
1402 } adapter_operations4;
Shivasharan S41064f12017-02-10 00:59:37 -08001403 u8 pad[0x800 - 0x7FE]; /* 0x7FE pad to 2K for expansion */
Shivasharan Se9495e22018-06-04 03:45:12 -07001404
1405 u32 size;
1406 u32 pad1;
1407
1408 u8 reserved6[64];
1409
1410 u32 rsvdForAdptOp[64];
1411
1412 u8 reserved7[3];
1413
1414 u8 TaskAbortTO; /* Timeout value in seconds used by Abort Task TM */
1415 u8 MaxResetTO; /* Max Supported Reset timeout in seconds. */
1416 u8 reserved8[3];
Yang, Bo81e403c2009-10-06 14:27:54 -06001417} __packed;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001418
1419/*
1420 * ===============================
1421 * MegaRAID SAS driver definitions
1422 * ===============================
1423 */
1424#define MEGASAS_MAX_PD_CHANNELS 2
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05301425#define MEGASAS_MAX_LD_CHANNELS 2
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001426#define MEGASAS_MAX_CHANNELS (MEGASAS_MAX_PD_CHANNELS + \
1427 MEGASAS_MAX_LD_CHANNELS)
1428#define MEGASAS_MAX_DEV_PER_CHANNEL 128
1429#define MEGASAS_DEFAULT_INIT_ID -1
1430#define MEGASAS_MAX_LUN 8
adam radford6bf579a2011-10-08 18:14:33 -07001431#define MEGASAS_DEFAULT_CMD_PER_LUN 256
Yang, Bo81e403c2009-10-06 14:27:54 -06001432#define MEGASAS_MAX_PD (MEGASAS_MAX_PD_CHANNELS * \
1433 MEGASAS_MAX_DEV_PER_CHANNEL)
Yang, Bobdc6fb82009-12-06 08:30:19 -07001434#define MEGASAS_MAX_LD_IDS (MEGASAS_MAX_LD_CHANNELS * \
1435 MEGASAS_MAX_DEV_PER_CHANNEL)
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001436
Yang, Bo1fd10682010-10-12 07:18:50 -06001437#define MEGASAS_MAX_SECTORS (2*1024)
adam radford42a8d2b2011-02-24 20:57:09 -08001438#define MEGASAS_MAX_SECTORS_IEEE (2*128)
Sumant Patro658dced2006-10-03 13:09:14 -07001439#define MEGASAS_DBG_LVL 1
1440
Sumant Patro05e9ebb2007-05-17 05:47:51 -07001441#define MEGASAS_FW_BUSY 1
1442
Shivasharan Sdef0eab2017-02-10 00:59:15 -08001443/* Driver's internal Logging levels*/
1444#define OCR_LOGS (1 << 0)
1445
Sumit Saxena11c71cb2016-01-28 21:04:22 +05301446#define SCAN_PD_CHANNEL 0x1
1447#define SCAN_VD_CHANNEL 0x2
Sumit.Saxena@avagotech.com90dc9d92014-09-12 18:57:58 +05301448
Sumit Saxenac3e385a2016-04-15 00:23:30 -07001449#define MEGASAS_KDUMP_QUEUE_DEPTH 100
Shivasharan Sa48ba0e2017-02-10 00:59:13 -08001450#define MR_LARGE_IO_MIN_SIZE (32 * 1024)
1451#define MR_R1_LDIO_PIGGYBACK_DEFAULT 4
Sumit Saxenac3e385a2016-04-15 00:23:30 -07001452
Sumit.Saxena@avagotech.com7497cde2015-01-05 20:06:03 +05301453enum MR_SCSI_CMD_TYPE {
1454 READ_WRITE_LDIO = 0,
1455 NON_READ_WRITE_LDIO = 1,
1456 READ_WRITE_SYSPDIO = 2,
1457 NON_READ_WRITE_SYSPDIO = 3,
1458};
1459
Sumit Saxena6d40afb2016-01-28 21:04:23 +05301460enum DCMD_TIMEOUT_ACTION {
1461 INITIATE_OCR = 0,
1462 KILL_ADAPTER = 1,
1463 IGNORE_TIMEOUT = 2,
1464};
Sumit Saxena308ec452016-01-28 21:04:30 +05301465
1466enum FW_BOOT_CONTEXT {
1467 PROBE_CONTEXT = 0,
1468 OCR_CONTEXT = 1,
1469};
1470
bo yangd532dbe2008-03-17 03:36:43 -04001471/* Frame Type */
1472#define IO_FRAME 0
1473#define PTHRU_FRAME 1
1474
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001475/*
1476 * When SCSI mid-layer calls driver's reset routine, driver waits for
1477 * MEGASAS_RESET_WAIT_TIME seconds for all outstanding IO to complete. Note
1478 * that the driver cannot _actually_ abort or reset pending commands. While
1479 * it is waiting for the commands to complete, it prints a diagnostic message
1480 * every MEGASAS_RESET_NOTICE_INTERVAL seconds
1481 */
1482#define MEGASAS_RESET_WAIT_TIME 180
Sumant Patro2a3681e2006-10-03 13:19:21 -07001483#define MEGASAS_INTERNAL_CMD_WAIT_TIME 180
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001484#define MEGASAS_RESET_NOTICE_INTERVAL 5
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001485#define MEGASAS_IOCTL_CMD 0
Sumant Patro05e9ebb2007-05-17 05:47:51 -07001486#define MEGASAS_DEFAULT_CMD_TIMEOUT 90
adam radfordc5daa6a2012-07-17 18:20:03 -07001487#define MEGASAS_THROTTLE_QUEUE_DEPTH 16
Sumit.Saxena@avagotech.com90dc9d92014-09-12 18:57:58 +05301488#define MEGASAS_BLOCKED_CMD_TIMEOUT 60
Shivasharan Se9495e22018-06-04 03:45:12 -07001489#define MEGASAS_DEFAULT_TM_TIMEOUT 50
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001490/*
1491 * FW reports the maximum of number of commands that it can accept (maximum
1492 * commands that can be outstanding) at any time. The driver must report a
1493 * lower number to the mid layer because it can issue a few internal commands
1494 * itself (E.g, AEN, abort cmd, IOCTLs etc). The number of commands it needs
1495 * is shown below
1496 */
1497#define MEGASAS_INT_CMDS 32
Yang, Bo7bebf5c2009-10-06 14:40:58 -06001498#define MEGASAS_SKINNY_INT_CMDS 5
Shivasharan Sec779592017-02-10 00:59:35 -08001499#define MEGASAS_FUSION_INTERNAL_CMDS 8
Sumit.Saxena@avagotech.comae09a6c2015-01-05 20:06:23 +05301500#define MEGASAS_FUSION_IOCTL_CMDS 3
Sumit.Saxena@avagotech.comf26ac3a2015-04-23 16:30:54 +05301501#define MEGASAS_MFI_IOCTL_CMDS 27
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001502
Sumit.Saxena@lsi.comd46a3ad2013-05-22 12:34:14 +05301503#define MEGASAS_MAX_MSIX_QUEUES 128
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001504/*
1505 * FW can accept both 32 and 64 bit SGLs. We want to allocate 32/64 bit
1506 * SGLs based on the size of dma_addr_t
1507 */
1508#define IS_DMA64 (sizeof(dma_addr_t) == 8)
1509
bo yang39a98552010-09-22 22:36:29 -04001510#define MFI_XSCALE_OMR0_CHANGE_INTERRUPT 0x00000001
1511
1512#define MFI_INTR_FLAG_REPLY_MESSAGE 0x00000001
1513#define MFI_INTR_FLAG_FIRMWARE_STATE_CHANGE 0x00000002
1514#define MFI_G2_OUTBOUND_DOORBELL_CHANGE_INTERRUPT 0x00000004
1515
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001516#define MFI_OB_INTR_STATUS_MASK 0x00000002
bo yang14faea92007-11-09 04:14:00 -05001517#define MFI_POLL_TIMEOUT_SECS 60
Sumit Saxena6d40afb2016-01-28 21:04:23 +05301518#define MFI_IO_TIMEOUT_SECS 180
adam radford229fe472014-03-10 02:51:56 -07001519#define MEGASAS_SRIOV_HEARTBEAT_INTERVAL_VF (5 * HZ)
1520#define MEGASAS_OCR_SETTLE_TIME_VF (1000 * 30)
1521#define MEGASAS_ROUTINE_WAIT_TIME_VF 300
Sumant Patrof9876f02006-02-03 15:34:35 -08001522#define MFI_REPLY_1078_MESSAGE_INTERRUPT 0x80000000
Yang, Bo6610a6b2008-08-10 12:42:38 -07001523#define MFI_REPLY_GEN2_MESSAGE_INTERRUPT 0x00000001
1524#define MFI_GEN2_ENABLE_INTERRUPT_MASK (0x00000001 | 0x00000004)
Yang, Bo87911122009-10-06 14:31:54 -06001525#define MFI_REPLY_SKINNY_MESSAGE_INTERRUPT 0x40000000
1526#define MFI_SKINNY_ENABLE_INTERRUPT_MASK (0x00000001)
Sumant Patro0e989362006-06-20 15:32:37 -07001527
bo yang39a98552010-09-22 22:36:29 -04001528#define MFI_1068_PCSR_OFFSET 0x84
1529#define MFI_1068_FW_HANDSHAKE_OFFSET 0x64
1530#define MFI_1068_FW_READY 0xDDDD0000
Sumit.Saxena@lsi.comd46a3ad2013-05-22 12:34:14 +05301531
1532#define MR_MAX_REPLY_QUEUES_OFFSET 0X0000001F
1533#define MR_MAX_REPLY_QUEUES_EXT_OFFSET 0X003FC000
1534#define MR_MAX_REPLY_QUEUES_EXT_OFFSET_SHIFT 14
1535#define MR_MAX_MSIX_REG_ARRAY 16
Sumit Saxena179ac142016-01-28 21:04:28 +05301536#define MR_RDPQ_MODE_OFFSET 0X00800000
Sasikumar Chandrasekarand8893442017-01-10 18:20:48 -05001537
1538#define MR_MAX_RAID_MAP_SIZE_OFFSET_SHIFT 16
1539#define MR_MAX_RAID_MAP_SIZE_MASK 0x1FF
1540#define MR_MIN_MAP_SIZE 0x10000
1541/* 64k */
1542
Kashyap Desaid0fc91d2016-10-21 06:33:33 -07001543#define MR_CAN_HANDLE_SYNC_CACHE_OFFSET 0X01000000
1544
Shivasharan S107a60d2017-10-19 02:49:05 -07001545#define MR_CAN_HANDLE_64_BIT_DMA_OFFSET (1 << 25)
1546
Shivasharan S3f6194a2018-10-16 23:37:39 -07001547#define MEGASAS_WATCHDOG_THREAD_INTERVAL 1000
1548#define MEGASAS_WAIT_FOR_NEXT_DMA_MSECS 20
1549#define MEGASAS_WATCHDOG_WAIT_COUNT 50
1550
Shivasharan Sc3651782017-10-19 02:48:48 -07001551enum MR_ADAPTER_TYPE {
1552 MFI_SERIES = 1,
1553 THUNDERBOLT_SERIES = 2,
1554 INVADER_SERIES = 3,
1555 VENTURA_SERIES = 4,
1556};
1557
Sumant Patro0e989362006-06-20 15:32:37 -07001558/*
1559* register set for both 1068 and 1078 controllers
1560* structure extended for 1078 registers
1561*/
Sasikumar Chandrasekaran45f4f2e2017-01-10 18:20:43 -05001562
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001563struct megasas_register_set {
adam radford9c915a82010-12-21 13:34:31 -08001564 u32 doorbell; /*0000h*/
1565 u32 fusion_seq_offset; /*0004h*/
1566 u32 fusion_host_diag; /*0008h*/
1567 u32 reserved_01; /*000Ch*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001568
Sumant Patrof9876f02006-02-03 15:34:35 -08001569 u32 inbound_msg_0; /*0010h*/
1570 u32 inbound_msg_1; /*0014h*/
1571 u32 outbound_msg_0; /*0018h*/
1572 u32 outbound_msg_1; /*001Ch*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001573
Sumant Patrof9876f02006-02-03 15:34:35 -08001574 u32 inbound_doorbell; /*0020h*/
1575 u32 inbound_intr_status; /*0024h*/
1576 u32 inbound_intr_mask; /*0028h*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001577
Sumant Patrof9876f02006-02-03 15:34:35 -08001578 u32 outbound_doorbell; /*002Ch*/
1579 u32 outbound_intr_status; /*0030h*/
1580 u32 outbound_intr_mask; /*0034h*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001581
Sumant Patrof9876f02006-02-03 15:34:35 -08001582 u32 reserved_1[2]; /*0038h*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001583
Sumant Patrof9876f02006-02-03 15:34:35 -08001584 u32 inbound_queue_port; /*0040h*/
1585 u32 outbound_queue_port; /*0044h*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001586
adam radford9c915a82010-12-21 13:34:31 -08001587 u32 reserved_2[9]; /*0048h*/
1588 u32 reply_post_host_index; /*006Ch*/
1589 u32 reserved_2_2[12]; /*0070h*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001590
Sumant Patrof9876f02006-02-03 15:34:35 -08001591 u32 outbound_doorbell_clear; /*00A0h*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001592
Sumant Patrof9876f02006-02-03 15:34:35 -08001593 u32 reserved_3[3]; /*00A4h*/
1594
1595 u32 outbound_scratch_pad ; /*00B0h*/
adam radford9c915a82010-12-21 13:34:31 -08001596 u32 outbound_scratch_pad_2; /*00B4h*/
Sumit Saxena179ac142016-01-28 21:04:28 +05301597 u32 outbound_scratch_pad_3; /*00B8h*/
Shivasharan S15dd0382017-02-10 00:59:10 -08001598 u32 outbound_scratch_pad_4; /*00BCh*/
Sumant Patrof9876f02006-02-03 15:34:35 -08001599
Sumant Patrof9876f02006-02-03 15:34:35 -08001600
1601 u32 inbound_low_queue_port ; /*00C0h*/
1602
1603 u32 inbound_high_queue_port ; /*00C4h*/
1604
Sasikumar Chandrasekaran45f4f2e2017-01-10 18:20:43 -05001605 u32 inbound_single_queue_port; /*00C8h*/
bo yang39a98552010-09-22 22:36:29 -04001606 u32 res_6[11]; /*CCh*/
1607 u32 host_diag;
1608 u32 seq_offset;
1609 u32 index_registers[807]; /*00CCh*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001610} __attribute__ ((packed));
1611
1612struct megasas_sge32 {
1613
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301614 __le32 phys_addr;
1615 __le32 length;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001616
1617} __attribute__ ((packed));
1618
1619struct megasas_sge64 {
1620
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301621 __le64 phys_addr;
1622 __le32 length;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001623
1624} __attribute__ ((packed));
1625
Yang, Bof4c9a132009-10-06 14:43:28 -06001626struct megasas_sge_skinny {
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301627 __le64 phys_addr;
1628 __le32 length;
1629 __le32 flag;
Yang, Bof4c9a132009-10-06 14:43:28 -06001630} __packed;
1631
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001632union megasas_sgl {
1633
1634 struct megasas_sge32 sge32[1];
1635 struct megasas_sge64 sge64[1];
Yang, Bof4c9a132009-10-06 14:43:28 -06001636 struct megasas_sge_skinny sge_skinny[1];
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001637
1638} __attribute__ ((packed));
1639
1640struct megasas_header {
1641
1642 u8 cmd; /*00h */
1643 u8 sense_len; /*01h */
1644 u8 cmd_status; /*02h */
1645 u8 scsi_status; /*03h */
1646
1647 u8 target_id; /*04h */
1648 u8 lun; /*05h */
1649 u8 cdb_len; /*06h */
1650 u8 sge_count; /*07h */
1651
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301652 __le32 context; /*08h */
1653 __le32 pad_0; /*0Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001654
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301655 __le16 flags; /*10h */
1656 __le16 timeout; /*12h */
1657 __le32 data_xferlen; /*14h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001658
1659} __attribute__ ((packed));
1660
1661union megasas_sgl_frame {
1662
1663 struct megasas_sge32 sge32[8];
1664 struct megasas_sge64 sge64[5];
1665
1666} __attribute__ ((packed));
1667
Sumit.Saxena@lsi.comd46a3ad2013-05-22 12:34:14 +05301668typedef union _MFI_CAPABILITIES {
1669 struct {
Sumit.Saxena@lsi.com94cd65d2013-09-06 15:50:52 +05301670#if defined(__BIG_ENDIAN_BITFIELD)
Shivasharan Sf870bcb2018-01-05 05:33:04 -08001671 u32 reserved:17;
1672 u32 support_nvme_passthru:1;
Shivasharan S107a60d2017-10-19 02:49:05 -07001673 u32 support_64bit_mode:1;
Sasikumar Chandrasekaranede7c3c2017-01-10 18:20:52 -05001674 u32 support_pd_map_target_id:1;
1675 u32 support_qd_throttling:1;
1676 u32 support_fp_rlbypass:1;
1677 u32 support_vfid_in_ioframe:1;
1678 u32 support_ext_io_size:1;
1679 u32 support_ext_queue_depth:1;
1680 u32 security_protocol_cmds_fw:1;
1681 u32 support_core_affinity:1;
1682 u32 support_ndrive_r1_lb:1;
1683 u32 support_max_255lds:1;
1684 u32 support_fastpath_wb:1;
1685 u32 support_additional_msix:1;
1686 u32 support_fp_remote_lun:1;
Sumit.Saxena@lsi.com94cd65d2013-09-06 15:50:52 +05301687#else
Sasikumar Chandrasekaranede7c3c2017-01-10 18:20:52 -05001688 u32 support_fp_remote_lun:1;
1689 u32 support_additional_msix:1;
1690 u32 support_fastpath_wb:1;
1691 u32 support_max_255lds:1;
1692 u32 support_ndrive_r1_lb:1;
1693 u32 support_core_affinity:1;
1694 u32 security_protocol_cmds_fw:1;
1695 u32 support_ext_queue_depth:1;
1696 u32 support_ext_io_size:1;
1697 u32 support_vfid_in_ioframe:1;
1698 u32 support_fp_rlbypass:1;
1699 u32 support_qd_throttling:1;
1700 u32 support_pd_map_target_id:1;
Shivasharan S107a60d2017-10-19 02:49:05 -07001701 u32 support_64bit_mode:1;
Shivasharan Sf870bcb2018-01-05 05:33:04 -08001702 u32 support_nvme_passthru:1;
1703 u32 reserved:17;
Sumit.Saxena@lsi.com94cd65d2013-09-06 15:50:52 +05301704#endif
Sumit.Saxena@lsi.comd46a3ad2013-05-22 12:34:14 +05301705 } mfi_capabilities;
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301706 __le32 reg;
Sumit.Saxena@lsi.comd46a3ad2013-05-22 12:34:14 +05301707} MFI_CAPABILITIES;
1708
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001709struct megasas_init_frame {
1710
1711 u8 cmd; /*00h */
1712 u8 reserved_0; /*01h */
1713 u8 cmd_status; /*02h */
1714
1715 u8 reserved_1; /*03h */
Sumit.Saxena@lsi.comd46a3ad2013-05-22 12:34:14 +05301716 MFI_CAPABILITIES driver_operations; /*04h*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001717
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301718 __le32 context; /*08h */
1719 __le32 pad_0; /*0Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001720
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301721 __le16 flags; /*10h */
1722 __le16 reserved_3; /*12h */
1723 __le32 data_xfer_len; /*14h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001724
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301725 __le32 queue_info_new_phys_addr_lo; /*18h */
1726 __le32 queue_info_new_phys_addr_hi; /*1Ch */
1727 __le32 queue_info_old_phys_addr_lo; /*20h */
1728 __le32 queue_info_old_phys_addr_hi; /*24h */
1729 __le32 reserved_4[2]; /*28h */
1730 __le32 system_info_lo; /*30h */
1731 __le32 system_info_hi; /*34h */
1732 __le32 reserved_5[2]; /*38h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001733
1734} __attribute__ ((packed));
1735
1736struct megasas_init_queue_info {
1737
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301738 __le32 init_flags; /*00h */
1739 __le32 reply_queue_entries; /*04h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001740
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301741 __le32 reply_queue_start_phys_addr_lo; /*08h */
1742 __le32 reply_queue_start_phys_addr_hi; /*0Ch */
1743 __le32 producer_index_phys_addr_lo; /*10h */
1744 __le32 producer_index_phys_addr_hi; /*14h */
1745 __le32 consumer_index_phys_addr_lo; /*18h */
1746 __le32 consumer_index_phys_addr_hi; /*1Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001747
1748} __attribute__ ((packed));
1749
1750struct megasas_io_frame {
1751
1752 u8 cmd; /*00h */
1753 u8 sense_len; /*01h */
1754 u8 cmd_status; /*02h */
1755 u8 scsi_status; /*03h */
1756
1757 u8 target_id; /*04h */
1758 u8 access_byte; /*05h */
1759 u8 reserved_0; /*06h */
1760 u8 sge_count; /*07h */
1761
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301762 __le32 context; /*08h */
1763 __le32 pad_0; /*0Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001764
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301765 __le16 flags; /*10h */
1766 __le16 timeout; /*12h */
1767 __le32 lba_count; /*14h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001768
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301769 __le32 sense_buf_phys_addr_lo; /*18h */
1770 __le32 sense_buf_phys_addr_hi; /*1Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001771
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301772 __le32 start_lba_lo; /*20h */
1773 __le32 start_lba_hi; /*24h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001774
1775 union megasas_sgl sgl; /*28h */
1776
1777} __attribute__ ((packed));
1778
1779struct megasas_pthru_frame {
1780
1781 u8 cmd; /*00h */
1782 u8 sense_len; /*01h */
1783 u8 cmd_status; /*02h */
1784 u8 scsi_status; /*03h */
1785
1786 u8 target_id; /*04h */
1787 u8 lun; /*05h */
1788 u8 cdb_len; /*06h */
1789 u8 sge_count; /*07h */
1790
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301791 __le32 context; /*08h */
1792 __le32 pad_0; /*0Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001793
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301794 __le16 flags; /*10h */
1795 __le16 timeout; /*12h */
1796 __le32 data_xfer_len; /*14h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001797
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301798 __le32 sense_buf_phys_addr_lo; /*18h */
1799 __le32 sense_buf_phys_addr_hi; /*1Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001800
1801 u8 cdb[16]; /*20h */
1802 union megasas_sgl sgl; /*30h */
1803
1804} __attribute__ ((packed));
1805
1806struct megasas_dcmd_frame {
1807
1808 u8 cmd; /*00h */
1809 u8 reserved_0; /*01h */
1810 u8 cmd_status; /*02h */
1811 u8 reserved_1[4]; /*03h */
1812 u8 sge_count; /*07h */
1813
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301814 __le32 context; /*08h */
1815 __le32 pad_0; /*0Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001816
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301817 __le16 flags; /*10h */
1818 __le16 timeout; /*12h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001819
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301820 __le32 data_xfer_len; /*14h */
1821 __le32 opcode; /*18h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001822
1823 union { /*1Ch */
1824 u8 b[12];
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301825 __le16 s[6];
1826 __le32 w[3];
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001827 } mbox;
1828
1829 union megasas_sgl sgl; /*28h */
1830
1831} __attribute__ ((packed));
1832
1833struct megasas_abort_frame {
1834
1835 u8 cmd; /*00h */
1836 u8 reserved_0; /*01h */
1837 u8 cmd_status; /*02h */
1838
1839 u8 reserved_1; /*03h */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301840 __le32 reserved_2; /*04h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001841
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301842 __le32 context; /*08h */
1843 __le32 pad_0; /*0Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001844
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301845 __le16 flags; /*10h */
1846 __le16 reserved_3; /*12h */
1847 __le32 reserved_4; /*14h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001848
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301849 __le32 abort_context; /*18h */
1850 __le32 pad_1; /*1Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001851
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301852 __le32 abort_mfi_phys_addr_lo; /*20h */
1853 __le32 abort_mfi_phys_addr_hi; /*24h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001854
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301855 __le32 reserved_5[6]; /*28h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001856
1857} __attribute__ ((packed));
1858
1859struct megasas_smp_frame {
1860
1861 u8 cmd; /*00h */
1862 u8 reserved_1; /*01h */
1863 u8 cmd_status; /*02h */
1864 u8 connection_status; /*03h */
1865
1866 u8 reserved_2[3]; /*04h */
1867 u8 sge_count; /*07h */
1868
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301869 __le32 context; /*08h */
1870 __le32 pad_0; /*0Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001871
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301872 __le16 flags; /*10h */
1873 __le16 timeout; /*12h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001874
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301875 __le32 data_xfer_len; /*14h */
1876 __le64 sas_addr; /*18h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001877
1878 union {
1879 struct megasas_sge32 sge32[2]; /* [0]: resp [1]: req */
1880 struct megasas_sge64 sge64[2]; /* [0]: resp [1]: req */
1881 } sgl;
1882
1883} __attribute__ ((packed));
1884
1885struct megasas_stp_frame {
1886
1887 u8 cmd; /*00h */
1888 u8 reserved_1; /*01h */
1889 u8 cmd_status; /*02h */
1890 u8 reserved_2; /*03h */
1891
1892 u8 target_id; /*04h */
1893 u8 reserved_3[2]; /*05h */
1894 u8 sge_count; /*07h */
1895
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301896 __le32 context; /*08h */
1897 __le32 pad_0; /*0Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001898
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301899 __le16 flags; /*10h */
1900 __le16 timeout; /*12h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001901
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301902 __le32 data_xfer_len; /*14h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001903
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301904 __le16 fis[10]; /*18h */
1905 __le32 stp_flags;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001906
1907 union {
1908 struct megasas_sge32 sge32[2]; /* [0]: resp [1]: data */
1909 struct megasas_sge64 sge64[2]; /* [0]: resp [1]: data */
1910 } sgl;
1911
1912} __attribute__ ((packed));
1913
1914union megasas_frame {
1915
1916 struct megasas_header hdr;
1917 struct megasas_init_frame init;
1918 struct megasas_io_frame io;
1919 struct megasas_pthru_frame pthru;
1920 struct megasas_dcmd_frame dcmd;
1921 struct megasas_abort_frame abort;
1922 struct megasas_smp_frame smp;
1923 struct megasas_stp_frame stp;
1924
1925 u8 raw_bytes[64];
1926};
1927
Sumit Saxena18365b12016-01-28 21:04:25 +05301928/**
1929 * struct MR_PRIV_DEVICE - sdev private hostdata
1930 * @is_tm_capable: firmware managed tm_capable flag
1931 * @tm_busy: TM request is in progress
1932 */
1933struct MR_PRIV_DEVICE {
1934 bool is_tm_capable;
1935 bool tm_busy;
Shivasharan Sa48ba0e2017-02-10 00:59:13 -08001936 atomic_t r1_ldio_hint;
Shivasharan Se9495e22018-06-04 03:45:12 -07001937 u8 interface_type;
1938 u8 task_abort_tmo;
1939 u8 target_reset_tmo;
Sumit Saxena18365b12016-01-28 21:04:25 +05301940};
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001941struct megasas_cmd;
1942
1943union megasas_evt_class_locale {
1944
1945 struct {
Sumit.Saxena@lsi.combe263742014-02-12 23:37:46 +05301946#ifndef __BIG_ENDIAN_BITFIELD
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001947 u16 locale;
1948 u8 reserved;
1949 s8 class;
Sumit.Saxena@lsi.combe263742014-02-12 23:37:46 +05301950#else
1951 s8 class;
1952 u8 reserved;
1953 u16 locale;
1954#endif
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001955 } __attribute__ ((packed)) members;
1956
1957 u32 word;
1958
1959} __attribute__ ((packed));
1960
1961struct megasas_evt_log_info {
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301962 __le32 newest_seq_num;
1963 __le32 oldest_seq_num;
1964 __le32 clear_seq_num;
1965 __le32 shutdown_seq_num;
1966 __le32 boot_seq_num;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001967
1968} __attribute__ ((packed));
1969
1970struct megasas_progress {
1971
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301972 __le16 progress;
1973 __le16 elapsed_seconds;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001974
1975} __attribute__ ((packed));
1976
1977struct megasas_evtarg_ld {
1978
1979 u16 target_id;
1980 u8 ld_index;
1981 u8 reserved;
1982
1983} __attribute__ ((packed));
1984
1985struct megasas_evtarg_pd {
1986 u16 device_id;
1987 u8 encl_index;
1988 u8 slot_number;
1989
1990} __attribute__ ((packed));
1991
1992struct megasas_evt_detail {
1993
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301994 __le32 seq_num;
1995 __le32 time_stamp;
1996 __le32 code;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001997 union megasas_evt_class_locale cl;
1998 u8 arg_type;
1999 u8 reserved1[15];
2000
2001 union {
2002 struct {
2003 struct megasas_evtarg_pd pd;
2004 u8 cdb_length;
2005 u8 sense_length;
2006 u8 reserved[2];
2007 u8 cdb[16];
2008 u8 sense[64];
2009 } __attribute__ ((packed)) cdbSense;
2010
2011 struct megasas_evtarg_ld ld;
2012
2013 struct {
2014 struct megasas_evtarg_ld ld;
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05302015 __le64 count;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04002016 } __attribute__ ((packed)) ld_count;
2017
2018 struct {
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05302019 __le64 lba;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04002020 struct megasas_evtarg_ld ld;
2021 } __attribute__ ((packed)) ld_lba;
2022
2023 struct {
2024 struct megasas_evtarg_ld ld;
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05302025 __le32 prevOwner;
2026 __le32 newOwner;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04002027 } __attribute__ ((packed)) ld_owner;
2028
2029 struct {
2030 u64 ld_lba;
2031 u64 pd_lba;
2032 struct megasas_evtarg_ld ld;
2033 struct megasas_evtarg_pd pd;
2034 } __attribute__ ((packed)) ld_lba_pd_lba;
2035
2036 struct {
2037 struct megasas_evtarg_ld ld;
2038 struct megasas_progress prog;
2039 } __attribute__ ((packed)) ld_prog;
2040
2041 struct {
2042 struct megasas_evtarg_ld ld;
2043 u32 prev_state;
2044 u32 new_state;
2045 } __attribute__ ((packed)) ld_state;
2046
2047 struct {
2048 u64 strip;
2049 struct megasas_evtarg_ld ld;
2050 } __attribute__ ((packed)) ld_strip;
2051
2052 struct megasas_evtarg_pd pd;
2053
2054 struct {
2055 struct megasas_evtarg_pd pd;
2056 u32 err;
2057 } __attribute__ ((packed)) pd_err;
2058
2059 struct {
2060 u64 lba;
2061 struct megasas_evtarg_pd pd;
2062 } __attribute__ ((packed)) pd_lba;
2063
2064 struct {
2065 u64 lba;
2066 struct megasas_evtarg_pd pd;
2067 struct megasas_evtarg_ld ld;
2068 } __attribute__ ((packed)) pd_lba_ld;
2069
2070 struct {
2071 struct megasas_evtarg_pd pd;
2072 struct megasas_progress prog;
2073 } __attribute__ ((packed)) pd_prog;
2074
2075 struct {
2076 struct megasas_evtarg_pd pd;
2077 u32 prevState;
2078 u32 newState;
2079 } __attribute__ ((packed)) pd_state;
2080
2081 struct {
2082 u16 vendorId;
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05302083 __le16 deviceId;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04002084 u16 subVendorId;
2085 u16 subDeviceId;
2086 } __attribute__ ((packed)) pci;
2087
2088 u32 rate;
2089 char str[96];
2090
2091 struct {
2092 u32 rtc;
2093 u32 elapsedSeconds;
2094 } __attribute__ ((packed)) time;
2095
2096 struct {
2097 u32 ecar;
2098 u32 elog;
2099 char str[64];
2100 } __attribute__ ((packed)) ecc;
2101
2102 u8 b[96];
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05302103 __le16 s[48];
2104 __le32 w[24];
2105 __le64 d[12];
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04002106 } args;
2107
2108 char description[128];
2109
2110} __attribute__ ((packed));
2111
Yang, Bo7e8a75f2009-10-06 14:50:17 -06002112struct megasas_aen_event {
Xiaotian Fengc1d390d82012-12-04 19:33:54 +08002113 struct delayed_work hotplug_work;
Yang, Bo7e8a75f2009-10-06 14:50:17 -06002114 struct megasas_instance *instance;
2115};
2116
adam radfordc8e858f2011-10-08 18:15:13 -07002117struct megasas_irq_context {
2118 struct megasas_instance *instance;
2119 u32 MSIxIndex;
2120};
2121
Sumit.Saxena@avagotech.com5765c5b2015-04-23 16:32:09 +05302122struct MR_DRV_SYSTEM_INFO {
2123 u8 infoVersion;
2124 u8 systemIdLength;
2125 u16 reserved0;
2126 u8 systemId[64];
2127 u8 reserved[1980];
2128};
2129
Sumit Saxena2216c302016-01-28 21:04:26 +05302130enum MR_PD_TYPE {
Shivasharan S15dd0382017-02-10 00:59:10 -08002131 UNKNOWN_DRIVE = 0,
2132 PARALLEL_SCSI = 1,
2133 SAS_PD = 2,
2134 SATA_PD = 3,
2135 FC_PD = 4,
2136 NVME_PD = 5,
Sumit Saxena2216c302016-01-28 21:04:26 +05302137};
2138
2139/* JBOD Queue depth definitions */
2140#define MEGASAS_SATA_QD 32
2141#define MEGASAS_SAS_QD 64
2142#define MEGASAS_DEFAULT_PD_QD 64
Shivasharan S15dd0382017-02-10 00:59:10 -08002143#define MEGASAS_NVME_QD 32
2144
2145#define MR_DEFAULT_NVME_PAGE_SIZE 4096
2146#define MR_DEFAULT_NVME_PAGE_SHIFT 12
2147#define MR_DEFAULT_NVME_MDTS_KB 128
2148#define MR_NVME_PAGE_SIZE_MASK 0x000000FF
Sumit Saxena2216c302016-01-28 21:04:26 +05302149
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04002150struct megasas_instance {
2151
Ming Leiadbe5522018-03-13 17:42:40 +08002152 unsigned int *reply_map;
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05302153 __le32 *producer;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04002154 dma_addr_t producer_h;
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05302155 __le32 *consumer;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04002156 dma_addr_t consumer_h;
Sumit.Saxena@avagotech.com5765c5b2015-04-23 16:32:09 +05302157 struct MR_DRV_SYSTEM_INFO *system_info_buf;
2158 dma_addr_t system_info_h;
adam radford229fe472014-03-10 02:51:56 -07002159 struct MR_LD_VF_AFFILIATION *vf_affiliation;
2160 dma_addr_t vf_affiliation_h;
2161 struct MR_LD_VF_AFFILIATION_111 *vf_affiliation_111;
2162 dma_addr_t vf_affiliation_111_h;
2163 struct MR_CTRL_HB_HOST_MEM *hb_host_mem;
2164 dma_addr_t hb_host_mem_h;
Sumit Saxena2216c302016-01-28 21:04:26 +05302165 struct MR_PD_INFO *pd_info;
2166 dma_addr_t pd_info_h;
Shivasharan S96188a82017-02-10 00:59:11 -08002167 struct MR_TARGET_PROPERTIES *tgt_prop;
2168 dma_addr_t tgt_prop_h;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04002169
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05302170 __le32 *reply_queue;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04002171 dma_addr_t reply_queue_h;
2172
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +05302173 u32 *crash_dump_buf;
2174 dma_addr_t crash_dump_h;
Shivasharan S9b3d0282017-10-19 02:48:56 -07002175
2176 struct MR_PD_LIST *pd_list_buf;
2177 dma_addr_t pd_list_buf_h;
2178
2179 struct megasas_ctrl_info *ctrl_info_buf;
2180 dma_addr_t ctrl_info_buf_h;
2181
2182 struct MR_LD_LIST *ld_list_buf;
2183 dma_addr_t ld_list_buf_h;
2184
2185 struct MR_LD_TARGETID_LIST *ld_targetid_list_buf;
2186 dma_addr_t ld_targetid_list_buf_h;
2187
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +05302188 void *crash_buf[MAX_CRASH_DUMP_SIZE];
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +05302189 unsigned int fw_crash_buffer_size;
2190 unsigned int fw_crash_state;
2191 unsigned int fw_crash_buffer_offset;
2192 u32 drv_buf_index;
2193 u32 drv_buf_alloc;
2194 u32 crash_dump_fw_support;
2195 u32 crash_dump_drv_support;
2196 u32 crash_dump_app_support;
Sumit.Saxena@avagotech.com7497cde2015-01-05 20:06:03 +05302197 u32 secure_jbod_support;
Sasikumar Chandrasekaranede7c3c2017-01-10 18:20:52 -05002198 u32 support_morethan256jbod; /* FW support for more than 256 PD/JBOD */
sumit.saxena@avagotech.com3761cb42015-08-31 17:23:11 +05302199 bool use_seqnum_jbod_fp; /* Added for PD sequence */
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +05302200 spinlock_t crashdump_lock;
2201
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04002202 struct megasas_register_set __iomem *reg_set;
Christoph Hellwig8a232bb2015-04-23 16:32:39 +05302203 u32 __iomem *reply_post_host_index_addr[MR_MAX_MSIX_REG_ARRAY];
Yang, Bo81e403c2009-10-06 14:27:54 -06002204 struct megasas_pd_list pd_list[MEGASAS_MAX_PD];
Sumit.Saxena@lsi.com999ece02013-10-18 12:50:37 +05302205 struct megasas_pd_list local_pd_list[MEGASAS_MAX_PD];
Sumit.Saxena@avagotech.com7497cde2015-01-05 20:06:03 +05302206 u8 ld_ids[MEGASAS_MAX_LD_IDS];
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04002207 s8 init_id;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04002208
2209 u16 max_num_sge;
2210 u16 max_fw_cmds;
Sasikumar Chandrasekaran69c337c2017-01-10 18:20:47 -05002211 u16 max_mpt_cmds;
adam radford9c915a82010-12-21 13:34:31 -08002212 u16 max_mfi_cmds;
Sumit.Saxena@avagotech.comae09a6c2015-01-05 20:06:23 +05302213 u16 max_scsi_cmds;
Sumit Saxena308ec452016-01-28 21:04:30 +05302214 u16 ldio_threshold;
2215 u16 cur_can_queue;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04002216 u32 max_sectors_per_req;
Yang, Bo7e8a75f2009-10-06 14:50:17 -06002217 struct megasas_aen_event *ev;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04002218
2219 struct megasas_cmd **cmd_list;
2220 struct list_head cmd_pool;
bo yang39a98552010-09-22 22:36:29 -04002221 /* used to sync fire the cmd to fw */
Sumit.Saxena@avagotech.com90dc9d92014-09-12 18:57:58 +05302222 spinlock_t mfi_pool_lock;
bo yang39a98552010-09-22 22:36:29 -04002223 /* used to sync fire the cmd to fw */
2224 spinlock_t hba_lock;
bo yang7343eb62007-11-09 04:35:44 -05002225 /* used to synch producer, consumer ptrs in dpc */
Sasikumar Chandrasekaranfdd84e22017-01-10 18:20:46 -05002226 spinlock_t stream_lock;
bo yang7343eb62007-11-09 04:35:44 -05002227 spinlock_t completion_lock;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04002228 struct dma_pool *frame_dma_pool;
2229 struct dma_pool *sense_dma_pool;
2230
2231 struct megasas_evt_detail *evt_detail;
2232 dma_addr_t evt_detail_h;
2233 struct megasas_cmd *aen_cmd;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04002234 struct semaphore ioctl_sem;
2235
2236 struct Scsi_Host *host;
2237
2238 wait_queue_head_t int_cmd_wait_q;
2239 wait_queue_head_t abort_cmd_wait_q;
2240
2241 struct pci_dev *pdev;
2242 u32 unique_id;
bo yang39a98552010-09-22 22:36:29 -04002243 u32 fw_support_ieee;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04002244
Sumant Patroe4a082c2006-05-30 12:03:37 -07002245 atomic_t fw_outstanding;
Sumit Saxena308ec452016-01-28 21:04:30 +05302246 atomic_t ldio_outstanding;
bo yang39a98552010-09-22 22:36:29 -04002247 atomic_t fw_reset_no_pci_access;
Shivasharan S33203bc2017-02-10 00:59:12 -08002248 atomic_t ieee_sgl;
2249 atomic_t prp_sgl;
2250 atomic_t sge_holes_type1;
2251 atomic_t sge_holes_type2;
2252 atomic_t sge_holes_type3;
Sumant Patro1341c932006-01-25 12:02:40 -08002253
2254 struct megasas_instance_template *instancet;
Sumant Patro5d018ad2006-10-03 13:13:18 -07002255 struct tasklet_struct isr_tasklet;
bo yang39a98552010-09-22 22:36:29 -04002256 struct work_struct work_init;
Shivasharan S3f6194a2018-10-16 23:37:39 -07002257 struct delayed_work fw_fault_work;
2258 struct workqueue_struct *fw_fault_work_q;
2259 char fault_handler_work_q_name[48];
Sumant Patro05e9ebb2007-05-17 05:47:51 -07002260
2261 u8 flag;
Yang, Boc3518832009-10-06 14:18:02 -06002262 u8 unload;
Yang, Bof4c9a132009-10-06 14:43:28 -06002263 u8 flag_ieee;
bo yang39a98552010-09-22 22:36:29 -04002264 u8 issuepend_done;
2265 u8 disableOnlineCtrlReset;
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +05302266 u8 UnevenSpanSupport;
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05302267
2268 u8 supportmax256vd;
Sumit Saxena30845582016-03-10 02:14:37 -08002269 u8 pd_list_not_supported;
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05302270 u16 fw_supported_vd_count;
2271 u16 fw_supported_pd_count;
2272
2273 u16 drv_supported_vd_count;
2274 u16 drv_supported_pd_count;
2275
Sumit Saxena8a01a412016-01-28 21:04:32 +05302276 atomic_t adprecovery;
Sumant Patro05e9ebb2007-05-17 05:47:51 -07002277 unsigned long last_time;
bo yang39a98552010-09-22 22:36:29 -04002278 u32 mfiStatus;
2279 u32 last_seq_num;
bo yangad84db22007-11-09 04:40:16 -05002280
bo yang39a98552010-09-22 22:36:29 -04002281 struct list_head internal_reset_pending_q;
adam radford80d9da92010-12-21 10:17:40 -08002282
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002283 /* Ptr to hba specific information */
adam radford9c915a82010-12-21 13:34:31 -08002284 void *ctrl_context;
adam radfordc8e858f2011-10-08 18:15:13 -07002285 unsigned int msix_vectors;
adam radfordc8e858f2011-10-08 18:15:13 -07002286 struct megasas_irq_context irq_context[MEGASAS_MAX_MSIX_QUEUES];
adam radford9c915a82010-12-21 13:34:31 -08002287 u64 map_id;
sumit.saxena@avagotech.com3761cb42015-08-31 17:23:11 +05302288 u64 pd_seq_map_id;
adam radford9c915a82010-12-21 13:34:31 -08002289 struct megasas_cmd *map_update_cmd;
sumit.saxena@avagotech.com3761cb42015-08-31 17:23:11 +05302290 struct megasas_cmd *jbod_seq_cmd;
adam radfordb6d5d882010-12-14 18:56:07 -08002291 unsigned long bar;
adam radford9c915a82010-12-21 13:34:31 -08002292 long reset_flags;
2293 struct mutex reset_mutex;
adam radford229fe472014-03-10 02:51:56 -07002294 struct timer_list sriov_heartbeat_timer;
2295 char skip_heartbeat_timer_del;
2296 u8 requestorId;
adam radford229fe472014-03-10 02:51:56 -07002297 char PlasmaFW111;
Sumit Saxena8f67c8c2016-01-28 21:14:25 +05302298 char clusterId[MEGASAS_CLUSTER_ID_SIZE];
2299 u8 peerIsPresent;
2300 u8 passive;
Sumit.Saxena@avagotech.comae09a6c2015-01-05 20:06:23 +05302301 u16 throttlequeuedepth;
Sumit.Saxena@lsi.comd46a3ad2013-05-22 12:34:14 +05302302 u8 mask_interrupts;
sumit.saxena@avagotech.combd5f9482015-08-31 17:23:31 +05302303 u16 max_chain_frame_sz;
Sumit.Saxena@lsi.com404a8a12013-05-22 12:35:33 +05302304 u8 is_imr;
Sumit Saxena179ac142016-01-28 21:04:28 +05302305 u8 is_rdpq;
Sumit.Saxena@avagotech.com5765c5b2015-04-23 16:32:09 +05302306 bool dev_handle;
Kashyap Desaid0fc91d2016-10-21 06:33:33 -07002307 bool fw_sync_cache_support;
Shivasharan S21c34002017-02-10 00:59:28 -08002308 u32 mfi_frame_size;
Sasikumar Chandrasekaran2493c672017-01-10 18:20:44 -05002309 bool msix_combined;
Sasikumar Chandrasekarand8893442017-01-10 18:20:48 -05002310 u16 max_raid_mapsize;
Shivasharan Sa48ba0e2017-02-10 00:59:13 -08002311 /* preffered count to send as LDIO irrspective of FP capable.*/
2312 u8 r1_ldio_hint_default;
Shivasharan S15dd0382017-02-10 00:59:10 -08002313 u32 nvme_page_size;
Shivasharan Sc3651782017-10-19 02:48:48 -07002314 u8 adapter_type;
Shivasharan S107a60d2017-10-19 02:49:05 -07002315 bool consistent_mask_64bit;
Shivasharan Sf870bcb2018-01-05 05:33:04 -08002316 bool support_nvme_passthru;
Shivasharan Se9495e22018-06-04 03:45:12 -07002317 u8 task_abort_tmo;
2318 u8 max_reset_tmo;
bo yang39a98552010-09-22 22:36:29 -04002319};
adam radford229fe472014-03-10 02:51:56 -07002320struct MR_LD_VF_MAP {
2321 u32 size;
2322 union MR_LD_REF ref;
2323 u8 ldVfCount;
2324 u8 reserved[6];
2325 u8 policy[1];
2326};
2327
2328struct MR_LD_VF_AFFILIATION {
2329 u32 size;
2330 u8 ldCount;
2331 u8 vfCount;
2332 u8 thisVf;
2333 u8 reserved[9];
2334 struct MR_LD_VF_MAP map[1];
2335};
2336
2337/* Plasma 1.11 FW backward compatibility structures */
2338#define IOV_111_OFFSET 0x7CE
2339#define MAX_VIRTUAL_FUNCTIONS 8
Adam Radford4cbfea82014-07-09 15:17:56 -07002340#define MR_LD_ACCESS_HIDDEN 15
adam radford229fe472014-03-10 02:51:56 -07002341
2342struct IOV_111 {
2343 u8 maxVFsSupported;
2344 u8 numVFsEnabled;
2345 u8 requestorId;
2346 u8 reserved[5];
2347};
2348
2349struct MR_LD_VF_MAP_111 {
2350 u8 targetId;
2351 u8 reserved[3];
2352 u8 policy[MAX_VIRTUAL_FUNCTIONS];
2353};
2354
2355struct MR_LD_VF_AFFILIATION_111 {
2356 u8 vdCount;
2357 u8 vfCount;
2358 u8 thisVf;
2359 u8 reserved[5];
2360 struct MR_LD_VF_MAP_111 map[MAX_LOGICAL_DRIVES];
2361};
2362
2363struct MR_CTRL_HB_HOST_MEM {
2364 struct {
2365 u32 fwCounter; /* Firmware heart beat counter */
2366 struct {
2367 u32 debugmode:1; /* 1=Firmware is in debug mode.
2368 Heart beat will not be updated. */
2369 u32 reserved:31;
2370 } debug;
2371 u32 reserved_fw[6];
2372 u32 driverCounter; /* Driver heart beat counter. 0x20 */
2373 u32 reserved_driver[7];
2374 } HB;
2375 u8 pad[0x400-0x40];
2376};
bo yang39a98552010-09-22 22:36:29 -04002377
2378enum {
2379 MEGASAS_HBA_OPERATIONAL = 0,
2380 MEGASAS_ADPRESET_SM_INFAULT = 1,
2381 MEGASAS_ADPRESET_SM_FW_RESET_SUCCESS = 2,
2382 MEGASAS_ADPRESET_SM_OPERATIONAL = 3,
2383 MEGASAS_HW_CRITICAL_ERROR = 4,
adam radford229fe472014-03-10 02:51:56 -07002384 MEGASAS_ADPRESET_SM_POLLING = 5,
bo yang39a98552010-09-22 22:36:29 -04002385 MEGASAS_ADPRESET_INPROG_SIGN = 0xDEADDEAD,
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04002386};
2387
Yang, Bo0c79e682009-10-06 14:47:35 -06002388struct megasas_instance_template {
2389 void (*fire_cmd)(struct megasas_instance *, dma_addr_t, \
2390 u32, struct megasas_register_set __iomem *);
2391
Sumit.Saxena@lsi.comd46a3ad2013-05-22 12:34:14 +05302392 void (*enable_intr)(struct megasas_instance *);
2393 void (*disable_intr)(struct megasas_instance *);
Yang, Bo0c79e682009-10-06 14:47:35 -06002394
2395 int (*clear_intr)(struct megasas_register_set __iomem *);
2396
2397 u32 (*read_fw_status_reg)(struct megasas_register_set __iomem *);
bo yang39a98552010-09-22 22:36:29 -04002398 int (*adp_reset)(struct megasas_instance *, \
2399 struct megasas_register_set __iomem *);
2400 int (*check_reset)(struct megasas_instance *, \
2401 struct megasas_register_set __iomem *);
adam radfordcd50ba82010-12-21 10:23:23 -08002402 irqreturn_t (*service_isr)(int irq, void *devp);
2403 void (*tasklet)(unsigned long);
2404 u32 (*init_adapter)(struct megasas_instance *);
2405 u32 (*build_and_issue_cmd) (struct megasas_instance *,
2406 struct scsi_cmnd *);
Shivasharan Sf4fc2092017-02-10 00:59:09 -08002407 void (*issue_dcmd)(struct megasas_instance *instance,
adam radfordcd50ba82010-12-21 10:23:23 -08002408 struct megasas_cmd *cmd);
Yang, Bo0c79e682009-10-06 14:47:35 -06002409};
2410
Shivasharan S3cabd162017-02-10 00:59:05 -08002411#define MEGASAS_IS_LOGICAL(sdev) \
2412 ((sdev->channel < MEGASAS_MAX_PD_CHANNELS) ? 0 : 1)
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04002413
Sumit.Saxena@avagotech.com4a5c8142015-04-23 16:30:39 +05302414#define MEGASAS_DEV_INDEX(scp) \
2415 (((scp->device->channel % 2) * MEGASAS_MAX_DEV_PER_CHANNEL) + \
2416 scp->device->id)
2417
2418#define MEGASAS_PD_INDEX(scp) \
2419 ((scp->device->channel * MEGASAS_MAX_DEV_PER_CHANNEL) + \
2420 scp->device->id)
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04002421
2422struct megasas_cmd {
2423
2424 union megasas_frame *frame;
2425 dma_addr_t frame_phys_addr;
2426 u8 *sense;
2427 dma_addr_t sense_phys_addr;
2428
2429 u32 index;
2430 u8 sync_cmd;
Sumit.Saxena@avagotech.com2be2a982015-05-06 19:01:02 +05302431 u8 cmd_status_drv;
bo yang39a98552010-09-22 22:36:29 -04002432 u8 abort_aen;
2433 u8 retry_for_fw_reset;
2434
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04002435
2436 struct list_head list;
2437 struct scsi_cmnd *scmd;
Sumit.Saxena@avagotech.com4026e9a2015-04-23 16:31:24 +05302438 u8 flags;
Sumit.Saxena@avagotech.com90dc9d92014-09-12 18:57:58 +05302439
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04002440 struct megasas_instance *instance;
adam radford9c915a82010-12-21 13:34:31 -08002441 union {
2442 struct {
2443 u16 smid;
2444 u16 resvd;
2445 } context;
2446 u32 frame_count;
2447 };
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04002448};
2449
2450#define MAX_MGMT_ADAPTERS 1024
2451#define MAX_IOCTL_SGE 16
2452
2453struct megasas_iocpacket {
2454
2455 u16 host_no;
2456 u16 __pad1;
2457 u32 sgl_off;
2458 u32 sge_count;
2459 u32 sense_off;
2460 u32 sense_len;
2461 union {
2462 u8 raw[128];
2463 struct megasas_header hdr;
2464 } frame;
2465
2466 struct iovec sgl[MAX_IOCTL_SGE];
2467
2468} __attribute__ ((packed));
2469
2470struct megasas_aen {
2471 u16 host_no;
2472 u16 __pad1;
2473 u32 seq_num;
2474 u32 class_locale_word;
2475} __attribute__ ((packed));
2476
2477#ifdef CONFIG_COMPAT
2478struct compat_megasas_iocpacket {
2479 u16 host_no;
2480 u16 __pad1;
2481 u32 sgl_off;
2482 u32 sge_count;
2483 u32 sense_off;
2484 u32 sense_len;
2485 union {
2486 u8 raw[128];
2487 struct megasas_header hdr;
2488 } frame;
2489 struct compat_iovec sgl[MAX_IOCTL_SGE];
2490} __attribute__ ((packed));
2491
Sumant Patro0e989362006-06-20 15:32:37 -07002492#define MEGASAS_IOC_FIRMWARE32 _IOWR('M', 1, struct compat_megasas_iocpacket)
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04002493#endif
2494
Sumant Patrocb59aa62006-01-25 11:53:25 -08002495#define MEGASAS_IOC_FIRMWARE _IOWR('M', 1, struct megasas_iocpacket)
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04002496#define MEGASAS_IOC_GET_AEN _IOW('M', 3, struct megasas_aen)
2497
2498struct megasas_mgmt_info {
2499
2500 u16 count;
2501 struct megasas_instance *instance[MAX_MGMT_ADAPTERS];
2502 int max_index;
2503};
2504
Sumit Saxena6d40afb2016-01-28 21:04:23 +05302505enum MEGASAS_OCR_CAUSE {
2506 FW_FAULT_OCR = 0,
2507 SCSIIO_TIMEOUT_OCR = 1,
2508 MFI_IO_TIMEOUT_OCR = 2,
2509};
2510
2511enum DCMD_RETURN_STATUS {
2512 DCMD_SUCCESS = 0,
2513 DCMD_TIMEOUT = 1,
2514 DCMD_FAILED = 2,
2515 DCMD_NOT_FIRED = 3,
2516};
2517
adam radford21c9e162013-09-06 15:27:14 -07002518u8
2519MR_BuildRaidContext(struct megasas_instance *instance,
2520 struct IO_REQUEST_INFO *io_info,
2521 struct RAID_CONTEXT *pRAID_Context,
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05302522 struct MR_DRV_RAID_MAP_ALL *map, u8 **raidLUN);
Shivasharan Sd2d03582017-02-10 00:59:19 -08002523u16 MR_TargetIdToLdGet(u32 ldTgtId, struct MR_DRV_RAID_MAP_ALL *map);
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05302524struct MR_LD_RAID *MR_LdRaidGet(u32 ld, struct MR_DRV_RAID_MAP_ALL *map);
2525u16 MR_ArPdGet(u32 ar, u32 arm, struct MR_DRV_RAID_MAP_ALL *map);
2526u16 MR_LdSpanArrayGet(u32 ld, u32 span, struct MR_DRV_RAID_MAP_ALL *map);
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05302527__le16 MR_PdDevHandleGet(u32 pd, struct MR_DRV_RAID_MAP_ALL *map);
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05302528u16 MR_GetLDTgtId(u32 ld, struct MR_DRV_RAID_MAP_ALL *map);
adam radford21c9e162013-09-06 15:27:14 -07002529
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05302530__le16 get_updated_dev_handle(struct megasas_instance *instance,
Shivasharan S33203bc2017-02-10 00:59:12 -08002531 struct LD_LOAD_BALANCE_INFO *lbInfo,
2532 struct IO_REQUEST_INFO *in_info,
2533 struct MR_DRV_RAID_MAP_ALL *drv_map);
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05302534void mr_update_load_balance_params(struct MR_DRV_RAID_MAP_ALL *map,
2535 struct LD_LOAD_BALANCE_INFO *lbInfo);
Sumit.Saxena@avagotech.comd009b572014-11-17 15:24:13 +05302536int megasas_get_ctrl_info(struct megasas_instance *instance);
sumit.saxena@avagotech.com3761cb42015-08-31 17:23:11 +05302537/* PD sequence */
2538int
2539megasas_sync_pd_seq_num(struct megasas_instance *instance, bool pend);
Shivasharan Se9495e22018-06-04 03:45:12 -07002540void megasas_set_dynamic_target_properties(struct scsi_device *sdev,
2541 bool is_target_prop);
2542int megasas_get_target_prop(struct megasas_instance *instance,
2543 struct scsi_device *sdev);
2544
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +05302545int megasas_set_crash_dump_params(struct megasas_instance *instance,
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05302546 u8 crash_buf_state);
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +05302547void megasas_free_host_crash_buffer(struct megasas_instance *instance);
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05302548
Sumit.Saxena@avagotech.com90dc9d92014-09-12 18:57:58 +05302549void megasas_return_cmd_fusion(struct megasas_instance *instance,
2550 struct megasas_cmd_fusion *cmd);
2551int megasas_issue_blocked_cmd(struct megasas_instance *instance,
2552 struct megasas_cmd *cmd, int timeout);
2553void __megasas_return_cmd(struct megasas_instance *instance,
2554 struct megasas_cmd *cmd);
2555
2556void megasas_return_mfi_mpt_pthr(struct megasas_instance *instance,
2557 struct megasas_cmd *cmd_mfi, struct megasas_cmd_fusion *cmd_fusion);
Sumit.Saxena@avagotech.com7497cde2015-01-05 20:06:03 +05302558int megasas_cmd_type(struct scsi_cmnd *cmd);
sumit.saxena@avagotech.com3761cb42015-08-31 17:23:11 +05302559void megasas_setup_jbod_map(struct megasas_instance *instance);
Sumit.Saxena@avagotech.com90dc9d92014-09-12 18:57:58 +05302560
Sumit Saxena18365b12016-01-28 21:04:25 +05302561void megasas_update_sdev_properties(struct scsi_device *sdev);
2562int megasas_reset_fusion(struct Scsi_Host *shost, int reason);
2563int megasas_task_abort_fusion(struct scsi_cmnd *scmd);
2564int megasas_reset_target_fusion(struct scsi_cmnd *scmd);
Shivasharan S33203bc2017-02-10 00:59:12 -08002565u32 mega_mod64(u64 dividend, u32 divisor);
Shivasharan S5fc499b2017-02-10 00:59:17 -08002566int megasas_alloc_fusion_context(struct megasas_instance *instance);
2567void megasas_free_fusion_context(struct megasas_instance *instance);
Shivasharan S3f6194a2018-10-16 23:37:39 -07002568int megasas_fusion_start_watchdog(struct megasas_instance *instance);
2569void megasas_fusion_stop_watchdog(struct megasas_instance *instance);
2570
Shivasharan S107a60d2017-10-19 02:49:05 -07002571void megasas_set_dma_settings(struct megasas_instance *instance,
2572 struct megasas_dcmd_frame *dcmd,
2573 dma_addr_t dma_addr, u32 dma_len);
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04002574#endif /*LSI_MEGARAID_SAS_H */