blob: 0fcb15643087d80f9303523bea68a5884a432198 [file] [log] [blame]
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001/*
adam radford3f1530c2010-12-14 18:51:48 -08002 * Linux MegaRAID driver for SAS based RAID controllers
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04003 *
Sumit.Saxena@avagotech.come3990652014-11-17 15:24:03 +05304 * Copyright (c) 2003-2013 LSI Corporation
5 * Copyright (c) 2013-2014 Avago Technologies
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04006 *
adam radford3f1530c2010-12-14 18:51:48 -08007 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License
9 * as published by the Free Software Foundation; either version 2
10 * of the License, or (at your option) any later version.
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -040011 *
adam radford3f1530c2010-12-14 18:51:48 -080012 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -040016 *
adam radford3f1530c2010-12-14 18:51:48 -080017 * You should have received a copy of the GNU General Public License
Sumit.Saxena@avagotech.come3990652014-11-17 15:24:03 +053018 * along with this program. If not, see <http://www.gnu.org/licenses/>.
adam radford3f1530c2010-12-14 18:51:48 -080019 *
20 * FILE: megaraid_sas.h
21 *
Sumit.Saxena@avagotech.come3990652014-11-17 15:24:03 +053022 * Authors: Avago Technologies
23 * Kashyap Desai <kashyap.desai@avagotech.com>
24 * Sumit Saxena <sumit.saxena@avagotech.com>
adam radford3f1530c2010-12-14 18:51:48 -080025 *
Sumit.Saxena@avagotech.come3990652014-11-17 15:24:03 +053026 * Send feedback to: megaraidlinux.pdl@avagotech.com
adam radford3f1530c2010-12-14 18:51:48 -080027 *
Sumit.Saxena@avagotech.come3990652014-11-17 15:24:03 +053028 * Mail to: Avago Technologies, 350 West Trimble Road, Building 90,
29 * San Jose, California 95131
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -040030 */
31
32#ifndef LSI_MEGARAID_SAS_H
33#define LSI_MEGARAID_SAS_H
34
Randy Dunlapa69b74d2007-01-05 22:41:48 -080035/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -040036 * MegaRAID SAS Driver meta data
37 */
sumit.saxena@avagotech.comafb2b5d2015-10-15 13:41:04 +053038#define MEGASAS_VERSION "06.808.16.00-rc1"
39#define MEGASAS_RELDATE "Oct. 8, 2015"
Sumant Patro0e989362006-06-20 15:32:37 -070040
41/*
42 * Device IDs
43 */
44#define PCI_DEVICE_ID_LSI_SAS1078R 0x0060
bo yangaf7a5642008-03-17 04:13:07 -040045#define PCI_DEVICE_ID_LSI_SAS1078DE 0x007C
Sumant Patro0e989362006-06-20 15:32:37 -070046#define PCI_DEVICE_ID_LSI_VERDE_ZCR 0x0413
Yang, Bo6610a6b2008-08-10 12:42:38 -070047#define PCI_DEVICE_ID_LSI_SAS1078GEN2 0x0078
48#define PCI_DEVICE_ID_LSI_SAS0079GEN2 0x0079
Yang, Bo87911122009-10-06 14:31:54 -060049#define PCI_DEVICE_ID_LSI_SAS0073SKINNY 0x0073
50#define PCI_DEVICE_ID_LSI_SAS0071SKINNY 0x0071
adam radford9c915a82010-12-21 13:34:31 -080051#define PCI_DEVICE_ID_LSI_FUSION 0x005b
adam radford229fe472014-03-10 02:51:56 -070052#define PCI_DEVICE_ID_LSI_PLASMA 0x002f
adam radford36807e62011-10-08 18:15:06 -070053#define PCI_DEVICE_ID_LSI_INVADER 0x005d
Sumit.Saxena@lsi.com21d3c712013-05-22 12:31:43 +053054#define PCI_DEVICE_ID_LSI_FURY 0x005f
sumit.saxena@avagotech.com90c204b2015-10-15 13:39:44 +053055#define PCI_DEVICE_ID_LSI_INTRUDER 0x00ce
56#define PCI_DEVICE_ID_LSI_INTRUDER_24 0x00cf
sumit.saxena@avagotech.com7364d342015-10-15 13:39:54 +053057#define PCI_DEVICE_ID_LSI_CUTLASS_52 0x0052
58#define PCI_DEVICE_ID_LSI_CUTLASS_53 0x0053
Sumant Patro0e989362006-06-20 15:32:37 -070059
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -040060/*
Sumit.Saxena@lsi.com39b72c32013-05-22 12:32:43 +053061 * Intel HBA SSDIDs
62 */
63#define MEGARAID_INTEL_RS3DC080_SSDID 0x9360
64#define MEGARAID_INTEL_RS3DC040_SSDID 0x9362
65#define MEGARAID_INTEL_RS3SC008_SSDID 0x9380
66#define MEGARAID_INTEL_RS3MC044_SSDID 0x9381
67#define MEGARAID_INTEL_RS3WC080_SSDID 0x9341
68#define MEGARAID_INTEL_RS3WC040_SSDID 0x9343
sumit.saxena@avagotech.com7364d342015-10-15 13:39:54 +053069#define MEGARAID_INTEL_RMS3BC160_SSDID 0x352B
Sumit.Saxena@lsi.com39b72c32013-05-22 12:32:43 +053070
71/*
sumit.saxena@avagotech.com90c204b2015-10-15 13:39:44 +053072 * Intruder HBA SSDIDs
73 */
74#define MEGARAID_INTRUDER_SSDID1 0x9371
75#define MEGARAID_INTRUDER_SSDID2 0x9390
76#define MEGARAID_INTRUDER_SSDID3 0x9370
77
78/*
Sumit.Saxena@lsi.com39b72c32013-05-22 12:32:43 +053079 * Intel HBA branding
80 */
81#define MEGARAID_INTEL_RS3DC080_BRANDING \
82 "Intel(R) RAID Controller RS3DC080"
83#define MEGARAID_INTEL_RS3DC040_BRANDING \
84 "Intel(R) RAID Controller RS3DC040"
85#define MEGARAID_INTEL_RS3SC008_BRANDING \
86 "Intel(R) RAID Controller RS3SC008"
87#define MEGARAID_INTEL_RS3MC044_BRANDING \
88 "Intel(R) RAID Controller RS3MC044"
89#define MEGARAID_INTEL_RS3WC080_BRANDING \
90 "Intel(R) RAID Controller RS3WC080"
91#define MEGARAID_INTEL_RS3WC040_BRANDING \
92 "Intel(R) RAID Controller RS3WC040"
sumit.saxena@avagotech.com7364d342015-10-15 13:39:54 +053093#define MEGARAID_INTEL_RMS3BC160_BRANDING \
94 "Intel(R) Integrated RAID Module RMS3BC160"
Sumit.Saxena@lsi.com39b72c32013-05-22 12:32:43 +053095
96/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -040097 * =====================================
98 * MegaRAID SAS MFI firmware definitions
99 * =====================================
100 */
101
102/*
103 * MFI stands for MegaRAID SAS FW Interface. This is just a moniker for
104 * protocol between the software and firmware. Commands are issued using
105 * "message frames"
106 */
107
Randy Dunlapa69b74d2007-01-05 22:41:48 -0800108/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400109 * FW posts its state in upper 4 bits of outbound_msg_0 register
110 */
111#define MFI_STATE_MASK 0xF0000000
112#define MFI_STATE_UNDEFINED 0x00000000
113#define MFI_STATE_BB_INIT 0x10000000
114#define MFI_STATE_FW_INIT 0x40000000
115#define MFI_STATE_WAIT_HANDSHAKE 0x60000000
116#define MFI_STATE_FW_INIT_2 0x70000000
117#define MFI_STATE_DEVICE_SCAN 0x80000000
Sumant Patroe3bbff92006-10-03 12:28:49 -0700118#define MFI_STATE_BOOT_MESSAGE_PENDING 0x90000000
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400119#define MFI_STATE_FLUSH_CACHE 0xA0000000
120#define MFI_STATE_READY 0xB0000000
121#define MFI_STATE_OPERATIONAL 0xC0000000
122#define MFI_STATE_FAULT 0xF0000000
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +0530123#define MFI_STATE_FORCE_OCR 0x00000080
124#define MFI_STATE_DMADONE 0x00000008
125#define MFI_STATE_CRASH_DUMP_DONE 0x00000004
adam radford7e70e732011-05-11 18:34:08 -0700126#define MFI_RESET_REQUIRED 0x00000001
127#define MFI_RESET_ADAPTER 0x00000002
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400128#define MEGAMFI_FRAME_SIZE 64
129
Randy Dunlapa69b74d2007-01-05 22:41:48 -0800130/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400131 * During FW init, clear pending cmds & reset state using inbound_msg_0
132 *
133 * ABORT : Abort all pending cmds
134 * READY : Move from OPERATIONAL to READY state; discard queue info
135 * MFIMODE : Discard (possible) low MFA posted in 64-bit mode (??)
136 * CLR_HANDSHAKE: FW is waiting for HANDSHAKE from BIOS or Driver
Sumant Patroe3bbff92006-10-03 12:28:49 -0700137 * HOTPLUG : Resume from Hotplug
138 * MFI_STOP_ADP : Send signal to FW to stop processing
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400139 */
bo yang39a98552010-09-22 22:36:29 -0400140#define WRITE_SEQUENCE_OFFSET (0x0000000FC) /* I20 */
141#define HOST_DIAGNOSTIC_OFFSET (0x000000F8) /* I20 */
142#define DIAG_WRITE_ENABLE (0x00000080)
143#define DIAG_RESET_ADAPTER (0x00000004)
144
145#define MFI_ADP_RESET 0x00000040
Sumant Patroe3bbff92006-10-03 12:28:49 -0700146#define MFI_INIT_ABORT 0x00000001
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400147#define MFI_INIT_READY 0x00000002
148#define MFI_INIT_MFIMODE 0x00000004
149#define MFI_INIT_CLEAR_HANDSHAKE 0x00000008
Sumant Patroe3bbff92006-10-03 12:28:49 -0700150#define MFI_INIT_HOTPLUG 0x00000010
151#define MFI_STOP_ADP 0x00000020
152#define MFI_RESET_FLAGS MFI_INIT_READY| \
153 MFI_INIT_MFIMODE| \
154 MFI_INIT_ABORT
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400155
Randy Dunlapa69b74d2007-01-05 22:41:48 -0800156/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400157 * MFI frame flags
158 */
159#define MFI_FRAME_POST_IN_REPLY_QUEUE 0x0000
160#define MFI_FRAME_DONT_POST_IN_REPLY_QUEUE 0x0001
161#define MFI_FRAME_SGL32 0x0000
162#define MFI_FRAME_SGL64 0x0002
163#define MFI_FRAME_SENSE32 0x0000
164#define MFI_FRAME_SENSE64 0x0004
165#define MFI_FRAME_DIR_NONE 0x0000
166#define MFI_FRAME_DIR_WRITE 0x0008
167#define MFI_FRAME_DIR_READ 0x0010
168#define MFI_FRAME_DIR_BOTH 0x0018
Yang, Bof4c9a132009-10-06 14:43:28 -0600169#define MFI_FRAME_IEEE 0x0020
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400170
Sumit.Saxena@avagotech.com4026e9a2015-04-23 16:31:24 +0530171/* Driver internal */
172#define DRV_DCMD_POLLED_MODE 0x1
Sumit Saxena6d40afb2016-01-28 21:04:23 +0530173#define DRV_DCMD_SKIP_REFIRE 0x2
Sumit.Saxena@avagotech.com4026e9a2015-04-23 16:31:24 +0530174
Randy Dunlapa69b74d2007-01-05 22:41:48 -0800175/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400176 * Definition for cmd_status
177 */
178#define MFI_CMD_STATUS_POLL_MODE 0xFF
179
Randy Dunlapa69b74d2007-01-05 22:41:48 -0800180/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400181 * MFI command opcodes
182 */
183#define MFI_CMD_INIT 0x00
184#define MFI_CMD_LD_READ 0x01
185#define MFI_CMD_LD_WRITE 0x02
186#define MFI_CMD_LD_SCSI_IO 0x03
187#define MFI_CMD_PD_SCSI_IO 0x04
188#define MFI_CMD_DCMD 0x05
189#define MFI_CMD_ABORT 0x06
190#define MFI_CMD_SMP 0x07
191#define MFI_CMD_STP 0x08
adam radforde5f93a32011-10-08 18:15:19 -0700192#define MFI_CMD_INVALID 0xff
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400193
194#define MR_DCMD_CTRL_GET_INFO 0x01010000
Yang, Bobdc6fb82009-12-06 08:30:19 -0700195#define MR_DCMD_LD_GET_LIST 0x03010000
adam radford21c9e162013-09-06 15:27:14 -0700196#define MR_DCMD_LD_LIST_QUERY 0x03010100
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400197
198#define MR_DCMD_CTRL_CACHE_FLUSH 0x01101000
199#define MR_FLUSH_CTRL_CACHE 0x01
200#define MR_FLUSH_DISK_CACHE 0x02
201
202#define MR_DCMD_CTRL_SHUTDOWN 0x01050000
bo yang31ea7082007-11-07 12:09:50 -0500203#define MR_DCMD_HIBERNATE_SHUTDOWN 0x01060000
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400204#define MR_ENABLE_DRIVE_SPINDOWN 0x01
205
206#define MR_DCMD_CTRL_EVENT_GET_INFO 0x01040100
207#define MR_DCMD_CTRL_EVENT_GET 0x01040300
208#define MR_DCMD_CTRL_EVENT_WAIT 0x01040500
209#define MR_DCMD_LD_GET_PROPERTIES 0x03030000
210
211#define MR_DCMD_CLUSTER 0x08000000
212#define MR_DCMD_CLUSTER_RESET_ALL 0x08010100
213#define MR_DCMD_CLUSTER_RESET_LD 0x08010200
Yang, Bo81e403c2009-10-06 14:27:54 -0600214#define MR_DCMD_PD_LIST_QUERY 0x02010100
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400215
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +0530216#define MR_DCMD_CTRL_SET_CRASH_DUMP_PARAMS 0x01190100
217#define MR_DRIVER_SET_APP_CRASHDUMP_MODE (0xF0010000 | 0x0600)
218
Randy Dunlapa69b74d2007-01-05 22:41:48 -0800219/*
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530220 * Global functions
221 */
222extern u8 MR_ValidateMapInfo(struct megasas_instance *instance);
223
224
225/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400226 * MFI command completion codes
227 */
228enum MFI_STAT {
229 MFI_STAT_OK = 0x00,
230 MFI_STAT_INVALID_CMD = 0x01,
231 MFI_STAT_INVALID_DCMD = 0x02,
232 MFI_STAT_INVALID_PARAMETER = 0x03,
233 MFI_STAT_INVALID_SEQUENCE_NUMBER = 0x04,
234 MFI_STAT_ABORT_NOT_POSSIBLE = 0x05,
235 MFI_STAT_APP_HOST_CODE_NOT_FOUND = 0x06,
236 MFI_STAT_APP_IN_USE = 0x07,
237 MFI_STAT_APP_NOT_INITIALIZED = 0x08,
238 MFI_STAT_ARRAY_INDEX_INVALID = 0x09,
239 MFI_STAT_ARRAY_ROW_NOT_EMPTY = 0x0a,
240 MFI_STAT_CONFIG_RESOURCE_CONFLICT = 0x0b,
241 MFI_STAT_DEVICE_NOT_FOUND = 0x0c,
242 MFI_STAT_DRIVE_TOO_SMALL = 0x0d,
243 MFI_STAT_FLASH_ALLOC_FAIL = 0x0e,
244 MFI_STAT_FLASH_BUSY = 0x0f,
245 MFI_STAT_FLASH_ERROR = 0x10,
246 MFI_STAT_FLASH_IMAGE_BAD = 0x11,
247 MFI_STAT_FLASH_IMAGE_INCOMPLETE = 0x12,
248 MFI_STAT_FLASH_NOT_OPEN = 0x13,
249 MFI_STAT_FLASH_NOT_STARTED = 0x14,
250 MFI_STAT_FLUSH_FAILED = 0x15,
251 MFI_STAT_HOST_CODE_NOT_FOUNT = 0x16,
252 MFI_STAT_LD_CC_IN_PROGRESS = 0x17,
253 MFI_STAT_LD_INIT_IN_PROGRESS = 0x18,
254 MFI_STAT_LD_LBA_OUT_OF_RANGE = 0x19,
255 MFI_STAT_LD_MAX_CONFIGURED = 0x1a,
256 MFI_STAT_LD_NOT_OPTIMAL = 0x1b,
257 MFI_STAT_LD_RBLD_IN_PROGRESS = 0x1c,
258 MFI_STAT_LD_RECON_IN_PROGRESS = 0x1d,
259 MFI_STAT_LD_WRONG_RAID_LEVEL = 0x1e,
260 MFI_STAT_MAX_SPARES_EXCEEDED = 0x1f,
261 MFI_STAT_MEMORY_NOT_AVAILABLE = 0x20,
262 MFI_STAT_MFC_HW_ERROR = 0x21,
263 MFI_STAT_NO_HW_PRESENT = 0x22,
264 MFI_STAT_NOT_FOUND = 0x23,
265 MFI_STAT_NOT_IN_ENCL = 0x24,
266 MFI_STAT_PD_CLEAR_IN_PROGRESS = 0x25,
267 MFI_STAT_PD_TYPE_WRONG = 0x26,
268 MFI_STAT_PR_DISABLED = 0x27,
269 MFI_STAT_ROW_INDEX_INVALID = 0x28,
270 MFI_STAT_SAS_CONFIG_INVALID_ACTION = 0x29,
271 MFI_STAT_SAS_CONFIG_INVALID_DATA = 0x2a,
272 MFI_STAT_SAS_CONFIG_INVALID_PAGE = 0x2b,
273 MFI_STAT_SAS_CONFIG_INVALID_TYPE = 0x2c,
274 MFI_STAT_SCSI_DONE_WITH_ERROR = 0x2d,
275 MFI_STAT_SCSI_IO_FAILED = 0x2e,
276 MFI_STAT_SCSI_RESERVATION_CONFLICT = 0x2f,
277 MFI_STAT_SHUTDOWN_FAILED = 0x30,
278 MFI_STAT_TIME_NOT_SET = 0x31,
279 MFI_STAT_WRONG_STATE = 0x32,
280 MFI_STAT_LD_OFFLINE = 0x33,
281 MFI_STAT_PEER_NOTIFICATION_REJECTED = 0x34,
282 MFI_STAT_PEER_NOTIFICATION_FAILED = 0x35,
283 MFI_STAT_RESERVATION_IN_PROGRESS = 0x36,
284 MFI_STAT_I2C_ERRORS_DETECTED = 0x37,
285 MFI_STAT_PCI_ERRORS_DETECTED = 0x38,
adam radford36807e62011-10-08 18:15:06 -0700286 MFI_STAT_CONFIG_SEQ_MISMATCH = 0x67,
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400287
288 MFI_STAT_INVALID_STATUS = 0xFF
289};
290
sumit.saxena@avagotech.com714f5172015-08-31 17:23:51 +0530291enum mfi_evt_class {
292 MFI_EVT_CLASS_DEBUG = -2,
293 MFI_EVT_CLASS_PROGRESS = -1,
294 MFI_EVT_CLASS_INFO = 0,
295 MFI_EVT_CLASS_WARNING = 1,
296 MFI_EVT_CLASS_CRITICAL = 2,
297 MFI_EVT_CLASS_FATAL = 3,
298 MFI_EVT_CLASS_DEAD = 4
299};
300
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400301/*
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +0530302 * Crash dump related defines
303 */
304#define MAX_CRASH_DUMP_SIZE 512
305#define CRASH_DMA_BUF_SIZE (1024 * 1024)
306
307enum MR_FW_CRASH_DUMP_STATE {
308 UNAVAILABLE = 0,
309 AVAILABLE = 1,
310 COPYING = 2,
311 COPIED = 3,
312 COPY_ERROR = 4,
313};
314
315enum _MR_CRASH_BUF_STATUS {
316 MR_CRASH_BUF_TURN_OFF = 0,
317 MR_CRASH_BUF_TURN_ON = 1,
318};
319
320/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400321 * Number of mailbox bytes in DCMD message frame
322 */
323#define MFI_MBOX_SIZE 12
324
325enum MR_EVT_CLASS {
326
327 MR_EVT_CLASS_DEBUG = -2,
328 MR_EVT_CLASS_PROGRESS = -1,
329 MR_EVT_CLASS_INFO = 0,
330 MR_EVT_CLASS_WARNING = 1,
331 MR_EVT_CLASS_CRITICAL = 2,
332 MR_EVT_CLASS_FATAL = 3,
333 MR_EVT_CLASS_DEAD = 4,
334
335};
336
337enum MR_EVT_LOCALE {
338
339 MR_EVT_LOCALE_LD = 0x0001,
340 MR_EVT_LOCALE_PD = 0x0002,
341 MR_EVT_LOCALE_ENCL = 0x0004,
342 MR_EVT_LOCALE_BBU = 0x0008,
343 MR_EVT_LOCALE_SAS = 0x0010,
344 MR_EVT_LOCALE_CTRL = 0x0020,
345 MR_EVT_LOCALE_CONFIG = 0x0040,
346 MR_EVT_LOCALE_CLUSTER = 0x0080,
347 MR_EVT_LOCALE_ALL = 0xffff,
348
349};
350
351enum MR_EVT_ARGS {
352
353 MR_EVT_ARGS_NONE,
354 MR_EVT_ARGS_CDB_SENSE,
355 MR_EVT_ARGS_LD,
356 MR_EVT_ARGS_LD_COUNT,
357 MR_EVT_ARGS_LD_LBA,
358 MR_EVT_ARGS_LD_OWNER,
359 MR_EVT_ARGS_LD_LBA_PD_LBA,
360 MR_EVT_ARGS_LD_PROG,
361 MR_EVT_ARGS_LD_STATE,
362 MR_EVT_ARGS_LD_STRIP,
363 MR_EVT_ARGS_PD,
364 MR_EVT_ARGS_PD_ERR,
365 MR_EVT_ARGS_PD_LBA,
366 MR_EVT_ARGS_PD_LBA_LD,
367 MR_EVT_ARGS_PD_PROG,
368 MR_EVT_ARGS_PD_STATE,
369 MR_EVT_ARGS_PCI,
370 MR_EVT_ARGS_RATE,
371 MR_EVT_ARGS_STR,
372 MR_EVT_ARGS_TIME,
373 MR_EVT_ARGS_ECC,
Yang, Bo81e403c2009-10-06 14:27:54 -0600374 MR_EVT_ARGS_LD_PROP,
375 MR_EVT_ARGS_PD_SPARE,
376 MR_EVT_ARGS_PD_INDEX,
377 MR_EVT_ARGS_DIAG_PASS,
378 MR_EVT_ARGS_DIAG_FAIL,
379 MR_EVT_ARGS_PD_LBA_LBA,
380 MR_EVT_ARGS_PORT_PHY,
381 MR_EVT_ARGS_PD_MISSING,
382 MR_EVT_ARGS_PD_ADDRESS,
383 MR_EVT_ARGS_BITMAP,
384 MR_EVT_ARGS_CONNECTOR,
385 MR_EVT_ARGS_PD_PD,
386 MR_EVT_ARGS_PD_FRU,
387 MR_EVT_ARGS_PD_PATHINFO,
388 MR_EVT_ARGS_PD_POWER_STATE,
389 MR_EVT_ARGS_GENERIC,
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400390};
391
sumit.saxena@avagotech.com357ae962015-10-15 13:40:04 +0530392
393#define SGE_BUFFER_SIZE 4096
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400394/*
Yang, Bo81e403c2009-10-06 14:27:54 -0600395 * define constants for device list query options
396 */
397enum MR_PD_QUERY_TYPE {
398 MR_PD_QUERY_TYPE_ALL = 0,
399 MR_PD_QUERY_TYPE_STATE = 1,
400 MR_PD_QUERY_TYPE_POWER_STATE = 2,
401 MR_PD_QUERY_TYPE_MEDIA_TYPE = 3,
402 MR_PD_QUERY_TYPE_SPEED = 4,
403 MR_PD_QUERY_TYPE_EXPOSED_TO_HOST = 5,
404};
405
adam radford21c9e162013-09-06 15:27:14 -0700406enum MR_LD_QUERY_TYPE {
407 MR_LD_QUERY_TYPE_ALL = 0,
408 MR_LD_QUERY_TYPE_EXPOSED_TO_HOST = 1,
409 MR_LD_QUERY_TYPE_USED_TGT_IDS = 2,
410 MR_LD_QUERY_TYPE_CLUSTER_ACCESS = 3,
411 MR_LD_QUERY_TYPE_CLUSTER_LOCALE = 4,
412};
413
414
Yang, Bo7e8a75f2009-10-06 14:50:17 -0600415#define MR_EVT_CFG_CLEARED 0x0004
416#define MR_EVT_LD_STATE_CHANGE 0x0051
417#define MR_EVT_PD_INSERTED 0x005b
418#define MR_EVT_PD_REMOVED 0x0070
419#define MR_EVT_LD_CREATED 0x008a
420#define MR_EVT_LD_DELETED 0x008b
421#define MR_EVT_FOREIGN_CFG_IMPORTED 0x00db
422#define MR_EVT_LD_OFFLINE 0x00fc
423#define MR_EVT_CTRL_HOST_BUS_SCAN_REQUESTED 0x0152
sumit.saxena@avagotech.comc4bd2652015-10-15 13:40:14 +0530424#define MR_EVT_CTRL_PROP_CHANGED 0x012f
Yang, Bo7e8a75f2009-10-06 14:50:17 -0600425
Yang, Bo81e403c2009-10-06 14:27:54 -0600426enum MR_PD_STATE {
427 MR_PD_STATE_UNCONFIGURED_GOOD = 0x00,
428 MR_PD_STATE_UNCONFIGURED_BAD = 0x01,
429 MR_PD_STATE_HOT_SPARE = 0x02,
430 MR_PD_STATE_OFFLINE = 0x10,
431 MR_PD_STATE_FAILED = 0x11,
432 MR_PD_STATE_REBUILD = 0x14,
433 MR_PD_STATE_ONLINE = 0x18,
434 MR_PD_STATE_COPYBACK = 0x20,
435 MR_PD_STATE_SYSTEM = 0x40,
436 };
437
438
439 /*
440 * defines the physical drive address structure
441 */
442struct MR_PD_ADDRESS {
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530443 __le16 deviceId;
Yang, Bo81e403c2009-10-06 14:27:54 -0600444 u16 enclDeviceId;
445
446 union {
447 struct {
448 u8 enclIndex;
449 u8 slotNumber;
450 } mrPdAddress;
451 struct {
452 u8 enclPosition;
453 u8 enclConnectorIndex;
454 } mrEnclAddress;
455 };
456 u8 scsiDevType;
457 union {
458 u8 connectedPortBitmap;
459 u8 connectedPortNumbers;
460 };
461 u64 sasAddr[2];
462} __packed;
463
464/*
465 * defines the physical drive list structure
466 */
467struct MR_PD_LIST {
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530468 __le32 size;
469 __le32 count;
Yang, Bo81e403c2009-10-06 14:27:54 -0600470 struct MR_PD_ADDRESS addr[1];
471} __packed;
472
473struct megasas_pd_list {
474 u16 tid;
475 u8 driveType;
476 u8 driveState;
477} __packed;
478
Yang, Bobdc6fb82009-12-06 08:30:19 -0700479 /*
480 * defines the logical drive reference structure
481 */
482union MR_LD_REF {
483 struct {
484 u8 targetId;
485 u8 reserved;
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530486 __le16 seqNum;
Yang, Bobdc6fb82009-12-06 08:30:19 -0700487 };
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530488 __le32 ref;
Yang, Bobdc6fb82009-12-06 08:30:19 -0700489} __packed;
490
491/*
492 * defines the logical drive list structure
493 */
494struct MR_LD_LIST {
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530495 __le32 ldCount;
496 __le32 reserved;
Yang, Bobdc6fb82009-12-06 08:30:19 -0700497 struct {
498 union MR_LD_REF ref;
499 u8 state;
500 u8 reserved[3];
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530501 __le64 size;
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +0530502 } ldList[MAX_LOGICAL_DRIVES_EXT];
Yang, Bobdc6fb82009-12-06 08:30:19 -0700503} __packed;
504
adam radford21c9e162013-09-06 15:27:14 -0700505struct MR_LD_TARGETID_LIST {
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530506 __le32 size;
507 __le32 count;
adam radford21c9e162013-09-06 15:27:14 -0700508 u8 pad[3];
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +0530509 u8 targetId[MAX_LOGICAL_DRIVES_EXT];
adam radford21c9e162013-09-06 15:27:14 -0700510};
511
512
Yang, Bo81e403c2009-10-06 14:27:54 -0600513/*
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400514 * SAS controller properties
515 */
516struct megasas_ctrl_prop {
517
518 u16 seq_num;
519 u16 pred_fail_poll_interval;
520 u16 intr_throttle_count;
521 u16 intr_throttle_timeouts;
522 u8 rebuild_rate;
523 u8 patrol_read_rate;
524 u8 bgi_rate;
525 u8 cc_rate;
526 u8 recon_rate;
527 u8 cache_flush_interval;
528 u8 spinup_drv_count;
529 u8 spinup_delay;
530 u8 cluster_enable;
531 u8 coercion_mode;
532 u8 alarm_enable;
533 u8 disable_auto_rebuild;
534 u8 disable_battery_warn;
535 u8 ecc_bucket_size;
536 u16 ecc_bucket_leak_rate;
537 u8 restore_hotspare_on_insertion;
538 u8 expose_encl_devices;
bo yang39a98552010-09-22 22:36:29 -0400539 u8 maintainPdFailHistory;
540 u8 disallowHostRequestReordering;
541 u8 abortCCOnError;
542 u8 loadBalanceMode;
543 u8 disableAutoDetectBackplane;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400544
bo yang39a98552010-09-22 22:36:29 -0400545 u8 snapVDSpace;
546
547 /*
548 * Add properties that can be controlled by
549 * a bit in the following structure.
550 */
bo yang39a98552010-09-22 22:36:29 -0400551 struct {
Sumit.Saxena@lsi.com94cd65d2013-09-06 15:50:52 +0530552#if defined(__BIG_ENDIAN_BITFIELD)
553 u32 reserved:18;
554 u32 enableJBOD:1;
555 u32 disableSpinDownHS:1;
556 u32 allowBootWithPinnedCache:1;
557 u32 disableOnlineCtrlReset:1;
558 u32 enableSecretKeyControl:1;
559 u32 autoEnhancedImport:1;
560 u32 enableSpinDownUnconfigured:1;
561 u32 SSDPatrolReadEnabled:1;
562 u32 SSDSMARTerEnabled:1;
563 u32 disableNCQ:1;
564 u32 useFdeOnly:1;
565 u32 prCorrectUnconfiguredAreas:1;
566 u32 SMARTerEnabled:1;
567 u32 copyBackDisabled:1;
568#else
569 u32 copyBackDisabled:1;
570 u32 SMARTerEnabled:1;
571 u32 prCorrectUnconfiguredAreas:1;
572 u32 useFdeOnly:1;
573 u32 disableNCQ:1;
574 u32 SSDSMARTerEnabled:1;
575 u32 SSDPatrolReadEnabled:1;
576 u32 enableSpinDownUnconfigured:1;
577 u32 autoEnhancedImport:1;
578 u32 enableSecretKeyControl:1;
579 u32 disableOnlineCtrlReset:1;
580 u32 allowBootWithPinnedCache:1;
581 u32 disableSpinDownHS:1;
582 u32 enableJBOD:1;
583 u32 reserved:18;
584#endif
bo yang39a98552010-09-22 22:36:29 -0400585 } OnOffProperties;
586 u8 autoSnapVDSpace;
587 u8 viewSpace;
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530588 __le16 spinDownTime;
bo yang39a98552010-09-22 22:36:29 -0400589 u8 reserved[24];
Yang, Bo81e403c2009-10-06 14:27:54 -0600590} __packed;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400591
592/*
593 * SAS controller information
594 */
595struct megasas_ctrl_info {
596
597 /*
598 * PCI device information
599 */
600 struct {
601
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530602 __le16 vendor_id;
603 __le16 device_id;
604 __le16 sub_vendor_id;
605 __le16 sub_device_id;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400606 u8 reserved[24];
607
608 } __attribute__ ((packed)) pci;
609
610 /*
611 * Host interface information
612 */
613 struct {
614
615 u8 PCIX:1;
616 u8 PCIE:1;
617 u8 iSCSI:1;
618 u8 SAS_3G:1;
adam radford229fe472014-03-10 02:51:56 -0700619 u8 SRIOV:1;
620 u8 reserved_0:3;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400621 u8 reserved_1[6];
622 u8 port_count;
623 u64 port_addr[8];
624
625 } __attribute__ ((packed)) host_interface;
626
627 /*
628 * Device (backend) interface information
629 */
630 struct {
631
632 u8 SPI:1;
633 u8 SAS_3G:1;
634 u8 SATA_1_5G:1;
635 u8 SATA_3G:1;
636 u8 reserved_0:4;
637 u8 reserved_1[6];
638 u8 port_count;
639 u64 port_addr[8];
640
641 } __attribute__ ((packed)) device_interface;
642
643 /*
644 * List of components residing in flash. All str are null terminated
645 */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530646 __le32 image_check_word;
647 __le32 image_component_count;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400648
649 struct {
650
651 char name[8];
652 char version[32];
653 char build_date[16];
654 char built_time[16];
655
656 } __attribute__ ((packed)) image_component[8];
657
658 /*
659 * List of flash components that have been flashed on the card, but
660 * are not in use, pending reset of the adapter. This list will be
661 * empty if a flash operation has not occurred. All stings are null
662 * terminated
663 */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530664 __le32 pending_image_component_count;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400665
666 struct {
667
668 char name[8];
669 char version[32];
670 char build_date[16];
671 char build_time[16];
672
673 } __attribute__ ((packed)) pending_image_component[8];
674
675 u8 max_arms;
676 u8 max_spans;
677 u8 max_arrays;
678 u8 max_lds;
679
680 char product_name[80];
681 char serial_no[32];
682
683 /*
684 * Other physical/controller/operation information. Indicates the
685 * presence of the hardware
686 */
687 struct {
688
689 u32 bbu:1;
690 u32 alarm:1;
691 u32 nvram:1;
692 u32 uart:1;
693 u32 reserved:28;
694
695 } __attribute__ ((packed)) hw_present;
696
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530697 __le32 current_fw_time;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400698
699 /*
700 * Maximum data transfer sizes
701 */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530702 __le16 max_concurrent_cmds;
703 __le16 max_sge_count;
704 __le32 max_request_size;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400705
706 /*
707 * Logical and physical device counts
708 */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530709 __le16 ld_present_count;
710 __le16 ld_degraded_count;
711 __le16 ld_offline_count;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400712
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530713 __le16 pd_present_count;
714 __le16 pd_disk_present_count;
715 __le16 pd_disk_pred_failure_count;
716 __le16 pd_disk_failed_count;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400717
718 /*
719 * Memory size information
720 */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530721 __le16 nvram_size;
722 __le16 memory_size;
723 __le16 flash_size;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400724
725 /*
726 * Error counters
727 */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530728 __le16 mem_correctable_error_count;
729 __le16 mem_uncorrectable_error_count;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400730
731 /*
732 * Cluster information
733 */
734 u8 cluster_permitted;
735 u8 cluster_active;
736
737 /*
738 * Additional max data transfer sizes
739 */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530740 __le16 max_strips_per_io;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400741
742 /*
743 * Controller capabilities structures
744 */
745 struct {
746
747 u32 raid_level_0:1;
748 u32 raid_level_1:1;
749 u32 raid_level_5:1;
750 u32 raid_level_1E:1;
751 u32 raid_level_6:1;
752 u32 reserved:27;
753
754 } __attribute__ ((packed)) raid_levels;
755
756 struct {
757
758 u32 rbld_rate:1;
759 u32 cc_rate:1;
760 u32 bgi_rate:1;
761 u32 recon_rate:1;
762 u32 patrol_rate:1;
763 u32 alarm_control:1;
764 u32 cluster_supported:1;
765 u32 bbu:1;
766 u32 spanning_allowed:1;
767 u32 dedicated_hotspares:1;
768 u32 revertible_hotspares:1;
769 u32 foreign_config_import:1;
770 u32 self_diagnostic:1;
771 u32 mixed_redundancy_arr:1;
772 u32 global_hot_spares:1;
773 u32 reserved:17;
774
775 } __attribute__ ((packed)) adapter_operations;
776
777 struct {
778
779 u32 read_policy:1;
780 u32 write_policy:1;
781 u32 io_policy:1;
782 u32 access_policy:1;
783 u32 disk_cache_policy:1;
784 u32 reserved:27;
785
786 } __attribute__ ((packed)) ld_operations;
787
788 struct {
789
790 u8 min;
791 u8 max;
792 u8 reserved[2];
793
794 } __attribute__ ((packed)) stripe_sz_ops;
795
796 struct {
797
798 u32 force_online:1;
799 u32 force_offline:1;
800 u32 force_rebuild:1;
801 u32 reserved:29;
802
803 } __attribute__ ((packed)) pd_operations;
804
805 struct {
806
807 u32 ctrl_supports_sas:1;
808 u32 ctrl_supports_sata:1;
809 u32 allow_mix_in_encl:1;
810 u32 allow_mix_in_ld:1;
811 u32 allow_sata_in_cluster:1;
812 u32 reserved:27;
813
814 } __attribute__ ((packed)) pd_mix_support;
815
816 /*
817 * Define ECC single-bit-error bucket information
818 */
819 u8 ecc_bucket_count;
820 u8 reserved_2[11];
821
822 /*
823 * Include the controller properties (changeable items)
824 */
825 struct megasas_ctrl_prop properties;
826
827 /*
828 * Define FW pkg version (set in envt v'bles on OEM basis)
829 */
830 char package_version[0x60];
831
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -0400832
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530833 /*
834 * If adapterOperations.supportMoreThan8Phys is set,
835 * and deviceInterface.portCount is greater than 8,
836 * SAS Addrs for first 8 ports shall be populated in
837 * deviceInterface.portAddr, and the rest shall be
838 * populated in deviceInterfacePortAddr2.
839 */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530840 __le64 deviceInterfacePortAddr2[8]; /*6a0h */
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530841 u8 reserved3[128]; /*6e0h */
842
843 struct { /*760h */
844 u16 minPdRaidLevel_0:4;
845 u16 maxPdRaidLevel_0:12;
846
847 u16 minPdRaidLevel_1:4;
848 u16 maxPdRaidLevel_1:12;
849
850 u16 minPdRaidLevel_5:4;
851 u16 maxPdRaidLevel_5:12;
852
853 u16 minPdRaidLevel_1E:4;
854 u16 maxPdRaidLevel_1E:12;
855
856 u16 minPdRaidLevel_6:4;
857 u16 maxPdRaidLevel_6:12;
858
859 u16 minPdRaidLevel_10:4;
860 u16 maxPdRaidLevel_10:12;
861
862 u16 minPdRaidLevel_50:4;
863 u16 maxPdRaidLevel_50:12;
864
865 u16 minPdRaidLevel_60:4;
866 u16 maxPdRaidLevel_60:12;
867
868 u16 minPdRaidLevel_1E_RLQ0:4;
869 u16 maxPdRaidLevel_1E_RLQ0:12;
870
871 u16 minPdRaidLevel_1E0_RLQ0:4;
872 u16 maxPdRaidLevel_1E0_RLQ0:12;
873
874 u16 reserved[6];
875 } pdsForRaidLevels;
876
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530877 __le16 maxPds; /*780h */
878 __le16 maxDedHSPs; /*782h */
879 __le16 maxGlobalHSP; /*784h */
880 __le16 ddfSize; /*786h */
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530881 u8 maxLdsPerArray; /*788h */
882 u8 partitionsInDDF; /*789h */
883 u8 lockKeyBinding; /*78ah */
884 u8 maxPITsPerLd; /*78bh */
885 u8 maxViewsPerLd; /*78ch */
886 u8 maxTargetId; /*78dh */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530887 __le16 maxBvlVdSize; /*78eh */
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530888
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530889 __le16 maxConfigurableSSCSize; /*790h */
890 __le16 currentSSCsize; /*792h */
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530891
892 char expanderFwVersion[12]; /*794h */
893
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530894 __le16 PFKTrialTimeRemaining; /*7A0h */
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530895
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530896 __le16 cacheMemorySize; /*7A2h */
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530897
898 struct { /*7A4h */
Sumit.Saxena@lsi.com94cd65d2013-09-06 15:50:52 +0530899#if defined(__BIG_ENDIAN_BITFIELD)
adam radford229fe472014-03-10 02:51:56 -0700900 u32 reserved:5;
901 u32 activePassive:2;
902 u32 supportConfigAutoBalance:1;
903 u32 mpio:1;
904 u32 supportDataLDonSSCArray:1;
905 u32 supportPointInTimeProgress:1;
Sumit.Saxena@lsi.com94cd65d2013-09-06 15:50:52 +0530906 u32 supportUnevenSpans:1;
907 u32 dedicatedHotSparesLimited:1;
908 u32 headlessMode:1;
909 u32 supportEmulatedDrives:1;
910 u32 supportResetNow:1;
911 u32 realTimeScheduler:1;
912 u32 supportSSDPatrolRead:1;
913 u32 supportPerfTuning:1;
914 u32 disableOnlinePFKChange:1;
915 u32 supportJBOD:1;
916 u32 supportBootTimePFKChange:1;
917 u32 supportSetLinkSpeed:1;
918 u32 supportEmergencySpares:1;
919 u32 supportSuspendResumeBGops:1;
920 u32 blockSSDWriteCacheChange:1;
921 u32 supportShieldState:1;
922 u32 supportLdBBMInfo:1;
923 u32 supportLdPIType3:1;
924 u32 supportLdPIType2:1;
925 u32 supportLdPIType1:1;
926 u32 supportPIcontroller:1;
927#else
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530928 u32 supportPIcontroller:1;
929 u32 supportLdPIType1:1;
930 u32 supportLdPIType2:1;
931 u32 supportLdPIType3:1;
932 u32 supportLdBBMInfo:1;
933 u32 supportShieldState:1;
934 u32 blockSSDWriteCacheChange:1;
935 u32 supportSuspendResumeBGops:1;
936 u32 supportEmergencySpares:1;
937 u32 supportSetLinkSpeed:1;
938 u32 supportBootTimePFKChange:1;
939 u32 supportJBOD:1;
940 u32 disableOnlinePFKChange:1;
941 u32 supportPerfTuning:1;
942 u32 supportSSDPatrolRead:1;
943 u32 realTimeScheduler:1;
944
945 u32 supportResetNow:1;
946 u32 supportEmulatedDrives:1;
947 u32 headlessMode:1;
948 u32 dedicatedHotSparesLimited:1;
949
950
951 u32 supportUnevenSpans:1;
adam radford229fe472014-03-10 02:51:56 -0700952 u32 supportPointInTimeProgress:1;
953 u32 supportDataLDonSSCArray:1;
954 u32 mpio:1;
955 u32 supportConfigAutoBalance:1;
956 u32 activePassive:2;
957 u32 reserved:5;
Sumit.Saxena@lsi.com94cd65d2013-09-06 15:50:52 +0530958#endif
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530959 } adapterOperations2;
960
961 u8 driverVersion[32]; /*7A8h */
962 u8 maxDAPdCountSpinup60; /*7C8h */
963 u8 temperatureROC; /*7C9h */
964 u8 temperatureCtrl; /*7CAh */
965 u8 reserved4; /*7CBh */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +0530966 __le16 maxConfigurablePds; /*7CCh */
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530967
968
969 u8 reserved5[2]; /*0x7CDh */
970
971 /*
972 * HA cluster information
973 */
974 struct {
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +0530975#if defined(__BIG_ENDIAN_BITFIELD)
976 u32 reserved:26;
977 u32 premiumFeatureMismatch:1;
978 u32 ctrlPropIncompatible:1;
979 u32 fwVersionMismatch:1;
980 u32 hwIncompatible:1;
981 u32 peerIsIncompatible:1;
982 u32 peerIsPresent:1;
983#else
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530984 u32 peerIsPresent:1;
985 u32 peerIsIncompatible:1;
986 u32 hwIncompatible:1;
987 u32 fwVersionMismatch:1;
988 u32 ctrlPropIncompatible:1;
989 u32 premiumFeatureMismatch:1;
990 u32 reserved:26;
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +0530991#endif
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +0530992 } cluster;
993
994 char clusterId[16]; /*7D4h */
adam radford229fe472014-03-10 02:51:56 -0700995 struct {
996 u8 maxVFsSupported; /*0x7E4*/
997 u8 numVFsEnabled; /*0x7E5*/
998 u8 requestorId; /*0x7E6 0:PF, 1:VF1, 2:VF2*/
999 u8 reserved; /*0x7E7*/
1000 } iov;
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +05301001
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +05301002 struct {
1003#if defined(__BIG_ENDIAN_BITFIELD)
sumit.saxena@avagotech.com3761cb42015-08-31 17:23:11 +05301004 u32 reserved:7;
1005 u32 useSeqNumJbodFP:1;
sumit.saxena@avagotech.com0be3f4c2015-08-31 17:22:51 +05301006 u32 supportExtendedSSCSize:1;
1007 u32 supportDiskCacheSettingForSysPDs:1;
1008 u32 supportCPLDUpdate:1;
1009 u32 supportTTYLogCompression:1;
Sumit.Saxena@avagotech.com7497cde2015-01-05 20:06:03 +05301010 u32 discardCacheDuringLDDelete:1;
1011 u32 supportSecurityonJBOD:1;
1012 u32 supportCacheBypassModes:1;
1013 u32 supportDisableSESMonitoring:1;
1014 u32 supportForceFlash:1;
1015 u32 supportNVDRAM:1;
1016 u32 supportDrvActivityLEDSetting:1;
1017 u32 supportAllowedOpsforDrvRemoval:1;
1018 u32 supportHOQRebuild:1;
1019 u32 supportForceTo512e:1;
1020 u32 supportNVCacheErase:1;
1021 u32 supportDebugQueue:1;
1022 u32 supportSwZone:1;
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +05301023 u32 supportCrashDump:1;
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05301024 u32 supportMaxExtLDs:1;
1025 u32 supportT10RebuildAssist:1;
1026 u32 supportDisableImmediateIO:1;
1027 u32 supportThermalPollInterval:1;
1028 u32 supportPersonalityChange:2;
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +05301029#else
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05301030 u32 supportPersonalityChange:2;
1031 u32 supportThermalPollInterval:1;
1032 u32 supportDisableImmediateIO:1;
1033 u32 supportT10RebuildAssist:1;
Sumit.Saxena@avagotech.com7497cde2015-01-05 20:06:03 +05301034 u32 supportMaxExtLDs:1;
1035 u32 supportCrashDump:1;
1036 u32 supportSwZone:1;
1037 u32 supportDebugQueue:1;
1038 u32 supportNVCacheErase:1;
1039 u32 supportForceTo512e:1;
1040 u32 supportHOQRebuild:1;
1041 u32 supportAllowedOpsforDrvRemoval:1;
1042 u32 supportDrvActivityLEDSetting:1;
1043 u32 supportNVDRAM:1;
1044 u32 supportForceFlash:1;
1045 u32 supportDisableSESMonitoring:1;
1046 u32 supportCacheBypassModes:1;
1047 u32 supportSecurityonJBOD:1;
1048 u32 discardCacheDuringLDDelete:1;
sumit.saxena@avagotech.com0be3f4c2015-08-31 17:22:51 +05301049 u32 supportTTYLogCompression:1;
1050 u32 supportCPLDUpdate:1;
1051 u32 supportDiskCacheSettingForSysPDs:1;
1052 u32 supportExtendedSSCSize:1;
sumit.saxena@avagotech.com3761cb42015-08-31 17:23:11 +05301053 u32 useSeqNumJbodFP:1;
1054 u32 reserved:7;
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +05301055#endif
1056 } adapterOperations3;
1057
1058 u8 pad[0x800-0x7EC];
Yang, Bo81e403c2009-10-06 14:27:54 -06001059} __packed;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001060
1061/*
1062 * ===============================
1063 * MegaRAID SAS driver definitions
1064 * ===============================
1065 */
1066#define MEGASAS_MAX_PD_CHANNELS 2
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05301067#define MEGASAS_MAX_LD_CHANNELS 2
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001068#define MEGASAS_MAX_CHANNELS (MEGASAS_MAX_PD_CHANNELS + \
1069 MEGASAS_MAX_LD_CHANNELS)
1070#define MEGASAS_MAX_DEV_PER_CHANNEL 128
1071#define MEGASAS_DEFAULT_INIT_ID -1
1072#define MEGASAS_MAX_LUN 8
adam radford6bf579a2011-10-08 18:14:33 -07001073#define MEGASAS_DEFAULT_CMD_PER_LUN 256
Yang, Bo81e403c2009-10-06 14:27:54 -06001074#define MEGASAS_MAX_PD (MEGASAS_MAX_PD_CHANNELS * \
1075 MEGASAS_MAX_DEV_PER_CHANNEL)
Yang, Bobdc6fb82009-12-06 08:30:19 -07001076#define MEGASAS_MAX_LD_IDS (MEGASAS_MAX_LD_CHANNELS * \
1077 MEGASAS_MAX_DEV_PER_CHANNEL)
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001078
Yang, Bo1fd10682010-10-12 07:18:50 -06001079#define MEGASAS_MAX_SECTORS (2*1024)
adam radford42a8d2b2011-02-24 20:57:09 -08001080#define MEGASAS_MAX_SECTORS_IEEE (2*128)
Sumant Patro658dced2006-10-03 13:09:14 -07001081#define MEGASAS_DBG_LVL 1
1082
Sumant Patro05e9ebb2007-05-17 05:47:51 -07001083#define MEGASAS_FW_BUSY 1
1084
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05301085#define VD_EXT_DEBUG 0
1086
Sumit Saxena11c71cb2016-01-28 21:04:22 +05301087#define SCAN_PD_CHANNEL 0x1
1088#define SCAN_VD_CHANNEL 0x2
Sumit.Saxena@avagotech.com90dc9d92014-09-12 18:57:58 +05301089
Sumit.Saxena@avagotech.com7497cde2015-01-05 20:06:03 +05301090enum MR_SCSI_CMD_TYPE {
1091 READ_WRITE_LDIO = 0,
1092 NON_READ_WRITE_LDIO = 1,
1093 READ_WRITE_SYSPDIO = 2,
1094 NON_READ_WRITE_SYSPDIO = 3,
1095};
1096
Sumit Saxena6d40afb2016-01-28 21:04:23 +05301097enum DCMD_TIMEOUT_ACTION {
1098 INITIATE_OCR = 0,
1099 KILL_ADAPTER = 1,
1100 IGNORE_TIMEOUT = 2,
1101};
bo yangd532dbe2008-03-17 03:36:43 -04001102/* Frame Type */
1103#define IO_FRAME 0
1104#define PTHRU_FRAME 1
1105
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001106/*
1107 * When SCSI mid-layer calls driver's reset routine, driver waits for
1108 * MEGASAS_RESET_WAIT_TIME seconds for all outstanding IO to complete. Note
1109 * that the driver cannot _actually_ abort or reset pending commands. While
1110 * it is waiting for the commands to complete, it prints a diagnostic message
1111 * every MEGASAS_RESET_NOTICE_INTERVAL seconds
1112 */
1113#define MEGASAS_RESET_WAIT_TIME 180
Sumant Patro2a3681e2006-10-03 13:19:21 -07001114#define MEGASAS_INTERNAL_CMD_WAIT_TIME 180
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001115#define MEGASAS_RESET_NOTICE_INTERVAL 5
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001116#define MEGASAS_IOCTL_CMD 0
Sumant Patro05e9ebb2007-05-17 05:47:51 -07001117#define MEGASAS_DEFAULT_CMD_TIMEOUT 90
adam radfordc5daa6a2012-07-17 18:20:03 -07001118#define MEGASAS_THROTTLE_QUEUE_DEPTH 16
Sumit.Saxena@avagotech.com90dc9d92014-09-12 18:57:58 +05301119#define MEGASAS_BLOCKED_CMD_TIMEOUT 60
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001120/*
1121 * FW reports the maximum of number of commands that it can accept (maximum
1122 * commands that can be outstanding) at any time. The driver must report a
1123 * lower number to the mid layer because it can issue a few internal commands
1124 * itself (E.g, AEN, abort cmd, IOCTLs etc). The number of commands it needs
1125 * is shown below
1126 */
1127#define MEGASAS_INT_CMDS 32
Yang, Bo7bebf5c2009-10-06 14:40:58 -06001128#define MEGASAS_SKINNY_INT_CMDS 5
Sumit.Saxena@avagotech.comae09a6c2015-01-05 20:06:23 +05301129#define MEGASAS_FUSION_INTERNAL_CMDS 5
1130#define MEGASAS_FUSION_IOCTL_CMDS 3
Sumit.Saxena@avagotech.comf26ac3a2015-04-23 16:30:54 +05301131#define MEGASAS_MFI_IOCTL_CMDS 27
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001132
Sumit.Saxena@lsi.comd46a3ad2013-05-22 12:34:14 +05301133#define MEGASAS_MAX_MSIX_QUEUES 128
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001134/*
1135 * FW can accept both 32 and 64 bit SGLs. We want to allocate 32/64 bit
1136 * SGLs based on the size of dma_addr_t
1137 */
1138#define IS_DMA64 (sizeof(dma_addr_t) == 8)
1139
bo yang39a98552010-09-22 22:36:29 -04001140#define MFI_XSCALE_OMR0_CHANGE_INTERRUPT 0x00000001
1141
1142#define MFI_INTR_FLAG_REPLY_MESSAGE 0x00000001
1143#define MFI_INTR_FLAG_FIRMWARE_STATE_CHANGE 0x00000002
1144#define MFI_G2_OUTBOUND_DOORBELL_CHANGE_INTERRUPT 0x00000004
1145
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001146#define MFI_OB_INTR_STATUS_MASK 0x00000002
bo yang14faea92007-11-09 04:14:00 -05001147#define MFI_POLL_TIMEOUT_SECS 60
Sumit Saxena6d40afb2016-01-28 21:04:23 +05301148#define MFI_IO_TIMEOUT_SECS 180
adam radford229fe472014-03-10 02:51:56 -07001149#define MEGASAS_SRIOV_HEARTBEAT_INTERVAL_VF (5 * HZ)
1150#define MEGASAS_OCR_SETTLE_TIME_VF (1000 * 30)
1151#define MEGASAS_ROUTINE_WAIT_TIME_VF 300
Sumant Patrof9876f02006-02-03 15:34:35 -08001152#define MFI_REPLY_1078_MESSAGE_INTERRUPT 0x80000000
Yang, Bo6610a6b2008-08-10 12:42:38 -07001153#define MFI_REPLY_GEN2_MESSAGE_INTERRUPT 0x00000001
1154#define MFI_GEN2_ENABLE_INTERRUPT_MASK (0x00000001 | 0x00000004)
Yang, Bo87911122009-10-06 14:31:54 -06001155#define MFI_REPLY_SKINNY_MESSAGE_INTERRUPT 0x40000000
1156#define MFI_SKINNY_ENABLE_INTERRUPT_MASK (0x00000001)
Sumant Patro0e989362006-06-20 15:32:37 -07001157
bo yang39a98552010-09-22 22:36:29 -04001158#define MFI_1068_PCSR_OFFSET 0x84
1159#define MFI_1068_FW_HANDSHAKE_OFFSET 0x64
1160#define MFI_1068_FW_READY 0xDDDD0000
Sumit.Saxena@lsi.comd46a3ad2013-05-22 12:34:14 +05301161
1162#define MR_MAX_REPLY_QUEUES_OFFSET 0X0000001F
1163#define MR_MAX_REPLY_QUEUES_EXT_OFFSET 0X003FC000
1164#define MR_MAX_REPLY_QUEUES_EXT_OFFSET_SHIFT 14
1165#define MR_MAX_MSIX_REG_ARRAY 16
Sumant Patro0e989362006-06-20 15:32:37 -07001166/*
1167* register set for both 1068 and 1078 controllers
1168* structure extended for 1078 registers
1169*/
Sumant Patrof9876f02006-02-03 15:34:35 -08001170
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001171struct megasas_register_set {
adam radford9c915a82010-12-21 13:34:31 -08001172 u32 doorbell; /*0000h*/
1173 u32 fusion_seq_offset; /*0004h*/
1174 u32 fusion_host_diag; /*0008h*/
1175 u32 reserved_01; /*000Ch*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001176
Sumant Patrof9876f02006-02-03 15:34:35 -08001177 u32 inbound_msg_0; /*0010h*/
1178 u32 inbound_msg_1; /*0014h*/
1179 u32 outbound_msg_0; /*0018h*/
1180 u32 outbound_msg_1; /*001Ch*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001181
Sumant Patrof9876f02006-02-03 15:34:35 -08001182 u32 inbound_doorbell; /*0020h*/
1183 u32 inbound_intr_status; /*0024h*/
1184 u32 inbound_intr_mask; /*0028h*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001185
Sumant Patrof9876f02006-02-03 15:34:35 -08001186 u32 outbound_doorbell; /*002Ch*/
1187 u32 outbound_intr_status; /*0030h*/
1188 u32 outbound_intr_mask; /*0034h*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001189
Sumant Patrof9876f02006-02-03 15:34:35 -08001190 u32 reserved_1[2]; /*0038h*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001191
Sumant Patrof9876f02006-02-03 15:34:35 -08001192 u32 inbound_queue_port; /*0040h*/
1193 u32 outbound_queue_port; /*0044h*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001194
adam radford9c915a82010-12-21 13:34:31 -08001195 u32 reserved_2[9]; /*0048h*/
1196 u32 reply_post_host_index; /*006Ch*/
1197 u32 reserved_2_2[12]; /*0070h*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001198
Sumant Patrof9876f02006-02-03 15:34:35 -08001199 u32 outbound_doorbell_clear; /*00A0h*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001200
Sumant Patrof9876f02006-02-03 15:34:35 -08001201 u32 reserved_3[3]; /*00A4h*/
1202
1203 u32 outbound_scratch_pad ; /*00B0h*/
adam radford9c915a82010-12-21 13:34:31 -08001204 u32 outbound_scratch_pad_2; /*00B4h*/
Sumant Patrof9876f02006-02-03 15:34:35 -08001205
adam radford9c915a82010-12-21 13:34:31 -08001206 u32 reserved_4[2]; /*00B8h*/
Sumant Patrof9876f02006-02-03 15:34:35 -08001207
1208 u32 inbound_low_queue_port ; /*00C0h*/
1209
1210 u32 inbound_high_queue_port ; /*00C4h*/
1211
1212 u32 reserved_5; /*00C8h*/
bo yang39a98552010-09-22 22:36:29 -04001213 u32 res_6[11]; /*CCh*/
1214 u32 host_diag;
1215 u32 seq_offset;
1216 u32 index_registers[807]; /*00CCh*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001217} __attribute__ ((packed));
1218
1219struct megasas_sge32 {
1220
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301221 __le32 phys_addr;
1222 __le32 length;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001223
1224} __attribute__ ((packed));
1225
1226struct megasas_sge64 {
1227
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301228 __le64 phys_addr;
1229 __le32 length;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001230
1231} __attribute__ ((packed));
1232
Yang, Bof4c9a132009-10-06 14:43:28 -06001233struct megasas_sge_skinny {
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301234 __le64 phys_addr;
1235 __le32 length;
1236 __le32 flag;
Yang, Bof4c9a132009-10-06 14:43:28 -06001237} __packed;
1238
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001239union megasas_sgl {
1240
1241 struct megasas_sge32 sge32[1];
1242 struct megasas_sge64 sge64[1];
Yang, Bof4c9a132009-10-06 14:43:28 -06001243 struct megasas_sge_skinny sge_skinny[1];
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001244
1245} __attribute__ ((packed));
1246
1247struct megasas_header {
1248
1249 u8 cmd; /*00h */
1250 u8 sense_len; /*01h */
1251 u8 cmd_status; /*02h */
1252 u8 scsi_status; /*03h */
1253
1254 u8 target_id; /*04h */
1255 u8 lun; /*05h */
1256 u8 cdb_len; /*06h */
1257 u8 sge_count; /*07h */
1258
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301259 __le32 context; /*08h */
1260 __le32 pad_0; /*0Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001261
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301262 __le16 flags; /*10h */
1263 __le16 timeout; /*12h */
1264 __le32 data_xferlen; /*14h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001265
1266} __attribute__ ((packed));
1267
1268union megasas_sgl_frame {
1269
1270 struct megasas_sge32 sge32[8];
1271 struct megasas_sge64 sge64[5];
1272
1273} __attribute__ ((packed));
1274
Sumit.Saxena@lsi.comd46a3ad2013-05-22 12:34:14 +05301275typedef union _MFI_CAPABILITIES {
1276 struct {
Sumit.Saxena@lsi.com94cd65d2013-09-06 15:50:52 +05301277#if defined(__BIG_ENDIAN_BITFIELD)
sumit.saxena@avagotech.combd5f9482015-08-31 17:23:31 +05301278 u32 reserved:23;
1279 u32 support_ext_io_size:1;
sumit.saxena@avagotech.com0be3f4c2015-08-31 17:22:51 +05301280 u32 support_ext_queue_depth:1;
Sumit.Saxena@avagotech.com7497cde2015-01-05 20:06:03 +05301281 u32 security_protocol_cmds_fw:1;
1282 u32 support_core_affinity:1;
Sumit.Saxena@avagotech.comd2552eb2014-09-12 18:57:53 +05301283 u32 support_ndrive_r1_lb:1;
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05301284 u32 support_max_255lds:1;
Sumit.Saxena@avagotech.com7497cde2015-01-05 20:06:03 +05301285 u32 support_fastpath_wb:1;
Sumit.Saxena@lsi.com94cd65d2013-09-06 15:50:52 +05301286 u32 support_additional_msix:1;
1287 u32 support_fp_remote_lun:1;
1288#else
Sumit.Saxena@lsi.comd46a3ad2013-05-22 12:34:14 +05301289 u32 support_fp_remote_lun:1;
1290 u32 support_additional_msix:1;
Sumit.Saxena@avagotech.com7497cde2015-01-05 20:06:03 +05301291 u32 support_fastpath_wb:1;
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05301292 u32 support_max_255lds:1;
Sumit.Saxena@avagotech.comd2552eb2014-09-12 18:57:53 +05301293 u32 support_ndrive_r1_lb:1;
Sumit.Saxena@avagotech.com7497cde2015-01-05 20:06:03 +05301294 u32 support_core_affinity:1;
1295 u32 security_protocol_cmds_fw:1;
sumit.saxena@avagotech.com0be3f4c2015-08-31 17:22:51 +05301296 u32 support_ext_queue_depth:1;
sumit.saxena@avagotech.combd5f9482015-08-31 17:23:31 +05301297 u32 support_ext_io_size:1;
1298 u32 reserved:23;
Sumit.Saxena@lsi.com94cd65d2013-09-06 15:50:52 +05301299#endif
Sumit.Saxena@lsi.comd46a3ad2013-05-22 12:34:14 +05301300 } mfi_capabilities;
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301301 __le32 reg;
Sumit.Saxena@lsi.comd46a3ad2013-05-22 12:34:14 +05301302} MFI_CAPABILITIES;
1303
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001304struct megasas_init_frame {
1305
1306 u8 cmd; /*00h */
1307 u8 reserved_0; /*01h */
1308 u8 cmd_status; /*02h */
1309
1310 u8 reserved_1; /*03h */
Sumit.Saxena@lsi.comd46a3ad2013-05-22 12:34:14 +05301311 MFI_CAPABILITIES driver_operations; /*04h*/
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001312
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301313 __le32 context; /*08h */
1314 __le32 pad_0; /*0Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001315
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301316 __le16 flags; /*10h */
1317 __le16 reserved_3; /*12h */
1318 __le32 data_xfer_len; /*14h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001319
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301320 __le32 queue_info_new_phys_addr_lo; /*18h */
1321 __le32 queue_info_new_phys_addr_hi; /*1Ch */
1322 __le32 queue_info_old_phys_addr_lo; /*20h */
1323 __le32 queue_info_old_phys_addr_hi; /*24h */
1324 __le32 reserved_4[2]; /*28h */
1325 __le32 system_info_lo; /*30h */
1326 __le32 system_info_hi; /*34h */
1327 __le32 reserved_5[2]; /*38h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001328
1329} __attribute__ ((packed));
1330
1331struct megasas_init_queue_info {
1332
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301333 __le32 init_flags; /*00h */
1334 __le32 reply_queue_entries; /*04h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001335
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301336 __le32 reply_queue_start_phys_addr_lo; /*08h */
1337 __le32 reply_queue_start_phys_addr_hi; /*0Ch */
1338 __le32 producer_index_phys_addr_lo; /*10h */
1339 __le32 producer_index_phys_addr_hi; /*14h */
1340 __le32 consumer_index_phys_addr_lo; /*18h */
1341 __le32 consumer_index_phys_addr_hi; /*1Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001342
1343} __attribute__ ((packed));
1344
1345struct megasas_io_frame {
1346
1347 u8 cmd; /*00h */
1348 u8 sense_len; /*01h */
1349 u8 cmd_status; /*02h */
1350 u8 scsi_status; /*03h */
1351
1352 u8 target_id; /*04h */
1353 u8 access_byte; /*05h */
1354 u8 reserved_0; /*06h */
1355 u8 sge_count; /*07h */
1356
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301357 __le32 context; /*08h */
1358 __le32 pad_0; /*0Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001359
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301360 __le16 flags; /*10h */
1361 __le16 timeout; /*12h */
1362 __le32 lba_count; /*14h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001363
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301364 __le32 sense_buf_phys_addr_lo; /*18h */
1365 __le32 sense_buf_phys_addr_hi; /*1Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001366
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301367 __le32 start_lba_lo; /*20h */
1368 __le32 start_lba_hi; /*24h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001369
1370 union megasas_sgl sgl; /*28h */
1371
1372} __attribute__ ((packed));
1373
1374struct megasas_pthru_frame {
1375
1376 u8 cmd; /*00h */
1377 u8 sense_len; /*01h */
1378 u8 cmd_status; /*02h */
1379 u8 scsi_status; /*03h */
1380
1381 u8 target_id; /*04h */
1382 u8 lun; /*05h */
1383 u8 cdb_len; /*06h */
1384 u8 sge_count; /*07h */
1385
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301386 __le32 context; /*08h */
1387 __le32 pad_0; /*0Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001388
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301389 __le16 flags; /*10h */
1390 __le16 timeout; /*12h */
1391 __le32 data_xfer_len; /*14h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001392
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301393 __le32 sense_buf_phys_addr_lo; /*18h */
1394 __le32 sense_buf_phys_addr_hi; /*1Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001395
1396 u8 cdb[16]; /*20h */
1397 union megasas_sgl sgl; /*30h */
1398
1399} __attribute__ ((packed));
1400
1401struct megasas_dcmd_frame {
1402
1403 u8 cmd; /*00h */
1404 u8 reserved_0; /*01h */
1405 u8 cmd_status; /*02h */
1406 u8 reserved_1[4]; /*03h */
1407 u8 sge_count; /*07h */
1408
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301409 __le32 context; /*08h */
1410 __le32 pad_0; /*0Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001411
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301412 __le16 flags; /*10h */
1413 __le16 timeout; /*12h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001414
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301415 __le32 data_xfer_len; /*14h */
1416 __le32 opcode; /*18h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001417
1418 union { /*1Ch */
1419 u8 b[12];
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301420 __le16 s[6];
1421 __le32 w[3];
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001422 } mbox;
1423
1424 union megasas_sgl sgl; /*28h */
1425
1426} __attribute__ ((packed));
1427
1428struct megasas_abort_frame {
1429
1430 u8 cmd; /*00h */
1431 u8 reserved_0; /*01h */
1432 u8 cmd_status; /*02h */
1433
1434 u8 reserved_1; /*03h */
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301435 __le32 reserved_2; /*04h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001436
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301437 __le32 context; /*08h */
1438 __le32 pad_0; /*0Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001439
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301440 __le16 flags; /*10h */
1441 __le16 reserved_3; /*12h */
1442 __le32 reserved_4; /*14h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001443
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301444 __le32 abort_context; /*18h */
1445 __le32 pad_1; /*1Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001446
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301447 __le32 abort_mfi_phys_addr_lo; /*20h */
1448 __le32 abort_mfi_phys_addr_hi; /*24h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001449
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301450 __le32 reserved_5[6]; /*28h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001451
1452} __attribute__ ((packed));
1453
1454struct megasas_smp_frame {
1455
1456 u8 cmd; /*00h */
1457 u8 reserved_1; /*01h */
1458 u8 cmd_status; /*02h */
1459 u8 connection_status; /*03h */
1460
1461 u8 reserved_2[3]; /*04h */
1462 u8 sge_count; /*07h */
1463
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301464 __le32 context; /*08h */
1465 __le32 pad_0; /*0Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001466
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301467 __le16 flags; /*10h */
1468 __le16 timeout; /*12h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001469
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301470 __le32 data_xfer_len; /*14h */
1471 __le64 sas_addr; /*18h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001472
1473 union {
1474 struct megasas_sge32 sge32[2]; /* [0]: resp [1]: req */
1475 struct megasas_sge64 sge64[2]; /* [0]: resp [1]: req */
1476 } sgl;
1477
1478} __attribute__ ((packed));
1479
1480struct megasas_stp_frame {
1481
1482 u8 cmd; /*00h */
1483 u8 reserved_1; /*01h */
1484 u8 cmd_status; /*02h */
1485 u8 reserved_2; /*03h */
1486
1487 u8 target_id; /*04h */
1488 u8 reserved_3[2]; /*05h */
1489 u8 sge_count; /*07h */
1490
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301491 __le32 context; /*08h */
1492 __le32 pad_0; /*0Ch */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001493
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301494 __le16 flags; /*10h */
1495 __le16 timeout; /*12h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001496
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301497 __le32 data_xfer_len; /*14h */
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001498
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301499 __le16 fis[10]; /*18h */
1500 __le32 stp_flags;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001501
1502 union {
1503 struct megasas_sge32 sge32[2]; /* [0]: resp [1]: data */
1504 struct megasas_sge64 sge64[2]; /* [0]: resp [1]: data */
1505 } sgl;
1506
1507} __attribute__ ((packed));
1508
1509union megasas_frame {
1510
1511 struct megasas_header hdr;
1512 struct megasas_init_frame init;
1513 struct megasas_io_frame io;
1514 struct megasas_pthru_frame pthru;
1515 struct megasas_dcmd_frame dcmd;
1516 struct megasas_abort_frame abort;
1517 struct megasas_smp_frame smp;
1518 struct megasas_stp_frame stp;
1519
1520 u8 raw_bytes[64];
1521};
1522
Sumit Saxena18365b12016-01-28 21:04:25 +05301523/**
1524 * struct MR_PRIV_DEVICE - sdev private hostdata
1525 * @is_tm_capable: firmware managed tm_capable flag
1526 * @tm_busy: TM request is in progress
1527 */
1528struct MR_PRIV_DEVICE {
1529 bool is_tm_capable;
1530 bool tm_busy;
1531};
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001532struct megasas_cmd;
1533
1534union megasas_evt_class_locale {
1535
1536 struct {
Sumit.Saxena@lsi.combe263742014-02-12 23:37:46 +05301537#ifndef __BIG_ENDIAN_BITFIELD
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001538 u16 locale;
1539 u8 reserved;
1540 s8 class;
Sumit.Saxena@lsi.combe263742014-02-12 23:37:46 +05301541#else
1542 s8 class;
1543 u8 reserved;
1544 u16 locale;
1545#endif
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001546 } __attribute__ ((packed)) members;
1547
1548 u32 word;
1549
1550} __attribute__ ((packed));
1551
1552struct megasas_evt_log_info {
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301553 __le32 newest_seq_num;
1554 __le32 oldest_seq_num;
1555 __le32 clear_seq_num;
1556 __le32 shutdown_seq_num;
1557 __le32 boot_seq_num;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001558
1559} __attribute__ ((packed));
1560
1561struct megasas_progress {
1562
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301563 __le16 progress;
1564 __le16 elapsed_seconds;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001565
1566} __attribute__ ((packed));
1567
1568struct megasas_evtarg_ld {
1569
1570 u16 target_id;
1571 u8 ld_index;
1572 u8 reserved;
1573
1574} __attribute__ ((packed));
1575
1576struct megasas_evtarg_pd {
1577 u16 device_id;
1578 u8 encl_index;
1579 u8 slot_number;
1580
1581} __attribute__ ((packed));
1582
1583struct megasas_evt_detail {
1584
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301585 __le32 seq_num;
1586 __le32 time_stamp;
1587 __le32 code;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001588 union megasas_evt_class_locale cl;
1589 u8 arg_type;
1590 u8 reserved1[15];
1591
1592 union {
1593 struct {
1594 struct megasas_evtarg_pd pd;
1595 u8 cdb_length;
1596 u8 sense_length;
1597 u8 reserved[2];
1598 u8 cdb[16];
1599 u8 sense[64];
1600 } __attribute__ ((packed)) cdbSense;
1601
1602 struct megasas_evtarg_ld ld;
1603
1604 struct {
1605 struct megasas_evtarg_ld ld;
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301606 __le64 count;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001607 } __attribute__ ((packed)) ld_count;
1608
1609 struct {
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301610 __le64 lba;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001611 struct megasas_evtarg_ld ld;
1612 } __attribute__ ((packed)) ld_lba;
1613
1614 struct {
1615 struct megasas_evtarg_ld ld;
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301616 __le32 prevOwner;
1617 __le32 newOwner;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001618 } __attribute__ ((packed)) ld_owner;
1619
1620 struct {
1621 u64 ld_lba;
1622 u64 pd_lba;
1623 struct megasas_evtarg_ld ld;
1624 struct megasas_evtarg_pd pd;
1625 } __attribute__ ((packed)) ld_lba_pd_lba;
1626
1627 struct {
1628 struct megasas_evtarg_ld ld;
1629 struct megasas_progress prog;
1630 } __attribute__ ((packed)) ld_prog;
1631
1632 struct {
1633 struct megasas_evtarg_ld ld;
1634 u32 prev_state;
1635 u32 new_state;
1636 } __attribute__ ((packed)) ld_state;
1637
1638 struct {
1639 u64 strip;
1640 struct megasas_evtarg_ld ld;
1641 } __attribute__ ((packed)) ld_strip;
1642
1643 struct megasas_evtarg_pd pd;
1644
1645 struct {
1646 struct megasas_evtarg_pd pd;
1647 u32 err;
1648 } __attribute__ ((packed)) pd_err;
1649
1650 struct {
1651 u64 lba;
1652 struct megasas_evtarg_pd pd;
1653 } __attribute__ ((packed)) pd_lba;
1654
1655 struct {
1656 u64 lba;
1657 struct megasas_evtarg_pd pd;
1658 struct megasas_evtarg_ld ld;
1659 } __attribute__ ((packed)) pd_lba_ld;
1660
1661 struct {
1662 struct megasas_evtarg_pd pd;
1663 struct megasas_progress prog;
1664 } __attribute__ ((packed)) pd_prog;
1665
1666 struct {
1667 struct megasas_evtarg_pd pd;
1668 u32 prevState;
1669 u32 newState;
1670 } __attribute__ ((packed)) pd_state;
1671
1672 struct {
1673 u16 vendorId;
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301674 __le16 deviceId;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001675 u16 subVendorId;
1676 u16 subDeviceId;
1677 } __attribute__ ((packed)) pci;
1678
1679 u32 rate;
1680 char str[96];
1681
1682 struct {
1683 u32 rtc;
1684 u32 elapsedSeconds;
1685 } __attribute__ ((packed)) time;
1686
1687 struct {
1688 u32 ecar;
1689 u32 elog;
1690 char str[64];
1691 } __attribute__ ((packed)) ecc;
1692
1693 u8 b[96];
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301694 __le16 s[48];
1695 __le32 w[24];
1696 __le64 d[12];
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001697 } args;
1698
1699 char description[128];
1700
1701} __attribute__ ((packed));
1702
Yang, Bo7e8a75f2009-10-06 14:50:17 -06001703struct megasas_aen_event {
Xiaotian Fengc1d390d82012-12-04 19:33:54 +08001704 struct delayed_work hotplug_work;
Yang, Bo7e8a75f2009-10-06 14:50:17 -06001705 struct megasas_instance *instance;
1706};
1707
adam radfordc8e858f2011-10-08 18:15:13 -07001708struct megasas_irq_context {
1709 struct megasas_instance *instance;
1710 u32 MSIxIndex;
1711};
1712
Sumit.Saxena@avagotech.com5765c5b2015-04-23 16:32:09 +05301713struct MR_DRV_SYSTEM_INFO {
1714 u8 infoVersion;
1715 u8 systemIdLength;
1716 u16 reserved0;
1717 u8 systemId[64];
1718 u8 reserved[1980];
1719};
1720
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001721struct megasas_instance {
1722
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301723 __le32 *producer;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001724 dma_addr_t producer_h;
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301725 __le32 *consumer;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001726 dma_addr_t consumer_h;
Sumit.Saxena@avagotech.com5765c5b2015-04-23 16:32:09 +05301727 struct MR_DRV_SYSTEM_INFO *system_info_buf;
1728 dma_addr_t system_info_h;
adam radford229fe472014-03-10 02:51:56 -07001729 struct MR_LD_VF_AFFILIATION *vf_affiliation;
1730 dma_addr_t vf_affiliation_h;
1731 struct MR_LD_VF_AFFILIATION_111 *vf_affiliation_111;
1732 dma_addr_t vf_affiliation_111_h;
1733 struct MR_CTRL_HB_HOST_MEM *hb_host_mem;
1734 dma_addr_t hb_host_mem_h;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001735
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05301736 __le32 *reply_queue;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001737 dma_addr_t reply_queue_h;
1738
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +05301739 u32 *crash_dump_buf;
1740 dma_addr_t crash_dump_h;
1741 void *crash_buf[MAX_CRASH_DUMP_SIZE];
1742 u32 crash_buf_pages;
1743 unsigned int fw_crash_buffer_size;
1744 unsigned int fw_crash_state;
1745 unsigned int fw_crash_buffer_offset;
1746 u32 drv_buf_index;
1747 u32 drv_buf_alloc;
1748 u32 crash_dump_fw_support;
1749 u32 crash_dump_drv_support;
1750 u32 crash_dump_app_support;
Sumit.Saxena@avagotech.com7497cde2015-01-05 20:06:03 +05301751 u32 secure_jbod_support;
sumit.saxena@avagotech.com3761cb42015-08-31 17:23:11 +05301752 bool use_seqnum_jbod_fp; /* Added for PD sequence */
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +05301753 spinlock_t crashdump_lock;
1754
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001755 struct megasas_register_set __iomem *reg_set;
Christoph Hellwig8a232bb2015-04-23 16:32:39 +05301756 u32 __iomem *reply_post_host_index_addr[MR_MAX_MSIX_REG_ARRAY];
Yang, Bo81e403c2009-10-06 14:27:54 -06001757 struct megasas_pd_list pd_list[MEGASAS_MAX_PD];
Sumit.Saxena@lsi.com999ece02013-10-18 12:50:37 +05301758 struct megasas_pd_list local_pd_list[MEGASAS_MAX_PD];
Sumit.Saxena@avagotech.com7497cde2015-01-05 20:06:03 +05301759 u8 ld_ids[MEGASAS_MAX_LD_IDS];
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001760 s8 init_id;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001761
1762 u16 max_num_sge;
1763 u16 max_fw_cmds;
adam radford9c915a82010-12-21 13:34:31 -08001764 u16 max_mfi_cmds;
Sumit.Saxena@avagotech.comae09a6c2015-01-05 20:06:23 +05301765 u16 max_scsi_cmds;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001766 u32 max_sectors_per_req;
Yang, Bo7e8a75f2009-10-06 14:50:17 -06001767 struct megasas_aen_event *ev;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001768
1769 struct megasas_cmd **cmd_list;
1770 struct list_head cmd_pool;
bo yang39a98552010-09-22 22:36:29 -04001771 /* used to sync fire the cmd to fw */
Sumit.Saxena@avagotech.com90dc9d92014-09-12 18:57:58 +05301772 spinlock_t mfi_pool_lock;
bo yang39a98552010-09-22 22:36:29 -04001773 /* used to sync fire the cmd to fw */
1774 spinlock_t hba_lock;
bo yang7343eb62007-11-09 04:35:44 -05001775 /* used to synch producer, consumer ptrs in dpc */
1776 spinlock_t completion_lock;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001777 struct dma_pool *frame_dma_pool;
1778 struct dma_pool *sense_dma_pool;
1779
1780 struct megasas_evt_detail *evt_detail;
1781 dma_addr_t evt_detail_h;
1782 struct megasas_cmd *aen_cmd;
Matthias Kaehlckee5a69e22007-10-27 09:48:46 +02001783 struct mutex aen_mutex;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001784 struct semaphore ioctl_sem;
1785
1786 struct Scsi_Host *host;
1787
1788 wait_queue_head_t int_cmd_wait_q;
1789 wait_queue_head_t abort_cmd_wait_q;
1790
1791 struct pci_dev *pdev;
1792 u32 unique_id;
bo yang39a98552010-09-22 22:36:29 -04001793 u32 fw_support_ieee;
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001794
Sumant Patroe4a082c2006-05-30 12:03:37 -07001795 atomic_t fw_outstanding;
bo yang39a98552010-09-22 22:36:29 -04001796 atomic_t fw_reset_no_pci_access;
Sumant Patro1341c932006-01-25 12:02:40 -08001797
1798 struct megasas_instance_template *instancet;
Sumant Patro5d018ad2006-10-03 13:13:18 -07001799 struct tasklet_struct isr_tasklet;
bo yang39a98552010-09-22 22:36:29 -04001800 struct work_struct work_init;
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +05301801 struct work_struct crash_init;
Sumant Patro05e9ebb2007-05-17 05:47:51 -07001802
1803 u8 flag;
Yang, Boc3518832009-10-06 14:18:02 -06001804 u8 unload;
Yang, Bof4c9a132009-10-06 14:43:28 -06001805 u8 flag_ieee;
bo yang39a98552010-09-22 22:36:29 -04001806 u8 issuepend_done;
1807 u8 disableOnlineCtrlReset;
Sumit.Saxena@lsi.combc93d422013-05-22 12:35:04 +05301808 u8 UnevenSpanSupport;
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05301809
1810 u8 supportmax256vd;
Sumit Saxenaaed335e2015-11-05 21:17:37 +05301811 u8 allow_fw_scan;
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05301812 u16 fw_supported_vd_count;
1813 u16 fw_supported_pd_count;
1814
1815 u16 drv_supported_vd_count;
1816 u16 drv_supported_pd_count;
1817
bo yang39a98552010-09-22 22:36:29 -04001818 u8 adprecovery;
Sumant Patro05e9ebb2007-05-17 05:47:51 -07001819 unsigned long last_time;
bo yang39a98552010-09-22 22:36:29 -04001820 u32 mfiStatus;
1821 u32 last_seq_num;
bo yangad84db22007-11-09 04:40:16 -05001822
bo yang39a98552010-09-22 22:36:29 -04001823 struct list_head internal_reset_pending_q;
adam radford80d9da92010-12-21 10:17:40 -08001824
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001825 /* Ptr to hba specific information */
adam radford9c915a82010-12-21 13:34:31 -08001826 void *ctrl_context;
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05301827 u32 ctrl_context_pages;
1828 struct megasas_ctrl_info *ctrl_info;
adam radfordc8e858f2011-10-08 18:15:13 -07001829 unsigned int msix_vectors;
1830 struct msix_entry msixentry[MEGASAS_MAX_MSIX_QUEUES];
1831 struct megasas_irq_context irq_context[MEGASAS_MAX_MSIX_QUEUES];
adam radford9c915a82010-12-21 13:34:31 -08001832 u64 map_id;
sumit.saxena@avagotech.com3761cb42015-08-31 17:23:11 +05301833 u64 pd_seq_map_id;
adam radford9c915a82010-12-21 13:34:31 -08001834 struct megasas_cmd *map_update_cmd;
sumit.saxena@avagotech.com3761cb42015-08-31 17:23:11 +05301835 struct megasas_cmd *jbod_seq_cmd;
adam radfordb6d5d882010-12-14 18:56:07 -08001836 unsigned long bar;
adam radford9c915a82010-12-21 13:34:31 -08001837 long reset_flags;
1838 struct mutex reset_mutex;
adam radford229fe472014-03-10 02:51:56 -07001839 struct timer_list sriov_heartbeat_timer;
1840 char skip_heartbeat_timer_del;
1841 u8 requestorId;
adam radford229fe472014-03-10 02:51:56 -07001842 char PlasmaFW111;
1843 char mpio;
Sumit.Saxena@avagotech.comae09a6c2015-01-05 20:06:23 +05301844 u16 throttlequeuedepth;
Sumit.Saxena@lsi.comd46a3ad2013-05-22 12:34:14 +05301845 u8 mask_interrupts;
sumit.saxena@avagotech.combd5f9482015-08-31 17:23:31 +05301846 u16 max_chain_frame_sz;
Sumit.Saxena@lsi.com404a8a12013-05-22 12:35:33 +05301847 u8 is_imr;
Sumit.Saxena@avagotech.com5765c5b2015-04-23 16:32:09 +05301848 bool dev_handle;
bo yang39a98552010-09-22 22:36:29 -04001849};
adam radford229fe472014-03-10 02:51:56 -07001850struct MR_LD_VF_MAP {
1851 u32 size;
1852 union MR_LD_REF ref;
1853 u8 ldVfCount;
1854 u8 reserved[6];
1855 u8 policy[1];
1856};
1857
1858struct MR_LD_VF_AFFILIATION {
1859 u32 size;
1860 u8 ldCount;
1861 u8 vfCount;
1862 u8 thisVf;
1863 u8 reserved[9];
1864 struct MR_LD_VF_MAP map[1];
1865};
1866
1867/* Plasma 1.11 FW backward compatibility structures */
1868#define IOV_111_OFFSET 0x7CE
1869#define MAX_VIRTUAL_FUNCTIONS 8
Adam Radford4cbfea82014-07-09 15:17:56 -07001870#define MR_LD_ACCESS_HIDDEN 15
adam radford229fe472014-03-10 02:51:56 -07001871
1872struct IOV_111 {
1873 u8 maxVFsSupported;
1874 u8 numVFsEnabled;
1875 u8 requestorId;
1876 u8 reserved[5];
1877};
1878
1879struct MR_LD_VF_MAP_111 {
1880 u8 targetId;
1881 u8 reserved[3];
1882 u8 policy[MAX_VIRTUAL_FUNCTIONS];
1883};
1884
1885struct MR_LD_VF_AFFILIATION_111 {
1886 u8 vdCount;
1887 u8 vfCount;
1888 u8 thisVf;
1889 u8 reserved[5];
1890 struct MR_LD_VF_MAP_111 map[MAX_LOGICAL_DRIVES];
1891};
1892
1893struct MR_CTRL_HB_HOST_MEM {
1894 struct {
1895 u32 fwCounter; /* Firmware heart beat counter */
1896 struct {
1897 u32 debugmode:1; /* 1=Firmware is in debug mode.
1898 Heart beat will not be updated. */
1899 u32 reserved:31;
1900 } debug;
1901 u32 reserved_fw[6];
1902 u32 driverCounter; /* Driver heart beat counter. 0x20 */
1903 u32 reserved_driver[7];
1904 } HB;
1905 u8 pad[0x400-0x40];
1906};
bo yang39a98552010-09-22 22:36:29 -04001907
1908enum {
1909 MEGASAS_HBA_OPERATIONAL = 0,
1910 MEGASAS_ADPRESET_SM_INFAULT = 1,
1911 MEGASAS_ADPRESET_SM_FW_RESET_SUCCESS = 2,
1912 MEGASAS_ADPRESET_SM_OPERATIONAL = 3,
1913 MEGASAS_HW_CRITICAL_ERROR = 4,
adam radford229fe472014-03-10 02:51:56 -07001914 MEGASAS_ADPRESET_SM_POLLING = 5,
bo yang39a98552010-09-22 22:36:29 -04001915 MEGASAS_ADPRESET_INPROG_SIGN = 0xDEADDEAD,
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001916};
1917
Yang, Bo0c79e682009-10-06 14:47:35 -06001918struct megasas_instance_template {
1919 void (*fire_cmd)(struct megasas_instance *, dma_addr_t, \
1920 u32, struct megasas_register_set __iomem *);
1921
Sumit.Saxena@lsi.comd46a3ad2013-05-22 12:34:14 +05301922 void (*enable_intr)(struct megasas_instance *);
1923 void (*disable_intr)(struct megasas_instance *);
Yang, Bo0c79e682009-10-06 14:47:35 -06001924
1925 int (*clear_intr)(struct megasas_register_set __iomem *);
1926
1927 u32 (*read_fw_status_reg)(struct megasas_register_set __iomem *);
bo yang39a98552010-09-22 22:36:29 -04001928 int (*adp_reset)(struct megasas_instance *, \
1929 struct megasas_register_set __iomem *);
1930 int (*check_reset)(struct megasas_instance *, \
1931 struct megasas_register_set __iomem *);
adam radfordcd50ba82010-12-21 10:23:23 -08001932 irqreturn_t (*service_isr)(int irq, void *devp);
1933 void (*tasklet)(unsigned long);
1934 u32 (*init_adapter)(struct megasas_instance *);
1935 u32 (*build_and_issue_cmd) (struct megasas_instance *,
1936 struct scsi_cmnd *);
Sumit Saxena6d40afb2016-01-28 21:04:23 +05301937 int (*issue_dcmd)(struct megasas_instance *instance,
adam radfordcd50ba82010-12-21 10:23:23 -08001938 struct megasas_cmd *cmd);
Yang, Bo0c79e682009-10-06 14:47:35 -06001939};
1940
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001941#define MEGASAS_IS_LOGICAL(scp) \
1942 (scp->device->channel < MEGASAS_MAX_PD_CHANNELS) ? 0 : 1
1943
Sumit.Saxena@avagotech.com4a5c8142015-04-23 16:30:39 +05301944#define MEGASAS_DEV_INDEX(scp) \
1945 (((scp->device->channel % 2) * MEGASAS_MAX_DEV_PER_CHANNEL) + \
1946 scp->device->id)
1947
1948#define MEGASAS_PD_INDEX(scp) \
1949 ((scp->device->channel * MEGASAS_MAX_DEV_PER_CHANNEL) + \
1950 scp->device->id)
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001951
1952struct megasas_cmd {
1953
1954 union megasas_frame *frame;
1955 dma_addr_t frame_phys_addr;
1956 u8 *sense;
1957 dma_addr_t sense_phys_addr;
1958
1959 u32 index;
1960 u8 sync_cmd;
Sumit.Saxena@avagotech.com2be2a982015-05-06 19:01:02 +05301961 u8 cmd_status_drv;
bo yang39a98552010-09-22 22:36:29 -04001962 u8 abort_aen;
1963 u8 retry_for_fw_reset;
1964
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001965
1966 struct list_head list;
1967 struct scsi_cmnd *scmd;
Sumit.Saxena@avagotech.com4026e9a2015-04-23 16:31:24 +05301968 u8 flags;
Sumit.Saxena@avagotech.com90dc9d92014-09-12 18:57:58 +05301969
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001970 struct megasas_instance *instance;
adam radford9c915a82010-12-21 13:34:31 -08001971 union {
1972 struct {
1973 u16 smid;
1974 u16 resvd;
1975 } context;
1976 u32 frame_count;
1977 };
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04001978};
1979
1980#define MAX_MGMT_ADAPTERS 1024
1981#define MAX_IOCTL_SGE 16
1982
1983struct megasas_iocpacket {
1984
1985 u16 host_no;
1986 u16 __pad1;
1987 u32 sgl_off;
1988 u32 sge_count;
1989 u32 sense_off;
1990 u32 sense_len;
1991 union {
1992 u8 raw[128];
1993 struct megasas_header hdr;
1994 } frame;
1995
1996 struct iovec sgl[MAX_IOCTL_SGE];
1997
1998} __attribute__ ((packed));
1999
2000struct megasas_aen {
2001 u16 host_no;
2002 u16 __pad1;
2003 u32 seq_num;
2004 u32 class_locale_word;
2005} __attribute__ ((packed));
2006
2007#ifdef CONFIG_COMPAT
2008struct compat_megasas_iocpacket {
2009 u16 host_no;
2010 u16 __pad1;
2011 u32 sgl_off;
2012 u32 sge_count;
2013 u32 sense_off;
2014 u32 sense_len;
2015 union {
2016 u8 raw[128];
2017 struct megasas_header hdr;
2018 } frame;
2019 struct compat_iovec sgl[MAX_IOCTL_SGE];
2020} __attribute__ ((packed));
2021
Sumant Patro0e989362006-06-20 15:32:37 -07002022#define MEGASAS_IOC_FIRMWARE32 _IOWR('M', 1, struct compat_megasas_iocpacket)
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04002023#endif
2024
Sumant Patrocb59aa62006-01-25 11:53:25 -08002025#define MEGASAS_IOC_FIRMWARE _IOWR('M', 1, struct megasas_iocpacket)
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04002026#define MEGASAS_IOC_GET_AEN _IOW('M', 3, struct megasas_aen)
2027
2028struct megasas_mgmt_info {
2029
2030 u16 count;
2031 struct megasas_instance *instance[MAX_MGMT_ADAPTERS];
2032 int max_index;
2033};
2034
Sumit Saxena6d40afb2016-01-28 21:04:23 +05302035enum MEGASAS_OCR_CAUSE {
2036 FW_FAULT_OCR = 0,
2037 SCSIIO_TIMEOUT_OCR = 1,
2038 MFI_IO_TIMEOUT_OCR = 2,
2039};
2040
2041enum DCMD_RETURN_STATUS {
2042 DCMD_SUCCESS = 0,
2043 DCMD_TIMEOUT = 1,
2044 DCMD_FAILED = 2,
2045 DCMD_NOT_FIRED = 3,
2046};
2047
adam radford21c9e162013-09-06 15:27:14 -07002048u8
2049MR_BuildRaidContext(struct megasas_instance *instance,
2050 struct IO_REQUEST_INFO *io_info,
2051 struct RAID_CONTEXT *pRAID_Context,
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05302052 struct MR_DRV_RAID_MAP_ALL *map, u8 **raidLUN);
2053u8 MR_TargetIdToLdGet(u32 ldTgtId, struct MR_DRV_RAID_MAP_ALL *map);
2054struct MR_LD_RAID *MR_LdRaidGet(u32 ld, struct MR_DRV_RAID_MAP_ALL *map);
2055u16 MR_ArPdGet(u32 ar, u32 arm, struct MR_DRV_RAID_MAP_ALL *map);
2056u16 MR_LdSpanArrayGet(u32 ld, u32 span, struct MR_DRV_RAID_MAP_ALL *map);
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05302057__le16 MR_PdDevHandleGet(u32 pd, struct MR_DRV_RAID_MAP_ALL *map);
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05302058u16 MR_GetLDTgtId(u32 ld, struct MR_DRV_RAID_MAP_ALL *map);
adam radford21c9e162013-09-06 15:27:14 -07002059
Christoph Hellwig9ab9ed382015-04-23 16:32:54 +05302060__le16 get_updated_dev_handle(struct megasas_instance *instance,
Sumit.Saxena@avagotech.comd2552eb2014-09-12 18:57:53 +05302061 struct LD_LOAD_BALANCE_INFO *lbInfo, struct IO_REQUEST_INFO *in_info);
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05302062void mr_update_load_balance_params(struct MR_DRV_RAID_MAP_ALL *map,
2063 struct LD_LOAD_BALANCE_INFO *lbInfo);
Sumit.Saxena@avagotech.comd009b572014-11-17 15:24:13 +05302064int megasas_get_ctrl_info(struct megasas_instance *instance);
sumit.saxena@avagotech.com3761cb42015-08-31 17:23:11 +05302065/* PD sequence */
2066int
2067megasas_sync_pd_seq_num(struct megasas_instance *instance, bool pend);
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +05302068int megasas_set_crash_dump_params(struct megasas_instance *instance,
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05302069 u8 crash_buf_state);
Sumit.Saxena@avagotech.comfc62b3f2014-09-12 18:57:28 +05302070void megasas_free_host_crash_buffer(struct megasas_instance *instance);
2071void megasas_fusion_crash_dump_wq(struct work_struct *work);
Sumit.Saxena@avagotech.com51087a82014-09-12 18:57:33 +05302072
Sumit.Saxena@avagotech.com90dc9d92014-09-12 18:57:58 +05302073void megasas_return_cmd_fusion(struct megasas_instance *instance,
2074 struct megasas_cmd_fusion *cmd);
2075int megasas_issue_blocked_cmd(struct megasas_instance *instance,
2076 struct megasas_cmd *cmd, int timeout);
2077void __megasas_return_cmd(struct megasas_instance *instance,
2078 struct megasas_cmd *cmd);
2079
2080void megasas_return_mfi_mpt_pthr(struct megasas_instance *instance,
2081 struct megasas_cmd *cmd_mfi, struct megasas_cmd_fusion *cmd_fusion);
Sumit.Saxena@avagotech.com7497cde2015-01-05 20:06:03 +05302082int megasas_cmd_type(struct scsi_cmnd *cmd);
sumit.saxena@avagotech.com3761cb42015-08-31 17:23:11 +05302083void megasas_setup_jbod_map(struct megasas_instance *instance);
Sumit.Saxena@avagotech.com90dc9d92014-09-12 18:57:58 +05302084
Sumit Saxena18365b12016-01-28 21:04:25 +05302085void megasas_update_sdev_properties(struct scsi_device *sdev);
2086int megasas_reset_fusion(struct Scsi_Host *shost, int reason);
2087int megasas_task_abort_fusion(struct scsi_cmnd *scmd);
2088int megasas_reset_target_fusion(struct scsi_cmnd *scmd);
Bagalkote, Sreenivasc4a3e0a2005-09-20 17:46:58 -04002089#endif /*LSI_MEGARAID_SAS_H */