blob: 25a4a11929fe1deb83d881b6e13cffa919bb6499 [file] [log] [blame]
Mark Brownf2644a22009-04-07 19:20:14 +01001/*
2 * wm8960.c -- WM8960 ALSA SoC Audio driver
3 *
Mark Brown656baae2012-05-23 12:39:07 +01004 * Copyright 2007-11 Wolfson Microelectronics, plc
5 *
Mark Brownf2644a22009-04-07 19:20:14 +01006 * Author: Liam Girdwood
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#include <linux/module.h>
14#include <linux/moduleparam.h>
15#include <linux/init.h>
16#include <linux/delay.h>
17#include <linux/pm.h>
Zidan Wang75aa8862015-01-07 15:31:44 +080018#include <linux/clk.h>
Mark Brownf2644a22009-04-07 19:20:14 +010019#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090020#include <linux/slab.h>
Mark Brownf2644a22009-04-07 19:20:14 +010021#include <sound/core.h>
22#include <sound/pcm.h>
23#include <sound/pcm_params.h>
24#include <sound/soc.h>
Mark Brownf2644a22009-04-07 19:20:14 +010025#include <sound/initval.h>
26#include <sound/tlv.h>
Mark Brownb6877a42010-03-03 11:43:38 +000027#include <sound/wm8960.h>
Mark Brownf2644a22009-04-07 19:20:14 +010028
29#include "wm8960.h"
30
Mark Brownf2644a22009-04-07 19:20:14 +010031/* R25 - Power 1 */
Mark Brown913d7b42010-03-03 13:47:03 +000032#define WM8960_VMID_MASK 0x180
Mark Brownf2644a22009-04-07 19:20:14 +010033#define WM8960_VREF 0x40
34
Mark Brown913d7b42010-03-03 13:47:03 +000035/* R26 - Power 2 */
36#define WM8960_PWR2_LOUT1 0x40
37#define WM8960_PWR2_ROUT1 0x20
38#define WM8960_PWR2_OUT3 0x02
39
Mark Brownf2644a22009-04-07 19:20:14 +010040/* R28 - Anti-pop 1 */
41#define WM8960_POBCTRL 0x80
42#define WM8960_BUFDCOPEN 0x10
43#define WM8960_BUFIOEN 0x08
44#define WM8960_SOFT_ST 0x04
45#define WM8960_HPSTBY 0x01
46
47/* R29 - Anti-pop 2 */
48#define WM8960_DISOP 0x40
Mark Brown913d7b42010-03-03 13:47:03 +000049#define WM8960_DRES_MASK 0x30
Mark Brownf2644a22009-04-07 19:20:14 +010050
Zidan Wang3176bf22015-08-11 19:25:15 +080051static bool is_pll_freq_available(unsigned int source, unsigned int target);
52static int wm8960_set_pll(struct snd_soc_codec *codec,
53 unsigned int freq_in, unsigned int freq_out);
Mark Brownf2644a22009-04-07 19:20:14 +010054/*
55 * wm8960 register cache
56 * We can't read the WM8960 register space when we are
57 * using 2 wire for device control, so we cache them instead.
58 */
Mark Brown0ebe36c2012-09-10 19:23:57 +080059static const struct reg_default wm8960_reg_defaults[] = {
Mark Brownb3df0262013-02-26 23:35:46 +000060 { 0x0, 0x00a7 },
61 { 0x1, 0x00a7 },
Mark Brown0ebe36c2012-09-10 19:23:57 +080062 { 0x2, 0x0000 },
63 { 0x3, 0x0000 },
64 { 0x4, 0x0000 },
65 { 0x5, 0x0008 },
66 { 0x6, 0x0000 },
67 { 0x7, 0x000a },
68 { 0x8, 0x01c0 },
69 { 0x9, 0x0000 },
70 { 0xa, 0x00ff },
71 { 0xb, 0x00ff },
72
73 { 0x10, 0x0000 },
74 { 0x11, 0x007b },
75 { 0x12, 0x0100 },
76 { 0x13, 0x0032 },
77 { 0x14, 0x0000 },
78 { 0x15, 0x00c3 },
79 { 0x16, 0x00c3 },
80 { 0x17, 0x01c0 },
81 { 0x18, 0x0000 },
82 { 0x19, 0x0000 },
83 { 0x1a, 0x0000 },
84 { 0x1b, 0x0000 },
85 { 0x1c, 0x0000 },
86 { 0x1d, 0x0000 },
87
88 { 0x20, 0x0100 },
89 { 0x21, 0x0100 },
90 { 0x22, 0x0050 },
91
92 { 0x25, 0x0050 },
93 { 0x26, 0x0000 },
94 { 0x27, 0x0000 },
95 { 0x28, 0x0000 },
96 { 0x29, 0x0000 },
97 { 0x2a, 0x0040 },
98 { 0x2b, 0x0000 },
99 { 0x2c, 0x0000 },
100 { 0x2d, 0x0050 },
101 { 0x2e, 0x0050 },
102 { 0x2f, 0x0000 },
103 { 0x30, 0x0002 },
104 { 0x31, 0x0037 },
105
106 { 0x33, 0x0080 },
107 { 0x34, 0x0008 },
108 { 0x35, 0x0031 },
109 { 0x36, 0x0026 },
110 { 0x37, 0x00e9 },
Mark Brownf2644a22009-04-07 19:20:14 +0100111};
112
Mark Brown0ebe36c2012-09-10 19:23:57 +0800113static bool wm8960_volatile(struct device *dev, unsigned int reg)
114{
115 switch (reg) {
116 case WM8960_RESET:
117 return true;
118 default:
119 return false;
120 }
121}
122
Mark Brownf2644a22009-04-07 19:20:14 +0100123struct wm8960_priv {
Zidan Wang75aa8862015-01-07 15:31:44 +0800124 struct clk *mclk;
Mark Brown0ebe36c2012-09-10 19:23:57 +0800125 struct regmap *regmap;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000126 int (*set_bias_level)(struct snd_soc_codec *,
127 enum snd_soc_bias_level level);
Mark Brown913d7b42010-03-03 13:47:03 +0000128 struct snd_soc_dapm_widget *lout1;
129 struct snd_soc_dapm_widget *rout1;
130 struct snd_soc_dapm_widget *out3;
Mark Brownafd6d362010-07-05 13:58:16 +0900131 bool deemph;
Zidan Wang3176bf22015-08-11 19:25:15 +0800132 int lrclk;
Zidan Wang0e50b512015-05-12 14:58:08 +0800133 int bclk;
134 int sysclk;
Zidan Wang3176bf22015-08-11 19:25:15 +0800135 int clk_id;
136 int freq_in;
137 bool is_stream_in_use[2];
Zidan Wange2280c902014-11-20 19:07:48 +0800138 struct wm8960_data pdata;
Mark Brownf2644a22009-04-07 19:20:14 +0100139};
140
Zidan Wang3ad5e862014-11-27 16:53:08 +0800141#define wm8960_reset(c) regmap_write(c, WM8960_RESET, 0)
Mark Brownf2644a22009-04-07 19:20:14 +0100142
143/* enumerated controls */
Mark Brownf2644a22009-04-07 19:20:14 +0100144static const char *wm8960_polarity[] = {"No Inversion", "Left Inverted",
145 "Right Inverted", "Stereo Inversion"};
146static const char *wm8960_3d_upper_cutoff[] = {"High", "Low"};
147static const char *wm8960_3d_lower_cutoff[] = {"Low", "High"};
148static const char *wm8960_alcfunc[] = {"Off", "Right", "Left", "Stereo"};
149static const char *wm8960_alcmode[] = {"ALC", "Limiter"};
Zidan Wang4a5893c2015-12-24 14:58:03 +0800150static const char *wm8960_adc_data_output_sel[] = {
151 "Left Data = Left ADC; Right Data = Right ADC",
152 "Left Data = Left ADC; Right Data = Left ADC",
153 "Left Data = Right ADC; Right Data = Right ADC",
154 "Left Data = Right ADC; Right Data = Left ADC",
155};
Zidan Wangdefbf702016-01-08 16:57:01 +0800156static const char *wm8960_dmonomix[] = {"Stereo", "Mono"};
Mark Brownf2644a22009-04-07 19:20:14 +0100157
158static const struct soc_enum wm8960_enum[] = {
Mark Brownf2644a22009-04-07 19:20:14 +0100159 SOC_ENUM_SINGLE(WM8960_DACCTL1, 5, 4, wm8960_polarity),
160 SOC_ENUM_SINGLE(WM8960_DACCTL2, 5, 4, wm8960_polarity),
161 SOC_ENUM_SINGLE(WM8960_3D, 6, 2, wm8960_3d_upper_cutoff),
162 SOC_ENUM_SINGLE(WM8960_3D, 5, 2, wm8960_3d_lower_cutoff),
163 SOC_ENUM_SINGLE(WM8960_ALC1, 7, 4, wm8960_alcfunc),
164 SOC_ENUM_SINGLE(WM8960_ALC3, 8, 2, wm8960_alcmode),
Zidan Wang4a5893c2015-12-24 14:58:03 +0800165 SOC_ENUM_SINGLE(WM8960_ADDCTL1, 2, 4, wm8960_adc_data_output_sel),
Zidan Wangdefbf702016-01-08 16:57:01 +0800166 SOC_ENUM_SINGLE(WM8960_ADDCTL1, 4, 2, wm8960_dmonomix),
Mark Brownf2644a22009-04-07 19:20:14 +0100167};
168
Mark Brownafd6d362010-07-05 13:58:16 +0900169static const int deemph_settings[] = { 0, 32000, 44100, 48000 };
170
171static int wm8960_set_deemph(struct snd_soc_codec *codec)
172{
173 struct wm8960_priv *wm8960 = snd_soc_codec_get_drvdata(codec);
174 int val, i, best;
175
176 /* If we're using deemphasis select the nearest available sample
177 * rate.
178 */
179 if (wm8960->deemph) {
180 best = 1;
181 for (i = 2; i < ARRAY_SIZE(deemph_settings); i++) {
Zidan Wang3176bf22015-08-11 19:25:15 +0800182 if (abs(deemph_settings[i] - wm8960->lrclk) <
183 abs(deemph_settings[best] - wm8960->lrclk))
Mark Brownafd6d362010-07-05 13:58:16 +0900184 best = i;
185 }
186
187 val = best << 1;
188 } else {
189 val = 0;
190 }
191
192 dev_dbg(codec->dev, "Set deemphasis %d\n", val);
193
194 return snd_soc_update_bits(codec, WM8960_DACCTL1,
195 0x6, val);
196}
197
198static int wm8960_get_deemph(struct snd_kcontrol *kcontrol,
199 struct snd_ctl_elem_value *ucontrol)
200{
Lars-Peter Clausenea53bf72014-03-18 09:02:04 +0100201 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
Mark Brownafd6d362010-07-05 13:58:16 +0900202 struct wm8960_priv *wm8960 = snd_soc_codec_get_drvdata(codec);
203
Takashi Iwaib4a18c82015-03-10 12:39:14 +0100204 ucontrol->value.integer.value[0] = wm8960->deemph;
Dmitry Artamonow3f343f82010-12-08 23:36:17 +0300205 return 0;
Mark Brownafd6d362010-07-05 13:58:16 +0900206}
207
208static int wm8960_put_deemph(struct snd_kcontrol *kcontrol,
209 struct snd_ctl_elem_value *ucontrol)
210{
Lars-Peter Clausenea53bf72014-03-18 09:02:04 +0100211 struct snd_soc_codec *codec = snd_soc_kcontrol_codec(kcontrol);
Mark Brownafd6d362010-07-05 13:58:16 +0900212 struct wm8960_priv *wm8960 = snd_soc_codec_get_drvdata(codec);
Dan Carpenterc1fe81f2015-10-13 10:09:19 +0300213 unsigned int deemph = ucontrol->value.integer.value[0];
Mark Brownafd6d362010-07-05 13:58:16 +0900214
215 if (deemph > 1)
216 return -EINVAL;
217
218 wm8960->deemph = deemph;
219
220 return wm8960_set_deemph(codec);
221}
222
Zidan Wang3758ff52015-09-09 19:29:10 +0800223static const DECLARE_TLV_DB_SCALE(adc_tlv, -9750, 50, 1);
Zidan Wang7e90f9b2015-09-09 19:29:11 +0800224static const DECLARE_TLV_DB_SCALE(inpga_tlv, -1725, 75, 0);
Zidan Wang3758ff52015-09-09 19:29:10 +0800225static const DECLARE_TLV_DB_SCALE(dac_tlv, -12750, 50, 1);
Mark Brownf2644a22009-04-07 19:20:14 +0100226static const DECLARE_TLV_DB_SCALE(bypass_tlv, -2100, 300, 0);
227static const DECLARE_TLV_DB_SCALE(out_tlv, -12100, 100, 1);
Zidan Wang7e90f9b2015-09-09 19:29:11 +0800228static const DECLARE_TLV_DB_SCALE(lineinboost_tlv, -1500, 300, 1);
Takashi Sakamotob269ceb2016-09-28 09:29:21 +0900229static const SNDRV_CTL_TLVD_DECLARE_DB_RANGE(micboost_tlv,
Zidan Wang7e90f9b2015-09-09 19:29:11 +0800230 0, 1, TLV_DB_SCALE_ITEM(0, 1300, 0),
231 2, 3, TLV_DB_SCALE_ITEM(2000, 900, 0),
Takashi Sakamotob269ceb2016-09-28 09:29:21 +0900232);
Mark Brownf2644a22009-04-07 19:20:14 +0100233
234static const struct snd_kcontrol_new wm8960_snd_controls[] = {
235SOC_DOUBLE_R_TLV("Capture Volume", WM8960_LINVOL, WM8960_RINVOL,
Zidan Wang7e90f9b2015-09-09 19:29:11 +0800236 0, 63, 0, inpga_tlv),
Mark Brownf2644a22009-04-07 19:20:14 +0100237SOC_DOUBLE_R("Capture Volume ZC Switch", WM8960_LINVOL, WM8960_RINVOL,
238 6, 1, 0),
239SOC_DOUBLE_R("Capture Switch", WM8960_LINVOL, WM8960_RINVOL,
JongHo Kim41a59ca2015-11-03 11:06:32 +0900240 7, 1, 1),
Mark Brownf2644a22009-04-07 19:20:14 +0100241
Mark Brown21eb2692013-02-26 23:36:37 +0000242SOC_SINGLE_TLV("Left Input Boost Mixer LINPUT3 Volume",
Stuart Henderson95826a32016-01-19 13:09:08 +0000243 WM8960_INBMIX1, 4, 7, 0, lineinboost_tlv),
Mark Brown21eb2692013-02-26 23:36:37 +0000244SOC_SINGLE_TLV("Left Input Boost Mixer LINPUT2 Volume",
Stuart Henderson95826a32016-01-19 13:09:08 +0000245 WM8960_INBMIX1, 1, 7, 0, lineinboost_tlv),
246SOC_SINGLE_TLV("Right Input Boost Mixer RINPUT3 Volume",
247 WM8960_INBMIX2, 4, 7, 0, lineinboost_tlv),
248SOC_SINGLE_TLV("Right Input Boost Mixer RINPUT2 Volume",
Zidan Wang7e90f9b2015-09-09 19:29:11 +0800249 WM8960_INBMIX2, 1, 7, 0, lineinboost_tlv),
250SOC_SINGLE_TLV("Right Input Boost Mixer RINPUT1 Volume",
Zidan Wang8524bb02015-09-18 17:19:43 +0800251 WM8960_RINPATH, 4, 3, 0, micboost_tlv),
Zidan Wang7e90f9b2015-09-09 19:29:11 +0800252SOC_SINGLE_TLV("Left Input Boost Mixer LINPUT1 Volume",
Zidan Wang8524bb02015-09-18 17:19:43 +0800253 WM8960_LINPATH, 4, 3, 0, micboost_tlv),
Mark Brown21eb2692013-02-26 23:36:37 +0000254
Mark Brownf2644a22009-04-07 19:20:14 +0100255SOC_DOUBLE_R_TLV("Playback Volume", WM8960_LDAC, WM8960_RDAC,
256 0, 255, 0, dac_tlv),
257
258SOC_DOUBLE_R_TLV("Headphone Playback Volume", WM8960_LOUT1, WM8960_ROUT1,
259 0, 127, 0, out_tlv),
260SOC_DOUBLE_R("Headphone Playback ZC Switch", WM8960_LOUT1, WM8960_ROUT1,
261 7, 1, 0),
262
263SOC_DOUBLE_R_TLV("Speaker Playback Volume", WM8960_LOUT2, WM8960_ROUT2,
264 0, 127, 0, out_tlv),
265SOC_DOUBLE_R("Speaker Playback ZC Switch", WM8960_LOUT2, WM8960_ROUT2,
266 7, 1, 0),
267SOC_SINGLE("Speaker DC Volume", WM8960_CLASSD3, 3, 5, 0),
268SOC_SINGLE("Speaker AC Volume", WM8960_CLASSD3, 0, 5, 0),
269
270SOC_SINGLE("PCM Playback -6dB Switch", WM8960_DACCTL1, 7, 1, 0),
Mark Brown4faaa8d2010-07-05 13:54:32 +0900271SOC_ENUM("ADC Polarity", wm8960_enum[0]),
Mark Brownf2644a22009-04-07 19:20:14 +0100272SOC_SINGLE("ADC High Pass Filter Switch", WM8960_DACCTL1, 0, 1, 0),
273
Zidan Wanga077e812015-06-11 19:14:36 +0800274SOC_ENUM("DAC Polarity", wm8960_enum[1]),
Mark Brownafd6d362010-07-05 13:58:16 +0900275SOC_SINGLE_BOOL_EXT("DAC Deemphasis Switch", 0,
276 wm8960_get_deemph, wm8960_put_deemph),
Mark Brownf2644a22009-04-07 19:20:14 +0100277
Mark Brown4faaa8d2010-07-05 13:54:32 +0900278SOC_ENUM("3D Filter Upper Cut-Off", wm8960_enum[2]),
279SOC_ENUM("3D Filter Lower Cut-Off", wm8960_enum[3]),
Mark Brownf2644a22009-04-07 19:20:14 +0100280SOC_SINGLE("3D Volume", WM8960_3D, 1, 15, 0),
281SOC_SINGLE("3D Switch", WM8960_3D, 0, 1, 0),
282
Mark Brown4faaa8d2010-07-05 13:54:32 +0900283SOC_ENUM("ALC Function", wm8960_enum[4]),
Mark Brownf2644a22009-04-07 19:20:14 +0100284SOC_SINGLE("ALC Max Gain", WM8960_ALC1, 4, 7, 0),
285SOC_SINGLE("ALC Target", WM8960_ALC1, 0, 15, 1),
286SOC_SINGLE("ALC Min Gain", WM8960_ALC2, 4, 7, 0),
287SOC_SINGLE("ALC Hold Time", WM8960_ALC2, 0, 15, 0),
Mark Brown4faaa8d2010-07-05 13:54:32 +0900288SOC_ENUM("ALC Mode", wm8960_enum[5]),
Mark Brownf2644a22009-04-07 19:20:14 +0100289SOC_SINGLE("ALC Decay", WM8960_ALC3, 4, 15, 0),
290SOC_SINGLE("ALC Attack", WM8960_ALC3, 0, 15, 0),
291
292SOC_SINGLE("Noise Gate Threshold", WM8960_NOISEG, 3, 31, 0),
293SOC_SINGLE("Noise Gate Switch", WM8960_NOISEG, 0, 1, 0),
294
Ma Haijunc324aac2013-08-14 09:15:38 +0800295SOC_DOUBLE_R_TLV("ADC PCM Capture Volume", WM8960_LADC, WM8960_RADC,
296 0, 255, 0, adc_tlv),
Mark Brownf2644a22009-04-07 19:20:14 +0100297
298SOC_SINGLE_TLV("Left Output Mixer Boost Bypass Volume",
299 WM8960_BYPASS1, 4, 7, 1, bypass_tlv),
300SOC_SINGLE_TLV("Left Output Mixer LINPUT3 Volume",
301 WM8960_LOUTMIX, 4, 7, 1, bypass_tlv),
302SOC_SINGLE_TLV("Right Output Mixer Boost Bypass Volume",
303 WM8960_BYPASS2, 4, 7, 1, bypass_tlv),
304SOC_SINGLE_TLV("Right Output Mixer RINPUT3 Volume",
305 WM8960_ROUTMIX, 4, 7, 1, bypass_tlv),
Zidan Wang4a5893c2015-12-24 14:58:03 +0800306
307SOC_ENUM("ADC Data Output Select", wm8960_enum[6]),
Zidan Wangdefbf702016-01-08 16:57:01 +0800308SOC_ENUM("DAC Mono Mix", wm8960_enum[7]),
Mark Brownf2644a22009-04-07 19:20:14 +0100309};
310
311static const struct snd_kcontrol_new wm8960_lin_boost[] = {
312SOC_DAPM_SINGLE("LINPUT2 Switch", WM8960_LINPATH, 6, 1, 0),
313SOC_DAPM_SINGLE("LINPUT3 Switch", WM8960_LINPATH, 7, 1, 0),
314SOC_DAPM_SINGLE("LINPUT1 Switch", WM8960_LINPATH, 8, 1, 0),
315};
316
317static const struct snd_kcontrol_new wm8960_lin[] = {
318SOC_DAPM_SINGLE("Boost Switch", WM8960_LINPATH, 3, 1, 0),
319};
320
321static const struct snd_kcontrol_new wm8960_rin_boost[] = {
322SOC_DAPM_SINGLE("RINPUT2 Switch", WM8960_RINPATH, 6, 1, 0),
323SOC_DAPM_SINGLE("RINPUT3 Switch", WM8960_RINPATH, 7, 1, 0),
324SOC_DAPM_SINGLE("RINPUT1 Switch", WM8960_RINPATH, 8, 1, 0),
325};
326
327static const struct snd_kcontrol_new wm8960_rin[] = {
328SOC_DAPM_SINGLE("Boost Switch", WM8960_RINPATH, 3, 1, 0),
329};
330
331static const struct snd_kcontrol_new wm8960_loutput_mixer[] = {
332SOC_DAPM_SINGLE("PCM Playback Switch", WM8960_LOUTMIX, 8, 1, 0),
333SOC_DAPM_SINGLE("LINPUT3 Switch", WM8960_LOUTMIX, 7, 1, 0),
334SOC_DAPM_SINGLE("Boost Bypass Switch", WM8960_BYPASS1, 7, 1, 0),
335};
336
337static const struct snd_kcontrol_new wm8960_routput_mixer[] = {
338SOC_DAPM_SINGLE("PCM Playback Switch", WM8960_ROUTMIX, 8, 1, 0),
339SOC_DAPM_SINGLE("RINPUT3 Switch", WM8960_ROUTMIX, 7, 1, 0),
340SOC_DAPM_SINGLE("Boost Bypass Switch", WM8960_BYPASS2, 7, 1, 0),
341};
342
343static const struct snd_kcontrol_new wm8960_mono_out[] = {
344SOC_DAPM_SINGLE("Left Switch", WM8960_MONOMIX1, 7, 1, 0),
345SOC_DAPM_SINGLE("Right Switch", WM8960_MONOMIX2, 7, 1, 0),
346};
347
348static const struct snd_soc_dapm_widget wm8960_dapm_widgets[] = {
349SND_SOC_DAPM_INPUT("LINPUT1"),
350SND_SOC_DAPM_INPUT("RINPUT1"),
351SND_SOC_DAPM_INPUT("LINPUT2"),
352SND_SOC_DAPM_INPUT("RINPUT2"),
353SND_SOC_DAPM_INPUT("LINPUT3"),
354SND_SOC_DAPM_INPUT("RINPUT3"),
355
Mark Brown187774c2011-10-27 09:46:17 +0200356SND_SOC_DAPM_SUPPLY("MICB", WM8960_POWER1, 1, 0, NULL, 0),
Mark Brownf2644a22009-04-07 19:20:14 +0100357
358SND_SOC_DAPM_MIXER("Left Boost Mixer", WM8960_POWER1, 5, 0,
359 wm8960_lin_boost, ARRAY_SIZE(wm8960_lin_boost)),
360SND_SOC_DAPM_MIXER("Right Boost Mixer", WM8960_POWER1, 4, 0,
361 wm8960_rin_boost, ARRAY_SIZE(wm8960_rin_boost)),
362
363SND_SOC_DAPM_MIXER("Left Input Mixer", WM8960_POWER3, 5, 0,
364 wm8960_lin, ARRAY_SIZE(wm8960_lin)),
365SND_SOC_DAPM_MIXER("Right Input Mixer", WM8960_POWER3, 4, 0,
366 wm8960_rin, ARRAY_SIZE(wm8960_rin)),
367
Mark Brown44426de2013-02-26 23:36:48 +0000368SND_SOC_DAPM_ADC("Left ADC", "Capture", WM8960_POWER1, 3, 0),
369SND_SOC_DAPM_ADC("Right ADC", "Capture", WM8960_POWER1, 2, 0),
Mark Brownf2644a22009-04-07 19:20:14 +0100370
371SND_SOC_DAPM_DAC("Left DAC", "Playback", WM8960_POWER2, 8, 0),
372SND_SOC_DAPM_DAC("Right DAC", "Playback", WM8960_POWER2, 7, 0),
373
374SND_SOC_DAPM_MIXER("Left Output Mixer", WM8960_POWER3, 3, 0,
375 &wm8960_loutput_mixer[0],
376 ARRAY_SIZE(wm8960_loutput_mixer)),
377SND_SOC_DAPM_MIXER("Right Output Mixer", WM8960_POWER3, 2, 0,
378 &wm8960_routput_mixer[0],
379 ARRAY_SIZE(wm8960_routput_mixer)),
380
Mark Brownf2644a22009-04-07 19:20:14 +0100381SND_SOC_DAPM_PGA("LOUT1 PGA", WM8960_POWER2, 6, 0, NULL, 0),
382SND_SOC_DAPM_PGA("ROUT1 PGA", WM8960_POWER2, 5, 0, NULL, 0),
383
384SND_SOC_DAPM_PGA("Left Speaker PGA", WM8960_POWER2, 4, 0, NULL, 0),
385SND_SOC_DAPM_PGA("Right Speaker PGA", WM8960_POWER2, 3, 0, NULL, 0),
386
387SND_SOC_DAPM_PGA("Right Speaker Output", WM8960_CLASSD1, 7, 0, NULL, 0),
388SND_SOC_DAPM_PGA("Left Speaker Output", WM8960_CLASSD1, 6, 0, NULL, 0),
389
390SND_SOC_DAPM_OUTPUT("SPK_LP"),
391SND_SOC_DAPM_OUTPUT("SPK_LN"),
392SND_SOC_DAPM_OUTPUT("HP_L"),
393SND_SOC_DAPM_OUTPUT("HP_R"),
394SND_SOC_DAPM_OUTPUT("SPK_RP"),
395SND_SOC_DAPM_OUTPUT("SPK_RN"),
396SND_SOC_DAPM_OUTPUT("OUT3"),
397};
398
Mark Brown913d7b42010-03-03 13:47:03 +0000399static const struct snd_soc_dapm_widget wm8960_dapm_widgets_out3[] = {
400SND_SOC_DAPM_MIXER("Mono Output Mixer", WM8960_POWER2, 1, 0,
401 &wm8960_mono_out[0],
402 ARRAY_SIZE(wm8960_mono_out)),
403};
404
405/* Represent OUT3 as a PGA so that it gets turned on with LOUT1/ROUT1 */
406static const struct snd_soc_dapm_widget wm8960_dapm_widgets_capless[] = {
407SND_SOC_DAPM_PGA("OUT3 VMID", WM8960_POWER2, 1, 0, NULL, 0),
408};
409
Mark Brownf2644a22009-04-07 19:20:14 +0100410static const struct snd_soc_dapm_route audio_paths[] = {
411 { "Left Boost Mixer", "LINPUT1 Switch", "LINPUT1" },
412 { "Left Boost Mixer", "LINPUT2 Switch", "LINPUT2" },
413 { "Left Boost Mixer", "LINPUT3 Switch", "LINPUT3" },
414
Zidan Wang2d4a3262016-01-08 16:57:02 +0800415 { "Left Input Mixer", "Boost Switch", "Left Boost Mixer" },
416 { "Left Input Mixer", "Boost Switch", "LINPUT1" }, /* Really Boost Switch */
Mark Brownf2644a22009-04-07 19:20:14 +0100417 { "Left Input Mixer", NULL, "LINPUT2" },
418 { "Left Input Mixer", NULL, "LINPUT3" },
419
420 { "Right Boost Mixer", "RINPUT1 Switch", "RINPUT1" },
421 { "Right Boost Mixer", "RINPUT2 Switch", "RINPUT2" },
422 { "Right Boost Mixer", "RINPUT3 Switch", "RINPUT3" },
423
Zidan Wang2d4a3262016-01-08 16:57:02 +0800424 { "Right Input Mixer", "Boost Switch", "Right Boost Mixer" },
425 { "Right Input Mixer", "Boost Switch", "RINPUT1" }, /* Really Boost Switch */
Mark Brownf2644a22009-04-07 19:20:14 +0100426 { "Right Input Mixer", NULL, "RINPUT2" },
Zidan Wang85e36a1f2015-05-12 14:58:36 +0800427 { "Right Input Mixer", NULL, "RINPUT3" },
Mark Brownf2644a22009-04-07 19:20:14 +0100428
429 { "Left ADC", NULL, "Left Input Mixer" },
430 { "Right ADC", NULL, "Right Input Mixer" },
431
432 { "Left Output Mixer", "LINPUT3 Switch", "LINPUT3" },
Zidan Wang2d4a3262016-01-08 16:57:02 +0800433 { "Left Output Mixer", "Boost Bypass Switch", "Left Boost Mixer" },
Mark Brownf2644a22009-04-07 19:20:14 +0100434 { "Left Output Mixer", "PCM Playback Switch", "Left DAC" },
435
436 { "Right Output Mixer", "RINPUT3 Switch", "RINPUT3" },
Zidan Wang2d4a3262016-01-08 16:57:02 +0800437 { "Right Output Mixer", "Boost Bypass Switch", "Right Boost Mixer" },
Mark Brownf2644a22009-04-07 19:20:14 +0100438 { "Right Output Mixer", "PCM Playback Switch", "Right DAC" },
439
Mark Brownf2644a22009-04-07 19:20:14 +0100440 { "LOUT1 PGA", NULL, "Left Output Mixer" },
441 { "ROUT1 PGA", NULL, "Right Output Mixer" },
442
443 { "HP_L", NULL, "LOUT1 PGA" },
444 { "HP_R", NULL, "ROUT1 PGA" },
445
446 { "Left Speaker PGA", NULL, "Left Output Mixer" },
447 { "Right Speaker PGA", NULL, "Right Output Mixer" },
448
449 { "Left Speaker Output", NULL, "Left Speaker PGA" },
450 { "Right Speaker Output", NULL, "Right Speaker PGA" },
451
452 { "SPK_LN", NULL, "Left Speaker Output" },
453 { "SPK_LP", NULL, "Left Speaker Output" },
454 { "SPK_RN", NULL, "Right Speaker Output" },
455 { "SPK_RP", NULL, "Right Speaker Output" },
Mark Brown913d7b42010-03-03 13:47:03 +0000456};
457
458static const struct snd_soc_dapm_route audio_paths_out3[] = {
459 { "Mono Output Mixer", "Left Switch", "Left Output Mixer" },
460 { "Mono Output Mixer", "Right Switch", "Right Output Mixer" },
Mark Brownf2644a22009-04-07 19:20:14 +0100461
462 { "OUT3", NULL, "Mono Output Mixer", }
463};
464
Mark Brown913d7b42010-03-03 13:47:03 +0000465static const struct snd_soc_dapm_route audio_paths_capless[] = {
466 { "HP_L", NULL, "OUT3 VMID" },
467 { "HP_R", NULL, "OUT3 VMID" },
468
469 { "OUT3 VMID", NULL, "Left Output Mixer" },
470 { "OUT3 VMID", NULL, "Right Output Mixer" },
471};
472
Mark Brownf2644a22009-04-07 19:20:14 +0100473static int wm8960_add_widgets(struct snd_soc_codec *codec)
474{
Mark Brownb2c812e2010-04-14 15:35:19 +0900475 struct wm8960_priv *wm8960 = snd_soc_codec_get_drvdata(codec);
Zidan Wange2280c902014-11-20 19:07:48 +0800476 struct wm8960_data *pdata = &wm8960->pdata;
Lars-Peter Clausen93f32f52015-06-01 10:10:48 +0200477 struct snd_soc_dapm_context *dapm = snd_soc_codec_get_dapm(codec);
Mark Brown913d7b42010-03-03 13:47:03 +0000478 struct snd_soc_dapm_widget *w;
479
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200480 snd_soc_dapm_new_controls(dapm, wm8960_dapm_widgets,
Mark Brownf2644a22009-04-07 19:20:14 +0100481 ARRAY_SIZE(wm8960_dapm_widgets));
482
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200483 snd_soc_dapm_add_routes(dapm, audio_paths, ARRAY_SIZE(audio_paths));
Mark Brownf2644a22009-04-07 19:20:14 +0100484
Mark Brown913d7b42010-03-03 13:47:03 +0000485 /* In capless mode OUT3 is used to provide VMID for the
486 * headphone outputs, otherwise it is used as a mono mixer.
487 */
488 if (pdata && pdata->capless) {
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200489 snd_soc_dapm_new_controls(dapm, wm8960_dapm_widgets_capless,
Mark Brown913d7b42010-03-03 13:47:03 +0000490 ARRAY_SIZE(wm8960_dapm_widgets_capless));
491
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200492 snd_soc_dapm_add_routes(dapm, audio_paths_capless,
Mark Brown913d7b42010-03-03 13:47:03 +0000493 ARRAY_SIZE(audio_paths_capless));
494 } else {
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200495 snd_soc_dapm_new_controls(dapm, wm8960_dapm_widgets_out3,
Mark Brown913d7b42010-03-03 13:47:03 +0000496 ARRAY_SIZE(wm8960_dapm_widgets_out3));
497
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200498 snd_soc_dapm_add_routes(dapm, audio_paths_out3,
Mark Brown913d7b42010-03-03 13:47:03 +0000499 ARRAY_SIZE(audio_paths_out3));
500 }
501
502 /* We need to power up the headphone output stage out of
503 * sequence for capless mode. To save scanning the widget
504 * list each time to find the desired power state do so now
505 * and save the result.
506 */
Lars-Peter Clausen00200102014-07-17 22:01:07 +0200507 list_for_each_entry(w, &codec->component.card->widgets, list) {
Lars-Peter Clausen93f32f52015-06-01 10:10:48 +0200508 if (w->dapm != dapm)
Jarkko Nikula97c866d2010-12-14 12:18:31 +0200509 continue;
Mark Brown913d7b42010-03-03 13:47:03 +0000510 if (strcmp(w->name, "LOUT1 PGA") == 0)
511 wm8960->lout1 = w;
512 if (strcmp(w->name, "ROUT1 PGA") == 0)
513 wm8960->rout1 = w;
514 if (strcmp(w->name, "OUT3 VMID") == 0)
515 wm8960->out3 = w;
516 }
517
Mark Brownf2644a22009-04-07 19:20:14 +0100518 return 0;
519}
520
521static int wm8960_set_dai_fmt(struct snd_soc_dai *codec_dai,
522 unsigned int fmt)
523{
524 struct snd_soc_codec *codec = codec_dai->codec;
525 u16 iface = 0;
526
527 /* set master/slave audio interface */
528 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
529 case SND_SOC_DAIFMT_CBM_CFM:
530 iface |= 0x0040;
531 break;
532 case SND_SOC_DAIFMT_CBS_CFS:
533 break;
534 default:
535 return -EINVAL;
536 }
537
538 /* interface format */
539 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
540 case SND_SOC_DAIFMT_I2S:
541 iface |= 0x0002;
542 break;
543 case SND_SOC_DAIFMT_RIGHT_J:
544 break;
545 case SND_SOC_DAIFMT_LEFT_J:
546 iface |= 0x0001;
547 break;
548 case SND_SOC_DAIFMT_DSP_A:
549 iface |= 0x0003;
550 break;
551 case SND_SOC_DAIFMT_DSP_B:
552 iface |= 0x0013;
553 break;
554 default:
555 return -EINVAL;
556 }
557
558 /* clock inversion */
559 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
560 case SND_SOC_DAIFMT_NB_NF:
561 break;
562 case SND_SOC_DAIFMT_IB_IF:
563 iface |= 0x0090;
564 break;
565 case SND_SOC_DAIFMT_IB_NF:
566 iface |= 0x0080;
567 break;
568 case SND_SOC_DAIFMT_NB_IF:
569 iface |= 0x0010;
570 break;
571 default:
572 return -EINVAL;
573 }
574
575 /* set iface */
Mark Brown17a52fd2009-07-05 17:24:50 +0100576 snd_soc_write(codec, WM8960_IFACE1, iface);
Mark Brownf2644a22009-04-07 19:20:14 +0100577 return 0;
578}
579
Mark Browndb059c02010-07-05 23:54:51 +0900580static struct {
581 int rate;
582 unsigned int val;
583} alc_rates[] = {
584 { 48000, 0 },
585 { 44100, 0 },
586 { 32000, 1 },
587 { 22050, 2 },
588 { 24000, 2 },
589 { 16000, 3 },
Zidan Wang22ee76d2014-12-31 11:39:14 +0800590 { 11025, 4 },
Mark Browndb059c02010-07-05 23:54:51 +0900591 { 12000, 4 },
592 { 8000, 5 },
593};
594
Zidan Wang3176bf22015-08-11 19:25:15 +0800595/* -1 for reserved value */
596static const int sysclk_divs[] = { 1, -1, 2, -1 };
597
Zidan Wang0e50b512015-05-12 14:58:08 +0800598/* Multiply 256 for internal 256 div */
599static const int dac_divs[] = { 256, 384, 512, 768, 1024, 1408, 1536 };
600
601/* Multiply 10 to eliminate decimials */
602static const int bclk_divs[] = {
603 10, 15, 20, 30, 40, 55, 60, 80, 110,
604 120, 160, 220, 240, 320, 320, 320
605};
606
Daniel Baluta3ddc9722017-03-21 17:03:24 +0200607/**
608 * wm8960_configure_sysclk - checks if there is a sysclk frequency available
609 * The sysclk must be chosen such that:
610 * - sysclk = MCLK / sysclk_divs
611 * - lrclk = sysclk / dac_divs
612 * - 10 * bclk = sysclk / bclk_divs
613 *
614 * @wm8960_priv: wm8960 codec private data
615 * @mclk: MCLK used to derive sysclk
616 * @sysclk_idx: sysclk_divs index for found sysclk
617 * @dac_idx: dac_divs index for found lrclk
618 * @bclk_idx: bclk_divs index for found bclk
619 *
620 * Returns:
621 * -1, in case no sysclk frequency available found
622 * 0, in case an exact (@sysclk_idx, @dac_idx, @bclk_idx) match is found
623 */
624static
625int wm8960_configure_sysclk(struct wm8960_priv *wm8960, int mclk,
626 int *sysclk_idx, int *dac_idx, int *bclk_idx)
627{
628 int sysclk, bclk, lrclk;
629 int i, j, k;
630 int diff;
631
632 bclk = wm8960->bclk;
633 lrclk = wm8960->lrclk;
634
635 /* check if the sysclk frequency is available. */
636 for (i = 0; i < ARRAY_SIZE(sysclk_divs); ++i) {
637 if (sysclk_divs[i] == -1)
638 continue;
639 sysclk = mclk / sysclk_divs[i];
640 for (j = 0; j < ARRAY_SIZE(dac_divs); ++j) {
641 if (sysclk != dac_divs[j] * lrclk)
642 continue;
643 for (k = 0; k < ARRAY_SIZE(bclk_divs); ++k) {
644 diff = sysclk - bclk * bclk_divs[k] / 10;
645 if (diff == 0) {
646 *sysclk_idx = i;
647 *dac_idx = j;
648 *bclk_idx = k;
649 break;
650 }
651 }
652 if (k != ARRAY_SIZE(bclk_divs))
653 break;
654 }
655 if (j != ARRAY_SIZE(dac_divs))
656 break;
657 }
658
659 if (i != ARRAY_SIZE(sysclk_divs))
660 return 0;
661
662 return -1;
663}
664
Zidan Wang3176bf22015-08-11 19:25:15 +0800665static int wm8960_configure_clocking(struct snd_soc_codec *codec)
Zidan Wang0e50b512015-05-12 14:58:08 +0800666{
667 struct wm8960_priv *wm8960 = snd_soc_codec_get_drvdata(codec);
Zidan Wang3176bf22015-08-11 19:25:15 +0800668 int sysclk, bclk, lrclk, freq_out, freq_in;
Zidan Wang0e50b512015-05-12 14:58:08 +0800669 u16 iface1 = snd_soc_read(codec, WM8960_IFACE1);
Zidan Wang3176bf22015-08-11 19:25:15 +0800670 int i, j, k;
Daniel Baluta3ddc9722017-03-21 17:03:24 +0200671 int ret;
Zidan Wang0e50b512015-05-12 14:58:08 +0800672
673 if (!(iface1 & (1<<6))) {
674 dev_dbg(codec->dev,
675 "Codec is slave mode, no need to configure clock\n");
Zidan Wang3176bf22015-08-11 19:25:15 +0800676 return 0;
Zidan Wang0e50b512015-05-12 14:58:08 +0800677 }
678
Zidan Wang3176bf22015-08-11 19:25:15 +0800679 if (wm8960->clk_id != WM8960_SYSCLK_MCLK && !wm8960->freq_in) {
680 dev_err(codec->dev, "No MCLK configured\n");
681 return -EINVAL;
Zidan Wang0e50b512015-05-12 14:58:08 +0800682 }
683
Zidan Wang3176bf22015-08-11 19:25:15 +0800684 freq_in = wm8960->freq_in;
685 bclk = wm8960->bclk;
686 lrclk = wm8960->lrclk;
687 /*
688 * If it's sysclk auto mode, check if the MCLK can provide sysclk or
689 * not. If MCLK can provide sysclk, using MCLK to provide sysclk
690 * directly. Otherwise, auto select a available pll out frequency
691 * and set PLL.
692 */
693 if (wm8960->clk_id == WM8960_SYSCLK_AUTO) {
694 /* disable the PLL and using MCLK to provide sysclk */
695 wm8960_set_pll(codec, 0, 0);
696 freq_out = freq_in;
697 } else if (wm8960->sysclk) {
698 freq_out = wm8960->sysclk;
699 } else {
700 dev_err(codec->dev, "No SYSCLK configured\n");
701 return -EINVAL;
Zidan Wang0e50b512015-05-12 14:58:08 +0800702 }
703
Stuart Henderson6bb74512016-01-19 13:09:09 +0000704 if (wm8960->clk_id != WM8960_SYSCLK_PLL) {
Daniel Baluta3ddc9722017-03-21 17:03:24 +0200705 ret = wm8960_configure_sysclk(wm8960, freq_out, &i, &j, &k);
706 if (ret == 0) {
Stuart Henderson6bb74512016-01-19 13:09:09 +0000707 goto configure_clock;
708 } else if (wm8960->clk_id != WM8960_SYSCLK_AUTO) {
709 dev_err(codec->dev, "failed to configure clock\n");
710 return -EINVAL;
711 }
Zidan Wang3176bf22015-08-11 19:25:15 +0800712 }
713 /* get a available pll out frequency and set pll */
714 for (i = 0; i < ARRAY_SIZE(sysclk_divs); ++i) {
715 if (sysclk_divs[i] == -1)
716 continue;
717 for (j = 0; j < ARRAY_SIZE(dac_divs); ++j) {
718 sysclk = lrclk * dac_divs[j];
719 freq_out = sysclk * sysclk_divs[i];
720
721 for (k = 0; k < ARRAY_SIZE(bclk_divs); ++k) {
722 if (sysclk == bclk * bclk_divs[k] / 10 &&
723 is_pll_freq_available(freq_in, freq_out)) {
724 wm8960_set_pll(codec,
725 freq_in, freq_out);
726 break;
727 } else {
728 continue;
729 }
730 }
731 if (k != ARRAY_SIZE(bclk_divs))
Zidan Wang0e50b512015-05-12 14:58:08 +0800732 break;
733 }
Zidan Wang3176bf22015-08-11 19:25:15 +0800734 if (j != ARRAY_SIZE(dac_divs))
735 break;
Zidan Wang0e50b512015-05-12 14:58:08 +0800736 }
737
Zidan Wang3176bf22015-08-11 19:25:15 +0800738 if (i == ARRAY_SIZE(sysclk_divs)) {
739 dev_err(codec->dev, "failed to configure clock\n");
740 return -EINVAL;
Zidan Wang0e50b512015-05-12 14:58:08 +0800741 }
742
Zidan Wang3176bf22015-08-11 19:25:15 +0800743configure_clock:
744 /* configure sysclk clock */
745 snd_soc_update_bits(codec, WM8960_CLOCK1, 3 << 1, i << 1);
746
747 /* configure frame clock */
748 snd_soc_update_bits(codec, WM8960_CLOCK1, 0x7 << 3, j << 3);
749 snd_soc_update_bits(codec, WM8960_CLOCK1, 0x7 << 6, j << 6);
Zidan Wang0e50b512015-05-12 14:58:08 +0800750
751 /* configure bit clock */
Zidan Wang3176bf22015-08-11 19:25:15 +0800752 snd_soc_update_bits(codec, WM8960_CLOCK2, 0xf, k);
753
754 return 0;
Zidan Wang0e50b512015-05-12 14:58:08 +0800755}
756
Mark Brownf2644a22009-04-07 19:20:14 +0100757static int wm8960_hw_params(struct snd_pcm_substream *substream,
758 struct snd_pcm_hw_params *params,
759 struct snd_soc_dai *dai)
760{
Mark Browne6968a12012-04-04 15:58:16 +0100761 struct snd_soc_codec *codec = dai->codec;
Mark Brownafd6d362010-07-05 13:58:16 +0900762 struct wm8960_priv *wm8960 = snd_soc_codec_get_drvdata(codec);
Mark Brown17a52fd2009-07-05 17:24:50 +0100763 u16 iface = snd_soc_read(codec, WM8960_IFACE1) & 0xfff3;
Zidan Wang0e50b512015-05-12 14:58:08 +0800764 bool tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
Mark Browndb059c02010-07-05 23:54:51 +0900765 int i;
Mark Brownf2644a22009-04-07 19:20:14 +0100766
Zidan Wang0e50b512015-05-12 14:58:08 +0800767 wm8960->bclk = snd_soc_params_to_bclk(params);
768 if (params_channels(params) == 1)
769 wm8960->bclk *= 2;
770
Mark Brownf2644a22009-04-07 19:20:14 +0100771 /* bit size */
Mark Brown39e9cc42014-07-31 12:53:23 +0100772 switch (params_width(params)) {
773 case 16:
Mark Brownf2644a22009-04-07 19:20:14 +0100774 break;
Mark Brown39e9cc42014-07-31 12:53:23 +0100775 case 20:
Mark Brownf2644a22009-04-07 19:20:14 +0100776 iface |= 0x0004;
777 break;
Mark Brown39e9cc42014-07-31 12:53:23 +0100778 case 24:
Mark Brownf2644a22009-04-07 19:20:14 +0100779 iface |= 0x0008;
780 break;
Zidan Wang7a8c7862015-05-12 14:58:21 +0800781 case 32:
782 /* right justify mode does not support 32 word length */
783 if ((iface & 0x3) != 0) {
784 iface |= 0x000c;
785 break;
786 }
Timur Tabi4c2474c2012-09-14 16:14:37 -0500787 default:
Mark Brown39e9cc42014-07-31 12:53:23 +0100788 dev_err(codec->dev, "unsupported width %d\n",
789 params_width(params));
Timur Tabi4c2474c2012-09-14 16:14:37 -0500790 return -EINVAL;
Mark Brownf2644a22009-04-07 19:20:14 +0100791 }
792
Zidan Wang3176bf22015-08-11 19:25:15 +0800793 wm8960->lrclk = params_rate(params);
Mark Brownafd6d362010-07-05 13:58:16 +0900794 /* Update filters for the new rate */
Zidan Wang3176bf22015-08-11 19:25:15 +0800795 if (tx) {
Mark Brownafd6d362010-07-05 13:58:16 +0900796 wm8960_set_deemph(codec);
Mark Browndb059c02010-07-05 23:54:51 +0900797 } else {
798 for (i = 0; i < ARRAY_SIZE(alc_rates); i++)
799 if (alc_rates[i].rate == params_rate(params))
800 snd_soc_update_bits(codec,
801 WM8960_ADDCTL3, 0x7,
802 alc_rates[i].val);
Mark Brownafd6d362010-07-05 13:58:16 +0900803 }
804
Mark Brownf2644a22009-04-07 19:20:14 +0100805 /* set iface */
Mark Brown17a52fd2009-07-05 17:24:50 +0100806 snd_soc_write(codec, WM8960_IFACE1, iface);
Zidan Wang0e50b512015-05-12 14:58:08 +0800807
Zidan Wang3176bf22015-08-11 19:25:15 +0800808 wm8960->is_stream_in_use[tx] = true;
809
810 if (snd_soc_codec_get_bias_level(codec) == SND_SOC_BIAS_ON &&
811 !wm8960->is_stream_in_use[!tx])
812 return wm8960_configure_clocking(codec);
813
814 return 0;
815}
816
817static int wm8960_hw_free(struct snd_pcm_substream *substream,
818 struct snd_soc_dai *dai)
819{
820 struct snd_soc_codec *codec = dai->codec;
821 struct wm8960_priv *wm8960 = snd_soc_codec_get_drvdata(codec);
822 bool tx = substream->stream == SNDRV_PCM_STREAM_PLAYBACK;
823
824 wm8960->is_stream_in_use[tx] = false;
Zidan Wang0e50b512015-05-12 14:58:08 +0800825
Mark Brownf2644a22009-04-07 19:20:14 +0100826 return 0;
827}
828
829static int wm8960_mute(struct snd_soc_dai *dai, int mute)
830{
831 struct snd_soc_codec *codec = dai->codec;
Mark Brownf2644a22009-04-07 19:20:14 +0100832
833 if (mute)
Axel Lin16b24882011-12-08 11:09:15 +0800834 snd_soc_update_bits(codec, WM8960_DACCTL1, 0x8, 0x8);
Mark Brownf2644a22009-04-07 19:20:14 +0100835 else
Axel Lin16b24882011-12-08 11:09:15 +0800836 snd_soc_update_bits(codec, WM8960_DACCTL1, 0x8, 0);
Mark Brownf2644a22009-04-07 19:20:14 +0100837 return 0;
838}
839
Mark Brown913d7b42010-03-03 13:47:03 +0000840static int wm8960_set_bias_level_out3(struct snd_soc_codec *codec,
841 enum snd_soc_bias_level level)
Mark Brownf2644a22009-04-07 19:20:14 +0100842{
Mark Brown0ebe36c2012-09-10 19:23:57 +0800843 struct wm8960_priv *wm8960 = snd_soc_codec_get_drvdata(codec);
Zidan Wang3176bf22015-08-11 19:25:15 +0800844 u16 pm2 = snd_soc_read(codec, WM8960_POWER2);
Zidan Wang75aa8862015-01-07 15:31:44 +0800845 int ret;
Mark Brown0ebe36c2012-09-10 19:23:57 +0800846
Mark Brownf2644a22009-04-07 19:20:14 +0100847 switch (level) {
848 case SND_SOC_BIAS_ON:
849 break;
850
851 case SND_SOC_BIAS_PREPARE:
Lars-Peter Clausen93f32f52015-06-01 10:10:48 +0200852 switch (snd_soc_codec_get_bias_level(codec)) {
Zidan Wang75aa8862015-01-07 15:31:44 +0800853 case SND_SOC_BIAS_STANDBY:
854 if (!IS_ERR(wm8960->mclk)) {
855 ret = clk_prepare_enable(wm8960->mclk);
856 if (ret) {
857 dev_err(codec->dev,
858 "Failed to enable MCLK: %d\n",
859 ret);
860 return ret;
861 }
862 }
863
Zidan Wang3176bf22015-08-11 19:25:15 +0800864 ret = wm8960_configure_clocking(codec);
865 if (ret)
866 return ret;
867
Zidan Wang75aa8862015-01-07 15:31:44 +0800868 /* Set VMID to 2x50k */
869 snd_soc_update_bits(codec, WM8960_POWER1, 0x180, 0x80);
870 break;
871
872 case SND_SOC_BIAS_ON:
Zidan Wang3176bf22015-08-11 19:25:15 +0800873 /*
874 * If it's sysclk auto mode, and the pll is enabled,
875 * disable the pll
876 */
877 if (wm8960->clk_id == WM8960_SYSCLK_AUTO && (pm2 & 0x1))
878 wm8960_set_pll(codec, 0, 0);
879
Zidan Wang75aa8862015-01-07 15:31:44 +0800880 if (!IS_ERR(wm8960->mclk))
881 clk_disable_unprepare(wm8960->mclk);
882 break;
883
884 default:
885 break;
886 }
887
Mark Brownf2644a22009-04-07 19:20:14 +0100888 break;
889
890 case SND_SOC_BIAS_STANDBY:
Lars-Peter Clausen93f32f52015-06-01 10:10:48 +0200891 if (snd_soc_codec_get_bias_level(codec) == SND_SOC_BIAS_OFF) {
Mark Brown0ebe36c2012-09-10 19:23:57 +0800892 regcache_sync(wm8960->regmap);
Axel Linbc45df22011-10-07 21:50:23 +0800893
Mark Brownf2644a22009-04-07 19:20:14 +0100894 /* Enable anti-pop features */
Mark Brown17a52fd2009-07-05 17:24:50 +0100895 snd_soc_write(codec, WM8960_APOP1,
Mark Brown913d7b42010-03-03 13:47:03 +0000896 WM8960_POBCTRL | WM8960_SOFT_ST |
897 WM8960_BUFDCOPEN | WM8960_BUFIOEN);
Mark Brownf2644a22009-04-07 19:20:14 +0100898
899 /* Enable & ramp VMID at 2x50k */
Axel Lin16b24882011-12-08 11:09:15 +0800900 snd_soc_update_bits(codec, WM8960_POWER1, 0x80, 0x80);
Mark Brownf2644a22009-04-07 19:20:14 +0100901 msleep(100);
902
903 /* Enable VREF */
Axel Lin16b24882011-12-08 11:09:15 +0800904 snd_soc_update_bits(codec, WM8960_POWER1, WM8960_VREF,
905 WM8960_VREF);
Mark Brownf2644a22009-04-07 19:20:14 +0100906
907 /* Disable anti-pop features */
Mark Brown17a52fd2009-07-05 17:24:50 +0100908 snd_soc_write(codec, WM8960_APOP1, WM8960_BUFIOEN);
Mark Brownf2644a22009-04-07 19:20:14 +0100909 }
910
911 /* Set VMID to 2x250k */
Axel Lin16b24882011-12-08 11:09:15 +0800912 snd_soc_update_bits(codec, WM8960_POWER1, 0x180, 0x100);
Mark Brownf2644a22009-04-07 19:20:14 +0100913 break;
914
915 case SND_SOC_BIAS_OFF:
916 /* Enable anti-pop features */
Mark Brown17a52fd2009-07-05 17:24:50 +0100917 snd_soc_write(codec, WM8960_APOP1,
Mark Brownf2644a22009-04-07 19:20:14 +0100918 WM8960_POBCTRL | WM8960_SOFT_ST |
919 WM8960_BUFDCOPEN | WM8960_BUFIOEN);
920
921 /* Disable VMID and VREF, let them discharge */
Mark Brown17a52fd2009-07-05 17:24:50 +0100922 snd_soc_write(codec, WM8960_POWER1, 0);
Mark Brownf2644a22009-04-07 19:20:14 +0100923 msleep(600);
Mark Brown913d7b42010-03-03 13:47:03 +0000924 break;
925 }
Mark Brownf2644a22009-04-07 19:20:14 +0100926
Mark Brown913d7b42010-03-03 13:47:03 +0000927 return 0;
928}
929
930static int wm8960_set_bias_level_capless(struct snd_soc_codec *codec,
931 enum snd_soc_bias_level level)
932{
Mark Brownb2c812e2010-04-14 15:35:19 +0900933 struct wm8960_priv *wm8960 = snd_soc_codec_get_drvdata(codec);
Zidan Wang3176bf22015-08-11 19:25:15 +0800934 u16 pm2 = snd_soc_read(codec, WM8960_POWER2);
Zidan Wang75aa8862015-01-07 15:31:44 +0800935 int reg, ret;
Mark Brown913d7b42010-03-03 13:47:03 +0000936
937 switch (level) {
938 case SND_SOC_BIAS_ON:
939 break;
940
941 case SND_SOC_BIAS_PREPARE:
Lars-Peter Clausen93f32f52015-06-01 10:10:48 +0200942 switch (snd_soc_codec_get_bias_level(codec)) {
Mark Brown913d7b42010-03-03 13:47:03 +0000943 case SND_SOC_BIAS_STANDBY:
944 /* Enable anti pop mode */
945 snd_soc_update_bits(codec, WM8960_APOP1,
946 WM8960_POBCTRL | WM8960_SOFT_ST |
947 WM8960_BUFDCOPEN,
948 WM8960_POBCTRL | WM8960_SOFT_ST |
949 WM8960_BUFDCOPEN);
950
951 /* Enable LOUT1, ROUT1 and OUT3 if they're enabled */
952 reg = 0;
953 if (wm8960->lout1 && wm8960->lout1->power)
954 reg |= WM8960_PWR2_LOUT1;
955 if (wm8960->rout1 && wm8960->rout1->power)
956 reg |= WM8960_PWR2_ROUT1;
957 if (wm8960->out3 && wm8960->out3->power)
958 reg |= WM8960_PWR2_OUT3;
959 snd_soc_update_bits(codec, WM8960_POWER2,
960 WM8960_PWR2_LOUT1 |
961 WM8960_PWR2_ROUT1 |
962 WM8960_PWR2_OUT3, reg);
963
964 /* Enable VMID at 2*50k */
965 snd_soc_update_bits(codec, WM8960_POWER1,
966 WM8960_VMID_MASK, 0x80);
967
968 /* Ramp */
969 msleep(100);
970
971 /* Enable VREF */
972 snd_soc_update_bits(codec, WM8960_POWER1,
973 WM8960_VREF, WM8960_VREF);
974
975 msleep(100);
Zidan Wang75aa8862015-01-07 15:31:44 +0800976
977 if (!IS_ERR(wm8960->mclk)) {
978 ret = clk_prepare_enable(wm8960->mclk);
979 if (ret) {
980 dev_err(codec->dev,
981 "Failed to enable MCLK: %d\n",
982 ret);
983 return ret;
984 }
985 }
Zidan Wang3176bf22015-08-11 19:25:15 +0800986
987 ret = wm8960_configure_clocking(codec);
988 if (ret)
989 return ret;
990
Mark Brown913d7b42010-03-03 13:47:03 +0000991 break;
992
993 case SND_SOC_BIAS_ON:
Zidan Wang3176bf22015-08-11 19:25:15 +0800994 /*
995 * If it's sysclk auto mode, and the pll is enabled,
996 * disable the pll
997 */
998 if (wm8960->clk_id == WM8960_SYSCLK_AUTO && (pm2 & 0x1))
999 wm8960_set_pll(codec, 0, 0);
1000
Zidan Wang75aa8862015-01-07 15:31:44 +08001001 if (!IS_ERR(wm8960->mclk))
1002 clk_disable_unprepare(wm8960->mclk);
1003
Mark Brown913d7b42010-03-03 13:47:03 +00001004 /* Enable anti-pop mode */
1005 snd_soc_update_bits(codec, WM8960_APOP1,
1006 WM8960_POBCTRL | WM8960_SOFT_ST |
1007 WM8960_BUFDCOPEN,
1008 WM8960_POBCTRL | WM8960_SOFT_ST |
1009 WM8960_BUFDCOPEN);
1010
1011 /* Disable VMID and VREF */
1012 snd_soc_update_bits(codec, WM8960_POWER1,
1013 WM8960_VREF | WM8960_VMID_MASK, 0);
1014 break;
1015
Axel Linbc45df22011-10-07 21:50:23 +08001016 case SND_SOC_BIAS_OFF:
Mark Brown0ebe36c2012-09-10 19:23:57 +08001017 regcache_sync(wm8960->regmap);
Axel Linbc45df22011-10-07 21:50:23 +08001018 break;
Mark Brown913d7b42010-03-03 13:47:03 +00001019 default:
1020 break;
1021 }
1022 break;
1023
1024 case SND_SOC_BIAS_STANDBY:
Lars-Peter Clausen93f32f52015-06-01 10:10:48 +02001025 switch (snd_soc_codec_get_bias_level(codec)) {
Mark Brown913d7b42010-03-03 13:47:03 +00001026 case SND_SOC_BIAS_PREPARE:
1027 /* Disable HP discharge */
1028 snd_soc_update_bits(codec, WM8960_APOP2,
1029 WM8960_DISOP | WM8960_DRES_MASK,
1030 0);
1031
1032 /* Disable anti-pop features */
1033 snd_soc_update_bits(codec, WM8960_APOP1,
1034 WM8960_POBCTRL | WM8960_SOFT_ST |
1035 WM8960_BUFDCOPEN,
1036 WM8960_POBCTRL | WM8960_SOFT_ST |
1037 WM8960_BUFDCOPEN);
1038 break;
1039
1040 default:
1041 break;
1042 }
1043 break;
1044
1045 case SND_SOC_BIAS_OFF:
Mark Brownf2644a22009-04-07 19:20:14 +01001046 break;
1047 }
1048
Mark Brownf2644a22009-04-07 19:20:14 +01001049 return 0;
1050}
1051
1052/* PLL divisors */
1053struct _pll_div {
1054 u32 pre_div:1;
1055 u32 n:4;
1056 u32 k:24;
1057};
1058
Zidan Wang3176bf22015-08-11 19:25:15 +08001059static bool is_pll_freq_available(unsigned int source, unsigned int target)
1060{
1061 unsigned int Ndiv;
1062
1063 if (source == 0 || target == 0)
1064 return false;
1065
1066 /* Scale up target to PLL operating frequency */
1067 target *= 4;
1068 Ndiv = target / source;
1069
1070 if (Ndiv < 6) {
1071 source >>= 1;
1072 Ndiv = target / source;
1073 }
1074
1075 if ((Ndiv < 6) || (Ndiv > 12))
1076 return false;
1077
1078 return true;
1079}
1080
Mark Brownf2644a22009-04-07 19:20:14 +01001081/* The size in bits of the pll divide multiplied by 10
1082 * to allow rounding later */
1083#define FIXED_PLL_SIZE ((1 << 24) * 10)
1084
1085static int pll_factors(unsigned int source, unsigned int target,
1086 struct _pll_div *pll_div)
1087{
1088 unsigned long long Kpart;
1089 unsigned int K, Ndiv, Nmod;
1090
1091 pr_debug("WM8960 PLL: setting %dHz->%dHz\n", source, target);
1092
1093 /* Scale up target to PLL operating frequency */
1094 target *= 4;
1095
1096 Ndiv = target / source;
1097 if (Ndiv < 6) {
1098 source >>= 1;
1099 pll_div->pre_div = 1;
1100 Ndiv = target / source;
1101 } else
1102 pll_div->pre_div = 0;
1103
1104 if ((Ndiv < 6) || (Ndiv > 12)) {
1105 pr_err("WM8960 PLL: Unsupported N=%d\n", Ndiv);
1106 return -EINVAL;
1107 }
1108
1109 pll_div->n = Ndiv;
1110 Nmod = target % source;
1111 Kpart = FIXED_PLL_SIZE * (long long)Nmod;
1112
1113 do_div(Kpart, source);
1114
1115 K = Kpart & 0xFFFFFFFF;
1116
1117 /* Check if we need to round */
1118 if ((K % 10) >= 5)
1119 K += 5;
1120
1121 /* Move down to proper range now rounding is done */
1122 K /= 10;
1123
1124 pll_div->k = K;
1125
1126 pr_debug("WM8960 PLL: N=%x K=%x pre_div=%d\n",
1127 pll_div->n, pll_div->k, pll_div->pre_div);
1128
1129 return 0;
1130}
1131
Zidan Wang3176bf22015-08-11 19:25:15 +08001132static int wm8960_set_pll(struct snd_soc_codec *codec,
1133 unsigned int freq_in, unsigned int freq_out)
Mark Brownf2644a22009-04-07 19:20:14 +01001134{
Mark Brownf2644a22009-04-07 19:20:14 +01001135 u16 reg;
1136 static struct _pll_div pll_div;
1137 int ret;
1138
1139 if (freq_in && freq_out) {
1140 ret = pll_factors(freq_in, freq_out, &pll_div);
1141 if (ret != 0)
1142 return ret;
1143 }
1144
1145 /* Disable the PLL: even if we are changing the frequency the
1146 * PLL needs to be disabled while we do so. */
Axel Lin16b24882011-12-08 11:09:15 +08001147 snd_soc_update_bits(codec, WM8960_CLOCK1, 0x1, 0);
1148 snd_soc_update_bits(codec, WM8960_POWER2, 0x1, 0);
Mark Brownf2644a22009-04-07 19:20:14 +01001149
1150 if (!freq_in || !freq_out)
1151 return 0;
1152
Mark Brown17a52fd2009-07-05 17:24:50 +01001153 reg = snd_soc_read(codec, WM8960_PLL1) & ~0x3f;
Mark Brownf2644a22009-04-07 19:20:14 +01001154 reg |= pll_div.pre_div << 4;
1155 reg |= pll_div.n;
1156
1157 if (pll_div.k) {
1158 reg |= 0x20;
1159
Mike Dyer85fa5322013-08-16 18:36:28 +01001160 snd_soc_write(codec, WM8960_PLL2, (pll_div.k >> 16) & 0xff);
1161 snd_soc_write(codec, WM8960_PLL3, (pll_div.k >> 8) & 0xff);
1162 snd_soc_write(codec, WM8960_PLL4, pll_div.k & 0xff);
Mark Brownf2644a22009-04-07 19:20:14 +01001163 }
Mark Brown17a52fd2009-07-05 17:24:50 +01001164 snd_soc_write(codec, WM8960_PLL1, reg);
Mark Brownf2644a22009-04-07 19:20:14 +01001165
1166 /* Turn it on */
Axel Lin16b24882011-12-08 11:09:15 +08001167 snd_soc_update_bits(codec, WM8960_POWER2, 0x1, 0x1);
Mark Brownf2644a22009-04-07 19:20:14 +01001168 msleep(250);
Axel Lin16b24882011-12-08 11:09:15 +08001169 snd_soc_update_bits(codec, WM8960_CLOCK1, 0x1, 0x1);
Mark Brownf2644a22009-04-07 19:20:14 +01001170
1171 return 0;
1172}
1173
Zidan Wang3176bf22015-08-11 19:25:15 +08001174static int wm8960_set_dai_pll(struct snd_soc_dai *codec_dai, int pll_id,
1175 int source, unsigned int freq_in, unsigned int freq_out)
1176{
1177 struct snd_soc_codec *codec = codec_dai->codec;
1178 struct wm8960_priv *wm8960 = snd_soc_codec_get_drvdata(codec);
1179
1180 wm8960->freq_in = freq_in;
1181
1182 if (pll_id == WM8960_SYSCLK_AUTO)
1183 return 0;
1184
1185 return wm8960_set_pll(codec, freq_in, freq_out);
1186}
1187
Mark Brownf2644a22009-04-07 19:20:14 +01001188static int wm8960_set_dai_clkdiv(struct snd_soc_dai *codec_dai,
1189 int div_id, int div)
1190{
1191 struct snd_soc_codec *codec = codec_dai->codec;
1192 u16 reg;
1193
1194 switch (div_id) {
Mark Brownf2644a22009-04-07 19:20:14 +01001195 case WM8960_SYSCLKDIV:
Mark Brown17a52fd2009-07-05 17:24:50 +01001196 reg = snd_soc_read(codec, WM8960_CLOCK1) & 0x1f9;
1197 snd_soc_write(codec, WM8960_CLOCK1, reg | div);
Mark Brownf2644a22009-04-07 19:20:14 +01001198 break;
1199 case WM8960_DACDIV:
Mark Brown17a52fd2009-07-05 17:24:50 +01001200 reg = snd_soc_read(codec, WM8960_CLOCK1) & 0x1c7;
1201 snd_soc_write(codec, WM8960_CLOCK1, reg | div);
Mark Brownf2644a22009-04-07 19:20:14 +01001202 break;
1203 case WM8960_OPCLKDIV:
Mark Brown17a52fd2009-07-05 17:24:50 +01001204 reg = snd_soc_read(codec, WM8960_PLL1) & 0x03f;
1205 snd_soc_write(codec, WM8960_PLL1, reg | div);
Mark Brownf2644a22009-04-07 19:20:14 +01001206 break;
1207 case WM8960_DCLKDIV:
Mark Brown17a52fd2009-07-05 17:24:50 +01001208 reg = snd_soc_read(codec, WM8960_CLOCK2) & 0x03f;
1209 snd_soc_write(codec, WM8960_CLOCK2, reg | div);
Mark Brownf2644a22009-04-07 19:20:14 +01001210 break;
1211 case WM8960_TOCLKSEL:
Mark Brown17a52fd2009-07-05 17:24:50 +01001212 reg = snd_soc_read(codec, WM8960_ADDCTL1) & 0x1fd;
1213 snd_soc_write(codec, WM8960_ADDCTL1, reg | div);
Mark Brownf2644a22009-04-07 19:20:14 +01001214 break;
1215 default:
1216 return -EINVAL;
1217 }
1218
1219 return 0;
1220}
1221
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001222static int wm8960_set_bias_level(struct snd_soc_codec *codec,
1223 enum snd_soc_bias_level level)
1224{
1225 struct wm8960_priv *wm8960 = snd_soc_codec_get_drvdata(codec);
1226
1227 return wm8960->set_bias_level(codec, level);
1228}
1229
Zidan Wang0e50b512015-05-12 14:58:08 +08001230static int wm8960_set_dai_sysclk(struct snd_soc_dai *dai, int clk_id,
1231 unsigned int freq, int dir)
1232{
1233 struct snd_soc_codec *codec = dai->codec;
1234 struct wm8960_priv *wm8960 = snd_soc_codec_get_drvdata(codec);
1235
1236 switch (clk_id) {
1237 case WM8960_SYSCLK_MCLK:
1238 snd_soc_update_bits(codec, WM8960_CLOCK1,
1239 0x1, WM8960_SYSCLK_MCLK);
1240 break;
1241 case WM8960_SYSCLK_PLL:
1242 snd_soc_update_bits(codec, WM8960_CLOCK1,
1243 0x1, WM8960_SYSCLK_PLL);
1244 break;
Zidan Wang3176bf22015-08-11 19:25:15 +08001245 case WM8960_SYSCLK_AUTO:
1246 break;
Zidan Wang0e50b512015-05-12 14:58:08 +08001247 default:
1248 return -EINVAL;
1249 }
1250
1251 wm8960->sysclk = freq;
Zidan Wang3176bf22015-08-11 19:25:15 +08001252 wm8960->clk_id = clk_id;
Zidan Wang0e50b512015-05-12 14:58:08 +08001253
1254 return 0;
1255}
1256
Mark Brownf2644a22009-04-07 19:20:14 +01001257#define WM8960_RATES SNDRV_PCM_RATE_8000_48000
1258
1259#define WM8960_FORMATS \
1260 (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
Zidan Wang7a8c7862015-05-12 14:58:21 +08001261 SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
Mark Brownf2644a22009-04-07 19:20:14 +01001262
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01001263static const struct snd_soc_dai_ops wm8960_dai_ops = {
Mark Brownf2644a22009-04-07 19:20:14 +01001264 .hw_params = wm8960_hw_params,
Zidan Wang3176bf22015-08-11 19:25:15 +08001265 .hw_free = wm8960_hw_free,
Mark Brownf2644a22009-04-07 19:20:14 +01001266 .digital_mute = wm8960_mute,
1267 .set_fmt = wm8960_set_dai_fmt,
1268 .set_clkdiv = wm8960_set_dai_clkdiv,
1269 .set_pll = wm8960_set_dai_pll,
Zidan Wang0e50b512015-05-12 14:58:08 +08001270 .set_sysclk = wm8960_set_dai_sysclk,
Mark Brownf2644a22009-04-07 19:20:14 +01001271};
1272
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001273static struct snd_soc_dai_driver wm8960_dai = {
1274 .name = "wm8960-hifi",
Mark Brownf2644a22009-04-07 19:20:14 +01001275 .playback = {
1276 .stream_name = "Playback",
1277 .channels_min = 1,
1278 .channels_max = 2,
1279 .rates = WM8960_RATES,
1280 .formats = WM8960_FORMATS,},
1281 .capture = {
1282 .stream_name = "Capture",
1283 .channels_min = 1,
1284 .channels_max = 2,
1285 .rates = WM8960_RATES,
1286 .formats = WM8960_FORMATS,},
1287 .ops = &wm8960_dai_ops,
1288 .symmetric_rates = 1,
1289};
Mark Brownf2644a22009-04-07 19:20:14 +01001290
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001291static int wm8960_probe(struct snd_soc_codec *codec)
Mark Brownf2644a22009-04-07 19:20:14 +01001292{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001293 struct wm8960_priv *wm8960 = snd_soc_codec_get_drvdata(codec);
Zidan Wange2280c902014-11-20 19:07:48 +08001294 struct wm8960_data *pdata = &wm8960->pdata;
Mark Brownf2644a22009-04-07 19:20:14 +01001295
Zidan Wange2280c902014-11-20 19:07:48 +08001296 if (pdata->capless)
1297 wm8960->set_bias_level = wm8960_set_bias_level_capless;
1298 else
1299 wm8960->set_bias_level = wm8960_set_bias_level_out3;
Mark Brownf2644a22009-04-07 19:20:14 +01001300
Liam Girdwood022658b2012-02-03 17:43:09 +00001301 snd_soc_add_codec_controls(codec, wm8960_snd_controls,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001302 ARRAY_SIZE(wm8960_snd_controls));
1303 wm8960_add_widgets(codec);
Mark Brownf2644a22009-04-07 19:20:14 +01001304
1305 return 0;
1306}
1307
Julia Lawallf802d6c2016-08-31 23:52:27 +02001308static const struct snd_soc_codec_driver soc_codec_dev_wm8960 = {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001309 .probe = wm8960_probe,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001310 .set_bias_level = wm8960_set_bias_level,
Lars-Peter Clausen0a87a6e2014-11-23 13:37:33 +01001311 .suspend_bias_off = true,
Mark Brown0ebe36c2012-09-10 19:23:57 +08001312};
1313
1314static const struct regmap_config wm8960_regmap = {
1315 .reg_bits = 7,
1316 .val_bits = 9,
1317 .max_register = WM8960_PLL4,
1318
1319 .reg_defaults = wm8960_reg_defaults,
1320 .num_reg_defaults = ARRAY_SIZE(wm8960_reg_defaults),
1321 .cache_type = REGCACHE_RBTREE,
1322
1323 .volatile_reg = wm8960_volatile,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001324};
1325
Zidan Wange2280c902014-11-20 19:07:48 +08001326static void wm8960_set_pdata_from_of(struct i2c_client *i2c,
1327 struct wm8960_data *pdata)
1328{
1329 const struct device_node *np = i2c->dev.of_node;
1330
1331 if (of_property_read_bool(np, "wlf,capless"))
1332 pdata->capless = true;
1333
1334 if (of_property_read_bool(np, "wlf,shared-lrclk"))
1335 pdata->shared_lrclk = true;
1336}
1337
Bill Pemberton7a79e942012-12-07 09:26:37 -05001338static int wm8960_i2c_probe(struct i2c_client *i2c,
1339 const struct i2c_device_id *id)
Mark Brownf2644a22009-04-07 19:20:14 +01001340{
Mark Brown37061632012-09-13 11:46:58 +08001341 struct wm8960_data *pdata = dev_get_platdata(&i2c->dev);
Mark Brownf2644a22009-04-07 19:20:14 +01001342 struct wm8960_priv *wm8960;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001343 int ret;
Mark Brownf2644a22009-04-07 19:20:14 +01001344
Mark Brownb9791c02011-12-16 07:42:58 +01001345 wm8960 = devm_kzalloc(&i2c->dev, sizeof(struct wm8960_priv),
1346 GFP_KERNEL);
Mark Brownf2644a22009-04-07 19:20:14 +01001347 if (wm8960 == NULL)
1348 return -ENOMEM;
1349
Zidan Wang75aa8862015-01-07 15:31:44 +08001350 wm8960->mclk = devm_clk_get(&i2c->dev, "mclk");
1351 if (IS_ERR(wm8960->mclk)) {
1352 if (PTR_ERR(wm8960->mclk) == -EPROBE_DEFER)
1353 return -EPROBE_DEFER;
1354 }
1355
Sachin Kamatc5e6f5f2012-11-26 17:19:43 +05301356 wm8960->regmap = devm_regmap_init_i2c(i2c, &wm8960_regmap);
Mark Brown0ebe36c2012-09-10 19:23:57 +08001357 if (IS_ERR(wm8960->regmap))
1358 return PTR_ERR(wm8960->regmap);
1359
Zidan Wange2280c902014-11-20 19:07:48 +08001360 if (pdata)
1361 memcpy(&wm8960->pdata, pdata, sizeof(struct wm8960_data));
1362 else if (i2c->dev.of_node)
1363 wm8960_set_pdata_from_of(i2c, &wm8960->pdata);
1364
Zidan Wang3ad5e862014-11-27 16:53:08 +08001365 ret = wm8960_reset(wm8960->regmap);
1366 if (ret != 0) {
1367 dev_err(&i2c->dev, "Failed to issue reset\n");
1368 return ret;
1369 }
1370
1371 if (wm8960->pdata.shared_lrclk) {
Mark Brown37061632012-09-13 11:46:58 +08001372 ret = regmap_update_bits(wm8960->regmap, WM8960_ADDCTL2,
1373 0x4, 0x4);
1374 if (ret != 0) {
1375 dev_err(&i2c->dev, "Failed to enable LRCM: %d\n",
1376 ret);
1377 return ret;
1378 }
1379 }
1380
Zidan Wang3ad5e862014-11-27 16:53:08 +08001381 /* Latch the update bits */
1382 regmap_update_bits(wm8960->regmap, WM8960_LINVOL, 0x100, 0x100);
1383 regmap_update_bits(wm8960->regmap, WM8960_RINVOL, 0x100, 0x100);
1384 regmap_update_bits(wm8960->regmap, WM8960_LADC, 0x100, 0x100);
1385 regmap_update_bits(wm8960->regmap, WM8960_RADC, 0x100, 0x100);
1386 regmap_update_bits(wm8960->regmap, WM8960_LDAC, 0x100, 0x100);
1387 regmap_update_bits(wm8960->regmap, WM8960_RDAC, 0x100, 0x100);
1388 regmap_update_bits(wm8960->regmap, WM8960_LOUT1, 0x100, 0x100);
1389 regmap_update_bits(wm8960->regmap, WM8960_ROUT1, 0x100, 0x100);
1390 regmap_update_bits(wm8960->regmap, WM8960_LOUT2, 0x100, 0x100);
1391 regmap_update_bits(wm8960->regmap, WM8960_ROUT2, 0x100, 0x100);
1392
Mark Brownf2644a22009-04-07 19:20:14 +01001393 i2c_set_clientdata(i2c, wm8960);
Mark Brownf2644a22009-04-07 19:20:14 +01001394
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001395 ret = snd_soc_register_codec(&i2c->dev,
1396 &soc_codec_dev_wm8960, &wm8960_dai, 1);
Mark Brownb9791c02011-12-16 07:42:58 +01001397
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001398 return ret;
Mark Brownf2644a22009-04-07 19:20:14 +01001399}
1400
Bill Pemberton7a79e942012-12-07 09:26:37 -05001401static int wm8960_i2c_remove(struct i2c_client *client)
Mark Brownf2644a22009-04-07 19:20:14 +01001402{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001403 snd_soc_unregister_codec(&client->dev);
Mark Brownf2644a22009-04-07 19:20:14 +01001404 return 0;
1405}
1406
1407static const struct i2c_device_id wm8960_i2c_id[] = {
1408 { "wm8960", 0 },
1409 { }
1410};
1411MODULE_DEVICE_TABLE(i2c, wm8960_i2c_id);
1412
Zidan Wange2280c902014-11-20 19:07:48 +08001413static const struct of_device_id wm8960_of_match[] = {
1414 { .compatible = "wlf,wm8960", },
1415 { }
1416};
1417MODULE_DEVICE_TABLE(of, wm8960_of_match);
1418
Mark Brownf2644a22009-04-07 19:20:14 +01001419static struct i2c_driver wm8960_i2c_driver = {
1420 .driver = {
Mark Brown091edcc2011-12-02 22:08:49 +00001421 .name = "wm8960",
Zidan Wange2280c902014-11-20 19:07:48 +08001422 .of_match_table = wm8960_of_match,
Mark Brownf2644a22009-04-07 19:20:14 +01001423 },
1424 .probe = wm8960_i2c_probe,
Bill Pemberton7a79e942012-12-07 09:26:37 -05001425 .remove = wm8960_i2c_remove,
Mark Brownf2644a22009-04-07 19:20:14 +01001426 .id_table = wm8960_i2c_id,
1427};
1428
Sachin Kamat3c010e62012-08-06 17:25:36 +05301429module_i2c_driver(wm8960_i2c_driver);
Mark Brownf2644a22009-04-07 19:20:14 +01001430
Mark Brownf2644a22009-04-07 19:20:14 +01001431MODULE_DESCRIPTION("ASoC WM8960 driver");
1432MODULE_AUTHOR("Liam Girdwood");
1433MODULE_LICENSE("GPL");