blob: 269526bcc0396ea831b75fad200045d2695a0fc4 [file] [log] [blame]
Kukjin Kimcc511b82011-12-27 08:18:36 +01001/*
Sachin Kamatcbf08b92014-03-21 02:14:30 +09002 * SAMSUNG EXYNOS Flattened Device Tree enabled machine
Kukjin Kimcc511b82011-12-27 08:18:36 +01003 *
Sachin Kamatcbf08b92014-03-21 02:14:30 +09004 * Copyright (c) 2010-2014 Samsung Electronics Co., Ltd.
5 * http://www.samsung.com
Kukjin Kimcc511b82011-12-27 08:18:36 +01006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11
Sachin Kamatcbf08b92014-03-21 02:14:30 +090012#include <linux/init.h>
Kukjin Kimcc511b82011-12-27 08:18:36 +010013#include <linux/io.h>
Sachin Kamatcbf08b92014-03-21 02:14:30 +090014#include <linux/kernel.h>
Tushar Behera334a1c72014-02-14 10:32:45 +090015#include <linux/serial_s3c.h>
Arnd Bergmann237c78b2012-01-07 12:30:20 +000016#include <linux/of.h>
Thomas Abrahame873a472012-05-15 16:25:23 +090017#include <linux/of_address.h>
Sachin Kamatcbf08b92014-03-21 02:14:30 +090018#include <linux/of_fdt.h>
19#include <linux/of_platform.h>
Bartlomiej Zolnierkiewicz35baa332013-08-30 12:15:04 +020020#include <linux/platform_device.h>
Sachin Kamatcbf08b92014-03-21 02:14:30 +090021#include <linux/pm_domain.h>
Kukjin Kimcc511b82011-12-27 08:18:36 +010022
Amit Daniel Kachhapb756a502012-03-08 02:07:41 -080023#include <asm/cacheflush.h>
Sachin Kamatcbf08b92014-03-21 02:14:30 +090024#include <asm/hardware/cache-l2x0.h>
25#include <asm/mach/arch.h>
26#include <asm/mach/map.h>
27#include <asm/memory.h>
Kukjin Kimcc511b82011-12-27 08:18:36 +010028
Kukjin Kimcc511b82011-12-27 08:18:36 +010029#include "common.h"
Sachin Kamatcbf08b92014-03-21 02:14:30 +090030#include "mfc.h"
Kukjin Kim65c9a852013-12-19 04:06:56 +090031#include "regs-pmu.h"
Pankaj Dubey318fd202014-07-08 07:54:08 +090032#include "regs-sys.h"
Kukjin Kim65c9a852013-12-19 04:06:56 +090033
Kukjin Kim94c7ca72012-02-11 22:15:45 +090034static struct map_desc exynos4_iodesc[] __initdata = {
35 {
Kukjin Kimcc511b82011-12-27 08:18:36 +010036 .virtual = (unsigned long)S3C_VA_SYS,
37 .pfn = __phys_to_pfn(EXYNOS4_PA_SYSCON),
38 .length = SZ_64K,
39 .type = MT_DEVICE,
40 }, {
41 .virtual = (unsigned long)S3C_VA_TIMER,
42 .pfn = __phys_to_pfn(EXYNOS4_PA_TIMER),
43 .length = SZ_16K,
44 .type = MT_DEVICE,
45 }, {
46 .virtual = (unsigned long)S3C_VA_WATCHDOG,
47 .pfn = __phys_to_pfn(EXYNOS4_PA_WATCHDOG),
48 .length = SZ_4K,
49 .type = MT_DEVICE,
50 }, {
51 .virtual = (unsigned long)S5P_VA_SROMC,
52 .pfn = __phys_to_pfn(EXYNOS4_PA_SROMC),
53 .length = SZ_4K,
54 .type = MT_DEVICE,
55 }, {
56 .virtual = (unsigned long)S5P_VA_SYSTIMER,
57 .pfn = __phys_to_pfn(EXYNOS4_PA_SYSTIMER),
58 .length = SZ_4K,
59 .type = MT_DEVICE,
60 }, {
61 .virtual = (unsigned long)S5P_VA_PMU,
62 .pfn = __phys_to_pfn(EXYNOS4_PA_PMU),
63 .length = SZ_64K,
64 .type = MT_DEVICE,
65 }, {
66 .virtual = (unsigned long)S5P_VA_COMBINER_BASE,
67 .pfn = __phys_to_pfn(EXYNOS4_PA_COMBINER),
68 .length = SZ_4K,
69 .type = MT_DEVICE,
70 }, {
71 .virtual = (unsigned long)S5P_VA_GIC_CPU,
72 .pfn = __phys_to_pfn(EXYNOS4_PA_GIC_CPU),
73 .length = SZ_64K,
74 .type = MT_DEVICE,
75 }, {
76 .virtual = (unsigned long)S5P_VA_GIC_DIST,
77 .pfn = __phys_to_pfn(EXYNOS4_PA_GIC_DIST),
78 .length = SZ_64K,
79 .type = MT_DEVICE,
80 }, {
Kukjin Kimcc511b82011-12-27 08:18:36 +010081 .virtual = (unsigned long)S5P_VA_CMU,
82 .pfn = __phys_to_pfn(EXYNOS4_PA_CMU),
83 .length = SZ_128K,
84 .type = MT_DEVICE,
85 }, {
86 .virtual = (unsigned long)S5P_VA_COREPERI_BASE,
87 .pfn = __phys_to_pfn(EXYNOS4_PA_COREPERI),
88 .length = SZ_8K,
89 .type = MT_DEVICE,
90 }, {
91 .virtual = (unsigned long)S5P_VA_L2CC,
92 .pfn = __phys_to_pfn(EXYNOS4_PA_L2CC),
93 .length = SZ_4K,
94 .type = MT_DEVICE,
95 }, {
Kukjin Kimcc511b82011-12-27 08:18:36 +010096 .virtual = (unsigned long)S5P_VA_DMC0,
97 .pfn = __phys_to_pfn(EXYNOS4_PA_DMC0),
MyungJoo Ham2bde0b02011-12-01 15:12:30 +090098 .length = SZ_64K,
99 .type = MT_DEVICE,
100 }, {
101 .virtual = (unsigned long)S5P_VA_DMC1,
102 .pfn = __phys_to_pfn(EXYNOS4_PA_DMC1),
103 .length = SZ_64K,
Kukjin Kimcc511b82011-12-27 08:18:36 +0100104 .type = MT_DEVICE,
105 }, {
Kukjin Kimcc511b82011-12-27 08:18:36 +0100106 .virtual = (unsigned long)S3C_VA_USB_HSPHY,
107 .pfn = __phys_to_pfn(EXYNOS4_PA_HSPHY),
108 .length = SZ_4K,
109 .type = MT_DEVICE,
110 },
111};
112
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900113static struct map_desc exynos5_iodesc[] __initdata = {
114 {
115 .virtual = (unsigned long)S3C_VA_SYS,
116 .pfn = __phys_to_pfn(EXYNOS5_PA_SYSCON),
117 .length = SZ_64K,
118 .type = MT_DEVICE,
119 }, {
120 .virtual = (unsigned long)S3C_VA_TIMER,
121 .pfn = __phys_to_pfn(EXYNOS5_PA_TIMER),
122 .length = SZ_16K,
123 .type = MT_DEVICE,
124 }, {
125 .virtual = (unsigned long)S3C_VA_WATCHDOG,
126 .pfn = __phys_to_pfn(EXYNOS5_PA_WATCHDOG),
127 .length = SZ_4K,
128 .type = MT_DEVICE,
129 }, {
130 .virtual = (unsigned long)S5P_VA_SROMC,
131 .pfn = __phys_to_pfn(EXYNOS5_PA_SROMC),
132 .length = SZ_4K,
133 .type = MT_DEVICE,
134 }, {
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900135 .virtual = (unsigned long)S5P_VA_CMU,
136 .pfn = __phys_to_pfn(EXYNOS5_PA_CMU),
137 .length = 144 * SZ_1K,
138 .type = MT_DEVICE,
139 }, {
140 .virtual = (unsigned long)S5P_VA_PMU,
141 .pfn = __phys_to_pfn(EXYNOS5_PA_PMU),
142 .length = SZ_64K,
143 .type = MT_DEVICE,
Kukjin Kim2edb36c2012-11-15 15:48:56 +0900144 },
145};
146
Pankaj Dubey5e299f62014-07-08 07:51:11 +0900147static void exynos_restart(enum reboot_mode mode, const char *cmd)
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900148{
Thomas Abraham60db7e52013-01-24 10:09:13 -0800149 struct device_node *np;
Sachin Kamatcbf08b92014-03-21 02:14:30 +0900150 u32 val = 0x1;
151 void __iomem *addr = EXYNOS_SWRESET;
Chander Kashyapeff4e7c2013-06-19 00:29:35 +0900152
153 if (of_machine_is_compatible("samsung,exynos5440")) {
Jungseok Lee1ba830c2013-05-25 06:33:03 +0900154 u32 status;
Thomas Abraham60db7e52013-01-24 10:09:13 -0800155 np = of_find_compatible_node(NULL, NULL, "samsung,exynos5440-clock");
Jungseok Lee1ba830c2013-05-25 06:33:03 +0900156
157 addr = of_iomap(np, 0) + 0xbc;
158 status = __raw_readl(addr);
159
Thomas Abraham60db7e52013-01-24 10:09:13 -0800160 addr = of_iomap(np, 0) + 0xcc;
Jungseok Lee1ba830c2013-05-25 06:33:03 +0900161 val = __raw_readl(addr);
162
163 val = (val & 0xffff0000) | (status & 0xffff);
Kukjin Kim2edb36c2012-11-15 15:48:56 +0900164 }
165
166 __raw_writel(val, addr);
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900167}
168
Bartlomiej Zolnierkiewicz35baa332013-08-30 12:15:04 +0200169static struct platform_device exynos_cpuidle = {
Daniel Lezcano277f5042014-05-09 06:56:29 +0900170 .name = "exynos_cpuidle",
171 .dev.platform_data = exynos_enter_aftr,
172 .id = -1,
Bartlomiej Zolnierkiewicz35baa332013-08-30 12:15:04 +0200173};
174
175void __init exynos_cpuidle_init(void)
176{
Tomasz Figabed71182014-07-11 08:15:32 +0900177 if (soc_is_exynos4210() || soc_is_exynos5250())
178 platform_device_register(&exynos_cpuidle);
Bartlomiej Zolnierkiewicz35baa332013-08-30 12:15:04 +0200179}
180
Lukasz Majewskid568b6f2013-11-28 13:42:42 +0100181void __init exynos_cpufreq_init(void)
182{
183 platform_device_register_simple("exynos-cpufreq", -1, NULL, 0);
184}
185
Olof Johansson1754c422014-06-02 21:47:46 -0700186void __iomem *sysram_base_addr;
187void __iomem *sysram_ns_base_addr;
188
189void __init exynos_sysram_init(void)
190{
191 struct device_node *node;
192
193 for_each_compatible_node(node, NULL, "samsung,exynos4210-sysram") {
194 if (!of_device_is_available(node))
195 continue;
196 sysram_base_addr = of_iomap(node, 0);
197 break;
198 }
199
200 for_each_compatible_node(node, NULL, "samsung,exynos4210-sysram-ns") {
201 if (!of_device_is_available(node))
202 continue;
203 sysram_ns_base_addr = of_iomap(node, 0);
204 break;
205 }
206}
207
Pankaj Dubey5e299f62014-07-08 07:51:11 +0900208static void __init exynos_init_late(void)
Shawn Guobb13fab2012-04-26 10:35:40 +0800209{
Kukjin Kim2edb36c2012-11-15 15:48:56 +0900210 if (of_machine_is_compatible("samsung,exynos5440"))
211 /* to be supported later */
212 return;
213
Sylwester Nawrocki1fd3cbc2013-12-21 06:33:30 +0900214 pm_genpd_poweroff_unused();
Tomasz Figa559ba232014-03-18 07:28:22 +0900215 exynos_pm_init();
Shawn Guobb13fab2012-04-26 10:35:40 +0800216}
217
Arnd Bergmann564d06b2013-06-19 01:36:56 +0900218static int __init exynos_fdt_map_chipid(unsigned long node, const char *uname,
Thomas Abrahamf5f83c72013-04-23 22:46:53 +0900219 int depth, void *data)
220{
221 struct map_desc iodesc;
Sachin Kamat3eb93642014-05-05 14:56:48 +0530222 const __be32 *reg;
Rob Herring9d0c4df2014-04-01 23:49:03 -0500223 int len;
Thomas Abrahamf5f83c72013-04-23 22:46:53 +0900224
225 if (!of_flat_dt_is_compatible(node, "samsung,exynos4210-chipid") &&
226 !of_flat_dt_is_compatible(node, "samsung,exynos5440-clock"))
227 return 0;
228
229 reg = of_get_flat_dt_prop(node, "reg", &len);
230 if (reg == NULL || len != (sizeof(unsigned long) * 2))
231 return 0;
232
233 iodesc.pfn = __phys_to_pfn(be32_to_cpu(reg[0]));
234 iodesc.length = be32_to_cpu(reg[1]) - 1;
235 iodesc.virtual = (unsigned long)S5P_VA_CHIPID;
236 iodesc.type = MT_DEVICE;
237 iotable_init(&iodesc, 1);
238 return 1;
239}
Thomas Abrahamf5f83c72013-04-23 22:46:53 +0900240
Kukjin Kimcc511b82011-12-27 08:18:36 +0100241/*
242 * exynos_map_io
243 *
244 * register the standard cpu IO areas
245 */
Sachin Kamat6eb84662014-03-21 02:09:39 +0900246static void __init exynos_map_io(void)
247{
Sachin Kamatcbf08b92014-03-21 02:14:30 +0900248 if (soc_is_exynos4())
Sachin Kamat6eb84662014-03-21 02:09:39 +0900249 iotable_init(exynos4_iodesc, ARRAY_SIZE(exynos4_iodesc));
250
Sachin Kamatcbf08b92014-03-21 02:14:30 +0900251 if (soc_is_exynos5())
Sachin Kamat6eb84662014-03-21 02:09:39 +0900252 iotable_init(exynos5_iodesc, ARRAY_SIZE(exynos5_iodesc));
Sachin Kamat6eb84662014-03-21 02:09:39 +0900253}
Kukjin Kimcc511b82011-12-27 08:18:36 +0100254
Pankaj Dubey5e299f62014-07-08 07:51:11 +0900255static void __init exynos_init_io(void)
Kukjin Kimcc511b82011-12-27 08:18:36 +0100256{
Doug Anderson9c1fcdc2013-06-05 13:56:33 -0700257 debug_ll_io_init();
258
Tomasz Figa04fae592013-06-15 09:13:25 +0900259 of_scan_flat_dt(exynos_fdt_map_chipid, NULL);
Kukjin Kim2edb36c2012-11-15 15:48:56 +0900260
Kukjin Kimcc511b82011-12-27 08:18:36 +0100261 /* detect cpu id and rev. */
262 s5p_init_cpu(S5P_VA_CHIPID);
263
Sachin Kamat6eb84662014-03-21 02:09:39 +0900264 exynos_map_io();
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900265}
266
Sachin Kamatcbf08b92014-03-21 02:14:30 +0900267static void __init exynos_dt_machine_init(void)
Kukjin Kimcc511b82011-12-27 08:18:36 +0100268{
Sachin Kamatcbf08b92014-03-21 02:14:30 +0900269 struct device_node *i2c_np;
270 const char *i2c_compat = "samsung,s3c2440-i2c";
271 unsigned int tmp;
272 int id;
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900273
Sachin Kamatcbf08b92014-03-21 02:14:30 +0900274 /*
275 * Exynos5's legacy i2c controller and new high speed i2c
276 * controller have muxed interrupt sources. By default the
277 * interrupts for 4-channel HS-I2C controller are enabled.
278 * If node for first four channels of legacy i2c controller
279 * are available then re-configure the interrupts via the
280 * system register.
281 */
282 if (soc_is_exynos5()) {
283 for_each_compatible_node(i2c_np, NULL, i2c_compat) {
284 if (of_device_is_available(i2c_np)) {
285 id = of_alias_get_id(i2c_np, "i2c");
286 if (id < 4) {
287 tmp = readl(EXYNOS5_SYS_I2C_CFG);
288 writel(tmp & ~(0x1 << id),
289 EXYNOS5_SYS_I2C_CFG);
290 }
291 }
292 }
293 }
294
Olof Johansson1754c422014-06-02 21:47:46 -0700295 /*
296 * This is called from smp_prepare_cpus if we've built for SMP, but
297 * we still need to set it up for PM and firmware ops if not.
298 */
Abhilash Kesavan73ea6ec2014-07-05 06:09:18 +0900299 if (!IS_ENABLED(CONFIG_SMP))
Olof Johansson1754c422014-06-02 21:47:46 -0700300 exynos_sysram_init();
301
Sachin Kamatcbf08b92014-03-21 02:14:30 +0900302 exynos_cpuidle_init();
303 exynos_cpufreq_init();
304
305 of_platform_populate(NULL, of_default_bus_match_table, NULL, NULL);
Kukjin Kimcc511b82011-12-27 08:18:36 +0100306}
Sachin Kamatcbf08b92014-03-21 02:14:30 +0900307
308static char const *exynos_dt_compat[] __initconst = {
Chanwoo Choi940bc582014-05-26 04:12:26 +0900309 "samsung,exynos3",
310 "samsung,exynos3250",
Sachin Kamat48681232014-03-21 02:14:59 +0900311 "samsung,exynos4",
Sachin Kamatcbf08b92014-03-21 02:14:30 +0900312 "samsung,exynos4210",
313 "samsung,exynos4212",
314 "samsung,exynos4412",
Sachin Kamat48681232014-03-21 02:14:59 +0900315 "samsung,exynos5",
Sachin Kamatcbf08b92014-03-21 02:14:30 +0900316 "samsung,exynos5250",
Pankaj Dubeyed08f102014-05-26 04:28:17 +0900317 "samsung,exynos5260",
Sachin Kamatcbf08b92014-03-21 02:14:30 +0900318 "samsung,exynos5420",
319 "samsung,exynos5440",
320 NULL
321};
322
323static void __init exynos_reserve(void)
324{
325#ifdef CONFIG_S5P_DEV_MFC
326 int i;
327 char *mfc_mem[] = {
328 "samsung,mfc-v5",
329 "samsung,mfc-v6",
330 "samsung,mfc-v7",
331 };
332
333 for (i = 0; i < ARRAY_SIZE(mfc_mem); i++)
334 if (of_scan_flat_dt(s5p_fdt_alloc_mfc_mem, mfc_mem[i]))
335 break;
336#endif
337}
338
339DT_MACHINE_START(EXYNOS_DT, "SAMSUNG EXYNOS (Flattened Device Tree)")
340 /* Maintainer: Thomas Abraham <thomas.abraham@linaro.org> */
341 /* Maintainer: Kukjin Kim <kgene.kim@samsung.com> */
Russell King15b0bc42014-04-28 15:54:08 +0100342 .l2c_aux_val = 0x3c400001,
343 .l2c_aux_mask = 0xc20fffff,
Sachin Kamatcbf08b92014-03-21 02:14:30 +0900344 .smp = smp_ops(exynos_smp_ops),
345 .map_io = exynos_init_io,
346 .init_early = exynos_firmware_init,
347 .init_machine = exynos_dt_machine_init,
348 .init_late = exynos_init_late,
349 .dt_compat = exynos_dt_compat,
350 .restart = exynos_restart,
351 .reserve = exynos_reserve,
352MACHINE_END