blob: a763c0862da992fed850c174aa003e3bd2b4a7e2 [file] [log] [blame]
Kukjin Kimcc511b82011-12-27 08:18:36 +01001/*
Sachin Kamatcbf08b92014-03-21 02:14:30 +09002 * SAMSUNG EXYNOS Flattened Device Tree enabled machine
Kukjin Kimcc511b82011-12-27 08:18:36 +01003 *
Sachin Kamatcbf08b92014-03-21 02:14:30 +09004 * Copyright (c) 2010-2014 Samsung Electronics Co., Ltd.
5 * http://www.samsung.com
Kukjin Kimcc511b82011-12-27 08:18:36 +01006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11
Sachin Kamatcbf08b92014-03-21 02:14:30 +090012#include <linux/init.h>
Kukjin Kimcc511b82011-12-27 08:18:36 +010013#include <linux/io.h>
Sachin Kamatcbf08b92014-03-21 02:14:30 +090014#include <linux/kernel.h>
Tushar Behera334a1c72014-02-14 10:32:45 +090015#include <linux/serial_s3c.h>
Arnd Bergmann237c78b2012-01-07 12:30:20 +000016#include <linux/of.h>
Thomas Abrahame873a472012-05-15 16:25:23 +090017#include <linux/of_address.h>
Sachin Kamatcbf08b92014-03-21 02:14:30 +090018#include <linux/of_fdt.h>
19#include <linux/of_platform.h>
Bartlomiej Zolnierkiewicz35baa332013-08-30 12:15:04 +020020#include <linux/platform_device.h>
Sachin Kamatcbf08b92014-03-21 02:14:30 +090021#include <linux/pm_domain.h>
Kukjin Kimcc511b82011-12-27 08:18:36 +010022
Amit Daniel Kachhapb756a502012-03-08 02:07:41 -080023#include <asm/cacheflush.h>
Sachin Kamatcbf08b92014-03-21 02:14:30 +090024#include <asm/hardware/cache-l2x0.h>
25#include <asm/mach/arch.h>
26#include <asm/mach/map.h>
27#include <asm/memory.h>
Kukjin Kimcc511b82011-12-27 08:18:36 +010028
Kukjin Kimcc511b82011-12-27 08:18:36 +010029#include <plat/cpu.h>
Kukjin Kimcc511b82011-12-27 08:18:36 +010030
31#include "common.h"
Sachin Kamatcbf08b92014-03-21 02:14:30 +090032#include "mfc.h"
Kukjin Kim65c9a852013-12-19 04:06:56 +090033#include "regs-pmu.h"
34
Kukjin Kim94c7ca72012-02-11 22:15:45 +090035static struct map_desc exynos4_iodesc[] __initdata = {
36 {
Kukjin Kimcc511b82011-12-27 08:18:36 +010037 .virtual = (unsigned long)S3C_VA_SYS,
38 .pfn = __phys_to_pfn(EXYNOS4_PA_SYSCON),
39 .length = SZ_64K,
40 .type = MT_DEVICE,
41 }, {
42 .virtual = (unsigned long)S3C_VA_TIMER,
43 .pfn = __phys_to_pfn(EXYNOS4_PA_TIMER),
44 .length = SZ_16K,
45 .type = MT_DEVICE,
46 }, {
47 .virtual = (unsigned long)S3C_VA_WATCHDOG,
48 .pfn = __phys_to_pfn(EXYNOS4_PA_WATCHDOG),
49 .length = SZ_4K,
50 .type = MT_DEVICE,
51 }, {
52 .virtual = (unsigned long)S5P_VA_SROMC,
53 .pfn = __phys_to_pfn(EXYNOS4_PA_SROMC),
54 .length = SZ_4K,
55 .type = MT_DEVICE,
56 }, {
57 .virtual = (unsigned long)S5P_VA_SYSTIMER,
58 .pfn = __phys_to_pfn(EXYNOS4_PA_SYSTIMER),
59 .length = SZ_4K,
60 .type = MT_DEVICE,
61 }, {
62 .virtual = (unsigned long)S5P_VA_PMU,
63 .pfn = __phys_to_pfn(EXYNOS4_PA_PMU),
64 .length = SZ_64K,
65 .type = MT_DEVICE,
66 }, {
67 .virtual = (unsigned long)S5P_VA_COMBINER_BASE,
68 .pfn = __phys_to_pfn(EXYNOS4_PA_COMBINER),
69 .length = SZ_4K,
70 .type = MT_DEVICE,
71 }, {
72 .virtual = (unsigned long)S5P_VA_GIC_CPU,
73 .pfn = __phys_to_pfn(EXYNOS4_PA_GIC_CPU),
74 .length = SZ_64K,
75 .type = MT_DEVICE,
76 }, {
77 .virtual = (unsigned long)S5P_VA_GIC_DIST,
78 .pfn = __phys_to_pfn(EXYNOS4_PA_GIC_DIST),
79 .length = SZ_64K,
80 .type = MT_DEVICE,
81 }, {
Kukjin Kimcc511b82011-12-27 08:18:36 +010082 .virtual = (unsigned long)S5P_VA_CMU,
83 .pfn = __phys_to_pfn(EXYNOS4_PA_CMU),
84 .length = SZ_128K,
85 .type = MT_DEVICE,
86 }, {
87 .virtual = (unsigned long)S5P_VA_COREPERI_BASE,
88 .pfn = __phys_to_pfn(EXYNOS4_PA_COREPERI),
89 .length = SZ_8K,
90 .type = MT_DEVICE,
91 }, {
92 .virtual = (unsigned long)S5P_VA_L2CC,
93 .pfn = __phys_to_pfn(EXYNOS4_PA_L2CC),
94 .length = SZ_4K,
95 .type = MT_DEVICE,
96 }, {
Kukjin Kimcc511b82011-12-27 08:18:36 +010097 .virtual = (unsigned long)S5P_VA_DMC0,
98 .pfn = __phys_to_pfn(EXYNOS4_PA_DMC0),
MyungJoo Ham2bde0b02011-12-01 15:12:30 +090099 .length = SZ_64K,
100 .type = MT_DEVICE,
101 }, {
102 .virtual = (unsigned long)S5P_VA_DMC1,
103 .pfn = __phys_to_pfn(EXYNOS4_PA_DMC1),
104 .length = SZ_64K,
Kukjin Kimcc511b82011-12-27 08:18:36 +0100105 .type = MT_DEVICE,
106 }, {
Kukjin Kimcc511b82011-12-27 08:18:36 +0100107 .virtual = (unsigned long)S3C_VA_USB_HSPHY,
108 .pfn = __phys_to_pfn(EXYNOS4_PA_HSPHY),
109 .length = SZ_4K,
110 .type = MT_DEVICE,
111 },
112};
113
114static struct map_desc exynos4_iodesc0[] __initdata = {
115 {
116 .virtual = (unsigned long)S5P_VA_SYSRAM,
117 .pfn = __phys_to_pfn(EXYNOS4_PA_SYSRAM0),
118 .length = SZ_4K,
119 .type = MT_DEVICE,
120 },
121};
122
123static struct map_desc exynos4_iodesc1[] __initdata = {
124 {
125 .virtual = (unsigned long)S5P_VA_SYSRAM,
126 .pfn = __phys_to_pfn(EXYNOS4_PA_SYSRAM1),
127 .length = SZ_4K,
128 .type = MT_DEVICE,
129 },
130};
131
Tomasz Figa41de8982012-12-11 13:58:43 +0900132static struct map_desc exynos4210_iodesc[] __initdata = {
133 {
134 .virtual = (unsigned long)S5P_VA_SYSRAM_NS,
135 .pfn = __phys_to_pfn(EXYNOS4210_PA_SYSRAM_NS),
136 .length = SZ_4K,
137 .type = MT_DEVICE,
138 },
139};
140
141static struct map_desc exynos4x12_iodesc[] __initdata = {
142 {
143 .virtual = (unsigned long)S5P_VA_SYSRAM_NS,
144 .pfn = __phys_to_pfn(EXYNOS4x12_PA_SYSRAM_NS),
145 .length = SZ_4K,
146 .type = MT_DEVICE,
147 },
148};
149
150static struct map_desc exynos5250_iodesc[] __initdata = {
151 {
152 .virtual = (unsigned long)S5P_VA_SYSRAM_NS,
153 .pfn = __phys_to_pfn(EXYNOS5250_PA_SYSRAM_NS),
154 .length = SZ_4K,
155 .type = MT_DEVICE,
156 },
157};
158
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900159static struct map_desc exynos5_iodesc[] __initdata = {
160 {
161 .virtual = (unsigned long)S3C_VA_SYS,
162 .pfn = __phys_to_pfn(EXYNOS5_PA_SYSCON),
163 .length = SZ_64K,
164 .type = MT_DEVICE,
165 }, {
166 .virtual = (unsigned long)S3C_VA_TIMER,
167 .pfn = __phys_to_pfn(EXYNOS5_PA_TIMER),
168 .length = SZ_16K,
169 .type = MT_DEVICE,
170 }, {
171 .virtual = (unsigned long)S3C_VA_WATCHDOG,
172 .pfn = __phys_to_pfn(EXYNOS5_PA_WATCHDOG),
173 .length = SZ_4K,
174 .type = MT_DEVICE,
175 }, {
176 .virtual = (unsigned long)S5P_VA_SROMC,
177 .pfn = __phys_to_pfn(EXYNOS5_PA_SROMC),
178 .length = SZ_4K,
179 .type = MT_DEVICE,
180 }, {
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900181 .virtual = (unsigned long)S5P_VA_SYSRAM,
182 .pfn = __phys_to_pfn(EXYNOS5_PA_SYSRAM),
183 .length = SZ_4K,
184 .type = MT_DEVICE,
185 }, {
186 .virtual = (unsigned long)S5P_VA_CMU,
187 .pfn = __phys_to_pfn(EXYNOS5_PA_CMU),
188 .length = 144 * SZ_1K,
189 .type = MT_DEVICE,
190 }, {
191 .virtual = (unsigned long)S5P_VA_PMU,
192 .pfn = __phys_to_pfn(EXYNOS5_PA_PMU),
193 .length = SZ_64K,
194 .type = MT_DEVICE,
Kukjin Kim2edb36c2012-11-15 15:48:56 +0900195 },
196};
197
Sachin Kamatcbf08b92014-03-21 02:14:30 +0900198void exynos_restart(enum reboot_mode mode, const char *cmd)
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900199{
Thomas Abraham60db7e52013-01-24 10:09:13 -0800200 struct device_node *np;
Sachin Kamatcbf08b92014-03-21 02:14:30 +0900201 u32 val = 0x1;
202 void __iomem *addr = EXYNOS_SWRESET;
Chander Kashyapeff4e7c2013-06-19 00:29:35 +0900203
204 if (of_machine_is_compatible("samsung,exynos5440")) {
Jungseok Lee1ba830c2013-05-25 06:33:03 +0900205 u32 status;
Thomas Abraham60db7e52013-01-24 10:09:13 -0800206 np = of_find_compatible_node(NULL, NULL, "samsung,exynos5440-clock");
Jungseok Lee1ba830c2013-05-25 06:33:03 +0900207
208 addr = of_iomap(np, 0) + 0xbc;
209 status = __raw_readl(addr);
210
Thomas Abraham60db7e52013-01-24 10:09:13 -0800211 addr = of_iomap(np, 0) + 0xcc;
Jungseok Lee1ba830c2013-05-25 06:33:03 +0900212 val = __raw_readl(addr);
213
214 val = (val & 0xffff0000) | (status & 0xffff);
Kukjin Kim2edb36c2012-11-15 15:48:56 +0900215 }
216
217 __raw_writel(val, addr);
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900218}
219
Bartlomiej Zolnierkiewicz35baa332013-08-30 12:15:04 +0200220static struct platform_device exynos_cpuidle = {
221 .name = "exynos_cpuidle",
222 .id = -1,
223};
224
225void __init exynos_cpuidle_init(void)
226{
227 platform_device_register(&exynos_cpuidle);
228}
229
Lukasz Majewskid568b6f2013-11-28 13:42:42 +0100230void __init exynos_cpufreq_init(void)
231{
232 platform_device_register_simple("exynos-cpufreq", -1, NULL, 0);
233}
234
Shawn Guobb13fab2012-04-26 10:35:40 +0800235void __init exynos_init_late(void)
236{
Kukjin Kim2edb36c2012-11-15 15:48:56 +0900237 if (of_machine_is_compatible("samsung,exynos5440"))
238 /* to be supported later */
239 return;
240
Sylwester Nawrocki1fd3cbc2013-12-21 06:33:30 +0900241 pm_genpd_poweroff_unused();
Tomasz Figa559ba232014-03-18 07:28:22 +0900242 exynos_pm_init();
Shawn Guobb13fab2012-04-26 10:35:40 +0800243}
244
Arnd Bergmann564d06b2013-06-19 01:36:56 +0900245static int __init exynos_fdt_map_chipid(unsigned long node, const char *uname,
Thomas Abrahamf5f83c72013-04-23 22:46:53 +0900246 int depth, void *data)
247{
248 struct map_desc iodesc;
249 __be32 *reg;
250 unsigned long len;
251
252 if (!of_flat_dt_is_compatible(node, "samsung,exynos4210-chipid") &&
253 !of_flat_dt_is_compatible(node, "samsung,exynos5440-clock"))
254 return 0;
255
256 reg = of_get_flat_dt_prop(node, "reg", &len);
257 if (reg == NULL || len != (sizeof(unsigned long) * 2))
258 return 0;
259
260 iodesc.pfn = __phys_to_pfn(be32_to_cpu(reg[0]));
261 iodesc.length = be32_to_cpu(reg[1]) - 1;
262 iodesc.virtual = (unsigned long)S5P_VA_CHIPID;
263 iodesc.type = MT_DEVICE;
264 iotable_init(&iodesc, 1);
265 return 1;
266}
Thomas Abrahamf5f83c72013-04-23 22:46:53 +0900267
Kukjin Kimcc511b82011-12-27 08:18:36 +0100268/*
269 * exynos_map_io
270 *
271 * register the standard cpu IO areas
272 */
Sachin Kamat6eb84662014-03-21 02:09:39 +0900273static void __init exynos_map_io(void)
274{
Sachin Kamatcbf08b92014-03-21 02:14:30 +0900275 if (soc_is_exynos4())
Sachin Kamat6eb84662014-03-21 02:09:39 +0900276 iotable_init(exynos4_iodesc, ARRAY_SIZE(exynos4_iodesc));
277
Sachin Kamatcbf08b92014-03-21 02:14:30 +0900278 if (soc_is_exynos5())
Sachin Kamat6eb84662014-03-21 02:09:39 +0900279 iotable_init(exynos5_iodesc, ARRAY_SIZE(exynos5_iodesc));
280
281 if (soc_is_exynos4210()) {
282 if (samsung_rev() == EXYNOS4210_REV_0)
283 iotable_init(exynos4_iodesc0,
284 ARRAY_SIZE(exynos4_iodesc0));
285 else
286 iotable_init(exynos4_iodesc1,
287 ARRAY_SIZE(exynos4_iodesc1));
288 iotable_init(exynos4210_iodesc, ARRAY_SIZE(exynos4210_iodesc));
289 }
290 if (soc_is_exynos4212() || soc_is_exynos4412())
291 iotable_init(exynos4x12_iodesc, ARRAY_SIZE(exynos4x12_iodesc));
292 if (soc_is_exynos5250())
293 iotable_init(exynos5250_iodesc, ARRAY_SIZE(exynos5250_iodesc));
294}
Kukjin Kimcc511b82011-12-27 08:18:36 +0100295
Arnd Bergmann0e2238e2013-06-19 01:36:47 +0900296void __init exynos_init_io(void)
Kukjin Kimcc511b82011-12-27 08:18:36 +0100297{
Doug Anderson9c1fcdc2013-06-05 13:56:33 -0700298 debug_ll_io_init();
299
Tomasz Figa04fae592013-06-15 09:13:25 +0900300 of_scan_flat_dt(exynos_fdt_map_chipid, NULL);
Kukjin Kim2edb36c2012-11-15 15:48:56 +0900301
Kukjin Kimcc511b82011-12-27 08:18:36 +0100302 /* detect cpu id and rev. */
303 s5p_init_cpu(S5P_VA_CHIPID);
304
Sachin Kamat6eb84662014-03-21 02:09:39 +0900305 exynos_map_io();
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900306}
307
Thomas Abraham9ee6af92012-05-15 15:47:40 +0900308struct bus_type exynos_subsys = {
309 .name = "exynos-core",
310 .dev_name = "exynos-core",
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900311};
312
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900313static int __init exynos_core_init(void)
Kukjin Kimcc511b82011-12-27 08:18:36 +0100314{
Thomas Abraham9ee6af92012-05-15 15:47:40 +0900315 return subsys_system_register(&exynos_subsys, NULL);
Kukjin Kimcc511b82011-12-27 08:18:36 +0100316}
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900317core_initcall(exynos_core_init);
Kukjin Kimcc511b82011-12-27 08:18:36 +0100318
Sachin Kamatcbf08b92014-03-21 02:14:30 +0900319static void __init exynos_dt_machine_init(void)
Kukjin Kimcc511b82011-12-27 08:18:36 +0100320{
Sachin Kamatcbf08b92014-03-21 02:14:30 +0900321 struct device_node *i2c_np;
322 const char *i2c_compat = "samsung,s3c2440-i2c";
323 unsigned int tmp;
324 int id;
Kukjin Kim94c7ca72012-02-11 22:15:45 +0900325
Sachin Kamatcbf08b92014-03-21 02:14:30 +0900326 /*
327 * Exynos5's legacy i2c controller and new high speed i2c
328 * controller have muxed interrupt sources. By default the
329 * interrupts for 4-channel HS-I2C controller are enabled.
330 * If node for first four channels of legacy i2c controller
331 * are available then re-configure the interrupts via the
332 * system register.
333 */
334 if (soc_is_exynos5()) {
335 for_each_compatible_node(i2c_np, NULL, i2c_compat) {
336 if (of_device_is_available(i2c_np)) {
337 id = of_alias_get_id(i2c_np, "i2c");
338 if (id < 4) {
339 tmp = readl(EXYNOS5_SYS_I2C_CFG);
340 writel(tmp & ~(0x1 << id),
341 EXYNOS5_SYS_I2C_CFG);
342 }
343 }
344 }
345 }
346
347 exynos_cpuidle_init();
348 exynos_cpufreq_init();
349
350 of_platform_populate(NULL, of_default_bus_match_table, NULL, NULL);
Kukjin Kimcc511b82011-12-27 08:18:36 +0100351}
Sachin Kamatcbf08b92014-03-21 02:14:30 +0900352
353static char const *exynos_dt_compat[] __initconst = {
Sachin Kamat48681232014-03-21 02:14:59 +0900354 "samsung,exynos4",
Sachin Kamatcbf08b92014-03-21 02:14:30 +0900355 "samsung,exynos4210",
356 "samsung,exynos4212",
357 "samsung,exynos4412",
Sachin Kamat48681232014-03-21 02:14:59 +0900358 "samsung,exynos5",
Sachin Kamatcbf08b92014-03-21 02:14:30 +0900359 "samsung,exynos5250",
360 "samsung,exynos5420",
361 "samsung,exynos5440",
362 NULL
363};
364
365static void __init exynos_reserve(void)
366{
367#ifdef CONFIG_S5P_DEV_MFC
368 int i;
369 char *mfc_mem[] = {
370 "samsung,mfc-v5",
371 "samsung,mfc-v6",
372 "samsung,mfc-v7",
373 };
374
375 for (i = 0; i < ARRAY_SIZE(mfc_mem); i++)
376 if (of_scan_flat_dt(s5p_fdt_alloc_mfc_mem, mfc_mem[i]))
377 break;
378#endif
379}
380
381DT_MACHINE_START(EXYNOS_DT, "SAMSUNG EXYNOS (Flattened Device Tree)")
382 /* Maintainer: Thomas Abraham <thomas.abraham@linaro.org> */
383 /* Maintainer: Kukjin Kim <kgene.kim@samsung.com> */
Russell King15b0bc42014-04-28 15:54:08 +0100384 .l2c_aux_val = 0x3c400001,
385 .l2c_aux_mask = 0xc20fffff,
Sachin Kamatcbf08b92014-03-21 02:14:30 +0900386 .smp = smp_ops(exynos_smp_ops),
387 .map_io = exynos_init_io,
388 .init_early = exynos_firmware_init,
389 .init_machine = exynos_dt_machine_init,
390 .init_late = exynos_init_late,
391 .dt_compat = exynos_dt_compat,
392 .restart = exynos_restart,
393 .reserve = exynos_reserve,
394MACHINE_END