blob: 13c7cc44345475d24767de26d4e95e401ec1b1a2 [file] [log] [blame]
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04002 * Marvell 88e6xxx common definitions
3 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00004 * Copyright (c) 2008 Marvell Semiconductor
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 */
11
12#ifndef __MV88E6XXX_H
13#define __MV88E6XXX_H
14
Vivien Didelot194fea72015-08-10 09:09:47 -040015#include <linux/if_vlan.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020016#include <linux/irq.h>
Andrew Lunn52638f72016-05-10 23:27:22 +020017#include <linux/gpio/consumer.h>
Vivien Didelot194fea72015-08-10 09:09:47 -040018
Andrew Lunn80c46272015-06-20 18:42:30 +020019#ifndef UINT64_MAX
20#define UINT64_MAX (u64)(~((u64)0))
21#endif
22
Andrew Lunncca8b132015-04-02 04:06:39 +020023#define SMI_CMD 0x00
24#define SMI_CMD_BUSY BIT(15)
25#define SMI_CMD_CLAUSE_22 BIT(12)
26#define SMI_CMD_OP_22_WRITE ((1 << 10) | SMI_CMD_BUSY | SMI_CMD_CLAUSE_22)
27#define SMI_CMD_OP_22_READ ((2 << 10) | SMI_CMD_BUSY | SMI_CMD_CLAUSE_22)
28#define SMI_CMD_OP_45_WRITE_ADDR ((0 << 10) | SMI_CMD_BUSY)
29#define SMI_CMD_OP_45_WRITE_DATA ((1 << 10) | SMI_CMD_BUSY)
30#define SMI_CMD_OP_45_READ_DATA ((2 << 10) | SMI_CMD_BUSY)
31#define SMI_CMD_OP_45_READ_DATA_INC ((3 << 10) | SMI_CMD_BUSY)
32#define SMI_DATA 0x01
Guenter Roeckb2eb0662015-04-02 04:06:30 +020033
Vivien Didelot09cb7df2016-08-15 17:19:01 -040034/* PHY Registers */
35#define PHY_PAGE 0x16
36#define PHY_PAGE_COPPER 0x00
37
38#define ADDR_SERDES 0x0f
39#define SERDES_PAGE_FIBER 0x01
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +000040
Andrew Lunncca8b132015-04-02 04:06:39 +020041#define PORT_STATUS 0x00
42#define PORT_STATUS_PAUSE_EN BIT(15)
43#define PORT_STATUS_MY_PAUSE BIT(14)
44#define PORT_STATUS_HD_FLOW BIT(13)
45#define PORT_STATUS_PHY_DETECT BIT(12)
46#define PORT_STATUS_LINK BIT(11)
47#define PORT_STATUS_DUPLEX BIT(10)
48#define PORT_STATUS_SPEED_MASK 0x0300
49#define PORT_STATUS_SPEED_10 0x0000
50#define PORT_STATUS_SPEED_100 0x0100
51#define PORT_STATUS_SPEED_1000 0x0200
52#define PORT_STATUS_EEE BIT(6) /* 6352 */
53#define PORT_STATUS_AM_DIS BIT(6) /* 6165 */
54#define PORT_STATUS_MGMII BIT(6) /* 6185 */
55#define PORT_STATUS_TX_PAUSED BIT(5)
56#define PORT_STATUS_FLOW_CTRL BIT(4)
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +000057#define PORT_STATUS_CMODE_MASK 0x0f
58#define PORT_STATUS_CMODE_100BASE_X 0x8
59#define PORT_STATUS_CMODE_1000BASE_X 0x9
60#define PORT_STATUS_CMODE_SGMII 0xa
Andrew Lunncca8b132015-04-02 04:06:39 +020061#define PORT_PCS_CTRL 0x01
Andrew Lunne7e72ac2015-08-31 15:56:51 +020062#define PORT_PCS_CTRL_RGMII_DELAY_RXCLK BIT(15)
63#define PORT_PCS_CTRL_RGMII_DELAY_TXCLK BIT(14)
Vivien Didelot96a2b402016-11-04 03:23:35 +010064#define PORT_PCS_CTRL_FORCE_SPEED BIT(13) /* 6390 */
65#define PORT_PCS_CTRL_ALTSPEED BIT(12) /* 6390 */
66#define PORT_PCS_CTRL_200BASE BIT(12) /* 6352 */
Andrew Lunn54d792f2015-05-06 01:09:47 +020067#define PORT_PCS_CTRL_FC BIT(7)
68#define PORT_PCS_CTRL_FORCE_FC BIT(6)
69#define PORT_PCS_CTRL_LINK_UP BIT(5)
70#define PORT_PCS_CTRL_FORCE_LINK BIT(4)
71#define PORT_PCS_CTRL_DUPLEX_FULL BIT(3)
72#define PORT_PCS_CTRL_FORCE_DUPLEX BIT(2)
Vivien Didelot96a2b402016-11-04 03:23:35 +010073#define PORT_PCS_CTRL_SPEED_MASK (0x03)
74#define PORT_PCS_CTRL_SPEED_10 (0x00)
75#define PORT_PCS_CTRL_SPEED_100 (0x01)
76#define PORT_PCS_CTRL_SPEED_200 (0x02) /* 6065 and non Gb chips */
77#define PORT_PCS_CTRL_SPEED_1000 (0x02)
78#define PORT_PCS_CTRL_SPEED_10000 (0x03) /* 6390X */
79#define PORT_PCS_CTRL_SPEED_UNFORCED (0x03)
Andrew Lunn54d792f2015-05-06 01:09:47 +020080#define PORT_PAUSE_CTRL 0x02
Andrew Lunn3ce0e652016-12-03 04:45:20 +010081#define PORT_FLOW_CTRL_LIMIT_IN ((0x00 << 8) | BIT(15))
82#define PORT_FLOW_CTRL_LIMIT_OUT ((0x01 << 8) | BIT(15))
Andrew Lunncca8b132015-04-02 04:06:39 +020083#define PORT_SWITCH_ID 0x03
Vivien Didelotf6271e62016-04-17 13:23:59 -040084#define PORT_SWITCH_ID_PROD_NUM_6085 0x04a
85#define PORT_SWITCH_ID_PROD_NUM_6095 0x095
Stefan Eichenberger7d381a02016-11-22 17:47:21 +010086#define PORT_SWITCH_ID_PROD_NUM_6097 0x099
Vivien Didelotf6271e62016-04-17 13:23:59 -040087#define PORT_SWITCH_ID_PROD_NUM_6131 0x106
88#define PORT_SWITCH_ID_PROD_NUM_6320 0x115
89#define PORT_SWITCH_ID_PROD_NUM_6123 0x121
90#define PORT_SWITCH_ID_PROD_NUM_6161 0x161
91#define PORT_SWITCH_ID_PROD_NUM_6165 0x165
92#define PORT_SWITCH_ID_PROD_NUM_6171 0x171
93#define PORT_SWITCH_ID_PROD_NUM_6172 0x172
94#define PORT_SWITCH_ID_PROD_NUM_6175 0x175
95#define PORT_SWITCH_ID_PROD_NUM_6176 0x176
96#define PORT_SWITCH_ID_PROD_NUM_6185 0x1a7
Andrew Lunn1a3b39e2016-11-21 23:26:57 +010097#define PORT_SWITCH_ID_PROD_NUM_6190 0x190
98#define PORT_SWITCH_ID_PROD_NUM_6190X 0x0a0
99#define PORT_SWITCH_ID_PROD_NUM_6191 0x191
Vivien Didelotf6271e62016-04-17 13:23:59 -0400100#define PORT_SWITCH_ID_PROD_NUM_6240 0x240
Andrew Lunn1a3b39e2016-11-21 23:26:57 +0100101#define PORT_SWITCH_ID_PROD_NUM_6290 0x290
Vivien Didelotf6271e62016-04-17 13:23:59 -0400102#define PORT_SWITCH_ID_PROD_NUM_6321 0x310
103#define PORT_SWITCH_ID_PROD_NUM_6352 0x352
104#define PORT_SWITCH_ID_PROD_NUM_6350 0x371
105#define PORT_SWITCH_ID_PROD_NUM_6351 0x375
Andrew Lunn1a3b39e2016-11-21 23:26:57 +0100106#define PORT_SWITCH_ID_PROD_NUM_6390 0x390
107#define PORT_SWITCH_ID_PROD_NUM_6390X 0x0a1
Andrew Lunncca8b132015-04-02 04:06:39 +0200108#define PORT_CONTROL 0x04
Andrew Lunn54d792f2015-05-06 01:09:47 +0200109#define PORT_CONTROL_USE_CORE_TAG BIT(15)
110#define PORT_CONTROL_DROP_ON_LOCK BIT(14)
111#define PORT_CONTROL_EGRESS_UNMODIFIED (0x0 << 12)
112#define PORT_CONTROL_EGRESS_UNTAGGED (0x1 << 12)
113#define PORT_CONTROL_EGRESS_TAGGED (0x2 << 12)
114#define PORT_CONTROL_EGRESS_ADD_TAG (0x3 << 12)
Andrew Lunn56995cb2016-12-03 04:35:19 +0100115#define PORT_CONTROL_EGRESS_MASK (0x3 << 12)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200116#define PORT_CONTROL_HEADER BIT(11)
117#define PORT_CONTROL_IGMP_MLD_SNOOP BIT(10)
118#define PORT_CONTROL_DOUBLE_TAG BIT(9)
119#define PORT_CONTROL_FRAME_MODE_NORMAL (0x0 << 8)
120#define PORT_CONTROL_FRAME_MODE_DSA (0x1 << 8)
121#define PORT_CONTROL_FRAME_MODE_PROVIDER (0x2 << 8)
122#define PORT_CONTROL_FRAME_ETHER_TYPE_DSA (0x3 << 8)
Andrew Lunn56995cb2016-12-03 04:35:19 +0100123#define PORT_CONTROL_FRAME_MASK (0x3 << 8)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200124#define PORT_CONTROL_DSA_TAG BIT(8)
125#define PORT_CONTROL_VLAN_TUNNEL BIT(7)
126#define PORT_CONTROL_TAG_IF_BOTH BIT(6)
127#define PORT_CONTROL_USE_IP BIT(5)
128#define PORT_CONTROL_USE_TAG BIT(4)
129#define PORT_CONTROL_FORWARD_UNKNOWN_MC BIT(3)
130#define PORT_CONTROL_FORWARD_UNKNOWN BIT(2)
Andrew Lunn56995cb2016-12-03 04:35:19 +0100131#define PORT_CONTROL_NOT_EGRESS_UNKNOWN_DA (0x0 << 2)
132#define PORT_CONTROL_NOT_EGRESS_UNKNOWN_MULTICAST_DA (0x1 << 2)
133#define PORT_CONTROL_NOT_EGRESS_UNKNOWN_UNITCAST_DA (0x2 << 2)
134#define PORT_CONTROL_EGRESS_ALL_UNKNOWN_DA (0x3 << 2)
Andrew Lunncca8b132015-04-02 04:06:39 +0200135#define PORT_CONTROL_STATE_MASK 0x03
136#define PORT_CONTROL_STATE_DISABLED 0x00
137#define PORT_CONTROL_STATE_BLOCKING 0x01
138#define PORT_CONTROL_STATE_LEARNING 0x02
139#define PORT_CONTROL_STATE_FORWARDING 0x03
140#define PORT_CONTROL_1 0x05
Vivien Didelot2db9ce12016-02-26 13:16:04 -0500141#define PORT_CONTROL_1_FID_11_4_MASK (0xff << 0)
Andrew Lunncca8b132015-04-02 04:06:39 +0200142#define PORT_BASE_VLAN 0x06
Vivien Didelot2db9ce12016-02-26 13:16:04 -0500143#define PORT_BASE_VLAN_FID_3_0_MASK (0xf << 12)
Andrew Lunncca8b132015-04-02 04:06:39 +0200144#define PORT_DEFAULT_VLAN 0x07
Vivien Didelotb8fee952015-08-13 12:52:19 -0400145#define PORT_DEFAULT_VLAN_MASK 0xfff
Andrew Lunncca8b132015-04-02 04:06:39 +0200146#define PORT_CONTROL_2 0x08
Andrew Lunn54d792f2015-05-06 01:09:47 +0200147#define PORT_CONTROL_2_IGNORE_FCS BIT(15)
148#define PORT_CONTROL_2_VTU_PRI_OVERRIDE BIT(14)
149#define PORT_CONTROL_2_SA_PRIO_OVERRIDE BIT(13)
150#define PORT_CONTROL_2_DA_PRIO_OVERRIDE BIT(12)
151#define PORT_CONTROL_2_JUMBO_1522 (0x00 << 12)
152#define PORT_CONTROL_2_JUMBO_2048 (0x01 << 12)
153#define PORT_CONTROL_2_JUMBO_10240 (0x02 << 12)
Vivien Didelot8efdda42015-08-13 12:52:23 -0400154#define PORT_CONTROL_2_8021Q_MASK (0x03 << 10)
155#define PORT_CONTROL_2_8021Q_DISABLED (0x00 << 10)
156#define PORT_CONTROL_2_8021Q_FALLBACK (0x01 << 10)
157#define PORT_CONTROL_2_8021Q_CHECK (0x02 << 10)
158#define PORT_CONTROL_2_8021Q_SECURE (0x03 << 10)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200159#define PORT_CONTROL_2_DISCARD_TAGGED BIT(9)
160#define PORT_CONTROL_2_DISCARD_UNTAGGED BIT(8)
161#define PORT_CONTROL_2_MAP_DA BIT(7)
162#define PORT_CONTROL_2_DEFAULT_FORWARD BIT(6)
163#define PORT_CONTROL_2_FORWARD_UNKNOWN BIT(6)
164#define PORT_CONTROL_2_EGRESS_MONITOR BIT(5)
165#define PORT_CONTROL_2_INGRESS_MONITOR BIT(4)
Andrew Lunncca8b132015-04-02 04:06:39 +0200166#define PORT_RATE_CONTROL 0x09
167#define PORT_RATE_CONTROL_2 0x0a
168#define PORT_ASSOC_VECTOR 0x0b
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -0500169#define PORT_ASSOC_VECTOR_HOLD_AT_1 BIT(15)
170#define PORT_ASSOC_VECTOR_INT_AGE_OUT BIT(14)
171#define PORT_ASSOC_VECTOR_LOCKED_PORT BIT(13)
172#define PORT_ASSOC_VECTOR_IGNORE_WRONG BIT(12)
173#define PORT_ASSOC_VECTOR_REFRESH_LOCKED BIT(11)
Andrew Lunn54d792f2015-05-06 01:09:47 +0200174#define PORT_ATU_CONTROL 0x0c
175#define PORT_PRI_OVERRIDE 0x0d
176#define PORT_ETH_TYPE 0x0f
Andrew Lunncca8b132015-04-02 04:06:39 +0200177#define PORT_IN_DISCARD_LO 0x10
178#define PORT_IN_DISCARD_HI 0x11
179#define PORT_IN_FILTERED 0x12
180#define PORT_OUT_FILTERED 0x13
Andrew Lunn54d792f2015-05-06 01:09:47 +0200181#define PORT_TAG_REGMAP_0123 0x18
182#define PORT_TAG_REGMAP_4567 0x19
Andrew Lunnef0a7312016-12-03 04:35:16 +0100183#define PORT_IEEE_PRIO_MAP_TABLE 0x18 /* 6390 */
184#define PORT_IEEE_PRIO_MAP_TABLE_UPDATE BIT(15)
185#define PORT_IEEE_PRIO_MAP_TABLE_INGRESS_PCP (0x0 << 12)
186#define PORT_IEEE_PRIO_MAP_TABLE_EGRESS_GREEN_PCP (0x1 << 12)
187#define PORT_IEEE_PRIO_MAP_TABLE_EGRESS_YELLOW_PCP (0x2 << 12)
188#define PORT_IEEE_PRIO_MAP_TABLE_EGRESS_AVB_PCP (0x3 << 12)
189#define PORT_IEEE_PRIO_MAP_TABLE_EGRESS_GREEN_DSCP (0x5 << 12)
190#define PORT_IEEE_PRIO_MAP_TABLE_EGRESS_YELLOW_DSCP (0x6 << 12)
191#define PORT_IEEE_PRIO_MAP_TABLE_EGRESS_AVB_DSCP (0x7 << 12)
192#define PORT_IEEE_PRIO_MAP_TABLE_POINTER_SHIFT 9
Andrew Lunncca8b132015-04-02 04:06:39 +0200193
Andrew Lunncca8b132015-04-02 04:06:39 +0200194#define GLOBAL_STATUS 0x00
195#define GLOBAL_STATUS_PPU_STATE BIT(15) /* 6351 and 6171 */
196/* Two bits for 6165, 6185 etc */
197#define GLOBAL_STATUS_PPU_MASK (0x3 << 14)
198#define GLOBAL_STATUS_PPU_DISABLED_RST (0x0 << 14)
199#define GLOBAL_STATUS_PPU_INITIALIZING (0x1 << 14)
200#define GLOBAL_STATUS_PPU_DISABLED (0x2 << 14)
201#define GLOBAL_STATUS_PPU_POLLING (0x3 << 14)
Andrew Lunndc30c352016-10-16 19:56:49 +0200202#define GLOBAL_STATUS_IRQ_AVB 8
203#define GLOBAL_STATUS_IRQ_DEVICE 7
204#define GLOBAL_STATUS_IRQ_STATS 6
205#define GLOBAL_STATUS_IRQ_VTU_PROBLEM 5
206#define GLOBAL_STATUS_IRQ_VTU_DONE 4
207#define GLOBAL_STATUS_IRQ_ATU_PROBLEM 3
208#define GLOBAL_STATUS_IRQ_ATU_DONE 2
209#define GLOBAL_STATUS_IRQ_TCAM_DONE 1
210#define GLOBAL_STATUS_IRQ_EEPROM_DONE 0
Andrew Lunncca8b132015-04-02 04:06:39 +0200211#define GLOBAL_MAC_01 0x01
212#define GLOBAL_MAC_23 0x02
213#define GLOBAL_MAC_45 0x03
Vivien Didelot6dc10bb2016-09-29 12:21:55 -0400214#define GLOBAL_ATU_FID 0x01
215#define GLOBAL_VTU_FID 0x02
Vivien Didelotb8fee952015-08-13 12:52:19 -0400216#define GLOBAL_VTU_FID_MASK 0xfff
217#define GLOBAL_VTU_SID 0x03 /* 6097 6165 6351 6352 */
218#define GLOBAL_VTU_SID_MASK 0x3f
Andrew Lunncca8b132015-04-02 04:06:39 +0200219#define GLOBAL_CONTROL 0x04
220#define GLOBAL_CONTROL_SW_RESET BIT(15)
221#define GLOBAL_CONTROL_PPU_ENABLE BIT(14)
222#define GLOBAL_CONTROL_DISCARD_EXCESS BIT(13) /* 6352 */
223#define GLOBAL_CONTROL_SCHED_PRIO BIT(11) /* 6152 */
224#define GLOBAL_CONTROL_MAX_FRAME_1632 BIT(10) /* 6152 */
Andrew Lunn54d792f2015-05-06 01:09:47 +0200225#define GLOBAL_CONTROL_RELOAD_EEPROM BIT(9) /* 6152 */
Andrew Lunncca8b132015-04-02 04:06:39 +0200226#define GLOBAL_CONTROL_DEVICE_EN BIT(7)
227#define GLOBAL_CONTROL_STATS_DONE_EN BIT(6)
228#define GLOBAL_CONTROL_VTU_PROBLEM_EN BIT(5)
229#define GLOBAL_CONTROL_VTU_DONE_EN BIT(4)
230#define GLOBAL_CONTROL_ATU_PROBLEM_EN BIT(3)
231#define GLOBAL_CONTROL_ATU_DONE_EN BIT(2)
232#define GLOBAL_CONTROL_TCAM_EN BIT(1)
233#define GLOBAL_CONTROL_EEPROM_DONE_EN BIT(0)
234#define GLOBAL_VTU_OP 0x05
Vivien Didelot6b17e862015-08-13 12:52:18 -0400235#define GLOBAL_VTU_OP_BUSY BIT(15)
236#define GLOBAL_VTU_OP_FLUSH_ALL ((0x01 << 12) | GLOBAL_VTU_OP_BUSY)
Vivien Didelot7dad08d2015-08-13 12:52:21 -0400237#define GLOBAL_VTU_OP_VTU_LOAD_PURGE ((0x03 << 12) | GLOBAL_VTU_OP_BUSY)
Vivien Didelotb8fee952015-08-13 12:52:19 -0400238#define GLOBAL_VTU_OP_VTU_GET_NEXT ((0x04 << 12) | GLOBAL_VTU_OP_BUSY)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -0400239#define GLOBAL_VTU_OP_STU_LOAD_PURGE ((0x05 << 12) | GLOBAL_VTU_OP_BUSY)
240#define GLOBAL_VTU_OP_STU_GET_NEXT ((0x06 << 12) | GLOBAL_VTU_OP_BUSY)
Andrew Lunncca8b132015-04-02 04:06:39 +0200241#define GLOBAL_VTU_VID 0x06
Vivien Didelotb8fee952015-08-13 12:52:19 -0400242#define GLOBAL_VTU_VID_MASK 0xfff
243#define GLOBAL_VTU_VID_VALID BIT(12)
Andrew Lunncca8b132015-04-02 04:06:39 +0200244#define GLOBAL_VTU_DATA_0_3 0x07
245#define GLOBAL_VTU_DATA_4_7 0x08
246#define GLOBAL_VTU_DATA_8_11 0x09
Vivien Didelotb8fee952015-08-13 12:52:19 -0400247#define GLOBAL_VTU_STU_DATA_MASK 0x03
248#define GLOBAL_VTU_DATA_MEMBER_TAG_UNMODIFIED 0x00
249#define GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED 0x01
250#define GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED 0x02
251#define GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER 0x03
Vivien Didelot0d3b33e2015-08-13 12:52:22 -0400252#define GLOBAL_STU_DATA_PORT_STATE_DISABLED 0x00
253#define GLOBAL_STU_DATA_PORT_STATE_BLOCKING 0x01
254#define GLOBAL_STU_DATA_PORT_STATE_LEARNING 0x02
255#define GLOBAL_STU_DATA_PORT_STATE_FORWARDING 0x03
Andrew Lunncca8b132015-04-02 04:06:39 +0200256#define GLOBAL_ATU_CONTROL 0x0a
Andrew Lunn54d792f2015-05-06 01:09:47 +0200257#define GLOBAL_ATU_CONTROL_LEARN2ALL BIT(3)
Andrew Lunncca8b132015-04-02 04:06:39 +0200258#define GLOBAL_ATU_OP 0x0b
259#define GLOBAL_ATU_OP_BUSY BIT(15)
260#define GLOBAL_ATU_OP_NOP (0 << 12)
Vivien Didelot7fb5e752015-09-04 14:34:12 -0400261#define GLOBAL_ATU_OP_FLUSH_MOVE_ALL ((1 << 12) | GLOBAL_ATU_OP_BUSY)
262#define GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC ((2 << 12) | GLOBAL_ATU_OP_BUSY)
Andrew Lunncca8b132015-04-02 04:06:39 +0200263#define GLOBAL_ATU_OP_LOAD_DB ((3 << 12) | GLOBAL_ATU_OP_BUSY)
264#define GLOBAL_ATU_OP_GET_NEXT_DB ((4 << 12) | GLOBAL_ATU_OP_BUSY)
Vivien Didelot7fb5e752015-09-04 14:34:12 -0400265#define GLOBAL_ATU_OP_FLUSH_MOVE_ALL_DB ((5 << 12) | GLOBAL_ATU_OP_BUSY)
266#define GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC_DB ((6 << 12) | GLOBAL_ATU_OP_BUSY)
Andrew Lunncca8b132015-04-02 04:06:39 +0200267#define GLOBAL_ATU_OP_GET_CLR_VIOLATION ((7 << 12) | GLOBAL_ATU_OP_BUSY)
268#define GLOBAL_ATU_DATA 0x0c
Andrew Lunn8a0a2652015-06-20 18:42:29 +0200269#define GLOBAL_ATU_DATA_TRUNK BIT(15)
Vivien Didelotfd231c82015-08-10 09:09:50 -0400270#define GLOBAL_ATU_DATA_TRUNK_ID_MASK 0x00f0
271#define GLOBAL_ATU_DATA_TRUNK_ID_SHIFT 4
Andrew Lunn8a0a2652015-06-20 18:42:29 +0200272#define GLOBAL_ATU_DATA_PORT_VECTOR_MASK 0x3ff0
273#define GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT 4
Andrew Lunncca8b132015-04-02 04:06:39 +0200274#define GLOBAL_ATU_DATA_STATE_MASK 0x0f
275#define GLOBAL_ATU_DATA_STATE_UNUSED 0x00
276#define GLOBAL_ATU_DATA_STATE_UC_MGMT 0x0d
277#define GLOBAL_ATU_DATA_STATE_UC_STATIC 0x0e
278#define GLOBAL_ATU_DATA_STATE_UC_PRIO_OVER 0x0f
279#define GLOBAL_ATU_DATA_STATE_MC_NONE_RATE 0x05
280#define GLOBAL_ATU_DATA_STATE_MC_STATIC 0x07
281#define GLOBAL_ATU_DATA_STATE_MC_MGMT 0x0e
282#define GLOBAL_ATU_DATA_STATE_MC_PRIO_OVER 0x0f
283#define GLOBAL_ATU_MAC_01 0x0d
284#define GLOBAL_ATU_MAC_23 0x0e
285#define GLOBAL_ATU_MAC_45 0x0f
286#define GLOBAL_IP_PRI_0 0x10
287#define GLOBAL_IP_PRI_1 0x11
288#define GLOBAL_IP_PRI_2 0x12
289#define GLOBAL_IP_PRI_3 0x13
290#define GLOBAL_IP_PRI_4 0x14
291#define GLOBAL_IP_PRI_5 0x15
292#define GLOBAL_IP_PRI_6 0x16
293#define GLOBAL_IP_PRI_7 0x17
294#define GLOBAL_IEEE_PRI 0x18
295#define GLOBAL_CORE_TAG_TYPE 0x19
296#define GLOBAL_MONITOR_CONTROL 0x1a
Andrew Lunn15966a22015-05-06 01:09:49 +0200297#define GLOBAL_MONITOR_CONTROL_INGRESS_SHIFT 12
Andrew Lunn33641992016-12-03 04:35:17 +0100298#define GLOBAL_MONITOR_CONTROL_INGRESS_MASK (0xf << 12)
Andrew Lunn15966a22015-05-06 01:09:49 +0200299#define GLOBAL_MONITOR_CONTROL_EGRESS_SHIFT 8
Andrew Lunn33641992016-12-03 04:35:17 +0100300#define GLOBAL_MONITOR_CONTROL_EGRESS_MASK (0xf << 8)
Andrew Lunn15966a22015-05-06 01:09:49 +0200301#define GLOBAL_MONITOR_CONTROL_ARP_SHIFT 4
Andrew Lunn33641992016-12-03 04:35:17 +0100302#define GLOBAL_MONITOR_CONTROL_ARP_MASK (0xf << 4)
Andrew Lunn15966a22015-05-06 01:09:49 +0200303#define GLOBAL_MONITOR_CONTROL_MIRROR_SHIFT 0
304#define GLOBAL_MONITOR_CONTROL_ARP_DISABLED (0xf0)
Andrew Lunn33641992016-12-03 04:35:17 +0100305#define GLOBAL_MONITOR_CONTROL_UPDATE BIT(15)
306#define GLOBAL_MONITOR_CONTROL_0180C280000000XLO (0x00 << 8)
307#define GLOBAL_MONITOR_CONTROL_0180C280000000XHI (0x01 << 8)
308#define GLOBAL_MONITOR_CONTROL_0180C280000002XLO (0x02 << 8)
309#define GLOBAL_MONITOR_CONTROL_0180C280000002XHI (0x03 << 8)
310#define GLOBAL_MONITOR_CONTROL_INGRESS (0x20 << 8)
311#define GLOBAL_MONITOR_CONTROL_EGRESS (0x21 << 8)
312#define GLOBAL_MONITOR_CONTROL_CPU_DEST (0x30 << 8)
Andrew Lunncca8b132015-04-02 04:06:39 +0200313#define GLOBAL_CONTROL_2 0x1c
Andrew Lunn15966a22015-05-06 01:09:49 +0200314#define GLOBAL_CONTROL_2_NO_CASCADE 0xe000
315#define GLOBAL_CONTROL_2_MULTIPLE_CASCADE 0xf000
Andrew Lunn79523472016-11-21 23:27:00 +0100316#define GLOBAL_CONTROL_2_HIST_RX (0x1 << 6)
317#define GLOBAL_CONTROL_2_HIST_TX (0x2 << 6)
318#define GLOBAL_CONTROL_2_HIST_RX_TX (0x3 << 6)
Andrew Lunncca8b132015-04-02 04:06:39 +0200319#define GLOBAL_STATS_OP 0x1d
320#define GLOBAL_STATS_OP_BUSY BIT(15)
321#define GLOBAL_STATS_OP_NOP (0 << 12)
322#define GLOBAL_STATS_OP_FLUSH_ALL ((1 << 12) | GLOBAL_STATS_OP_BUSY)
323#define GLOBAL_STATS_OP_FLUSH_PORT ((2 << 12) | GLOBAL_STATS_OP_BUSY)
324#define GLOBAL_STATS_OP_READ_CAPTURED ((4 << 12) | GLOBAL_STATS_OP_BUSY)
325#define GLOBAL_STATS_OP_CAPTURE_PORT ((5 << 12) | GLOBAL_STATS_OP_BUSY)
326#define GLOBAL_STATS_OP_HIST_RX ((1 << 10) | GLOBAL_STATS_OP_BUSY)
327#define GLOBAL_STATS_OP_HIST_TX ((2 << 10) | GLOBAL_STATS_OP_BUSY)
328#define GLOBAL_STATS_OP_HIST_RX_TX ((3 << 10) | GLOBAL_STATS_OP_BUSY)
Andrew Lunne0d8b612016-11-21 23:27:04 +0100329#define GLOBAL_STATS_OP_BANK_1_BIT_9 BIT(9)
330#define GLOBAL_STATS_OP_BANK_1_BIT_10 BIT(10)
Andrew Lunncca8b132015-04-02 04:06:39 +0200331#define GLOBAL_STATS_COUNTER_32 0x1e
332#define GLOBAL_STATS_COUNTER_01 0x1f
333
Andrew Lunncca8b132015-04-02 04:06:39 +0200334#define GLOBAL2_INT_SOURCE 0x00
335#define GLOBAL2_INT_MASK 0x01
336#define GLOBAL2_MGMT_EN_2X 0x02
337#define GLOBAL2_MGMT_EN_0X 0x03
338#define GLOBAL2_FLOW_CONTROL 0x04
339#define GLOBAL2_SWITCH_MGMT 0x05
Andrew Lunn54d792f2015-05-06 01:09:47 +0200340#define GLOBAL2_SWITCH_MGMT_USE_DOUBLE_TAG_DATA BIT(15)
341#define GLOBAL2_SWITCH_MGMT_PREVENT_LOOPS BIT(14)
342#define GLOBAL2_SWITCH_MGMT_FLOW_CONTROL_MSG BIT(13)
343#define GLOBAL2_SWITCH_MGMT_FORCE_FLOW_CTRL_PRI BIT(7)
344#define GLOBAL2_SWITCH_MGMT_RSVD2CPU BIT(3)
Andrew Lunncca8b132015-04-02 04:06:39 +0200345#define GLOBAL2_DEVICE_MAPPING 0x06
Andrew Lunn54d792f2015-05-06 01:09:47 +0200346#define GLOBAL2_DEVICE_MAPPING_UPDATE BIT(15)
347#define GLOBAL2_DEVICE_MAPPING_TARGET_SHIFT 8
Andrew Lunnd35bd872015-06-20 18:42:32 +0200348#define GLOBAL2_DEVICE_MAPPING_PORT_MASK 0x0f
Andrew Lunncca8b132015-04-02 04:06:39 +0200349#define GLOBAL2_TRUNK_MASK 0x07
Andrew Lunn54d792f2015-05-06 01:09:47 +0200350#define GLOBAL2_TRUNK_MASK_UPDATE BIT(15)
351#define GLOBAL2_TRUNK_MASK_NUM_SHIFT 12
Vivien Didelot51540412016-07-18 20:45:32 -0400352#define GLOBAL2_TRUNK_MASK_HASK BIT(11)
Andrew Lunncca8b132015-04-02 04:06:39 +0200353#define GLOBAL2_TRUNK_MAPPING 0x08
Andrew Lunn54d792f2015-05-06 01:09:47 +0200354#define GLOBAL2_TRUNK_MAPPING_UPDATE BIT(15)
355#define GLOBAL2_TRUNK_MAPPING_ID_SHIFT 11
Vivien Didelot8ec61c72016-07-18 20:45:37 -0400356#define GLOBAL2_IRL_CMD 0x09
357#define GLOBAL2_IRL_CMD_BUSY BIT(15)
358#define GLOBAL2_IRL_CMD_OP_INIT_ALL ((0x001 << 12) | GLOBAL2_IRL_CMD_BUSY)
359#define GLOBAL2_IRL_CMD_OP_INIT_SEL ((0x010 << 12) | GLOBAL2_IRL_CMD_BUSY)
360#define GLOBAL2_IRL_CMD_OP_WRITE_SEL ((0x011 << 12) | GLOBAL2_IRL_CMD_BUSY)
361#define GLOBAL2_IRL_CMD_OP_READ_SEL ((0x100 << 12) | GLOBAL2_IRL_CMD_BUSY)
362#define GLOBAL2_IRL_DATA 0x0a
Andrew Lunncca8b132015-04-02 04:06:39 +0200363#define GLOBAL2_PVT_ADDR 0x0b
Vivien Didelot63ed8802016-07-18 20:45:35 -0400364#define GLOBAL2_PVT_ADDR_BUSY BIT(15)
365#define GLOBAL2_PVT_ADDR_OP_INIT_ONES ((0x01 << 12) | GLOBAL2_PVT_ADDR_BUSY)
366#define GLOBAL2_PVT_ADDR_OP_WRITE_PVLAN ((0x03 << 12) | GLOBAL2_PVT_ADDR_BUSY)
367#define GLOBAL2_PVT_ADDR_OP_READ ((0x04 << 12) | GLOBAL2_PVT_ADDR_BUSY)
Andrew Lunncca8b132015-04-02 04:06:39 +0200368#define GLOBAL2_PVT_DATA 0x0c
369#define GLOBAL2_SWITCH_MAC 0x0d
Andrew Lunncca8b132015-04-02 04:06:39 +0200370#define GLOBAL2_ATU_STATS 0x0e
371#define GLOBAL2_PRIO_OVERRIDE 0x0f
Andrew Lunn15966a22015-05-06 01:09:49 +0200372#define GLOBAL2_PRIO_OVERRIDE_FORCE_SNOOP BIT(7)
373#define GLOBAL2_PRIO_OVERRIDE_SNOOP_SHIFT 4
374#define GLOBAL2_PRIO_OVERRIDE_FORCE_ARP BIT(3)
375#define GLOBAL2_PRIO_OVERRIDE_ARP_SHIFT 0
Vivien Didelot855b1932016-07-20 18:18:35 -0400376#define GLOBAL2_EEPROM_CMD 0x14
377#define GLOBAL2_EEPROM_CMD_BUSY BIT(15)
378#define GLOBAL2_EEPROM_CMD_OP_WRITE ((0x3 << 12) | GLOBAL2_EEPROM_CMD_BUSY)
379#define GLOBAL2_EEPROM_CMD_OP_READ ((0x4 << 12) | GLOBAL2_EEPROM_CMD_BUSY)
380#define GLOBAL2_EEPROM_CMD_OP_LOAD ((0x6 << 12) | GLOBAL2_EEPROM_CMD_BUSY)
381#define GLOBAL2_EEPROM_CMD_RUNNING BIT(11)
382#define GLOBAL2_EEPROM_CMD_WRITE_EN BIT(10)
383#define GLOBAL2_EEPROM_CMD_ADDR_MASK 0xff
Andrew Lunncca8b132015-04-02 04:06:39 +0200384#define GLOBAL2_EEPROM_DATA 0x15
385#define GLOBAL2_PTP_AVB_OP 0x16
386#define GLOBAL2_PTP_AVB_DATA 0x17
Vivien Didelot57c67cf2016-08-15 17:18:59 -0400387#define GLOBAL2_SMI_PHY_CMD 0x18
388#define GLOBAL2_SMI_PHY_CMD_BUSY BIT(15)
389#define GLOBAL2_SMI_PHY_CMD_MODE_22 BIT(12)
390#define GLOBAL2_SMI_PHY_CMD_OP_22_WRITE_DATA ((0x1 << 10) | \
391 GLOBAL2_SMI_PHY_CMD_MODE_22 | \
392 GLOBAL2_SMI_PHY_CMD_BUSY)
393#define GLOBAL2_SMI_PHY_CMD_OP_22_READ_DATA ((0x2 << 10) | \
394 GLOBAL2_SMI_PHY_CMD_MODE_22 | \
395 GLOBAL2_SMI_PHY_CMD_BUSY)
396#define GLOBAL2_SMI_PHY_DATA 0x19
Andrew Lunncca8b132015-04-02 04:06:39 +0200397#define GLOBAL2_SCRATCH_MISC 0x1a
Andrew Lunn56d95e22015-06-20 18:42:33 +0200398#define GLOBAL2_SCRATCH_BUSY BIT(15)
399#define GLOBAL2_SCRATCH_REGISTER_SHIFT 8
400#define GLOBAL2_SCRATCH_VALUE_MASK 0xff
Andrew Lunncca8b132015-04-02 04:06:39 +0200401#define GLOBAL2_WDOG_CONTROL 0x1b
402#define GLOBAL2_QOS_WEIGHT 0x1c
403#define GLOBAL2_MISC 0x1d
Guenter Roeckdefb05b2015-03-26 18:36:38 -0700404
Vivien Didelot3285f9e2016-02-26 13:16:03 -0500405#define MV88E6XXX_N_FID 4096
406
Andrew Lunn56995cb2016-12-03 04:35:19 +0100407enum mv88e6xxx_frame_mode {
408 MV88E6XXX_FRAME_MODE_NORMAL,
409 MV88E6XXX_FRAME_MODE_DSA,
410 MV88E6XXX_FRAME_MODE_PROVIDER,
411 MV88E6XXX_FRAME_MODE_ETHERTYPE,
412};
413
Vivien Didelotf81ec902016-05-09 13:22:58 -0400414/* List of supported models */
415enum mv88e6xxx_model {
416 MV88E6085,
417 MV88E6095,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +0100418 MV88E6097,
Vivien Didelotf81ec902016-05-09 13:22:58 -0400419 MV88E6123,
420 MV88E6131,
421 MV88E6161,
422 MV88E6165,
423 MV88E6171,
424 MV88E6172,
425 MV88E6175,
426 MV88E6176,
427 MV88E6185,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +0100428 MV88E6190,
429 MV88E6190X,
430 MV88E6191,
Vivien Didelotf81ec902016-05-09 13:22:58 -0400431 MV88E6240,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +0100432 MV88E6290,
Vivien Didelotf81ec902016-05-09 13:22:58 -0400433 MV88E6320,
434 MV88E6321,
435 MV88E6350,
436 MV88E6351,
437 MV88E6352,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +0100438 MV88E6390,
439 MV88E6390X,
Vivien Didelotf81ec902016-05-09 13:22:58 -0400440};
441
Vivien Didelot22356472016-04-17 13:24:00 -0400442enum mv88e6xxx_family {
443 MV88E6XXX_FAMILY_NONE,
444 MV88E6XXX_FAMILY_6065, /* 6031 6035 6061 6065 */
445 MV88E6XXX_FAMILY_6095, /* 6092 6095 */
446 MV88E6XXX_FAMILY_6097, /* 6046 6085 6096 6097 */
447 MV88E6XXX_FAMILY_6165, /* 6123 6161 6165 */
448 MV88E6XXX_FAMILY_6185, /* 6108 6121 6122 6131 6152 6155 6182 6185 */
449 MV88E6XXX_FAMILY_6320, /* 6320 6321 */
450 MV88E6XXX_FAMILY_6351, /* 6171 6175 6350 6351 */
451 MV88E6XXX_FAMILY_6352, /* 6172 6176 6240 6352 */
Andrew Lunn1a3b39e2016-11-21 23:26:57 +0100452 MV88E6XXX_FAMILY_6390, /* 6190 6190X 6191 6290 6390 6390X */
Vivien Didelot22356472016-04-17 13:24:00 -0400453};
454
Vivien Didelot8c9983a2016-05-09 13:22:39 -0400455enum mv88e6xxx_cap {
Vivien Didelotaadbdb82016-05-09 13:22:44 -0400456 /* Energy Efficient Ethernet.
457 */
458 MV88E6XXX_CAP_EEE,
459
Vivien Didelota0ffff22016-08-15 17:18:58 -0400460 /* Multi-chip Addressing Mode.
461 * Some chips respond to only 2 registers of its own SMI device address
462 * when it is non-zero, and use indirect access to internal registers.
463 */
464 MV88E6XXX_CAP_SMI_CMD, /* (0x00) SMI Command */
465 MV88E6XXX_CAP_SMI_DATA, /* (0x01) SMI Data */
466
Vivien Didelot09cb7df2016-08-15 17:19:01 -0400467 /* PHY Registers.
468 */
469 MV88E6XXX_CAP_PHY_PAGE, /* (0x16) Page Register */
470
471 /* Fiber/SERDES Registers (SMI address F).
472 */
473 MV88E6XXX_CAP_SERDES,
474
Vivien Didelot6dc10bb2016-09-29 12:21:55 -0400475 /* Switch Global (1) Registers.
476 */
477 MV88E6XXX_CAP_G1_ATU_FID, /* (0x01) ATU FID Register */
478 MV88E6XXX_CAP_G1_VTU_FID, /* (0x02) VTU FID Register */
479
Vivien Didelot97299342016-07-18 20:45:30 -0400480 /* Switch Global 2 Registers.
481 * The device contains a second set of global 16-bit registers.
482 */
483 MV88E6XXX_CAP_GLOBAL2,
Andrew Lunndc30c352016-10-16 19:56:49 +0200484 MV88E6XXX_CAP_G2_INT, /* (0x00) Interrupt Status */
Vivien Didelot47395ed2016-07-18 20:45:33 -0400485 MV88E6XXX_CAP_G2_MGMT_EN_2X, /* (0x02) MGMT Enable Register 2x */
486 MV88E6XXX_CAP_G2_MGMT_EN_0X, /* (0x03) MGMT Enable Register 0x */
Vivien Didelot8ec61c72016-07-18 20:45:37 -0400487 MV88E6XXX_CAP_G2_IRL_CMD, /* (0x09) Ingress Rate Command */
488 MV88E6XXX_CAP_G2_IRL_DATA, /* (0x0a) Ingress Rate Data */
Vivien Didelot63ed8802016-07-18 20:45:35 -0400489 MV88E6XXX_CAP_G2_PVT_ADDR, /* (0x0b) Cross Chip Port VLAN Addr */
490 MV88E6XXX_CAP_G2_PVT_DATA, /* (0x0c) Cross Chip Port VLAN Data */
Vivien Didelot9bda8892016-07-18 20:45:36 -0400491 MV88E6XXX_CAP_G2_POT, /* (0x0f) Priority Override Table */
Vivien Didelot97299342016-07-18 20:45:30 -0400492
Vivien Didelot8c9983a2016-05-09 13:22:39 -0400493 /* PHY Polling Unit.
494 * See GLOBAL_CONTROL_PPU_ENABLE and GLOBAL_STATUS_PPU_POLLING.
495 */
496 MV88E6XXX_CAP_PPU,
Vivien Didelot552238b2016-05-09 13:22:49 -0400497 MV88E6XXX_CAP_PPU_ACTIVE,
Vivien Didelot6d5834a2016-05-09 13:22:40 -0400498
Vivien Didelotcb9b9022016-05-10 15:44:29 -0400499 /* Per VLAN Spanning Tree Unit (STU).
500 * The Port State database, if present, is accessed through VTU
501 * operations and dedicated SID registers. See GLOBAL_VTU_SID.
502 */
503 MV88E6XXX_CAP_STU,
504
Vivien Didelot6594f612016-05-09 13:22:42 -0400505 /* Internal temperature sensor.
506 * Available from any enabled port's PHY register 26, page 6.
507 */
508 MV88E6XXX_CAP_TEMP,
509 MV88E6XXX_CAP_TEMP_LIMIT,
Vivien Didelot936f2342016-05-09 13:22:46 -0400510
Vivien Didelot54d77b52016-05-09 13:22:47 -0400511 /* VLAN Table Unit.
512 * The VTU is used to program 802.1Q VLANs. See GLOBAL_VTU_OP.
513 */
514 MV88E6XXX_CAP_VTU,
Vivien Didelot8c9983a2016-05-09 13:22:39 -0400515};
Vivien Didelotb5058d72016-05-09 13:22:38 -0400516
Vivien Didelot8c9983a2016-05-09 13:22:39 -0400517/* Bitmask of capabilities */
Andrew Lunnd6b10232016-09-21 01:40:32 +0200518#define MV88E6XXX_FLAG_EEE BIT_ULL(MV88E6XXX_CAP_EEE)
Vivien Didelota0ffff22016-08-15 17:18:58 -0400519
Andrew Lunnd6b10232016-09-21 01:40:32 +0200520#define MV88E6XXX_FLAG_SMI_CMD BIT_ULL(MV88E6XXX_CAP_SMI_CMD)
521#define MV88E6XXX_FLAG_SMI_DATA BIT_ULL(MV88E6XXX_CAP_SMI_DATA)
Vivien Didelota0ffff22016-08-15 17:18:58 -0400522
Andrew Lunnd6b10232016-09-21 01:40:32 +0200523#define MV88E6XXX_FLAG_PHY_PAGE BIT_ULL(MV88E6XXX_CAP_PHY_PAGE)
Vivien Didelot09cb7df2016-08-15 17:19:01 -0400524
Andrew Lunnd6b10232016-09-21 01:40:32 +0200525#define MV88E6XXX_FLAG_SERDES BIT_ULL(MV88E6XXX_CAP_SERDES)
Vivien Didelot09cb7df2016-08-15 17:19:01 -0400526
Vivien Didelot6dc10bb2016-09-29 12:21:55 -0400527#define MV88E6XXX_FLAG_G1_ATU_FID BIT_ULL(MV88E6XXX_CAP_G1_ATU_FID)
528#define MV88E6XXX_FLAG_G1_VTU_FID BIT_ULL(MV88E6XXX_CAP_G1_VTU_FID)
529
Andrew Lunnd6b10232016-09-21 01:40:32 +0200530#define MV88E6XXX_FLAG_GLOBAL2 BIT_ULL(MV88E6XXX_CAP_GLOBAL2)
Andrew Lunndc30c352016-10-16 19:56:49 +0200531#define MV88E6XXX_FLAG_G2_INT BIT_ULL(MV88E6XXX_CAP_G2_INT)
Andrew Lunnd6b10232016-09-21 01:40:32 +0200532#define MV88E6XXX_FLAG_G2_MGMT_EN_2X BIT_ULL(MV88E6XXX_CAP_G2_MGMT_EN_2X)
533#define MV88E6XXX_FLAG_G2_MGMT_EN_0X BIT_ULL(MV88E6XXX_CAP_G2_MGMT_EN_0X)
534#define MV88E6XXX_FLAG_G2_IRL_CMD BIT_ULL(MV88E6XXX_CAP_G2_IRL_CMD)
535#define MV88E6XXX_FLAG_G2_IRL_DATA BIT_ULL(MV88E6XXX_CAP_G2_IRL_DATA)
536#define MV88E6XXX_FLAG_G2_PVT_ADDR BIT_ULL(MV88E6XXX_CAP_G2_PVT_ADDR)
537#define MV88E6XXX_FLAG_G2_PVT_DATA BIT_ULL(MV88E6XXX_CAP_G2_PVT_DATA)
Andrew Lunnd6b10232016-09-21 01:40:32 +0200538#define MV88E6XXX_FLAG_G2_POT BIT_ULL(MV88E6XXX_CAP_G2_POT)
Vivien Didelota0ffff22016-08-15 17:18:58 -0400539
Andrew Lunnd6b10232016-09-21 01:40:32 +0200540#define MV88E6XXX_FLAG_PPU BIT_ULL(MV88E6XXX_CAP_PPU)
541#define MV88E6XXX_FLAG_PPU_ACTIVE BIT_ULL(MV88E6XXX_CAP_PPU_ACTIVE)
542#define MV88E6XXX_FLAG_STU BIT_ULL(MV88E6XXX_CAP_STU)
543#define MV88E6XXX_FLAG_TEMP BIT_ULL(MV88E6XXX_CAP_TEMP)
544#define MV88E6XXX_FLAG_TEMP_LIMIT BIT_ULL(MV88E6XXX_CAP_TEMP_LIMIT)
545#define MV88E6XXX_FLAG_VTU BIT_ULL(MV88E6XXX_CAP_VTU)
Vivien Didelot8c9983a2016-05-09 13:22:39 -0400546
Vivien Didelot8ec61c72016-07-18 20:45:37 -0400547/* Ingress Rate Limit unit */
548#define MV88E6XXX_FLAGS_IRL \
549 (MV88E6XXX_FLAG_G2_IRL_CMD | \
550 MV88E6XXX_FLAG_G2_IRL_DATA)
551
Vivien Didelota0ffff22016-08-15 17:18:58 -0400552/* Multi-chip Addressing Mode */
553#define MV88E6XXX_FLAGS_MULTI_CHIP \
554 (MV88E6XXX_FLAG_SMI_CMD | \
555 MV88E6XXX_FLAG_SMI_DATA)
556
Vivien Didelot63ed8802016-07-18 20:45:35 -0400557/* Cross-chip Port VLAN Table */
558#define MV88E6XXX_FLAGS_PVT \
559 (MV88E6XXX_FLAG_G2_PVT_ADDR | \
560 MV88E6XXX_FLAG_G2_PVT_DATA)
561
Vivien Didelot09cb7df2016-08-15 17:19:01 -0400562/* Fiber/SERDES Registers at SMI address F, page 1 */
563#define MV88E6XXX_FLAGS_SERDES \
564 (MV88E6XXX_FLAG_PHY_PAGE | \
565 MV88E6XXX_FLAG_SERDES)
566
Vivien Didelot8c9983a2016-05-09 13:22:39 -0400567#define MV88E6XXX_FLAGS_FAMILY_6095 \
Vivien Didelot97299342016-07-18 20:45:30 -0400568 (MV88E6XXX_FLAG_GLOBAL2 | \
Vivien Didelot47395ed2016-07-18 20:45:33 -0400569 MV88E6XXX_FLAG_G2_MGMT_EN_0X | \
Vivien Didelot2672f822016-05-09 13:22:48 -0400570 MV88E6XXX_FLAG_PPU | \
Vivien Didelota0ffff22016-08-15 17:18:58 -0400571 MV88E6XXX_FLAG_VTU | \
572 MV88E6XXX_FLAGS_MULTI_CHIP)
Vivien Didelot8c9983a2016-05-09 13:22:39 -0400573
574#define MV88E6XXX_FLAGS_FAMILY_6097 \
Vivien Didelot6dc10bb2016-09-29 12:21:55 -0400575 (MV88E6XXX_FLAG_G1_ATU_FID | \
576 MV88E6XXX_FLAG_G1_VTU_FID | \
577 MV88E6XXX_FLAG_GLOBAL2 | \
Vivien Didelot47395ed2016-07-18 20:45:33 -0400578 MV88E6XXX_FLAG_G2_MGMT_EN_2X | \
579 MV88E6XXX_FLAG_G2_MGMT_EN_0X | \
Vivien Didelot9bda8892016-07-18 20:45:36 -0400580 MV88E6XXX_FLAG_G2_POT | \
Vivien Didelot2672f822016-05-09 13:22:48 -0400581 MV88E6XXX_FLAG_PPU | \
Vivien Didelotcb9b9022016-05-10 15:44:29 -0400582 MV88E6XXX_FLAG_STU | \
Vivien Didelot63ed8802016-07-18 20:45:35 -0400583 MV88E6XXX_FLAG_VTU | \
Vivien Didelot8ec61c72016-07-18 20:45:37 -0400584 MV88E6XXX_FLAGS_IRL | \
Vivien Didelota0ffff22016-08-15 17:18:58 -0400585 MV88E6XXX_FLAGS_MULTI_CHIP | \
Vivien Didelot63ed8802016-07-18 20:45:35 -0400586 MV88E6XXX_FLAGS_PVT)
Vivien Didelotb5058d72016-05-09 13:22:38 -0400587
Vivien Didelot6594f612016-05-09 13:22:42 -0400588#define MV88E6XXX_FLAGS_FAMILY_6165 \
Vivien Didelot6dc10bb2016-09-29 12:21:55 -0400589 (MV88E6XXX_FLAG_G1_ATU_FID | \
590 MV88E6XXX_FLAG_G1_VTU_FID | \
591 MV88E6XXX_FLAG_GLOBAL2 | \
Andrew Lunndc30c352016-10-16 19:56:49 +0200592 MV88E6XXX_FLAG_G2_INT | \
Vivien Didelot47395ed2016-07-18 20:45:33 -0400593 MV88E6XXX_FLAG_G2_MGMT_EN_2X | \
594 MV88E6XXX_FLAG_G2_MGMT_EN_0X | \
Vivien Didelot9bda8892016-07-18 20:45:36 -0400595 MV88E6XXX_FLAG_G2_POT | \
Vivien Didelot914b32f2016-06-20 13:14:11 -0400596 MV88E6XXX_FLAG_STU | \
Vivien Didelotcb9b9022016-05-10 15:44:29 -0400597 MV88E6XXX_FLAG_TEMP | \
Vivien Didelot63ed8802016-07-18 20:45:35 -0400598 MV88E6XXX_FLAG_VTU | \
Vivien Didelot8ec61c72016-07-18 20:45:37 -0400599 MV88E6XXX_FLAGS_IRL | \
Vivien Didelota0ffff22016-08-15 17:18:58 -0400600 MV88E6XXX_FLAGS_MULTI_CHIP | \
Vivien Didelot63ed8802016-07-18 20:45:35 -0400601 MV88E6XXX_FLAGS_PVT)
Vivien Didelotb5058d72016-05-09 13:22:38 -0400602
Vivien Didelot8c9983a2016-05-09 13:22:39 -0400603#define MV88E6XXX_FLAGS_FAMILY_6185 \
Vivien Didelot97299342016-07-18 20:45:30 -0400604 (MV88E6XXX_FLAG_GLOBAL2 | \
Andrew Lunndc30c352016-10-16 19:56:49 +0200605 MV88E6XXX_FLAG_G2_INT | \
Vivien Didelot47395ed2016-07-18 20:45:33 -0400606 MV88E6XXX_FLAG_G2_MGMT_EN_0X | \
Vivien Didelota0ffff22016-08-15 17:18:58 -0400607 MV88E6XXX_FLAGS_MULTI_CHIP | \
Vivien Didelot2672f822016-05-09 13:22:48 -0400608 MV88E6XXX_FLAG_PPU | \
Vivien Didelot54d77b52016-05-09 13:22:47 -0400609 MV88E6XXX_FLAG_VTU)
Vivien Didelotb5058d72016-05-09 13:22:38 -0400610
Vivien Didelot6d5834a2016-05-09 13:22:40 -0400611#define MV88E6XXX_FLAGS_FAMILY_6320 \
Andrew Lunn443d5a12016-12-03 04:35:18 +0100612 (MV88E6XXX_FLAG_EEE | \
Vivien Didelot97299342016-07-18 20:45:30 -0400613 MV88E6XXX_FLAG_GLOBAL2 | \
Vivien Didelot47395ed2016-07-18 20:45:33 -0400614 MV88E6XXX_FLAG_G2_MGMT_EN_2X | \
615 MV88E6XXX_FLAG_G2_MGMT_EN_0X | \
Vivien Didelot9bda8892016-07-18 20:45:36 -0400616 MV88E6XXX_FLAG_G2_POT | \
Vivien Didelot552238b2016-05-09 13:22:49 -0400617 MV88E6XXX_FLAG_PPU_ACTIVE | \
Vivien Didelot6594f612016-05-09 13:22:42 -0400618 MV88E6XXX_FLAG_TEMP | \
Vivien Didelot936f2342016-05-09 13:22:46 -0400619 MV88E6XXX_FLAG_TEMP_LIMIT | \
Vivien Didelot63ed8802016-07-18 20:45:35 -0400620 MV88E6XXX_FLAG_VTU | \
Vivien Didelot8ec61c72016-07-18 20:45:37 -0400621 MV88E6XXX_FLAGS_IRL | \
Vivien Didelota0ffff22016-08-15 17:18:58 -0400622 MV88E6XXX_FLAGS_MULTI_CHIP | \
Vivien Didelotb3469dd2016-09-29 12:22:00 -0400623 MV88E6XXX_FLAGS_PVT)
Vivien Didelotb5058d72016-05-09 13:22:38 -0400624
Vivien Didelot6d5834a2016-05-09 13:22:40 -0400625#define MV88E6XXX_FLAGS_FAMILY_6351 \
Andrew Lunn443d5a12016-12-03 04:35:18 +0100626 (MV88E6XXX_FLAG_G1_ATU_FID | \
Vivien Didelot6dc10bb2016-09-29 12:21:55 -0400627 MV88E6XXX_FLAG_G1_VTU_FID | \
Andrew Lunn2bbb33b2016-08-22 16:01:02 +0200628 MV88E6XXX_FLAG_GLOBAL2 | \
Andrew Lunndc30c352016-10-16 19:56:49 +0200629 MV88E6XXX_FLAG_G2_INT | \
Vivien Didelot47395ed2016-07-18 20:45:33 -0400630 MV88E6XXX_FLAG_G2_MGMT_EN_2X | \
631 MV88E6XXX_FLAG_G2_MGMT_EN_0X | \
Vivien Didelot9bda8892016-07-18 20:45:36 -0400632 MV88E6XXX_FLAG_G2_POT | \
Vivien Didelot552238b2016-05-09 13:22:49 -0400633 MV88E6XXX_FLAG_PPU_ACTIVE | \
Vivien Didelotcb9b9022016-05-10 15:44:29 -0400634 MV88E6XXX_FLAG_STU | \
Vivien Didelot936f2342016-05-09 13:22:46 -0400635 MV88E6XXX_FLAG_TEMP | \
Vivien Didelot63ed8802016-07-18 20:45:35 -0400636 MV88E6XXX_FLAG_VTU | \
Vivien Didelot8ec61c72016-07-18 20:45:37 -0400637 MV88E6XXX_FLAGS_IRL | \
Vivien Didelota0ffff22016-08-15 17:18:58 -0400638 MV88E6XXX_FLAGS_MULTI_CHIP | \
Vivien Didelotb3469dd2016-09-29 12:22:00 -0400639 MV88E6XXX_FLAGS_PVT)
Vivien Didelotb5058d72016-05-09 13:22:38 -0400640
Vivien Didelot6d5834a2016-05-09 13:22:40 -0400641#define MV88E6XXX_FLAGS_FAMILY_6352 \
Andrew Lunn443d5a12016-12-03 04:35:18 +0100642 (MV88E6XXX_FLAG_EEE | \
Vivien Didelot6dc10bb2016-09-29 12:21:55 -0400643 MV88E6XXX_FLAG_G1_ATU_FID | \
644 MV88E6XXX_FLAG_G1_VTU_FID | \
Vivien Didelot97299342016-07-18 20:45:30 -0400645 MV88E6XXX_FLAG_GLOBAL2 | \
Andrew Lunndc30c352016-10-16 19:56:49 +0200646 MV88E6XXX_FLAG_G2_INT | \
Vivien Didelot47395ed2016-07-18 20:45:33 -0400647 MV88E6XXX_FLAG_G2_MGMT_EN_2X | \
648 MV88E6XXX_FLAG_G2_MGMT_EN_0X | \
Vivien Didelot9bda8892016-07-18 20:45:36 -0400649 MV88E6XXX_FLAG_G2_POT | \
Vivien Didelot552238b2016-05-09 13:22:49 -0400650 MV88E6XXX_FLAG_PPU_ACTIVE | \
Vivien Didelotcb9b9022016-05-10 15:44:29 -0400651 MV88E6XXX_FLAG_STU | \
Vivien Didelot6594f612016-05-09 13:22:42 -0400652 MV88E6XXX_FLAG_TEMP | \
Vivien Didelot936f2342016-05-09 13:22:46 -0400653 MV88E6XXX_FLAG_TEMP_LIMIT | \
Vivien Didelot63ed8802016-07-18 20:45:35 -0400654 MV88E6XXX_FLAG_VTU | \
Vivien Didelot8ec61c72016-07-18 20:45:37 -0400655 MV88E6XXX_FLAGS_IRL | \
Vivien Didelota0ffff22016-08-15 17:18:58 -0400656 MV88E6XXX_FLAGS_MULTI_CHIP | \
Vivien Didelot57c67cf2016-08-15 17:18:59 -0400657 MV88E6XXX_FLAGS_PVT | \
Vivien Didelotb3469dd2016-09-29 12:22:00 -0400658 MV88E6XXX_FLAGS_SERDES)
659
660struct mv88e6xxx_ops;
Vivien Didelotb5058d72016-05-09 13:22:38 -0400661
Andrew Lunn1a3b39e2016-11-21 23:26:57 +0100662#define MV88E6XXX_FLAGS_FAMILY_6390 \
663 (MV88E6XXX_FLAG_EEE | \
664 MV88E6XXX_FLAG_GLOBAL2 | \
665 MV88E6XXX_FLAG_PPU_ACTIVE | \
666 MV88E6XXX_FLAG_STU | \
667 MV88E6XXX_FLAG_TEMP | \
668 MV88E6XXX_FLAG_TEMP_LIMIT | \
669 MV88E6XXX_FLAG_VTU | \
670 MV88E6XXX_FLAGS_IRL | \
671 MV88E6XXX_FLAGS_MULTI_CHIP | \
672 MV88E6XXX_FLAGS_PVT)
673
Vivien Didelotf6271e62016-04-17 13:23:59 -0400674struct mv88e6xxx_info {
Vivien Didelot22356472016-04-17 13:24:00 -0400675 enum mv88e6xxx_family family;
Vivien Didelotf6271e62016-04-17 13:23:59 -0400676 u16 prod_num;
677 const char *name;
Vivien Didelotcd5a2c82016-04-17 13:24:02 -0400678 unsigned int num_databases;
Vivien Didelot009a2b92016-04-17 13:24:01 -0400679 unsigned int num_ports;
Vivien Didelot9dddd472016-06-20 13:14:10 -0400680 unsigned int port_base_addr;
Vivien Didelota935c052016-09-29 12:21:53 -0400681 unsigned int global1_addr;
Vivien Didelotacddbd22016-07-18 20:45:39 -0400682 unsigned int age_time_coeff;
Andrew Lunndc30c352016-10-16 19:56:49 +0200683 unsigned int g1_irqs;
Andrew Lunn443d5a12016-12-03 04:35:18 +0100684 enum dsa_tag_protocol tag_protocol;
Andrew Lunnd6b10232016-09-21 01:40:32 +0200685 unsigned long long flags;
Vivien Didelotb3469dd2016-09-29 12:22:00 -0400686 const struct mv88e6xxx_ops *ops;
Vivien Didelotb9b37712015-10-30 19:39:48 -0400687};
688
Vivien Didelotfd231c82015-08-10 09:09:50 -0400689struct mv88e6xxx_atu_entry {
690 u16 fid;
691 u8 state;
692 bool trunk;
693 u16 portv_trunkid;
694 u8 mac[ETH_ALEN];
695};
696
Vivien Didelotb4e47c02016-09-29 12:21:58 -0400697struct mv88e6xxx_vtu_entry {
Vivien Didelotb8fee952015-08-13 12:52:19 -0400698 u16 vid;
699 u16 fid;
Vivien Didelotb8fee952015-08-13 12:52:19 -0400700 u8 sid;
701 bool valid;
702 u8 data[DSA_MAX_PORTS];
703};
704
Vivien Didelotc08026a2016-09-29 12:21:59 -0400705struct mv88e6xxx_bus_ops;
Vivien Didelot914b32f2016-06-20 13:14:11 -0400706
Vivien Didelotd715fa62016-02-12 12:09:38 -0500707struct mv88e6xxx_priv_port {
Vivien Didelota6692752016-02-12 12:09:39 -0500708 struct net_device *bridge_dev;
Vivien Didelotd715fa62016-02-12 12:09:38 -0500709};
710
Andrew Lunndc30c352016-10-16 19:56:49 +0200711struct mv88e6xxx_irq {
712 u16 masked;
713 struct irq_chip chip;
714 struct irq_domain *domain;
715 unsigned int nirqs;
716};
717
Vivien Didelotfad09c72016-06-21 12:28:20 -0400718struct mv88e6xxx_chip {
Vivien Didelotf6271e62016-04-17 13:23:59 -0400719 const struct mv88e6xxx_info *info;
720
Andrew Lunn7543a6d2016-04-13 02:40:40 +0200721 /* The dsa_switch this private structure is related to */
722 struct dsa_switch *ds;
723
Andrew Lunn158bc062016-04-28 21:24:06 -0400724 /* The device this structure is associated to */
725 struct device *dev;
726
Vivien Didelot9f8b3ee2016-06-20 13:14:05 -0400727 /* This mutex protects the access to the switch registers */
728 struct mutex reg_lock;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000729
Andrew Lunna77d43f2016-04-13 02:40:42 +0200730 /* The MII bus and the address on the bus that is used to
731 * communication with the switch
732 */
Vivien Didelotc08026a2016-09-29 12:21:59 -0400733 const struct mv88e6xxx_bus_ops *smi_ops;
Andrew Lunna77d43f2016-04-13 02:40:42 +0200734 struct mii_bus *bus;
735 int sw_addr;
736
Barry Grussling3675c8d2013-01-08 16:05:53 +0000737 /* Handles automatic disabling and re-enabling of the PHY
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000738 * polling unit.
739 */
Vivien Didelotc08026a2016-09-29 12:21:59 -0400740 const struct mv88e6xxx_bus_ops *phy_ops;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000741 struct mutex ppu_mutex;
742 int ppu_disabled;
743 struct work_struct ppu_work;
744 struct timer_list ppu_timer;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000745
Barry Grussling3675c8d2013-01-08 16:05:53 +0000746 /* This mutex serialises access to the statistics unit.
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000747 * Hold this mutex over snapshot + dump sequences.
748 */
749 struct mutex stats_mutex;
Peter Korsgaardec80bfc2011-04-05 03:03:56 +0000750
Vivien Didelotd715fa62016-02-12 12:09:38 -0500751 struct mv88e6xxx_priv_port ports[DSA_MAX_PORTS];
752
Andrew Lunn52638f72016-05-10 23:27:22 +0200753 /* A switch may have a GPIO line tied to its reset pin. Parse
754 * this from the device tree, and use it before performing
755 * switch soft reset.
756 */
757 struct gpio_desc *reset;
Andrew Lunnf8cd8752016-05-10 23:27:25 +0200758
759 /* set to size of eeprom if supported by the switch */
760 int eeprom_len;
Andrew Lunnb516d452016-06-04 21:17:06 +0200761
762 /* Device node for the MDIO bus */
763 struct device_node *mdio_np;
764
765 /* And the MDIO bus itself */
766 struct mii_bus *mdio_bus;
Andrew Lunndc30c352016-10-16 19:56:49 +0200767
768 /* There can be two interrupt controllers, which are chained
769 * off a GPIO as interrupt source
770 */
771 struct mv88e6xxx_irq g1_irq;
772 struct mv88e6xxx_irq g2_irq;
773 int irq;
Andrew Lunn8e757eb2016-11-20 20:14:18 +0100774 int device_irq;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000775};
776
Vivien Didelotc08026a2016-09-29 12:21:59 -0400777struct mv88e6xxx_bus_ops {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400778 int (*read)(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val);
779 int (*write)(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400780};
781
Vivien Didelotb3469dd2016-09-29 12:22:00 -0400782struct mv88e6xxx_ops {
Vivien Didelotee4dc2e72016-09-29 12:22:02 -0400783 int (*get_eeprom)(struct mv88e6xxx_chip *chip,
784 struct ethtool_eeprom *eeprom, u8 *data);
785 int (*set_eeprom)(struct mv88e6xxx_chip *chip,
786 struct ethtool_eeprom *eeprom, u8 *data);
787
Vivien Didelotb073d4e2016-09-29 12:22:01 -0400788 int (*set_switch_mac)(struct mv88e6xxx_chip *chip, u8 *addr);
789
Vivien Didelotb3469dd2016-09-29 12:22:00 -0400790 int (*phy_read)(struct mv88e6xxx_chip *chip, int addr, int reg,
791 u16 *val);
792 int (*phy_write)(struct mv88e6xxx_chip *chip, int addr, int reg,
793 u16 val);
Vivien Didelot08ef7f12016-11-04 03:23:32 +0100794
Vivien Didelota0a0f622016-11-04 03:23:34 +0100795 /* RGMII Receive/Transmit Timing Control
796 * Add delay on PHY_INTERFACE_MODE_RGMII_*ID, no delay otherwise.
797 */
798 int (*port_set_rgmii_delay)(struct mv88e6xxx_chip *chip, int port,
799 phy_interface_t mode);
800
Vivien Didelot08ef7f12016-11-04 03:23:32 +0100801#define LINK_FORCED_DOWN 0
802#define LINK_FORCED_UP 1
803#define LINK_UNFORCED -2
804
805 /* Port's MAC link state
806 * Use LINK_FORCED_UP or LINK_FORCED_DOWN to force link up or down,
807 * or LINK_UNFORCED for normal link detection.
808 */
809 int (*port_set_link)(struct mv88e6xxx_chip *chip, int port, int link);
Vivien Didelot7f1ae072016-11-04 03:23:33 +0100810
811#define DUPLEX_UNFORCED -2
812
813 /* Port's MAC duplex mode
814 *
815 * Use DUPLEX_HALF or DUPLEX_FULL to force half or full duplex,
816 * or DUPLEX_UNFORCED for normal duplex detection.
817 */
818 int (*port_set_duplex)(struct mv88e6xxx_chip *chip, int port, int dup);
Vivien Didelot96a2b402016-11-04 03:23:35 +0100819
820#define SPEED_MAX INT_MAX
821#define SPEED_UNFORCED -2
822
823 /* Port's MAC speed (in Mbps)
824 *
825 * Depending on the chip, 10, 100, 200, 1000, 2500, 10000 are valid.
826 * Use SPEED_UNFORCED for normal detection, SPEED_MAX for max value.
827 */
828 int (*port_set_speed)(struct mv88e6xxx_chip *chip, int port, int speed);
Andrew Lunna605a0f2016-11-21 23:26:58 +0100829
Andrew Lunnef0a7312016-12-03 04:35:16 +0100830 int (*port_tag_remap)(struct mv88e6xxx_chip *chip, int port);
831
Andrew Lunn56995cb2016-12-03 04:35:19 +0100832 int (*port_set_frame_mode)(struct mv88e6xxx_chip *chip, int port,
833 enum mv88e6xxx_frame_mode mode);
834 int (*port_set_egress_unknowns)(struct mv88e6xxx_chip *chip, int port,
835 bool on);
836 int (*port_set_ether_type)(struct mv88e6xxx_chip *chip, int port,
837 u16 etype);
Andrew Lunn5f436662016-12-03 04:45:17 +0100838 int (*port_jumbo_config)(struct mv88e6xxx_chip *chip, int port);
Andrew Lunn56995cb2016-12-03 04:35:19 +0100839
Andrew Lunnef70b112016-12-03 04:45:18 +0100840 int (*port_egress_rate_limiting)(struct mv88e6xxx_chip *chip, int port);
Andrew Lunnb35d322a2016-12-03 04:45:19 +0100841 int (*port_pause_config)(struct mv88e6xxx_chip *chip, int port);
Andrew Lunnef70b112016-12-03 04:45:18 +0100842
Andrew Lunna605a0f2016-11-21 23:26:58 +0100843 /* Snapshot the statistics for a port. The statistics can then
844 * be read back a leisure but still with a consistent view.
845 */
846 int (*stats_snapshot)(struct mv88e6xxx_chip *chip, int port);
Andrew Lunnde2273872016-11-21 23:27:01 +0100847
848 /* Set the histogram mode for statistics, when the control registers
849 * are separated out of the STATS_OP register.
850 */
851 int (*stats_set_histogram)(struct mv88e6xxx_chip *chip);
Andrew Lunndfafe442016-11-21 23:27:02 +0100852
853 /* Return the number of strings describing statistics */
854 int (*stats_get_sset_count)(struct mv88e6xxx_chip *chip);
855 void (*stats_get_strings)(struct mv88e6xxx_chip *chip, uint8_t *data);
Andrew Lunn052f9472016-11-21 23:27:03 +0100856 void (*stats_get_stats)(struct mv88e6xxx_chip *chip, int port,
857 uint64_t *data);
Andrew Lunn33641992016-12-03 04:35:17 +0100858 int (*g1_set_cpu_port)(struct mv88e6xxx_chip *chip, int port);
859 int (*g1_set_egress_port)(struct mv88e6xxx_chip *chip, int port);
Andrew Lunn6e55f692016-12-03 04:45:16 +0100860
861 /* Can be either in g1 or g2, so don't use a prefix */
862 int (*mgmt_rsvd2cpu)(struct mv88e6xxx_chip *chip);
Vivien Didelotb3469dd2016-09-29 12:22:00 -0400863};
864
Andrew Lunndfafe442016-11-21 23:27:02 +0100865#define STATS_TYPE_PORT BIT(0)
866#define STATS_TYPE_BANK0 BIT(1)
867#define STATS_TYPE_BANK1 BIT(2)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100868
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000869struct mv88e6xxx_hw_stat {
870 char string[ETH_GSTRING_LEN];
871 int sizeof_stat;
872 int reg;
Andrew Lunndfafe442016-11-21 23:27:02 +0100873 int type;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000874};
875
Vivien Didelotfad09c72016-06-21 12:28:20 -0400876static inline bool mv88e6xxx_has(struct mv88e6xxx_chip *chip,
Vivien Didelotb5058d72016-05-09 13:22:38 -0400877 unsigned long flags)
878{
Vivien Didelotfad09c72016-06-21 12:28:20 -0400879 return (chip->info->flags & flags) == flags;
Vivien Didelotb5058d72016-05-09 13:22:38 -0400880}
881
Vivien Didelotde333762016-09-29 12:21:56 -0400882static inline unsigned int mv88e6xxx_num_databases(struct mv88e6xxx_chip *chip)
883{
884 return chip->info->num_databases;
885}
886
Vivien Didelot370b4ff2016-09-29 12:21:57 -0400887static inline unsigned int mv88e6xxx_num_ports(struct mv88e6xxx_chip *chip)
888{
889 return chip->info->num_ports;
890}
891
Vivien Didelotec561272016-09-02 14:45:33 -0400892int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val);
893int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val);
894int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg,
895 u16 update);
896int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask);
897
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000898#endif