blob: 270992c4fe47506020706e1db2f3649ea7fce183 [file] [log] [blame]
Fabio Estevamc01faac2018-05-21 23:53:30 -03001// SPDX-License-Identifier: GPL-2.0+
2//
3// drivers/dma/imx-sdma.c
4//
5// This file contains a driver for the Freescale Smart DMA engine
6//
7// Copyright 2010 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
8//
9// Based on code from Freescale:
10//
11// Copyright 2004-2009 Freescale Semiconductor, Inc. All Rights Reserved.
Sascha Hauer1ec1e822010-09-30 13:56:34 +000012
13#include <linux/init.h>
Michael Olbrich1d069bf2016-07-07 11:35:51 +020014#include <linux/iopoll.h>
Axel Linf8de8f42011-08-30 15:08:24 +080015#include <linux/module.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000016#include <linux/types.h>
Richard Zhao0bbc1412012-01-13 11:10:01 +080017#include <linux/bitops.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000018#include <linux/mm.h>
19#include <linux/interrupt.h>
20#include <linux/clk.h>
Richard Zhao2ccaef02012-05-11 15:14:27 +080021#include <linux/delay.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000022#include <linux/sched.h>
23#include <linux/semaphore.h>
24#include <linux/spinlock.h>
25#include <linux/device.h>
26#include <linux/dma-mapping.h>
27#include <linux/firmware.h>
28#include <linux/slab.h>
29#include <linux/platform_device.h>
30#include <linux/dmaengine.h>
Shawn Guo580975d2011-07-14 08:35:48 +080031#include <linux/of.h>
Shengjiu Wang8391ecf2015-07-10 17:08:16 +080032#include <linux/of_address.h>
Shawn Guo580975d2011-07-14 08:35:48 +080033#include <linux/of_device.h>
Shawn Guo9479e172013-05-30 22:23:32 +080034#include <linux/of_dma.h>
Lucas Stachb8603d22018-11-06 03:40:33 +000035#include <linux/workqueue.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000036
37#include <asm/irq.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020038#include <linux/platform_data/dma-imx-sdma.h>
39#include <linux/platform_data/dma-imx.h>
Zidan Wangd078cd12015-07-23 11:40:49 +080040#include <linux/regmap.h>
41#include <linux/mfd/syscon.h>
42#include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000043
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000044#include "dmaengine.h"
Robin Gong57b772b2018-06-20 00:57:00 +080045#include "virt-dma.h"
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000046
Sascha Hauer1ec1e822010-09-30 13:56:34 +000047/* SDMA registers */
48#define SDMA_H_C0PTR 0x000
49#define SDMA_H_INTR 0x004
50#define SDMA_H_STATSTOP 0x008
51#define SDMA_H_START 0x00c
52#define SDMA_H_EVTOVR 0x010
53#define SDMA_H_DSPOVR 0x014
54#define SDMA_H_HOSTOVR 0x018
55#define SDMA_H_EVTPEND 0x01c
56#define SDMA_H_DSPENBL 0x020
57#define SDMA_H_RESET 0x024
58#define SDMA_H_EVTERR 0x028
59#define SDMA_H_INTRMSK 0x02c
60#define SDMA_H_PSW 0x030
61#define SDMA_H_EVTERRDBG 0x034
62#define SDMA_H_CONFIG 0x038
63#define SDMA_ONCE_ENB 0x040
64#define SDMA_ONCE_DATA 0x044
65#define SDMA_ONCE_INSTR 0x048
66#define SDMA_ONCE_STAT 0x04c
67#define SDMA_ONCE_CMD 0x050
68#define SDMA_EVT_MIRROR 0x054
69#define SDMA_ILLINSTADDR 0x058
70#define SDMA_CHN0ADDR 0x05c
71#define SDMA_ONCE_RTB 0x060
72#define SDMA_XTRIG_CONF1 0x070
73#define SDMA_XTRIG_CONF2 0x074
Shawn Guo62550cd2011-07-13 21:33:17 +080074#define SDMA_CHNENBL0_IMX35 0x200
75#define SDMA_CHNENBL0_IMX31 0x080
Sascha Hauer1ec1e822010-09-30 13:56:34 +000076#define SDMA_CHNPRI_0 0x100
77
78/*
79 * Buffer descriptor status values.
80 */
81#define BD_DONE 0x01
82#define BD_WRAP 0x02
83#define BD_CONT 0x04
84#define BD_INTR 0x08
85#define BD_RROR 0x10
86#define BD_LAST 0x20
87#define BD_EXTD 0x80
88
89/*
90 * Data Node descriptor status values.
91 */
92#define DND_END_OF_FRAME 0x80
93#define DND_END_OF_XFER 0x40
94#define DND_DONE 0x20
95#define DND_UNUSED 0x01
96
97/*
98 * IPCV2 descriptor status values.
99 */
100#define BD_IPCV2_END_OF_FRAME 0x40
101
102#define IPCV2_MAX_NODES 50
103/*
104 * Error bit set in the CCB status field by the SDMA,
105 * in setbd routine, in case of a transfer error
106 */
107#define DATA_ERROR 0x10000000
108
109/*
110 * Buffer descriptor commands.
111 */
112#define C0_ADDR 0x01
113#define C0_LOAD 0x02
114#define C0_DUMP 0x03
115#define C0_SETCTX 0x07
116#define C0_GETCTX 0x03
117#define C0_SETDM 0x01
118#define C0_SETPM 0x04
119#define C0_GETDM 0x02
120#define C0_GETPM 0x08
121/*
122 * Change endianness indicator in the BD command field
123 */
124#define CHANGE_ENDIANNESS 0x80
125
126/*
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800127 * p_2_p watermark_level description
128 * Bits Name Description
129 * 0-7 Lower WML Lower watermark level
130 * 8 PS 1: Pad Swallowing
131 * 0: No Pad Swallowing
132 * 9 PA 1: Pad Adding
133 * 0: No Pad Adding
134 * 10 SPDIF If this bit is set both source
135 * and destination are on SPBA
136 * 11 Source Bit(SP) 1: Source on SPBA
137 * 0: Source on AIPS
138 * 12 Destination Bit(DP) 1: Destination on SPBA
139 * 0: Destination on AIPS
140 * 13-15 --------- MUST BE 0
141 * 16-23 Higher WML HWML
142 * 24-27 N Total number of samples after
143 * which Pad adding/Swallowing
144 * must be done. It must be odd.
145 * 28 Lower WML Event(LWE) SDMA events reg to check for
146 * LWML event mask
147 * 0: LWE in EVENTS register
148 * 1: LWE in EVENTS2 register
149 * 29 Higher WML Event(HWE) SDMA events reg to check for
150 * HWML event mask
151 * 0: HWE in EVENTS register
152 * 1: HWE in EVENTS2 register
153 * 30 --------- MUST BE 0
154 * 31 CONT 1: Amount of samples to be
155 * transferred is unknown and
156 * script will keep on
157 * transferring samples as long as
158 * both events are detected and
159 * script must be manually stopped
160 * by the application
161 * 0: The amount of samples to be
162 * transferred is equal to the
163 * count field of mode word
164 */
165#define SDMA_WATERMARK_LEVEL_LWML 0xFF
166#define SDMA_WATERMARK_LEVEL_PS BIT(8)
167#define SDMA_WATERMARK_LEVEL_PA BIT(9)
168#define SDMA_WATERMARK_LEVEL_SPDIF BIT(10)
169#define SDMA_WATERMARK_LEVEL_SP BIT(11)
170#define SDMA_WATERMARK_LEVEL_DP BIT(12)
171#define SDMA_WATERMARK_LEVEL_HWML (0xFF << 16)
172#define SDMA_WATERMARK_LEVEL_LWE BIT(28)
173#define SDMA_WATERMARK_LEVEL_HWE BIT(29)
174#define SDMA_WATERMARK_LEVEL_CONT BIT(31)
175
Nicolin Chenf9d4a392017-09-14 11:46:43 -0700176#define SDMA_DMA_BUSWIDTHS (BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | \
177 BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \
178 BIT(DMA_SLAVE_BUSWIDTH_4_BYTES))
179
180#define SDMA_DMA_DIRECTIONS (BIT(DMA_DEV_TO_MEM) | \
181 BIT(DMA_MEM_TO_DEV) | \
182 BIT(DMA_DEV_TO_DEV))
183
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800184/*
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000185 * Mode/Count of data node descriptors - IPCv2
186 */
187struct sdma_mode_count {
Robin Gong4a6b2e82018-07-24 01:46:10 +0800188#define SDMA_BD_MAX_CNT 0xffff
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000189 u32 count : 16; /* size of the buffer pointed by this BD */
190 u32 status : 8; /* E,R,I,C,W,D status bits stored here */
Martin Kaisere4b75762016-08-08 22:45:58 +0200191 u32 command : 8; /* command mostly used for channel 0 */
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000192};
193
194/*
195 * Buffer descriptor
196 */
197struct sdma_buffer_descriptor {
198 struct sdma_mode_count mode;
199 u32 buffer_addr; /* address of the buffer described */
200 u32 ext_buffer_addr; /* extended buffer address */
201} __attribute__ ((packed));
202
203/**
204 * struct sdma_channel_control - Channel control Block
205 *
Robin Gong24ca3122018-07-04 18:06:42 +0800206 * @current_bd_ptr: current buffer descriptor processed
207 * @base_bd_ptr: first element of buffer descriptor array
208 * @unused: padding. The SDMA engine expects an array of 128 byte
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000209 * control blocks
210 */
211struct sdma_channel_control {
212 u32 current_bd_ptr;
213 u32 base_bd_ptr;
214 u32 unused[2];
215} __attribute__ ((packed));
216
217/**
218 * struct sdma_state_registers - SDMA context for a channel
219 *
220 * @pc: program counter
Robin Gong24ca3122018-07-04 18:06:42 +0800221 * @unused1: unused
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000222 * @t: test bit: status of arithmetic & test instruction
223 * @rpc: return program counter
Robin Gong24ca3122018-07-04 18:06:42 +0800224 * @unused0: unused
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000225 * @sf: source fault while loading data
226 * @spc: loop start program counter
Robin Gong24ca3122018-07-04 18:06:42 +0800227 * @unused2: unused
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000228 * @df: destination fault while storing data
229 * @epc: loop end program counter
230 * @lm: loop mode
231 */
232struct sdma_state_registers {
233 u32 pc :14;
234 u32 unused1: 1;
235 u32 t : 1;
236 u32 rpc :14;
237 u32 unused0: 1;
238 u32 sf : 1;
239 u32 spc :14;
240 u32 unused2: 1;
241 u32 df : 1;
242 u32 epc :14;
243 u32 lm : 2;
244} __attribute__ ((packed));
245
246/**
247 * struct sdma_context_data - sdma context specific to a channel
248 *
249 * @channel_state: channel state bits
250 * @gReg: general registers
251 * @mda: burst dma destination address register
252 * @msa: burst dma source address register
253 * @ms: burst dma status register
254 * @md: burst dma data register
255 * @pda: peripheral dma destination address register
256 * @psa: peripheral dma source address register
257 * @ps: peripheral dma status register
258 * @pd: peripheral dma data register
259 * @ca: CRC polynomial register
260 * @cs: CRC accumulator register
261 * @dda: dedicated core destination address register
262 * @dsa: dedicated core source address register
263 * @ds: dedicated core status register
264 * @dd: dedicated core data register
Robin Gong24ca3122018-07-04 18:06:42 +0800265 * @scratch0: 1st word of dedicated ram for context switch
266 * @scratch1: 2nd word of dedicated ram for context switch
267 * @scratch2: 3rd word of dedicated ram for context switch
268 * @scratch3: 4th word of dedicated ram for context switch
269 * @scratch4: 5th word of dedicated ram for context switch
270 * @scratch5: 6th word of dedicated ram for context switch
271 * @scratch6: 7th word of dedicated ram for context switch
272 * @scratch7: 8th word of dedicated ram for context switch
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000273 */
274struct sdma_context_data {
275 struct sdma_state_registers channel_state;
276 u32 gReg[8];
277 u32 mda;
278 u32 msa;
279 u32 ms;
280 u32 md;
281 u32 pda;
282 u32 psa;
283 u32 ps;
284 u32 pd;
285 u32 ca;
286 u32 cs;
287 u32 dda;
288 u32 dsa;
289 u32 ds;
290 u32 dd;
291 u32 scratch0;
292 u32 scratch1;
293 u32 scratch2;
294 u32 scratch3;
295 u32 scratch4;
296 u32 scratch5;
297 u32 scratch6;
298 u32 scratch7;
299} __attribute__ ((packed));
300
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000301
302struct sdma_engine;
303
304/**
Sascha Hauer76c33d22018-06-20 00:56:59 +0800305 * struct sdma_desc - descriptor structor for one transfer
Robin Gong24ca3122018-07-04 18:06:42 +0800306 * @vd: descriptor for virt dma
307 * @num_bd: number of descriptors currently handling
308 * @bd_phys: physical address of bd
309 * @buf_tail: ID of the buffer that was processed
310 * @buf_ptail: ID of the previous buffer that was processed
311 * @period_len: period length, used in cyclic.
312 * @chn_real_count: the real count updated from bd->mode.count
313 * @chn_count: the transfer count set
314 * @sdmac: sdma_channel pointer
315 * @bd: pointer of allocate bd
Sascha Hauer76c33d22018-06-20 00:56:59 +0800316 */
317struct sdma_desc {
Robin Gong57b772b2018-06-20 00:57:00 +0800318 struct virt_dma_desc vd;
Sascha Hauer76c33d22018-06-20 00:56:59 +0800319 unsigned int num_bd;
320 dma_addr_t bd_phys;
321 unsigned int buf_tail;
322 unsigned int buf_ptail;
323 unsigned int period_len;
324 unsigned int chn_real_count;
325 unsigned int chn_count;
326 struct sdma_channel *sdmac;
327 struct sdma_buffer_descriptor *bd;
328};
329
330/**
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000331 * struct sdma_channel - housekeeping for a SDMA channel
332 *
Robin Gong24ca3122018-07-04 18:06:42 +0800333 * @vc: virt_dma base structure
334 * @desc: sdma description including vd and other special member
335 * @sdma: pointer to the SDMA engine for this channel
336 * @channel: the channel number, matches dmaengine chan_id + 1
337 * @direction: transfer type. Needed for setting SDMA script
Vinod Koul107d0642018-10-25 15:15:28 +0100338 * @slave_config Slave configuration
Robin Gong24ca3122018-07-04 18:06:42 +0800339 * @peripheral_type: Peripheral type. Needed for setting SDMA script
340 * @event_id0: aka dma request line
341 * @event_id1: for channels that use 2 events
342 * @word_size: peripheral access size
343 * @pc_from_device: script address for those device_2_memory
344 * @pc_to_device: script address for those memory_2_device
345 * @device_to_device: script address for those device_2_device
Robin Gong0f06c022018-07-24 01:46:11 +0800346 * @pc_to_pc: script address for those memory_2_memory
Robin Gong24ca3122018-07-04 18:06:42 +0800347 * @flags: loop mode or not
348 * @per_address: peripheral source or destination address in common case
349 * destination address in p_2_p case
350 * @per_address2: peripheral source address in p_2_p case
351 * @event_mask: event mask used in p_2_p script
352 * @watermark_level: value for gReg[7], some script will extend it from
353 * basic watermark such as p_2_p
354 * @shp_addr: value for gReg[6]
355 * @per_addr: value for gReg[2]
356 * @status: status of dma channel
357 * @data: specific sdma interface structure
358 * @bd_pool: dma_pool for bd
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000359 */
360struct sdma_channel {
Robin Gong57b772b2018-06-20 00:57:00 +0800361 struct virt_dma_chan vc;
Sascha Hauer76c33d22018-06-20 00:56:59 +0800362 struct sdma_desc *desc;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000363 struct sdma_engine *sdma;
364 unsigned int channel;
Vinod Kouldb8196d2011-10-13 22:34:23 +0530365 enum dma_transfer_direction direction;
Vinod Koul107d0642018-10-25 15:15:28 +0100366 struct dma_slave_config slave_config;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000367 enum sdma_peripheral_type peripheral_type;
368 unsigned int event_id0;
369 unsigned int event_id1;
370 enum dma_slave_buswidth word_size;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000371 unsigned int pc_from_device, pc_to_device;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800372 unsigned int device_to_device;
Robin Gong0f06c022018-07-24 01:46:11 +0800373 unsigned int pc_to_pc;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000374 unsigned long flags;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800375 dma_addr_t per_address, per_address2;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800376 unsigned long event_mask[2];
377 unsigned long watermark_level;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000378 u32 shp_addr, per_addr;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000379 enum dma_status status;
Robin Gongad0d92d2019-01-08 12:00:16 +0000380 bool context_loaded;
Nicolin Chen0b351862014-06-16 11:32:29 +0800381 struct imx_dma_data data;
Lucas Stachb8603d22018-11-06 03:40:33 +0000382 struct work_struct terminate_worker;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000383};
384
Richard Zhao0bbc1412012-01-13 11:10:01 +0800385#define IMX_DMA_SG_LOOP BIT(0)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000386
387#define MAX_DMA_CHANNELS 32
388#define MXC_SDMA_DEFAULT_PRIORITY 1
389#define MXC_SDMA_MIN_PRIORITY 1
390#define MXC_SDMA_MAX_PRIORITY 7
391
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000392#define SDMA_FIRMWARE_MAGIC 0x414d4453
393
394/**
395 * struct sdma_firmware_header - Layout of the firmware image
396 *
Robin Gong24ca3122018-07-04 18:06:42 +0800397 * @magic: "SDMA"
398 * @version_major: increased whenever layout of struct
399 * sdma_script_start_addrs changes.
400 * @version_minor: firmware minor version (for binary compatible changes)
401 * @script_addrs_start: offset of struct sdma_script_start_addrs in this image
402 * @num_script_addrs: Number of script addresses in this image
403 * @ram_code_start: offset of SDMA ram image in this firmware image
404 * @ram_code_size: size of SDMA ram image
405 * @script_addrs: Stores the start address of the SDMA scripts
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000406 * (in SDMA memory space)
407 */
408struct sdma_firmware_header {
409 u32 magic;
410 u32 version_major;
411 u32 version_minor;
412 u32 script_addrs_start;
413 u32 num_script_addrs;
414 u32 ram_code_start;
415 u32 ram_code_size;
416};
417
Sascha Hauer17bba722013-08-20 10:04:31 +0200418struct sdma_driver_data {
419 int chnenbl0;
420 int num_events;
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200421 struct sdma_script_start_addrs *script_addrs;
Angus Ainslie (Purism)941acd52019-03-29 08:21:29 -0700422 bool check_ratio;
Shawn Guo62550cd2011-07-13 21:33:17 +0800423};
424
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000425struct sdma_engine {
426 struct device *dev;
Sascha Hauerb9b3f822011-01-12 12:12:31 +0100427 struct device_dma_parameters dma_parms;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000428 struct sdma_channel channel[MAX_DMA_CHANNELS];
429 struct sdma_channel_control *channel_control;
430 void __iomem *regs;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000431 struct sdma_context_data *context;
432 dma_addr_t context_phys;
433 struct dma_device dma_device;
Sascha Hauer7560e3f2012-03-07 09:30:06 +0100434 struct clk *clk_ipg;
435 struct clk *clk_ahb;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800436 spinlock_t channel_0_lock;
Nicolin Chencd72b842013-11-13 22:55:24 +0800437 u32 script_number;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000438 struct sdma_script_start_addrs *script_addrs;
Sascha Hauer17bba722013-08-20 10:04:31 +0200439 const struct sdma_driver_data *drvdata;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800440 u32 spba_start_addr;
441 u32 spba_end_addr;
Vinod Koul5bb9dbb2016-07-03 00:00:55 +0530442 unsigned int irq;
Sascha Hauer76c33d22018-06-20 00:56:59 +0800443 dma_addr_t bd0_phys;
444 struct sdma_buffer_descriptor *bd0;
Angus Ainslie (Purism)25aaa752019-01-28 09:03:21 -0700445 /* clock ratio for AHB:SDMA core. 1:1 is 1, 2:1 is 0*/
446 bool clk_ratio;
Sascha Hauer17bba722013-08-20 10:04:31 +0200447};
448
Vinod Koul107d0642018-10-25 15:15:28 +0100449static int sdma_config_write(struct dma_chan *chan,
450 struct dma_slave_config *dmaengine_cfg,
451 enum dma_transfer_direction direction);
452
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300453static struct sdma_driver_data sdma_imx31 = {
Sascha Hauer17bba722013-08-20 10:04:31 +0200454 .chnenbl0 = SDMA_CHNENBL0_IMX31,
455 .num_events = 32,
456};
457
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200458static struct sdma_script_start_addrs sdma_script_imx25 = {
459 .ap_2_ap_addr = 729,
460 .uart_2_mcu_addr = 904,
461 .per_2_app_addr = 1255,
462 .mcu_2_app_addr = 834,
463 .uartsh_2_mcu_addr = 1120,
464 .per_2_shp_addr = 1329,
465 .mcu_2_shp_addr = 1048,
466 .ata_2_mcu_addr = 1560,
467 .mcu_2_ata_addr = 1479,
468 .app_2_per_addr = 1189,
469 .app_2_mcu_addr = 770,
470 .shp_2_per_addr = 1407,
471 .shp_2_mcu_addr = 979,
472};
473
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300474static struct sdma_driver_data sdma_imx25 = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200475 .chnenbl0 = SDMA_CHNENBL0_IMX35,
476 .num_events = 48,
477 .script_addrs = &sdma_script_imx25,
478};
479
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300480static struct sdma_driver_data sdma_imx35 = {
Sascha Hauer17bba722013-08-20 10:04:31 +0200481 .chnenbl0 = SDMA_CHNENBL0_IMX35,
482 .num_events = 48,
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000483};
484
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200485static struct sdma_script_start_addrs sdma_script_imx51 = {
486 .ap_2_ap_addr = 642,
487 .uart_2_mcu_addr = 817,
488 .mcu_2_app_addr = 747,
489 .mcu_2_shp_addr = 961,
490 .ata_2_mcu_addr = 1473,
491 .mcu_2_ata_addr = 1392,
492 .app_2_per_addr = 1033,
493 .app_2_mcu_addr = 683,
494 .shp_2_per_addr = 1251,
495 .shp_2_mcu_addr = 892,
496};
497
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300498static struct sdma_driver_data sdma_imx51 = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200499 .chnenbl0 = SDMA_CHNENBL0_IMX35,
500 .num_events = 48,
501 .script_addrs = &sdma_script_imx51,
502};
503
504static struct sdma_script_start_addrs sdma_script_imx53 = {
505 .ap_2_ap_addr = 642,
506 .app_2_mcu_addr = 683,
507 .mcu_2_app_addr = 747,
508 .uart_2_mcu_addr = 817,
509 .shp_2_mcu_addr = 891,
510 .mcu_2_shp_addr = 960,
511 .uartsh_2_mcu_addr = 1032,
512 .spdif_2_mcu_addr = 1100,
513 .mcu_2_spdif_addr = 1134,
514 .firi_2_mcu_addr = 1193,
515 .mcu_2_firi_addr = 1290,
516};
517
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300518static struct sdma_driver_data sdma_imx53 = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200519 .chnenbl0 = SDMA_CHNENBL0_IMX35,
520 .num_events = 48,
521 .script_addrs = &sdma_script_imx53,
522};
523
524static struct sdma_script_start_addrs sdma_script_imx6q = {
525 .ap_2_ap_addr = 642,
526 .uart_2_mcu_addr = 817,
527 .mcu_2_app_addr = 747,
528 .per_2_per_addr = 6331,
529 .uartsh_2_mcu_addr = 1032,
530 .mcu_2_shp_addr = 960,
531 .app_2_mcu_addr = 683,
532 .shp_2_mcu_addr = 891,
533 .spdif_2_mcu_addr = 1100,
534 .mcu_2_spdif_addr = 1134,
535};
536
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300537static struct sdma_driver_data sdma_imx6q = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200538 .chnenbl0 = SDMA_CHNENBL0_IMX35,
539 .num_events = 48,
540 .script_addrs = &sdma_script_imx6q,
541};
542
Fabio Estevamb7d26482016-08-10 13:05:05 -0300543static struct sdma_script_start_addrs sdma_script_imx7d = {
544 .ap_2_ap_addr = 644,
545 .uart_2_mcu_addr = 819,
546 .mcu_2_app_addr = 749,
547 .uartsh_2_mcu_addr = 1034,
548 .mcu_2_shp_addr = 962,
549 .app_2_mcu_addr = 685,
550 .shp_2_mcu_addr = 893,
551 .spdif_2_mcu_addr = 1102,
552 .mcu_2_spdif_addr = 1136,
553};
554
555static struct sdma_driver_data sdma_imx7d = {
556 .chnenbl0 = SDMA_CHNENBL0_IMX35,
557 .num_events = 48,
558 .script_addrs = &sdma_script_imx7d,
559};
560
Angus Ainslie (Purism)941acd52019-03-29 08:21:29 -0700561static struct sdma_driver_data sdma_imx8mq = {
562 .chnenbl0 = SDMA_CHNENBL0_IMX35,
563 .num_events = 48,
564 .script_addrs = &sdma_script_imx7d,
565 .check_ratio = 1,
566};
567
Krzysztof Kozlowskiafe7cde2015-05-02 00:57:46 +0900568static const struct platform_device_id sdma_devtypes[] = {
Shawn Guo62550cd2011-07-13 21:33:17 +0800569 {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200570 .name = "imx25-sdma",
571 .driver_data = (unsigned long)&sdma_imx25,
572 }, {
Shawn Guo62550cd2011-07-13 21:33:17 +0800573 .name = "imx31-sdma",
Sascha Hauer17bba722013-08-20 10:04:31 +0200574 .driver_data = (unsigned long)&sdma_imx31,
Shawn Guo62550cd2011-07-13 21:33:17 +0800575 }, {
576 .name = "imx35-sdma",
Sascha Hauer17bba722013-08-20 10:04:31 +0200577 .driver_data = (unsigned long)&sdma_imx35,
Shawn Guo62550cd2011-07-13 21:33:17 +0800578 }, {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200579 .name = "imx51-sdma",
580 .driver_data = (unsigned long)&sdma_imx51,
581 }, {
582 .name = "imx53-sdma",
583 .driver_data = (unsigned long)&sdma_imx53,
584 }, {
585 .name = "imx6q-sdma",
586 .driver_data = (unsigned long)&sdma_imx6q,
587 }, {
Fabio Estevamb7d26482016-08-10 13:05:05 -0300588 .name = "imx7d-sdma",
589 .driver_data = (unsigned long)&sdma_imx7d,
590 }, {
Angus Ainslie (Purism)941acd52019-03-29 08:21:29 -0700591 .name = "imx8mq-sdma",
592 .driver_data = (unsigned long)&sdma_imx8mq,
593 }, {
Shawn Guo62550cd2011-07-13 21:33:17 +0800594 /* sentinel */
595 }
596};
597MODULE_DEVICE_TABLE(platform, sdma_devtypes);
598
Shawn Guo580975d2011-07-14 08:35:48 +0800599static const struct of_device_id sdma_dt_ids[] = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200600 { .compatible = "fsl,imx6q-sdma", .data = &sdma_imx6q, },
601 { .compatible = "fsl,imx53-sdma", .data = &sdma_imx53, },
602 { .compatible = "fsl,imx51-sdma", .data = &sdma_imx51, },
Sascha Hauer17bba722013-08-20 10:04:31 +0200603 { .compatible = "fsl,imx35-sdma", .data = &sdma_imx35, },
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200604 { .compatible = "fsl,imx31-sdma", .data = &sdma_imx31, },
Markus Pargmann63edea12014-02-16 20:10:55 +0100605 { .compatible = "fsl,imx25-sdma", .data = &sdma_imx25, },
Fabio Estevamb7d26482016-08-10 13:05:05 -0300606 { .compatible = "fsl,imx7d-sdma", .data = &sdma_imx7d, },
Angus Ainslie (Purism)941acd52019-03-29 08:21:29 -0700607 { .compatible = "fsl,imx8mq-sdma", .data = &sdma_imx8mq, },
Shawn Guo580975d2011-07-14 08:35:48 +0800608 { /* sentinel */ }
609};
610MODULE_DEVICE_TABLE(of, sdma_dt_ids);
611
Richard Zhao0bbc1412012-01-13 11:10:01 +0800612#define SDMA_H_CONFIG_DSPDMA BIT(12) /* indicates if the DSPDMA is used */
613#define SDMA_H_CONFIG_RTD_PINS BIT(11) /* indicates if Real-Time Debug pins are enabled */
614#define SDMA_H_CONFIG_ACR BIT(4) /* indicates if AHB freq /core freq = 2 or 1 */
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000615#define SDMA_H_CONFIG_CSM (3) /* indicates which context switch mode is selected*/
616
617static inline u32 chnenbl_ofs(struct sdma_engine *sdma, unsigned int event)
618{
Sascha Hauer17bba722013-08-20 10:04:31 +0200619 u32 chnenbl0 = sdma->drvdata->chnenbl0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000620 return chnenbl0 + event * 4;
621}
622
623static int sdma_config_ownership(struct sdma_channel *sdmac,
624 bool event_override, bool mcu_override, bool dsp_override)
625{
626 struct sdma_engine *sdma = sdmac->sdma;
627 int channel = sdmac->channel;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800628 unsigned long evt, mcu, dsp;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000629
630 if (event_override && mcu_override && dsp_override)
631 return -EINVAL;
632
Richard Zhaoc4b56852012-01-13 11:09:57 +0800633 evt = readl_relaxed(sdma->regs + SDMA_H_EVTOVR);
634 mcu = readl_relaxed(sdma->regs + SDMA_H_HOSTOVR);
635 dsp = readl_relaxed(sdma->regs + SDMA_H_DSPOVR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000636
637 if (dsp_override)
Richard Zhao0bbc1412012-01-13 11:10:01 +0800638 __clear_bit(channel, &dsp);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000639 else
Richard Zhao0bbc1412012-01-13 11:10:01 +0800640 __set_bit(channel, &dsp);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000641
642 if (event_override)
Richard Zhao0bbc1412012-01-13 11:10:01 +0800643 __clear_bit(channel, &evt);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000644 else
Richard Zhao0bbc1412012-01-13 11:10:01 +0800645 __set_bit(channel, &evt);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000646
647 if (mcu_override)
Richard Zhao0bbc1412012-01-13 11:10:01 +0800648 __clear_bit(channel, &mcu);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000649 else
Richard Zhao0bbc1412012-01-13 11:10:01 +0800650 __set_bit(channel, &mcu);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000651
Richard Zhaoc4b56852012-01-13 11:09:57 +0800652 writel_relaxed(evt, sdma->regs + SDMA_H_EVTOVR);
653 writel_relaxed(mcu, sdma->regs + SDMA_H_HOSTOVR);
654 writel_relaxed(dsp, sdma->regs + SDMA_H_DSPOVR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000655
656 return 0;
657}
658
Richard Zhaob9a591662012-01-13 11:09:56 +0800659static void sdma_enable_channel(struct sdma_engine *sdma, int channel)
660{
Richard Zhao0bbc1412012-01-13 11:10:01 +0800661 writel(BIT(channel), sdma->regs + SDMA_H_START);
Richard Zhaob9a591662012-01-13 11:09:56 +0800662}
663
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000664/*
Richard Zhao2ccaef02012-05-11 15:14:27 +0800665 * sdma_run_channel0 - run a channel and wait till it's done
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000666 */
Richard Zhao2ccaef02012-05-11 15:14:27 +0800667static int sdma_run_channel0(struct sdma_engine *sdma)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000668{
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000669 int ret;
Michael Olbrich1d069bf2016-07-07 11:35:51 +0200670 u32 reg;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000671
Richard Zhao2ccaef02012-05-11 15:14:27 +0800672 sdma_enable_channel(sdma, 0);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000673
Michael Olbrich1d069bf2016-07-07 11:35:51 +0200674 ret = readl_relaxed_poll_timeout_atomic(sdma->regs + SDMA_H_STATSTOP,
675 reg, !(reg & 1), 1, 500);
676 if (ret)
Richard Zhao2ccaef02012-05-11 15:14:27 +0800677 dev_err(sdma->dev, "Timeout waiting for CH0 ready\n");
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000678
Robin Gong855832e2015-02-15 10:00:35 +0800679 /* Set bits of CONFIG register with dynamic context switching */
Angus Ainslie (Purism)25aaa752019-01-28 09:03:21 -0700680 reg = readl(sdma->regs + SDMA_H_CONFIG);
681 if ((reg & SDMA_H_CONFIG_CSM) == 0) {
682 reg |= SDMA_H_CONFIG_CSM;
683 writel_relaxed(reg, sdma->regs + SDMA_H_CONFIG);
684 }
Robin Gong855832e2015-02-15 10:00:35 +0800685
Michael Olbrich1d069bf2016-07-07 11:35:51 +0200686 return ret;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000687}
688
689static int sdma_load_script(struct sdma_engine *sdma, void *buf, int size,
690 u32 address)
691{
Sascha Hauer76c33d22018-06-20 00:56:59 +0800692 struct sdma_buffer_descriptor *bd0 = sdma->bd0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000693 void *buf_virt;
694 dma_addr_t buf_phys;
695 int ret;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800696 unsigned long flags;
Sascha Hauer73eab972011-08-25 11:03:35 +0200697
Andy Duanceaf5222019-01-11 14:29:49 +0000698 buf_virt = dma_alloc_coherent(sdma->dev, size, &buf_phys, GFP_KERNEL);
Sascha Hauer73eab972011-08-25 11:03:35 +0200699 if (!buf_virt) {
Richard Zhao2ccaef02012-05-11 15:14:27 +0800700 return -ENOMEM;
Sascha Hauer73eab972011-08-25 11:03:35 +0200701 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000702
Richard Zhao2ccaef02012-05-11 15:14:27 +0800703 spin_lock_irqsave(&sdma->channel_0_lock, flags);
704
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000705 bd0->mode.command = C0_SETPM;
Robin Gong3f93a4f2019-06-21 16:23:06 +0800706 bd0->mode.status = BD_DONE | BD_WRAP | BD_EXTD;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000707 bd0->mode.count = size / 2;
708 bd0->buffer_addr = buf_phys;
709 bd0->ext_buffer_addr = address;
710
711 memcpy(buf_virt, buf, size);
712
Richard Zhao2ccaef02012-05-11 15:14:27 +0800713 ret = sdma_run_channel0(sdma);
714
715 spin_unlock_irqrestore(&sdma->channel_0_lock, flags);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000716
Andy Duanceaf5222019-01-11 14:29:49 +0000717 dma_free_coherent(sdma->dev, size, buf_virt, buf_phys);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000718
719 return ret;
720}
721
722static void sdma_event_enable(struct sdma_channel *sdmac, unsigned int event)
723{
724 struct sdma_engine *sdma = sdmac->sdma;
725 int channel = sdmac->channel;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800726 unsigned long val;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000727 u32 chnenbl = chnenbl_ofs(sdma, event);
728
Richard Zhaoc4b56852012-01-13 11:09:57 +0800729 val = readl_relaxed(sdma->regs + chnenbl);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800730 __set_bit(channel, &val);
Richard Zhaoc4b56852012-01-13 11:09:57 +0800731 writel_relaxed(val, sdma->regs + chnenbl);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000732}
733
734static void sdma_event_disable(struct sdma_channel *sdmac, unsigned int event)
735{
736 struct sdma_engine *sdma = sdmac->sdma;
737 int channel = sdmac->channel;
738 u32 chnenbl = chnenbl_ofs(sdma, event);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800739 unsigned long val;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000740
Richard Zhaoc4b56852012-01-13 11:09:57 +0800741 val = readl_relaxed(sdma->regs + chnenbl);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800742 __clear_bit(channel, &val);
Richard Zhaoc4b56852012-01-13 11:09:57 +0800743 writel_relaxed(val, sdma->regs + chnenbl);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000744}
745
Robin Gong57b772b2018-06-20 00:57:00 +0800746static struct sdma_desc *to_sdma_desc(struct dma_async_tx_descriptor *t)
747{
748 return container_of(t, struct sdma_desc, vd.tx);
749}
750
751static void sdma_start_desc(struct sdma_channel *sdmac)
752{
753 struct virt_dma_desc *vd = vchan_next_desc(&sdmac->vc);
754 struct sdma_desc *desc;
755 struct sdma_engine *sdma = sdmac->sdma;
756 int channel = sdmac->channel;
757
758 if (!vd) {
759 sdmac->desc = NULL;
760 return;
761 }
762 sdmac->desc = desc = to_sdma_desc(&vd->tx);
Sascha Hauer02939cd2019-12-16 11:53:28 +0100763
764 list_del(&vd->node);
Robin Gong57b772b2018-06-20 00:57:00 +0800765
766 sdma->channel_control[channel].base_bd_ptr = desc->bd_phys;
767 sdma->channel_control[channel].current_bd_ptr = desc->bd_phys;
768 sdma_enable_channel(sdma, sdmac->channel);
769}
770
Russell King - ARM Linuxd1a792f2014-06-25 13:00:33 +0100771static void sdma_update_channel_loop(struct sdma_channel *sdmac)
772{
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000773 struct sdma_buffer_descriptor *bd;
Nandor Han58818262016-08-08 15:38:26 +0300774 int error = 0;
775 enum dma_status old_status = sdmac->status;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000776
777 /*
778 * loop mode. Iterate over descriptors, re-setup them and
779 * call callback function.
780 */
Robin Gong57b772b2018-06-20 00:57:00 +0800781 while (sdmac->desc) {
Sascha Hauer76c33d22018-06-20 00:56:59 +0800782 struct sdma_desc *desc = sdmac->desc;
783
784 bd = &desc->bd[desc->buf_tail];
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000785
786 if (bd->mode.status & BD_DONE)
787 break;
788
Nandor Han58818262016-08-08 15:38:26 +0300789 if (bd->mode.status & BD_RROR) {
790 bd->mode.status &= ~BD_RROR;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000791 sdmac->status = DMA_ERROR;
Nandor Han58818262016-08-08 15:38:26 +0300792 error = -EIO;
793 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000794
Nandor Han58818262016-08-08 15:38:26 +0300795 /*
796 * We use bd->mode.count to calculate the residue, since contains
797 * the number of bytes present in the current buffer descriptor.
798 */
799
Sascha Hauer76c33d22018-06-20 00:56:59 +0800800 desc->chn_real_count = bd->mode.count;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000801 bd->mode.status |= BD_DONE;
Sascha Hauer76c33d22018-06-20 00:56:59 +0800802 bd->mode.count = desc->period_len;
803 desc->buf_ptail = desc->buf_tail;
804 desc->buf_tail = (desc->buf_tail + 1) % desc->num_bd;
Nandor Han15f30f52016-08-08 15:38:25 +0300805
806 /*
807 * The callback is called from the interrupt context in order
808 * to reduce latency and to avoid the risk of altering the
809 * SDMA transaction status by the time the client tasklet is
810 * executed.
811 */
Robin Gong57b772b2018-06-20 00:57:00 +0800812 spin_unlock(&sdmac->vc.lock);
813 dmaengine_desc_get_callback_invoke(&desc->vd.tx, NULL);
814 spin_lock(&sdmac->vc.lock);
Nandor Han15f30f52016-08-08 15:38:25 +0300815
Nandor Han58818262016-08-08 15:38:26 +0300816 if (error)
817 sdmac->status = old_status;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000818 }
819}
820
Robin Gong57b772b2018-06-20 00:57:00 +0800821static void mxc_sdma_handle_channel_normal(struct sdma_channel *data)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000822{
Nandor Han15f30f52016-08-08 15:38:25 +0300823 struct sdma_channel *sdmac = (struct sdma_channel *) data;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000824 struct sdma_buffer_descriptor *bd;
825 int i, error = 0;
826
Sascha Hauer76c33d22018-06-20 00:56:59 +0800827 sdmac->desc->chn_real_count = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000828 /*
829 * non loop mode. Iterate over all descriptors, collect
830 * errors and call callback function
831 */
Sascha Hauer76c33d22018-06-20 00:56:59 +0800832 for (i = 0; i < sdmac->desc->num_bd; i++) {
833 bd = &sdmac->desc->bd[i];
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000834
835 if (bd->mode.status & (BD_DONE | BD_RROR))
836 error = -EIO;
Sascha Hauer76c33d22018-06-20 00:56:59 +0800837 sdmac->desc->chn_real_count += bd->mode.count;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000838 }
839
840 if (error)
841 sdmac->status = DMA_ERROR;
842 else
Vinod Koul409bff62013-10-16 14:07:06 +0530843 sdmac->status = DMA_COMPLETE;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000844}
845
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000846static irqreturn_t sdma_int_handler(int irq, void *dev_id)
847{
848 struct sdma_engine *sdma = dev_id;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800849 unsigned long stat;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000850
Richard Zhaoc4b56852012-01-13 11:09:57 +0800851 stat = readl_relaxed(sdma->regs + SDMA_H_INTR);
852 writel_relaxed(stat, sdma->regs + SDMA_H_INTR);
Michael Olbrich1d069bf2016-07-07 11:35:51 +0200853 /* channel 0 is special and not handled here, see run_channel0() */
854 stat &= ~1;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000855
856 while (stat) {
857 int channel = fls(stat) - 1;
858 struct sdma_channel *sdmac = &sdma->channel[channel];
Robin Gong57b772b2018-06-20 00:57:00 +0800859 struct sdma_desc *desc;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000860
Robin Gong57b772b2018-06-20 00:57:00 +0800861 spin_lock(&sdmac->vc.lock);
862 desc = sdmac->desc;
863 if (desc) {
864 if (sdmac->flags & IMX_DMA_SG_LOOP) {
865 sdma_update_channel_loop(sdmac);
866 } else {
867 mxc_sdma_handle_channel_normal(sdmac);
868 vchan_cookie_complete(&desc->vd);
869 sdma_start_desc(sdmac);
870 }
871 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000872
Robin Gong57b772b2018-06-20 00:57:00 +0800873 spin_unlock(&sdmac->vc.lock);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800874 __clear_bit(channel, &stat);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000875 }
876
877 return IRQ_HANDLED;
878}
879
880/*
881 * sets the pc of SDMA script according to the peripheral type
882 */
883static void sdma_get_pc(struct sdma_channel *sdmac,
884 enum sdma_peripheral_type peripheral_type)
885{
886 struct sdma_engine *sdma = sdmac->sdma;
887 int per_2_emi = 0, emi_2_per = 0;
888 /*
889 * These are needed once we start to support transfers between
890 * two peripherals or memory-to-memory transfers
891 */
Robin Gong0f06c022018-07-24 01:46:11 +0800892 int per_2_per = 0, emi_2_emi = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000893
894 sdmac->pc_from_device = 0;
895 sdmac->pc_to_device = 0;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800896 sdmac->device_to_device = 0;
Robin Gong0f06c022018-07-24 01:46:11 +0800897 sdmac->pc_to_pc = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000898
899 switch (peripheral_type) {
900 case IMX_DMATYPE_MEMORY:
Robin Gong0f06c022018-07-24 01:46:11 +0800901 emi_2_emi = sdma->script_addrs->ap_2_ap_addr;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000902 break;
903 case IMX_DMATYPE_DSP:
904 emi_2_per = sdma->script_addrs->bp_2_ap_addr;
905 per_2_emi = sdma->script_addrs->ap_2_bp_addr;
906 break;
907 case IMX_DMATYPE_FIRI:
908 per_2_emi = sdma->script_addrs->firi_2_mcu_addr;
909 emi_2_per = sdma->script_addrs->mcu_2_firi_addr;
910 break;
911 case IMX_DMATYPE_UART:
912 per_2_emi = sdma->script_addrs->uart_2_mcu_addr;
913 emi_2_per = sdma->script_addrs->mcu_2_app_addr;
914 break;
915 case IMX_DMATYPE_UART_SP:
916 per_2_emi = sdma->script_addrs->uartsh_2_mcu_addr;
917 emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
918 break;
919 case IMX_DMATYPE_ATA:
920 per_2_emi = sdma->script_addrs->ata_2_mcu_addr;
921 emi_2_per = sdma->script_addrs->mcu_2_ata_addr;
922 break;
923 case IMX_DMATYPE_CSPI:
924 case IMX_DMATYPE_EXT:
925 case IMX_DMATYPE_SSI:
Nicolin Chen29aebfd2014-10-24 12:37:41 -0700926 case IMX_DMATYPE_SAI:
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000927 per_2_emi = sdma->script_addrs->app_2_mcu_addr;
928 emi_2_per = sdma->script_addrs->mcu_2_app_addr;
929 break;
Nicolin Chen1a895572013-11-13 22:55:25 +0800930 case IMX_DMATYPE_SSI_DUAL:
931 per_2_emi = sdma->script_addrs->ssish_2_mcu_addr;
932 emi_2_per = sdma->script_addrs->mcu_2_ssish_addr;
933 break;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000934 case IMX_DMATYPE_SSI_SP:
935 case IMX_DMATYPE_MMC:
936 case IMX_DMATYPE_SDHC:
937 case IMX_DMATYPE_CSPI_SP:
938 case IMX_DMATYPE_ESAI:
939 case IMX_DMATYPE_MSHC_SP:
940 per_2_emi = sdma->script_addrs->shp_2_mcu_addr;
941 emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
942 break;
943 case IMX_DMATYPE_ASRC:
944 per_2_emi = sdma->script_addrs->asrc_2_mcu_addr;
945 emi_2_per = sdma->script_addrs->asrc_2_mcu_addr;
946 per_2_per = sdma->script_addrs->per_2_per_addr;
947 break;
Nicolin Chenf892afb2014-06-16 11:31:05 +0800948 case IMX_DMATYPE_ASRC_SP:
949 per_2_emi = sdma->script_addrs->shp_2_mcu_addr;
950 emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
951 per_2_per = sdma->script_addrs->per_2_per_addr;
952 break;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000953 case IMX_DMATYPE_MSHC:
954 per_2_emi = sdma->script_addrs->mshc_2_mcu_addr;
955 emi_2_per = sdma->script_addrs->mcu_2_mshc_addr;
956 break;
957 case IMX_DMATYPE_CCM:
958 per_2_emi = sdma->script_addrs->dptc_dvfs_addr;
959 break;
960 case IMX_DMATYPE_SPDIF:
961 per_2_emi = sdma->script_addrs->spdif_2_mcu_addr;
962 emi_2_per = sdma->script_addrs->mcu_2_spdif_addr;
963 break;
964 case IMX_DMATYPE_IPU_MEMORY:
965 emi_2_per = sdma->script_addrs->ext_mem_2_ipu_addr;
966 break;
967 default:
968 break;
969 }
970
971 sdmac->pc_from_device = per_2_emi;
972 sdmac->pc_to_device = emi_2_per;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800973 sdmac->device_to_device = per_2_per;
Robin Gong0f06c022018-07-24 01:46:11 +0800974 sdmac->pc_to_pc = emi_2_emi;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000975}
976
977static int sdma_load_context(struct sdma_channel *sdmac)
978{
979 struct sdma_engine *sdma = sdmac->sdma;
980 int channel = sdmac->channel;
981 int load_address;
982 struct sdma_context_data *context = sdma->context;
Sascha Hauer76c33d22018-06-20 00:56:59 +0800983 struct sdma_buffer_descriptor *bd0 = sdma->bd0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000984 int ret;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800985 unsigned long flags;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000986
Robin Gongad0d92d2019-01-08 12:00:16 +0000987 if (sdmac->context_loaded)
988 return 0;
989
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800990 if (sdmac->direction == DMA_DEV_TO_MEM)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000991 load_address = sdmac->pc_from_device;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800992 else if (sdmac->direction == DMA_DEV_TO_DEV)
993 load_address = sdmac->device_to_device;
Robin Gong0f06c022018-07-24 01:46:11 +0800994 else if (sdmac->direction == DMA_MEM_TO_MEM)
995 load_address = sdmac->pc_to_pc;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800996 else
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000997 load_address = sdmac->pc_to_device;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000998
999 if (load_address < 0)
1000 return load_address;
1001
1002 dev_dbg(sdma->dev, "load_address = %d\n", load_address);
Richard Zhao0bbc1412012-01-13 11:10:01 +08001003 dev_dbg(sdma->dev, "wml = 0x%08x\n", (u32)sdmac->watermark_level);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001004 dev_dbg(sdma->dev, "shp_addr = 0x%08x\n", sdmac->shp_addr);
1005 dev_dbg(sdma->dev, "per_addr = 0x%08x\n", sdmac->per_addr);
Richard Zhao0bbc1412012-01-13 11:10:01 +08001006 dev_dbg(sdma->dev, "event_mask0 = 0x%08x\n", (u32)sdmac->event_mask[0]);
1007 dev_dbg(sdma->dev, "event_mask1 = 0x%08x\n", (u32)sdmac->event_mask[1]);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001008
Richard Zhao2ccaef02012-05-11 15:14:27 +08001009 spin_lock_irqsave(&sdma->channel_0_lock, flags);
Sascha Hauer73eab972011-08-25 11:03:35 +02001010
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001011 memset(context, 0, sizeof(*context));
1012 context->channel_state.pc = load_address;
1013
1014 /* Send by context the event mask,base address for peripheral
1015 * and watermark level
1016 */
Richard Zhao0bbc1412012-01-13 11:10:01 +08001017 context->gReg[0] = sdmac->event_mask[1];
1018 context->gReg[1] = sdmac->event_mask[0];
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001019 context->gReg[2] = sdmac->per_addr;
1020 context->gReg[6] = sdmac->shp_addr;
1021 context->gReg[7] = sdmac->watermark_level;
1022
1023 bd0->mode.command = C0_SETDM;
Robin Gong3f93a4f2019-06-21 16:23:06 +08001024 bd0->mode.status = BD_DONE | BD_WRAP | BD_EXTD;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001025 bd0->mode.count = sizeof(*context) / 4;
1026 bd0->buffer_addr = sdma->context_phys;
1027 bd0->ext_buffer_addr = 2048 + (sizeof(*context) / 4) * channel;
Richard Zhao2ccaef02012-05-11 15:14:27 +08001028 ret = sdma_run_channel0(sdma);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001029
Richard Zhao2ccaef02012-05-11 15:14:27 +08001030 spin_unlock_irqrestore(&sdma->channel_0_lock, flags);
Sascha Hauer73eab972011-08-25 11:03:35 +02001031
Robin Gongad0d92d2019-01-08 12:00:16 +00001032 sdmac->context_loaded = true;
1033
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001034 return ret;
1035}
1036
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001037static struct sdma_channel *to_sdma_chan(struct dma_chan *chan)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001038{
Robin Gong57b772b2018-06-20 00:57:00 +08001039 return container_of(chan, struct sdma_channel, vc.chan);
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001040}
1041
1042static int sdma_disable_channel(struct dma_chan *chan)
1043{
1044 struct sdma_channel *sdmac = to_sdma_chan(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001045 struct sdma_engine *sdma = sdmac->sdma;
1046 int channel = sdmac->channel;
1047
Richard Zhao0bbc1412012-01-13 11:10:01 +08001048 writel_relaxed(BIT(channel), sdma->regs + SDMA_H_STATSTOP);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001049 sdmac->status = DMA_ERROR;
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001050
1051 return 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001052}
Lucas Stachb8603d22018-11-06 03:40:33 +00001053static void sdma_channel_terminate_work(struct work_struct *work)
Jiada Wang7f3ff142017-03-16 23:12:09 -07001054{
Lucas Stachb8603d22018-11-06 03:40:33 +00001055 struct sdma_channel *sdmac = container_of(work, struct sdma_channel,
1056 terminate_worker);
Robin Gong57b772b2018-06-20 00:57:00 +08001057 unsigned long flags;
1058 LIST_HEAD(head);
1059
Jiada Wang7f3ff142017-03-16 23:12:09 -07001060 /*
1061 * According to NXP R&D team a delay of one BD SDMA cost time
1062 * (maximum is 1ms) should be added after disable of the channel
1063 * bit, to ensure SDMA core has really been stopped after SDMA
1064 * clients call .device_terminate_all.
1065 */
Lucas Stachb8603d22018-11-06 03:40:33 +00001066 usleep_range(1000, 2000);
1067
1068 spin_lock_irqsave(&sdmac->vc.lock, flags);
1069 vchan_get_all_descriptors(&sdmac->vc, &head);
Lucas Stachb8603d22018-11-06 03:40:33 +00001070 spin_unlock_irqrestore(&sdmac->vc.lock, flags);
1071 vchan_dma_desc_free_list(&sdmac->vc, &head);
Robin Gongad0d92d2019-01-08 12:00:16 +00001072 sdmac->context_loaded = false;
Lucas Stachb8603d22018-11-06 03:40:33 +00001073}
1074
Sascha Hauera80f2782019-12-16 11:53:26 +01001075static int sdma_terminate_all(struct dma_chan *chan)
Lucas Stachb8603d22018-11-06 03:40:33 +00001076{
1077 struct sdma_channel *sdmac = to_sdma_chan(chan);
Sascha Hauer02939cd2019-12-16 11:53:28 +01001078 unsigned long flags;
1079
1080 spin_lock_irqsave(&sdmac->vc.lock, flags);
Lucas Stachb8603d22018-11-06 03:40:33 +00001081
1082 sdma_disable_channel(chan);
1083
Sascha Hauer02939cd2019-12-16 11:53:28 +01001084 if (sdmac->desc) {
1085 vchan_terminate_vdesc(&sdmac->desc->vd);
1086 sdmac->desc = NULL;
Lucas Stachb8603d22018-11-06 03:40:33 +00001087 schedule_work(&sdmac->terminate_worker);
Sascha Hauer02939cd2019-12-16 11:53:28 +01001088 }
1089
1090 spin_unlock_irqrestore(&sdmac->vc.lock, flags);
Jiada Wang7f3ff142017-03-16 23:12:09 -07001091
1092 return 0;
1093}
1094
Lucas Stachb8603d22018-11-06 03:40:33 +00001095static void sdma_channel_synchronize(struct dma_chan *chan)
1096{
1097 struct sdma_channel *sdmac = to_sdma_chan(chan);
1098
1099 vchan_synchronize(&sdmac->vc);
1100
1101 flush_work(&sdmac->terminate_worker);
1102}
1103
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001104static void sdma_set_watermarklevel_for_p2p(struct sdma_channel *sdmac)
1105{
1106 struct sdma_engine *sdma = sdmac->sdma;
1107
1108 int lwml = sdmac->watermark_level & SDMA_WATERMARK_LEVEL_LWML;
1109 int hwml = (sdmac->watermark_level & SDMA_WATERMARK_LEVEL_HWML) >> 16;
1110
1111 set_bit(sdmac->event_id0 % 32, &sdmac->event_mask[1]);
1112 set_bit(sdmac->event_id1 % 32, &sdmac->event_mask[0]);
1113
1114 if (sdmac->event_id0 > 31)
1115 sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_LWE;
1116
1117 if (sdmac->event_id1 > 31)
1118 sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_HWE;
1119
1120 /*
1121 * If LWML(src_maxburst) > HWML(dst_maxburst), we need
1122 * swap LWML and HWML of INFO(A.3.2.5.1), also need swap
1123 * r0(event_mask[1]) and r1(event_mask[0]).
1124 */
1125 if (lwml > hwml) {
1126 sdmac->watermark_level &= ~(SDMA_WATERMARK_LEVEL_LWML |
1127 SDMA_WATERMARK_LEVEL_HWML);
1128 sdmac->watermark_level |= hwml;
1129 sdmac->watermark_level |= lwml << 16;
1130 swap(sdmac->event_mask[0], sdmac->event_mask[1]);
1131 }
1132
1133 if (sdmac->per_address2 >= sdma->spba_start_addr &&
1134 sdmac->per_address2 <= sdma->spba_end_addr)
1135 sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_SP;
1136
1137 if (sdmac->per_address >= sdma->spba_start_addr &&
1138 sdmac->per_address <= sdma->spba_end_addr)
1139 sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_DP;
1140
1141 sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_CONT;
1142}
1143
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001144static int sdma_config_channel(struct dma_chan *chan)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001145{
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001146 struct sdma_channel *sdmac = to_sdma_chan(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001147 int ret;
1148
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001149 sdma_disable_channel(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001150
Richard Zhao0bbc1412012-01-13 11:10:01 +08001151 sdmac->event_mask[0] = 0;
1152 sdmac->event_mask[1] = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001153 sdmac->shp_addr = 0;
1154 sdmac->per_addr = 0;
1155
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001156 switch (sdmac->peripheral_type) {
1157 case IMX_DMATYPE_DSP:
1158 sdma_config_ownership(sdmac, false, true, true);
1159 break;
1160 case IMX_DMATYPE_MEMORY:
1161 sdma_config_ownership(sdmac, false, true, false);
1162 break;
1163 default:
1164 sdma_config_ownership(sdmac, true, true, false);
1165 break;
1166 }
1167
1168 sdma_get_pc(sdmac, sdmac->peripheral_type);
1169
1170 if ((sdmac->peripheral_type != IMX_DMATYPE_MEMORY) &&
1171 (sdmac->peripheral_type != IMX_DMATYPE_DSP)) {
1172 /* Handle multiple event channels differently */
1173 if (sdmac->event_id1) {
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001174 if (sdmac->peripheral_type == IMX_DMATYPE_ASRC_SP ||
1175 sdmac->peripheral_type == IMX_DMATYPE_ASRC)
1176 sdma_set_watermarklevel_for_p2p(sdmac);
1177 } else
Richard Zhao0bbc1412012-01-13 11:10:01 +08001178 __set_bit(sdmac->event_id0, sdmac->event_mask);
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001179
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001180 /* Address */
1181 sdmac->shp_addr = sdmac->per_address;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001182 sdmac->per_addr = sdmac->per_address2;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001183 } else {
1184 sdmac->watermark_level = 0; /* FIXME: M3_BASE_ADDRESS */
1185 }
1186
1187 ret = sdma_load_context(sdmac);
1188
1189 return ret;
1190}
1191
1192static int sdma_set_channel_priority(struct sdma_channel *sdmac,
1193 unsigned int priority)
1194{
1195 struct sdma_engine *sdma = sdmac->sdma;
1196 int channel = sdmac->channel;
1197
1198 if (priority < MXC_SDMA_MIN_PRIORITY
1199 || priority > MXC_SDMA_MAX_PRIORITY) {
1200 return -EINVAL;
1201 }
1202
Richard Zhaoc4b56852012-01-13 11:09:57 +08001203 writel_relaxed(priority, sdma->regs + SDMA_CHNPRI_0 + 4 * channel);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001204
1205 return 0;
1206}
1207
Robin Gong57b772b2018-06-20 00:57:00 +08001208static int sdma_request_channel0(struct sdma_engine *sdma)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001209{
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001210 int ret = -EBUSY;
1211
Linus Torvalds31ef4892019-03-14 09:11:54 -07001212 sdma->bd0 = dma_alloc_coherent(sdma->dev, PAGE_SIZE, &sdma->bd0_phys,
Robin Gong57b772b2018-06-20 00:57:00 +08001213 GFP_NOWAIT);
1214 if (!sdma->bd0) {
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001215 ret = -ENOMEM;
1216 goto out;
1217 }
1218
Robin Gong57b772b2018-06-20 00:57:00 +08001219 sdma->channel_control[0].base_bd_ptr = sdma->bd0_phys;
1220 sdma->channel_control[0].current_bd_ptr = sdma->bd0_phys;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001221
Robin Gong57b772b2018-06-20 00:57:00 +08001222 sdma_set_channel_priority(&sdma->channel[0], MXC_SDMA_DEFAULT_PRIORITY);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001223 return 0;
1224out:
1225
1226 return ret;
1227}
1228
Robin Gong57b772b2018-06-20 00:57:00 +08001229
1230static int sdma_alloc_bd(struct sdma_desc *desc)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001231{
Lucas Stachebb853b2018-11-06 03:40:28 +00001232 u32 bd_size = desc->num_bd * sizeof(struct sdma_buffer_descriptor);
Robin Gong57b772b2018-06-20 00:57:00 +08001233 int ret = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001234
Linus Torvalds31ef4892019-03-14 09:11:54 -07001235 desc->bd = dma_alloc_coherent(desc->sdmac->sdma->dev, bd_size,
Andy Duanceaf5222019-01-11 14:29:49 +00001236 &desc->bd_phys, GFP_NOWAIT);
Robin Gong57b772b2018-06-20 00:57:00 +08001237 if (!desc->bd) {
1238 ret = -ENOMEM;
1239 goto out;
1240 }
1241out:
1242 return ret;
1243}
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001244
Robin Gong57b772b2018-06-20 00:57:00 +08001245static void sdma_free_bd(struct sdma_desc *desc)
1246{
Lucas Stachebb853b2018-11-06 03:40:28 +00001247 u32 bd_size = desc->num_bd * sizeof(struct sdma_buffer_descriptor);
1248
Andy Duanceaf5222019-01-11 14:29:49 +00001249 dma_free_coherent(desc->sdmac->sdma->dev, bd_size, desc->bd,
1250 desc->bd_phys);
Robin Gong57b772b2018-06-20 00:57:00 +08001251}
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001252
Robin Gong57b772b2018-06-20 00:57:00 +08001253static void sdma_desc_free(struct virt_dma_desc *vd)
1254{
1255 struct sdma_desc *desc = container_of(vd, struct sdma_desc, vd);
1256
1257 sdma_free_bd(desc);
1258 kfree(desc);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001259}
1260
1261static int sdma_alloc_chan_resources(struct dma_chan *chan)
1262{
1263 struct sdma_channel *sdmac = to_sdma_chan(chan);
1264 struct imx_dma_data *data = chan->private;
Robin Gong0f06c022018-07-24 01:46:11 +08001265 struct imx_dma_data mem_data;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001266 int prio, ret;
1267
Robin Gong0f06c022018-07-24 01:46:11 +08001268 /*
1269 * MEMCPY may never setup chan->private by filter function such as
1270 * dmatest, thus create 'struct imx_dma_data mem_data' for this case.
1271 * Please note in any other slave case, you have to setup chan->private
1272 * with 'struct imx_dma_data' in your own filter function if you want to
1273 * request dma channel by dma_request_channel() rather than
1274 * dma_request_slave_channel(). Othwise, 'MEMCPY in case?' will appear
1275 * to warn you to correct your filter function.
1276 */
1277 if (!data) {
1278 dev_dbg(sdmac->sdma->dev, "MEMCPY in case?\n");
1279 mem_data.priority = 2;
1280 mem_data.peripheral_type = IMX_DMATYPE_MEMORY;
1281 mem_data.dma_request = 0;
1282 mem_data.dma_request2 = 0;
1283 data = &mem_data;
1284
1285 sdma_get_pc(sdmac, IMX_DMATYPE_MEMORY);
1286 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001287
1288 switch (data->priority) {
1289 case DMA_PRIO_HIGH:
1290 prio = 3;
1291 break;
1292 case DMA_PRIO_MEDIUM:
1293 prio = 2;
1294 break;
1295 case DMA_PRIO_LOW:
1296 default:
1297 prio = 1;
1298 break;
1299 }
1300
1301 sdmac->peripheral_type = data->peripheral_type;
1302 sdmac->event_id0 = data->dma_request;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001303 sdmac->event_id1 = data->dma_request2;
Richard Zhaoc2c744d2012-01-13 11:09:59 +08001304
Fabio Estevamb93edcd2015-07-29 21:03:49 -03001305 ret = clk_enable(sdmac->sdma->clk_ipg);
1306 if (ret)
1307 return ret;
1308 ret = clk_enable(sdmac->sdma->clk_ahb);
1309 if (ret)
1310 goto disable_clk_ipg;
Richard Zhaoc2c744d2012-01-13 11:09:59 +08001311
Richard Zhao3bb5e7c2012-01-13 11:09:58 +08001312 ret = sdma_set_channel_priority(sdmac, prio);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001313 if (ret)
Fabio Estevamb93edcd2015-07-29 21:03:49 -03001314 goto disable_clk_ahb;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001315
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001316 return 0;
Fabio Estevamb93edcd2015-07-29 21:03:49 -03001317
1318disable_clk_ahb:
1319 clk_disable(sdmac->sdma->clk_ahb);
1320disable_clk_ipg:
1321 clk_disable(sdmac->sdma->clk_ipg);
1322 return ret;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001323}
1324
1325static void sdma_free_chan_resources(struct dma_chan *chan)
1326{
1327 struct sdma_channel *sdmac = to_sdma_chan(chan);
1328 struct sdma_engine *sdma = sdmac->sdma;
1329
Sascha Hauera80f2782019-12-16 11:53:26 +01001330 sdma_terminate_all(chan);
Lucas Stachb8603d22018-11-06 03:40:33 +00001331
1332 sdma_channel_synchronize(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001333
Fabio Estevam2f57b8d2020-06-21 12:57:30 -03001334 sdma_event_disable(sdmac, sdmac->event_id0);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001335 if (sdmac->event_id1)
1336 sdma_event_disable(sdmac, sdmac->event_id1);
1337
1338 sdmac->event_id0 = 0;
1339 sdmac->event_id1 = 0;
Martin Fuzzeyd288bdd2020-01-29 14:40:06 +01001340 sdmac->context_loaded = false;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001341
1342 sdma_set_channel_priority(sdmac, 0);
1343
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001344 clk_disable(sdma->clk_ipg);
1345 clk_disable(sdma->clk_ahb);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001346}
1347
Robin Gong21420842018-06-20 00:57:03 +08001348static struct sdma_desc *sdma_transfer_init(struct sdma_channel *sdmac,
1349 enum dma_transfer_direction direction, u32 bds)
1350{
1351 struct sdma_desc *desc;
1352
1353 desc = kzalloc((sizeof(*desc)), GFP_NOWAIT);
1354 if (!desc)
1355 goto err_out;
1356
1357 sdmac->status = DMA_IN_PROGRESS;
1358 sdmac->direction = direction;
1359 sdmac->flags = 0;
1360
1361 desc->chn_count = 0;
1362 desc->chn_real_count = 0;
1363 desc->buf_tail = 0;
1364 desc->buf_ptail = 0;
1365 desc->sdmac = sdmac;
1366 desc->num_bd = bds;
1367
1368 if (sdma_alloc_bd(desc))
1369 goto err_desc_out;
1370
Robin Gong0f06c022018-07-24 01:46:11 +08001371 /* No slave_config called in MEMCPY case, so do here */
1372 if (direction == DMA_MEM_TO_MEM)
1373 sdma_config_ownership(sdmac, false, true, false);
1374
Robin Gong21420842018-06-20 00:57:03 +08001375 if (sdma_load_context(sdmac))
1376 goto err_desc_out;
1377
1378 return desc;
1379
1380err_desc_out:
1381 kfree(desc);
1382err_out:
1383 return NULL;
1384}
1385
Robin Gong0f06c022018-07-24 01:46:11 +08001386static struct dma_async_tx_descriptor *sdma_prep_memcpy(
1387 struct dma_chan *chan, dma_addr_t dma_dst,
1388 dma_addr_t dma_src, size_t len, unsigned long flags)
1389{
1390 struct sdma_channel *sdmac = to_sdma_chan(chan);
1391 struct sdma_engine *sdma = sdmac->sdma;
1392 int channel = sdmac->channel;
1393 size_t count;
1394 int i = 0, param;
1395 struct sdma_buffer_descriptor *bd;
1396 struct sdma_desc *desc;
1397
1398 if (!chan || !len)
1399 return NULL;
1400
1401 dev_dbg(sdma->dev, "memcpy: %pad->%pad, len=%zu, channel=%d.\n",
1402 &dma_src, &dma_dst, len, channel);
1403
1404 desc = sdma_transfer_init(sdmac, DMA_MEM_TO_MEM,
1405 len / SDMA_BD_MAX_CNT + 1);
1406 if (!desc)
1407 return NULL;
1408
1409 do {
1410 count = min_t(size_t, len, SDMA_BD_MAX_CNT);
1411 bd = &desc->bd[i];
1412 bd->buffer_addr = dma_src;
1413 bd->ext_buffer_addr = dma_dst;
1414 bd->mode.count = count;
1415 desc->chn_count += count;
1416 bd->mode.command = 0;
1417
1418 dma_src += count;
1419 dma_dst += count;
1420 len -= count;
1421 i++;
1422
1423 param = BD_DONE | BD_EXTD | BD_CONT;
1424 /* last bd */
1425 if (!len) {
1426 param |= BD_INTR;
1427 param |= BD_LAST;
1428 param &= ~BD_CONT;
1429 }
1430
1431 dev_dbg(sdma->dev, "entry %d: count: %zd dma: 0x%x %s%s\n",
1432 i, count, bd->buffer_addr,
1433 param & BD_WRAP ? "wrap" : "",
1434 param & BD_INTR ? " intr" : "");
1435
1436 bd->mode.status = param;
1437 } while (len);
1438
1439 return vchan_tx_prep(&sdmac->vc, &desc->vd, flags);
1440}
1441
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001442static struct dma_async_tx_descriptor *sdma_prep_slave_sg(
1443 struct dma_chan *chan, struct scatterlist *sgl,
Vinod Kouldb8196d2011-10-13 22:34:23 +05301444 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -05001445 unsigned long flags, void *context)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001446{
1447 struct sdma_channel *sdmac = to_sdma_chan(chan);
1448 struct sdma_engine *sdma = sdmac->sdma;
Vinod Koulad78b002018-07-02 18:42:51 +05301449 int i, count;
Sascha Hauer23889c62011-01-31 10:56:58 +01001450 int channel = sdmac->channel;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001451 struct scatterlist *sg;
Robin Gong57b772b2018-06-20 00:57:00 +08001452 struct sdma_desc *desc;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001453
Vinod Koul107d0642018-10-25 15:15:28 +01001454 sdma_config_write(chan, &sdmac->slave_config, direction);
1455
Robin Gong21420842018-06-20 00:57:03 +08001456 desc = sdma_transfer_init(sdmac, direction, sg_len);
Robin Gong57b772b2018-06-20 00:57:00 +08001457 if (!desc)
1458 goto err_out;
1459
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001460 dev_dbg(sdma->dev, "setting up %d entries for channel %d.\n",
1461 sg_len, channel);
1462
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001463 for_each_sg(sgl, sg, sg_len, i) {
Sascha Hauer76c33d22018-06-20 00:56:59 +08001464 struct sdma_buffer_descriptor *bd = &desc->bd[i];
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001465 int param;
1466
Anatolij Gustschind2f5c272010-11-22 18:35:18 +01001467 bd->buffer_addr = sg->dma_address;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001468
Lars-Peter Clausenfdaf9c42012-04-25 20:50:52 +02001469 count = sg_dma_len(sg);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001470
Robin Gong4a6b2e82018-07-24 01:46:10 +08001471 if (count > SDMA_BD_MAX_CNT) {
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001472 dev_err(sdma->dev, "SDMA channel %d: maximum bytes for sg entry exceeded: %d > %d\n",
Robin Gong4a6b2e82018-07-24 01:46:10 +08001473 channel, count, SDMA_BD_MAX_CNT);
Robin Gong57b772b2018-06-20 00:57:00 +08001474 goto err_bd_out;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001475 }
1476
1477 bd->mode.count = count;
Sascha Hauer76c33d22018-06-20 00:56:59 +08001478 desc->chn_count += count;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001479
Vinod Koulad78b002018-07-02 18:42:51 +05301480 if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES)
Robin Gong57b772b2018-06-20 00:57:00 +08001481 goto err_bd_out;
Sascha Hauer1fa81c22011-01-12 13:02:28 +01001482
1483 switch (sdmac->word_size) {
1484 case DMA_SLAVE_BUSWIDTH_4_BYTES:
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001485 bd->mode.command = 0;
Sascha Hauer1fa81c22011-01-12 13:02:28 +01001486 if (count & 3 || sg->dma_address & 3)
Robin Gong57b772b2018-06-20 00:57:00 +08001487 goto err_bd_out;
Sascha Hauer1fa81c22011-01-12 13:02:28 +01001488 break;
1489 case DMA_SLAVE_BUSWIDTH_2_BYTES:
1490 bd->mode.command = 2;
1491 if (count & 1 || sg->dma_address & 1)
Robin Gong57b772b2018-06-20 00:57:00 +08001492 goto err_bd_out;
Sascha Hauer1fa81c22011-01-12 13:02:28 +01001493 break;
1494 case DMA_SLAVE_BUSWIDTH_1_BYTE:
1495 bd->mode.command = 1;
1496 break;
1497 default:
Robin Gong57b772b2018-06-20 00:57:00 +08001498 goto err_bd_out;
Sascha Hauer1fa81c22011-01-12 13:02:28 +01001499 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001500
1501 param = BD_DONE | BD_EXTD | BD_CONT;
1502
Shawn Guo341b9412011-01-20 05:50:39 +08001503 if (i + 1 == sg_len) {
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001504 param |= BD_INTR;
Shawn Guo341b9412011-01-20 05:50:39 +08001505 param |= BD_LAST;
1506 param &= ~BD_CONT;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001507 }
1508
Olof Johanssonc3cc74b2013-11-12 22:30:44 -08001509 dev_dbg(sdma->dev, "entry %d: count: %d dma: %#llx %s%s\n",
1510 i, count, (u64)sg->dma_address,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001511 param & BD_WRAP ? "wrap" : "",
1512 param & BD_INTR ? " intr" : "");
1513
1514 bd->mode.status = param;
1515 }
1516
Robin Gong57b772b2018-06-20 00:57:00 +08001517 return vchan_tx_prep(&sdmac->vc, &desc->vd, flags);
1518err_bd_out:
1519 sdma_free_bd(desc);
1520 kfree(desc);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001521err_out:
Shawn Guo4b2ce9d2011-01-20 05:50:36 +08001522 sdmac->status = DMA_ERROR;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001523 return NULL;
1524}
1525
1526static struct dma_async_tx_descriptor *sdma_prep_dma_cyclic(
1527 struct dma_chan *chan, dma_addr_t dma_addr, size_t buf_len,
Alexandre Bounine185ecb52012-03-08 15:35:13 -05001528 size_t period_len, enum dma_transfer_direction direction,
Laurent Pinchart31c1e5a2014-08-01 12:20:10 +02001529 unsigned long flags)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001530{
1531 struct sdma_channel *sdmac = to_sdma_chan(chan);
1532 struct sdma_engine *sdma = sdmac->sdma;
1533 int num_periods = buf_len / period_len;
Sascha Hauer23889c62011-01-31 10:56:58 +01001534 int channel = sdmac->channel;
Robin Gong21420842018-06-20 00:57:03 +08001535 int i = 0, buf = 0;
Robin Gong57b772b2018-06-20 00:57:00 +08001536 struct sdma_desc *desc;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001537
1538 dev_dbg(sdma->dev, "%s channel: %d\n", __func__, channel);
1539
Vinod Koul107d0642018-10-25 15:15:28 +01001540 sdma_config_write(chan, &sdmac->slave_config, direction);
1541
Robin Gong21420842018-06-20 00:57:03 +08001542 desc = sdma_transfer_init(sdmac, direction, num_periods);
Robin Gong57b772b2018-06-20 00:57:00 +08001543 if (!desc)
1544 goto err_out;
1545
Sascha Hauer76c33d22018-06-20 00:56:59 +08001546 desc->period_len = period_len;
Richard Zhao8e2e27c2012-06-04 09:17:24 +08001547
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001548 sdmac->flags |= IMX_DMA_SG_LOOP;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001549
Robin Gong4a6b2e82018-07-24 01:46:10 +08001550 if (period_len > SDMA_BD_MAX_CNT) {
Arvind Yadavba6ab3b2017-05-24 12:19:06 +05301551 dev_err(sdma->dev, "SDMA channel %d: maximum period size exceeded: %zu > %d\n",
Robin Gong4a6b2e82018-07-24 01:46:10 +08001552 channel, period_len, SDMA_BD_MAX_CNT);
Robin Gong57b772b2018-06-20 00:57:00 +08001553 goto err_bd_out;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001554 }
1555
1556 while (buf < buf_len) {
Sascha Hauer76c33d22018-06-20 00:56:59 +08001557 struct sdma_buffer_descriptor *bd = &desc->bd[i];
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001558 int param;
1559
1560 bd->buffer_addr = dma_addr;
1561
1562 bd->mode.count = period_len;
1563
1564 if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES)
Robin Gong57b772b2018-06-20 00:57:00 +08001565 goto err_bd_out;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001566 if (sdmac->word_size == DMA_SLAVE_BUSWIDTH_4_BYTES)
1567 bd->mode.command = 0;
1568 else
1569 bd->mode.command = sdmac->word_size;
1570
1571 param = BD_DONE | BD_EXTD | BD_CONT | BD_INTR;
1572 if (i + 1 == num_periods)
1573 param |= BD_WRAP;
1574
Arvind Yadavba6ab3b2017-05-24 12:19:06 +05301575 dev_dbg(sdma->dev, "entry %d: count: %zu dma: %#llx %s%s\n",
Olof Johanssonc3cc74b2013-11-12 22:30:44 -08001576 i, period_len, (u64)dma_addr,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001577 param & BD_WRAP ? "wrap" : "",
1578 param & BD_INTR ? " intr" : "");
1579
1580 bd->mode.status = param;
1581
1582 dma_addr += period_len;
1583 buf += period_len;
1584
1585 i++;
1586 }
1587
Robin Gong57b772b2018-06-20 00:57:00 +08001588 return vchan_tx_prep(&sdmac->vc, &desc->vd, flags);
1589err_bd_out:
1590 sdma_free_bd(desc);
1591 kfree(desc);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001592err_out:
1593 sdmac->status = DMA_ERROR;
1594 return NULL;
1595}
1596
Vinod Koul107d0642018-10-25 15:15:28 +01001597static int sdma_config_write(struct dma_chan *chan,
1598 struct dma_slave_config *dmaengine_cfg,
1599 enum dma_transfer_direction direction)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001600{
1601 struct sdma_channel *sdmac = to_sdma_chan(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001602
Vinod Koul107d0642018-10-25 15:15:28 +01001603 if (direction == DMA_DEV_TO_MEM) {
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001604 sdmac->per_address = dmaengine_cfg->src_addr;
1605 sdmac->watermark_level = dmaengine_cfg->src_maxburst *
1606 dmaengine_cfg->src_addr_width;
1607 sdmac->word_size = dmaengine_cfg->src_addr_width;
Vinod Koul107d0642018-10-25 15:15:28 +01001608 } else if (direction == DMA_DEV_TO_DEV) {
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001609 sdmac->per_address2 = dmaengine_cfg->src_addr;
1610 sdmac->per_address = dmaengine_cfg->dst_addr;
1611 sdmac->watermark_level = dmaengine_cfg->src_maxburst &
1612 SDMA_WATERMARK_LEVEL_LWML;
1613 sdmac->watermark_level |= (dmaengine_cfg->dst_maxburst << 16) &
1614 SDMA_WATERMARK_LEVEL_HWML;
1615 sdmac->word_size = dmaengine_cfg->dst_addr_width;
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001616 } else {
1617 sdmac->per_address = dmaengine_cfg->dst_addr;
1618 sdmac->watermark_level = dmaengine_cfg->dst_maxburst *
1619 dmaengine_cfg->dst_addr_width;
1620 sdmac->word_size = dmaengine_cfg->dst_addr_width;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001621 }
Vinod Koul107d0642018-10-25 15:15:28 +01001622 sdmac->direction = direction;
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001623 return sdma_config_channel(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001624}
1625
Vinod Koul107d0642018-10-25 15:15:28 +01001626static int sdma_config(struct dma_chan *chan,
1627 struct dma_slave_config *dmaengine_cfg)
1628{
1629 struct sdma_channel *sdmac = to_sdma_chan(chan);
1630
1631 memcpy(&sdmac->slave_config, dmaengine_cfg, sizeof(*dmaengine_cfg));
1632
1633 /* Set ENBLn earlier to make sure dma request triggered after that */
Fabio Estevam2f57b8d2020-06-21 12:57:30 -03001634 if (sdmac->event_id0 >= sdmac->sdma->drvdata->num_events)
1635 return -EINVAL;
1636 sdma_event_enable(sdmac, sdmac->event_id0);
Vinod Koul107d0642018-10-25 15:15:28 +01001637
1638 if (sdmac->event_id1) {
1639 if (sdmac->event_id1 >= sdmac->sdma->drvdata->num_events)
1640 return -EINVAL;
1641 sdma_event_enable(sdmac, sdmac->event_id1);
1642 }
1643
1644 return 0;
1645}
1646
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001647static enum dma_status sdma_tx_status(struct dma_chan *chan,
Andy Shevchenkoe8e3a792013-05-27 15:14:31 +03001648 dma_cookie_t cookie,
1649 struct dma_tx_state *txstate)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001650{
1651 struct sdma_channel *sdmac = to_sdma_chan(chan);
Sascha Hauera1ff6a02019-12-16 11:53:27 +01001652 struct sdma_desc *desc = NULL;
Russell King - ARM Linuxd1a792f2014-06-25 13:00:33 +01001653 u32 residue;
Robin Gong57b772b2018-06-20 00:57:00 +08001654 struct virt_dma_desc *vd;
1655 enum dma_status ret;
1656 unsigned long flags;
Russell King - ARM Linuxd1a792f2014-06-25 13:00:33 +01001657
Robin Gong57b772b2018-06-20 00:57:00 +08001658 ret = dma_cookie_status(chan, cookie, txstate);
1659 if (ret == DMA_COMPLETE || !txstate)
1660 return ret;
1661
1662 spin_lock_irqsave(&sdmac->vc.lock, flags);
Sascha Hauera1ff6a02019-12-16 11:53:27 +01001663
Robin Gong57b772b2018-06-20 00:57:00 +08001664 vd = vchan_find_desc(&sdmac->vc, cookie);
Sascha Hauera1ff6a02019-12-16 11:53:27 +01001665 if (vd)
Robin Gong57b772b2018-06-20 00:57:00 +08001666 desc = to_sdma_desc(&vd->tx);
Sascha Hauera1ff6a02019-12-16 11:53:27 +01001667 else if (sdmac->desc && sdmac->desc->vd.tx.cookie == cookie)
1668 desc = sdmac->desc;
1669
1670 if (desc) {
Robin Gong57b772b2018-06-20 00:57:00 +08001671 if (sdmac->flags & IMX_DMA_SG_LOOP)
1672 residue = (desc->num_bd - desc->buf_ptail) *
1673 desc->period_len - desc->chn_real_count;
1674 else
1675 residue = desc->chn_count - desc->chn_real_count;
Robin Gong57b772b2018-06-20 00:57:00 +08001676 } else {
1677 residue = 0;
1678 }
Sascha Hauera1ff6a02019-12-16 11:53:27 +01001679
Robin Gong57b772b2018-06-20 00:57:00 +08001680 spin_unlock_irqrestore(&sdmac->vc.lock, flags);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001681
Andy Shevchenkoe8e3a792013-05-27 15:14:31 +03001682 dma_set_tx_state(txstate, chan->completed_cookie, chan->cookie,
Russell King - ARM Linuxd1a792f2014-06-25 13:00:33 +01001683 residue);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001684
Shawn Guo8a965912011-01-20 05:50:37 +08001685 return sdmac->status;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001686}
1687
1688static void sdma_issue_pending(struct dma_chan *chan)
1689{
Sascha Hauer2b4f1302012-01-09 10:32:50 +01001690 struct sdma_channel *sdmac = to_sdma_chan(chan);
Robin Gong57b772b2018-06-20 00:57:00 +08001691 unsigned long flags;
Sascha Hauer2b4f1302012-01-09 10:32:50 +01001692
Robin Gong57b772b2018-06-20 00:57:00 +08001693 spin_lock_irqsave(&sdmac->vc.lock, flags);
1694 if (vchan_issue_pending(&sdmac->vc) && !sdmac->desc)
1695 sdma_start_desc(sdmac);
1696 spin_unlock_irqrestore(&sdmac->vc.lock, flags);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001697}
1698
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001699#define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1 34
Nicolin Chencd72b842013-11-13 22:55:24 +08001700#define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V2 38
Fabio Estevama5724602015-03-11 12:30:58 -03001701#define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V3 41
Fabio Estevamb7d26482016-08-10 13:05:05 -03001702#define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V4 42
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001703
1704static void sdma_add_scripts(struct sdma_engine *sdma,
1705 const struct sdma_script_start_addrs *addr)
1706{
1707 s32 *addr_arr = (u32 *)addr;
1708 s32 *saddr_arr = (u32 *)sdma->script_addrs;
1709 int i;
1710
Nicolin Chen70dabaed2014-01-08 16:45:56 +08001711 /* use the default firmware in ROM if missing external firmware */
1712 if (!sdma->script_number)
1713 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1;
1714
Robin Gongbd73dfa2019-09-24 09:49:18 +00001715 if (sdma->script_number > sizeof(struct sdma_script_start_addrs)
1716 / sizeof(s32)) {
1717 dev_err(sdma->dev,
1718 "SDMA script number %d not match with firmware.\n",
1719 sdma->script_number);
1720 return;
1721 }
1722
Nicolin Chencd72b842013-11-13 22:55:24 +08001723 for (i = 0; i < sdma->script_number; i++)
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001724 if (addr_arr[i] > 0)
1725 saddr_arr[i] = addr_arr[i];
1726}
1727
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001728static void sdma_load_firmware(const struct firmware *fw, void *context)
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001729{
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001730 struct sdma_engine *sdma = context;
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001731 const struct sdma_firmware_header *header;
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001732 const struct sdma_script_start_addrs *addr;
1733 unsigned short *ram_code;
1734
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001735 if (!fw) {
Sascha Hauer0f927a12014-11-12 20:04:29 -02001736 dev_info(sdma->dev, "external firmware not found, using ROM firmware\n");
1737 /* In this case we just use the ROM firmware. */
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001738 return;
1739 }
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001740
1741 if (fw->size < sizeof(*header))
1742 goto err_firmware;
1743
1744 header = (struct sdma_firmware_header *)fw->data;
1745
1746 if (header->magic != SDMA_FIRMWARE_MAGIC)
1747 goto err_firmware;
1748 if (header->ram_code_start + header->ram_code_size > fw->size)
1749 goto err_firmware;
Nicolin Chencd72b842013-11-13 22:55:24 +08001750 switch (header->version_major) {
Asaf Vertz681d15e2014-12-10 10:00:36 +02001751 case 1:
1752 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1;
1753 break;
1754 case 2:
1755 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V2;
1756 break;
Fabio Estevama5724602015-03-11 12:30:58 -03001757 case 3:
1758 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V3;
1759 break;
Fabio Estevamb7d26482016-08-10 13:05:05 -03001760 case 4:
1761 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V4;
1762 break;
Asaf Vertz681d15e2014-12-10 10:00:36 +02001763 default:
1764 dev_err(sdma->dev, "unknown firmware version\n");
1765 goto err_firmware;
Nicolin Chencd72b842013-11-13 22:55:24 +08001766 }
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001767
1768 addr = (void *)header + header->script_addrs_start;
1769 ram_code = (void *)header + header->ram_code_start;
1770
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001771 clk_enable(sdma->clk_ipg);
1772 clk_enable(sdma->clk_ahb);
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001773 /* download the RAM image for SDMA */
1774 sdma_load_script(sdma, ram_code,
1775 header->ram_code_size,
Sascha Hauer6866fd32011-01-12 11:18:14 +01001776 addr->ram_code_start_addr);
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001777 clk_disable(sdma->clk_ipg);
1778 clk_disable(sdma->clk_ahb);
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001779
1780 sdma_add_scripts(sdma, addr);
1781
1782 dev_info(sdma->dev, "loaded firmware %d.%d\n",
1783 header->version_major,
1784 header->version_minor);
1785
1786err_firmware:
1787 release_firmware(fw);
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001788}
1789
Zidan Wangd078cd12015-07-23 11:40:49 +08001790#define EVENT_REMAP_CELLS 3
1791
Jason Liu29f493d2015-11-11 17:20:49 +08001792static int sdma_event_remap(struct sdma_engine *sdma)
Zidan Wangd078cd12015-07-23 11:40:49 +08001793{
1794 struct device_node *np = sdma->dev->of_node;
1795 struct device_node *gpr_np = of_parse_phandle(np, "gpr", 0);
1796 struct property *event_remap;
1797 struct regmap *gpr;
1798 char propname[] = "fsl,sdma-event-remap";
1799 u32 reg, val, shift, num_map, i;
1800 int ret = 0;
1801
1802 if (IS_ERR(np) || IS_ERR(gpr_np))
1803 goto out;
1804
1805 event_remap = of_find_property(np, propname, NULL);
1806 num_map = event_remap ? (event_remap->length / sizeof(u32)) : 0;
1807 if (!num_map) {
Fabio Estevamce078af2015-10-03 19:37:58 -03001808 dev_dbg(sdma->dev, "no event needs to be remapped\n");
Zidan Wangd078cd12015-07-23 11:40:49 +08001809 goto out;
1810 } else if (num_map % EVENT_REMAP_CELLS) {
1811 dev_err(sdma->dev, "the property %s must modulo %d\n",
1812 propname, EVENT_REMAP_CELLS);
1813 ret = -EINVAL;
1814 goto out;
1815 }
1816
1817 gpr = syscon_node_to_regmap(gpr_np);
1818 if (IS_ERR(gpr)) {
1819 dev_err(sdma->dev, "failed to get gpr regmap\n");
1820 ret = PTR_ERR(gpr);
1821 goto out;
1822 }
1823
1824 for (i = 0; i < num_map; i += EVENT_REMAP_CELLS) {
1825 ret = of_property_read_u32_index(np, propname, i, &reg);
1826 if (ret) {
1827 dev_err(sdma->dev, "failed to read property %s index %d\n",
1828 propname, i);
1829 goto out;
1830 }
1831
1832 ret = of_property_read_u32_index(np, propname, i + 1, &shift);
1833 if (ret) {
1834 dev_err(sdma->dev, "failed to read property %s index %d\n",
1835 propname, i + 1);
1836 goto out;
1837 }
1838
1839 ret = of_property_read_u32_index(np, propname, i + 2, &val);
1840 if (ret) {
1841 dev_err(sdma->dev, "failed to read property %s index %d\n",
1842 propname, i + 2);
1843 goto out;
1844 }
1845
1846 regmap_update_bits(gpr, reg, BIT(shift), val << shift);
1847 }
1848
1849out:
1850 if (!IS_ERR(gpr_np))
1851 of_node_put(gpr_np);
1852
1853 return ret;
1854}
1855
Arnd Bergmannfe6cf282014-09-26 23:24:00 +02001856static int sdma_get_firmware(struct sdma_engine *sdma,
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001857 const char *fw_name)
1858{
1859 int ret;
1860
1861 ret = request_firmware_nowait(THIS_MODULE,
1862 FW_ACTION_HOTPLUG, fw_name, sdma->dev,
1863 GFP_KERNEL, sdma, sdma_load_firmware);
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001864
1865 return ret;
1866}
1867
Jingoo Han19bfc772014-11-06 10:10:09 +09001868static int sdma_init(struct sdma_engine *sdma)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001869{
1870 int i, ret;
1871 dma_addr_t ccb_phys;
1872
Fabio Estevamb93edcd2015-07-29 21:03:49 -03001873 ret = clk_enable(sdma->clk_ipg);
1874 if (ret)
1875 return ret;
1876 ret = clk_enable(sdma->clk_ahb);
1877 if (ret)
1878 goto disable_clk_ipg;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001879
Angus Ainslie (Purism)941acd52019-03-29 08:21:29 -07001880 if (sdma->drvdata->check_ratio &&
1881 (clk_get_rate(sdma->clk_ahb) == clk_get_rate(sdma->clk_ipg)))
Angus Ainslie (Purism)25aaa752019-01-28 09:03:21 -07001882 sdma->clk_ratio = 1;
1883
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001884 /* Be sure SDMA has not started yet */
Richard Zhaoc4b56852012-01-13 11:09:57 +08001885 writel_relaxed(0, sdma->regs + SDMA_H_C0PTR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001886
Andy Duanceaf5222019-01-11 14:29:49 +00001887 sdma->channel_control = dma_alloc_coherent(sdma->dev,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001888 MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control) +
1889 sizeof(struct sdma_context_data),
1890 &ccb_phys, GFP_KERNEL);
1891
1892 if (!sdma->channel_control) {
1893 ret = -ENOMEM;
1894 goto err_dma_alloc;
1895 }
1896
1897 sdma->context = (void *)sdma->channel_control +
1898 MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control);
1899 sdma->context_phys = ccb_phys +
1900 MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control);
1901
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001902 /* disable all channels */
Sascha Hauer17bba722013-08-20 10:04:31 +02001903 for (i = 0; i < sdma->drvdata->num_events; i++)
Richard Zhaoc4b56852012-01-13 11:09:57 +08001904 writel_relaxed(0, sdma->regs + chnenbl_ofs(sdma, i));
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001905
1906 /* All channels have priority 0 */
1907 for (i = 0; i < MAX_DMA_CHANNELS; i++)
Richard Zhaoc4b56852012-01-13 11:09:57 +08001908 writel_relaxed(0, sdma->regs + SDMA_CHNPRI_0 + i * 4);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001909
Robin Gong57b772b2018-06-20 00:57:00 +08001910 ret = sdma_request_channel0(sdma);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001911 if (ret)
1912 goto err_dma_alloc;
1913
1914 sdma_config_ownership(&sdma->channel[0], false, true, false);
1915
1916 /* Set Command Channel (Channel Zero) */
Richard Zhaoc4b56852012-01-13 11:09:57 +08001917 writel_relaxed(0x4050, sdma->regs + SDMA_CHN0ADDR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001918
1919 /* Set bits of CONFIG register but with static context switching */
Angus Ainslie (Purism)25aaa752019-01-28 09:03:21 -07001920 if (sdma->clk_ratio)
1921 writel_relaxed(SDMA_H_CONFIG_ACR, sdma->regs + SDMA_H_CONFIG);
1922 else
1923 writel_relaxed(0, sdma->regs + SDMA_H_CONFIG);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001924
Richard Zhaoc4b56852012-01-13 11:09:57 +08001925 writel_relaxed(ccb_phys, sdma->regs + SDMA_H_C0PTR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001926
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001927 /* Initializes channel's priorities */
1928 sdma_set_channel_priority(&sdma->channel[0], 7);
1929
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001930 clk_disable(sdma->clk_ipg);
1931 clk_disable(sdma->clk_ahb);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001932
1933 return 0;
1934
1935err_dma_alloc:
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001936 clk_disable(sdma->clk_ahb);
Fabio Estevamb93edcd2015-07-29 21:03:49 -03001937disable_clk_ipg:
1938 clk_disable(sdma->clk_ipg);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001939 dev_err(sdma->dev, "initialisation failed with %d\n", ret);
1940 return ret;
1941}
1942
Shawn Guo9479e172013-05-30 22:23:32 +08001943static bool sdma_filter_fn(struct dma_chan *chan, void *fn_param)
1944{
Nicolin Chen0b351862014-06-16 11:32:29 +08001945 struct sdma_channel *sdmac = to_sdma_chan(chan);
Shawn Guo9479e172013-05-30 22:23:32 +08001946 struct imx_dma_data *data = fn_param;
1947
1948 if (!imx_dma_is_general_purpose(chan))
1949 return false;
1950
Nicolin Chen0b351862014-06-16 11:32:29 +08001951 sdmac->data = *data;
1952 chan->private = &sdmac->data;
Shawn Guo9479e172013-05-30 22:23:32 +08001953
1954 return true;
1955}
1956
1957static struct dma_chan *sdma_xlate(struct of_phandle_args *dma_spec,
1958 struct of_dma *ofdma)
1959{
1960 struct sdma_engine *sdma = ofdma->of_dma_data;
1961 dma_cap_mask_t mask = sdma->dma_device.cap_mask;
1962 struct imx_dma_data data;
1963
1964 if (dma_spec->args_count != 3)
1965 return NULL;
1966
1967 data.dma_request = dma_spec->args[0];
1968 data.peripheral_type = dma_spec->args[1];
1969 data.priority = dma_spec->args[2];
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001970 /*
1971 * init dma_request2 to zero, which is not used by the dts.
1972 * For P2P, dma_request2 is init from dma_request_channel(),
1973 * chan->private will point to the imx_dma_data, and in
1974 * device_alloc_chan_resources(), imx_dma_data.dma_request2 will
1975 * be set to sdmac->event_id1.
1976 */
1977 data.dma_request2 = 0;
Shawn Guo9479e172013-05-30 22:23:32 +08001978
Baolin Wang990c0b52019-05-20 19:32:16 +08001979 return __dma_request_channel(&mask, sdma_filter_fn, &data,
1980 ofdma->of_node);
Shawn Guo9479e172013-05-30 22:23:32 +08001981}
1982
Mark Browne34b7312014-08-27 11:55:53 +01001983static int sdma_probe(struct platform_device *pdev)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001984{
Shawn Guo580975d2011-07-14 08:35:48 +08001985 const struct of_device_id *of_id =
1986 of_match_device(sdma_dt_ids, &pdev->dev);
1987 struct device_node *np = pdev->dev.of_node;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001988 struct device_node *spba_bus;
Shawn Guo580975d2011-07-14 08:35:48 +08001989 const char *fw_name;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001990 int ret;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001991 int irq;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001992 struct resource *iores;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001993 struct resource spba_res;
Jingoo Hand4adcc02013-07-30 17:09:11 +09001994 struct sdma_platform_data *pdata = dev_get_platdata(&pdev->dev);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001995 int i;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001996 struct sdma_engine *sdma;
Sascha Hauer36e2f212011-08-25 11:03:36 +02001997 s32 *saddr_arr;
Sascha Hauer17bba722013-08-20 10:04:31 +02001998 const struct sdma_driver_data *drvdata = NULL;
1999
2000 if (of_id)
2001 drvdata = of_id->data;
2002 else if (pdev->id_entry)
2003 drvdata = (void *)pdev->id_entry->driver_data;
2004
2005 if (!drvdata) {
2006 dev_err(&pdev->dev, "unable to find driver data\n");
2007 return -EINVAL;
2008 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002009
Philippe Retornaz42536b92013-10-14 09:45:17 +01002010 ret = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
2011 if (ret)
2012 return ret;
2013
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02002014 sdma = devm_kzalloc(&pdev->dev, sizeof(*sdma), GFP_KERNEL);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002015 if (!sdma)
2016 return -ENOMEM;
2017
Richard Zhao2ccaef02012-05-11 15:14:27 +08002018 spin_lock_init(&sdma->channel_0_lock);
Sascha Hauer73eab972011-08-25 11:03:35 +02002019
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002020 sdma->dev = &pdev->dev;
Sascha Hauer17bba722013-08-20 10:04:31 +02002021 sdma->drvdata = drvdata;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002022
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002023 irq = platform_get_irq(pdev, 0);
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02002024 if (irq < 0)
Fabio Estevam63c72e02014-12-29 15:20:53 -02002025 return irq;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002026
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02002027 iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
2028 sdma->regs = devm_ioremap_resource(&pdev->dev, iores);
2029 if (IS_ERR(sdma->regs))
2030 return PTR_ERR(sdma->regs);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002031
Sascha Hauer7560e3f2012-03-07 09:30:06 +01002032 sdma->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02002033 if (IS_ERR(sdma->clk_ipg))
2034 return PTR_ERR(sdma->clk_ipg);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002035
Sascha Hauer7560e3f2012-03-07 09:30:06 +01002036 sdma->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02002037 if (IS_ERR(sdma->clk_ahb))
2038 return PTR_ERR(sdma->clk_ahb);
Sascha Hauer7560e3f2012-03-07 09:30:06 +01002039
Arvind Yadavfb9caf32017-05-24 12:09:53 +05302040 ret = clk_prepare(sdma->clk_ipg);
2041 if (ret)
2042 return ret;
2043
2044 ret = clk_prepare(sdma->clk_ahb);
2045 if (ret)
2046 goto err_clk;
Sascha Hauer7560e3f2012-03-07 09:30:06 +01002047
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02002048 ret = devm_request_irq(&pdev->dev, irq, sdma_int_handler, 0, "sdma",
2049 sdma);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002050 if (ret)
Arvind Yadavfb9caf32017-05-24 12:09:53 +05302051 goto err_irq;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002052
Vinod Koul5bb9dbb2016-07-03 00:00:55 +05302053 sdma->irq = irq;
2054
Sascha Hauer5b28aa32010-10-06 15:41:15 +02002055 sdma->script_addrs = kzalloc(sizeof(*sdma->script_addrs), GFP_KERNEL);
Arvind Yadavfb9caf32017-05-24 12:09:53 +05302056 if (!sdma->script_addrs) {
2057 ret = -ENOMEM;
2058 goto err_irq;
2059 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002060
Sascha Hauer36e2f212011-08-25 11:03:36 +02002061 /* initially no scripts available */
2062 saddr_arr = (s32 *)sdma->script_addrs;
Sascha Hauerbe4cf712020-05-13 08:04:05 +02002063 for (i = 0; i < sizeof(*sdma->script_addrs) / sizeof(s32); i++)
Sascha Hauer36e2f212011-08-25 11:03:36 +02002064 saddr_arr[i] = -EINVAL;
2065
Sascha Hauer7214a8b2011-01-31 10:21:35 +01002066 dma_cap_set(DMA_SLAVE, sdma->dma_device.cap_mask);
2067 dma_cap_set(DMA_CYCLIC, sdma->dma_device.cap_mask);
Robin Gong0f06c022018-07-24 01:46:11 +08002068 dma_cap_set(DMA_MEMCPY, sdma->dma_device.cap_mask);
Sascha Hauer7214a8b2011-01-31 10:21:35 +01002069
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002070 INIT_LIST_HEAD(&sdma->dma_device.channels);
2071 /* Initialize channel parameters */
2072 for (i = 0; i < MAX_DMA_CHANNELS; i++) {
2073 struct sdma_channel *sdmac = &sdma->channel[i];
2074
2075 sdmac->sdma = sdma;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002076
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002077 sdmac->channel = i;
Robin Gong57b772b2018-06-20 00:57:00 +08002078 sdmac->vc.desc_free = sdma_desc_free;
Lucas Stachb8603d22018-11-06 03:40:33 +00002079 INIT_WORK(&sdmac->terminate_worker,
2080 sdma_channel_terminate_work);
Sascha Hauer23889c62011-01-31 10:56:58 +01002081 /*
2082 * Add the channel to the DMAC list. Do not add channel 0 though
2083 * because we need it internally in the SDMA driver. This also means
2084 * that channel 0 in dmaengine counting matches sdma channel 1.
2085 */
2086 if (i)
Robin Gong57b772b2018-06-20 00:57:00 +08002087 vchan_init(&sdmac->vc, &sdma->dma_device);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002088 }
2089
Sascha Hauer5b28aa32010-10-06 15:41:15 +02002090 ret = sdma_init(sdma);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002091 if (ret)
2092 goto err_init;
2093
Zidan Wangd078cd12015-07-23 11:40:49 +08002094 ret = sdma_event_remap(sdma);
2095 if (ret)
2096 goto err_init;
2097
Sascha Hauerdcfec3c2013-08-20 10:04:32 +02002098 if (sdma->drvdata->script_addrs)
2099 sdma_add_scripts(sdma, sdma->drvdata->script_addrs);
Shawn Guo580975d2011-07-14 08:35:48 +08002100 if (pdata && pdata->script_addrs)
Sascha Hauer5b28aa32010-10-06 15:41:15 +02002101 sdma_add_scripts(sdma, pdata->script_addrs);
2102
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002103 sdma->dma_device.dev = &pdev->dev;
2104
2105 sdma->dma_device.device_alloc_chan_resources = sdma_alloc_chan_resources;
2106 sdma->dma_device.device_free_chan_resources = sdma_free_chan_resources;
2107 sdma->dma_device.device_tx_status = sdma_tx_status;
2108 sdma->dma_device.device_prep_slave_sg = sdma_prep_slave_sg;
2109 sdma->dma_device.device_prep_dma_cyclic = sdma_prep_dma_cyclic;
Maxime Ripard7b350ab2014-11-17 14:42:17 +01002110 sdma->dma_device.device_config = sdma_config;
Sascha Hauera80f2782019-12-16 11:53:26 +01002111 sdma->dma_device.device_terminate_all = sdma_terminate_all;
Lucas Stachb8603d22018-11-06 03:40:33 +00002112 sdma->dma_device.device_synchronize = sdma_channel_synchronize;
Nicolin Chenf9d4a392017-09-14 11:46:43 -07002113 sdma->dma_device.src_addr_widths = SDMA_DMA_BUSWIDTHS;
2114 sdma->dma_device.dst_addr_widths = SDMA_DMA_BUSWIDTHS;
2115 sdma->dma_device.directions = SDMA_DMA_DIRECTIONS;
Lucas Stach6f3125ce2017-03-08 10:13:09 +01002116 sdma->dma_device.residue_granularity = DMA_RESIDUE_GRANULARITY_SEGMENT;
Robin Gong0f06c022018-07-24 01:46:11 +08002117 sdma->dma_device.device_prep_dma_memcpy = sdma_prep_memcpy;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002118 sdma->dma_device.device_issue_pending = sdma_issue_pending;
Sascha Hauerb9b3f822011-01-12 12:12:31 +01002119 sdma->dma_device.dev->dma_parms = &sdma->dma_parms;
Angus Ainslie (Purism)a3711d42019-01-28 09:03:23 -07002120 sdma->dma_device.copy_align = 2;
Robin Gong4a6b2e82018-07-24 01:46:10 +08002121 dma_set_max_seg_size(sdma->dma_device.dev, SDMA_BD_MAX_CNT);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002122
Vignesh Raman23e11812014-08-05 18:39:41 +05302123 platform_set_drvdata(pdev, sdma);
2124
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002125 ret = dma_async_device_register(&sdma->dma_device);
2126 if (ret) {
2127 dev_err(&pdev->dev, "unable to register\n");
2128 goto err_init;
2129 }
2130
Shawn Guo9479e172013-05-30 22:23:32 +08002131 if (np) {
2132 ret = of_dma_controller_register(np, sdma_xlate, sdma);
2133 if (ret) {
2134 dev_err(&pdev->dev, "failed to register controller\n");
2135 goto err_register;
2136 }
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08002137
2138 spba_bus = of_find_compatible_node(NULL, NULL, "fsl,spba-bus");
2139 ret = of_address_to_resource(spba_bus, 0, &spba_res);
2140 if (!ret) {
2141 sdma->spba_start_addr = spba_res.start;
2142 sdma->spba_end_addr = spba_res.end;
2143 }
2144 of_node_put(spba_bus);
Shawn Guo9479e172013-05-30 22:23:32 +08002145 }
2146
Sven Van Asbroeck2b8066c2019-06-24 10:07:31 -04002147 /*
2148 * Kick off firmware loading as the very last step:
2149 * attempt to load firmware only if we're not on the error path, because
2150 * the firmware callback requires a fully functional and allocated sdma
2151 * instance.
2152 */
2153 if (pdata) {
2154 ret = sdma_get_firmware(sdma, pdata->fw_name);
2155 if (ret)
2156 dev_warn(&pdev->dev, "failed to get firmware from platform data\n");
2157 } else {
2158 /*
2159 * Because that device tree does not encode ROM script address,
2160 * the RAM script in firmware is mandatory for device tree
2161 * probe, otherwise it fails.
2162 */
2163 ret = of_property_read_string(np, "fsl,sdma-ram-script-name",
2164 &fw_name);
2165 if (ret) {
2166 dev_warn(&pdev->dev, "failed to get firmware name\n");
2167 } else {
2168 ret = sdma_get_firmware(sdma, fw_name);
2169 if (ret)
2170 dev_warn(&pdev->dev, "failed to get firmware from device tree\n");
2171 }
2172 }
2173
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002174 return 0;
2175
Shawn Guo9479e172013-05-30 22:23:32 +08002176err_register:
2177 dma_async_device_unregister(&sdma->dma_device);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002178err_init:
2179 kfree(sdma->script_addrs);
Arvind Yadavfb9caf32017-05-24 12:09:53 +05302180err_irq:
2181 clk_unprepare(sdma->clk_ahb);
2182err_clk:
2183 clk_unprepare(sdma->clk_ipg);
Shawn Guo939fd4f2011-01-19 19:13:06 +08002184 return ret;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002185}
2186
Maxin B. John1d1bbd32013-02-20 02:07:04 +02002187static int sdma_remove(struct platform_device *pdev)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002188{
Vignesh Raman23e11812014-08-05 18:39:41 +05302189 struct sdma_engine *sdma = platform_get_drvdata(pdev);
Vignesh Ramanc12fe492014-08-05 18:39:42 +05302190 int i;
Vignesh Raman23e11812014-08-05 18:39:41 +05302191
Vinod Koul5bb9dbb2016-07-03 00:00:55 +05302192 devm_free_irq(&pdev->dev, sdma->irq, sdma);
Vignesh Raman23e11812014-08-05 18:39:41 +05302193 dma_async_device_unregister(&sdma->dma_device);
2194 kfree(sdma->script_addrs);
Arvind Yadavfb9caf32017-05-24 12:09:53 +05302195 clk_unprepare(sdma->clk_ahb);
2196 clk_unprepare(sdma->clk_ipg);
Vignesh Ramanc12fe492014-08-05 18:39:42 +05302197 /* Kill the tasklet */
2198 for (i = 0; i < MAX_DMA_CHANNELS; i++) {
2199 struct sdma_channel *sdmac = &sdma->channel[i];
2200
Robin Gong57b772b2018-06-20 00:57:00 +08002201 tasklet_kill(&sdmac->vc.task);
2202 sdma_free_chan_resources(&sdmac->vc.chan);
Vignesh Ramanc12fe492014-08-05 18:39:42 +05302203 }
Vignesh Raman23e11812014-08-05 18:39:41 +05302204
2205 platform_set_drvdata(pdev, NULL);
Vignesh Raman23e11812014-08-05 18:39:41 +05302206 return 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002207}
2208
2209static struct platform_driver sdma_driver = {
2210 .driver = {
2211 .name = "imx-sdma",
Shawn Guo580975d2011-07-14 08:35:48 +08002212 .of_match_table = sdma_dt_ids,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002213 },
Shawn Guo62550cd2011-07-13 21:33:17 +08002214 .id_table = sdma_devtypes,
Maxin B. John1d1bbd32013-02-20 02:07:04 +02002215 .remove = sdma_remove,
Vignesh Raman23e11812014-08-05 18:39:41 +05302216 .probe = sdma_probe,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002217};
2218
Vignesh Raman23e11812014-08-05 18:39:41 +05302219module_platform_driver(sdma_driver);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002220
2221MODULE_AUTHOR("Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>");
2222MODULE_DESCRIPTION("i.MX SDMA driver");
Nicolas Chauvetc0879342017-12-13 16:50:33 +01002223#if IS_ENABLED(CONFIG_SOC_IMX6Q)
2224MODULE_FIRMWARE("imx/sdma/sdma-imx6q.bin");
2225#endif
2226#if IS_ENABLED(CONFIG_SOC_IMX7D)
2227MODULE_FIRMWARE("imx/sdma/sdma-imx7d.bin");
2228#endif
Sascha Hauer1ec1e822010-09-30 13:56:34 +00002229MODULE_LICENSE("GPL");