blob: ca2080bf486f923c81060fa5ebbebfa4c2d79522 [file] [log] [blame]
Eugeni Dodonov85208be2012-04-16 22:20:34 -03001/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 *
26 */
27
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -030028#include <linux/cpufreq.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030029#include "i915_drv.h"
30#include "intel_drv.h"
Daniel Vettereb48eb02012-04-26 23:28:12 +020031#include "../../../platform/x86/intel_ips.h"
32#include <linux/module.h>
Eugeni Dodonov85208be2012-04-16 22:20:34 -030033
Ben Widawskydc39fff2013-10-18 12:32:07 -070034/**
35 * RC6 is a special power stage which allows the GPU to enter an very
36 * low-voltage mode when idle, using down to 0V while at this stage. This
37 * stage is entered automatically when the GPU is idle when RC6 support is
38 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
39 *
40 * There are different RC6 modes available in Intel GPU, which differentiate
41 * among each other with the latency required to enter and leave RC6 and
42 * voltage consumed by the GPU in different states.
43 *
44 * The combination of the following flags define which states GPU is allowed
45 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
46 * RC6pp is deepest RC6. Their support by hardware varies according to the
47 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
48 * which brings the most power savings; deeper states save more power, but
49 * require higher latency to switch to and wake up.
50 */
51#define INTEL_RC6_ENABLE (1<<0)
52#define INTEL_RC6p_ENABLE (1<<1)
53#define INTEL_RC6pp_ENABLE (1<<2)
54
Eugeni Dodonovf6750b32012-04-18 11:51:14 -030055/* FBC, or Frame Buffer Compression, is a technique employed to compress the
56 * framebuffer contents in-memory, aiming at reducing the required bandwidth
57 * during in-memory transfers and, therefore, reduce the power packet.
Eugeni Dodonov85208be2012-04-16 22:20:34 -030058 *
Eugeni Dodonovf6750b32012-04-18 11:51:14 -030059 * The benefits of FBC are mostly visible with solid backgrounds and
60 * variation-less patterns.
Eugeni Dodonov85208be2012-04-16 22:20:34 -030061 *
Eugeni Dodonovf6750b32012-04-18 11:51:14 -030062 * FBC-related functionality can be enabled by the means of the
63 * i915.i915_enable_fbc parameter
Eugeni Dodonov85208be2012-04-16 22:20:34 -030064 */
65
Damien Lespiauda2078c2013-02-13 15:27:27 +000066static void gen9_init_clock_gating(struct drm_device *dev)
67{
Damien Lespiauacd5c342014-03-26 16:55:46 +000068 struct drm_i915_private *dev_priv = dev->dev_private;
69
70 /*
71 * WaDisableSDEUnitClockGating:skl
72 * This seems to be a pre-production w/a.
73 */
74 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
75 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau91e41d12014-03-26 17:42:50 +000076
Damien Lespiau3ca5da42014-03-26 18:18:01 +000077 /*
78 * WaDisableDgMirrorFixInHalfSliceChicken5:skl
79 * This is a pre-production w/a.
80 */
81 I915_WRITE(GEN9_HALF_SLICE_CHICKEN5,
82 I915_READ(GEN9_HALF_SLICE_CHICKEN5) &
83 ~GEN9_DG_MIRROR_FIX_ENABLE);
84
Damien Lespiau91e41d12014-03-26 17:42:50 +000085 /* Wa4x4STCOptimizationDisable:skl */
86 I915_WRITE(CACHE_MODE_1,
87 _MASKED_BIT_ENABLE(GEN8_4x4_STC_OPTIMIZATION_DISABLE));
Damien Lespiauda2078c2013-02-13 15:27:27 +000088}
89
Eugeni Dodonov1fa61102012-04-18 15:29:26 -030090static void i8xx_disable_fbc(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -030091{
92 struct drm_i915_private *dev_priv = dev->dev_private;
93 u32 fbc_ctl;
94
Paulo Zanoni9adccc62014-09-19 16:04:55 -030095 dev_priv->fbc.enabled = false;
96
Eugeni Dodonov85208be2012-04-16 22:20:34 -030097 /* Disable compression */
98 fbc_ctl = I915_READ(FBC_CONTROL);
99 if ((fbc_ctl & FBC_CTL_EN) == 0)
100 return;
101
102 fbc_ctl &= ~FBC_CTL_EN;
103 I915_WRITE(FBC_CONTROL, fbc_ctl);
104
105 /* Wait for compressing bit to clear */
106 if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
107 DRM_DEBUG_KMS("FBC idle timed out\n");
108 return;
109 }
110
111 DRM_DEBUG_KMS("disabled FBC\n");
112}
113
Ville Syrjälä993495a2013-12-12 17:27:40 +0200114static void i8xx_enable_fbc(struct drm_crtc *crtc)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300115{
116 struct drm_device *dev = crtc->dev;
117 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -0700118 struct drm_framebuffer *fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -0700119 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300120 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
121 int cfb_pitch;
Ville Syrjälä7f2cf222014-01-23 16:49:11 +0200122 int i;
Ville Syrjälä159f9872013-11-28 17:29:57 +0200123 u32 fbc_ctl;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300124
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300125 dev_priv->fbc.enabled = true;
126
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700127 cfb_pitch = dev_priv->fbc.size / FBC_LL_SIZE;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300128 if (fb->pitches[0] < cfb_pitch)
129 cfb_pitch = fb->pitches[0];
130
Ville Syrjälä42a430f2013-11-28 17:29:56 +0200131 /* FBC_CTL wants 32B or 64B units */
132 if (IS_GEN2(dev))
133 cfb_pitch = (cfb_pitch / 32) - 1;
134 else
135 cfb_pitch = (cfb_pitch / 64) - 1;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300136
137 /* Clear old tags */
138 for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
139 I915_WRITE(FBC_TAG + (i * 4), 0);
140
Ville Syrjälä159f9872013-11-28 17:29:57 +0200141 if (IS_GEN4(dev)) {
142 u32 fbc_ctl2;
143
144 /* Set it up... */
145 fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
Ville Syrjälä7f2cf222014-01-23 16:49:11 +0200146 fbc_ctl2 |= FBC_CTL_PLANE(intel_crtc->plane);
Ville Syrjälä159f9872013-11-28 17:29:57 +0200147 I915_WRITE(FBC_CONTROL2, fbc_ctl2);
148 I915_WRITE(FBC_FENCE_OFF, crtc->y);
149 }
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300150
151 /* enable it... */
Ville Syrjälä993495a2013-12-12 17:27:40 +0200152 fbc_ctl = I915_READ(FBC_CONTROL);
153 fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT;
154 fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300155 if (IS_I945GM(dev))
156 fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
157 fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300158 fbc_ctl |= obj->fence_reg;
159 I915_WRITE(FBC_CONTROL, fbc_ctl);
160
Ville Syrjälä5cd54102014-01-23 16:49:16 +0200161 DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %c\n",
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300162 cfb_pitch, crtc->y, plane_name(intel_crtc->plane));
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300163}
164
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300165static bool i8xx_fbc_enabled(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300166{
167 struct drm_i915_private *dev_priv = dev->dev_private;
168
169 return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
170}
171
Ville Syrjälä993495a2013-12-12 17:27:40 +0200172static void g4x_enable_fbc(struct drm_crtc *crtc)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300173{
174 struct drm_device *dev = crtc->dev;
175 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -0700176 struct drm_framebuffer *fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -0700177 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300178 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300179 u32 dpfc_ctl;
180
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300181 dev_priv->fbc.enabled = true;
182
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200183 dpfc_ctl = DPFC_CTL_PLANE(intel_crtc->plane) | DPFC_SR_EN;
184 if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
185 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
186 else
187 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300188 dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300189
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300190 I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
191
192 /* enable it... */
Ville Syrjäläfe74c1a2014-01-23 16:49:13 +0200193 I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300194
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300195 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300196}
197
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300198static void g4x_disable_fbc(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300199{
200 struct drm_i915_private *dev_priv = dev->dev_private;
201 u32 dpfc_ctl;
202
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300203 dev_priv->fbc.enabled = false;
204
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300205 /* Disable compression */
206 dpfc_ctl = I915_READ(DPFC_CONTROL);
207 if (dpfc_ctl & DPFC_CTL_EN) {
208 dpfc_ctl &= ~DPFC_CTL_EN;
209 I915_WRITE(DPFC_CONTROL, dpfc_ctl);
210
211 DRM_DEBUG_KMS("disabled FBC\n");
212 }
213}
214
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300215static bool g4x_fbc_enabled(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300216{
217 struct drm_i915_private *dev_priv = dev->dev_private;
218
219 return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
220}
221
222static void sandybridge_blit_fbc_update(struct drm_device *dev)
223{
224 struct drm_i915_private *dev_priv = dev->dev_private;
225 u32 blt_ecoskpd;
226
227 /* Make sure blitter notifies FBC of writes */
Deepak S940aece2013-11-23 14:55:43 +0530228
229 /* Blitter is part of Media powerwell on VLV. No impact of
230 * his param in other platforms for now */
231 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_MEDIA);
Deepak Sc8d9a592013-11-23 14:55:42 +0530232
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300233 blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
234 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
235 GEN6_BLITTER_LOCK_SHIFT;
236 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
237 blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
238 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
239 blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
240 GEN6_BLITTER_LOCK_SHIFT);
241 I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
242 POSTING_READ(GEN6_BLITTER_ECOSKPD);
Deepak Sc8d9a592013-11-23 14:55:42 +0530243
Deepak S940aece2013-11-23 14:55:43 +0530244 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_MEDIA);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300245}
246
Ville Syrjälä993495a2013-12-12 17:27:40 +0200247static void ironlake_enable_fbc(struct drm_crtc *crtc)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300248{
249 struct drm_device *dev = crtc->dev;
250 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -0700251 struct drm_framebuffer *fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -0700252 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300253 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300254 u32 dpfc_ctl;
255
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300256 dev_priv->fbc.enabled = true;
257
Ville Syrjälä46f3dab2014-01-23 16:49:14 +0200258 dpfc_ctl = DPFC_CTL_PLANE(intel_crtc->plane);
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200259 if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
Ben Widawsky5e59f712014-06-30 10:41:24 -0700260 dev_priv->fbc.threshold++;
261
262 switch (dev_priv->fbc.threshold) {
263 case 4:
264 case 3:
265 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
266 break;
267 case 2:
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200268 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700269 break;
270 case 1:
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200271 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700272 break;
273 }
Ville Syrjäläd6293362013-11-21 21:29:45 +0200274 dpfc_ctl |= DPFC_CTL_FENCE_EN;
275 if (IS_GEN5(dev))
276 dpfc_ctl |= obj->fence_reg;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300277
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300278 I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
Ben Widawskyf343c5f2013-07-05 14:41:04 -0700279 I915_WRITE(ILK_FBC_RT_BASE, i915_gem_obj_ggtt_offset(obj) | ILK_FBC_RT_VALID);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300280 /* enable it... */
281 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
282
283 if (IS_GEN6(dev)) {
284 I915_WRITE(SNB_DPFC_CTL_SA,
285 SNB_CPU_FENCE_ENABLE | obj->fence_reg);
286 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
287 sandybridge_blit_fbc_update(dev);
288 }
289
Ville Syrjälä84f44ce2013-04-17 17:48:49 +0300290 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300291}
292
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300293static void ironlake_disable_fbc(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300294{
295 struct drm_i915_private *dev_priv = dev->dev_private;
296 u32 dpfc_ctl;
297
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300298 dev_priv->fbc.enabled = false;
299
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300300 /* Disable compression */
301 dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
302 if (dpfc_ctl & DPFC_CTL_EN) {
303 dpfc_ctl &= ~DPFC_CTL_EN;
304 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
305
306 DRM_DEBUG_KMS("disabled FBC\n");
307 }
308}
309
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300310static bool ironlake_fbc_enabled(struct drm_device *dev)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300311{
312 struct drm_i915_private *dev_priv = dev->dev_private;
313
314 return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
315}
316
Ville Syrjälä993495a2013-12-12 17:27:40 +0200317static void gen7_enable_fbc(struct drm_crtc *crtc)
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300318{
319 struct drm_device *dev = crtc->dev;
320 struct drm_i915_private *dev_priv = dev->dev_private;
Matt Roperf4510a22014-04-01 15:22:40 -0700321 struct drm_framebuffer *fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -0700322 struct drm_i915_gem_object *obj = intel_fb_obj(fb);
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300323 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200324 u32 dpfc_ctl;
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300325
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300326 dev_priv->fbc.enabled = true;
327
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200328 dpfc_ctl = IVB_DPFC_CTL_PLANE(intel_crtc->plane);
329 if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
Ben Widawsky5e59f712014-06-30 10:41:24 -0700330 dev_priv->fbc.threshold++;
331
332 switch (dev_priv->fbc.threshold) {
333 case 4:
334 case 3:
335 dpfc_ctl |= DPFC_CTL_LIMIT_4X;
336 break;
337 case 2:
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200338 dpfc_ctl |= DPFC_CTL_LIMIT_2X;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700339 break;
340 case 1:
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200341 dpfc_ctl |= DPFC_CTL_LIMIT_1X;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700342 break;
343 }
344
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200345 dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;
346
Rodrigo Vivida46f932014-08-01 02:04:45 -0700347 if (dev_priv->fbc.false_color)
348 dpfc_ctl |= FBC_CTL_FALSE_COLOR;
349
Ville Syrjälä3fa2e0e2014-01-23 16:49:12 +0200350 I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300351
Rodrigo Vivi891348b2013-05-06 19:37:36 -0300352 if (IS_IVYBRIDGE(dev)) {
Damien Lespiau7dd23ba2013-05-10 14:33:17 +0100353 /* WaFbcAsynchFlipDisableFbcQueue:ivb */
Ville Syrjälä2adb6db2014-03-05 13:05:46 +0200354 I915_WRITE(ILK_DISPLAY_CHICKEN1,
355 I915_READ(ILK_DISPLAY_CHICKEN1) |
356 ILK_FBCQ_DIS);
Rodrigo Vivi28554162013-05-06 19:37:37 -0300357 } else {
Ville Syrjälä2adb6db2014-03-05 13:05:46 +0200358 /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
Ville Syrjälä8f670bb2014-03-05 13:05:47 +0200359 I915_WRITE(CHICKEN_PIPESL_1(intel_crtc->pipe),
360 I915_READ(CHICKEN_PIPESL_1(intel_crtc->pipe)) |
361 HSW_FBCQ_DIS);
Rodrigo Vivi891348b2013-05-06 19:37:36 -0300362 }
Rodrigo Vivib74ea102013-05-09 14:08:38 -0300363
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300364 I915_WRITE(SNB_DPFC_CTL_SA,
365 SNB_CPU_FENCE_ENABLE | obj->fence_reg);
366 I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
367
368 sandybridge_blit_fbc_update(dev);
369
Ville Syrjäläb19870e2013-11-06 23:02:25 +0200370 DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
Rodrigo Viviabe959c2013-05-06 19:37:33 -0300371}
372
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300373bool intel_fbc_enabled(struct drm_device *dev)
374{
375 struct drm_i915_private *dev_priv = dev->dev_private;
376
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300377 return dev_priv->fbc.enabled;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300378}
379
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -0400380void bdw_fbc_sw_flush(struct drm_device *dev, u32 value)
Rodrigo Vivic5ad0112014-08-04 03:51:38 -0700381{
382 struct drm_i915_private *dev_priv = dev->dev_private;
383
384 if (!IS_GEN8(dev))
385 return;
386
Rodrigo Vivi01d06e92014-09-05 16:57:20 -0400387 if (!intel_fbc_enabled(dev))
388 return;
389
Rodrigo Vivic5ad0112014-08-04 03:51:38 -0700390 I915_WRITE(MSG_FBC_REND_STATE, value);
391}
392
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300393static void intel_fbc_work_fn(struct work_struct *__work)
394{
395 struct intel_fbc_work *work =
396 container_of(to_delayed_work(__work),
397 struct intel_fbc_work, work);
398 struct drm_device *dev = work->crtc->dev;
399 struct drm_i915_private *dev_priv = dev->dev_private;
400
401 mutex_lock(&dev->struct_mutex);
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700402 if (work == dev_priv->fbc.fbc_work) {
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300403 /* Double check that we haven't switched fb without cancelling
404 * the prior work.
405 */
Matt Roperf4510a22014-04-01 15:22:40 -0700406 if (work->crtc->primary->fb == work->fb) {
Ville Syrjälä993495a2013-12-12 17:27:40 +0200407 dev_priv->display.enable_fbc(work->crtc);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300408
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700409 dev_priv->fbc.plane = to_intel_crtc(work->crtc)->plane;
Matt Roperf4510a22014-04-01 15:22:40 -0700410 dev_priv->fbc.fb_id = work->crtc->primary->fb->base.id;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700411 dev_priv->fbc.y = work->crtc->y;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300412 }
413
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700414 dev_priv->fbc.fbc_work = NULL;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300415 }
416 mutex_unlock(&dev->struct_mutex);
417
418 kfree(work);
419}
420
421static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv)
422{
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700423 if (dev_priv->fbc.fbc_work == NULL)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300424 return;
425
426 DRM_DEBUG_KMS("cancelling pending FBC enable\n");
427
428 /* Synchronisation is provided by struct_mutex and checking of
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700429 * dev_priv->fbc.fbc_work, so we can perform the cancellation
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300430 * entirely asynchronously.
431 */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700432 if (cancel_delayed_work(&dev_priv->fbc.fbc_work->work))
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300433 /* tasklet was killed before being run, clean up */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700434 kfree(dev_priv->fbc.fbc_work);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300435
436 /* Mark the work as no longer wanted so that if it does
437 * wake-up (because the work was already running and waiting
438 * for our mutex), it will discover that is no longer
439 * necessary to run.
440 */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700441 dev_priv->fbc.fbc_work = NULL;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300442}
443
Ville Syrjälä993495a2013-12-12 17:27:40 +0200444static void intel_enable_fbc(struct drm_crtc *crtc)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300445{
446 struct intel_fbc_work *work;
447 struct drm_device *dev = crtc->dev;
448 struct drm_i915_private *dev_priv = dev->dev_private;
449
450 if (!dev_priv->display.enable_fbc)
451 return;
452
453 intel_cancel_fbc_work(dev_priv);
454
Daniel Vetterb14c5672013-09-19 12:18:32 +0200455 work = kzalloc(sizeof(*work), GFP_KERNEL);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300456 if (work == NULL) {
Paulo Zanoni6cdcb5e2013-06-12 17:27:29 -0300457 DRM_ERROR("Failed to allocate FBC work structure\n");
Ville Syrjälä993495a2013-12-12 17:27:40 +0200458 dev_priv->display.enable_fbc(crtc);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300459 return;
460 }
461
462 work->crtc = crtc;
Matt Roperf4510a22014-04-01 15:22:40 -0700463 work->fb = crtc->primary->fb;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300464 INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);
465
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700466 dev_priv->fbc.fbc_work = work;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300467
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300468 /* Delay the actual enabling to let pageflipping cease and the
469 * display to settle before starting the compression. Note that
470 * this delay also serves a second purpose: it allows for a
471 * vblank to pass after disabling the FBC before we attempt
472 * to modify the control registers.
473 *
474 * A more complicated solution would involve tracking vblanks
475 * following the termination of the page-flipping sequence
476 * and indeed performing the enable as a co-routine and not
477 * waiting synchronously upon the vblank.
Damien Lespiau7457d612013-06-07 17:41:07 +0100478 *
479 * WaFbcWaitForVBlankBeforeEnable:ilk,snb
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300480 */
481 schedule_delayed_work(&work->work, msecs_to_jiffies(50));
482}
483
484void intel_disable_fbc(struct drm_device *dev)
485{
486 struct drm_i915_private *dev_priv = dev->dev_private;
487
488 intel_cancel_fbc_work(dev_priv);
489
490 if (!dev_priv->display.disable_fbc)
491 return;
492
493 dev_priv->display.disable_fbc(dev);
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700494 dev_priv->fbc.plane = -1;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300495}
496
Chris Wilson29ebf902013-07-27 17:23:55 +0100497static bool set_no_fbc_reason(struct drm_i915_private *dev_priv,
498 enum no_fbc_reason reason)
499{
500 if (dev_priv->fbc.no_fbc_reason == reason)
501 return false;
502
503 dev_priv->fbc.no_fbc_reason = reason;
504 return true;
505}
506
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300507/**
508 * intel_update_fbc - enable/disable FBC as needed
509 * @dev: the drm_device
510 *
511 * Set up the framebuffer compression hardware at mode set time. We
512 * enable it if possible:
513 * - plane A only (on pre-965)
514 * - no pixel mulitply/line duplication
515 * - no alpha buffer discard
516 * - no dual wide
Paulo Zanonif85da862013-06-04 16:53:39 -0300517 * - framebuffer <= max_hdisplay in width, max_vdisplay in height
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300518 *
519 * We can't assume that any compression will take place (worst case),
520 * so the compressed buffer has to be the same size as the uncompressed
521 * one. It also must reside (along with the line length buffer) in
522 * stolen memory.
523 *
524 * We need to enable/disable FBC on a global basis.
525 */
526void intel_update_fbc(struct drm_device *dev)
527{
528 struct drm_i915_private *dev_priv = dev->dev_private;
529 struct drm_crtc *crtc = NULL, *tmp_crtc;
530 struct intel_crtc *intel_crtc;
531 struct drm_framebuffer *fb;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300532 struct drm_i915_gem_object *obj;
Ville Syrjäläef644fd2013-09-04 18:25:21 +0300533 const struct drm_display_mode *adjusted_mode;
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300534 unsigned int max_width, max_height;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300535
Daniel Vetter3a77c4c2014-01-10 08:50:12 +0100536 if (!HAS_FBC(dev)) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100537 set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300538 return;
Chris Wilson29ebf902013-07-27 17:23:55 +0100539 }
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300540
Jani Nikulad330a952014-01-21 11:24:25 +0200541 if (!i915.powersave) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100542 if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
543 DRM_DEBUG_KMS("fbc disabled per module param\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300544 return;
Chris Wilson29ebf902013-07-27 17:23:55 +0100545 }
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300546
547 /*
548 * If FBC is already on, we just have to verify that we can
549 * keep it that way...
550 * Need to disable if:
551 * - more than one pipe is active
552 * - changing FBC params (stride, fence, mode)
553 * - new fb is too large to fit in compressed buffer
554 * - going to an unsupported config (interlace, pixel multiply, etc.)
555 */
Damien Lespiau70e1e0e2014-05-13 23:32:24 +0100556 for_each_crtc(dev, tmp_crtc) {
Chris Wilson3490ea52013-01-07 10:11:40 +0000557 if (intel_crtc_active(tmp_crtc) &&
Ville Syrjälä4c445e02013-10-09 17:24:58 +0300558 to_intel_crtc(tmp_crtc)->primary_enabled) {
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300559 if (crtc) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100560 if (set_no_fbc_reason(dev_priv, FBC_MULTIPLE_PIPES))
561 DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300562 goto out_disable;
563 }
564 crtc = tmp_crtc;
565 }
566 }
567
Matt Roperf4510a22014-04-01 15:22:40 -0700568 if (!crtc || crtc->primary->fb == NULL) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100569 if (set_no_fbc_reason(dev_priv, FBC_NO_OUTPUT))
570 DRM_DEBUG_KMS("no output, disabling\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300571 goto out_disable;
572 }
573
574 intel_crtc = to_intel_crtc(crtc);
Matt Roperf4510a22014-04-01 15:22:40 -0700575 fb = crtc->primary->fb;
Matt Roper2ff8fde2014-07-08 07:50:07 -0700576 obj = intel_fb_obj(fb);
Ville Syrjäläef644fd2013-09-04 18:25:21 +0300577 adjusted_mode = &intel_crtc->config.adjusted_mode;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300578
Chris Wilson03689202014-06-06 10:37:11 +0100579 if (i915.enable_fbc < 0) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100580 if (set_no_fbc_reason(dev_priv, FBC_CHIP_DEFAULT))
581 DRM_DEBUG_KMS("disabled per chip default\n");
Damien Lespiau8a5729a2013-06-24 16:22:02 +0100582 goto out_disable;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300583 }
Jani Nikulad330a952014-01-21 11:24:25 +0200584 if (!i915.enable_fbc) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100585 if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
586 DRM_DEBUG_KMS("fbc disabled per module param\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300587 goto out_disable;
588 }
Ville Syrjäläef644fd2013-09-04 18:25:21 +0300589 if ((adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) ||
590 (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100591 if (set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED_MODE))
592 DRM_DEBUG_KMS("mode incompatible with compression, "
593 "disabling\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300594 goto out_disable;
595 }
Paulo Zanonif85da862013-06-04 16:53:39 -0300596
Daisy Sun032843a2014-06-16 15:48:18 -0700597 if (INTEL_INFO(dev)->gen >= 8 || IS_HASWELL(dev)) {
598 max_width = 4096;
599 max_height = 4096;
600 } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300601 max_width = 4096;
602 max_height = 2048;
Paulo Zanonif85da862013-06-04 16:53:39 -0300603 } else {
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300604 max_width = 2048;
605 max_height = 1536;
Paulo Zanonif85da862013-06-04 16:53:39 -0300606 }
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300607 if (intel_crtc->config.pipe_src_w > max_width ||
608 intel_crtc->config.pipe_src_h > max_height) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100609 if (set_no_fbc_reason(dev_priv, FBC_MODE_TOO_LARGE))
610 DRM_DEBUG_KMS("mode too large for compression, disabling\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300611 goto out_disable;
612 }
Ben Widawsky8f94d242014-02-20 16:01:20 -0800613 if ((INTEL_INFO(dev)->gen < 4 || HAS_DDI(dev)) &&
Ville Syrjäläc5a44aa2013-11-28 17:29:58 +0200614 intel_crtc->plane != PLANE_A) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100615 if (set_no_fbc_reason(dev_priv, FBC_BAD_PLANE))
Ville Syrjäläc5a44aa2013-11-28 17:29:58 +0200616 DRM_DEBUG_KMS("plane not A, disabling compression\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300617 goto out_disable;
618 }
619
620 /* The use of a CPU fence is mandatory in order to detect writes
621 * by the CPU to the scanout and trigger updates to the FBC.
622 */
623 if (obj->tiling_mode != I915_TILING_X ||
624 obj->fence_reg == I915_FENCE_REG_NONE) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100625 if (set_no_fbc_reason(dev_priv, FBC_NOT_TILED))
626 DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300627 goto out_disable;
628 }
Sonika Jindal48404c12014-08-22 14:06:04 +0530629 if (INTEL_INFO(dev)->gen <= 4 && !IS_G4X(dev) &&
630 to_intel_plane(crtc->primary)->rotation != BIT(DRM_ROTATE_0)) {
631 if (set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED_MODE))
632 DRM_DEBUG_KMS("Rotation unsupported, disabling\n");
633 goto out_disable;
634 }
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300635
636 /* If the kernel debugger is active, always disable compression */
637 if (in_dbg_master())
638 goto out_disable;
639
Matt Roper2ff8fde2014-07-08 07:50:07 -0700640 if (i915_gem_stolen_setup_compression(dev, obj->base.size,
Ben Widawsky5e59f712014-06-30 10:41:24 -0700641 drm_format_plane_cpp(fb->pixel_format, 0))) {
Chris Wilson29ebf902013-07-27 17:23:55 +0100642 if (set_no_fbc_reason(dev_priv, FBC_STOLEN_TOO_SMALL))
643 DRM_DEBUG_KMS("framebuffer too large, disabling compression\n");
Chris Wilson11be49e2012-11-15 11:32:20 +0000644 goto out_disable;
645 }
646
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300647 /* If the scanout has not changed, don't modify the FBC settings.
648 * Note that we make the fundamental assumption that the fb->obj
649 * cannot be unpinned (and have its GTT offset and fence revoked)
650 * without first being decoupled from the scanout and FBC disabled.
651 */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700652 if (dev_priv->fbc.plane == intel_crtc->plane &&
653 dev_priv->fbc.fb_id == fb->base.id &&
654 dev_priv->fbc.y == crtc->y)
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300655 return;
656
657 if (intel_fbc_enabled(dev)) {
658 /* We update FBC along two paths, after changing fb/crtc
659 * configuration (modeswitching) and after page-flipping
660 * finishes. For the latter, we know that not only did
661 * we disable the FBC at the start of the page-flip
662 * sequence, but also more than one vblank has passed.
663 *
664 * For the former case of modeswitching, it is possible
665 * to switch between two FBC valid configurations
666 * instantaneously so we do need to disable the FBC
667 * before we can modify its control registers. We also
668 * have to wait for the next vblank for that to take
669 * effect. However, since we delay enabling FBC we can
670 * assume that a vblank has passed since disabling and
671 * that we can safely alter the registers in the deferred
672 * callback.
673 *
674 * In the scenario that we go from a valid to invalid
675 * and then back to valid FBC configuration we have
676 * no strict enforcement that a vblank occurred since
677 * disabling the FBC. However, along all current pipe
678 * disabling paths we do need to wait for a vblank at
679 * some point. And we wait before enabling FBC anyway.
680 */
681 DRM_DEBUG_KMS("disabling active FBC for update\n");
682 intel_disable_fbc(dev);
683 }
684
Ville Syrjälä993495a2013-12-12 17:27:40 +0200685 intel_enable_fbc(crtc);
Chris Wilson29ebf902013-07-27 17:23:55 +0100686 dev_priv->fbc.no_fbc_reason = FBC_OK;
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300687 return;
688
689out_disable:
690 /* Multiple disables should be harmless */
691 if (intel_fbc_enabled(dev)) {
692 DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
693 intel_disable_fbc(dev);
694 }
Chris Wilson11be49e2012-11-15 11:32:20 +0000695 i915_gem_stolen_cleanup_compression(dev);
Eugeni Dodonov85208be2012-04-16 22:20:34 -0300696}
697
Daniel Vetterc921aba2012-04-26 23:28:17 +0200698static void i915_pineview_get_mem_freq(struct drm_device *dev)
699{
Jani Nikula50227e12014-03-31 14:27:21 +0300700 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200701 u32 tmp;
702
703 tmp = I915_READ(CLKCFG);
704
705 switch (tmp & CLKCFG_FSB_MASK) {
706 case CLKCFG_FSB_533:
707 dev_priv->fsb_freq = 533; /* 133*4 */
708 break;
709 case CLKCFG_FSB_800:
710 dev_priv->fsb_freq = 800; /* 200*4 */
711 break;
712 case CLKCFG_FSB_667:
713 dev_priv->fsb_freq = 667; /* 167*4 */
714 break;
715 case CLKCFG_FSB_400:
716 dev_priv->fsb_freq = 400; /* 100*4 */
717 break;
718 }
719
720 switch (tmp & CLKCFG_MEM_MASK) {
721 case CLKCFG_MEM_533:
722 dev_priv->mem_freq = 533;
723 break;
724 case CLKCFG_MEM_667:
725 dev_priv->mem_freq = 667;
726 break;
727 case CLKCFG_MEM_800:
728 dev_priv->mem_freq = 800;
729 break;
730 }
731
732 /* detect pineview DDR3 setting */
733 tmp = I915_READ(CSHRDDR3CTL);
734 dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
735}
736
737static void i915_ironlake_get_mem_freq(struct drm_device *dev)
738{
Jani Nikula50227e12014-03-31 14:27:21 +0300739 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200740 u16 ddrpll, csipll;
741
742 ddrpll = I915_READ16(DDRMPLL1);
743 csipll = I915_READ16(CSIPLL0);
744
745 switch (ddrpll & 0xff) {
746 case 0xc:
747 dev_priv->mem_freq = 800;
748 break;
749 case 0x10:
750 dev_priv->mem_freq = 1066;
751 break;
752 case 0x14:
753 dev_priv->mem_freq = 1333;
754 break;
755 case 0x18:
756 dev_priv->mem_freq = 1600;
757 break;
758 default:
759 DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
760 ddrpll & 0xff);
761 dev_priv->mem_freq = 0;
762 break;
763 }
764
Daniel Vetter20e4d402012-08-08 23:35:39 +0200765 dev_priv->ips.r_t = dev_priv->mem_freq;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200766
767 switch (csipll & 0x3ff) {
768 case 0x00c:
769 dev_priv->fsb_freq = 3200;
770 break;
771 case 0x00e:
772 dev_priv->fsb_freq = 3733;
773 break;
774 case 0x010:
775 dev_priv->fsb_freq = 4266;
776 break;
777 case 0x012:
778 dev_priv->fsb_freq = 4800;
779 break;
780 case 0x014:
781 dev_priv->fsb_freq = 5333;
782 break;
783 case 0x016:
784 dev_priv->fsb_freq = 5866;
785 break;
786 case 0x018:
787 dev_priv->fsb_freq = 6400;
788 break;
789 default:
790 DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
791 csipll & 0x3ff);
792 dev_priv->fsb_freq = 0;
793 break;
794 }
795
796 if (dev_priv->fsb_freq == 3200) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200797 dev_priv->ips.c_m = 0;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200798 } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200799 dev_priv->ips.c_m = 1;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200800 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200801 dev_priv->ips.c_m = 2;
Daniel Vetterc921aba2012-04-26 23:28:17 +0200802 }
803}
804
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300805static const struct cxsr_latency cxsr_latency_table[] = {
806 {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
807 {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
808 {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
809 {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
810 {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
811
812 {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
813 {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
814 {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
815 {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
816 {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
817
818 {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
819 {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
820 {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
821 {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
822 {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
823
824 {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
825 {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
826 {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
827 {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
828 {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
829
830 {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
831 {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
832 {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
833 {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
834 {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
835
836 {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
837 {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
838 {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
839 {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
840 {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
841};
842
Daniel Vetter63c62272012-04-21 23:17:55 +0200843static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300844 int is_ddr3,
845 int fsb,
846 int mem)
847{
848 const struct cxsr_latency *latency;
849 int i;
850
851 if (fsb == 0 || mem == 0)
852 return NULL;
853
854 for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
855 latency = &cxsr_latency_table[i];
856 if (is_desktop == latency->is_desktop &&
857 is_ddr3 == latency->is_ddr3 &&
858 fsb == latency->fsb_freq && mem == latency->mem_freq)
859 return latency;
860 }
861
862 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
863
864 return NULL;
865}
866
Imre Deak5209b1f2014-07-01 12:36:17 +0300867void intel_set_memory_cxsr(struct drm_i915_private *dev_priv, bool enable)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300868{
Imre Deak5209b1f2014-07-01 12:36:17 +0300869 struct drm_device *dev = dev_priv->dev;
870 u32 val;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300871
Imre Deak5209b1f2014-07-01 12:36:17 +0300872 if (IS_VALLEYVIEW(dev)) {
873 I915_WRITE(FW_BLC_SELF_VLV, enable ? FW_CSPWRDWNEN : 0);
874 } else if (IS_G4X(dev) || IS_CRESTLINE(dev)) {
875 I915_WRITE(FW_BLC_SELF, enable ? FW_BLC_SELF_EN : 0);
876 } else if (IS_PINEVIEW(dev)) {
877 val = I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN;
878 val |= enable ? PINEVIEW_SELF_REFRESH_EN : 0;
879 I915_WRITE(DSPFW3, val);
880 } else if (IS_I945G(dev) || IS_I945GM(dev)) {
881 val = enable ? _MASKED_BIT_ENABLE(FW_BLC_SELF_EN) :
882 _MASKED_BIT_DISABLE(FW_BLC_SELF_EN);
883 I915_WRITE(FW_BLC_SELF, val);
884 } else if (IS_I915GM(dev)) {
885 val = enable ? _MASKED_BIT_ENABLE(INSTPM_SELF_EN) :
886 _MASKED_BIT_DISABLE(INSTPM_SELF_EN);
887 I915_WRITE(INSTPM, val);
888 } else {
889 return;
890 }
891
892 DRM_DEBUG_KMS("memory self-refresh is %s\n",
893 enable ? "enabled" : "disabled");
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300894}
895
896/*
897 * Latency for FIFO fetches is dependent on several factors:
898 * - memory configuration (speed, channels)
899 * - chipset
900 * - current MCH state
901 * It can be fairly high in some situations, so here we assume a fairly
902 * pessimal value. It's a tradeoff between extra memory fetches (if we
903 * set this value too high, the FIFO will fetch frequently to stay full)
904 * and power consumption (set it too low to save power and we might see
905 * FIFO underruns and display "flicker").
906 *
907 * A value of 5us seems to be a good balance; safe for very low end
908 * platforms but not overly aggressive on lower latency configs.
909 */
Chris Wilson5aef6002014-09-03 11:56:07 +0100910static const int pessimal_latency_ns = 5000;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300911
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300912static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300913{
914 struct drm_i915_private *dev_priv = dev->dev_private;
915 uint32_t dsparb = I915_READ(DSPARB);
916 int size;
917
918 size = dsparb & 0x7f;
919 if (plane)
920 size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
921
922 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
923 plane ? "B" : "A", size);
924
925 return size;
926}
927
Daniel Vetterfeb56b92013-12-14 20:38:30 -0200928static int i830_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300929{
930 struct drm_i915_private *dev_priv = dev->dev_private;
931 uint32_t dsparb = I915_READ(DSPARB);
932 int size;
933
934 size = dsparb & 0x1ff;
935 if (plane)
936 size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
937 size >>= 1; /* Convert to cachelines */
938
939 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
940 plane ? "B" : "A", size);
941
942 return size;
943}
944
Eugeni Dodonov1fa61102012-04-18 15:29:26 -0300945static int i845_get_fifo_size(struct drm_device *dev, int plane)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300946{
947 struct drm_i915_private *dev_priv = dev->dev_private;
948 uint32_t dsparb = I915_READ(DSPARB);
949 int size;
950
951 size = dsparb & 0x7f;
952 size >>= 2; /* Convert to cachelines */
953
954 DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
955 plane ? "B" : "A",
956 size);
957
958 return size;
959}
960
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300961/* Pineview has different values for various configs */
962static const struct intel_watermark_params pineview_display_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300963 .fifo_size = PINEVIEW_DISPLAY_FIFO,
964 .max_wm = PINEVIEW_MAX_WM,
965 .default_wm = PINEVIEW_DFT_WM,
966 .guard_size = PINEVIEW_GUARD_WM,
967 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300968};
969static const struct intel_watermark_params pineview_display_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300970 .fifo_size = PINEVIEW_DISPLAY_FIFO,
971 .max_wm = PINEVIEW_MAX_WM,
972 .default_wm = PINEVIEW_DFT_HPLLOFF_WM,
973 .guard_size = PINEVIEW_GUARD_WM,
974 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300975};
976static const struct intel_watermark_params pineview_cursor_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300977 .fifo_size = PINEVIEW_CURSOR_FIFO,
978 .max_wm = PINEVIEW_CURSOR_MAX_WM,
979 .default_wm = PINEVIEW_CURSOR_DFT_WM,
980 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
981 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300982};
983static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300984 .fifo_size = PINEVIEW_CURSOR_FIFO,
985 .max_wm = PINEVIEW_CURSOR_MAX_WM,
986 .default_wm = PINEVIEW_CURSOR_DFT_WM,
987 .guard_size = PINEVIEW_CURSOR_GUARD_WM,
988 .cacheline_size = PINEVIEW_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300989};
990static const struct intel_watermark_params g4x_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300991 .fifo_size = G4X_FIFO_SIZE,
992 .max_wm = G4X_MAX_WM,
993 .default_wm = G4X_MAX_WM,
994 .guard_size = 2,
995 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -0300996};
997static const struct intel_watermark_params g4x_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +0300998 .fifo_size = I965_CURSOR_FIFO,
999 .max_wm = I965_CURSOR_MAX_WM,
1000 .default_wm = I965_CURSOR_DFT_WM,
1001 .guard_size = 2,
1002 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001003};
1004static const struct intel_watermark_params valleyview_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +03001005 .fifo_size = VALLEYVIEW_FIFO_SIZE,
1006 .max_wm = VALLEYVIEW_MAX_WM,
1007 .default_wm = VALLEYVIEW_MAX_WM,
1008 .guard_size = 2,
1009 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001010};
1011static const struct intel_watermark_params valleyview_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +03001012 .fifo_size = I965_CURSOR_FIFO,
1013 .max_wm = VALLEYVIEW_CURSOR_MAX_WM,
1014 .default_wm = I965_CURSOR_DFT_WM,
1015 .guard_size = 2,
1016 .cacheline_size = G4X_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001017};
1018static const struct intel_watermark_params i965_cursor_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +03001019 .fifo_size = I965_CURSOR_FIFO,
1020 .max_wm = I965_CURSOR_MAX_WM,
1021 .default_wm = I965_CURSOR_DFT_WM,
1022 .guard_size = 2,
1023 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001024};
1025static const struct intel_watermark_params i945_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +03001026 .fifo_size = I945_FIFO_SIZE,
1027 .max_wm = I915_MAX_WM,
1028 .default_wm = 1,
1029 .guard_size = 2,
1030 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001031};
1032static const struct intel_watermark_params i915_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +03001033 .fifo_size = I915_FIFO_SIZE,
1034 .max_wm = I915_MAX_WM,
1035 .default_wm = 1,
1036 .guard_size = 2,
1037 .cacheline_size = I915_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001038};
Ville Syrjälä9d539102014-08-15 01:21:53 +03001039static const struct intel_watermark_params i830_a_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +03001040 .fifo_size = I855GM_FIFO_SIZE,
1041 .max_wm = I915_MAX_WM,
1042 .default_wm = 1,
1043 .guard_size = 2,
1044 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001045};
Ville Syrjälä9d539102014-08-15 01:21:53 +03001046static const struct intel_watermark_params i830_bc_wm_info = {
1047 .fifo_size = I855GM_FIFO_SIZE,
1048 .max_wm = I915_MAX_WM/2,
1049 .default_wm = 1,
1050 .guard_size = 2,
1051 .cacheline_size = I830_FIFO_LINE_SIZE,
1052};
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001053static const struct intel_watermark_params i845_wm_info = {
Ville Syrjäläe0f02732014-06-05 19:15:50 +03001054 .fifo_size = I830_FIFO_SIZE,
1055 .max_wm = I915_MAX_WM,
1056 .default_wm = 1,
1057 .guard_size = 2,
1058 .cacheline_size = I830_FIFO_LINE_SIZE,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001059};
1060
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001061/**
1062 * intel_calculate_wm - calculate watermark level
1063 * @clock_in_khz: pixel clock
1064 * @wm: chip FIFO params
1065 * @pixel_size: display pixel size
1066 * @latency_ns: memory latency for the platform
1067 *
1068 * Calculate the watermark level (the level at which the display plane will
1069 * start fetching from memory again). Each chip has a different display
1070 * FIFO size and allocation, so the caller needs to figure that out and pass
1071 * in the correct intel_watermark_params structure.
1072 *
1073 * As the pixel clock runs, the FIFO will be drained at a rate that depends
1074 * on the pixel size. When it reaches the watermark level, it'll start
1075 * fetching FIFO line sized based chunks from memory until the FIFO fills
1076 * past the watermark point. If the FIFO drains completely, a FIFO underrun
1077 * will occur, and a display engine hang could result.
1078 */
1079static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
1080 const struct intel_watermark_params *wm,
1081 int fifo_size,
1082 int pixel_size,
1083 unsigned long latency_ns)
1084{
1085 long entries_required, wm_size;
1086
1087 /*
1088 * Note: we need to make sure we don't overflow for various clock &
1089 * latency values.
1090 * clocks go from a few thousand to several hundred thousand.
1091 * latency is usually a few thousand
1092 */
1093 entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
1094 1000;
1095 entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
1096
1097 DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
1098
1099 wm_size = fifo_size - (entries_required + wm->guard_size);
1100
1101 DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
1102
1103 /* Don't promote wm_size to unsigned... */
1104 if (wm_size > (long)wm->max_wm)
1105 wm_size = wm->max_wm;
1106 if (wm_size <= 0)
1107 wm_size = wm->default_wm;
Ville Syrjäläd6feb192014-09-05 21:54:13 +03001108
1109 /*
1110 * Bspec seems to indicate that the value shouldn't be lower than
1111 * 'burst size + 1'. Certainly 830 is quite unhappy with low values.
1112 * Lets go for 8 which is the burst size since certain platforms
1113 * already use a hardcoded 8 (which is what the spec says should be
1114 * done).
1115 */
1116 if (wm_size <= 8)
1117 wm_size = 8;
1118
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001119 return wm_size;
1120}
1121
1122static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
1123{
1124 struct drm_crtc *crtc, *enabled = NULL;
1125
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01001126 for_each_crtc(dev, crtc) {
Chris Wilson3490ea52013-01-07 10:11:40 +00001127 if (intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001128 if (enabled)
1129 return NULL;
1130 enabled = crtc;
1131 }
1132 }
1133
1134 return enabled;
1135}
1136
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001137static void pineview_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001138{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001139 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001140 struct drm_i915_private *dev_priv = dev->dev_private;
1141 struct drm_crtc *crtc;
1142 const struct cxsr_latency *latency;
1143 u32 reg;
1144 unsigned long wm;
1145
1146 latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
1147 dev_priv->fsb_freq, dev_priv->mem_freq);
1148 if (!latency) {
1149 DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
Imre Deak5209b1f2014-07-01 12:36:17 +03001150 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001151 return;
1152 }
1153
1154 crtc = single_enabled_crtc(dev);
1155 if (crtc) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001156 const struct drm_display_mode *adjusted_mode;
Matt Roperf4510a22014-04-01 15:22:40 -07001157 int pixel_size = crtc->primary->fb->bits_per_pixel / 8;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001158 int clock;
1159
1160 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1161 clock = adjusted_mode->crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001162
1163 /* Display SR */
1164 wm = intel_calculate_wm(clock, &pineview_display_wm,
1165 pineview_display_wm.fifo_size,
1166 pixel_size, latency->display_sr);
1167 reg = I915_READ(DSPFW1);
1168 reg &= ~DSPFW_SR_MASK;
1169 reg |= wm << DSPFW_SR_SHIFT;
1170 I915_WRITE(DSPFW1, reg);
1171 DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
1172
1173 /* cursor SR */
1174 wm = intel_calculate_wm(clock, &pineview_cursor_wm,
1175 pineview_display_wm.fifo_size,
1176 pixel_size, latency->cursor_sr);
1177 reg = I915_READ(DSPFW3);
1178 reg &= ~DSPFW_CURSOR_SR_MASK;
1179 reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
1180 I915_WRITE(DSPFW3, reg);
1181
1182 /* Display HPLL off SR */
1183 wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
1184 pineview_display_hplloff_wm.fifo_size,
1185 pixel_size, latency->display_hpll_disable);
1186 reg = I915_READ(DSPFW3);
1187 reg &= ~DSPFW_HPLL_SR_MASK;
1188 reg |= wm & DSPFW_HPLL_SR_MASK;
1189 I915_WRITE(DSPFW3, reg);
1190
1191 /* cursor HPLL off SR */
1192 wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
1193 pineview_display_hplloff_wm.fifo_size,
1194 pixel_size, latency->cursor_hpll_disable);
1195 reg = I915_READ(DSPFW3);
1196 reg &= ~DSPFW_HPLL_CURSOR_MASK;
1197 reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
1198 I915_WRITE(DSPFW3, reg);
1199 DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
1200
Imre Deak5209b1f2014-07-01 12:36:17 +03001201 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001202 } else {
Imre Deak5209b1f2014-07-01 12:36:17 +03001203 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001204 }
1205}
1206
1207static bool g4x_compute_wm0(struct drm_device *dev,
1208 int plane,
1209 const struct intel_watermark_params *display,
1210 int display_latency_ns,
1211 const struct intel_watermark_params *cursor,
1212 int cursor_latency_ns,
1213 int *plane_wm,
1214 int *cursor_wm)
1215{
1216 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001217 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001218 int htotal, hdisplay, clock, pixel_size;
1219 int line_time_us, line_count;
1220 int entries, tlb_miss;
1221
1222 crtc = intel_get_crtc_for_plane(dev, plane);
Chris Wilson3490ea52013-01-07 10:11:40 +00001223 if (!intel_crtc_active(crtc)) {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001224 *cursor_wm = cursor->guard_size;
1225 *plane_wm = display->guard_size;
1226 return false;
1227 }
1228
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001229 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001230 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001231 htotal = adjusted_mode->crtc_htotal;
Ville Syrjälä37327ab2013-09-04 18:25:28 +03001232 hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
Matt Roperf4510a22014-04-01 15:22:40 -07001233 pixel_size = crtc->primary->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001234
1235 /* Use the small buffer method to calculate plane watermark */
1236 entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
1237 tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
1238 if (tlb_miss > 0)
1239 entries += tlb_miss;
1240 entries = DIV_ROUND_UP(entries, display->cacheline_size);
1241 *plane_wm = entries + display->guard_size;
1242 if (*plane_wm > (int)display->max_wm)
1243 *plane_wm = display->max_wm;
1244
1245 /* Use the large buffer method to calculate cursor watermark */
Ville Syrjälä922044c2014-02-14 14:18:57 +02001246 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001247 line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
Chris Wilson7bb836d2014-03-26 12:38:14 +00001248 entries = line_count * to_intel_crtc(crtc)->cursor_width * pixel_size;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001249 tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
1250 if (tlb_miss > 0)
1251 entries += tlb_miss;
1252 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
1253 *cursor_wm = entries + cursor->guard_size;
1254 if (*cursor_wm > (int)cursor->max_wm)
1255 *cursor_wm = (int)cursor->max_wm;
1256
1257 return true;
1258}
1259
1260/*
1261 * Check the wm result.
1262 *
1263 * If any calculated watermark values is larger than the maximum value that
1264 * can be programmed into the associated watermark register, that watermark
1265 * must be disabled.
1266 */
1267static bool g4x_check_srwm(struct drm_device *dev,
1268 int display_wm, int cursor_wm,
1269 const struct intel_watermark_params *display,
1270 const struct intel_watermark_params *cursor)
1271{
1272 DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
1273 display_wm, cursor_wm);
1274
1275 if (display_wm > display->max_wm) {
1276 DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
1277 display_wm, display->max_wm);
1278 return false;
1279 }
1280
1281 if (cursor_wm > cursor->max_wm) {
1282 DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
1283 cursor_wm, cursor->max_wm);
1284 return false;
1285 }
1286
1287 if (!(display_wm || cursor_wm)) {
1288 DRM_DEBUG_KMS("SR latency is 0, disabling\n");
1289 return false;
1290 }
1291
1292 return true;
1293}
1294
1295static bool g4x_compute_srwm(struct drm_device *dev,
1296 int plane,
1297 int latency_ns,
1298 const struct intel_watermark_params *display,
1299 const struct intel_watermark_params *cursor,
1300 int *display_wm, int *cursor_wm)
1301{
1302 struct drm_crtc *crtc;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001303 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001304 int hdisplay, htotal, pixel_size, clock;
1305 unsigned long line_time_us;
1306 int line_count, line_size;
1307 int small, large;
1308 int entries;
1309
1310 if (!latency_ns) {
1311 *display_wm = *cursor_wm = 0;
1312 return false;
1313 }
1314
1315 crtc = intel_get_crtc_for_plane(dev, plane);
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001316 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001317 clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001318 htotal = adjusted_mode->crtc_htotal;
Ville Syrjälä37327ab2013-09-04 18:25:28 +03001319 hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
Matt Roperf4510a22014-04-01 15:22:40 -07001320 pixel_size = crtc->primary->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001321
Ville Syrjälä922044c2014-02-14 14:18:57 +02001322 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001323 line_count = (latency_ns / line_time_us + 1000) / 1000;
1324 line_size = hdisplay * pixel_size;
1325
1326 /* Use the minimum of the small and large buffer method for primary */
1327 small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
1328 large = line_count * line_size;
1329
1330 entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
1331 *display_wm = entries + display->guard_size;
1332
1333 /* calculate the self-refresh watermark for display cursor */
Chris Wilson7bb836d2014-03-26 12:38:14 +00001334 entries = line_count * pixel_size * to_intel_crtc(crtc)->cursor_width;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001335 entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
1336 *cursor_wm = entries + cursor->guard_size;
1337
1338 return g4x_check_srwm(dev,
1339 *display_wm, *cursor_wm,
1340 display, cursor);
1341}
1342
Gajanan Bhat0948c262014-08-07 01:58:24 +05301343static bool vlv_compute_drain_latency(struct drm_crtc *crtc,
1344 int pixel_size,
1345 int *prec_mult,
1346 int *drain_latency)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001347{
Rodrigo Vivi5e56ba42014-10-17 08:05:08 -07001348 struct drm_device *dev = crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001349 int entries;
Gajanan Bhat0948c262014-08-07 01:58:24 +05301350 int clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001351
Gajanan Bhat0948c262014-08-07 01:58:24 +05301352 if (WARN(clock == 0, "Pixel clock is zero!\n"))
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001353 return false;
1354
Gajanan Bhat0948c262014-08-07 01:58:24 +05301355 if (WARN(pixel_size == 0, "Pixel size is zero!\n"))
1356 return false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001357
Gajanan Bhata398e9c2014-08-05 23:15:54 +05301358 entries = DIV_ROUND_UP(clock, 1000) * pixel_size;
Rodrigo Vivi5e56ba42014-10-17 08:05:08 -07001359 if (IS_CHERRYVIEW(dev))
1360 *prec_mult = (entries > 128) ? DRAIN_LATENCY_PRECISION_32 :
1361 DRAIN_LATENCY_PRECISION_16;
1362 else
1363 *prec_mult = (entries > 128) ? DRAIN_LATENCY_PRECISION_64 :
1364 DRAIN_LATENCY_PRECISION_32;
Gajanan Bhat0948c262014-08-07 01:58:24 +05301365 *drain_latency = (64 * (*prec_mult) * 4) / entries;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001366
Gajanan Bhata398e9c2014-08-05 23:15:54 +05301367 if (*drain_latency > DRAIN_LATENCY_MASK)
1368 *drain_latency = DRAIN_LATENCY_MASK;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001369
1370 return true;
1371}
1372
1373/*
1374 * Update drain latency registers of memory arbiter
1375 *
1376 * Valleyview SoC has a new memory arbiter and needs drain latency registers
1377 * to be programmed. Each plane has a drain latency multiplier and a drain
1378 * latency value.
1379 */
1380
Gajanan Bhat41aad812014-07-16 18:24:03 +05301381static void vlv_update_drain_latency(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001382{
Rodrigo Vivi5e56ba42014-10-17 08:05:08 -07001383 struct drm_device *dev = crtc->dev;
1384 struct drm_i915_private *dev_priv = dev->dev_private;
Gajanan Bhat0948c262014-08-07 01:58:24 +05301385 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1386 int pixel_size;
1387 int drain_latency;
1388 enum pipe pipe = intel_crtc->pipe;
1389 int plane_prec, prec_mult, plane_dl;
Rodrigo Vivi5e56ba42014-10-17 08:05:08 -07001390 const int high_precision = IS_CHERRYVIEW(dev) ?
1391 DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_64;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001392
Rodrigo Vivi5e56ba42014-10-17 08:05:08 -07001393 plane_dl = I915_READ(VLV_DDL(pipe)) & ~(DDL_PLANE_PRECISION_HIGH |
1394 DRAIN_LATENCY_MASK | DDL_CURSOR_PRECISION_HIGH |
Gajanan Bhat0948c262014-08-07 01:58:24 +05301395 (DRAIN_LATENCY_MASK << DDL_CURSOR_SHIFT));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001396
Gajanan Bhat0948c262014-08-07 01:58:24 +05301397 if (!intel_crtc_active(crtc)) {
1398 I915_WRITE(VLV_DDL(pipe), plane_dl);
1399 return;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001400 }
1401
Gajanan Bhat0948c262014-08-07 01:58:24 +05301402 /* Primary plane Drain Latency */
1403 pixel_size = crtc->primary->fb->bits_per_pixel / 8; /* BPP */
1404 if (vlv_compute_drain_latency(crtc, pixel_size, &prec_mult, &drain_latency)) {
Rodrigo Vivi5e56ba42014-10-17 08:05:08 -07001405 plane_prec = (prec_mult == high_precision) ?
1406 DDL_PLANE_PRECISION_HIGH :
1407 DDL_PLANE_PRECISION_LOW;
Gajanan Bhat0948c262014-08-07 01:58:24 +05301408 plane_dl |= plane_prec | drain_latency;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001409 }
Gajanan Bhat0948c262014-08-07 01:58:24 +05301410
1411 /* Cursor Drain Latency
1412 * BPP is always 4 for cursor
1413 */
1414 pixel_size = 4;
1415
1416 /* Program cursor DL only if it is enabled */
1417 if (intel_crtc->cursor_base &&
1418 vlv_compute_drain_latency(crtc, pixel_size, &prec_mult, &drain_latency)) {
Rodrigo Vivi5e56ba42014-10-17 08:05:08 -07001419 plane_prec = (prec_mult == high_precision) ?
1420 DDL_CURSOR_PRECISION_HIGH :
1421 DDL_CURSOR_PRECISION_LOW;
Gajanan Bhat0948c262014-08-07 01:58:24 +05301422 plane_dl |= plane_prec | (drain_latency << DDL_CURSOR_SHIFT);
1423 }
1424
1425 I915_WRITE(VLV_DDL(pipe), plane_dl);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001426}
1427
1428#define single_plane_enabled(mask) is_power_of_2(mask)
1429
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001430static void valleyview_update_wm(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001431{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001432 struct drm_device *dev = crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001433 static const int sr_latency_ns = 12000;
1434 struct drm_i915_private *dev_priv = dev->dev_private;
1435 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1436 int plane_sr, cursor_sr;
Chris Wilsonaf6c4572012-12-11 12:01:43 +00001437 int ignore_plane_sr, ignore_cursor_sr;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001438 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001439 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001440
Gajanan Bhat41aad812014-07-16 18:24:03 +05301441 vlv_update_drain_latency(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001442
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001443 if (g4x_compute_wm0(dev, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001444 &valleyview_wm_info, pessimal_latency_ns,
1445 &valleyview_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001446 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001447 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001448
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001449 if (g4x_compute_wm0(dev, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001450 &valleyview_wm_info, pessimal_latency_ns,
1451 &valleyview_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001452 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001453 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001454
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001455 if (single_plane_enabled(enabled) &&
1456 g4x_compute_srwm(dev, ffs(enabled) - 1,
1457 sr_latency_ns,
1458 &valleyview_wm_info,
1459 &valleyview_cursor_wm_info,
Chris Wilsonaf6c4572012-12-11 12:01:43 +00001460 &plane_sr, &ignore_cursor_sr) &&
1461 g4x_compute_srwm(dev, ffs(enabled) - 1,
1462 2*sr_latency_ns,
1463 &valleyview_wm_info,
1464 &valleyview_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001465 &ignore_plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001466 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001467 } else {
Imre Deak98584252014-06-13 14:54:20 +03001468 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001469 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001470 plane_sr = cursor_sr = 0;
1471 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001472
Ville Syrjäläa5043452014-06-28 02:04:18 +03001473 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1474 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001475 planea_wm, cursora_wm,
1476 planeb_wm, cursorb_wm,
1477 plane_sr, cursor_sr);
1478
1479 I915_WRITE(DSPFW1,
1480 (plane_sr << DSPFW_SR_SHIFT) |
1481 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
1482 (planeb_wm << DSPFW_PLANEB_SHIFT) |
Ville Syrjälä0a560672014-06-11 16:51:18 +03001483 (planea_wm << DSPFW_PLANEA_SHIFT));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001484 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001485 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001486 (cursora_wm << DSPFW_CURSORA_SHIFT));
1487 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001488 (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) |
1489 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Imre Deak98584252014-06-13 14:54:20 +03001490
1491 if (cxsr_enabled)
1492 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001493}
1494
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001495static void cherryview_update_wm(struct drm_crtc *crtc)
1496{
1497 struct drm_device *dev = crtc->dev;
1498 static const int sr_latency_ns = 12000;
1499 struct drm_i915_private *dev_priv = dev->dev_private;
1500 int planea_wm, planeb_wm, planec_wm;
1501 int cursora_wm, cursorb_wm, cursorc_wm;
1502 int plane_sr, cursor_sr;
1503 int ignore_plane_sr, ignore_cursor_sr;
1504 unsigned int enabled = 0;
1505 bool cxsr_enabled;
1506
1507 vlv_update_drain_latency(crtc);
1508
1509 if (g4x_compute_wm0(dev, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001510 &valleyview_wm_info, pessimal_latency_ns,
1511 &valleyview_cursor_wm_info, pessimal_latency_ns,
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001512 &planea_wm, &cursora_wm))
1513 enabled |= 1 << PIPE_A;
1514
1515 if (g4x_compute_wm0(dev, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001516 &valleyview_wm_info, pessimal_latency_ns,
1517 &valleyview_cursor_wm_info, pessimal_latency_ns,
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001518 &planeb_wm, &cursorb_wm))
1519 enabled |= 1 << PIPE_B;
1520
1521 if (g4x_compute_wm0(dev, PIPE_C,
Chris Wilson5aef6002014-09-03 11:56:07 +01001522 &valleyview_wm_info, pessimal_latency_ns,
1523 &valleyview_cursor_wm_info, pessimal_latency_ns,
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03001524 &planec_wm, &cursorc_wm))
1525 enabled |= 1 << PIPE_C;
1526
1527 if (single_plane_enabled(enabled) &&
1528 g4x_compute_srwm(dev, ffs(enabled) - 1,
1529 sr_latency_ns,
1530 &valleyview_wm_info,
1531 &valleyview_cursor_wm_info,
1532 &plane_sr, &ignore_cursor_sr) &&
1533 g4x_compute_srwm(dev, ffs(enabled) - 1,
1534 2*sr_latency_ns,
1535 &valleyview_wm_info,
1536 &valleyview_cursor_wm_info,
1537 &ignore_plane_sr, &cursor_sr)) {
1538 cxsr_enabled = true;
1539 } else {
1540 cxsr_enabled = false;
1541 intel_set_memory_cxsr(dev_priv, false);
1542 plane_sr = cursor_sr = 0;
1543 }
1544
1545 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1546 "B: plane=%d, cursor=%d, C: plane=%d, cursor=%d, "
1547 "SR: plane=%d, cursor=%d\n",
1548 planea_wm, cursora_wm,
1549 planeb_wm, cursorb_wm,
1550 planec_wm, cursorc_wm,
1551 plane_sr, cursor_sr);
1552
1553 I915_WRITE(DSPFW1,
1554 (plane_sr << DSPFW_SR_SHIFT) |
1555 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
1556 (planeb_wm << DSPFW_PLANEB_SHIFT) |
1557 (planea_wm << DSPFW_PLANEA_SHIFT));
1558 I915_WRITE(DSPFW2,
1559 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
1560 (cursora_wm << DSPFW_CURSORA_SHIFT));
1561 I915_WRITE(DSPFW3,
1562 (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) |
1563 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
1564 I915_WRITE(DSPFW9_CHV,
1565 (I915_READ(DSPFW9_CHV) & ~(DSPFW_PLANEC_MASK |
1566 DSPFW_CURSORC_MASK)) |
1567 (planec_wm << DSPFW_PLANEC_SHIFT) |
1568 (cursorc_wm << DSPFW_CURSORC_SHIFT));
1569
1570 if (cxsr_enabled)
1571 intel_set_memory_cxsr(dev_priv, true);
1572}
1573
Gajanan Bhat01e184c2014-08-07 17:03:30 +05301574static void valleyview_update_sprite_wm(struct drm_plane *plane,
1575 struct drm_crtc *crtc,
1576 uint32_t sprite_width,
1577 uint32_t sprite_height,
1578 int pixel_size,
1579 bool enabled, bool scaled)
1580{
1581 struct drm_device *dev = crtc->dev;
1582 struct drm_i915_private *dev_priv = dev->dev_private;
1583 int pipe = to_intel_plane(plane)->pipe;
1584 int sprite = to_intel_plane(plane)->plane;
1585 int drain_latency;
1586 int plane_prec;
1587 int sprite_dl;
1588 int prec_mult;
Rodrigo Vivi5e56ba42014-10-17 08:05:08 -07001589 const int high_precision = IS_CHERRYVIEW(dev) ?
1590 DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_64;
Gajanan Bhat01e184c2014-08-07 17:03:30 +05301591
Rodrigo Vivi5e56ba42014-10-17 08:05:08 -07001592 sprite_dl = I915_READ(VLV_DDL(pipe)) & ~(DDL_SPRITE_PRECISION_HIGH(sprite) |
Gajanan Bhat01e184c2014-08-07 17:03:30 +05301593 (DRAIN_LATENCY_MASK << DDL_SPRITE_SHIFT(sprite)));
1594
1595 if (enabled && vlv_compute_drain_latency(crtc, pixel_size, &prec_mult,
1596 &drain_latency)) {
Rodrigo Vivi5e56ba42014-10-17 08:05:08 -07001597 plane_prec = (prec_mult == high_precision) ?
1598 DDL_SPRITE_PRECISION_HIGH(sprite) :
1599 DDL_SPRITE_PRECISION_LOW(sprite);
Gajanan Bhat01e184c2014-08-07 17:03:30 +05301600 sprite_dl |= plane_prec |
1601 (drain_latency << DDL_SPRITE_SHIFT(sprite));
1602 }
1603
1604 I915_WRITE(VLV_DDL(pipe), sprite_dl);
1605}
1606
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001607static void g4x_update_wm(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001608{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001609 struct drm_device *dev = crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001610 static const int sr_latency_ns = 12000;
1611 struct drm_i915_private *dev_priv = dev->dev_private;
1612 int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
1613 int plane_sr, cursor_sr;
1614 unsigned int enabled = 0;
Imre Deak98584252014-06-13 14:54:20 +03001615 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001616
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001617 if (g4x_compute_wm0(dev, PIPE_A,
Chris Wilson5aef6002014-09-03 11:56:07 +01001618 &g4x_wm_info, pessimal_latency_ns,
1619 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001620 &planea_wm, &cursora_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001621 enabled |= 1 << PIPE_A;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001622
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001623 if (g4x_compute_wm0(dev, PIPE_B,
Chris Wilson5aef6002014-09-03 11:56:07 +01001624 &g4x_wm_info, pessimal_latency_ns,
1625 &g4x_cursor_wm_info, pessimal_latency_ns,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001626 &planeb_wm, &cursorb_wm))
Ville Syrjälä51cea1f2013-03-21 13:10:44 +02001627 enabled |= 1 << PIPE_B;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001628
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001629 if (single_plane_enabled(enabled) &&
1630 g4x_compute_srwm(dev, ffs(enabled) - 1,
1631 sr_latency_ns,
1632 &g4x_wm_info,
1633 &g4x_cursor_wm_info,
Chris Wilson52bd02d2012-12-07 10:43:24 +00001634 &plane_sr, &cursor_sr)) {
Imre Deak98584252014-06-13 14:54:20 +03001635 cxsr_enabled = true;
Chris Wilson52bd02d2012-12-07 10:43:24 +00001636 } else {
Imre Deak98584252014-06-13 14:54:20 +03001637 cxsr_enabled = false;
Imre Deak5209b1f2014-07-01 12:36:17 +03001638 intel_set_memory_cxsr(dev_priv, false);
Chris Wilson52bd02d2012-12-07 10:43:24 +00001639 plane_sr = cursor_sr = 0;
1640 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001641
Ville Syrjäläa5043452014-06-28 02:04:18 +03001642 DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, "
1643 "B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001644 planea_wm, cursora_wm,
1645 planeb_wm, cursorb_wm,
1646 plane_sr, cursor_sr);
1647
1648 I915_WRITE(DSPFW1,
1649 (plane_sr << DSPFW_SR_SHIFT) |
1650 (cursorb_wm << DSPFW_CURSORB_SHIFT) |
1651 (planeb_wm << DSPFW_PLANEB_SHIFT) |
Ville Syrjälä0a560672014-06-11 16:51:18 +03001652 (planea_wm << DSPFW_PLANEA_SHIFT));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001653 I915_WRITE(DSPFW2,
Chris Wilson8c919b22012-12-04 16:33:19 +00001654 (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001655 (cursora_wm << DSPFW_CURSORA_SHIFT));
1656 /* HPLL off in SR has some issues on G4x... disable it */
1657 I915_WRITE(DSPFW3,
Chris Wilson8c919b22012-12-04 16:33:19 +00001658 (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001659 (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Imre Deak98584252014-06-13 14:54:20 +03001660
1661 if (cxsr_enabled)
1662 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001663}
1664
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001665static void i965_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001666{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001667 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001668 struct drm_i915_private *dev_priv = dev->dev_private;
1669 struct drm_crtc *crtc;
1670 int srwm = 1;
1671 int cursor_sr = 16;
Imre Deak98584252014-06-13 14:54:20 +03001672 bool cxsr_enabled;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001673
1674 /* Calc sr entries for one plane configs */
1675 crtc = single_enabled_crtc(dev);
1676 if (crtc) {
1677 /* self-refresh has much higher latency */
1678 static const int sr_latency_ns = 12000;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001679 const struct drm_display_mode *adjusted_mode =
1680 &to_intel_crtc(crtc)->config.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001681 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001682 int htotal = adjusted_mode->crtc_htotal;
Ville Syrjälä37327ab2013-09-04 18:25:28 +03001683 int hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
Matt Roperf4510a22014-04-01 15:22:40 -07001684 int pixel_size = crtc->primary->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001685 unsigned long line_time_us;
1686 int entries;
1687
Ville Syrjälä922044c2014-02-14 14:18:57 +02001688 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001689
1690 /* Use ns/us then divide to preserve precision */
1691 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1692 pixel_size * hdisplay;
1693 entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
1694 srwm = I965_FIFO_SIZE - entries;
1695 if (srwm < 0)
1696 srwm = 1;
1697 srwm &= 0x1ff;
1698 DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
1699 entries, srwm);
1700
1701 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
Chris Wilson7bb836d2014-03-26 12:38:14 +00001702 pixel_size * to_intel_crtc(crtc)->cursor_width;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001703 entries = DIV_ROUND_UP(entries,
1704 i965_cursor_wm_info.cacheline_size);
1705 cursor_sr = i965_cursor_wm_info.fifo_size -
1706 (entries + i965_cursor_wm_info.guard_size);
1707
1708 if (cursor_sr > i965_cursor_wm_info.max_wm)
1709 cursor_sr = i965_cursor_wm_info.max_wm;
1710
1711 DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
1712 "cursor %d\n", srwm, cursor_sr);
1713
Imre Deak98584252014-06-13 14:54:20 +03001714 cxsr_enabled = true;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001715 } else {
Imre Deak98584252014-06-13 14:54:20 +03001716 cxsr_enabled = false;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001717 /* Turn off self refresh if both pipes are enabled */
Imre Deak5209b1f2014-07-01 12:36:17 +03001718 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001719 }
1720
1721 DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
1722 srwm);
1723
1724 /* 965 has limitations... */
1725 I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
Ville Syrjälä0a560672014-06-11 16:51:18 +03001726 (8 << DSPFW_CURSORB_SHIFT) |
1727 (8 << DSPFW_PLANEB_SHIFT) |
1728 (8 << DSPFW_PLANEA_SHIFT));
1729 I915_WRITE(DSPFW2, (8 << DSPFW_CURSORA_SHIFT) |
1730 (8 << DSPFW_PLANEC_SHIFT_OLD));
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001731 /* update cursor SR watermark */
1732 I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
Imre Deak98584252014-06-13 14:54:20 +03001733
1734 if (cxsr_enabled)
1735 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001736}
1737
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001738static void i9xx_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001739{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001740 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001741 struct drm_i915_private *dev_priv = dev->dev_private;
1742 const struct intel_watermark_params *wm_info;
1743 uint32_t fwater_lo;
1744 uint32_t fwater_hi;
1745 int cwm, srwm = 1;
1746 int fifo_size;
1747 int planea_wm, planeb_wm;
1748 struct drm_crtc *crtc, *enabled = NULL;
1749
1750 if (IS_I945GM(dev))
1751 wm_info = &i945_wm_info;
1752 else if (!IS_GEN2(dev))
1753 wm_info = &i915_wm_info;
1754 else
Ville Syrjälä9d539102014-08-15 01:21:53 +03001755 wm_info = &i830_a_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001756
1757 fifo_size = dev_priv->display.get_fifo_size(dev, 0);
1758 crtc = intel_get_crtc_for_plane(dev, 0);
Chris Wilson3490ea52013-01-07 10:11:40 +00001759 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001760 const struct drm_display_mode *adjusted_mode;
Matt Roperf4510a22014-04-01 15:22:40 -07001761 int cpp = crtc->primary->fb->bits_per_pixel / 8;
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001762 if (IS_GEN2(dev))
1763 cpp = 4;
1764
Damien Lespiau241bfc32013-09-25 16:45:37 +01001765 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1766 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001767 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001768 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001769 enabled = crtc;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001770 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001771 planea_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001772 if (planea_wm > (long)wm_info->max_wm)
1773 planea_wm = wm_info->max_wm;
1774 }
1775
1776 if (IS_GEN2(dev))
1777 wm_info = &i830_bc_wm_info;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001778
1779 fifo_size = dev_priv->display.get_fifo_size(dev, 1);
1780 crtc = intel_get_crtc_for_plane(dev, 1);
Chris Wilson3490ea52013-01-07 10:11:40 +00001781 if (intel_crtc_active(crtc)) {
Damien Lespiau241bfc32013-09-25 16:45:37 +01001782 const struct drm_display_mode *adjusted_mode;
Matt Roperf4510a22014-04-01 15:22:40 -07001783 int cpp = crtc->primary->fb->bits_per_pixel / 8;
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001784 if (IS_GEN2(dev))
1785 cpp = 4;
1786
Damien Lespiau241bfc32013-09-25 16:45:37 +01001787 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1788 planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Chris Wilsonb9e0bda2012-10-22 12:32:15 +01001789 wm_info, fifo_size, cpp,
Chris Wilson5aef6002014-09-03 11:56:07 +01001790 pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001791 if (enabled == NULL)
1792 enabled = crtc;
1793 else
1794 enabled = NULL;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001795 } else {
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001796 planeb_wm = fifo_size - wm_info->guard_size;
Ville Syrjälä9d539102014-08-15 01:21:53 +03001797 if (planeb_wm > (long)wm_info->max_wm)
1798 planeb_wm = wm_info->max_wm;
1799 }
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001800
1801 DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
1802
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001803 if (IS_I915GM(dev) && enabled) {
Matt Roper2ff8fde2014-07-08 07:50:07 -07001804 struct drm_i915_gem_object *obj;
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001805
Matt Roper2ff8fde2014-07-08 07:50:07 -07001806 obj = intel_fb_obj(enabled->primary->fb);
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001807
1808 /* self-refresh seems busted with untiled */
Matt Roper2ff8fde2014-07-08 07:50:07 -07001809 if (obj->tiling_mode == I915_TILING_NONE)
Daniel Vetter2ab1bc92014-04-07 08:54:21 +02001810 enabled = NULL;
1811 }
1812
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001813 /*
1814 * Overlay gets an aggressive default since video jitter is bad.
1815 */
1816 cwm = 2;
1817
1818 /* Play safe and disable self-refresh before adjusting watermarks. */
Imre Deak5209b1f2014-07-01 12:36:17 +03001819 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001820
1821 /* Calc sr entries for one plane configs */
1822 if (HAS_FW_BLC(dev) && enabled) {
1823 /* self-refresh has much higher latency */
1824 static const int sr_latency_ns = 6000;
Ville Syrjälä4fe85902013-09-04 18:25:22 +03001825 const struct drm_display_mode *adjusted_mode =
1826 &to_intel_crtc(enabled)->config.adjusted_mode;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001827 int clock = adjusted_mode->crtc_clock;
Jesse Barnesfec8cba2013-11-27 11:10:26 -08001828 int htotal = adjusted_mode->crtc_htotal;
Daniel Vetterf727b492013-11-20 15:02:10 +01001829 int hdisplay = to_intel_crtc(enabled)->config.pipe_src_w;
Matt Roperf4510a22014-04-01 15:22:40 -07001830 int pixel_size = enabled->primary->fb->bits_per_pixel / 8;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001831 unsigned long line_time_us;
1832 int entries;
1833
Ville Syrjälä922044c2014-02-14 14:18:57 +02001834 line_time_us = max(htotal * 1000 / clock, 1);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001835
1836 /* Use ns/us then divide to preserve precision */
1837 entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
1838 pixel_size * hdisplay;
1839 entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
1840 DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
1841 srwm = wm_info->fifo_size - entries;
1842 if (srwm < 0)
1843 srwm = 1;
1844
1845 if (IS_I945G(dev) || IS_I945GM(dev))
1846 I915_WRITE(FW_BLC_SELF,
1847 FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
1848 else if (IS_I915GM(dev))
1849 I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
1850 }
1851
1852 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
1853 planea_wm, planeb_wm, cwm, srwm);
1854
1855 fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
1856 fwater_hi = (cwm & 0x1f);
1857
1858 /* Set request length to 8 cachelines per fetch */
1859 fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
1860 fwater_hi = fwater_hi | (1 << 8);
1861
1862 I915_WRITE(FW_BLC, fwater_lo);
1863 I915_WRITE(FW_BLC2, fwater_hi);
1864
Imre Deak5209b1f2014-07-01 12:36:17 +03001865 if (enabled)
1866 intel_set_memory_cxsr(dev_priv, true);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001867}
1868
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001869static void i845_update_wm(struct drm_crtc *unused_crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001870{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03001871 struct drm_device *dev = unused_crtc->dev;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001872 struct drm_i915_private *dev_priv = dev->dev_private;
1873 struct drm_crtc *crtc;
Damien Lespiau241bfc32013-09-25 16:45:37 +01001874 const struct drm_display_mode *adjusted_mode;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001875 uint32_t fwater_lo;
1876 int planea_wm;
1877
1878 crtc = single_enabled_crtc(dev);
1879 if (crtc == NULL)
1880 return;
1881
Damien Lespiau241bfc32013-09-25 16:45:37 +01001882 adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
1883 planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
Daniel Vetterfeb56b92013-12-14 20:38:30 -02001884 &i845_wm_info,
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001885 dev_priv->display.get_fifo_size(dev, 0),
Chris Wilson5aef6002014-09-03 11:56:07 +01001886 4, pessimal_latency_ns);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03001887 fwater_lo = I915_READ(FW_BLC) & ~0xfff;
1888 fwater_lo |= (3<<8) | planea_wm;
1889
1890 DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
1891
1892 I915_WRITE(FW_BLC, fwater_lo);
1893}
1894
Ville Syrjälä36587292013-07-05 11:57:16 +03001895static uint32_t ilk_pipe_pixel_rate(struct drm_device *dev,
1896 struct drm_crtc *crtc)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001897{
1898 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001899 uint32_t pixel_rate;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001900
Damien Lespiau241bfc32013-09-25 16:45:37 +01001901 pixel_rate = intel_crtc->config.adjusted_mode.crtc_clock;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001902
1903 /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
1904 * adjust the pixel_rate here. */
1905
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001906 if (intel_crtc->config.pch_pfit.enabled) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001907 uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
Chris Wilsonfd4daa92013-08-27 17:04:17 +01001908 uint32_t pfit_size = intel_crtc->config.pch_pfit.size;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001909
Ville Syrjälä37327ab2013-09-04 18:25:28 +03001910 pipe_w = intel_crtc->config.pipe_src_w;
1911 pipe_h = intel_crtc->config.pipe_src_h;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001912 pfit_w = (pfit_size >> 16) & 0xFFFF;
1913 pfit_h = pfit_size & 0xFFFF;
1914 if (pipe_w < pfit_w)
1915 pipe_w = pfit_w;
1916 if (pipe_h < pfit_h)
1917 pipe_h = pfit_h;
1918
1919 pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
1920 pfit_w * pfit_h);
1921 }
1922
1923 return pixel_rate;
1924}
1925
Ville Syrjälä37126462013-08-01 16:18:55 +03001926/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001927static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001928 uint32_t latency)
1929{
1930 uint64_t ret;
1931
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001932 if (WARN(latency == 0, "Latency value missing\n"))
1933 return UINT_MAX;
1934
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001935 ret = (uint64_t) pixel_rate * bytes_per_pixel * latency;
1936 ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
1937
1938 return ret;
1939}
1940
Ville Syrjälä37126462013-08-01 16:18:55 +03001941/* latency must be in 0.1us units. */
Ville Syrjälä23297042013-07-05 11:57:17 +03001942static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001943 uint32_t horiz_pixels, uint8_t bytes_per_pixel,
1944 uint32_t latency)
1945{
1946 uint32_t ret;
1947
Ville Syrjälä3312ba62013-08-01 16:18:53 +03001948 if (WARN(latency == 0, "Latency value missing\n"))
1949 return UINT_MAX;
1950
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001951 ret = (latency * pixel_rate) / (pipe_htotal * 10000);
1952 ret = (ret + 1) * horiz_pixels * bytes_per_pixel;
1953 ret = DIV_ROUND_UP(ret, 64) + 2;
1954 return ret;
1955}
1956
Ville Syrjälä23297042013-07-05 11:57:17 +03001957static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001958 uint8_t bytes_per_pixel)
1959{
1960 return DIV_ROUND_UP(pri_val * 64, horiz_pixels * bytes_per_pixel) + 2;
1961}
1962
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001963struct skl_pipe_wm_parameters {
1964 bool active;
1965 uint32_t pipe_htotal;
1966 uint32_t pixel_rate; /* in KHz */
1967 struct intel_plane_wm_parameters plane[I915_MAX_PLANES];
1968 struct intel_plane_wm_parameters cursor;
1969};
1970
Imre Deak820c1982013-12-17 14:46:36 +02001971struct ilk_pipe_wm_parameters {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001972 bool active;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001973 uint32_t pipe_htotal;
1974 uint32_t pixel_rate;
Ville Syrjäläc35426d2013-08-07 13:29:50 +03001975 struct intel_plane_wm_parameters pri;
1976 struct intel_plane_wm_parameters spr;
1977 struct intel_plane_wm_parameters cur;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03001978};
1979
Imre Deak820c1982013-12-17 14:46:36 +02001980struct ilk_wm_maximums {
Paulo Zanonicca32e92013-05-31 11:45:06 -03001981 uint16_t pri;
1982 uint16_t spr;
1983 uint16_t cur;
1984 uint16_t fbc;
1985};
1986
Ville Syrjälä240264f2013-08-07 13:29:12 +03001987/* used in computing the new watermarks state */
1988struct intel_wm_config {
1989 unsigned int num_pipes_active;
1990 bool sprites_enabled;
1991 bool sprites_scaled;
Ville Syrjälä240264f2013-08-07 13:29:12 +03001992};
1993
Ville Syrjälä37126462013-08-01 16:18:55 +03001994/*
1995 * For both WM_PIPE and WM_LP.
1996 * mem_value must be in 0.1us units.
1997 */
Imre Deak820c1982013-12-17 14:46:36 +02001998static uint32_t ilk_compute_pri_wm(const struct ilk_pipe_wm_parameters *params,
Paulo Zanonicca32e92013-05-31 11:45:06 -03001999 uint32_t mem_value,
2000 bool is_lp)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002001{
Paulo Zanonicca32e92013-05-31 11:45:06 -03002002 uint32_t method1, method2;
2003
Ville Syrjäläc35426d2013-08-07 13:29:50 +03002004 if (!params->active || !params->pri.enabled)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002005 return 0;
2006
Ville Syrjälä23297042013-07-05 11:57:17 +03002007 method1 = ilk_wm_method1(params->pixel_rate,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03002008 params->pri.bytes_per_pixel,
Paulo Zanonicca32e92013-05-31 11:45:06 -03002009 mem_value);
2010
2011 if (!is_lp)
2012 return method1;
2013
Ville Syrjälä23297042013-07-05 11:57:17 +03002014 method2 = ilk_wm_method2(params->pixel_rate,
Paulo Zanonicca32e92013-05-31 11:45:06 -03002015 params->pipe_htotal,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03002016 params->pri.horiz_pixels,
2017 params->pri.bytes_per_pixel,
Paulo Zanonicca32e92013-05-31 11:45:06 -03002018 mem_value);
2019
2020 return min(method1, method2);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002021}
2022
Ville Syrjälä37126462013-08-01 16:18:55 +03002023/*
2024 * For both WM_PIPE and WM_LP.
2025 * mem_value must be in 0.1us units.
2026 */
Imre Deak820c1982013-12-17 14:46:36 +02002027static uint32_t ilk_compute_spr_wm(const struct ilk_pipe_wm_parameters *params,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002028 uint32_t mem_value)
2029{
2030 uint32_t method1, method2;
2031
Ville Syrjäläc35426d2013-08-07 13:29:50 +03002032 if (!params->active || !params->spr.enabled)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002033 return 0;
2034
Ville Syrjälä23297042013-07-05 11:57:17 +03002035 method1 = ilk_wm_method1(params->pixel_rate,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03002036 params->spr.bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002037 mem_value);
Ville Syrjälä23297042013-07-05 11:57:17 +03002038 method2 = ilk_wm_method2(params->pixel_rate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002039 params->pipe_htotal,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03002040 params->spr.horiz_pixels,
2041 params->spr.bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002042 mem_value);
2043 return min(method1, method2);
2044}
2045
Ville Syrjälä37126462013-08-01 16:18:55 +03002046/*
2047 * For both WM_PIPE and WM_LP.
2048 * mem_value must be in 0.1us units.
2049 */
Imre Deak820c1982013-12-17 14:46:36 +02002050static uint32_t ilk_compute_cur_wm(const struct ilk_pipe_wm_parameters *params,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002051 uint32_t mem_value)
2052{
Ville Syrjäläc35426d2013-08-07 13:29:50 +03002053 if (!params->active || !params->cur.enabled)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002054 return 0;
2055
Ville Syrjälä23297042013-07-05 11:57:17 +03002056 return ilk_wm_method2(params->pixel_rate,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002057 params->pipe_htotal,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03002058 params->cur.horiz_pixels,
2059 params->cur.bytes_per_pixel,
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002060 mem_value);
2061}
2062
Paulo Zanonicca32e92013-05-31 11:45:06 -03002063/* Only for WM_LP. */
Imre Deak820c1982013-12-17 14:46:36 +02002064static uint32_t ilk_compute_fbc_wm(const struct ilk_pipe_wm_parameters *params,
Ville Syrjälä1fda9882013-07-05 11:57:19 +03002065 uint32_t pri_val)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002066{
Ville Syrjäläc35426d2013-08-07 13:29:50 +03002067 if (!params->active || !params->pri.enabled)
Paulo Zanonicca32e92013-05-31 11:45:06 -03002068 return 0;
2069
Ville Syrjälä23297042013-07-05 11:57:17 +03002070 return ilk_wm_fbc(pri_val,
Ville Syrjäläc35426d2013-08-07 13:29:50 +03002071 params->pri.horiz_pixels,
2072 params->pri.bytes_per_pixel);
Paulo Zanonicca32e92013-05-31 11:45:06 -03002073}
2074
Ville Syrjälä158ae642013-08-07 13:28:19 +03002075static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
2076{
Ville Syrjälä416f4722013-11-02 21:07:46 -07002077 if (INTEL_INFO(dev)->gen >= 8)
2078 return 3072;
2079 else if (INTEL_INFO(dev)->gen >= 7)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002080 return 768;
2081 else
2082 return 512;
2083}
2084
Ville Syrjälä4e975082014-03-07 18:32:11 +02002085static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev,
2086 int level, bool is_sprite)
2087{
2088 if (INTEL_INFO(dev)->gen >= 8)
2089 /* BDW primary/sprite plane watermarks */
2090 return level == 0 ? 255 : 2047;
2091 else if (INTEL_INFO(dev)->gen >= 7)
2092 /* IVB/HSW primary/sprite plane watermarks */
2093 return level == 0 ? 127 : 1023;
2094 else if (!is_sprite)
2095 /* ILK/SNB primary plane watermarks */
2096 return level == 0 ? 127 : 511;
2097 else
2098 /* ILK/SNB sprite plane watermarks */
2099 return level == 0 ? 63 : 255;
2100}
2101
2102static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev,
2103 int level)
2104{
2105 if (INTEL_INFO(dev)->gen >= 7)
2106 return level == 0 ? 63 : 255;
2107 else
2108 return level == 0 ? 31 : 63;
2109}
2110
2111static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev)
2112{
2113 if (INTEL_INFO(dev)->gen >= 8)
2114 return 31;
2115 else
2116 return 15;
2117}
2118
Ville Syrjälä158ae642013-08-07 13:28:19 +03002119/* Calculate the maximum primary/sprite plane watermark */
2120static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
2121 int level,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002122 const struct intel_wm_config *config,
Ville Syrjälä158ae642013-08-07 13:28:19 +03002123 enum intel_ddb_partitioning ddb_partitioning,
2124 bool is_sprite)
2125{
2126 unsigned int fifo_size = ilk_display_fifo_size(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002127
2128 /* if sprites aren't enabled, sprites get nothing */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002129 if (is_sprite && !config->sprites_enabled)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002130 return 0;
2131
2132 /* HSW allows LP1+ watermarks even with multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002133 if (level == 0 || config->num_pipes_active > 1) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002134 fifo_size /= INTEL_INFO(dev)->num_pipes;
2135
2136 /*
2137 * For some reason the non self refresh
2138 * FIFO size is only half of the self
2139 * refresh FIFO size on ILK/SNB.
2140 */
2141 if (INTEL_INFO(dev)->gen <= 6)
2142 fifo_size /= 2;
2143 }
2144
Ville Syrjälä240264f2013-08-07 13:29:12 +03002145 if (config->sprites_enabled) {
Ville Syrjälä158ae642013-08-07 13:28:19 +03002146 /* level 0 is always calculated with 1:1 split */
2147 if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
2148 if (is_sprite)
2149 fifo_size *= 5;
2150 fifo_size /= 6;
2151 } else {
2152 fifo_size /= 2;
2153 }
2154 }
2155
2156 /* clamp to max that the registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02002157 return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite));
Ville Syrjälä158ae642013-08-07 13:28:19 +03002158}
2159
2160/* Calculate the maximum cursor plane watermark */
2161static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
Ville Syrjälä240264f2013-08-07 13:29:12 +03002162 int level,
2163 const struct intel_wm_config *config)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002164{
2165 /* HSW LP1+ watermarks w/ multiple pipes */
Ville Syrjälä240264f2013-08-07 13:29:12 +03002166 if (level > 0 && config->num_pipes_active > 1)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002167 return 64;
2168
2169 /* otherwise just report max that registers can hold */
Ville Syrjälä4e975082014-03-07 18:32:11 +02002170 return ilk_cursor_wm_reg_max(dev, level);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002171}
2172
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002173static void ilk_compute_wm_maximums(const struct drm_device *dev,
Ville Syrjälä34982fe2013-10-09 19:18:09 +03002174 int level,
2175 const struct intel_wm_config *config,
2176 enum intel_ddb_partitioning ddb_partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002177 struct ilk_wm_maximums *max)
Ville Syrjälä158ae642013-08-07 13:28:19 +03002178{
Ville Syrjälä240264f2013-08-07 13:29:12 +03002179 max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
2180 max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
2181 max->cur = ilk_cursor_wm_max(dev, level, config);
Ville Syrjälä4e975082014-03-07 18:32:11 +02002182 max->fbc = ilk_fbc_wm_reg_max(dev);
Ville Syrjälä158ae642013-08-07 13:28:19 +03002183}
2184
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002185static void ilk_compute_wm_reg_maximums(struct drm_device *dev,
2186 int level,
2187 struct ilk_wm_maximums *max)
2188{
2189 max->pri = ilk_plane_wm_reg_max(dev, level, false);
2190 max->spr = ilk_plane_wm_reg_max(dev, level, true);
2191 max->cur = ilk_cursor_wm_reg_max(dev, level);
2192 max->fbc = ilk_fbc_wm_reg_max(dev);
2193}
2194
Ville Syrjäläd9395652013-10-09 19:18:10 +03002195static bool ilk_validate_wm_level(int level,
Imre Deak820c1982013-12-17 14:46:36 +02002196 const struct ilk_wm_maximums *max,
Ville Syrjäläd9395652013-10-09 19:18:10 +03002197 struct intel_wm_level *result)
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002198{
2199 bool ret;
2200
2201 /* already determined to be invalid? */
2202 if (!result->enable)
2203 return false;
2204
2205 result->enable = result->pri_val <= max->pri &&
2206 result->spr_val <= max->spr &&
2207 result->cur_val <= max->cur;
2208
2209 ret = result->enable;
2210
2211 /*
2212 * HACK until we can pre-compute everything,
2213 * and thus fail gracefully if LP0 watermarks
2214 * are exceeded...
2215 */
2216 if (level == 0 && !result->enable) {
2217 if (result->pri_val > max->pri)
2218 DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
2219 level, result->pri_val, max->pri);
2220 if (result->spr_val > max->spr)
2221 DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
2222 level, result->spr_val, max->spr);
2223 if (result->cur_val > max->cur)
2224 DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
2225 level, result->cur_val, max->cur);
2226
2227 result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
2228 result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
2229 result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
2230 result->enable = true;
2231 }
2232
Ville Syrjäläa9786a12013-08-07 13:24:47 +03002233 return ret;
2234}
2235
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002236static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002237 int level,
Imre Deak820c1982013-12-17 14:46:36 +02002238 const struct ilk_pipe_wm_parameters *p,
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002239 struct intel_wm_level *result)
Ville Syrjälä6f5ddd12013-08-06 22:24:02 +03002240{
2241 uint16_t pri_latency = dev_priv->wm.pri_latency[level];
2242 uint16_t spr_latency = dev_priv->wm.spr_latency[level];
2243 uint16_t cur_latency = dev_priv->wm.cur_latency[level];
2244
2245 /* WM1+ latency values stored in 0.5us units */
2246 if (level > 0) {
2247 pri_latency *= 5;
2248 spr_latency *= 5;
2249 cur_latency *= 5;
2250 }
2251
2252 result->pri_val = ilk_compute_pri_wm(p, pri_latency, level);
2253 result->spr_val = ilk_compute_spr_wm(p, spr_latency);
2254 result->cur_val = ilk_compute_cur_wm(p, cur_latency);
2255 result->fbc_val = ilk_compute_fbc_wm(p, result->pri_val);
2256 result->enable = true;
2257}
2258
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002259static uint32_t
2260hsw_compute_linetime_wm(struct drm_device *dev, struct drm_crtc *crtc)
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002261{
2262 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002263 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002264 struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002265 u32 linetime, ips_linetime;
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002266
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002267 if (!intel_crtc_active(crtc))
2268 return 0;
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002269
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002270 /* The WM are computed with base on how long it takes to fill a single
2271 * row at the given clock rate, multiplied by 8.
2272 * */
Jesse Barnesfec8cba2013-11-27 11:10:26 -08002273 linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8,
2274 mode->crtc_clock);
2275 ips_linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8,
Paulo Zanoni85a02de2013-05-03 17:23:43 -03002276 intel_ddi_get_cdclk_freq(dev_priv));
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002277
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002278 return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
2279 PIPE_WM_LINETIME_TIME(linetime);
Eugeni Dodonov1f8eeab2012-05-09 15:37:24 -03002280}
2281
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002282static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[8])
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002283{
2284 struct drm_i915_private *dev_priv = dev->dev_private;
2285
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002286 if (IS_GEN9(dev)) {
2287 uint32_t val;
2288 int ret;
2289
2290 /* read the first set of memory latencies[0:3] */
2291 val = 0; /* data0 to be programmed to 0 for first set */
2292 mutex_lock(&dev_priv->rps.hw_lock);
2293 ret = sandybridge_pcode_read(dev_priv,
2294 GEN9_PCODE_READ_MEM_LATENCY,
2295 &val);
2296 mutex_unlock(&dev_priv->rps.hw_lock);
2297
2298 if (ret) {
2299 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2300 return;
2301 }
2302
2303 wm[0] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2304 wm[1] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2305 GEN9_MEM_LATENCY_LEVEL_MASK;
2306 wm[2] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2307 GEN9_MEM_LATENCY_LEVEL_MASK;
2308 wm[3] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2309 GEN9_MEM_LATENCY_LEVEL_MASK;
2310
2311 /* read the second set of memory latencies[4:7] */
2312 val = 1; /* data0 to be programmed to 1 for second set */
2313 mutex_lock(&dev_priv->rps.hw_lock);
2314 ret = sandybridge_pcode_read(dev_priv,
2315 GEN9_PCODE_READ_MEM_LATENCY,
2316 &val);
2317 mutex_unlock(&dev_priv->rps.hw_lock);
2318 if (ret) {
2319 DRM_ERROR("SKL Mailbox read error = %d\n", ret);
2320 return;
2321 }
2322
2323 wm[4] = val & GEN9_MEM_LATENCY_LEVEL_MASK;
2324 wm[5] = (val >> GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT) &
2325 GEN9_MEM_LATENCY_LEVEL_MASK;
2326 wm[6] = (val >> GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT) &
2327 GEN9_MEM_LATENCY_LEVEL_MASK;
2328 wm[7] = (val >> GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT) &
2329 GEN9_MEM_LATENCY_LEVEL_MASK;
2330
2331 } else if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002332 uint64_t sskpd = I915_READ64(MCH_SSKPD);
2333
2334 wm[0] = (sskpd >> 56) & 0xFF;
2335 if (wm[0] == 0)
2336 wm[0] = sskpd & 0xF;
Ville Syrjäläe5d50192013-07-05 11:57:22 +03002337 wm[1] = (sskpd >> 4) & 0xFF;
2338 wm[2] = (sskpd >> 12) & 0xFF;
2339 wm[3] = (sskpd >> 20) & 0x1FF;
2340 wm[4] = (sskpd >> 32) & 0x1FF;
Ville Syrjälä63cf9a12013-07-05 11:57:23 +03002341 } else if (INTEL_INFO(dev)->gen >= 6) {
2342 uint32_t sskpd = I915_READ(MCH_SSKPD);
2343
2344 wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
2345 wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
2346 wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
2347 wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
Ville Syrjälä3a88d0a2013-08-01 16:18:49 +03002348 } else if (INTEL_INFO(dev)->gen >= 5) {
2349 uint32_t mltr = I915_READ(MLTR_ILK);
2350
2351 /* ILK primary LP0 latency is 700 ns */
2352 wm[0] = 7;
2353 wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
2354 wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
Ville Syrjälä12b134d2013-07-05 11:57:21 +03002355 }
2356}
2357
Ville Syrjälä53615a52013-08-01 16:18:50 +03002358static void intel_fixup_spr_wm_latency(struct drm_device *dev, uint16_t wm[5])
2359{
2360 /* ILK sprite LP0 latency is 1300 ns */
2361 if (INTEL_INFO(dev)->gen == 5)
2362 wm[0] = 13;
2363}
2364
2365static void intel_fixup_cur_wm_latency(struct drm_device *dev, uint16_t wm[5])
2366{
2367 /* ILK cursor LP0 latency is 1300 ns */
2368 if (INTEL_INFO(dev)->gen == 5)
2369 wm[0] = 13;
2370
2371 /* WaDoubleCursorLP3Latency:ivb */
2372 if (IS_IVYBRIDGE(dev))
2373 wm[3] *= 2;
2374}
2375
Damien Lespiau546c81f2014-05-13 15:30:26 +01002376int ilk_wm_max_level(const struct drm_device *dev)
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002377{
2378 /* how many WM levels are we expecting */
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002379 if (IS_GEN9(dev))
2380 return 7;
2381 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002382 return 4;
2383 else if (INTEL_INFO(dev)->gen >= 6)
2384 return 3;
2385 else
2386 return 2;
2387}
Daniel Vetter7526ed72014-09-29 15:07:19 +02002388
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002389static void intel_print_wm_latency(struct drm_device *dev,
2390 const char *name,
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002391 const uint16_t wm[8])
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002392{
Ville Syrjäläad0d6dc2013-08-30 14:30:25 +03002393 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002394
2395 for (level = 0; level <= max_level; level++) {
2396 unsigned int latency = wm[level];
2397
2398 if (latency == 0) {
2399 DRM_ERROR("%s WM%d latency not provided\n",
2400 name, level);
2401 continue;
2402 }
2403
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002404 /*
2405 * - latencies are in us on gen9.
2406 * - before then, WM1+ latency values are in 0.5us units
2407 */
2408 if (IS_GEN9(dev))
2409 latency *= 10;
2410 else if (level > 0)
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002411 latency *= 5;
2412
2413 DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
2414 name, level, wm[level],
2415 latency / 10, latency % 10);
2416 }
2417}
2418
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002419static bool ilk_increase_wm_latency(struct drm_i915_private *dev_priv,
2420 uint16_t wm[5], uint16_t min)
2421{
2422 int level, max_level = ilk_wm_max_level(dev_priv->dev);
2423
2424 if (wm[0] >= min)
2425 return false;
2426
2427 wm[0] = max(wm[0], min);
2428 for (level = 1; level <= max_level; level++)
2429 wm[level] = max_t(uint16_t, wm[level], DIV_ROUND_UP(min, 5));
2430
2431 return true;
2432}
2433
2434static void snb_wm_latency_quirk(struct drm_device *dev)
2435{
2436 struct drm_i915_private *dev_priv = dev->dev_private;
2437 bool changed;
2438
2439 /*
2440 * The BIOS provided WM memory latency values are often
2441 * inadequate for high resolution displays. Adjust them.
2442 */
2443 changed = ilk_increase_wm_latency(dev_priv, dev_priv->wm.pri_latency, 12) |
2444 ilk_increase_wm_latency(dev_priv, dev_priv->wm.spr_latency, 12) |
2445 ilk_increase_wm_latency(dev_priv, dev_priv->wm.cur_latency, 12);
2446
2447 if (!changed)
2448 return;
2449
2450 DRM_DEBUG_KMS("WM latency values increased to avoid potential underruns\n");
2451 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2452 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2453 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
2454}
2455
Damien Lespiaufa50ad62014-03-17 18:01:16 +00002456static void ilk_setup_wm_latency(struct drm_device *dev)
Ville Syrjälä53615a52013-08-01 16:18:50 +03002457{
2458 struct drm_i915_private *dev_priv = dev->dev_private;
2459
2460 intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
2461
2462 memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
2463 sizeof(dev_priv->wm.pri_latency));
2464 memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
2465 sizeof(dev_priv->wm.pri_latency));
2466
2467 intel_fixup_spr_wm_latency(dev, dev_priv->wm.spr_latency);
2468 intel_fixup_cur_wm_latency(dev, dev_priv->wm.cur_latency);
Ville Syrjälä26ec9712013-08-01 16:18:52 +03002469
2470 intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
2471 intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
2472 intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
Ville Syrjäläe95a2f72014-05-08 15:09:19 +03002473
2474 if (IS_GEN6(dev))
2475 snb_wm_latency_quirk(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03002476}
2477
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002478static void skl_setup_wm_latency(struct drm_device *dev)
2479{
2480 struct drm_i915_private *dev_priv = dev->dev_private;
2481
2482 intel_read_wm_latency(dev, dev_priv->wm.skl_latency);
2483 intel_print_wm_latency(dev, "Gen9 Plane", dev_priv->wm.skl_latency);
2484}
2485
Imre Deak820c1982013-12-17 14:46:36 +02002486static void ilk_compute_wm_parameters(struct drm_crtc *crtc,
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002487 struct ilk_pipe_wm_parameters *p)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002488{
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002489 struct drm_device *dev = crtc->dev;
2490 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2491 enum pipe pipe = intel_crtc->pipe;
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002492 struct drm_plane *plane;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002493
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002494 if (!intel_crtc_active(crtc))
2495 return;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002496
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002497 p->active = true;
2498 p->pipe_htotal = intel_crtc->config.adjusted_mode.crtc_htotal;
2499 p->pixel_rate = ilk_pipe_pixel_rate(dev, crtc);
2500 p->pri.bytes_per_pixel = crtc->primary->fb->bits_per_pixel / 8;
2501 p->cur.bytes_per_pixel = 4;
2502 p->pri.horiz_pixels = intel_crtc->config.pipe_src_w;
2503 p->cur.horiz_pixels = intel_crtc->cursor_width;
2504 /* TODO: for now, assume primary and cursor planes are always enabled. */
2505 p->pri.enabled = true;
2506 p->cur.enabled = true;
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002507
Matt Roperaf2b6532014-04-01 15:22:32 -07002508 drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002509 struct intel_plane *intel_plane = to_intel_plane(plane);
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002510
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002511 if (intel_plane->pipe == pipe) {
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002512 p->spr = intel_plane->wm;
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002513 break;
2514 }
2515 }
2516}
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002517
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002518static void ilk_compute_wm_config(struct drm_device *dev,
2519 struct intel_wm_config *config)
2520{
2521 struct intel_crtc *intel_crtc;
2522
2523 /* Compute the currently _active_ config */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002524 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002525 const struct intel_pipe_wm *wm = &intel_crtc->wm.active;
2526
2527 if (!wm->pipe_enabled)
2528 continue;
2529
2530 config->sprites_enabled |= wm->sprites_enabled;
2531 config->sprites_scaled |= wm->sprites_scaled;
2532 config->num_pipes_active++;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002533 }
2534}
2535
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002536/* Compute new watermarks for the pipe */
2537static bool intel_compute_pipe_wm(struct drm_crtc *crtc,
Imre Deak820c1982013-12-17 14:46:36 +02002538 const struct ilk_pipe_wm_parameters *params,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002539 struct intel_pipe_wm *pipe_wm)
2540{
2541 struct drm_device *dev = crtc->dev;
Damien Lespiaud34ff9c2014-01-06 19:17:23 +00002542 const struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002543 int level, max_level = ilk_wm_max_level(dev);
2544 /* LP0 watermark maximums depend on this pipe alone */
2545 struct intel_wm_config config = {
2546 .num_pipes_active = 1,
2547 .sprites_enabled = params->spr.enabled,
2548 .sprites_scaled = params->spr.scaled,
2549 };
Imre Deak820c1982013-12-17 14:46:36 +02002550 struct ilk_wm_maximums max;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002551
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002552 pipe_wm->pipe_enabled = params->active;
2553 pipe_wm->sprites_enabled = params->spr.enabled;
2554 pipe_wm->sprites_scaled = params->spr.scaled;
2555
Ville Syrjälä7b39a0b2013-12-05 15:51:30 +02002556 /* ILK/SNB: LP2+ watermarks only w/o sprites */
2557 if (INTEL_INFO(dev)->gen <= 6 && params->spr.enabled)
2558 max_level = 1;
2559
2560 /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
2561 if (params->spr.scaled)
2562 max_level = 0;
2563
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002564 ilk_compute_wm_level(dev_priv, 0, params, &pipe_wm->wm[0]);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002565
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002566 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02002567 pipe_wm->linetime = hsw_compute_linetime_wm(dev, crtc);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002568
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002569 /* LP0 watermarks always use 1/2 DDB partitioning */
2570 ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
2571
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002572 /* At least LP0 must be valid */
Ville Syrjäläa3cb4042014-04-28 15:44:56 +03002573 if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0]))
2574 return false;
2575
2576 ilk_compute_wm_reg_maximums(dev, 1, &max);
2577
2578 for (level = 1; level <= max_level; level++) {
2579 struct intel_wm_level wm = {};
2580
2581 ilk_compute_wm_level(dev_priv, level, params, &wm);
2582
2583 /*
2584 * Disable any watermark level that exceeds the
2585 * register maximums since such watermarks are
2586 * always invalid.
2587 */
2588 if (!ilk_validate_wm_level(level, &max, &wm))
2589 break;
2590
2591 pipe_wm->wm[level] = wm;
2592 }
2593
2594 return true;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002595}
2596
2597/*
2598 * Merge the watermarks from all active pipes for a specific level.
2599 */
2600static void ilk_merge_wm_level(struct drm_device *dev,
2601 int level,
2602 struct intel_wm_level *ret_wm)
2603{
2604 const struct intel_crtc *intel_crtc;
2605
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002606 ret_wm->enable = true;
2607
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002608 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjäläfe392ef2014-03-07 18:32:10 +02002609 const struct intel_pipe_wm *active = &intel_crtc->wm.active;
2610 const struct intel_wm_level *wm = &active->wm[level];
2611
2612 if (!active->pipe_enabled)
2613 continue;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002614
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002615 /*
2616 * The watermark values may have been used in the past,
2617 * so we must maintain them in the registers for some
2618 * time even if the level is now disabled.
2619 */
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002620 if (!wm->enable)
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002621 ret_wm->enable = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002622
2623 ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
2624 ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
2625 ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
2626 ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
2627 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002628}
2629
2630/*
2631 * Merge all low power watermarks for all active pipes.
2632 */
2633static void ilk_wm_merge(struct drm_device *dev,
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002634 const struct intel_wm_config *config,
Imre Deak820c1982013-12-17 14:46:36 +02002635 const struct ilk_wm_maximums *max,
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002636 struct intel_pipe_wm *merged)
2637{
2638 int level, max_level = ilk_wm_max_level(dev);
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002639 int last_enabled_level = max_level;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002640
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02002641 /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
2642 if ((INTEL_INFO(dev)->gen <= 6 || IS_IVYBRIDGE(dev)) &&
2643 config->num_pipes_active > 1)
2644 return;
2645
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002646 /* ILK: FBC WM must be disabled always */
2647 merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002648
2649 /* merge each WM1+ level */
2650 for (level = 1; level <= max_level; level++) {
2651 struct intel_wm_level *wm = &merged->wm[level];
2652
2653 ilk_merge_wm_level(dev, level, wm);
2654
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002655 if (level > last_enabled_level)
2656 wm->enable = false;
2657 else if (!ilk_validate_wm_level(level, max, wm))
2658 /* make sure all following levels get disabled */
2659 last_enabled_level = level - 1;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002660
2661 /*
2662 * The spec says it is preferred to disable
2663 * FBC WMs instead of disabling a WM level.
2664 */
2665 if (wm->fbc_val > max->fbc) {
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002666 if (wm->enable)
2667 merged->fbc_wm_enabled = false;
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002668 wm->fbc_val = 0;
2669 }
2670 }
Ville Syrjälä6c8b6c22013-12-05 15:51:35 +02002671
2672 /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
2673 /*
2674 * FIXME this is racy. FBC might get enabled later.
2675 * What we should check here is whether FBC can be
2676 * enabled sometime later.
2677 */
2678 if (IS_GEN5(dev) && !merged->fbc_wm_enabled && intel_fbc_enabled(dev)) {
2679 for (level = 2; level <= max_level; level++) {
2680 struct intel_wm_level *wm = &merged->wm[level];
2681
2682 wm->enable = false;
2683 }
2684 }
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002685}
2686
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002687static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
2688{
2689 /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
2690 return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
2691}
2692
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002693/* The value we need to program into the WM_LPx latency field */
2694static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
2695{
2696 struct drm_i915_private *dev_priv = dev->dev_private;
2697
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002698 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002699 return 2 * level;
2700 else
2701 return dev_priv->wm.pri_latency[level];
2702}
2703
Imre Deak820c1982013-12-17 14:46:36 +02002704static void ilk_compute_wm_results(struct drm_device *dev,
Ville Syrjälä0362c782013-10-09 19:17:57 +03002705 const struct intel_pipe_wm *merged,
Ville Syrjälä609cede2013-10-09 19:18:03 +03002706 enum intel_ddb_partitioning partitioning,
Imre Deak820c1982013-12-17 14:46:36 +02002707 struct ilk_wm_values *results)
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002708{
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002709 struct intel_crtc *intel_crtc;
2710 int level, wm_lp;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002711
Ville Syrjälä0362c782013-10-09 19:17:57 +03002712 results->enable_fbc_wm = merged->fbc_wm_enabled;
Ville Syrjälä609cede2013-10-09 19:18:03 +03002713 results->partitioning = partitioning;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002714
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002715 /* LP1+ register values */
Paulo Zanonicca32e92013-05-31 11:45:06 -03002716 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03002717 const struct intel_wm_level *r;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002718
Ville Syrjäläb380ca32013-10-09 19:18:01 +03002719 level = ilk_wm_lp_to_level(wm_lp, merged);
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002720
Ville Syrjälä0362c782013-10-09 19:17:57 +03002721 r = &merged->wm[level];
Paulo Zanonicca32e92013-05-31 11:45:06 -03002722
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002723 /*
2724 * Maintain the watermark values even if the level is
2725 * disabled. Doing otherwise could cause underruns.
2726 */
2727 results->wm_lp[wm_lp - 1] =
Ville Syrjäläa68d68e2013-12-05 15:51:29 +02002728 (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
Ville Syrjälä416f4722013-11-02 21:07:46 -07002729 (r->pri_val << WM1_LP_SR_SHIFT) |
2730 r->cur_val;
2731
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002732 if (r->enable)
2733 results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
2734
Ville Syrjälä416f4722013-11-02 21:07:46 -07002735 if (INTEL_INFO(dev)->gen >= 8)
2736 results->wm_lp[wm_lp - 1] |=
2737 r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
2738 else
2739 results->wm_lp[wm_lp - 1] |=
2740 r->fbc_val << WM1_LP_FBC_SHIFT;
2741
Ville Syrjäläd52fea52014-04-28 15:44:57 +03002742 /*
2743 * Always set WM1S_LP_EN when spr_val != 0, even if the
2744 * level is disabled. Doing otherwise could cause underruns.
2745 */
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002746 if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) {
2747 WARN_ON(wm_lp != 1);
2748 results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
2749 } else
2750 results->wm_lp_spr[wm_lp - 1] = r->spr_val;
Paulo Zanonicca32e92013-05-31 11:45:06 -03002751 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002752
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002753 /* LP0 register values */
Damien Lespiaud3fcc802014-05-13 23:32:22 +01002754 for_each_intel_crtc(dev, intel_crtc) {
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002755 enum pipe pipe = intel_crtc->pipe;
2756 const struct intel_wm_level *r =
2757 &intel_crtc->wm.active.wm[0];
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002758
Ville Syrjälä0b2ae6d2013-10-09 19:17:55 +03002759 if (WARN_ON(!r->enable))
2760 continue;
2761
2762 results->wm_linetime[pipe] = intel_crtc->wm.active.linetime;
2763
2764 results->wm_pipe[pipe] =
2765 (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
2766 (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
2767 r->cur_val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002768 }
2769}
2770
Paulo Zanoni861f3382013-05-31 10:19:21 -03002771/* Find the result with the highest level enabled. Check for enable_fbc_wm in
2772 * case both are at the same level. Prefer r1 in case they're the same. */
Imre Deak820c1982013-12-17 14:46:36 +02002773static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002774 struct intel_pipe_wm *r1,
2775 struct intel_pipe_wm *r2)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002776{
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002777 int level, max_level = ilk_wm_max_level(dev);
2778 int level1 = 0, level2 = 0;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002779
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002780 for (level = 1; level <= max_level; level++) {
2781 if (r1->wm[level].enable)
2782 level1 = level;
2783 if (r2->wm[level].enable)
2784 level2 = level;
Paulo Zanoni861f3382013-05-31 10:19:21 -03002785 }
2786
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002787 if (level1 == level2) {
2788 if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
Paulo Zanoni861f3382013-05-31 10:19:21 -03002789 return r2;
2790 else
2791 return r1;
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002792 } else if (level1 > level2) {
Paulo Zanoni861f3382013-05-31 10:19:21 -03002793 return r1;
2794 } else {
2795 return r2;
2796 }
2797}
2798
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002799/* dirty bits used to track which watermarks need changes */
2800#define WM_DIRTY_PIPE(pipe) (1 << (pipe))
2801#define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
2802#define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
2803#define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
2804#define WM_DIRTY_FBC (1 << 24)
2805#define WM_DIRTY_DDB (1 << 25)
2806
Damien Lespiau055e3932014-08-18 13:49:10 +01002807static unsigned int ilk_compute_wm_dirty(struct drm_i915_private *dev_priv,
Imre Deak820c1982013-12-17 14:46:36 +02002808 const struct ilk_wm_values *old,
2809 const struct ilk_wm_values *new)
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002810{
2811 unsigned int dirty = 0;
2812 enum pipe pipe;
2813 int wm_lp;
2814
Damien Lespiau055e3932014-08-18 13:49:10 +01002815 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002816 if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
2817 dirty |= WM_DIRTY_LINETIME(pipe);
2818 /* Must disable LP1+ watermarks too */
2819 dirty |= WM_DIRTY_LP_ALL;
2820 }
2821
2822 if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
2823 dirty |= WM_DIRTY_PIPE(pipe);
2824 /* Must disable LP1+ watermarks too */
2825 dirty |= WM_DIRTY_LP_ALL;
2826 }
2827 }
2828
2829 if (old->enable_fbc_wm != new->enable_fbc_wm) {
2830 dirty |= WM_DIRTY_FBC;
2831 /* Must disable LP1+ watermarks too */
2832 dirty |= WM_DIRTY_LP_ALL;
2833 }
2834
2835 if (old->partitioning != new->partitioning) {
2836 dirty |= WM_DIRTY_DDB;
2837 /* Must disable LP1+ watermarks too */
2838 dirty |= WM_DIRTY_LP_ALL;
2839 }
2840
2841 /* LP1+ watermarks already deemed dirty, no need to continue */
2842 if (dirty & WM_DIRTY_LP_ALL)
2843 return dirty;
2844
2845 /* Find the lowest numbered LP1+ watermark in need of an update... */
2846 for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
2847 if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
2848 old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
2849 break;
2850 }
2851
2852 /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
2853 for (; wm_lp <= 3; wm_lp++)
2854 dirty |= WM_DIRTY_LP(wm_lp);
2855
2856 return dirty;
2857}
2858
Ville Syrjälä8553c182013-12-05 15:51:39 +02002859static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
2860 unsigned int dirty)
2861{
Imre Deak820c1982013-12-17 14:46:36 +02002862 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä8553c182013-12-05 15:51:39 +02002863 bool changed = false;
2864
2865 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
2866 previous->wm_lp[2] &= ~WM1_LP_SR_EN;
2867 I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
2868 changed = true;
2869 }
2870 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
2871 previous->wm_lp[1] &= ~WM1_LP_SR_EN;
2872 I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
2873 changed = true;
2874 }
2875 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
2876 previous->wm_lp[0] &= ~WM1_LP_SR_EN;
2877 I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
2878 changed = true;
2879 }
2880
2881 /*
2882 * Don't touch WM1S_LP_EN here.
2883 * Doing so could cause underruns.
2884 */
2885
2886 return changed;
2887}
2888
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002889/*
2890 * The spec says we shouldn't write when we don't need, because every write
2891 * causes WMs to be re-evaluated, expending some power.
2892 */
Imre Deak820c1982013-12-17 14:46:36 +02002893static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
2894 struct ilk_wm_values *results)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002895{
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002896 struct drm_device *dev = dev_priv->dev;
Imre Deak820c1982013-12-17 14:46:36 +02002897 struct ilk_wm_values *previous = &dev_priv->wm.hw;
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002898 unsigned int dirty;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002899 uint32_t val;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002900
Damien Lespiau055e3932014-08-18 13:49:10 +01002901 dirty = ilk_compute_wm_dirty(dev_priv, previous, results);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002902 if (!dirty)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002903 return;
2904
Ville Syrjälä8553c182013-12-05 15:51:39 +02002905 _ilk_disable_lp_wm(dev_priv, dirty);
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002906
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002907 if (dirty & WM_DIRTY_PIPE(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002908 I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002909 if (dirty & WM_DIRTY_PIPE(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002910 I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002911 if (dirty & WM_DIRTY_PIPE(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002912 I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
2913
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002914 if (dirty & WM_DIRTY_LINETIME(PIPE_A))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002915 I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002916 if (dirty & WM_DIRTY_LINETIME(PIPE_B))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002917 I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002918 if (dirty & WM_DIRTY_LINETIME(PIPE_C))
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002919 I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
2920
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002921 if (dirty & WM_DIRTY_DDB) {
Ville Syrjäläa42a5712014-01-07 16:14:08 +02002922 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Ville Syrjäläac9545f2013-12-05 15:51:28 +02002923 val = I915_READ(WM_MISC);
2924 if (results->partitioning == INTEL_DDB_PART_1_2)
2925 val &= ~WM_MISC_DATA_PARTITION_5_6;
2926 else
2927 val |= WM_MISC_DATA_PARTITION_5_6;
2928 I915_WRITE(WM_MISC, val);
2929 } else {
2930 val = I915_READ(DISP_ARB_CTL2);
2931 if (results->partitioning == INTEL_DDB_PART_1_2)
2932 val &= ~DISP_DATA_PARTITION_5_6;
2933 else
2934 val |= DISP_DATA_PARTITION_5_6;
2935 I915_WRITE(DISP_ARB_CTL2, val);
2936 }
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03002937 }
2938
Ville Syrjälä49a687c2013-10-11 19:39:52 +03002939 if (dirty & WM_DIRTY_FBC) {
Paulo Zanonicca32e92013-05-31 11:45:06 -03002940 val = I915_READ(DISP_ARB_CTL);
2941 if (results->enable_fbc_wm)
2942 val &= ~DISP_FBC_WM_DIS;
2943 else
2944 val |= DISP_FBC_WM_DIS;
2945 I915_WRITE(DISP_ARB_CTL, val);
2946 }
2947
Imre Deak954911e2013-12-17 14:46:34 +02002948 if (dirty & WM_DIRTY_LP(1) &&
2949 previous->wm_lp_spr[0] != results->wm_lp_spr[0])
2950 I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
2951
2952 if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä6cef2b8a2013-12-05 15:51:32 +02002953 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
2954 I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
2955 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
2956 I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
2957 }
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002958
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002959 if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002960 I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002961 if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002962 I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
Ville Syrjäläfacd619b2013-12-05 15:51:33 +02002963 if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002964 I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
Ville Syrjälä609cede2013-10-09 19:18:03 +03002965
2966 dev_priv->wm.hw = *results;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002967}
2968
Ville Syrjälä8553c182013-12-05 15:51:39 +02002969static bool ilk_disable_lp_wm(struct drm_device *dev)
2970{
2971 struct drm_i915_private *dev_priv = dev->dev_private;
2972
2973 return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
2974}
2975
Imre Deak820c1982013-12-17 14:46:36 +02002976static void ilk_update_wm(struct drm_crtc *crtc)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002977{
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002978 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä46ba6142013-09-10 11:40:40 +03002979 struct drm_device *dev = crtc->dev;
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002980 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02002981 struct ilk_wm_maximums max;
2982 struct ilk_pipe_wm_parameters params = {};
2983 struct ilk_wm_values results = {};
Ville Syrjälä77c122b2013-08-06 22:24:04 +03002984 enum intel_ddb_partitioning partitioning;
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002985 struct intel_pipe_wm pipe_wm = {};
Ville Syrjälä198a1e92013-10-09 19:17:58 +03002986 struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03002987 struct intel_wm_config config = {};
Paulo Zanoni801bcff2013-05-31 10:08:35 -03002988
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002989 ilk_compute_wm_parameters(crtc, &params);
Paulo Zanoni861f3382013-05-31 10:19:21 -03002990
Ville Syrjälä7c4a3952013-10-09 19:17:56 +03002991 intel_compute_pipe_wm(crtc, &params, &pipe_wm);
2992
2993 if (!memcmp(&intel_crtc->wm.active, &pipe_wm, sizeof(pipe_wm)))
2994 return;
2995
2996 intel_crtc->wm.active = pipe_wm;
2997
Ville Syrjälä2a44b762014-03-07 18:32:09 +02002998 ilk_compute_wm_config(dev, &config);
2999
Ville Syrjälä34982fe2013-10-09 19:18:09 +03003000 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003001 ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
Ville Syrjälä0362c782013-10-09 19:17:57 +03003002
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03003003 /* 5/6 split only in single pipe config on IVB+ */
Ville Syrjäläec98c8d2013-10-11 15:26:26 +03003004 if (INTEL_INFO(dev)->gen >= 7 &&
3005 config.num_pipes_active == 1 && config.sprites_enabled) {
Ville Syrjälä34982fe2013-10-09 19:18:09 +03003006 ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
Ville Syrjälä0ba22e22013-12-05 15:51:34 +02003007 ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
Ville Syrjäläa485bfb2013-10-09 19:17:59 +03003008
Imre Deak820c1982013-12-17 14:46:36 +02003009 best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
Paulo Zanoni861f3382013-05-31 10:19:21 -03003010 } else {
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003011 best_lp_wm = &lp_wm_1_2;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003012 }
3013
Ville Syrjälä198a1e92013-10-09 19:17:58 +03003014 partitioning = (best_lp_wm == &lp_wm_1_2) ?
Ville Syrjälä77c122b2013-08-06 22:24:04 +03003015 INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
Paulo Zanoni861f3382013-05-31 10:19:21 -03003016
Imre Deak820c1982013-12-17 14:46:36 +02003017 ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
Ville Syrjälä609cede2013-10-09 19:18:03 +03003018
Imre Deak820c1982013-12-17 14:46:36 +02003019 ilk_write_wm_values(dev_priv, &results);
Paulo Zanoni1011d8c2013-05-09 16:55:50 -03003020}
3021
Damien Lespiaued57cb82014-07-15 09:21:24 +02003022static void
3023ilk_update_sprite_wm(struct drm_plane *plane,
3024 struct drm_crtc *crtc,
3025 uint32_t sprite_width, uint32_t sprite_height,
3026 int pixel_size, bool enabled, bool scaled)
Paulo Zanoni526682e2013-05-24 11:59:18 -03003027{
Ville Syrjälä8553c182013-12-05 15:51:39 +02003028 struct drm_device *dev = plane->dev;
Ville Syrjäläadf3d352013-08-06 22:24:11 +03003029 struct intel_plane *intel_plane = to_intel_plane(plane);
Paulo Zanoni526682e2013-05-24 11:59:18 -03003030
Ville Syrjäläadf3d352013-08-06 22:24:11 +03003031 intel_plane->wm.enabled = enabled;
3032 intel_plane->wm.scaled = scaled;
3033 intel_plane->wm.horiz_pixels = sprite_width;
Damien Lespiaued57cb82014-07-15 09:21:24 +02003034 intel_plane->wm.vert_pixels = sprite_width;
Ville Syrjäläadf3d352013-08-06 22:24:11 +03003035 intel_plane->wm.bytes_per_pixel = pixel_size;
Paulo Zanoni526682e2013-05-24 11:59:18 -03003036
Ville Syrjälä8553c182013-12-05 15:51:39 +02003037 /*
3038 * IVB workaround: must disable low power watermarks for at least
3039 * one frame before enabling scaling. LP watermarks can be re-enabled
3040 * when scaling is disabled.
3041 *
3042 * WaCxSRDisabledForSpriteScaling:ivb
3043 */
3044 if (IS_IVYBRIDGE(dev) && scaled && ilk_disable_lp_wm(dev))
3045 intel_wait_for_vblank(dev, intel_plane->pipe);
3046
Imre Deak820c1982013-12-17 14:46:36 +02003047 ilk_update_wm(crtc);
Paulo Zanoni526682e2013-05-24 11:59:18 -03003048}
3049
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003050static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
3051{
3052 struct drm_device *dev = crtc->dev;
3053 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02003054 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003055 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3056 struct intel_pipe_wm *active = &intel_crtc->wm.active;
3057 enum pipe pipe = intel_crtc->pipe;
3058 static const unsigned int wm0_pipe_reg[] = {
3059 [PIPE_A] = WM0_PIPEA_ILK,
3060 [PIPE_B] = WM0_PIPEB_ILK,
3061 [PIPE_C] = WM0_PIPEC_IVB,
3062 };
3063
3064 hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
Ville Syrjäläa42a5712014-01-07 16:14:08 +02003065 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläce0e0712013-12-05 15:51:36 +02003066 hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003067
Ville Syrjälä2a44b762014-03-07 18:32:09 +02003068 active->pipe_enabled = intel_crtc_active(crtc);
3069
3070 if (active->pipe_enabled) {
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003071 u32 tmp = hw->wm_pipe[pipe];
3072
3073 /*
3074 * For active pipes LP0 watermark is marked as
3075 * enabled, and LP1+ watermaks as disabled since
3076 * we can't really reverse compute them in case
3077 * multiple pipes are active.
3078 */
3079 active->wm[0].enable = true;
3080 active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
3081 active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
3082 active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
3083 active->linetime = hw->wm_linetime[pipe];
3084 } else {
3085 int level, max_level = ilk_wm_max_level(dev);
3086
3087 /*
3088 * For inactive pipes, all watermark levels
3089 * should be marked as enabled but zeroed,
3090 * which is what we'd compute them to.
3091 */
3092 for (level = 0; level <= max_level; level++)
3093 active->wm[level].enable = true;
3094 }
3095}
3096
3097void ilk_wm_get_hw_state(struct drm_device *dev)
3098{
3099 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak820c1982013-12-17 14:46:36 +02003100 struct ilk_wm_values *hw = &dev_priv->wm.hw;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003101 struct drm_crtc *crtc;
3102
Damien Lespiau70e1e0e2014-05-13 23:32:24 +01003103 for_each_crtc(dev, crtc)
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003104 ilk_pipe_wm_get_hw_state(crtc);
3105
3106 hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
3107 hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
3108 hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
3109
3110 hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
Ville Syrjäläcfa76982014-03-07 18:32:08 +02003111 if (INTEL_INFO(dev)->gen >= 7) {
3112 hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
3113 hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
3114 }
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003115
Ville Syrjäläa42a5712014-01-07 16:14:08 +02003116 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Ville Syrjäläac9545f2013-12-05 15:51:28 +02003117 hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
3118 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
3119 else if (IS_IVYBRIDGE(dev))
3120 hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
3121 INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
Ville Syrjälä243e6a42013-10-14 14:55:24 +03003122
3123 hw->enable_fbc_wm =
3124 !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
3125}
3126
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003127/**
3128 * intel_update_watermarks - update FIFO watermark values based on current modes
3129 *
3130 * Calculate watermark values for the various WM regs based on current mode
3131 * and plane configuration.
3132 *
3133 * There are several cases to deal with here:
3134 * - normal (i.e. non-self-refresh)
3135 * - self-refresh (SR) mode
3136 * - lines are large relative to FIFO size (buffer can hold up to 2)
3137 * - lines are small relative to FIFO size (buffer can hold more than 2
3138 * lines), so need to account for TLB latency
3139 *
3140 * The normal calculation is:
3141 * watermark = dotclock * bytes per pixel * latency
3142 * where latency is platform & configuration dependent (we assume pessimal
3143 * values here).
3144 *
3145 * The SR calculation is:
3146 * watermark = (trunc(latency/line time)+1) * surface width *
3147 * bytes per pixel
3148 * where
3149 * line time = htotal / dotclock
3150 * surface width = hdisplay for normal plane and 64 for cursor
3151 * and latency is assumed to be high, as above.
3152 *
3153 * The final value programmed to the register should always be rounded up,
3154 * and include an extra 2 entries to account for clock crossings.
3155 *
3156 * We don't use the sprite, so we can ignore that. And on Crestline we have
3157 * to set the non-SR watermarks to 8.
3158 */
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003159void intel_update_watermarks(struct drm_crtc *crtc)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003160{
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003161 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003162
3163 if (dev_priv->display.update_wm)
Ville Syrjälä46ba6142013-09-10 11:40:40 +03003164 dev_priv->display.update_wm(crtc);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003165}
3166
Ville Syrjäläadf3d352013-08-06 22:24:11 +03003167void intel_update_sprite_watermarks(struct drm_plane *plane,
3168 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +02003169 uint32_t sprite_width,
3170 uint32_t sprite_height,
3171 int pixel_size,
Ville Syrjälä39db4a42013-08-06 22:24:00 +03003172 bool enabled, bool scaled)
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003173{
Ville Syrjäläadf3d352013-08-06 22:24:11 +03003174 struct drm_i915_private *dev_priv = plane->dev->dev_private;
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003175
3176 if (dev_priv->display.update_sprite_wm)
Damien Lespiaued57cb82014-07-15 09:21:24 +02003177 dev_priv->display.update_sprite_wm(plane, crtc,
3178 sprite_width, sprite_height,
Ville Syrjälä39db4a42013-08-06 22:24:00 +03003179 pixel_size, enabled, scaled);
Eugeni Dodonovb445e3b2012-04-16 22:20:35 -03003180}
3181
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003182static struct drm_i915_gem_object *
3183intel_alloc_context_page(struct drm_device *dev)
3184{
3185 struct drm_i915_gem_object *ctx;
3186 int ret;
3187
3188 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
3189
3190 ctx = i915_gem_alloc_object(dev, 4096);
3191 if (!ctx) {
3192 DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
3193 return NULL;
3194 }
3195
Daniel Vetterc69766f2014-02-14 14:01:17 +01003196 ret = i915_gem_obj_ggtt_pin(ctx, 4096, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003197 if (ret) {
3198 DRM_ERROR("failed to pin power context: %d\n", ret);
3199 goto err_unref;
3200 }
3201
3202 ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
3203 if (ret) {
3204 DRM_ERROR("failed to set-domain on power context: %d\n", ret);
3205 goto err_unpin;
3206 }
3207
3208 return ctx;
3209
3210err_unpin:
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003211 i915_gem_object_ggtt_unpin(ctx);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003212err_unref:
3213 drm_gem_object_unreference(&ctx->base);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003214 return NULL;
3215}
3216
Daniel Vetter92703882012-08-09 16:46:01 +02003217/**
3218 * Lock protecting IPS related data structures
Daniel Vetter92703882012-08-09 16:46:01 +02003219 */
3220DEFINE_SPINLOCK(mchdev_lock);
3221
3222/* Global for IPS driver to get at the current i915 device. Protected by
3223 * mchdev_lock. */
3224static struct drm_i915_private *i915_mch_dev;
3225
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003226bool ironlake_set_drps(struct drm_device *dev, u8 val)
3227{
3228 struct drm_i915_private *dev_priv = dev->dev_private;
3229 u16 rgvswctl;
3230
Daniel Vetter92703882012-08-09 16:46:01 +02003231 assert_spin_locked(&mchdev_lock);
3232
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003233 rgvswctl = I915_READ16(MEMSWCTL);
3234 if (rgvswctl & MEMCTL_CMD_STS) {
3235 DRM_DEBUG("gpu busy, RCS change rejected\n");
3236 return false; /* still busy with another command */
3237 }
3238
3239 rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
3240 (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
3241 I915_WRITE16(MEMSWCTL, rgvswctl);
3242 POSTING_READ16(MEMSWCTL);
3243
3244 rgvswctl |= MEMCTL_CMD_STS;
3245 I915_WRITE16(MEMSWCTL, rgvswctl);
3246
3247 return true;
3248}
3249
Daniel Vetter8090c6b2012-06-24 16:42:32 +02003250static void ironlake_enable_drps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003251{
3252 struct drm_i915_private *dev_priv = dev->dev_private;
3253 u32 rgvmodectl = I915_READ(MEMMODECTL);
3254 u8 fmax, fmin, fstart, vstart;
3255
Daniel Vetter92703882012-08-09 16:46:01 +02003256 spin_lock_irq(&mchdev_lock);
3257
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003258 /* Enable temp reporting */
3259 I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
3260 I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
3261
3262 /* 100ms RC evaluation intervals */
3263 I915_WRITE(RCUPEI, 100000);
3264 I915_WRITE(RCDNEI, 100000);
3265
3266 /* Set max/min thresholds to 90ms and 80ms respectively */
3267 I915_WRITE(RCBMAXAVG, 90000);
3268 I915_WRITE(RCBMINAVG, 80000);
3269
3270 I915_WRITE(MEMIHYST, 1);
3271
3272 /* Set up min, max, and cur for interrupt handling */
3273 fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
3274 fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
3275 fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
3276 MEMMODE_FSTART_SHIFT;
3277
3278 vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
3279 PXVFREQ_PX_SHIFT;
3280
Daniel Vetter20e4d402012-08-08 23:35:39 +02003281 dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
3282 dev_priv->ips.fstart = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003283
Daniel Vetter20e4d402012-08-08 23:35:39 +02003284 dev_priv->ips.max_delay = fstart;
3285 dev_priv->ips.min_delay = fmin;
3286 dev_priv->ips.cur_delay = fstart;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003287
3288 DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
3289 fmax, fmin, fstart);
3290
3291 I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
3292
3293 /*
3294 * Interrupts will be enabled in ironlake_irq_postinstall
3295 */
3296
3297 I915_WRITE(VIDSTART, vstart);
3298 POSTING_READ(VIDSTART);
3299
3300 rgvmodectl |= MEMMODE_SWMODE_EN;
3301 I915_WRITE(MEMMODECTL, rgvmodectl);
3302
Daniel Vetter92703882012-08-09 16:46:01 +02003303 if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003304 DRM_ERROR("stuck trying to change perf mode\n");
Daniel Vetter92703882012-08-09 16:46:01 +02003305 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003306
3307 ironlake_set_drps(dev, fstart);
3308
Daniel Vetter20e4d402012-08-08 23:35:39 +02003309 dev_priv->ips.last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003310 I915_READ(0x112e0);
Daniel Vetter20e4d402012-08-08 23:35:39 +02003311 dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
3312 dev_priv->ips.last_count2 = I915_READ(0x112f4);
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00003313 dev_priv->ips.last_time2 = ktime_get_raw_ns();
Daniel Vetter92703882012-08-09 16:46:01 +02003314
3315 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003316}
3317
Daniel Vetter8090c6b2012-06-24 16:42:32 +02003318static void ironlake_disable_drps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003319{
3320 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter92703882012-08-09 16:46:01 +02003321 u16 rgvswctl;
3322
3323 spin_lock_irq(&mchdev_lock);
3324
3325 rgvswctl = I915_READ16(MEMSWCTL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003326
3327 /* Ack interrupts, disable EFC interrupt */
3328 I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
3329 I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
3330 I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
3331 I915_WRITE(DEIIR, DE_PCU_EVENT);
3332 I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
3333
3334 /* Go back to the starting frequency */
Daniel Vetter20e4d402012-08-08 23:35:39 +02003335 ironlake_set_drps(dev, dev_priv->ips.fstart);
Daniel Vetter92703882012-08-09 16:46:01 +02003336 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003337 rgvswctl |= MEMCTL_CMD_STS;
3338 I915_WRITE(MEMSWCTL, rgvswctl);
Daniel Vetter92703882012-08-09 16:46:01 +02003339 mdelay(1);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003340
Daniel Vetter92703882012-08-09 16:46:01 +02003341 spin_unlock_irq(&mchdev_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003342}
3343
Daniel Vetteracbe9472012-07-26 11:50:05 +02003344/* There's a funny hw issue where the hw returns all 0 when reading from
3345 * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
3346 * ourselves, instead of doing a rmw cycle (which might result in us clearing
3347 * all limits and the gpu stuck at whatever frequency it is at atm).
3348 */
Chris Wilson6917c7b2013-11-06 13:56:26 -02003349static u32 gen6_rps_limits(struct drm_i915_private *dev_priv, u8 val)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003350{
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003351 u32 limits;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003352
Daniel Vetter20b46e52012-07-26 11:16:14 +02003353 /* Only set the down limit when we've reached the lowest level to avoid
3354 * getting more interrupts, otherwise leave this clear. This prevents a
3355 * race in the hw when coming out of rc6: There's a tiny window where
3356 * the hw runs at the minimal clock before selecting the desired
3357 * frequency, if the down threshold expires in that window we will not
3358 * receive a down interrupt. */
Ben Widawskyb39fb292014-03-19 18:31:11 -07003359 limits = dev_priv->rps.max_freq_softlimit << 24;
3360 if (val <= dev_priv->rps.min_freq_softlimit)
3361 limits |= dev_priv->rps.min_freq_softlimit << 16;
Daniel Vetter20b46e52012-07-26 11:16:14 +02003362
3363 return limits;
3364}
3365
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003366static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
3367{
3368 int new_power;
3369
3370 new_power = dev_priv->rps.power;
3371 switch (dev_priv->rps.power) {
3372 case LOW_POWER:
Ben Widawskyb39fb292014-03-19 18:31:11 -07003373 if (val > dev_priv->rps.efficient_freq + 1 && val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003374 new_power = BETWEEN;
3375 break;
3376
3377 case BETWEEN:
Ben Widawskyb39fb292014-03-19 18:31:11 -07003378 if (val <= dev_priv->rps.efficient_freq && val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003379 new_power = LOW_POWER;
Ben Widawskyb39fb292014-03-19 18:31:11 -07003380 else if (val >= dev_priv->rps.rp0_freq && val > dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003381 new_power = HIGH_POWER;
3382 break;
3383
3384 case HIGH_POWER:
Ben Widawskyb39fb292014-03-19 18:31:11 -07003385 if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 && val < dev_priv->rps.cur_freq)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003386 new_power = BETWEEN;
3387 break;
3388 }
3389 /* Max/min bins are special */
Ben Widawskyb39fb292014-03-19 18:31:11 -07003390 if (val == dev_priv->rps.min_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003391 new_power = LOW_POWER;
Ben Widawskyb39fb292014-03-19 18:31:11 -07003392 if (val == dev_priv->rps.max_freq_softlimit)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003393 new_power = HIGH_POWER;
3394 if (new_power == dev_priv->rps.power)
3395 return;
3396
3397 /* Note the units here are not exactly 1us, but 1280ns. */
3398 switch (new_power) {
3399 case LOW_POWER:
3400 /* Upclock if more than 95% busy over 16ms */
3401 I915_WRITE(GEN6_RP_UP_EI, 12500);
3402 I915_WRITE(GEN6_RP_UP_THRESHOLD, 11800);
3403
3404 /* Downclock if less than 85% busy over 32ms */
3405 I915_WRITE(GEN6_RP_DOWN_EI, 25000);
3406 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 21250);
3407
3408 I915_WRITE(GEN6_RP_CONTROL,
3409 GEN6_RP_MEDIA_TURBO |
3410 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3411 GEN6_RP_MEDIA_IS_GFX |
3412 GEN6_RP_ENABLE |
3413 GEN6_RP_UP_BUSY_AVG |
3414 GEN6_RP_DOWN_IDLE_AVG);
3415 break;
3416
3417 case BETWEEN:
3418 /* Upclock if more than 90% busy over 13ms */
3419 I915_WRITE(GEN6_RP_UP_EI, 10250);
3420 I915_WRITE(GEN6_RP_UP_THRESHOLD, 9225);
3421
3422 /* Downclock if less than 75% busy over 32ms */
3423 I915_WRITE(GEN6_RP_DOWN_EI, 25000);
3424 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 18750);
3425
3426 I915_WRITE(GEN6_RP_CONTROL,
3427 GEN6_RP_MEDIA_TURBO |
3428 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3429 GEN6_RP_MEDIA_IS_GFX |
3430 GEN6_RP_ENABLE |
3431 GEN6_RP_UP_BUSY_AVG |
3432 GEN6_RP_DOWN_IDLE_AVG);
3433 break;
3434
3435 case HIGH_POWER:
3436 /* Upclock if more than 85% busy over 10ms */
3437 I915_WRITE(GEN6_RP_UP_EI, 8000);
3438 I915_WRITE(GEN6_RP_UP_THRESHOLD, 6800);
3439
3440 /* Downclock if less than 60% busy over 32ms */
3441 I915_WRITE(GEN6_RP_DOWN_EI, 25000);
3442 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 15000);
3443
3444 I915_WRITE(GEN6_RP_CONTROL,
3445 GEN6_RP_MEDIA_TURBO |
3446 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3447 GEN6_RP_MEDIA_IS_GFX |
3448 GEN6_RP_ENABLE |
3449 GEN6_RP_UP_BUSY_AVG |
3450 GEN6_RP_DOWN_IDLE_AVG);
3451 break;
3452 }
3453
3454 dev_priv->rps.power = new_power;
3455 dev_priv->rps.last_adj = 0;
3456}
3457
Chris Wilson2876ce72014-03-28 08:03:34 +00003458static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
3459{
3460 u32 mask = 0;
3461
3462 if (val > dev_priv->rps.min_freq_softlimit)
3463 mask |= GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
3464 if (val < dev_priv->rps.max_freq_softlimit)
3465 mask |= GEN6_PM_RP_UP_THRESHOLD;
3466
Chris Wilson7b3c29f2014-07-10 20:31:19 +01003467 mask |= dev_priv->pm_rps_events & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED);
3468 mask &= dev_priv->pm_rps_events;
3469
Chris Wilson2876ce72014-03-28 08:03:34 +00003470 /* IVB and SNB hard hangs on looping batchbuffer
3471 * if GEN6_PM_UP_EI_EXPIRED is masked.
3472 */
3473 if (INTEL_INFO(dev_priv->dev)->gen <= 7 && !IS_HASWELL(dev_priv->dev))
3474 mask |= GEN6_PM_RP_UP_EI_EXPIRED;
3475
Deepak Sbaccd452014-05-15 20:58:09 +03003476 if (IS_GEN8(dev_priv->dev))
3477 mask |= GEN8_PMINTR_REDIRECT_TO_NON_DISP;
3478
Chris Wilson2876ce72014-03-28 08:03:34 +00003479 return ~mask;
3480}
3481
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06003482/* gen6_set_rps is called to update the frequency request, but should also be
3483 * called when the range (min_delay and max_delay) is modified so that we can
3484 * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
Daniel Vetter20b46e52012-07-26 11:16:14 +02003485void gen6_set_rps(struct drm_device *dev, u8 val)
3486{
3487 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003488
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003489 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawskyb39fb292014-03-19 18:31:11 -07003490 WARN_ON(val > dev_priv->rps.max_freq_softlimit);
3491 WARN_ON(val < dev_priv->rps.min_freq_softlimit);
Daniel Vetter004777c2012-08-09 15:07:01 +02003492
Chris Wilsoneb64cad2014-03-27 08:24:20 +00003493 /* min/max delay may still have been modified so be sure to
3494 * write the limits value.
3495 */
3496 if (val != dev_priv->rps.cur_freq) {
3497 gen6_set_rps_thresholds(dev_priv, val);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06003498
Ben Widawsky50e6a2a2014-03-31 17:16:43 -07003499 if (IS_HASWELL(dev) || IS_BROADWELL(dev))
Chris Wilsoneb64cad2014-03-27 08:24:20 +00003500 I915_WRITE(GEN6_RPNSWREQ,
3501 HSW_FREQUENCY(val));
3502 else
3503 I915_WRITE(GEN6_RPNSWREQ,
3504 GEN6_FREQUENCY(val) |
3505 GEN6_OFFSET(0) |
3506 GEN6_AGGRESSIVE_TURBO);
Jeff McGeeb8a5ff82014-02-04 11:37:01 -06003507 }
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003508
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003509 /* Make sure we continue to get interrupts
3510 * until we hit the minimum or maximum frequencies.
3511 */
Chris Wilsoneb64cad2014-03-27 08:24:20 +00003512 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, gen6_rps_limits(dev_priv, val));
Chris Wilson2876ce72014-03-28 08:03:34 +00003513 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003514
Ben Widawskyd5570a72012-09-07 19:43:41 -07003515 POSTING_READ(GEN6_RPNSWREQ);
3516
Ben Widawskyb39fb292014-03-19 18:31:11 -07003517 dev_priv->rps.cur_freq = val;
Daniel Vetterbe2cde9a2012-08-30 13:26:48 +02003518 trace_intel_gpu_freq_change(val * 50);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003519}
3520
Deepak S76c3552f2014-01-30 23:08:16 +05303521/* vlv_set_rps_idle: Set the frequency to Rpn if Gfx clocks are down
3522 *
3523 * * If Gfx is Idle, then
3524 * 1. Mask Turbo interrupts
3525 * 2. Bring up Gfx clock
3526 * 3. Change the freq to Rpn and wait till P-Unit updates freq
3527 * 4. Clear the Force GFX CLK ON bit so that Gfx can down
3528 * 5. Unmask Turbo interrupts
3529*/
3530static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
3531{
Deepak S5549d252014-06-28 11:26:11 +05303532 struct drm_device *dev = dev_priv->dev;
3533
3534 /* Latest VLV doesn't need to force the gfx clock */
3535 if (dev->pdev->revision >= 0xd) {
3536 valleyview_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
3537 return;
3538 }
3539
Deepak S76c3552f2014-01-30 23:08:16 +05303540 /*
3541 * When we are idle. Drop to min voltage state.
3542 */
3543
Ben Widawskyb39fb292014-03-19 18:31:11 -07003544 if (dev_priv->rps.cur_freq <= dev_priv->rps.min_freq_softlimit)
Deepak S76c3552f2014-01-30 23:08:16 +05303545 return;
3546
3547 /* Mask turbo interrupt so that they will not come in between */
3548 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
3549
Imre Deak650ad972014-04-18 16:35:02 +03003550 vlv_force_gfx_clock(dev_priv, true);
Deepak S76c3552f2014-01-30 23:08:16 +05303551
Ben Widawskyb39fb292014-03-19 18:31:11 -07003552 dev_priv->rps.cur_freq = dev_priv->rps.min_freq_softlimit;
Deepak S76c3552f2014-01-30 23:08:16 +05303553
3554 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ,
Ben Widawskyb39fb292014-03-19 18:31:11 -07003555 dev_priv->rps.min_freq_softlimit);
Deepak S76c3552f2014-01-30 23:08:16 +05303556
3557 if (wait_for(((vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS))
3558 & GENFREQSTATUS) == 0, 5))
3559 DRM_ERROR("timed out waiting for Punit\n");
3560
Imre Deak650ad972014-04-18 16:35:02 +03003561 vlv_force_gfx_clock(dev_priv, false);
Deepak S76c3552f2014-01-30 23:08:16 +05303562
Chris Wilson2876ce72014-03-28 08:03:34 +00003563 I915_WRITE(GEN6_PMINTRMSK,
3564 gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
Deepak S76c3552f2014-01-30 23:08:16 +05303565}
3566
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003567void gen6_rps_idle(struct drm_i915_private *dev_priv)
3568{
Damien Lespiau691bb712013-12-12 14:36:36 +00003569 struct drm_device *dev = dev_priv->dev;
3570
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003571 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01003572 if (dev_priv->rps.enabled) {
Deepak S34638112014-06-28 11:26:26 +05303573 if (IS_CHERRYVIEW(dev))
3574 valleyview_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
3575 else if (IS_VALLEYVIEW(dev))
Deepak S76c3552f2014-01-30 23:08:16 +05303576 vlv_set_rps_idle(dev_priv);
Daniel Vetter7526ed72014-09-29 15:07:19 +02003577 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07003578 gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
Chris Wilsonc0951f02013-10-10 21:58:50 +01003579 dev_priv->rps.last_adj = 0;
3580 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003581 mutex_unlock(&dev_priv->rps.hw_lock);
3582}
3583
3584void gen6_rps_boost(struct drm_i915_private *dev_priv)
3585{
Damien Lespiau691bb712013-12-12 14:36:36 +00003586 struct drm_device *dev = dev_priv->dev;
3587
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003588 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilsonc0951f02013-10-10 21:58:50 +01003589 if (dev_priv->rps.enabled) {
Damien Lespiau691bb712013-12-12 14:36:36 +00003590 if (IS_VALLEYVIEW(dev))
Ben Widawskyb39fb292014-03-19 18:31:11 -07003591 valleyview_set_rps(dev_priv->dev, dev_priv->rps.max_freq_softlimit);
Daniel Vetter7526ed72014-09-29 15:07:19 +02003592 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07003593 gen6_set_rps(dev_priv->dev, dev_priv->rps.max_freq_softlimit);
Chris Wilsonc0951f02013-10-10 21:58:50 +01003594 dev_priv->rps.last_adj = 0;
3595 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003596 mutex_unlock(&dev_priv->rps.hw_lock);
3597}
3598
Jesse Barnes0a073b82013-04-17 15:54:58 -07003599void valleyview_set_rps(struct drm_device *dev, u8 val)
3600{
3601 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä7a670922013-06-25 19:21:06 +03003602
Jesse Barnes0a073b82013-04-17 15:54:58 -07003603 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawskyb39fb292014-03-19 18:31:11 -07003604 WARN_ON(val > dev_priv->rps.max_freq_softlimit);
3605 WARN_ON(val < dev_priv->rps.min_freq_softlimit);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003606
Ville Syrjälä1c147622014-08-18 14:42:43 +03003607 if (WARN_ONCE(IS_CHERRYVIEW(dev) && (val & 1),
3608 "Odd GPU freq value\n"))
3609 val &= ~1;
3610
Ville Syrjälä67956862014-09-02 15:12:17 +03003611 if (val != dev_priv->rps.cur_freq) {
3612 DRM_DEBUG_DRIVER("GPU freq request from %d MHz (%u) to %d MHz (%u)\n",
3613 vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
3614 dev_priv->rps.cur_freq,
3615 vlv_gpu_freq(dev_priv, val), val);
3616
Chris Wilson2876ce72014-03-28 08:03:34 +00003617 vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
Ville Syrjälä67956862014-09-02 15:12:17 +03003618 }
Jesse Barnes0a073b82013-04-17 15:54:58 -07003619
Imre Deak09c87db2014-04-03 20:02:42 +03003620 I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
Jesse Barnes0a073b82013-04-17 15:54:58 -07003621
Ben Widawskyb39fb292014-03-19 18:31:11 -07003622 dev_priv->rps.cur_freq = val;
Ville Syrjälä2ec38152013-11-05 22:42:29 +02003623 trace_intel_gpu_freq_change(vlv_gpu_freq(dev_priv, val));
Jesse Barnes0a073b82013-04-17 15:54:58 -07003624}
3625
Ben Widawsky09610212014-05-15 20:58:08 +03003626static void gen8_disable_rps_interrupts(struct drm_device *dev)
3627{
3628 struct drm_i915_private *dev_priv = dev->dev_private;
3629
Daniel Vetter7526ed72014-09-29 15:07:19 +02003630 I915_WRITE(GEN6_PMINTRMSK, ~GEN8_PMINTR_REDIRECT_TO_NON_DISP);
3631 I915_WRITE(GEN8_GT_IER(2), I915_READ(GEN8_GT_IER(2)) &
3632 ~dev_priv->pm_rps_events);
3633 /* Complete PM interrupt masking here doesn't race with the rps work
3634 * item again unmasking PM interrupts because that is using a different
3635 * register (GEN8_GT_IMR(2)) to mask PM interrupts. The only risk is in
3636 * leaving stale bits in GEN8_GT_IIR(2) and GEN8_GT_IMR(2) which
3637 * gen8_enable_rps will clean up. */
Ben Widawsky09610212014-05-15 20:58:08 +03003638
Daniel Vetter7526ed72014-09-29 15:07:19 +02003639 spin_lock_irq(&dev_priv->irq_lock);
3640 dev_priv->rps.pm_iir = 0;
3641 spin_unlock_irq(&dev_priv->irq_lock);
3642
3643 I915_WRITE(GEN8_GT_IIR(2), dev_priv->pm_rps_events);
Ben Widawsky09610212014-05-15 20:58:08 +03003644}
3645
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003646static void gen6_disable_rps_interrupts(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003647{
3648 struct drm_i915_private *dev_priv = dev->dev_private;
3649
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003650 I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
Deepak Sa6706b42014-03-15 20:23:22 +05303651 I915_WRITE(GEN6_PMIER, I915_READ(GEN6_PMIER) &
3652 ~dev_priv->pm_rps_events);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003653 /* Complete PM interrupt masking here doesn't race with the rps work
3654 * item again unmasking PM interrupts because that is using a different
3655 * register (PMIMR) to mask PM interrupts. The only risk is in leaving
3656 * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
3657
Daniel Vetter59cdb632013-07-04 23:35:28 +02003658 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02003659 dev_priv->rps.pm_iir = 0;
Daniel Vetter59cdb632013-07-04 23:35:28 +02003660 spin_unlock_irq(&dev_priv->irq_lock);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003661
Deepak Sa6706b42014-03-15 20:23:22 +05303662 I915_WRITE(GEN6_PMIIR, dev_priv->pm_rps_events);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003663}
3664
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003665static void gen6_disable_rps(struct drm_device *dev)
3666{
3667 struct drm_i915_private *dev_priv = dev->dev_private;
3668
3669 I915_WRITE(GEN6_RC_CONTROL, 0);
3670 I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
3671
Ben Widawsky09610212014-05-15 20:58:08 +03003672 if (IS_BROADWELL(dev))
3673 gen8_disable_rps_interrupts(dev);
3674 else
3675 gen6_disable_rps_interrupts(dev);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003676}
3677
Deepak S38807742014-05-23 21:00:15 +05303678static void cherryview_disable_rps(struct drm_device *dev)
3679{
3680 struct drm_i915_private *dev_priv = dev->dev_private;
3681
3682 I915_WRITE(GEN6_RC_CONTROL, 0);
Deepak S3497a562014-07-10 13:16:26 +05303683
3684 gen8_disable_rps_interrupts(dev);
Deepak S38807742014-05-23 21:00:15 +05303685}
3686
Jesse Barnesd20d4f02013-04-23 10:09:28 -07003687static void valleyview_disable_rps(struct drm_device *dev)
3688{
3689 struct drm_i915_private *dev_priv = dev->dev_private;
3690
Deepak S98a2e5f2014-08-18 10:35:27 -07003691 /* we're doing forcewake before Disabling RC6,
3692 * This what the BIOS expects when going into suspend */
3693 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
3694
Jesse Barnesd20d4f02013-04-23 10:09:28 -07003695 I915_WRITE(GEN6_RC_CONTROL, 0);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07003696
Deepak S98a2e5f2014-08-18 10:35:27 -07003697 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
3698
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003699 gen6_disable_rps_interrupts(dev);
Jesse Barnesd20d4f02013-04-23 10:09:28 -07003700}
3701
Ben Widawskydc39fff2013-10-18 12:32:07 -07003702static void intel_print_rc6_info(struct drm_device *dev, u32 mode)
3703{
Imre Deak91ca6892014-04-14 20:24:25 +03003704 if (IS_VALLEYVIEW(dev)) {
3705 if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
3706 mode = GEN6_RC_CTL_RC6_ENABLE;
3707 else
3708 mode = 0;
3709 }
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07003710 if (HAS_RC6p(dev))
3711 DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s RC6p %s RC6pp %s\n",
3712 (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off",
3713 (mode & GEN6_RC_CTL_RC6p_ENABLE) ? "on" : "off",
3714 (mode & GEN6_RC_CTL_RC6pp_ENABLE) ? "on" : "off");
3715
3716 else
3717 DRM_DEBUG_KMS("Enabling RC6 states: RC6 %s\n",
3718 (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off");
Ben Widawskydc39fff2013-10-18 12:32:07 -07003719}
3720
Imre Deake6069ca2014-04-18 16:01:02 +03003721static int sanitize_rc6_option(const struct drm_device *dev, int enable_rc6)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003722{
Damien Lespiaueb4926e2013-06-07 17:41:14 +01003723 /* No RC6 before Ironlake */
3724 if (INTEL_INFO(dev)->gen < 5)
3725 return 0;
3726
Imre Deake6069ca2014-04-18 16:01:02 +03003727 /* RC6 is only on Ironlake mobile not on desktop */
3728 if (INTEL_INFO(dev)->gen == 5 && !IS_IRONLAKE_M(dev))
3729 return 0;
3730
Daniel Vetter456470e2012-08-08 23:35:40 +02003731 /* Respect the kernel parameter if it is set */
Imre Deake6069ca2014-04-18 16:01:02 +03003732 if (enable_rc6 >= 0) {
3733 int mask;
3734
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07003735 if (HAS_RC6p(dev))
Imre Deake6069ca2014-04-18 16:01:02 +03003736 mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
3737 INTEL_RC6pp_ENABLE;
3738 else
3739 mask = INTEL_RC6_ENABLE;
3740
3741 if ((enable_rc6 & mask) != enable_rc6)
Daniel Vetter8dfd1f02014-08-04 11:15:56 +02003742 DRM_DEBUG_KMS("Adjusting RC6 mask to %d (requested %d, valid %d)\n",
3743 enable_rc6 & mask, enable_rc6, mask);
Imre Deake6069ca2014-04-18 16:01:02 +03003744
3745 return enable_rc6 & mask;
3746 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003747
Chris Wilson6567d742012-11-10 10:00:06 +00003748 /* Disable RC6 on Ironlake */
3749 if (INTEL_INFO(dev)->gen == 5)
3750 return 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003751
Ben Widawsky8bade1a2014-01-28 20:25:39 -08003752 if (IS_IVYBRIDGE(dev))
Ben Widawskycca84a12014-01-28 20:25:38 -08003753 return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
Ben Widawsky8bade1a2014-01-28 20:25:39 -08003754
3755 return INTEL_RC6_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003756}
3757
Imre Deake6069ca2014-04-18 16:01:02 +03003758int intel_enable_rc6(const struct drm_device *dev)
3759{
3760 return i915.enable_rc6;
3761}
3762
Ben Widawsky09610212014-05-15 20:58:08 +03003763static void gen8_enable_rps_interrupts(struct drm_device *dev)
3764{
3765 struct drm_i915_private *dev_priv = dev->dev_private;
3766
3767 spin_lock_irq(&dev_priv->irq_lock);
3768 WARN_ON(dev_priv->rps.pm_iir);
Daniel Vetter480c8032014-07-16 09:49:40 +02003769 gen8_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Ben Widawsky09610212014-05-15 20:58:08 +03003770 I915_WRITE(GEN8_GT_IIR(2), dev_priv->pm_rps_events);
3771 spin_unlock_irq(&dev_priv->irq_lock);
3772}
3773
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003774static void gen6_enable_rps_interrupts(struct drm_device *dev)
3775{
3776 struct drm_i915_private *dev_priv = dev->dev_private;
3777
3778 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vettera0b33352013-07-04 23:35:34 +02003779 WARN_ON(dev_priv->rps.pm_iir);
Daniel Vetter480c8032014-07-16 09:49:40 +02003780 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Deepak Sa6706b42014-03-15 20:23:22 +05303781 I915_WRITE(GEN6_PMIIR, dev_priv->pm_rps_events);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003782 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003783}
3784
Ben Widawsky3280e8b2014-03-31 17:16:42 -07003785static void parse_rp_state_cap(struct drm_i915_private *dev_priv, u32 rp_state_cap)
3786{
3787 /* All of these values are in units of 50MHz */
3788 dev_priv->rps.cur_freq = 0;
3789 /* static values from HW: RP0 < RPe < RP1 < RPn (min_freq) */
3790 dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
3791 dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
3792 dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
3793 /* XXX: only BYT has a special efficient freq */
3794 dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
3795 /* hw_max = RP0 until we check for overclocking */
3796 dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
3797
3798 /* Preserve min/max settings in case of re-init */
3799 if (dev_priv->rps.max_freq_softlimit == 0)
3800 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
3801
3802 if (dev_priv->rps.min_freq_softlimit == 0)
3803 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
3804}
3805
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003806static void gen8_enable_rps(struct drm_device *dev)
3807{
3808 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003809 struct intel_engine_cs *ring;
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003810 uint32_t rc6_mask = 0, rp_state_cap;
3811 int unused;
3812
3813 /* 1a: Software RC state - RC0 */
3814 I915_WRITE(GEN6_RC_STATE, 0);
3815
3816 /* 1c & 1d: Get forcewake during program sequence. Although the driver
3817 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
Deepak Sc8d9a592013-11-23 14:55:42 +05303818 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003819
3820 /* 2a: Disable RC states. */
3821 I915_WRITE(GEN6_RC_CONTROL, 0);
3822
3823 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Ben Widawsky3280e8b2014-03-31 17:16:42 -07003824 parse_rp_state_cap(dev_priv, rp_state_cap);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003825
3826 /* 2b: Program RC6 thresholds.*/
3827 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
3828 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
3829 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
3830 for_each_ring(ring, dev_priv, unused)
3831 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
3832 I915_WRITE(GEN6_RC_SLEEP, 0);
Tom O'Rourke0d68b252014-04-09 11:44:06 -07003833 if (IS_BROADWELL(dev))
3834 I915_WRITE(GEN6_RC6_THRESHOLD, 625); /* 800us/1.28 for TO */
3835 else
3836 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003837
3838 /* 3: Enable RC6 */
3839 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
3840 rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
Ben Widawskyabbf9d22014-01-28 20:25:41 -08003841 intel_print_rc6_info(dev, rc6_mask);
Tom O'Rourke0d68b252014-04-09 11:44:06 -07003842 if (IS_BROADWELL(dev))
3843 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
3844 GEN7_RC_CTL_TO_MODE |
3845 rc6_mask);
3846 else
3847 I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
3848 GEN6_RC_CTL_EI_MODE(1) |
3849 rc6_mask);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003850
3851 /* 4 Program defaults and thresholds for RPS*/
Ben Widawskyf9bdc582014-03-31 17:16:41 -07003852 I915_WRITE(GEN6_RPNSWREQ,
3853 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
3854 I915_WRITE(GEN6_RC_VIDEO_FREQ,
3855 HSW_FREQUENCY(dev_priv->rps.rp1_freq));
Daniel Vetter7526ed72014-09-29 15:07:19 +02003856 /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
3857 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003858
Daniel Vetter7526ed72014-09-29 15:07:19 +02003859 /* Docs recommend 900MHz, and 300 MHz respectively */
3860 I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
3861 dev_priv->rps.max_freq_softlimit << 24 |
3862 dev_priv->rps.min_freq_softlimit << 16);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003863
Daniel Vetter7526ed72014-09-29 15:07:19 +02003864 I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
3865 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
3866 I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
3867 I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003868
Daniel Vetter7526ed72014-09-29 15:07:19 +02003869 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003870
3871 /* 5: Enable RPS */
Daniel Vetter7526ed72014-09-29 15:07:19 +02003872 I915_WRITE(GEN6_RP_CONTROL,
3873 GEN6_RP_MEDIA_TURBO |
3874 GEN6_RP_MEDIA_HW_NORMAL_MODE |
3875 GEN6_RP_MEDIA_IS_GFX |
3876 GEN6_RP_ENABLE |
3877 GEN6_RP_UP_BUSY_AVG |
3878 GEN6_RP_DOWN_IDLE_AVG);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003879
Daniel Vetter7526ed72014-09-29 15:07:19 +02003880 /* 6: Ring frequency + overclocking (our driver does this later */
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003881
3882 gen6_set_rps(dev, (I915_READ(GEN6_GT_PERF_STATUS) & 0xff00) >> 8);
Daniel Vetter7526ed72014-09-29 15:07:19 +02003883
3884 gen8_enable_rps_interrupts(dev);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003885
Deepak Sc8d9a592013-11-23 14:55:42 +05303886 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07003887}
3888
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003889static void gen6_enable_rps(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003890{
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003891 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003892 struct intel_engine_cs *ring;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07003893 u32 rp_state_cap;
Ben Widawskyd060c162014-03-19 18:31:08 -07003894 u32 rc6vids, pcu_mbox = 0, rc6_mask = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003895 u32 gtfifodbg;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003896 int rc6_mode;
Ben Widawsky42c05262012-09-26 10:34:00 -07003897 int i, ret;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003898
Jesse Barnes4fc688c2012-11-02 11:14:01 -07003899 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02003900
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003901 /* Here begins a magic sequence of register writes to enable
3902 * auto-downclocking.
3903 *
3904 * Perhaps there might be some value in exposing these to
3905 * userspace...
3906 */
3907 I915_WRITE(GEN6_RC_STATE, 0);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003908
3909 /* Clear the DBG now so we don't confuse earlier errors */
3910 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
3911 DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
3912 I915_WRITE(GTFIFODBG, gtfifodbg);
3913 }
3914
Deepak Sc8d9a592013-11-23 14:55:42 +05303915 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003916
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003917 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01003918
Ben Widawsky3280e8b2014-03-31 17:16:42 -07003919 parse_rp_state_cap(dev_priv, rp_state_cap);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06003920
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003921 /* disable the counters and set deterministic thresholds */
3922 I915_WRITE(GEN6_RC_CONTROL, 0);
3923
3924 I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
3925 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
3926 I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
3927 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
3928 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
3929
Chris Wilsonb4519512012-05-11 14:29:30 +01003930 for_each_ring(ring, dev_priv, i)
3931 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003932
3933 I915_WRITE(GEN6_RC_SLEEP, 0);
3934 I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
Daniel Vetter29c78f62013-11-16 16:04:26 +01003935 if (IS_IVYBRIDGE(dev))
Stéphane Marchesin351aa562013-08-13 11:55:17 -07003936 I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
3937 else
3938 I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
Stéphane Marchesin0920a482013-01-29 19:41:59 -08003939 I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003940 I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
3941
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003942 /* Check if we are enabling RC6 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003943 rc6_mode = intel_enable_rc6(dev_priv->dev);
3944 if (rc6_mode & INTEL_RC6_ENABLE)
3945 rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
3946
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003947 /* We don't use those on Haswell */
3948 if (!IS_HASWELL(dev)) {
3949 if (rc6_mode & INTEL_RC6p_ENABLE)
3950 rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003951
Eugeni Dodonov5a7dc922012-07-02 11:51:05 -03003952 if (rc6_mode & INTEL_RC6pp_ENABLE)
3953 rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
3954 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003955
Ben Widawskydc39fff2013-10-18 12:32:07 -07003956 intel_print_rc6_info(dev, rc6_mask);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003957
3958 I915_WRITE(GEN6_RC_CONTROL,
3959 rc6_mask |
3960 GEN6_RC_CTL_EI_MODE(1) |
3961 GEN6_RC_CTL_HW_ENABLE);
3962
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003963 /* Power down if completely idle for over 50ms */
3964 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003965 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003966
Ben Widawsky42c05262012-09-26 10:34:00 -07003967 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
Ben Widawskyd060c162014-03-19 18:31:08 -07003968 if (ret)
Ben Widawsky42c05262012-09-26 10:34:00 -07003969 DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
Ben Widawskyd060c162014-03-19 18:31:08 -07003970
3971 ret = sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &pcu_mbox);
3972 if (!ret && (pcu_mbox & (1<<31))) { /* OC supported */
3973 DRM_DEBUG_DRIVER("Overclocking supported. Max: %dMHz, Overclock max: %dMHz\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07003974 (dev_priv->rps.max_freq_softlimit & 0xff) * 50,
Ben Widawskyd060c162014-03-19 18:31:08 -07003975 (pcu_mbox & 0xff) * 50);
Ben Widawskyb39fb292014-03-19 18:31:11 -07003976 dev_priv->rps.max_freq = pcu_mbox & 0xff;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003977 }
3978
Chris Wilsondd75fdc2013-09-25 17:34:57 +01003979 dev_priv->rps.power = HIGH_POWER; /* force a reset */
Ben Widawskyb39fb292014-03-19 18:31:11 -07003980 gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003981
Daniel Vetter44fc7d52013-07-12 22:43:27 +02003982 gen6_enable_rps_interrupts(dev);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003983
Ben Widawsky31643d52012-09-26 10:34:01 -07003984 rc6vids = 0;
3985 ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
3986 if (IS_GEN6(dev) && ret) {
3987 DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
3988 } else if (IS_GEN6(dev) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
3989 DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
3990 GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
3991 rc6vids &= 0xffff00;
3992 rc6vids |= GEN6_ENCODE_RC6_VID(450);
3993 ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
3994 if (ret)
3995 DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
3996 }
3997
Deepak Sc8d9a592013-11-23 14:55:42 +05303998 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03003999}
4000
Imre Deakc2bc2fc2014-04-18 16:16:23 +03004001static void __gen6_update_ring_freq(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004002{
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004003 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004004 int min_freq = 15;
Chris Wilson3ebecd02013-04-12 19:10:13 +01004005 unsigned int gpu_freq;
4006 unsigned int max_ia_freq, min_ring_freq;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004007 int scaling_factor = 180;
Ben Widawskyeda79642013-10-07 17:15:48 -03004008 struct cpufreq_policy *policy;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004009
Jesse Barnes4fc688c2012-11-02 11:14:01 -07004010 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004011
Ben Widawskyeda79642013-10-07 17:15:48 -03004012 policy = cpufreq_cpu_get(0);
4013 if (policy) {
4014 max_ia_freq = policy->cpuinfo.max_freq;
4015 cpufreq_cpu_put(policy);
4016 } else {
4017 /*
4018 * Default to measured freq if none found, PCU will ensure we
4019 * don't go over
4020 */
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004021 max_ia_freq = tsc_khz;
Ben Widawskyeda79642013-10-07 17:15:48 -03004022 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004023
4024 /* Convert from kHz to MHz */
4025 max_ia_freq /= 1000;
4026
Ben Widawsky153b4b952013-10-22 22:05:09 -07004027 min_ring_freq = I915_READ(DCLK) & 0xf;
Ben Widawskyf6aca452013-10-02 09:25:02 -07004028 /* convert DDR frequency from units of 266.6MHz to bandwidth */
4029 min_ring_freq = mult_frac(min_ring_freq, 8, 3);
Chris Wilson3ebecd02013-04-12 19:10:13 +01004030
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004031 /*
4032 * For each potential GPU frequency, load a ring frequency we'd like
4033 * to use for memory access. We do this by specifying the IA frequency
4034 * the PCU should use as a reference to determine the ring frequency.
4035 */
Ben Widawskyb39fb292014-03-19 18:31:11 -07004036 for (gpu_freq = dev_priv->rps.max_freq_softlimit; gpu_freq >= dev_priv->rps.min_freq_softlimit;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004037 gpu_freq--) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07004038 int diff = dev_priv->rps.max_freq_softlimit - gpu_freq;
Chris Wilson3ebecd02013-04-12 19:10:13 +01004039 unsigned int ia_freq = 0, ring_freq = 0;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004040
Ben Widawsky46c764d2013-11-02 21:07:49 -07004041 if (INTEL_INFO(dev)->gen >= 8) {
4042 /* max(2 * GT, DDR). NB: GT is 50MHz units */
4043 ring_freq = max(min_ring_freq, gpu_freq);
4044 } else if (IS_HASWELL(dev)) {
Ben Widawskyf6aca452013-10-02 09:25:02 -07004045 ring_freq = mult_frac(gpu_freq, 5, 4);
Chris Wilson3ebecd02013-04-12 19:10:13 +01004046 ring_freq = max(min_ring_freq, ring_freq);
4047 /* leave ia_freq as the default, chosen by cpufreq */
4048 } else {
4049 /* On older processors, there is no separate ring
4050 * clock domain, so in order to boost the bandwidth
4051 * of the ring, we need to upclock the CPU (ia_freq).
4052 *
4053 * For GPU frequencies less than 750MHz,
4054 * just use the lowest ring freq.
4055 */
4056 if (gpu_freq < min_freq)
4057 ia_freq = 800;
4058 else
4059 ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
4060 ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
4061 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004062
Ben Widawsky42c05262012-09-26 10:34:00 -07004063 sandybridge_pcode_write(dev_priv,
4064 GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
Chris Wilson3ebecd02013-04-12 19:10:13 +01004065 ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
4066 ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
4067 gpu_freq);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004068 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004069}
4070
Imre Deakc2bc2fc2014-04-18 16:16:23 +03004071void gen6_update_ring_freq(struct drm_device *dev)
4072{
4073 struct drm_i915_private *dev_priv = dev->dev_private;
4074
4075 if (INTEL_INFO(dev)->gen < 6 || IS_VALLEYVIEW(dev))
4076 return;
4077
4078 mutex_lock(&dev_priv->rps.hw_lock);
4079 __gen6_update_ring_freq(dev);
4080 mutex_unlock(&dev_priv->rps.hw_lock);
4081}
4082
Ville Syrjälä03af2042014-06-28 02:03:53 +03004083static int cherryview_rps_max_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05304084{
4085 u32 val, rp0;
4086
4087 val = vlv_punit_read(dev_priv, PUNIT_GPU_STATUS_REG);
4088 rp0 = (val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) & PUNIT_GPU_STATUS_MAX_FREQ_MASK;
4089
4090 return rp0;
4091}
4092
4093static int cherryview_rps_rpe_freq(struct drm_i915_private *dev_priv)
4094{
4095 u32 val, rpe;
4096
4097 val = vlv_punit_read(dev_priv, PUNIT_GPU_DUTYCYCLE_REG);
4098 rpe = (val >> PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT) & PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK;
4099
4100 return rpe;
4101}
4102
Deepak S7707df42014-07-12 18:46:14 +05304103static int cherryview_rps_guar_freq(struct drm_i915_private *dev_priv)
4104{
4105 u32 val, rp1;
4106
4107 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
4108 rp1 = (val >> PUNIT_GPU_STATUS_MAX_FREQ_SHIFT) & PUNIT_GPU_STATUS_MAX_FREQ_MASK;
4109
4110 return rp1;
4111}
4112
Ville Syrjälä03af2042014-06-28 02:03:53 +03004113static int cherryview_rps_min_freq(struct drm_i915_private *dev_priv)
Deepak S2b6b3a02014-05-27 15:59:30 +05304114{
4115 u32 val, rpn;
4116
4117 val = vlv_punit_read(dev_priv, PUNIT_GPU_STATUS_REG);
4118 rpn = (val >> PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT) & PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK;
4119 return rpn;
4120}
4121
Deepak Sf8f2b002014-07-10 13:16:21 +05304122static int valleyview_rps_guar_freq(struct drm_i915_private *dev_priv)
4123{
4124 u32 val, rp1;
4125
4126 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
4127
4128 rp1 = (val & FB_GFX_FGUARANTEED_FREQ_FUSE_MASK) >> FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT;
4129
4130 return rp1;
4131}
4132
Ville Syrjälä03af2042014-06-28 02:03:53 +03004133static int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07004134{
4135 u32 val, rp0;
4136
Jani Nikula64936252013-05-22 15:36:20 +03004137 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004138
4139 rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
4140 /* Clamp to max */
4141 rp0 = min_t(u32, rp0, 0xea);
4142
4143 return rp0;
4144}
4145
4146static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
4147{
4148 u32 val, rpe;
4149
Jani Nikula64936252013-05-22 15:36:20 +03004150 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004151 rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
Jani Nikula64936252013-05-22 15:36:20 +03004152 val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004153 rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
4154
4155 return rpe;
4156}
4157
Ville Syrjälä03af2042014-06-28 02:03:53 +03004158static int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
Jesse Barnes0a073b82013-04-17 15:54:58 -07004159{
Jani Nikula64936252013-05-22 15:36:20 +03004160 return vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004161}
4162
Imre Deakae484342014-03-31 15:10:44 +03004163/* Check that the pctx buffer wasn't move under us. */
4164static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
4165{
4166 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
4167
4168 WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
4169 dev_priv->vlv_pctx->stolen->start);
4170}
4171
Deepak S38807742014-05-23 21:00:15 +05304172
4173/* Check that the pcbr address is not empty. */
4174static void cherryview_check_pctx(struct drm_i915_private *dev_priv)
4175{
4176 unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
4177
4178 WARN_ON((pctx_addr >> VLV_PCBR_ADDR_SHIFT) == 0);
4179}
4180
4181static void cherryview_setup_pctx(struct drm_device *dev)
4182{
4183 struct drm_i915_private *dev_priv = dev->dev_private;
4184 unsigned long pctx_paddr, paddr;
4185 struct i915_gtt *gtt = &dev_priv->gtt;
4186 u32 pcbr;
4187 int pctx_size = 32*1024;
4188
4189 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
4190
4191 pcbr = I915_READ(VLV_PCBR);
4192 if ((pcbr >> VLV_PCBR_ADDR_SHIFT) == 0) {
4193 paddr = (dev_priv->mm.stolen_base +
4194 (gtt->stolen_size - pctx_size));
4195
4196 pctx_paddr = (paddr & (~4095));
4197 I915_WRITE(VLV_PCBR, pctx_paddr);
4198 }
4199}
4200
Jesse Barnesc9cddff2013-05-08 10:45:13 -07004201static void valleyview_setup_pctx(struct drm_device *dev)
4202{
4203 struct drm_i915_private *dev_priv = dev->dev_private;
4204 struct drm_i915_gem_object *pctx;
4205 unsigned long pctx_paddr;
4206 u32 pcbr;
4207 int pctx_size = 24*1024;
4208
Imre Deak17b0c1f2014-02-11 21:39:06 +02004209 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
4210
Jesse Barnesc9cddff2013-05-08 10:45:13 -07004211 pcbr = I915_READ(VLV_PCBR);
4212 if (pcbr) {
4213 /* BIOS set it up already, grab the pre-alloc'd space */
4214 int pcbr_offset;
4215
4216 pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
4217 pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv->dev,
4218 pcbr_offset,
Daniel Vetter190d6cd2013-07-04 13:06:28 +02004219 I915_GTT_OFFSET_NONE,
Jesse Barnesc9cddff2013-05-08 10:45:13 -07004220 pctx_size);
4221 goto out;
4222 }
4223
4224 /*
4225 * From the Gunit register HAS:
4226 * The Gfx driver is expected to program this register and ensure
4227 * proper allocation within Gfx stolen memory. For example, this
4228 * register should be programmed such than the PCBR range does not
4229 * overlap with other ranges, such as the frame buffer, protected
4230 * memory, or any other relevant ranges.
4231 */
4232 pctx = i915_gem_object_create_stolen(dev, pctx_size);
4233 if (!pctx) {
4234 DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
4235 return;
4236 }
4237
4238 pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
4239 I915_WRITE(VLV_PCBR, pctx_paddr);
4240
4241out:
4242 dev_priv->vlv_pctx = pctx;
4243}
4244
Imre Deakae484342014-03-31 15:10:44 +03004245static void valleyview_cleanup_pctx(struct drm_device *dev)
4246{
4247 struct drm_i915_private *dev_priv = dev->dev_private;
4248
4249 if (WARN_ON(!dev_priv->vlv_pctx))
4250 return;
4251
4252 drm_gem_object_unreference(&dev_priv->vlv_pctx->base);
4253 dev_priv->vlv_pctx = NULL;
4254}
4255
Imre Deak4e805192014-04-14 20:24:41 +03004256static void valleyview_init_gt_powersave(struct drm_device *dev)
4257{
4258 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03004259 u32 val;
Imre Deak4e805192014-04-14 20:24:41 +03004260
4261 valleyview_setup_pctx(dev);
4262
4263 mutex_lock(&dev_priv->rps.hw_lock);
4264
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03004265 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
4266 switch ((val >> 6) & 3) {
4267 case 0:
4268 case 1:
4269 dev_priv->mem_freq = 800;
4270 break;
4271 case 2:
4272 dev_priv->mem_freq = 1066;
4273 break;
4274 case 3:
4275 dev_priv->mem_freq = 1333;
4276 break;
4277 }
4278 DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq);
4279
Imre Deak4e805192014-04-14 20:24:41 +03004280 dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
4281 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
4282 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
4283 vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq),
4284 dev_priv->rps.max_freq);
4285
4286 dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
4287 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
4288 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4289 dev_priv->rps.efficient_freq);
4290
Deepak Sf8f2b002014-07-10 13:16:21 +05304291 dev_priv->rps.rp1_freq = valleyview_rps_guar_freq(dev_priv);
4292 DRM_DEBUG_DRIVER("RP1(Guar Freq) GPU freq: %d MHz (%u)\n",
4293 vlv_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
4294 dev_priv->rps.rp1_freq);
4295
Imre Deak4e805192014-04-14 20:24:41 +03004296 dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
4297 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
4298 vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq),
4299 dev_priv->rps.min_freq);
4300
4301 /* Preserve min/max settings in case of re-init */
4302 if (dev_priv->rps.max_freq_softlimit == 0)
4303 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
4304
4305 if (dev_priv->rps.min_freq_softlimit == 0)
4306 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
4307
4308 mutex_unlock(&dev_priv->rps.hw_lock);
4309}
4310
Deepak S38807742014-05-23 21:00:15 +05304311static void cherryview_init_gt_powersave(struct drm_device *dev)
4312{
Deepak S2b6b3a02014-05-27 15:59:30 +05304313 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03004314 u32 val;
Deepak S2b6b3a02014-05-27 15:59:30 +05304315
Deepak S38807742014-05-23 21:00:15 +05304316 cherryview_setup_pctx(dev);
Deepak S2b6b3a02014-05-27 15:59:30 +05304317
4318 mutex_lock(&dev_priv->rps.hw_lock);
4319
Ville Syrjälä2bb25c12014-08-18 14:42:44 +03004320 val = vlv_punit_read(dev_priv, CCK_FUSE_REG);
4321 switch ((val >> 2) & 0x7) {
4322 case 0:
4323 case 1:
4324 dev_priv->rps.cz_freq = 200;
4325 dev_priv->mem_freq = 1600;
4326 break;
4327 case 2:
4328 dev_priv->rps.cz_freq = 267;
4329 dev_priv->mem_freq = 1600;
4330 break;
4331 case 3:
4332 dev_priv->rps.cz_freq = 333;
4333 dev_priv->mem_freq = 2000;
4334 break;
4335 case 4:
4336 dev_priv->rps.cz_freq = 320;
4337 dev_priv->mem_freq = 1600;
4338 break;
4339 case 5:
4340 dev_priv->rps.cz_freq = 400;
4341 dev_priv->mem_freq = 1600;
4342 break;
4343 }
4344 DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq);
4345
Deepak S2b6b3a02014-05-27 15:59:30 +05304346 dev_priv->rps.max_freq = cherryview_rps_max_freq(dev_priv);
4347 dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
4348 DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
4349 vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq),
4350 dev_priv->rps.max_freq);
4351
4352 dev_priv->rps.efficient_freq = cherryview_rps_rpe_freq(dev_priv);
4353 DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
4354 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4355 dev_priv->rps.efficient_freq);
4356
Deepak S7707df42014-07-12 18:46:14 +05304357 dev_priv->rps.rp1_freq = cherryview_rps_guar_freq(dev_priv);
4358 DRM_DEBUG_DRIVER("RP1(Guar) GPU freq: %d MHz (%u)\n",
4359 vlv_gpu_freq(dev_priv, dev_priv->rps.rp1_freq),
4360 dev_priv->rps.rp1_freq);
4361
Deepak S2b6b3a02014-05-27 15:59:30 +05304362 dev_priv->rps.min_freq = cherryview_rps_min_freq(dev_priv);
4363 DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
4364 vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq),
4365 dev_priv->rps.min_freq);
4366
Ville Syrjälä1c147622014-08-18 14:42:43 +03004367 WARN_ONCE((dev_priv->rps.max_freq |
4368 dev_priv->rps.efficient_freq |
4369 dev_priv->rps.rp1_freq |
4370 dev_priv->rps.min_freq) & 1,
4371 "Odd GPU freq values\n");
4372
Deepak S2b6b3a02014-05-27 15:59:30 +05304373 /* Preserve min/max settings in case of re-init */
4374 if (dev_priv->rps.max_freq_softlimit == 0)
4375 dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
4376
4377 if (dev_priv->rps.min_freq_softlimit == 0)
4378 dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
4379
4380 mutex_unlock(&dev_priv->rps.hw_lock);
Deepak S38807742014-05-23 21:00:15 +05304381}
4382
Imre Deak4e805192014-04-14 20:24:41 +03004383static void valleyview_cleanup_gt_powersave(struct drm_device *dev)
4384{
4385 valleyview_cleanup_pctx(dev);
4386}
4387
Deepak S38807742014-05-23 21:00:15 +05304388static void cherryview_enable_rps(struct drm_device *dev)
4389{
4390 struct drm_i915_private *dev_priv = dev->dev_private;
4391 struct intel_engine_cs *ring;
Deepak S2b6b3a02014-05-27 15:59:30 +05304392 u32 gtfifodbg, val, rc6_mode = 0, pcbr;
Deepak S38807742014-05-23 21:00:15 +05304393 int i;
4394
4395 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
4396
4397 gtfifodbg = I915_READ(GTFIFODBG);
4398 if (gtfifodbg) {
4399 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
4400 gtfifodbg);
4401 I915_WRITE(GTFIFODBG, gtfifodbg);
4402 }
4403
4404 cherryview_check_pctx(dev_priv);
4405
4406 /* 1a & 1b: Get forcewake during program sequence. Although the driver
4407 * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
4408 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
4409
4410 /* 2a: Program RC6 thresholds.*/
4411 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
4412 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
4413 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
4414
4415 for_each_ring(ring, dev_priv, i)
4416 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
4417 I915_WRITE(GEN6_RC_SLEEP, 0);
4418
4419 I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
4420
4421 /* allows RC6 residency counter to work */
4422 I915_WRITE(VLV_COUNTER_CONTROL,
4423 _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
4424 VLV_MEDIA_RC6_COUNT_EN |
4425 VLV_RENDER_RC6_COUNT_EN));
4426
4427 /* For now we assume BIOS is allocating and populating the PCBR */
4428 pcbr = I915_READ(VLV_PCBR);
4429
4430 DRM_DEBUG_DRIVER("PCBR offset : 0x%x\n", pcbr);
4431
4432 /* 3: Enable RC6 */
4433 if ((intel_enable_rc6(dev) & INTEL_RC6_ENABLE) &&
4434 (pcbr >> VLV_PCBR_ADDR_SHIFT))
4435 rc6_mode = GEN6_RC_CTL_EI_MODE(1);
4436
4437 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
4438
Deepak S2b6b3a02014-05-27 15:59:30 +05304439 /* 4 Program defaults and thresholds for RPS*/
4440 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
4441 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
4442 I915_WRITE(GEN6_RP_UP_EI, 66000);
4443 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
4444
4445 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
4446
Tom O'Rourke7405f422014-06-10 16:26:34 -07004447 /* WaDisablePwrmtrEvent:chv (pre-production hw) */
4448 I915_WRITE(0xA80C, I915_READ(0xA80C) & 0x00ffffff);
4449 I915_WRITE(0xA810, I915_READ(0xA810) & 0xffffff00);
4450
Deepak S2b6b3a02014-05-27 15:59:30 +05304451 /* 5: Enable RPS */
4452 I915_WRITE(GEN6_RP_CONTROL,
4453 GEN6_RP_MEDIA_HW_NORMAL_MODE |
Tom O'Rourke7405f422014-06-10 16:26:34 -07004454 GEN6_RP_MEDIA_IS_GFX | /* WaSetMaskForGfxBusyness:chv (pre-production hw ?) */
Deepak S2b6b3a02014-05-27 15:59:30 +05304455 GEN6_RP_ENABLE |
4456 GEN6_RP_UP_BUSY_AVG |
4457 GEN6_RP_DOWN_IDLE_AVG);
4458
4459 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
4460
4461 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no");
4462 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
4463
4464 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
4465 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
4466 vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
4467 dev_priv->rps.cur_freq);
4468
4469 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
4470 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4471 dev_priv->rps.efficient_freq);
4472
4473 valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
4474
Deepak S3497a562014-07-10 13:16:26 +05304475 gen8_enable_rps_interrupts(dev);
4476
Deepak S38807742014-05-23 21:00:15 +05304477 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
4478}
4479
Jesse Barnes0a073b82013-04-17 15:54:58 -07004480static void valleyview_enable_rps(struct drm_device *dev)
4481{
4482 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004483 struct intel_engine_cs *ring;
Ben Widawsky2a5913a2014-03-19 18:31:13 -07004484 u32 gtfifodbg, val, rc6_mode = 0;
Jesse Barnes0a073b82013-04-17 15:54:58 -07004485 int i;
4486
4487 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
4488
Imre Deakae484342014-03-31 15:10:44 +03004489 valleyview_check_pctx(dev_priv);
4490
Jesse Barnes0a073b82013-04-17 15:54:58 -07004491 if ((gtfifodbg = I915_READ(GTFIFODBG))) {
Jesse Barnesf7d85c12013-09-27 10:40:54 -07004492 DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
4493 gtfifodbg);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004494 I915_WRITE(GTFIFODBG, gtfifodbg);
4495 }
4496
Deepak Sc8d9a592013-11-23 14:55:42 +05304497 /* If VLV, Forcewake all wells, else re-direct to regular path */
4498 gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004499
4500 I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
4501 I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
4502 I915_WRITE(GEN6_RP_UP_EI, 66000);
4503 I915_WRITE(GEN6_RP_DOWN_EI, 350000);
4504
4505 I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
Deepak S31685c22014-07-03 17:33:01 -04004506 I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 0xf4240);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004507
4508 I915_WRITE(GEN6_RP_CONTROL,
4509 GEN6_RP_MEDIA_TURBO |
4510 GEN6_RP_MEDIA_HW_NORMAL_MODE |
4511 GEN6_RP_MEDIA_IS_GFX |
4512 GEN6_RP_ENABLE |
4513 GEN6_RP_UP_BUSY_AVG |
4514 GEN6_RP_DOWN_IDLE_CONT);
4515
4516 I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
4517 I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
4518 I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
4519
4520 for_each_ring(ring, dev_priv, i)
4521 I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
4522
Jesse Barnes2f0aa3042013-11-15 09:32:11 -08004523 I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004524
4525 /* allows RC6 residency counter to work */
Jesse Barnes49798eb2013-09-26 17:55:57 -07004526 I915_WRITE(VLV_COUNTER_CONTROL,
Deepak S31685c22014-07-03 17:33:01 -04004527 _MASKED_BIT_ENABLE(VLV_MEDIA_RC0_COUNT_EN |
4528 VLV_RENDER_RC0_COUNT_EN |
Jesse Barnes49798eb2013-09-26 17:55:57 -07004529 VLV_MEDIA_RC6_COUNT_EN |
4530 VLV_RENDER_RC6_COUNT_EN));
Deepak S31685c22014-07-03 17:33:01 -04004531
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07004532 if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
Jesse Barnes6b88f292013-11-15 09:32:12 -08004533 rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
Ben Widawskydc39fff2013-10-18 12:32:07 -07004534
4535 intel_print_rc6_info(dev, rc6_mode);
4536
Jesse Barnesa2b23fe2013-09-19 09:33:13 -07004537 I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004538
Jani Nikula64936252013-05-22 15:36:20 +03004539 val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004540
4541 DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no");
4542 DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
4543
Ben Widawskyb39fb292014-03-19 18:31:11 -07004544 dev_priv->rps.cur_freq = (val >> 8) & 0xff;
Ville Syrjälä73008b92013-06-25 19:21:01 +03004545 DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07004546 vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
4547 dev_priv->rps.cur_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004548
Ville Syrjälä73008b92013-06-25 19:21:01 +03004549 DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
Ben Widawskyb39fb292014-03-19 18:31:11 -07004550 vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
4551 dev_priv->rps.efficient_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004552
Ben Widawskyb39fb292014-03-19 18:31:11 -07004553 valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004554
Daniel Vetter44fc7d52013-07-12 22:43:27 +02004555 gen6_enable_rps_interrupts(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004556
Deepak Sc8d9a592013-11-23 14:55:42 +05304557 gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004558}
4559
Daniel Vetter930ebb42012-06-29 23:32:16 +02004560void ironlake_teardown_rc6(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004561{
4562 struct drm_i915_private *dev_priv = dev->dev_private;
4563
Daniel Vetter3e373942012-11-02 19:55:04 +01004564 if (dev_priv->ips.renderctx) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004565 i915_gem_object_ggtt_unpin(dev_priv->ips.renderctx);
Daniel Vetter3e373942012-11-02 19:55:04 +01004566 drm_gem_object_unreference(&dev_priv->ips.renderctx->base);
4567 dev_priv->ips.renderctx = NULL;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004568 }
4569
Daniel Vetter3e373942012-11-02 19:55:04 +01004570 if (dev_priv->ips.pwrctx) {
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08004571 i915_gem_object_ggtt_unpin(dev_priv->ips.pwrctx);
Daniel Vetter3e373942012-11-02 19:55:04 +01004572 drm_gem_object_unreference(&dev_priv->ips.pwrctx->base);
4573 dev_priv->ips.pwrctx = NULL;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004574 }
4575}
4576
Daniel Vetter930ebb42012-06-29 23:32:16 +02004577static void ironlake_disable_rc6(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004578{
4579 struct drm_i915_private *dev_priv = dev->dev_private;
4580
4581 if (I915_READ(PWRCTXA)) {
4582 /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
4583 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
4584 wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
4585 50);
4586
4587 I915_WRITE(PWRCTXA, 0);
4588 POSTING_READ(PWRCTXA);
4589
4590 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
4591 POSTING_READ(RSTDBYCTL);
4592 }
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004593}
4594
4595static int ironlake_setup_rc6(struct drm_device *dev)
4596{
4597 struct drm_i915_private *dev_priv = dev->dev_private;
4598
Daniel Vetter3e373942012-11-02 19:55:04 +01004599 if (dev_priv->ips.renderctx == NULL)
4600 dev_priv->ips.renderctx = intel_alloc_context_page(dev);
4601 if (!dev_priv->ips.renderctx)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004602 return -ENOMEM;
4603
Daniel Vetter3e373942012-11-02 19:55:04 +01004604 if (dev_priv->ips.pwrctx == NULL)
4605 dev_priv->ips.pwrctx = intel_alloc_context_page(dev);
4606 if (!dev_priv->ips.pwrctx) {
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004607 ironlake_teardown_rc6(dev);
4608 return -ENOMEM;
4609 }
4610
4611 return 0;
4612}
4613
Daniel Vetter930ebb42012-06-29 23:32:16 +02004614static void ironlake_enable_rc6(struct drm_device *dev)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004615{
4616 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01004617 struct intel_engine_cs *ring = &dev_priv->ring[RCS];
Chris Wilson3e960502012-11-27 16:22:54 +00004618 bool was_interruptible;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004619 int ret;
4620
4621 /* rc6 disabled by default due to repeated reports of hanging during
4622 * boot and resume.
4623 */
4624 if (!intel_enable_rc6(dev))
4625 return;
4626
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004627 WARN_ON(!mutex_is_locked(&dev->struct_mutex));
4628
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004629 ret = ironlake_setup_rc6(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02004630 if (ret)
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004631 return;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004632
Chris Wilson3e960502012-11-27 16:22:54 +00004633 was_interruptible = dev_priv->mm.interruptible;
4634 dev_priv->mm.interruptible = false;
4635
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004636 /*
4637 * GPU can automatically power down the render unit if given a page
4638 * to save state.
4639 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02004640 ret = intel_ring_begin(ring, 6);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004641 if (ret) {
4642 ironlake_teardown_rc6(dev);
Chris Wilson3e960502012-11-27 16:22:54 +00004643 dev_priv->mm.interruptible = was_interruptible;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004644 return;
4645 }
4646
Daniel Vetter6d90c952012-04-26 23:28:05 +02004647 intel_ring_emit(ring, MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
4648 intel_ring_emit(ring, MI_SET_CONTEXT);
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004649 intel_ring_emit(ring, i915_gem_obj_ggtt_offset(dev_priv->ips.renderctx) |
Daniel Vetter6d90c952012-04-26 23:28:05 +02004650 MI_MM_SPACE_GTT |
4651 MI_SAVE_EXT_STATE_EN |
4652 MI_RESTORE_EXT_STATE_EN |
4653 MI_RESTORE_INHIBIT);
4654 intel_ring_emit(ring, MI_SUSPEND_FLUSH);
4655 intel_ring_emit(ring, MI_NOOP);
4656 intel_ring_emit(ring, MI_FLUSH);
4657 intel_ring_advance(ring);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004658
4659 /*
4660 * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
4661 * does an implicit flush, combined with MI_FLUSH above, it should be
4662 * safe to assume that renderctx is valid
4663 */
Chris Wilson3e960502012-11-27 16:22:54 +00004664 ret = intel_ring_idle(ring);
4665 dev_priv->mm.interruptible = was_interruptible;
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004666 if (ret) {
Jani Nikuladef27a52013-03-12 10:49:19 +02004667 DRM_ERROR("failed to enable ironlake power savings\n");
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004668 ironlake_teardown_rc6(dev);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004669 return;
4670 }
4671
Ben Widawskyf343c5f2013-07-05 14:41:04 -07004672 I915_WRITE(PWRCTXA, i915_gem_obj_ggtt_offset(dev_priv->ips.pwrctx) | PWRCTX_EN);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004673 I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
Ben Widawskydc39fff2013-10-18 12:32:07 -07004674
Imre Deak91ca6892014-04-14 20:24:25 +03004675 intel_print_rc6_info(dev, GEN6_RC_CTL_RC6_ENABLE);
Eugeni Dodonov2b4e57b2012-04-18 15:29:23 -03004676}
4677
Eugeni Dodonovdde18882012-04-18 15:29:24 -03004678static unsigned long intel_pxfreq(u32 vidfreq)
4679{
4680 unsigned long freq;
4681 int div = (vidfreq & 0x3f0000) >> 16;
4682 int post = (vidfreq & 0x3000) >> 12;
4683 int pre = (vidfreq & 0x7);
4684
4685 if (!pre)
4686 return 0;
4687
4688 freq = ((div * 133333) / ((1<<post) * pre));
4689
4690 return freq;
4691}
4692
Daniel Vettereb48eb02012-04-26 23:28:12 +02004693static const struct cparams {
4694 u16 i;
4695 u16 t;
4696 u16 m;
4697 u16 c;
4698} cparams[] = {
4699 { 1, 1333, 301, 28664 },
4700 { 1, 1066, 294, 24460 },
4701 { 1, 800, 294, 25192 },
4702 { 0, 1333, 276, 27605 },
4703 { 0, 1066, 276, 27605 },
4704 { 0, 800, 231, 23784 },
4705};
4706
Chris Wilsonf531dcb22012-09-25 10:16:12 +01004707static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02004708{
4709 u64 total_count, diff, ret;
4710 u32 count1, count2, count3, m = 0, c = 0;
4711 unsigned long now = jiffies_to_msecs(jiffies), diff1;
4712 int i;
4713
Daniel Vetter02d71952012-08-09 16:44:54 +02004714 assert_spin_locked(&mchdev_lock);
4715
Daniel Vetter20e4d402012-08-08 23:35:39 +02004716 diff1 = now - dev_priv->ips.last_time1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004717
4718 /* Prevent division-by-zero if we are asking too fast.
4719 * Also, we don't get interesting results if we are polling
4720 * faster than once in 10ms, so just return the saved value
4721 * in such cases.
4722 */
4723 if (diff1 <= 10)
Daniel Vetter20e4d402012-08-08 23:35:39 +02004724 return dev_priv->ips.chipset_power;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004725
4726 count1 = I915_READ(DMIEC);
4727 count2 = I915_READ(DDREC);
4728 count3 = I915_READ(CSIEC);
4729
4730 total_count = count1 + count2 + count3;
4731
4732 /* FIXME: handle per-counter overflow */
Daniel Vetter20e4d402012-08-08 23:35:39 +02004733 if (total_count < dev_priv->ips.last_count1) {
4734 diff = ~0UL - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004735 diff += total_count;
4736 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02004737 diff = total_count - dev_priv->ips.last_count1;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004738 }
4739
4740 for (i = 0; i < ARRAY_SIZE(cparams); i++) {
Daniel Vetter20e4d402012-08-08 23:35:39 +02004741 if (cparams[i].i == dev_priv->ips.c_m &&
4742 cparams[i].t == dev_priv->ips.r_t) {
Daniel Vettereb48eb02012-04-26 23:28:12 +02004743 m = cparams[i].m;
4744 c = cparams[i].c;
4745 break;
4746 }
4747 }
4748
4749 diff = div_u64(diff, diff1);
4750 ret = ((m * diff) + c);
4751 ret = div_u64(ret, 10);
4752
Daniel Vetter20e4d402012-08-08 23:35:39 +02004753 dev_priv->ips.last_count1 = total_count;
4754 dev_priv->ips.last_time1 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004755
Daniel Vetter20e4d402012-08-08 23:35:39 +02004756 dev_priv->ips.chipset_power = ret;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004757
4758 return ret;
4759}
4760
Chris Wilsonf531dcb22012-09-25 10:16:12 +01004761unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
4762{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004763 struct drm_device *dev = dev_priv->dev;
Chris Wilsonf531dcb22012-09-25 10:16:12 +01004764 unsigned long val;
4765
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004766 if (INTEL_INFO(dev)->gen != 5)
Chris Wilsonf531dcb22012-09-25 10:16:12 +01004767 return 0;
4768
4769 spin_lock_irq(&mchdev_lock);
4770
4771 val = __i915_chipset_val(dev_priv);
4772
4773 spin_unlock_irq(&mchdev_lock);
4774
4775 return val;
4776}
4777
Daniel Vettereb48eb02012-04-26 23:28:12 +02004778unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
4779{
4780 unsigned long m, x, b;
4781 u32 tsfs;
4782
4783 tsfs = I915_READ(TSFS);
4784
4785 m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
4786 x = I915_READ8(TR1);
4787
4788 b = tsfs & TSFS_INTR_MASK;
4789
4790 return ((m * x) / 127) - b;
4791}
4792
4793static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
4794{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004795 struct drm_device *dev = dev_priv->dev;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004796 static const struct v_table {
4797 u16 vd; /* in .1 mil */
4798 u16 vm; /* in .1 mil */
4799 } v_table[] = {
4800 { 0, 0, },
4801 { 375, 0, },
4802 { 500, 0, },
4803 { 625, 0, },
4804 { 750, 0, },
4805 { 875, 0, },
4806 { 1000, 0, },
4807 { 1125, 0, },
4808 { 4125, 3000, },
4809 { 4125, 3000, },
4810 { 4125, 3000, },
4811 { 4125, 3000, },
4812 { 4125, 3000, },
4813 { 4125, 3000, },
4814 { 4125, 3000, },
4815 { 4125, 3000, },
4816 { 4125, 3000, },
4817 { 4125, 3000, },
4818 { 4125, 3000, },
4819 { 4125, 3000, },
4820 { 4125, 3000, },
4821 { 4125, 3000, },
4822 { 4125, 3000, },
4823 { 4125, 3000, },
4824 { 4125, 3000, },
4825 { 4125, 3000, },
4826 { 4125, 3000, },
4827 { 4125, 3000, },
4828 { 4125, 3000, },
4829 { 4125, 3000, },
4830 { 4125, 3000, },
4831 { 4125, 3000, },
4832 { 4250, 3125, },
4833 { 4375, 3250, },
4834 { 4500, 3375, },
4835 { 4625, 3500, },
4836 { 4750, 3625, },
4837 { 4875, 3750, },
4838 { 5000, 3875, },
4839 { 5125, 4000, },
4840 { 5250, 4125, },
4841 { 5375, 4250, },
4842 { 5500, 4375, },
4843 { 5625, 4500, },
4844 { 5750, 4625, },
4845 { 5875, 4750, },
4846 { 6000, 4875, },
4847 { 6125, 5000, },
4848 { 6250, 5125, },
4849 { 6375, 5250, },
4850 { 6500, 5375, },
4851 { 6625, 5500, },
4852 { 6750, 5625, },
4853 { 6875, 5750, },
4854 { 7000, 5875, },
4855 { 7125, 6000, },
4856 { 7250, 6125, },
4857 { 7375, 6250, },
4858 { 7500, 6375, },
4859 { 7625, 6500, },
4860 { 7750, 6625, },
4861 { 7875, 6750, },
4862 { 8000, 6875, },
4863 { 8125, 7000, },
4864 { 8250, 7125, },
4865 { 8375, 7250, },
4866 { 8500, 7375, },
4867 { 8625, 7500, },
4868 { 8750, 7625, },
4869 { 8875, 7750, },
4870 { 9000, 7875, },
4871 { 9125, 8000, },
4872 { 9250, 8125, },
4873 { 9375, 8250, },
4874 { 9500, 8375, },
4875 { 9625, 8500, },
4876 { 9750, 8625, },
4877 { 9875, 8750, },
4878 { 10000, 8875, },
4879 { 10125, 9000, },
4880 { 10250, 9125, },
4881 { 10375, 9250, },
4882 { 10500, 9375, },
4883 { 10625, 9500, },
4884 { 10750, 9625, },
4885 { 10875, 9750, },
4886 { 11000, 9875, },
4887 { 11125, 10000, },
4888 { 11250, 10125, },
4889 { 11375, 10250, },
4890 { 11500, 10375, },
4891 { 11625, 10500, },
4892 { 11750, 10625, },
4893 { 11875, 10750, },
4894 { 12000, 10875, },
4895 { 12125, 11000, },
4896 { 12250, 11125, },
4897 { 12375, 11250, },
4898 { 12500, 11375, },
4899 { 12625, 11500, },
4900 { 12750, 11625, },
4901 { 12875, 11750, },
4902 { 13000, 11875, },
4903 { 13125, 12000, },
4904 { 13250, 12125, },
4905 { 13375, 12250, },
4906 { 13500, 12375, },
4907 { 13625, 12500, },
4908 { 13750, 12625, },
4909 { 13875, 12750, },
4910 { 14000, 12875, },
4911 { 14125, 13000, },
4912 { 14250, 13125, },
4913 { 14375, 13250, },
4914 { 14500, 13375, },
4915 { 14625, 13500, },
4916 { 14750, 13625, },
4917 { 14875, 13750, },
4918 { 15000, 13875, },
4919 { 15125, 14000, },
4920 { 15250, 14125, },
4921 { 15375, 14250, },
4922 { 15500, 14375, },
4923 { 15625, 14500, },
4924 { 15750, 14625, },
4925 { 15875, 14750, },
4926 { 16000, 14875, },
4927 { 16125, 15000, },
4928 };
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004929 if (INTEL_INFO(dev)->is_mobile)
Daniel Vettereb48eb02012-04-26 23:28:12 +02004930 return v_table[pxvid].vm;
4931 else
4932 return v_table[pxvid].vd;
4933}
4934
Daniel Vetter02d71952012-08-09 16:44:54 +02004935static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02004936{
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00004937 u64 now, diff, diffms;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004938 u32 count;
4939
Daniel Vetter02d71952012-08-09 16:44:54 +02004940 assert_spin_locked(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004941
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00004942 now = ktime_get_raw_ns();
4943 diffms = now - dev_priv->ips.last_time2;
4944 do_div(diffms, NSEC_PER_MSEC);
Daniel Vettereb48eb02012-04-26 23:28:12 +02004945
4946 /* Don't divide by 0 */
Daniel Vettereb48eb02012-04-26 23:28:12 +02004947 if (!diffms)
4948 return;
4949
4950 count = I915_READ(GFXEC);
4951
Daniel Vetter20e4d402012-08-08 23:35:39 +02004952 if (count < dev_priv->ips.last_count2) {
4953 diff = ~0UL - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004954 diff += count;
4955 } else {
Daniel Vetter20e4d402012-08-08 23:35:39 +02004956 diff = count - dev_priv->ips.last_count2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004957 }
4958
Daniel Vetter20e4d402012-08-08 23:35:39 +02004959 dev_priv->ips.last_count2 = count;
4960 dev_priv->ips.last_time2 = now;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004961
4962 /* More magic constants... */
4963 diff = diff * 1181;
4964 diff = div_u64(diff, diffms * 10);
Daniel Vetter20e4d402012-08-08 23:35:39 +02004965 dev_priv->ips.gfx_power = diff;
Daniel Vettereb48eb02012-04-26 23:28:12 +02004966}
4967
Daniel Vetter02d71952012-08-09 16:44:54 +02004968void i915_update_gfx_val(struct drm_i915_private *dev_priv)
4969{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00004970 struct drm_device *dev = dev_priv->dev;
4971
4972 if (INTEL_INFO(dev)->gen != 5)
Daniel Vetter02d71952012-08-09 16:44:54 +02004973 return;
4974
Daniel Vetter92703882012-08-09 16:46:01 +02004975 spin_lock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02004976
4977 __i915_update_gfx_val(dev_priv);
4978
Daniel Vetter92703882012-08-09 16:46:01 +02004979 spin_unlock_irq(&mchdev_lock);
Daniel Vetter02d71952012-08-09 16:44:54 +02004980}
4981
Chris Wilsonf531dcb22012-09-25 10:16:12 +01004982static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
Daniel Vettereb48eb02012-04-26 23:28:12 +02004983{
4984 unsigned long t, corr, state1, corr2, state2;
4985 u32 pxvid, ext_v;
4986
Daniel Vetter02d71952012-08-09 16:44:54 +02004987 assert_spin_locked(&mchdev_lock);
4988
Ben Widawskyb39fb292014-03-19 18:31:11 -07004989 pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->rps.cur_freq * 4));
Daniel Vettereb48eb02012-04-26 23:28:12 +02004990 pxvid = (pxvid >> 24) & 0x7f;
4991 ext_v = pvid_to_extvid(dev_priv, pxvid);
4992
4993 state1 = ext_v;
4994
4995 t = i915_mch_val(dev_priv);
4996
4997 /* Revel in the empirically derived constants */
4998
4999 /* Correction factor in 1/100000 units */
5000 if (t > 80)
5001 corr = ((t * 2349) + 135940);
5002 else if (t >= 50)
5003 corr = ((t * 964) + 29317);
5004 else /* < 50 */
5005 corr = ((t * 301) + 1004);
5006
5007 corr = corr * ((150142 * state1) / 10000 - 78642);
5008 corr /= 100000;
Daniel Vetter20e4d402012-08-08 23:35:39 +02005009 corr2 = (corr * dev_priv->ips.corr);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005010
5011 state2 = (corr2 * state1) / 10000;
5012 state2 /= 100; /* convert to mW */
5013
Daniel Vetter02d71952012-08-09 16:44:54 +02005014 __i915_update_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005015
Daniel Vetter20e4d402012-08-08 23:35:39 +02005016 return dev_priv->ips.gfx_power + state2;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005017}
5018
Chris Wilsonf531dcb22012-09-25 10:16:12 +01005019unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
5020{
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005021 struct drm_device *dev = dev_priv->dev;
Chris Wilsonf531dcb22012-09-25 10:16:12 +01005022 unsigned long val;
5023
Damien Lespiau3d13ef22014-02-07 19:12:47 +00005024 if (INTEL_INFO(dev)->gen != 5)
Chris Wilsonf531dcb22012-09-25 10:16:12 +01005025 return 0;
5026
5027 spin_lock_irq(&mchdev_lock);
5028
5029 val = __i915_gfx_val(dev_priv);
5030
5031 spin_unlock_irq(&mchdev_lock);
5032
5033 return val;
5034}
5035
Daniel Vettereb48eb02012-04-26 23:28:12 +02005036/**
5037 * i915_read_mch_val - return value for IPS use
5038 *
5039 * Calculate and return a value for the IPS driver to use when deciding whether
5040 * we have thermal and power headroom to increase CPU or GPU power budget.
5041 */
5042unsigned long i915_read_mch_val(void)
5043{
5044 struct drm_i915_private *dev_priv;
5045 unsigned long chipset_val, graphics_val, ret = 0;
5046
Daniel Vetter92703882012-08-09 16:46:01 +02005047 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005048 if (!i915_mch_dev)
5049 goto out_unlock;
5050 dev_priv = i915_mch_dev;
5051
Chris Wilsonf531dcb22012-09-25 10:16:12 +01005052 chipset_val = __i915_chipset_val(dev_priv);
5053 graphics_val = __i915_gfx_val(dev_priv);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005054
5055 ret = chipset_val + graphics_val;
5056
5057out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005058 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005059
5060 return ret;
5061}
5062EXPORT_SYMBOL_GPL(i915_read_mch_val);
5063
5064/**
5065 * i915_gpu_raise - raise GPU frequency limit
5066 *
5067 * Raise the limit; IPS indicates we have thermal headroom.
5068 */
5069bool i915_gpu_raise(void)
5070{
5071 struct drm_i915_private *dev_priv;
5072 bool ret = true;
5073
Daniel Vetter92703882012-08-09 16:46:01 +02005074 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005075 if (!i915_mch_dev) {
5076 ret = false;
5077 goto out_unlock;
5078 }
5079 dev_priv = i915_mch_dev;
5080
Daniel Vetter20e4d402012-08-08 23:35:39 +02005081 if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
5082 dev_priv->ips.max_delay--;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005083
5084out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005085 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005086
5087 return ret;
5088}
5089EXPORT_SYMBOL_GPL(i915_gpu_raise);
5090
5091/**
5092 * i915_gpu_lower - lower GPU frequency limit
5093 *
5094 * IPS indicates we're close to a thermal limit, so throttle back the GPU
5095 * frequency maximum.
5096 */
5097bool i915_gpu_lower(void)
5098{
5099 struct drm_i915_private *dev_priv;
5100 bool ret = true;
5101
Daniel Vetter92703882012-08-09 16:46:01 +02005102 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005103 if (!i915_mch_dev) {
5104 ret = false;
5105 goto out_unlock;
5106 }
5107 dev_priv = i915_mch_dev;
5108
Daniel Vetter20e4d402012-08-08 23:35:39 +02005109 if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
5110 dev_priv->ips.max_delay++;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005111
5112out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005113 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005114
5115 return ret;
5116}
5117EXPORT_SYMBOL_GPL(i915_gpu_lower);
5118
5119/**
5120 * i915_gpu_busy - indicate GPU business to IPS
5121 *
5122 * Tell the IPS driver whether or not the GPU is busy.
5123 */
5124bool i915_gpu_busy(void)
5125{
5126 struct drm_i915_private *dev_priv;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01005127 struct intel_engine_cs *ring;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005128 bool ret = false;
Chris Wilsonf047e392012-07-21 12:31:41 +01005129 int i;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005130
Daniel Vetter92703882012-08-09 16:46:01 +02005131 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005132 if (!i915_mch_dev)
5133 goto out_unlock;
5134 dev_priv = i915_mch_dev;
5135
Chris Wilsonf047e392012-07-21 12:31:41 +01005136 for_each_ring(ring, dev_priv, i)
5137 ret |= !list_empty(&ring->request_list);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005138
5139out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005140 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005141
5142 return ret;
5143}
5144EXPORT_SYMBOL_GPL(i915_gpu_busy);
5145
5146/**
5147 * i915_gpu_turbo_disable - disable graphics turbo
5148 *
5149 * Disable graphics turbo by resetting the max frequency and setting the
5150 * current frequency to the default.
5151 */
5152bool i915_gpu_turbo_disable(void)
5153{
5154 struct drm_i915_private *dev_priv;
5155 bool ret = true;
5156
Daniel Vetter92703882012-08-09 16:46:01 +02005157 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005158 if (!i915_mch_dev) {
5159 ret = false;
5160 goto out_unlock;
5161 }
5162 dev_priv = i915_mch_dev;
5163
Daniel Vetter20e4d402012-08-08 23:35:39 +02005164 dev_priv->ips.max_delay = dev_priv->ips.fstart;
Daniel Vettereb48eb02012-04-26 23:28:12 +02005165
Daniel Vetter20e4d402012-08-08 23:35:39 +02005166 if (!ironlake_set_drps(dev_priv->dev, dev_priv->ips.fstart))
Daniel Vettereb48eb02012-04-26 23:28:12 +02005167 ret = false;
5168
5169out_unlock:
Daniel Vetter92703882012-08-09 16:46:01 +02005170 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005171
5172 return ret;
5173}
5174EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
5175
5176/**
5177 * Tells the intel_ips driver that the i915 driver is now loaded, if
5178 * IPS got loaded first.
5179 *
5180 * This awkward dance is so that neither module has to depend on the
5181 * other in order for IPS to do the appropriate communication of
5182 * GPU turbo limits to i915.
5183 */
5184static void
5185ips_ping_for_i915_load(void)
5186{
5187 void (*link)(void);
5188
5189 link = symbol_get(ips_link_to_i915_driver);
5190 if (link) {
5191 link();
5192 symbol_put(ips_link_to_i915_driver);
5193 }
5194}
5195
5196void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
5197{
Daniel Vetter02d71952012-08-09 16:44:54 +02005198 /* We only register the i915 ips part with intel-ips once everything is
5199 * set up, to avoid intel-ips sneaking in and reading bogus values. */
Daniel Vetter92703882012-08-09 16:46:01 +02005200 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005201 i915_mch_dev = dev_priv;
Daniel Vetter92703882012-08-09 16:46:01 +02005202 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005203
5204 ips_ping_for_i915_load();
5205}
5206
5207void intel_gpu_ips_teardown(void)
5208{
Daniel Vetter92703882012-08-09 16:46:01 +02005209 spin_lock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005210 i915_mch_dev = NULL;
Daniel Vetter92703882012-08-09 16:46:01 +02005211 spin_unlock_irq(&mchdev_lock);
Daniel Vettereb48eb02012-04-26 23:28:12 +02005212}
Deepak S76c3552f2014-01-30 23:08:16 +05305213
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005214static void intel_init_emon(struct drm_device *dev)
Eugeni Dodonovdde18882012-04-18 15:29:24 -03005215{
5216 struct drm_i915_private *dev_priv = dev->dev_private;
5217 u32 lcfuse;
5218 u8 pxw[16];
5219 int i;
5220
5221 /* Disable to program */
5222 I915_WRITE(ECR, 0);
5223 POSTING_READ(ECR);
5224
5225 /* Program energy weights for various events */
5226 I915_WRITE(SDEW, 0x15040d00);
5227 I915_WRITE(CSIEW0, 0x007f0000);
5228 I915_WRITE(CSIEW1, 0x1e220004);
5229 I915_WRITE(CSIEW2, 0x04000004);
5230
5231 for (i = 0; i < 5; i++)
5232 I915_WRITE(PEW + (i * 4), 0);
5233 for (i = 0; i < 3; i++)
5234 I915_WRITE(DEW + (i * 4), 0);
5235
5236 /* Program P-state weights to account for frequency power adjustment */
5237 for (i = 0; i < 16; i++) {
5238 u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
5239 unsigned long freq = intel_pxfreq(pxvidfreq);
5240 unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
5241 PXVFREQ_PX_SHIFT;
5242 unsigned long val;
5243
5244 val = vid * vid;
5245 val *= (freq / 1000);
5246 val *= 255;
5247 val /= (127*127*900);
5248 if (val > 0xff)
5249 DRM_ERROR("bad pxval: %ld\n", val);
5250 pxw[i] = val;
5251 }
5252 /* Render standby states get 0 weight */
5253 pxw[14] = 0;
5254 pxw[15] = 0;
5255
5256 for (i = 0; i < 4; i++) {
5257 u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
5258 (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
5259 I915_WRITE(PXW + (i * 4), val);
5260 }
5261
5262 /* Adjust magic regs to magic values (more experimental results) */
5263 I915_WRITE(OGW0, 0);
5264 I915_WRITE(OGW1, 0);
5265 I915_WRITE(EG0, 0x00007f00);
5266 I915_WRITE(EG1, 0x0000000e);
5267 I915_WRITE(EG2, 0x000e0000);
5268 I915_WRITE(EG3, 0x68000300);
5269 I915_WRITE(EG4, 0x42000000);
5270 I915_WRITE(EG5, 0x00140031);
5271 I915_WRITE(EG6, 0);
5272 I915_WRITE(EG7, 0);
5273
5274 for (i = 0; i < 8; i++)
5275 I915_WRITE(PXWL + (i * 4), 0);
5276
5277 /* Enable PMON + select events */
5278 I915_WRITE(ECR, 0x80000019);
5279
5280 lcfuse = I915_READ(LCFUSE02);
5281
Daniel Vetter20e4d402012-08-08 23:35:39 +02005282 dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
Eugeni Dodonovdde18882012-04-18 15:29:24 -03005283}
5284
Imre Deakae484342014-03-31 15:10:44 +03005285void intel_init_gt_powersave(struct drm_device *dev)
5286{
Imre Deake6069ca2014-04-18 16:01:02 +03005287 i915.enable_rc6 = sanitize_rc6_option(dev, i915.enable_rc6);
5288
Deepak S38807742014-05-23 21:00:15 +05305289 if (IS_CHERRYVIEW(dev))
5290 cherryview_init_gt_powersave(dev);
5291 else if (IS_VALLEYVIEW(dev))
Imre Deak4e805192014-04-14 20:24:41 +03005292 valleyview_init_gt_powersave(dev);
Imre Deakae484342014-03-31 15:10:44 +03005293}
5294
5295void intel_cleanup_gt_powersave(struct drm_device *dev)
5296{
Deepak S38807742014-05-23 21:00:15 +05305297 if (IS_CHERRYVIEW(dev))
5298 return;
5299 else if (IS_VALLEYVIEW(dev))
Imre Deak4e805192014-04-14 20:24:41 +03005300 valleyview_cleanup_gt_powersave(dev);
Imre Deakae484342014-03-31 15:10:44 +03005301}
5302
Jesse Barnes156c7ca2014-06-12 08:35:45 -07005303/**
5304 * intel_suspend_gt_powersave - suspend PM work and helper threads
5305 * @dev: drm device
5306 *
5307 * We don't want to disable RC6 or other features here, we just want
5308 * to make sure any work we've queued has finished and won't bother
5309 * us while we're suspended.
5310 */
5311void intel_suspend_gt_powersave(struct drm_device *dev)
5312{
5313 struct drm_i915_private *dev_priv = dev->dev_private;
5314
5315 /* Interrupts should be disabled already to avoid re-arming. */
Jesse Barnes9df7575f2014-06-20 09:29:20 -07005316 WARN_ON(intel_irqs_enabled(dev_priv));
Jesse Barnes156c7ca2014-06-12 08:35:45 -07005317
5318 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
5319
5320 cancel_work_sync(&dev_priv->rps.work);
Deepak Sb47adc12014-06-20 20:03:02 +05305321
5322 /* Force GPU to min freq during suspend */
5323 gen6_rps_idle(dev_priv);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07005324}
5325
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005326void intel_disable_gt_powersave(struct drm_device *dev)
5327{
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005328 struct drm_i915_private *dev_priv = dev->dev_private;
5329
Daniel Vetterfd0c0642013-04-24 11:13:35 +02005330 /* Interrupts should be disabled already to avoid re-arming. */
Jesse Barnes9df7575f2014-06-20 09:29:20 -07005331 WARN_ON(intel_irqs_enabled(dev_priv));
Daniel Vetterfd0c0642013-04-24 11:13:35 +02005332
Daniel Vetter930ebb42012-06-29 23:32:16 +02005333 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005334 ironlake_disable_drps(dev);
Daniel Vetter930ebb42012-06-29 23:32:16 +02005335 ironlake_disable_rc6(dev);
Deepak S38807742014-05-23 21:00:15 +05305336 } else if (INTEL_INFO(dev)->gen >= 6) {
Daniel Vetter10d8d362014-06-12 17:48:52 +02005337 intel_suspend_gt_powersave(dev);
Imre Deake4948372014-05-12 18:35:04 +03005338
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005339 mutex_lock(&dev_priv->rps.hw_lock);
Deepak S38807742014-05-23 21:00:15 +05305340 if (IS_CHERRYVIEW(dev))
5341 cherryview_disable_rps(dev);
5342 else if (IS_VALLEYVIEW(dev))
Jesse Barnesd20d4f02013-04-23 10:09:28 -07005343 valleyview_disable_rps(dev);
5344 else
5345 gen6_disable_rps(dev);
Chris Wilsonc0951f02013-10-10 21:58:50 +01005346 dev_priv->rps.enabled = false;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005347 mutex_unlock(&dev_priv->rps.hw_lock);
Daniel Vetter930ebb42012-06-29 23:32:16 +02005348 }
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005349}
5350
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005351static void intel_gen6_powersave_work(struct work_struct *work)
5352{
5353 struct drm_i915_private *dev_priv =
5354 container_of(work, struct drm_i915_private,
5355 rps.delayed_resume_work.work);
5356 struct drm_device *dev = dev_priv->dev;
5357
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005358 mutex_lock(&dev_priv->rps.hw_lock);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005359
Deepak S38807742014-05-23 21:00:15 +05305360 if (IS_CHERRYVIEW(dev)) {
5361 cherryview_enable_rps(dev);
5362 } else if (IS_VALLEYVIEW(dev)) {
Jesse Barnes0a073b82013-04-17 15:54:58 -07005363 valleyview_enable_rps(dev);
Ben Widawsky6edee7f2013-11-02 21:07:52 -07005364 } else if (IS_BROADWELL(dev)) {
5365 gen8_enable_rps(dev);
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005366 __gen6_update_ring_freq(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005367 } else {
5368 gen6_enable_rps(dev);
Imre Deakc2bc2fc2014-04-18 16:16:23 +03005369 __gen6_update_ring_freq(dev);
Jesse Barnes0a073b82013-04-17 15:54:58 -07005370 }
Chris Wilsonc0951f02013-10-10 21:58:50 +01005371 dev_priv->rps.enabled = true;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005372 mutex_unlock(&dev_priv->rps.hw_lock);
Imre Deakc6df39b2014-04-14 20:24:29 +03005373
5374 intel_runtime_pm_put(dev_priv);
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005375}
5376
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005377void intel_enable_gt_powersave(struct drm_device *dev)
5378{
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005379 struct drm_i915_private *dev_priv = dev->dev_private;
5380
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005381 if (IS_IRONLAKE_M(dev)) {
Imre Deakdc1d0132014-04-14 20:24:28 +03005382 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005383 ironlake_enable_drps(dev);
5384 ironlake_enable_rc6(dev);
5385 intel_init_emon(dev);
Imre Deakdc1d0132014-04-14 20:24:28 +03005386 mutex_unlock(&dev->struct_mutex);
Deepak S38807742014-05-23 21:00:15 +05305387 } else if (INTEL_INFO(dev)->gen >= 6) {
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005388 /*
5389 * PCU communication is slow and this doesn't need to be
5390 * done at any specific time, so do this out of our fast path
5391 * to make resume and init faster.
Imre Deakc6df39b2014-04-14 20:24:29 +03005392 *
5393 * We depend on the HW RC6 power context save/restore
5394 * mechanism when entering D3 through runtime PM suspend. So
5395 * disable RPM until RPS/RC6 is properly setup. We can only
5396 * get here via the driver load/system resume/runtime resume
5397 * paths, so the _noresume version is enough (and in case of
5398 * runtime resume it's necessary).
Jesse Barnes1a01ab32012-11-02 11:14:00 -07005399 */
Imre Deakc6df39b2014-04-14 20:24:29 +03005400 if (schedule_delayed_work(&dev_priv->rps.delayed_resume_work,
5401 round_jiffies_up_relative(HZ)))
5402 intel_runtime_pm_get_noresume(dev_priv);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02005403 }
5404}
5405
Imre Deakc6df39b2014-04-14 20:24:29 +03005406void intel_reset_gt_powersave(struct drm_device *dev)
5407{
5408 struct drm_i915_private *dev_priv = dev->dev_private;
5409
5410 dev_priv->rps.enabled = false;
5411 intel_enable_gt_powersave(dev);
5412}
5413
Daniel Vetter3107bd42012-10-31 22:52:31 +01005414static void ibx_init_clock_gating(struct drm_device *dev)
5415{
5416 struct drm_i915_private *dev_priv = dev->dev_private;
5417
5418 /*
5419 * On Ibex Peak and Cougar Point, we need to disable clock
5420 * gating for the panel power sequencer or it will fail to
5421 * start up when no ports are active.
5422 */
5423 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
5424}
5425
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005426static void g4x_disable_trickle_feed(struct drm_device *dev)
5427{
5428 struct drm_i915_private *dev_priv = dev->dev_private;
5429 int pipe;
5430
Damien Lespiau055e3932014-08-18 13:49:10 +01005431 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005432 I915_WRITE(DSPCNTR(pipe),
5433 I915_READ(DSPCNTR(pipe)) |
5434 DISPPLANE_TRICKLE_FEED_DISABLE);
Ville Syrjälä1dba99f2013-10-01 18:02:18 +03005435 intel_flush_primary_plane(dev_priv, pipe);
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005436 }
5437}
5438
Ville Syrjälä017636c2013-12-05 15:51:37 +02005439static void ilk_init_lp_watermarks(struct drm_device *dev)
5440{
5441 struct drm_i915_private *dev_priv = dev->dev_private;
5442
5443 I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
5444 I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
5445 I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
5446
5447 /*
5448 * Don't touch WM1S_LP_EN here.
5449 * Doing so could cause underruns.
5450 */
5451}
5452
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005453static void ironlake_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005454{
5455 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau231e54f2012-10-19 17:55:41 +01005456 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005457
Damien Lespiauf1e8fa52013-06-07 17:41:09 +01005458 /*
5459 * Required for FBC
5460 * WaFbcDisableDpfcClockGating:ilk
5461 */
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01005462 dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
5463 ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
5464 ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005465
5466 I915_WRITE(PCH_3DCGDIS0,
5467 MARIUNIT_CLOCK_GATE_DISABLE |
5468 SVSMUNIT_CLOCK_GATE_DISABLE);
5469 I915_WRITE(PCH_3DCGDIS1,
5470 VFMUNIT_CLOCK_GATE_DISABLE);
5471
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005472 /*
5473 * According to the spec the following bits should be set in
5474 * order to enable memory self-refresh
5475 * The bit 22/21 of 0x42004
5476 * The bit 5 of 0x42020
5477 * The bit 15 of 0x45000
5478 */
5479 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5480 (I915_READ(ILK_DISPLAY_CHICKEN2) |
5481 ILK_DPARB_GATE | ILK_VSDPFD_FULL));
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01005482 dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005483 I915_WRITE(DISP_ARB_CTL,
5484 (I915_READ(DISP_ARB_CTL) |
5485 DISP_FBC_WM_DIS));
Ville Syrjälä017636c2013-12-05 15:51:37 +02005486
5487 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005488
5489 /*
5490 * Based on the document from hardware guys the following bits
5491 * should be set unconditionally in order to enable FBC.
5492 * The bit 22 of 0x42000
5493 * The bit 22 of 0x42004
5494 * The bit 7,8,9 of 0x42020.
5495 */
5496 if (IS_IRONLAKE_M(dev)) {
Damien Lespiau4bb35332013-06-14 15:23:24 +01005497 /* WaFbcAsynchFlipDisableFbcQueue:ilk */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005498 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5499 I915_READ(ILK_DISPLAY_CHICKEN1) |
5500 ILK_FBCQ_DIS);
5501 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5502 I915_READ(ILK_DISPLAY_CHICKEN2) |
5503 ILK_DPARB_GATE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005504 }
5505
Damien Lespiau4d47e4f2012-10-19 17:55:42 +01005506 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
5507
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005508 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5509 I915_READ(ILK_DISPLAY_CHICKEN2) |
5510 ILK_ELPIN_409_SELECT);
5511 I915_WRITE(_3D_CHICKEN2,
5512 _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
5513 _3D_CHICKEN2_WM_READ_PIPELINED);
Daniel Vetter4358a372012-10-18 11:49:51 +02005514
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005515 /* WaDisableRenderCachePipelinedFlush:ilk */
Daniel Vetter4358a372012-10-18 11:49:51 +02005516 I915_WRITE(CACHE_MODE_0,
5517 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Daniel Vetter3107bd42012-10-31 22:52:31 +01005518
Akash Goel4e046322014-04-04 17:14:38 +05305519 /* WaDisable_RenderCache_OperationalFlush:ilk */
5520 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5521
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005522 g4x_disable_trickle_feed(dev);
Ville Syrjäläbdad2b22013-06-07 10:47:03 +03005523
Daniel Vetter3107bd42012-10-31 22:52:31 +01005524 ibx_init_clock_gating(dev);
5525}
5526
5527static void cpt_init_clock_gating(struct drm_device *dev)
5528{
5529 struct drm_i915_private *dev_priv = dev->dev_private;
5530 int pipe;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03005531 uint32_t val;
Daniel Vetter3107bd42012-10-31 22:52:31 +01005532
5533 /*
5534 * On Ibex Peak and Cougar Point, we need to disable clock
5535 * gating for the panel power sequencer or it will fail to
5536 * start up when no ports are active.
5537 */
Jesse Barnescd664072013-10-02 10:34:19 -07005538 I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
5539 PCH_DPLUNIT_CLOCK_GATE_DISABLE |
5540 PCH_CPUNIT_CLOCK_GATE_DISABLE);
Daniel Vetter3107bd42012-10-31 22:52:31 +01005541 I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
5542 DPLS_EDP_PPS_FIX_DIS);
Takashi Iwai335c07b2012-12-11 11:46:29 +01005543 /* The below fixes the weird display corruption, a few pixels shifted
5544 * downward, on (only) LVDS of some HP laptops with IVY.
5545 */
Damien Lespiau055e3932014-08-18 13:49:10 +01005546 for_each_pipe(dev_priv, pipe) {
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03005547 val = I915_READ(TRANS_CHICKEN2(pipe));
5548 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
5549 val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005550 if (dev_priv->vbt.fdi_rx_polarity_inverted)
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03005551 val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03005552 val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
5553 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
5554 val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
Paulo Zanoni3f704fa2013-04-08 15:48:07 -03005555 I915_WRITE(TRANS_CHICKEN2(pipe), val);
5556 }
Daniel Vetter3107bd42012-10-31 22:52:31 +01005557 /* WADP0ClockGatingDisable */
Damien Lespiau055e3932014-08-18 13:49:10 +01005558 for_each_pipe(dev_priv, pipe) {
Daniel Vetter3107bd42012-10-31 22:52:31 +01005559 I915_WRITE(TRANS_CHICKEN1(pipe),
5560 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
5561 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005562}
5563
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01005564static void gen6_check_mch_setup(struct drm_device *dev)
5565{
5566 struct drm_i915_private *dev_priv = dev->dev_private;
5567 uint32_t tmp;
5568
5569 tmp = I915_READ(MCH_SSKPD);
Daniel Vetterdf662a22014-08-04 11:17:25 +02005570 if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL)
5571 DRM_DEBUG_KMS("Wrong MCH_SSKPD value: 0x%08x This can cause underruns.\n",
5572 tmp);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01005573}
5574
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005575static void gen6_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005576{
5577 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau231e54f2012-10-19 17:55:41 +01005578 uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005579
Damien Lespiau231e54f2012-10-19 17:55:41 +01005580 I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005581
5582 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5583 I915_READ(ILK_DISPLAY_CHICKEN2) |
5584 ILK_ELPIN_409_SELECT);
5585
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005586 /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
Daniel Vetter42839082012-12-14 23:38:28 +01005587 I915_WRITE(_3D_CHICKEN,
5588 _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
5589
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005590 /* WaSetupGtModeTdRowDispatch:snb */
Daniel Vetter6547fbd2012-12-14 23:38:29 +01005591 if (IS_SNB_GT1(dev))
5592 I915_WRITE(GEN6_GT_MODE,
5593 _MASKED_BIT_ENABLE(GEN6_TD_FOUR_ROW_DISPATCH_DISABLE));
5594
Akash Goel4e046322014-04-04 17:14:38 +05305595 /* WaDisable_RenderCache_OperationalFlush:snb */
5596 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5597
Ville Syrjälä8d85d272014-02-04 21:59:15 +02005598 /*
5599 * BSpec recoomends 8x4 when MSAA is used,
5600 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02005601 *
5602 * Note that PS/WM thread counts depend on the WIZ hashing
5603 * disable bit, which we don't touch here, but it's good
5604 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjälä8d85d272014-02-04 21:59:15 +02005605 */
5606 I915_WRITE(GEN6_GT_MODE,
5607 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
5608
Ville Syrjälä017636c2013-12-05 15:51:37 +02005609 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005610
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005611 I915_WRITE(CACHE_MODE_0,
Daniel Vetter50743292012-04-26 22:02:54 +02005612 _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005613
5614 I915_WRITE(GEN6_UCGCTL1,
5615 I915_READ(GEN6_UCGCTL1) |
5616 GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
5617 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
5618
5619 /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
5620 * gating disable must be set. Failure to set it results in
5621 * flickering pixels due to Z write ordering failures after
5622 * some amount of runtime in the Mesa "fire" demo, and Unigine
5623 * Sanctuary and Tropics, and apparently anything else with
5624 * alpha test or pixel discard.
5625 *
5626 * According to the spec, bit 11 (RCCUNIT) must also be set,
5627 * but we didn't debug actual testcases to find it out.
Jesse Barnes0f846f82012-06-14 11:04:47 -07005628 *
Ville Syrjäläef593182014-01-22 21:32:47 +02005629 * WaDisableRCCUnitClockGating:snb
5630 * WaDisableRCPBUnitClockGating:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005631 */
5632 I915_WRITE(GEN6_UCGCTL2,
5633 GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
5634 GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
5635
Ville Syrjälä5eb146d2014-02-04 21:59:16 +02005636 /* WaStripsFansDisableFastClipPerformanceFix:snb */
Ville Syrjälä743b57d2014-02-04 21:59:17 +02005637 I915_WRITE(_3D_CHICKEN3,
5638 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005639
5640 /*
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02005641 * Bspec says:
5642 * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
5643 * 3DSTATE_SF number of SF output attributes is more than 16."
5644 */
5645 I915_WRITE(_3D_CHICKEN3,
5646 _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
5647
5648 /*
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005649 * According to the spec the following bits should be
5650 * set in order to enable memory self-refresh and fbc:
5651 * The bit21 and bit22 of 0x42000
5652 * The bit21 and bit22 of 0x42004
5653 * The bit5 and bit7 of 0x42020
5654 * The bit14 of 0x70180
5655 * The bit14 of 0x71180
Damien Lespiau4bb35332013-06-14 15:23:24 +01005656 *
5657 * WaFbcAsynchFlipDisableFbcQueue:snb
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005658 */
5659 I915_WRITE(ILK_DISPLAY_CHICKEN1,
5660 I915_READ(ILK_DISPLAY_CHICKEN1) |
5661 ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
5662 I915_WRITE(ILK_DISPLAY_CHICKEN2,
5663 I915_READ(ILK_DISPLAY_CHICKEN2) |
5664 ILK_DPARB_GATE | ILK_VSDPFD_FULL);
Damien Lespiau231e54f2012-10-19 17:55:41 +01005665 I915_WRITE(ILK_DSPCLK_GATE_D,
5666 I915_READ(ILK_DSPCLK_GATE_D) |
5667 ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
5668 ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005669
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005670 g4x_disable_trickle_feed(dev);
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07005671
Daniel Vetter3107bd42012-10-31 22:52:31 +01005672 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01005673
5674 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005675}
5676
5677static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
5678{
5679 uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
5680
Ville Syrjälä3aad9052014-01-22 21:32:59 +02005681 /*
Ville Syrjälä46680e02014-01-22 21:33:01 +02005682 * WaVSThreadDispatchOverride:ivb,vlv
Ville Syrjälä3aad9052014-01-22 21:32:59 +02005683 *
5684 * This actually overrides the dispatch
5685 * mode for all thread types.
5686 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005687 reg &= ~GEN7_FF_SCHED_MASK;
5688 reg |= GEN7_FF_TS_SCHED_HW;
5689 reg |= GEN7_FF_VS_SCHED_HW;
5690 reg |= GEN7_FF_DS_SCHED_HW;
5691
5692 I915_WRITE(GEN7_FF_THREAD_MODE, reg);
5693}
5694
Paulo Zanoni17a303e2012-11-20 15:12:07 -02005695static void lpt_init_clock_gating(struct drm_device *dev)
5696{
5697 struct drm_i915_private *dev_priv = dev->dev_private;
5698
5699 /*
5700 * TODO: this bit should only be enabled when really needed, then
5701 * disabled when not needed anymore in order to save power.
5702 */
5703 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
5704 I915_WRITE(SOUTH_DSPCLK_GATE_D,
5705 I915_READ(SOUTH_DSPCLK_GATE_D) |
5706 PCH_LP_PARTITION_LEVEL_DISABLE);
Paulo Zanoni0a790cd2013-04-17 18:15:49 -03005707
5708 /* WADPOClockGatingDisable:hsw */
5709 I915_WRITE(_TRANSA_CHICKEN1,
5710 I915_READ(_TRANSA_CHICKEN1) |
5711 TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
Paulo Zanoni17a303e2012-11-20 15:12:07 -02005712}
5713
Imre Deak7d708ee2013-04-17 14:04:50 +03005714static void lpt_suspend_hw(struct drm_device *dev)
5715{
5716 struct drm_i915_private *dev_priv = dev->dev_private;
5717
5718 if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
5719 uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
5720
5721 val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
5722 I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
5723 }
5724}
5725
Paulo Zanoni47c2bd92014-08-21 17:09:37 -03005726static void broadwell_init_clock_gating(struct drm_device *dev)
Ben Widawsky1020a5c2013-11-02 21:07:06 -07005727{
5728 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00005729 enum pipe pipe;
Ben Widawsky1020a5c2013-11-02 21:07:06 -07005730
5731 I915_WRITE(WM3_LP_ILK, 0);
5732 I915_WRITE(WM2_LP_ILK, 0);
5733 I915_WRITE(WM1_LP_ILK, 0);
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07005734
Ben Widawskyab57fff2013-12-12 15:28:04 -08005735 /* WaSwitchSolVfFArbitrationPriority:bdw */
Ben Widawsky50ed5fb2013-11-02 21:07:40 -07005736 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005737
Ben Widawskyab57fff2013-12-12 15:28:04 -08005738 /* WaPsrDPAMaskVBlankInSRD:bdw */
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005739 I915_WRITE(CHICKEN_PAR1_1,
5740 I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
5741
Ben Widawskyab57fff2013-12-12 15:28:04 -08005742 /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
Damien Lespiau055e3932014-08-18 13:49:10 +01005743 for_each_pipe(dev_priv, pipe) {
Damien Lespiau07d27e22014-03-03 17:31:46 +00005744 I915_WRITE(CHICKEN_PIPESL_1(pipe),
Ville Syrjäläc7c65622014-03-05 13:05:45 +02005745 I915_READ(CHICKEN_PIPESL_1(pipe)) |
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02005746 BDW_DPRS_MASK_VBLANK_SRD);
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005747 }
Ben Widawsky63801f22013-12-12 17:26:03 -08005748
Ben Widawskyab57fff2013-12-12 15:28:04 -08005749 /* WaVSRefCountFullforceMissDisable:bdw */
5750 /* WaDSRefCountFullforceMissDisable:bdw */
5751 I915_WRITE(GEN7_FF_THREAD_MODE,
5752 I915_READ(GEN7_FF_THREAD_MODE) &
5753 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjälä36075a42014-02-04 21:59:21 +02005754
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02005755 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
5756 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02005757
5758 /* WaDisableSDEUnitClockGating:bdw */
5759 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
5760 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Damien Lespiau5d708682014-03-26 18:41:51 +00005761
Paulo Zanoni89d6b2b2014-08-21 17:09:36 -03005762 lpt_init_clock_gating(dev);
Ben Widawsky1020a5c2013-11-02 21:07:06 -07005763}
5764
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005765static void haswell_init_clock_gating(struct drm_device *dev)
5766{
5767 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005768
Ville Syrjälä017636c2013-12-05 15:51:37 +02005769 ilk_init_lp_watermarks(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005770
Francisco Jerezf3fc4882013-10-02 15:53:16 -07005771 /* L3 caching of data atomics doesn't work -- disable it. */
5772 I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
5773 I915_WRITE(HSW_ROW_CHICKEN3,
5774 _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
5775
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005776 /* This is required by WaCatErrorRejectionIssue:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005777 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
5778 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
5779 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
5780
Ville Syrjäläe36ea7f2014-01-22 21:33:00 +02005781 /* WaVSRefCountFullforceMissDisable:hsw */
5782 I915_WRITE(GEN7_FF_THREAD_MODE,
5783 I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005784
Akash Goel4e046322014-04-04 17:14:38 +05305785 /* WaDisable_RenderCache_OperationalFlush:hsw */
5786 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5787
Chia-I Wufe27c602014-01-28 13:29:33 +08005788 /* enable HiZ Raw Stall Optimization */
5789 I915_WRITE(CACHE_MODE_0_GEN7,
5790 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
5791
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005792 /* WaDisable4x2SubspanOptimization:hsw */
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005793 I915_WRITE(CACHE_MODE_1,
5794 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03005795
Ville Syrjäläa12c4962014-02-04 21:59:20 +02005796 /*
5797 * BSpec recommends 8x4 when MSAA is used,
5798 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02005799 *
5800 * Note that PS/WM thread counts depend on the WIZ hashing
5801 * disable bit, which we don't touch here, but it's good
5802 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa12c4962014-02-04 21:59:20 +02005803 */
5804 I915_WRITE(GEN7_GT_MODE,
5805 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
5806
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005807 /* WaSwitchSolVfFArbitrationPriority:hsw */
Ben Widawskye3dff582013-03-20 14:49:14 -07005808 I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
5809
Paulo Zanoni90a88642013-05-03 17:23:45 -03005810 /* WaRsPkgCStateDisplayPMReq:hsw */
5811 I915_WRITE(CHICKEN_PAR1_1,
5812 I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03005813
Paulo Zanoni17a303e2012-11-20 15:12:07 -02005814 lpt_init_clock_gating(dev);
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03005815}
5816
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005817static void ivybridge_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005818{
5819 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawsky20848222012-05-04 18:58:59 -07005820 uint32_t snpcr;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005821
Ville Syrjälä017636c2013-12-05 15:51:37 +02005822 ilk_init_lp_watermarks(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005823
Damien Lespiau231e54f2012-10-19 17:55:41 +01005824 I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005825
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005826 /* WaDisableEarlyCull:ivb */
Jesse Barnes87f80202012-10-02 17:43:41 -05005827 I915_WRITE(_3D_CHICKEN3,
5828 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
5829
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005830 /* WaDisableBackToBackFlipFix:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005831 I915_WRITE(IVB_CHICKEN3,
5832 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
5833 CHICKEN3_DGMG_DONE_FIX_DISABLE);
5834
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005835 /* WaDisablePSDDualDispatchEnable:ivb */
Jesse Barnes12f33822012-10-25 12:15:45 -07005836 if (IS_IVB_GT1(dev))
5837 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
5838 _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07005839
Akash Goel4e046322014-04-04 17:14:38 +05305840 /* WaDisable_RenderCache_OperationalFlush:ivb */
5841 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5842
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005843 /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005844 I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
5845 GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
5846
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005847 /* WaApplyL3ControlAndL3ChickenMode:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005848 I915_WRITE(GEN7_L3CNTLREG1,
5849 GEN7_WA_FOR_GEN7_L3_CONTROL);
5850 I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
Jesse Barnes8ab43972012-10-25 12:15:42 -07005851 GEN7_WA_L3_CHICKEN_MODE);
5852 if (IS_IVB_GT1(dev))
5853 I915_WRITE(GEN7_ROW_CHICKEN2,
5854 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02005855 else {
5856 /* must write both registers */
5857 I915_WRITE(GEN7_ROW_CHICKEN2,
5858 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Jesse Barnes8ab43972012-10-25 12:15:42 -07005859 I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
5860 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
Ville Syrjälä412236c2014-01-22 21:32:44 +02005861 }
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005862
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005863 /* WaForceL3Serialization:ivb */
Jesse Barnes61939d92012-10-02 17:43:38 -05005864 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
5865 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
5866
Ville Syrjälä1b80a19a2014-01-22 21:32:53 +02005867 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07005868 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005869 * This implements the WaDisableRCZUnitClockGating:ivb workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07005870 */
5871 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä28acf3b2014-01-22 21:32:48 +02005872 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07005873
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005874 /* This is required by WaCatErrorRejectionIssue:ivb */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005875 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
5876 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
5877 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
5878
Ville Syrjälä0e088b82013-06-07 10:47:04 +03005879 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005880
5881 gen7_setup_fixed_func_scheduler(dev_priv);
Daniel Vetter97e19302012-04-24 16:00:21 +02005882
Chris Wilson22721342014-03-04 09:41:43 +00005883 if (0) { /* causes HiZ corruption on ivb:gt1 */
5884 /* enable HiZ Raw Stall Optimization */
5885 I915_WRITE(CACHE_MODE_0_GEN7,
5886 _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
5887 }
Chia-I Wu116f2b62014-01-28 13:29:34 +08005888
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005889 /* WaDisable4x2SubspanOptimization:ivb */
Daniel Vetter97e19302012-04-24 16:00:21 +02005890 I915_WRITE(CACHE_MODE_1,
5891 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Ben Widawsky20848222012-05-04 18:58:59 -07005892
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02005893 /*
5894 * BSpec recommends 8x4 when MSAA is used,
5895 * however in practice 16x4 seems fastest.
Ville Syrjäläc5c98a52014-02-05 12:43:47 +02005896 *
5897 * Note that PS/WM thread counts depend on the WIZ hashing
5898 * disable bit, which we don't touch here, but it's good
5899 * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02005900 */
5901 I915_WRITE(GEN7_GT_MODE,
5902 GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
5903
Ben Widawsky20848222012-05-04 18:58:59 -07005904 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5905 snpcr &= ~GEN6_MBC_SNPCR_MASK;
5906 snpcr |= GEN6_MBC_SNPCR_MED;
5907 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
Daniel Vetter3107bd42012-10-31 22:52:31 +01005908
Ben Widawskyab5c6082013-04-05 13:12:41 -07005909 if (!HAS_PCH_NOP(dev))
5910 cpt_init_clock_gating(dev);
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01005911
5912 gen6_check_mch_setup(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005913}
5914
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03005915static void valleyview_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005916{
5917 struct drm_i915_private *dev_priv = dev->dev_private;
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005918
Ville Syrjäläd7fe0cc2013-05-21 18:01:50 +03005919 I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005920
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005921 /* WaDisableEarlyCull:vlv */
Jesse Barnes87f80202012-10-02 17:43:41 -05005922 I915_WRITE(_3D_CHICKEN3,
5923 _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
5924
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005925 /* WaDisableBackToBackFlipFix:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005926 I915_WRITE(IVB_CHICKEN3,
5927 CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
5928 CHICKEN3_DGMG_DONE_FIX_DISABLE);
5929
Ville Syrjäläfad7d362014-01-22 21:32:39 +02005930 /* WaPsdDispatchEnable:vlv */
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005931 /* WaDisablePSDDualDispatchEnable:vlv */
Jesse Barnes12f33822012-10-25 12:15:45 -07005932 I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
Jesse Barnesd3bc0302013-03-08 10:45:51 -08005933 _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
5934 GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
Jesse Barnes12f33822012-10-25 12:15:45 -07005935
Akash Goel4e046322014-04-04 17:14:38 +05305936 /* WaDisable_RenderCache_OperationalFlush:vlv */
5937 I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
5938
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005939 /* WaForceL3Serialization:vlv */
Jesse Barnes61939d92012-10-02 17:43:38 -05005940 I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
5941 ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
5942
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005943 /* WaDisableDopClockGating:vlv */
Jesse Barnes8ab43972012-10-25 12:15:42 -07005944 I915_WRITE(GEN7_ROW_CHICKEN2,
5945 _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
5946
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005947 /* This is required by WaCatErrorRejectionIssue:vlv */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005948 I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
5949 I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
5950 GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
5951
Ville Syrjälä46680e02014-01-22 21:33:01 +02005952 gen7_setup_fixed_func_scheduler(dev_priv);
5953
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02005954 /*
Jesse Barnes0f846f82012-06-14 11:04:47 -07005955 * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005956 * This implements the WaDisableRCZUnitClockGating:vlv workaround.
Jesse Barnes0f846f82012-06-14 11:04:47 -07005957 */
5958 I915_WRITE(GEN6_UCGCTL2,
Ville Syrjälä3c0edae2014-01-22 21:32:56 +02005959 GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
Jesse Barnes0f846f82012-06-14 11:04:47 -07005960
Akash Goelc98f5062014-03-24 23:00:07 +05305961 /* WaDisableL3Bank2xClockGate:vlv
5962 * Disabling L3 clock gating- MMIO 940c[25] = 1
5963 * Set bit 25, to disable L3_BANK_2x_CLK_GATING */
5964 I915_WRITE(GEN7_UCGCTL4,
5965 I915_READ(GEN7_UCGCTL4) | GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
Jesse Barnese3f33d42012-06-14 11:04:50 -07005966
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03005967 I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005968
Ville Syrjäläafd58e72014-01-22 21:33:03 +02005969 /*
5970 * BSpec says this must be set, even though
5971 * WaDisable4x2SubspanOptimization isn't listed for VLV.
5972 */
Daniel Vetter6b26c862012-04-24 14:04:12 +02005973 I915_WRITE(CACHE_MODE_1,
5974 _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
Jesse Barnes79831172012-06-20 10:53:12 -07005975
5976 /*
Ville Syrjälä031994e2014-01-22 21:32:46 +02005977 * WaIncreaseL3CreditsForVLVB0:vlv
5978 * This is the hardware default actually.
5979 */
5980 I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
5981
5982 /*
Damien Lespiauecdb4eb72013-05-03 18:48:10 +01005983 * WaDisableVLVClockGating_VBIIssue:vlv
Jesse Barnes2d809572012-10-25 12:15:44 -07005984 * Disable clock gating on th GCFG unit to prevent a delay
5985 * in the reporting of vblank events.
5986 */
Ville Syrjälä7a0d1ee2014-01-22 21:33:04 +02005987 I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03005988}
5989
Ville Syrjäläa4565da2014-04-09 13:28:10 +03005990static void cherryview_init_clock_gating(struct drm_device *dev)
5991{
5992 struct drm_i915_private *dev_priv = dev->dev_private;
5993
5994 I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
5995
5996 I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
Ville Syrjälädd811e72014-04-09 13:28:33 +03005997
Ville Syrjälä232ce332014-04-09 13:28:35 +03005998 /* WaVSRefCountFullforceMissDisable:chv */
5999 /* WaDSRefCountFullforceMissDisable:chv */
6000 I915_WRITE(GEN7_FF_THREAD_MODE,
6001 I915_READ(GEN7_FF_THREAD_MODE) &
6002 ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
Ville Syrjäläacea6f92014-04-09 13:28:36 +03006003
6004 /* WaDisableSemaphoreAndSyncFlipWait:chv */
6005 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
6006 _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
Ville Syrjälä08466972014-04-09 13:28:37 +03006007
6008 /* WaDisableCSUnitClockGating:chv */
6009 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
6010 GEN6_CSUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläc6317802014-04-09 13:28:38 +03006011
6012 /* WaDisableSDEUnitClockGating:chv */
6013 I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
6014 GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
Rafael Barbalhoe0d34ce2014-04-09 13:28:40 +03006015
Ville Syrjäläe4443e42014-04-09 13:28:41 +03006016 /* WaDisableGunitClockGating:chv (pre-production hw) */
6017 I915_WRITE(VLV_GUNIT_CLOCK_GATE, I915_READ(VLV_GUNIT_CLOCK_GATE) |
6018 GINT_DIS);
6019
6020 /* WaDisableFfDopClockGating:chv (pre-production hw) */
6021 I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
6022 _MASKED_BIT_ENABLE(GEN8_FF_DOP_CLOCK_GATE_DISABLE));
6023
6024 /* WaDisableDopClockGating:chv (pre-production hw) */
Ville Syrjäläe4443e42014-04-09 13:28:41 +03006025 I915_WRITE(GEN6_UCGCTL1, I915_READ(GEN6_UCGCTL1) |
6026 GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE);
Ville Syrjäläa4565da2014-04-09 13:28:10 +03006027}
6028
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006029static void g4x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006030{
6031 struct drm_i915_private *dev_priv = dev->dev_private;
6032 uint32_t dspclk_gate;
6033
6034 I915_WRITE(RENCLK_GATE_D1, 0);
6035 I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
6036 GS_UNIT_CLOCK_GATE_DISABLE |
6037 CL_UNIT_CLOCK_GATE_DISABLE);
6038 I915_WRITE(RAMCLK_GATE_D, 0);
6039 dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
6040 OVRUNIT_CLOCK_GATE_DISABLE |
6041 OVCUNIT_CLOCK_GATE_DISABLE;
6042 if (IS_GM45(dev))
6043 dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
6044 I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
Daniel Vetter4358a372012-10-18 11:49:51 +02006045
6046 /* WaDisableRenderCachePipelinedFlush */
6047 I915_WRITE(CACHE_MODE_0,
6048 _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
Ville Syrjäläde1aa622013-06-07 10:47:01 +03006049
Akash Goel4e046322014-04-04 17:14:38 +05306050 /* WaDisable_RenderCache_OperationalFlush:g4x */
6051 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
6052
Ville Syrjälä0e088b82013-06-07 10:47:04 +03006053 g4x_disable_trickle_feed(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006054}
6055
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006056static void crestline_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006057{
6058 struct drm_i915_private *dev_priv = dev->dev_private;
6059
6060 I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
6061 I915_WRITE(RENCLK_GATE_D2, 0);
6062 I915_WRITE(DSPCLK_GATE_D, 0);
6063 I915_WRITE(RAMCLK_GATE_D, 0);
6064 I915_WRITE16(DEUC, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03006065 I915_WRITE(MI_ARB_STATE,
6066 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05306067
6068 /* WaDisable_RenderCache_OperationalFlush:gen4 */
6069 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006070}
6071
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006072static void broadwater_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006073{
6074 struct drm_i915_private *dev_priv = dev->dev_private;
6075
6076 I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
6077 I965_RCC_CLOCK_GATE_DISABLE |
6078 I965_RCPB_CLOCK_GATE_DISABLE |
6079 I965_ISC_CLOCK_GATE_DISABLE |
6080 I965_FBC_CLOCK_GATE_DISABLE);
6081 I915_WRITE(RENCLK_GATE_D2, 0);
Ville Syrjälä20f94962013-06-07 10:47:02 +03006082 I915_WRITE(MI_ARB_STATE,
6083 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Akash Goel4e046322014-04-04 17:14:38 +05306084
6085 /* WaDisable_RenderCache_OperationalFlush:gen4 */
6086 I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006087}
6088
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006089static void gen3_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006090{
6091 struct drm_i915_private *dev_priv = dev->dev_private;
6092 u32 dstate = I915_READ(D_STATE);
6093
6094 dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
6095 DSTATE_DOT_CLOCK_GATING;
6096 I915_WRITE(D_STATE, dstate);
Chris Wilson13a86b82012-04-24 14:51:43 +01006097
6098 if (IS_PINEVIEW(dev))
6099 I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
Daniel Vetter974a3b02012-09-09 11:54:16 +02006100
6101 /* IIR "flip pending" means done if this bit is set */
6102 I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
Ville Syrjälä12fabbcb92014-02-25 15:13:38 +02006103
6104 /* interrupts should cause a wake up from C3 */
Ville Syrjälä32992542014-02-25 15:13:39 +02006105 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_INT_EN));
Ville Syrjälädbb42742014-02-25 15:13:41 +02006106
6107 /* On GEN3 we really need to make sure the ARB C3 LP bit is set */
6108 I915_WRITE(MI_ARB_STATE, _MASKED_BIT_ENABLE(MI_ARB_C3_LP_WRITE_ENABLE));
Ville Syrjälä10383922014-08-15 01:21:54 +03006109
6110 I915_WRITE(MI_ARB_STATE,
6111 _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006112}
6113
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006114static void i85x_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006115{
6116 struct drm_i915_private *dev_priv = dev->dev_private;
6117
6118 I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
Ville Syrjälä54e472a2014-02-25 15:13:40 +02006119
6120 /* interrupts should cause a wake up from C3 */
6121 I915_WRITE(MI_STATE, _MASKED_BIT_ENABLE(MI_AGPBUSY_INT_EN) |
6122 _MASKED_BIT_DISABLE(MI_AGPBUSY_830_MODE));
Ville Syrjälä10383922014-08-15 01:21:54 +03006123
6124 I915_WRITE(MEM_MODE,
6125 _MASKED_BIT_ENABLE(MEM_DISPLAY_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006126}
6127
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006128static void i830_init_clock_gating(struct drm_device *dev)
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006129{
6130 struct drm_i915_private *dev_priv = dev->dev_private;
6131
6132 I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
Ville Syrjälä10383922014-08-15 01:21:54 +03006133
6134 I915_WRITE(MEM_MODE,
6135 _MASKED_BIT_ENABLE(MEM_DISPLAY_A_TRICKLE_FEED_DISABLE) |
6136 _MASKED_BIT_ENABLE(MEM_DISPLAY_B_TRICKLE_FEED_DISABLE));
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006137}
6138
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006139void intel_init_clock_gating(struct drm_device *dev)
6140{
6141 struct drm_i915_private *dev_priv = dev->dev_private;
6142
6143 dev_priv->display.init_clock_gating(dev);
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03006144}
6145
Imre Deak7d708ee2013-04-17 14:04:50 +03006146void intel_suspend_hw(struct drm_device *dev)
6147{
6148 if (HAS_PCH_LPT(dev))
6149 lpt_suspend_hw(dev);
6150}
6151
Paulo Zanonid2dee862014-09-19 16:04:54 -03006152static void intel_init_fbc(struct drm_i915_private *dev_priv)
6153{
Paulo Zanoni9adccc62014-09-19 16:04:55 -03006154 if (!HAS_FBC(dev_priv)) {
6155 dev_priv->fbc.enabled = false;
Paulo Zanonid2dee862014-09-19 16:04:54 -03006156 return;
Paulo Zanoni9adccc62014-09-19 16:04:55 -03006157 }
Paulo Zanonid2dee862014-09-19 16:04:54 -03006158
6159 if (INTEL_INFO(dev_priv)->gen >= 7) {
6160 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
6161 dev_priv->display.enable_fbc = gen7_enable_fbc;
6162 dev_priv->display.disable_fbc = ironlake_disable_fbc;
6163 } else if (INTEL_INFO(dev_priv)->gen >= 5) {
6164 dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
6165 dev_priv->display.enable_fbc = ironlake_enable_fbc;
6166 dev_priv->display.disable_fbc = ironlake_disable_fbc;
6167 } else if (IS_GM45(dev_priv)) {
6168 dev_priv->display.fbc_enabled = g4x_fbc_enabled;
6169 dev_priv->display.enable_fbc = g4x_enable_fbc;
6170 dev_priv->display.disable_fbc = g4x_disable_fbc;
6171 } else {
6172 dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
6173 dev_priv->display.enable_fbc = i8xx_enable_fbc;
6174 dev_priv->display.disable_fbc = i8xx_disable_fbc;
6175
6176 /* This value was pulled out of someone's hat */
6177 I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT);
6178 }
Paulo Zanoni9adccc62014-09-19 16:04:55 -03006179
6180 dev_priv->fbc.enabled = dev_priv->display.fbc_enabled(dev_priv->dev);
Paulo Zanonid2dee862014-09-19 16:04:54 -03006181}
6182
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006183/* Set up chip specific power management-related functions */
6184void intel_init_pm(struct drm_device *dev)
6185{
6186 struct drm_i915_private *dev_priv = dev->dev_private;
6187
Paulo Zanonid2dee862014-09-19 16:04:54 -03006188 intel_init_fbc(dev_priv);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006189
Daniel Vetterc921aba2012-04-26 23:28:17 +02006190 /* For cxsr */
6191 if (IS_PINEVIEW(dev))
6192 i915_pineview_get_mem_freq(dev);
6193 else if (IS_GEN5(dev))
6194 i915_ironlake_get_mem_freq(dev);
6195
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006196 /* For FIFO watermark updates */
Damien Lespiauc83155a2014-03-28 00:18:35 +05306197 if (IS_GEN9(dev)) {
Pradeep Bhat2af30a52014-11-04 17:06:38 +00006198 skl_setup_wm_latency(dev);
6199
Damien Lespiauc83155a2014-03-28 00:18:35 +05306200 dev_priv->display.init_clock_gating = gen9_init_clock_gating;
6201 } else if (HAS_PCH_SPLIT(dev)) {
Damien Lespiaufa50ad62014-03-17 18:01:16 +00006202 ilk_setup_wm_latency(dev);
Ville Syrjälä53615a52013-08-01 16:18:50 +03006203
Ville Syrjäläbd602542014-01-07 16:14:10 +02006204 if ((IS_GEN5(dev) && dev_priv->wm.pri_latency[1] &&
6205 dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
6206 (!IS_GEN5(dev) && dev_priv->wm.pri_latency[0] &&
6207 dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
6208 dev_priv->display.update_wm = ilk_update_wm;
6209 dev_priv->display.update_sprite_wm = ilk_update_sprite_wm;
6210 } else {
6211 DRM_DEBUG_KMS("Failed to read display plane latency. "
6212 "Disable CxSR\n");
6213 }
6214
6215 if (IS_GEN5(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006216 dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02006217 else if (IS_GEN6(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006218 dev_priv->display.init_clock_gating = gen6_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02006219 else if (IS_IVYBRIDGE(dev))
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006220 dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02006221 else if (IS_HASWELL(dev))
Eugeni Dodonovcad2a2d2012-07-02 11:51:09 -03006222 dev_priv->display.init_clock_gating = haswell_init_clock_gating;
Ville Syrjäläbd602542014-01-07 16:14:10 +02006223 else if (INTEL_INFO(dev)->gen == 8)
Paulo Zanoni47c2bd92014-08-21 17:09:37 -03006224 dev_priv->display.init_clock_gating = broadwell_init_clock_gating;
Ville Syrjäläa4565da2014-04-09 13:28:10 +03006225 } else if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä3c2777f2014-06-26 17:03:06 +03006226 dev_priv->display.update_wm = cherryview_update_wm;
Gajanan Bhat01e184c2014-08-07 17:03:30 +05306227 dev_priv->display.update_sprite_wm = valleyview_update_sprite_wm;
Ville Syrjäläa4565da2014-04-09 13:28:10 +03006228 dev_priv->display.init_clock_gating =
6229 cherryview_init_clock_gating;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006230 } else if (IS_VALLEYVIEW(dev)) {
6231 dev_priv->display.update_wm = valleyview_update_wm;
Gajanan Bhat01e184c2014-08-07 17:03:30 +05306232 dev_priv->display.update_sprite_wm = valleyview_update_sprite_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006233 dev_priv->display.init_clock_gating =
6234 valleyview_init_clock_gating;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006235 } else if (IS_PINEVIEW(dev)) {
6236 if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
6237 dev_priv->is_ddr3,
6238 dev_priv->fsb_freq,
6239 dev_priv->mem_freq)) {
6240 DRM_INFO("failed to find known CxSR latency "
6241 "(found ddr%s fsb freq %d, mem freq %d), "
6242 "disabling CxSR\n",
6243 (dev_priv->is_ddr3 == 1) ? "3" : "2",
6244 dev_priv->fsb_freq, dev_priv->mem_freq);
6245 /* Disable CxSR and never update its watermark again */
Imre Deak5209b1f2014-07-01 12:36:17 +03006246 intel_set_memory_cxsr(dev_priv, false);
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006247 dev_priv->display.update_wm = NULL;
6248 } else
6249 dev_priv->display.update_wm = pineview_update_wm;
6250 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
6251 } else if (IS_G4X(dev)) {
6252 dev_priv->display.update_wm = g4x_update_wm;
6253 dev_priv->display.init_clock_gating = g4x_init_clock_gating;
6254 } else if (IS_GEN4(dev)) {
6255 dev_priv->display.update_wm = i965_update_wm;
6256 if (IS_CRESTLINE(dev))
6257 dev_priv->display.init_clock_gating = crestline_init_clock_gating;
6258 else if (IS_BROADWATER(dev))
6259 dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
6260 } else if (IS_GEN3(dev)) {
6261 dev_priv->display.update_wm = i9xx_update_wm;
6262 dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
6263 dev_priv->display.init_clock_gating = gen3_init_clock_gating;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02006264 } else if (IS_GEN2(dev)) {
6265 if (INTEL_INFO(dev)->num_pipes == 1) {
6266 dev_priv->display.update_wm = i845_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006267 dev_priv->display.get_fifo_size = i845_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02006268 } else {
6269 dev_priv->display.update_wm = i9xx_update_wm;
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006270 dev_priv->display.get_fifo_size = i830_get_fifo_size;
Daniel Vetterfeb56b92013-12-14 20:38:30 -02006271 }
6272
6273 if (IS_I85X(dev) || IS_I865G(dev))
6274 dev_priv->display.init_clock_gating = i85x_init_clock_gating;
6275 else
6276 dev_priv->display.init_clock_gating = i830_init_clock_gating;
6277 } else {
6278 DRM_ERROR("unexpected fall-through in intel_init_pm\n");
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03006279 }
6280}
6281
Ben Widawsky42c05262012-09-26 10:34:00 -07006282int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val)
6283{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006284 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07006285
6286 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
6287 DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
6288 return -EAGAIN;
6289 }
6290
6291 I915_WRITE(GEN6_PCODE_DATA, *val);
Pradeep Bhat2af30a52014-11-04 17:06:38 +00006292 if (INTEL_INFO(dev_priv)->gen >= 9)
6293 I915_WRITE(GEN9_PCODE_DATA1, 0);
Ben Widawsky42c05262012-09-26 10:34:00 -07006294 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
6295
6296 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6297 500)) {
6298 DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
6299 return -ETIMEDOUT;
6300 }
6301
6302 *val = I915_READ(GEN6_PCODE_DATA);
6303 I915_WRITE(GEN6_PCODE_DATA, 0);
6304
6305 return 0;
6306}
6307
6308int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val)
6309{
Jesse Barnes4fc688c2012-11-02 11:14:01 -07006310 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
Ben Widawsky42c05262012-09-26 10:34:00 -07006311
6312 if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
6313 DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
6314 return -EAGAIN;
6315 }
6316
6317 I915_WRITE(GEN6_PCODE_DATA, val);
6318 I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
6319
6320 if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
6321 500)) {
6322 DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
6323 return -ETIMEDOUT;
6324 }
6325
6326 I915_WRITE(GEN6_PCODE_DATA, 0);
6327
6328 return 0;
6329}
Jesse Barnesa0e4e192013-04-02 11:23:05 -07006330
Fengguang Wub55dd642014-07-12 11:21:39 +02006331static int byt_gpu_freq(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07006332{
Ville Syrjälä07ab1182013-11-05 22:42:28 +02006333 int div;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07006334
Ville Syrjälä07ab1182013-11-05 22:42:28 +02006335 /* 4 x czclk */
Ville Syrjälä2ec38152013-11-05 22:42:29 +02006336 switch (dev_priv->mem_freq) {
Jesse Barnes855ba3b2013-04-17 15:54:57 -07006337 case 800:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02006338 div = 10;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07006339 break;
6340 case 1066:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02006341 div = 12;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07006342 break;
6343 case 1333:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02006344 div = 16;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07006345 break;
6346 default:
6347 return -1;
6348 }
6349
Ville Syrjälä2ec38152013-11-05 22:42:29 +02006350 return DIV_ROUND_CLOSEST(dev_priv->mem_freq * (val + 6 - 0xbd), 4 * div);
Jesse Barnes855ba3b2013-04-17 15:54:57 -07006351}
6352
Fengguang Wub55dd642014-07-12 11:21:39 +02006353static int byt_freq_opcode(struct drm_i915_private *dev_priv, int val)
Jesse Barnes855ba3b2013-04-17 15:54:57 -07006354{
Ville Syrjälä07ab1182013-11-05 22:42:28 +02006355 int mul;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07006356
Ville Syrjälä07ab1182013-11-05 22:42:28 +02006357 /* 4 x czclk */
Ville Syrjälä2ec38152013-11-05 22:42:29 +02006358 switch (dev_priv->mem_freq) {
Jesse Barnes855ba3b2013-04-17 15:54:57 -07006359 case 800:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02006360 mul = 10;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07006361 break;
6362 case 1066:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02006363 mul = 12;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07006364 break;
6365 case 1333:
Ville Syrjälä07ab1182013-11-05 22:42:28 +02006366 mul = 16;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07006367 break;
6368 default:
6369 return -1;
6370 }
6371
Ville Syrjälä2ec38152013-11-05 22:42:29 +02006372 return DIV_ROUND_CLOSEST(4 * mul * val, dev_priv->mem_freq) + 0xbd - 6;
Jesse Barnes855ba3b2013-04-17 15:54:57 -07006373}
6374
Fengguang Wub55dd642014-07-12 11:21:39 +02006375static int chv_gpu_freq(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05306376{
6377 int div, freq;
6378
6379 switch (dev_priv->rps.cz_freq) {
6380 case 200:
6381 div = 5;
6382 break;
6383 case 267:
6384 div = 6;
6385 break;
6386 case 320:
6387 case 333:
6388 case 400:
6389 div = 8;
6390 break;
6391 default:
6392 return -1;
6393 }
6394
6395 freq = (DIV_ROUND_CLOSEST((dev_priv->rps.cz_freq * val), 2 * div) / 2);
6396
6397 return freq;
6398}
6399
Fengguang Wub55dd642014-07-12 11:21:39 +02006400static int chv_freq_opcode(struct drm_i915_private *dev_priv, int val)
Deepak S22b1b2f2014-07-12 14:54:33 +05306401{
6402 int mul, opcode;
6403
6404 switch (dev_priv->rps.cz_freq) {
6405 case 200:
6406 mul = 5;
6407 break;
6408 case 267:
6409 mul = 6;
6410 break;
6411 case 320:
6412 case 333:
6413 case 400:
6414 mul = 8;
6415 break;
6416 default:
6417 return -1;
6418 }
6419
Ville Syrjälä1c147622014-08-18 14:42:43 +03006420 /* CHV needs even values */
Deepak S22b1b2f2014-07-12 14:54:33 +05306421 opcode = (DIV_ROUND_CLOSEST((val * 2 * mul), dev_priv->rps.cz_freq) * 2);
6422
6423 return opcode;
6424}
6425
6426int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val)
6427{
6428 int ret = -1;
6429
6430 if (IS_CHERRYVIEW(dev_priv->dev))
6431 ret = chv_gpu_freq(dev_priv, val);
6432 else if (IS_VALLEYVIEW(dev_priv->dev))
6433 ret = byt_gpu_freq(dev_priv, val);
6434
6435 return ret;
6436}
6437
6438int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val)
6439{
6440 int ret = -1;
6441
6442 if (IS_CHERRYVIEW(dev_priv->dev))
6443 ret = chv_freq_opcode(dev_priv, val);
6444 else if (IS_VALLEYVIEW(dev_priv->dev))
6445 ret = byt_freq_opcode(dev_priv, val);
6446
6447 return ret;
6448}
6449
Daniel Vetterf742a552013-12-06 10:17:53 +01006450void intel_pm_setup(struct drm_device *dev)
Chris Wilson907b28c2013-07-19 20:36:52 +01006451{
6452 struct drm_i915_private *dev_priv = dev->dev_private;
6453
Daniel Vetterf742a552013-12-06 10:17:53 +01006454 mutex_init(&dev_priv->rps.hw_lock);
6455
Chris Wilson907b28c2013-07-19 20:36:52 +01006456 INIT_DELAYED_WORK(&dev_priv->rps.delayed_resume_work,
6457 intel_gen6_powersave_work);
Paulo Zanoni5d584b22014-03-07 20:08:15 -03006458
Paulo Zanoni33688d92014-03-07 20:08:19 -03006459 dev_priv->pm.suspended = false;
Chris Wilson907b28c2013-07-19 20:36:52 +01006460}