blob: 12c92a483fb1183a9b1ebeb4437abe60becad51e [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002 * PowerPC version
3 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
4 * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
5 * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
6 * Low-level exception handlers and MMU support
7 * rewritten by Paul Mackerras.
8 * Copyright (C) 1996 Paul Mackerras.
9 * MPC8xx modifications by Dan Malek
10 * Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
11 *
12 * This file contains low-level support and setup for PowerPC 8xx
13 * embedded processors, including trap and interrupt dispatch.
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License
17 * as published by the Free Software Foundation; either version
18 * 2 of the License, or (at your option) any later version.
19 *
20 */
21
Tim Abbotte7039842009-04-25 22:11:05 -040022#include <linux/init.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100023#include <asm/processor.h>
24#include <asm/page.h>
25#include <asm/mmu.h>
26#include <asm/cache.h>
27#include <asm/pgtable.h>
28#include <asm/cputable.h>
29#include <asm/thread_info.h>
30#include <asm/ppc_asm.h>
31#include <asm/asm-offsets.h>
Stephen Rothwell46f52212010-11-18 15:06:17 +000032#include <asm/ptrace.h>
Al Viro9445aa12016-01-13 23:33:46 -050033#include <asm/export.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100034
LEROY Christopheeeba1f72015-04-20 07:54:46 +020035#if CONFIG_TASK_SIZE <= 0x80000000 && CONFIG_PAGE_OFFSET >= 0x80000000
Christophe Leroyc8a12702017-07-12 12:08:47 +020036/* By simply checking Address >= 0x80000000, we know if its a kernel address */
37#define SIMPLE_KERNEL_ADDRESS 1
LEROY Christopheeeba1f72015-04-20 07:54:46 +020038#endif
39
Christophe Leroya3059b02017-07-12 12:08:51 +020040/*
41 * We need an ITLB miss handler for kernel addresses if:
42 * - Either we have modules
43 * - Or we have not pinned the first 8M
44 */
45#if defined(CONFIG_MODULES) || !defined(CONFIG_PIN_TLB_TEXT) || \
46 defined(CONFIG_DEBUG_PAGEALLOC)
47#define ITLB_MISS_KERNEL 1
48#endif
LEROY Christopheeeba1f72015-04-20 07:54:46 +020049
LEROY Christopheac219512014-09-19 10:36:09 +020050/*
51 * Value for the bits that have fixed value in RPN entries.
52 * Also used for tagging DAR for DTLBerror.
53 */
54#define RPN_PATTERN 0x00f0
55
Christophe Leroy4b9142862016-12-07 08:47:28 +010056#define PAGE_SHIFT_512K 19
57#define PAGE_SHIFT_8M 23
58
Tim Abbotte7039842009-04-25 22:11:05 -040059 __HEAD
Kumar Gala748a7682007-09-13 15:42:35 -050060_ENTRY(_stext);
61_ENTRY(_start);
Paul Mackerras14cf11a2005-09-26 16:04:21 +100062
63/* MPC8xx
64 * This port was done on an MBX board with an 860. Right now I only
65 * support an ELF compressed (zImage) boot from EPPC-Bug because the
66 * code there loads up some registers before calling us:
67 * r3: ptr to board info data
68 * r4: initrd_start or if no initrd then 0
69 * r5: initrd_end - unused if r4 is 0
70 * r6: Start of command line string
71 * r7: End of command line string
72 *
73 * I decided to use conditional compilation instead of checking PVR and
74 * adding more processor specific branches around code I don't need.
75 * Since this is an embedded processor, I also appreciate any memory
76 * savings I can get.
77 *
78 * The MPC8xx does not have any BATs, but it supports large page sizes.
79 * We first initialize the MMU to support 8M byte pages, then load one
80 * entry into each of the instruction and data TLBs to map the first
81 * 8M 1:1. I also mapped an additional I/O space 1:1 so we can get to
82 * the "internal" processor registers before MMU_init is called.
83 *
Paul Mackerras14cf11a2005-09-26 16:04:21 +100084 * -- Dan
85 */
86 .globl __start
87__start:
Scott Wood6dece0eb2011-07-25 11:29:33 +000088 mr r31,r3 /* save device tree ptr */
Paul Mackerras14cf11a2005-09-26 16:04:21 +100089
90 /* We have to turn on the MMU right away so we get cache modes
91 * set correctly.
92 */
93 bl initial_mmu
94
95/* We now have the lower 8 Meg mapped into TLB entries, and the caches
96 * ready to work.
97 */
98
99turn_on_mmu:
100 mfmsr r0
101 ori r0,r0,MSR_DR|MSR_IR
102 mtspr SPRN_SRR1,r0
103 lis r0,start_here@h
104 ori r0,r0,start_here@l
105 mtspr SPRN_SRR0,r0
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000106 rfi /* enables MMU */
107
108/*
109 * Exception entry code. This code runs with address translation
110 * turned off, i.e. using physical addresses.
111 * We assume sprg3 has the physical address of the current
112 * task's thread_struct.
113 */
114#define EXCEPTION_PROLOG \
Christophe Leroybb9b5a82018-01-12 13:45:21 +0100115 mtspr SPRN_SPRG_SCRATCH0, r10; \
116 mtspr SPRN_SPRG_SCRATCH1, r11; \
LEROY Christophed5fd9d72015-04-20 07:54:40 +0200117 mfcr r10; \
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000118 EXCEPTION_PROLOG_1; \
119 EXCEPTION_PROLOG_2
120
121#define EXCEPTION_PROLOG_1 \
122 mfspr r11,SPRN_SRR1; /* check whether user or kernel */ \
123 andi. r11,r11,MSR_PR; \
124 tophys(r11,r1); /* use tophys(r1) if kernel */ \
125 beq 1f; \
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +0000126 mfspr r11,SPRN_SPRG_THREAD; \
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000127 lwz r11,THREAD_INFO-THREAD(r11); \
128 addi r11,r11,THREAD_SIZE; \
129 tophys(r11,r11); \
1301: subi r11,r11,INT_FRAME_SIZE /* alloc exc. frame */
131
132
133#define EXCEPTION_PROLOG_2 \
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000134 stw r10,_CCR(r11); /* save registers */ \
135 stw r12,GPR12(r11); \
136 stw r9,GPR9(r11); \
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +0000137 mfspr r10,SPRN_SPRG_SCRATCH0; \
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000138 stw r10,GPR10(r11); \
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +0000139 mfspr r12,SPRN_SPRG_SCRATCH1; \
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000140 stw r12,GPR11(r11); \
141 mflr r10; \
142 stw r10,_LINK(r11); \
143 mfspr r12,SPRN_SRR0; \
144 mfspr r9,SPRN_SRR1; \
145 stw r1,GPR1(r11); \
146 stw r1,0(r11); \
147 tovirt(r1,r11); /* set new kernel sp */ \
148 li r10,MSR_KERNEL & ~(MSR_IR|MSR_DR); /* can take exceptions */ \
Christophe Leroy0e9645d2017-08-08 13:59:02 +0200149 mtmsr r10; \
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000150 stw r0,GPR0(r11); \
151 SAVE_4GPRS(3, r11); \
152 SAVE_2GPRS(7, r11)
153
154/*
155 * Note: code which follows this uses cr0.eq (set if from kernel),
156 * r11, r12 (SRR0), and r9 (SRR1).
157 *
158 * Note2: once we have set r1 we are in a position to take exceptions
159 * again, and we could thus set MSR:RI at that point.
160 */
161
162/*
163 * Exception vectors.
164 */
165#define EXCEPTION(n, label, hdlr, xfer) \
166 . = n; \
167label: \
168 EXCEPTION_PROLOG; \
169 addi r3,r1,STACK_FRAME_OVERHEAD; \
170 xfer(n, hdlr)
171
172#define EXC_XFER_TEMPLATE(n, hdlr, trap, copyee, tfer, ret) \
173 li r10,trap; \
Paul Mackerrasd73e0c92005-10-28 22:45:25 +1000174 stw r10,_TRAP(r11); \
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000175 li r10,MSR_KERNEL; \
176 copyee(r10, r9); \
177 bl tfer; \
178i##n: \
179 .long hdlr; \
180 .long ret
181
182#define COPY_EE(d, s) rlwimi d,s,0,16,16
183#define NOCOPY(d, s)
184
185#define EXC_XFER_STD(n, hdlr) \
186 EXC_XFER_TEMPLATE(n, hdlr, n, NOCOPY, transfer_to_handler_full, \
187 ret_from_except_full)
188
189#define EXC_XFER_LITE(n, hdlr) \
190 EXC_XFER_TEMPLATE(n, hdlr, n+1, NOCOPY, transfer_to_handler, \
191 ret_from_except)
192
193#define EXC_XFER_EE(n, hdlr) \
194 EXC_XFER_TEMPLATE(n, hdlr, n, COPY_EE, transfer_to_handler_full, \
195 ret_from_except_full)
196
197#define EXC_XFER_EE_LITE(n, hdlr) \
198 EXC_XFER_TEMPLATE(n, hdlr, n+1, COPY_EE, transfer_to_handler, \
199 ret_from_except)
200
201/* System reset */
Christophe Leroyf3079392016-09-05 08:42:31 +0200202 EXCEPTION(0x100, Reset, system_reset_exception, EXC_XFER_STD)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000203
204/* Machine check */
205 . = 0x200
206MachineCheck:
207 EXCEPTION_PROLOG
208 mfspr r4,SPRN_DAR
209 stw r4,_DAR(r11)
LEROY Christopheac219512014-09-19 10:36:09 +0200210 li r5,RPN_PATTERN
Joakim Tjernlund60e071f2009-11-20 00:21:04 +0000211 mtspr SPRN_DAR,r5 /* Tag DAR, to be used in DTLB Error */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000212 mfspr r5,SPRN_DSISR
213 stw r5,_DSISR(r11)
214 addi r3,r1,STACK_FRAME_OVERHEAD
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000215 EXC_XFER_STD(0x200, machine_check_exception)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000216
217/* Data access exception.
LEROY Christophe749137a2014-09-19 10:36:07 +0200218 * This is "never generated" by the MPC8xx.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000219 */
220 . = 0x300
221DataAccess:
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000222
223/* Instruction access exception.
LEROY Christophe7439b372014-09-19 10:36:06 +0200224 * This is "never generated" by the MPC8xx.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000225 */
226 . = 0x400
227InstructionAccess:
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000228
229/* External interrupt */
230 EXCEPTION(0x500, HardwareInterrupt, do_IRQ, EXC_XFER_LITE)
231
232/* Alignment exception */
233 . = 0x600
234Alignment:
235 EXCEPTION_PROLOG
236 mfspr r4,SPRN_DAR
237 stw r4,_DAR(r11)
LEROY Christopheac219512014-09-19 10:36:09 +0200238 li r5,RPN_PATTERN
Joakim Tjernlund60e071f2009-11-20 00:21:04 +0000239 mtspr SPRN_DAR,r5 /* Tag DAR, to be used in DTLB Error */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000240 mfspr r5,SPRN_DSISR
241 stw r5,_DSISR(r11)
242 addi r3,r1,STACK_FRAME_OVERHEAD
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000243 EXC_XFER_EE(0x600, alignment_exception)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000244
245/* Program check exception */
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000246 EXCEPTION(0x700, ProgramCheck, program_check_exception, EXC_XFER_STD)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000247
248/* No FPU on MPC8xx. This exception is not supposed to happen.
249*/
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000250 EXCEPTION(0x800, FPUnavailable, unknown_exception, EXC_XFER_STD)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000251
252/* Decrementer */
253 EXCEPTION(0x900, Decrementer, timer_interrupt, EXC_XFER_LITE)
254
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000255 EXCEPTION(0xa00, Trap_0a, unknown_exception, EXC_XFER_EE)
256 EXCEPTION(0xb00, Trap_0b, unknown_exception, EXC_XFER_EE)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000257
258/* System call */
259 . = 0xc00
260SystemCall:
261 EXCEPTION_PROLOG
262 EXC_XFER_EE_LITE(0xc00, DoSyscall)
263
264/* Single step - not used on 601 */
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000265 EXCEPTION(0xd00, SingleStep, single_step_exception, EXC_XFER_STD)
266 EXCEPTION(0xe00, Trap_0e, unknown_exception, EXC_XFER_EE)
267 EXCEPTION(0xf00, Trap_0f, unknown_exception, EXC_XFER_EE)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000268
269/* On the MPC8xx, this is a software emulation interrupt. It occurs
270 * for all unimplemented and illegal instructions.
271 */
Christophe Leroyfbbcc3b2017-08-08 13:58:44 +0200272 EXCEPTION(0x1000, SoftEmu, program_check_exception, EXC_XFER_STD)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000273
274 . = 0x1100
275/*
276 * For the MPC8xx, this is a software tablewalk to load the instruction
LEROY Christophecbc130f2014-09-19 10:36:08 +0200277 * TLB. The task switch loads the M_TW register with the pointer to the first
278 * level table.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000279 * If we discover there is no second level table (value is zero) or if there
280 * is an invalid pte, we load that into the TLB, which causes another fault
281 * into the TLB Error interrupt where we can handle such problems.
282 * We have to use the MD_xxx registers for the tablewalk because the
283 * equivalent MI_xxx registers only perform the attribute functions.
284 */
LEROY Christophe90883a82015-04-20 07:54:38 +0200285
286#ifdef CONFIG_8xx_CPU15
287#define INVALIDATE_ADJACENT_PAGES_CPU15(tmp, addr) \
288 addi tmp, addr, PAGE_SIZE; \
289 tlbie tmp; \
290 addi tmp, addr, -PAGE_SIZE; \
291 tlbie tmp
292#else
293#define INVALIDATE_ADJACENT_PAGES_CPU15(tmp, addr)
294#endif
295
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000296InstructionTLBMiss:
Christophe Leroybb9b5a82018-01-12 13:45:21 +0100297 mtspr SPRN_SPRG_SCRATCH0, r10
298 mtspr SPRN_SPRG_SCRATCH1, r11
Christophe Leroy2a45add2018-01-12 13:45:19 +0100299#if defined(ITLB_MISS_KERNEL) || defined(CONFIG_HUGETLB_PAGE)
Christophe Leroybb9b5a82018-01-12 13:45:21 +0100300 mtspr SPRN_SPRG_SCRATCH2, r12
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000301#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000302
303 /* If we are faulting a kernel address, we have to use the
304 * kernel page tables.
305 */
Christophe Leroyd1b9f812016-09-16 08:42:04 +0200306 mfspr r10, SPRN_SRR0 /* Get effective address of fault */
307 INVALIDATE_ADJACENT_PAGES_CPU15(r11, r10)
Joakim Tjernlund4afb0be2010-03-02 05:37:10 +0000308 /* Only modules will cause ITLB Misses as we always
309 * pin the first 8MB of kernel memory */
Christophe Leroya3059b02017-07-12 12:08:51 +0200310#if defined(ITLB_MISS_KERNEL) || defined(CONFIG_HUGETLB_PAGE)
Christophe Leroybb9b5a82018-01-12 13:45:21 +0100311 mfcr r12
Christophe Leroy4b9142862016-12-07 08:47:28 +0100312#endif
Christophe Leroya3059b02017-07-12 12:08:51 +0200313#ifdef ITLB_MISS_KERNEL
314#if defined(SIMPLE_KERNEL_ADDRESS) && defined(CONFIG_PIN_TLB_TEXT)
Christophe Leroyc8a12702017-07-12 12:08:47 +0200315 andis. r11, r10, 0x8000 /* Address >= 0x80000000 */
316#else
317 rlwinm r11, r10, 16, 0xfff8
318 cmpli cr0, r11, PAGE_OFFSET@h
Christophe Leroya3059b02017-07-12 12:08:51 +0200319#ifndef CONFIG_PIN_TLB_TEXT
320 /* It is assumed that kernel code fits into the first 8M page */
321_ENTRY(ITLBMiss_cmp)
322 cmpli cr7, r11, (PAGE_OFFSET + 0x0800000)@h
323#endif
Christophe Leroyc8a12702017-07-12 12:08:47 +0200324#endif
Christophe Leroyd1b9f812016-09-16 08:42:04 +0200325#endif
LEROY Christophefde5a902015-01-20 10:57:34 +0100326 mfspr r11, SPRN_M_TW /* Get level 1 table */
Christophe Leroya3059b02017-07-12 12:08:51 +0200327#ifdef ITLB_MISS_KERNEL
328#if defined(SIMPLE_KERNEL_ADDRESS) && defined(CONFIG_PIN_TLB_TEXT)
Christophe Leroyc8a12702017-07-12 12:08:47 +0200329 beq+ 3f
330#else
331 blt+ 3f
332#endif
Christophe Leroya3059b02017-07-12 12:08:51 +0200333#ifndef CONFIG_PIN_TLB_TEXT
334 blt cr7, ITLBMissLinear
335#endif
LEROY Christophefde5a902015-01-20 10:57:34 +0100336 lis r11, (swapper_pg_dir-PAGE_OFFSET)@ha
Paul Mackerras14cf11a2005-09-26 16:04:21 +10003373:
Joakim Tjernlund4afb0be2010-03-02 05:37:10 +0000338#endif
LEROY Christophe17bb3122015-01-20 10:57:34 +0100339 /* Insert level 1 index */
340 rlwimi r11, r10, 32 - ((PAGE_SHIFT - 2) << 1), (PAGE_SHIFT - 2) << 1, 29
LEROY Christophefde5a902015-01-20 10:57:34 +0100341 lwz r11, (swapper_pg_dir-PAGE_OFFSET)@l(r11) /* Get the level 1 entry */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000342
LEROY Christophed1406802014-09-19 10:36:09 +0200343 /* Extract level 2 index */
LEROY Christophe17bb3122015-01-20 10:57:34 +0100344 rlwinm r10, r10, 32 - (PAGE_SHIFT - 2), 32 - PAGE_SHIFT, 29
Christophe Leroy4b9142862016-12-07 08:47:28 +0100345#ifdef CONFIG_HUGETLB_PAGE
346 mtcr r11
347 bt- 28, 10f /* bit 28 = Large page (8M) */
348 bt- 29, 20f /* bit 29 = Large page (8M or 512k) */
349#endif
LEROY Christophee0a8e0d2015-04-22 12:06:43 +0200350 rlwimi r10, r11, 0, 0, 32 - PAGE_SHIFT - 1 /* Add level 2 base */
351 lwz r10, 0(r10) /* Get the pte */
Christophe Leroy4b9142862016-12-07 08:47:28 +01003524:
Christophe Leroya3059b02017-07-12 12:08:51 +0200353#if defined(ITLB_MISS_KERNEL) || defined(CONFIG_HUGETLB_PAGE)
Christophe Leroybb9b5a82018-01-12 13:45:21 +0100354 mtcr r12
Christophe Leroy4b9142862016-12-07 08:47:28 +0100355#endif
LEROY Christophee0a8e0d2015-04-22 12:06:43 +0200356 /* Load the MI_TWC with the attributes for this "segment." */
Christophe Leroy2a45add2018-01-12 13:45:19 +0100357 mtspr SPRN_MI_TWC, r11 /* Set segment attributes */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000358
Christophe Leroycc4ebf5c2018-10-19 06:54:54 +0000359#ifdef CONFIG_SWAP
360 rlwinm r11, r10, 32-5, _PAGE_PRESENT
361 and r11, r11, r10
362 rlwimi r10, r11, 0, _PAGE_PRESENT
363#endif
Christophe Leroyde0f9382018-01-12 13:45:31 +0100364 li r11, RPN_PATTERN | 0x200
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000365 /* The Linux PTE won't go exactly into the MMU TLB.
Christophe Leroyde0f9382018-01-12 13:45:31 +0100366 * Software indicator bits 20 and 23 must be clear.
367 * Software indicator bits 22, 24, 25, 26, and 27 must be
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000368 * set. All other Linux PTE bits control the behavior
369 * of the MMU.
370 */
Christophe Leroyde0f9382018-01-12 13:45:31 +0100371 rlwimi r11, r10, 4, 0x0400 /* Copy _PAGE_EXEC into bit 21 */
372 rlwimi r10, r11, 0, 0x0ff0 /* Set 22, 24-27, clear 20,23 */
Christophe Leroy2a45add2018-01-12 13:45:19 +0100373 mtspr SPRN_MI_RPN, r10 /* Update TLB entry */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000374
Joakim Tjernlund469d62b2010-03-02 05:37:12 +0000375 /* Restore registers */
Christophe Leroycd99ddb2018-01-12 13:45:23 +0100376_ENTRY(itlb_miss_exit_1)
377 mfspr r10, SPRN_SPRG_SCRATCH0
378 mfspr r11, SPRN_SPRG_SCRATCH1
379#if defined(ITLB_MISS_KERNEL) || defined(CONFIG_HUGETLB_PAGE)
380 mfspr r12, SPRN_SPRG_SCRATCH2
381#endif
382 rfi
383#ifdef CONFIG_PERF_EVENTS
384_ENTRY(itlb_miss_perf)
385 lis r10, (itlb_miss_counter - PAGE_OFFSET)@ha
386 lwz r11, (itlb_miss_counter - PAGE_OFFSET)@l(r10)
387 addi r11, r11, 1
388 stw r11, (itlb_miss_counter - PAGE_OFFSET)@l(r10)
389#endif
Christophe Leroybb9b5a82018-01-12 13:45:21 +0100390 mfspr r10, SPRN_SPRG_SCRATCH0
391 mfspr r11, SPRN_SPRG_SCRATCH1
Christophe Leroy2a45add2018-01-12 13:45:19 +0100392#if defined(ITLB_MISS_KERNEL) || defined(CONFIG_HUGETLB_PAGE)
Christophe Leroybb9b5a82018-01-12 13:45:21 +0100393 mfspr r12, SPRN_SPRG_SCRATCH2
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000394#endif
395 rfi
396
Christophe Leroy4b9142862016-12-07 08:47:28 +0100397#ifdef CONFIG_HUGETLB_PAGE
39810: /* 8M pages */
399#ifdef CONFIG_PPC_16K_PAGES
400 /* Extract level 2 index */
401 rlwinm r10, r10, 32 - (PAGE_SHIFT_8M - PAGE_SHIFT), 32 + PAGE_SHIFT_8M - (PAGE_SHIFT << 1), 29
402 /* Add level 2 base */
403 rlwimi r10, r11, 0, 0, 32 + PAGE_SHIFT_8M - (PAGE_SHIFT << 1) - 1
404#else
405 /* Level 2 base */
406 rlwinm r10, r11, 0, ~HUGEPD_SHIFT_MASK
407#endif
408 lwz r10, 0(r10) /* Get the pte */
Christophe Leroy4b9142862016-12-07 08:47:28 +0100409 b 4b
410
41120: /* 512k pages */
412 /* Extract level 2 index */
413 rlwinm r10, r10, 32 - (PAGE_SHIFT_512K - PAGE_SHIFT), 32 + PAGE_SHIFT_512K - (PAGE_SHIFT << 1), 29
414 /* Add level 2 base */
415 rlwimi r10, r11, 0, 0, 32 + PAGE_SHIFT_512K - (PAGE_SHIFT << 1) - 1
416 lwz r10, 0(r10) /* Get the pte */
Christophe Leroy4b9142862016-12-07 08:47:28 +0100417 b 4b
418#endif
419
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000420 . = 0x1200
421DataStoreTLBMiss:
Christophe Leroybb9b5a82018-01-12 13:45:21 +0100422 mtspr SPRN_SPRG_SCRATCH0, r10
423 mtspr SPRN_SPRG_SCRATCH1, r11
424 mtspr SPRN_SPRG_SCRATCH2, r12
Christophe Leroybb9b5a82018-01-12 13:45:21 +0100425 mfcr r12
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000426
427 /* If we are faulting a kernel address, we have to use the
428 * kernel page tables.
429 */
Christophe Leroy36eb1542016-09-16 08:42:08 +0200430 mfspr r10, SPRN_MD_EPN
Christophe Leroy2ef973a2017-07-12 12:08:57 +0200431 rlwinm r11, r10, 16, 0xfff8
432 cmpli cr0, r11, PAGE_OFFSET@h
Christophe Leroy36eb1542016-09-16 08:42:08 +0200433 mfspr r11, SPRN_M_TW /* Get level 1 table */
434 blt+ 3f
Christophe Leroy2ef973a2017-07-12 12:08:57 +0200435 rlwinm r11, r10, 16, 0xfff8
Christophe Leroy62f64b42016-05-17 09:02:56 +0200436#ifndef CONFIG_PIN_TLB_IMMR
Christophe Leroy2ef973a2017-07-12 12:08:57 +0200437 cmpli cr0, r11, VIRT_IMMR_BASE@h
Christophe Leroybb7f3802016-05-17 09:02:51 +0200438#endif
Christophe Leroy36eb1542016-09-16 08:42:08 +0200439_ENTRY(DTLBMiss_cmp)
Christophe Leroy2ef973a2017-07-12 12:08:57 +0200440 cmpli cr7, r11, (PAGE_OFFSET + 0x1800000)@h
Christophe Leroy62f64b42016-05-17 09:02:56 +0200441#ifndef CONFIG_PIN_TLB_IMMR
Christophe Leroy4badd432016-05-17 09:02:45 +0200442_ENTRY(DTLBMiss_jmp)
443 beq- DTLBMissIMMR
444#endif
Christophe Leroy36eb1542016-09-16 08:42:08 +0200445 blt cr7, DTLBMissLinear
Christophe Leroy2ef973a2017-07-12 12:08:57 +0200446 lis r11, (swapper_pg_dir-PAGE_OFFSET)@ha
Paul Mackerras14cf11a2005-09-26 16:04:21 +10004473:
LEROY Christophe2eb2fd92015-04-20 07:54:42 +0200448
LEROY Christophe17bb3122015-01-20 10:57:34 +0100449 /* Insert level 1 index */
450 rlwimi r11, r10, 32 - ((PAGE_SHIFT - 2) << 1), (PAGE_SHIFT - 2) << 1, 29
LEROY Christophefde5a902015-01-20 10:57:34 +0100451 lwz r11, (swapper_pg_dir-PAGE_OFFSET)@l(r11) /* Get the level 1 entry */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000452
453 /* We have a pte table, so load fetch the pte from the table.
454 */
LEROY Christophe33fb8452014-09-19 10:36:08 +0200455 /* Extract level 2 index */
LEROY Christophed1406802014-09-19 10:36:09 +0200456 rlwinm r10, r10, 32 - (PAGE_SHIFT - 2), 32 - PAGE_SHIFT, 29
Christophe Leroy4b9142862016-12-07 08:47:28 +0100457#ifdef CONFIG_HUGETLB_PAGE
458 mtcr r11
459 bt- 28, 10f /* bit 28 = Large page (8M) */
460 bt- 29, 20f /* bit 29 = Large page (8M or 512k) */
461#endif
LEROY Christophed1406802014-09-19 10:36:09 +0200462 rlwimi r10, r11, 0, 0, 32 - PAGE_SHIFT - 1 /* Add level 2 base */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000463 lwz r10, 0(r10) /* Get the pte */
Christophe Leroy4b9142862016-12-07 08:47:28 +01004644:
Christophe Leroybb9b5a82018-01-12 13:45:21 +0100465 mtcr r12
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000466
Christophe Leroyde0f9382018-01-12 13:45:31 +0100467 /* Insert the Guarded flag into the TWC from the Linux PTE.
468 * It is bit 27 of both the Linux PTE and the TWC (at least
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000469 * I got that right :-). It will be better when we can put
470 * this into the Linux pgd/pmd and load it in the operation
471 * above.
472 */
Christophe Leroyde0f9382018-01-12 13:45:31 +0100473 rlwimi r11, r10, 0, _PAGE_GUARDED
Christophe Leroy2a45add2018-01-12 13:45:19 +0100474 mtspr SPRN_MD_TWC, r11
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000475
Christophe Leroycc4ebf5c2018-10-19 06:54:54 +0000476 /* Both _PAGE_ACCESSED and _PAGE_PRESENT has to be set.
477 * We also need to know if the insn is a load/store, so:
478 * Clear _PAGE_PRESENT and load that which will
479 * trap into DTLB Error with store bit set accordinly.
480 */
481 /* PRESENT=0x1, ACCESSED=0x20
482 * r11 = ((r10 & PRESENT) & ((r10 & ACCESSED) >> 5));
483 * r10 = (r10 & ~PRESENT) | r11;
484 */
485#ifdef CONFIG_SWAP
486 rlwinm r11, r10, 32-5, _PAGE_PRESENT
487 and r11, r11, r10
488 rlwimi r10, r11, 0, _PAGE_PRESENT
489#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000490 /* The Linux PTE won't go exactly into the MMU TLB.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000491 * Software indicator bits 24, 25, 26, and 27 must be
492 * set. All other Linux PTE bits control the behavior
493 * of the MMU.
494 */
LEROY Christophe5ddb75c2015-01-20 10:57:33 +0100495 li r11, RPN_PATTERN
Christophe Leroy4b9142862016-12-07 08:47:28 +0100496 rlwimi r10, r11, 0, 24, 27 /* Set 24-27 */
Christophe Leroy2a45add2018-01-12 13:45:19 +0100497 mtspr SPRN_MD_RPN, r10 /* Update TLB entry */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000498
Joakim Tjernlund469d62b2010-03-02 05:37:12 +0000499 /* Restore registers */
LEROY Christophe92625d42014-08-29 11:14:37 +0200500 mtspr SPRN_DAR, r11 /* Tag DAR */
Christophe Leroycd99ddb2018-01-12 13:45:23 +0100501_ENTRY(dtlb_miss_exit_1)
502 mfspr r10, SPRN_SPRG_SCRATCH0
503 mfspr r11, SPRN_SPRG_SCRATCH1
504 mfspr r12, SPRN_SPRG_SCRATCH2
505 rfi
506#ifdef CONFIG_PERF_EVENTS
507_ENTRY(dtlb_miss_perf)
508 lis r10, (dtlb_miss_counter - PAGE_OFFSET)@ha
509 lwz r11, (dtlb_miss_counter - PAGE_OFFSET)@l(r10)
510 addi r11, r11, 1
511 stw r11, (dtlb_miss_counter - PAGE_OFFSET)@l(r10)
512#endif
Christophe Leroybb9b5a82018-01-12 13:45:21 +0100513 mfspr r10, SPRN_SPRG_SCRATCH0
514 mfspr r11, SPRN_SPRG_SCRATCH1
515 mfspr r12, SPRN_SPRG_SCRATCH2
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000516 rfi
517
Christophe Leroy4b9142862016-12-07 08:47:28 +0100518#ifdef CONFIG_HUGETLB_PAGE
51910: /* 8M pages */
520 /* Extract level 2 index */
521#ifdef CONFIG_PPC_16K_PAGES
522 rlwinm r10, r10, 32 - (PAGE_SHIFT_8M - PAGE_SHIFT), 32 + PAGE_SHIFT_8M - (PAGE_SHIFT << 1), 29
523 /* Add level 2 base */
524 rlwimi r10, r11, 0, 0, 32 + PAGE_SHIFT_8M - (PAGE_SHIFT << 1) - 1
525#else
526 /* Level 2 base */
527 rlwinm r10, r11, 0, ~HUGEPD_SHIFT_MASK
528#endif
529 lwz r10, 0(r10) /* Get the pte */
Christophe Leroy4b9142862016-12-07 08:47:28 +0100530 b 4b
531
53220: /* 512k pages */
533 /* Extract level 2 index */
534 rlwinm r10, r10, 32 - (PAGE_SHIFT_512K - PAGE_SHIFT), 32 + PAGE_SHIFT_512K - (PAGE_SHIFT << 1), 29
535 /* Add level 2 base */
536 rlwimi r10, r11, 0, 0, 32 + PAGE_SHIFT_512K - (PAGE_SHIFT << 1) - 1
537 lwz r10, 0(r10) /* Get the pte */
Christophe Leroy4b9142862016-12-07 08:47:28 +0100538 b 4b
539#endif
Christophe Leroya372acf2016-02-09 17:07:50 +0100540
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000541/* This is an instruction TLB error on the MPC8xx. This could be due
542 * to many reasons, such as executing guarded memory or illegal instruction
543 * addresses. There is nothing to do but handle a big time error fault.
544 */
545 . = 0x1300
546InstructionTLBError:
LEROY Christophe5ddb75c2015-01-20 10:57:33 +0100547 EXCEPTION_PROLOG
LEROY Christophe7439b372014-09-19 10:36:06 +0200548 mr r4,r12
Benjamin Herrenschmidtb4c001d2017-07-19 14:49:28 +1000549 andis. r5,r9,DSISR_SRR1_MATCH_32S@h /* Filter relevant SRR1 bits */
550 andis. r10,r9,SRR1_ISI_NOPT@h
LEROY Christophec51a68212014-09-19 10:36:10 +0200551 beq+ 1f
552 tlbie r4
Christophe Leroy4ad86222016-11-29 09:52:15 +0100553itlbie:
LEROY Christophe7439b372014-09-19 10:36:06 +0200554 /* 0x400 is InstructionAccess exception, needed by bad_page_fault() */
LEROY Christophec51a68212014-09-19 10:36:10 +02005551: EXC_XFER_LITE(0x400, handle_page_fault)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000556
557/* This is the data TLB error on the MPC8xx. This could be due to
LEROY Christophe140a6a62014-08-29 11:14:38 +0200558 * many reasons, including a dirty update to a pte. We bail out to
559 * a higher level function that can handle it.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000560 */
561 . = 0x1400
562DataTLBError:
Christophe Leroybb9b5a82018-01-12 13:45:21 +0100563 mtspr SPRN_SPRG_SCRATCH0, r10
564 mtspr SPRN_SPRG_SCRATCH1, r11
LEROY Christophed5fd9d72015-04-20 07:54:40 +0200565 mfcr r10
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000566
LEROY Christophe5bcbe242014-08-29 11:14:38 +0200567 mfspr r11, SPRN_DAR
LEROY Christopheac219512014-09-19 10:36:09 +0200568 cmpwi cr0, r11, RPN_PATTERN
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000569 beq- FixupDAR /* must be a buggy dcbX, icbi insn. */
LEROY Christophe3e436402014-08-29 11:14:37 +0200570DARFixed:/* Return from dcbx instruction bug workaround */
LEROY Christophe6cde2b62014-09-19 10:36:08 +0200571 EXCEPTION_PROLOG_1
572 EXCEPTION_PROLOG_2
LEROY Christophec51a68212014-09-19 10:36:10 +0200573 mfspr r5,SPRN_DSISR
574 stw r5,_DSISR(r11)
LEROY Christophe749137a2014-09-19 10:36:07 +0200575 mfspr r4,SPRN_DAR
Christophe Leroy49153492017-08-08 13:59:00 +0200576 andis. r10,r5,DSISR_NOHPTE@h
LEROY Christophec51a68212014-09-19 10:36:10 +0200577 beq+ 1f
578 tlbie r4
Christophe Leroy4ad86222016-11-29 09:52:15 +0100579dtlbie:
LEROY Christophec51a68212014-09-19 10:36:10 +02005801: li r10,RPN_PATTERN
LEROY Christophe749137a2014-09-19 10:36:07 +0200581 mtspr SPRN_DAR,r10 /* Tag DAR, to be used in DTLB Error */
582 /* 0x300 is DataAccess exception, needed by bad_page_fault() */
583 EXC_XFER_LITE(0x300, handle_page_fault)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000584
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000585 EXCEPTION(0x1500, Trap_15, unknown_exception, EXC_XFER_EE)
586 EXCEPTION(0x1600, Trap_16, unknown_exception, EXC_XFER_EE)
587 EXCEPTION(0x1700, Trap_17, unknown_exception, EXC_XFER_EE)
588 EXCEPTION(0x1800, Trap_18, unknown_exception, EXC_XFER_EE)
589 EXCEPTION(0x1900, Trap_19, unknown_exception, EXC_XFER_EE)
590 EXCEPTION(0x1a00, Trap_1a, unknown_exception, EXC_XFER_EE)
591 EXCEPTION(0x1b00, Trap_1b, unknown_exception, EXC_XFER_EE)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000592
593/* On the MPC8xx, these next four traps are used for development
594 * support of breakpoints and such. Someday I will get around to
595 * using them.
596 */
Christophe Leroy4ad86222016-11-29 09:52:15 +0100597 . = 0x1c00
598DataBreakpoint:
Christophe Leroybb9b5a82018-01-12 13:45:21 +0100599 mtspr SPRN_SPRG_SCRATCH0, r10
600 mtspr SPRN_SPRG_SCRATCH1, r11
Christophe Leroy4ad86222016-11-29 09:52:15 +0100601 mfcr r10
602 mfspr r11, SPRN_SRR0
603 cmplwi cr0, r11, (dtlbie - PAGE_OFFSET)@l
604 cmplwi cr7, r11, (itlbie - PAGE_OFFSET)@l
605 beq- cr0, 11f
606 beq- cr7, 11f
607 EXCEPTION_PROLOG_1
608 EXCEPTION_PROLOG_2
609 addi r3,r1,STACK_FRAME_OVERHEAD
610 mfspr r4,SPRN_BAR
611 stw r4,_DAR(r11)
612 mfspr r5,SPRN_DSISR
613 EXC_XFER_EE(0x1c00, do_break)
61411:
615 mtcr r10
Christophe Leroybb9b5a82018-01-12 13:45:21 +0100616 mfspr r10, SPRN_SPRG_SCRATCH0
617 mfspr r11, SPRN_SPRG_SCRATCH1
Christophe Leroy4ad86222016-11-29 09:52:15 +0100618 rfi
619
Christophe Leroycd99ddb2018-01-12 13:45:23 +0100620#ifdef CONFIG_PERF_EVENTS
Christophe Leroy75b82472016-12-15 13:42:18 +0100621 . = 0x1d00
622InstructionBreakpoint:
Christophe Leroybb9b5a82018-01-12 13:45:21 +0100623 mtspr SPRN_SPRG_SCRATCH0, r10
624 mtspr SPRN_SPRG_SCRATCH1, r11
Christophe Leroy75b82472016-12-15 13:42:18 +0100625 lis r10, (instruction_counter - PAGE_OFFSET)@ha
626 lwz r11, (instruction_counter - PAGE_OFFSET)@l(r10)
627 addi r11, r11, -1
628 stw r11, (instruction_counter - PAGE_OFFSET)@l(r10)
629 lis r10, 0xffff
630 ori r10, r10, 0x01
631 mtspr SPRN_COUNTA, r10
Christophe Leroybb9b5a82018-01-12 13:45:21 +0100632 mfspr r10, SPRN_SPRG_SCRATCH0
633 mfspr r11, SPRN_SPRG_SCRATCH1
Christophe Leroy75b82472016-12-15 13:42:18 +0100634 rfi
635#else
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000636 EXCEPTION(0x1d00, Trap_1d, unknown_exception, EXC_XFER_EE)
Christophe Leroy75b82472016-12-15 13:42:18 +0100637#endif
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000638 EXCEPTION(0x1e00, Trap_1e, unknown_exception, EXC_XFER_EE)
639 EXCEPTION(0x1f00, Trap_1f, unknown_exception, EXC_XFER_EE)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000640
641 . = 0x2000
642
Christophe Leroy73a53202016-09-16 08:42:06 +0200643/*
644 * Bottom part of DataStoreTLBMiss handlers for IMMR area and linear RAM.
645 * not enough space in the DataStoreTLBMiss area.
646 */
647DTLBMissIMMR:
Christophe Leroybb9b5a82018-01-12 13:45:21 +0100648 mtcr r12
Christophe Leroycc4ebf5c2018-10-19 06:54:54 +0000649 /* Set 512k byte guarded page and mark it valid */
650 li r10, MD_PS512K | MD_GUARDED | MD_SVALID
Christophe Leroy2a45add2018-01-12 13:45:19 +0100651 mtspr SPRN_MD_TWC, r10
Christophe Leroy73a53202016-09-16 08:42:06 +0200652 mfspr r10, SPRN_IMMR /* Get current IMMR */
653 rlwinm r10, r10, 0, 0xfff80000 /* Get 512 kbytes boundary */
Christophe Leroyff005522018-10-09 13:52:18 +0000654 ori r10, r10, 0xf0 | MD_SPS16K | _PAGE_SH | _PAGE_DIRTY | \
Christophe Leroy73a53202016-09-16 08:42:06 +0200655 _PAGE_PRESENT | _PAGE_NO_CACHE
Christophe Leroy2a45add2018-01-12 13:45:19 +0100656 mtspr SPRN_MD_RPN, r10 /* Update TLB entry */
Christophe Leroy73a53202016-09-16 08:42:06 +0200657
658 li r11, RPN_PATTERN
659 mtspr SPRN_DAR, r11 /* Tag DAR */
Christophe Leroycd99ddb2018-01-12 13:45:23 +0100660_ENTRY(dtlb_miss_exit_2)
Christophe Leroybb9b5a82018-01-12 13:45:21 +0100661 mfspr r10, SPRN_SPRG_SCRATCH0
662 mfspr r11, SPRN_SPRG_SCRATCH1
663 mfspr r12, SPRN_SPRG_SCRATCH2
Christophe Leroy73a53202016-09-16 08:42:06 +0200664 rfi
665
666DTLBMissLinear:
Christophe Leroybb9b5a82018-01-12 13:45:21 +0100667 mtcr r12
Christophe Leroycc4ebf5c2018-10-19 06:54:54 +0000668 /* Set 8M byte page and mark it valid */
669 li r11, MD_PS8MEG | MD_SVALID
Christophe Leroy2a45add2018-01-12 13:45:19 +0100670 mtspr SPRN_MD_TWC, r11
Christophe Leroy2ef973a2017-07-12 12:08:57 +0200671 rlwinm r10, r10, 0, 0x0f800000 /* 8xx supports max 256Mb RAM */
Christophe Leroyff005522018-10-09 13:52:18 +0000672 ori r10, r10, 0xf0 | MD_SPS16K | _PAGE_SH | _PAGE_DIRTY | \
Christophe Leroy73a53202016-09-16 08:42:06 +0200673 _PAGE_PRESENT
Christophe Leroy2a45add2018-01-12 13:45:19 +0100674 mtspr SPRN_MD_RPN, r10 /* Update TLB entry */
Christophe Leroy73a53202016-09-16 08:42:06 +0200675
676 li r11, RPN_PATTERN
677 mtspr SPRN_DAR, r11 /* Tag DAR */
Christophe Leroycd99ddb2018-01-12 13:45:23 +0100678_ENTRY(dtlb_miss_exit_3)
Christophe Leroybb9b5a82018-01-12 13:45:21 +0100679 mfspr r10, SPRN_SPRG_SCRATCH0
680 mfspr r11, SPRN_SPRG_SCRATCH1
681 mfspr r12, SPRN_SPRG_SCRATCH2
Christophe Leroy73a53202016-09-16 08:42:06 +0200682 rfi
683
Christophe Leroya3059b02017-07-12 12:08:51 +0200684#ifndef CONFIG_PIN_TLB_TEXT
685ITLBMissLinear:
Christophe Leroybb9b5a82018-01-12 13:45:21 +0100686 mtcr r12
Christophe Leroycc4ebf5c2018-10-19 06:54:54 +0000687 /* Set 8M byte page and mark it valid */
688 li r11, MI_PS8MEG | MI_SVALID
Christophe Leroy2a45add2018-01-12 13:45:19 +0100689 mtspr SPRN_MI_TWC, r11
Christophe Leroya3059b02017-07-12 12:08:51 +0200690 rlwinm r10, r10, 0, 0x0f800000 /* 8xx supports max 256Mb RAM */
Christophe Leroyff005522018-10-09 13:52:18 +0000691 ori r10, r10, 0xf0 | MI_SPS16K | _PAGE_SH | _PAGE_DIRTY | \
Christophe Leroya3059b02017-07-12 12:08:51 +0200692 _PAGE_PRESENT
Christophe Leroy2a45add2018-01-12 13:45:19 +0100693 mtspr SPRN_MI_RPN, r10 /* Update TLB entry */
Christophe Leroya3059b02017-07-12 12:08:51 +0200694
Christophe Leroycd99ddb2018-01-12 13:45:23 +0100695_ENTRY(itlb_miss_exit_2)
Christophe Leroybb9b5a82018-01-12 13:45:21 +0100696 mfspr r10, SPRN_SPRG_SCRATCH0
697 mfspr r11, SPRN_SPRG_SCRATCH1
698 mfspr r12, SPRN_SPRG_SCRATCH2
Christophe Leroya3059b02017-07-12 12:08:51 +0200699 rfi
700#endif
701
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000702/* This is the procedure to calculate the data EA for buggy dcbx,dcbi instructions
703 * by decoding the registers used by the dcbx instruction and adding them.
LEROY Christophe3e436402014-08-29 11:14:37 +0200704 * DAR is set to the calculated address.
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000705 */
706 /* define if you don't want to use self modifying code */
707#define NO_SELF_MODIFYING_CODE
708FixupDAR:/* Entry point for dcbx workaround. */
LEROY Christophe5bcbe242014-08-29 11:14:38 +0200709 mtspr SPRN_SPRG_SCRATCH2, r10
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000710 /* fetch instruction from memory. */
711 mfspr r10, SPRN_SRR0
Christophe Leroyc8a12702017-07-12 12:08:47 +0200712 rlwinm r11, r10, 16, 0xfff8
713 cmpli cr0, r11, PAGE_OFFSET@h
LEROY Christophefde5a902015-01-20 10:57:34 +0100714 mfspr r11, SPRN_M_TW /* Get level 1 table */
Christophe Leroyc8a12702017-07-12 12:08:47 +0200715 blt+ 3f
Christophe Leroybb7f3802016-05-17 09:02:51 +0200716 rlwinm r11, r10, 16, 0xfff8
717_ENTRY(FixupDAR_cmp)
Christophe Leroy4ad27452016-05-17 09:02:54 +0200718 cmpli cr7, r11, (PAGE_OFFSET + 0x1800000)@h
Christophe Leroy36eb1542016-09-16 08:42:08 +0200719 /* create physical page address from effective address */
720 tophys(r11, r10)
721 blt- cr7, 201f
LEROY Christophefde5a902015-01-20 10:57:34 +0100722 lis r11, (swapper_pg_dir-PAGE_OFFSET)@ha
LEROY Christophe17bb3122015-01-20 10:57:34 +0100723 /* Insert level 1 index */
7243: rlwimi r11, r10, 32 - ((PAGE_SHIFT - 2) << 1), (PAGE_SHIFT - 2) << 1, 29
LEROY Christophefde5a902015-01-20 10:57:34 +0100725 lwz r11, (swapper_pg_dir-PAGE_OFFSET)@l(r11) /* Get the level 1 entry */
Christophe Leroy4b9142862016-12-07 08:47:28 +0100726 mtcr r11
727 bt 28,200f /* bit 28 = Large page (8M) */
728 bt 29,202f /* bit 29 = Large page (8M or 512K) */
LEROY Christophe17bb3122015-01-20 10:57:34 +0100729 rlwinm r11, r11,0,0,19 /* Extract page descriptor page address */
730 /* Insert level 2 index */
731 rlwimi r11, r10, 32 - (PAGE_SHIFT - 2), 32 - PAGE_SHIFT, 29
732 lwz r11, 0(r11) /* Get the pte */
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000733 /* concat physical page address(r11) and page offset(r10) */
LEROY Christophed1406802014-09-19 10:36:09 +0200734 rlwimi r11, r10, 0, 32 - PAGE_SHIFT, 31
Christophe Leroya372acf2016-02-09 17:07:50 +0100735201: lwz r11,0(r11)
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000736/* Check if it really is a dcbx instruction. */
737/* dcbt and dcbtst does not generate DTLB Misses/Errors,
738 * no need to include them here */
LEROY Christophe41cacac2014-08-29 11:14:38 +0200739 xoris r10, r11, 0x7c00 /* check if major OP code is 31 */
740 rlwinm r10, r10, 0, 21, 5
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000741 cmpwi cr0, r10, 2028 /* Is dcbz? */
742 beq+ 142f
743 cmpwi cr0, r10, 940 /* Is dcbi? */
744 beq+ 142f
745 cmpwi cr0, r10, 108 /* Is dcbst? */
746 beq+ 144f /* Fix up store bit! */
747 cmpwi cr0, r10, 172 /* Is dcbf? */
748 beq+ 142f
749 cmpwi cr0, r10, 1964 /* Is icbi? */
750 beq+ 142f
LEROY Christophe5bcbe242014-08-29 11:14:38 +0200751141: mfspr r10,SPRN_SPRG_SCRATCH2
752 b DARFixed /* Nope, go back to normal TLB processing */
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000753
Christophe Leroy4b9142862016-12-07 08:47:28 +0100754 /* concat physical page address(r11) and page offset(r10) */
755200:
756#ifdef CONFIG_PPC_16K_PAGES
757 rlwinm r11, r11, 0, 0, 32 + PAGE_SHIFT_8M - (PAGE_SHIFT << 1) - 1
758 rlwimi r11, r10, 32 - (PAGE_SHIFT_8M - 2), 32 + PAGE_SHIFT_8M - (PAGE_SHIFT << 1), 29
759#else
760 rlwinm r11, r10, 0, ~HUGEPD_SHIFT_MASK
761#endif
762 lwz r11, 0(r11) /* Get the pte */
763 /* concat physical page address(r11) and page offset(r10) */
764 rlwimi r11, r10, 0, 32 - PAGE_SHIFT_8M, 31
765 b 201b
766
767202:
768 rlwinm r11, r11, 0, 0, 32 + PAGE_SHIFT_512K - (PAGE_SHIFT << 1) - 1
769 rlwimi r11, r10, 32 - (PAGE_SHIFT_512K - 2), 32 + PAGE_SHIFT_512K - (PAGE_SHIFT << 1), 29
770 lwz r11, 0(r11) /* Get the pte */
771 /* concat physical page address(r11) and page offset(r10) */
772 rlwimi r11, r10, 0, 32 - PAGE_SHIFT_512K, 31
773 b 201b
774
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000775144: mfspr r10, SPRN_DSISR
776 rlwinm r10, r10,0,7,5 /* Clear store bit for buggy dcbst insn */
777 mtspr SPRN_DSISR, r10
778142: /* continue, it was a dcbx, dcbi instruction. */
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000779#ifndef NO_SELF_MODIFYING_CODE
780 andis. r10,r11,0x1f /* test if reg RA is r0 */
781 li r10,modified_instr@l
782 dcbtst r0,r10 /* touch for store */
783 rlwinm r11,r11,0,0,20 /* Zero lower 10 bits */
784 oris r11,r11,640 /* Transform instr. to a "add r10,RA,RB" */
785 ori r11,r11,532
786 stw r11,0(r10) /* store add/and instruction */
787 dcbf 0,r10 /* flush new instr. to memory. */
788 icbi 0,r10 /* invalidate instr. cache line */
LEROY Christophe92625d42014-08-29 11:14:37 +0200789 mfspr r11, SPRN_SPRG_SCRATCH1 /* restore r11 */
790 mfspr r10, SPRN_SPRG_SCRATCH0 /* restore r10 */
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000791 isync /* Wait until new instr is loaded from memory */
792modified_instr:
793 .space 4 /* this is where the add instr. is stored */
794 bne+ 143f
795 subf r10,r0,r10 /* r10=r10-r0, only if reg RA is r0 */
796143: mtdar r10 /* store faulting EA in DAR */
LEROY Christophe5bcbe242014-08-29 11:14:38 +0200797 mfspr r10,SPRN_SPRG_SCRATCH2
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000798 b DARFixed /* Go back to normal TLB handling */
799#else
800 mfctr r10
801 mtdar r10 /* save ctr reg in DAR */
802 rlwinm r10, r11, 24, 24, 28 /* offset into jump table for reg RB */
803 addi r10, r10, 150f@l /* add start of table */
804 mtctr r10 /* load ctr with jump address */
805 xor r10, r10, r10 /* sum starts at zero */
806 bctr /* jump into table */
807150:
808 add r10, r10, r0 ;b 151f
809 add r10, r10, r1 ;b 151f
810 add r10, r10, r2 ;b 151f
811 add r10, r10, r3 ;b 151f
812 add r10, r10, r4 ;b 151f
813 add r10, r10, r5 ;b 151f
814 add r10, r10, r6 ;b 151f
815 add r10, r10, r7 ;b 151f
816 add r10, r10, r8 ;b 151f
817 add r10, r10, r9 ;b 151f
818 mtctr r11 ;b 154f /* r10 needs special handling */
819 mtctr r11 ;b 153f /* r11 needs special handling */
820 add r10, r10, r12 ;b 151f
821 add r10, r10, r13 ;b 151f
822 add r10, r10, r14 ;b 151f
823 add r10, r10, r15 ;b 151f
824 add r10, r10, r16 ;b 151f
825 add r10, r10, r17 ;b 151f
826 add r10, r10, r18 ;b 151f
827 add r10, r10, r19 ;b 151f
828 add r10, r10, r20 ;b 151f
829 add r10, r10, r21 ;b 151f
830 add r10, r10, r22 ;b 151f
831 add r10, r10, r23 ;b 151f
832 add r10, r10, r24 ;b 151f
833 add r10, r10, r25 ;b 151f
834 add r10, r10, r26 ;b 151f
835 add r10, r10, r27 ;b 151f
836 add r10, r10, r28 ;b 151f
837 add r10, r10, r29 ;b 151f
838 add r10, r10, r30 ;b 151f
839 add r10, r10, r31
840151:
841 rlwinm. r11,r11,19,24,28 /* offset into jump table for reg RA */
842 beq 152f /* if reg RA is zero, don't add it */
843 addi r11, r11, 150b@l /* add start of table */
844 mtctr r11 /* load ctr with jump address */
845 rlwinm r11,r11,0,16,10 /* make sure we don't execute this more than once */
846 bctr /* jump into table */
847152:
848 mfdar r11
849 mtctr r11 /* restore ctr reg from DAR */
850 mtdar r10 /* save fault EA to DAR */
LEROY Christophe5bcbe242014-08-29 11:14:38 +0200851 mfspr r10,SPRN_SPRG_SCRATCH2
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000852 b DARFixed /* Go back to normal TLB handling */
853
854 /* special handling for r10,r11 since these are modified already */
LEROY Christophe92625d42014-08-29 11:14:37 +0200855153: mfspr r11, SPRN_SPRG_SCRATCH1 /* load r11 from SPRN_SPRG_SCRATCH1 */
LEROY Christophe111e32b2014-08-29 11:14:39 +0200856 add r10, r10, r11 /* add it */
857 mfctr r11 /* restore r11 */
858 b 151b
LEROY Christophe92625d42014-08-29 11:14:37 +0200859154: mfspr r11, SPRN_SPRG_SCRATCH0 /* load r10 from SPRN_SPRG_SCRATCH0 */
LEROY Christophe111e32b2014-08-29 11:14:39 +0200860 add r10, r10, r11 /* add it */
Joakim Tjernlund0a2ab512009-11-20 00:21:06 +0000861 mfctr r11 /* restore r11 */
862 b 151b
863#endif
864
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000865/*
866 * This is where the main kernel code starts.
867 */
868start_here:
869 /* ptr to current */
870 lis r2,init_task@h
871 ori r2,r2,init_task@l
872
873 /* ptr to phys current thread */
874 tophys(r4,r2)
875 addi r4,r4,THREAD /* init task's THREAD */
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +0000876 mtspr SPRN_SPRG_THREAD,r4
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000877
878 /* stack */
879 lis r1,init_thread_union@ha
880 addi r1,r1,init_thread_union@l
881 li r0,0
882 stwu r0,THREAD_SIZE-STACK_FRAME_OVERHEAD(r1)
883
Christophe Leroy8c8c10b2018-07-13 13:10:47 +0000884 lis r6, swapper_pg_dir@ha
885 tophys(r6,r6)
886 mtspr SPRN_M_TW, r6
887
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000888 bl early_init /* We have to do this with MMU on */
889
890/*
891 * Decide what sort of machine this is and initialize the MMU.
892 */
Scott Wood6dece0eb2011-07-25 11:29:33 +0000893 li r3,0
894 mr r4,r31
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000895 bl machine_init
896 bl MMU_init
897
898/*
899 * Go back to running unmapped so we can load up new values
900 * and change to using our exception vectors.
901 * On the 8xx, all we have to do is invalidate the TLB to clear
902 * the old 8M byte TLB mappings and load the page table base register.
903 */
904 /* The right way to do this would be to track it down through
905 * init's THREAD like the context switch code does, but this is
906 * easier......until someone changes init's static structures.
907 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000908 lis r4,2f@h
909 ori r4,r4,2f@l
910 tophys(r4,r4)
911 li r3,MSR_KERNEL & ~(MSR_IR|MSR_DR)
912 mtspr SPRN_SRR0,r4
913 mtspr SPRN_SRR1,r3
914 rfi
915/* Load up the kernel context */
9162:
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000917 tlbia /* Clear all TLB entries */
918 sync /* wait for tlbia/tlbie to finish */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000919
920 /* set up the PTE pointers for the Abatron bdiGDB.
921 */
922 tovirt(r6,r6)
923 lis r5, abatron_pteptrs@h
924 ori r5, r5, abatron_pteptrs@l
Christophe Leroye4ccb1d2018-05-24 11:02:06 +0000925 stw r5, 0xf0(0) /* Must match your Abatron config file */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000926 tophys(r5,r5)
927 stw r6, 0(r5)
928
929/* Now turn on the MMU for real! */
930 li r4,MSR_KERNEL
931 lis r3,start_kernel@h
932 ori r3,r3,start_kernel@l
933 mtspr SPRN_SRR0,r3
934 mtspr SPRN_SRR1,r4
935 rfi /* enable MMU and jump to start_kernel */
936
937/* Set up the initial MMU state so we can do the first level of
938 * kernel initialization. This maps the first 8 MBytes of memory 1:1
939 * virtual to physical. Also, set the cache mode since that is defined
940 * by TLB entries and perform any additional mapping (like of the IMMR).
941 * If configured to pin some TLBs, we pin the first 8 Mbytes of kernel,
Christophe Leroyf86ef742016-05-17 09:02:43 +0200942 * 24 Mbytes of data, and the 512k IMMR space. Anything not covered by
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000943 * these mappings is mapped by page tables.
944 */
945initial_mmu:
Christophe Leroy6264dbb2016-05-17 09:02:49 +0200946 li r8, 0
947 mtspr SPRN_MI_CTR, r8 /* remove PINNED ITLB entries */
948 lis r10, MD_RESETVAL@h
949#ifndef CONFIG_8xx_COPYBACK
950 oris r10, r10, MD_WTDEF@h
951#endif
952 mtspr SPRN_MD_CTR, r10 /* remove PINNED DTLB entries */
953
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000954 tlbia /* Invalidate all TLB entries */
Christophe Leroya3059b02017-07-12 12:08:51 +0200955#ifdef CONFIG_PIN_TLB_TEXT
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000956 lis r8, MI_RSV4I@h
957 ori r8, r8, 0x1c00
Joakim Tjernlund9f4f04b2009-12-29 05:10:58 +0000958
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000959 mtspr SPRN_MI_CTR, r8 /* Set instruction MMU control */
Christophe Leroya3059b02017-07-12 12:08:51 +0200960#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000961
Christophe Leroya3059b02017-07-12 12:08:51 +0200962#ifdef CONFIG_PIN_TLB_DATA
Christophe Leroy6264dbb2016-05-17 09:02:49 +0200963 oris r10, r10, MD_RSV4I@h
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000964 mtspr SPRN_MD_CTR, r10 /* Set data TLB control */
Christophe Leroy6264dbb2016-05-17 09:02:49 +0200965#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000966
Christophe Leroy4ad27452016-05-17 09:02:54 +0200967 /* Now map the lower 8 Meg into the ITLB. */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000968 lis r8, KERNELBASE@h /* Create vaddr for TLB */
969 ori r8, r8, MI_EVALID /* Mark it valid */
970 mtspr SPRN_MI_EPN, r8
Christophe Leroyde0f9382018-01-12 13:45:31 +0100971 li r8, MI_PS8MEG /* Set 8M byte page */
Christophe Leroycc4ebf5c2018-10-19 06:54:54 +0000972 ori r8, r8, MI_SVALID /* Make it valid */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000973 mtspr SPRN_MI_TWC, r8
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000974 li r8, MI_BOOTINIT /* Create RPN for address 0 */
975 mtspr SPRN_MI_RPN, r8 /* Store TLB entry */
Christophe Leroy4ad27452016-05-17 09:02:54 +0200976
LEROY Christophe5b2753f2015-04-22 12:06:45 +0200977 lis r8, MI_APG_INIT@h /* Set protection modes */
978 ori r8, r8, MI_APG_INIT@l
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000979 mtspr SPRN_MI_AP, r8
LEROY Christophe5b2753f2015-04-22 12:06:45 +0200980 lis r8, MD_APG_INIT@h
981 ori r8, r8, MD_APG_INIT@l
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000982 mtspr SPRN_MD_AP, r8
983
Christophe Leroyf86ef742016-05-17 09:02:43 +0200984 /* Map a 512k page for the IMMR to get the processor
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000985 * internal registers (among other things).
986 */
Christophe Leroy62f64b42016-05-17 09:02:56 +0200987#ifdef CONFIG_PIN_TLB_IMMR
Christophe Leroya3059b02017-07-12 12:08:51 +0200988 oris r10, r10, MD_RSV4I@h
Christophe Leroy62f64b42016-05-17 09:02:56 +0200989 ori r10, r10, 0x1c00
990 mtspr SPRN_MD_CTR, r10
991
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000992 mfspr r9, 638 /* Get current IMMR */
Christophe Leroyf86ef742016-05-17 09:02:43 +0200993 andis. r9, r9, 0xfff8 /* Get 512 kbytes boundary */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000994
Christophe Leroyf86ef742016-05-17 09:02:43 +0200995 lis r8, VIRT_IMMR_BASE@h /* Create vaddr for TLB */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000996 ori r8, r8, MD_EVALID /* Mark it valid */
997 mtspr SPRN_MD_EPN, r8
Christophe Leroyf86ef742016-05-17 09:02:43 +0200998 li r8, MD_PS512K | MD_GUARDED /* Set 512k byte page */
Christophe Leroycc4ebf5c2018-10-19 06:54:54 +0000999 ori r8, r8, MD_SVALID /* Make it valid */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001000 mtspr SPRN_MD_TWC, r8
1001 mr r8, r9 /* Create paddr for TLB */
1002 ori r8, r8, MI_BOOTINIT|0x2 /* Inhibit cache -- Cort */
1003 mtspr SPRN_MD_RPN, r8
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001004#endif
1005
1006 /* Since the cache is enabled according to the information we
1007 * just loaded into the TLB, invalidate and enable the caches here.
1008 * We should probably check/set other modes....later.
1009 */
1010 lis r8, IDC_INVALL@h
1011 mtspr SPRN_IC_CST, r8
1012 mtspr SPRN_DC_CST, r8
1013 lis r8, IDC_ENABLE@h
1014 mtspr SPRN_IC_CST, r8
1015#ifdef CONFIG_8xx_COPYBACK
1016 mtspr SPRN_DC_CST, r8
1017#else
1018 /* For a debug option, I left this here to easily enable
1019 * the write through cache mode
1020 */
1021 lis r8, DC_SFWT@h
1022 mtspr SPRN_DC_CST, r8
1023 lis r8, IDC_ENABLE@h
1024 mtspr SPRN_DC_CST, r8
1025#endif
Christophe Leroy75b82472016-12-15 13:42:18 +01001026 /* Disable debug mode entry on breakpoints */
Christophe Leroy4ad86222016-11-29 09:52:15 +01001027 mfspr r8, SPRN_DER
Christophe Leroycd99ddb2018-01-12 13:45:23 +01001028#ifdef CONFIG_PERF_EVENTS
Christophe Leroy75b82472016-12-15 13:42:18 +01001029 rlwinm r8, r8, 0, ~0xc
1030#else
Christophe Leroy4ad86222016-11-29 09:52:15 +01001031 rlwinm r8, r8, 0, ~0x8
Christophe Leroy75b82472016-12-15 13:42:18 +01001032#endif
Christophe Leroy4ad86222016-11-29 09:52:15 +01001033 mtspr SPRN_DER, r8
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001034 blr
1035
1036
1037/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001038 * We put a few things here that have to be page-aligned.
1039 * This stuff goes at the beginning of the data segment,
1040 * which is page-aligned.
1041 */
1042 .data
1043 .globl sdata
1044sdata:
1045 .globl empty_zero_page
LEROY Christophed1406802014-09-19 10:36:09 +02001046 .align PAGE_SHIFT
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001047empty_zero_page:
LEROY Christophed1406802014-09-19 10:36:09 +02001048 .space PAGE_SIZE
Al Viro9445aa12016-01-13 23:33:46 -05001049EXPORT_SYMBOL(empty_zero_page)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001050
1051 .globl swapper_pg_dir
1052swapper_pg_dir:
LEROY Christophed1406802014-09-19 10:36:09 +02001053 .space PGD_TABLE_SIZE
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001054
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001055/* Room for two PTE table poiners, usually the kernel and current user
1056 * pointer to their respective root page table (pgdir).
1057 */
1058abatron_pteptrs:
1059 .space 8
1060
Christophe Leroycd99ddb2018-01-12 13:45:23 +01001061#ifdef CONFIG_PERF_EVENTS
Christophe Leroy75b82472016-12-15 13:42:18 +01001062 .globl itlb_miss_counter
1063itlb_miss_counter:
1064 .space 4
1065
1066 .globl dtlb_miss_counter
1067dtlb_miss_counter:
1068 .space 4
1069
1070 .globl instruction_counter
1071instruction_counter:
1072 .space 4
1073#endif