blob: 33838b4b28d954868cebdf1a7ecff0138f665a52 [file] [log] [blame]
James Smartda0436e2009-05-22 14:51:39 -04001/*******************************************************************
2 * This file is part of the Emulex Linux Device Driver for *
3 * Fibre Channel Host Bus Adapters. *
James Smart128bdda2018-01-30 15:59:03 -08004 * Copyright (C) 2017-2018 Broadcom. All Rights Reserved. The term *
James Smartd080abe2017-02-12 13:52:39 -08005 * “Broadcom” refers to Broadcom Limited and/or its subsidiaries. *
James Smart51f4ca32016-07-06 12:36:13 -07006 * Copyright (C) 2009-2016 Emulex. All rights reserved. *
James Smartda0436e2009-05-22 14:51:39 -04007 * EMULEX and SLI are trademarks of Emulex. *
James Smartd080abe2017-02-12 13:52:39 -08008 * www.broadcom.com *
James Smartda0436e2009-05-22 14:51:39 -04009 * *
10 * This program is free software; you can redistribute it and/or *
11 * modify it under the terms of version 2 of the GNU General *
12 * Public License as published by the Free Software Foundation. *
13 * This program is distributed in the hope that it will be useful. *
14 * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
15 * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
16 * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
17 * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
18 * TO BE LEGALLY INVALID. See the GNU General Public License for *
19 * more details, a copy of which can be found in the file COPYING *
20 * included with this package. *
21 *******************************************************************/
22
23#define LPFC_ACTIVE_MBOX_WAIT_CNT 100
James Smart5af5eee2010-10-22 11:06:38 -040024#define LPFC_XRI_EXCH_BUSY_WAIT_TMO 10000
25#define LPFC_XRI_EXCH_BUSY_WAIT_T1 10
26#define LPFC_XRI_EXCH_BUSY_WAIT_T2 30000
James Smartda0436e2009-05-22 14:51:39 -040027#define LPFC_RPI_LOW_WATER_MARK 10
James Smartecfd03c2010-02-12 14:41:27 -050028
James Smarta93ff372010-10-22 11:06:08 -040029#define LPFC_UNREG_FCF 1
30#define LPFC_SKIP_UNREG_FCF 0
31
James Smartecfd03c2010-02-12 14:41:27 -050032/* Amount of time in seconds for waiting FCF rediscovery to complete */
33#define LPFC_FCF_REDISCOVER_WAIT_TMO 2000 /* msec */
34
James Smartda0436e2009-05-22 14:51:39 -040035/* Number of SGL entries can be posted in a 4KB nonembedded mbox command */
36#define LPFC_NEMBED_MBOX_SGL_CNT 254
37
James Smart67d12732012-08-03 12:36:13 -040038/* Multi-queue arrangement for FCP EQ/CQ/WQ tuples */
James Smart895427b2017-02-12 13:52:30 -080039#define LPFC_HBA_IO_CHAN_MIN 0
40#define LPFC_HBA_IO_CHAN_MAX 32
41#define LPFC_FCP_IO_CHAN_DEF 4
42#define LPFC_NVME_IO_CHAN_DEF 0
James Smartda0436e2009-05-22 14:51:39 -040043
James Smart1ba981f2014-02-20 09:56:45 -050044/* Number of channels used for Flash Optimized Fabric (FOF) operations */
45
46#define LPFC_FOF_IO_CHAN_NUM 1
47
James Smartda0436e2009-05-22 14:51:39 -040048/*
49 * Provide the default FCF Record attributes used by the driver
50 * when nonFIP mode is configured and there is no other default
51 * FCF Record attributes.
52 */
53#define LPFC_FCOE_FCF_DEF_INDEX 0
54#define LPFC_FCOE_FCF_GET_FIRST 0xFFFF
55#define LPFC_FCOE_FCF_NEXT_NONE 0xFFFF
56
James Smartdbb6b3a2010-06-08 18:31:37 -040057#define LPFC_FCOE_NULL_VID 0xFFF
58#define LPFC_FCOE_IGNORE_VID 0xFFFF
59
James Smartda0436e2009-05-22 14:51:39 -040060/* First 3 bytes of default FCF MAC is specified by FC_MAP */
61#define LPFC_FCOE_FCF_MAC3 0xFF
62#define LPFC_FCOE_FCF_MAC4 0xFF
63#define LPFC_FCOE_FCF_MAC5 0xFE
64#define LPFC_FCOE_FCF_MAP0 0x0E
65#define LPFC_FCOE_FCF_MAP1 0xFC
66#define LPFC_FCOE_FCF_MAP2 0x00
James Smart98fc5dd2010-06-07 15:24:29 -040067#define LPFC_FCOE_MAX_RCV_SIZE 0x800
James Smartda0436e2009-05-22 14:51:39 -040068#define LPFC_FCOE_FKA_ADV_PER 0
69#define LPFC_FCOE_FIP_PRIORITY 0x80
70
James Smart6669f9b2009-10-02 15:16:45 -040071#define sli4_sid_from_fc_hdr(fc_hdr) \
72 ((fc_hdr)->fh_s_id[0] << 16 | \
73 (fc_hdr)->fh_s_id[1] << 8 | \
74 (fc_hdr)->fh_s_id[2])
75
James Smart939723a2012-05-09 21:19:03 -040076#define sli4_did_from_fc_hdr(fc_hdr) \
77 ((fc_hdr)->fh_d_id[0] << 16 | \
78 (fc_hdr)->fh_d_id[1] << 8 | \
79 (fc_hdr)->fh_d_id[2])
80
James Smart5ffc2662009-11-18 15:39:44 -050081#define sli4_fctl_from_fc_hdr(fc_hdr) \
82 ((fc_hdr)->fh_f_ctl[0] << 16 | \
83 (fc_hdr)->fh_f_ctl[1] << 8 | \
84 (fc_hdr)->fh_f_ctl[2])
85
James Smart939723a2012-05-09 21:19:03 -040086#define sli4_type_from_fc_hdr(fc_hdr) \
87 ((fc_hdr)->fh_type)
88
James Smart88a2cfb2011-07-22 18:36:33 -040089#define LPFC_FW_RESET_MAXIMUM_WAIT_10MS_CNT 12000
90
James Smartc71ab862012-10-31 14:44:33 -040091#define INT_FW_UPGRADE 0
92#define RUN_FW_UPGRADE 1
93
James Smartda0436e2009-05-22 14:51:39 -040094enum lpfc_sli4_queue_type {
95 LPFC_EQ,
96 LPFC_GCQ,
97 LPFC_MCQ,
98 LPFC_WCQ,
99 LPFC_RCQ,
100 LPFC_MQ,
101 LPFC_WQ,
102 LPFC_HRQ,
103 LPFC_DRQ
104};
105
106/* The queue sub-type defines the functional purpose of the queue */
107enum lpfc_sli4_queue_subtype {
108 LPFC_NONE,
109 LPFC_MBOX,
110 LPFC_FCP,
111 LPFC_ELS,
James Smart895427b2017-02-12 13:52:30 -0800112 LPFC_NVME,
James Smartf358dd02017-02-12 13:52:34 -0800113 LPFC_NVMET,
James Smart895427b2017-02-12 13:52:30 -0800114 LPFC_NVME_LS,
James Smartda0436e2009-05-22 14:51:39 -0400115 LPFC_USOL
116};
117
118union sli4_qe {
119 void *address;
120 struct lpfc_eqe *eqe;
121 struct lpfc_cqe *cqe;
122 struct lpfc_mcqe *mcqe;
123 struct lpfc_wcqe_complete *wcqe_complete;
124 struct lpfc_wcqe_release *wcqe_release;
125 struct sli4_wcqe_xri_aborted *wcqe_xri_aborted;
126 struct lpfc_rcqe_complete *rcqe_complete;
127 struct lpfc_mqe *mqe;
128 union lpfc_wqe *wqe;
James Smart0c651872013-07-15 18:33:23 -0400129 union lpfc_wqe128 *wqe128;
James Smartda0436e2009-05-22 14:51:39 -0400130 struct lpfc_rqe *rqe;
131};
132
James Smart895427b2017-02-12 13:52:30 -0800133/* RQ buffer list */
134struct lpfc_rqb {
135 uint16_t entry_count; /* Current number of RQ slots */
136 uint16_t buffer_count; /* Current number of buffers posted */
137 struct list_head rqb_buffer_list; /* buffers assigned to this HBQ */
138 /* Callback for HBQ buffer allocation */
139 struct rqb_dmabuf *(*rqb_alloc_buffer)(struct lpfc_hba *);
140 /* Callback for HBQ buffer free */
141 void (*rqb_free_buffer)(struct lpfc_hba *,
142 struct rqb_dmabuf *);
143};
144
James Smartda0436e2009-05-22 14:51:39 -0400145struct lpfc_queue {
146 struct list_head list;
James Smart895427b2017-02-12 13:52:30 -0800147 struct list_head wq_list;
James Smart6e8e1c12018-01-30 15:58:49 -0800148 struct list_head wqfull_list;
James Smartda0436e2009-05-22 14:51:39 -0400149 enum lpfc_sli4_queue_type type;
150 enum lpfc_sli4_queue_subtype subtype;
151 struct lpfc_hba *phba;
152 struct list_head child_list;
James Smart895427b2017-02-12 13:52:30 -0800153 struct list_head page_list;
154 struct list_head sgl_list;
James Smartda0436e2009-05-22 14:51:39 -0400155 uint32_t entry_count; /* Number of entries to support on the queue */
156 uint32_t entry_size; /* Size of each queue entry. */
James Smart73d91e52011-10-10 21:32:10 -0400157 uint32_t entry_repost; /* Count of entries before doorbell is rung */
James Smart64eb4dc2017-05-15 15:20:49 -0700158#define LPFC_EQ_REPOST 8
159#define LPFC_MQ_REPOST 8
160#define LPFC_CQ_REPOST 64
James Smart61f3d4b2017-05-15 15:20:41 -0700161#define LPFC_RQ_REPOST 64
James Smart64eb4dc2017-05-15 15:20:49 -0700162#define LPFC_RELEASE_NOTIFICATION_INTERVAL 32 /* For WQs */
James Smartda0436e2009-05-22 14:51:39 -0400163 uint32_t queue_id; /* Queue ID assigned by the hardware */
James Smart2a622bf2011-02-16 12:40:06 -0500164 uint32_t assoc_qid; /* Queue ID associated with, for CQ/WQ/MQ */
James Smartda0436e2009-05-22 14:51:39 -0400165 uint32_t host_index; /* The host's index for putting or getting */
166 uint32_t hba_index; /* The last known hba index for get or put */
James Smartb84daac2012-08-03 12:35:13 -0400167
James Smart2a76a282012-08-03 12:35:54 -0400168 struct lpfc_sli_ring *pring; /* ptr to io ring associated with q */
James Smart895427b2017-02-12 13:52:30 -0800169 struct lpfc_rqb *rqbp; /* ptr to RQ buffers */
James Smart2a76a282012-08-03 12:35:54 -0400170
James Smart0cf07f842017-06-01 21:07:10 -0700171 uint32_t q_mode;
James Smart81b96ed2017-11-20 16:00:29 -0800172 uint16_t page_count; /* Number of pages allocated for this queue */
173 uint16_t page_size; /* size of page allocated for this queue */
James Smarta51e41b2017-12-08 17:18:06 -0800174#define LPFC_EXPANDED_PAGE_SIZE 16384
James Smart81b96ed2017-11-20 16:00:29 -0800175#define LPFC_DEFAULT_PAGE_SIZE 4096
176 uint16_t chann; /* IO channel this queue is associated with */
James Smart6e8e1c12018-01-30 15:58:49 -0800177 uint8_t db_format;
James Smart962bc512013-01-03 15:44:00 -0500178#define LPFC_DB_RING_FORMAT 0x01
179#define LPFC_DB_LIST_FORMAT 0x02
James Smart6e8e1c12018-01-30 15:58:49 -0800180 uint8_t q_flag;
181#define HBA_NVMET_WQFULL 0x1 /* We hit WQ Full condition for NVMET */
James Smart962bc512013-01-03 15:44:00 -0500182 void __iomem *db_regaddr;
James Smartb84daac2012-08-03 12:35:13 -0400183 /* For q stats */
184 uint32_t q_cnt_1;
185 uint32_t q_cnt_2;
186 uint32_t q_cnt_3;
187 uint64_t q_cnt_4;
188/* defines for EQ stats */
189#define EQ_max_eqe q_cnt_1
190#define EQ_no_entry q_cnt_2
James Smart0cf07f842017-06-01 21:07:10 -0700191#define EQ_cqe_cnt q_cnt_3
James Smartb84daac2012-08-03 12:35:13 -0400192#define EQ_processed q_cnt_4
193
194/* defines for CQ stats */
195#define CQ_mbox q_cnt_1
196#define CQ_max_cqe q_cnt_1
197#define CQ_release_wqe q_cnt_2
198#define CQ_xri_aborted q_cnt_3
199#define CQ_wq q_cnt_4
200
201/* defines for WQ stats */
202#define WQ_overflow q_cnt_1
203#define WQ_posted q_cnt_4
204
205/* defines for RQ stats */
206#define RQ_no_posted_buf q_cnt_1
207#define RQ_no_buf_found q_cnt_2
James Smart547077a2017-05-15 15:20:40 -0700208#define RQ_buf_posted q_cnt_3
James Smartb84daac2012-08-03 12:35:13 -0400209#define RQ_rcv_buf q_cnt_4
210
Dick Kennedyf485c182017-09-29 17:34:34 -0700211 struct work_struct irqwork;
212 struct work_struct spwork;
213
James Smart895427b2017-02-12 13:52:30 -0800214 uint64_t isr_timestamp;
215 struct lpfc_queue *assoc_qp;
James Smartda0436e2009-05-22 14:51:39 -0400216 union sli4_qe qe[1]; /* array to index entries (must be last) */
217};
218
James Smartda0436e2009-05-22 14:51:39 -0400219struct lpfc_sli4_link {
James Smart8b68cd52012-09-29 11:32:37 -0400220 uint16_t speed;
James Smartda0436e2009-05-22 14:51:39 -0400221 uint8_t duplex;
222 uint8_t status;
James Smart70f3c072010-12-15 17:57:33 -0500223 uint8_t type;
224 uint8_t number;
James Smartda0436e2009-05-22 14:51:39 -0400225 uint8_t fault;
James Smart65467b62010-01-26 23:08:29 -0500226 uint16_t logical_speed;
James Smart70f3c072010-12-15 17:57:33 -0500227 uint16_t topology;
James Smartda0436e2009-05-22 14:51:39 -0400228};
229
James Smartecfd03c2010-02-12 14:41:27 -0500230struct lpfc_fcf_rec {
231 uint8_t fabric_name[8];
232 uint8_t switch_name[8];
James Smartda0436e2009-05-22 14:51:39 -0400233 uint8_t mac_addr[6];
234 uint16_t fcf_indx;
James Smartecfd03c2010-02-12 14:41:27 -0500235 uint32_t priority;
236 uint16_t vlan_id;
237 uint32_t addr_mode;
238 uint32_t flag;
239#define BOOT_ENABLE 0x01
240#define RECORD_VALID 0x02
241};
242
James Smart7d791df2011-07-22 18:37:52 -0400243struct lpfc_fcf_pri_rec {
244 uint16_t fcf_index;
245#define LPFC_FCF_ON_PRI_LIST 0x0001
246#define LPFC_FCF_FLOGI_FAILED 0x0002
247 uint16_t flag;
248 uint32_t priority;
249};
250
251struct lpfc_fcf_pri {
252 struct list_head list;
253 struct lpfc_fcf_pri_rec fcf_rec;
254};
255
256/*
257 * Maximum FCF table index, it is for driver internal book keeping, it
258 * just needs to be no less than the supported HBA's FCF table size.
259 */
260#define LPFC_SLI4_FCF_TBL_INDX_MAX 32
261
James Smartecfd03c2010-02-12 14:41:27 -0500262struct lpfc_fcf {
James Smartda0436e2009-05-22 14:51:39 -0400263 uint16_t fcfi;
264 uint32_t fcf_flag;
265#define FCF_AVAILABLE 0x01 /* FCF available for discovery */
266#define FCF_REGISTERED 0x02 /* FCF registered with FW */
James Smartecfd03c2010-02-12 14:41:27 -0500267#define FCF_SCAN_DONE 0x04 /* FCF table scan done */
268#define FCF_IN_USE 0x08 /* Atleast one discovery completed */
James Smart0c9ab6f2010-02-26 14:15:57 -0500269#define FCF_INIT_DISC 0x10 /* Initial FCF discovery */
270#define FCF_DEAD_DISC 0x20 /* FCF DEAD fast FCF failover discovery */
271#define FCF_ACVL_DISC 0x40 /* All CVL fast FCF failover discovery */
272#define FCF_DISCOVERY (FCF_INIT_DISC | FCF_DEAD_DISC | FCF_ACVL_DISC)
273#define FCF_REDISC_PEND 0x80 /* FCF rediscovery pending */
274#define FCF_REDISC_EVT 0x100 /* FCF rediscovery event to worker thread */
275#define FCF_REDISC_FOV 0x200 /* Post FCF rediscovery fast failover */
James Smarta93ff372010-10-22 11:06:08 -0400276#define FCF_REDISC_PROG (FCF_REDISC_PEND | FCF_REDISC_EVT)
James Smartda0436e2009-05-22 14:51:39 -0400277 uint32_t addr_mode;
James Smart999d8132010-03-15 11:24:56 -0400278 uint32_t eligible_fcf_cnt;
James Smartecfd03c2010-02-12 14:41:27 -0500279 struct lpfc_fcf_rec current_rec;
280 struct lpfc_fcf_rec failover_rec;
James Smart7d791df2011-07-22 18:37:52 -0400281 struct list_head fcf_pri_list;
282 struct lpfc_fcf_pri fcf_pri[LPFC_SLI4_FCF_TBL_INDX_MAX];
283 uint32_t current_fcf_scan_pri;
James Smartecfd03c2010-02-12 14:41:27 -0500284 struct timer_list redisc_wait;
James Smart0c9ab6f2010-02-26 14:15:57 -0500285 unsigned long *fcf_rr_bmask; /* Eligible FCF indexes for RR failover */
James Smartda0436e2009-05-22 14:51:39 -0400286};
287
James Smart0c9ab6f2010-02-26 14:15:57 -0500288
James Smartda0436e2009-05-22 14:51:39 -0400289#define LPFC_REGION23_SIGNATURE "RG23"
290#define LPFC_REGION23_VERSION 1
291#define LPFC_REGION23_LAST_REC 0xff
James Smarta0c87cb2009-07-19 10:01:10 -0400292#define DRIVER_SPECIFIC_TYPE 0xA2
293#define LINUX_DRIVER_ID 0x20
294#define PORT_STE_TYPE 0x1
295
James Smartda0436e2009-05-22 14:51:39 -0400296struct lpfc_fip_param_hdr {
297 uint8_t type;
298#define FCOE_PARAM_TYPE 0xA0
299 uint8_t length;
300#define FCOE_PARAM_LENGTH 2
301 uint8_t parm_version;
302#define FIPP_VERSION 0x01
303 uint8_t parm_flags;
304#define lpfc_fip_param_hdr_fipp_mode_SHIFT 6
305#define lpfc_fip_param_hdr_fipp_mode_MASK 0x3
306#define lpfc_fip_param_hdr_fipp_mode_WORD parm_flags
James Smart6a9c52c2009-10-02 15:16:51 -0400307#define FIPP_MODE_ON 0x1
James Smartda0436e2009-05-22 14:51:39 -0400308#define FIPP_MODE_OFF 0x0
309#define FIPP_VLAN_VALID 0x1
310};
311
312struct lpfc_fcoe_params {
313 uint8_t fc_map[3];
314 uint8_t reserved1;
315 uint16_t vlan_tag;
316 uint8_t reserved[2];
317};
318
319struct lpfc_fcf_conn_hdr {
320 uint8_t type;
321#define FCOE_CONN_TBL_TYPE 0xA1
322 uint8_t length; /* words */
323 uint8_t reserved[2];
324};
325
326struct lpfc_fcf_conn_rec {
327 uint16_t flags;
328#define FCFCNCT_VALID 0x0001
329#define FCFCNCT_BOOT 0x0002
330#define FCFCNCT_PRIMARY 0x0004 /* if not set, Secondary */
331#define FCFCNCT_FBNM_VALID 0x0008
332#define FCFCNCT_SWNM_VALID 0x0010
333#define FCFCNCT_VLAN_VALID 0x0020
334#define FCFCNCT_AM_VALID 0x0040
335#define FCFCNCT_AM_PREFERRED 0x0080 /* if not set, AM Required */
336#define FCFCNCT_AM_SPMA 0x0100 /* if not set, FPMA */
337
338 uint16_t vlan_tag;
339 uint8_t fabric_name[8];
340 uint8_t switch_name[8];
341};
342
343struct lpfc_fcf_conn_entry {
344 struct list_head list;
345 struct lpfc_fcf_conn_rec conn_rec;
346};
347
348/*
349 * Define the host's bootstrap mailbox. This structure contains
350 * the member attributes needed to create, use, and destroy the
351 * bootstrap mailbox region.
352 *
353 * The macro definitions for the bmbx data structure are defined
354 * in lpfc_hw4.h with the register definition.
355 */
356struct lpfc_bmbx {
357 struct lpfc_dmabuf *dmabuf;
358 struct dma_address dma_address;
359 void *avirt;
360 dma_addr_t aphys;
361 uint32_t bmbx_size;
362};
363
364#define LPFC_EQE_SIZE LPFC_EQE_SIZE_4
365
366#define LPFC_EQE_SIZE_4B 4
367#define LPFC_EQE_SIZE_16B 16
368#define LPFC_CQE_SIZE 16
369#define LPFC_WQE_SIZE 64
James Smart0c651872013-07-15 18:33:23 -0400370#define LPFC_WQE128_SIZE 128
James Smartda0436e2009-05-22 14:51:39 -0400371#define LPFC_MQE_SIZE 256
372#define LPFC_RQE_SIZE 8
373
374#define LPFC_EQE_DEF_COUNT 1024
James Smartff78d8f2011-12-13 13:21:35 -0500375#define LPFC_CQE_DEF_COUNT 1024
James Smarta51e41b2017-12-08 17:18:06 -0800376#define LPFC_CQE_EXP_COUNT 4096
James Smartf1126682009-06-10 17:22:44 -0400377#define LPFC_WQE_DEF_COUNT 256
James Smarta51e41b2017-12-08 17:18:06 -0800378#define LPFC_WQE_EXP_COUNT 1024
James Smartda0436e2009-05-22 14:51:39 -0400379#define LPFC_MQE_DEF_COUNT 16
380#define LPFC_RQE_DEF_COUNT 512
381
382#define LPFC_QUEUE_NOARM false
383#define LPFC_QUEUE_REARM true
384
385
386/*
387 * SLI4 CT field defines
388 */
389#define SLI4_CT_RPI 0
390#define SLI4_CT_VPI 1
391#define SLI4_CT_VFI 2
392#define SLI4_CT_FCFI 3
393
James Smartda0436e2009-05-22 14:51:39 -0400394/*
395 * SLI4 specific data structures
396 */
397struct lpfc_max_cfg_param {
398 uint16_t max_xri;
399 uint16_t xri_base;
400 uint16_t xri_used;
401 uint16_t max_rpi;
402 uint16_t rpi_base;
403 uint16_t rpi_used;
404 uint16_t max_vpi;
405 uint16_t vpi_base;
406 uint16_t vpi_used;
407 uint16_t max_vfi;
408 uint16_t vfi_base;
409 uint16_t vfi_used;
410 uint16_t max_fcfi;
James Smartda0436e2009-05-22 14:51:39 -0400411 uint16_t fcfi_used;
412 uint16_t max_eq;
413 uint16_t max_rq;
414 uint16_t max_cq;
415 uint16_t max_wq;
416};
417
418struct lpfc_hba;
419/* SLI4 HBA multi-fcp queue handler struct */
James Smartb83d0052017-06-01 21:07:05 -0700420#define LPFC_SLI4_HANDLER_NAME_SZ 16
James Smart895427b2017-02-12 13:52:30 -0800421struct lpfc_hba_eq_hdl {
James Smartda0436e2009-05-22 14:51:39 -0400422 uint32_t idx;
James Smartb83d0052017-06-01 21:07:05 -0700423 char handler_name[LPFC_SLI4_HANDLER_NAME_SZ];
James Smartda0436e2009-05-22 14:51:39 -0400424 struct lpfc_hba *phba;
James Smart895427b2017-02-12 13:52:30 -0800425 atomic_t hba_eq_in_use;
426 struct cpumask *cpumask;
427 /* CPU affinitsed to or 0xffffffff if multiple */
428 uint32_t cpu;
429#define LPFC_MULTI_CPU_AFFINITY 0xffffffff
James Smartda0436e2009-05-22 14:51:39 -0400430};
431
James Smart44fd7fe2017-08-23 16:55:47 -0700432/*BB Credit recovery value*/
433struct lpfc_bbscn_params {
434 uint32_t word0;
435#define lpfc_bbscn_min_SHIFT 0
436#define lpfc_bbscn_min_MASK 0x0000000F
437#define lpfc_bbscn_min_WORD word0
438#define lpfc_bbscn_max_SHIFT 4
439#define lpfc_bbscn_max_MASK 0x0000000F
440#define lpfc_bbscn_max_WORD word0
441#define lpfc_bbscn_def_SHIFT 8
442#define lpfc_bbscn_def_MASK 0x0000000F
443#define lpfc_bbscn_def_WORD word0
444};
445
James Smart28baac72010-02-12 14:42:03 -0500446/* Port Capabilities for SLI4 Parameters */
447struct lpfc_pc_sli4_params {
448 uint32_t supported;
449 uint32_t if_type;
450 uint32_t sli_rev;
451 uint32_t sli_family;
452 uint32_t featurelevel_1;
453 uint32_t featurelevel_2;
454 uint32_t proto_types;
455#define LPFC_SLI4_PROTO_FCOE 0x0000001
456#define LPFC_SLI4_PROTO_FC 0x0000002
457#define LPFC_SLI4_PROTO_NIC 0x0000004
458#define LPFC_SLI4_PROTO_ISCSI 0x0000008
459#define LPFC_SLI4_PROTO_RDMA 0x0000010
460 uint32_t sge_supp_len;
461 uint32_t if_page_sz;
462 uint32_t rq_db_window;
463 uint32_t loopbk_scope;
James Smart1ba981f2014-02-20 09:56:45 -0500464 uint32_t oas_supported;
James Smart28baac72010-02-12 14:42:03 -0500465 uint32_t eq_pages_max;
466 uint32_t eqe_size;
467 uint32_t cq_pages_max;
468 uint32_t cqe_size;
469 uint32_t mq_pages_max;
470 uint32_t mqe_size;
471 uint32_t mq_elem_cnt;
472 uint32_t wq_pages_max;
473 uint32_t wqe_size;
474 uint32_t rq_pages_max;
475 uint32_t rqe_size;
476 uint32_t hdr_pages_max;
477 uint32_t hdr_size;
478 uint32_t hdr_pp_align;
479 uint32_t sgl_pages_max;
480 uint32_t sgl_pp_align;
James Smartfedd3b72011-02-16 12:39:24 -0500481 uint8_t cqv;
482 uint8_t mqv;
483 uint8_t wqv;
484 uint8_t rqv;
James Smart0c651872013-07-15 18:33:23 -0400485 uint8_t wqsize;
486#define LPFC_WQ_SZ64_SUPPORT 1
487#define LPFC_WQ_SZ128_SUPPORT 2
James Smart895427b2017-02-12 13:52:30 -0800488 uint8_t wqpcnt;
James Smart28baac72010-02-12 14:42:03 -0500489};
490
James Smartc176ffa2018-01-30 15:58:46 -0800491#define LPFC_CQ_4K_PAGE_SZ 0x1
492#define LPFC_CQ_16K_PAGE_SZ 0x4
493#define LPFC_WQ_4K_PAGE_SZ 0x1
494#define LPFC_WQ_16K_PAGE_SZ 0x4
495
James Smart912e3ac2011-05-24 11:42:11 -0400496struct lpfc_iov {
497 uint32_t pf_number;
498 uint32_t vf_number;
499};
500
James Smartcd1c8302011-10-10 21:33:25 -0400501struct lpfc_sli4_lnk_info {
502 uint8_t lnk_dv;
503#define LPFC_LNK_DAT_INVAL 0
504#define LPFC_LNK_DAT_VAL 1
505 uint8_t lnk_tp;
506#define LPFC_LNK_GE 0x0 /* FCoE */
507#define LPFC_LNK_FC 0x1 /* FC */
508 uint8_t lnk_no;
James Smart448193b2015-12-16 18:12:05 -0500509 uint8_t optic_state;
James Smartcd1c8302011-10-10 21:33:25 -0400510};
511
James Smart895427b2017-02-12 13:52:30 -0800512#define LPFC_SLI4_HANDLER_CNT (LPFC_HBA_IO_CHAN_MAX+ \
James Smart1ba981f2014-02-20 09:56:45 -0500513 LPFC_FOF_IO_CHAN_NUM)
James Smart4305f182012-08-03 12:36:33 -0400514
James Smart7bb03bb2013-04-17 20:19:16 -0400515/* Used for IRQ vector to CPU mapping */
516struct lpfc_vector_map_info {
517 uint16_t phys_id;
518 uint16_t core_id;
519 uint16_t irq;
520 uint16_t channel_id;
James Smart7bb03bb2013-04-17 20:19:16 -0400521};
522#define LPFC_VECTOR_MAP_EMPTY 0xffff
James Smart7bb03bb2013-04-17 20:19:16 -0400523
James Smartda0436e2009-05-22 14:51:39 -0400524/* SLI4 HBA data structure entries */
525struct lpfc_sli4_hba {
526 void __iomem *conf_regs_memmap_p; /* Kernel memory mapped address for
527 PCI BAR0, config space registers */
528 void __iomem *ctrl_regs_memmap_p; /* Kernel memory mapped address for
529 PCI BAR1, control registers */
530 void __iomem *drbl_regs_memmap_p; /* Kernel memory mapped address for
531 PCI BAR2, doorbell registers */
James Smart2fcee4b2010-12-15 17:57:46 -0500532 union {
533 struct {
534 /* IF Type 0, BAR 0 PCI cfg space reg mem map */
535 void __iomem *UERRLOregaddr;
536 void __iomem *UERRHIregaddr;
537 void __iomem *UEMASKLOregaddr;
538 void __iomem *UEMASKHIregaddr;
539 } if_type0;
540 struct {
541 /* IF Type 2, BAR 0 PCI cfg space reg mem map. */
542 void __iomem *STATUSregaddr;
543 void __iomem *CTRLregaddr;
544 void __iomem *ERR1regaddr;
James Smart2e90f4b2011-12-13 13:22:37 -0500545#define SLIPORT_ERR1_REG_ERR_CODE_1 0x1
546#define SLIPORT_ERR1_REG_ERR_CODE_2 0x2
James Smart2fcee4b2010-12-15 17:57:46 -0500547 void __iomem *ERR2regaddr;
James Smart2e90f4b2011-12-13 13:22:37 -0500548#define SLIPORT_ERR2_REG_FW_RESTART 0x0
549#define SLIPORT_ERR2_REG_FUNC_PROVISON 0x1
550#define SLIPORT_ERR2_REG_FORCED_DUMP 0x2
551#define SLIPORT_ERR2_REG_FAILURE_EQ 0x3
552#define SLIPORT_ERR2_REG_FAILURE_CQ 0x4
553#define SLIPORT_ERR2_REG_FAILURE_BUS 0x5
554#define SLIPORT_ERR2_REG_FAILURE_RQ 0x6
James Smart0cf07f842017-06-01 21:07:10 -0700555 void __iomem *EQDregaddr;
James Smart2fcee4b2010-12-15 17:57:46 -0500556 } if_type2;
557 } u;
558
559 /* IF type 0, BAR1 and if type 2, Bar 0 CSR register memory map */
560 void __iomem *PSMPHRregaddr;
561
562 /* Well-known SLI INTF register memory map. */
563 void __iomem *SLIINTFregaddr;
564
565 /* IF type 0, BAR 1 function CSR register memory map */
566 void __iomem *ISRregaddr; /* HST_ISR register */
567 void __iomem *IMRregaddr; /* HST_IMR register */
568 void __iomem *ISCRregaddr; /* HST_ISCR register */
569 /* IF type 0, BAR 0 and if type 2, BAR 0 doorbell register memory map */
570 void __iomem *RQDBregaddr; /* RQ_DOORBELL register */
571 void __iomem *WQDBregaddr; /* WQ_DOORBELL register */
James Smart9dd35422018-02-22 08:18:41 -0800572 void __iomem *CQDBregaddr; /* CQ_DOORBELL register */
573 void __iomem *EQDBregaddr; /* EQ_DOORBELL register */
James Smart2fcee4b2010-12-15 17:57:46 -0500574 void __iomem *MQDBregaddr; /* MQ_DOORBELL register */
575 void __iomem *BMBXregaddr; /* BootStrap MBX register */
James Smartda0436e2009-05-22 14:51:39 -0400576
James Smarta747c9c2009-11-18 15:41:10 -0500577 uint32_t ue_mask_lo;
578 uint32_t ue_mask_hi;
James Smart65791f12016-07-06 12:35:56 -0700579 uint32_t ue_to_sr;
580 uint32_t ue_to_rp;
James Smart28baac72010-02-12 14:42:03 -0500581 struct lpfc_register sli_intf;
582 struct lpfc_pc_sli4_params pc_sli4_params;
James Smart44fd7fe2017-08-23 16:55:47 -0700583 struct lpfc_bbscn_params bbscn_params;
James Smart895427b2017-02-12 13:52:30 -0800584 struct lpfc_hba_eq_hdl *hba_eq_hdl; /* HBA per-WQ handle */
James Smart67d12732012-08-03 12:36:13 -0400585
James Smartb71413d2018-02-22 08:18:40 -0800586 void (*sli4_eq_clr_intr)(struct lpfc_queue *q);
587 uint32_t (*sli4_eq_release)(struct lpfc_queue *q, bool arm);
588 uint32_t (*sli4_cq_release)(struct lpfc_queue *q, bool arm);
589
James Smartda0436e2009-05-22 14:51:39 -0400590 /* Pointers to the constructed SLI4 queues */
James Smart895427b2017-02-12 13:52:30 -0800591 struct lpfc_queue **hba_eq; /* Event queues for HBA */
592 struct lpfc_queue **fcp_cq; /* Fast-path FCP compl queue */
593 struct lpfc_queue **nvme_cq; /* Fast-path NVME compl queue */
James Smart2d7dbc42017-02-12 13:52:35 -0800594 struct lpfc_queue **nvmet_cqset; /* Fast-path NVMET CQ Set queues */
595 struct lpfc_queue **nvmet_mrq_hdr; /* Fast-path NVMET hdr MRQs */
596 struct lpfc_queue **nvmet_mrq_data; /* Fast-path NVMET data MRQs */
James Smart895427b2017-02-12 13:52:30 -0800597 struct lpfc_queue **fcp_wq; /* Fast-path FCP work queue */
598 struct lpfc_queue **nvme_wq; /* Fast-path NVME work queue */
James Smart67d12732012-08-03 12:36:13 -0400599 uint16_t *fcp_cq_map;
James Smart895427b2017-02-12 13:52:30 -0800600 uint16_t *nvme_cq_map;
601 struct list_head lpfc_wq_list;
James Smart67d12732012-08-03 12:36:13 -0400602
603 struct lpfc_queue *mbx_cq; /* Slow-path mailbox complete queue */
604 struct lpfc_queue *els_cq; /* Slow-path ELS response complete queue */
James Smart895427b2017-02-12 13:52:30 -0800605 struct lpfc_queue *nvmels_cq; /* NVME LS complete queue */
James Smartda0436e2009-05-22 14:51:39 -0400606 struct lpfc_queue *mbx_wq; /* Slow-path MBOX work queue */
607 struct lpfc_queue *els_wq; /* Slow-path ELS work queue */
James Smart895427b2017-02-12 13:52:30 -0800608 struct lpfc_queue *nvmels_wq; /* NVME LS work queue */
James Smartda0436e2009-05-22 14:51:39 -0400609 struct lpfc_queue *hdr_rq; /* Slow-path Header Receive queue */
610 struct lpfc_queue *dat_rq; /* Slow-path Data Receive queue */
James Smartda0436e2009-05-22 14:51:39 -0400611
James Smart895427b2017-02-12 13:52:30 -0800612 struct lpfc_name wwnn;
613 struct lpfc_name wwpn;
614
James Smart9a86ed42013-09-06 12:19:27 -0400615 uint32_t fw_func_mode; /* FW function protocol mode */
James Smart962bc512013-01-03 15:44:00 -0500616 uint32_t ulp0_mode; /* ULP0 protocol mode */
617 uint32_t ulp1_mode; /* ULP1 protocol mode */
618
James Smart1ba981f2014-02-20 09:56:45 -0500619 struct lpfc_queue *fof_eq; /* Flash Optimized Fabric Event queue */
620
621 /* Optimized Access Storage specific queues/structures */
622
623 struct lpfc_queue *oas_cq; /* OAS completion queue */
624 struct lpfc_queue *oas_wq; /* OAS Work queue */
625 struct lpfc_sli_ring *oas_ring;
626 uint64_t oas_next_lun;
627 uint8_t oas_next_tgt_wwpn[8];
628 uint8_t oas_next_vpt_wwpn[8];
629
James Smartda0436e2009-05-22 14:51:39 -0400630 /* Setup information for various queue parameters */
631 int eq_esize;
632 int eq_ecount;
633 int cq_esize;
634 int cq_ecount;
635 int wq_esize;
636 int wq_ecount;
637 int mq_esize;
638 int mq_ecount;
639 int rq_esize;
640 int rq_ecount;
641#define LPFC_SP_EQ_MAX_INTR_SEC 10000
642#define LPFC_FP_EQ_MAX_INTR_SEC 10000
643
644 uint32_t intr_enable;
645 struct lpfc_bmbx bmbx;
646 struct lpfc_max_cfg_param max_cfg_param;
James Smart6d368e52011-05-24 11:44:12 -0400647 uint16_t extents_in_use; /* must allocate resource extents. */
648 uint16_t rpi_hdrs_in_use; /* must post rpi hdrs if set. */
James Smartda0436e2009-05-22 14:51:39 -0400649 uint16_t next_xri; /* last_xri - max_cfg_param.xri_base = used */
650 uint16_t next_rpi;
James Smart895427b2017-02-12 13:52:30 -0800651 uint16_t nvme_xri_max;
652 uint16_t nvme_xri_cnt;
653 uint16_t nvme_xri_start;
James Smartda0436e2009-05-22 14:51:39 -0400654 uint16_t scsi_xri_max;
655 uint16_t scsi_xri_cnt;
James Smart6d368e52011-05-24 11:44:12 -0400656 uint16_t scsi_xri_start;
James Smart895427b2017-02-12 13:52:30 -0800657 uint16_t els_xri_cnt;
James Smartf358dd02017-02-12 13:52:34 -0800658 uint16_t nvmet_xri_cnt;
James Smarta8cf5df2017-05-15 15:20:46 -0700659 uint16_t nvmet_io_wait_cnt;
660 uint16_t nvmet_io_wait_total;
James Smart895427b2017-02-12 13:52:30 -0800661 struct list_head lpfc_els_sgl_list;
James Smartda0436e2009-05-22 14:51:39 -0400662 struct list_head lpfc_abts_els_sgl_list;
James Smartf358dd02017-02-12 13:52:34 -0800663 struct list_head lpfc_nvmet_sgl_list;
James Smart86c67372017-04-21 16:05:04 -0700664 struct list_head lpfc_abts_nvmet_ctx_list;
James Smartda0436e2009-05-22 14:51:39 -0400665 struct list_head lpfc_abts_scsi_buf_list;
James Smart895427b2017-02-12 13:52:30 -0800666 struct list_head lpfc_abts_nvme_buf_list;
James Smarta8cf5df2017-05-15 15:20:46 -0700667 struct list_head lpfc_nvmet_io_wait_list;
Dick Kennedy66d7ce92017-08-23 16:55:42 -0700668 struct lpfc_nvmet_ctx_info *nvmet_ctx_info;
James Smartda0436e2009-05-22 14:51:39 -0400669 struct lpfc_sglq **lpfc_sglq_active_list;
670 struct list_head lpfc_rpi_hdr_list;
671 unsigned long *rpi_bmask;
James Smart6d368e52011-05-24 11:44:12 -0400672 uint16_t *rpi_ids;
James Smartda0436e2009-05-22 14:51:39 -0400673 uint16_t rpi_count;
James Smart6d368e52011-05-24 11:44:12 -0400674 struct list_head lpfc_rpi_blk_list;
675 unsigned long *xri_bmask;
676 uint16_t *xri_ids;
James Smart6d368e52011-05-24 11:44:12 -0400677 struct list_head lpfc_xri_blk_list;
678 unsigned long *vfi_bmask;
679 uint16_t *vfi_ids;
680 uint16_t vfi_count;
681 struct list_head lpfc_vfi_blk_list;
James Smartda0436e2009-05-22 14:51:39 -0400682 struct lpfc_sli4_flags sli4_flags;
James Smart45ed1192009-10-02 15:17:02 -0400683 struct list_head sp_queue_event;
James Smartda0436e2009-05-22 14:51:39 -0400684 struct list_head sp_cqe_event_pool;
685 struct list_head sp_asynce_work_queue;
686 struct list_head sp_fcp_xri_aborted_work_queue;
687 struct list_head sp_els_xri_aborted_work_queue;
688 struct list_head sp_unsol_work_queue;
689 struct lpfc_sli4_link link_state;
James Smartcd1c8302011-10-10 21:33:25 -0400690 struct lpfc_sli4_lnk_info lnk_info;
691 uint32_t pport_name_sta;
692#define LPFC_SLI4_PPNAME_NON 0
693#define LPFC_SLI4_PPNAME_GET 1
James Smart912e3ac2011-05-24 11:42:11 -0400694 struct lpfc_iov iov;
James Smart895427b2017-02-12 13:52:30 -0800695 spinlock_t abts_nvme_buf_list_lock; /* list of aborted SCSI IOs */
James Smartda0436e2009-05-22 14:51:39 -0400696 spinlock_t abts_scsi_buf_list_lock; /* list of aborted SCSI IOs */
James Smart895427b2017-02-12 13:52:30 -0800697 spinlock_t sgl_list_lock; /* list of aborted els IOs */
James Smarta8cf5df2017-05-15 15:20:46 -0700698 spinlock_t nvmet_io_wait_lock; /* IOs waiting for ctx resources */
James Smart8b017a32015-05-21 13:55:18 -0400699 uint32_t physical_port;
James Smart7bb03bb2013-04-17 20:19:16 -0400700
701 /* CPU to vector mapping information */
702 struct lpfc_vector_map_info *cpu_map;
703 uint16_t num_online_cpu;
704 uint16_t num_present_cpu;
James Smart76fd07a2014-02-20 09:57:18 -0500705 uint16_t curr_disp_cpu;
James Smartda0436e2009-05-22 14:51:39 -0400706};
707
708enum lpfc_sge_type {
709 GEN_BUFF_TYPE,
James Smart895427b2017-02-12 13:52:30 -0800710 SCSI_BUFF_TYPE,
James Smartf358dd02017-02-12 13:52:34 -0800711 NVMET_BUFF_TYPE
James Smartda0436e2009-05-22 14:51:39 -0400712};
713
James Smart0f65ff62010-02-26 14:14:23 -0500714enum lpfc_sgl_state {
715 SGL_FREED,
716 SGL_ALLOCATED,
717 SGL_XRI_ABORTED
718};
719
James Smartda0436e2009-05-22 14:51:39 -0400720struct lpfc_sglq {
721 /* lpfc_sglqs are used in double linked lists */
722 struct list_head list;
723 struct list_head clist;
724 enum lpfc_sge_type buff_type; /* is this a scsi sgl */
James Smart0f65ff62010-02-26 14:14:23 -0500725 enum lpfc_sgl_state state;
James Smart19ca7602010-11-20 23:11:55 -0500726 struct lpfc_nodelist *ndlp; /* ndlp associated with IO */
James Smartda0436e2009-05-22 14:51:39 -0400727 uint16_t iotag; /* pre-assigned IO tag */
James Smart6d368e52011-05-24 11:44:12 -0400728 uint16_t sli4_lxritag; /* logical pre-assigned xri. */
James Smartda0436e2009-05-22 14:51:39 -0400729 uint16_t sli4_xritag; /* pre-assigned XRI, (OXID) tag. */
730 struct sli4_sge *sgl; /* pre-assigned SGL */
731 void *virt; /* virtual address. */
732 dma_addr_t phys; /* physical address */
733};
734
735struct lpfc_rpi_hdr {
736 struct list_head list;
737 uint32_t len;
738 struct lpfc_dmabuf *dmabuf;
739 uint32_t page_count;
740 uint32_t start_rpi;
James Smart845d9e82017-05-15 15:20:38 -0700741 uint16_t next_rpi;
James Smartda0436e2009-05-22 14:51:39 -0400742};
743
James Smart6d368e52011-05-24 11:44:12 -0400744struct lpfc_rsrc_blks {
745 struct list_head list;
746 uint16_t rsrc_start;
747 uint16_t rsrc_size;
748 uint16_t rsrc_used;
749};
750
James Smart86478872015-05-21 13:55:21 -0400751struct lpfc_rdp_context {
752 struct lpfc_nodelist *ndlp;
753 uint16_t ox_id;
754 uint16_t rx_id;
755 READ_LNK_VAR link_stat;
756 uint8_t page_a0[DMP_SFF_PAGE_A0_SIZE];
757 uint8_t page_a2[DMP_SFF_PAGE_A2_SIZE];
758 void (*cmpl)(struct lpfc_hba *, struct lpfc_rdp_context*, int);
759};
760
James Smart8b017a32015-05-21 13:55:18 -0400761struct lpfc_lcb_context {
762 uint8_t sub_command;
763 uint8_t type;
764 uint8_t frequency;
765 uint16_t ox_id;
766 uint16_t rx_id;
767 struct lpfc_nodelist *ndlp;
768};
769
770
James Smartda0436e2009-05-22 14:51:39 -0400771/*
772 * SLI4 specific function prototypes
773 */
774int lpfc_pci_function_reset(struct lpfc_hba *);
James Smart73d91e52011-10-10 21:32:10 -0400775int lpfc_sli4_pdev_status_reg_wait(struct lpfc_hba *);
James Smartda0436e2009-05-22 14:51:39 -0400776int lpfc_sli4_hba_setup(struct lpfc_hba *);
James Smartda0436e2009-05-22 14:51:39 -0400777int lpfc_sli4_config(struct lpfc_hba *, struct lpfcMboxq *, uint8_t,
778 uint8_t, uint32_t, bool);
779void lpfc_sli4_mbox_cmd_free(struct lpfc_hba *, struct lpfcMboxq *);
780void lpfc_sli4_mbx_sge_set(struct lpfcMboxq *, uint32_t, dma_addr_t, uint32_t);
781void lpfc_sli4_mbx_sge_get(struct lpfcMboxq *, uint32_t,
782 struct lpfc_mbx_sge *);
James Smart0c9ab6f2010-02-26 14:15:57 -0500783int lpfc_sli4_mbx_read_fcf_rec(struct lpfc_hba *, struct lpfcMboxq *,
784 uint16_t);
James Smartda0436e2009-05-22 14:51:39 -0400785
786void lpfc_sli4_hba_reset(struct lpfc_hba *);
787struct lpfc_queue *lpfc_sli4_queue_alloc(struct lpfc_hba *, uint32_t,
James Smart81b96ed2017-11-20 16:00:29 -0800788 uint32_t, uint32_t);
James Smartda0436e2009-05-22 14:51:39 -0400789void lpfc_sli4_queue_free(struct lpfc_queue *);
James Smarta2fc4aef2014-09-03 12:57:55 -0400790int lpfc_eq_create(struct lpfc_hba *, struct lpfc_queue *, uint32_t);
James Smart0cf07f842017-06-01 21:07:10 -0700791int lpfc_modify_hba_eq_delay(struct lpfc_hba *phba, uint32_t startq,
792 uint32_t numq, uint32_t imax);
James Smarta2fc4aef2014-09-03 12:57:55 -0400793int lpfc_cq_create(struct lpfc_hba *, struct lpfc_queue *,
James Smartda0436e2009-05-22 14:51:39 -0400794 struct lpfc_queue *, uint32_t, uint32_t);
James Smart2d7dbc42017-02-12 13:52:35 -0800795int lpfc_cq_create_set(struct lpfc_hba *phba, struct lpfc_queue **cqp,
796 struct lpfc_queue **eqp, uint32_t type,
797 uint32_t subtype);
James Smartb19a0612010-04-06 14:48:51 -0400798int32_t lpfc_mq_create(struct lpfc_hba *, struct lpfc_queue *,
799 struct lpfc_queue *, uint32_t);
James Smarta2fc4aef2014-09-03 12:57:55 -0400800int lpfc_wq_create(struct lpfc_hba *, struct lpfc_queue *,
James Smartda0436e2009-05-22 14:51:39 -0400801 struct lpfc_queue *, uint32_t);
James Smarta2fc4aef2014-09-03 12:57:55 -0400802int lpfc_rq_create(struct lpfc_hba *, struct lpfc_queue *,
James Smartda0436e2009-05-22 14:51:39 -0400803 struct lpfc_queue *, struct lpfc_queue *, uint32_t);
James Smart2d7dbc42017-02-12 13:52:35 -0800804int lpfc_mrq_create(struct lpfc_hba *phba, struct lpfc_queue **hrqp,
805 struct lpfc_queue **drqp, struct lpfc_queue **cqp,
806 uint32_t subtype);
James Smarta2fc4aef2014-09-03 12:57:55 -0400807int lpfc_eq_destroy(struct lpfc_hba *, struct lpfc_queue *);
808int lpfc_cq_destroy(struct lpfc_hba *, struct lpfc_queue *);
809int lpfc_mq_destroy(struct lpfc_hba *, struct lpfc_queue *);
810int lpfc_wq_destroy(struct lpfc_hba *, struct lpfc_queue *);
811int lpfc_rq_destroy(struct lpfc_hba *, struct lpfc_queue *,
James Smartda0436e2009-05-22 14:51:39 -0400812 struct lpfc_queue *);
813int lpfc_sli4_queue_setup(struct lpfc_hba *);
814void lpfc_sli4_queue_unset(struct lpfc_hba *);
815int lpfc_sli4_post_sgl(struct lpfc_hba *, dma_addr_t, dma_addr_t, uint16_t);
816int lpfc_sli4_repost_scsi_sgl_list(struct lpfc_hba *);
James Smart01649562017-02-12 13:52:32 -0800817int lpfc_repost_nvme_sgl_list(struct lpfc_hba *phba);
James Smartda0436e2009-05-22 14:51:39 -0400818uint16_t lpfc_sli4_next_xritag(struct lpfc_hba *);
James Smartf7bc6432013-10-10 12:19:53 -0400819void lpfc_sli4_free_xri(struct lpfc_hba *, int);
James Smartda0436e2009-05-22 14:51:39 -0400820int lpfc_sli4_post_async_mbox(struct lpfc_hba *);
James Smartda0436e2009-05-22 14:51:39 -0400821int lpfc_sli4_post_scsi_sgl_block(struct lpfc_hba *, struct list_head *, int);
822struct lpfc_cq_event *__lpfc_sli4_cq_event_alloc(struct lpfc_hba *);
823struct lpfc_cq_event *lpfc_sli4_cq_event_alloc(struct lpfc_hba *);
824void __lpfc_sli4_cq_event_release(struct lpfc_hba *, struct lpfc_cq_event *);
825void lpfc_sli4_cq_event_release(struct lpfc_hba *, struct lpfc_cq_event *);
826int lpfc_sli4_init_rpi_hdrs(struct lpfc_hba *);
827int lpfc_sli4_post_rpi_hdr(struct lpfc_hba *, struct lpfc_rpi_hdr *);
828int lpfc_sli4_post_all_rpi_hdrs(struct lpfc_hba *);
829struct lpfc_rpi_hdr *lpfc_sli4_create_rpi_hdr(struct lpfc_hba *);
830void lpfc_sli4_remove_rpi_hdrs(struct lpfc_hba *);
831int lpfc_sli4_alloc_rpi(struct lpfc_hba *);
832void lpfc_sli4_free_rpi(struct lpfc_hba *, int);
833void lpfc_sli4_remove_rpis(struct lpfc_hba *);
834void lpfc_sli4_async_event_proc(struct lpfc_hba *);
James Smartecfd03c2010-02-12 14:41:27 -0500835void lpfc_sli4_fcf_redisc_event_proc(struct lpfc_hba *);
James Smart6b5151f2012-01-18 16:24:06 -0500836int lpfc_sli4_resume_rpi(struct lpfc_nodelist *,
837 void (*)(struct lpfc_hba *, LPFC_MBOXQ_t *), void *);
James Smartda0436e2009-05-22 14:51:39 -0400838void lpfc_sli4_fcp_xri_abort_event_proc(struct lpfc_hba *);
839void lpfc_sli4_els_xri_abort_event_proc(struct lpfc_hba *);
840void lpfc_sli4_fcp_xri_aborted(struct lpfc_hba *,
841 struct sli4_wcqe_xri_aborted *);
James Smart318083a2017-03-04 09:30:30 -0800842void lpfc_sli4_nvme_xri_aborted(struct lpfc_hba *phba,
843 struct sli4_wcqe_xri_aborted *axri);
844void lpfc_sli4_nvmet_xri_aborted(struct lpfc_hba *phba,
845 struct sli4_wcqe_xri_aborted *axri);
James Smartda0436e2009-05-22 14:51:39 -0400846void lpfc_sli4_els_xri_aborted(struct lpfc_hba *,
847 struct sli4_wcqe_xri_aborted *);
James Smart1151e3e2011-02-16 12:39:35 -0500848void lpfc_sli4_vport_delete_els_xri_aborted(struct lpfc_vport *);
849void lpfc_sli4_vport_delete_fcp_xri_aborted(struct lpfc_vport *);
James Smartda0436e2009-05-22 14:51:39 -0400850int lpfc_sli4_brdreset(struct lpfc_hba *);
851int lpfc_sli4_add_fcf_record(struct lpfc_hba *, struct fcf_record *);
852void lpfc_sli_remove_dflt_fcf(struct lpfc_hba *);
853int lpfc_sli4_get_els_iocb_cnt(struct lpfc_hba *);
James Smart895427b2017-02-12 13:52:30 -0800854int lpfc_sli4_get_iocb_cnt(struct lpfc_hba *phba);
James Smart76a95d72010-11-20 23:11:48 -0500855int lpfc_sli4_init_vpi(struct lpfc_vport *);
James Smartb71413d2018-02-22 08:18:40 -0800856inline void lpfc_sli4_eq_clr_intr(struct lpfc_queue *);
James Smartda0436e2009-05-22 14:51:39 -0400857uint32_t lpfc_sli4_cq_release(struct lpfc_queue *, bool);
858uint32_t lpfc_sli4_eq_release(struct lpfc_queue *, bool);
James Smart27d6ac02018-02-22 08:18:42 -0800859inline void lpfc_sli4_if6_eq_clr_intr(struct lpfc_queue *q);
860uint32_t lpfc_sli4_if6_cq_release(struct lpfc_queue *q, bool arm);
861uint32_t lpfc_sli4_if6_eq_release(struct lpfc_queue *q, bool arm);
James Smartda0436e2009-05-22 14:51:39 -0400862void lpfc_sli4_fcfi_unreg(struct lpfc_hba *, uint16_t);
James Smart0c9ab6f2010-02-26 14:15:57 -0500863int lpfc_sli4_fcf_scan_read_fcf_rec(struct lpfc_hba *, uint16_t);
864int lpfc_sli4_fcf_rr_read_fcf_rec(struct lpfc_hba *, uint16_t);
865int lpfc_sli4_read_fcf_rec(struct lpfc_hba *, uint16_t);
866void lpfc_mbx_cmpl_fcf_scan_read_fcf_rec(struct lpfc_hba *, LPFC_MBOXQ_t *);
867void lpfc_mbx_cmpl_fcf_rr_read_fcf_rec(struct lpfc_hba *, LPFC_MBOXQ_t *);
868void lpfc_mbx_cmpl_read_fcf_rec(struct lpfc_hba *, LPFC_MBOXQ_t *);
869int lpfc_sli4_unregister_fcf(struct lpfc_hba *);
James Smartda0436e2009-05-22 14:51:39 -0400870int lpfc_sli4_post_status_check(struct lpfc_hba *);
James Smarta183a152011-10-10 21:32:43 -0400871uint8_t lpfc_sli_config_mbox_subsys_get(struct lpfc_hba *, LPFC_MBOXQ_t *);
872uint8_t lpfc_sli_config_mbox_opcode_get(struct lpfc_hba *, LPFC_MBOXQ_t *);