blob: 56a4a4030ca9650b902f8ac55511b3c71ff4c6a5 [file] [log] [blame]
Guenter Roeckd0173272019-06-20 09:28:46 -07001// SPDX-License-Identifier: GPL-2.0+
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Vlad Drukker0e94f2e2007-03-25 17:34:39 +02003 * w83627hf/thf WDT driver
4 *
Guenter Roeck30a836952013-10-28 19:43:57 -07005 * (c) Copyright 2013 Guenter Roeck
6 * converted to watchdog infrastructure
7 *
Vlad Drukker0e94f2e2007-03-25 17:34:39 +02008 * (c) Copyright 2007 Vlad Drukker <vlad@storewiz.com>
9 * added support for W83627THF.
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Al Virod36b6912011-12-29 17:09:01 -050011 * (c) Copyright 2003,2007 Pádraig Brady <P@draigBrady.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 *
13 * Based on advantechwdt.c which is based on wdt.c.
14 * Original copyright messages:
15 *
16 * (c) Copyright 2000-2001 Marek Michalkiewicz <marekm@linux.org.pl>
17 *
Alan Cox29fa0582008-10-27 15:17:56 +000018 * (c) Copyright 1996 Alan Cox <alan@lxorguk.ukuu.org.uk>,
19 * All Rights Reserved.
Linus Torvalds1da177e2005-04-16 15:20:36 -070020 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070021 * Neither Alan Cox nor CymruNet Ltd. admit liability nor provide
22 * warranty for any of this software. This material is provided
23 * "AS-IS" and at no charge.
24 *
Alan Cox29fa0582008-10-27 15:17:56 +000025 * (c) Copyright 1995 Alan Cox <alan@lxorguk.ukuu.org.uk>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026 */
27
Joe Perches27c766a2012-02-15 15:06:19 -080028#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
29
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <linux/module.h>
31#include <linux/moduleparam.h>
32#include <linux/types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include <linux/watchdog.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <linux/ioport.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include <linux/init.h>
Alan Cox46a39492008-05-19 14:09:18 +010036#include <linux/io.h>
Jean Delvare31eb42b2018-11-19 09:17:38 +010037#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Benny Loenstrup Ammitzboell9c67bea2010-11-11 16:08:41 +010039#define WATCHDOG_NAME "w83627hf/thf/hg/dhg WDT"
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#define WATCHDOG_TIMEOUT 60 /* 60 sec default timeout */
41
Guenter Roeck962c04f2013-08-17 13:58:43 -070042static int wdt_io;
Guenter Roeck7b6d0b62013-08-17 13:58:44 -070043static int cr_wdt_timeout; /* WDT timeout register */
44static int cr_wdt_control; /* WDT control register */
Rob Kramer33f74b82016-02-08 18:09:49 +080045static int cr_wdt_csr; /* WDT control & status register */
Jean Delvare31eb42b2018-11-19 09:17:38 +010046static int wdt_cfg_enter = 0x87;/* key to unlock configuration space */
47static int wdt_cfg_leave = 0xAA;/* key to lock configuration space */
Guenter Roeck962c04f2013-08-17 13:58:43 -070048
Guenter Roeck7b6d0b62013-08-17 13:58:44 -070049enum chips { w83627hf, w83627s, w83697hf, w83697ug, w83637hf, w83627thf,
50 w83687thf, w83627ehf, w83627dhg, w83627uhg, w83667hg, w83627dhg_p,
Guenter Roeck3a9aedb2017-05-29 16:21:31 -070051 w83667hg_b, nct6775, nct6776, nct6779, nct6791, nct6792, nct6793,
Srikanth Krishnakare11cfc62019-09-18 19:12:15 +053052 nct6795, nct6796, nct6102, nct6116 };
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
Guenter Roeck30a836952013-10-28 19:43:57 -070054static int timeout; /* in seconds */
Linus Torvalds1da177e2005-04-16 15:20:36 -070055module_param(timeout, int, 0);
Alan Cox46a39492008-05-19 14:09:18 +010056MODULE_PARM_DESC(timeout,
57 "Watchdog timeout in seconds. 1 <= timeout <= 255, default="
58 __MODULE_STRING(WATCHDOG_TIMEOUT) ".");
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Wim Van Sebroeck86a1e182012-03-05 16:51:11 +010060static bool nowayout = WATCHDOG_NOWAYOUT;
61module_param(nowayout, bool, 0);
Alan Cox46a39492008-05-19 14:09:18 +010062MODULE_PARM_DESC(nowayout,
63 "Watchdog cannot be stopped once started (default="
64 __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
Guenter Roeckbe281582014-04-05 11:27:36 -070066static int early_disable;
67module_param(early_disable, int, 0);
68MODULE_PARM_DESC(early_disable, "Disable watchdog at boot time (default=0)");
69
Linus Torvalds1da177e2005-04-16 15:20:36 -070070/*
71 * Kernel methods.
72 */
73
74#define WDT_EFER (wdt_io+0) /* Extended Function Enable Registers */
Alan Cox46a39492008-05-19 14:09:18 +010075#define WDT_EFIR (wdt_io+0) /* Extended Function Index Register
76 (same as EFER) */
Linus Torvalds1da177e2005-04-16 15:20:36 -070077#define WDT_EFDR (WDT_EFIR+1) /* Extended Function Data Register */
78
Guenter Roeckef0c1a62013-08-17 13:58:42 -070079#define W83627HF_LD_WDT 0x08
80
Guenter Roeck962c04f2013-08-17 13:58:43 -070081#define W83627HF_ID 0x52
82#define W83627S_ID 0x59
Guenter Roeck7b6d0b62013-08-17 13:58:44 -070083#define W83697HF_ID 0x60
84#define W83697UG_ID 0x68
Guenter Roeck962c04f2013-08-17 13:58:43 -070085#define W83637HF_ID 0x70
86#define W83627THF_ID 0x82
87#define W83687THF_ID 0x85
88#define W83627EHF_ID 0x88
89#define W83627DHG_ID 0xa0
90#define W83627UHG_ID 0xa2
91#define W83667HG_ID 0xa5
92#define W83627DHG_P_ID 0xb0
93#define W83667HG_B_ID 0xb3
94#define NCT6775_ID 0xb4
95#define NCT6776_ID 0xc3
Rob Kramer33f74b82016-02-08 18:09:49 +080096#define NCT6102_ID 0xc4
Srikanth Krishnakare11cfc62019-09-18 19:12:15 +053097#define NCT6116_ID 0xd2
Guenter Roeck962c04f2013-08-17 13:58:43 -070098#define NCT6779_ID 0xc5
Guenter Roecka77841d2015-01-26 08:53:56 -080099#define NCT6791_ID 0xc8
100#define NCT6792_ID 0xc9
Guenter Roeck3a9aedb2017-05-29 16:21:31 -0700101#define NCT6793_ID 0xd1
102#define NCT6795_ID 0xd3
Guenter Roeck57cbf0e2018-09-23 06:54:11 -0700103#define NCT6796_ID 0xd4 /* also NCT9697D, NCT9698D */
Guenter Roeck962c04f2013-08-17 13:58:43 -0700104
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700105#define W83627HF_WDT_TIMEOUT 0xf6
106#define W83697HF_WDT_TIMEOUT 0xf4
Rob Kramer33f74b82016-02-08 18:09:49 +0800107#define NCT6102D_WDT_TIMEOUT 0xf1
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700108
109#define W83627HF_WDT_CONTROL 0xf5
110#define W83697HF_WDT_CONTROL 0xf3
Rob Kramer33f74b82016-02-08 18:09:49 +0800111#define NCT6102D_WDT_CONTROL 0xf0
112
113#define W836X7HF_WDT_CSR 0xf7
114#define NCT6102D_WDT_CSR 0xf2
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700115
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700116static void superio_outb(int reg, int val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117{
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700118 outb(reg, WDT_EFER);
119 outb(val, WDT_EFDR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120}
121
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700122static inline int superio_inb(int reg)
123{
124 outb(reg, WDT_EFER);
125 return inb(WDT_EFDR);
126}
127
128static int superio_enter(void)
129{
130 if (!request_muxed_region(wdt_io, 2, WATCHDOG_NAME))
131 return -EBUSY;
132
Jean Delvare31eb42b2018-11-19 09:17:38 +0100133 outb_p(wdt_cfg_enter, WDT_EFER); /* Enter extended function mode */
134 outb_p(wdt_cfg_enter, WDT_EFER); /* Again according to manual */
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700135
136 return 0;
137}
138
139static void superio_select(int ld)
140{
141 superio_outb(0x07, ld);
142}
143
144static void superio_exit(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145{
Jean Delvare31eb42b2018-11-19 09:17:38 +0100146 outb_p(wdt_cfg_leave, WDT_EFER); /* Leave extended function mode */
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700147 release_region(wdt_io, 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148}
149
Guenter Roeck962c04f2013-08-17 13:58:43 -0700150static int w83627hf_init(struct watchdog_device *wdog, enum chips chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151{
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700152 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153 unsigned char t;
154
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700155 ret = superio_enter();
156 if (ret)
157 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700159 superio_select(W83627HF_LD_WDT);
Guenter Roeck8f526382013-08-17 13:58:40 -0700160
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700161 /* set CR30 bit 0 to activate GPIO2 */
162 t = superio_inb(0x30);
Guenter Roeckac461102013-08-17 13:58:41 -0700163 if (!(t & 0x01))
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700164 superio_outb(0x30, t | 0x01);
Guenter Roeck8f526382013-08-17 13:58:40 -0700165
Guenter Roeck962c04f2013-08-17 13:58:43 -0700166 switch (chip) {
167 case w83627hf:
168 case w83627s:
169 t = superio_inb(0x2B) & ~0x10;
170 superio_outb(0x2B, t); /* set GPIO24 to WDT0 */
171 break;
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700172 case w83697hf:
173 /* Set pin 119 to WDTO# mode (= CR29, WDT0) */
174 t = superio_inb(0x29) & ~0x60;
175 t |= 0x20;
176 superio_outb(0x29, t);
177 break;
178 case w83697ug:
179 /* Set pin 118 to WDTO# mode */
180 t = superio_inb(0x2b) & ~0x04;
181 superio_outb(0x2b, t);
182 break;
Guenter Roeck962c04f2013-08-17 13:58:43 -0700183 case w83627thf:
184 t = (superio_inb(0x2B) & ~0x08) | 0x04;
185 superio_outb(0x2B, t); /* set GPIO3 to WDT0 */
186 break;
187 case w83627dhg:
188 case w83627dhg_p:
189 t = superio_inb(0x2D) & ~0x01; /* PIN77 -> WDT0# */
190 superio_outb(0x2D, t); /* set GPIO5 to WDT0 */
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700191 t = superio_inb(cr_wdt_control);
Guenter Roeck962c04f2013-08-17 13:58:43 -0700192 t |= 0x02; /* enable the WDTO# output low pulse
193 * to the KBRST# pin */
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700194 superio_outb(cr_wdt_control, t);
Guenter Roeck962c04f2013-08-17 13:58:43 -0700195 break;
196 case w83637hf:
197 break;
198 case w83687thf:
199 t = superio_inb(0x2C) & ~0x80; /* PIN47 -> WDT0# */
200 superio_outb(0x2C, t);
201 break;
202 case w83627ehf:
203 case w83627uhg:
204 case w83667hg:
205 case w83667hg_b:
206 case nct6775:
207 case nct6776:
208 case nct6779:
Guenter Roecka77841d2015-01-26 08:53:56 -0800209 case nct6791:
210 case nct6792:
Guenter Roeck3a9aedb2017-05-29 16:21:31 -0700211 case nct6793:
212 case nct6795:
Guenter Roeck57cbf0e2018-09-23 06:54:11 -0700213 case nct6796:
Rob Kramer33f74b82016-02-08 18:09:49 +0800214 case nct6102:
Srikanth Krishnakare11cfc62019-09-18 19:12:15 +0530215 case nct6116:
Guenter Roeck962c04f2013-08-17 13:58:43 -0700216 /*
217 * These chips have a fixed WDTO# output pin (W83627UHG),
218 * or support more than one WDTO# output pin.
219 * Don't touch its configuration, and hope the BIOS
220 * does the right thing.
221 */
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700222 t = superio_inb(cr_wdt_control);
Guenter Roeck962c04f2013-08-17 13:58:43 -0700223 t |= 0x02; /* enable the WDTO# output low pulse
224 * to the KBRST# pin */
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700225 superio_outb(cr_wdt_control, t);
Guenter Roeck962c04f2013-08-17 13:58:43 -0700226 break;
227 default:
228 break;
229 }
230
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700231 t = superio_inb(cr_wdt_timeout);
P@Draig Brady93642ec2005-08-17 09:06:07 +0200232 if (t != 0) {
Guenter Roeckbe281582014-04-05 11:27:36 -0700233 if (early_disable) {
234 pr_warn("Stopping previously enabled watchdog until userland kicks in\n");
235 superio_outb(cr_wdt_timeout, 0);
236 } else {
237 pr_info("Watchdog already running. Resetting timeout to %d sec\n",
238 wdog->timeout);
239 superio_outb(cr_wdt_timeout, wdog->timeout);
240 }
P@Draig Brady93642ec2005-08-17 09:06:07 +0200241 }
Pádraig Brady28dd1b02007-07-24 11:49:27 +0100242
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700243 /* set second mode & disable keyboard turning off watchdog */
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700244 t = superio_inb(cr_wdt_control) & ~0x0C;
245 superio_outb(cr_wdt_control, t);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246
Guenter Roeckea3d4012013-08-17 13:58:46 -0700247 /* reset trigger, disable keyboard & mouse turning off watchdog */
Rob Kramer33f74b82016-02-08 18:09:49 +0800248 t = superio_inb(cr_wdt_csr) & ~0xD0;
249 superio_outb(cr_wdt_csr, t);
Pádraig Brady28dd1b02007-07-24 11:49:27 +0100250
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700251 superio_exit();
252
253 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254}
255
Guenter Roeck30a836952013-10-28 19:43:57 -0700256static int wdt_set_time(unsigned int timeout)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257{
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700258 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700260 ret = superio_enter();
261 if (ret)
262 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700264 superio_select(W83627HF_LD_WDT);
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700265 superio_outb(cr_wdt_timeout, timeout);
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700266 superio_exit();
Wim Van Sebroeckab9d4412006-09-02 18:50:20 +0200267
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268 return 0;
269}
270
Guenter Roeck30a836952013-10-28 19:43:57 -0700271static int wdt_start(struct watchdog_device *wdog)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272{
Guenter Roeck30a836952013-10-28 19:43:57 -0700273 return wdt_set_time(wdog->timeout);
274}
275
276static int wdt_stop(struct watchdog_device *wdog)
277{
278 return wdt_set_time(0);
279}
280
281static int wdt_set_timeout(struct watchdog_device *wdog, unsigned int timeout)
282{
283 wdog->timeout = timeout;
284
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285 return 0;
286}
287
Guenter Roeck30a836952013-10-28 19:43:57 -0700288static unsigned int wdt_get_time(struct watchdog_device *wdog)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289{
Guenter Roeck30a836952013-10-28 19:43:57 -0700290 unsigned int timeleft;
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700291 int ret;
Greg Leec63b6d02011-09-12 20:28:46 -0400292
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700293 ret = superio_enter();
294 if (ret)
295 return 0;
Greg Leec63b6d02011-09-12 20:28:46 -0400296
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700297 superio_select(W83627HF_LD_WDT);
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700298 timeleft = superio_inb(cr_wdt_timeout);
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700299 superio_exit();
Greg Leec63b6d02011-09-12 20:28:46 -0400300
Greg Leec63b6d02011-09-12 20:28:46 -0400301 return timeleft;
302}
303
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 * Kernel Interfaces
306 */
307
Bhumika Goyal6c368932016-12-26 22:35:11 +0530308static const struct watchdog_info wdt_info = {
Guenter Roeck30a836952013-10-28 19:43:57 -0700309 .options = WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING | WDIOF_MAGICCLOSE,
310 .identity = "W83627HF Watchdog",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311};
312
Julia Lawall85f15cf2016-09-01 19:35:26 +0200313static const struct watchdog_ops wdt_ops = {
Guenter Roeck30a836952013-10-28 19:43:57 -0700314 .owner = THIS_MODULE,
315 .start = wdt_start,
316 .stop = wdt_stop,
317 .set_timeout = wdt_set_timeout,
318 .get_timeleft = wdt_get_time,
319};
320
321static struct watchdog_device wdt_dev = {
322 .info = &wdt_info,
323 .ops = &wdt_ops,
324 .timeout = WATCHDOG_TIMEOUT,
325 .min_timeout = 1,
326 .max_timeout = 255,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327};
328
329/*
330 * The WDT needs to learn about soft shutdowns in order to
331 * turn the timebomb registers off.
332 */
333
Guenter Roeck962c04f2013-08-17 13:58:43 -0700334static int wdt_find(int addr)
335{
336 u8 val;
337 int ret;
338
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700339 cr_wdt_timeout = W83627HF_WDT_TIMEOUT;
340 cr_wdt_control = W83627HF_WDT_CONTROL;
Rob Kramer33f74b82016-02-08 18:09:49 +0800341 cr_wdt_csr = W836X7HF_WDT_CSR;
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700342
Guenter Roeck962c04f2013-08-17 13:58:43 -0700343 ret = superio_enter();
344 if (ret)
345 return ret;
346 superio_select(W83627HF_LD_WDT);
347 val = superio_inb(0x20);
348 switch (val) {
349 case W83627HF_ID:
350 ret = w83627hf;
351 break;
352 case W83627S_ID:
353 ret = w83627s;
354 break;
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700355 case W83697HF_ID:
356 ret = w83697hf;
357 cr_wdt_timeout = W83697HF_WDT_TIMEOUT;
358 cr_wdt_control = W83697HF_WDT_CONTROL;
359 break;
360 case W83697UG_ID:
361 ret = w83697ug;
362 cr_wdt_timeout = W83697HF_WDT_TIMEOUT;
363 cr_wdt_control = W83697HF_WDT_CONTROL;
364 break;
Guenter Roeck962c04f2013-08-17 13:58:43 -0700365 case W83637HF_ID:
366 ret = w83637hf;
367 break;
368 case W83627THF_ID:
369 ret = w83627thf;
370 break;
371 case W83687THF_ID:
372 ret = w83687thf;
373 break;
374 case W83627EHF_ID:
375 ret = w83627ehf;
376 break;
377 case W83627DHG_ID:
378 ret = w83627dhg;
379 break;
380 case W83627DHG_P_ID:
381 ret = w83627dhg_p;
382 break;
383 case W83627UHG_ID:
384 ret = w83627uhg;
385 break;
386 case W83667HG_ID:
387 ret = w83667hg;
388 break;
389 case W83667HG_B_ID:
390 ret = w83667hg_b;
391 break;
392 case NCT6775_ID:
393 ret = nct6775;
394 break;
395 case NCT6776_ID:
396 ret = nct6776;
397 break;
398 case NCT6779_ID:
399 ret = nct6779;
400 break;
Guenter Roecka77841d2015-01-26 08:53:56 -0800401 case NCT6791_ID:
402 ret = nct6791;
403 break;
404 case NCT6792_ID:
405 ret = nct6792;
406 break;
Guenter Roeck3a9aedb2017-05-29 16:21:31 -0700407 case NCT6793_ID:
408 ret = nct6793;
409 break;
410 case NCT6795_ID:
411 ret = nct6795;
412 break;
Guenter Roeck57cbf0e2018-09-23 06:54:11 -0700413 case NCT6796_ID:
414 ret = nct6796;
415 break;
Rob Kramer33f74b82016-02-08 18:09:49 +0800416 case NCT6102_ID:
417 ret = nct6102;
418 cr_wdt_timeout = NCT6102D_WDT_TIMEOUT;
419 cr_wdt_control = NCT6102D_WDT_CONTROL;
420 cr_wdt_csr = NCT6102D_WDT_CSR;
421 break;
Srikanth Krishnakare11cfc62019-09-18 19:12:15 +0530422 case NCT6116_ID:
Srikanth Krishnakarafcd5b92019-09-18 21:34:58 +0530423 ret = nct6116;
Srikanth Krishnakare11cfc62019-09-18 19:12:15 +0530424 cr_wdt_timeout = NCT6102D_WDT_TIMEOUT;
425 cr_wdt_control = NCT6102D_WDT_CONTROL;
426 cr_wdt_csr = NCT6102D_WDT_CSR;
427 break;
Guenter Roeck962c04f2013-08-17 13:58:43 -0700428 case 0xff:
429 ret = -ENODEV;
430 break;
431 default:
432 ret = -ENODEV;
433 pr_err("Unsupported chip ID: 0x%02x\n", val);
434 break;
435 }
436 superio_exit();
437 return ret;
438}
439
Jean Delvare31eb42b2018-11-19 09:17:38 +0100440/*
441 * On some systems, the NCT6791D comes with a companion chip and the
442 * watchdog function is in this companion chip. We must use a different
443 * unlocking sequence to access the companion chip.
444 */
445static int __init wdt_use_alt_key(const struct dmi_system_id *d)
446{
447 wdt_cfg_enter = 0x88;
448 wdt_cfg_leave = 0xBB;
449
450 return 0;
451}
452
453static const struct dmi_system_id wdt_dmi_table[] __initconst = {
454 {
455 .matches = {
456 DMI_EXACT_MATCH(DMI_SYS_VENDOR, "INVES"),
457 DMI_EXACT_MATCH(DMI_PRODUCT_NAME, "CTS"),
458 DMI_EXACT_MATCH(DMI_BOARD_VENDOR, "INVES"),
459 DMI_EXACT_MATCH(DMI_BOARD_NAME, "SHARKBAY"),
460 },
461 .callback = wdt_use_alt_key,
462 },
463 {}
464};
465
Alan Cox46a39492008-05-19 14:09:18 +0100466static int __init wdt_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467{
468 int ret;
Guenter Roeck962c04f2013-08-17 13:58:43 -0700469 int chip;
Colin Ian King08b10b52017-07-11 16:23:34 +0100470 static const char * const chip_name[] = {
Guenter Roeck962c04f2013-08-17 13:58:43 -0700471 "W83627HF",
472 "W83627S",
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700473 "W83697HF",
474 "W83697UG",
Guenter Roeck962c04f2013-08-17 13:58:43 -0700475 "W83637HF",
476 "W83627THF",
477 "W83687THF",
478 "W83627EHF",
479 "W83627DHG",
480 "W83627UHG",
481 "W83667HG",
482 "W83667DHG-P",
483 "W83667HG-B",
484 "NCT6775",
485 "NCT6776",
486 "NCT6779",
Guenter Roecka77841d2015-01-26 08:53:56 -0800487 "NCT6791",
488 "NCT6792",
Guenter Roeck3a9aedb2017-05-29 16:21:31 -0700489 "NCT6793",
490 "NCT6795",
Guenter Roeck57cbf0e2018-09-23 06:54:11 -0700491 "NCT6796",
Rob Kramer33f74b82016-02-08 18:09:49 +0800492 "NCT6102",
Srikanth Krishnakare11cfc62019-09-18 19:12:15 +0530493 "NCT6116",
Guenter Roeck962c04f2013-08-17 13:58:43 -0700494 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495
Jean Delvare31eb42b2018-11-19 09:17:38 +0100496 /* Apply system-specific quirks */
497 dmi_check_system(wdt_dmi_table);
498
Guenter Roeck962c04f2013-08-17 13:58:43 -0700499 wdt_io = 0x2e;
500 chip = wdt_find(0x2e);
501 if (chip < 0) {
502 wdt_io = 0x4e;
503 chip = wdt_find(0x4e);
504 if (chip < 0)
505 return chip;
506 }
507
508 pr_info("WDT driver for %s Super I/O chip initialising\n",
509 chip_name[chip]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510
Guenter Roeck30a836952013-10-28 19:43:57 -0700511 watchdog_init_timeout(&wdt_dev, timeout, NULL);
512 watchdog_set_nowayout(&wdt_dev, nowayout);
Damien Riegeld68106b2015-11-20 16:54:56 -0500513 watchdog_stop_on_reboot(&wdt_dev);
Guenter Roeck30a836952013-10-28 19:43:57 -0700514
Guenter Roeck962c04f2013-08-17 13:58:43 -0700515 ret = w83627hf_init(&wdt_dev, chip);
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700516 if (ret) {
517 pr_err("failed to initialize watchdog (err=%d)\n", ret);
518 return ret;
519 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520
Guenter Roeck30a836952013-10-28 19:43:57 -0700521 ret = watchdog_register_device(&wdt_dev);
522 if (ret)
Damien Riegeld68106b2015-11-20 16:54:56 -0500523 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524
Joe Perches27c766a2012-02-15 15:06:19 -0800525 pr_info("initialized. timeout=%d sec (nowayout=%d)\n",
Guenter Roeck30a836952013-10-28 19:43:57 -0700526 wdt_dev.timeout, nowayout);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529}
530
Alan Cox46a39492008-05-19 14:09:18 +0100531static void __exit wdt_exit(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532{
Guenter Roeck30a836952013-10-28 19:43:57 -0700533 watchdog_unregister_device(&wdt_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534}
535
536module_init(wdt_init);
537module_exit(wdt_exit);
538
539MODULE_LICENSE("GPL");
Al Virod36b6912011-12-29 17:09:01 -0500540MODULE_AUTHOR("Pádraig Brady <P@draigBrady.com>");
Vlad Drukker0e94f2e2007-03-25 17:34:39 +0200541MODULE_DESCRIPTION("w83627hf/thf WDT driver");