blob: 4b9365d4de7a9759c0ad741812b397d3aaf2d961 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Vlad Drukker0e94f2e2007-03-25 17:34:39 +02002 * w83627hf/thf WDT driver
3 *
Guenter Roeck30a836952013-10-28 19:43:57 -07004 * (c) Copyright 2013 Guenter Roeck
5 * converted to watchdog infrastructure
6 *
Vlad Drukker0e94f2e2007-03-25 17:34:39 +02007 * (c) Copyright 2007 Vlad Drukker <vlad@storewiz.com>
8 * added support for W83627THF.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Al Virod36b6912011-12-29 17:09:01 -050010 * (c) Copyright 2003,2007 Pádraig Brady <P@draigBrady.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 *
12 * Based on advantechwdt.c which is based on wdt.c.
13 * Original copyright messages:
14 *
15 * (c) Copyright 2000-2001 Marek Michalkiewicz <marekm@linux.org.pl>
16 *
Alan Cox29fa0582008-10-27 15:17:56 +000017 * (c) Copyright 1996 Alan Cox <alan@lxorguk.ukuu.org.uk>,
18 * All Rights Reserved.
Linus Torvalds1da177e2005-04-16 15:20:36 -070019 *
20 * This program is free software; you can redistribute it and/or
21 * modify it under the terms of the GNU General Public License
22 * as published by the Free Software Foundation; either version
23 * 2 of the License, or (at your option) any later version.
24 *
25 * Neither Alan Cox nor CymruNet Ltd. admit liability nor provide
26 * warranty for any of this software. This material is provided
27 * "AS-IS" and at no charge.
28 *
Alan Cox29fa0582008-10-27 15:17:56 +000029 * (c) Copyright 1995 Alan Cox <alan@lxorguk.ukuu.org.uk>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 */
31
Joe Perches27c766a2012-02-15 15:06:19 -080032#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
33
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <linux/module.h>
35#include <linux/moduleparam.h>
36#include <linux/types.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <linux/watchdog.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <linux/ioport.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <linux/init.h>
Alan Cox46a39492008-05-19 14:09:18 +010040#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041
Benny Loenstrup Ammitzboell9c67bea2010-11-11 16:08:41 +010042#define WATCHDOG_NAME "w83627hf/thf/hg/dhg WDT"
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#define WATCHDOG_TIMEOUT 60 /* 60 sec default timeout */
44
Guenter Roeck962c04f2013-08-17 13:58:43 -070045static int wdt_io;
Guenter Roeck7b6d0b62013-08-17 13:58:44 -070046static int cr_wdt_timeout; /* WDT timeout register */
47static int cr_wdt_control; /* WDT control register */
Rob Kramer33f74b82016-02-08 18:09:49 +080048static int cr_wdt_csr; /* WDT control & status register */
Guenter Roeck962c04f2013-08-17 13:58:43 -070049
Guenter Roeck7b6d0b62013-08-17 13:58:44 -070050enum chips { w83627hf, w83627s, w83697hf, w83697ug, w83637hf, w83627thf,
51 w83687thf, w83627ehf, w83627dhg, w83627uhg, w83667hg, w83627dhg_p,
Guenter Roeck3a9aedb2017-05-29 16:21:31 -070052 w83667hg_b, nct6775, nct6776, nct6779, nct6791, nct6792, nct6793,
Guenter Roeck57cbf0e2018-09-23 06:54:11 -070053 nct6795, nct6796, nct6102 };
Linus Torvalds1da177e2005-04-16 15:20:36 -070054
Guenter Roeck30a836952013-10-28 19:43:57 -070055static int timeout; /* in seconds */
Linus Torvalds1da177e2005-04-16 15:20:36 -070056module_param(timeout, int, 0);
Alan Cox46a39492008-05-19 14:09:18 +010057MODULE_PARM_DESC(timeout,
58 "Watchdog timeout in seconds. 1 <= timeout <= 255, default="
59 __MODULE_STRING(WATCHDOG_TIMEOUT) ".");
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
Wim Van Sebroeck86a1e182012-03-05 16:51:11 +010061static bool nowayout = WATCHDOG_NOWAYOUT;
62module_param(nowayout, bool, 0);
Alan Cox46a39492008-05-19 14:09:18 +010063MODULE_PARM_DESC(nowayout,
64 "Watchdog cannot be stopped once started (default="
65 __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
Linus Torvalds1da177e2005-04-16 15:20:36 -070066
Guenter Roeckbe281582014-04-05 11:27:36 -070067static int early_disable;
68module_param(early_disable, int, 0);
69MODULE_PARM_DESC(early_disable, "Disable watchdog at boot time (default=0)");
70
Linus Torvalds1da177e2005-04-16 15:20:36 -070071/*
72 * Kernel methods.
73 */
74
75#define WDT_EFER (wdt_io+0) /* Extended Function Enable Registers */
Alan Cox46a39492008-05-19 14:09:18 +010076#define WDT_EFIR (wdt_io+0) /* Extended Function Index Register
77 (same as EFER) */
Linus Torvalds1da177e2005-04-16 15:20:36 -070078#define WDT_EFDR (WDT_EFIR+1) /* Extended Function Data Register */
79
Guenter Roeckef0c1a62013-08-17 13:58:42 -070080#define W83627HF_LD_WDT 0x08
81
Guenter Roeck962c04f2013-08-17 13:58:43 -070082#define W83627HF_ID 0x52
83#define W83627S_ID 0x59
Guenter Roeck7b6d0b62013-08-17 13:58:44 -070084#define W83697HF_ID 0x60
85#define W83697UG_ID 0x68
Guenter Roeck962c04f2013-08-17 13:58:43 -070086#define W83637HF_ID 0x70
87#define W83627THF_ID 0x82
88#define W83687THF_ID 0x85
89#define W83627EHF_ID 0x88
90#define W83627DHG_ID 0xa0
91#define W83627UHG_ID 0xa2
92#define W83667HG_ID 0xa5
93#define W83627DHG_P_ID 0xb0
94#define W83667HG_B_ID 0xb3
95#define NCT6775_ID 0xb4
96#define NCT6776_ID 0xc3
Rob Kramer33f74b82016-02-08 18:09:49 +080097#define NCT6102_ID 0xc4
Guenter Roeck962c04f2013-08-17 13:58:43 -070098#define NCT6779_ID 0xc5
Guenter Roecka77841d2015-01-26 08:53:56 -080099#define NCT6791_ID 0xc8
100#define NCT6792_ID 0xc9
Guenter Roeck3a9aedb2017-05-29 16:21:31 -0700101#define NCT6793_ID 0xd1
102#define NCT6795_ID 0xd3
Guenter Roeck57cbf0e2018-09-23 06:54:11 -0700103#define NCT6796_ID 0xd4 /* also NCT9697D, NCT9698D */
Guenter Roeck962c04f2013-08-17 13:58:43 -0700104
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700105#define W83627HF_WDT_TIMEOUT 0xf6
106#define W83697HF_WDT_TIMEOUT 0xf4
Rob Kramer33f74b82016-02-08 18:09:49 +0800107#define NCT6102D_WDT_TIMEOUT 0xf1
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700108
109#define W83627HF_WDT_CONTROL 0xf5
110#define W83697HF_WDT_CONTROL 0xf3
Rob Kramer33f74b82016-02-08 18:09:49 +0800111#define NCT6102D_WDT_CONTROL 0xf0
112
113#define W836X7HF_WDT_CSR 0xf7
114#define NCT6102D_WDT_CSR 0xf2
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700115
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700116static void superio_outb(int reg, int val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117{
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700118 outb(reg, WDT_EFER);
119 outb(val, WDT_EFDR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120}
121
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700122static inline int superio_inb(int reg)
123{
124 outb(reg, WDT_EFER);
125 return inb(WDT_EFDR);
126}
127
128static int superio_enter(void)
129{
130 if (!request_muxed_region(wdt_io, 2, WATCHDOG_NAME))
131 return -EBUSY;
132
133 outb_p(0x87, WDT_EFER); /* Enter extended function mode */
134 outb_p(0x87, WDT_EFER); /* Again according to manual */
135
136 return 0;
137}
138
139static void superio_select(int ld)
140{
141 superio_outb(0x07, ld);
142}
143
144static void superio_exit(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145{
146 outb_p(0xAA, WDT_EFER); /* Leave extended function mode */
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700147 release_region(wdt_io, 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148}
149
Guenter Roeck962c04f2013-08-17 13:58:43 -0700150static int w83627hf_init(struct watchdog_device *wdog, enum chips chip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151{
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700152 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153 unsigned char t;
154
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700155 ret = superio_enter();
156 if (ret)
157 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700159 superio_select(W83627HF_LD_WDT);
Guenter Roeck8f526382013-08-17 13:58:40 -0700160
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700161 /* set CR30 bit 0 to activate GPIO2 */
162 t = superio_inb(0x30);
Guenter Roeckac461102013-08-17 13:58:41 -0700163 if (!(t & 0x01))
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700164 superio_outb(0x30, t | 0x01);
Guenter Roeck8f526382013-08-17 13:58:40 -0700165
Guenter Roeck962c04f2013-08-17 13:58:43 -0700166 switch (chip) {
167 case w83627hf:
168 case w83627s:
169 t = superio_inb(0x2B) & ~0x10;
170 superio_outb(0x2B, t); /* set GPIO24 to WDT0 */
171 break;
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700172 case w83697hf:
173 /* Set pin 119 to WDTO# mode (= CR29, WDT0) */
174 t = superio_inb(0x29) & ~0x60;
175 t |= 0x20;
176 superio_outb(0x29, t);
177 break;
178 case w83697ug:
179 /* Set pin 118 to WDTO# mode */
180 t = superio_inb(0x2b) & ~0x04;
181 superio_outb(0x2b, t);
182 break;
Guenter Roeck962c04f2013-08-17 13:58:43 -0700183 case w83627thf:
184 t = (superio_inb(0x2B) & ~0x08) | 0x04;
185 superio_outb(0x2B, t); /* set GPIO3 to WDT0 */
186 break;
187 case w83627dhg:
188 case w83627dhg_p:
189 t = superio_inb(0x2D) & ~0x01; /* PIN77 -> WDT0# */
190 superio_outb(0x2D, t); /* set GPIO5 to WDT0 */
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700191 t = superio_inb(cr_wdt_control);
Guenter Roeck962c04f2013-08-17 13:58:43 -0700192 t |= 0x02; /* enable the WDTO# output low pulse
193 * to the KBRST# pin */
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700194 superio_outb(cr_wdt_control, t);
Guenter Roeck962c04f2013-08-17 13:58:43 -0700195 break;
196 case w83637hf:
197 break;
198 case w83687thf:
199 t = superio_inb(0x2C) & ~0x80; /* PIN47 -> WDT0# */
200 superio_outb(0x2C, t);
201 break;
202 case w83627ehf:
203 case w83627uhg:
204 case w83667hg:
205 case w83667hg_b:
206 case nct6775:
207 case nct6776:
208 case nct6779:
Guenter Roecka77841d2015-01-26 08:53:56 -0800209 case nct6791:
210 case nct6792:
Guenter Roeck3a9aedb2017-05-29 16:21:31 -0700211 case nct6793:
212 case nct6795:
Guenter Roeck57cbf0e2018-09-23 06:54:11 -0700213 case nct6796:
Rob Kramer33f74b82016-02-08 18:09:49 +0800214 case nct6102:
Guenter Roeck962c04f2013-08-17 13:58:43 -0700215 /*
216 * These chips have a fixed WDTO# output pin (W83627UHG),
217 * or support more than one WDTO# output pin.
218 * Don't touch its configuration, and hope the BIOS
219 * does the right thing.
220 */
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700221 t = superio_inb(cr_wdt_control);
Guenter Roeck962c04f2013-08-17 13:58:43 -0700222 t |= 0x02; /* enable the WDTO# output low pulse
223 * to the KBRST# pin */
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700224 superio_outb(cr_wdt_control, t);
Guenter Roeck962c04f2013-08-17 13:58:43 -0700225 break;
226 default:
227 break;
228 }
229
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700230 t = superio_inb(cr_wdt_timeout);
P@Draig Brady93642ec2005-08-17 09:06:07 +0200231 if (t != 0) {
Guenter Roeckbe281582014-04-05 11:27:36 -0700232 if (early_disable) {
233 pr_warn("Stopping previously enabled watchdog until userland kicks in\n");
234 superio_outb(cr_wdt_timeout, 0);
235 } else {
236 pr_info("Watchdog already running. Resetting timeout to %d sec\n",
237 wdog->timeout);
238 superio_outb(cr_wdt_timeout, wdog->timeout);
239 }
P@Draig Brady93642ec2005-08-17 09:06:07 +0200240 }
Pádraig Brady28dd1b02007-07-24 11:49:27 +0100241
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700242 /* set second mode & disable keyboard turning off watchdog */
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700243 t = superio_inb(cr_wdt_control) & ~0x0C;
244 superio_outb(cr_wdt_control, t);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245
Guenter Roeckea3d4012013-08-17 13:58:46 -0700246 /* reset trigger, disable keyboard & mouse turning off watchdog */
Rob Kramer33f74b82016-02-08 18:09:49 +0800247 t = superio_inb(cr_wdt_csr) & ~0xD0;
248 superio_outb(cr_wdt_csr, t);
Pádraig Brady28dd1b02007-07-24 11:49:27 +0100249
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700250 superio_exit();
251
252 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253}
254
Guenter Roeck30a836952013-10-28 19:43:57 -0700255static int wdt_set_time(unsigned int timeout)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256{
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700257 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700259 ret = superio_enter();
260 if (ret)
261 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700263 superio_select(W83627HF_LD_WDT);
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700264 superio_outb(cr_wdt_timeout, timeout);
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700265 superio_exit();
Wim Van Sebroeckab9d4412006-09-02 18:50:20 +0200266
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267 return 0;
268}
269
Guenter Roeck30a836952013-10-28 19:43:57 -0700270static int wdt_start(struct watchdog_device *wdog)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271{
Guenter Roeck30a836952013-10-28 19:43:57 -0700272 return wdt_set_time(wdog->timeout);
273}
274
275static int wdt_stop(struct watchdog_device *wdog)
276{
277 return wdt_set_time(0);
278}
279
280static int wdt_set_timeout(struct watchdog_device *wdog, unsigned int timeout)
281{
282 wdog->timeout = timeout;
283
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284 return 0;
285}
286
Guenter Roeck30a836952013-10-28 19:43:57 -0700287static unsigned int wdt_get_time(struct watchdog_device *wdog)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288{
Guenter Roeck30a836952013-10-28 19:43:57 -0700289 unsigned int timeleft;
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700290 int ret;
Greg Leec63b6d02011-09-12 20:28:46 -0400291
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700292 ret = superio_enter();
293 if (ret)
294 return 0;
Greg Leec63b6d02011-09-12 20:28:46 -0400295
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700296 superio_select(W83627HF_LD_WDT);
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700297 timeleft = superio_inb(cr_wdt_timeout);
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700298 superio_exit();
Greg Leec63b6d02011-09-12 20:28:46 -0400299
Greg Leec63b6d02011-09-12 20:28:46 -0400300 return timeleft;
301}
302
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 * Kernel Interfaces
305 */
306
Bhumika Goyal6c368932016-12-26 22:35:11 +0530307static const struct watchdog_info wdt_info = {
Guenter Roeck30a836952013-10-28 19:43:57 -0700308 .options = WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING | WDIOF_MAGICCLOSE,
309 .identity = "W83627HF Watchdog",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310};
311
Julia Lawall85f15cf2016-09-01 19:35:26 +0200312static const struct watchdog_ops wdt_ops = {
Guenter Roeck30a836952013-10-28 19:43:57 -0700313 .owner = THIS_MODULE,
314 .start = wdt_start,
315 .stop = wdt_stop,
316 .set_timeout = wdt_set_timeout,
317 .get_timeleft = wdt_get_time,
318};
319
320static struct watchdog_device wdt_dev = {
321 .info = &wdt_info,
322 .ops = &wdt_ops,
323 .timeout = WATCHDOG_TIMEOUT,
324 .min_timeout = 1,
325 .max_timeout = 255,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326};
327
328/*
329 * The WDT needs to learn about soft shutdowns in order to
330 * turn the timebomb registers off.
331 */
332
Guenter Roeck962c04f2013-08-17 13:58:43 -0700333static int wdt_find(int addr)
334{
335 u8 val;
336 int ret;
337
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700338 cr_wdt_timeout = W83627HF_WDT_TIMEOUT;
339 cr_wdt_control = W83627HF_WDT_CONTROL;
Rob Kramer33f74b82016-02-08 18:09:49 +0800340 cr_wdt_csr = W836X7HF_WDT_CSR;
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700341
Guenter Roeck962c04f2013-08-17 13:58:43 -0700342 ret = superio_enter();
343 if (ret)
344 return ret;
345 superio_select(W83627HF_LD_WDT);
346 val = superio_inb(0x20);
347 switch (val) {
348 case W83627HF_ID:
349 ret = w83627hf;
350 break;
351 case W83627S_ID:
352 ret = w83627s;
353 break;
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700354 case W83697HF_ID:
355 ret = w83697hf;
356 cr_wdt_timeout = W83697HF_WDT_TIMEOUT;
357 cr_wdt_control = W83697HF_WDT_CONTROL;
358 break;
359 case W83697UG_ID:
360 ret = w83697ug;
361 cr_wdt_timeout = W83697HF_WDT_TIMEOUT;
362 cr_wdt_control = W83697HF_WDT_CONTROL;
363 break;
Guenter Roeck962c04f2013-08-17 13:58:43 -0700364 case W83637HF_ID:
365 ret = w83637hf;
366 break;
367 case W83627THF_ID:
368 ret = w83627thf;
369 break;
370 case W83687THF_ID:
371 ret = w83687thf;
372 break;
373 case W83627EHF_ID:
374 ret = w83627ehf;
375 break;
376 case W83627DHG_ID:
377 ret = w83627dhg;
378 break;
379 case W83627DHG_P_ID:
380 ret = w83627dhg_p;
381 break;
382 case W83627UHG_ID:
383 ret = w83627uhg;
384 break;
385 case W83667HG_ID:
386 ret = w83667hg;
387 break;
388 case W83667HG_B_ID:
389 ret = w83667hg_b;
390 break;
391 case NCT6775_ID:
392 ret = nct6775;
393 break;
394 case NCT6776_ID:
395 ret = nct6776;
396 break;
397 case NCT6779_ID:
398 ret = nct6779;
399 break;
Guenter Roecka77841d2015-01-26 08:53:56 -0800400 case NCT6791_ID:
401 ret = nct6791;
402 break;
403 case NCT6792_ID:
404 ret = nct6792;
405 break;
Guenter Roeck3a9aedb2017-05-29 16:21:31 -0700406 case NCT6793_ID:
407 ret = nct6793;
408 break;
409 case NCT6795_ID:
410 ret = nct6795;
411 break;
Guenter Roeck57cbf0e2018-09-23 06:54:11 -0700412 case NCT6796_ID:
413 ret = nct6796;
414 break;
Rob Kramer33f74b82016-02-08 18:09:49 +0800415 case NCT6102_ID:
416 ret = nct6102;
417 cr_wdt_timeout = NCT6102D_WDT_TIMEOUT;
418 cr_wdt_control = NCT6102D_WDT_CONTROL;
419 cr_wdt_csr = NCT6102D_WDT_CSR;
420 break;
Guenter Roeck962c04f2013-08-17 13:58:43 -0700421 case 0xff:
422 ret = -ENODEV;
423 break;
424 default:
425 ret = -ENODEV;
426 pr_err("Unsupported chip ID: 0x%02x\n", val);
427 break;
428 }
429 superio_exit();
430 return ret;
431}
432
Alan Cox46a39492008-05-19 14:09:18 +0100433static int __init wdt_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434{
435 int ret;
Guenter Roeck962c04f2013-08-17 13:58:43 -0700436 int chip;
Colin Ian King08b10b52017-07-11 16:23:34 +0100437 static const char * const chip_name[] = {
Guenter Roeck962c04f2013-08-17 13:58:43 -0700438 "W83627HF",
439 "W83627S",
Guenter Roeck7b6d0b62013-08-17 13:58:44 -0700440 "W83697HF",
441 "W83697UG",
Guenter Roeck962c04f2013-08-17 13:58:43 -0700442 "W83637HF",
443 "W83627THF",
444 "W83687THF",
445 "W83627EHF",
446 "W83627DHG",
447 "W83627UHG",
448 "W83667HG",
449 "W83667DHG-P",
450 "W83667HG-B",
451 "NCT6775",
452 "NCT6776",
453 "NCT6779",
Guenter Roecka77841d2015-01-26 08:53:56 -0800454 "NCT6791",
455 "NCT6792",
Guenter Roeck3a9aedb2017-05-29 16:21:31 -0700456 "NCT6793",
457 "NCT6795",
Guenter Roeck57cbf0e2018-09-23 06:54:11 -0700458 "NCT6796",
Rob Kramer33f74b82016-02-08 18:09:49 +0800459 "NCT6102",
Guenter Roeck962c04f2013-08-17 13:58:43 -0700460 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461
Guenter Roeck962c04f2013-08-17 13:58:43 -0700462 wdt_io = 0x2e;
463 chip = wdt_find(0x2e);
464 if (chip < 0) {
465 wdt_io = 0x4e;
466 chip = wdt_find(0x4e);
467 if (chip < 0)
468 return chip;
469 }
470
471 pr_info("WDT driver for %s Super I/O chip initialising\n",
472 chip_name[chip]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473
Guenter Roeck30a836952013-10-28 19:43:57 -0700474 watchdog_init_timeout(&wdt_dev, timeout, NULL);
475 watchdog_set_nowayout(&wdt_dev, nowayout);
Damien Riegeld68106b2015-11-20 16:54:56 -0500476 watchdog_stop_on_reboot(&wdt_dev);
Guenter Roeck30a836952013-10-28 19:43:57 -0700477
Guenter Roeck962c04f2013-08-17 13:58:43 -0700478 ret = w83627hf_init(&wdt_dev, chip);
Guenter Roeckef0c1a62013-08-17 13:58:42 -0700479 if (ret) {
480 pr_err("failed to initialize watchdog (err=%d)\n", ret);
481 return ret;
482 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483
Guenter Roeck30a836952013-10-28 19:43:57 -0700484 ret = watchdog_register_device(&wdt_dev);
485 if (ret)
Damien Riegeld68106b2015-11-20 16:54:56 -0500486 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487
Joe Perches27c766a2012-02-15 15:06:19 -0800488 pr_info("initialized. timeout=%d sec (nowayout=%d)\n",
Guenter Roeck30a836952013-10-28 19:43:57 -0700489 wdt_dev.timeout, nowayout);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492}
493
Alan Cox46a39492008-05-19 14:09:18 +0100494static void __exit wdt_exit(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495{
Guenter Roeck30a836952013-10-28 19:43:57 -0700496 watchdog_unregister_device(&wdt_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497}
498
499module_init(wdt_init);
500module_exit(wdt_exit);
501
502MODULE_LICENSE("GPL");
Al Virod36b6912011-12-29 17:09:01 -0500503MODULE_AUTHOR("Pádraig Brady <P@draigBrady.com>");
Vlad Drukker0e94f2e2007-03-25 17:34:39 +0200504MODULE_DESCRIPTION("w83627hf/thf WDT driver");