blob: 7cd92babc41a688cf8bb474972d053ea7b8b33d6 [file] [log] [blame]
R Sricharan6b5de092012-05-10 19:46:00 +05301/*
2 * Copyright (C) 2012 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 * Based on "omap4.dtsi"
8 */
9
Florian Vaussard6d624ea2013-05-31 14:32:56 +020010#include <dt-bindings/gpio/gpio.h>
Florian Vaussard8fea7d52013-05-31 14:32:57 +020011#include <dt-bindings/interrupt-controller/arm-gic.h>
Florian Vaussardbcd3cca2013-05-31 14:32:59 +020012#include <dt-bindings/pinctrl/omap.h>
R Sricharan6b5de092012-05-10 19:46:00 +053013
R Sricharan6b5de092012-05-10 19:46:00 +053014/ {
Tony Lindgren98cc4542016-09-13 16:10:56 -070015 #address-cells = <2>;
16 #size-cells = <2>;
Santosh Shilimkarba1829b2013-02-12 15:57:55 +053017
R Sricharan6b5de092012-05-10 19:46:00 +053018 compatible = "ti,omap5";
Marc Zyngier7136d452015-03-11 15:43:49 +000019 interrupt-parent = <&wakeupgen>;
Javier Martinez Canillasc9faa842016-12-19 11:44:36 -030020 chosen { };
R Sricharan6b5de092012-05-10 19:46:00 +053021
22 aliases {
Nishanth Menon20b80942013-10-16 15:21:03 -050023 i2c0 = &i2c1;
24 i2c1 = &i2c2;
25 i2c2 = &i2c3;
26 i2c3 = &i2c4;
27 i2c4 = &i2c5;
R Sricharan6b5de092012-05-10 19:46:00 +053028 serial0 = &uart1;
29 serial1 = &uart2;
30 serial2 = &uart3;
31 serial3 = &uart4;
32 serial4 = &uart5;
33 serial5 = &uart6;
34 };
35
36 cpus {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010037 #address-cells = <1>;
38 #size-cells = <0>;
39
Nishanth Menonb8981d72013-10-16 10:39:04 -050040 cpu0: cpu@0 {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010041 device_type = "cpu";
R Sricharan6b5de092012-05-10 19:46:00 +053042 compatible = "arm,cortex-a15";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010043 reg = <0x0>;
J Keerthy6c248942013-10-16 10:39:06 -050044
45 operating-points = <
46 /* kHz uV */
J Keerthy6c248942013-10-16 10:39:06 -050047 1000000 1060000
48 1500000 1250000
49 >;
Nishanth Menon8d766fa2014-01-29 12:19:17 -060050
51 clocks = <&dpll_mpu_ck>;
52 clock-names = "cpu";
53
54 clock-latency = <300000>; /* From omap-cpufreq driver */
55
Eduardo Valentin2cd29f62013-08-16 11:30:47 -040056 /* cooling options */
57 cooling-min-level = <0>;
58 cooling-max-level = <2>;
59 #cooling-cells = <2>; /* min followed by max */
R Sricharan6b5de092012-05-10 19:46:00 +053060 };
61 cpu@1 {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010062 device_type = "cpu";
R Sricharan6b5de092012-05-10 19:46:00 +053063 compatible = "arm,cortex-a15";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010064 reg = <0x1>;
R Sricharan6b5de092012-05-10 19:46:00 +053065 };
66 };
67
Eduardo Valentin1b761fc2013-08-16 12:01:02 -040068 thermal-zones {
69 #include "omap4-cpu-thermal.dtsi"
70 #include "omap5-gpu-thermal.dtsi"
71 #include "omap5-core-thermal.dtsi"
72 };
73
Santosh Shilimkarb45ccc42013-02-10 21:40:19 +053074 timer {
75 compatible = "arm,armv7-timer";
Florian Vaussard8fea7d52013-05-31 14:32:57 +020076 /* PPI secure/nonsecure IRQ */
77 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
78 <GIC_PPI 14 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
79 <GIC_PPI 11 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
80 <GIC_PPI 10 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>;
Marc Zyngier7136d452015-03-11 15:43:49 +000081 interrupt-parent = <&gic>;
Santosh Shilimkarb45ccc42013-02-10 21:40:19 +053082 };
83
Nathan Lynch69a126c2014-03-19 10:45:53 -050084 pmu {
85 compatible = "arm,cortex-a15-pmu";
86 interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
87 <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>;
88 };
89
Santosh Shilimkarba1829b2013-02-12 15:57:55 +053090 gic: interrupt-controller@48211000 {
91 compatible = "arm,cortex-a15-gic";
92 interrupt-controller;
93 #interrupt-cells = <3>;
Tony Lindgren98cc4542016-09-13 16:10:56 -070094 reg = <0 0x48211000 0 0x1000>,
95 <0 0x48212000 0 0x1000>,
96 <0 0x48214000 0 0x2000>,
97 <0 0x48216000 0 0x2000>;
Marc Zyngier7136d452015-03-11 15:43:49 +000098 interrupt-parent = <&gic>;
99 };
100
101 wakeupgen: interrupt-controller@48281000 {
102 compatible = "ti,omap5-wugen-mpu", "ti,omap4-wugen-mpu";
103 interrupt-controller;
104 #interrupt-cells = <3>;
Tony Lindgren98cc4542016-09-13 16:10:56 -0700105 reg = <0 0x48281000 0 0x1000>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000106 interrupt-parent = <&gic>;
Santosh Shilimkarba1829b2013-02-12 15:57:55 +0530107 };
108
R Sricharan6b5de092012-05-10 19:46:00 +0530109 /*
Geert Uytterhoeven5c5be9d2014-03-28 11:11:37 +0100110 * The soc node represents the soc top level view. It is used for IPs
R Sricharan6b5de092012-05-10 19:46:00 +0530111 * that are not memory mapped in the MPU view or for the MPU itself.
112 */
113 soc {
114 compatible = "ti,omap-infra";
115 mpu {
Rajendra Nayak1306c082014-09-10 11:04:04 -0500116 compatible = "ti,omap4-mpu";
R Sricharan6b5de092012-05-10 19:46:00 +0530117 ti,hwmods = "mpu";
Rajendra Nayak1306c082014-09-10 11:04:04 -0500118 sram = <&ocmcram>;
R Sricharan6b5de092012-05-10 19:46:00 +0530119 };
120 };
121
122 /*
123 * XXX: Use a flat representation of the OMAP3 interconnect.
124 * The real OMAP interconnect network is quite complex.
Geert Uytterhoevenb7ab5242014-03-28 11:11:39 +0100125 * Since it will not bring real advantage to represent that in DT for
R Sricharan6b5de092012-05-10 19:46:00 +0530126 * the moment, just use a fake OCP bus entry to represent the whole bus
127 * hierarchy.
128 */
129 ocp {
Suman Annae7309c22015-04-24 12:54:20 -0500130 compatible = "ti,omap5-l3-noc", "simple-bus";
R Sricharan6b5de092012-05-10 19:46:00 +0530131 #address-cells = <1>;
132 #size-cells = <1>;
Tony Lindgren98cc4542016-09-13 16:10:56 -0700133 ranges = <0 0 0 0xc0000000>;
R Sricharan6b5de092012-05-10 19:46:00 +0530134 ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
Tony Lindgren98cc4542016-09-13 16:10:56 -0700135 reg = <0 0x44000000 0 0x2000>,
136 <0 0x44800000 0 0x3000>,
137 <0 0x45000000 0 0x4000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200138 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
139 <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530140
Tero Kristoed8509e2015-02-12 11:35:29 +0200141 l4_cfg: l4@4a000000 {
142 compatible = "ti,omap5-l4-cfg", "simple-bus";
Peter Ujfalusi5da6a2d2012-10-04 14:57:27 +0300143 #address-cells = <1>;
Tero Kristoed8509e2015-02-12 11:35:29 +0200144 #size-cells = <1>;
145 ranges = <0 0x4a000000 0x22a000>;
146
147 scm_core: scm@2000 {
148 compatible = "ti,omap5-scm-core", "simple-bus";
149 reg = <0x2000 0x1000>;
150 #address-cells = <1>;
151 #size-cells = <1>;
152 ranges = <0 0x2000 0x800>;
153
154 scm_conf: scm_conf@0 {
155 compatible = "syscon";
156 reg = <0x0 0x800>;
157 #address-cells = <1>;
158 #size-cells = <1>;
159 };
160 };
161
162 scm_padconf_core: scm@2800 {
163 compatible = "ti,omap5-scm-padconf-core",
164 "simple-bus";
165 #address-cells = <1>;
166 #size-cells = <1>;
167 ranges = <0 0x2800 0x800>;
168
169 omap5_pmx_core: pinmux@40 {
170 compatible = "ti,omap5-padconf",
171 "pinctrl-single";
172 reg = <0x40 0x01b6>;
173 #address-cells = <1>;
174 #size-cells = <0>;
Tony Lindgrenbe76fd32016-11-07 08:27:49 -0700175 #pinctrl-cells = <1>;
Tero Kristoed8509e2015-02-12 11:35:29 +0200176 #interrupt-cells = <1>;
177 interrupt-controller;
178 pinctrl-single,register-width = <16>;
179 pinctrl-single,function-mask = <0x7fff>;
180 };
181
182 omap5_padconf_global: omap5_padconf_global@5a0 {
Kishon Vijay Abraham I70caac32015-07-27 17:46:40 +0530183 compatible = "syscon",
184 "simple-bus";
Tero Kristoed8509e2015-02-12 11:35:29 +0200185 reg = <0x5a0 0xec>;
186 #address-cells = <1>;
187 #size-cells = <1>;
Kishon Vijay Abraham I9a5e3f22015-09-04 17:38:24 +0530188 ranges = <0 0x5a0 0xec>;
Tero Kristoed8509e2015-02-12 11:35:29 +0200189
Javier Martinez Canillas308cfda2016-04-01 16:20:18 -0400190 pbias_regulator: pbias_regulator@60 {
Kishon Vijay Abraham I737f1462015-09-04 17:30:25 +0530191 compatible = "ti,pbias-omap5", "ti,pbias-omap";
Tero Kristoed8509e2015-02-12 11:35:29 +0200192 reg = <0x60 0x4>;
193 syscon = <&omap5_padconf_global>;
194 pbias_mmc_reg: pbias_mmc_omap5 {
195 regulator-name = "pbias_mmc_omap5";
196 regulator-min-microvolt = <1800000>;
197 regulator-max-microvolt = <3000000>;
198 };
199 };
200 };
201 };
202
203 cm_core_aon: cm_core_aon@4000 {
204 compatible = "ti,omap5-cm-core-aon";
205 reg = <0x4000 0x2000>;
206
207 cm_core_aon_clocks: clocks {
208 #address-cells = <1>;
209 #size-cells = <0>;
210 };
211
212 cm_core_aon_clockdomains: clockdomains {
213 };
214 };
215
216 cm_core: cm_core@8000 {
217 compatible = "ti,omap5-cm-core";
218 reg = <0x8000 0x3000>;
219
220 cm_core_clocks: clocks {
221 #address-cells = <1>;
222 #size-cells = <0>;
223 };
224
225 cm_core_clockdomains: clockdomains {
226 };
227 };
Peter Ujfalusi5da6a2d2012-10-04 14:57:27 +0300228 };
Tero Kristoed8509e2015-02-12 11:35:29 +0200229
230 l4_wkup: l4@4ae00000 {
231 compatible = "ti,omap5-l4-wkup", "simple-bus";
Peter Ujfalusi5da6a2d2012-10-04 14:57:27 +0300232 #address-cells = <1>;
Tero Kristoed8509e2015-02-12 11:35:29 +0200233 #size-cells = <1>;
234 ranges = <0 0x4ae00000 0x2b000>;
Peter Ujfalusi5da6a2d2012-10-04 14:57:27 +0300235
Tero Kristoed8509e2015-02-12 11:35:29 +0200236 counter32k: counter@4000 {
237 compatible = "ti,omap-counter32k";
238 reg = <0x4000 0x40>;
239 ti,hwmods = "counter_32k";
240 };
Balaji T Kcd042fe2014-02-19 20:26:40 +0530241
Tero Kristoed8509e2015-02-12 11:35:29 +0200242 prm: prm@6000 {
243 compatible = "ti,omap5-prm";
244 reg = <0x6000 0x3000>;
245 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
246
247 prm_clocks: clocks {
248 #address-cells = <1>;
249 #size-cells = <0>;
250 };
251
252 prm_clockdomains: clockdomains {
253 };
254 };
255
256 scrm: scrm@a000 {
257 compatible = "ti,omap5-scrm";
258 reg = <0xa000 0x2000>;
259
260 scrm_clocks: clocks {
261 #address-cells = <1>;
262 #size-cells = <0>;
263 };
264
265 scrm_clockdomains: clockdomains {
266 };
267 };
268
269 omap5_pmx_wkup: pinmux@c840 {
270 compatible = "ti,omap5-padconf",
271 "pinctrl-single";
H. Nikolaus Schaller74729312016-04-18 20:20:59 +0200272 reg = <0xc840 0x003c>;
Tero Kristoed8509e2015-02-12 11:35:29 +0200273 #address-cells = <1>;
274 #size-cells = <0>;
Tony Lindgrenbe76fd32016-11-07 08:27:49 -0700275 #pinctrl-cells = <1>;
Tero Kristoed8509e2015-02-12 11:35:29 +0200276 #interrupt-cells = <1>;
277 interrupt-controller;
278 pinctrl-single,register-width = <16>;
279 pinctrl-single,function-mask = <0x7fff>;
Balaji T Kcd042fe2014-02-19 20:26:40 +0530280 };
281 };
282
Rajendra Nayak8b9a2812014-09-10 11:04:03 -0500283 ocmcram: ocmcram@40300000 {
284 compatible = "mmio-sram";
285 reg = <0x40300000 0x20000>; /* 128k */
286 };
287
Jon Hunter2c2dc542012-04-26 13:47:59 -0500288 sdma: dma-controller@4a056000 {
289 compatible = "ti,omap4430-sdma";
290 reg = <0x4a056000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200291 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
292 <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
293 <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
294 <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500295 #dma-cells = <1>;
Peter Ujfalusi951c1c02015-02-20 15:42:05 +0200296 dma-channels = <32>;
297 dma-requests = <127>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500298 };
299
R Sricharan6b5de092012-05-10 19:46:00 +0530300 gpio1: gpio@4ae10000 {
301 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200302 reg = <0x4ae10000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200303 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530304 ti,hwmods = "gpio1";
Jon Huntere4b9b9f2013-04-04 15:16:16 -0500305 ti,gpio-always-on;
R Sricharan6b5de092012-05-10 19:46:00 +0530306 gpio-controller;
307 #gpio-cells = <2>;
308 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600309 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530310 };
311
312 gpio2: gpio@48055000 {
313 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200314 reg = <0x48055000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200315 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530316 ti,hwmods = "gpio2";
317 gpio-controller;
318 #gpio-cells = <2>;
319 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600320 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530321 };
322
323 gpio3: gpio@48057000 {
324 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200325 reg = <0x48057000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200326 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530327 ti,hwmods = "gpio3";
328 gpio-controller;
329 #gpio-cells = <2>;
330 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600331 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530332 };
333
334 gpio4: gpio@48059000 {
335 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200336 reg = <0x48059000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200337 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530338 ti,hwmods = "gpio4";
339 gpio-controller;
340 #gpio-cells = <2>;
341 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600342 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530343 };
344
345 gpio5: gpio@4805b000 {
346 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200347 reg = <0x4805b000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200348 interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530349 ti,hwmods = "gpio5";
350 gpio-controller;
351 #gpio-cells = <2>;
352 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600353 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530354 };
355
356 gpio6: gpio@4805d000 {
357 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200358 reg = <0x4805d000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200359 interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530360 ti,hwmods = "gpio6";
361 gpio-controller;
362 #gpio-cells = <2>;
363 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600364 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530365 };
366
367 gpio7: gpio@48051000 {
368 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200369 reg = <0x48051000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200370 interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530371 ti,hwmods = "gpio7";
372 gpio-controller;
373 #gpio-cells = <2>;
374 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600375 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530376 };
377
378 gpio8: gpio@48053000 {
379 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200380 reg = <0x48053000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200381 interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530382 ti,hwmods = "gpio8";
383 gpio-controller;
384 #gpio-cells = <2>;
385 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600386 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530387 };
388
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600389 gpmc: gpmc@50000000 {
390 compatible = "ti,omap4430-gpmc";
391 reg = <0x50000000 0x1000>;
392 #address-cells = <2>;
393 #size-cells = <1>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200394 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
Franklin S Cooper Jr201c7e32015-10-15 12:37:27 -0500395 dmas = <&sdma 4>;
396 dma-names = "rxtx";
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600397 gpmc,num-cs = <8>;
398 gpmc,num-waitpins = <4>;
399 ti,hwmods = "gpmc";
Florian Vaussard7b8b6af2014-02-26 11:38:09 +0100400 clocks = <&l3_iclk_div>;
401 clock-names = "fck";
Roger Quadrose99d4132016-04-07 13:25:30 +0300402 interrupt-controller;
403 #interrupt-cells = <2>;
404 gpio-controller;
405 #gpio-cells = <2>;
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600406 };
407
Sourav Poddar6e6a9a502012-07-25 10:57:58 +0530408 i2c1: i2c@48070000 {
409 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200410 reg = <0x48070000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200411 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a502012-07-25 10:57:58 +0530412 #address-cells = <1>;
413 #size-cells = <0>;
414 ti,hwmods = "i2c1";
415 };
416
417 i2c2: i2c@48072000 {
418 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200419 reg = <0x48072000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200420 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a502012-07-25 10:57:58 +0530421 #address-cells = <1>;
422 #size-cells = <0>;
423 ti,hwmods = "i2c2";
424 };
425
426 i2c3: i2c@48060000 {
427 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200428 reg = <0x48060000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200429 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a502012-07-25 10:57:58 +0530430 #address-cells = <1>;
431 #size-cells = <0>;
432 ti,hwmods = "i2c3";
433 };
434
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200435 i2c4: i2c@4807a000 {
Sourav Poddar6e6a9a502012-07-25 10:57:58 +0530436 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200437 reg = <0x4807a000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200438 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a502012-07-25 10:57:58 +0530439 #address-cells = <1>;
440 #size-cells = <0>;
441 ti,hwmods = "i2c4";
442 };
443
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200444 i2c5: i2c@4807c000 {
Sourav Poddar6e6a9a502012-07-25 10:57:58 +0530445 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200446 reg = <0x4807c000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200447 interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a502012-07-25 10:57:58 +0530448 #address-cells = <1>;
449 #size-cells = <0>;
450 ti,hwmods = "i2c5";
451 };
452
Suman Annafe0e09e2013-10-10 16:15:34 -0500453 hwspinlock: spinlock@4a0f6000 {
454 compatible = "ti,omap4-hwspinlock";
455 reg = <0x4a0f6000 0x1000>;
456 ti,hwmods = "spinlock";
Suman Anna34054212014-01-13 18:26:45 -0600457 #hwlock-cells = <1>;
Suman Annafe0e09e2013-10-10 16:15:34 -0500458 };
459
Felipe Balbi43286b12013-02-13 14:58:36 +0530460 mcspi1: spi@48098000 {
461 compatible = "ti,omap4-mcspi";
462 reg = <0x48098000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200463 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530464 #address-cells = <1>;
465 #size-cells = <0>;
466 ti,hwmods = "mcspi1";
467 ti,spi-num-cs = <4>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500468 dmas = <&sdma 35>,
469 <&sdma 36>,
470 <&sdma 37>,
471 <&sdma 38>,
472 <&sdma 39>,
473 <&sdma 40>,
474 <&sdma 41>,
475 <&sdma 42>;
476 dma-names = "tx0", "rx0", "tx1", "rx1",
477 "tx2", "rx2", "tx3", "rx3";
Felipe Balbi43286b12013-02-13 14:58:36 +0530478 };
479
480 mcspi2: spi@4809a000 {
481 compatible = "ti,omap4-mcspi";
482 reg = <0x4809a000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200483 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530484 #address-cells = <1>;
485 #size-cells = <0>;
486 ti,hwmods = "mcspi2";
487 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500488 dmas = <&sdma 43>,
489 <&sdma 44>,
490 <&sdma 45>,
491 <&sdma 46>;
492 dma-names = "tx0", "rx0", "tx1", "rx1";
Felipe Balbi43286b12013-02-13 14:58:36 +0530493 };
494
495 mcspi3: spi@480b8000 {
496 compatible = "ti,omap4-mcspi";
497 reg = <0x480b8000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200498 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530499 #address-cells = <1>;
500 #size-cells = <0>;
501 ti,hwmods = "mcspi3";
502 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500503 dmas = <&sdma 15>, <&sdma 16>;
504 dma-names = "tx0", "rx0";
Felipe Balbi43286b12013-02-13 14:58:36 +0530505 };
506
507 mcspi4: spi@480ba000 {
508 compatible = "ti,omap4-mcspi";
509 reg = <0x480ba000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200510 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530511 #address-cells = <1>;
512 #size-cells = <0>;
513 ti,hwmods = "mcspi4";
514 ti,spi-num-cs = <1>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500515 dmas = <&sdma 70>, <&sdma 71>;
516 dma-names = "tx0", "rx0";
Felipe Balbi43286b12013-02-13 14:58:36 +0530517 };
518
R Sricharan6b5de092012-05-10 19:46:00 +0530519 uart1: serial@4806a000 {
520 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200521 reg = <0x4806a000 0x100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000522 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530523 ti,hwmods = "uart1";
524 clock-frequency = <48000000>;
525 };
526
527 uart2: serial@4806c000 {
528 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200529 reg = <0x4806c000 0x100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000530 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530531 ti,hwmods = "uart2";
532 clock-frequency = <48000000>;
533 };
534
535 uart3: serial@48020000 {
536 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200537 reg = <0x48020000 0x100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000538 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530539 ti,hwmods = "uart3";
540 clock-frequency = <48000000>;
541 };
542
543 uart4: serial@4806e000 {
544 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200545 reg = <0x4806e000 0x100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000546 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530547 ti,hwmods = "uart4";
548 clock-frequency = <48000000>;
549 };
550
551 uart5: serial@48066000 {
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200552 compatible = "ti,omap4-uart";
553 reg = <0x48066000 0x100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000554 interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530555 ti,hwmods = "uart5";
556 clock-frequency = <48000000>;
557 };
558
559 uart6: serial@48068000 {
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200560 compatible = "ti,omap4-uart";
561 reg = <0x48068000 0x100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000562 interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530563 ti,hwmods = "uart6";
564 clock-frequency = <48000000>;
565 };
Balaji T K5dd18b02012-08-07 12:48:21 +0530566
567 mmc1: mmc@4809c000 {
568 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200569 reg = <0x4809c000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200570 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530571 ti,hwmods = "mmc1";
572 ti,dual-volt;
573 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500574 dmas = <&sdma 61>, <&sdma 62>;
575 dma-names = "tx", "rx";
Balaji T Kcd042fe2014-02-19 20:26:40 +0530576 pbias-supply = <&pbias_mmc_reg>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530577 };
578
579 mmc2: mmc@480b4000 {
580 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200581 reg = <0x480b4000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200582 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530583 ti,hwmods = "mmc2";
584 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500585 dmas = <&sdma 47>, <&sdma 48>;
586 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530587 };
588
589 mmc3: mmc@480ad000 {
590 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200591 reg = <0x480ad000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200592 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530593 ti,hwmods = "mmc3";
594 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500595 dmas = <&sdma 77>, <&sdma 78>;
596 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530597 };
598
599 mmc4: mmc@480d1000 {
600 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200601 reg = <0x480d1000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200602 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530603 ti,hwmods = "mmc4";
604 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500605 dmas = <&sdma 57>, <&sdma 58>;
606 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530607 };
608
609 mmc5: mmc@480d5000 {
610 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200611 reg = <0x480d5000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200612 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530613 ti,hwmods = "mmc5";
614 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500615 dmas = <&sdma 59>, <&sdma 60>;
616 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530617 };
Sourav Poddar5449fbc2012-07-25 11:03:27 +0530618
Suman Anna2dcfa562014-03-05 18:24:19 -0600619 mmu_dsp: mmu@4a066000 {
620 compatible = "ti,omap4-iommu";
621 reg = <0x4a066000 0x100>;
622 interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
623 ti,hwmods = "mmu_dsp";
Suman Annac1b5d0f2015-07-10 12:28:56 -0500624 #iommu-cells = <0>;
Suman Anna2dcfa562014-03-05 18:24:19 -0600625 };
626
627 mmu_ipu: mmu@55082000 {
628 compatible = "ti,omap4-iommu";
629 reg = <0x55082000 0x100>;
630 interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
631 ti,hwmods = "mmu_ipu";
Suman Annac1b5d0f2015-07-10 12:28:56 -0500632 #iommu-cells = <0>;
Suman Anna2dcfa562014-03-05 18:24:19 -0600633 ti,iommu-bus-err-back;
634 };
635
Sourav Poddar5449fbc2012-07-25 11:03:27 +0530636 keypad: keypad@4ae1c000 {
637 compatible = "ti,omap4-keypad";
Santosh Shilimkar8cc8b892013-01-23 19:53:30 +0530638 reg = <0x4ae1c000 0x400>;
Sourav Poddar5449fbc2012-07-25 11:03:27 +0530639 ti,hwmods = "kbd";
640 };
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300641
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300642 mcpdm: mcpdm@40132000 {
643 compatible = "ti,omap4-mcpdm";
644 reg = <0x40132000 0x7f>, /* MPU private access */
645 <0x49032000 0x7f>; /* L3 Interconnect */
646 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200647 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300648 ti,hwmods = "mcpdm";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100649 dmas = <&sdma 65>,
650 <&sdma 66>;
651 dma-names = "up_link", "dn_link";
Peter Ujfalusif15534e2014-01-24 10:19:04 +0200652 status = "disabled";
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300653 };
654
655 dmic: dmic@4012e000 {
656 compatible = "ti,omap4-dmic";
657 reg = <0x4012e000 0x7f>, /* MPU private access */
658 <0x4902e000 0x7f>; /* L3 Interconnect */
659 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200660 interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300661 ti,hwmods = "dmic";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100662 dmas = <&sdma 67>;
663 dma-names = "up_link";
Peter Ujfalusif15534e2014-01-24 10:19:04 +0200664 status = "disabled";
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300665 };
666
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300667 mcbsp1: mcbsp@40122000 {
668 compatible = "ti,omap4-mcbsp";
669 reg = <0x40122000 0xff>, /* MPU private access */
670 <0x49022000 0xff>; /* L3 Interconnect */
671 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200672 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300673 interrupt-names = "common";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300674 ti,buffer-size = <128>;
675 ti,hwmods = "mcbsp1";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100676 dmas = <&sdma 33>,
677 <&sdma 34>;
678 dma-names = "tx", "rx";
Peter Ujfalusif15534e2014-01-24 10:19:04 +0200679 status = "disabled";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300680 };
681
682 mcbsp2: mcbsp@40124000 {
683 compatible = "ti,omap4-mcbsp";
684 reg = <0x40124000 0xff>, /* MPU private access */
685 <0x49024000 0xff>; /* L3 Interconnect */
686 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200687 interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300688 interrupt-names = "common";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300689 ti,buffer-size = <128>;
690 ti,hwmods = "mcbsp2";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100691 dmas = <&sdma 17>,
692 <&sdma 18>;
693 dma-names = "tx", "rx";
Peter Ujfalusif15534e2014-01-24 10:19:04 +0200694 status = "disabled";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300695 };
696
697 mcbsp3: mcbsp@40126000 {
698 compatible = "ti,omap4-mcbsp";
699 reg = <0x40126000 0xff>, /* MPU private access */
700 <0x49026000 0xff>; /* L3 Interconnect */
701 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200702 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300703 interrupt-names = "common";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300704 ti,buffer-size = <128>;
705 ti,hwmods = "mcbsp3";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100706 dmas = <&sdma 19>,
707 <&sdma 20>;
708 dma-names = "tx", "rx";
Peter Ujfalusif15534e2014-01-24 10:19:04 +0200709 status = "disabled";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300710 };
Jon Hunterdf692a92012-11-01 09:09:51 -0500711
Suman Anna84d89c32014-04-22 17:23:35 -0500712 mailbox: mailbox@4a0f4000 {
713 compatible = "ti,omap4-mailbox";
714 reg = <0x4a0f4000 0x200>;
715 interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
716 ti,hwmods = "mailbox";
Suman Anna24df0452014-11-03 17:07:35 -0600717 #mbox-cells = <1>;
Suman Anna41ffada2014-07-11 16:44:34 -0500718 ti,mbox-num-users = <3>;
719 ti,mbox-num-fifos = <8>;
Suman Annad27704d2014-09-10 14:27:23 -0500720 mbox_ipu: mbox_ipu {
721 ti,mbox-tx = <0 0 0>;
722 ti,mbox-rx = <1 0 0>;
723 };
724 mbox_dsp: mbox_dsp {
725 ti,mbox-tx = <3 0 0>;
726 ti,mbox-rx = <2 0 0>;
727 };
Suman Anna84d89c32014-04-22 17:23:35 -0500728 };
729
Jon Hunterdf692a92012-11-01 09:09:51 -0500730 timer1: timer@4ae18000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500731 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500732 reg = <0x4ae18000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200733 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500734 ti,hwmods = "timer1";
735 ti,timer-alwon;
736 };
737
738 timer2: timer@48032000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500739 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500740 reg = <0x48032000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200741 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500742 ti,hwmods = "timer2";
743 };
744
745 timer3: timer@48034000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500746 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500747 reg = <0x48034000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200748 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500749 ti,hwmods = "timer3";
750 };
751
752 timer4: timer@48036000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500753 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500754 reg = <0x48036000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200755 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500756 ti,hwmods = "timer4";
757 };
758
759 timer5: timer@40138000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500760 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500761 reg = <0x40138000 0x80>,
762 <0x49038000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200763 interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500764 ti,hwmods = "timer5";
765 ti,timer-dsp;
Suman Anna83416132013-04-17 18:23:15 -0500766 ti,timer-pwm;
Jon Hunterdf692a92012-11-01 09:09:51 -0500767 };
768
769 timer6: timer@4013a000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500770 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500771 reg = <0x4013a000 0x80>,
772 <0x4903a000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200773 interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500774 ti,hwmods = "timer6";
775 ti,timer-dsp;
776 ti,timer-pwm;
777 };
778
779 timer7: timer@4013c000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500780 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500781 reg = <0x4013c000 0x80>,
782 <0x4903c000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200783 interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500784 ti,hwmods = "timer7";
785 ti,timer-dsp;
786 };
787
788 timer8: timer@4013e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500789 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500790 reg = <0x4013e000 0x80>,
791 <0x4903e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200792 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500793 ti,hwmods = "timer8";
794 ti,timer-dsp;
795 ti,timer-pwm;
796 };
797
798 timer9: timer@4803e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500799 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500800 reg = <0x4803e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200801 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500802 ti,hwmods = "timer9";
Suman Anna83416132013-04-17 18:23:15 -0500803 ti,timer-pwm;
Jon Hunterdf692a92012-11-01 09:09:51 -0500804 };
805
806 timer10: timer@48086000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500807 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500808 reg = <0x48086000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200809 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500810 ti,hwmods = "timer10";
Suman Anna83416132013-04-17 18:23:15 -0500811 ti,timer-pwm;
Jon Hunterdf692a92012-11-01 09:09:51 -0500812 };
813
814 timer11: timer@48088000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500815 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500816 reg = <0x48088000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200817 interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500818 ti,hwmods = "timer11";
819 ti,timer-pwm;
820 };
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530821
Lokesh Vutla55452192013-02-27 11:54:45 +0530822 wdt2: wdt@4ae14000 {
823 compatible = "ti,omap5-wdt", "ti,omap3-wdt";
824 reg = <0x4ae14000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200825 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
Lokesh Vutla55452192013-02-27 11:54:45 +0530826 ti,hwmods = "wd_timer2";
827 };
828
Archit Taneja1a5fe3c2013-12-17 15:32:21 +0530829 dmm@4e000000 {
830 compatible = "ti,omap5-dmm";
831 reg = <0x4e000000 0x800>;
832 interrupts = <0 113 0x4>;
833 ti,hwmods = "dmm";
834 };
835
Lee Jones8906d652013-07-22 11:52:37 +0100836 emif1: emif@4c000000 {
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530837 compatible = "ti,emif-4d5";
838 ti,hwmods = "emif1";
Rajendra Nayakf12ecbe22013-10-15 12:37:50 +0530839 ti,no-idle-on-init;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530840 phy-type = <2>; /* DDR PHY type: Intelli PHY */
841 reg = <0x4c000000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200842 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530843 hw-caps-read-idle-ctrl;
844 hw-caps-ll-interface;
845 hw-caps-temp-alert;
846 };
847
Lee Jones8906d652013-07-22 11:52:37 +0100848 emif2: emif@4d000000 {
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530849 compatible = "ti,emif-4d5";
850 ti,hwmods = "emif2";
Rajendra Nayakf12ecbe22013-10-15 12:37:50 +0530851 ti,no-idle-on-init;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530852 phy-type = <2>; /* DDR PHY type: Intelli PHY */
853 reg = <0x4d000000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200854 interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530855 hw-caps-read-idle-ctrl;
856 hw-caps-ll-interface;
857 hw-caps-temp-alert;
858 };
Kishon Vijay Abraham Ifedc4282013-03-07 19:05:17 +0530859
Felipe Balbie3a412c2013-08-21 20:01:32 +0530860 usb3: omap_dwc3@4a020000 {
Kishon Vijay Abraham I72f6f952013-03-07 19:05:20 +0530861 compatible = "ti,dwc3";
862 ti,hwmods = "usb_otg_ss";
Felipe Balbi6f61ee22013-08-21 20:01:30 +0530863 reg = <0x4a020000 0x10000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200864 interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
Kishon Vijay Abraham I72f6f952013-03-07 19:05:20 +0530865 #address-cells = <1>;
866 #size-cells = <1>;
867 utmi-mode = <2>;
868 ranges;
Tony Lindgren952a5db2016-09-09 14:04:28 -0700869 dwc3: dwc3@4a030000 {
Felipe Balbi22a5aa12013-07-02 21:20:24 +0300870 compatible = "snps,dwc3";
Felipe Balbi6f61ee22013-08-21 20:01:30 +0530871 reg = <0x4a030000 0x10000>;
Roger Quadros8d33c092015-07-08 13:42:31 +0300872 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>,
873 <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>,
874 <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
875 interrupt-names = "peripheral",
876 "host",
877 "otg";
Kishon Vijay Abraham I073addc2014-03-03 17:08:15 +0530878 phys = <&usb2_phy>, <&usb3_phy>;
879 phy-names = "usb2-phy", "usb3-phy";
George Cherianc47ee6e2013-10-10 16:19:54 +0530880 dr_mode = "peripheral";
Kishon Vijay Abraham I72f6f952013-03-07 19:05:20 +0530881 };
882 };
883
Felipe Balbib6731f72013-08-21 20:01:31 +0530884 ocp2scp@4a080000 {
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530885 compatible = "ti,omap-ocp2scp";
886 #address-cells = <1>;
887 #size-cells = <1>;
Felipe Balbib6731f72013-08-21 20:01:31 +0530888 reg = <0x4a080000 0x20>;
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530889 ranges;
890 ti,hwmods = "ocp2scp1";
Kishon Vijay Abraham Iae6a32d2013-03-07 19:05:19 +0530891 usb2_phy: usb2phy@4a084000 {
892 compatible = "ti,omap-usb2";
893 reg = <0x4a084000 0x7c>;
Kishon Vijay Abraham I2338c762015-12-21 14:43:21 +0530894 syscon-phy-power = <&scm_conf 0x300>;
Roger Quadrosc65d0ad2014-05-05 12:54:42 +0300895 clocks = <&usb_phy_cm_clk32k>, <&usb_otg_ss_refclk960m>;
896 clock-names = "wkupclk", "refclk";
Kishon Vijay Abraham I073addc2014-03-03 17:08:15 +0530897 #phy-cells = <0>;
Kishon Vijay Abraham Iae6a32d2013-03-07 19:05:19 +0530898 };
899
900 usb3_phy: usb3phy@4a084400 {
901 compatible = "ti,omap-usb3";
902 reg = <0x4a084400 0x80>,
903 <0x4a084800 0x64>,
904 <0x4a084c00 0x40>;
905 reg-names = "phy_rx", "phy_tx", "pll_ctrl";
Kishon Vijay Abraham I2338c762015-12-21 14:43:21 +0530906 syscon-phy-power = <&scm_conf 0x370>;
Roger Quadrosada76572014-04-01 13:37:27 +0300907 clocks = <&usb_phy_cm_clk32k>,
908 <&sys_clkin>,
909 <&usb_otg_ss_refclk960m>;
910 clock-names = "wkupclk",
911 "sysclk",
912 "refclk";
Kishon Vijay Abraham I073addc2014-03-03 17:08:15 +0530913 #phy-cells = <0>;
Kishon Vijay Abraham Iae6a32d2013-03-07 19:05:19 +0530914 };
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530915 };
Roger Quadrosed7f8e82013-06-07 18:52:48 +0530916
917 usbhstll: usbhstll@4a062000 {
918 compatible = "ti,usbhs-tll";
919 reg = <0x4a062000 0x1000>;
920 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
921 ti,hwmods = "usb_tll_hs";
922 };
923
924 usbhshost: usbhshost@4a064000 {
925 compatible = "ti,usbhs-host";
926 reg = <0x4a064000 0x800>;
927 ti,hwmods = "usb_host_hs";
928 #address-cells = <1>;
929 #size-cells = <1>;
930 ranges;
Roger Quadros051fc062014-02-27 16:18:26 +0200931 clocks = <&l3init_60m_fclk>,
932 <&xclk60mhsp1_ck>,
933 <&xclk60mhsp2_ck>;
934 clock-names = "refclk_60m_int",
935 "refclk_60m_ext_p1",
936 "refclk_60m_ext_p2";
Roger Quadrosed7f8e82013-06-07 18:52:48 +0530937
938 usbhsohci: ohci@4a064800 {
Roger Quadrosa2525e52014-02-27 16:18:30 +0200939 compatible = "ti,ohci-omap3";
Roger Quadrosed7f8e82013-06-07 18:52:48 +0530940 reg = <0x4a064800 0x400>;
Roger Quadrosed7f8e82013-06-07 18:52:48 +0530941 interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
942 };
943
944 usbhsehci: ehci@4a064c00 {
Roger Quadrosa2525e52014-02-27 16:18:30 +0200945 compatible = "ti,ehci-omap";
Roger Quadrosed7f8e82013-06-07 18:52:48 +0530946 reg = <0x4a064c00 0x400>;
Roger Quadrosed7f8e82013-06-07 18:52:48 +0530947 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
948 };
949 };
Eduardo Valentincbad26d2013-06-18 22:36:38 -0400950
Eduardo Valentin1b761fc2013-08-16 12:01:02 -0400951 bandgap: bandgap@4a0021e0 {
Eduardo Valentincbad26d2013-06-18 22:36:38 -0400952 reg = <0x4a0021e0 0xc
953 0x4a00232c 0xc
954 0x4a002380 0x2c
955 0x4a0023C0 0x3c>;
956 interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
957 compatible = "ti,omap5430-bandgap";
Eduardo Valentin1b761fc2013-08-16 12:01:02 -0400958
959 #thermal-sensor-cells = <1>;
Eduardo Valentincbad26d2013-06-18 22:36:38 -0400960 };
Balaji T K4f829522014-04-23 20:35:33 +0300961
Balaji T K4f829522014-04-23 20:35:33 +0300962 /* OCP2SCP3 */
963 ocp2scp@4a090000 {
964 compatible = "ti,omap-ocp2scp";
965 #address-cells = <1>;
966 #size-cells = <1>;
967 reg = <0x4a090000 0x20>;
968 ranges;
969 ti,hwmods = "ocp2scp3";
970 sata_phy: phy@4a096000 {
971 compatible = "ti,phy-pipe3-sata";
972 reg = <0x4A096000 0x80>, /* phy_rx */
973 <0x4A096400 0x64>, /* phy_tx */
974 <0x4A096800 0x40>; /* pll_ctrl */
975 reg-names = "phy_rx", "phy_tx", "pll_ctrl";
Kishon Vijay Abraham I2338c762015-12-21 14:43:21 +0530976 syscon-phy-power = <&scm_conf 0x374>;
Roger Quadrosa0182722015-01-13 14:23:22 +0200977 clocks = <&sys_clkin>, <&sata_ref_clk>;
978 clock-names = "sysclk", "refclk";
Balaji T K4f829522014-04-23 20:35:33 +0300979 #phy-cells = <0>;
980 };
981 };
982
983 sata: sata@4a141100 {
984 compatible = "snps,dwc-ahci";
985 reg = <0x4a140000 0x1100>, <0x4a141100 0x7>;
986 interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
987 phys = <&sata_phy>;
988 phy-names = "sata-phy";
989 clocks = <&sata_ref_clk>;
990 ti,hwmods = "sata";
991 };
992
Tomi Valkeinene7585c42014-03-07 12:45:54 +0200993 dss: dss@58000000 {
994 compatible = "ti,omap5-dss";
995 reg = <0x58000000 0x80>;
996 status = "disabled";
997 ti,hwmods = "dss_core";
998 clocks = <&dss_dss_clk>;
999 clock-names = "fck";
1000 #address-cells = <1>;
1001 #size-cells = <1>;
1002 ranges;
1003
1004 dispc@58001000 {
1005 compatible = "ti,omap5-dispc";
1006 reg = <0x58001000 0x1000>;
1007 interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
1008 ti,hwmods = "dss_dispc";
1009 clocks = <&dss_dss_clk>;
1010 clock-names = "fck";
1011 };
1012
Tomi Valkeinen84ace672014-09-04 09:28:32 +03001013 rfbi: encoder@58002000 {
1014 compatible = "ti,omap5-rfbi";
1015 reg = <0x58002000 0x100>;
1016 status = "disabled";
1017 ti,hwmods = "dss_rfbi";
1018 clocks = <&dss_dss_clk>, <&l3_iclk_div>;
1019 clock-names = "fck", "ick";
1020 };
1021
Tomi Valkeinene7585c42014-03-07 12:45:54 +02001022 dsi1: encoder@58004000 {
1023 compatible = "ti,omap5-dsi";
1024 reg = <0x58004000 0x200>,
1025 <0x58004200 0x40>,
1026 <0x58004300 0x40>;
1027 reg-names = "proto", "phy", "pll";
1028 interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
1029 status = "disabled";
1030 ti,hwmods = "dss_dsi1";
1031 clocks = <&dss_dss_clk>, <&dss_sys_clk>;
1032 clock-names = "fck", "sys_clk";
1033 };
1034
1035 dsi2: encoder@58005000 {
1036 compatible = "ti,omap5-dsi";
1037 reg = <0x58009000 0x200>,
1038 <0x58009200 0x40>,
1039 <0x58009300 0x40>;
1040 reg-names = "proto", "phy", "pll";
1041 interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
1042 status = "disabled";
1043 ti,hwmods = "dss_dsi2";
1044 clocks = <&dss_dss_clk>, <&dss_sys_clk>;
1045 clock-names = "fck", "sys_clk";
1046 };
1047
1048 hdmi: encoder@58060000 {
1049 compatible = "ti,omap5-hdmi";
1050 reg = <0x58040000 0x200>,
1051 <0x58040200 0x80>,
1052 <0x58040300 0x80>,
1053 <0x58060000 0x19000>;
1054 reg-names = "wp", "pll", "phy", "core";
1055 interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
1056 status = "disabled";
1057 ti,hwmods = "dss_hdmi";
1058 clocks = <&dss_48mhz_clk>, <&dss_sys_clk>;
1059 clock-names = "fck", "sys_clk";
Jyri Sarha7d0fde32014-05-12 12:12:26 +03001060 dmas = <&sdma 76>;
1061 dma-names = "audio_tx";
Tomi Valkeinene7585c42014-03-07 12:45:54 +02001062 };
1063 };
Andrii.Tseglytskyi07b9b3d2014-06-05 20:11:12 -05001064
1065 abb_mpu: regulator-abb-mpu {
1066 compatible = "ti,abb-v2";
1067 regulator-name = "abb_mpu";
1068 #address-cells = <0>;
1069 #size-cells = <0>;
1070 clocks = <&sys_clkin>;
1071 ti,settling-time = <50>;
1072 ti,clock-cycles = <16>;
1073
1074 reg = <0x4ae07cdc 0x8>, <0x4ae06014 0x4>,
1075 <0x4a0021c4 0x8>, <0x4ae0c318 0x4>;
1076 reg-names = "base-address", "int-address",
1077 "efuse-address", "ldo-address";
1078 ti,tranxdone-status-mask = <0x80>;
1079 /* LDOVBBMPU_MUX_CTRL */
1080 ti,ldovbb-override-mask = <0x400>;
1081 /* LDOVBBMPU_VSET_OUT */
1082 ti,ldovbb-vset-mask = <0x1F>;
1083
1084 /*
1085 * NOTE: only FBB mode used but actual vset will
1086 * determine final biasing
1087 */
1088 ti,abb_info = <
1089 /*uV ABB efuse rbb_m fbb_m vset_m*/
1090 1060000 0 0x0 0 0x02000000 0x01F00000
1091 1250000 0 0x4 0 0x02000000 0x01F00000
1092 >;
1093 };
1094
1095 abb_mm: regulator-abb-mm {
1096 compatible = "ti,abb-v2";
1097 regulator-name = "abb_mm";
1098 #address-cells = <0>;
1099 #size-cells = <0>;
1100 clocks = <&sys_clkin>;
1101 ti,settling-time = <50>;
1102 ti,clock-cycles = <16>;
1103
1104 reg = <0x4ae07ce4 0x8>, <0x4ae06010 0x4>,
1105 <0x4a0021a4 0x8>, <0x4ae0c314 0x4>;
1106 reg-names = "base-address", "int-address",
1107 "efuse-address", "ldo-address";
1108 ti,tranxdone-status-mask = <0x80000000>;
1109 /* LDOVBBMM_MUX_CTRL */
1110 ti,ldovbb-override-mask = <0x400>;
1111 /* LDOVBBMM_VSET_OUT */
1112 ti,ldovbb-vset-mask = <0x1F>;
1113
1114 /*
1115 * NOTE: only FBB mode used but actual vset will
1116 * determine final biasing
1117 */
1118 ti,abb_info = <
1119 /*uV ABB efuse rbb_m fbb_m vset_m*/
1120 1025000 0 0x0 0 0x02000000 0x01F00000
1121 1120000 0 0x4 0 0x02000000 0x01F00000
1122 >;
1123 };
R Sricharan6b5de092012-05-10 19:46:00 +05301124 };
1125};
Tero Kristo85dc74e2013-07-18 17:09:29 +03001126
Tero Kristo38f5c8b2015-02-27 15:59:03 +02001127&cpu_thermal {
1128 polling-delay = <500>; /* milliseconds */
1129};
1130
Tero Kristo85dc74e2013-07-18 17:09:29 +03001131/include/ "omap54xx-clocks.dtsi"