blob: b056156e2a7a2ce6395e77cbd45de40eab075e7a [file] [log] [blame]
R Sricharan6b5de092012-05-10 19:46:00 +05301/*
2 * Copyright (C) 2012 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 * Based on "omap4.dtsi"
8 */
9
Florian Vaussard6d624ea2013-05-31 14:32:56 +020010#include <dt-bindings/gpio/gpio.h>
Florian Vaussard8fea7d52013-05-31 14:32:57 +020011#include <dt-bindings/interrupt-controller/arm-gic.h>
Florian Vaussardbcd3cca2013-05-31 14:32:59 +020012#include <dt-bindings/pinctrl/omap.h>
R Sricharan6b5de092012-05-10 19:46:00 +053013
Florian Vaussard98ef79572013-05-31 14:32:55 +020014#include "skeleton.dtsi"
R Sricharan6b5de092012-05-10 19:46:00 +053015
16/ {
Santosh Shilimkarba1829b2013-02-12 15:57:55 +053017 #address-cells = <1>;
18 #size-cells = <1>;
19
R Sricharan6b5de092012-05-10 19:46:00 +053020 compatible = "ti,omap5";
Marc Zyngier7136d452015-03-11 15:43:49 +000021 interrupt-parent = <&wakeupgen>;
R Sricharan6b5de092012-05-10 19:46:00 +053022
23 aliases {
Nishanth Menon20b80942013-10-16 15:21:03 -050024 i2c0 = &i2c1;
25 i2c1 = &i2c2;
26 i2c2 = &i2c3;
27 i2c3 = &i2c4;
28 i2c4 = &i2c5;
R Sricharan6b5de092012-05-10 19:46:00 +053029 serial0 = &uart1;
30 serial1 = &uart2;
31 serial2 = &uart3;
32 serial3 = &uart4;
33 serial4 = &uart5;
34 serial5 = &uart6;
35 };
36
37 cpus {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010038 #address-cells = <1>;
39 #size-cells = <0>;
40
Nishanth Menonb8981d72013-10-16 10:39:04 -050041 cpu0: cpu@0 {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010042 device_type = "cpu";
R Sricharan6b5de092012-05-10 19:46:00 +053043 compatible = "arm,cortex-a15";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010044 reg = <0x0>;
J Keerthy6c248942013-10-16 10:39:06 -050045
46 operating-points = <
47 /* kHz uV */
J Keerthy6c248942013-10-16 10:39:06 -050048 1000000 1060000
49 1500000 1250000
50 >;
Nishanth Menon8d766fa2014-01-29 12:19:17 -060051
52 clocks = <&dpll_mpu_ck>;
53 clock-names = "cpu";
54
55 clock-latency = <300000>; /* From omap-cpufreq driver */
56
Eduardo Valentin2cd29f62013-08-16 11:30:47 -040057 /* cooling options */
58 cooling-min-level = <0>;
59 cooling-max-level = <2>;
60 #cooling-cells = <2>; /* min followed by max */
R Sricharan6b5de092012-05-10 19:46:00 +053061 };
62 cpu@1 {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010063 device_type = "cpu";
R Sricharan6b5de092012-05-10 19:46:00 +053064 compatible = "arm,cortex-a15";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010065 reg = <0x1>;
R Sricharan6b5de092012-05-10 19:46:00 +053066 };
67 };
68
Eduardo Valentin1b761fc2013-08-16 12:01:02 -040069 thermal-zones {
70 #include "omap4-cpu-thermal.dtsi"
71 #include "omap5-gpu-thermal.dtsi"
72 #include "omap5-core-thermal.dtsi"
73 };
74
Santosh Shilimkarb45ccc42013-02-10 21:40:19 +053075 timer {
76 compatible = "arm,armv7-timer";
Florian Vaussard8fea7d52013-05-31 14:32:57 +020077 /* PPI secure/nonsecure IRQ */
78 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
79 <GIC_PPI 14 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
80 <GIC_PPI 11 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>,
81 <GIC_PPI 10 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_LOW)>;
Marc Zyngier7136d452015-03-11 15:43:49 +000082 interrupt-parent = <&gic>;
Santosh Shilimkarb45ccc42013-02-10 21:40:19 +053083 };
84
Nathan Lynch69a126c2014-03-19 10:45:53 -050085 pmu {
86 compatible = "arm,cortex-a15-pmu";
87 interrupts = <GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
88 <GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>;
89 };
90
Santosh Shilimkarba1829b2013-02-12 15:57:55 +053091 gic: interrupt-controller@48211000 {
92 compatible = "arm,cortex-a15-gic";
93 interrupt-controller;
94 #interrupt-cells = <3>;
95 reg = <0x48211000 0x1000>,
Santosh Shilimkar0129c162013-02-19 17:29:24 +053096 <0x48212000 0x1000>,
97 <0x48214000 0x2000>,
98 <0x48216000 0x2000>;
Marc Zyngier7136d452015-03-11 15:43:49 +000099 interrupt-parent = <&gic>;
100 };
101
102 wakeupgen: interrupt-controller@48281000 {
103 compatible = "ti,omap5-wugen-mpu", "ti,omap4-wugen-mpu";
104 interrupt-controller;
105 #interrupt-cells = <3>;
106 reg = <0x48281000 0x1000>;
107 interrupt-parent = <&gic>;
Santosh Shilimkarba1829b2013-02-12 15:57:55 +0530108 };
109
R Sricharan6b5de092012-05-10 19:46:00 +0530110 /*
Geert Uytterhoeven5c5be9d2014-03-28 11:11:37 +0100111 * The soc node represents the soc top level view. It is used for IPs
R Sricharan6b5de092012-05-10 19:46:00 +0530112 * that are not memory mapped in the MPU view or for the MPU itself.
113 */
114 soc {
115 compatible = "ti,omap-infra";
116 mpu {
Rajendra Nayak1306c082014-09-10 11:04:04 -0500117 compatible = "ti,omap4-mpu";
R Sricharan6b5de092012-05-10 19:46:00 +0530118 ti,hwmods = "mpu";
Rajendra Nayak1306c082014-09-10 11:04:04 -0500119 sram = <&ocmcram>;
R Sricharan6b5de092012-05-10 19:46:00 +0530120 };
121 };
122
123 /*
124 * XXX: Use a flat representation of the OMAP3 interconnect.
125 * The real OMAP interconnect network is quite complex.
Geert Uytterhoevenb7ab5242014-03-28 11:11:39 +0100126 * Since it will not bring real advantage to represent that in DT for
R Sricharan6b5de092012-05-10 19:46:00 +0530127 * the moment, just use a fake OCP bus entry to represent the whole bus
128 * hierarchy.
129 */
130 ocp {
131 compatible = "ti,omap4-l3-noc", "simple-bus";
132 #address-cells = <1>;
133 #size-cells = <1>;
134 ranges;
135 ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
Santosh Shilimkar20a60ea2013-02-26 17:36:14 +0530136 reg = <0x44000000 0x2000>,
137 <0x44800000 0x3000>,
138 <0x45000000 0x4000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200139 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
140 <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530141
Tero Kristo85dc74e2013-07-18 17:09:29 +0300142 prm: prm@4ae06000 {
143 compatible = "ti,omap5-prm";
144 reg = <0x4ae06000 0x3000>;
Nishanth Menon5081ce62014-08-22 09:03:50 -0500145 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
Tero Kristo85dc74e2013-07-18 17:09:29 +0300146
147 prm_clocks: clocks {
148 #address-cells = <1>;
149 #size-cells = <0>;
150 };
151
152 prm_clockdomains: clockdomains {
153 };
154 };
155
156 cm_core_aon: cm_core_aon@4a004000 {
157 compatible = "ti,omap5-cm-core-aon";
158 reg = <0x4a004000 0x2000>;
159
160 cm_core_aon_clocks: clocks {
161 #address-cells = <1>;
162 #size-cells = <0>;
163 };
164
165 cm_core_aon_clockdomains: clockdomains {
166 };
167 };
168
169 scrm: scrm@4ae0a000 {
170 compatible = "ti,omap5-scrm";
171 reg = <0x4ae0a000 0x2000>;
172
173 scrm_clocks: clocks {
174 #address-cells = <1>;
175 #size-cells = <0>;
176 };
177
178 scrm_clockdomains: clockdomains {
179 };
180 };
181
182 cm_core: cm_core@4a008000 {
183 compatible = "ti,omap5-cm-core";
184 reg = <0x4a008000 0x3000>;
185
186 cm_core_clocks: clocks {
187 #address-cells = <1>;
188 #size-cells = <0>;
189 };
190
191 cm_core_clockdomains: clockdomains {
192 };
193 };
194
Jon Hunter3b3132f2012-11-01 09:12:23 -0500195 counter32k: counter@4ae04000 {
196 compatible = "ti,omap-counter32k";
197 reg = <0x4ae04000 0x40>;
198 ti,hwmods = "counter_32k";
199 };
200
Peter Ujfalusi5da6a2d2012-10-04 14:57:27 +0300201 omap5_pmx_core: pinmux@4a002840 {
Nishanth Menon924c31c2014-05-23 00:58:08 -0500202 compatible = "ti,omap5-padconf", "pinctrl-single";
Peter Ujfalusi5da6a2d2012-10-04 14:57:27 +0300203 reg = <0x4a002840 0x01b6>;
204 #address-cells = <1>;
205 #size-cells = <0>;
Nishanth Menon924c31c2014-05-23 00:58:08 -0500206 #interrupt-cells = <1>;
207 interrupt-controller;
Peter Ujfalusi5da6a2d2012-10-04 14:57:27 +0300208 pinctrl-single,register-width = <16>;
209 pinctrl-single,function-mask = <0x7fff>;
210 };
211 omap5_pmx_wkup: pinmux@4ae0c840 {
Nishanth Menon924c31c2014-05-23 00:58:08 -0500212 compatible = "ti,omap5-padconf", "pinctrl-single";
Peter Ujfalusi5da6a2d2012-10-04 14:57:27 +0300213 reg = <0x4ae0c840 0x0038>;
214 #address-cells = <1>;
215 #size-cells = <0>;
Nishanth Menon924c31c2014-05-23 00:58:08 -0500216 #interrupt-cells = <1>;
217 interrupt-controller;
Peter Ujfalusi5da6a2d2012-10-04 14:57:27 +0300218 pinctrl-single,register-width = <16>;
219 pinctrl-single,function-mask = <0x7fff>;
220 };
221
Balaji T Kcd042fe2014-02-19 20:26:40 +0530222 omap5_padconf_global: tisyscon@4a002da0 {
223 compatible = "syscon";
224 reg = <0x4A002da0 0xec>;
225 };
226
227 pbias_regulator: pbias_regulator {
228 compatible = "ti,pbias-omap";
229 reg = <0x60 0x4>;
230 syscon = <&omap5_padconf_global>;
231 pbias_mmc_reg: pbias_mmc_omap5 {
232 regulator-name = "pbias_mmc_omap5";
233 regulator-min-microvolt = <1800000>;
234 regulator-max-microvolt = <3000000>;
235 };
236 };
237
Rajendra Nayak8b9a2812014-09-10 11:04:03 -0500238 ocmcram: ocmcram@40300000 {
239 compatible = "mmio-sram";
240 reg = <0x40300000 0x20000>; /* 128k */
241 };
242
Jon Hunter2c2dc542012-04-26 13:47:59 -0500243 sdma: dma-controller@4a056000 {
244 compatible = "ti,omap4430-sdma";
245 reg = <0x4a056000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200246 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
247 <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
248 <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
249 <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500250 #dma-cells = <1>;
251 #dma-channels = <32>;
252 #dma-requests = <127>;
253 };
254
R Sricharan6b5de092012-05-10 19:46:00 +0530255 gpio1: gpio@4ae10000 {
256 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200257 reg = <0x4ae10000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200258 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530259 ti,hwmods = "gpio1";
Jon Huntere4b9b9f2013-04-04 15:16:16 -0500260 ti,gpio-always-on;
R Sricharan6b5de092012-05-10 19:46:00 +0530261 gpio-controller;
262 #gpio-cells = <2>;
263 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600264 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530265 };
266
267 gpio2: gpio@48055000 {
268 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200269 reg = <0x48055000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200270 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530271 ti,hwmods = "gpio2";
272 gpio-controller;
273 #gpio-cells = <2>;
274 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600275 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530276 };
277
278 gpio3: gpio@48057000 {
279 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200280 reg = <0x48057000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200281 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530282 ti,hwmods = "gpio3";
283 gpio-controller;
284 #gpio-cells = <2>;
285 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600286 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530287 };
288
289 gpio4: gpio@48059000 {
290 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200291 reg = <0x48059000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200292 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530293 ti,hwmods = "gpio4";
294 gpio-controller;
295 #gpio-cells = <2>;
296 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600297 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530298 };
299
300 gpio5: gpio@4805b000 {
301 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200302 reg = <0x4805b000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200303 interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530304 ti,hwmods = "gpio5";
305 gpio-controller;
306 #gpio-cells = <2>;
307 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600308 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530309 };
310
311 gpio6: gpio@4805d000 {
312 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200313 reg = <0x4805d000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200314 interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530315 ti,hwmods = "gpio6";
316 gpio-controller;
317 #gpio-cells = <2>;
318 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600319 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530320 };
321
322 gpio7: gpio@48051000 {
323 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200324 reg = <0x48051000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200325 interrupts = <GIC_SPI 35 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530326 ti,hwmods = "gpio7";
327 gpio-controller;
328 #gpio-cells = <2>;
329 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600330 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530331 };
332
333 gpio8: gpio@48053000 {
334 compatible = "ti,omap4-gpio";
Sebastien Guiriecf4b224f2012-10-23 10:37:09 +0200335 reg = <0x48053000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200336 interrupts = <GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530337 ti,hwmods = "gpio8";
338 gpio-controller;
339 #gpio-cells = <2>;
340 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600341 #interrupt-cells = <2>;
R Sricharan6b5de092012-05-10 19:46:00 +0530342 };
343
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600344 gpmc: gpmc@50000000 {
345 compatible = "ti,omap4430-gpmc";
346 reg = <0x50000000 0x1000>;
347 #address-cells = <2>;
348 #size-cells = <1>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200349 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600350 gpmc,num-cs = <8>;
351 gpmc,num-waitpins = <4>;
352 ti,hwmods = "gpmc";
Florian Vaussard7b8b6af2014-02-26 11:38:09 +0100353 clocks = <&l3_iclk_div>;
354 clock-names = "fck";
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600355 };
356
Sourav Poddar6e6a9a502012-07-25 10:57:58 +0530357 i2c1: i2c@48070000 {
358 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200359 reg = <0x48070000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200360 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a502012-07-25 10:57:58 +0530361 #address-cells = <1>;
362 #size-cells = <0>;
363 ti,hwmods = "i2c1";
364 };
365
366 i2c2: i2c@48072000 {
367 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200368 reg = <0x48072000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200369 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a502012-07-25 10:57:58 +0530370 #address-cells = <1>;
371 #size-cells = <0>;
372 ti,hwmods = "i2c2";
373 };
374
375 i2c3: i2c@48060000 {
376 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200377 reg = <0x48060000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200378 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a502012-07-25 10:57:58 +0530379 #address-cells = <1>;
380 #size-cells = <0>;
381 ti,hwmods = "i2c3";
382 };
383
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200384 i2c4: i2c@4807a000 {
Sourav Poddar6e6a9a502012-07-25 10:57:58 +0530385 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200386 reg = <0x4807a000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200387 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a502012-07-25 10:57:58 +0530388 #address-cells = <1>;
389 #size-cells = <0>;
390 ti,hwmods = "i2c4";
391 };
392
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200393 i2c5: i2c@4807c000 {
Sourav Poddar6e6a9a502012-07-25 10:57:58 +0530394 compatible = "ti,omap4-i2c";
Sebastien Guiriecd7118bb2012-10-23 10:37:10 +0200395 reg = <0x4807c000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200396 interrupts = <GIC_SPI 60 IRQ_TYPE_LEVEL_HIGH>;
Sourav Poddar6e6a9a502012-07-25 10:57:58 +0530397 #address-cells = <1>;
398 #size-cells = <0>;
399 ti,hwmods = "i2c5";
400 };
401
Suman Annafe0e09e2013-10-10 16:15:34 -0500402 hwspinlock: spinlock@4a0f6000 {
403 compatible = "ti,omap4-hwspinlock";
404 reg = <0x4a0f6000 0x1000>;
405 ti,hwmods = "spinlock";
Suman Anna34054212014-01-13 18:26:45 -0600406 #hwlock-cells = <1>;
Suman Annafe0e09e2013-10-10 16:15:34 -0500407 };
408
Felipe Balbi43286b12013-02-13 14:58:36 +0530409 mcspi1: spi@48098000 {
410 compatible = "ti,omap4-mcspi";
411 reg = <0x48098000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200412 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530413 #address-cells = <1>;
414 #size-cells = <0>;
415 ti,hwmods = "mcspi1";
416 ti,spi-num-cs = <4>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500417 dmas = <&sdma 35>,
418 <&sdma 36>,
419 <&sdma 37>,
420 <&sdma 38>,
421 <&sdma 39>,
422 <&sdma 40>,
423 <&sdma 41>,
424 <&sdma 42>;
425 dma-names = "tx0", "rx0", "tx1", "rx1",
426 "tx2", "rx2", "tx3", "rx3";
Felipe Balbi43286b12013-02-13 14:58:36 +0530427 };
428
429 mcspi2: spi@4809a000 {
430 compatible = "ti,omap4-mcspi";
431 reg = <0x4809a000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200432 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530433 #address-cells = <1>;
434 #size-cells = <0>;
435 ti,hwmods = "mcspi2";
436 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500437 dmas = <&sdma 43>,
438 <&sdma 44>,
439 <&sdma 45>,
440 <&sdma 46>;
441 dma-names = "tx0", "rx0", "tx1", "rx1";
Felipe Balbi43286b12013-02-13 14:58:36 +0530442 };
443
444 mcspi3: spi@480b8000 {
445 compatible = "ti,omap4-mcspi";
446 reg = <0x480b8000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200447 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530448 #address-cells = <1>;
449 #size-cells = <0>;
450 ti,hwmods = "mcspi3";
451 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500452 dmas = <&sdma 15>, <&sdma 16>;
453 dma-names = "tx0", "rx0";
Felipe Balbi43286b12013-02-13 14:58:36 +0530454 };
455
456 mcspi4: spi@480ba000 {
457 compatible = "ti,omap4-mcspi";
458 reg = <0x480ba000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200459 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
Felipe Balbi43286b12013-02-13 14:58:36 +0530460 #address-cells = <1>;
461 #size-cells = <0>;
462 ti,hwmods = "mcspi4";
463 ti,spi-num-cs = <1>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500464 dmas = <&sdma 70>, <&sdma 71>;
465 dma-names = "tx0", "rx0";
Felipe Balbi43286b12013-02-13 14:58:36 +0530466 };
467
R Sricharan6b5de092012-05-10 19:46:00 +0530468 uart1: serial@4806a000 {
469 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200470 reg = <0x4806a000 0x100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000471 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530472 ti,hwmods = "uart1";
473 clock-frequency = <48000000>;
474 };
475
476 uart2: serial@4806c000 {
477 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200478 reg = <0x4806c000 0x100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000479 interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530480 ti,hwmods = "uart2";
481 clock-frequency = <48000000>;
482 };
483
484 uart3: serial@48020000 {
485 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200486 reg = <0x48020000 0x100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000487 interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530488 ti,hwmods = "uart3";
489 clock-frequency = <48000000>;
490 };
491
492 uart4: serial@4806e000 {
493 compatible = "ti,omap4-uart";
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200494 reg = <0x4806e000 0x100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000495 interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530496 ti,hwmods = "uart4";
497 clock-frequency = <48000000>;
498 };
499
500 uart5: serial@48066000 {
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200501 compatible = "ti,omap4-uart";
502 reg = <0x48066000 0x100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000503 interrupts = <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530504 ti,hwmods = "uart5";
505 clock-frequency = <48000000>;
506 };
507
508 uart6: serial@48068000 {
Sebastien Guiriec8e80f662012-10-23 10:37:11 +0200509 compatible = "ti,omap4-uart";
510 reg = <0x48068000 0x100>;
Marc Zyngier7136d452015-03-11 15:43:49 +0000511 interrupts = <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>;
R Sricharan6b5de092012-05-10 19:46:00 +0530512 ti,hwmods = "uart6";
513 clock-frequency = <48000000>;
514 };
Balaji T K5dd18b02012-08-07 12:48:21 +0530515
516 mmc1: mmc@4809c000 {
517 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200518 reg = <0x4809c000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200519 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530520 ti,hwmods = "mmc1";
521 ti,dual-volt;
522 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500523 dmas = <&sdma 61>, <&sdma 62>;
524 dma-names = "tx", "rx";
Balaji T Kcd042fe2014-02-19 20:26:40 +0530525 pbias-supply = <&pbias_mmc_reg>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530526 };
527
528 mmc2: mmc@480b4000 {
529 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200530 reg = <0x480b4000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200531 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530532 ti,hwmods = "mmc2";
533 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500534 dmas = <&sdma 47>, <&sdma 48>;
535 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530536 };
537
538 mmc3: mmc@480ad000 {
539 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200540 reg = <0x480ad000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200541 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530542 ti,hwmods = "mmc3";
543 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500544 dmas = <&sdma 77>, <&sdma 78>;
545 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530546 };
547
548 mmc4: mmc@480d1000 {
549 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200550 reg = <0x480d1000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200551 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530552 ti,hwmods = "mmc4";
553 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500554 dmas = <&sdma 57>, <&sdma 58>;
555 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530556 };
557
558 mmc5: mmc@480d5000 {
559 compatible = "ti,omap4-hsmmc";
Sebastien Guiriec9a642362012-10-23 10:37:12 +0200560 reg = <0x480d5000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200561 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
Balaji T K5dd18b02012-08-07 12:48:21 +0530562 ti,hwmods = "mmc5";
563 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500564 dmas = <&sdma 59>, <&sdma 60>;
565 dma-names = "tx", "rx";
Balaji T K5dd18b02012-08-07 12:48:21 +0530566 };
Sourav Poddar5449fbc2012-07-25 11:03:27 +0530567
Suman Anna2dcfa562014-03-05 18:24:19 -0600568 mmu_dsp: mmu@4a066000 {
569 compatible = "ti,omap4-iommu";
570 reg = <0x4a066000 0x100>;
571 interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
572 ti,hwmods = "mmu_dsp";
573 };
574
575 mmu_ipu: mmu@55082000 {
576 compatible = "ti,omap4-iommu";
577 reg = <0x55082000 0x100>;
578 interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
579 ti,hwmods = "mmu_ipu";
580 ti,iommu-bus-err-back;
581 };
582
Sourav Poddar5449fbc2012-07-25 11:03:27 +0530583 keypad: keypad@4ae1c000 {
584 compatible = "ti,omap4-keypad";
Santosh Shilimkar8cc8b892013-01-23 19:53:30 +0530585 reg = <0x4ae1c000 0x400>;
Sourav Poddar5449fbc2012-07-25 11:03:27 +0530586 ti,hwmods = "kbd";
587 };
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300588
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300589 mcpdm: mcpdm@40132000 {
590 compatible = "ti,omap4-mcpdm";
591 reg = <0x40132000 0x7f>, /* MPU private access */
592 <0x49032000 0x7f>; /* L3 Interconnect */
593 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200594 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300595 ti,hwmods = "mcpdm";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100596 dmas = <&sdma 65>,
597 <&sdma 66>;
598 dma-names = "up_link", "dn_link";
Peter Ujfalusif15534e2014-01-24 10:19:04 +0200599 status = "disabled";
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300600 };
601
602 dmic: dmic@4012e000 {
603 compatible = "ti,omap4-dmic";
604 reg = <0x4012e000 0x7f>, /* MPU private access */
605 <0x4902e000 0x7f>; /* L3 Interconnect */
606 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200607 interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300608 ti,hwmods = "dmic";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100609 dmas = <&sdma 67>;
610 dma-names = "up_link";
Peter Ujfalusif15534e2014-01-24 10:19:04 +0200611 status = "disabled";
Peter Ujfalusicbb57f02012-08-29 16:31:07 +0300612 };
613
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300614 mcbsp1: mcbsp@40122000 {
615 compatible = "ti,omap4-mcbsp";
616 reg = <0x40122000 0xff>, /* MPU private access */
617 <0x49022000 0xff>; /* L3 Interconnect */
618 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200619 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300620 interrupt-names = "common";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300621 ti,buffer-size = <128>;
622 ti,hwmods = "mcbsp1";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100623 dmas = <&sdma 33>,
624 <&sdma 34>;
625 dma-names = "tx", "rx";
Peter Ujfalusif15534e2014-01-24 10:19:04 +0200626 status = "disabled";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300627 };
628
629 mcbsp2: mcbsp@40124000 {
630 compatible = "ti,omap4-mcbsp";
631 reg = <0x40124000 0xff>, /* MPU private access */
632 <0x49024000 0xff>; /* L3 Interconnect */
633 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200634 interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300635 interrupt-names = "common";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300636 ti,buffer-size = <128>;
637 ti,hwmods = "mcbsp2";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100638 dmas = <&sdma 17>,
639 <&sdma 18>;
640 dma-names = "tx", "rx";
Peter Ujfalusif15534e2014-01-24 10:19:04 +0200641 status = "disabled";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300642 };
643
644 mcbsp3: mcbsp@40126000 {
645 compatible = "ti,omap4-mcbsp";
646 reg = <0x40126000 0xff>, /* MPU private access */
647 <0x49026000 0xff>; /* L3 Interconnect */
648 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200649 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300650 interrupt-names = "common";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300651 ti,buffer-size = <128>;
652 ti,hwmods = "mcbsp3";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100653 dmas = <&sdma 19>,
654 <&sdma 20>;
655 dma-names = "tx", "rx";
Peter Ujfalusif15534e2014-01-24 10:19:04 +0200656 status = "disabled";
Peter Ujfalusiffd5db22012-08-29 16:31:04 +0300657 };
Jon Hunterdf692a92012-11-01 09:09:51 -0500658
Suman Anna84d89c32014-04-22 17:23:35 -0500659 mailbox: mailbox@4a0f4000 {
660 compatible = "ti,omap4-mailbox";
661 reg = <0x4a0f4000 0x200>;
662 interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
663 ti,hwmods = "mailbox";
Suman Anna24df0452014-11-03 17:07:35 -0600664 #mbox-cells = <1>;
Suman Anna41ffada2014-07-11 16:44:34 -0500665 ti,mbox-num-users = <3>;
666 ti,mbox-num-fifos = <8>;
Suman Annad27704d2014-09-10 14:27:23 -0500667 mbox_ipu: mbox_ipu {
668 ti,mbox-tx = <0 0 0>;
669 ti,mbox-rx = <1 0 0>;
670 };
671 mbox_dsp: mbox_dsp {
672 ti,mbox-tx = <3 0 0>;
673 ti,mbox-rx = <2 0 0>;
674 };
Suman Anna84d89c32014-04-22 17:23:35 -0500675 };
676
Jon Hunterdf692a92012-11-01 09:09:51 -0500677 timer1: timer@4ae18000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500678 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500679 reg = <0x4ae18000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200680 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500681 ti,hwmods = "timer1";
682 ti,timer-alwon;
683 };
684
685 timer2: timer@48032000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500686 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500687 reg = <0x48032000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200688 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500689 ti,hwmods = "timer2";
690 };
691
692 timer3: timer@48034000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500693 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500694 reg = <0x48034000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200695 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500696 ti,hwmods = "timer3";
697 };
698
699 timer4: timer@48036000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500700 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500701 reg = <0x48036000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200702 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500703 ti,hwmods = "timer4";
704 };
705
706 timer5: timer@40138000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500707 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500708 reg = <0x40138000 0x80>,
709 <0x49038000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200710 interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500711 ti,hwmods = "timer5";
712 ti,timer-dsp;
Suman Anna83416132013-04-17 18:23:15 -0500713 ti,timer-pwm;
Jon Hunterdf692a92012-11-01 09:09:51 -0500714 };
715
716 timer6: timer@4013a000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500717 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500718 reg = <0x4013a000 0x80>,
719 <0x4903a000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200720 interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500721 ti,hwmods = "timer6";
722 ti,timer-dsp;
723 ti,timer-pwm;
724 };
725
726 timer7: timer@4013c000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500727 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500728 reg = <0x4013c000 0x80>,
729 <0x4903c000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200730 interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500731 ti,hwmods = "timer7";
732 ti,timer-dsp;
733 };
734
735 timer8: timer@4013e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500736 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500737 reg = <0x4013e000 0x80>,
738 <0x4903e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200739 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500740 ti,hwmods = "timer8";
741 ti,timer-dsp;
742 ti,timer-pwm;
743 };
744
745 timer9: timer@4803e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500746 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500747 reg = <0x4803e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200748 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500749 ti,hwmods = "timer9";
Suman Anna83416132013-04-17 18:23:15 -0500750 ti,timer-pwm;
Jon Hunterdf692a92012-11-01 09:09:51 -0500751 };
752
753 timer10: timer@48086000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500754 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500755 reg = <0x48086000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200756 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500757 ti,hwmods = "timer10";
Suman Anna83416132013-04-17 18:23:15 -0500758 ti,timer-pwm;
Jon Hunterdf692a92012-11-01 09:09:51 -0500759 };
760
761 timer11: timer@48088000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500762 compatible = "ti,omap5430-timer";
Jon Hunterdf692a92012-11-01 09:09:51 -0500763 reg = <0x48088000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200764 interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterdf692a92012-11-01 09:09:51 -0500765 ti,hwmods = "timer11";
766 ti,timer-pwm;
767 };
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530768
Lokesh Vutla55452192013-02-27 11:54:45 +0530769 wdt2: wdt@4ae14000 {
770 compatible = "ti,omap5-wdt", "ti,omap3-wdt";
771 reg = <0x4ae14000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200772 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
Lokesh Vutla55452192013-02-27 11:54:45 +0530773 ti,hwmods = "wd_timer2";
774 };
775
Archit Taneja1a5fe3c2013-12-17 15:32:21 +0530776 dmm@4e000000 {
777 compatible = "ti,omap5-dmm";
778 reg = <0x4e000000 0x800>;
779 interrupts = <0 113 0x4>;
780 ti,hwmods = "dmm";
781 };
782
Lee Jones8906d652013-07-22 11:52:37 +0100783 emif1: emif@4c000000 {
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530784 compatible = "ti,emif-4d5";
785 ti,hwmods = "emif1";
Rajendra Nayakf12ecbe22013-10-15 12:37:50 +0530786 ti,no-idle-on-init;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530787 phy-type = <2>; /* DDR PHY type: Intelli PHY */
788 reg = <0x4c000000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200789 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530790 hw-caps-read-idle-ctrl;
791 hw-caps-ll-interface;
792 hw-caps-temp-alert;
793 };
794
Lee Jones8906d652013-07-22 11:52:37 +0100795 emif2: emif@4d000000 {
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530796 compatible = "ti,emif-4d5";
797 ti,hwmods = "emif2";
Rajendra Nayakf12ecbe22013-10-15 12:37:50 +0530798 ti,no-idle-on-init;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530799 phy-type = <2>; /* DDR PHY type: Intelli PHY */
800 reg = <0x4d000000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200801 interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
Lokesh Vutlae6900dd2012-11-05 18:22:51 +0530802 hw-caps-read-idle-ctrl;
803 hw-caps-ll-interface;
804 hw-caps-temp-alert;
805 };
Kishon Vijay Abraham Ifedc4282013-03-07 19:05:17 +0530806
Roger Quadrosb297c292013-10-03 18:12:37 +0300807 omap_control_usb2phy: control-phy@4a002300 {
808 compatible = "ti,control-phy-usb2";
809 reg = <0x4a002300 0x4>;
810 reg-names = "power";
811 };
812
813 omap_control_usb3phy: control-phy@4a002370 {
814 compatible = "ti,control-phy-pipe3";
815 reg = <0x4a002370 0x4>;
816 reg-names = "power";
Kishon Vijay Abraham Ifedc4282013-03-07 19:05:17 +0530817 };
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530818
Felipe Balbie3a412c2013-08-21 20:01:32 +0530819 usb3: omap_dwc3@4a020000 {
Kishon Vijay Abraham I72f6f952013-03-07 19:05:20 +0530820 compatible = "ti,dwc3";
821 ti,hwmods = "usb_otg_ss";
Felipe Balbi6f61ee22013-08-21 20:01:30 +0530822 reg = <0x4a020000 0x10000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200823 interrupts = <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
Kishon Vijay Abraham I72f6f952013-03-07 19:05:20 +0530824 #address-cells = <1>;
825 #size-cells = <1>;
826 utmi-mode = <2>;
827 ranges;
828 dwc3@4a030000 {
Felipe Balbi22a5aa12013-07-02 21:20:24 +0300829 compatible = "snps,dwc3";
Felipe Balbi6f61ee22013-08-21 20:01:30 +0530830 reg = <0x4a030000 0x10000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200831 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>;
Kishon Vijay Abraham I073addc2014-03-03 17:08:15 +0530832 phys = <&usb2_phy>, <&usb3_phy>;
833 phy-names = "usb2-phy", "usb3-phy";
George Cherianc47ee6e2013-10-10 16:19:54 +0530834 dr_mode = "peripheral";
Kishon Vijay Abraham I72f6f952013-03-07 19:05:20 +0530835 tx-fifo-resize;
836 };
837 };
838
Felipe Balbib6731f72013-08-21 20:01:31 +0530839 ocp2scp@4a080000 {
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530840 compatible = "ti,omap-ocp2scp";
841 #address-cells = <1>;
842 #size-cells = <1>;
Felipe Balbib6731f72013-08-21 20:01:31 +0530843 reg = <0x4a080000 0x20>;
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530844 ranges;
845 ti,hwmods = "ocp2scp1";
Kishon Vijay Abraham Iae6a32d2013-03-07 19:05:19 +0530846 usb2_phy: usb2phy@4a084000 {
847 compatible = "ti,omap-usb2";
848 reg = <0x4a084000 0x7c>;
Roger Quadrosb297c292013-10-03 18:12:37 +0300849 ctrl-module = <&omap_control_usb2phy>;
Roger Quadrosc65d0ad2014-05-05 12:54:42 +0300850 clocks = <&usb_phy_cm_clk32k>, <&usb_otg_ss_refclk960m>;
851 clock-names = "wkupclk", "refclk";
Kishon Vijay Abraham I073addc2014-03-03 17:08:15 +0530852 #phy-cells = <0>;
Kishon Vijay Abraham Iae6a32d2013-03-07 19:05:19 +0530853 };
854
855 usb3_phy: usb3phy@4a084400 {
856 compatible = "ti,omap-usb3";
857 reg = <0x4a084400 0x80>,
858 <0x4a084800 0x64>,
859 <0x4a084c00 0x40>;
860 reg-names = "phy_rx", "phy_tx", "pll_ctrl";
Roger Quadrosb297c292013-10-03 18:12:37 +0300861 ctrl-module = <&omap_control_usb3phy>;
Roger Quadrosada76572014-04-01 13:37:27 +0300862 clocks = <&usb_phy_cm_clk32k>,
863 <&sys_clkin>,
864 <&usb_otg_ss_refclk960m>;
865 clock-names = "wkupclk",
866 "sysclk",
867 "refclk";
Kishon Vijay Abraham I073addc2014-03-03 17:08:15 +0530868 #phy-cells = <0>;
Kishon Vijay Abraham Iae6a32d2013-03-07 19:05:19 +0530869 };
Kishon Vijay Abraham Ie9831962013-03-07 19:05:18 +0530870 };
Roger Quadrosed7f8e82013-06-07 18:52:48 +0530871
872 usbhstll: usbhstll@4a062000 {
873 compatible = "ti,usbhs-tll";
874 reg = <0x4a062000 0x1000>;
875 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
876 ti,hwmods = "usb_tll_hs";
877 };
878
879 usbhshost: usbhshost@4a064000 {
880 compatible = "ti,usbhs-host";
881 reg = <0x4a064000 0x800>;
882 ti,hwmods = "usb_host_hs";
883 #address-cells = <1>;
884 #size-cells = <1>;
885 ranges;
Roger Quadros051fc062014-02-27 16:18:26 +0200886 clocks = <&l3init_60m_fclk>,
887 <&xclk60mhsp1_ck>,
888 <&xclk60mhsp2_ck>;
889 clock-names = "refclk_60m_int",
890 "refclk_60m_ext_p1",
891 "refclk_60m_ext_p2";
Roger Quadrosed7f8e82013-06-07 18:52:48 +0530892
893 usbhsohci: ohci@4a064800 {
Roger Quadrosa2525e52014-02-27 16:18:30 +0200894 compatible = "ti,ohci-omap3";
Roger Quadrosed7f8e82013-06-07 18:52:48 +0530895 reg = <0x4a064800 0x400>;
Roger Quadrosed7f8e82013-06-07 18:52:48 +0530896 interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
897 };
898
899 usbhsehci: ehci@4a064c00 {
Roger Quadrosa2525e52014-02-27 16:18:30 +0200900 compatible = "ti,ehci-omap";
Roger Quadrosed7f8e82013-06-07 18:52:48 +0530901 reg = <0x4a064c00 0x400>;
Roger Quadrosed7f8e82013-06-07 18:52:48 +0530902 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
903 };
904 };
Eduardo Valentincbad26d2013-06-18 22:36:38 -0400905
Eduardo Valentin1b761fc2013-08-16 12:01:02 -0400906 bandgap: bandgap@4a0021e0 {
Eduardo Valentincbad26d2013-06-18 22:36:38 -0400907 reg = <0x4a0021e0 0xc
908 0x4a00232c 0xc
909 0x4a002380 0x2c
910 0x4a0023C0 0x3c>;
911 interrupts = <GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>;
912 compatible = "ti,omap5430-bandgap";
Eduardo Valentin1b761fc2013-08-16 12:01:02 -0400913
914 #thermal-sensor-cells = <1>;
Eduardo Valentincbad26d2013-06-18 22:36:38 -0400915 };
Balaji T K4f829522014-04-23 20:35:33 +0300916
917 omap_control_sata: control-phy@4a002374 {
918 compatible = "ti,control-phy-pipe3";
919 reg = <0x4a002374 0x4>;
920 reg-names = "power";
921 clocks = <&sys_clkin>;
922 clock-names = "sysclk";
923 };
924
925 /* OCP2SCP3 */
926 ocp2scp@4a090000 {
927 compatible = "ti,omap-ocp2scp";
928 #address-cells = <1>;
929 #size-cells = <1>;
930 reg = <0x4a090000 0x20>;
931 ranges;
932 ti,hwmods = "ocp2scp3";
933 sata_phy: phy@4a096000 {
934 compatible = "ti,phy-pipe3-sata";
935 reg = <0x4A096000 0x80>, /* phy_rx */
936 <0x4A096400 0x64>, /* phy_tx */
937 <0x4A096800 0x40>; /* pll_ctrl */
938 reg-names = "phy_rx", "phy_tx", "pll_ctrl";
939 ctrl-module = <&omap_control_sata>;
940 clocks = <&sys_clkin>;
941 clock-names = "sysclk";
942 #phy-cells = <0>;
943 };
944 };
945
946 sata: sata@4a141100 {
947 compatible = "snps,dwc-ahci";
948 reg = <0x4a140000 0x1100>, <0x4a141100 0x7>;
949 interrupts = <GIC_SPI 54 IRQ_TYPE_LEVEL_HIGH>;
950 phys = <&sata_phy>;
951 phy-names = "sata-phy";
952 clocks = <&sata_ref_clk>;
953 ti,hwmods = "sata";
954 };
955
Tomi Valkeinene7585c42014-03-07 12:45:54 +0200956 dss: dss@58000000 {
957 compatible = "ti,omap5-dss";
958 reg = <0x58000000 0x80>;
959 status = "disabled";
960 ti,hwmods = "dss_core";
961 clocks = <&dss_dss_clk>;
962 clock-names = "fck";
963 #address-cells = <1>;
964 #size-cells = <1>;
965 ranges;
966
967 dispc@58001000 {
968 compatible = "ti,omap5-dispc";
969 reg = <0x58001000 0x1000>;
970 interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
971 ti,hwmods = "dss_dispc";
972 clocks = <&dss_dss_clk>;
973 clock-names = "fck";
974 };
975
Tomi Valkeinen84ace672014-09-04 09:28:32 +0300976 rfbi: encoder@58002000 {
977 compatible = "ti,omap5-rfbi";
978 reg = <0x58002000 0x100>;
979 status = "disabled";
980 ti,hwmods = "dss_rfbi";
981 clocks = <&dss_dss_clk>, <&l3_iclk_div>;
982 clock-names = "fck", "ick";
983 };
984
Tomi Valkeinene7585c42014-03-07 12:45:54 +0200985 dsi1: encoder@58004000 {
986 compatible = "ti,omap5-dsi";
987 reg = <0x58004000 0x200>,
988 <0x58004200 0x40>,
989 <0x58004300 0x40>;
990 reg-names = "proto", "phy", "pll";
991 interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
992 status = "disabled";
993 ti,hwmods = "dss_dsi1";
994 clocks = <&dss_dss_clk>, <&dss_sys_clk>;
995 clock-names = "fck", "sys_clk";
996 };
997
998 dsi2: encoder@58005000 {
999 compatible = "ti,omap5-dsi";
1000 reg = <0x58009000 0x200>,
1001 <0x58009200 0x40>,
1002 <0x58009300 0x40>;
1003 reg-names = "proto", "phy", "pll";
1004 interrupts = <GIC_SPI 55 IRQ_TYPE_LEVEL_HIGH>;
1005 status = "disabled";
1006 ti,hwmods = "dss_dsi2";
1007 clocks = <&dss_dss_clk>, <&dss_sys_clk>;
1008 clock-names = "fck", "sys_clk";
1009 };
1010
1011 hdmi: encoder@58060000 {
1012 compatible = "ti,omap5-hdmi";
1013 reg = <0x58040000 0x200>,
1014 <0x58040200 0x80>,
1015 <0x58040300 0x80>,
1016 <0x58060000 0x19000>;
1017 reg-names = "wp", "pll", "phy", "core";
1018 interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
1019 status = "disabled";
1020 ti,hwmods = "dss_hdmi";
1021 clocks = <&dss_48mhz_clk>, <&dss_sys_clk>;
1022 clock-names = "fck", "sys_clk";
Jyri Sarha7d0fde32014-05-12 12:12:26 +03001023 dmas = <&sdma 76>;
1024 dma-names = "audio_tx";
Tomi Valkeinene7585c42014-03-07 12:45:54 +02001025 };
1026 };
Andrii.Tseglytskyi07b9b3d2014-06-05 20:11:12 -05001027
1028 abb_mpu: regulator-abb-mpu {
1029 compatible = "ti,abb-v2";
1030 regulator-name = "abb_mpu";
1031 #address-cells = <0>;
1032 #size-cells = <0>;
1033 clocks = <&sys_clkin>;
1034 ti,settling-time = <50>;
1035 ti,clock-cycles = <16>;
1036
1037 reg = <0x4ae07cdc 0x8>, <0x4ae06014 0x4>,
1038 <0x4a0021c4 0x8>, <0x4ae0c318 0x4>;
1039 reg-names = "base-address", "int-address",
1040 "efuse-address", "ldo-address";
1041 ti,tranxdone-status-mask = <0x80>;
1042 /* LDOVBBMPU_MUX_CTRL */
1043 ti,ldovbb-override-mask = <0x400>;
1044 /* LDOVBBMPU_VSET_OUT */
1045 ti,ldovbb-vset-mask = <0x1F>;
1046
1047 /*
1048 * NOTE: only FBB mode used but actual vset will
1049 * determine final biasing
1050 */
1051 ti,abb_info = <
1052 /*uV ABB efuse rbb_m fbb_m vset_m*/
1053 1060000 0 0x0 0 0x02000000 0x01F00000
1054 1250000 0 0x4 0 0x02000000 0x01F00000
1055 >;
1056 };
1057
1058 abb_mm: regulator-abb-mm {
1059 compatible = "ti,abb-v2";
1060 regulator-name = "abb_mm";
1061 #address-cells = <0>;
1062 #size-cells = <0>;
1063 clocks = <&sys_clkin>;
1064 ti,settling-time = <50>;
1065 ti,clock-cycles = <16>;
1066
1067 reg = <0x4ae07ce4 0x8>, <0x4ae06010 0x4>,
1068 <0x4a0021a4 0x8>, <0x4ae0c314 0x4>;
1069 reg-names = "base-address", "int-address",
1070 "efuse-address", "ldo-address";
1071 ti,tranxdone-status-mask = <0x80000000>;
1072 /* LDOVBBMM_MUX_CTRL */
1073 ti,ldovbb-override-mask = <0x400>;
1074 /* LDOVBBMM_VSET_OUT */
1075 ti,ldovbb-vset-mask = <0x1F>;
1076
1077 /*
1078 * NOTE: only FBB mode used but actual vset will
1079 * determine final biasing
1080 */
1081 ti,abb_info = <
1082 /*uV ABB efuse rbb_m fbb_m vset_m*/
1083 1025000 0 0x0 0 0x02000000 0x01F00000
1084 1120000 0 0x4 0 0x02000000 0x01F00000
1085 >;
1086 };
R Sricharan6b5de092012-05-10 19:46:00 +05301087 };
1088};
Tero Kristo85dc74e2013-07-18 17:09:29 +03001089
1090/include/ "omap54xx-clocks.dtsi"