blob: 9c90186d1744dbbe2fd49a6f854d714c664d55b6 [file] [log] [blame]
Zhu Yib481de92007-09-25 17:54:57 -07001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
Emmanuel Grumbach51368bf2013-12-30 13:15:54 +02008 * Copyright(c) 2005 - 2014 Intel Corporation. All rights reserved.
Zhu Yib481de92007-09-25 17:54:57 -07009 *
10 * This program is free software; you can redistribute it and/or modify
Ian Schram01ebd062007-10-25 17:15:22 +080011 * it under the terms of version 2 of the GNU General Public License as
Zhu Yib481de92007-09-25 17:54:57 -070012 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
Emmanuel Grumbach410dc5a2013-02-18 09:22:28 +020025 * in the file called COPYING.
Zhu Yib481de92007-09-25 17:54:57 -070026 *
27 * Contact Information:
Winkler, Tomas759ef892008-12-09 11:28:58 -080028 * Intel Linux Wireless <ilw@linux.intel.com>
Zhu Yib481de92007-09-25 17:54:57 -070029 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
Emmanuel Grumbach51368bf2013-12-30 13:15:54 +020033 * Copyright(c) 2005 - 2014 Intel Corporation. All rights reserved.
Zhu Yib481de92007-09-25 17:54:57 -070034 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *****************************************************************************/
62
63#ifndef __iwl_prph_h__
64#define __iwl_prph_h__
65
Ben Cahille3851442007-11-29 11:10:07 +080066/*
67 * Registers in this file are internal, not PCI bus memory mapped.
68 * Driver accesses these via HBUS_TARG_PRPH_* registers.
69 */
Zhu Yib481de92007-09-25 17:54:57 -070070#define PRPH_BASE (0x00000)
71#define PRPH_END (0xFFFFF)
72
73/* APMG (power management) constants */
74#define APMG_BASE (PRPH_BASE + 0x3000)
75#define APMG_CLK_CTRL_REG (APMG_BASE + 0x0000)
76#define APMG_CLK_EN_REG (APMG_BASE + 0x0004)
77#define APMG_CLK_DIS_REG (APMG_BASE + 0x0008)
78#define APMG_PS_CTRL_REG (APMG_BASE + 0x000c)
79#define APMG_PCIDEV_STT_REG (APMG_BASE + 0x0010)
80#define APMG_RFKILL_REG (APMG_BASE + 0x0014)
81#define APMG_RTC_INT_STT_REG (APMG_BASE + 0x001c)
82#define APMG_RTC_INT_MSK_REG (APMG_BASE + 0x0020)
Wey-Yi Guy02c06e42009-07-17 09:30:14 -070083#define APMG_DIGITAL_SVR_REG (APMG_BASE + 0x0058)
84#define APMG_ANALOG_SVR_REG (APMG_BASE + 0x006C)
Zhu Yib481de92007-09-25 17:54:57 -070085
Wey-Yi Guy50619ac2010-12-07 08:06:31 -080086#define APMS_CLK_VAL_MRB_FUNC_MODE (0x00000001)
Zhu Yib481de92007-09-25 17:54:57 -070087#define APMG_CLK_VAL_DMA_CLK_RQT (0x00000200)
88#define APMG_CLK_VAL_BSM_CLK_RQT (0x00000800)
89
Tomas Winkler4c43e0d2008-08-04 16:00:39 +080090#define APMG_PS_CTRL_EARLY_PWR_OFF_RESET_DIS (0x00400000)
91#define APMG_PS_CTRL_VAL_RESET_REQ (0x04000000)
92#define APMG_PS_CTRL_MSK_PWR_SRC (0x03000000)
93#define APMG_PS_CTRL_VAL_PWR_SRC_VMAIN (0x00000000)
Tomas Winkler4c43e0d2008-08-04 16:00:39 +080094#define APMG_PS_CTRL_VAL_PWR_SRC_VAUX (0x02000000)
Wey-Yi Guy02c06e42009-07-17 09:30:14 -070095#define APMG_SVR_VOLTAGE_CONFIG_BIT_MSK (0x000001E0) /* bit 8:5 */
96#define APMG_SVR_DIGITAL_VOLTAGE_1_32 (0x00000060)
Zhu Yib481de92007-09-25 17:54:57 -070097
Tomas Winkler4c43e0d2008-08-04 16:00:39 +080098#define APMG_PCIDEV_STT_VAL_L1_ACT_DIS (0x00000800)
Zhu Yib481de92007-09-25 17:54:57 -070099
Emmanuel Grumbach889b1692013-07-25 13:14:34 +0300100#define APMG_RTC_INT_STT_RFKILL (0x10000000)
101
Johannes Berg99cd4712013-01-24 13:52:01 +0100102/* Device system time */
103#define DEVICE_SYSTEM_TIME_REG 0xA0206C
104
Alexander Bondar119663c2013-10-17 14:26:50 +0200105/* Device NMI register */
106#define DEVICE_SET_NMI_REG 0x00a01c30
107
Eran Hararye12ba842013-12-02 12:18:10 +0200108/*
109 * Device reset for family 8000
110 * write to bit 24 in order to reset the CPU
111*/
112#define RELEASE_CPU_RESET (0x300C)
113#define RELEASE_CPU_RESET_BIT BIT(24)
114
Eytan Lifshitz9ee718a2013-05-19 19:14:41 +0300115/*****************************************************************************
116 * 7000/3000 series SHR DTS addresses *
117 *****************************************************************************/
118
119#define SHR_MISC_WFM_DTS_EN (0x00a10024)
120#define DTSC_CFG_MODE (0x00a10604)
121#define DTSC_VREF_AVG (0x00a10648)
122#define DTSC_VREF5_AVG (0x00a1064c)
123#define DTSC_CFG_MODE_PERIODIC (0x2)
124#define DTSC_PTAT_AVG (0x00a10650)
125
126
Zhu Yib481de92007-09-25 17:54:57 -0700127/**
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700128 * Tx Scheduler
129 *
Tomas Winklera96a27f2008-10-23 23:48:56 -0700130 * The Tx Scheduler selects the next frame to be transmitted, choosing TFDs
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700131 * (Transmit Frame Descriptors) from up to 16 circular Tx queues resident in
132 * host DRAM. It steers each frame's Tx command (which contains the frame
133 * data) into one of up to 7 prioritized Tx DMA FIFO channels within the
134 * device. A queue maps to only one (selectable by driver) Tx DMA channel,
135 * but one DMA channel may take input from several queues.
136 *
Wey-Yi Guy8ff84a22011-04-01 16:29:52 -0700137 * Tx DMA FIFOs have dedicated purposes.
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700138 *
Johannes Bergedc1a3a2010-02-24 01:57:19 -0800139 * For 5000 series and up, they are used differently
Johannes Berg68198862009-11-06 14:52:53 -0800140 * (cf. iwl5000_default_queue_to_tx_fifo in iwl-5000.c):
141 *
142 * 0 -- EDCA BK (background) frames, lowest priority
143 * 1 -- EDCA BE (best effort) frames, normal priority
144 * 2 -- EDCA VI (video) frames, higher priority
145 * 3 -- EDCA VO (voice) and management frames, highest priority
Johannes Bergedc1a3a2010-02-24 01:57:19 -0800146 * 4 -- unused
147 * 5 -- unused
148 * 6 -- unused
Johannes Berg68198862009-11-06 14:52:53 -0800149 * 7 -- Commands
150 *
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700151 * Driver should normally map queues 0-6 to Tx DMA/FIFO channels 0-6.
Johannes Berg68198862009-11-06 14:52:53 -0800152 * In addition, driver can map the remaining queues to Tx DMA/FIFO
153 * channels 0-3 to support 11n aggregation via EDCA DMA channels.
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700154 *
155 * The driver sets up each queue to work in one of two modes:
156 *
157 * 1) Scheduler-Ack, in which the scheduler automatically supports a
158 * block-ack (BA) window of up to 64 TFDs. In this mode, each queue
159 * contains TFDs for a unique combination of Recipient Address (RA)
160 * and Traffic Identifier (TID), that is, traffic of a given
161 * Quality-Of-Service (QOS) priority, destined for a single station.
162 *
163 * In scheduler-ack mode, the scheduler keeps track of the Tx status of
164 * each frame within the BA window, including whether it's been transmitted,
165 * and whether it's been acknowledged by the receiving station. The device
166 * automatically processes block-acks received from the receiving STA,
167 * and reschedules un-acked frames to be retransmitted (successful
168 * Tx completion may end up being out-of-order).
169 *
170 * The driver must maintain the queue's Byte Count table in host DRAM
Wey-Yi Guy8ff84a22011-04-01 16:29:52 -0700171 * for this mode.
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700172 * This mode does not support fragmentation.
173 *
174 * 2) FIFO (a.k.a. non-Scheduler-ACK), in which each TFD is processed in order.
175 * The device may automatically retry Tx, but will retry only one frame
176 * at a time, until receiving ACK from receiving station, or reaching
177 * retry limit and giving up.
178 *
Johannes Berg13bb9482010-08-23 10:46:33 +0200179 * The command queue (#4/#9) must use this mode!
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700180 * This mode does not require use of the Byte Count table in host DRAM.
181 *
182 * Driver controls scheduler operation via 3 means:
183 * 1) Scheduler registers
Wey-Yi Guy8ff84a22011-04-01 16:29:52 -0700184 * 2) Shared scheduler data base in internal SRAM
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700185 * 3) Shared data in host DRAM
186 *
187 * Initialization:
188 *
189 * When loading, driver should allocate memory for:
190 * 1) 16 TFD circular buffers, each with space for (typically) 256 TFDs.
191 * 2) 16 Byte Count circular buffers in 16 KBytes contiguous memory
192 * (1024 bytes for each queue).
193 *
194 * After receiving "Alive" response from uCode, driver must initialize
Johannes Berg13bb9482010-08-23 10:46:33 +0200195 * the scheduler (especially for queue #4/#9, the command queue, otherwise
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700196 * the driver can't issue commands!):
Ben Cahille3851442007-11-29 11:10:07 +0800197 */
Wey-Yi Guyf86af7b2011-06-28 08:01:12 -0700198#define SCD_MEM_LOWER_BOUND (0x0000)
Emmanuel Grumbach67dc3202007-10-25 17:15:38 +0800199
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700200/**
201 * Max Tx window size is the max number of contiguous TFDs that the scheduler
202 * can keep track of at one time when creating block-ack chains of frames.
203 * Note that "64" matches the number of ack bits in a block-ack packet.
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700204 */
205#define SCD_WIN_SIZE 64
206#define SCD_FRAME_LIMIT 64
Zhu Yib481de92007-09-25 17:54:57 -0700207
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300208#define SCD_TXFIFO_POS_TID (0)
209#define SCD_TXFIFO_POS_RA (4)
210#define SCD_QUEUE_RA_TID_MAP_RATID_MSK (0x01FF)
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700211
Wey-Yi Guyf4388ad2010-04-12 18:32:11 -0700212/* agn SCD */
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300213#define SCD_QUEUE_STTS_REG_POS_TXF (0)
214#define SCD_QUEUE_STTS_REG_POS_ACTIVE (3)
215#define SCD_QUEUE_STTS_REG_POS_WSL (4)
216#define SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN (19)
Emmanuel Grumbachcde5b482012-05-28 16:55:34 +0300217#define SCD_QUEUE_STTS_REG_MSK (0x017F0000)
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800218
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300219#define SCD_QUEUE_CTX_REG1_CREDIT_POS (8)
220#define SCD_QUEUE_CTX_REG1_CREDIT_MSK (0x00FFFF00)
221#define SCD_QUEUE_CTX_REG1_SUPER_CREDIT_POS (24)
222#define SCD_QUEUE_CTX_REG1_SUPER_CREDIT_MSK (0xFF000000)
223#define SCD_QUEUE_CTX_REG2_WIN_SIZE_POS (0)
224#define SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK (0x0000007F)
225#define SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS (16)
226#define SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK (0x007F0000)
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800227
Wey-Yi Guyf86af7b2011-06-28 08:01:12 -0700228/* Context Data */
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300229#define SCD_CONTEXT_MEM_LOWER_BOUND (SCD_MEM_LOWER_BOUND + 0x600)
230#define SCD_CONTEXT_MEM_UPPER_BOUND (SCD_MEM_LOWER_BOUND + 0x6A0)
Wey-Yi Guyf86af7b2011-06-28 08:01:12 -0700231
232/* Tx status */
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300233#define SCD_TX_STTS_MEM_LOWER_BOUND (SCD_MEM_LOWER_BOUND + 0x6A0)
234#define SCD_TX_STTS_MEM_UPPER_BOUND (SCD_MEM_LOWER_BOUND + 0x7E0)
Wey-Yi Guyf86af7b2011-06-28 08:01:12 -0700235
236/* Translation Data */
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300237#define SCD_TRANS_TBL_MEM_LOWER_BOUND (SCD_MEM_LOWER_BOUND + 0x7E0)
238#define SCD_TRANS_TBL_MEM_UPPER_BOUND (SCD_MEM_LOWER_BOUND + 0x808)
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800239
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300240#define SCD_CONTEXT_QUEUE_OFFSET(x)\
241 (SCD_CONTEXT_MEM_LOWER_BOUND + ((x) * 8))
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800242
Emmanuel Grumbach986ea6c2012-09-30 16:25:43 +0200243#define SCD_TX_STTS_QUEUE_OFFSET(x)\
244 (SCD_TX_STTS_MEM_LOWER_BOUND + ((x) * 16))
245
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300246#define SCD_TRANS_TBL_OFFSET_QUEUE(x) \
247 ((SCD_TRANS_TBL_MEM_LOWER_BOUND + ((x) * 2)) & 0xfffc)
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800248
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300249#define SCD_BASE (PRPH_BASE + 0xa02c00)
Emmanuel Grumbachb559e662007-10-25 17:15:40 +0800250
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300251#define SCD_SRAM_BASE_ADDR (SCD_BASE + 0x0)
252#define SCD_DRAM_BASE_ADDR (SCD_BASE + 0x8)
253#define SCD_AIT (SCD_BASE + 0x0c)
254#define SCD_TXFACT (SCD_BASE + 0x10)
255#define SCD_ACTIVE (SCD_BASE + 0x14)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300256#define SCD_QUEUECHAIN_SEL (SCD_BASE + 0xe8)
Emmanuel Grumbachd012d042012-06-06 13:55:02 +0200257#define SCD_CHAINEXT_EN (SCD_BASE + 0x244)
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +0300258#define SCD_AGGR_SEL (SCD_BASE + 0x248)
259#define SCD_INTERRUPT_MASK (SCD_BASE + 0x108)
Johannes Berg5ef4acd2012-04-23 14:17:50 -0700260
261static inline unsigned int SCD_QUEUE_WRPTR(unsigned int chnl)
262{
263 if (chnl < 20)
264 return SCD_BASE + 0x18 + chnl * 4;
265 WARN_ON_ONCE(chnl >= 32);
266 return SCD_BASE + 0x284 + (chnl - 20) * 4;
267}
268
269static inline unsigned int SCD_QUEUE_RDPTR(unsigned int chnl)
270{
271 if (chnl < 20)
272 return SCD_BASE + 0x68 + chnl * 4;
273 WARN_ON_ONCE(chnl >= 32);
274 return SCD_BASE + 0x2B4 + (chnl - 20) * 4;
275}
276
277static inline unsigned int SCD_QUEUE_STATUS_BITS(unsigned int chnl)
278{
279 if (chnl < 20)
280 return SCD_BASE + 0x10c + chnl * 4;
281 WARN_ON_ONCE(chnl >= 32);
282 return SCD_BASE + 0x384 + (chnl - 20) * 4;
283}
Emmanuel Grumbachb559e662007-10-25 17:15:40 +0800284
Emmanuel Grumbach038669e2008-04-23 17:15:04 -0700285/*********************** END TX SCHEDULER *************************************/
286
Emmanuel Grumbach2d93aee2013-12-24 14:15:41 +0200287/* Oscillator clock */
288#define OSC_CLK (0xa04068)
289#define OSC_CLK_FORCE_CONTROL (0x8)
290
Eran Harary189fa2f2014-01-23 16:26:32 +0200291/* SECURE boot registers */
292#define LMPM_SECURE_BOOT_CONFIG_ADDR (0x100)
293enum secure_boot_config_reg {
294 LMPM_SECURE_BOOT_CONFIG_INSPECTOR_BURNED_IN_OTP = 0x00000001,
295 LMPM_SECURE_BOOT_CONFIG_INSPECTOR_NOT_REQ = 0x00000002,
296};
297
298#define LMPM_SECURE_BOOT_CPU1_STATUS_ADDR (0x1E30)
299#define LMPM_SECURE_BOOT_CPU2_STATUS_ADDR (0x1E34)
300enum secure_boot_status_reg {
301 LMPM_SECURE_BOOT_CPU_STATUS_VERF_STATUS = 0x00000001,
302 LMPM_SECURE_BOOT_CPU_STATUS_VERF_COMPLETED = 0x00000002,
303 LMPM_SECURE_BOOT_CPU_STATUS_VERF_SUCCESS = 0x00000004,
304 LMPM_SECURE_BOOT_CPU_STATUS_VERF_FAIL = 0x00000008,
305 LMPM_SECURE_BOOT_CPU_STATUS_SIGN_VERF_FAIL = 0x00000010,
306 LMPM_SECURE_BOOT_STATUS_SUCCESS = 0x00000003,
307};
308
309#define CSR_UCODE_LOAD_STATUS_ADDR (0x1E70)
310enum secure_load_status_reg {
311 LMPM_CPU_UCODE_LOADING_STARTED = 0x00000001,
312 LMPM_CPU_HDRS_LOADING_COMPLETED = 0x00000003,
313 LMPM_CPU_UCODE_LOADING_COMPLETED = 0x00000007,
314 LMPM_CPU_STATUS_NUM_OF_LAST_COMPLETED = 0x000000F8,
315 LMPM_CPU_STATUS_NUM_OF_LAST_LOADED_BLOCK = 0x0000FF00,
316};
317
318#define LMPM_SECURE_INSPECTOR_CODE_ADDR (0x1E38)
319#define LMPM_SECURE_INSPECTOR_DATA_ADDR (0x1E3C)
320#define LMPM_SECURE_UCODE_LOAD_CPU1_HDR_ADDR (0x1E78)
321#define LMPM_SECURE_UCODE_LOAD_CPU2_HDR_ADDR (0x1E7C)
322
323#define LMPM_SECURE_INSPECTOR_CODE_MEM_SPACE (0x400000)
324#define LMPM_SECURE_INSPECTOR_DATA_MEM_SPACE (0x402000)
325#define LMPM_SECURE_CPU1_HDR_MEM_SPACE (0x420000)
326#define LMPM_SECURE_CPU2_HDR_MEM_SPACE (0x420400)
327
328#define LMPM_SECURE_TIME_OUT (100)
329
Zhu Yib481de92007-09-25 17:54:57 -0700330#endif /* __iwl_prph_h__ */