blob: baae104b16c7ba9f7cdf4a305ab5227ebf002467 [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002 * Derived from "arch/i386/kernel/process.c"
3 * Copyright (C) 1995 Linus Torvalds
4 *
5 * Updated and modified by Cort Dougan (cort@cs.nmt.edu) and
6 * Paul Mackerras (paulus@cs.anu.edu.au)
7 *
8 * PowerPC version
9 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License
13 * as published by the Free Software Foundation; either version
14 * 2 of the License, or (at your option) any later version.
15 */
16
Paul Mackerras14cf11a2005-09-26 16:04:21 +100017#include <linux/errno.h>
18#include <linux/sched.h>
Ingo Molnarb17b0152017-02-08 18:51:35 +010019#include <linux/sched/debug.h>
Ingo Molnar29930022017-02-08 18:51:36 +010020#include <linux/sched/task.h>
Ingo Molnar68db0cf2017-02-08 18:51:37 +010021#include <linux/sched/task_stack.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100022#include <linux/kernel.h>
23#include <linux/mm.h>
24#include <linux/smp.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100025#include <linux/stddef.h>
26#include <linux/unistd.h>
27#include <linux/ptrace.h>
28#include <linux/slab.h>
29#include <linux/user.h>
30#include <linux/elf.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100031#include <linux/prctl.h>
32#include <linux/init_task.h>
Paul Gortmaker4b16f8e2011-07-22 18:24:23 -040033#include <linux/export.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100034#include <linux/kallsyms.h>
35#include <linux/mqueue.h>
36#include <linux/hardirq.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100037#include <linux/utsname.h>
Steven Rostedt6794c782009-02-09 21:10:27 -080038#include <linux/ftrace.h>
Martin Schwidefsky79741dd2008-12-31 15:11:38 +010039#include <linux/kernel_stat.h>
Anton Blanchardd8390882009-02-22 01:50:03 +000040#include <linux/personality.h>
41#include <linux/random.h>
K.Prasad5aae8a52010-06-15 11:35:19 +053042#include <linux/hw_breakpoint.h>
Anton Blanchard7b051f62014-10-13 20:27:15 +110043#include <linux/uaccess.h>
Daniel Axtens7f92bc52016-01-06 11:45:51 +110044#include <linux/elf-randomize.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100045
46#include <asm/pgtable.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100047#include <asm/io.h>
48#include <asm/processor.h>
49#include <asm/mmu.h>
50#include <asm/prom.h>
Michael Ellerman76032de2005-11-07 13:12:03 +110051#include <asm/machdep.h>
Paul Mackerrasc6622f62006-02-24 10:06:59 +110052#include <asm/time.h>
David Howellsae3a1972012-03-28 18:30:02 +010053#include <asm/runlatch.h>
Arnd Bergmanna7f31842006-03-23 00:00:08 +010054#include <asm/syscalls.h>
David Howellsae3a1972012-03-28 18:30:02 +010055#include <asm/switch_to.h>
Michael Neulingfb096922013-02-13 16:21:37 +000056#include <asm/tm.h>
David Howellsae3a1972012-03-28 18:30:02 +010057#include <asm/debug.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100058#ifdef CONFIG_PPC64
59#include <asm/firmware.h>
Paul Mackerras06d67d52005-10-10 22:29:05 +100060#endif
Anton Blanchard7cedd602014-02-04 16:08:51 +110061#include <asm/code-patching.h>
Daniel Axtens7f92bc52016-01-06 11:45:51 +110062#include <asm/exec.h>
Michael Ellerman5d31a962016-03-24 22:04:04 +110063#include <asm/livepatch.h>
Kevin Haob92a2262016-07-23 14:42:40 +053064#include <asm/cpu_has_feature.h>
Daniel Axtens0545d542016-09-06 15:32:43 +100065#include <asm/asm-prototypes.h>
Michael Ellerman5d31a962016-03-24 22:04:04 +110066
Luis Machadod6a61bf2008-07-24 02:10:41 +100067#include <linux/kprobes.h>
68#include <linux/kdebug.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100069
Michael Neuling8b3c34c2013-02-13 16:21:32 +000070/* Transactional Memory debug */
71#ifdef TM_DEBUG_SW
72#define TM_DEBUG(x...) printk(KERN_INFO x)
73#else
74#define TM_DEBUG(x...) do { } while(0)
75#endif
76
Paul Mackerras14cf11a2005-09-26 16:04:21 +100077extern unsigned long _get_SP(void);
78
Paul Mackerrasd31626f2014-01-13 15:56:29 +110079#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Anton Blanchardb86fd2b2015-10-29 11:43:58 +110080static void check_if_tm_restore_required(struct task_struct *tsk)
Paul Mackerrasd31626f2014-01-13 15:56:29 +110081{
82 /*
83 * If we are saving the current thread's registers, and the
84 * thread is in a transactional state, set the TIF_RESTORE_TM
85 * bit so that we know to restore the registers before
86 * returning to userspace.
87 */
88 if (tsk == current && tsk->thread.regs &&
89 MSR_TM_ACTIVE(tsk->thread.regs->msr) &&
90 !test_thread_flag(TIF_RESTORE_TM)) {
Anshuman Khandual829023d2015-07-06 16:24:10 +053091 tsk->thread.ckpt_regs.msr = tsk->thread.regs->msr;
Paul Mackerrasd31626f2014-01-13 15:56:29 +110092 set_thread_flag(TIF_RESTORE_TM);
93 }
Paul Mackerrasd31626f2014-01-13 15:56:29 +110094}
Cyril Burdc16b552016-09-23 16:18:08 +100095
96static inline bool msr_tm_active(unsigned long msr)
97{
98 return MSR_TM_ACTIVE(msr);
99}
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100100#else
Cyril Burdc16b552016-09-23 16:18:08 +1000101static inline bool msr_tm_active(unsigned long msr) { return false; }
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100102static inline void check_if_tm_restore_required(struct task_struct *tsk) { }
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100103#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
104
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100105bool strict_msr_control;
106EXPORT_SYMBOL(strict_msr_control);
107
108static int __init enable_strict_msr_control(char *str)
109{
110 strict_msr_control = true;
111 pr_info("Enabling strict facility control\n");
112
113 return 0;
114}
115early_param("ppc_strict_facility_enable", enable_strict_msr_control);
116
Cyril Bur3cee0702016-09-23 16:18:10 +1000117unsigned long msr_check_and_set(unsigned long bits)
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100118{
119 unsigned long oldmsr = mfmsr();
120 unsigned long newmsr;
121
122 newmsr = oldmsr | bits;
123
124#ifdef CONFIG_VSX
125 if (cpu_has_feature(CPU_FTR_VSX) && (bits & MSR_FP))
126 newmsr |= MSR_VSX;
127#endif
128
129 if (oldmsr != newmsr)
130 mtmsr_isync(newmsr);
Cyril Bur3cee0702016-09-23 16:18:10 +1000131
132 return newmsr;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100133}
134
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100135void __msr_check_and_clear(unsigned long bits)
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100136{
137 unsigned long oldmsr = mfmsr();
138 unsigned long newmsr;
139
140 newmsr = oldmsr & ~bits;
141
142#ifdef CONFIG_VSX
143 if (cpu_has_feature(CPU_FTR_VSX) && (bits & MSR_FP))
144 newmsr &= ~MSR_VSX;
145#endif
146
147 if (oldmsr != newmsr)
148 mtmsr_isync(newmsr);
149}
Anton Blanchard3eb5d582015-10-29 11:44:06 +1100150EXPORT_SYMBOL(__msr_check_and_clear);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100151
Kevin Hao037f0ee2013-07-14 17:02:05 +0800152#ifdef CONFIG_PPC_FPU
Cyril Bur87924682016-02-29 17:53:49 +1100153void __giveup_fpu(struct task_struct *tsk)
154{
Anton Blanchard8eb98032016-05-29 22:03:50 +1000155 unsigned long msr;
156
Cyril Bur87924682016-02-29 17:53:49 +1100157 save_fpu(tsk);
Anton Blanchard8eb98032016-05-29 22:03:50 +1000158 msr = tsk->thread.regs->msr;
159 msr &= ~MSR_FP;
Cyril Bur87924682016-02-29 17:53:49 +1100160#ifdef CONFIG_VSX
161 if (cpu_has_feature(CPU_FTR_VSX))
Anton Blanchard8eb98032016-05-29 22:03:50 +1000162 msr &= ~MSR_VSX;
Cyril Bur87924682016-02-29 17:53:49 +1100163#endif
Anton Blanchard8eb98032016-05-29 22:03:50 +1000164 tsk->thread.regs->msr = msr;
Cyril Bur87924682016-02-29 17:53:49 +1100165}
166
Anton Blanchard98da5812015-10-29 11:44:01 +1100167void giveup_fpu(struct task_struct *tsk)
168{
Anton Blanchard98da5812015-10-29 11:44:01 +1100169 check_if_tm_restore_required(tsk);
170
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100171 msr_check_and_set(MSR_FP);
Anton Blanchard98da5812015-10-29 11:44:01 +1100172 __giveup_fpu(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100173 msr_check_and_clear(MSR_FP);
Anton Blanchard98da5812015-10-29 11:44:01 +1100174}
175EXPORT_SYMBOL(giveup_fpu);
176
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000177/*
178 * Make sure the floating-point register state in the
179 * the thread_struct is up to date for task tsk.
180 */
181void flush_fp_to_thread(struct task_struct *tsk)
182{
183 if (tsk->thread.regs) {
184 /*
185 * We need to disable preemption here because if we didn't,
186 * another process could get scheduled after the regs->msr
187 * test but before we have finished saving the FP registers
188 * to the thread_struct. That process could take over the
189 * FPU, and then when we get scheduled again we would store
190 * bogus values for the remaining FP registers.
191 */
192 preempt_disable();
193 if (tsk->thread.regs->msr & MSR_FP) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000194 /*
195 * This should only ever be called for current or
196 * for a stopped child process. Since we save away
Anton Blanchardaf1bbc32015-10-29 11:43:57 +1100197 * the FP register state on context switch,
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000198 * there is something wrong if a stopped child appears
199 * to still have its FP state in the CPU registers.
200 */
201 BUG_ON(tsk != current);
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100202 giveup_fpu(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000203 }
204 preempt_enable();
205 }
206}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000207EXPORT_SYMBOL_GPL(flush_fp_to_thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000208
209void enable_kernel_fp(void)
210{
Cyril Bure909fb82016-09-23 16:18:11 +1000211 unsigned long cpumsr;
212
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000213 WARN_ON(preemptible());
214
Cyril Bure909fb82016-09-23 16:18:11 +1000215 cpumsr = msr_check_and_set(MSR_FP);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100216
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100217 if (current->thread.regs && (current->thread.regs->msr & MSR_FP)) {
218 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000219 /*
220 * If a thread has already been reclaimed then the
221 * checkpointed registers are on the CPU but have definitely
222 * been saved by the reclaim code. Don't need to and *cannot*
223 * giveup as this would save to the 'live' structure not the
224 * checkpointed structure.
225 */
226 if(!msr_tm_active(cpumsr) && msr_tm_active(current->thread.regs->msr))
227 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100228 __giveup_fpu(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100229 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000230}
231EXPORT_SYMBOL(enable_kernel_fp);
Cyril Bur70fe3d92016-02-29 17:53:47 +1100232
233static int restore_fp(struct task_struct *tsk) {
Cyril Burdc16b552016-09-23 16:18:08 +1000234 if (tsk->thread.load_fp || msr_tm_active(tsk->thread.regs->msr)) {
Cyril Bur70fe3d92016-02-29 17:53:47 +1100235 load_fp_state(&current->thread.fp_state);
236 current->thread.load_fp++;
237 return 1;
238 }
239 return 0;
240}
241#else
242static int restore_fp(struct task_struct *tsk) { return 0; }
Anton Blanchardd1e1cf22015-10-29 11:44:11 +1100243#endif /* CONFIG_PPC_FPU */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000244
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000245#ifdef CONFIG_ALTIVEC
Cyril Bur70fe3d92016-02-29 17:53:47 +1100246#define loadvec(thr) ((thr).load_vec)
247
Cyril Bur6f515d82016-02-29 17:53:50 +1100248static void __giveup_altivec(struct task_struct *tsk)
249{
Anton Blanchard8eb98032016-05-29 22:03:50 +1000250 unsigned long msr;
251
Cyril Bur6f515d82016-02-29 17:53:50 +1100252 save_altivec(tsk);
Anton Blanchard8eb98032016-05-29 22:03:50 +1000253 msr = tsk->thread.regs->msr;
254 msr &= ~MSR_VEC;
Cyril Bur6f515d82016-02-29 17:53:50 +1100255#ifdef CONFIG_VSX
256 if (cpu_has_feature(CPU_FTR_VSX))
Anton Blanchard8eb98032016-05-29 22:03:50 +1000257 msr &= ~MSR_VSX;
Cyril Bur6f515d82016-02-29 17:53:50 +1100258#endif
Anton Blanchard8eb98032016-05-29 22:03:50 +1000259 tsk->thread.regs->msr = msr;
Cyril Bur6f515d82016-02-29 17:53:50 +1100260}
261
Anton Blanchard98da5812015-10-29 11:44:01 +1100262void giveup_altivec(struct task_struct *tsk)
263{
Anton Blanchard98da5812015-10-29 11:44:01 +1100264 check_if_tm_restore_required(tsk);
265
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100266 msr_check_and_set(MSR_VEC);
Anton Blanchard98da5812015-10-29 11:44:01 +1100267 __giveup_altivec(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100268 msr_check_and_clear(MSR_VEC);
Anton Blanchard98da5812015-10-29 11:44:01 +1100269}
270EXPORT_SYMBOL(giveup_altivec);
271
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000272void enable_kernel_altivec(void)
273{
Cyril Bure909fb82016-09-23 16:18:11 +1000274 unsigned long cpumsr;
275
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000276 WARN_ON(preemptible());
277
Cyril Bure909fb82016-09-23 16:18:11 +1000278 cpumsr = msr_check_and_set(MSR_VEC);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100279
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100280 if (current->thread.regs && (current->thread.regs->msr & MSR_VEC)) {
281 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000282 /*
283 * If a thread has already been reclaimed then the
284 * checkpointed registers are on the CPU but have definitely
285 * been saved by the reclaim code. Don't need to and *cannot*
286 * giveup as this would save to the 'live' structure not the
287 * checkpointed structure.
288 */
289 if(!msr_tm_active(cpumsr) && msr_tm_active(current->thread.regs->msr))
290 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100291 __giveup_altivec(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100292 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000293}
294EXPORT_SYMBOL(enable_kernel_altivec);
295
296/*
297 * Make sure the VMX/Altivec register state in the
298 * the thread_struct is up to date for task tsk.
299 */
300void flush_altivec_to_thread(struct task_struct *tsk)
301{
302 if (tsk->thread.regs) {
303 preempt_disable();
304 if (tsk->thread.regs->msr & MSR_VEC) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000305 BUG_ON(tsk != current);
Anton Blanchardb86fd2b2015-10-29 11:43:58 +1100306 giveup_altivec(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000307 }
308 preempt_enable();
309 }
310}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000311EXPORT_SYMBOL_GPL(flush_altivec_to_thread);
Cyril Bur70fe3d92016-02-29 17:53:47 +1100312
313static int restore_altivec(struct task_struct *tsk)
314{
Cyril Burdc16b552016-09-23 16:18:08 +1000315 if (cpu_has_feature(CPU_FTR_ALTIVEC) &&
316 (tsk->thread.load_vec || msr_tm_active(tsk->thread.regs->msr))) {
Cyril Bur70fe3d92016-02-29 17:53:47 +1100317 load_vr_state(&tsk->thread.vr_state);
318 tsk->thread.used_vr = 1;
319 tsk->thread.load_vec++;
320
321 return 1;
322 }
323 return 0;
324}
325#else
326#define loadvec(thr) 0
327static inline int restore_altivec(struct task_struct *tsk) { return 0; }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000328#endif /* CONFIG_ALTIVEC */
329
Michael Neulingce48b212008-06-25 14:07:18 +1000330#ifdef CONFIG_VSX
Cyril Burbf6a4d52016-02-29 17:53:51 +1100331static void __giveup_vsx(struct task_struct *tsk)
Anton Blancharda7d623d2015-10-29 11:44:02 +1100332{
Anton Blancharda7d623d2015-10-29 11:44:02 +1100333 if (tsk->thread.regs->msr & MSR_FP)
334 __giveup_fpu(tsk);
335 if (tsk->thread.regs->msr & MSR_VEC)
336 __giveup_altivec(tsk);
Cyril Burbf6a4d52016-02-29 17:53:51 +1100337 tsk->thread.regs->msr &= ~MSR_VSX;
338}
339
340static void giveup_vsx(struct task_struct *tsk)
341{
342 check_if_tm_restore_required(tsk);
343
344 msr_check_and_set(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blancharda7d623d2015-10-29 11:44:02 +1100345 __giveup_vsx(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100346 msr_check_and_clear(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blancharda7d623d2015-10-29 11:44:02 +1100347}
Cyril Burbf6a4d52016-02-29 17:53:51 +1100348
349static void save_vsx(struct task_struct *tsk)
350{
351 if (tsk->thread.regs->msr & MSR_FP)
352 save_fpu(tsk);
353 if (tsk->thread.regs->msr & MSR_VEC)
354 save_altivec(tsk);
355}
Anton Blancharda7d623d2015-10-29 11:44:02 +1100356
Michael Neulingce48b212008-06-25 14:07:18 +1000357void enable_kernel_vsx(void)
358{
Cyril Bure909fb82016-09-23 16:18:11 +1000359 unsigned long cpumsr;
360
Michael Neulingce48b212008-06-25 14:07:18 +1000361 WARN_ON(preemptible());
362
Cyril Bure909fb82016-09-23 16:18:11 +1000363 cpumsr = msr_check_and_set(MSR_FP|MSR_VEC|MSR_VSX);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100364
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100365 if (current->thread.regs && (current->thread.regs->msr & MSR_VSX)) {
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100366 check_if_tm_restore_required(current);
Cyril Bure909fb82016-09-23 16:18:11 +1000367 /*
368 * If a thread has already been reclaimed then the
369 * checkpointed registers are on the CPU but have definitely
370 * been saved by the reclaim code. Don't need to and *cannot*
371 * giveup as this would save to the 'live' structure not the
372 * checkpointed structure.
373 */
374 if(!msr_tm_active(cpumsr) && msr_tm_active(current->thread.regs->msr))
375 return;
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100376 if (current->thread.regs->msr & MSR_FP)
377 __giveup_fpu(current);
378 if (current->thread.regs->msr & MSR_VEC)
379 __giveup_altivec(current);
380 __giveup_vsx(current);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100381 }
Michael Neulingce48b212008-06-25 14:07:18 +1000382}
383EXPORT_SYMBOL(enable_kernel_vsx);
Michael Neulingce48b212008-06-25 14:07:18 +1000384
385void flush_vsx_to_thread(struct task_struct *tsk)
386{
387 if (tsk->thread.regs) {
388 preempt_disable();
389 if (tsk->thread.regs->msr & MSR_VSX) {
Michael Neulingce48b212008-06-25 14:07:18 +1000390 BUG_ON(tsk != current);
Michael Neulingce48b212008-06-25 14:07:18 +1000391 giveup_vsx(tsk);
392 }
393 preempt_enable();
394 }
395}
Paul Mackerrasde56a942011-06-29 00:21:34 +0000396EXPORT_SYMBOL_GPL(flush_vsx_to_thread);
Cyril Bur70fe3d92016-02-29 17:53:47 +1100397
398static int restore_vsx(struct task_struct *tsk)
399{
400 if (cpu_has_feature(CPU_FTR_VSX)) {
401 tsk->thread.used_vsr = 1;
402 return 1;
403 }
404
405 return 0;
406}
407#else
408static inline int restore_vsx(struct task_struct *tsk) { return 0; }
Cyril Burbf6a4d52016-02-29 17:53:51 +1100409static inline void save_vsx(struct task_struct *tsk) { }
Michael Neulingce48b212008-06-25 14:07:18 +1000410#endif /* CONFIG_VSX */
411
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000412#ifdef CONFIG_SPE
Anton Blanchard98da5812015-10-29 11:44:01 +1100413void giveup_spe(struct task_struct *tsk)
414{
Anton Blanchard98da5812015-10-29 11:44:01 +1100415 check_if_tm_restore_required(tsk);
416
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100417 msr_check_and_set(MSR_SPE);
Anton Blanchard98da5812015-10-29 11:44:01 +1100418 __giveup_spe(tsk);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100419 msr_check_and_clear(MSR_SPE);
Anton Blanchard98da5812015-10-29 11:44:01 +1100420}
421EXPORT_SYMBOL(giveup_spe);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000422
423void enable_kernel_spe(void)
424{
425 WARN_ON(preemptible());
426
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100427 msr_check_and_set(MSR_SPE);
Anton Blanchard611b0e52015-10-29 11:43:59 +1100428
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100429 if (current->thread.regs && (current->thread.regs->msr & MSR_SPE)) {
430 check_if_tm_restore_required(current);
Anton Blancharda0e72cf2015-10-29 11:44:04 +1100431 __giveup_spe(current);
Anton Blanchardd64d02c2015-12-10 20:04:05 +1100432 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000433}
434EXPORT_SYMBOL(enable_kernel_spe);
435
436void flush_spe_to_thread(struct task_struct *tsk)
437{
438 if (tsk->thread.regs) {
439 preempt_disable();
440 if (tsk->thread.regs->msr & MSR_SPE) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000441 BUG_ON(tsk != current);
yu liu685659e2011-06-14 18:34:25 -0500442 tsk->thread.spefscr = mfspr(SPRN_SPEFSCR);
Kumar Gala0ee6c152007-08-28 21:15:53 -0500443 giveup_spe(tsk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000444 }
445 preempt_enable();
446 }
447}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000448#endif /* CONFIG_SPE */
449
Anton Blanchardc2085052015-10-29 11:44:08 +1100450static unsigned long msr_all_available;
451
452static int __init init_msr_all_available(void)
453{
454#ifdef CONFIG_PPC_FPU
455 msr_all_available |= MSR_FP;
456#endif
457#ifdef CONFIG_ALTIVEC
458 if (cpu_has_feature(CPU_FTR_ALTIVEC))
459 msr_all_available |= MSR_VEC;
460#endif
461#ifdef CONFIG_VSX
462 if (cpu_has_feature(CPU_FTR_VSX))
463 msr_all_available |= MSR_VSX;
464#endif
465#ifdef CONFIG_SPE
466 if (cpu_has_feature(CPU_FTR_SPE))
467 msr_all_available |= MSR_SPE;
468#endif
469
470 return 0;
471}
472early_initcall(init_msr_all_available);
473
474void giveup_all(struct task_struct *tsk)
475{
476 unsigned long usermsr;
477
478 if (!tsk->thread.regs)
479 return;
480
481 usermsr = tsk->thread.regs->msr;
482
483 if ((usermsr & msr_all_available) == 0)
484 return;
485
486 msr_check_and_set(msr_all_available);
Cyril Burb0f16b42016-09-23 16:18:09 +1000487 check_if_tm_restore_required(tsk);
Anton Blanchardc2085052015-10-29 11:44:08 +1100488
489#ifdef CONFIG_PPC_FPU
490 if (usermsr & MSR_FP)
491 __giveup_fpu(tsk);
492#endif
493#ifdef CONFIG_ALTIVEC
494 if (usermsr & MSR_VEC)
495 __giveup_altivec(tsk);
496#endif
497#ifdef CONFIG_VSX
498 if (usermsr & MSR_VSX)
499 __giveup_vsx(tsk);
500#endif
501#ifdef CONFIG_SPE
502 if (usermsr & MSR_SPE)
503 __giveup_spe(tsk);
504#endif
505
506 msr_check_and_clear(msr_all_available);
507}
508EXPORT_SYMBOL(giveup_all);
509
Cyril Bur70fe3d92016-02-29 17:53:47 +1100510void restore_math(struct pt_regs *regs)
511{
512 unsigned long msr;
513
Cyril Burdc16b552016-09-23 16:18:08 +1000514 if (!msr_tm_active(regs->msr) &&
515 !current->thread.load_fp && !loadvec(current->thread))
Cyril Bur70fe3d92016-02-29 17:53:47 +1100516 return;
517
518 msr = regs->msr;
519 msr_check_and_set(msr_all_available);
520
521 /*
522 * Only reload if the bit is not set in the user MSR, the bit BEING set
523 * indicates that the registers are hot
524 */
525 if ((!(msr & MSR_FP)) && restore_fp(current))
526 msr |= MSR_FP | current->thread.fpexc_mode;
527
528 if ((!(msr & MSR_VEC)) && restore_altivec(current))
529 msr |= MSR_VEC;
530
531 if ((msr & (MSR_FP | MSR_VEC)) == (MSR_FP | MSR_VEC) &&
532 restore_vsx(current)) {
533 msr |= MSR_VSX;
534 }
535
536 msr_check_and_clear(msr_all_available);
537
538 regs->msr = msr;
539}
540
Cyril Burde2a20a2016-02-29 17:53:48 +1100541void save_all(struct task_struct *tsk)
542{
543 unsigned long usermsr;
544
545 if (!tsk->thread.regs)
546 return;
547
548 usermsr = tsk->thread.regs->msr;
549
550 if ((usermsr & msr_all_available) == 0)
551 return;
552
553 msr_check_and_set(msr_all_available);
554
Cyril Burbf6a4d52016-02-29 17:53:51 +1100555 /*
556 * Saving the way the register space is in hardware, save_vsx boils
557 * down to a save_fpu() and save_altivec()
558 */
559 if (usermsr & MSR_VSX) {
560 save_vsx(tsk);
561 } else {
562 if (usermsr & MSR_FP)
563 save_fpu(tsk);
Cyril Burde2a20a2016-02-29 17:53:48 +1100564
Cyril Burbf6a4d52016-02-29 17:53:51 +1100565 if (usermsr & MSR_VEC)
566 save_altivec(tsk);
567 }
Cyril Burde2a20a2016-02-29 17:53:48 +1100568
569 if (usermsr & MSR_SPE)
570 __giveup_spe(tsk);
571
572 msr_check_and_clear(msr_all_available);
573}
574
Anton Blanchard579e6332015-10-29 11:44:09 +1100575void flush_all_to_thread(struct task_struct *tsk)
576{
577 if (tsk->thread.regs) {
578 preempt_disable();
579 BUG_ON(tsk != current);
Cyril Burde2a20a2016-02-29 17:53:48 +1100580 save_all(tsk);
Anton Blanchard579e6332015-10-29 11:44:09 +1100581
582#ifdef CONFIG_SPE
583 if (tsk->thread.regs->msr & MSR_SPE)
584 tsk->thread.spefscr = mfspr(SPRN_SPEFSCR);
585#endif
586
587 preempt_enable();
588 }
589}
590EXPORT_SYMBOL(flush_all_to_thread);
591
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000592#ifdef CONFIG_PPC_ADV_DEBUG_REGS
593void do_send_trap(struct pt_regs *regs, unsigned long address,
594 unsigned long error_code, int signal_code, int breakpt)
595{
596 siginfo_t info;
597
Ananth N Mavinakayanahalli41ab5262012-08-23 21:27:09 +0000598 current->thread.trap_nr = signal_code;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000599 if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
600 11, SIGSEGV) == NOTIFY_STOP)
601 return;
602
603 /* Deliver the signal to userspace */
604 info.si_signo = SIGTRAP;
605 info.si_errno = breakpt; /* breakpoint or watchpoint id */
606 info.si_code = signal_code;
607 info.si_addr = (void __user *)address;
608 force_sig_info(SIGTRAP, &info, current);
609}
610#else /* !CONFIG_PPC_ADV_DEBUG_REGS */
Michael Neuling9422de32012-12-20 14:06:44 +0000611void do_break (struct pt_regs *regs, unsigned long address,
Luis Machadod6a61bf2008-07-24 02:10:41 +1000612 unsigned long error_code)
613{
614 siginfo_t info;
615
Ananth N Mavinakayanahalli41ab5262012-08-23 21:27:09 +0000616 current->thread.trap_nr = TRAP_HWBKPT;
Luis Machadod6a61bf2008-07-24 02:10:41 +1000617 if (notify_die(DIE_DABR_MATCH, "dabr_match", regs, error_code,
618 11, SIGSEGV) == NOTIFY_STOP)
619 return;
620
Michael Neuling9422de32012-12-20 14:06:44 +0000621 if (debugger_break_match(regs))
Luis Machadod6a61bf2008-07-24 02:10:41 +1000622 return;
623
Michael Neuling9422de32012-12-20 14:06:44 +0000624 /* Clear the breakpoint */
625 hw_breakpoint_disable();
Luis Machadod6a61bf2008-07-24 02:10:41 +1000626
627 /* Deliver the signal to userspace */
628 info.si_signo = SIGTRAP;
629 info.si_errno = 0;
630 info.si_code = TRAP_HWBKPT;
631 info.si_addr = (void __user *)address;
632 force_sig_info(SIGTRAP, &info, current);
633}
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000634#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
Luis Machadod6a61bf2008-07-24 02:10:41 +1000635
Michael Neuling9422de32012-12-20 14:06:44 +0000636static DEFINE_PER_CPU(struct arch_hw_breakpoint, current_brk);
Michael Ellermana2ceff52008-03-28 19:11:48 +1100637
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000638#ifdef CONFIG_PPC_ADV_DEBUG_REGS
639/*
640 * Set the debug registers back to their default "safe" values.
641 */
642static void set_debug_reg_defaults(struct thread_struct *thread)
643{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530644 thread->debug.iac1 = thread->debug.iac2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000645#if CONFIG_PPC_ADV_DEBUG_IACS > 2
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530646 thread->debug.iac3 = thread->debug.iac4 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000647#endif
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530648 thread->debug.dac1 = thread->debug.dac2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000649#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530650 thread->debug.dvc1 = thread->debug.dvc2 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000651#endif
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530652 thread->debug.dbcr0 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000653#ifdef CONFIG_BOOKE
654 /*
655 * Force User/Supervisor bits to b11 (user-only MSR[PR]=1)
656 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530657 thread->debug.dbcr1 = DBCR1_IAC1US | DBCR1_IAC2US |
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000658 DBCR1_IAC3US | DBCR1_IAC4US;
659 /*
660 * Force Data Address Compare User/Supervisor bits to be User-only
661 * (0b11 MSR[PR]=1) and set all other bits in DBCR2 register to be 0.
662 */
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530663 thread->debug.dbcr2 = DBCR2_DAC1US | DBCR2_DAC2US;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000664#else
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530665 thread->debug.dbcr1 = 0;
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000666#endif
667}
668
Scott Woodf5f97212013-11-22 15:52:29 -0600669static void prime_debug_regs(struct debug_reg *debug)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000670{
Scott Wood6cecf762013-05-13 14:14:53 +0000671 /*
672 * We could have inherited MSR_DE from userspace, since
673 * it doesn't get cleared on exception entry. Make sure
674 * MSR_DE is clear before we enable any debug events.
675 */
676 mtmsr(mfmsr() & ~MSR_DE);
677
Scott Woodf5f97212013-11-22 15:52:29 -0600678 mtspr(SPRN_IAC1, debug->iac1);
679 mtspr(SPRN_IAC2, debug->iac2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000680#if CONFIG_PPC_ADV_DEBUG_IACS > 2
Scott Woodf5f97212013-11-22 15:52:29 -0600681 mtspr(SPRN_IAC3, debug->iac3);
682 mtspr(SPRN_IAC4, debug->iac4);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000683#endif
Scott Woodf5f97212013-11-22 15:52:29 -0600684 mtspr(SPRN_DAC1, debug->dac1);
685 mtspr(SPRN_DAC2, debug->dac2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000686#if CONFIG_PPC_ADV_DEBUG_DVCS > 0
Scott Woodf5f97212013-11-22 15:52:29 -0600687 mtspr(SPRN_DVC1, debug->dvc1);
688 mtspr(SPRN_DVC2, debug->dvc2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000689#endif
Scott Woodf5f97212013-11-22 15:52:29 -0600690 mtspr(SPRN_DBCR0, debug->dbcr0);
691 mtspr(SPRN_DBCR1, debug->dbcr1);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000692#ifdef CONFIG_BOOKE
Scott Woodf5f97212013-11-22 15:52:29 -0600693 mtspr(SPRN_DBCR2, debug->dbcr2);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000694#endif
695}
696/*
697 * Unless neither the old or new thread are making use of the
698 * debug registers, set the debug registers from the values
699 * stored in the new thread.
700 */
Scott Woodf5f97212013-11-22 15:52:29 -0600701void switch_booke_debug_regs(struct debug_reg *new_debug)
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000702{
Bharat Bhushan51ae8d42013-07-04 11:45:46 +0530703 if ((current->thread.debug.dbcr0 & DBCR0_IDM)
Scott Woodf5f97212013-11-22 15:52:29 -0600704 || (new_debug->dbcr0 & DBCR0_IDM))
705 prime_debug_regs(new_debug);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000706}
Bharat Bhushan3743c9b2013-07-04 12:27:44 +0530707EXPORT_SYMBOL_GPL(switch_booke_debug_regs);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000708#else /* !CONFIG_PPC_ADV_DEBUG_REGS */
K.Prasade0780b72011-02-10 04:44:35 +0000709#ifndef CONFIG_HAVE_HW_BREAKPOINT
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000710static void set_debug_reg_defaults(struct thread_struct *thread)
711{
Michael Neuling9422de32012-12-20 14:06:44 +0000712 thread->hw_brk.address = 0;
713 thread->hw_brk.type = 0;
Michael Neulingb9818c32013-01-10 14:25:34 +0000714 set_breakpoint(&thread->hw_brk);
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000715}
K.Prasade0780b72011-02-10 04:44:35 +0000716#endif /* !CONFIG_HAVE_HW_BREAKPOINT */
Dave Kleikamp3bffb652010-02-08 11:51:18 +0000717#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
718
Dave Kleikamp172ae2e2010-02-08 11:50:57 +0000719#ifdef CONFIG_PPC_ADV_DEBUG_REGS
Michael Neuling9422de32012-12-20 14:06:44 +0000720static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
721{
Benjamin Herrenschmidtc6c9eac2009-09-08 14:16:58 +0000722 mtspr(SPRN_DAC1, dabr);
Dave Kleikamp221c1852010-03-05 10:43:24 +0000723#ifdef CONFIG_PPC_47x
724 isync();
725#endif
Michael Neuling9422de32012-12-20 14:06:44 +0000726 return 0;
727}
Benjamin Herrenschmidtc6c9eac2009-09-08 14:16:58 +0000728#elif defined(CONFIG_PPC_BOOK3S)
Michael Neuling9422de32012-12-20 14:06:44 +0000729static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
730{
Michael Ellermancab0af92005-11-03 15:30:49 +1100731 mtspr(SPRN_DABR, dabr);
Michael Neuling82a9f162013-05-16 20:27:31 +0000732 if (cpu_has_feature(CPU_FTR_DABRX))
733 mtspr(SPRN_DABRX, dabrx);
Michael Ellermancab0af92005-11-03 15:30:49 +1100734 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000735}
Christophe Leroy4ad86222016-11-29 09:52:15 +0100736#elif defined(CONFIG_PPC_8xx)
737static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
738{
739 unsigned long addr = dabr & ~HW_BRK_TYPE_DABR;
740 unsigned long lctrl1 = 0x90000000; /* compare type: equal on E & F */
741 unsigned long lctrl2 = 0x8e000002; /* watchpoint 1 on cmp E | F */
742
743 if ((dabr & HW_BRK_TYPE_RDWR) == HW_BRK_TYPE_READ)
744 lctrl1 |= 0xa0000;
745 else if ((dabr & HW_BRK_TYPE_RDWR) == HW_BRK_TYPE_WRITE)
746 lctrl1 |= 0xf0000;
747 else if ((dabr & HW_BRK_TYPE_RDWR) == 0)
748 lctrl2 = 0;
749
750 mtspr(SPRN_LCTRL2, 0);
751 mtspr(SPRN_CMPE, addr);
752 mtspr(SPRN_CMPF, addr + 4);
753 mtspr(SPRN_LCTRL1, lctrl1);
754 mtspr(SPRN_LCTRL2, lctrl2);
755
756 return 0;
757}
Michael Neuling9422de32012-12-20 14:06:44 +0000758#else
759static inline int __set_dabr(unsigned long dabr, unsigned long dabrx)
760{
761 return -EINVAL;
762}
763#endif
764
765static inline int set_dabr(struct arch_hw_breakpoint *brk)
766{
767 unsigned long dabr, dabrx;
768
769 dabr = brk->address | (brk->type & HW_BRK_TYPE_DABR);
770 dabrx = ((brk->type >> 3) & 0x7);
771
772 if (ppc_md.set_dabr)
773 return ppc_md.set_dabr(dabr, dabrx);
774
775 return __set_dabr(dabr, dabrx);
776}
777
Michael Neulingbf99de32012-12-20 14:06:45 +0000778static inline int set_dawr(struct arch_hw_breakpoint *brk)
779{
Michael Neuling05d694e2013-01-24 15:02:58 +0000780 unsigned long dawr, dawrx, mrd;
Michael Neulingbf99de32012-12-20 14:06:45 +0000781
782 dawr = brk->address;
783
784 dawrx = (brk->type & (HW_BRK_TYPE_READ | HW_BRK_TYPE_WRITE)) \
785 << (63 - 58); //* read/write bits */
786 dawrx |= ((brk->type & (HW_BRK_TYPE_TRANSLATE)) >> 2) \
787 << (63 - 59); //* translate */
788 dawrx |= (brk->type & (HW_BRK_TYPE_PRIV_ALL)) \
789 >> 3; //* PRIM bits */
Michael Neuling05d694e2013-01-24 15:02:58 +0000790 /* dawr length is stored in field MDR bits 48:53. Matches range in
791 doublewords (64 bits) baised by -1 eg. 0b000000=1DW and
792 0b111111=64DW.
793 brk->len is in bytes.
794 This aligns up to double word size, shifts and does the bias.
795 */
796 mrd = ((brk->len + 7) >> 3) - 1;
797 dawrx |= (mrd & 0x3f) << (63 - 53);
Michael Neulingbf99de32012-12-20 14:06:45 +0000798
799 if (ppc_md.set_dawr)
800 return ppc_md.set_dawr(dawr, dawrx);
801 mtspr(SPRN_DAWR, dawr);
802 mtspr(SPRN_DAWRX, dawrx);
803 return 0;
804}
805
Paul Gortmaker21f58502014-04-29 15:25:17 -0400806void __set_breakpoint(struct arch_hw_breakpoint *brk)
Michael Neuling9422de32012-12-20 14:06:44 +0000807{
Christoph Lameter69111ba2014-10-21 15:23:25 -0500808 memcpy(this_cpu_ptr(&current_brk), brk, sizeof(*brk));
Michael Neuling9422de32012-12-20 14:06:44 +0000809
Michael Neulingbf99de32012-12-20 14:06:45 +0000810 if (cpu_has_feature(CPU_FTR_DAWR))
Paul Gortmaker04c32a52014-04-29 15:25:16 -0400811 set_dawr(brk);
812 else
813 set_dabr(brk);
Michael Neuling9422de32012-12-20 14:06:44 +0000814}
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000815
Paul Gortmaker21f58502014-04-29 15:25:17 -0400816void set_breakpoint(struct arch_hw_breakpoint *brk)
817{
818 preempt_disable();
819 __set_breakpoint(brk);
820 preempt_enable();
821}
822
Paul Mackerras06d67d52005-10-10 22:29:05 +1000823#ifdef CONFIG_PPC64
824DEFINE_PER_CPU(struct cpu_usage, cpu_usage_array);
Paul Mackerras06d67d52005-10-10 22:29:05 +1000825#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000826
Michael Neuling9422de32012-12-20 14:06:44 +0000827static inline bool hw_brk_match(struct arch_hw_breakpoint *a,
828 struct arch_hw_breakpoint *b)
829{
830 if (a->address != b->address)
831 return false;
832 if (a->type != b->type)
833 return false;
834 if (a->len != b->len)
835 return false;
836 return true;
837}
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100838
Michael Neulingfb096922013-02-13 16:21:37 +0000839#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Cyril Bur5d176f72016-09-14 18:02:16 +1000840
841static inline bool tm_enabled(struct task_struct *tsk)
842{
843 return tsk && tsk->thread.regs && (tsk->thread.regs->msr & MSR_TM);
844}
845
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100846static void tm_reclaim_thread(struct thread_struct *thr,
847 struct thread_info *ti, uint8_t cause)
848{
Michael Neuling7f821fc2015-11-19 15:44:45 +1100849 /*
850 * Use the current MSR TM suspended bit to track if we have
851 * checkpointed state outstanding.
852 * On signal delivery, we'd normally reclaim the checkpointed
853 * state to obtain stack pointer (see:get_tm_stackpointer()).
854 * This will then directly return to userspace without going
855 * through __switch_to(). However, if the stack frame is bad,
856 * we need to exit this thread which calls __switch_to() which
857 * will again attempt to reclaim the already saved tm state.
858 * Hence we need to check that we've not already reclaimed
859 * this state.
860 * We do this using the current MSR, rather tracking it in
861 * some specific thread_struct bit, as it has the additional
Michael Ellerman027dfac2016-06-01 16:34:37 +1000862 * benefit of checking for a potential TM bad thing exception.
Michael Neuling7f821fc2015-11-19 15:44:45 +1100863 */
864 if (!MSR_TM_SUSPENDED(mfmsr()))
865 return;
866
Michael Neulingf48e91e2017-05-08 17:16:26 +1000867 /*
868 * If we are in a transaction and FP is off then we can't have
869 * used FP inside that transaction. Hence the checkpointed
870 * state is the same as the live state. We need to copy the
871 * live state to the checkpointed state so that when the
872 * transaction is restored, the checkpointed state is correct
873 * and the aborted transaction sees the correct state. We use
874 * ckpt_regs.msr here as that's what tm_reclaim will use to
875 * determine if it's going to write the checkpointed state or
876 * not. So either this will write the checkpointed registers,
877 * or reclaim will. Similarly for VMX.
878 */
879 if ((thr->ckpt_regs.msr & MSR_FP) == 0)
880 memcpy(&thr->ckfp_state, &thr->fp_state,
881 sizeof(struct thread_fp_state));
882 if ((thr->ckpt_regs.msr & MSR_VEC) == 0)
883 memcpy(&thr->ckvr_state, &thr->vr_state,
884 sizeof(struct thread_vr_state));
885
Cyril Burdc310662016-09-23 16:18:24 +1000886 giveup_all(container_of(thr, struct task_struct, thread));
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100887
Cyril Burdc310662016-09-23 16:18:24 +1000888 tm_reclaim(thr, thr->ckpt_regs.msr, cause);
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100889}
890
891void tm_reclaim_current(uint8_t cause)
892{
893 tm_enable();
894 tm_reclaim_thread(&current->thread, current_thread_info(), cause);
895}
896
Michael Neulingfb096922013-02-13 16:21:37 +0000897static inline void tm_reclaim_task(struct task_struct *tsk)
898{
899 /* We have to work out if we're switching from/to a task that's in the
900 * middle of a transaction.
901 *
902 * In switching we need to maintain a 2nd register state as
903 * oldtask->thread.ckpt_regs. We tm_reclaim(oldproc); this saves the
Cyril Bur000ec282016-09-23 16:18:25 +1000904 * checkpointed (tbegin) state in ckpt_regs, ckfp_state and
905 * ckvr_state
Michael Neulingfb096922013-02-13 16:21:37 +0000906 *
907 * We also context switch (save) TFHAR/TEXASR/TFIAR in here.
908 */
909 struct thread_struct *thr = &tsk->thread;
910
911 if (!thr->regs)
912 return;
913
914 if (!MSR_TM_ACTIVE(thr->regs->msr))
915 goto out_and_saveregs;
916
Michael Neulingfb096922013-02-13 16:21:37 +0000917 TM_DEBUG("--- tm_reclaim on pid %d (NIP=%lx, "
918 "ccr=%lx, msr=%lx, trap=%lx)\n",
919 tsk->pid, thr->regs->nip,
920 thr->regs->ccr, thr->regs->msr,
921 thr->regs->trap);
922
Paul Mackerrasd31626f2014-01-13 15:56:29 +1100923 tm_reclaim_thread(thr, task_thread_info(tsk), TM_CAUSE_RESCHED);
Michael Neulingfb096922013-02-13 16:21:37 +0000924
925 TM_DEBUG("--- tm_reclaim on pid %d complete\n",
926 tsk->pid);
927
928out_and_saveregs:
929 /* Always save the regs here, even if a transaction's not active.
930 * This context-switches a thread's TM info SPRs. We do it here to
931 * be consistent with the restore path (in recheckpoint) which
932 * cannot happen later in _switch().
933 */
934 tm_save_sprs(thr);
935}
936
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100937extern void __tm_recheckpoint(struct thread_struct *thread,
938 unsigned long orig_msr);
939
940void tm_recheckpoint(struct thread_struct *thread,
941 unsigned long orig_msr)
942{
943 unsigned long flags;
944
Cyril Bur5d176f72016-09-14 18:02:16 +1000945 if (!(thread->regs->msr & MSR_TM))
946 return;
947
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100948 /* We really can't be interrupted here as the TEXASR registers can't
949 * change and later in the trecheckpoint code, we have a userspace R1.
950 * So let's hard disable over this region.
951 */
952 local_irq_save(flags);
953 hard_irq_disable();
954
955 /* The TM SPRs are restored here, so that TEXASR.FS can be set
956 * before the trecheckpoint and no explosion occurs.
957 */
958 tm_restore_sprs(thread);
959
960 __tm_recheckpoint(thread, orig_msr);
961
962 local_irq_restore(flags);
963}
964
Michael Neulingbc2a9402013-02-13 16:21:40 +0000965static inline void tm_recheckpoint_new_task(struct task_struct *new)
Michael Neulingfb096922013-02-13 16:21:37 +0000966{
967 unsigned long msr;
968
969 if (!cpu_has_feature(CPU_FTR_TM))
970 return;
971
972 /* Recheckpoint the registers of the thread we're about to switch to.
973 *
974 * If the task was using FP, we non-lazily reload both the original and
975 * the speculative FP register states. This is because the kernel
976 * doesn't see if/when a TM rollback occurs, so if we take an FP
Cyril Burdc310662016-09-23 16:18:24 +1000977 * unavailable later, we are unable to determine which set of FP regs
Michael Neulingfb096922013-02-13 16:21:37 +0000978 * need to be restored.
979 */
Cyril Bur5d176f72016-09-14 18:02:16 +1000980 if (!tm_enabled(new))
Michael Neulingfb096922013-02-13 16:21:37 +0000981 return;
982
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100983 if (!MSR_TM_ACTIVE(new->thread.regs->msr)){
984 tm_restore_sprs(&new->thread);
Michael Neulingfb096922013-02-13 16:21:37 +0000985 return;
Michael Neulinge6b8fd02014-04-04 20:19:48 +1100986 }
Anshuman Khandual829023d2015-07-06 16:24:10 +0530987 msr = new->thread.ckpt_regs.msr;
Michael Neulingfb096922013-02-13 16:21:37 +0000988 /* Recheckpoint to restore original checkpointed register state. */
989 TM_DEBUG("*** tm_recheckpoint of pid %d "
990 "(new->msr 0x%lx, new->origmsr 0x%lx)\n",
991 new->pid, new->thread.regs->msr, msr);
992
Michael Neulingfb096922013-02-13 16:21:37 +0000993 tm_recheckpoint(&new->thread, msr);
994
Cyril Burdc310662016-09-23 16:18:24 +1000995 /*
996 * The checkpointed state has been restored but the live state has
997 * not, ensure all the math functionality is turned off to trigger
998 * restore_math() to reload.
999 */
1000 new->thread.regs->msr &= ~(MSR_FP | MSR_VEC | MSR_VSX);
Michael Neulingfb096922013-02-13 16:21:37 +00001001
1002 TM_DEBUG("*** tm_recheckpoint of pid %d complete "
1003 "(kernel msr 0x%lx)\n",
1004 new->pid, mfmsr());
1005}
1006
Cyril Burdc310662016-09-23 16:18:24 +10001007static inline void __switch_to_tm(struct task_struct *prev,
1008 struct task_struct *new)
Michael Neulingfb096922013-02-13 16:21:37 +00001009{
1010 if (cpu_has_feature(CPU_FTR_TM)) {
Cyril Bur5d176f72016-09-14 18:02:16 +10001011 if (tm_enabled(prev) || tm_enabled(new))
1012 tm_enable();
1013
1014 if (tm_enabled(prev)) {
1015 prev->thread.load_tm++;
1016 tm_reclaim_task(prev);
1017 if (!MSR_TM_ACTIVE(prev->thread.regs->msr) && prev->thread.load_tm == 0)
1018 prev->thread.regs->msr &= ~MSR_TM;
1019 }
1020
Cyril Burdc310662016-09-23 16:18:24 +10001021 tm_recheckpoint_new_task(new);
Michael Neulingfb096922013-02-13 16:21:37 +00001022 }
1023}
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001024
1025/*
1026 * This is called if we are on the way out to userspace and the
1027 * TIF_RESTORE_TM flag is set. It checks if we need to reload
1028 * FP and/or vector state and does so if necessary.
1029 * If userspace is inside a transaction (whether active or
1030 * suspended) and FP/VMX/VSX instructions have ever been enabled
1031 * inside that transaction, then we have to keep them enabled
1032 * and keep the FP/VMX/VSX state loaded while ever the transaction
1033 * continues. The reason is that if we didn't, and subsequently
1034 * got a FP/VMX/VSX unavailable interrupt inside a transaction,
1035 * we don't know whether it's the same transaction, and thus we
1036 * don't know which of the checkpointed state and the transactional
1037 * state to use.
1038 */
1039void restore_tm_state(struct pt_regs *regs)
1040{
1041 unsigned long msr_diff;
1042
Cyril Burdc310662016-09-23 16:18:24 +10001043 /*
1044 * This is the only moment we should clear TIF_RESTORE_TM as
1045 * it is here that ckpt_regs.msr and pt_regs.msr become the same
1046 * again, anything else could lead to an incorrect ckpt_msr being
1047 * saved and therefore incorrect signal contexts.
1048 */
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001049 clear_thread_flag(TIF_RESTORE_TM);
1050 if (!MSR_TM_ACTIVE(regs->msr))
1051 return;
1052
Anshuman Khandual829023d2015-07-06 16:24:10 +05301053 msr_diff = current->thread.ckpt_regs.msr & ~regs->msr;
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001054 msr_diff &= MSR_FP | MSR_VEC | MSR_VSX;
Cyril Bur70fe3d92016-02-29 17:53:47 +11001055
Cyril Burdc16b552016-09-23 16:18:08 +10001056 /* Ensure that restore_math() will restore */
1057 if (msr_diff & MSR_FP)
1058 current->thread.load_fp = 1;
Valentin Rothberg39715bf2016-10-05 07:57:26 +02001059#ifdef CONFIG_ALTIVEC
Cyril Burdc16b552016-09-23 16:18:08 +10001060 if (cpu_has_feature(CPU_FTR_ALTIVEC) && msr_diff & MSR_VEC)
1061 current->thread.load_vec = 1;
1062#endif
Cyril Bur70fe3d92016-02-29 17:53:47 +11001063 restore_math(regs);
1064
Paul Mackerrasd31626f2014-01-13 15:56:29 +11001065 regs->msr |= msr_diff;
1066}
1067
Michael Neulingfb096922013-02-13 16:21:37 +00001068#else
1069#define tm_recheckpoint_new_task(new)
Cyril Burdc310662016-09-23 16:18:24 +10001070#define __switch_to_tm(prev, new)
Michael Neulingfb096922013-02-13 16:21:37 +00001071#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
Michael Neuling9422de32012-12-20 14:06:44 +00001072
Anton Blanchard152d5232015-10-29 11:43:55 +11001073static inline void save_sprs(struct thread_struct *t)
1074{
1075#ifdef CONFIG_ALTIVEC
Oliver O'Halloran01d7c2a22016-03-08 09:08:47 +11001076 if (cpu_has_feature(CPU_FTR_ALTIVEC))
Anton Blanchard152d5232015-10-29 11:43:55 +11001077 t->vrsave = mfspr(SPRN_VRSAVE);
1078#endif
1079#ifdef CONFIG_PPC_BOOK3S_64
1080 if (cpu_has_feature(CPU_FTR_DSCR))
1081 t->dscr = mfspr(SPRN_DSCR);
1082
1083 if (cpu_has_feature(CPU_FTR_ARCH_207S)) {
1084 t->bescr = mfspr(SPRN_BESCR);
1085 t->ebbhr = mfspr(SPRN_EBBHR);
1086 t->ebbrr = mfspr(SPRN_EBBRR);
1087
1088 t->fscr = mfspr(SPRN_FSCR);
1089
1090 /*
1091 * Note that the TAR is not available for use in the kernel.
1092 * (To provide this, the TAR should be backed up/restored on
1093 * exception entry/exit instead, and be in pt_regs. FIXME,
1094 * this should be in pt_regs anyway (for debug).)
1095 */
1096 t->tar = mfspr(SPRN_TAR);
1097 }
1098#endif
1099}
1100
1101static inline void restore_sprs(struct thread_struct *old_thread,
1102 struct thread_struct *new_thread)
1103{
1104#ifdef CONFIG_ALTIVEC
1105 if (cpu_has_feature(CPU_FTR_ALTIVEC) &&
1106 old_thread->vrsave != new_thread->vrsave)
1107 mtspr(SPRN_VRSAVE, new_thread->vrsave);
1108#endif
1109#ifdef CONFIG_PPC_BOOK3S_64
1110 if (cpu_has_feature(CPU_FTR_DSCR)) {
1111 u64 dscr = get_paca()->dscr_default;
Michael Neulingb57bd2d2016-06-09 12:31:08 +10001112 if (new_thread->dscr_inherit)
Anton Blanchard152d5232015-10-29 11:43:55 +11001113 dscr = new_thread->dscr;
Anton Blanchard152d5232015-10-29 11:43:55 +11001114
1115 if (old_thread->dscr != dscr)
1116 mtspr(SPRN_DSCR, dscr);
Anton Blanchard152d5232015-10-29 11:43:55 +11001117 }
1118
1119 if (cpu_has_feature(CPU_FTR_ARCH_207S)) {
1120 if (old_thread->bescr != new_thread->bescr)
1121 mtspr(SPRN_BESCR, new_thread->bescr);
1122 if (old_thread->ebbhr != new_thread->ebbhr)
1123 mtspr(SPRN_EBBHR, new_thread->ebbhr);
1124 if (old_thread->ebbrr != new_thread->ebbrr)
1125 mtspr(SPRN_EBBRR, new_thread->ebbrr);
1126
Michael Neulingb57bd2d2016-06-09 12:31:08 +10001127 if (old_thread->fscr != new_thread->fscr)
1128 mtspr(SPRN_FSCR, new_thread->fscr);
1129
Anton Blanchard152d5232015-10-29 11:43:55 +11001130 if (old_thread->tar != new_thread->tar)
1131 mtspr(SPRN_TAR, new_thread->tar);
1132 }
1133#endif
1134}
1135
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001136struct task_struct *__switch_to(struct task_struct *prev,
1137 struct task_struct *new)
1138{
1139 struct thread_struct *new_thread, *old_thread;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001140 struct task_struct *last;
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001141#ifdef CONFIG_PPC_BOOK3S_64
1142 struct ppc64_tlb_batch *batch;
1143#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001144
Anton Blanchard152d5232015-10-29 11:43:55 +11001145 new_thread = &new->thread;
1146 old_thread = &current->thread;
1147
Michael Neuling7ba5fef2013-10-02 17:15:14 +10001148 WARN_ON(!irqs_disabled());
1149
Paul Mackerras06d67d52005-10-10 22:29:05 +10001150#ifdef CONFIG_PPC64
1151 /*
1152 * Collect processor utilization data per process
1153 */
1154 if (firmware_has_feature(FW_FEATURE_SPLPAR)) {
Christoph Lameter69111ba2014-10-21 15:23:25 -05001155 struct cpu_usage *cu = this_cpu_ptr(&cpu_usage_array);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001156 long unsigned start_tb, current_tb;
1157 start_tb = old_thread->start_tb;
1158 cu->current_tb = current_tb = mfspr(SPRN_PURR);
1159 old_thread->accum_tb += (current_tb - start_tb);
1160 new_thread->start_tb = current_tb;
1161 }
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001162#endif /* CONFIG_PPC64 */
1163
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10001164#ifdef CONFIG_PPC_STD_MMU_64
Christoph Lameter69111ba2014-10-21 15:23:25 -05001165 batch = this_cpu_ptr(&ppc64_tlb_batch);
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001166 if (batch->active) {
1167 current_thread_info()->local_flags |= _TLF_LAZY_MMU;
1168 if (batch->index)
1169 __flush_tlb_pending(batch);
1170 batch->active = 0;
1171 }
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10001172#endif /* CONFIG_PPC_STD_MMU_64 */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001173
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001174#ifdef CONFIG_PPC_ADV_DEBUG_REGS
1175 switch_booke_debug_regs(&new->thread.debug);
1176#else
1177/*
1178 * For PPC_BOOK3S_64, we use the hw-breakpoint interfaces that would
1179 * schedule DABR
1180 */
1181#ifndef CONFIG_HAVE_HW_BREAKPOINT
1182 if (unlikely(!hw_brk_match(this_cpu_ptr(&current_brk), &new->thread.hw_brk)))
1183 __set_breakpoint(&new->thread.hw_brk);
1184#endif /* CONFIG_HAVE_HW_BREAKPOINT */
1185#endif
1186
1187 /*
1188 * We need to save SPRs before treclaim/trecheckpoint as these will
1189 * change a number of them.
1190 */
1191 save_sprs(&prev->thread);
1192
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001193 /* Save FPU, Altivec, VSX and SPE state */
1194 giveup_all(prev);
1195
Cyril Burdc310662016-09-23 16:18:24 +10001196 __switch_to_tm(prev, new);
1197
Anton Blanchard44387e92008-03-17 15:27:09 +11001198 /*
1199 * We can't take a PMU exception inside _switch() since there is a
1200 * window where the kernel stack SLB and the kernel stack are out
1201 * of sync. Hard disable here.
1202 */
1203 hard_irq_disable();
Michael Neulingbc2a9402013-02-13 16:21:40 +00001204
Anton Blanchard20dbe672015-12-10 20:44:39 +11001205 /*
1206 * Call restore_sprs() before calling _switch(). If we move it after
1207 * _switch() then we miss out on calling it for new tasks. The reason
1208 * for this is we manually create a stack frame for new tasks that
1209 * directly returns through ret_from_fork() or
1210 * ret_from_kernel_thread(). See copy_thread() for details.
1211 */
Anton Blanchardf3d885c2015-10-29 11:44:10 +11001212 restore_sprs(old_thread, new_thread);
1213
Anton Blanchard20dbe672015-12-10 20:44:39 +11001214 last = _switch(old_thread, new_thread);
1215
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10001216#ifdef CONFIG_PPC_STD_MMU_64
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001217 if (current_thread_info()->local_flags & _TLF_LAZY_MMU) {
1218 current_thread_info()->local_flags &= ~_TLF_LAZY_MMU;
Christoph Lameter69111ba2014-10-21 15:23:25 -05001219 batch = this_cpu_ptr(&ppc64_tlb_batch);
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001220 batch->active = 1;
1221 }
Cyril Bur70fe3d92016-02-29 17:53:47 +11001222
1223 if (current_thread_info()->task->thread.regs)
1224 restore_math(current_thread_info()->task->thread.regs);
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10001225#endif /* CONFIG_PPC_STD_MMU_64 */
Peter Zijlstrad6bf29b2011-05-24 17:11:48 -07001226
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001227 return last;
1228}
1229
Paul Mackerras06d67d52005-10-10 22:29:05 +10001230static int instructions_to_print = 16;
1231
Paul Mackerras06d67d52005-10-10 22:29:05 +10001232static void show_instructions(struct pt_regs *regs)
1233{
1234 int i;
1235 unsigned long pc = regs->nip - (instructions_to_print * 3 / 4 *
1236 sizeof(int));
1237
1238 printk("Instruction dump:");
1239
1240 for (i = 0; i < instructions_to_print; i++) {
1241 int instr;
1242
1243 if (!(i % 8))
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001244 pr_cont("\n");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001245
Scott Wood0de2d822007-09-28 04:38:55 +10001246#if !defined(CONFIG_BOOKE)
1247 /* If executing with the IMMU off, adjust pc rather
1248 * than print XXXXXXXX.
1249 */
1250 if (!(regs->msr & MSR_IR))
1251 pc = (unsigned long)phys_to_virt(pc);
1252#endif
1253
Anton Blanchard00ae36d2006-10-13 12:17:16 +10001254 if (!__kernel_text_address(pc) ||
Anton Blanchard7b051f62014-10-13 20:27:15 +11001255 probe_kernel_address((unsigned int __user *)pc, instr)) {
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001256 pr_cont("XXXXXXXX ");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001257 } else {
1258 if (regs->nip == pc)
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001259 pr_cont("<%08x> ", instr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001260 else
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001261 pr_cont("%08x ", instr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001262 }
1263
1264 pc += sizeof(int);
1265 }
1266
Andrew Donnellan2ffd04d2016-11-04 17:20:40 +11001267 pr_cont("\n");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001268}
1269
Michael Neuling801c0b22015-11-20 15:15:32 +11001270struct regbit {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001271 unsigned long bit;
1272 const char *name;
Michael Neuling801c0b22015-11-20 15:15:32 +11001273};
1274
1275static struct regbit msr_bits[] = {
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001276#if defined(CONFIG_PPC64) && !defined(CONFIG_BOOKE)
1277 {MSR_SF, "SF"},
1278 {MSR_HV, "HV"},
1279#endif
1280 {MSR_VEC, "VEC"},
1281 {MSR_VSX, "VSX"},
1282#ifdef CONFIG_BOOKE
1283 {MSR_CE, "CE"},
1284#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001285 {MSR_EE, "EE"},
1286 {MSR_PR, "PR"},
1287 {MSR_FP, "FP"},
1288 {MSR_ME, "ME"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001289#ifdef CONFIG_BOOKE
Kumar Gala1b983262008-11-19 04:39:53 +00001290 {MSR_DE, "DE"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001291#else
1292 {MSR_SE, "SE"},
1293 {MSR_BE, "BE"},
1294#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001295 {MSR_IR, "IR"},
1296 {MSR_DR, "DR"},
Anton Blanchard3bfd0c9c2011-11-24 19:35:57 +00001297 {MSR_PMM, "PMM"},
1298#ifndef CONFIG_BOOKE
1299 {MSR_RI, "RI"},
1300 {MSR_LE, "LE"},
1301#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001302 {0, NULL}
1303};
1304
Michael Neuling801c0b22015-11-20 15:15:32 +11001305static void print_bits(unsigned long val, struct regbit *bits, const char *sep)
Paul Mackerras06d67d52005-10-10 22:29:05 +10001306{
Michael Neuling801c0b22015-11-20 15:15:32 +11001307 const char *s = "";
Paul Mackerras06d67d52005-10-10 22:29:05 +10001308
Paul Mackerras06d67d52005-10-10 22:29:05 +10001309 for (; bits->bit; ++bits)
1310 if (val & bits->bit) {
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001311 pr_cont("%s%s", s, bits->name);
Michael Neuling801c0b22015-11-20 15:15:32 +11001312 s = sep;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001313 }
Michael Neuling801c0b22015-11-20 15:15:32 +11001314}
1315
1316#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1317static struct regbit msr_tm_bits[] = {
1318 {MSR_TS_T, "T"},
1319 {MSR_TS_S, "S"},
1320 {MSR_TM, "E"},
1321 {0, NULL}
1322};
1323
1324static void print_tm_bits(unsigned long val)
1325{
1326/*
1327 * This only prints something if at least one of the TM bit is set.
1328 * Inside the TM[], the output means:
1329 * E: Enabled (bit 32)
1330 * S: Suspended (bit 33)
1331 * T: Transactional (bit 34)
1332 */
1333 if (val & (MSR_TM | MSR_TS_S | MSR_TS_T)) {
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001334 pr_cont(",TM[");
Michael Neuling801c0b22015-11-20 15:15:32 +11001335 print_bits(val, msr_tm_bits, "");
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001336 pr_cont("]");
Michael Neuling801c0b22015-11-20 15:15:32 +11001337 }
1338}
1339#else
1340static void print_tm_bits(unsigned long val) {}
1341#endif
1342
1343static void print_msr_bits(unsigned long val)
1344{
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001345 pr_cont("<");
Michael Neuling801c0b22015-11-20 15:15:32 +11001346 print_bits(val, msr_bits, ",");
1347 print_tm_bits(val);
Michael Ellermandb5ba5a2016-11-02 22:20:47 +11001348 pr_cont(">");
Paul Mackerras06d67d52005-10-10 22:29:05 +10001349}
1350
1351#ifdef CONFIG_PPC64
anton@samba.orgf6f7dde2007-03-20 20:38:19 -05001352#define REG "%016lx"
Paul Mackerras06d67d52005-10-10 22:29:05 +10001353#define REGS_PER_LINE 4
1354#define LAST_VOLATILE 13
1355#else
anton@samba.orgf6f7dde2007-03-20 20:38:19 -05001356#define REG "%08lx"
Paul Mackerras06d67d52005-10-10 22:29:05 +10001357#define REGS_PER_LINE 8
1358#define LAST_VOLATILE 12
1359#endif
1360
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001361void show_regs(struct pt_regs * regs)
1362{
1363 int i, trap;
1364
Tejun Heoa43cb952013-04-30 15:27:17 -07001365 show_regs_print_info(KERN_DEFAULT);
1366
Paul Mackerras06d67d52005-10-10 22:29:05 +10001367 printk("NIP: "REG" LR: "REG" CTR: "REG"\n",
1368 regs->nip, regs->link, regs->ctr);
1369 printk("REGS: %p TRAP: %04lx %s (%s)\n",
Serge E. Hallyn96b644b2006-10-02 02:18:13 -07001370 regs, regs->trap, print_tainted(), init_utsname()->release);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001371 printk("MSR: "REG" ", regs->msr);
Michael Neuling801c0b22015-11-20 15:15:32 +11001372 print_msr_bits(regs->msr);
anton@samba.orgf6f7dde2007-03-20 20:38:19 -05001373 printk(" CR: %08lx XER: %08lx\n", regs->ccr, regs->xer);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001374 trap = TRAP(regs);
Michael Neuling5115a022011-07-14 19:25:12 +00001375 if ((regs->trap != 0xc00) && cpu_has_feature(CPU_FTR_CFAR))
Michael Ellerman7dae8652016-11-03 20:45:26 +11001376 pr_cont("CFAR: "REG" ", regs->orig_gpr3);
Anton Blanchardc5400642013-11-15 15:41:19 +11001377 if (trap == 0x200 || trap == 0x300 || trap == 0x600)
Kumar Galaba28c9a2011-10-06 02:53:38 +00001378#if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
Michael Ellerman7dae8652016-11-03 20:45:26 +11001379 pr_cont("DEAR: "REG" ESR: "REG" ", regs->dar, regs->dsisr);
Kumar Gala14170782007-07-26 00:46:15 -05001380#else
Michael Ellerman7dae8652016-11-03 20:45:26 +11001381 pr_cont("DAR: "REG" DSISR: %08lx ", regs->dar, regs->dsisr);
Anton Blanchard9db8bcf2013-11-15 15:48:38 +11001382#endif
1383#ifdef CONFIG_PPC64
Michael Ellerman7dae8652016-11-03 20:45:26 +11001384 pr_cont("SOFTE: %ld ", regs->softe);
Anton Blanchard9db8bcf2013-11-15 15:48:38 +11001385#endif
1386#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Anton Blanchard6d888d12013-11-18 13:19:17 +11001387 if (MSR_TM_ACTIVE(regs->msr))
Michael Ellerman7dae8652016-11-03 20:45:26 +11001388 pr_cont("\nPACATMSCRATCH: %016llx ", get_paca()->tm_scratch);
Kumar Gala14170782007-07-26 00:46:15 -05001389#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001390
1391 for (i = 0; i < 32; i++) {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001392 if ((i % REGS_PER_LINE) == 0)
Michael Ellerman7dae8652016-11-03 20:45:26 +11001393 pr_cont("\nGPR%02d: ", i);
1394 pr_cont(REG " ", regs->gpr[i]);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001395 if (i == LAST_VOLATILE && !FULL_REGS(regs))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001396 break;
1397 }
Michael Ellerman7dae8652016-11-03 20:45:26 +11001398 pr_cont("\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001399#ifdef CONFIG_KALLSYMS
1400 /*
1401 * Lookup NIP late so we have the best change of getting the
1402 * above info out without failing
1403 */
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10001404 printk("NIP ["REG"] %pS\n", regs->nip, (void *)regs->nip);
1405 printk("LR ["REG"] %pS\n", regs->link, (void *)regs->link);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001406#endif
1407 show_stack(current, (unsigned long *) regs->gpr[1]);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001408 if (!user_mode(regs))
1409 show_instructions(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001410}
1411
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001412void flush_thread(void)
1413{
K.Prasade0780b72011-02-10 04:44:35 +00001414#ifdef CONFIG_HAVE_HW_BREAKPOINT
K.Prasad5aae8a52010-06-15 11:35:19 +05301415 flush_ptrace_hw_breakpoint(current);
K.Prasade0780b72011-02-10 04:44:35 +00001416#else /* CONFIG_HAVE_HW_BREAKPOINT */
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001417 set_debug_reg_defaults(&current->thread);
K.Prasade0780b72011-02-10 04:44:35 +00001418#endif /* CONFIG_HAVE_HW_BREAKPOINT */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001419}
1420
1421void
1422release_thread(struct task_struct *t)
1423{
1424}
1425
1426/*
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001427 * this gets called so that we can store coprocessor state into memory and
1428 * copy the current task into the new thread.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001429 */
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001430int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001431{
Anton Blanchard579e6332015-10-29 11:44:09 +11001432 flush_all_to_thread(src);
Michael Neuling621b5062014-03-03 14:21:40 +11001433 /*
1434 * Flush TM state out so we can copy it. __switch_to_tm() does this
1435 * flush but it removes the checkpointed state from the current CPU and
1436 * transitions the CPU out of TM mode. Hence we need to call
1437 * tm_recheckpoint_new_task() (on the same task) to restore the
1438 * checkpointed state back and the TM mode.
Cyril Bur5d176f72016-09-14 18:02:16 +10001439 *
1440 * Can't pass dst because it isn't ready. Doesn't matter, passing
1441 * dst is only important for __switch_to()
Michael Neuling621b5062014-03-03 14:21:40 +11001442 */
Cyril Burdc310662016-09-23 16:18:24 +10001443 __switch_to_tm(src, src);
Michael Ellerman330a1eb2013-06-28 18:15:16 +10001444
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001445 *dst = *src;
Michael Ellerman330a1eb2013-06-28 18:15:16 +10001446
1447 clear_task_ebb(dst);
1448
Suresh Siddha55ccf3f2012-05-16 15:03:51 -07001449 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001450}
1451
Michael Ellermancec15482014-07-10 12:29:21 +10001452static void setup_ksp_vsid(struct task_struct *p, unsigned long sp)
1453{
1454#ifdef CONFIG_PPC_STD_MMU_64
1455 unsigned long sp_vsid;
1456 unsigned long llp = mmu_psize_defs[mmu_linear_psize].sllp;
1457
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10001458 if (radix_enabled())
1459 return;
1460
Michael Ellermancec15482014-07-10 12:29:21 +10001461 if (mmu_has_feature(MMU_FTR_1T_SEGMENT))
1462 sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_1T)
1463 << SLB_VSID_SHIFT_1T;
1464 else
1465 sp_vsid = get_kernel_vsid(sp, MMU_SEGSIZE_256M)
1466 << SLB_VSID_SHIFT;
1467 sp_vsid |= SLB_VSID_KERNEL | llp;
1468 p->thread.ksp_vsid = sp_vsid;
1469#endif
1470}
1471
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001472/*
1473 * Copy a thread..
1474 */
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001475
Alex Dowad6eca8932015-03-13 20:14:46 +02001476/*
1477 * Copy architecture-specific thread state
1478 */
Alexey Dobriyan6f2c55b2009-04-02 16:56:59 -07001479int copy_thread(unsigned long clone_flags, unsigned long usp,
Alex Dowad6eca8932015-03-13 20:14:46 +02001480 unsigned long kthread_arg, struct task_struct *p)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001481{
1482 struct pt_regs *childregs, *kregs;
1483 extern void ret_from_fork(void);
Al Viro58254e12012-09-12 18:32:42 -04001484 extern void ret_from_kernel_thread(void);
1485 void (*f)(void);
Al Viro0cec6fd2006-01-12 01:06:02 -08001486 unsigned long sp = (unsigned long)task_stack_page(p) + THREAD_SIZE;
Michael Ellerman5d31a962016-03-24 22:04:04 +11001487 struct thread_info *ti = task_thread_info(p);
1488
1489 klp_init_thread_info(ti);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001490
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001491 /* Copy registers */
1492 sp -= sizeof(struct pt_regs);
1493 childregs = (struct pt_regs *) sp;
Al Viroab758192012-10-21 22:33:39 -04001494 if (unlikely(p->flags & PF_KTHREAD)) {
Alex Dowad6eca8932015-03-13 20:14:46 +02001495 /* kernel thread */
Al Viro58254e12012-09-12 18:32:42 -04001496 memset(childregs, 0, sizeof(struct pt_regs));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001497 childregs->gpr[1] = sp + sizeof(struct pt_regs);
Anton Blanchard7cedd602014-02-04 16:08:51 +11001498 /* function */
1499 if (usp)
1500 childregs->gpr[14] = ppc_function_entry((void *)usp);
Al Viro58254e12012-09-12 18:32:42 -04001501#ifdef CONFIG_PPC64
Al Virob5e2fc12006-01-12 01:06:01 -08001502 clear_tsk_thread_flag(p, TIF_32BIT);
Al Viro138d1ce2012-10-11 08:41:43 -04001503 childregs->softe = 1;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001504#endif
Alex Dowad6eca8932015-03-13 20:14:46 +02001505 childregs->gpr[15] = kthread_arg;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001506 p->thread.regs = NULL; /* no user register state */
Al Viro138d1ce2012-10-11 08:41:43 -04001507 ti->flags |= _TIF_RESTOREALL;
Al Viro58254e12012-09-12 18:32:42 -04001508 f = ret_from_kernel_thread;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001509 } else {
Alex Dowad6eca8932015-03-13 20:14:46 +02001510 /* user thread */
Al Viroafa86fc2012-10-22 22:51:14 -04001511 struct pt_regs *regs = current_pt_regs();
Al Viro58254e12012-09-12 18:32:42 -04001512 CHECK_FULL_REGS(regs);
1513 *childregs = *regs;
Al Viroea516b12012-10-21 22:28:43 -04001514 if (usp)
1515 childregs->gpr[1] = usp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001516 p->thread.regs = childregs;
Al Viro58254e12012-09-12 18:32:42 -04001517 childregs->gpr[3] = 0; /* Result from fork() */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001518 if (clone_flags & CLONE_SETTLS) {
1519#ifdef CONFIG_PPC64
Denis Kirjanov9904b002010-07-29 22:04:39 +00001520 if (!is_32bit_task())
Paul Mackerras06d67d52005-10-10 22:29:05 +10001521 childregs->gpr[13] = childregs->gpr[6];
1522 else
1523#endif
1524 childregs->gpr[2] = childregs->gpr[6];
1525 }
Al Viro58254e12012-09-12 18:32:42 -04001526
1527 f = ret_from_fork;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001528 }
Cyril Burd272f662016-02-29 17:53:46 +11001529 childregs->msr &= ~(MSR_FP|MSR_VEC|MSR_VSX);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001530 sp -= STACK_FRAME_OVERHEAD;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001531
1532 /*
1533 * The way this works is that at some point in the future
1534 * some task will call _switch to switch to the new task.
1535 * That will pop off the stack frame created below and start
1536 * the new task running at ret_from_fork. The new task will
1537 * do some house keeping and then return from the fork or clone
1538 * system call, using the stack frame created above.
1539 */
Li Zhongaf945cf2013-05-06 22:44:41 +00001540 ((unsigned long *)sp)[0] = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001541 sp -= sizeof(struct pt_regs);
1542 kregs = (struct pt_regs *) sp;
1543 sp -= STACK_FRAME_OVERHEAD;
1544 p->thread.ksp = sp;
Benjamin Herrenschmidtcbc95652013-09-24 15:17:21 +10001545#ifdef CONFIG_PPC32
Kumar Gala85218822008-04-28 16:21:22 +10001546 p->thread.ksp_limit = (unsigned long)task_stack_page(p) +
1547 _ALIGN_UP(sizeof(struct thread_info), 16);
Benjamin Herrenschmidtcbc95652013-09-24 15:17:21 +10001548#endif
Oleg Nesterov28d170ab2013-04-21 06:47:59 +00001549#ifdef CONFIG_HAVE_HW_BREAKPOINT
1550 p->thread.ptrace_bps[0] = NULL;
1551#endif
1552
Paul Mackerras18461962013-09-10 20:21:10 +10001553 p->thread.fp_save_area = NULL;
1554#ifdef CONFIG_ALTIVEC
1555 p->thread.vr_save_area = NULL;
1556#endif
1557
Michael Ellermancec15482014-07-10 12:29:21 +10001558 setup_ksp_vsid(p, sp);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001559
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001560#ifdef CONFIG_PPC64
1561 if (cpu_has_feature(CPU_FTR_DSCR)) {
Anton Blanchard1021cb22012-09-03 16:49:47 +00001562 p->thread.dscr_inherit = current->thread.dscr_inherit;
Anton Blancharddb1231dc2015-12-09 20:11:47 +11001563 p->thread.dscr = mfspr(SPRN_DSCR);
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001564 }
Haren Myneni92779242012-12-06 21:49:56 +00001565 if (cpu_has_feature(CPU_FTR_HAS_PPR))
1566 p->thread.ppr = INIT_PPR;
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001567#endif
Anton Blanchard7cedd602014-02-04 16:08:51 +11001568 kregs->nip = ppc_function_entry(f);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001569 return 0;
1570}
1571
1572/*
1573 * Set up a thread for executing a new program
1574 */
Paul Mackerras06d67d52005-10-10 22:29:05 +10001575void start_thread(struct pt_regs *regs, unsigned long start, unsigned long sp)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001576{
Michael Ellerman90eac722005-10-21 16:01:33 +10001577#ifdef CONFIG_PPC64
1578 unsigned long load_addr = regs->gpr[2]; /* saved by ELF_PLAT_INIT */
1579#endif
1580
Paul Mackerras06d67d52005-10-10 22:29:05 +10001581 /*
1582 * If we exec out of a kernel thread then thread.regs will not be
1583 * set. Do it now.
1584 */
1585 if (!current->thread.regs) {
Al Viro0cec6fd2006-01-12 01:06:02 -08001586 struct pt_regs *regs = task_stack_page(current) + THREAD_SIZE;
1587 current->thread.regs = regs - 1;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001588 }
1589
Cyril Bur8e96a872016-06-17 14:58:34 +10001590#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1591 /*
1592 * Clear any transactional state, we're exec()ing. The cause is
1593 * not important as there will never be a recheckpoint so it's not
1594 * user visible.
1595 */
1596 if (MSR_TM_SUSPENDED(mfmsr()))
1597 tm_reclaim_current(0);
1598#endif
1599
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001600 memset(regs->gpr, 0, sizeof(regs->gpr));
1601 regs->ctr = 0;
1602 regs->link = 0;
1603 regs->xer = 0;
1604 regs->ccr = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001605 regs->gpr[1] = sp;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001606
Roland McGrath474f8192007-09-24 16:52:44 -07001607 /*
1608 * We have just cleared all the nonvolatile GPRs, so make
1609 * FULL_REGS(regs) return true. This is necessary to allow
1610 * ptrace to examine the thread immediately after exec.
1611 */
1612 regs->trap &= ~1UL;
1613
Paul Mackerras06d67d52005-10-10 22:29:05 +10001614#ifdef CONFIG_PPC32
1615 regs->mq = 0;
1616 regs->nip = start;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001617 regs->msr = MSR_USER;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001618#else
Denis Kirjanov9904b002010-07-29 22:04:39 +00001619 if (!is_32bit_task()) {
Rusty Russell94af3ab2013-11-20 22:15:02 +11001620 unsigned long entry;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001621
Rusty Russell94af3ab2013-11-20 22:15:02 +11001622 if (is_elf2_task()) {
1623 /* Look ma, no function descriptors! */
1624 entry = start;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001625
Rusty Russell94af3ab2013-11-20 22:15:02 +11001626 /*
1627 * Ulrich says:
1628 * The latest iteration of the ABI requires that when
1629 * calling a function (at its global entry point),
1630 * the caller must ensure r12 holds the entry point
1631 * address (so that the function can quickly
1632 * establish addressability).
1633 */
1634 regs->gpr[12] = start;
1635 /* Make sure that's restored on entry to userspace. */
1636 set_thread_flag(TIF_RESTOREALL);
1637 } else {
1638 unsigned long toc;
1639
1640 /* start is a relocated pointer to the function
1641 * descriptor for the elf _start routine. The first
1642 * entry in the function descriptor is the entry
1643 * address of _start and the second entry is the TOC
1644 * value we need to use.
1645 */
1646 __get_user(entry, (unsigned long __user *)start);
1647 __get_user(toc, (unsigned long __user *)start+1);
1648
1649 /* Check whether the e_entry function descriptor entries
1650 * need to be relocated before we can use them.
1651 */
1652 if (load_addr != 0) {
1653 entry += load_addr;
1654 toc += load_addr;
1655 }
1656 regs->gpr[2] = toc;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001657 }
1658 regs->nip = entry;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001659 regs->msr = MSR_USER64;
Stephen Rothwelld4bf9a72005-10-13 13:40:54 +10001660 } else {
1661 regs->nip = start;
1662 regs->gpr[2] = 0;
1663 regs->msr = MSR_USER32;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001664 }
1665#endif
Michael Neulingce48b212008-06-25 14:07:18 +10001666#ifdef CONFIG_VSX
1667 current->thread.used_vsr = 0;
1668#endif
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001669 memset(&current->thread.fp_state, 0, sizeof(current->thread.fp_state));
Paul Mackerras18461962013-09-10 20:21:10 +10001670 current->thread.fp_save_area = NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001671#ifdef CONFIG_ALTIVEC
Paul Mackerrasde79f7b2013-09-10 20:20:42 +10001672 memset(&current->thread.vr_state, 0, sizeof(current->thread.vr_state));
1673 current->thread.vr_state.vscr.u[3] = 0x00010000; /* Java mode disabled */
Paul Mackerras18461962013-09-10 20:21:10 +10001674 current->thread.vr_save_area = NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001675 current->thread.vrsave = 0;
1676 current->thread.used_vr = 0;
1677#endif /* CONFIG_ALTIVEC */
1678#ifdef CONFIG_SPE
1679 memset(current->thread.evr, 0, sizeof(current->thread.evr));
1680 current->thread.acc = 0;
1681 current->thread.spefscr = 0;
1682 current->thread.used_spe = 0;
1683#endif /* CONFIG_SPE */
Michael Neulingbc2a9402013-02-13 16:21:40 +00001684#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
Michael Neulingbc2a9402013-02-13 16:21:40 +00001685 current->thread.tm_tfhar = 0;
1686 current->thread.tm_texasr = 0;
1687 current->thread.tm_tfiar = 0;
1688#endif /* CONFIG_PPC_TRANSACTIONAL_MEM */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001689}
Anton Blancharde1802b02014-08-20 08:00:02 +10001690EXPORT_SYMBOL(start_thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001691
1692#define PR_FP_ALL_EXCEPT (PR_FP_EXC_DIV | PR_FP_EXC_OVF | PR_FP_EXC_UND \
1693 | PR_FP_EXC_RES | PR_FP_EXC_INV)
1694
1695int set_fpexc_mode(struct task_struct *tsk, unsigned int val)
1696{
1697 struct pt_regs *regs = tsk->thread.regs;
1698
1699 /* This is a bit hairy. If we are an SPE enabled processor
1700 * (have embedded fp) we store the IEEE exception enable flags in
1701 * fpexc_mode. fpexc_mode is also used for setting FP exception
1702 * mode (asyn, precise, disabled) for 'Classic' FP. */
1703 if (val & PR_FP_EXC_SW_ENABLE) {
1704#ifdef CONFIG_SPE
Kumar Gala5e14d212007-09-13 01:44:20 -05001705 if (cpu_has_feature(CPU_FTR_SPE)) {
Joseph Myers640e9222013-12-10 23:07:45 +00001706 /*
1707 * When the sticky exception bits are set
1708 * directly by userspace, it must call prctl
1709 * with PR_GET_FPEXC (with PR_FP_EXC_SW_ENABLE
1710 * in the existing prctl settings) or
1711 * PR_SET_FPEXC (with PR_FP_EXC_SW_ENABLE in
1712 * the bits being set). <fenv.h> functions
1713 * saving and restoring the whole
1714 * floating-point environment need to do so
1715 * anyway to restore the prctl settings from
1716 * the saved environment.
1717 */
1718 tsk->thread.spefscr_last = mfspr(SPRN_SPEFSCR);
Kumar Gala5e14d212007-09-13 01:44:20 -05001719 tsk->thread.fpexc_mode = val &
1720 (PR_FP_EXC_SW_ENABLE | PR_FP_ALL_EXCEPT);
1721 return 0;
1722 } else {
1723 return -EINVAL;
1724 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001725#else
1726 return -EINVAL;
1727#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001728 }
Paul Mackerras06d67d52005-10-10 22:29:05 +10001729
1730 /* on a CONFIG_SPE this does not hurt us. The bits that
1731 * __pack_fe01 use do not overlap with bits used for
1732 * PR_FP_EXC_SW_ENABLE. Additionally, the MSR[FE0,FE1] bits
1733 * on CONFIG_SPE implementations are reserved so writing to
1734 * them does not change anything */
1735 if (val > PR_FP_EXC_PRECISE)
1736 return -EINVAL;
1737 tsk->thread.fpexc_mode = __pack_fe01(val);
1738 if (regs != NULL && (regs->msr & MSR_FP) != 0)
1739 regs->msr = (regs->msr & ~(MSR_FE0|MSR_FE1))
1740 | tsk->thread.fpexc_mode;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001741 return 0;
1742}
1743
1744int get_fpexc_mode(struct task_struct *tsk, unsigned long adr)
1745{
1746 unsigned int val;
1747
1748 if (tsk->thread.fpexc_mode & PR_FP_EXC_SW_ENABLE)
1749#ifdef CONFIG_SPE
Joseph Myers640e9222013-12-10 23:07:45 +00001750 if (cpu_has_feature(CPU_FTR_SPE)) {
1751 /*
1752 * When the sticky exception bits are set
1753 * directly by userspace, it must call prctl
1754 * with PR_GET_FPEXC (with PR_FP_EXC_SW_ENABLE
1755 * in the existing prctl settings) or
1756 * PR_SET_FPEXC (with PR_FP_EXC_SW_ENABLE in
1757 * the bits being set). <fenv.h> functions
1758 * saving and restoring the whole
1759 * floating-point environment need to do so
1760 * anyway to restore the prctl settings from
1761 * the saved environment.
1762 */
1763 tsk->thread.spefscr_last = mfspr(SPRN_SPEFSCR);
Kumar Gala5e14d212007-09-13 01:44:20 -05001764 val = tsk->thread.fpexc_mode;
Joseph Myers640e9222013-12-10 23:07:45 +00001765 } else
Kumar Gala5e14d212007-09-13 01:44:20 -05001766 return -EINVAL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001767#else
1768 return -EINVAL;
1769#endif
1770 else
1771 val = __unpack_fe01(tsk->thread.fpexc_mode);
1772 return put_user(val, (unsigned int __user *) adr);
1773}
1774
Paul Mackerrasfab5db92006-06-07 16:14:40 +10001775int set_endian(struct task_struct *tsk, unsigned int val)
1776{
1777 struct pt_regs *regs = tsk->thread.regs;
1778
1779 if ((val == PR_ENDIAN_LITTLE && !cpu_has_feature(CPU_FTR_REAL_LE)) ||
1780 (val == PR_ENDIAN_PPC_LITTLE && !cpu_has_feature(CPU_FTR_PPC_LE)))
1781 return -EINVAL;
1782
1783 if (regs == NULL)
1784 return -EINVAL;
1785
1786 if (val == PR_ENDIAN_BIG)
1787 regs->msr &= ~MSR_LE;
1788 else if (val == PR_ENDIAN_LITTLE || val == PR_ENDIAN_PPC_LITTLE)
1789 regs->msr |= MSR_LE;
1790 else
1791 return -EINVAL;
1792
1793 return 0;
1794}
1795
1796int get_endian(struct task_struct *tsk, unsigned long adr)
1797{
1798 struct pt_regs *regs = tsk->thread.regs;
1799 unsigned int val;
1800
1801 if (!cpu_has_feature(CPU_FTR_PPC_LE) &&
1802 !cpu_has_feature(CPU_FTR_REAL_LE))
1803 return -EINVAL;
1804
1805 if (regs == NULL)
1806 return -EINVAL;
1807
1808 if (regs->msr & MSR_LE) {
1809 if (cpu_has_feature(CPU_FTR_REAL_LE))
1810 val = PR_ENDIAN_LITTLE;
1811 else
1812 val = PR_ENDIAN_PPC_LITTLE;
1813 } else
1814 val = PR_ENDIAN_BIG;
1815
1816 return put_user(val, (unsigned int __user *)adr);
1817}
1818
Paul Mackerrase9370ae2006-06-07 16:15:39 +10001819int set_unalign_ctl(struct task_struct *tsk, unsigned int val)
1820{
1821 tsk->thread.align_ctl = val;
1822 return 0;
1823}
1824
1825int get_unalign_ctl(struct task_struct *tsk, unsigned long adr)
1826{
1827 return put_user(tsk->thread.align_ctl, (unsigned int __user *)adr);
1828}
1829
Paul Mackerrasbb72c482007-02-19 11:42:42 +11001830static inline int valid_irq_stack(unsigned long sp, struct task_struct *p,
1831 unsigned long nbytes)
1832{
1833 unsigned long stack_page;
1834 unsigned long cpu = task_cpu(p);
1835
1836 /*
1837 * Avoid crashing if the stack has overflowed and corrupted
1838 * task_cpu(p), which is in the thread_info struct.
1839 */
1840 if (cpu < NR_CPUS && cpu_possible(cpu)) {
1841 stack_page = (unsigned long) hardirq_ctx[cpu];
1842 if (sp >= stack_page + sizeof(struct thread_struct)
1843 && sp <= stack_page + THREAD_SIZE - nbytes)
1844 return 1;
1845
1846 stack_page = (unsigned long) softirq_ctx[cpu];
1847 if (sp >= stack_page + sizeof(struct thread_struct)
1848 && sp <= stack_page + THREAD_SIZE - nbytes)
1849 return 1;
1850 }
1851 return 0;
1852}
1853
Anton Blanchard2f251942006-03-27 11:46:18 +11001854int validate_sp(unsigned long sp, struct task_struct *p,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001855 unsigned long nbytes)
1856{
Al Viro0cec6fd2006-01-12 01:06:02 -08001857 unsigned long stack_page = (unsigned long)task_stack_page(p);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001858
1859 if (sp >= stack_page + sizeof(struct thread_struct)
1860 && sp <= stack_page + THREAD_SIZE - nbytes)
1861 return 1;
1862
Paul Mackerrasbb72c482007-02-19 11:42:42 +11001863 return valid_irq_stack(sp, p, nbytes);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001864}
1865
Anton Blanchard2f251942006-03-27 11:46:18 +11001866EXPORT_SYMBOL(validate_sp);
1867
Paul Mackerras06d67d52005-10-10 22:29:05 +10001868unsigned long get_wchan(struct task_struct *p)
1869{
1870 unsigned long ip, sp;
1871 int count = 0;
1872
1873 if (!p || p == current || p->state == TASK_RUNNING)
1874 return 0;
1875
1876 sp = p->thread.ksp;
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001877 if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD))
Paul Mackerras06d67d52005-10-10 22:29:05 +10001878 return 0;
1879
1880 do {
1881 sp = *(unsigned long *)sp;
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001882 if (!validate_sp(sp, p, STACK_FRAME_OVERHEAD))
Paul Mackerras06d67d52005-10-10 22:29:05 +10001883 return 0;
1884 if (count > 0) {
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001885 ip = ((unsigned long *)sp)[STACK_FRAME_LR_SAVE];
Paul Mackerras06d67d52005-10-10 22:29:05 +10001886 if (!in_sched_functions(ip))
1887 return ip;
1888 }
1889 } while (count++ < 16);
1890 return 0;
1891}
Paul Mackerras06d67d52005-10-10 22:29:05 +10001892
Johannes Bergc4d04be2008-11-20 03:24:07 +00001893static int kstack_depth_to_print = CONFIG_PRINT_STACK_DEPTH;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001894
1895void show_stack(struct task_struct *tsk, unsigned long *stack)
1896{
Paul Mackerras06d67d52005-10-10 22:29:05 +10001897 unsigned long sp, ip, lr, newsp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001898 int count = 0;
Paul Mackerras06d67d52005-10-10 22:29:05 +10001899 int firstframe = 1;
Steven Rostedt6794c782009-02-09 21:10:27 -08001900#ifdef CONFIG_FUNCTION_GRAPH_TRACER
1901 int curr_frame = current->curr_ret_stack;
1902 extern void return_to_handler(void);
Steven Rostedt9135c3c2009-09-15 08:20:15 -07001903 unsigned long rth = (unsigned long)return_to_handler;
Steven Rostedt6794c782009-02-09 21:10:27 -08001904#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001905
1906 sp = (unsigned long) stack;
1907 if (tsk == NULL)
1908 tsk = current;
1909 if (sp == 0) {
1910 if (tsk == current)
Anton Blanchardacf620e2014-10-13 19:41:39 +11001911 sp = current_stack_pointer();
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001912 else
1913 sp = tsk->thread.ksp;
1914 }
1915
Paul Mackerras06d67d52005-10-10 22:29:05 +10001916 lr = 0;
1917 printk("Call Trace:\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001918 do {
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001919 if (!validate_sp(sp, tsk, STACK_FRAME_OVERHEAD))
Paul Mackerras06d67d52005-10-10 22:29:05 +10001920 return;
1921
1922 stack = (unsigned long *) sp;
1923 newsp = stack[0];
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001924 ip = stack[STACK_FRAME_LR_SAVE];
Paul Mackerras06d67d52005-10-10 22:29:05 +10001925 if (!firstframe || ip != lr) {
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10001926 printk("["REG"] ["REG"] %pS", sp, ip, (void *)ip);
Steven Rostedt6794c782009-02-09 21:10:27 -08001927#ifdef CONFIG_FUNCTION_GRAPH_TRACER
Anton Blanchard7d56c652014-09-17 17:07:03 +10001928 if ((ip == rth) && curr_frame >= 0) {
Michael Ellerman9a1f4902016-11-02 22:20:46 +11001929 pr_cont(" (%pS)",
Steven Rostedt6794c782009-02-09 21:10:27 -08001930 (void *)current->ret_stack[curr_frame].ret);
1931 curr_frame--;
1932 }
1933#endif
Paul Mackerras06d67d52005-10-10 22:29:05 +10001934 if (firstframe)
Michael Ellerman9a1f4902016-11-02 22:20:46 +11001935 pr_cont(" (unreliable)");
1936 pr_cont("\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001937 }
Paul Mackerras06d67d52005-10-10 22:29:05 +10001938 firstframe = 0;
1939
1940 /*
1941 * See if this is an exception frame.
1942 * We look for the "regshere" marker in the current frame.
1943 */
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +10001944 if (validate_sp(sp, tsk, STACK_INT_FRAME_SIZE)
1945 && stack[STACK_FRAME_MARKER] == STACK_FRAME_REGS_MARKER) {
Paul Mackerras06d67d52005-10-10 22:29:05 +10001946 struct pt_regs *regs = (struct pt_regs *)
1947 (sp + STACK_FRAME_OVERHEAD);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001948 lr = regs->link;
Paul Mackerras9be9be22014-06-12 16:53:08 +10001949 printk("--- interrupt: %lx at %pS\n LR = %pS\n",
Benjamin Herrenschmidt058c78f2008-07-07 13:44:31 +10001950 regs->trap, (void *)regs->nip, (void *)lr);
Paul Mackerras06d67d52005-10-10 22:29:05 +10001951 firstframe = 1;
1952 }
1953
1954 sp = newsp;
1955 } while (count++ < kstack_depth_to_print);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001956}
Paul Mackerras06d67d52005-10-10 22:29:05 +10001957
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001958#ifdef CONFIG_PPC64
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11001959/* Called with hard IRQs off */
Michael Ellerman0e377392013-06-13 21:04:56 +10001960void notrace __ppc64_runlatch_on(void)
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001961{
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11001962 struct thread_info *ti = current_thread_info();
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001963 unsigned long ctrl;
1964
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11001965 ctrl = mfspr(SPRN_CTRLF);
1966 ctrl |= CTRL_RUNLATCH;
1967 mtspr(SPRN_CTRLT, ctrl);
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001968
Benjamin Herrenschmidtfae2e0f2012-04-11 10:42:15 +10001969 ti->local_flags |= _TLF_RUNLATCH;
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001970}
1971
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11001972/* Called with hard IRQs off */
Michael Ellerman0e377392013-06-13 21:04:56 +10001973void notrace __ppc64_runlatch_off(void)
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001974{
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11001975 struct thread_info *ti = current_thread_info();
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001976 unsigned long ctrl;
1977
Benjamin Herrenschmidtfae2e0f2012-04-11 10:42:15 +10001978 ti->local_flags &= ~_TLF_RUNLATCH;
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001979
Anton Blanchard4138d652010-08-06 03:28:19 +00001980 ctrl = mfspr(SPRN_CTRLF);
1981 ctrl &= ~CTRL_RUNLATCH;
1982 mtspr(SPRN_CTRLT, ctrl);
Anton Blanchardcb2c9b22006-02-13 14:48:35 +11001983}
Benjamin Herrenschmidtfe1952f2012-03-01 12:45:27 +11001984#endif /* CONFIG_PPC64 */
Benjamin Herrenschmidtf6a61682008-04-18 16:56:17 +10001985
Anton Blanchardd8390882009-02-22 01:50:03 +00001986unsigned long arch_align_stack(unsigned long sp)
1987{
1988 if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
1989 sp -= get_random_int() & ~PAGE_MASK;
1990 return sp & ~0xf;
1991}
Anton Blanchard912f9ee2009-02-22 01:50:04 +00001992
1993static inline unsigned long brk_rnd(void)
1994{
1995 unsigned long rnd = 0;
1996
1997 /* 8MB for 32bit, 1GB for 64bit */
1998 if (is_32bit_task())
Daniel Cashman5ef11c32016-02-26 15:19:37 -08001999 rnd = (get_random_long() % (1UL<<(23-PAGE_SHIFT)));
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002000 else
Daniel Cashman5ef11c32016-02-26 15:19:37 -08002001 rnd = (get_random_long() % (1UL<<(30-PAGE_SHIFT)));
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002002
2003 return rnd << PAGE_SHIFT;
2004}
2005
2006unsigned long arch_randomize_brk(struct mm_struct *mm)
2007{
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002008 unsigned long base = mm->brk;
2009 unsigned long ret;
2010
Kumar Galace7a35c2009-10-16 07:05:17 +00002011#ifdef CONFIG_PPC_STD_MMU_64
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002012 /*
2013 * If we are using 1TB segments and we are allowed to randomise
2014 * the heap, we can put it above 1TB so it is backed by a 1TB
2015 * segment. Otherwise the heap will be in the bottom 1TB
2016 * which always uses 256MB segments and this may result in a
Aneesh Kumar K.Vcaca2852016-04-29 23:26:07 +10002017 * performance penalty. We don't need to worry about radix. For
2018 * radix, mmu_highuser_ssize remains unchanged from 256MB.
Anton Blanchard8bbde7a2009-09-21 16:52:35 +00002019 */
2020 if (!is_32bit_task() && (mmu_highuser_ssize == MMU_SEGSIZE_1T))
2021 base = max_t(unsigned long, mm->brk, 1UL << SID_SHIFT_1T);
2022#endif
2023
2024 ret = PAGE_ALIGN(base + brk_rnd());
Anton Blanchard912f9ee2009-02-22 01:50:04 +00002025
2026 if (ret < mm->brk)
2027 return mm->brk;
2028
2029 return ret;
2030}
Anton Blanchard501cb162009-02-22 01:50:07 +00002031