blob: c23c8fd5229db20ab0e57d1876d1d7af24470f18 [file] [log] [blame]
Thomas Gleixner1a59d1b82019-05-27 08:55:05 +02001/* SPDX-License-Identifier: GPL-2.0-or-later */
Linas Vepstas172ca922005-11-03 18:50:04 -06002/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 * Copyright (C) 2001 Dave Engebretsen & Todd Inglett IBM Corporation.
Gavin Shancb3bc9d2012-02-27 20:03:51 +00004 * Copyright 2001-2012 IBM Corporation.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 */
6
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +00007#ifndef _POWERPC_EEH_H
8#define _POWERPC_EEH_H
Arnd Bergmann88ced032005-12-16 22:43:46 +01009#ifdef __KERNEL__
Linus Torvalds1da177e2005-04-16 15:20:36 -070010
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/init.h>
12#include <linux/list.h>
13#include <linux/string.h>
Gavin Shan5a719782013-06-20 13:21:01 +080014#include <linux/time.h>
Gavin Shan05ec4242014-06-10 11:41:55 +100015#include <linux/atomic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016
Gavin Shaned3e81f2015-03-26 16:42:07 +110017#include <uapi/asm/eeh.h>
18
Linus Torvalds1da177e2005-04-16 15:20:36 -070019struct pci_dev;
John Rose827c1a62006-02-24 11:34:23 -060020struct pci_bus;
Gavin Shane8e9b342015-03-17 16:15:05 +110021struct pci_dn;
Linus Torvalds1da177e2005-04-16 15:20:36 -070022
23#ifdef CONFIG_EEH
24
Gavin Shan8a5ad352014-04-24 18:00:17 +100025/* EEH subsystem flags */
Mauro S. M. Rodriguesee8c4462018-03-22 23:10:52 -030026#define EEH_ENABLED 0x01 /* EEH enabled */
27#define EEH_FORCE_DISABLED 0x02 /* EEH disabled */
28#define EEH_PROBE_MODE_DEV 0x04 /* From PCI device */
29#define EEH_PROBE_MODE_DEVTREE 0x08 /* From device tree */
30#define EEH_VALID_PE_ZERO 0x10 /* PE#0 is valid */
31#define EEH_ENABLE_IO_FOR_LOG 0x20 /* Enable IO for log */
32#define EEH_EARLY_DUMP_LOG 0x40 /* Dump log immediately */
Gavin Shan8a5ad352014-04-24 18:00:17 +100033
Gavin Shanaa1e6372012-02-27 20:03:53 +000034/*
Gavin Shan26833a52014-04-24 18:00:23 +100035 * Delay for PE reset, all in ms
36 *
37 * PCI specification has reset hold time of 100 milliseconds.
38 * We have 250 milliseconds here. The PCI bus settlement time
39 * is specified as 1.5 seconds and we have 1.8 seconds.
40 */
41#define EEH_PE_RST_HOLD_TIME 250
42#define EEH_PE_RST_SETTLE_TIME 1800
43
44/*
Gavin Shan968f9682012-09-07 22:44:05 +000045 * The struct is used to trace PE related EEH functionality.
46 * In theory, there will have one instance of the struct to
Michael Ellerman027dfac2016-06-01 16:34:37 +100047 * be created against particular PE. In nature, PEs correlate
Gavin Shan968f9682012-09-07 22:44:05 +000048 * to each other. the struct has to reflect that hierarchy in
49 * order to easily pick up those affected PEs when one particular
50 * PE has EEH errors.
51 *
52 * Also, one particular PE might be composed of PCI device, PCI
53 * bus and its subordinate components. The struct also need ship
54 * the information. Further more, one particular PE is only meaingful
55 * in the corresponding PHB. Therefore, the root PEs should be created
56 * against existing PHBs in on-to-one fashion.
57 */
Gavin Shan5efc3ad2012-09-11 19:16:16 +000058#define EEH_PE_INVALID (1 << 0) /* Invalid */
59#define EEH_PE_PHB (1 << 1) /* PHB PE */
60#define EEH_PE_DEVICE (1 << 2) /* Device PE */
61#define EEH_PE_BUS (1 << 3) /* Bus PE */
Wei Yangc29fa272016-03-04 10:53:08 +110062#define EEH_PE_VF (1 << 4) /* VF PE */
Gavin Shan968f9682012-09-07 22:44:05 +000063
64#define EEH_PE_ISOLATED (1 << 0) /* Isolated PE */
65#define EEH_PE_RECOVERING (1 << 1) /* Recovering PE */
Gavin Shan8a6b3712014-10-01 17:07:50 +100066#define EEH_PE_CFG_BLOCKED (1 << 2) /* Block config access */
Gavin Shan28bf36f2014-11-14 10:47:29 +110067#define EEH_PE_RESET (1 << 3) /* PE reset in progress */
Gavin Shan968f9682012-09-07 22:44:05 +000068
Gavin Shan807a8272013-07-24 10:24:55 +080069#define EEH_PE_KEEP (1 << 8) /* Keep PE on hotplug */
Gavin Shanb6541db2014-10-01 17:07:53 +100070#define EEH_PE_CFG_RESTRICTED (1 << 9) /* Block config on error */
Gavin Shan432227e2014-12-11 14:28:55 +110071#define EEH_PE_REMOVED (1 << 10) /* Removed permanently */
Gavin Shan05ba75f2016-02-09 15:50:21 +110072#define EEH_PE_PRI_BUS (1 << 11) /* Cached primary bus */
Gavin Shan807a8272013-07-24 10:24:55 +080073
Gavin Shan968f9682012-09-07 22:44:05 +000074struct eeh_pe {
75 int type; /* PE type: PHB/Bus/Device */
76 int state; /* PE EEH dependent mode */
77 int config_addr; /* Traditional PCI address */
78 int addr; /* PE configuration address */
79 struct pci_controller *phb; /* Associated PHB */
Gavin Shan8cdb2832013-06-20 13:20:55 +080080 struct pci_bus *bus; /* Top PCI bus for bus PE */
Gavin Shan968f9682012-09-07 22:44:05 +000081 int check_count; /* Times of ignored error */
82 int freeze_count; /* Times of froze up */
Arnd Bergmannedfd17f2017-11-04 22:26:52 +010083 time64_t tstamp; /* Time on first-time freeze */
Gavin Shan968f9682012-09-07 22:44:05 +000084 int false_positives; /* Times of reported #ff's */
Gavin Shan05ec4242014-06-10 11:41:55 +100085 atomic_t pass_dev_cnt; /* Count of passed through devs */
Gavin Shan968f9682012-09-07 22:44:05 +000086 struct eeh_pe *parent; /* Parent PE */
Gavin Shanbb593c02014-07-17 14:41:43 +100087 void *data; /* PE auxillary data */
Sam Bobroff80e65b02018-09-12 11:23:26 +100088 struct list_head child_list; /* List of PEs below this PE */
89 struct list_head child; /* Memb. child_list/eeh_phb_pe */
90 struct list_head edevs; /* List of eeh_dev in this PE */
Oliver O'Halloran25baf3d2019-09-03 20:15:56 +100091
Michael Ellerman1b7f3b6c2019-09-13 23:32:13 +100092#ifdef CONFIG_STACKTRACE
Oliver O'Halloran25baf3d2019-09-03 20:15:56 +100093 /*
94 * Saved stack trace. When we find a PE freeze in eeh_dev_check_failure
95 * the stack trace is saved here so we can print it in the recovery
96 * thread if it turns out to due to a real problem rather than
97 * a hot-remove.
98 *
99 * A max of 64 entries might be overkill, but it also might not be.
100 */
101 unsigned long stack_trace[64];
102 int trace_entries;
Michael Ellerman1b7f3b6c2019-09-13 23:32:13 +1000103#endif /* CONFIG_STACKTRACE */
Gavin Shan968f9682012-09-07 22:44:05 +0000104};
105
Gavin Shan9feed422013-07-24 10:24:56 +0800106#define eeh_pe_for_each_dev(pe, edev, tmp) \
Sam Bobroff80e65b02018-09-12 11:23:26 +1000107 list_for_each_entry_safe(edev, tmp, &pe->edevs, entry)
Gavin Shan5b663522012-09-07 22:44:12 +0000108
Sam Bobroff309ed3a2018-05-25 13:11:35 +1000109#define eeh_for_each_pe(root, pe) \
110 for (pe = root; pe; pe = eeh_pe_next(pe, root))
111
Gavin Shan05ec4242014-06-10 11:41:55 +1000112static inline bool eeh_pe_passed(struct eeh_pe *pe)
113{
114 return pe ? !!atomic_read(&pe->pass_dev_cnt) : false;
115}
116
Gavin Shan968f9682012-09-07 22:44:05 +0000117/*
Gavin Shaneb740b52012-02-27 20:04:04 +0000118 * The struct is used to trace EEH state for the associated
119 * PCI device node or PCI device. In future, it might
120 * represent PE as well so that the EEH device to form
121 * another tree except the currently existing tree of PCI
122 * buses and PCI devices
123 */
Gavin Shan4b83bd42013-07-24 10:24:59 +0800124#define EEH_DEV_BRIDGE (1 << 0) /* PCI bridge */
125#define EEH_DEV_ROOT_PORT (1 << 1) /* PCIe root port */
126#define EEH_DEV_DS_PORT (1 << 2) /* Downstream port */
127#define EEH_DEV_IRQ_DISABLED (1 << 3) /* Interrupt disabled */
128#define EEH_DEV_DISCONNECTED (1 << 4) /* Removing from PE */
Gavin Shaneb740b52012-02-27 20:04:04 +0000129
Gavin Shanf26c7a02014-01-12 14:13:45 +0800130#define EEH_DEV_NO_HANDLER (1 << 8) /* No error handler */
131#define EEH_DEV_SYSFS (1 << 9) /* Sysfs created */
Gavin Shand2b0f6f2014-04-24 18:00:19 +1000132#define EEH_DEV_REMOVED (1 << 10) /* Removed permanently */
Gavin Shanab55d212013-07-24 10:25:01 +0800133
Gavin Shaneb740b52012-02-27 20:04:04 +0000134struct eeh_dev {
135 int mode; /* EEH mode */
136 int class_code; /* Class code of the device */
Oliver O'Halloran7c33a992019-08-16 14:48:11 +1000137 int bdfn; /* bdfn of device (for cfg ops) */
138 struct pci_controller *controller;
Gavin Shaneb740b52012-02-27 20:04:04 +0000139 int pe_config_addr; /* PE config address */
Gavin Shaneb740b52012-02-27 20:04:04 +0000140 u32 config_space[16]; /* Saved PCI config space */
Gavin Shan2a18dfc2014-04-24 18:00:16 +1000141 int pcix_cap; /* Saved PCIx capability */
142 int pcie_cap; /* Saved PCIe capability */
143 int aer_cap; /* Saved AER capability */
Wei Yang9312bc52016-03-04 10:53:09 +1100144 int af_cap; /* Saved AF capability */
Gavin Shan968f9682012-09-07 22:44:05 +0000145 struct eeh_pe *pe; /* Associated PE */
Sam Bobroff80e65b02018-09-12 11:23:26 +1000146 struct list_head entry; /* Membership in eeh_pe.edevs */
147 struct list_head rmv_entry; /* Membership in rmv_list */
Gavin Shane8e9b342015-03-17 16:15:05 +1100148 struct pci_dn *pdn; /* Associated PCI device node */
Gavin Shaneb740b52012-02-27 20:04:04 +0000149 struct pci_dev *pdev; /* Associated PCI device */
Wei Yang67086e32016-03-04 10:53:11 +1100150 bool in_error; /* Error flag for edev */
Oliver O'Hallorandffa9152020-07-25 18:12:20 +1000151
152 /* VF specific properties */
Wei Yang39218cd2016-03-04 10:53:07 +1100153 struct pci_dev *physfn; /* Associated SRIOV PF */
Oliver O'Hallorandffa9152020-07-25 18:12:20 +1000154 int vf_index; /* Index of this VF */
Gavin Shaneb740b52012-02-27 20:04:04 +0000155};
156
Sam Bobroffb093f2c2019-08-16 14:48:12 +1000157/* "fmt" must be a simple literal string */
158#define EEH_EDEV_PRINT(level, edev, fmt, ...) \
159 pr_##level("PCI %04x:%02x:%02x.%x#%04x: EEH: " fmt, \
160 (edev)->controller->global_number, PCI_BUSNO((edev)->bdfn), \
161 PCI_SLOT((edev)->bdfn), PCI_FUNC((edev)->bdfn), \
162 ((edev)->pe ? (edev)->pe_config_addr : 0xffff), ##__VA_ARGS__)
163#define eeh_edev_dbg(edev, fmt, ...) EEH_EDEV_PRINT(debug, (edev), fmt, ##__VA_ARGS__)
164#define eeh_edev_info(edev, fmt, ...) EEH_EDEV_PRINT(info, (edev), fmt, ##__VA_ARGS__)
165#define eeh_edev_warn(edev, fmt, ...) EEH_EDEV_PRINT(warn, (edev), fmt, ##__VA_ARGS__)
166#define eeh_edev_err(edev, fmt, ...) EEH_EDEV_PRINT(err, (edev), fmt, ##__VA_ARGS__)
167
Gavin Shane8e9b342015-03-17 16:15:05 +1100168static inline struct pci_dn *eeh_dev_to_pdn(struct eeh_dev *edev)
169{
170 return edev ? edev->pdn : NULL;
171}
172
Gavin Shaneb740b52012-02-27 20:04:04 +0000173static inline struct pci_dev *eeh_dev_to_pci_dev(struct eeh_dev *edev)
174{
Gavin Shan2d5c1212013-06-05 15:34:03 +0800175 return edev ? edev->pdev : NULL;
Gavin Shaneb740b52012-02-27 20:04:04 +0000176}
177
Wei Yang2a582222014-09-17 10:48:26 +0800178static inline struct eeh_pe *eeh_dev_to_pe(struct eeh_dev* edev)
179{
180 return edev ? edev->pe : NULL;
181}
182
Gavin Shan7e4e7862014-01-15 13:16:11 +0800183/* Return values from eeh_ops::next_error */
184enum {
185 EEH_NEXT_ERR_NONE = 0,
186 EEH_NEXT_ERR_INF,
187 EEH_NEXT_ERR_FROZEN_PE,
188 EEH_NEXT_ERR_FENCED_PHB,
189 EEH_NEXT_ERR_DEAD_PHB,
190 EEH_NEXT_ERR_DEAD_IOC
191};
192
Gavin Shaneb740b52012-02-27 20:04:04 +0000193/*
Gavin Shanaa1e6372012-02-27 20:03:53 +0000194 * The struct is used to trace the registered EEH operation
195 * callback functions. Actually, those operation callback
196 * functions are heavily platform dependent. That means the
197 * platform should register its own EEH operation callback
198 * functions before any EEH further operations.
199 */
Gavin Shan8fb8f702012-02-27 20:03:55 +0000200#define EEH_OPT_DISABLE 0 /* EEH disable */
201#define EEH_OPT_ENABLE 1 /* EEH enable */
202#define EEH_OPT_THAW_MMIO 2 /* MMIO enable */
203#define EEH_OPT_THAW_DMA 3 /* DMA enable */
Gavin Shan0d5ee522014-09-30 12:38:52 +1000204#define EEH_OPT_FREEZE_PE 4 /* Freeze PE */
Gavin Shaneb594a42012-02-27 20:03:57 +0000205#define EEH_STATE_UNAVAILABLE (1 << 0) /* State unavailable */
206#define EEH_STATE_NOT_SUPPORT (1 << 1) /* EEH not supported */
207#define EEH_STATE_RESET_ACTIVE (1 << 2) /* Active reset */
208#define EEH_STATE_MMIO_ACTIVE (1 << 3) /* Active MMIO */
209#define EEH_STATE_DMA_ACTIVE (1 << 4) /* Active DMA */
210#define EEH_STATE_MMIO_ENABLED (1 << 5) /* MMIO enabled */
211#define EEH_STATE_DMA_ENABLED (1 << 6) /* DMA enabled */
Gavin Shan26524812012-02-27 20:03:59 +0000212#define EEH_RESET_DEACTIVATE 0 /* Deactivate the PE reset */
213#define EEH_RESET_HOT 1 /* Hot reset */
214#define EEH_RESET_FUNDAMENTAL 3 /* Fundamental reset */
Gavin Shan8d633292012-02-27 20:04:00 +0000215#define EEH_LOG_TEMP 1 /* EEH temporary error log */
216#define EEH_LOG_PERM 2 /* EEH permanent error log */
Gavin Shaneb594a42012-02-27 20:03:57 +0000217
Gavin Shanaa1e6372012-02-27 20:03:53 +0000218struct eeh_ops {
219 char *name;
220 int (*init)(void);
Oliver O'Hallorane86350f72020-03-06 18:39:04 +1100221 struct eeh_dev *(*probe)(struct pci_dev *pdev);
Gavin Shan371a3952012-09-07 22:44:14 +0000222 int (*set_option)(struct eeh_pe *pe, int option);
Sam Bobrofffef7f902018-09-12 11:23:32 +1000223 int (*get_state)(struct eeh_pe *pe, int *delay);
Gavin Shan371a3952012-09-07 22:44:14 +0000224 int (*reset)(struct eeh_pe *pe, int option);
Gavin Shan371a3952012-09-07 22:44:14 +0000225 int (*get_log)(struct eeh_pe *pe, int severity, char *drv_log, unsigned long len);
226 int (*configure_bridge)(struct eeh_pe *pe);
Gavin Shan131c1232014-09-30 12:38:56 +1000227 int (*err_inject)(struct eeh_pe *pe, int type, int func,
228 unsigned long addr, unsigned long mask);
Gavin Shan0bd78582015-03-17 16:15:07 +1100229 int (*read_config)(struct pci_dn *pdn, int where, int size, u32 *val);
230 int (*write_config)(struct pci_dn *pdn, int where, int size, u32 val);
Gavin Shan8a6b1bc2013-06-20 13:21:04 +0800231 int (*next_error)(struct eeh_pe **pe);
Oliver O'Halloran0c2c7652020-07-25 18:12:24 +1000232 int (*restore_config)(struct eeh_dev *edev);
Bryant G. Ly67923cf2018-01-05 10:45:49 -0600233 int (*notify_resume)(struct pci_dn *pdn);
Gavin Shanaa1e6372012-02-27 20:03:53 +0000234};
235
Gavin Shan8a5ad352014-04-24 18:00:17 +1000236extern int eeh_subsystem_flags;
Oliver O'Halloran46ee7c32019-02-15 11:48:11 +1100237extern u32 eeh_max_freezes;
Oliver O'Halloran6b493f62019-02-15 11:48:16 +1100238extern bool eeh_debugfs_no_recover;
Gavin Shanaa1e6372012-02-27 20:03:53 +0000239extern struct eeh_ops *eeh_ops;
Gavin Shan49075812013-06-20 13:21:03 +0800240extern raw_spinlock_t confirm_error_lock;
Gavin Shand7bb8862012-09-07 22:44:21 +0000241
Gavin Shan05b17212014-07-17 14:41:38 +1000242static inline void eeh_add_flag(int flag)
Gavin Shand7bb8862012-09-07 22:44:21 +0000243{
Gavin Shan8a5ad352014-04-24 18:00:17 +1000244 eeh_subsystem_flags |= flag;
Gavin Shand7bb8862012-09-07 22:44:21 +0000245}
246
Gavin Shan05b17212014-07-17 14:41:38 +1000247static inline void eeh_clear_flag(int flag)
Gavin Shand7bb8862012-09-07 22:44:21 +0000248{
Gavin Shan05b17212014-07-17 14:41:38 +1000249 eeh_subsystem_flags &= ~flag;
Gavin Shand7bb8862012-09-07 22:44:21 +0000250}
251
Gavin Shan05b17212014-07-17 14:41:38 +1000252static inline bool eeh_has_flag(int flag)
Gavin Shand7bb8862012-09-07 22:44:21 +0000253{
Gavin Shan05b17212014-07-17 14:41:38 +1000254 return !!(eeh_subsystem_flags & flag);
255}
256
257static inline bool eeh_enabled(void)
258{
Sam Bobroff54644922018-09-12 11:23:29 +1000259 return eeh_has_flag(EEH_ENABLED) && !eeh_has_flag(EEH_FORCE_DISABLED);
Gavin Shand7bb8862012-09-07 22:44:21 +0000260}
Gavin Shan646a8492012-09-07 22:44:06 +0000261
Gavin Shan49075812013-06-20 13:21:03 +0800262static inline void eeh_serialize_lock(unsigned long *flags)
263{
264 raw_spin_lock_irqsave(&confirm_error_lock, *flags);
265}
266
267static inline void eeh_serialize_unlock(unsigned long flags)
268{
269 raw_spin_unlock_irqrestore(&confirm_error_lock, flags);
270}
271
Sam Bobroff34a286a2018-03-19 13:49:23 +1100272static inline bool eeh_state_active(int state)
273{
274 return (state & (EEH_STATE_MMIO_ACTIVE | EEH_STATE_DMA_ACTIVE))
275 == (EEH_STATE_MMIO_ACTIVE | EEH_STATE_DMA_ACTIVE);
276}
277
Sam Bobroffcef50c62019-08-16 14:48:15 +1000278typedef void (*eeh_edev_traverse_func)(struct eeh_dev *edev, void *flag);
Sam Bobroffd6c49322018-05-25 13:11:32 +1000279typedef void *(*eeh_pe_traverse_func)(struct eeh_pe *pe, void *flag);
Gavin Shanbb593c02014-07-17 14:41:43 +1000280void eeh_set_pe_aux_size(int size);
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800281int eeh_phb_pe_create(struct pci_controller *phb);
Sam Bobrofffef7f902018-09-12 11:23:32 +1000282int eeh_wait_state(struct eeh_pe *pe, int max_wait);
Gavin Shan9ff67432013-06-20 13:20:53 +0800283struct eeh_pe *eeh_phb_pe_get(struct pci_controller *phb);
Sam Bobroff309ed3a2018-05-25 13:11:35 +1000284struct eeh_pe *eeh_pe_next(struct eeh_pe *pe, struct eeh_pe *root);
Alexey Kardashevskiy8bae6a22017-08-29 17:34:00 +1000285struct eeh_pe *eeh_pe_get(struct pci_controller *phb,
286 int pe_no, int config_addr);
Gavin Shan9b843482012-09-07 22:44:09 +0000287int eeh_add_to_parent_pe(struct eeh_dev *edev);
Gavin Shan807a8272013-07-24 10:24:55 +0800288int eeh_rmv_from_parent_pe(struct eeh_dev *edev);
Gavin Shan5a719782013-06-20 13:21:01 +0800289void eeh_pe_update_time_stamp(struct eeh_pe *pe);
Gavin Shanf5c57712013-07-24 10:24:58 +0800290void *eeh_pe_traverse(struct eeh_pe *root,
Sam Bobroffd6c49322018-05-25 13:11:32 +1000291 eeh_pe_traverse_func fn, void *flag);
Sam Bobroffcef50c62019-08-16 14:48:15 +1000292void eeh_pe_dev_traverse(struct eeh_pe *root,
293 eeh_edev_traverse_func fn, void *flag);
Gavin Shan9e6d2cf2012-09-07 22:44:15 +0000294void eeh_pe_restore_bars(struct eeh_pe *pe);
Gavin Shan357b2f32014-06-11 18:26:44 +1000295const char *eeh_pe_loc_get(struct eeh_pe *pe);
Gavin Shan9b3c76f2012-09-07 22:44:19 +0000296struct pci_bus *eeh_pe_bus_get(struct eeh_pe *pe);
Gavin Shan55037d12012-09-07 22:44:07 +0000297
Sam Bobroffc44e4cc2019-08-16 14:48:10 +1000298void eeh_show_enabled(void);
Gavin Shanaa1e6372012-02-27 20:03:53 +0000299int __init eeh_ops_register(struct eeh_ops *ops);
300int __exit eeh_ops_unregister(const char *name);
Gavin Shan3e938052014-09-30 12:38:50 +1000301int eeh_check_failure(const volatile void __iomem *token);
Gavin Shanf8f7d632012-09-07 22:44:22 +0000302int eeh_dev_check_failure(struct eeh_dev *edev);
Sam Bobroff685a0bc2019-08-16 14:48:08 +1000303void eeh_addr_cache_init(void);
Oliver O'Hallorane86350f72020-03-06 18:39:04 +1100304void eeh_probe_device(struct pci_dev *pdev);
Gavin Shan807a8272013-07-24 10:24:55 +0800305void eeh_remove_device(struct pci_dev *);
Sam Bobroff188fdea2018-11-29 14:16:38 +1100306int eeh_unfreeze_pe(struct eeh_pe *pe);
Gavin Shan5cfb20b2014-09-30 12:39:07 +1000307int eeh_pe_reset_and_recover(struct eeh_pe *pe);
Gavin Shan212d16c2014-06-10 11:41:56 +1000308int eeh_dev_open(struct pci_dev *pdev);
309void eeh_dev_release(struct pci_dev *pdev);
310struct eeh_pe *eeh_iommu_group_to_pe(struct iommu_group *group);
311int eeh_pe_set_option(struct eeh_pe *pe, int option);
312int eeh_pe_get_state(struct eeh_pe *pe);
Sam Bobroff1ef52072018-11-29 14:16:41 +1100313int eeh_pe_reset(struct eeh_pe *pe, int option, bool include_passed);
Gavin Shan212d16c2014-06-10 11:41:56 +1000314int eeh_pe_configure(struct eeh_pe *pe);
Gavin Shanec33d362015-03-26 16:42:08 +1100315int eeh_pe_inject_err(struct eeh_pe *pe, int type, int func,
316 unsigned long addr, unsigned long mask);
Linas Vepstase2a296e2005-11-03 18:51:31 -0600317
318/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319 * EEH_POSSIBLE_ERROR() -- test for possible MMIO failure.
320 *
321 * If this macro yields TRUE, the caller relays to eeh_check_failure()
322 * which does further tests out of line.
323 */
Gavin Shan2ec5a0a2014-02-12 15:24:55 +0800324#define EEH_POSSIBLE_ERROR(val, type) ((val) == (type)~0 && eeh_enabled())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325
326/*
327 * Reads from a device which has been isolated by EEH will return
328 * all 1s. This macro gives an all-1s value of the given size (in
329 * bytes: 1, 2, or 4) for comparing with the result of a read.
330 */
331#define EEH_IO_ERROR_VALUE(size) (~0U >> ((4 - (size)) * 8))
332
333#else /* !CONFIG_EEH */
Gavin Shaneb740b52012-02-27 20:04:04 +0000334
Gavin Shan2ec5a0a2014-02-12 15:24:55 +0800335static inline bool eeh_enabled(void)
336{
337 return false;
338}
339
Sam Bobroffc44e4cc2019-08-16 14:48:10 +1000340static inline void eeh_show_enabled(void) { }
Gavin Shan51fb5f52013-06-20 13:20:56 +0800341
Gavin Shaneb740b52012-02-27 20:04:04 +0000342static inline void eeh_dev_phb_init_dynamic(struct pci_controller *phb) { }
343
Gavin Shan3e938052014-09-30 12:38:50 +1000344static inline int eeh_check_failure(const volatile void __iomem *token)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345{
Gavin Shan3e938052014-09-30 12:38:50 +1000346 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347}
348
Gavin Shanf8f7d632012-09-07 22:44:22 +0000349#define eeh_dev_check_failure(x) (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350
Sam Bobroff685a0bc2019-08-16 14:48:08 +1000351static inline void eeh_addr_cache_init(void) { }
352
Oliver O'Hallorane86350f72020-03-06 18:39:04 +1100353static inline void eeh_probe_device(struct pci_dev *dev) { }
Gavin Shanf2856492013-07-24 10:24:52 +0800354
Gavin Shan807a8272013-07-24 10:24:55 +0800355static inline void eeh_remove_device(struct pci_dev *dev) { }
Gavin Shan646a8492012-09-07 22:44:06 +0000356
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357#define EEH_POSSIBLE_ERROR(val, type) (0)
358#define EEH_IO_ERROR_VALUE(size) (-1UL)
Oliver O'Halloran475028e2020-07-25 18:12:18 +1000359static inline int eeh_phb_pe_create(struct pci_controller *phb) { return 0; }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360#endif /* CONFIG_EEH */
361
Oliver O'Halloranb6eebb02020-03-06 18:39:03 +1100362#if defined(CONFIG_PPC_PSERIES) && defined(CONFIG_EEH)
363void pseries_eeh_init_edev(struct pci_dn *pdn);
364void pseries_eeh_init_edev_recursive(struct pci_dn *pdn);
365#else
366static inline void pseries_eeh_add_device_early(struct pci_dn *pdn) { }
367static inline void pseries_eeh_add_device_tree_early(struct pci_dn *pdn) { }
368#endif
369
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +0000370#ifdef CONFIG_PPC64
Linas Vepstas172ca922005-11-03 18:50:04 -0600371/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372 * MMIO read/write operations with EEH support.
373 */
374static inline u8 eeh_readb(const volatile void __iomem *addr)
375{
376 u8 val = in_8(addr);
377 if (EEH_POSSIBLE_ERROR(val, u8))
Gavin Shan3e938052014-09-30 12:38:50 +1000378 eeh_check_failure(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379 return val;
380}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381
382static inline u16 eeh_readw(const volatile void __iomem *addr)
383{
384 u16 val = in_le16(addr);
385 if (EEH_POSSIBLE_ERROR(val, u16))
Gavin Shan3e938052014-09-30 12:38:50 +1000386 eeh_check_failure(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 return val;
388}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389
390static inline u32 eeh_readl(const volatile void __iomem *addr)
391{
392 u32 val = in_le32(addr);
393 if (EEH_POSSIBLE_ERROR(val, u32))
Gavin Shan3e938052014-09-30 12:38:50 +1000394 eeh_check_failure(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395 return val;
396}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397
398static inline u64 eeh_readq(const volatile void __iomem *addr)
399{
400 u64 val = in_le64(addr);
401 if (EEH_POSSIBLE_ERROR(val, u64))
Gavin Shan3e938052014-09-30 12:38:50 +1000402 eeh_check_failure(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403 return val;
404}
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100405
406static inline u16 eeh_readw_be(const volatile void __iomem *addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407{
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100408 u16 val = in_be16(addr);
409 if (EEH_POSSIBLE_ERROR(val, u16))
Gavin Shan3e938052014-09-30 12:38:50 +1000410 eeh_check_failure(addr);
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100411 return val;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412}
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100413
414static inline u32 eeh_readl_be(const volatile void __iomem *addr)
415{
416 u32 val = in_be32(addr);
417 if (EEH_POSSIBLE_ERROR(val, u32))
Gavin Shan3e938052014-09-30 12:38:50 +1000418 eeh_check_failure(addr);
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100419 return val;
420}
421
422static inline u64 eeh_readq_be(const volatile void __iomem *addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423{
424 u64 val = in_be64(addr);
425 if (EEH_POSSIBLE_ERROR(val, u64))
Gavin Shan3e938052014-09-30 12:38:50 +1000426 eeh_check_failure(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427 return val;
428}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100430static inline void eeh_memcpy_fromio(void *dest, const
431 volatile void __iomem *src,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 unsigned long n)
433{
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100434 _memcpy_fromio(dest, src, n);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435
436 /* Look for ffff's here at dest[n]. Assume that at least 4 bytes
437 * were copied. Check all four bytes.
438 */
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100439 if (n >= 4 && EEH_POSSIBLE_ERROR(*((u32 *)(dest + n - 4)), u32))
Gavin Shan3e938052014-09-30 12:38:50 +1000440 eeh_check_failure(src);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441}
442
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443/* in-string eeh macros */
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100444static inline void eeh_readsb(const volatile void __iomem *addr, void * buf,
445 int ns)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446{
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100447 _insb(addr, buf, ns);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448 if (EEH_POSSIBLE_ERROR((*(((u8*)buf)+ns-1)), u8))
Gavin Shan3e938052014-09-30 12:38:50 +1000449 eeh_check_failure(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450}
451
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100452static inline void eeh_readsw(const volatile void __iomem *addr, void * buf,
453 int ns)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454{
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100455 _insw(addr, buf, ns);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456 if (EEH_POSSIBLE_ERROR((*(((u16*)buf)+ns-1)), u16))
Gavin Shan3e938052014-09-30 12:38:50 +1000457 eeh_check_failure(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458}
459
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100460static inline void eeh_readsl(const volatile void __iomem *addr, void * buf,
461 int nl)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462{
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100463 _insl(addr, buf, nl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464 if (EEH_POSSIBLE_ERROR((*(((u32*)buf)+nl-1)), u32))
Gavin Shan3e938052014-09-30 12:38:50 +1000465 eeh_check_failure(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466}
467
Oliver O'Halloran5ca85ae2019-02-15 11:48:13 +1100468
469void eeh_cache_debugfs_init(void);
470
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +0000471#endif /* CONFIG_PPC64 */
Arnd Bergmann88ced032005-12-16 22:43:46 +0100472#endif /* __KERNEL__ */
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +0000473#endif /* _POWERPC_EEH_H */