blob: 1fc2b5e40822c465bdd1dd06332b203005575e16 [file] [log] [blame]
Thomas Gleixner1a59d1b82019-05-27 08:55:05 +02001/* SPDX-License-Identifier: GPL-2.0-or-later */
Linas Vepstas172ca922005-11-03 18:50:04 -06002/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 * Copyright (C) 2001 Dave Engebretsen & Todd Inglett IBM Corporation.
Gavin Shancb3bc9d2012-02-27 20:03:51 +00004 * Copyright 2001-2012 IBM Corporation.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 */
6
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +00007#ifndef _POWERPC_EEH_H
8#define _POWERPC_EEH_H
Arnd Bergmann88ced032005-12-16 22:43:46 +01009#ifdef __KERNEL__
Linus Torvalds1da177e2005-04-16 15:20:36 -070010
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/init.h>
12#include <linux/list.h>
13#include <linux/string.h>
Gavin Shan5a719782013-06-20 13:21:01 +080014#include <linux/time.h>
Gavin Shan05ec4242014-06-10 11:41:55 +100015#include <linux/atomic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016
Gavin Shaned3e81f2015-03-26 16:42:07 +110017#include <uapi/asm/eeh.h>
18
Linus Torvalds1da177e2005-04-16 15:20:36 -070019struct pci_dev;
John Rose827c1a62006-02-24 11:34:23 -060020struct pci_bus;
Gavin Shane8e9b342015-03-17 16:15:05 +110021struct pci_dn;
Linus Torvalds1da177e2005-04-16 15:20:36 -070022
23#ifdef CONFIG_EEH
24
Gavin Shan8a5ad352014-04-24 18:00:17 +100025/* EEH subsystem flags */
Mauro S. M. Rodriguesee8c4462018-03-22 23:10:52 -030026#define EEH_ENABLED 0x01 /* EEH enabled */
27#define EEH_FORCE_DISABLED 0x02 /* EEH disabled */
28#define EEH_PROBE_MODE_DEV 0x04 /* From PCI device */
29#define EEH_PROBE_MODE_DEVTREE 0x08 /* From device tree */
30#define EEH_VALID_PE_ZERO 0x10 /* PE#0 is valid */
31#define EEH_ENABLE_IO_FOR_LOG 0x20 /* Enable IO for log */
32#define EEH_EARLY_DUMP_LOG 0x40 /* Dump log immediately */
Gavin Shan8a5ad352014-04-24 18:00:17 +100033
Gavin Shanaa1e6372012-02-27 20:03:53 +000034/*
Gavin Shan26833a52014-04-24 18:00:23 +100035 * Delay for PE reset, all in ms
36 *
37 * PCI specification has reset hold time of 100 milliseconds.
38 * We have 250 milliseconds here. The PCI bus settlement time
39 * is specified as 1.5 seconds and we have 1.8 seconds.
40 */
41#define EEH_PE_RST_HOLD_TIME 250
42#define EEH_PE_RST_SETTLE_TIME 1800
43
44/*
Gavin Shan968f9682012-09-07 22:44:05 +000045 * The struct is used to trace PE related EEH functionality.
46 * In theory, there will have one instance of the struct to
Michael Ellerman027dfac2016-06-01 16:34:37 +100047 * be created against particular PE. In nature, PEs correlate
Gavin Shan968f9682012-09-07 22:44:05 +000048 * to each other. the struct has to reflect that hierarchy in
49 * order to easily pick up those affected PEs when one particular
50 * PE has EEH errors.
51 *
52 * Also, one particular PE might be composed of PCI device, PCI
53 * bus and its subordinate components. The struct also need ship
54 * the information. Further more, one particular PE is only meaingful
55 * in the corresponding PHB. Therefore, the root PEs should be created
56 * against existing PHBs in on-to-one fashion.
57 */
Gavin Shan5efc3ad2012-09-11 19:16:16 +000058#define EEH_PE_INVALID (1 << 0) /* Invalid */
59#define EEH_PE_PHB (1 << 1) /* PHB PE */
60#define EEH_PE_DEVICE (1 << 2) /* Device PE */
61#define EEH_PE_BUS (1 << 3) /* Bus PE */
Wei Yangc29fa272016-03-04 10:53:08 +110062#define EEH_PE_VF (1 << 4) /* VF PE */
Gavin Shan968f9682012-09-07 22:44:05 +000063
64#define EEH_PE_ISOLATED (1 << 0) /* Isolated PE */
65#define EEH_PE_RECOVERING (1 << 1) /* Recovering PE */
Gavin Shan8a6b3712014-10-01 17:07:50 +100066#define EEH_PE_CFG_BLOCKED (1 << 2) /* Block config access */
Gavin Shan28bf36f2014-11-14 10:47:29 +110067#define EEH_PE_RESET (1 << 3) /* PE reset in progress */
Gavin Shan968f9682012-09-07 22:44:05 +000068
Gavin Shan807a8272013-07-24 10:24:55 +080069#define EEH_PE_KEEP (1 << 8) /* Keep PE on hotplug */
Gavin Shanb6541db2014-10-01 17:07:53 +100070#define EEH_PE_CFG_RESTRICTED (1 << 9) /* Block config on error */
Gavin Shan432227e2014-12-11 14:28:55 +110071#define EEH_PE_REMOVED (1 << 10) /* Removed permanently */
Gavin Shan05ba75f2016-02-09 15:50:21 +110072#define EEH_PE_PRI_BUS (1 << 11) /* Cached primary bus */
Gavin Shan807a8272013-07-24 10:24:55 +080073
Gavin Shan968f9682012-09-07 22:44:05 +000074struct eeh_pe {
75 int type; /* PE type: PHB/Bus/Device */
76 int state; /* PE EEH dependent mode */
77 int config_addr; /* Traditional PCI address */
78 int addr; /* PE configuration address */
79 struct pci_controller *phb; /* Associated PHB */
Gavin Shan8cdb2832013-06-20 13:20:55 +080080 struct pci_bus *bus; /* Top PCI bus for bus PE */
Gavin Shan968f9682012-09-07 22:44:05 +000081 int check_count; /* Times of ignored error */
82 int freeze_count; /* Times of froze up */
Arnd Bergmannedfd17f2017-11-04 22:26:52 +010083 time64_t tstamp; /* Time on first-time freeze */
Gavin Shan968f9682012-09-07 22:44:05 +000084 int false_positives; /* Times of reported #ff's */
Gavin Shan05ec4242014-06-10 11:41:55 +100085 atomic_t pass_dev_cnt; /* Count of passed through devs */
Gavin Shan968f9682012-09-07 22:44:05 +000086 struct eeh_pe *parent; /* Parent PE */
Gavin Shanbb593c02014-07-17 14:41:43 +100087 void *data; /* PE auxillary data */
Sam Bobroff80e65b02018-09-12 11:23:26 +100088 struct list_head child_list; /* List of PEs below this PE */
89 struct list_head child; /* Memb. child_list/eeh_phb_pe */
90 struct list_head edevs; /* List of eeh_dev in this PE */
Gavin Shan968f9682012-09-07 22:44:05 +000091};
92
Gavin Shan9feed422013-07-24 10:24:56 +080093#define eeh_pe_for_each_dev(pe, edev, tmp) \
Sam Bobroff80e65b02018-09-12 11:23:26 +100094 list_for_each_entry_safe(edev, tmp, &pe->edevs, entry)
Gavin Shan5b663522012-09-07 22:44:12 +000095
Sam Bobroff309ed3a2018-05-25 13:11:35 +100096#define eeh_for_each_pe(root, pe) \
97 for (pe = root; pe; pe = eeh_pe_next(pe, root))
98
Gavin Shan05ec4242014-06-10 11:41:55 +100099static inline bool eeh_pe_passed(struct eeh_pe *pe)
100{
101 return pe ? !!atomic_read(&pe->pass_dev_cnt) : false;
102}
103
Gavin Shan968f9682012-09-07 22:44:05 +0000104/*
Gavin Shaneb740b52012-02-27 20:04:04 +0000105 * The struct is used to trace EEH state for the associated
106 * PCI device node or PCI device. In future, it might
107 * represent PE as well so that the EEH device to form
108 * another tree except the currently existing tree of PCI
109 * buses and PCI devices
110 */
Gavin Shan4b83bd42013-07-24 10:24:59 +0800111#define EEH_DEV_BRIDGE (1 << 0) /* PCI bridge */
112#define EEH_DEV_ROOT_PORT (1 << 1) /* PCIe root port */
113#define EEH_DEV_DS_PORT (1 << 2) /* Downstream port */
114#define EEH_DEV_IRQ_DISABLED (1 << 3) /* Interrupt disabled */
115#define EEH_DEV_DISCONNECTED (1 << 4) /* Removing from PE */
Gavin Shaneb740b52012-02-27 20:04:04 +0000116
Gavin Shanf26c7a02014-01-12 14:13:45 +0800117#define EEH_DEV_NO_HANDLER (1 << 8) /* No error handler */
118#define EEH_DEV_SYSFS (1 << 9) /* Sysfs created */
Gavin Shand2b0f6f2014-04-24 18:00:19 +1000119#define EEH_DEV_REMOVED (1 << 10) /* Removed permanently */
Gavin Shanab55d212013-07-24 10:25:01 +0800120
Gavin Shaneb740b52012-02-27 20:04:04 +0000121struct eeh_dev {
122 int mode; /* EEH mode */
123 int class_code; /* Class code of the device */
Gavin Shaneb740b52012-02-27 20:04:04 +0000124 int pe_config_addr; /* PE config address */
Gavin Shaneb740b52012-02-27 20:04:04 +0000125 u32 config_space[16]; /* Saved PCI config space */
Gavin Shan2a18dfc2014-04-24 18:00:16 +1000126 int pcix_cap; /* Saved PCIx capability */
127 int pcie_cap; /* Saved PCIe capability */
128 int aer_cap; /* Saved AER capability */
Wei Yang9312bc52016-03-04 10:53:09 +1100129 int af_cap; /* Saved AF capability */
Gavin Shan968f9682012-09-07 22:44:05 +0000130 struct eeh_pe *pe; /* Associated PE */
Sam Bobroff80e65b02018-09-12 11:23:26 +1000131 struct list_head entry; /* Membership in eeh_pe.edevs */
132 struct list_head rmv_entry; /* Membership in rmv_list */
Gavin Shane8e9b342015-03-17 16:15:05 +1100133 struct pci_dn *pdn; /* Associated PCI device node */
Gavin Shaneb740b52012-02-27 20:04:04 +0000134 struct pci_dev *pdev; /* Associated PCI device */
Wei Yang67086e32016-03-04 10:53:11 +1100135 bool in_error; /* Error flag for edev */
Wei Yang39218cd2016-03-04 10:53:07 +1100136 struct pci_dev *physfn; /* Associated SRIOV PF */
Gavin Shaneb740b52012-02-27 20:04:04 +0000137};
138
Gavin Shane8e9b342015-03-17 16:15:05 +1100139static inline struct pci_dn *eeh_dev_to_pdn(struct eeh_dev *edev)
140{
141 return edev ? edev->pdn : NULL;
142}
143
Gavin Shaneb740b52012-02-27 20:04:04 +0000144static inline struct pci_dev *eeh_dev_to_pci_dev(struct eeh_dev *edev)
145{
Gavin Shan2d5c1212013-06-05 15:34:03 +0800146 return edev ? edev->pdev : NULL;
Gavin Shaneb740b52012-02-27 20:04:04 +0000147}
148
Wei Yang2a582222014-09-17 10:48:26 +0800149static inline struct eeh_pe *eeh_dev_to_pe(struct eeh_dev* edev)
150{
151 return edev ? edev->pe : NULL;
152}
153
Gavin Shan7e4e7862014-01-15 13:16:11 +0800154/* Return values from eeh_ops::next_error */
155enum {
156 EEH_NEXT_ERR_NONE = 0,
157 EEH_NEXT_ERR_INF,
158 EEH_NEXT_ERR_FROZEN_PE,
159 EEH_NEXT_ERR_FENCED_PHB,
160 EEH_NEXT_ERR_DEAD_PHB,
161 EEH_NEXT_ERR_DEAD_IOC
162};
163
Gavin Shaneb740b52012-02-27 20:04:04 +0000164/*
Gavin Shanaa1e6372012-02-27 20:03:53 +0000165 * The struct is used to trace the registered EEH operation
166 * callback functions. Actually, those operation callback
167 * functions are heavily platform dependent. That means the
168 * platform should register its own EEH operation callback
169 * functions before any EEH further operations.
170 */
Gavin Shan8fb8f702012-02-27 20:03:55 +0000171#define EEH_OPT_DISABLE 0 /* EEH disable */
172#define EEH_OPT_ENABLE 1 /* EEH enable */
173#define EEH_OPT_THAW_MMIO 2 /* MMIO enable */
174#define EEH_OPT_THAW_DMA 3 /* DMA enable */
Gavin Shan0d5ee522014-09-30 12:38:52 +1000175#define EEH_OPT_FREEZE_PE 4 /* Freeze PE */
Gavin Shaneb594a42012-02-27 20:03:57 +0000176#define EEH_STATE_UNAVAILABLE (1 << 0) /* State unavailable */
177#define EEH_STATE_NOT_SUPPORT (1 << 1) /* EEH not supported */
178#define EEH_STATE_RESET_ACTIVE (1 << 2) /* Active reset */
179#define EEH_STATE_MMIO_ACTIVE (1 << 3) /* Active MMIO */
180#define EEH_STATE_DMA_ACTIVE (1 << 4) /* Active DMA */
181#define EEH_STATE_MMIO_ENABLED (1 << 5) /* MMIO enabled */
182#define EEH_STATE_DMA_ENABLED (1 << 6) /* DMA enabled */
Gavin Shan26524812012-02-27 20:03:59 +0000183#define EEH_RESET_DEACTIVATE 0 /* Deactivate the PE reset */
184#define EEH_RESET_HOT 1 /* Hot reset */
185#define EEH_RESET_FUNDAMENTAL 3 /* Fundamental reset */
Gavin Shan8d633292012-02-27 20:04:00 +0000186#define EEH_LOG_TEMP 1 /* EEH temporary error log */
187#define EEH_LOG_PERM 2 /* EEH permanent error log */
Gavin Shaneb594a42012-02-27 20:03:57 +0000188
Gavin Shanaa1e6372012-02-27 20:03:53 +0000189struct eeh_ops {
190 char *name;
191 int (*init)(void);
Gavin Shanff57b452015-03-17 16:15:06 +1100192 void* (*probe)(struct pci_dn *pdn, void *data);
Gavin Shan371a3952012-09-07 22:44:14 +0000193 int (*set_option)(struct eeh_pe *pe, int option);
194 int (*get_pe_addr)(struct eeh_pe *pe);
Sam Bobrofffef7f902018-09-12 11:23:32 +1000195 int (*get_state)(struct eeh_pe *pe, int *delay);
Gavin Shan371a3952012-09-07 22:44:14 +0000196 int (*reset)(struct eeh_pe *pe, int option);
Gavin Shan371a3952012-09-07 22:44:14 +0000197 int (*get_log)(struct eeh_pe *pe, int severity, char *drv_log, unsigned long len);
198 int (*configure_bridge)(struct eeh_pe *pe);
Gavin Shan131c1232014-09-30 12:38:56 +1000199 int (*err_inject)(struct eeh_pe *pe, int type, int func,
200 unsigned long addr, unsigned long mask);
Gavin Shan0bd78582015-03-17 16:15:07 +1100201 int (*read_config)(struct pci_dn *pdn, int where, int size, u32 *val);
202 int (*write_config)(struct pci_dn *pdn, int where, int size, u32 val);
Gavin Shan8a6b1bc2013-06-20 13:21:04 +0800203 int (*next_error)(struct eeh_pe **pe);
Gavin Shan0bd78582015-03-17 16:15:07 +1100204 int (*restore_config)(struct pci_dn *pdn);
Bryant G. Ly67923cf2018-01-05 10:45:49 -0600205 int (*notify_resume)(struct pci_dn *pdn);
Gavin Shanaa1e6372012-02-27 20:03:53 +0000206};
207
Gavin Shan8a5ad352014-04-24 18:00:17 +1000208extern int eeh_subsystem_flags;
Oliver O'Halloran46ee7c32019-02-15 11:48:11 +1100209extern u32 eeh_max_freezes;
Oliver O'Halloran6b493f62019-02-15 11:48:16 +1100210extern bool eeh_debugfs_no_recover;
Gavin Shanaa1e6372012-02-27 20:03:53 +0000211extern struct eeh_ops *eeh_ops;
Gavin Shan49075812013-06-20 13:21:03 +0800212extern raw_spinlock_t confirm_error_lock;
Gavin Shand7bb8862012-09-07 22:44:21 +0000213
Gavin Shan05b17212014-07-17 14:41:38 +1000214static inline void eeh_add_flag(int flag)
Gavin Shand7bb8862012-09-07 22:44:21 +0000215{
Gavin Shan8a5ad352014-04-24 18:00:17 +1000216 eeh_subsystem_flags |= flag;
Gavin Shand7bb8862012-09-07 22:44:21 +0000217}
218
Gavin Shan05b17212014-07-17 14:41:38 +1000219static inline void eeh_clear_flag(int flag)
Gavin Shand7bb8862012-09-07 22:44:21 +0000220{
Gavin Shan05b17212014-07-17 14:41:38 +1000221 eeh_subsystem_flags &= ~flag;
Gavin Shand7bb8862012-09-07 22:44:21 +0000222}
223
Gavin Shan05b17212014-07-17 14:41:38 +1000224static inline bool eeh_has_flag(int flag)
Gavin Shand7bb8862012-09-07 22:44:21 +0000225{
Gavin Shan05b17212014-07-17 14:41:38 +1000226 return !!(eeh_subsystem_flags & flag);
227}
228
229static inline bool eeh_enabled(void)
230{
Sam Bobroff54644922018-09-12 11:23:29 +1000231 return eeh_has_flag(EEH_ENABLED) && !eeh_has_flag(EEH_FORCE_DISABLED);
Gavin Shand7bb8862012-09-07 22:44:21 +0000232}
Gavin Shan646a8492012-09-07 22:44:06 +0000233
Gavin Shan49075812013-06-20 13:21:03 +0800234static inline void eeh_serialize_lock(unsigned long *flags)
235{
236 raw_spin_lock_irqsave(&confirm_error_lock, *flags);
237}
238
239static inline void eeh_serialize_unlock(unsigned long flags)
240{
241 raw_spin_unlock_irqrestore(&confirm_error_lock, flags);
242}
243
Sam Bobroff34a286a2018-03-19 13:49:23 +1100244static inline bool eeh_state_active(int state)
245{
246 return (state & (EEH_STATE_MMIO_ACTIVE | EEH_STATE_DMA_ACTIVE))
247 == (EEH_STATE_MMIO_ACTIVE | EEH_STATE_DMA_ACTIVE);
248}
249
Sam Bobroffd6c49322018-05-25 13:11:32 +1000250typedef void *(*eeh_edev_traverse_func)(struct eeh_dev *edev, void *flag);
251typedef void *(*eeh_pe_traverse_func)(struct eeh_pe *pe, void *flag);
Gavin Shanbb593c02014-07-17 14:41:43 +1000252void eeh_set_pe_aux_size(int size);
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800253int eeh_phb_pe_create(struct pci_controller *phb);
Sam Bobrofffef7f902018-09-12 11:23:32 +1000254int eeh_wait_state(struct eeh_pe *pe, int max_wait);
Gavin Shan9ff67432013-06-20 13:20:53 +0800255struct eeh_pe *eeh_phb_pe_get(struct pci_controller *phb);
Sam Bobroff309ed3a2018-05-25 13:11:35 +1000256struct eeh_pe *eeh_pe_next(struct eeh_pe *pe, struct eeh_pe *root);
Alexey Kardashevskiy8bae6a22017-08-29 17:34:00 +1000257struct eeh_pe *eeh_pe_get(struct pci_controller *phb,
258 int pe_no, int config_addr);
Gavin Shan9b843482012-09-07 22:44:09 +0000259int eeh_add_to_parent_pe(struct eeh_dev *edev);
Gavin Shan807a8272013-07-24 10:24:55 +0800260int eeh_rmv_from_parent_pe(struct eeh_dev *edev);
Gavin Shan5a719782013-06-20 13:21:01 +0800261void eeh_pe_update_time_stamp(struct eeh_pe *pe);
Gavin Shanf5c57712013-07-24 10:24:58 +0800262void *eeh_pe_traverse(struct eeh_pe *root,
Sam Bobroffd6c49322018-05-25 13:11:32 +1000263 eeh_pe_traverse_func fn, void *flag);
Gavin Shan9e6d2cf2012-09-07 22:44:15 +0000264void *eeh_pe_dev_traverse(struct eeh_pe *root,
Sam Bobroffd6c49322018-05-25 13:11:32 +1000265 eeh_edev_traverse_func fn, void *flag);
Gavin Shan9e6d2cf2012-09-07 22:44:15 +0000266void eeh_pe_restore_bars(struct eeh_pe *pe);
Gavin Shan357b2f32014-06-11 18:26:44 +1000267const char *eeh_pe_loc_get(struct eeh_pe *pe);
Gavin Shan9b3c76f2012-09-07 22:44:19 +0000268struct pci_bus *eeh_pe_bus_get(struct eeh_pe *pe);
Gavin Shan55037d12012-09-07 22:44:07 +0000269
Gavin Shan8cc75812016-05-20 16:41:37 +1000270struct eeh_dev *eeh_dev_init(struct pci_dn *pdn);
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800271void eeh_dev_phb_init_dynamic(struct pci_controller *phb);
Sam Bobroffc44e4cc2019-08-16 14:48:10 +1000272void eeh_show_enabled(void);
Gavin Shanaa1e6372012-02-27 20:03:53 +0000273int __init eeh_ops_register(struct eeh_ops *ops);
274int __exit eeh_ops_unregister(const char *name);
Gavin Shan3e938052014-09-30 12:38:50 +1000275int eeh_check_failure(const volatile void __iomem *token);
Gavin Shanf8f7d632012-09-07 22:44:22 +0000276int eeh_dev_check_failure(struct eeh_dev *edev);
Sam Bobroff685a0bc2019-08-16 14:48:08 +1000277void eeh_addr_cache_init(void);
Gavin Shanff57b452015-03-17 16:15:06 +1100278void eeh_add_device_early(struct pci_dn *);
279void eeh_add_device_tree_early(struct pci_dn *);
Gavin Shanf2856492013-07-24 10:24:52 +0800280void eeh_add_device_late(struct pci_dev *);
John Rose827c1a62006-02-24 11:34:23 -0600281void eeh_add_device_tree_late(struct pci_bus *);
Thadeu Lima de Souza Cascardo6a040ce2012-12-28 09:13:19 +0000282void eeh_add_sysfs_files(struct pci_bus *);
Gavin Shan807a8272013-07-24 10:24:55 +0800283void eeh_remove_device(struct pci_dev *);
Sam Bobroff188fdea2018-11-29 14:16:38 +1100284int eeh_unfreeze_pe(struct eeh_pe *pe);
Gavin Shan5cfb20b2014-09-30 12:39:07 +1000285int eeh_pe_reset_and_recover(struct eeh_pe *pe);
Gavin Shan212d16c2014-06-10 11:41:56 +1000286int eeh_dev_open(struct pci_dev *pdev);
287void eeh_dev_release(struct pci_dev *pdev);
288struct eeh_pe *eeh_iommu_group_to_pe(struct iommu_group *group);
289int eeh_pe_set_option(struct eeh_pe *pe, int option);
290int eeh_pe_get_state(struct eeh_pe *pe);
Sam Bobroff1ef52072018-11-29 14:16:41 +1100291int eeh_pe_reset(struct eeh_pe *pe, int option, bool include_passed);
Gavin Shan212d16c2014-06-10 11:41:56 +1000292int eeh_pe_configure(struct eeh_pe *pe);
Gavin Shanec33d362015-03-26 16:42:08 +1100293int eeh_pe_inject_err(struct eeh_pe *pe, int type, int func,
294 unsigned long addr, unsigned long mask);
Bryant G. Ly64ba3dc72018-01-05 10:45:46 -0600295int eeh_restore_vf_config(struct pci_dn *pdn);
Linas Vepstase2a296e2005-11-03 18:51:31 -0600296
297/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298 * EEH_POSSIBLE_ERROR() -- test for possible MMIO failure.
299 *
300 * If this macro yields TRUE, the caller relays to eeh_check_failure()
301 * which does further tests out of line.
302 */
Gavin Shan2ec5a0a2014-02-12 15:24:55 +0800303#define EEH_POSSIBLE_ERROR(val, type) ((val) == (type)~0 && eeh_enabled())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304
305/*
306 * Reads from a device which has been isolated by EEH will return
307 * all 1s. This macro gives an all-1s value of the given size (in
308 * bytes: 1, 2, or 4) for comparing with the result of a read.
309 */
310#define EEH_IO_ERROR_VALUE(size) (~0U >> ((4 - (size)) * 8))
311
312#else /* !CONFIG_EEH */
Gavin Shaneb740b52012-02-27 20:04:04 +0000313
Gavin Shan2ec5a0a2014-02-12 15:24:55 +0800314static inline bool eeh_enabled(void)
315{
316 return false;
317}
318
Sam Bobroffc44e4cc2019-08-16 14:48:10 +1000319static inline void eeh_show_enabled(void) { }
Gavin Shan51fb5f52013-06-20 13:20:56 +0800320
Gavin Shane8e9b342015-03-17 16:15:05 +1100321static inline void *eeh_dev_init(struct pci_dn *pdn, void *data)
Gavin Shaneb740b52012-02-27 20:04:04 +0000322{
323 return NULL;
324}
325
326static inline void eeh_dev_phb_init_dynamic(struct pci_controller *phb) { }
327
Gavin Shan3e938052014-09-30 12:38:50 +1000328static inline int eeh_check_failure(const volatile void __iomem *token)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329{
Gavin Shan3e938052014-09-30 12:38:50 +1000330 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331}
332
Gavin Shanf8f7d632012-09-07 22:44:22 +0000333#define eeh_dev_check_failure(x) (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334
Sam Bobroff685a0bc2019-08-16 14:48:08 +1000335static inline void eeh_addr_cache_init(void) { }
336
Gavin Shanff57b452015-03-17 16:15:06 +1100337static inline void eeh_add_device_early(struct pci_dn *pdn) { }
Gavin Shanf2856492013-07-24 10:24:52 +0800338
Gavin Shanff57b452015-03-17 16:15:06 +1100339static inline void eeh_add_device_tree_early(struct pci_dn *pdn) { }
Haren Myneni022930e2005-12-27 18:58:29 -0800340
Gavin Shanf2856492013-07-24 10:24:52 +0800341static inline void eeh_add_device_late(struct pci_dev *dev) { }
342
John Rose827c1a62006-02-24 11:34:23 -0600343static inline void eeh_add_device_tree_late(struct pci_bus *bus) { }
344
Thadeu Lima de Souza Cascardo6a040ce2012-12-28 09:13:19 +0000345static inline void eeh_add_sysfs_files(struct pci_bus *bus) { }
346
Gavin Shan807a8272013-07-24 10:24:55 +0800347static inline void eeh_remove_device(struct pci_dev *dev) { }
Gavin Shan646a8492012-09-07 22:44:06 +0000348
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349#define EEH_POSSIBLE_ERROR(val, type) (0)
350#define EEH_IO_ERROR_VALUE(size) (-1UL)
351#endif /* CONFIG_EEH */
352
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +0000353#ifdef CONFIG_PPC64
Linas Vepstas172ca922005-11-03 18:50:04 -0600354/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355 * MMIO read/write operations with EEH support.
356 */
357static inline u8 eeh_readb(const volatile void __iomem *addr)
358{
359 u8 val = in_8(addr);
360 if (EEH_POSSIBLE_ERROR(val, u8))
Gavin Shan3e938052014-09-30 12:38:50 +1000361 eeh_check_failure(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 return val;
363}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364
365static inline u16 eeh_readw(const volatile void __iomem *addr)
366{
367 u16 val = in_le16(addr);
368 if (EEH_POSSIBLE_ERROR(val, u16))
Gavin Shan3e938052014-09-30 12:38:50 +1000369 eeh_check_failure(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370 return val;
371}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372
373static inline u32 eeh_readl(const volatile void __iomem *addr)
374{
375 u32 val = in_le32(addr);
376 if (EEH_POSSIBLE_ERROR(val, u32))
Gavin Shan3e938052014-09-30 12:38:50 +1000377 eeh_check_failure(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378 return val;
379}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380
381static inline u64 eeh_readq(const volatile void __iomem *addr)
382{
383 u64 val = in_le64(addr);
384 if (EEH_POSSIBLE_ERROR(val, u64))
Gavin Shan3e938052014-09-30 12:38:50 +1000385 eeh_check_failure(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386 return val;
387}
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100388
389static inline u16 eeh_readw_be(const volatile void __iomem *addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390{
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100391 u16 val = in_be16(addr);
392 if (EEH_POSSIBLE_ERROR(val, u16))
Gavin Shan3e938052014-09-30 12:38:50 +1000393 eeh_check_failure(addr);
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100394 return val;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395}
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100396
397static inline u32 eeh_readl_be(const volatile void __iomem *addr)
398{
399 u32 val = in_be32(addr);
400 if (EEH_POSSIBLE_ERROR(val, u32))
Gavin Shan3e938052014-09-30 12:38:50 +1000401 eeh_check_failure(addr);
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100402 return val;
403}
404
405static inline u64 eeh_readq_be(const volatile void __iomem *addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406{
407 u64 val = in_be64(addr);
408 if (EEH_POSSIBLE_ERROR(val, u64))
Gavin Shan3e938052014-09-30 12:38:50 +1000409 eeh_check_failure(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410 return val;
411}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100413static inline void eeh_memcpy_fromio(void *dest, const
414 volatile void __iomem *src,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415 unsigned long n)
416{
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100417 _memcpy_fromio(dest, src, n);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418
419 /* Look for ffff's here at dest[n]. Assume that at least 4 bytes
420 * were copied. Check all four bytes.
421 */
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100422 if (n >= 4 && EEH_POSSIBLE_ERROR(*((u32 *)(dest + n - 4)), u32))
Gavin Shan3e938052014-09-30 12:38:50 +1000423 eeh_check_failure(src);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424}
425
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426/* in-string eeh macros */
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100427static inline void eeh_readsb(const volatile void __iomem *addr, void * buf,
428 int ns)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429{
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100430 _insb(addr, buf, ns);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431 if (EEH_POSSIBLE_ERROR((*(((u8*)buf)+ns-1)), u8))
Gavin Shan3e938052014-09-30 12:38:50 +1000432 eeh_check_failure(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433}
434
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100435static inline void eeh_readsw(const volatile void __iomem *addr, void * buf,
436 int ns)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437{
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100438 _insw(addr, buf, ns);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439 if (EEH_POSSIBLE_ERROR((*(((u16*)buf)+ns-1)), u16))
Gavin Shan3e938052014-09-30 12:38:50 +1000440 eeh_check_failure(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441}
442
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100443static inline void eeh_readsl(const volatile void __iomem *addr, void * buf,
444 int nl)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445{
Benjamin Herrenschmidt4cb3cee2006-11-11 17:25:10 +1100446 _insl(addr, buf, nl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447 if (EEH_POSSIBLE_ERROR((*(((u32*)buf)+nl-1)), u32))
Gavin Shan3e938052014-09-30 12:38:50 +1000448 eeh_check_failure(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449}
450
Oliver O'Halloran5ca85ae2019-02-15 11:48:13 +1100451
452void eeh_cache_debugfs_init(void);
453
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +0000454#endif /* CONFIG_PPC64 */
Arnd Bergmann88ced032005-12-16 22:43:46 +0100455#endif /* __KERNEL__ */
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +0000456#endif /* _POWERPC_EEH_H */