blob: 08128fbe9181eceafad71e6809bf709777af9afe [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
34
Jesse Barnes585fb112008-07-29 11:54:06 -070035#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080037#include "intel_ringbuffer.h"
Oscar Mateob20385f2014-07-24 17:04:10 +010038#include "intel_lrc.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070039#include "i915_gem_gtt.h"
Oscar Mateo564ddb22014-08-21 11:40:54 +010040#include "i915_gem_render_state.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070041#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070042#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010043#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020044#include <drm/intel-gtt.h>
Daniel Vetterba8286f2014-09-11 07:43:25 +020045#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
Daniel Vetterd9fc9412014-09-23 15:46:53 +020046#include <drm/drm_gem.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020047#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010048#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070049#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020050#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010051#include <linux/pm_qos.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070052
Linus Torvalds1da177e2005-04-16 15:20:36 -070053/* General customization:
54 */
55
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#define DRIVER_NAME "i915"
57#define DRIVER_DESC "Intel Graphics"
Daniel Vetter69f627f2014-11-07 19:03:19 +010058#define DRIVER_DATE "20141107"
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Mika Kuoppalac883ef12014-10-28 17:32:30 +020060#undef WARN_ON
61#define WARN_ON(x) WARN(x, "WARN_ON(" #x ")")
62
Jesse Barnes317c35d2008-08-25 15:11:06 -070063enum pipe {
Jesse Barnes752aa882013-10-31 18:55:49 +020064 INVALID_PIPE = -1,
Jesse Barnes317c35d2008-08-25 15:11:06 -070065 PIPE_A = 0,
66 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080067 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020068 _PIPE_EDP,
69 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -070070};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080071#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -070072
Paulo Zanonia5c961d2012-10-24 15:59:34 -020073enum transcoder {
74 TRANSCODER_A = 0,
75 TRANSCODER_B,
76 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +020077 TRANSCODER_EDP,
78 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -020079};
80#define transcoder_name(t) ((t) + 'A')
81
Damien Lespiau84139d12014-03-28 00:18:32 +053082/*
83 * This is the maximum (across all platforms) number of planes (primary +
84 * sprites) that can be active at the same time on one pipe.
85 *
86 * This value doesn't count the cursor plane.
87 */
88#define I915_MAX_PLANES 3
89
Jesse Barnes80824002009-09-10 15:28:06 -070090enum plane {
91 PLANE_A = 0,
92 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080093 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -070094};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -080095#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -080096
Damien Lespiaud615a162014-03-03 17:31:48 +000097#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +030098
Eugeni Dodonov2b139522012-03-29 12:32:22 -030099enum port {
100 PORT_A = 0,
101 PORT_B,
102 PORT_C,
103 PORT_D,
104 PORT_E,
105 I915_MAX_PORTS
106};
107#define port_name(p) ((p) + 'A')
108
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300109#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800110
111enum dpio_channel {
112 DPIO_CH0,
113 DPIO_CH1
114};
115
116enum dpio_phy {
117 DPIO_PHY0,
118 DPIO_PHY1
119};
120
Paulo Zanonib97186f2013-05-03 12:15:36 -0300121enum intel_display_power_domain {
122 POWER_DOMAIN_PIPE_A,
123 POWER_DOMAIN_PIPE_B,
124 POWER_DOMAIN_PIPE_C,
125 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
126 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
127 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
128 POWER_DOMAIN_TRANSCODER_A,
129 POWER_DOMAIN_TRANSCODER_B,
130 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300131 POWER_DOMAIN_TRANSCODER_EDP,
Imre Deak319be8a2014-03-04 19:22:57 +0200132 POWER_DOMAIN_PORT_DDI_A_2_LANES,
133 POWER_DOMAIN_PORT_DDI_A_4_LANES,
134 POWER_DOMAIN_PORT_DDI_B_2_LANES,
135 POWER_DOMAIN_PORT_DDI_B_4_LANES,
136 POWER_DOMAIN_PORT_DDI_C_2_LANES,
137 POWER_DOMAIN_PORT_DDI_C_4_LANES,
138 POWER_DOMAIN_PORT_DDI_D_2_LANES,
139 POWER_DOMAIN_PORT_DDI_D_4_LANES,
140 POWER_DOMAIN_PORT_DSI,
141 POWER_DOMAIN_PORT_CRT,
142 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300143 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200144 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300145 POWER_DOMAIN_PLLS,
Imre Deakbaa70702013-10-25 17:36:48 +0300146 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300147
148 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300149};
150
151#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
152#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
153 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300154#define POWER_DOMAIN_TRANSCODER(tran) \
155 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
156 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300157
Egbert Eich1d843f92013-02-25 12:06:49 -0500158enum hpd_pin {
159 HPD_NONE = 0,
160 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
161 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
162 HPD_CRT,
163 HPD_SDVO_B,
164 HPD_SDVO_C,
165 HPD_PORT_B,
166 HPD_PORT_C,
167 HPD_PORT_D,
168 HPD_NUM_PINS
169};
170
Chris Wilson2a2d5482012-12-03 11:49:06 +0000171#define I915_GEM_GPU_DOMAINS \
172 (I915_GEM_DOMAIN_RENDER | \
173 I915_GEM_DOMAIN_SAMPLER | \
174 I915_GEM_DOMAIN_COMMAND | \
175 I915_GEM_DOMAIN_INSTRUCTION | \
176 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700177
Damien Lespiau055e3932014-08-18 13:49:10 +0100178#define for_each_pipe(__dev_priv, __p) \
179 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Damien Lespiau2d025a52014-09-04 12:27:43 +0100180#define for_each_plane(pipe, p) \
181 for ((p) = 0; (p) < INTEL_INFO(dev)->num_sprites[(pipe)] + 1; (p)++)
Damien Lespiaud615a162014-03-03 17:31:48 +0000182#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800183
Damien Lespiaud79b8142014-05-13 23:32:23 +0100184#define for_each_crtc(dev, crtc) \
185 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
186
Damien Lespiaud063ae42014-05-13 23:32:21 +0100187#define for_each_intel_crtc(dev, intel_crtc) \
188 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
189
Damien Lespiaub2784e12014-08-05 11:29:37 +0100190#define for_each_intel_encoder(dev, intel_encoder) \
191 list_for_each_entry(intel_encoder, \
192 &(dev)->mode_config.encoder_list, \
193 base.head)
194
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200195#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
196 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
197 if ((intel_encoder)->base.crtc == (__crtc))
198
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800199#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
200 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
201 if ((intel_connector)->base.encoder == (__encoder))
202
Borun Fub04c5bd2014-07-12 10:02:27 +0530203#define for_each_power_domain(domain, mask) \
204 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
205 if ((1 << (domain)) & (mask))
206
Daniel Vettere7b903d2013-06-05 13:34:14 +0200207struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100208struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100209struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200210
Daniel Vettere2b78262013-06-07 23:10:03 +0200211enum intel_dpll_id {
212 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
213 /* real shared dpll ids must be >= 0 */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300214 DPLL_ID_PCH_PLL_A = 0,
215 DPLL_ID_PCH_PLL_B = 1,
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000216 /* hsw/bdw */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300217 DPLL_ID_WRPLL1 = 0,
218 DPLL_ID_WRPLL2 = 1,
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000219 /* skl */
220 DPLL_ID_SKL_DPLL1 = 0,
221 DPLL_ID_SKL_DPLL2 = 1,
222 DPLL_ID_SKL_DPLL3 = 2,
Daniel Vettere2b78262013-06-07 23:10:03 +0200223};
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000224#define I915_NUM_PLLS 3
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100225
Daniel Vetter53589012013-06-05 13:34:16 +0200226struct intel_dpll_hw_state {
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100227 /* i9xx, pch plls */
Daniel Vetter66e985c2013-06-05 13:34:20 +0200228 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200229 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200230 uint32_t fp0;
231 uint32_t fp1;
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100232
233 /* hsw, bdw */
Daniel Vetterd452c5b2014-07-04 11:27:39 -0300234 uint32_t wrpll;
Daniel Vetter53589012013-06-05 13:34:16 +0200235};
236
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200237struct intel_shared_dpll_config {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +0200238 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200239 struct intel_dpll_hw_state hw_state;
240};
241
242struct intel_shared_dpll {
243 struct intel_shared_dpll_config config;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +0200244 struct intel_shared_dpll_config *new_config;
245
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 int active; /* count of number of active CRTCs (i.e. DPMS on) */
247 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200248 const char *name;
249 /* should match the index in the dev_priv->shared_dplls array */
250 enum intel_dpll_id id;
Daniel Vetter96f61282014-06-25 22:01:58 +0300251 /* The mode_set hook is optional and should be used together with the
252 * intel_prepare_shared_dpll function. */
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200253 void (*mode_set)(struct drm_i915_private *dev_priv,
254 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200255 void (*enable)(struct drm_i915_private *dev_priv,
256 struct intel_shared_dpll *pll);
257 void (*disable)(struct drm_i915_private *dev_priv,
258 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200259 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
260 struct intel_shared_dpll *pll,
261 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000264#define SKL_DPLL0 0
265#define SKL_DPLL1 1
266#define SKL_DPLL2 2
267#define SKL_DPLL3 3
268
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100269/* Used by dp and fdi links */
270struct intel_link_m_n {
271 uint32_t tu;
272 uint32_t gmch_m;
273 uint32_t gmch_n;
274 uint32_t link_m;
275 uint32_t link_n;
276};
277
278void intel_link_compute_m_n(int bpp, int nlanes,
279 int pixel_clock, int link_clock,
280 struct intel_link_m_n *m_n);
281
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282/* Interface history:
283 *
284 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100285 * 1.2: Add Power Management
286 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100287 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000288 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000289 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
290 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291 */
292#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000293#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294#define DRIVER_PATCHLEVEL 0
295
Chris Wilson23bc5982010-09-29 16:10:57 +0100296#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -0700297
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700298struct opregion_header;
299struct opregion_acpi;
300struct opregion_swsci;
301struct opregion_asle;
302
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100303struct intel_opregion {
Ben Widawsky5bc44182012-04-16 14:07:42 -0700304 struct opregion_header __iomem *header;
305 struct opregion_acpi __iomem *acpi;
306 struct opregion_swsci __iomem *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300307 u32 swsci_gbda_sub_functions;
308 u32 swsci_sbcb_sub_functions;
Ben Widawsky5bc44182012-04-16 14:07:42 -0700309 struct opregion_asle __iomem *asle;
310 void __iomem *vbt;
Chris Wilson01fe9db2011-01-16 19:37:30 +0000311 u32 __iomem *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200312 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100313};
Chris Wilson44834a62010-08-19 16:09:23 +0100314#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100315
Chris Wilson6ef3d422010-08-04 20:26:07 +0100316struct intel_overlay;
317struct intel_overlay_error_state;
318
Daniel Vetterba8286f2014-09-11 07:43:25 +0200319struct drm_local_map;
320
Dave Airlie7c1c2872008-11-28 14:22:24 +1000321struct drm_i915_master_private {
Daniel Vetterba8286f2014-09-11 07:43:25 +0200322 struct drm_local_map *sarea;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000323 struct _drm_i915_sarea *sarea_priv;
324};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800325#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300326#define I915_MAX_NUM_FENCES 32
327/* 32 fences + sign bit for FENCE_REG_NONE */
328#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800329
330struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200331 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000332 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100333 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800334};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000335
yakui_zhao9b9d1722009-05-31 17:17:17 +0800336struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100337 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800338 u8 dvo_port;
339 u8 slave_addr;
340 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100341 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400342 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800343};
344
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000345struct intel_display_error_state;
346
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700347struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200348 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800349 struct timeval time;
350
Mika Kuoppalacb383002014-02-25 17:11:25 +0200351 char error_msg[128];
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200352 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200353 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200354
Ben Widawsky585b0282014-01-30 00:19:37 -0800355 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700356 u32 eir;
357 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700358 u32 ier;
Rodrigo Vivi885ea5a2014-08-05 10:07:13 -0700359 u32 gtier[4];
Ben Widawskyb9a39062012-06-04 14:42:52 -0700360 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000361 u32 derrmr;
362 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800363 u32 error; /* gen6+ */
364 u32 err_int; /* gen7 */
365 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800366 u32 gac_eco;
367 u32 gam_ecochk;
368 u32 gab_ctl;
369 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800370 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800371 u64 fence[I915_MAX_NUM_FENCES];
372 struct intel_overlay_error_state *overlay;
373 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700374 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800375
Chris Wilson52d39a22012-02-15 11:25:37 +0000376 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000377 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800378 /* Software tracked state */
379 bool waiting;
380 int hangcheck_score;
381 enum intel_ring_hangcheck_action hangcheck_action;
382 int num_requests;
383
384 /* our own tracking of ring head and tail */
385 u32 cpu_ring_head;
386 u32 cpu_ring_tail;
387
388 u32 semaphore_seqno[I915_NUM_RINGS - 1];
389
390 /* Register state */
391 u32 tail;
392 u32 head;
393 u32 ctl;
394 u32 hws;
395 u32 ipeir;
396 u32 ipehr;
397 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800398 u32 bbstate;
399 u32 instpm;
400 u32 instps;
401 u32 seqno;
402 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000403 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800404 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700405 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800406 u32 rc_psmi; /* sleep state */
407 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
408
Chris Wilson52d39a22012-02-15 11:25:37 +0000409 struct drm_i915_error_object {
410 int page_count;
411 u32 gtt_offset;
412 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200413 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800414
Chris Wilson52d39a22012-02-15 11:25:37 +0000415 struct drm_i915_error_request {
416 long jiffies;
417 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000418 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000419 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800420
421 struct {
422 u32 gfx_mode;
423 union {
424 u64 pdp[4];
425 u32 pp_dir_base;
426 };
427 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200428
429 pid_t pid;
430 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000431 } ring[I915_NUM_RINGS];
Chris Wilson3a448732014-08-12 20:05:47 +0100432
Chris Wilson9df30792010-02-18 10:24:56 +0000433 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000434 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000435 u32 name;
Chris Wilson0201f1e2012-07-20 12:41:01 +0100436 u32 rseqno, wseqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000437 u32 gtt_offset;
438 u32 read_domains;
439 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200440 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000441 s32 pinned:2;
442 u32 tiling:2;
443 u32 dirty:1;
444 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100445 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100446 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100447 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700448 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800449
Ben Widawsky95f53012013-07-31 17:00:15 -0700450 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson3a448732014-08-12 20:05:47 +0100451 u32 vm_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700452};
453
Jani Nikula7bd688c2013-11-08 16:48:56 +0200454struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200455struct intel_encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100456struct intel_crtc_config;
Jesse Barnes46f297f2014-03-07 08:57:48 -0800457struct intel_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100458struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200459struct intel_limit;
460struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100461
Jesse Barnese70236a2009-09-21 10:42:27 -0700462struct drm_i915_display_funcs {
Adam Jacksonee5382a2010-04-23 11:17:39 -0400463 bool (*fbc_enabled)(struct drm_device *dev);
Ville Syrjälä993495a2013-12-12 17:27:40 +0200464 void (*enable_fbc)(struct drm_crtc *crtc);
Jesse Barnese70236a2009-09-21 10:42:27 -0700465 void (*disable_fbc)(struct drm_device *dev);
466 int (*get_display_clock_speed)(struct drm_device *dev);
467 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200468 /**
469 * find_dpll() - Find the best values for the PLL
470 * @limit: limits for the PLL
471 * @crtc: current CRTC
472 * @target: target frequency in kHz
473 * @refclk: reference clock frequency in kHz
474 * @match_clock: if provided, @best_clock P divider must
475 * match the P divider from @match_clock
476 * used for LVDS downclocking
477 * @best_clock: best PLL values found
478 *
479 * Returns true on success, false on failure.
480 */
481 bool (*find_dpll)(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa919ff12014-10-20 13:46:43 +0300482 struct intel_crtc *crtc,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200483 int target, int refclk,
484 struct dpll *match_clock,
485 struct dpll *best_clock);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300486 void (*update_wm)(struct drm_crtc *crtc);
Ville Syrjäläadf3d352013-08-06 22:24:11 +0300487 void (*update_sprite_wm)(struct drm_plane *plane,
488 struct drm_crtc *crtc,
Damien Lespiaued57cb82014-07-15 09:21:24 +0200489 uint32_t sprite_width, uint32_t sprite_height,
490 int pixel_size, bool enable, bool scaled);
Daniel Vetter47fab732012-10-26 10:58:18 +0200491 void (*modeset_global_resources)(struct drm_device *dev);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100492 /* Returns the active state of the crtc, and if the crtc is active,
493 * fills out the pipe-config with the hw state. */
494 bool (*get_pipe_config)(struct intel_crtc *,
495 struct intel_crtc_config *);
Jesse Barnes46f297f2014-03-07 08:57:48 -0800496 void (*get_plane_config)(struct intel_crtc *,
497 struct intel_plane_config *);
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +0200498 int (*crtc_compute_clock)(struct intel_crtc *crtc);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200499 void (*crtc_enable)(struct drm_crtc *crtc);
500 void (*crtc_disable)(struct drm_crtc *crtc);
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100501 void (*off)(struct drm_crtc *crtc);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200502 void (*audio_codec_enable)(struct drm_connector *connector,
503 struct intel_encoder *encoder,
504 struct drm_display_mode *mode);
505 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700506 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700507 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700508 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
509 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700510 struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +0100511 struct intel_engine_cs *ring,
Keith Packarded8d1972013-07-22 18:49:58 -0700512 uint32_t flags);
Daniel Vetter29b9bde2014-04-24 23:55:01 +0200513 void (*update_primary_plane)(struct drm_crtc *crtc,
514 struct drm_framebuffer *fb,
515 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100516 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700517 /* clock updates for mode set */
518 /* cursor updates */
519 /* render clock increase/decrease */
520 /* display clock increase/decrease */
521 /* pll clock increase/decrease */
Jani Nikula7bd688c2013-11-08 16:48:56 +0200522
Ville Syrjälä6517d272014-11-07 11:16:02 +0200523 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
Jani Nikula7bd688c2013-11-08 16:48:56 +0200524 uint32_t (*get_backlight)(struct intel_connector *connector);
525 void (*set_backlight)(struct intel_connector *connector,
526 uint32_t level);
527 void (*disable_backlight)(struct intel_connector *connector);
528 void (*enable_backlight)(struct intel_connector *connector);
Jesse Barnese70236a2009-09-21 10:42:27 -0700529};
530
Chris Wilson907b28c2013-07-19 20:36:52 +0100531struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530532 void (*force_wake_get)(struct drm_i915_private *dev_priv,
533 int fw_engine);
534 void (*force_wake_put)(struct drm_i915_private *dev_priv,
535 int fw_engine);
Ben Widawsky0b274482013-10-04 21:22:51 -0700536
537 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
538 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
539 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
540 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
541
542 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
543 uint8_t val, bool trace);
544 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
545 uint16_t val, bool trace);
546 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
547 uint32_t val, bool trace);
548 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
549 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300550};
551
Chris Wilson907b28c2013-07-19 20:36:52 +0100552struct intel_uncore {
553 spinlock_t lock; /** lock is also taken in irq contexts. */
554
555 struct intel_uncore_funcs funcs;
556
557 unsigned fifo_count;
558 unsigned forcewake_count;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100559
Deepak S940aece2013-11-23 14:55:43 +0530560 unsigned fw_rendercount;
561 unsigned fw_mediacount;
Zhe Wang38cff0b2014-11-04 17:07:04 +0000562 unsigned fw_blittercount;
Deepak S940aece2013-11-23 14:55:43 +0530563
Chris Wilson82326442014-03-05 12:00:39 +0000564 struct timer_list force_wake_timer;
Chris Wilson907b28c2013-07-19 20:36:52 +0100565};
566
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100567#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
568 func(is_mobile) sep \
569 func(is_i85x) sep \
570 func(is_i915g) sep \
571 func(is_i945gm) sep \
572 func(is_g33) sep \
573 func(need_gfx_hws) sep \
574 func(is_g4x) sep \
575 func(is_pineview) sep \
576 func(is_broadwater) sep \
577 func(is_crestline) sep \
578 func(is_ivybridge) sep \
579 func(is_valleyview) sep \
580 func(is_haswell) sep \
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530581 func(is_skylake) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700582 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100583 func(has_fbc) sep \
584 func(has_pipe_cxsr) sep \
585 func(has_hotplug) sep \
586 func(cursor_needs_physical) sep \
587 func(has_overlay) sep \
588 func(overlay_needs_physical) sep \
589 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100590 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100591 func(has_ddi) sep \
592 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200593
Damien Lespiaua587f772013-04-22 18:40:38 +0100594#define DEFINE_FLAG(name) u8 name:1
595#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200596
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500597struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200598 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100599 u16 device_id;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700600 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000601 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000602 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700603 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100604 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200605 /* Register offsets for the various display pipes and transcoders */
606 int pipe_offsets[I915_MAX_TRANSCODERS];
607 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200608 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300609 int cursor_offsets[I915_MAX_PIPES];
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500610};
611
Damien Lespiaua587f772013-04-22 18:40:38 +0100612#undef DEFINE_FLAG
613#undef SEP_SEMICOLON
614
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800615enum i915_cache_level {
616 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100617 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
618 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
619 caches, eg sampler/render caches, and the
620 large Last-Level-Cache. LLC is coherent with
621 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100622 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800623};
624
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300625struct i915_ctx_hang_stats {
626 /* This context had batch pending when hang was declared */
627 unsigned batch_pending;
628
629 /* This context had batch active when hang was declared */
630 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300631
632 /* Time when this context was last blamed for a GPU reset */
633 unsigned long guilty_ts;
634
635 /* This context is banned to submit more work */
636 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300637};
Ben Widawsky40521052012-06-04 14:42:43 -0700638
639/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100640#define DEFAULT_CONTEXT_HANDLE 0
Oscar Mateo31b7a882014-07-03 16:28:01 +0100641/**
642 * struct intel_context - as the name implies, represents a context.
643 * @ref: reference count.
644 * @user_handle: userspace tracking identity for this context.
645 * @remap_slice: l3 row remapping information.
646 * @file_priv: filp associated with this context (NULL for global default
647 * context).
648 * @hang_stats: information about the role of this context in possible GPU
649 * hangs.
650 * @vm: virtual memory space used by this context.
651 * @legacy_hw_ctx: render context backing object and whether it is correctly
652 * initialized (legacy ring submission mechanism only).
653 * @link: link in the global list of contexts.
654 *
655 * Contexts are memory images used by the hardware to store copies of their
656 * internal state.
657 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100658struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300659 struct kref ref;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100660 int user_handle;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700661 uint8_t remap_slice;
Ben Widawsky40521052012-06-04 14:42:43 -0700662 struct drm_i915_file_private *file_priv;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300663 struct i915_ctx_hang_stats hang_stats;
Daniel Vetterae6c48062014-08-06 15:04:53 +0200664 struct i915_hw_ppgtt *ppgtt;
Ben Widawskya33afea2013-09-17 21:12:45 -0700665
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100666 /* Legacy ring buffer submission */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100667 struct {
668 struct drm_i915_gem_object *rcs_state;
669 bool initialized;
670 } legacy_hw_ctx;
671
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100672 /* Execlists */
Oscar Mateo564ddb22014-08-21 11:40:54 +0100673 bool rcs_initialized;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100674 struct {
675 struct drm_i915_gem_object *state;
Oscar Mateo84c23772014-07-24 17:04:15 +0100676 struct intel_ringbuffer *ringbuf;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100677 } engine[I915_NUM_RINGS];
678
Ben Widawskya33afea2013-09-17 21:12:45 -0700679 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700680};
681
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700682struct i915_fbc {
683 unsigned long size;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700684 unsigned threshold;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700685 unsigned int fb_id;
686 enum plane plane;
687 int y;
688
Ben Widawskyc4213882014-06-19 12:06:10 -0700689 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700690 struct drm_mm_node *compressed_llb;
691
Rodrigo Vivida46f932014-08-01 02:04:45 -0700692 bool false_color;
693
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300694 /* Tracks whether the HW is actually enabled, not whether the feature is
695 * possible. */
696 bool enabled;
697
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -0400698 /* On gen8 some rings cannont perform fbc clean operation so for now
699 * we are doing this on SW with mmio.
700 * This variable works in the opposite information direction
701 * of ring->fbc_dirty telling software on frontbuffer tracking
702 * to perform the cache clean on sw side.
703 */
704 bool need_sw_cache_clean;
705
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700706 struct intel_fbc_work {
707 struct delayed_work work;
708 struct drm_crtc *crtc;
709 struct drm_framebuffer *fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700710 } *fbc_work;
711
Chris Wilson29ebf902013-07-27 17:23:55 +0100712 enum no_fbc_reason {
713 FBC_OK, /* FBC is enabled */
714 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700715 FBC_NO_OUTPUT, /* no outputs enabled to compress */
716 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
717 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
718 FBC_MODE_TOO_LARGE, /* mode too large for compression */
719 FBC_BAD_PLANE, /* fbc not supported on plane */
720 FBC_NOT_TILED, /* buffer not tiled */
721 FBC_MULTIPLE_PIPES, /* more than one pipe active */
722 FBC_MODULE_PARAM,
723 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
724 } no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800725};
726
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530727struct i915_drrs {
728 struct intel_connector *connector;
729};
730
Daniel Vetter2807cf62014-07-11 10:30:11 -0700731struct intel_dp;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300732struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700733 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300734 bool sink_support;
735 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700736 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700737 bool active;
738 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700739 unsigned busy_frontbuffer_bits;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300740};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700741
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800742enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300743 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800744 PCH_IBX, /* Ibexpeak PCH */
745 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300746 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530747 PCH_SPT, /* Sunrisepoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700748 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800749};
750
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200751enum intel_sbi_destination {
752 SBI_ICLK,
753 SBI_MPHY,
754};
755
Jesse Barnesb690e962010-07-19 13:53:12 -0700756#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700757#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100758#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000759#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +0300760#define QUIRK_PIPEB_FORCE (1<<4)
Jesse Barnesb690e962010-07-19 13:53:12 -0700761
Dave Airlie8be48d92010-03-30 05:34:14 +0000762struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100763struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000764
Daniel Vetterc2b91522012-02-14 22:37:19 +0100765struct intel_gmbus {
766 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000767 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100768 u32 reg0;
Daniel Vetter36c785f2012-02-14 22:37:22 +0100769 u32 gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100770 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100771 struct drm_i915_private *dev_priv;
772};
773
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100774struct i915_suspend_saved_registers {
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000775 u8 saveLBB;
776 u32 saveDSPACNTR;
777 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000778 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000779 u32 savePIPEACONF;
780 u32 savePIPEBCONF;
781 u32 savePIPEASRC;
782 u32 savePIPEBSRC;
783 u32 saveFPA0;
784 u32 saveFPA1;
785 u32 saveDPLL_A;
786 u32 saveDPLL_A_MD;
787 u32 saveHTOTAL_A;
788 u32 saveHBLANK_A;
789 u32 saveHSYNC_A;
790 u32 saveVTOTAL_A;
791 u32 saveVBLANK_A;
792 u32 saveVSYNC_A;
793 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000794 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800795 u32 saveTRANS_HTOTAL_A;
796 u32 saveTRANS_HBLANK_A;
797 u32 saveTRANS_HSYNC_A;
798 u32 saveTRANS_VTOTAL_A;
799 u32 saveTRANS_VBLANK_A;
800 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000801 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000802 u32 saveDSPASTRIDE;
803 u32 saveDSPASIZE;
804 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700805 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000806 u32 saveDSPASURF;
807 u32 saveDSPATILEOFF;
808 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700809 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000810 u32 saveBLC_PWM_CTL;
811 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800812 u32 saveBLC_CPU_PWM_CTL;
813 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000814 u32 saveFPB0;
815 u32 saveFPB1;
816 u32 saveDPLL_B;
817 u32 saveDPLL_B_MD;
818 u32 saveHTOTAL_B;
819 u32 saveHBLANK_B;
820 u32 saveHSYNC_B;
821 u32 saveVTOTAL_B;
822 u32 saveVBLANK_B;
823 u32 saveVSYNC_B;
824 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000825 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800826 u32 saveTRANS_HTOTAL_B;
827 u32 saveTRANS_HBLANK_B;
828 u32 saveTRANS_HSYNC_B;
829 u32 saveTRANS_VTOTAL_B;
830 u32 saveTRANS_VBLANK_B;
831 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000832 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000833 u32 saveDSPBSTRIDE;
834 u32 saveDSPBSIZE;
835 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700836 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000837 u32 saveDSPBSURF;
838 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700839 u32 saveVGA0;
840 u32 saveVGA1;
841 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000842 u32 saveVGACNTRL;
843 u32 saveADPA;
844 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700845 u32 savePP_ON_DELAYS;
846 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000847 u32 saveDVOA;
848 u32 saveDVOB;
849 u32 saveDVOC;
850 u32 savePP_ON;
851 u32 savePP_OFF;
852 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700853 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000854 u32 savePFIT_CONTROL;
855 u32 save_palette_a[256];
856 u32 save_palette_b[256];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000857 u32 saveFBC_CONTROL;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000858 u32 saveIER;
859 u32 saveIIR;
860 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800861 u32 saveDEIER;
862 u32 saveDEIMR;
863 u32 saveGTIER;
864 u32 saveGTIMR;
865 u32 saveFDI_RXA_IMR;
866 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800867 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800868 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000869 u32 saveSWF0[16];
870 u32 saveSWF1[16];
871 u32 saveSWF2[3];
872 u8 saveMSR;
873 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800874 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000875 u8 saveAR_INDEX;
Jesse Barnesa59e122a2008-05-07 12:25:46 +1000876 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000877 u8 saveDACMASK;
Jesse Barnesa59e122a2008-05-07 12:25:46 +1000878 u8 saveCR[37];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200879 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000880 u32 saveCURACNTR;
881 u32 saveCURAPOS;
882 u32 saveCURABASE;
883 u32 saveCURBCNTR;
884 u32 saveCURBPOS;
885 u32 saveCURBBASE;
886 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700887 u32 saveDP_B;
888 u32 saveDP_C;
889 u32 saveDP_D;
890 u32 savePIPEA_GMCH_DATA_M;
891 u32 savePIPEB_GMCH_DATA_M;
892 u32 savePIPEA_GMCH_DATA_N;
893 u32 savePIPEB_GMCH_DATA_N;
894 u32 savePIPEA_DP_LINK_M;
895 u32 savePIPEB_DP_LINK_M;
896 u32 savePIPEA_DP_LINK_N;
897 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800898 u32 saveFDI_RXA_CTL;
899 u32 saveFDI_TXA_CTL;
900 u32 saveFDI_RXB_CTL;
901 u32 saveFDI_TXB_CTL;
902 u32 savePFA_CTL_1;
903 u32 savePFB_CTL_1;
904 u32 savePFA_WIN_SZ;
905 u32 savePFB_WIN_SZ;
906 u32 savePFA_WIN_POS;
907 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000908 u32 savePCH_DREF_CONTROL;
909 u32 saveDISP_ARB_CTL;
910 u32 savePIPEA_DATA_M1;
911 u32 savePIPEA_DATA_N1;
912 u32 savePIPEA_LINK_M1;
913 u32 savePIPEA_LINK_N1;
914 u32 savePIPEB_DATA_M1;
915 u32 savePIPEB_DATA_N1;
916 u32 savePIPEB_LINK_M1;
917 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000918 u32 saveMCHBAR_RENDER_STANDBY;
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400919 u32 savePCH_PORT_HOTPLUG;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100920};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100921
Imre Deakddeea5b2014-05-05 15:19:56 +0300922struct vlv_s0ix_state {
923 /* GAM */
924 u32 wr_watermark;
925 u32 gfx_prio_ctrl;
926 u32 arb_mode;
927 u32 gfx_pend_tlb0;
928 u32 gfx_pend_tlb1;
929 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
930 u32 media_max_req_count;
931 u32 gfx_max_req_count;
932 u32 render_hwsp;
933 u32 ecochk;
934 u32 bsd_hwsp;
935 u32 blt_hwsp;
936 u32 tlb_rd_addr;
937
938 /* MBC */
939 u32 g3dctl;
940 u32 gsckgctl;
941 u32 mbctl;
942
943 /* GCP */
944 u32 ucgctl1;
945 u32 ucgctl3;
946 u32 rcgctl1;
947 u32 rcgctl2;
948 u32 rstctl;
949 u32 misccpctl;
950
951 /* GPM */
952 u32 gfxpause;
953 u32 rpdeuhwtc;
954 u32 rpdeuc;
955 u32 ecobus;
956 u32 pwrdwnupctl;
957 u32 rp_down_timeout;
958 u32 rp_deucsw;
959 u32 rcubmabdtmr;
960 u32 rcedata;
961 u32 spare2gh;
962
963 /* Display 1 CZ domain */
964 u32 gt_imr;
965 u32 gt_ier;
966 u32 pm_imr;
967 u32 pm_ier;
968 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
969
970 /* GT SA CZ domain */
971 u32 tilectl;
972 u32 gt_fifoctl;
973 u32 gtlc_wake_ctrl;
974 u32 gtlc_survive;
975 u32 pmwgicz;
976
977 /* Display 2 CZ domain */
978 u32 gu_ctl0;
979 u32 gu_ctl1;
980 u32 clock_gate_dis2;
981};
982
Chris Wilsonbf225f22014-07-10 20:31:18 +0100983struct intel_rps_ei {
984 u32 cz_clock;
985 u32 render_c0;
986 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -0400987};
988
Daniel Vetterc85aa882012-11-02 19:55:03 +0100989struct intel_gen6_power_mgmt {
Daniel Vetter59cdb632013-07-04 23:35:28 +0200990 /* work and pm_iir are protected by dev_priv->irq_lock */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100991 struct work_struct work;
992 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200993
Ben Widawskyb39fb292014-03-19 18:31:11 -0700994 /* Frequencies are stored in potentially platform dependent multiples.
995 * In other words, *_freq needs to be multiplied by X to be interesting.
996 * Soft limits are those which are used for the dynamic reclocking done
997 * by the driver (raise frequencies under heavy loads, and lower for
998 * lighter loads). Hard limits are those imposed by the hardware.
999 *
1000 * A distinction is made for overclocking, which is never enabled by
1001 * default, and is considered to be above the hard limit if it's
1002 * possible at all.
1003 */
1004 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1005 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1006 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1007 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1008 u8 min_freq; /* AKA RPn. Minimum frequency */
1009 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1010 u8 rp1_freq; /* "less than" RP0 power/freqency */
1011 u8 rp0_freq; /* Non-overclocked max frequency. */
Deepak S67c3bf62014-07-10 13:16:24 +05301012 u32 cz_freq;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001013
Deepak S31685c22014-07-03 17:33:01 -04001014 u32 ei_interrupt_count;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001015
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001016 int last_adj;
1017 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1018
Chris Wilsonc0951f02013-10-10 21:58:50 +01001019 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001020 struct delayed_work delayed_resume_work;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001021
Chris Wilsonbf225f22014-07-10 20:31:18 +01001022 /* manual wa residency calculations */
1023 struct intel_rps_ei up_ei, down_ei;
1024
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001025 /*
1026 * Protects RPS/RC6 register access and PCU communication.
1027 * Must be taken after struct_mutex if nested.
1028 */
1029 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001030};
1031
Daniel Vetter1a240d42012-11-29 22:18:51 +01001032/* defined intel_pm.c */
1033extern spinlock_t mchdev_lock;
1034
Daniel Vetterc85aa882012-11-02 19:55:03 +01001035struct intel_ilk_power_mgmt {
1036 u8 cur_delay;
1037 u8 min_delay;
1038 u8 max_delay;
1039 u8 fmax;
1040 u8 fstart;
1041
1042 u64 last_count1;
1043 unsigned long last_time1;
1044 unsigned long chipset_power;
1045 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001046 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001047 unsigned long gfx_power;
1048 u8 corr;
1049
1050 int c_m;
1051 int r_t;
Daniel Vetter3e373942012-11-02 19:55:04 +01001052
1053 struct drm_i915_gem_object *pwrctx;
1054 struct drm_i915_gem_object *renderctx;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001055};
1056
Imre Deakc6cb5822014-03-04 19:22:55 +02001057struct drm_i915_private;
1058struct i915_power_well;
1059
1060struct i915_power_well_ops {
1061 /*
1062 * Synchronize the well's hw state to match the current sw state, for
1063 * example enable/disable it based on the current refcount. Called
1064 * during driver init and resume time, possibly after first calling
1065 * the enable/disable handlers.
1066 */
1067 void (*sync_hw)(struct drm_i915_private *dev_priv,
1068 struct i915_power_well *power_well);
1069 /*
1070 * Enable the well and resources that depend on it (for example
1071 * interrupts located on the well). Called after the 0->1 refcount
1072 * transition.
1073 */
1074 void (*enable)(struct drm_i915_private *dev_priv,
1075 struct i915_power_well *power_well);
1076 /*
1077 * Disable the well and resources that depend on it. Called after
1078 * the 1->0 refcount transition.
1079 */
1080 void (*disable)(struct drm_i915_private *dev_priv,
1081 struct i915_power_well *power_well);
1082 /* Returns the hw enabled state. */
1083 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1084 struct i915_power_well *power_well);
1085};
1086
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001087/* Power well structure for haswell */
1088struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001089 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001090 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001091 /* power well enable/disable usage count */
1092 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001093 /* cached hw enabled state */
1094 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001095 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001096 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001097 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001098};
1099
Imre Deak83c00f52013-10-25 17:36:47 +03001100struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001101 /*
1102 * Power wells needed for initialization at driver init and suspend
1103 * time are on. They are kept on until after the first modeset.
1104 */
1105 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001106 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001107 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001108
Imre Deak83c00f52013-10-25 17:36:47 +03001109 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001110 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001111 struct i915_power_well *power_wells;
Imre Deak83c00f52013-10-25 17:36:47 +03001112};
1113
Daniel Vetter231f42a2012-11-02 19:55:05 +01001114struct i915_dri1_state {
1115 unsigned allow_batchbuffer : 1;
1116 u32 __iomem *gfx_hws_cpu_addr;
1117
1118 unsigned int cpp;
1119 int back_offset;
1120 int front_offset;
1121 int current_page;
1122 int page_flipping;
1123
1124 uint32_t counter;
1125};
1126
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001127struct i915_ums_state {
1128 /**
1129 * Flag if the X Server, and thus DRM, is not currently in
1130 * control of the device.
1131 *
1132 * This is set between LeaveVT and EnterVT. It needs to be
1133 * replaced with a semaphore. It also needs to be
1134 * transitioned away from for kernel modesetting.
1135 */
1136 int mm_suspended;
1137};
1138
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001139#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001140struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001141 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001142 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001143 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001144};
1145
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001146struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001147 /** Memory allocator for GTT stolen memory */
1148 struct drm_mm stolen;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001149 /** List of all objects in gtt_space. Used to restore gtt
1150 * mappings on resume */
1151 struct list_head bound_list;
1152 /**
1153 * List of objects which are not bound to the GTT (thus
1154 * are idle and not used by the GPU) but still have
1155 * (presumably uncached) pages still attached.
1156 */
1157 struct list_head unbound_list;
1158
1159 /** Usable portion of the GTT for GEM */
1160 unsigned long stolen_base; /* limited to low memory (32-bit) */
1161
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001162 /** PPGTT used for aliasing the PPGTT with the GTT */
1163 struct i915_hw_ppgtt *aliasing_ppgtt;
1164
Chris Wilson2cfcd32a2014-05-20 08:28:43 +01001165 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001166 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001167 bool shrinker_no_lock_stealing;
1168
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001169 /** LRU list of objects with fence regs on them. */
1170 struct list_head fence_list;
1171
1172 /**
1173 * We leave the user IRQ off as much as possible,
1174 * but this means that requests will finish and never
1175 * be retired once the system goes idle. Set a timer to
1176 * fire periodically while the ring is running. When it
1177 * fires, go retire requests.
1178 */
1179 struct delayed_work retire_work;
1180
1181 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001182 * When we detect an idle GPU, we want to turn on
1183 * powersaving features. So once we see that there
1184 * are no more requests outstanding and no more
1185 * arrive within a small period of time, we fire
1186 * off the idle_work.
1187 */
1188 struct delayed_work idle_work;
1189
1190 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001191 * Are we in a non-interruptible section of code like
1192 * modesetting?
1193 */
1194 bool interruptible;
1195
Chris Wilsonf62a0072014-02-21 17:55:39 +00001196 /**
1197 * Is the GPU currently considered idle, or busy executing userspace
1198 * requests? Whilst idle, we attempt to power down the hardware and
1199 * display clocks. In order to reduce the effect on performance, there
1200 * is a slight delay before we do so.
1201 */
1202 bool busy;
1203
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001204 /* the indicator for dispatch video commands on two BSD rings */
1205 int bsd_ring_dispatch_index;
1206
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001207 /** Bit 6 swizzling required for X tiling */
1208 uint32_t bit_6_swizzle_x;
1209 /** Bit 6 swizzling required for Y tiling */
1210 uint32_t bit_6_swizzle_y;
1211
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001212 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001213 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001214 size_t object_memory;
1215 u32 object_count;
1216};
1217
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001218struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001219 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001220 unsigned bytes;
1221 unsigned size;
1222 int err;
1223 u8 *buf;
1224 loff_t start;
1225 loff_t pos;
1226};
1227
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001228struct i915_error_state_file_priv {
1229 struct drm_device *dev;
1230 struct drm_i915_error_state *error;
1231};
1232
Daniel Vetter99584db2012-11-14 17:14:04 +01001233struct i915_gpu_error {
1234 /* For hangcheck timer */
1235#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1236#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001237 /* Hang gpu twice in this window and your context gets banned */
1238#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1239
Daniel Vetter99584db2012-11-14 17:14:04 +01001240 struct timer_list hangcheck_timer;
Daniel Vetter99584db2012-11-14 17:14:04 +01001241
1242 /* For reset and error_state handling. */
1243 spinlock_t lock;
1244 /* Protected by the above dev->gpu_error.lock. */
1245 struct drm_i915_error_state *first_error;
1246 struct work_struct work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001247
Chris Wilson094f9a52013-09-25 17:34:55 +01001248
1249 unsigned long missed_irq_rings;
1250
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001251 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001252 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001253 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001254 * This is a counter which gets incremented when reset is triggered,
1255 * and again when reset has been handled. So odd values (lowest bit set)
1256 * means that reset is in progress and even values that
1257 * (reset_counter >> 1):th reset was successfully completed.
1258 *
1259 * If reset is not completed succesfully, the I915_WEDGE bit is
1260 * set meaning that hardware is terminally sour and there is no
1261 * recovery. All waiters on the reset_queue will be woken when
1262 * that happens.
1263 *
1264 * This counter is used by the wait_seqno code to notice that reset
1265 * event happened and it needs to restart the entire ioctl (since most
1266 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001267 *
1268 * This is important for lock-free wait paths, where no contended lock
1269 * naturally enforces the correct ordering between the bail-out of the
1270 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001271 */
1272 atomic_t reset_counter;
1273
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001274#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001275#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001276
1277 /**
1278 * Waitqueue to signal when the reset has completed. Used by clients
1279 * that wait for dev_priv->mm.wedged to settle.
1280 */
1281 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001282
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001283 /* Userspace knobs for gpu hang simulation;
1284 * combines both a ring mask, and extra flags
1285 */
1286 u32 stop_rings;
1287#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1288#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001289
1290 /* For missed irq/seqno simulation. */
1291 unsigned int test_irq_rings;
McAulay, Alistair6689c162014-08-15 18:51:35 +01001292
1293 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1294 bool reload_in_reset;
Daniel Vetter99584db2012-11-14 17:14:04 +01001295};
1296
Zhang Ruib8efb172013-02-05 15:41:53 +08001297enum modeset_restore {
1298 MODESET_ON_LID_OPEN,
1299 MODESET_DONE,
1300 MODESET_SUSPENDED,
1301};
1302
Paulo Zanoni6acab152013-09-12 17:06:24 -03001303struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001304 /*
1305 * This is an index in the HDMI/DVI DDI buffer translation table.
1306 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1307 * populate this field.
1308 */
1309#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001310 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001311
1312 uint8_t supports_dvi:1;
1313 uint8_t supports_hdmi:1;
1314 uint8_t supports_dp:1;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001315};
1316
Pradeep Bhat83a72802014-03-28 10:14:57 +05301317enum drrs_support_type {
1318 DRRS_NOT_SUPPORTED = 0,
1319 STATIC_DRRS_SUPPORT = 1,
1320 SEAMLESS_DRRS_SUPPORT = 2
1321};
1322
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001323struct intel_vbt_data {
1324 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1325 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1326
1327 /* Feature bits */
1328 unsigned int int_tv_support:1;
1329 unsigned int lvds_dither:1;
1330 unsigned int lvds_vbt:1;
1331 unsigned int int_crt_support:1;
1332 unsigned int lvds_use_ssc:1;
1333 unsigned int display_clock_mode:1;
1334 unsigned int fdi_rx_polarity_inverted:1;
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301335 unsigned int has_mipi:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001336 int lvds_ssc_freq;
1337 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1338
Pradeep Bhat83a72802014-03-28 10:14:57 +05301339 enum drrs_support_type drrs_type;
1340
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001341 /* eDP */
1342 int edp_rate;
1343 int edp_lanes;
1344 int edp_preemphasis;
1345 int edp_vswing;
1346 bool edp_initialized;
1347 bool edp_support;
1348 int edp_bpp;
1349 struct edp_power_seq edp_pps;
1350
Jani Nikulaf00076d2013-12-14 20:38:29 -02001351 struct {
1352 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001353 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001354 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001355 u8 min_brightness; /* min_brightness/255 of max */
Jani Nikulaf00076d2013-12-14 20:38:29 -02001356 } backlight;
1357
Shobhit Kumard17c5442013-08-27 15:12:25 +03001358 /* MIPI DSI */
1359 struct {
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301360 u16 port;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001361 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301362 struct mipi_config *config;
1363 struct mipi_pps_data *pps;
1364 u8 seq_version;
1365 u32 size;
1366 u8 *data;
1367 u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001368 } dsi;
1369
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001370 int crt_ddc_pin;
1371
1372 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001373 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001374
1375 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001376};
1377
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001378enum intel_ddb_partitioning {
1379 INTEL_DDB_PART_1_2,
1380 INTEL_DDB_PART_5_6, /* IVB+ */
1381};
1382
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001383struct intel_wm_level {
1384 bool enable;
1385 uint32_t pri_val;
1386 uint32_t spr_val;
1387 uint32_t cur_val;
1388 uint32_t fbc_val;
1389};
1390
Imre Deak820c1982013-12-17 14:46:36 +02001391struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001392 uint32_t wm_pipe[3];
1393 uint32_t wm_lp[3];
1394 uint32_t wm_lp_spr[3];
1395 uint32_t wm_linetime[3];
1396 bool enable_fbc_wm;
1397 enum intel_ddb_partitioning partitioning;
1398};
1399
Damien Lespiauc1939242014-11-04 17:06:41 +00001400struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001401 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001402};
1403
1404static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1405{
Damien Lespiau16160e32014-11-04 17:06:53 +00001406 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001407}
1408
Damien Lespiau08db6652014-11-04 17:06:52 +00001409static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1410 const struct skl_ddb_entry *e2)
1411{
1412 if (e1->start == e2->start && e1->end == e2->end)
1413 return true;
1414
1415 return false;
1416}
1417
Damien Lespiauc1939242014-11-04 17:06:41 +00001418struct skl_ddb_allocation {
Damien Lespiau34bb56a2014-11-04 17:07:01 +00001419 struct skl_ddb_entry pipe[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001420 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
1421 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1422};
1423
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001424struct skl_wm_values {
1425 bool dirty[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001426 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001427 uint32_t wm_linetime[I915_MAX_PIPES];
1428 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1429 uint32_t cursor[I915_MAX_PIPES][8];
1430 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1431 uint32_t cursor_trans[I915_MAX_PIPES];
1432};
1433
1434struct skl_wm_level {
1435 bool plane_en[I915_MAX_PLANES];
Damien Lespiaub99f58d2014-11-04 17:06:56 +00001436 bool cursor_en;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001437 uint16_t plane_res_b[I915_MAX_PLANES];
1438 uint8_t plane_res_l[I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001439 uint16_t cursor_res_b;
1440 uint8_t cursor_res_l;
1441};
1442
Paulo Zanonic67a4702013-08-19 13:18:09 -03001443/*
Paulo Zanoni765dab672014-03-07 20:08:18 -03001444 * This struct helps tracking the state needed for runtime PM, which puts the
1445 * device in PCI D3 state. Notice that when this happens, nothing on the
1446 * graphics device works, even register access, so we don't get interrupts nor
1447 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001448 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001449 * Every piece of our code that needs to actually touch the hardware needs to
1450 * either call intel_runtime_pm_get or call intel_display_power_get with the
1451 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001452 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001453 * Our driver uses the autosuspend delay feature, which means we'll only really
1454 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001455 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab672014-03-07 20:08:18 -03001456 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001457 *
1458 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1459 * goes back to false exactly before we reenable the IRQs. We use this variable
1460 * to check if someone is trying to enable/disable IRQs while they're supposed
1461 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001462 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001463 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001464 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001465 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001466struct i915_runtime_pm {
1467 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001468 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001469};
1470
Daniel Vetter926321d2013-10-16 13:30:34 +02001471enum intel_pipe_crc_source {
1472 INTEL_PIPE_CRC_SOURCE_NONE,
1473 INTEL_PIPE_CRC_SOURCE_PLANE1,
1474 INTEL_PIPE_CRC_SOURCE_PLANE2,
1475 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001476 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001477 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1478 INTEL_PIPE_CRC_SOURCE_TV,
1479 INTEL_PIPE_CRC_SOURCE_DP_B,
1480 INTEL_PIPE_CRC_SOURCE_DP_C,
1481 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001482 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001483 INTEL_PIPE_CRC_SOURCE_MAX,
1484};
1485
Shuang He8bf1e9f2013-10-15 18:55:27 +01001486struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001487 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001488 uint32_t crc[5];
1489};
1490
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001491#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001492struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001493 spinlock_t lock;
1494 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001495 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001496 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001497 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001498 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001499};
1500
Daniel Vetterf99d7062014-06-19 16:01:59 +02001501struct i915_frontbuffer_tracking {
1502 struct mutex lock;
1503
1504 /*
1505 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1506 * scheduled flips.
1507 */
1508 unsigned busy_bits;
1509 unsigned flip_bits;
1510};
1511
Mika Kuoppala72253422014-10-07 17:21:26 +03001512struct i915_wa_reg {
1513 u32 addr;
1514 u32 value;
1515 /* bitmask representing WA bits */
1516 u32 mask;
1517};
1518
1519#define I915_MAX_WA_REGS 16
1520
1521struct i915_workarounds {
1522 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1523 u32 count;
1524};
1525
Jani Nikula77fec552014-03-31 14:27:22 +03001526struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001527 struct drm_device *dev;
Chris Wilson42dcedd2012-11-15 11:32:30 +00001528 struct kmem_cache *slab;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001529
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001530 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001531
1532 int relative_constants_mode;
1533
1534 void __iomem *regs;
1535
Chris Wilson907b28c2013-07-19 20:36:52 +01001536 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001537
1538 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1539
Daniel Vetter28c70f12012-12-01 13:53:45 +01001540
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001541 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1542 * controller on different i2c buses. */
1543 struct mutex gmbus_mutex;
1544
1545 /**
1546 * Base address of the gmbus and gpio block.
1547 */
1548 uint32_t gpio_mmio_base;
1549
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301550 /* MMIO base address for MIPI regs */
1551 uint32_t mipi_mmio_base;
1552
Daniel Vetter28c70f12012-12-01 13:53:45 +01001553 wait_queue_head_t gmbus_wait_queue;
1554
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001555 struct pci_dev *bridge_dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001556 struct intel_engine_cs ring[I915_NUM_RINGS];
Ben Widawsky3e789982014-06-30 09:53:37 -07001557 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001558 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001559
Daniel Vetterba8286f2014-09-11 07:43:25 +02001560 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001561 struct resource mch_res;
1562
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001563 /* protects the irq masks */
1564 spinlock_t irq_lock;
1565
Sourab Gupta84c33a62014-06-02 16:47:17 +05301566 /* protects the mmio flip data */
1567 spinlock_t mmio_flip_lock;
1568
Imre Deakf8b79e52014-03-04 19:23:07 +02001569 bool display_irqs_enabled;
1570
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001571 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1572 struct pm_qos_request pm_qos;
1573
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001574 /* DPIO indirect register protection */
Daniel Vetter09153002012-12-12 14:06:44 +01001575 struct mutex dpio_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001576
1577 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001578 union {
1579 u32 irq_mask;
1580 u32 de_irq_mask[I915_MAX_PIPES];
1581 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001582 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001583 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301584 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001585 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001586
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001587 struct work_struct hotplug_work;
Egbert Eichb543fb02013-04-16 13:36:54 +02001588 struct {
1589 unsigned long hpd_last_jiffies;
1590 int hpd_cnt;
1591 enum {
1592 HPD_ENABLED = 0,
1593 HPD_DISABLED = 1,
1594 HPD_MARK_DISABLED = 2
1595 } hpd_mark;
1596 } hpd_stats[HPD_NUM_PINS];
Egbert Eich142e2392013-04-11 15:57:57 +02001597 u32 hpd_event_bits;
Imre Deak63237512014-08-18 15:37:02 +03001598 struct delayed_work hotplug_reenable_work;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001599
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001600 struct i915_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301601 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001602 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001603 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001604
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001605 bool preserve_bios_swizzle;
1606
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001607 /* overlay */
1608 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001609
Jani Nikula58c68772013-11-08 16:48:54 +02001610 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001611 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001612
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001613 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001614 bool no_aux_handshake;
1615
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001616 /* protects panel power sequencer state */
1617 struct mutex pps_mutex;
1618
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001619 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1620 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1621 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1622
1623 unsigned int fsb_freq, mem_freq, is_ddr3;
Imre Deakd60c4472014-03-27 17:45:10 +02001624 unsigned int vlv_cdclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001625 unsigned int hpll_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001626
Daniel Vetter645416f2013-09-02 16:22:25 +02001627 /**
1628 * wq - Driver workqueue for GEM.
1629 *
1630 * NOTE: Work items scheduled here are not allowed to grab any modeset
1631 * locks, for otherwise the flushing done in the pageflip code will
1632 * result in deadlocks.
1633 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001634 struct workqueue_struct *wq;
1635
1636 /* Display functions */
1637 struct drm_i915_display_funcs display;
1638
1639 /* PCH chipset type */
1640 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001641 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001642
1643 unsigned long quirks;
1644
Zhang Ruib8efb172013-02-05 15:41:53 +08001645 enum modeset_restore modeset_restore;
1646 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001647
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001648 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001649 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001650
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001651 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001652 DECLARE_HASHTABLE(mm_structs, 7);
1653 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001654
Daniel Vetter87813422012-05-02 11:49:32 +02001655 /* Kernel Modesetting */
1656
yakui_zhao9b9d1722009-05-31 17:17:17 +08001657 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001658
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001659 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1660 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001661 wait_queue_head_t pending_flip_queue;
1662
Daniel Vetterc4597872013-10-21 21:04:07 +02001663#ifdef CONFIG_DEBUG_FS
1664 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1665#endif
1666
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001667 int num_shared_dpll;
1668 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001669 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001670
Mika Kuoppala72253422014-10-07 17:21:26 +03001671 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001672
Jesse Barnes652c3932009-08-17 13:31:43 -07001673 /* Reclocking support */
1674 bool render_reclock_avail;
1675 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +00001676 /* indicates the reduced downclock for LVDS*/
1677 int lvds_downclock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001678
1679 struct i915_frontbuffer_tracking fb_tracking;
1680
Jesse Barnes652c3932009-08-17 13:31:43 -07001681 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001682
Zhenyu Wangc48044112009-12-17 14:48:43 +08001683 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001684
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001685 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001686
Ben Widawsky59124502013-07-04 11:02:05 -07001687 /* Cannot be determined by PCIID. You must always read a register. */
1688 size_t ellc_size;
1689
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001690 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001691 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001692
Daniel Vetter20e4d402012-08-08 23:35:39 +02001693 /* ilk-only ips/rps state. Everything in here is protected by the global
1694 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001695 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001696
Imre Deak83c00f52013-10-25 17:36:47 +03001697 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001698
Rodrigo Vivia031d702013-10-03 16:15:06 -03001699 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001700
Daniel Vetter99584db2012-11-14 17:14:04 +01001701 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001702
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001703 struct drm_i915_gem_object *vlv_pctx;
1704
Daniel Vetter4520f532013-10-09 09:18:51 +02001705#ifdef CONFIG_DRM_I915_FBDEV
Dave Airlie8be48d92010-03-30 05:34:14 +00001706 /* list of fbdev register on this device */
1707 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001708 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001709#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001710
1711 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001712 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001713
Ben Widawsky254f9652012-06-04 14:42:42 -07001714 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001715 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001716
Damien Lespiau3e683202012-12-11 18:48:29 +00001717 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001718
Daniel Vetter842f1c82014-03-10 10:01:44 +01001719 u32 suspend_count;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001720 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001721 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001722
Ville Syrjälä53615a52013-08-01 16:18:50 +03001723 struct {
1724 /*
1725 * Raw watermark latency values:
1726 * in 0.1us units for WM0,
1727 * in 0.5us units for WM1+.
1728 */
1729 /* primary */
1730 uint16_t pri_latency[5];
1731 /* sprite */
1732 uint16_t spr_latency[5];
1733 /* cursor */
1734 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001735 /*
1736 * Raw watermark memory latency values
1737 * for SKL for all 8 levels
1738 * in 1us units.
1739 */
1740 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001741
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001742 /*
1743 * The skl_wm_values structure is a bit too big for stack
1744 * allocation, so we keep the staging struct where we store
1745 * intermediate results here instead.
1746 */
1747 struct skl_wm_values skl_results;
1748
Ville Syrjälä609cede2013-10-09 19:18:03 +03001749 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001750 union {
1751 struct ilk_wm_values hw;
1752 struct skl_wm_values skl_hw;
1753 };
Ville Syrjälä53615a52013-08-01 16:18:50 +03001754 } wm;
1755
Paulo Zanoni8a187452013-12-06 20:32:13 -02001756 struct i915_runtime_pm pm;
1757
Dave Airlie13cf5502014-06-18 11:29:35 +10001758 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1759 u32 long_hpd_port_mask;
1760 u32 short_hpd_port_mask;
1761 struct work_struct dig_port_work;
1762
Dave Airlie0e32b392014-05-02 14:02:48 +10001763 /*
1764 * if we get a HPD irq from DP and a HPD irq from non-DP
1765 * the non-DP HPD could block the workqueue on a mode config
1766 * mutex getting, that userspace may have taken. However
1767 * userspace is waiting on the DP workqueue to run which is
1768 * blocked behind the non-DP one.
1769 */
1770 struct workqueue_struct *dp_wq;
1771
Ville Syrjälä69769f92014-08-15 01:22:08 +03001772 uint32_t bios_vgacntr;
1773
Daniel Vetter231f42a2012-11-02 19:55:05 +01001774 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1775 * here! */
1776 struct i915_dri1_state dri1;
Daniel Vetterdb1b76c2013-07-09 16:51:37 +02001777 /* Old ums support infrastructure, same warning applies. */
1778 struct i915_ums_state ums;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001779
Oscar Mateoa83014d2014-07-24 17:04:21 +01001780 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1781 struct {
1782 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1783 struct intel_engine_cs *ring,
1784 struct intel_context *ctx,
1785 struct drm_i915_gem_execbuffer2 *args,
1786 struct list_head *vmas,
1787 struct drm_i915_gem_object *batch_obj,
1788 u64 exec_start, u32 flags);
1789 int (*init_rings)(struct drm_device *dev);
1790 void (*cleanup_ring)(struct intel_engine_cs *ring);
1791 void (*stop_ring)(struct intel_engine_cs *ring);
1792 } gt;
1793
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001794 /*
1795 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1796 * will be rejected. Instead look for a better place.
1797 */
Jani Nikula77fec552014-03-31 14:27:22 +03001798};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001799
Chris Wilson2c1792a2013-08-01 18:39:55 +01001800static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1801{
1802 return dev->dev_private;
1803}
1804
Chris Wilsonb4519512012-05-11 14:29:30 +01001805/* Iterate over initialised rings */
1806#define for_each_ring(ring__, dev_priv__, i__) \
1807 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1808 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1809
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001810enum hdmi_force_audio {
1811 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1812 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1813 HDMI_AUDIO_AUTO, /* trust EDID */
1814 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1815};
1816
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001817#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001818
Chris Wilson37e680a2012-06-07 15:38:42 +01001819struct drm_i915_gem_object_ops {
1820 /* Interface between the GEM object and its backing storage.
1821 * get_pages() is called once prior to the use of the associated set
1822 * of pages before to binding them into the GTT, and put_pages() is
1823 * called after we no longer need them. As we expect there to be
1824 * associated cost with migrating pages between the backing storage
1825 * and making them available for the GPU (e.g. clflush), we may hold
1826 * onto the pages after they are no longer referenced by the GPU
1827 * in case they may be used again shortly (for example migrating the
1828 * pages to a different memory domain within the GTT). put_pages()
1829 * will therefore most likely be called when the object itself is
1830 * being released or under memory pressure (where we attempt to
1831 * reap pages for the shrinker).
1832 */
1833 int (*get_pages)(struct drm_i915_gem_object *);
1834 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001835 int (*dmabuf_export)(struct drm_i915_gem_object *);
1836 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01001837};
1838
Daniel Vettera071fa02014-06-18 23:28:09 +02001839/*
1840 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1841 * considered to be the frontbuffer for the given plane interface-vise. This
1842 * doesn't mean that the hw necessarily already scans it out, but that any
1843 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1844 *
1845 * We have one bit per pipe and per scanout plane type.
1846 */
1847#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1848#define INTEL_FRONTBUFFER_BITS \
1849 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1850#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1851 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1852#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1853 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1854#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1855 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1856#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1857 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02001858#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1859 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02001860
Eric Anholt673a3942008-07-30 12:06:12 -07001861struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00001862 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07001863
Chris Wilson37e680a2012-06-07 15:38:42 +01001864 const struct drm_i915_gem_object_ops *ops;
1865
Ben Widawsky2f633152013-07-17 12:19:03 -07001866 /** List of VMAs backed by this object */
1867 struct list_head vma_list;
1868
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00001869 /** Stolen memory for this object, instead of being backed by shmem. */
1870 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07001871 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07001872
Chris Wilson69dc4982010-10-19 10:36:51 +01001873 struct list_head ring_list;
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02001874 /** Used in execbuf to temporarily hold a ref */
1875 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07001876
1877 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01001878 * This is set if the object is on the active lists (has pending
1879 * rendering and so a non-zero seqno), and is not set if it i s on
1880 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07001881 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001882 unsigned int active:1;
Eric Anholt673a3942008-07-30 12:06:12 -07001883
1884 /**
1885 * This is set if the object has been written to since last bound
1886 * to the GTT
1887 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001888 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001889
1890 /**
1891 * Fence register bits (if any) for this object. Will be set
1892 * as needed when mapped into the GTT.
1893 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02001894 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02001895 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02001896
1897 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001898 * Advice: are the backing pages purgeable?
1899 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001900 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02001901
1902 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02001903 * Current tiling mode for the object.
1904 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001905 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01001906 /**
1907 * Whether the tiling parameters for the currently associated fence
1908 * register have changed. Note that for the purposes of tracking
1909 * tiling changes we also treat the unfenced register, the register
1910 * slot that the object occupies whilst it executes a fenced
1911 * command (such as BLT on gen2/3), as a "fence".
1912 */
1913 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02001914
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001915 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01001916 * Is the object at the current location in the gtt mappable and
1917 * fenceable? Used to avoid costly recalculations.
1918 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001919 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01001920
1921 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001922 * Whether the current gtt mapping needs to be mappable (and isn't just
1923 * mappable by accident). Track pin and fault separate for a more
1924 * accurate mappable working set.
1925 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001926 unsigned int fault_mappable:1;
1927 unsigned int pin_mappable:1;
Chris Wilsoncc98b412013-08-09 12:25:09 +01001928 unsigned int pin_display:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02001929
Chris Wilsoncaea7472010-11-12 13:53:37 +00001930 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05301931 * Is the object to be mapped as read-only to the GPU
1932 * Only honoured if hardware has relevant pte bit
1933 */
1934 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01001935 unsigned int cache_level:3;
Chris Wilson93dfb402011-03-29 16:59:50 -07001936
Chris Wilson9da3da62012-06-01 15:20:22 +01001937 unsigned int has_dma_mapping:1;
Daniel Vetter7bddb012012-02-09 17:15:47 +01001938
Daniel Vettera071fa02014-06-18 23:28:09 +02001939 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1940
Chris Wilson9da3da62012-06-01 15:20:22 +01001941 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01001942 int pages_pin_count;
Eric Anholt673a3942008-07-30 12:06:12 -07001943
Daniel Vetter1286ff72012-05-10 15:25:09 +02001944 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01001945 void *dma_buf_vmapping;
1946 int vmapping_count;
1947
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001948 struct intel_engine_cs *ring;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001949
Chris Wilson1c293ea2012-04-17 15:31:27 +01001950 /** Breadcrumb of last rendering to the buffer. */
Chris Wilson0201f1e2012-07-20 12:41:01 +01001951 uint32_t last_read_seqno;
1952 uint32_t last_write_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +00001953 /** Breadcrumb of last fenced GPU access to the buffer. */
1954 uint32_t last_fenced_seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001955
Daniel Vetter778c3542010-05-13 11:49:44 +02001956 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08001957 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07001958
Daniel Vetter80075d42013-10-09 21:23:52 +02001959 /** References from framebuffers, locks out tiling changes. */
1960 unsigned long framebuffer_references;
1961
Eric Anholt280b7132009-03-12 16:56:27 -07001962 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01001963 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07001964
Jesse Barnes79e53942008-11-07 14:24:08 -08001965 /** User space pin count and filp owning the pin */
Daniel Vetteraa5f8022013-10-10 14:46:37 +02001966 unsigned long user_pin_count;
Jesse Barnes79e53942008-11-07 14:24:08 -08001967 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +10001968
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001969 union {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001970 /** for phy allocated objects */
1971 struct drm_dma_handle *phys_handle;
1972
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001973 struct i915_gem_userptr {
1974 uintptr_t ptr;
1975 unsigned read_only :1;
1976 unsigned workers :4;
1977#define I915_GEM_USERPTR_MAX_WORKERS 15
1978
Chris Wilsonad46cb52014-08-07 14:20:40 +01001979 struct i915_mm_struct *mm;
1980 struct i915_mmu_object *mmu_object;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001981 struct work_struct *work;
1982 } userptr;
1983 };
1984};
Daniel Vetter62b8b212010-04-09 19:05:08 +00001985#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01001986
Daniel Vettera071fa02014-06-18 23:28:09 +02001987void i915_gem_track_fb(struct drm_i915_gem_object *old,
1988 struct drm_i915_gem_object *new,
1989 unsigned frontbuffer_bits);
1990
Eric Anholt673a3942008-07-30 12:06:12 -07001991/**
1992 * Request queue structure.
1993 *
1994 * The request queue allows us to note sequence numbers that have been emitted
1995 * and may be associated with active buffers to be retired.
1996 *
1997 * By keeping this list, we can avoid having to do questionable
1998 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1999 * an emission time with seqnos for tracking how far ahead of the GPU we are.
2000 */
2001struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +08002002 /** On Which ring this request was generated */
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002003 struct intel_engine_cs *ring;
Zou Nan hai852835f2010-05-21 09:08:56 +08002004
Eric Anholt673a3942008-07-30 12:06:12 -07002005 /** GEM sequence number associated with this request. */
2006 uint32_t seqno;
2007
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002008 /** Position in the ringbuffer of the start of the request */
2009 u32 head;
2010
2011 /** Position in the ringbuffer of the end of the request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002012 u32 tail;
2013
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002014 /** Context related to this request */
Oscar Mateo273497e2014-05-22 14:13:37 +01002015 struct intel_context *ctx;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002016
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002017 /** Batch buffer related to this request if any */
2018 struct drm_i915_gem_object *batch_obj;
2019
Eric Anholt673a3942008-07-30 12:06:12 -07002020 /** Time at which this request was emitted, in jiffies. */
2021 unsigned long emitted_jiffies;
2022
Eric Anholtb9624422009-06-03 07:27:35 +00002023 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07002024 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00002025
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002026 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002027 /** file_priv list entry for this request */
2028 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -07002029};
2030
2031struct drm_i915_file_private {
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002032 struct drm_i915_private *dev_priv;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02002033 struct drm_file *file;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002034
Eric Anholt673a3942008-07-30 12:06:12 -07002035 struct {
Luis R. Rodriguez99057c82012-11-29 12:45:06 -08002036 spinlock_t lock;
Eric Anholtb9624422009-06-03 07:27:35 +00002037 struct list_head request_list;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002038 struct delayed_work idle_work;
Eric Anholt673a3942008-07-30 12:06:12 -07002039 } mm;
Ben Widawsky40521052012-06-04 14:42:43 -07002040 struct idr context_idr;
Mika Kuoppalae59ec132013-06-12 12:35:28 +03002041
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002042 atomic_t rps_wait_boost;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002043 struct intel_engine_cs *bsd_ring;
Eric Anholt673a3942008-07-30 12:06:12 -07002044};
2045
Brad Volkin351e3db2014-02-18 10:15:46 -08002046/*
2047 * A command that requires special handling by the command parser.
2048 */
2049struct drm_i915_cmd_descriptor {
2050 /*
2051 * Flags describing how the command parser processes the command.
2052 *
2053 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2054 * a length mask if not set
2055 * CMD_DESC_SKIP: The command is allowed but does not follow the
2056 * standard length encoding for the opcode range in
2057 * which it falls
2058 * CMD_DESC_REJECT: The command is never allowed
2059 * CMD_DESC_REGISTER: The command should be checked against the
2060 * register whitelist for the appropriate ring
2061 * CMD_DESC_MASTER: The command is allowed if the submitting process
2062 * is the DRM master
2063 */
2064 u32 flags;
2065#define CMD_DESC_FIXED (1<<0)
2066#define CMD_DESC_SKIP (1<<1)
2067#define CMD_DESC_REJECT (1<<2)
2068#define CMD_DESC_REGISTER (1<<3)
2069#define CMD_DESC_BITMASK (1<<4)
2070#define CMD_DESC_MASTER (1<<5)
2071
2072 /*
2073 * The command's unique identification bits and the bitmask to get them.
2074 * This isn't strictly the opcode field as defined in the spec and may
2075 * also include type, subtype, and/or subop fields.
2076 */
2077 struct {
2078 u32 value;
2079 u32 mask;
2080 } cmd;
2081
2082 /*
2083 * The command's length. The command is either fixed length (i.e. does
2084 * not include a length field) or has a length field mask. The flag
2085 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2086 * a length mask. All command entries in a command table must include
2087 * length information.
2088 */
2089 union {
2090 u32 fixed;
2091 u32 mask;
2092 } length;
2093
2094 /*
2095 * Describes where to find a register address in the command to check
2096 * against the ring's register whitelist. Only valid if flags has the
2097 * CMD_DESC_REGISTER bit set.
2098 */
2099 struct {
2100 u32 offset;
2101 u32 mask;
2102 } reg;
2103
2104#define MAX_CMD_DESC_BITMASKS 3
2105 /*
2106 * Describes command checks where a particular dword is masked and
2107 * compared against an expected value. If the command does not match
2108 * the expected value, the parser rejects it. Only valid if flags has
2109 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2110 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002111 *
2112 * If the check specifies a non-zero condition_mask then the parser
2113 * only performs the check when the bits specified by condition_mask
2114 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002115 */
2116 struct {
2117 u32 offset;
2118 u32 mask;
2119 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002120 u32 condition_offset;
2121 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002122 } bits[MAX_CMD_DESC_BITMASKS];
2123};
2124
2125/*
2126 * A table of commands requiring special handling by the command parser.
2127 *
2128 * Each ring has an array of tables. Each table consists of an array of command
2129 * descriptors, which must be sorted with command opcodes in ascending order.
2130 */
2131struct drm_i915_cmd_table {
2132 const struct drm_i915_cmd_descriptor *table;
2133 int count;
2134};
2135
Chris Wilsondbbe9122014-08-09 19:18:43 +01002136/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002137#define __I915__(p) ({ \
2138 struct drm_i915_private *__p; \
2139 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2140 __p = (struct drm_i915_private *)p; \
2141 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2142 __p = to_i915((struct drm_device *)p); \
2143 else \
2144 BUILD_BUG(); \
2145 __p; \
2146})
Chris Wilsondbbe9122014-08-09 19:18:43 +01002147#define INTEL_INFO(p) (&__I915__(p)->info)
Chris Wilson87f1f462014-08-09 19:18:42 +01002148#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002149
Chris Wilson87f1f462014-08-09 19:18:42 +01002150#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2151#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002152#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002153#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002154#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Chris Wilson87f1f462014-08-09 19:18:42 +01002155#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2156#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002157#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2158#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2159#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Chris Wilson87f1f462014-08-09 19:18:42 +01002160#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08002161#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002162#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2163#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002164#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2165#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Chris Wilson87f1f462014-08-09 19:18:42 +01002166#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07002167#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Chris Wilson87f1f462014-08-09 19:18:42 +01002168#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2169 INTEL_DEVID(dev) == 0x0152 || \
2170 INTEL_DEVID(dev) == 0x015a)
2171#define IS_SNB_GT1(dev) (INTEL_DEVID(dev) == 0x0102 || \
2172 INTEL_DEVID(dev) == 0x0106 || \
2173 INTEL_DEVID(dev) == 0x010A)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002174#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Ville Syrjälä6df40272014-04-09 13:28:00 +03002175#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002176#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Ville Syrjälä8179f1f2014-04-09 13:27:59 +03002177#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +05302178#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
Zou Nan haicae58522010-11-09 17:17:32 +08002179#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002180#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002181 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002182#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002183 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2184 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2185 (INTEL_DEVID(dev) & 0xf) == 0xe))
Rodrigo Vivia0fcbd92014-09-19 20:16:26 -04002186#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2187 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002188#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002189 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03002190#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002191 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002192/* ULX machines are also considered ULT. */
Chris Wilson87f1f462014-08-09 19:18:42 +01002193#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2194 INTEL_DEVID(dev) == 0x0A1E)
Ben Widawskyb833d682013-08-23 16:00:07 -07002195#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002196
Jesse Barnes85436692011-04-06 12:11:14 -07002197/*
2198 * The genX designation typically refers to the render engine, so render
2199 * capability related checks should use IS_GEN, while display and other checks
2200 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2201 * chips, etc.).
2202 */
Zou Nan haicae58522010-11-09 17:17:32 +08002203#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2204#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2205#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2206#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2207#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07002208#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07002209#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Damien Lespiaub71252d2013-02-13 15:27:24 +00002210#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
Zou Nan haicae58522010-11-09 17:17:32 +08002211
Ben Widawsky73ae4782013-10-15 10:02:57 -07002212#define RENDER_RING (1<<RCS)
2213#define BSD_RING (1<<VCS)
2214#define BLT_RING (1<<BCS)
2215#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002216#define BSD2_RING (1<<VCS2)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002217#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002218#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002219#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2220#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2221#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2222#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002223 __I915__(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08002224#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2225
Ben Widawsky254f9652012-06-04 14:42:42 -07002226#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Oscar Mateod7f621e2014-07-24 17:04:49 +01002227#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
Jesse Barnes692ef702014-08-05 07:51:18 -07002228#define USES_PPGTT(dev) (i915.enable_ppgtt)
2229#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002230
Chris Wilson05394f32010-11-08 19:18:58 +00002231#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002232#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2233
Daniel Vetterb45305f2012-12-17 16:21:27 +01002234/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2235#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002236/*
2237 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2238 * even when in MSI mode. This results in spurious interrupt warnings if the
2239 * legacy irq no. is shared with another device. The kernel then disables that
2240 * interrupt source and so prevents the other device from working properly.
2241 */
2242#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2243#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002244
Zou Nan haicae58522010-11-09 17:17:32 +08002245/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2246 * rows, which changed the alignment requirements and fence programming.
2247 */
2248#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2249 IS_I915GM(dev)))
2250#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2251#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2252#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002253#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2254#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002255
2256#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2257#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002258#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002259
Damien Lespiaudbf77862014-10-01 20:04:14 +01002260#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002261
Damien Lespiaudd93be52013-04-22 18:40:39 +01002262#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002263#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Ben Widawskyed8546a2013-11-04 22:45:05 -08002264#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002265#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Imre Deakfd7f8cc2014-04-14 20:41:30 +03002266 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07002267#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2268#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002269
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002270#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2271#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2272#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2273#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2274#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2275#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302276#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2277#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002278
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002279#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302280#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002281#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Zou Nan haicae58522010-11-09 17:17:32 +08002282#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2283#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002284#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002285#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002286
Sonika Jindal5fafe292014-07-21 15:23:38 +05302287#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2288
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002289/* DPF == dynamic parity feature */
2290#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2291#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002292
Ben Widawskyc8735b02012-09-07 19:43:39 -07002293#define GT_FREQUENCY_MULTIPLIER 50
2294
Chris Wilson05394f32010-11-08 19:18:58 +00002295#include "i915_trace.h"
2296
Rob Clarkbaa70942013-08-02 13:27:49 -04002297extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002298extern int i915_max_ioctl;
2299
Imre Deakfc49b3d2014-10-23 19:23:27 +03002300extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2301extern int i915_resume_legacy(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002302extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2303extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2304
Jani Nikulad330a952014-01-21 11:24:25 +02002305/* i915_params.c */
2306struct i915_params {
2307 int modeset;
2308 int panel_ignore_lid;
2309 unsigned int powersave;
2310 int semaphores;
2311 unsigned int lvds_downclock;
2312 int lvds_channel_mode;
2313 int panel_use_ssc;
2314 int vbt_sdvo_panel_type;
2315 int enable_rc6;
2316 int enable_fbc;
Jani Nikulad330a952014-01-21 11:24:25 +02002317 int enable_ppgtt;
Oscar Mateo127f1002014-07-24 17:04:11 +01002318 int enable_execlists;
Jani Nikulad330a952014-01-21 11:24:25 +02002319 int enable_psr;
2320 unsigned int preliminary_hw_support;
2321 int disable_power_well;
2322 int enable_ips;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002323 int invert_brightness;
Brad Volkin351e3db2014-02-18 10:15:46 -08002324 int enable_cmd_parser;
Damien Lespiaue5aa6542014-02-07 19:12:53 +00002325 /* leave bools at the end to not create holes */
2326 bool enable_hangcheck;
2327 bool fastboot;
Jani Nikulad330a952014-01-21 11:24:25 +02002328 bool prefault_disable;
2329 bool reset;
Damien Lespiaua0bae572014-02-10 17:20:55 +00002330 bool disable_display;
Daniel Vetter7a10dfa2014-04-01 09:33:47 +02002331 bool disable_vtd_wa;
Sourab Gupta84c33a62014-06-02 16:47:17 +05302332 int use_mmio_flip;
Paulo Zanoni59781182014-07-16 17:49:29 -03002333 bool mmio_debug;
Jani Nikulad330a952014-01-21 11:24:25 +02002334};
2335extern struct i915_params i915 __read_mostly;
2336
Linus Torvalds1da177e2005-04-16 15:20:36 -07002337 /* i915_dma.c */
Daniel Vetterd05c6172012-04-26 23:28:09 +02002338void i915_update_dri1_breadcrumb(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002339extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +11002340extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002341extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002342extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002343extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002344extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002345 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002346extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002347 struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002348extern int i915_driver_device_is_agp(struct drm_device * dev);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002349#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002350extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2351 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002352#endif
Eric Anholt673a3942008-07-30 12:06:12 -07002353extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +00002354 struct drm_clip_rect *box,
2355 int DR1, int DR4);
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002356extern int intel_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002357extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002358extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2359extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2360extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2361extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002362int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Imre Deak1d0d3432014-08-18 14:42:44 +03002363void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002364
Linus Torvalds1da177e2005-04-16 15:20:36 -07002365/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002366void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002367__printf(3, 4)
2368void i915_handle_error(struct drm_device *dev, bool wedged,
2369 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002370
Daniel Vetterb9632912014-09-30 10:56:44 +02002371extern void intel_irq_init(struct drm_i915_private *dev_priv);
2372extern void intel_hpd_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002373int intel_irq_install(struct drm_i915_private *dev_priv);
2374void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002375
2376extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002377extern void intel_uncore_early_sanitize(struct drm_device *dev,
2378 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002379extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002380extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002381extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002382extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002383
Keith Packard7c463582008-11-04 02:03:27 -08002384void
Jani Nikula50227e12014-03-31 14:27:21 +03002385i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002386 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002387
2388void
Jani Nikula50227e12014-03-31 14:27:21 +03002389i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002390 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002391
Imre Deakf8b79e52014-03-04 19:23:07 +02002392void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2393void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Daniel Vetter47339cd2014-09-30 10:56:46 +02002394void
2395ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2396void
2397ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2398void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2399 uint32_t interrupt_mask,
2400 uint32_t enabled_irq_mask);
2401#define ibx_enable_display_interrupt(dev_priv, bits) \
2402 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2403#define ibx_disable_display_interrupt(dev_priv, bits) \
2404 ibx_display_interrupt_update((dev_priv), (bits), 0)
Imre Deakf8b79e52014-03-04 19:23:07 +02002405
Eric Anholt673a3942008-07-30 12:06:12 -07002406/* i915_gem.c */
2407int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2408 struct drm_file *file_priv);
2409int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2410 struct drm_file *file_priv);
2411int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2412 struct drm_file *file_priv);
2413int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2414 struct drm_file *file_priv);
2415int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2416 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002417int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2418 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002419int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2420 struct drm_file *file_priv);
2421int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2422 struct drm_file *file_priv);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01002423void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2424 struct intel_engine_cs *ring);
2425void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2426 struct drm_file *file,
2427 struct intel_engine_cs *ring,
2428 struct drm_i915_gem_object *obj);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002429int i915_gem_ringbuffer_submission(struct drm_device *dev,
2430 struct drm_file *file,
2431 struct intel_engine_cs *ring,
2432 struct intel_context *ctx,
2433 struct drm_i915_gem_execbuffer2 *args,
2434 struct list_head *vmas,
2435 struct drm_i915_gem_object *batch_obj,
2436 u64 exec_start, u32 flags);
Eric Anholt673a3942008-07-30 12:06:12 -07002437int i915_gem_execbuffer(struct drm_device *dev, void *data,
2438 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002439int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2440 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002441int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2442 struct drm_file *file_priv);
2443int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2444 struct drm_file *file_priv);
2445int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2446 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002447int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2448 struct drm_file *file);
2449int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2450 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002451int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2452 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002453int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2454 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002455int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2456 struct drm_file *file_priv);
2457int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2458 struct drm_file *file_priv);
2459int i915_gem_set_tiling(struct drm_device *dev, void *data,
2460 struct drm_file *file_priv);
2461int i915_gem_get_tiling(struct drm_device *dev, void *data,
2462 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002463int i915_gem_init_userptr(struct drm_device *dev);
2464int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2465 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002466int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2467 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002468int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2469 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002470void i915_gem_load(struct drm_device *dev);
Chris Wilson21ab4e72014-09-09 11:16:08 +01002471unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
2472 long target,
2473 unsigned flags);
2474#define I915_SHRINK_PURGEABLE 0x1
2475#define I915_SHRINK_UNBOUND 0x2
2476#define I915_SHRINK_BOUND 0x4
Chris Wilson42dcedd2012-11-15 11:32:30 +00002477void *i915_gem_object_alloc(struct drm_device *dev);
2478void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002479void i915_gem_object_init(struct drm_i915_gem_object *obj,
2480 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002481struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2482 size_t size);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -08002483void i915_init_vm(struct drm_i915_private *dev_priv,
2484 struct i915_address_space *vm);
Eric Anholt673a3942008-07-30 12:06:12 -07002485void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002486void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002487
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002488#define PIN_MAPPABLE 0x1
2489#define PIN_NONBLOCK 0x2
Daniel Vetterbf3d1492014-02-14 14:01:12 +01002490#define PIN_GLOBAL 0x4
Chris Wilsond23db882014-05-23 08:48:08 +02002491#define PIN_OFFSET_BIAS 0x8
2492#define PIN_OFFSET_MASK (~4095)
Chris Wilson20217462010-11-23 15:26:33 +00002493int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
Ben Widawskyc37e2202013-07-31 16:59:58 -07002494 struct i915_address_space *vm,
Chris Wilson20217462010-11-23 15:26:33 +00002495 uint32_t alignment,
Chris Wilsond23db882014-05-23 08:48:08 +02002496 uint64_t flags);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002497int __must_check i915_vma_unbind(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002498int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002499void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002500void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002501void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002502
Brad Volkin4c914c02014-02-18 10:15:45 -08002503int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2504 int *needs_clflush);
2505
Chris Wilson37e680a2012-06-07 15:38:42 +01002506int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01002507static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2508{
Imre Deak67d5a502013-02-18 19:28:02 +02002509 struct sg_page_iter sg_iter;
Chris Wilson1cf83782012-10-10 12:11:52 +01002510
Imre Deak67d5a502013-02-18 19:28:02 +02002511 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
Imre Deak2db76d72013-03-26 15:14:18 +02002512 return sg_page_iter_page(&sg_iter);
Imre Deak67d5a502013-02-18 19:28:02 +02002513
2514 return NULL;
Chris Wilson9da3da62012-06-01 15:20:22 +01002515}
Chris Wilsona5570172012-09-04 21:02:54 +01002516static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2517{
2518 BUG_ON(obj->pages == NULL);
2519 obj->pages_pin_count++;
2520}
2521static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2522{
2523 BUG_ON(obj->pages_pin_count == 0);
2524 obj->pages_pin_count--;
2525}
2526
Chris Wilson54cf91d2010-11-25 18:00:26 +00002527int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002528int i915_gem_object_sync(struct drm_i915_gem_object *obj,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002529 struct intel_engine_cs *to);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002530void i915_vma_move_to_active(struct i915_vma *vma,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002531 struct intel_engine_cs *ring);
Dave Airlieff72145b2011-02-07 12:16:14 +10002532int i915_gem_dumb_create(struct drm_file *file_priv,
2533 struct drm_device *dev,
2534 struct drm_mode_create_dumb *args);
2535int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2536 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002537/**
2538 * Returns true if seq1 is later than seq2.
2539 */
2540static inline bool
2541i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2542{
2543 return (int32_t)(seq1 - seq2) >= 0;
2544}
2545
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002546int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2547int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson06d98132012-04-17 15:31:24 +01002548int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
Chris Wilsond9e86c02010-11-10 16:40:20 +00002549int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00002550
Daniel Vetterd8ffa602014-05-13 12:11:26 +02002551bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2552void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002553
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002554struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002555i915_gem_find_active_request(struct intel_engine_cs *ring);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002556
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002557bool i915_gem_retire_requests(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002558void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002559int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002560 bool interruptible);
Sourab Gupta84c33a62014-06-02 16:47:17 +05302561int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);
2562
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002563static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2564{
2565 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002566 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002567}
2568
2569static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2570{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002571 return atomic_read(&error->reset_counter) & I915_WEDGED;
2572}
2573
2574static inline u32 i915_reset_count(struct i915_gpu_error *error)
2575{
2576 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002577}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002578
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002579static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2580{
2581 return dev_priv->gpu_error.stop_rings == 0 ||
2582 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2583}
2584
2585static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2586{
2587 return dev_priv->gpu_error.stop_rings == 0 ||
2588 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2589}
2590
Chris Wilson069efc12010-09-30 16:53:18 +01002591void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002592bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilsona8198ee2011-04-13 22:04:09 +01002593int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
Chris Wilson1070a422012-04-24 15:47:41 +01002594int __must_check i915_gem_init(struct drm_device *dev);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002595int i915_gem_init_rings(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002596int __must_check i915_gem_init_hw(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002597int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002598void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002599void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07002600int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01002601int __must_check i915_gem_suspend(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002602int __i915_add_request(struct intel_engine_cs *ring,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002603 struct drm_file *file,
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002604 struct drm_i915_gem_object *batch_obj,
Mika Kuoppala0025c072013-06-12 12:35:30 +03002605 u32 *seqno);
2606#define i915_add_request(ring, seqno) \
Dan Carpenter854c94a2013-06-18 10:29:58 +03002607 __i915_add_request(ring, NULL, NULL, seqno)
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02002608int __i915_wait_seqno(struct intel_engine_cs *ring, u32 seqno,
2609 unsigned reset_counter,
2610 bool interruptible,
2611 s64 *timeout,
2612 struct drm_i915_file_private *file_priv);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002613int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
Ben Widawsky199b2bc2012-05-24 15:03:11 -07002614 uint32_t seqno);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002615int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00002616int __must_check
2617i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2618 bool write);
2619int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02002620i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2621int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01002622i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2623 u32 alignment,
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002624 struct intel_engine_cs *pipelined);
Chris Wilsoncc98b412013-08-09 12:25:09 +01002625void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
Chris Wilson00731152014-05-21 12:42:56 +01002626int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01002627 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002628int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00002629void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002630
Chris Wilson467cffb2011-03-07 10:42:03 +00002631uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02002632i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2633uint32_t
Imre Deakd865110c2013-01-07 21:47:33 +02002634i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2635 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00002636
Chris Wilsone4ffd172011-04-04 09:44:39 +01002637int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2638 enum i915_cache_level cache_level);
2639
Daniel Vetter1286ff72012-05-10 15:25:09 +02002640struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2641 struct dma_buf *dma_buf);
2642
2643struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2644 struct drm_gem_object *gem_obj, int flags);
2645
Chris Wilson19b2dbd2013-06-12 10:15:12 +01002646void i915_gem_restore_fences(struct drm_device *dev);
2647
Ben Widawskya70a3142013-07-31 16:59:56 -07002648unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2649 struct i915_address_space *vm);
2650bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2651bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2652 struct i915_address_space *vm);
2653unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2654 struct i915_address_space *vm);
2655struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2656 struct i915_address_space *vm);
Ben Widawskyaccfef22013-08-14 11:38:35 +02002657struct i915_vma *
2658i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2659 struct i915_address_space *vm);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002660
2661struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08002662static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2663 struct i915_vma *vma;
2664 list_for_each_entry(vma, &obj->vma_list, vma_link)
2665 if (vma->pin_count > 0)
2666 return true;
2667 return false;
2668}
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07002669
Ben Widawskya70a3142013-07-31 16:59:56 -07002670/* Some GGTT VM helpers */
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002671#define i915_obj_to_ggtt(obj) \
Ben Widawskya70a3142013-07-31 16:59:56 -07002672 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2673static inline bool i915_is_ggtt(struct i915_address_space *vm)
2674{
2675 struct i915_address_space *ggtt =
2676 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2677 return vm == ggtt;
2678}
2679
Daniel Vetter841cd772014-08-06 15:04:48 +02002680static inline struct i915_hw_ppgtt *
2681i915_vm_to_ppgtt(struct i915_address_space *vm)
2682{
2683 WARN_ON(i915_is_ggtt(vm));
2684
2685 return container_of(vm, struct i915_hw_ppgtt, base);
2686}
2687
2688
Ben Widawskya70a3142013-07-31 16:59:56 -07002689static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2690{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002691 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002692}
2693
2694static inline unsigned long
2695i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2696{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002697 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002698}
2699
2700static inline unsigned long
2701i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2702{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002703 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07002704}
Ben Widawskyc37e2202013-07-31 16:59:58 -07002705
2706static inline int __must_check
2707i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2708 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002709 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07002710{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02002711 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2712 alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07002713}
Ben Widawskya70a3142013-07-31 16:59:56 -07002714
Daniel Vetterb2871102014-02-14 14:01:19 +01002715static inline int
2716i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2717{
2718 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2719}
2720
2721void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2722
Ben Widawsky254f9652012-06-04 14:42:42 -07002723/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02002724int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07002725void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08002726void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b8882013-12-06 14:10:58 -08002727int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08002728int i915_gem_context_enable(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07002729void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002730int i915_switch_context(struct intel_engine_cs *ring,
Oscar Mateo273497e2014-05-22 14:13:37 +01002731 struct intel_context *to);
2732struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08002733i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002734void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002735struct drm_i915_gem_object *
2736i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Oscar Mateo273497e2014-05-22 14:13:37 +01002737static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002738{
Chris Wilson691e6412014-04-09 09:07:36 +01002739 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002740}
2741
Oscar Mateo273497e2014-05-22 14:13:37 +01002742static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03002743{
Chris Wilson691e6412014-04-09 09:07:36 +01002744 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03002745}
2746
Oscar Mateo273497e2014-05-22 14:13:37 +01002747static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002748{
Oscar Mateo821d66d2014-07-03 16:28:00 +01002749 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02002750}
2751
Ben Widawsky84624812012-06-04 14:42:54 -07002752int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2753 struct drm_file *file);
2754int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2755 struct drm_file *file);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002756
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002757/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07002758int __must_check i915_gem_evict_something(struct drm_device *dev,
2759 struct i915_address_space *vm,
2760 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002761 unsigned alignment,
2762 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02002763 unsigned long start,
2764 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01002765 unsigned flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07002766int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilson6c085a72012-08-20 11:40:46 +02002767int i915_gem_evict_everything(struct drm_device *dev);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01002768
Ben Widawsky0260c422014-03-22 22:47:21 -07002769/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07002770static inline void i915_gem_chipset_flush(struct drm_device *dev)
2771{
Chris Wilson05394f32010-11-08 19:18:58 +00002772 if (INTEL_INFO(dev)->gen < 6)
2773 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01002774}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08002775
Chris Wilson9797fbf2012-04-24 15:47:39 +01002776/* i915_gem_stolen.c */
2777int i915_gem_init_stolen(struct drm_device *dev);
Ben Widawsky5e59f712014-06-30 10:41:24 -07002778int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
Chris Wilson11be49e2012-11-15 11:32:20 +00002779void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002780void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00002781struct drm_i915_gem_object *
2782i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08002783struct drm_i915_gem_object *
2784i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2785 u32 stolen_offset,
2786 u32 gtt_offset,
2787 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01002788
Eric Anholt673a3942008-07-30 12:06:12 -07002789/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01002790static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00002791{
Jani Nikula50227e12014-03-31 14:27:21 +03002792 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00002793
2794 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2795 obj->tiling_mode != I915_TILING_NONE;
2796}
2797
Eric Anholt673a3942008-07-30 12:06:12 -07002798void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Eric Anholt280b7132009-03-12 16:56:27 -07002799void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2800void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002801
2802/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01002803#if WATCH_LISTS
2804int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002805#else
Chris Wilson23bc5982010-09-29 16:10:57 +01002806#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07002807#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002808
Ben Gamari20172632009-02-17 20:08:50 -05002809/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04002810int i915_debugfs_init(struct drm_minor *minor);
2811void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002812#ifdef CONFIG_DEBUG_FS
Damien Lespiau07144422013-10-15 18:55:40 +01002813void intel_display_crc_init(struct drm_device *dev);
2814#else
Daniel Vetterf8c168f2013-10-16 11:49:58 +02002815static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01002816#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03002817
2818/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002819__printf(2, 3)
2820void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03002821int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2822 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002823int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01002824 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03002825 size_t count, loff_t pos);
2826static inline void i915_error_state_buf_release(
2827 struct drm_i915_error_state_buf *eb)
2828{
2829 kfree(eb->buf);
2830}
Mika Kuoppala58174462014-02-25 17:11:26 +02002831void i915_capture_error_state(struct drm_device *dev, bool wedge,
2832 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03002833void i915_error_state_get(struct drm_device *dev,
2834 struct i915_error_state_file_priv *error_priv);
2835void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2836void i915_destroy_error_state(struct drm_device *dev);
2837
2838void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01002839const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05002840
Brad Volkin351e3db2014-02-18 10:15:46 -08002841/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08002842int i915_cmd_parser_get_version(void);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002843int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2844void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2845bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2846int i915_parse_cmds(struct intel_engine_cs *ring,
Brad Volkin351e3db2014-02-18 10:15:46 -08002847 struct drm_i915_gem_object *batch_obj,
2848 u32 batch_start_offset,
2849 bool is_master);
2850
Jesse Barnes317c35d2008-08-25 15:11:06 -07002851/* i915_suspend.c */
2852extern int i915_save_state(struct drm_device *dev);
2853extern int i915_restore_state(struct drm_device *dev);
2854
Daniel Vetterd8157a32013-01-25 17:53:20 +01002855/* i915_ums.c */
2856void i915_save_display_reg(struct drm_device *dev);
2857void i915_restore_display_reg(struct drm_device *dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002858
Ben Widawsky0136db52012-04-10 21:17:01 -07002859/* i915_sysfs.c */
2860void i915_setup_sysfs(struct drm_device *dev_priv);
2861void i915_teardown_sysfs(struct drm_device *dev_priv);
2862
Chris Wilsonf899fc62010-07-20 15:44:45 -07002863/* intel_i2c.c */
2864extern int intel_setup_gmbus(struct drm_device *dev);
2865extern void intel_teardown_gmbus(struct drm_device *dev);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002866static inline bool intel_gmbus_is_port_valid(unsigned port)
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002867{
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08002868 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08002869}
2870
2871extern struct i2c_adapter *intel_gmbus_get_adapter(
2872 struct drm_i915_private *dev_priv, unsigned port);
Chris Wilsone957d772010-09-24 12:52:03 +01002873extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2874extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02002875static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01002876{
2877 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2878}
Chris Wilsonf899fc62010-07-20 15:44:45 -07002879extern void intel_i2c_reset(struct drm_device *dev);
2880
Chris Wilson3b617962010-08-24 09:02:58 +01002881/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01002882#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08002883extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01002884extern void intel_opregion_init(struct drm_device *dev);
2885extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01002886extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002887extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2888 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002889extern int intel_opregion_notify_adapter(struct drm_device *dev,
2890 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04002891#else
Lv Zheng27d50c82013-12-06 16:52:05 +08002892static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01002893static inline void intel_opregion_init(struct drm_device *dev) { return; }
2894static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01002895static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03002896static inline int
2897intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2898{
2899 return 0;
2900}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03002901static inline int
2902intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2903{
2904 return 0;
2905}
Len Brown65e082c2008-10-24 17:18:10 -04002906#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01002907
Jesse Barnes723bfd72010-10-07 16:01:13 -07002908/* intel_acpi.c */
2909#ifdef CONFIG_ACPI
2910extern void intel_register_dsm_handler(void);
2911extern void intel_unregister_dsm_handler(void);
2912#else
2913static inline void intel_register_dsm_handler(void) { return; }
2914static inline void intel_unregister_dsm_handler(void) { return; }
2915#endif /* CONFIG_ACPI */
2916
Jesse Barnes79e53942008-11-07 14:24:08 -08002917/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02002918extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002919extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01002920extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002921extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02002922extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10002923extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01002924extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2925 bool force_restore);
Daniel Vetter44cec742013-01-25 17:53:21 +01002926extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02002927extern void i915_redisable_vga_power_on(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04002928extern bool intel_fbc_enabled(struct drm_device *dev);
Rodrigo Vivi1d73c2a2014-09-24 19:50:59 -04002929extern void bdw_fbc_sw_flush(struct drm_device *dev, u32 value);
Chris Wilson43a95392011-07-08 12:22:36 +01002930extern void intel_disable_fbc(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002931extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02002932extern void intel_init_pch_refclk(struct drm_device *dev);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002933extern void gen6_set_rps(struct drm_device *dev, u8 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002934extern void valleyview_set_rps(struct drm_device *dev, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03002935extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
2936 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04002937extern void intel_detect_pch(struct drm_device *dev);
2938extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
Ben Widawsky0136db52012-04-10 21:17:01 -07002939extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08002940
Ben Widawsky2911a352012-04-05 14:47:36 -07002941extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07002942int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2943 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02002944int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2945 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07002946
Sourab Gupta84c33a62014-06-02 16:47:17 +05302947void intel_notify_mmio_flip(struct intel_engine_cs *ring);
2948
Chris Wilson6ef3d422010-08-04 20:26:07 +01002949/* overlay */
2950extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002951extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2952 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002953
2954extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03002955extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00002956 struct drm_device *dev,
2957 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01002958
Ben Widawskyb7287d82011-04-25 11:22:22 -07002959/* On SNB platform, before reading ring registers forcewake bit
2960 * must be set to prevent GT core from power down and stale values being
2961 * returned.
2962 */
Deepak Sc8d9a592013-11-23 14:55:42 +05302963void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2964void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
Paulo Zanonie998c402014-02-21 13:52:26 -03002965void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
Ben Widawskyb7287d82011-04-25 11:22:22 -07002966
Ben Widawsky42c05262012-09-26 10:34:00 -07002967int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2968int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002969
2970/* intel_sideband.c */
Jani Nikula64936252013-05-22 15:36:20 +03002971u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2972void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2973u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002974u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2975void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2976u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2977void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2978u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2979void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08002980u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2981void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03002982u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2983void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002984u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2985void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03002986u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2987 enum intel_sbi_destination destination);
2988void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2989 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05302990u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2991void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07002992
Ville Syrjälä2ec38152013-11-05 22:42:29 +02002993int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2994int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
Ben Widawsky42c05262012-09-26 10:34:00 -07002995
Deepak Sc8d9a592013-11-23 14:55:42 +05302996#define FORCEWAKE_RENDER (1 << 0)
2997#define FORCEWAKE_MEDIA (1 << 1)
Zhe Wang38cff0b2014-11-04 17:07:04 +00002998#define FORCEWAKE_BLITTER (1 << 2)
2999#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA | \
3000 FORCEWAKE_BLITTER)
Deepak Sc8d9a592013-11-23 14:55:42 +05303001
3002
Ben Widawsky0b274482013-10-04 21:22:51 -07003003#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3004#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003005
Ben Widawsky0b274482013-10-04 21:22:51 -07003006#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3007#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3008#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3009#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003010
Ben Widawsky0b274482013-10-04 21:22:51 -07003011#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3012#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3013#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3014#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003015
Chris Wilson698b3132014-03-21 13:16:43 +00003016/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3017 * will be implemented using 2 32-bit writes in an arbitrary order with
3018 * an arbitrary delay between them. This can cause the hardware to
3019 * act upon the intermediate value, possibly leading to corruption and
3020 * machine death. You have been warned.
3021 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003022#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3023#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003024
Chris Wilson50877442014-03-21 12:41:53 +00003025#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3026 u32 upper = I915_READ(upper_reg); \
3027 u32 lower = I915_READ(lower_reg); \
3028 u32 tmp = I915_READ(upper_reg); \
3029 if (upper != tmp) { \
3030 upper = tmp; \
3031 lower = I915_READ(lower_reg); \
3032 WARN_ON(I915_READ(upper_reg) != upper); \
3033 } \
3034 (u64)upper << 32 | lower; })
3035
Zou Nan haicae58522010-11-09 17:17:32 +08003036#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3037#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3038
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003039/* "Broadcast RGB" property */
3040#define INTEL_BROADCAST_RGB_AUTO 0
3041#define INTEL_BROADCAST_RGB_FULL 1
3042#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003043
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003044static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3045{
Sonika Jindal92e23b92014-07-21 15:23:40 +05303046 if (IS_VALLEYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003047 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05303048 else if (INTEL_INFO(dev)->gen >= 5)
3049 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003050 else
3051 return VGACNTRL;
3052}
3053
Ville Syrjälä2bb46292013-02-22 16:12:51 +02003054static inline void __user *to_user_ptr(u64 address)
3055{
3056 return (void __user *)(uintptr_t)address;
3057}
3058
Imre Deakdf977292013-05-21 20:03:17 +03003059static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3060{
3061 unsigned long j = msecs_to_jiffies(m);
3062
3063 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3064}
3065
3066static inline unsigned long
3067timespec_to_jiffies_timeout(const struct timespec *value)
3068{
3069 unsigned long j = timespec_to_jiffies(value);
3070
3071 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3072}
3073
Paulo Zanonidce56b32013-12-19 14:29:40 -02003074/*
3075 * If you need to wait X milliseconds between events A and B, but event B
3076 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3077 * when event A happened, then just before event B you call this function and
3078 * pass the timestamp as the first argument, and X as the second argument.
3079 */
3080static inline void
3081wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3082{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003083 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003084
3085 /*
3086 * Don't re-read the value of "jiffies" every time since it may change
3087 * behind our back and break the math.
3088 */
3089 tmp_jiffies = jiffies;
3090 target_jiffies = timestamp_jiffies +
3091 msecs_to_jiffies_timeout(to_wait_ms);
3092
3093 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003094 remaining_jiffies = target_jiffies - tmp_jiffies;
3095 while (remaining_jiffies)
3096 remaining_jiffies =
3097 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003098 }
3099}
3100
Linus Torvalds1da177e2005-04-16 15:20:36 -07003101#endif