blob: a5c0153ede37f21d6dd8f47beac764587789fbc5 [file] [log] [blame]
Kumar Gala5516b542007-06-27 01:17:57 -05001/*
2 * Contains common pci routines for ALL ppc platform
Kumar Galacf1d8a82007-06-28 22:56:24 -05003 * (based on pci_32.c and pci_64.c)
4 *
5 * Port for PPC64 David Engebretsen, IBM Corp.
6 * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
7 *
8 * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
9 * Rework, based on alpha PCI code.
10 *
11 * Common pmac/prep/chrp pci routines. -- Cort
Kumar Gala5516b542007-06-27 01:17:57 -050012 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License
15 * as published by the Free Software Foundation; either version
16 * 2 of the License, or (at your option) any later version.
17 */
18
Kumar Gala5516b542007-06-27 01:17:57 -050019#include <linux/kernel.h>
20#include <linux/pci.h>
21#include <linux/string.h>
22#include <linux/init.h>
Gavin Shand92a2082014-04-24 18:00:24 +100023#include <linux/delay.h>
Paul Gortmaker66b15db2011-05-27 10:46:24 -040024#include <linux/export.h>
Grant Likely22ae7822010-07-29 11:49:01 -060025#include <linux/of_address.h>
Sebastian Andrzej Siewior04bea682011-01-24 09:58:55 +053026#include <linux/of_pci.h>
Kumar Gala5516b542007-06-27 01:17:57 -050027#include <linux/mm.h>
28#include <linux/list.h>
29#include <linux/syscalls.h>
30#include <linux/irq.h>
31#include <linux/vmalloc.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Brian Kingc2e1d842013-04-08 03:05:10 +000033#include <linux/vgaarb.h>
Kumar Gala5516b542007-06-27 01:17:57 -050034
35#include <asm/processor.h>
36#include <asm/io.h>
37#include <asm/prom.h>
38#include <asm/pci-bridge.h>
39#include <asm/byteorder.h>
40#include <asm/machdep.h>
41#include <asm/ppc-pci.h>
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +000042#include <asm/eeh.h>
Kumar Gala5516b542007-06-27 01:17:57 -050043
Guilherme G. Piccoli63a72282016-06-29 15:14:22 -030044/* hose_spinlock protects accesses to the the phb_bitmap. */
Kumar Galaa4c9e322007-06-27 13:09:43 -050045static DEFINE_SPINLOCK(hose_spinlock);
Milton Millerc3bd5172009-01-08 02:19:46 +000046LIST_HEAD(hose_list);
Kumar Galaa4c9e322007-06-27 13:09:43 -050047
Guilherme G. Piccoli63a72282016-06-29 15:14:22 -030048/* For dynamic PHB numbering on get_phb_number(): max number of PHBs. */
49#define MAX_PHBS 0x10000
50
51/*
52 * For dynamic PHB numbering: used/free PHBs tracking bitmap.
53 * Accesses to this bitmap should be protected by hose_spinlock.
54 */
55static DECLARE_BITMAP(phb_bitmap, MAX_PHBS);
Kumar Galaa4c9e322007-06-27 13:09:43 -050056
Benjamin Herrenschmidt25e81f92007-12-11 14:48:17 +110057/* ISA Memory physical address */
58resource_size_t isa_mem_base;
59
Kumar Galaa4c9e322007-06-27 13:09:43 -050060
FUJITA Tomonori45223c52009-08-04 19:08:25 +000061static struct dma_map_ops *pci_dma_ops = &dma_direct_ops;
Becky Bruce4fc665b2008-09-12 10:34:46 +000062
FUJITA Tomonori45223c52009-08-04 19:08:25 +000063void set_pci_dma_ops(struct dma_map_ops *dma_ops)
Becky Bruce4fc665b2008-09-12 10:34:46 +000064{
65 pci_dma_ops = dma_ops;
66}
67
FUJITA Tomonori45223c52009-08-04 19:08:25 +000068struct dma_map_ops *get_pci_dma_ops(void)
Becky Bruce4fc665b2008-09-12 10:34:46 +000069{
70 return pci_dma_ops;
71}
72EXPORT_SYMBOL(get_pci_dma_ops);
73
Guilherme G. Piccoli63a72282016-06-29 15:14:22 -030074/*
75 * This function should run under locking protection, specifically
76 * hose_spinlock.
77 */
78static int get_phb_number(struct device_node *dn)
79{
80 int ret, phb_id = -1;
81 u64 prop;
82
83 /*
84 * Try fixed PHB numbering first, by checking archs and reading
85 * the respective device-tree properties. Firstly, try powernv by
86 * reading "ibm,opal-phbid", only present in OPAL environment.
87 */
88 ret = of_property_read_u64(dn, "ibm,opal-phbid", &prop);
89 if (ret)
90 ret = of_property_read_u32_index(dn, "reg", 1, (u32 *)&prop);
91
92 if (!ret)
93 phb_id = (int)(prop & (MAX_PHBS - 1));
94
95 /* We need to be sure to not use the same PHB number twice. */
96 if ((phb_id >= 0) && !test_and_set_bit(phb_id, phb_bitmap))
97 return phb_id;
98
99 /*
100 * If not pseries nor powernv, or if fixed PHB numbering tried to add
101 * the same PHB number twice, then fallback to dynamic PHB numbering.
102 */
103 phb_id = find_first_zero_bit(phb_bitmap, MAX_PHBS);
104 BUG_ON(phb_id >= MAX_PHBS);
105 set_bit(phb_id, phb_bitmap);
106
107 return phb_id;
108}
109
Stephen Rothwelle60516e2007-12-11 11:02:07 +1100110struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
Kumar Galaa4c9e322007-06-27 13:09:43 -0500111{
112 struct pci_controller *phb;
113
Stephen Rothwelle60516e2007-12-11 11:02:07 +1100114 phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
Kumar Galaa4c9e322007-06-27 13:09:43 -0500115 if (phb == NULL)
116 return NULL;
Stephen Rothwelle60516e2007-12-11 11:02:07 +1100117 spin_lock(&hose_spinlock);
Guilherme G. Piccoli63a72282016-06-29 15:14:22 -0300118 phb->global_number = get_phb_number(dev);
Stephen Rothwelle60516e2007-12-11 11:02:07 +1100119 list_add_tail(&phb->list_node, &hose_list);
120 spin_unlock(&hose_spinlock);
Stephen Rothwell44ef3392007-12-10 14:33:21 +1100121 phb->dn = dev;
Michael Ellermanf691fa12015-03-30 14:10:37 +1100122 phb->is_dynamic = slab_is_available();
Kumar Galaa4c9e322007-06-27 13:09:43 -0500123#ifdef CONFIG_PPC64
124 if (dev) {
125 int nid = of_node_to_nid(dev);
126
127 if (nid < 0 || !node_online(nid))
128 nid = -1;
129
130 PHB_SET_NODE(phb, nid);
131 }
132#endif
133 return phb;
134}
Daniel Axtens5b64d2c2015-05-27 16:06:56 +1000135EXPORT_SYMBOL_GPL(pcibios_alloc_controller);
Kumar Galaa4c9e322007-06-27 13:09:43 -0500136
137void pcibios_free_controller(struct pci_controller *phb)
138{
139 spin_lock(&hose_spinlock);
Guilherme G. Piccoli63a72282016-06-29 15:14:22 -0300140
141 /* Clear bit of phb_bitmap to allow reuse of this PHB number. */
142 if (phb->global_number < MAX_PHBS)
143 clear_bit(phb->global_number, phb_bitmap);
144
Kumar Galaa4c9e322007-06-27 13:09:43 -0500145 list_del(&phb->list_node);
146 spin_unlock(&hose_spinlock);
147
148 if (phb->is_dynamic)
149 kfree(phb);
150}
Andrew Donnellan6b8b2522015-09-10 16:28:34 +1000151EXPORT_SYMBOL_GPL(pcibios_free_controller);
Kumar Galaa4c9e322007-06-27 13:09:43 -0500152
Gavin Shan4c2245b2012-09-11 16:59:46 -0600153/*
154 * The function is used to return the minimal alignment
155 * for memory or I/O windows of the associated P2P bridge.
156 * By default, 4KiB alignment for I/O windows and 1MiB for
157 * memory windows.
158 */
159resource_size_t pcibios_window_alignment(struct pci_bus *bus,
160 unsigned long type)
161{
Daniel Axtens467efc22015-03-31 16:00:56 +1100162 struct pci_controller *phb = pci_bus_to_host(bus);
163
164 if (phb->controller_ops.window_alignment)
165 return phb->controller_ops.window_alignment(bus, type);
166
167 /*
168 * PCI core will figure out the default
169 * alignment: 4KiB for I/O and 1MiB for
170 * memory window.
171 */
172 return 1;
Gavin Shan4c2245b2012-09-11 16:59:46 -0600173}
174
Gavin Shanc5fcb292016-05-20 16:41:26 +1000175void pcibios_setup_bridge(struct pci_bus *bus, unsigned long type)
176{
177 struct pci_controller *hose = pci_bus_to_host(bus);
178
179 if (hose->controller_ops.setup_bridge)
180 hose->controller_ops.setup_bridge(bus, type);
181}
182
Gavin Shand92a2082014-04-24 18:00:24 +1000183void pcibios_reset_secondary_bus(struct pci_dev *dev)
184{
Daniel Axtens467efc22015-03-31 16:00:56 +1100185 struct pci_controller *phb = pci_bus_to_host(dev->bus);
186
187 if (phb->controller_ops.reset_secondary_bus) {
188 phb->controller_ops.reset_secondary_bus(dev);
189 return;
190 }
191
192 pci_reset_secondary_bus(dev);
Gavin Shand92a2082014-04-24 18:00:24 +1000193}
194
Wei Yang5350ab32015-03-25 16:23:56 +0800195#ifdef CONFIG_PCI_IOV
196resource_size_t pcibios_iov_resource_alignment(struct pci_dev *pdev, int resno)
197{
198 if (ppc_md.pcibios_iov_resource_alignment)
199 return ppc_md.pcibios_iov_resource_alignment(pdev, resno);
200
201 return pci_iov_resource_size(pdev, resno);
202}
203#endif /* CONFIG_PCI_IOV */
204
Milton Millerc3bd5172009-01-08 02:19:46 +0000205static resource_size_t pcibios_io_size(const struct pci_controller *hose)
206{
207#ifdef CONFIG_PPC64
208 return hose->pci_io_size;
209#else
Joe Perches28f65c112011-06-09 09:13:32 -0700210 return resource_size(&hose->io_resource);
Milton Millerc3bd5172009-01-08 02:19:46 +0000211#endif
212}
213
Benjamin Herrenschmidt6dfbde22007-07-26 14:07:13 +1000214int pcibios_vaddr_is_ioport(void __iomem *address)
215{
216 int ret = 0;
217 struct pci_controller *hose;
Milton Millerc3bd5172009-01-08 02:19:46 +0000218 resource_size_t size;
Benjamin Herrenschmidt6dfbde22007-07-26 14:07:13 +1000219
220 spin_lock(&hose_spinlock);
221 list_for_each_entry(hose, &hose_list, list_node) {
Milton Millerc3bd5172009-01-08 02:19:46 +0000222 size = pcibios_io_size(hose);
Benjamin Herrenschmidt6dfbde22007-07-26 14:07:13 +1000223 if (address >= hose->io_base_virt &&
224 address < (hose->io_base_virt + size)) {
225 ret = 1;
226 break;
227 }
228 }
229 spin_unlock(&hose_spinlock);
230 return ret;
231}
232
Milton Millerc3bd5172009-01-08 02:19:46 +0000233unsigned long pci_address_to_pio(phys_addr_t address)
234{
235 struct pci_controller *hose;
236 resource_size_t size;
237 unsigned long ret = ~0;
238
239 spin_lock(&hose_spinlock);
240 list_for_each_entry(hose, &hose_list, list_node) {
241 size = pcibios_io_size(hose);
242 if (address >= hose->io_base_phys &&
243 address < (hose->io_base_phys + size)) {
244 unsigned long base =
245 (unsigned long)hose->io_base_virt - _IO_BASE;
246 ret = base + (address - hose->io_base_phys);
247 break;
248 }
249 }
250 spin_unlock(&hose_spinlock);
251
252 return ret;
253}
254EXPORT_SYMBOL_GPL(pci_address_to_pio);
255
Kumar Gala5516b542007-06-27 01:17:57 -0500256/*
257 * Return the domain number for this bus.
258 */
259int pci_domain_nr(struct pci_bus *bus)
260{
Stephen Rothwell6207e812007-12-07 02:04:33 +1100261 struct pci_controller *hose = pci_bus_to_host(bus);
Kumar Gala5516b542007-06-27 01:17:57 -0500262
Stephen Rothwell6207e812007-12-07 02:04:33 +1100263 return hose->global_number;
Kumar Gala5516b542007-06-27 01:17:57 -0500264}
Kumar Gala5516b542007-06-27 01:17:57 -0500265EXPORT_SYMBOL(pci_domain_nr);
Kumar Gala58083da2007-06-27 11:07:51 -0500266
Kumar Galaa4c9e322007-06-27 13:09:43 -0500267/* This routine is meant to be used early during boot, when the
268 * PCI bus numbers have not yet been assigned, and you need to
269 * issue PCI config cycles to an OF device.
270 * It could also be used to "fix" RTAS config cycles if you want
271 * to set pci_assign_all_buses to 1 and still use RTAS for PCI
272 * config cycles.
273 */
274struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
275{
Kumar Galaa4c9e322007-06-27 13:09:43 -0500276 while(node) {
277 struct pci_controller *hose, *tmp;
278 list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
Stephen Rothwell44ef3392007-12-10 14:33:21 +1100279 if (hose->dn == node)
Kumar Galaa4c9e322007-06-27 13:09:43 -0500280 return hose;
281 node = node->parent;
282 }
283 return NULL;
284}
285
Kumar Gala58083da2007-06-27 11:07:51 -0500286/*
287 * Reads the interrupt pin to determine if interrupt is use by card.
288 * If the interrupt is used, then gets the interrupt line from the
289 * openfirmware and sets it in the pci_dev and pci_config line.
290 */
Benjamin Herrenschmidt4666ca22011-11-29 20:16:25 +0000291static int pci_read_irq_line(struct pci_dev *pci_dev)
Kumar Gala58083da2007-06-27 11:07:51 -0500292{
Grant Likely530210c2013-09-15 16:39:11 +0100293 struct of_phandle_args oirq;
Kumar Gala58083da2007-06-27 11:07:51 -0500294 unsigned int virq;
295
Benjamin Herrenschmidtb0494bc2008-10-27 19:48:22 +0000296 pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
Kumar Gala58083da2007-06-27 11:07:51 -0500297
298#ifdef DEBUG
299 memset(&oirq, 0xff, sizeof(oirq));
300#endif
301 /* Try to get a mapping from the device-tree */
Grant Likely0c02c802013-09-19 11:22:36 -0500302 if (of_irq_parse_pci(pci_dev, &oirq)) {
Kumar Gala58083da2007-06-27 11:07:51 -0500303 u8 line, pin;
304
305 /* If that fails, lets fallback to what is in the config
306 * space and map that through the default controller. We
307 * also set the type to level low since that's what PCI
308 * interrupts are. If your platform does differently, then
309 * either provide a proper interrupt tree or don't use this
310 * function.
311 */
312 if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
313 return -1;
314 if (pin == 0)
315 return -1;
316 if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
Benjamin Herrenschmidt54a24cb2007-12-20 15:10:02 +1100317 line == 0xff || line == 0) {
Kumar Gala58083da2007-06-27 11:07:51 -0500318 return -1;
319 }
Benjamin Herrenschmidtb0494bc2008-10-27 19:48:22 +0000320 pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
321 line, pin);
Kumar Gala58083da2007-06-27 11:07:51 -0500322
323 virq = irq_create_mapping(NULL, line);
324 if (virq != NO_IRQ)
Thomas Gleixnerec775d02011-03-25 16:45:20 +0100325 irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
Kumar Gala58083da2007-06-27 11:07:51 -0500326 } else {
Benjamin Herrenschmidtb0494bc2008-10-27 19:48:22 +0000327 pr_debug(" Got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
Grant Likely530210c2013-09-15 16:39:11 +0100328 oirq.args_count, oirq.args[0], oirq.args[1],
329 of_node_full_name(oirq.np));
Kumar Gala58083da2007-06-27 11:07:51 -0500330
Grant Likelye6d30ab2013-09-15 16:55:53 +0100331 virq = irq_create_of_mapping(&oirq);
Kumar Gala58083da2007-06-27 11:07:51 -0500332 }
333 if(virq == NO_IRQ) {
Benjamin Herrenschmidtb0494bc2008-10-27 19:48:22 +0000334 pr_debug(" Failed to map !\n");
Kumar Gala58083da2007-06-27 11:07:51 -0500335 return -1;
336 }
337
Benjamin Herrenschmidtb0494bc2008-10-27 19:48:22 +0000338 pr_debug(" Mapped to linux irq %d\n", virq);
Kumar Gala58083da2007-06-27 11:07:51 -0500339
340 pci_dev->irq = virq;
341
342 return 0;
343}
Kumar Gala58083da2007-06-27 11:07:51 -0500344
345/*
346 * Platform support for /proc/bus/pci/X/Y mmap()s,
347 * modelled on the sparc64 implementation by Dave Miller.
348 * -- paulus.
349 */
350
351/*
352 * Adjust vm_pgoff of VMA such that it is the physical page offset
353 * corresponding to the 32-bit pci bus offset for DEV requested by the user.
354 *
355 * Basically, the user finds the base address for his device which he wishes
356 * to mmap. They read the 32-bit value from the config space base register,
357 * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
358 * offset parameter of mmap on /proc/bus/pci/XXX for that device.
359 *
360 * Returns negative error code on failure, zero on success.
361 */
362static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
363 resource_size_t *offset,
364 enum pci_mmap_state mmap_state)
365{
366 struct pci_controller *hose = pci_bus_to_host(dev->bus);
367 unsigned long io_offset = 0;
368 int i, res_bit;
369
Anton Blanchardb0d436c2013-08-07 02:01:24 +1000370 if (hose == NULL)
Kumar Gala58083da2007-06-27 11:07:51 -0500371 return NULL; /* should never happen */
372
373 /* If memory, add on the PCI bridge address offset */
374 if (mmap_state == pci_mmap_mem) {
375#if 0 /* See comment in pci_resource_to_user() for why this is disabled */
376 *offset += hose->pci_mem_offset;
377#endif
378 res_bit = IORESOURCE_MEM;
379 } else {
380 io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
381 *offset += io_offset;
382 res_bit = IORESOURCE_IO;
383 }
384
385 /*
386 * Check that the offset requested corresponds to one of the
387 * resources of the device.
388 */
389 for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
390 struct resource *rp = &dev->resource[i];
391 int flags = rp->flags;
392
393 /* treat ROM as memory (should be already) */
394 if (i == PCI_ROM_RESOURCE)
395 flags |= IORESOURCE_MEM;
396
397 /* Active and same type? */
398 if ((flags & res_bit) == 0)
399 continue;
400
401 /* In the range of this resource? */
402 if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
403 continue;
404
405 /* found it! construct the final physical address */
406 if (mmap_state == pci_mmap_io)
407 *offset += hose->io_base_phys - io_offset;
408 return rp;
409 }
410
411 return NULL;
412}
413
414/*
Kumar Gala58083da2007-06-27 11:07:51 -0500415 * This one is used by /dev/mem and fbdev who have no clue about the
416 * PCI device, it tries to find the PCI device first and calls the
417 * above routine
418 */
419pgprot_t pci_phys_mem_access_prot(struct file *file,
420 unsigned long pfn,
421 unsigned long size,
Benjamin Herrenschmidt64b3d0e2008-12-18 19:13:51 +0000422 pgprot_t prot)
Kumar Gala58083da2007-06-27 11:07:51 -0500423{
424 struct pci_dev *pdev = NULL;
425 struct resource *found = NULL;
Benjamin Herrenschmidt7c12d902008-10-01 15:30:04 +0000426 resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
Kumar Gala58083da2007-06-27 11:07:51 -0500427 int i;
428
429 if (page_is_ram(pfn))
Benjamin Herrenschmidt64b3d0e2008-12-18 19:13:51 +0000430 return prot;
Kumar Gala58083da2007-06-27 11:07:51 -0500431
Benjamin Herrenschmidt64b3d0e2008-12-18 19:13:51 +0000432 prot = pgprot_noncached(prot);
Kumar Gala58083da2007-06-27 11:07:51 -0500433 for_each_pci_dev(pdev) {
434 for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
435 struct resource *rp = &pdev->resource[i];
436 int flags = rp->flags;
437
438 /* Active and same type? */
439 if ((flags & IORESOURCE_MEM) == 0)
440 continue;
441 /* In the range of this resource? */
442 if (offset < (rp->start & PAGE_MASK) ||
443 offset > rp->end)
444 continue;
445 found = rp;
446 break;
447 }
448 if (found)
449 break;
450 }
451 if (found) {
452 if (found->flags & IORESOURCE_PREFETCH)
Benjamin Herrenschmidt64b3d0e2008-12-18 19:13:51 +0000453 prot = pgprot_noncached_wc(prot);
Kumar Gala58083da2007-06-27 11:07:51 -0500454 pci_dev_put(pdev);
455 }
456
Benjamin Herrenschmidtb0494bc2008-10-27 19:48:22 +0000457 pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
Benjamin Herrenschmidt64b3d0e2008-12-18 19:13:51 +0000458 (unsigned long long)offset, pgprot_val(prot));
Kumar Gala58083da2007-06-27 11:07:51 -0500459
Benjamin Herrenschmidt64b3d0e2008-12-18 19:13:51 +0000460 return prot;
Kumar Gala58083da2007-06-27 11:07:51 -0500461}
462
463
464/*
465 * Perform the actual remap of the pages for a PCI device mapping, as
466 * appropriate for this architecture. The region in the process to map
467 * is described by vm_start and vm_end members of VMA, the base physical
468 * address is found in vm_pgoff.
469 * The pci device structure is provided so that architectures may make mapping
470 * decisions on a per-device or per-bus basis.
471 *
472 * Returns a negative error code on failure, zero on success.
473 */
474int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
475 enum pci_mmap_state mmap_state, int write_combine)
476{
Benjamin Herrenschmidt7c12d902008-10-01 15:30:04 +0000477 resource_size_t offset =
478 ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
Kumar Gala58083da2007-06-27 11:07:51 -0500479 struct resource *rp;
480 int ret;
481
482 rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
483 if (rp == NULL)
484 return -EINVAL;
485
486 vma->vm_pgoff = offset >> PAGE_SHIFT;
Yinghai Lu1e70cdd2016-06-17 14:43:33 -0500487 if (write_combine)
488 vma->vm_page_prot = pgprot_noncached_wc(vma->vm_page_prot);
489 else
490 vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
Kumar Gala58083da2007-06-27 11:07:51 -0500491
492 ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
493 vma->vm_end - vma->vm_start, vma->vm_page_prot);
494
495 return ret;
496}
497
Benjamin Herrenschmidte9f82cb2008-10-14 11:55:31 +1100498/* This provides legacy IO read access on a bus */
499int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
500{
501 unsigned long offset;
502 struct pci_controller *hose = pci_bus_to_host(bus);
503 struct resource *rp = &hose->io_resource;
504 void __iomem *addr;
505
506 /* Check if port can be supported by that bus. We only check
507 * the ranges of the PHB though, not the bus itself as the rules
508 * for forwarding legacy cycles down bridges are not our problem
509 * here. So if the host bridge supports it, we do it.
510 */
511 offset = (unsigned long)hose->io_base_virt - _IO_BASE;
512 offset += port;
513
514 if (!(rp->flags & IORESOURCE_IO))
515 return -ENXIO;
516 if (offset < rp->start || (offset + size) > rp->end)
517 return -ENXIO;
518 addr = hose->io_base_virt + port;
519
520 switch(size) {
521 case 1:
522 *((u8 *)val) = in_8(addr);
523 return 1;
524 case 2:
525 if (port & 1)
526 return -EINVAL;
527 *((u16 *)val) = in_le16(addr);
528 return 2;
529 case 4:
530 if (port & 3)
531 return -EINVAL;
532 *((u32 *)val) = in_le32(addr);
533 return 4;
534 }
535 return -EINVAL;
536}
537
538/* This provides legacy IO write access on a bus */
539int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
540{
541 unsigned long offset;
542 struct pci_controller *hose = pci_bus_to_host(bus);
543 struct resource *rp = &hose->io_resource;
544 void __iomem *addr;
545
546 /* Check if port can be supported by that bus. We only check
547 * the ranges of the PHB though, not the bus itself as the rules
548 * for forwarding legacy cycles down bridges are not our problem
549 * here. So if the host bridge supports it, we do it.
550 */
551 offset = (unsigned long)hose->io_base_virt - _IO_BASE;
552 offset += port;
553
554 if (!(rp->flags & IORESOURCE_IO))
555 return -ENXIO;
556 if (offset < rp->start || (offset + size) > rp->end)
557 return -ENXIO;
558 addr = hose->io_base_virt + port;
559
560 /* WARNING: The generic code is idiotic. It gets passed a pointer
561 * to what can be a 1, 2 or 4 byte quantity and always reads that
562 * as a u32, which means that we have to correct the location of
563 * the data read within those 32 bits for size 1 and 2
564 */
565 switch(size) {
566 case 1:
567 out_8(addr, val >> 24);
568 return 1;
569 case 2:
570 if (port & 1)
571 return -EINVAL;
572 out_le16(addr, val >> 16);
573 return 2;
574 case 4:
575 if (port & 3)
576 return -EINVAL;
577 out_le32(addr, val);
578 return 4;
579 }
580 return -EINVAL;
581}
582
583/* This provides legacy IO or memory mmap access on a bus */
584int pci_mmap_legacy_page_range(struct pci_bus *bus,
585 struct vm_area_struct *vma,
586 enum pci_mmap_state mmap_state)
587{
588 struct pci_controller *hose = pci_bus_to_host(bus);
589 resource_size_t offset =
590 ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
591 resource_size_t size = vma->vm_end - vma->vm_start;
592 struct resource *rp;
593
594 pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
595 pci_domain_nr(bus), bus->number,
596 mmap_state == pci_mmap_mem ? "MEM" : "IO",
597 (unsigned long long)offset,
598 (unsigned long long)(offset + size - 1));
599
600 if (mmap_state == pci_mmap_mem) {
Benjamin Herrenschmidt5b11abf2009-02-08 14:27:21 +0000601 /* Hack alert !
602 *
603 * Because X is lame and can fail starting if it gets an error trying
604 * to mmap legacy_mem (instead of just moving on without legacy memory
605 * access) we fake it here by giving it anonymous memory, effectively
606 * behaving just like /dev/zero
607 */
608 if ((offset + size) > hose->isa_mem_size) {
609 printk(KERN_DEBUG
610 "Process %s (pid:%d) mapped non-existing PCI legacy memory for 0%04x:%02x\n",
611 current->comm, current->pid, pci_domain_nr(bus), bus->number);
612 if (vma->vm_flags & VM_SHARED)
613 return shmem_zero_setup(vma);
614 return 0;
615 }
Benjamin Herrenschmidte9f82cb2008-10-14 11:55:31 +1100616 offset += hose->isa_mem_phys;
617 } else {
618 unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
619 unsigned long roffset = offset + io_offset;
620 rp = &hose->io_resource;
621 if (!(rp->flags & IORESOURCE_IO))
622 return -ENXIO;
623 if (roffset < rp->start || (roffset + size) > rp->end)
624 return -ENXIO;
625 offset += hose->io_base_phys;
626 }
627 pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
628
629 vma->vm_pgoff = offset >> PAGE_SHIFT;
Benjamin Herrenschmidt64b3d0e2008-12-18 19:13:51 +0000630 vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
Benjamin Herrenschmidte9f82cb2008-10-14 11:55:31 +1100631 return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
632 vma->vm_end - vma->vm_start,
633 vma->vm_page_prot);
634}
635
Kumar Gala58083da2007-06-27 11:07:51 -0500636void pci_resource_to_user(const struct pci_dev *dev, int bar,
637 const struct resource *rsrc,
638 resource_size_t *start, resource_size_t *end)
639{
Bjorn Helgaas38301352016-06-17 14:43:34 -0500640 struct pci_bus_region region;
Kumar Gala58083da2007-06-27 11:07:51 -0500641
Bjorn Helgaas38301352016-06-17 14:43:34 -0500642 if (rsrc->flags & IORESOURCE_IO) {
643 pcibios_resource_to_bus(dev->bus, &region,
644 (struct resource *) rsrc);
645 *start = region.start;
646 *end = region.end;
Kumar Gala58083da2007-06-27 11:07:51 -0500647 return;
Bjorn Helgaas38301352016-06-17 14:43:34 -0500648 }
Kumar Gala58083da2007-06-27 11:07:51 -0500649
Bjorn Helgaas38301352016-06-17 14:43:34 -0500650 /* We pass a CPU physical address to userland for MMIO instead of a
651 * BAR value because X is lame and expects to be able to use that
652 * to pass to /dev/mem!
Kumar Gala58083da2007-06-27 11:07:51 -0500653 *
Bjorn Helgaas38301352016-06-17 14:43:34 -0500654 * That means we may have 64-bit values where some apps only expect
655 * 32 (like X itself since it thinks only Sparc has 64-bit MMIO).
Kumar Gala58083da2007-06-27 11:07:51 -0500656 */
Bjorn Helgaas38301352016-06-17 14:43:34 -0500657 *start = rsrc->start;
658 *end = rsrc->end;
Kumar Gala58083da2007-06-27 11:07:51 -0500659}
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100660
661/**
662 * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
663 * @hose: newly allocated pci_controller to be setup
664 * @dev: device node of the host bridge
665 * @primary: set if primary bus (32 bits only, soon to be deprecated)
666 *
667 * This function will parse the "ranges" property of a PCI host bridge device
668 * node and setup the resource mapping of a pci controller based on its
669 * content.
670 *
671 * Life would be boring if it wasn't for a few issues that we have to deal
672 * with here:
673 *
674 * - We can only cope with one IO space range and up to 3 Memory space
675 * ranges. However, some machines (thanks Apple !) tend to split their
676 * space into lots of small contiguous ranges. So we have to coalesce.
677 *
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100678 * - Some busses have IO space not starting at 0, which causes trouble with
679 * the way we do our IO resource renumbering. The code somewhat deals with
680 * it for 64 bits but I would expect problems on 32 bits.
681 *
682 * - Some 32 bits platforms such as 4xx can have physical space larger than
683 * 32 bits so we need to use 64 bits values for the parsing
684 */
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800685void pci_process_bridge_OF_ranges(struct pci_controller *hose,
686 struct device_node *dev, int primary)
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100687{
Kevin Hao858957a2013-05-16 20:58:42 +0000688 int memno = 0;
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100689 struct resource *res;
Andrew Murray654837e2014-02-25 06:32:11 +0000690 struct of_pci_range range;
691 struct of_pci_range_parser parser;
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100692
693 printk(KERN_INFO "PCI host bridge %s %s ranges:\n",
694 dev->full_name, primary ? "(primary)" : "");
695
Andrew Murray654837e2014-02-25 06:32:11 +0000696 /* Check for ranges property */
697 if (of_pci_range_parser_init(&parser, dev))
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100698 return;
699
700 /* Parse it */
Andrew Murray654837e2014-02-25 06:32:11 +0000701 for_each_of_pci_range(&parser, &range) {
Benjamin Herrenschmidte9f82cb2008-10-14 11:55:31 +1100702 /* If we failed translation or got a zero-sized region
703 * (some FW try to feed us with non sensical zero sized regions
704 * such as power3 which look like some kind of attempt at exposing
705 * the VGA memory hole)
706 */
Andrew Murray654837e2014-02-25 06:32:11 +0000707 if (range.cpu_addr == OF_BAD_ADDR || range.size == 0)
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100708 continue;
709
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100710 /* Act based on address space type */
711 res = NULL;
Andrew Murray654837e2014-02-25 06:32:11 +0000712 switch (range.flags & IORESOURCE_TYPE_BITS) {
713 case IORESOURCE_IO:
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100714 printk(KERN_INFO
715 " IO 0x%016llx..0x%016llx -> 0x%016llx\n",
Andrew Murray654837e2014-02-25 06:32:11 +0000716 range.cpu_addr, range.cpu_addr + range.size - 1,
717 range.pci_addr);
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100718
719 /* We support only one IO range */
720 if (hose->pci_io_size) {
721 printk(KERN_INFO
722 " \\--> Skipped (too many) !\n");
723 continue;
724 }
725#ifdef CONFIG_PPC32
726 /* On 32 bits, limit I/O space to 16MB */
Andrew Murray654837e2014-02-25 06:32:11 +0000727 if (range.size > 0x01000000)
728 range.size = 0x01000000;
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100729
730 /* 32 bits needs to map IOs here */
Andrew Murray654837e2014-02-25 06:32:11 +0000731 hose->io_base_virt = ioremap(range.cpu_addr,
732 range.size);
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100733
734 /* Expect trouble if pci_addr is not 0 */
735 if (primary)
736 isa_io_base =
737 (unsigned long)hose->io_base_virt;
738#endif /* CONFIG_PPC32 */
739 /* pci_io_size and io_base_phys always represent IO
740 * space starting at 0 so we factor in pci_addr
741 */
Andrew Murray654837e2014-02-25 06:32:11 +0000742 hose->pci_io_size = range.pci_addr + range.size;
743 hose->io_base_phys = range.cpu_addr - range.pci_addr;
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100744
745 /* Build resource */
746 res = &hose->io_resource;
Andrew Murray654837e2014-02-25 06:32:11 +0000747 range.cpu_addr = range.pci_addr;
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100748 break;
Andrew Murray654837e2014-02-25 06:32:11 +0000749 case IORESOURCE_MEM:
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100750 printk(KERN_INFO
751 " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
Andrew Murray654837e2014-02-25 06:32:11 +0000752 range.cpu_addr, range.cpu_addr + range.size - 1,
753 range.pci_addr,
754 (range.pci_space & 0x40000000) ?
755 "Prefetch" : "");
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100756
757 /* We support only 3 memory ranges */
758 if (memno >= 3) {
759 printk(KERN_INFO
760 " \\--> Skipped (too many) !\n");
761 continue;
762 }
763 /* Handles ISA memory hole space here */
Andrew Murray654837e2014-02-25 06:32:11 +0000764 if (range.pci_addr == 0) {
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100765 if (primary || isa_mem_base == 0)
Andrew Murray654837e2014-02-25 06:32:11 +0000766 isa_mem_base = range.cpu_addr;
767 hose->isa_mem_phys = range.cpu_addr;
768 hose->isa_mem_size = range.size;
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100769 }
770
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100771 /* Build resource */
Andrew Murray654837e2014-02-25 06:32:11 +0000772 hose->mem_offset[memno] = range.cpu_addr -
773 range.pci_addr;
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100774 res = &hose->mem_resources[memno++];
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100775 break;
776 }
777 if (res != NULL) {
Michael Ellermanaeba3732014-10-16 12:29:46 +1100778 res->name = dev->full_name;
779 res->flags = range.flags;
780 res->start = range.cpu_addr;
781 res->end = range.cpu_addr + range.size - 1;
782 res->parent = res->child = res->sibling = NULL;
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100783 }
784 }
Benjamin Herrenschmidt13dccb92007-12-11 14:48:18 +1100785}
Benjamin Herrenschmidtfa462f22007-12-20 14:54:49 +1100786
787/* Decide whether to display the domain number in /proc */
788int pci_proc_domain(struct pci_bus *bus)
789{
790 struct pci_controller *hose = pci_bus_to_host(bus);
Benjamin Herrenschmidt1fd0f522008-10-02 14:12:51 +0000791
Rob Herring0e47ff12011-07-12 09:25:51 -0500792 if (!pci_has_flag(PCI_ENABLE_PROC_DOMAINS))
Benjamin Herrenschmidtfa462f22007-12-20 14:54:49 +1100793 return 0;
Rob Herring0e47ff12011-07-12 09:25:51 -0500794 if (pci_has_flag(PCI_COMPAT_DOMAIN_0))
Benjamin Herrenschmidtfa462f22007-12-20 14:54:49 +1100795 return hose->global_number != 0;
796 return 1;
Benjamin Herrenschmidtfa462f22007-12-20 14:54:49 +1100797}
798
Kleber Sacilotto de Souzad82fb312013-05-03 12:43:12 +0000799int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
800{
801 if (ppc_md.pcibios_root_bridge_prepare)
802 return ppc_md.pcibios_root_bridge_prepare(bridge);
803
804 return 0;
805}
806
Benjamin Herrenschmidtbf5e2ba2007-12-20 14:54:51 +1100807/* This header fixup will do the resource fixup for all devices as they are
808 * probed, but not for bridge ranges
809 */
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800810static void pcibios_fixup_resources(struct pci_dev *dev)
Benjamin Herrenschmidtbf5e2ba2007-12-20 14:54:51 +1100811{
812 struct pci_controller *hose = pci_bus_to_host(dev->bus);
813 int i;
814
815 if (!hose) {
816 printk(KERN_ERR "No host bridge for PCI dev %s !\n",
817 pci_name(dev));
818 return;
819 }
Wei Yangc3b80fb2015-03-25 16:23:53 +0800820
821 if (dev->is_virtfn)
822 return;
823
Benjamin Herrenschmidtbf5e2ba2007-12-20 14:54:51 +1100824 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
825 struct resource *res = dev->resource + i;
Kevin Haoc5df4572013-06-05 02:26:51 +0000826 struct pci_bus_region reg;
Benjamin Herrenschmidtbf5e2ba2007-12-20 14:54:51 +1100827 if (!res->flags)
828 continue;
Benjamin Herrenschmidt48c2ce92011-11-06 18:55:58 +0000829
830 /* If we're going to re-assign everything, we mark all resources
831 * as unset (and 0-base them). In addition, we mark BARs starting
832 * at 0 as unset as well, except if PCI_PROBE_ONLY is also set
833 * since in that case, we don't want to re-assign anything
Benjamin Herrenschmidt7f172892008-02-29 14:58:03 +1100834 */
Yinghai Lufc279852013-12-09 22:54:40 -0800835 pcibios_resource_to_bus(dev->bus, &reg, res);
Benjamin Herrenschmidt48c2ce92011-11-06 18:55:58 +0000836 if (pci_has_flag(PCI_REASSIGN_ALL_RSRC) ||
Kevin Haoc5df4572013-06-05 02:26:51 +0000837 (reg.start == 0 && !pci_has_flag(PCI_PROBE_ONLY))) {
Benjamin Herrenschmidt48c2ce92011-11-06 18:55:58 +0000838 /* Only print message if not re-assigning */
839 if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC))
Kevin Haoae2a84b2015-06-12 10:26:37 +0800840 pr_debug("PCI:%s Resource %d %pR is unassigned\n",
841 pci_name(dev), i, res);
Benjamin Herrenschmidtbf5e2ba2007-12-20 14:54:51 +1100842 res->end -= res->start;
843 res->start = 0;
844 res->flags |= IORESOURCE_UNSET;
845 continue;
846 }
847
Kevin Haoae2a84b2015-06-12 10:26:37 +0800848 pr_debug("PCI:%s Resource %d %pR\n", pci_name(dev), i, res);
Benjamin Herrenschmidtbf5e2ba2007-12-20 14:54:51 +1100849 }
850
851 /* Call machine specific resource fixup */
852 if (ppc_md.pcibios_fixup_resources)
853 ppc_md.pcibios_fixup_resources(dev);
854}
855DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
856
Benjamin Herrenschmidtb5561512008-10-13 13:56:31 +0000857/* This function tries to figure out if a bridge resource has been initialized
858 * by the firmware or not. It doesn't have to be absolutely bullet proof, but
859 * things go more smoothly when it gets it right. It should covers cases such
860 * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
861 */
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800862static int pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
863 struct resource *res)
Benjamin Herrenschmidtbf5e2ba2007-12-20 14:54:51 +1100864{
Benjamin Herrenschmidtbe8cbcd2007-12-20 14:55:04 +1100865 struct pci_controller *hose = pci_bus_to_host(bus);
Benjamin Herrenschmidtbf5e2ba2007-12-20 14:54:51 +1100866 struct pci_dev *dev = bus->self;
Benjamin Herrenschmidtb5561512008-10-13 13:56:31 +0000867 resource_size_t offset;
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +1000868 struct pci_bus_region region;
Benjamin Herrenschmidtb5561512008-10-13 13:56:31 +0000869 u16 command;
870 int i;
871
872 /* We don't do anything if PCI_PROBE_ONLY is set */
Rob Herring0e47ff12011-07-12 09:25:51 -0500873 if (pci_has_flag(PCI_PROBE_ONLY))
Benjamin Herrenschmidtb5561512008-10-13 13:56:31 +0000874 return 0;
875
876 /* Job is a bit different between memory and IO */
877 if (res->flags & IORESOURCE_MEM) {
Yinghai Lufc279852013-12-09 22:54:40 -0800878 pcibios_resource_to_bus(dev->bus, &region, res);
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +1000879
880 /* If the BAR is non-0 then it's probably been initialized */
881 if (region.start != 0)
Benjamin Herrenschmidtb5561512008-10-13 13:56:31 +0000882 return 0;
883
884 /* The BAR is 0, let's check if memory decoding is enabled on
885 * the bridge. If not, we consider it unassigned
886 */
887 pci_read_config_word(dev, PCI_COMMAND, &command);
888 if ((command & PCI_COMMAND_MEMORY) == 0)
889 return 1;
890
891 /* Memory decoding is enabled and the BAR is 0. If any of the bridge
892 * resources covers that starting address (0 then it's good enough for
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +1000893 * us for memory space)
Benjamin Herrenschmidtb5561512008-10-13 13:56:31 +0000894 */
895 for (i = 0; i < 3; i++) {
896 if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +1000897 hose->mem_resources[i].start == hose->mem_offset[i])
Benjamin Herrenschmidtb5561512008-10-13 13:56:31 +0000898 return 0;
899 }
900
901 /* Well, it starts at 0 and we know it will collide so we may as
902 * well consider it as unassigned. That covers the Apple case.
903 */
904 return 1;
905 } else {
906 /* If the BAR is non-0, then we consider it assigned */
907 offset = (unsigned long)hose->io_base_virt - _IO_BASE;
908 if (((res->start - offset) & 0xfffffffful) != 0)
909 return 0;
910
911 /* Here, we are a bit different than memory as typically IO space
912 * starting at low addresses -is- valid. What we do instead if that
913 * we consider as unassigned anything that doesn't have IO enabled
914 * in the PCI command register, and that's it.
915 */
916 pci_read_config_word(dev, PCI_COMMAND, &command);
917 if (command & PCI_COMMAND_IO)
918 return 0;
919
920 /* It's starting at 0 and IO is disabled in the bridge, consider
921 * it unassigned
922 */
923 return 1;
924 }
925}
926
927/* Fixup resources of a PCI<->PCI bridge */
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800928static void pcibios_fixup_bridge(struct pci_bus *bus)
Benjamin Herrenschmidtb5561512008-10-13 13:56:31 +0000929{
930 struct resource *res;
931 int i;
932
933 struct pci_dev *dev = bus->self;
934
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700935 pci_bus_for_each_resource(bus, res, i) {
936 if (!res || !res->flags)
Benjamin Herrenschmidtb5561512008-10-13 13:56:31 +0000937 continue;
938 if (i >= 3 && bus->self->transparent)
939 continue;
940
Gavin Shancf1a4cf2012-06-03 22:15:25 +0000941 /* If we're going to reassign everything, we can
942 * shrink the P2P resource to have size as being
943 * of 0 in order to save space.
Benjamin Herrenschmidt48c2ce92011-11-06 18:55:58 +0000944 */
945 if (pci_has_flag(PCI_REASSIGN_ALL_RSRC)) {
946 res->flags |= IORESOURCE_UNSET;
Benjamin Herrenschmidt48c2ce92011-11-06 18:55:58 +0000947 res->start = 0;
Gavin Shancf1a4cf2012-06-03 22:15:25 +0000948 res->end = -1;
Benjamin Herrenschmidt48c2ce92011-11-06 18:55:58 +0000949 continue;
950 }
951
Kevin Haoae2a84b2015-06-12 10:26:37 +0800952 pr_debug("PCI:%s Bus rsrc %d %pR\n", pci_name(dev), i, res);
Benjamin Herrenschmidtb5561512008-10-13 13:56:31 +0000953
Benjamin Herrenschmidtb5561512008-10-13 13:56:31 +0000954 /* Try to detect uninitialized P2P bridge resources,
955 * and clear them out so they get re-assigned later
956 */
957 if (pcibios_uninitialized_bridge_resource(bus, res)) {
958 res->flags = 0;
959 pr_debug("PCI:%s (unassigned)\n", pci_name(dev));
Benjamin Herrenschmidtb5561512008-10-13 13:56:31 +0000960 }
961 }
962}
963
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800964void pcibios_setup_bus_self(struct pci_bus *bus)
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +0000965{
Daniel Axtens467efc22015-03-31 16:00:56 +1100966 struct pci_controller *phb;
967
Benjamin Herrenschmidt7eef4402008-10-27 19:48:56 +0000968 /* Fix up the bus resources for P2P bridges */
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +0000969 if (bus->self != NULL)
970 pcibios_fixup_bridge(bus);
971
972 /* Platform specific bus fixups. This is currently only used
Benjamin Herrenschmidt7eef4402008-10-27 19:48:56 +0000973 * by fsl_pci and I'm hoping to get rid of it at some point
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +0000974 */
975 if (ppc_md.pcibios_fixup_bus)
976 ppc_md.pcibios_fixup_bus(bus);
977
978 /* Setup bus DMA mappings */
Daniel Axtens467efc22015-03-31 16:00:56 +1100979 phb = pci_bus_to_host(bus);
980 if (phb->controller_ops.dma_bus_setup)
981 phb->controller_ops.dma_bus_setup(bus);
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +0000982}
983
Guenter Roeck7846de42013-06-10 10:18:08 -0700984static void pcibios_setup_device(struct pci_dev *dev)
Yuanquan Chen37f02192013-04-02 01:26:54 +0000985{
Daniel Axtens467efc22015-03-31 16:00:56 +1100986 struct pci_controller *phb;
Yuanquan Chen37f02192013-04-02 01:26:54 +0000987 /* Fixup NUMA node as it may not be setup yet by the generic
988 * code and is needed by the DMA init
989 */
990 set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
991
992 /* Hook up default DMA ops */
993 set_dma_ops(&dev->dev, pci_dma_ops);
994 set_dma_offset(&dev->dev, PCI_DRAM_OFFSET);
995
996 /* Additional platform DMA/iommu setup */
Daniel Axtens467efc22015-03-31 16:00:56 +1100997 phb = pci_bus_to_host(dev->bus);
998 if (phb->controller_ops.dma_dev_setup)
999 phb->controller_ops.dma_dev_setup(dev);
Yuanquan Chen37f02192013-04-02 01:26:54 +00001000
1001 /* Read default IRQs and fixup if necessary */
1002 pci_read_irq_line(dev);
1003 if (ppc_md.pci_irq_fixup)
1004 ppc_md.pci_irq_fixup(dev);
1005}
1006
Guenter Roeck7846de42013-06-10 10:18:08 -07001007int pcibios_add_device(struct pci_dev *dev)
1008{
1009 /*
1010 * We can only call pcibios_setup_device() after bus setup is complete,
1011 * since some of the platform specific DMA setup code depends on it.
1012 */
1013 if (dev->bus->is_added)
1014 pcibios_setup_device(dev);
Wei Yang6e628c72015-03-25 16:23:55 +08001015
1016#ifdef CONFIG_PCI_IOV
1017 if (ppc_md.pcibios_fixup_sriov)
1018 ppc_md.pcibios_fixup_sriov(dev);
1019#endif /* CONFIG_PCI_IOV */
1020
Guenter Roeck7846de42013-06-10 10:18:08 -07001021 return 0;
1022}
1023
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001024void pcibios_setup_bus_devices(struct pci_bus *bus)
Benjamin Herrenschmidt7eef4402008-10-27 19:48:56 +00001025{
1026 struct pci_dev *dev;
1027
1028 pr_debug("PCI: Fixup bus devices %d (%s)\n",
1029 bus->number, bus->self ? pci_name(bus->self) : "PHB");
1030
1031 list_for_each_entry(dev, &bus->devices, bus_list) {
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11001032 /* Cardbus can call us to add new devices to a bus, so ignore
1033 * those who are already fully discovered
1034 */
1035 if (dev->is_added)
1036 continue;
1037
Yuanquan Chen37f02192013-04-02 01:26:54 +00001038 pcibios_setup_device(dev);
Benjamin Herrenschmidt7eef4402008-10-27 19:48:56 +00001039 }
1040}
1041
Myron Stowe79c8be82011-10-28 15:48:03 -06001042void pcibios_set_master(struct pci_dev *dev)
1043{
1044 /* No special bus mastering setup handling */
1045}
1046
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001047void pcibios_fixup_bus(struct pci_bus *bus)
Benjamin Herrenschmidtbf5e2ba2007-12-20 14:54:51 +11001048{
Bjorn Helgaas237865f2015-09-15 13:18:04 -05001049 /* When called from the generic PCI probe, read PCI<->PCI bridge
1050 * bases. This is -not- called when generating the PCI tree from
1051 * the OF device-tree.
1052 */
1053 pci_read_bridge_bases(bus);
1054
1055 /* Now fixup the bus bus */
Benjamin Herrenschmidt8b8da352008-10-27 19:48:37 +00001056 pcibios_setup_bus_self(bus);
1057
1058 /* Now fixup devices on that bus */
1059 pcibios_setup_bus_devices(bus);
Benjamin Herrenschmidtbf5e2ba2007-12-20 14:54:51 +11001060}
1061EXPORT_SYMBOL(pcibios_fixup_bus);
1062
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001063void pci_fixup_cardbus(struct pci_bus *bus)
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11001064{
1065 /* Now fixup devices on that bus */
1066 pcibios_setup_bus_devices(bus);
1067}
1068
1069
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001070static int skip_isa_ioresource_align(struct pci_dev *dev)
1071{
Rob Herring0e47ff12011-07-12 09:25:51 -05001072 if (pci_has_flag(PCI_CAN_SKIP_ISA_ALIGN) &&
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001073 !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
1074 return 1;
1075 return 0;
1076}
1077
1078/*
1079 * We need to avoid collisions with `mirrored' VGA ports
1080 * and other strange ISA hardware, so we always want the
1081 * addresses to be allocated in the 0x000-0x0ff region
1082 * modulo 0x400.
1083 *
1084 * Why? Because some silly external IO cards only decode
1085 * the low 10 bits of the IO address. The 0x00-0xff region
1086 * is reserved for motherboard devices that decode all 16
1087 * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
1088 * but we want to try to avoid allocating at 0x2900-0x2bff
1089 * which might have be mirrored at 0x0100-0x03ff..
1090 */
Dominik Brodowski3b7a17f2010-01-01 17:40:50 +01001091resource_size_t pcibios_align_resource(void *data, const struct resource *res,
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001092 resource_size_t size, resource_size_t align)
1093{
1094 struct pci_dev *dev = data;
Dominik Brodowskib26b2d42010-01-01 17:40:49 +01001095 resource_size_t start = res->start;
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001096
1097 if (res->flags & IORESOURCE_IO) {
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001098 if (skip_isa_ioresource_align(dev))
Dominik Brodowskib26b2d42010-01-01 17:40:49 +01001099 return start;
1100 if (start & 0x300)
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001101 start = (start + 0x3ff) & ~0x3ff;
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001102 }
Dominik Brodowskib26b2d42010-01-01 17:40:49 +01001103
1104 return start;
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001105}
1106EXPORT_SYMBOL(pcibios_align_resource);
1107
1108/*
1109 * Reparent resource children of pr that conflict with res
1110 * under res, and make res replace those children.
1111 */
Heiko Schocher0f6023d2009-09-24 02:45:14 +00001112static int reparent_resources(struct resource *parent,
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001113 struct resource *res)
1114{
1115 struct resource *p, **pp;
1116 struct resource **firstpp = NULL;
1117
1118 for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
1119 if (p->end < res->start)
1120 continue;
1121 if (res->end < p->start)
1122 break;
1123 if (p->start < res->start || p->end > res->end)
1124 return -1; /* not completely contained */
1125 if (firstpp == NULL)
1126 firstpp = pp;
1127 }
1128 if (firstpp == NULL)
1129 return -1; /* didn't find any conflicting entries? */
1130 res->parent = parent;
1131 res->child = *firstpp;
1132 res->sibling = *pp;
1133 *firstpp = res;
1134 *pp = NULL;
1135 for (p = res->child; p != NULL; p = p->sibling) {
1136 p->parent = res;
Kevin Haoae2a84b2015-06-12 10:26:37 +08001137 pr_debug("PCI: Reparented %s %pR under %s\n",
1138 p->name, p, res->name);
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001139 }
1140 return 0;
1141}
1142
1143/*
1144 * Handle resources of PCI devices. If the world were perfect, we could
1145 * just allocate all the resource regions and do nothing more. It isn't.
1146 * On the other hand, we cannot just re-allocate all devices, as it would
1147 * require us to know lots of host bridge internals. So we attempt to
1148 * keep as much of the original configuration as possible, but tweak it
1149 * when it's found to be wrong.
1150 *
1151 * Known BIOS problems we have to work around:
1152 * - I/O or memory regions not configured
1153 * - regions configured, but not enabled in the command register
1154 * - bogus I/O addresses above 64K used
1155 * - expansion ROMs left enabled (this may sound harmless, but given
1156 * the fact the PCI specs explicitly allow address decoders to be
1157 * shared between expansion ROMs and other resource regions, it's
1158 * at least dangerous)
1159 *
1160 * Our solution:
1161 * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
1162 * This gives us fixed barriers on where we can allocate.
1163 * (2) Allocate resources for all enabled devices. If there is
1164 * a collision, just mark the resource as unallocated. Also
1165 * disable expansion ROMs during this step.
1166 * (3) Try to allocate resources for disabled devices. If the
1167 * resources were assigned correctly, everything goes well,
1168 * if they weren't, they won't disturb allocation of other
1169 * resources.
1170 * (4) Assign new addresses to resources which were either
1171 * not configured at all or misconfigured. If explicitly
1172 * requested by the user, configure expansion ROM address
1173 * as well.
1174 */
1175
Anton Blancharde51df2c2014-08-20 08:55:18 +10001176static void pcibios_allocate_bus_resources(struct pci_bus *bus)
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001177{
Nathan Fontenote90a1312008-10-27 19:48:17 +00001178 struct pci_bus *b;
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001179 int i;
1180 struct resource *res, *pr;
1181
Benjamin Herrenschmidtb5ae5f92008-10-27 19:48:44 +00001182 pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
1183 pci_domain_nr(bus), bus->number);
1184
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -07001185 pci_bus_for_each_resource(bus, res, i) {
1186 if (!res || !res->flags || res->start > res->end || res->parent)
Nathan Fontenote90a1312008-10-27 19:48:17 +00001187 continue;
Benjamin Herrenschmidt48c2ce92011-11-06 18:55:58 +00001188
1189 /* If the resource was left unset at this point, we clear it */
1190 if (res->flags & IORESOURCE_UNSET)
1191 goto clear_resource;
1192
Nathan Fontenote90a1312008-10-27 19:48:17 +00001193 if (bus->parent == NULL)
1194 pr = (res->flags & IORESOURCE_IO) ?
1195 &ioport_resource : &iomem_resource;
1196 else {
Nathan Fontenote90a1312008-10-27 19:48:17 +00001197 pr = pci_find_parent_resource(bus->self, res);
1198 if (pr == res) {
1199 /* this happens when the generic PCI
1200 * code (wrongly) decides that this
1201 * bridge is transparent -- paulus
1202 */
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001203 continue;
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001204 }
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001205 }
Nathan Fontenote90a1312008-10-27 19:48:17 +00001206
Kevin Haoae2a84b2015-06-12 10:26:37 +08001207 pr_debug("PCI: %s (bus %d) bridge rsrc %d: %pR, parent %p (%s)\n",
1208 bus->self ? pci_name(bus->self) : "PHB", bus->number,
1209 i, res, pr, (pr && pr->name) ? pr->name : "nil");
Nathan Fontenote90a1312008-10-27 19:48:17 +00001210
1211 if (pr && !(pr->flags & IORESOURCE_UNSET)) {
Yinghai Lu3ebfe462015-01-15 16:21:51 -06001212 struct pci_dev *dev = bus->self;
1213
Nathan Fontenote90a1312008-10-27 19:48:17 +00001214 if (request_resource(pr, res) == 0)
1215 continue;
1216 /*
1217 * Must be a conflict with an existing entry.
1218 * Move that entry (or entries) under the
1219 * bridge resource and try again.
1220 */
1221 if (reparent_resources(pr, res) == 0)
1222 continue;
Yinghai Lu3ebfe462015-01-15 16:21:51 -06001223
1224 if (dev && i < PCI_BRIDGE_RESOURCE_NUM &&
1225 pci_claim_bridge_resource(dev,
1226 i + PCI_BRIDGE_RESOURCES) == 0)
1227 continue;
Nathan Fontenote90a1312008-10-27 19:48:17 +00001228 }
Benjamin Herrenschmidt48c2ce92011-11-06 18:55:58 +00001229 pr_warning("PCI: Cannot allocate resource region "
1230 "%d of PCI bridge %d, will remap\n", i, bus->number);
1231 clear_resource:
Gavin Shancf1a4cf2012-06-03 22:15:25 +00001232 /* The resource might be figured out when doing
1233 * reassignment based on the resources required
1234 * by the downstream PCI devices. Here we set
1235 * the size of the resource to be 0 in order to
1236 * save more space.
1237 */
1238 res->start = 0;
1239 res->end = -1;
Nathan Fontenote90a1312008-10-27 19:48:17 +00001240 res->flags = 0;
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001241 }
Nathan Fontenote90a1312008-10-27 19:48:17 +00001242
1243 list_for_each_entry(b, &bus->children, node)
1244 pcibios_allocate_bus_resources(b);
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001245}
1246
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001247static inline void alloc_resource(struct pci_dev *dev, int idx)
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001248{
1249 struct resource *pr, *r = &dev->resource[idx];
1250
Kevin Haoae2a84b2015-06-12 10:26:37 +08001251 pr_debug("PCI: Allocating %s: Resource %d: %pR\n",
1252 pci_name(dev), idx, r);
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001253
1254 pr = pci_find_parent_resource(dev, r);
1255 if (!pr || (pr->flags & IORESOURCE_UNSET) ||
1256 request_resource(pr, r) < 0) {
1257 printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
1258 " of device %s, will remap\n", idx, pci_name(dev));
1259 if (pr)
Kevin Haoae2a84b2015-06-12 10:26:37 +08001260 pr_debug("PCI: parent is %p: %pR\n", pr, pr);
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001261 /* We'll assign a new address later */
1262 r->flags |= IORESOURCE_UNSET;
1263 r->end -= r->start;
1264 r->start = 0;
1265 }
1266}
1267
1268static void __init pcibios_allocate_resources(int pass)
1269{
1270 struct pci_dev *dev = NULL;
1271 int idx, disabled;
1272 u16 command;
1273 struct resource *r;
1274
1275 for_each_pci_dev(dev) {
1276 pci_read_config_word(dev, PCI_COMMAND, &command);
Benjamin Herrenschmidtad892a62009-05-14 20:16:47 +00001277 for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) {
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001278 r = &dev->resource[idx];
1279 if (r->parent) /* Already allocated */
1280 continue;
1281 if (!r->flags || (r->flags & IORESOURCE_UNSET))
1282 continue; /* Not assigned at all */
Benjamin Herrenschmidtad892a62009-05-14 20:16:47 +00001283 /* We only allocate ROMs on pass 1 just in case they
1284 * have been screwed up by firmware
1285 */
1286 if (idx == PCI_ROM_RESOURCE )
1287 disabled = 1;
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001288 if (r->flags & IORESOURCE_IO)
1289 disabled = !(command & PCI_COMMAND_IO);
1290 else
1291 disabled = !(command & PCI_COMMAND_MEMORY);
Paul Mackerras533b1922007-12-31 10:04:15 +11001292 if (pass == disabled)
1293 alloc_resource(dev, idx);
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001294 }
1295 if (pass)
1296 continue;
1297 r = &dev->resource[PCI_ROM_RESOURCE];
Benjamin Herrenschmidtad892a62009-05-14 20:16:47 +00001298 if (r->flags) {
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001299 /* Turn the ROM off, leave the resource region,
1300 * but keep it unregistered.
1301 */
1302 u32 reg;
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001303 pci_read_config_dword(dev, dev->rom_base_reg, &reg);
Benjamin Herrenschmidtad892a62009-05-14 20:16:47 +00001304 if (reg & PCI_ROM_ADDRESS_ENABLE) {
1305 pr_debug("PCI: Switching off ROM of %s\n",
1306 pci_name(dev));
1307 r->flags &= ~IORESOURCE_ROM_ENABLE;
1308 pci_write_config_dword(dev, dev->rom_base_reg,
1309 reg & ~PCI_ROM_ADDRESS_ENABLE);
1310 }
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001311 }
1312 }
1313}
1314
Benjamin Herrenschmidtc1f34302008-11-11 17:45:52 +00001315static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus)
1316{
1317 struct pci_controller *hose = pci_bus_to_host(bus);
1318 resource_size_t offset;
1319 struct resource *res, *pres;
1320 int i;
1321
1322 pr_debug("Reserving legacy ranges for domain %04x\n", pci_domain_nr(bus));
1323
1324 /* Check for IO */
1325 if (!(hose->io_resource.flags & IORESOURCE_IO))
1326 goto no_io;
1327 offset = (unsigned long)hose->io_base_virt - _IO_BASE;
1328 res = kzalloc(sizeof(struct resource), GFP_KERNEL);
1329 BUG_ON(res == NULL);
1330 res->name = "Legacy IO";
1331 res->flags = IORESOURCE_IO;
1332 res->start = offset;
1333 res->end = (offset + 0xfff) & 0xfffffffful;
1334 pr_debug("Candidate legacy IO: %pR\n", res);
1335 if (request_resource(&hose->io_resource, res)) {
1336 printk(KERN_DEBUG
1337 "PCI %04x:%02x Cannot reserve Legacy IO %pR\n",
1338 pci_domain_nr(bus), bus->number, res);
1339 kfree(res);
1340 }
1341
1342 no_io:
1343 /* Check for memory */
Benjamin Herrenschmidtc1f34302008-11-11 17:45:52 +00001344 for (i = 0; i < 3; i++) {
1345 pres = &hose->mem_resources[i];
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +10001346 offset = hose->mem_offset[i];
Benjamin Herrenschmidtc1f34302008-11-11 17:45:52 +00001347 if (!(pres->flags & IORESOURCE_MEM))
1348 continue;
1349 pr_debug("hose mem res: %pR\n", pres);
1350 if ((pres->start - offset) <= 0xa0000 &&
1351 (pres->end - offset) >= 0xbffff)
1352 break;
1353 }
1354 if (i >= 3)
1355 return;
1356 res = kzalloc(sizeof(struct resource), GFP_KERNEL);
1357 BUG_ON(res == NULL);
1358 res->name = "Legacy VGA memory";
1359 res->flags = IORESOURCE_MEM;
1360 res->start = 0xa0000 + offset;
1361 res->end = 0xbffff + offset;
1362 pr_debug("Candidate VGA memory: %pR\n", res);
1363 if (request_resource(pres, res)) {
1364 printk(KERN_DEBUG
1365 "PCI %04x:%02x Cannot reserve VGA memory %pR\n",
1366 pci_domain_nr(bus), bus->number, res);
1367 kfree(res);
1368 }
1369}
1370
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001371void __init pcibios_resource_survey(void)
1372{
Nathan Fontenote90a1312008-10-27 19:48:17 +00001373 struct pci_bus *b;
1374
Benjamin Herrenschmidt48c2ce92011-11-06 18:55:58 +00001375 /* Allocate and assign resources */
Nathan Fontenote90a1312008-10-27 19:48:17 +00001376 list_for_each_entry(b, &pci_root_buses, node)
1377 pcibios_allocate_bus_resources(b);
Benjamin Herrenschmidt9a1a70a2016-07-08 16:37:18 +10001378 if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC)) {
1379 pcibios_allocate_resources(0);
1380 pcibios_allocate_resources(1);
1381 }
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001382
Benjamin Herrenschmidtc1f34302008-11-11 17:45:52 +00001383 /* Before we start assigning unassigned resource, we try to reserve
1384 * the low IO area and the VGA memory area if they intersect the
1385 * bus available resources to avoid allocating things on top of them
1386 */
Rob Herring0e47ff12011-07-12 09:25:51 -05001387 if (!pci_has_flag(PCI_PROBE_ONLY)) {
Benjamin Herrenschmidtc1f34302008-11-11 17:45:52 +00001388 list_for_each_entry(b, &pci_root_buses, node)
1389 pcibios_reserve_legacy_regions(b);
1390 }
1391
1392 /* Now, if the platform didn't decide to blindly trust the firmware,
1393 * we proceed to assigning things that were left unassigned
1394 */
Rob Herring0e47ff12011-07-12 09:25:51 -05001395 if (!pci_has_flag(PCI_PROBE_ONLY)) {
Wolfram Sanga77acda2009-03-09 06:39:01 +00001396 pr_debug("PCI: Assigning unassigned resources...\n");
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001397 pci_assign_unassigned_resources();
1398 }
1399
1400 /* Call machine dependent fixup */
1401 if (ppc_md.pcibios_fixup)
1402 ppc_md.pcibios_fixup();
1403}
1404
Benjamin Herrenschmidtfd6852c2008-10-27 19:48:52 +00001405/* This is used by the PCI hotplug driver to allocate resource
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001406 * of newly plugged busses. We can try to consolidate with the
Benjamin Herrenschmidtfd6852c2008-10-27 19:48:52 +00001407 * rest of the code later, for now, keep it as-is as our main
1408 * resource allocation function doesn't deal with sub-trees yet.
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001409 */
Stephen Rothwellbaf75b02009-06-01 14:53:53 +00001410void pcibios_claim_one_bus(struct pci_bus *bus)
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001411{
1412 struct pci_dev *dev;
1413 struct pci_bus *child_bus;
1414
1415 list_for_each_entry(dev, &bus->devices, bus_list) {
1416 int i;
1417
1418 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1419 struct resource *r = &dev->resource[i];
1420
1421 if (r->parent || !r->start || !r->flags)
1422 continue;
Benjamin Herrenschmidtfd6852c2008-10-27 19:48:52 +00001423
Kevin Haoae2a84b2015-06-12 10:26:37 +08001424 pr_debug("PCI: Claiming %s: Resource %d: %pR\n",
1425 pci_name(dev), i, r);
Benjamin Herrenschmidtfd6852c2008-10-27 19:48:52 +00001426
Yinghai Lu3ebfe462015-01-15 16:21:51 -06001427 if (pci_claim_resource(dev, i) == 0)
1428 continue;
1429
1430 pci_claim_bridge_resource(dev, i);
Benjamin Herrenschmidt3fd94c62007-12-20 14:54:53 +11001431 }
1432 }
1433
1434 list_for_each_entry(child_bus, &bus->children, node)
1435 pcibios_claim_one_bus(child_bus);
1436}
Daniel Axtens5b64d2c2015-05-27 16:06:56 +10001437EXPORT_SYMBOL_GPL(pcibios_claim_one_bus);
Benjamin Herrenschmidtfd6852c2008-10-27 19:48:52 +00001438
1439
1440/* pcibios_finish_adding_to_bus
1441 *
1442 * This is to be called by the hotplug code after devices have been
1443 * added to a bus, this include calling it for a PHB that is just
1444 * being added
1445 */
1446void pcibios_finish_adding_to_bus(struct pci_bus *bus)
1447{
1448 pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
1449 pci_domain_nr(bus), bus->number);
1450
1451 /* Allocate bus and devices resources */
1452 pcibios_allocate_bus_resources(bus);
1453 pcibios_claim_one_bus(bus);
Gavin Shan7415c142016-05-20 16:41:36 +10001454 if (!pci_has_flag(PCI_PROBE_ONLY)) {
1455 if (bus->self)
1456 pci_assign_unassigned_bridge_resources(bus->self);
1457 else
1458 pci_assign_unassigned_bus_resources(bus);
1459 }
Benjamin Herrenschmidtfd6852c2008-10-27 19:48:52 +00001460
Thadeu Lima de Souza Cascardo6a040ce2012-12-28 09:13:19 +00001461 /* Fixup EEH */
1462 eeh_add_device_tree_late(bus);
1463
Benjamin Herrenschmidtfd6852c2008-10-27 19:48:52 +00001464 /* Add new devices to global lists. Register in proc, sysfs. */
1465 pci_bus_add_devices(bus);
1466
Thadeu Lima de Souza Cascardo6a040ce2012-12-28 09:13:19 +00001467 /* sysfs files should only be added after devices are added */
1468 eeh_add_sysfs_files(bus);
Benjamin Herrenschmidtfd6852c2008-10-27 19:48:52 +00001469}
1470EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
1471
Benjamin Herrenschmidt549beb92007-12-20 14:54:57 +11001472int pcibios_enable_device(struct pci_dev *dev, int mask)
1473{
Daniel Axtens467efc22015-03-31 16:00:56 +11001474 struct pci_controller *phb = pci_bus_to_host(dev->bus);
1475
1476 if (phb->controller_ops.enable_device_hook)
1477 if (!phb->controller_ops.enable_device_hook(dev))
1478 return -EINVAL;
Benjamin Herrenschmidt549beb92007-12-20 14:54:57 +11001479
Bjorn Helgaas7cfb5f92008-03-04 11:56:56 -07001480 return pci_enable_resources(dev, mask);
Benjamin Herrenschmidt549beb92007-12-20 14:54:57 +11001481}
Benjamin Herrenschmidt53280322008-10-27 19:48:29 +00001482
Michael Neulingabeeed62015-05-27 16:07:00 +10001483void pcibios_disable_device(struct pci_dev *dev)
1484{
1485 struct pci_controller *phb = pci_bus_to_host(dev->bus);
1486
1487 if (phb->controller_ops.disable_device)
1488 phb->controller_ops.disable_device(dev);
1489}
1490
Bjorn Helgaas38973ba2012-03-16 17:48:09 -06001491resource_size_t pcibios_io_space_offset(struct pci_controller *hose)
1492{
1493 return (unsigned long) hose->io_base_virt - _IO_BASE;
1494}
1495
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001496static void pcibios_setup_phb_resources(struct pci_controller *hose,
1497 struct list_head *resources)
Benjamin Herrenschmidt53280322008-10-27 19:48:29 +00001498{
Benjamin Herrenschmidt53280322008-10-27 19:48:29 +00001499 struct resource *res;
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +10001500 resource_size_t offset;
Benjamin Herrenschmidt53280322008-10-27 19:48:29 +00001501 int i;
1502
1503 /* Hookup PHB IO resource */
Bjorn Helgaas45a709f2011-10-28 16:27:43 -06001504 res = &hose->io_resource;
Benjamin Herrenschmidt53280322008-10-27 19:48:29 +00001505
1506 if (!res->flags) {
Benjamin Herrenschmidtcdb1b342016-06-22 17:23:07 +10001507 pr_debug("PCI: I/O resource not set for host"
1508 " bridge %s (domain %d)\n",
1509 hose->dn->full_name, hose->global_number);
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +10001510 } else {
1511 offset = pcibios_io_space_offset(hose);
1512
Kevin Haoae2a84b2015-06-12 10:26:37 +08001513 pr_debug("PCI: PHB IO resource = %pR off 0x%08llx\n",
1514 res, (unsigned long long)offset);
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +10001515 pci_add_resource_offset(resources, res, offset);
Benjamin Herrenschmidta0b8e762013-05-04 14:22:57 +00001516 }
Benjamin Herrenschmidt53280322008-10-27 19:48:29 +00001517
1518 /* Hookup PHB Memory resources */
1519 for (i = 0; i < 3; ++i) {
1520 res = &hose->mem_resources[i];
1521 if (!res->flags) {
Benjamin Herrenschmidtbee7dd92013-05-20 17:24:39 +00001522 if (i == 0)
1523 printk(KERN_ERR "PCI: Memory resource 0 not set for "
1524 "host bridge %s (domain %d)\n",
1525 hose->dn->full_name, hose->global_number);
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +10001526 continue;
Benjamin Herrenschmidt53280322008-10-27 19:48:29 +00001527 }
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +10001528 offset = hose->mem_offset[i];
Benjamin Herrenschmidt53280322008-10-27 19:48:29 +00001529
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +10001530
Kevin Haoae2a84b2015-06-12 10:26:37 +08001531 pr_debug("PCI: PHB MEM resource %d = %pR off 0x%08llx\n", i,
1532 res, (unsigned long long)offset);
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +10001533
1534 pci_add_resource_offset(resources, res, offset);
1535 }
Benjamin Herrenschmidt53280322008-10-27 19:48:29 +00001536}
Kumar Gala89c2dd62009-08-25 16:20:45 +00001537
1538/*
1539 * Null PCI config access functions, for the case when we can't
1540 * find a hose.
1541 */
1542#define NULL_PCI_OP(rw, size, type) \
1543static int \
1544null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \
1545{ \
1546 return PCIBIOS_DEVICE_NOT_FOUND; \
1547}
1548
1549static int
1550null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
1551 int len, u32 *val)
1552{
1553 return PCIBIOS_DEVICE_NOT_FOUND;
1554}
1555
1556static int
1557null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
1558 int len, u32 val)
1559{
1560 return PCIBIOS_DEVICE_NOT_FOUND;
1561}
1562
1563static struct pci_ops null_pci_ops =
1564{
1565 .read = null_read_config,
1566 .write = null_write_config,
1567};
1568
1569/*
1570 * These functions are used early on before PCI scanning is done
1571 * and all of the pci_dev and pci_bus structures have been created.
1572 */
1573static struct pci_bus *
1574fake_pci_bus(struct pci_controller *hose, int busnr)
1575{
1576 static struct pci_bus bus;
1577
Anton Blanchardb0d436c2013-08-07 02:01:24 +10001578 if (hose == NULL) {
Kumar Gala89c2dd62009-08-25 16:20:45 +00001579 printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr);
1580 }
1581 bus.number = busnr;
1582 bus.sysdata = hose;
1583 bus.ops = hose? hose->ops: &null_pci_ops;
1584 return &bus;
1585}
1586
1587#define EARLY_PCI_OP(rw, size, type) \
1588int early_##rw##_config_##size(struct pci_controller *hose, int bus, \
1589 int devfn, int offset, type value) \
1590{ \
1591 return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \
1592 devfn, offset, value); \
1593}
1594
1595EARLY_PCI_OP(read, byte, u8 *)
1596EARLY_PCI_OP(read, word, u16 *)
1597EARLY_PCI_OP(read, dword, u32 *)
1598EARLY_PCI_OP(write, byte, u8)
1599EARLY_PCI_OP(write, word, u16)
1600EARLY_PCI_OP(write, dword, u32)
1601
Kumar Gala89c2dd62009-08-25 16:20:45 +00001602int early_find_capability(struct pci_controller *hose, int bus, int devfn,
1603 int cap)
1604{
1605 return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap);
1606}
Grant Likely0ed2c7222009-08-28 08:58:16 +00001607
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001608struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
1609{
1610 struct pci_controller *hose = bus->sysdata;
1611
1612 return of_node_get(hose->dn);
1613}
1614
Grant Likely0ed2c7222009-08-28 08:58:16 +00001615/**
1616 * pci_scan_phb - Given a pci_controller, setup and scan the PCI bus
1617 * @hose: Pointer to the PCI host controller instance structure
Grant Likely0ed2c7222009-08-28 08:58:16 +00001618 */
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -08001619void pcibios_scan_phb(struct pci_controller *hose)
Grant Likely0ed2c7222009-08-28 08:58:16 +00001620{
Bjorn Helgaas45a709f2011-10-28 16:27:43 -06001621 LIST_HEAD(resources);
Grant Likely0ed2c7222009-08-28 08:58:16 +00001622 struct pci_bus *bus;
1623 struct device_node *node = hose->dn;
1624 int mode;
1625
Grant Likely74a7f082012-06-15 11:50:25 -06001626 pr_debug("PCI: Scanning PHB %s\n", of_node_full_name(node));
Grant Likely0ed2c7222009-08-28 08:58:16 +00001627
Grant Likely0ed2c7222009-08-28 08:58:16 +00001628 /* Get some IO space for the new PHB */
1629 pcibios_setup_phb_io_space(hose);
1630
1631 /* Wire up PHB bus resources */
Bjorn Helgaas45a709f2011-10-28 16:27:43 -06001632 pcibios_setup_phb_resources(hose, &resources);
1633
Yinghai Lube8e60d2012-05-17 18:51:12 -07001634 hose->busn.start = hose->first_busno;
1635 hose->busn.end = hose->last_busno;
1636 hose->busn.flags = IORESOURCE_BUS;
1637 pci_add_resource(&resources, &hose->busn);
1638
Bjorn Helgaas45a709f2011-10-28 16:27:43 -06001639 /* Create an empty bus for the toplevel */
1640 bus = pci_create_root_bus(hose->parent, hose->first_busno,
1641 hose->ops, hose, &resources);
1642 if (bus == NULL) {
1643 pr_err("Failed to create bus for PCI domain %04x\n",
1644 hose->global_number);
1645 pci_free_resource_list(&resources);
1646 return;
1647 }
Bjorn Helgaas45a709f2011-10-28 16:27:43 -06001648 hose->bus = bus;
Grant Likely0ed2c7222009-08-28 08:58:16 +00001649
1650 /* Get probe mode and perform scan */
1651 mode = PCI_PROBE_NORMAL;
Daniel Axtens467efc22015-03-31 16:00:56 +11001652 if (node && hose->controller_ops.probe_mode)
1653 mode = hose->controller_ops.probe_mode(bus);
Grant Likely0ed2c7222009-08-28 08:58:16 +00001654 pr_debug(" probe mode: %d\n", mode);
Yinghai Lube8e60d2012-05-17 18:51:12 -07001655 if (mode == PCI_PROBE_DEVTREE)
Grant Likely0ed2c7222009-08-28 08:58:16 +00001656 of_scan_bus(node, bus);
Grant Likely0ed2c7222009-08-28 08:58:16 +00001657
Yinghai Lube8e60d2012-05-17 18:51:12 -07001658 if (mode == PCI_PROBE_NORMAL) {
1659 pci_bus_update_busn_res_end(bus, 255);
1660 hose->last_busno = pci_scan_child_bus(bus);
1661 pci_bus_update_busn_res_end(bus, hose->last_busno);
1662 }
Benjamin Herrenschmidt781fb7a2011-09-19 17:44:50 +00001663
Benjamin Herrenschmidt491b98c2011-11-06 18:55:57 +00001664 /* Platform gets a chance to do some global fixups before
1665 * we proceed to resource allocation
1666 */
1667 if (ppc_md.pcibios_fixup_phb)
1668 ppc_md.pcibios_fixup_phb(hose);
1669
Benjamin Herrenschmidt781fb7a2011-09-19 17:44:50 +00001670 /* Configure PCI Express settings */
Benjamin Herrenschmidtbb36c442011-09-26 14:22:39 +10001671 if (bus && !pci_has_flag(PCI_PROBE_ONLY)) {
Benjamin Herrenschmidt781fb7a2011-09-19 17:44:50 +00001672 struct pci_bus *child;
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001673 list_for_each_entry(child, &bus->children, node)
1674 pcie_bus_configure_settings(child);
Benjamin Herrenschmidt781fb7a2011-09-19 17:44:50 +00001675 }
Grant Likely0ed2c7222009-08-28 08:58:16 +00001676}
Daniel Axtens5b64d2c2015-05-27 16:06:56 +10001677EXPORT_SYMBOL_GPL(pcibios_scan_phb);
Kumar Galac0654882011-05-19 22:26:18 -05001678
1679static void fixup_hide_host_resource_fsl(struct pci_dev *dev)
1680{
1681 int i, class = dev->class >> 8;
Jason Jin05737c72011-10-28 16:08:00 +08001682 /* When configured as agent, programing interface = 1 */
1683 int prog_if = dev->class & 0xf;
Kumar Galac0654882011-05-19 22:26:18 -05001684
1685 if ((class == PCI_CLASS_PROCESSOR_POWERPC ||
1686 class == PCI_CLASS_BRIDGE_OTHER) &&
1687 (dev->hdr_type == PCI_HEADER_TYPE_NORMAL) &&
Jason Jin05737c72011-10-28 16:08:00 +08001688 (prog_if == 0) &&
Kumar Galac0654882011-05-19 22:26:18 -05001689 (dev->bus->parent == NULL)) {
1690 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1691 dev->resource[i].start = 0;
1692 dev->resource[i].end = 0;
1693 dev->resource[i].flags = 0;
1694 }
1695 }
1696}
1697DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MOTOROLA, PCI_ANY_ID, fixup_hide_host_resource_fsl);
1698DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, fixup_hide_host_resource_fsl);
Brian Kingc2e1d842013-04-08 03:05:10 +00001699
1700static void fixup_vga(struct pci_dev *pdev)
1701{
1702 u16 cmd;
1703
1704 pci_read_config_word(pdev, PCI_COMMAND, &cmd);
1705 if ((cmd & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) || !vga_default_device())
1706 vga_set_default_device(pdev);
1707
1708}
1709DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
1710 PCI_CLASS_DISPLAY_VGA, 8, fixup_vga);