blob: b5478b72c08c998839a3fa064d37997bd8d9ceba [file] [log] [blame]
Thomas Gleixnerf50a7f32019-05-28 09:57:18 -07001// SPDX-License-Identifier: GPL-2.0-only
Nicholas Piggin5a61ef72017-05-09 13:16:52 +10002/*
3 * Copyright 2017, Nicholas Piggin, IBM Corporation
Nicholas Piggin5a61ef72017-05-09 13:16:52 +10004 */
5
6#define pr_fmt(fmt) "dt-cpu-ftrs: " fmt
7
8#include <linux/export.h>
9#include <linux/init.h>
10#include <linux/jump_label.h>
Nicholas Piggina2b05b72017-05-11 21:24:41 +100011#include <linux/libfdt.h>
Nicholas Piggin5a61ef72017-05-09 13:16:52 +100012#include <linux/memblock.h>
13#include <linux/printk.h>
14#include <linux/sched.h>
15#include <linux/string.h>
16#include <linux/threads.h>
17
18#include <asm/cputable.h>
19#include <asm/dt_cpu_ftrs.h>
Nicholas Piggin9983efa2020-09-16 13:02:33 +100020#include <asm/mce.h>
Nicholas Piggin5a61ef72017-05-09 13:16:52 +100021#include <asm/mmu.h>
22#include <asm/oprofile_impl.h>
23#include <asm/prom.h>
24#include <asm/setup.h>
25
26
27/* Device-tree visible constants follow */
Nicholas Piggin5a61ef72017-05-09 13:16:52 +100028#define ISA_V3_0B 3000
Alistair Popple43d0d372020-05-21 11:43:37 +100029#define ISA_V3_1 3100
Nicholas Piggin5a61ef72017-05-09 13:16:52 +100030
31#define USABLE_PR (1U << 0)
32#define USABLE_OS (1U << 1)
33#define USABLE_HV (1U << 2)
34
35#define HV_SUPPORT_HFSCR (1U << 0)
36#define OS_SUPPORT_FSCR (1U << 0)
37
38/* For parsing, we define all bits set as "NONE" case */
39#define HV_SUPPORT_NONE 0xffffffffU
40#define OS_SUPPORT_NONE 0xffffffffU
41
42struct dt_cpu_feature {
43 const char *name;
44 uint32_t isa;
45 uint32_t usable_privilege;
46 uint32_t hv_support;
47 uint32_t os_support;
48 uint32_t hfscr_bit_nr;
49 uint32_t fscr_bit_nr;
50 uint32_t hwcap_bit_nr;
51 /* fdt parsing */
52 unsigned long node;
53 int enabled;
54 int disabled;
55};
56
Nicholas Piggin5a61ef72017-05-09 13:16:52 +100057#define MMU_FTRS_HASH_BASE (MMU_FTRS_POWER8)
58
59#define COMMON_USER_BASE (PPC_FEATURE_32 | PPC_FEATURE_64 | \
60 PPC_FEATURE_ARCH_2_06 |\
61 PPC_FEATURE_ICACHE_SNOOP)
62#define COMMON_USER2_BASE (PPC_FEATURE2_ARCH_2_07 | \
63 PPC_FEATURE2_ISEL)
64/*
65 * Set up the base CPU
66 */
67
Nicholas Piggin5a61ef72017-05-09 13:16:52 +100068static int hv_mode;
69
70static struct {
71 u64 lpcr;
72 u64 hfscr;
73 u64 fscr;
Alistair Popple87939d52020-05-21 11:43:40 +100074 u64 pcr;
Nicholas Piggin5a61ef72017-05-09 13:16:52 +100075} system_registers;
76
77static void (*init_pmu_registers)(void);
78
Nicholas Piggin5a61ef72017-05-09 13:16:52 +100079static void __restore_cpu_cpufeatures(void)
80{
Nicholas Piggin02b02ee2019-07-11 12:24:04 +100081 mtspr(SPRN_LPCR, system_registers.lpcr);
Nicholas Piggin5a61ef72017-05-09 13:16:52 +100082 if (hv_mode) {
83 mtspr(SPRN_LPID, 0);
84 mtspr(SPRN_HFSCR, system_registers.hfscr);
Alistair Popple87939d52020-05-21 11:43:40 +100085 mtspr(SPRN_PCR, system_registers.pcr);
Nicholas Piggin5a61ef72017-05-09 13:16:52 +100086 }
87 mtspr(SPRN_FSCR, system_registers.fscr);
88
89 if (init_pmu_registers)
90 init_pmu_registers();
Nicholas Piggin5a61ef72017-05-09 13:16:52 +100091}
92
93static char dt_cpu_name[64];
94
95static struct cpu_spec __initdata base_cpu_spec = {
96 .cpu_name = NULL,
Michael Ellerman81b654c2018-04-12 22:24:45 +100097 .cpu_features = CPU_FTRS_DT_CPU_BASE,
Nicholas Piggin5a61ef72017-05-09 13:16:52 +100098 .cpu_user_features = COMMON_USER_BASE,
99 .cpu_user_features2 = COMMON_USER2_BASE,
100 .mmu_features = 0,
101 .icache_bsize = 32, /* minimum block size, fixed by */
102 .dcache_bsize = 32, /* cache info init. */
103 .num_pmcs = 0,
104 .pmc_type = PPC_PMC_DEFAULT,
105 .oprofile_cpu_type = NULL,
106 .oprofile_type = PPC_OPROFILE_INVALID,
107 .cpu_setup = NULL,
108 .cpu_restore = __restore_cpu_cpufeatures,
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000109 .machine_check_early = NULL,
110 .platform = NULL,
111};
112
113static void __init cpufeatures_setup_cpu(void)
114{
115 set_cur_cpu_spec(&base_cpu_spec);
116
117 cur_cpu_spec->pvr_mask = -1;
118 cur_cpu_spec->pvr_value = mfspr(SPRN_PVR);
119
120 /* Initialize the base environment -- clear FSCR/HFSCR. */
121 hv_mode = !!(mfmsr() & MSR_HV);
122 if (hv_mode) {
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000123 cur_cpu_spec->cpu_features |= CPU_FTR_HVMODE;
124 mtspr(SPRN_HFSCR, 0);
125 }
126 mtspr(SPRN_FSCR, 0);
Jordan Niethe13c7bb32019-09-17 10:46:05 +1000127 mtspr(SPRN_PCR, PCR_MASK);
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000128
129 /*
130 * LPCR does not get cleared, to match behaviour with secondaries
131 * in __restore_cpu_cpufeatures. Once the idle code is fixed, this
132 * could clear LPCR too.
133 */
134}
135
136static int __init feat_try_enable_unknown(struct dt_cpu_feature *f)
137{
138 if (f->hv_support == HV_SUPPORT_NONE) {
139 } else if (f->hv_support & HV_SUPPORT_HFSCR) {
140 u64 hfscr = mfspr(SPRN_HFSCR);
141 hfscr |= 1UL << f->hfscr_bit_nr;
142 mtspr(SPRN_HFSCR, hfscr);
143 } else {
144 /* Does not have a known recipe */
145 return 0;
146 }
147
148 if (f->os_support == OS_SUPPORT_NONE) {
149 } else if (f->os_support & OS_SUPPORT_FSCR) {
150 u64 fscr = mfspr(SPRN_FSCR);
151 fscr |= 1UL << f->fscr_bit_nr;
152 mtspr(SPRN_FSCR, fscr);
153 } else {
154 /* Does not have a known recipe */
155 return 0;
156 }
157
158 if ((f->usable_privilege & USABLE_PR) && (f->hwcap_bit_nr != -1)) {
159 uint32_t word = f->hwcap_bit_nr / 32;
160 uint32_t bit = f->hwcap_bit_nr % 32;
161
162 if (word == 0)
163 cur_cpu_spec->cpu_user_features |= 1U << bit;
164 else if (word == 1)
165 cur_cpu_spec->cpu_user_features2 |= 1U << bit;
166 else
167 pr_err("%s could not advertise to user (no hwcap bits)\n", f->name);
168 }
169
170 return 1;
171}
172
173static int __init feat_enable(struct dt_cpu_feature *f)
174{
175 if (f->hv_support != HV_SUPPORT_NONE) {
176 if (f->hfscr_bit_nr != -1) {
177 u64 hfscr = mfspr(SPRN_HFSCR);
178 hfscr |= 1UL << f->hfscr_bit_nr;
179 mtspr(SPRN_HFSCR, hfscr);
180 }
181 }
182
183 if (f->os_support != OS_SUPPORT_NONE) {
184 if (f->fscr_bit_nr != -1) {
185 u64 fscr = mfspr(SPRN_FSCR);
186 fscr |= 1UL << f->fscr_bit_nr;
187 mtspr(SPRN_FSCR, fscr);
188 }
189 }
190
191 if ((f->usable_privilege & USABLE_PR) && (f->hwcap_bit_nr != -1)) {
192 uint32_t word = f->hwcap_bit_nr / 32;
193 uint32_t bit = f->hwcap_bit_nr % 32;
194
195 if (word == 0)
196 cur_cpu_spec->cpu_user_features |= 1U << bit;
197 else if (word == 1)
198 cur_cpu_spec->cpu_user_features2 |= 1U << bit;
199 else
200 pr_err("CPU feature: %s could not advertise to user (no hwcap bits)\n", f->name);
201 }
202
203 return 1;
204}
205
206static int __init feat_disable(struct dt_cpu_feature *f)
207{
208 return 0;
209}
210
211static int __init feat_enable_hv(struct dt_cpu_feature *f)
212{
213 u64 lpcr;
214
215 if (!hv_mode) {
216 pr_err("CPU feature hypervisor present in device tree but HV mode not enabled in the CPU. Ignoring.\n");
217 return 0;
218 }
219
220 mtspr(SPRN_LPID, 0);
221
222 lpcr = mfspr(SPRN_LPCR);
223 lpcr &= ~LPCR_LPES0; /* HV external interrupts */
224 mtspr(SPRN_LPCR, lpcr);
225
226 cur_cpu_spec->cpu_features |= CPU_FTR_HVMODE;
227
228 return 1;
229}
230
231static int __init feat_enable_le(struct dt_cpu_feature *f)
232{
233 cur_cpu_spec->cpu_user_features |= PPC_FEATURE_TRUE_LE;
234 return 1;
235}
236
237static int __init feat_enable_smt(struct dt_cpu_feature *f)
238{
239 cur_cpu_spec->cpu_features |= CPU_FTR_SMT;
240 cur_cpu_spec->cpu_user_features |= PPC_FEATURE_SMT;
241 return 1;
242}
243
244static int __init feat_enable_idle_nap(struct dt_cpu_feature *f)
245{
246 u64 lpcr;
247
248 /* Set PECE wakeup modes for ISA 207 */
249 lpcr = mfspr(SPRN_LPCR);
250 lpcr |= LPCR_PECE0;
251 lpcr |= LPCR_PECE1;
252 lpcr |= LPCR_PECE2;
253 mtspr(SPRN_LPCR, lpcr);
254
255 return 1;
256}
257
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000258static int __init feat_enable_idle_stop(struct dt_cpu_feature *f)
259{
260 u64 lpcr;
261
262 /* Set PECE wakeup modes for ISAv3.0B */
263 lpcr = mfspr(SPRN_LPCR);
264 lpcr |= LPCR_PECE0;
265 lpcr |= LPCR_PECE1;
266 lpcr |= LPCR_PECE2;
267 mtspr(SPRN_LPCR, lpcr);
268
269 return 1;
270}
271
272static int __init feat_enable_mmu_hash(struct dt_cpu_feature *f)
273{
274 u64 lpcr;
275
276 lpcr = mfspr(SPRN_LPCR);
277 lpcr &= ~LPCR_ISL;
278
279 /* VRMASD */
280 lpcr |= LPCR_VPM0;
281 lpcr &= ~LPCR_VPM1;
282 lpcr |= 0x10UL << LPCR_VRMASD_SH; /* L=1 LP=00 */
283 mtspr(SPRN_LPCR, lpcr);
284
285 cur_cpu_spec->mmu_features |= MMU_FTRS_HASH_BASE;
286 cur_cpu_spec->cpu_user_features |= PPC_FEATURE_HAS_MMU;
287
288 return 1;
289}
290
291static int __init feat_enable_mmu_hash_v3(struct dt_cpu_feature *f)
292{
293 u64 lpcr;
294
295 lpcr = mfspr(SPRN_LPCR);
Nicholas Piggina57ac412018-04-05 15:50:49 +1000296 lpcr &= ~(LPCR_ISL | LPCR_UPRT | LPCR_HR);
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000297 mtspr(SPRN_LPCR, lpcr);
298
299 cur_cpu_spec->mmu_features |= MMU_FTRS_HASH_BASE;
300 cur_cpu_spec->cpu_user_features |= PPC_FEATURE_HAS_MMU;
301
302 return 1;
303}
304
305
306static int __init feat_enable_mmu_radix(struct dt_cpu_feature *f)
307{
308#ifdef CONFIG_PPC_RADIX_MMU
309 cur_cpu_spec->mmu_features |= MMU_FTR_TYPE_RADIX;
310 cur_cpu_spec->mmu_features |= MMU_FTRS_HASH_BASE;
Bharata B Rao029ab302020-07-03 11:06:06 +0530311 cur_cpu_spec->mmu_features |= MMU_FTR_GTSE;
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000312 cur_cpu_spec->cpu_user_features |= PPC_FEATURE_HAS_MMU;
313
314 return 1;
315#endif
316 return 0;
317}
318
319static int __init feat_enable_dscr(struct dt_cpu_feature *f)
320{
321 u64 lpcr;
322
Michael Ellerman993e3d92020-05-28 00:58:41 +1000323 /*
324 * Linux relies on FSCR[DSCR] being clear, so that we can take the
325 * facility unavailable interrupt and track the task's usage of DSCR.
326 * See facility_unavailable_exception().
327 * Clear the bit here so that feat_enable() doesn't set it.
328 */
329 f->fscr_bit_nr = -1;
330
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000331 feat_enable(f);
332
333 lpcr = mfspr(SPRN_LPCR);
334 lpcr &= ~LPCR_DPFD;
335 lpcr |= (4UL << LPCR_DPFD_SH);
336 mtspr(SPRN_LPCR, lpcr);
337
338 return 1;
339}
340
341static void hfscr_pmu_enable(void)
342{
343 u64 hfscr = mfspr(SPRN_HFSCR);
344 hfscr |= PPC_BIT(60);
345 mtspr(SPRN_HFSCR, hfscr);
346}
347
348static void init_pmu_power8(void)
349{
350 if (hv_mode) {
351 mtspr(SPRN_MMCRC, 0);
352 mtspr(SPRN_MMCRH, 0);
353 }
354
355 mtspr(SPRN_MMCRA, 0);
356 mtspr(SPRN_MMCR0, 0);
357 mtspr(SPRN_MMCR1, 0);
358 mtspr(SPRN_MMCR2, 0);
359 mtspr(SPRN_MMCRS, 0);
360}
361
362static int __init feat_enable_mce_power8(struct dt_cpu_feature *f)
363{
364 cur_cpu_spec->platform = "power8";
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000365 cur_cpu_spec->machine_check_early = __machine_check_early_realmode_p8;
366
367 return 1;
368}
369
370static int __init feat_enable_pmu_power8(struct dt_cpu_feature *f)
371{
372 hfscr_pmu_enable();
373
374 init_pmu_power8();
375 init_pmu_registers = init_pmu_power8;
376
377 cur_cpu_spec->cpu_features |= CPU_FTR_MMCRA;
378 cur_cpu_spec->cpu_user_features |= PPC_FEATURE_PSERIES_PERFMON_COMPAT;
379 if (pvr_version_is(PVR_POWER8E))
380 cur_cpu_spec->cpu_features |= CPU_FTR_PMAO_BUG;
381
382 cur_cpu_spec->num_pmcs = 6;
383 cur_cpu_spec->pmc_type = PPC_PMC_IBM;
384 cur_cpu_spec->oprofile_cpu_type = "ppc64/power8";
385
386 return 1;
387}
388
389static void init_pmu_power9(void)
390{
391 if (hv_mode)
392 mtspr(SPRN_MMCRC, 0);
393
394 mtspr(SPRN_MMCRA, 0);
395 mtspr(SPRN_MMCR0, 0);
396 mtspr(SPRN_MMCR1, 0);
397 mtspr(SPRN_MMCR2, 0);
398}
399
400static int __init feat_enable_mce_power9(struct dt_cpu_feature *f)
401{
402 cur_cpu_spec->platform = "power9";
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000403 cur_cpu_spec->machine_check_early = __machine_check_early_realmode_p9;
404
405 return 1;
406}
407
408static int __init feat_enable_pmu_power9(struct dt_cpu_feature *f)
409{
410 hfscr_pmu_enable();
411
412 init_pmu_power9();
413 init_pmu_registers = init_pmu_power9;
414
415 cur_cpu_spec->cpu_features |= CPU_FTR_MMCRA;
416 cur_cpu_spec->cpu_user_features |= PPC_FEATURE_PSERIES_PERFMON_COMPAT;
417
418 cur_cpu_spec->num_pmcs = 6;
419 cur_cpu_spec->pmc_type = PPC_PMC_IBM;
420 cur_cpu_spec->oprofile_cpu_type = "ppc64/power9";
421
422 return 1;
423}
424
Madhavan Srinivasan9908c822020-07-17 10:38:19 -0400425static void init_pmu_power10(void)
426{
427 init_pmu_power9();
428
429 mtspr(SPRN_MMCR3, 0);
430 mtspr(SPRN_MMCRA, MMCRA_BHRB_DISABLE);
Athira Rajeev91668ab2020-11-26 11:54:44 -0500431 mtspr(SPRN_MMCR0, MMCR0_PMCCEXT);
Madhavan Srinivasan9908c822020-07-17 10:38:19 -0400432}
433
434static int __init feat_enable_pmu_power10(struct dt_cpu_feature *f)
435{
436 hfscr_pmu_enable();
437
438 init_pmu_power10();
439 init_pmu_registers = init_pmu_power10;
440
441 cur_cpu_spec->cpu_features |= CPU_FTR_MMCRA;
442 cur_cpu_spec->cpu_user_features |= PPC_FEATURE_PSERIES_PERFMON_COMPAT;
443
444 cur_cpu_spec->num_pmcs = 6;
445 cur_cpu_spec->pmc_type = PPC_PMC_IBM;
446 cur_cpu_spec->oprofile_cpu_type = "ppc64/power10";
447
448 return 1;
449}
450
Nicholas Piggin201220b2020-07-03 09:33:43 +1000451static int __init feat_enable_mce_power10(struct dt_cpu_feature *f)
452{
453 cur_cpu_spec->platform = "power10";
454 cur_cpu_spec->machine_check_early = __machine_check_early_realmode_p10;
455
456 return 1;
457}
458
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000459static int __init feat_enable_tm(struct dt_cpu_feature *f)
460{
461#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
462 feat_enable(f);
463 cur_cpu_spec->cpu_user_features2 |= PPC_FEATURE2_HTM_NOSC;
464 return 1;
465#endif
466 return 0;
467}
468
469static int __init feat_enable_fp(struct dt_cpu_feature *f)
470{
471 feat_enable(f);
472 cur_cpu_spec->cpu_features &= ~CPU_FTR_FPU_UNAVAILABLE;
473
474 return 1;
475}
476
477static int __init feat_enable_vector(struct dt_cpu_feature *f)
478{
479#ifdef CONFIG_ALTIVEC
480 feat_enable(f);
481 cur_cpu_spec->cpu_features |= CPU_FTR_ALTIVEC;
482 cur_cpu_spec->cpu_features |= CPU_FTR_VMX_COPY;
483 cur_cpu_spec->cpu_user_features |= PPC_FEATURE_HAS_ALTIVEC;
484
485 return 1;
486#endif
487 return 0;
488}
489
490static int __init feat_enable_vsx(struct dt_cpu_feature *f)
491{
492#ifdef CONFIG_VSX
493 feat_enable(f);
494 cur_cpu_spec->cpu_features |= CPU_FTR_VSX;
495 cur_cpu_spec->cpu_user_features |= PPC_FEATURE_HAS_VSX;
496
497 return 1;
498#endif
499 return 0;
500}
501
502static int __init feat_enable_purr(struct dt_cpu_feature *f)
503{
504 cur_cpu_spec->cpu_features |= CPU_FTR_PURR | CPU_FTR_SPURR;
505
506 return 1;
507}
508
509static int __init feat_enable_ebb(struct dt_cpu_feature *f)
510{
511 /*
512 * PPC_FEATURE2_EBB is enabled in PMU init code because it has
513 * historically been related to the PMU facility. This may have
514 * to be decoupled if EBB becomes more generic. For now, follow
515 * existing convention.
516 */
517 f->hwcap_bit_nr = -1;
518 feat_enable(f);
519
520 return 1;
521}
522
523static int __init feat_enable_dbell(struct dt_cpu_feature *f)
524{
525 u64 lpcr;
526
527 /* P9 has an HFSCR for privileged state */
528 feat_enable(f);
529
530 cur_cpu_spec->cpu_features |= CPU_FTR_DBELL;
531
532 lpcr = mfspr(SPRN_LPCR);
533 lpcr |= LPCR_PECEDH; /* hyp doorbell wakeup */
534 mtspr(SPRN_LPCR, lpcr);
535
536 return 1;
537}
538
539static int __init feat_enable_hvi(struct dt_cpu_feature *f)
540{
541 u64 lpcr;
542
543 /*
544 * POWER9 XIVE interrupts including in OPAL XICS compatibility
545 * are always delivered as hypervisor virtualization interrupts (HVI)
546 * rather than EE.
547 *
548 * However LPES0 is not set here, in the chance that an EE does get
549 * delivered to the host somehow, the EE handler would not expect it
550 * to be delivered in LPES0 mode (e.g., using SRR[01]). This could
551 * happen if there is a bug in interrupt controller code, or IC is
552 * misconfigured in systemsim.
553 */
554
555 lpcr = mfspr(SPRN_LPCR);
556 lpcr |= LPCR_HVICE; /* enable hvi interrupts */
557 lpcr |= LPCR_HEIC; /* disable ee interrupts when MSR_HV */
558 lpcr |= LPCR_PECE_HVEE; /* hvi can wake from stop */
559 mtspr(SPRN_LPCR, lpcr);
560
561 return 1;
562}
563
564static int __init feat_enable_large_ci(struct dt_cpu_feature *f)
565{
566 cur_cpu_spec->mmu_features |= MMU_FTR_CI_LARGE_PAGE;
567
568 return 1;
569}
570
Alistair Popple87939d52020-05-21 11:43:40 +1000571static int __init feat_enable_mma(struct dt_cpu_feature *f)
572{
573 u64 pcr;
574
575 feat_enable(f);
576 pcr = mfspr(SPRN_PCR);
577 pcr &= ~PCR_MMA_DIS;
578 mtspr(SPRN_PCR, pcr);
579
580 return 1;
581}
582
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000583struct dt_cpu_feature_match {
584 const char *name;
585 int (*enable)(struct dt_cpu_feature *f);
586 u64 cpu_ftr_bit_mask;
587};
588
589static struct dt_cpu_feature_match __initdata
590 dt_cpu_feature_match_table[] = {
591 {"hypervisor", feat_enable_hv, 0},
592 {"big-endian", feat_enable, 0},
593 {"little-endian", feat_enable_le, CPU_FTR_REAL_LE},
594 {"smt", feat_enable_smt, 0},
595 {"interrupt-facilities", feat_enable, 0},
Nicholas Piggin7fa95f92020-06-11 18:12:03 +1000596 {"system-call-vectored", feat_enable, 0},
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000597 {"timer-facilities", feat_enable, 0},
598 {"timer-facilities-v3", feat_enable, 0},
599 {"debug-facilities", feat_enable, 0},
600 {"come-from-address-register", feat_enable, CPU_FTR_CFAR},
601 {"branch-tracing", feat_enable, 0},
602 {"floating-point", feat_enable_fp, 0},
603 {"vector", feat_enable_vector, 0},
604 {"vector-scalar", feat_enable_vsx, 0},
605 {"vector-scalar-v3", feat_enable, 0},
606 {"decimal-floating-point", feat_enable, 0},
607 {"decimal-integer", feat_enable, 0},
608 {"quadword-load-store", feat_enable, 0},
609 {"vector-crypto", feat_enable, 0},
610 {"mmu-hash", feat_enable_mmu_hash, 0},
611 {"mmu-radix", feat_enable_mmu_radix, 0},
612 {"mmu-hash-v3", feat_enable_mmu_hash_v3, 0},
613 {"virtual-page-class-key-protection", feat_enable, 0},
614 {"transactional-memory", feat_enable_tm, CPU_FTR_TM},
615 {"transactional-memory-v3", feat_enable_tm, 0},
Paul Mackerrasb5af4f22018-03-21 21:31:59 +1100616 {"tm-suspend-hypervisor-assist", feat_enable, CPU_FTR_P9_TM_HV_ASSIST},
617 {"tm-suspend-xer-so-bug", feat_enable, CPU_FTR_P9_TM_XER_SO_BUG},
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000618 {"idle-nap", feat_enable_idle_nap, 0},
Christophe Leroy7d470342020-10-13 11:11:21 +0000619 /* alignment-interrupt-dsisr ignored */
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000620 {"idle-stop", feat_enable_idle_stop, 0},
621 {"machine-check-power8", feat_enable_mce_power8, 0},
622 {"performance-monitor-power8", feat_enable_pmu_power8, 0},
623 {"data-stream-control-register", feat_enable_dscr, CPU_FTR_DSCR},
624 {"event-based-branch", feat_enable_ebb, 0},
625 {"target-address-register", feat_enable, 0},
626 {"branch-history-rolling-buffer", feat_enable, 0},
627 {"control-register", feat_enable, CPU_FTR_CTRL},
628 {"processor-control-facility", feat_enable_dbell, CPU_FTR_DBELL},
629 {"processor-control-facility-v3", feat_enable_dbell, CPU_FTR_DBELL},
630 {"processor-utilization-of-resources-register", feat_enable_purr, 0},
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000631 {"no-execute", feat_enable, 0},
Shawn Anastasio12564482020-08-21 13:55:56 -0500632 {"strong-access-ordering", feat_enable, CPU_FTR_SAO},
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000633 {"cache-inhibited-large-page", feat_enable_large_ci, 0},
Michael Ellermanc1807e32017-10-19 15:08:19 +1100634 {"coprocessor-icswx", feat_enable, 0},
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000635 {"hypervisor-virtualization-interrupt", feat_enable_hvi, 0},
636 {"program-priority-register", feat_enable, CPU_FTR_HAS_PPR},
637 {"wait", feat_enable, 0},
638 {"atomic-memory-operations", feat_enable, 0},
639 {"branch-v3", feat_enable, 0},
640 {"copy-paste", feat_enable, 0},
641 {"decimal-floating-point-v3", feat_enable, 0},
642 {"decimal-integer-v3", feat_enable, 0},
643 {"fixed-point-v3", feat_enable, 0},
644 {"floating-point-v3", feat_enable, 0},
645 {"group-start-register", feat_enable, 0},
646 {"pc-relative-addressing", feat_enable, 0},
647 {"machine-check-power9", feat_enable_mce_power9, 0},
Nicholas Piggin201220b2020-07-03 09:33:43 +1000648 {"machine-check-power10", feat_enable_mce_power10, 0},
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000649 {"performance-monitor-power9", feat_enable_pmu_power9, 0},
Madhavan Srinivasan9908c822020-07-17 10:38:19 -0400650 {"performance-monitor-power10", feat_enable_pmu_power10, 0},
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000651 {"event-based-branch-v3", feat_enable, 0},
652 {"random-number-generator", feat_enable, 0},
653 {"system-call-vectored", feat_disable, 0},
654 {"trace-interrupt-v3", feat_enable, 0},
655 {"vector-v3", feat_enable, 0},
656 {"vector-binary128", feat_enable, 0},
657 {"vector-binary16", feat_enable, 0},
658 {"wait-v3", feat_enable, 0},
Alistair Popplec63d6882020-05-21 11:43:39 +1000659 {"prefix-instructions", feat_enable, 0},
Alistair Popple87939d52020-05-21 11:43:40 +1000660 {"matrix-multiply-assist", feat_enable_mma, 0},
Ravi Bangoriadc1cedc2020-07-23 14:38:08 +0530661 {"debug-facilities-v31", feat_enable, CPU_FTR_DAWR1},
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000662};
663
Nicholas Piggina2b05b72017-05-11 21:24:41 +1000664static bool __initdata using_dt_cpu_ftrs;
665static bool __initdata enable_unknown = true;
666
667static int __init dt_cpu_ftrs_parse(char *str)
668{
669 if (!str)
670 return 0;
671
672 if (!strcmp(str, "off"))
673 using_dt_cpu_ftrs = false;
674 else if (!strcmp(str, "known"))
675 enable_unknown = false;
676 else
677 return 1;
678
679 return 0;
680}
681early_param("dt_cpu_ftrs", dt_cpu_ftrs_parse);
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000682
683static void __init cpufeatures_setup_start(u32 isa)
684{
685 pr_info("setup for ISA %d\n", isa);
686
Murilo Opsfelder Araujoe781f122020-06-10 18:51:13 -0300687 if (isa >= ISA_V3_0B) {
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000688 cur_cpu_spec->cpu_features |= CPU_FTR_ARCH_300;
689 cur_cpu_spec->cpu_user_features2 |= PPC_FEATURE2_ARCH_3_00;
690 }
Alistair Popple43d0d372020-05-21 11:43:37 +1000691
Murilo Opsfelder Araujo77143942020-06-10 18:51:14 -0300692 if (isa >= ISA_V3_1) {
Alistair Popple43d0d372020-05-21 11:43:37 +1000693 cur_cpu_spec->cpu_features |= CPU_FTR_ARCH_31;
694 cur_cpu_spec->cpu_user_features2 |= PPC_FEATURE2_ARCH_3_1;
695 }
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000696}
697
698static bool __init cpufeatures_process_feature(struct dt_cpu_feature *f)
699{
700 const struct dt_cpu_feature_match *m;
701 bool known = false;
702 int i;
703
704 for (i = 0; i < ARRAY_SIZE(dt_cpu_feature_match_table); i++) {
705 m = &dt_cpu_feature_match_table[i];
706 if (!strcmp(f->name, m->name)) {
707 known = true;
Michael Ellerman8cfaf102019-02-11 11:20:01 +1100708 if (m->enable(f)) {
709 cur_cpu_spec->cpu_features |= m->cpu_ftr_bit_mask;
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000710 break;
Michael Ellerman8cfaf102019-02-11 11:20:01 +1100711 }
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000712
713 pr_info("not enabling: %s (disabled or unsupported by kernel)\n",
714 f->name);
715 return false;
716 }
717 }
718
Michael Ellerman8cfaf102019-02-11 11:20:01 +1100719 if (!known && (!enable_unknown || !feat_try_enable_unknown(f))) {
720 pr_info("not enabling: %s (unknown and unsupported by kernel)\n",
721 f->name);
722 return false;
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000723 }
724
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000725 if (known)
726 pr_debug("enabling: %s\n", f->name);
727 else
728 pr_debug("enabling: %s (unknown)\n", f->name);
729
730 return true;
731}
732
Aneesh Kumar K.V677733e2019-09-24 09:22:51 +0530733/*
734 * Handle POWER9 broadcast tlbie invalidation issue using
735 * cpu feature flag.
736 */
737static __init void update_tlbie_feature_flag(unsigned long pvr)
738{
739 if (PVR_VER(pvr) == PVR_POWER9) {
740 /*
741 * Set the tlbie feature flag for anything below
742 * Nimbus DD 2.3 and Cumulus DD 1.3
743 */
744 if ((pvr & 0xe000) == 0) {
745 /* Nimbus */
746 if ((pvr & 0xfff) < 0x203)
Aneesh Kumar K.V09ce98c2019-09-24 09:22:52 +0530747 cur_cpu_spec->cpu_features |= CPU_FTR_P9_TLBIE_STQ_BUG;
Aneesh Kumar K.V677733e2019-09-24 09:22:51 +0530748 } else if ((pvr & 0xc000) == 0) {
749 /* Cumulus */
750 if ((pvr & 0xfff) < 0x103)
Aneesh Kumar K.V09ce98c2019-09-24 09:22:52 +0530751 cur_cpu_spec->cpu_features |= CPU_FTR_P9_TLBIE_STQ_BUG;
Aneesh Kumar K.V677733e2019-09-24 09:22:51 +0530752 } else {
753 WARN_ONCE(1, "Unknown PVR");
Aneesh Kumar K.V09ce98c2019-09-24 09:22:52 +0530754 cur_cpu_spec->cpu_features |= CPU_FTR_P9_TLBIE_STQ_BUG;
Aneesh Kumar K.V677733e2019-09-24 09:22:51 +0530755 }
Aneesh Kumar K.V047e6572019-09-24 09:22:53 +0530756
757 cur_cpu_spec->cpu_features |= CPU_FTR_P9_TLBIE_ERAT_BUG;
Aneesh Kumar K.V677733e2019-09-24 09:22:51 +0530758 }
759}
760
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000761static __init void cpufeatures_cpu_quirks(void)
762{
Aneesh Kumar K.V677733e2019-09-24 09:22:51 +0530763 unsigned long version = mfspr(SPRN_PVR);
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000764
765 /*
766 * Not all quirks can be derived from the cpufeatures device tree.
767 */
Jordan Niethe736bcdd2019-12-06 14:17:22 +1100768 if ((version & 0xffffefff) == 0x004e0200) {
769 /* DD2.0 has no feature flag */
770 cur_cpu_spec->cpu_features |= CPU_FTR_P9_RADIX_PREFETCH_BUG;
771 } else if ((version & 0xffffefff) == 0x004e0201) {
Michael Ellerman4d6c51b2017-11-22 23:17:01 +1100772 cur_cpu_spec->cpu_features |= CPU_FTR_POWER9_DD2_1;
Jordan Niethe736bcdd2019-12-06 14:17:22 +1100773 cur_cpu_spec->cpu_features |= CPU_FTR_P9_RADIX_PREFETCH_BUG;
774 } else if ((version & 0xffffefff) == 0x004e0202) {
Nicholas Piggin9e9626e2018-02-21 05:08:27 +1000775 cur_cpu_spec->cpu_features |= CPU_FTR_P9_TM_HV_ASSIST;
776 cur_cpu_spec->cpu_features |= CPU_FTR_P9_TM_XER_SO_BUG;
777 cur_cpu_spec->cpu_features |= CPU_FTR_POWER9_DD2_1;
Jordan Niethe736bcdd2019-12-06 14:17:22 +1100778 } else if ((version & 0xffff0000) == 0x004e0000) {
Michael Ellerman749a0272018-06-13 23:23:56 +1000779 /* DD2.1 and up have DD2_1 */
Nicholas Piggin9e9626e2018-02-21 05:08:27 +1000780 cur_cpu_spec->cpu_features |= CPU_FTR_POWER9_DD2_1;
Jordan Niethe736bcdd2019-12-06 14:17:22 +1100781 }
Michael Neuling622aa352018-03-27 15:37:23 +1100782
Michael Ellerman95dff482018-03-28 22:59:50 +1100783 if ((version & 0xffff0000) == 0x004e0000) {
Michael Neuling622aa352018-03-27 15:37:23 +1100784 cur_cpu_spec->cpu_features &= ~(CPU_FTR_DAWR);
Alastair D'Silva81984422018-05-11 16:12:57 +1000785 cur_cpu_spec->cpu_features |= CPU_FTR_P9_TIDR;
Michael Ellerman95dff482018-03-28 22:59:50 +1100786 }
Nicholas Pigginc1301532018-04-05 15:57:54 +1000787
Aneesh Kumar K.V677733e2019-09-24 09:22:51 +0530788 update_tlbie_feature_flag(version);
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000789}
790
791static void __init cpufeatures_setup_finished(void)
792{
793 cpufeatures_cpu_quirks();
794
795 if (hv_mode && !(cur_cpu_spec->cpu_features & CPU_FTR_HVMODE)) {
796 pr_err("hypervisor not present in device tree but HV mode is enabled in the CPU. Enabling.\n");
797 cur_cpu_spec->cpu_features |= CPU_FTR_HVMODE;
798 }
799
Michael Ellermane4b79902018-03-13 15:58:11 +1100800 /* Make sure powerpc_base_platform is non-NULL */
801 powerpc_base_platform = cur_cpu_spec->platform;
802
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000803 system_registers.lpcr = mfspr(SPRN_LPCR);
804 system_registers.hfscr = mfspr(SPRN_HFSCR);
805 system_registers.fscr = mfspr(SPRN_FSCR);
Alistair Popple87939d52020-05-21 11:43:40 +1000806 system_registers.pcr = mfspr(SPRN_PCR);
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000807
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000808 pr_info("final cpu/mmu features = 0x%016lx 0x%08x\n",
809 cur_cpu_spec->cpu_features, cur_cpu_spec->mmu_features);
810}
811
Nicholas Piggina2b05b72017-05-11 21:24:41 +1000812static int __init disabled_on_cmdline(void)
813{
814 unsigned long root, chosen;
815 const char *p;
816
817 root = of_get_flat_dt_root();
818 chosen = of_get_flat_dt_subnode_by_name(root, "chosen");
819 if (chosen == -FDT_ERR_NOTFOUND)
820 return false;
821
822 p = of_get_flat_dt_prop(chosen, "bootargs", NULL);
823 if (!p)
824 return false;
825
826 if (strstr(p, "dt_cpu_ftrs=off"))
827 return true;
828
829 return false;
830}
831
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000832static int __init fdt_find_cpu_features(unsigned long node, const char *uname,
833 int depth, void *data)
834{
835 if (of_flat_dt_is_compatible(node, "ibm,powerpc-cpu-features")
836 && of_get_flat_dt_prop(node, "isa", NULL))
837 return 1;
838
839 return 0;
840}
841
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000842bool __init dt_cpu_ftrs_in_use(void)
843{
844 return using_dt_cpu_ftrs;
845}
846
847bool __init dt_cpu_ftrs_init(void *fdt)
848{
Nicholas Piggina2b05b72017-05-11 21:24:41 +1000849 using_dt_cpu_ftrs = false;
850
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000851 /* Setup and verify the FDT, if it fails we just bail */
852 if (!early_init_dt_verify(fdt))
853 return false;
854
855 if (!of_scan_flat_dt(fdt_find_cpu_features, NULL))
856 return false;
857
Nicholas Piggina2b05b72017-05-11 21:24:41 +1000858 if (disabled_on_cmdline())
859 return false;
860
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000861 cpufeatures_setup_cpu();
862
863 using_dt_cpu_ftrs = true;
864 return true;
865}
866
867static int nr_dt_cpu_features;
868static struct dt_cpu_feature *dt_cpu_features;
869
870static int __init process_cpufeatures_node(unsigned long node,
871 const char *uname, int i)
872{
873 const __be32 *prop;
874 struct dt_cpu_feature *f;
875 int len;
876
877 f = &dt_cpu_features[i];
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000878
879 f->node = node;
880
881 f->name = uname;
882
883 prop = of_get_flat_dt_prop(node, "isa", &len);
884 if (!prop) {
885 pr_warn("%s: missing isa property\n", uname);
886 return 0;
887 }
888 f->isa = be32_to_cpup(prop);
889
890 prop = of_get_flat_dt_prop(node, "usable-privilege", &len);
891 if (!prop) {
892 pr_warn("%s: missing usable-privilege property", uname);
893 return 0;
894 }
895 f->usable_privilege = be32_to_cpup(prop);
896
897 prop = of_get_flat_dt_prop(node, "hv-support", &len);
898 if (prop)
899 f->hv_support = be32_to_cpup(prop);
900 else
901 f->hv_support = HV_SUPPORT_NONE;
902
903 prop = of_get_flat_dt_prop(node, "os-support", &len);
904 if (prop)
905 f->os_support = be32_to_cpup(prop);
906 else
907 f->os_support = OS_SUPPORT_NONE;
908
909 prop = of_get_flat_dt_prop(node, "hfscr-bit-nr", &len);
910 if (prop)
911 f->hfscr_bit_nr = be32_to_cpup(prop);
912 else
913 f->hfscr_bit_nr = -1;
914 prop = of_get_flat_dt_prop(node, "fscr-bit-nr", &len);
915 if (prop)
916 f->fscr_bit_nr = be32_to_cpup(prop);
917 else
918 f->fscr_bit_nr = -1;
919 prop = of_get_flat_dt_prop(node, "hwcap-bit-nr", &len);
920 if (prop)
921 f->hwcap_bit_nr = be32_to_cpup(prop);
922 else
923 f->hwcap_bit_nr = -1;
924
925 if (f->usable_privilege & USABLE_HV) {
926 if (!(mfmsr() & MSR_HV)) {
927 pr_warn("%s: HV feature passed to guest\n", uname);
928 return 0;
929 }
930
931 if (f->hv_support == HV_SUPPORT_NONE && f->hfscr_bit_nr != -1) {
932 pr_warn("%s: unwanted hfscr_bit_nr\n", uname);
933 return 0;
934 }
935
936 if (f->hv_support == HV_SUPPORT_HFSCR) {
937 if (f->hfscr_bit_nr == -1) {
938 pr_warn("%s: missing hfscr_bit_nr\n", uname);
939 return 0;
940 }
941 }
942 } else {
943 if (f->hv_support != HV_SUPPORT_NONE || f->hfscr_bit_nr != -1) {
944 pr_warn("%s: unwanted hv_support/hfscr_bit_nr\n", uname);
945 return 0;
946 }
947 }
948
949 if (f->usable_privilege & USABLE_OS) {
950 if (f->os_support == OS_SUPPORT_NONE && f->fscr_bit_nr != -1) {
951 pr_warn("%s: unwanted fscr_bit_nr\n", uname);
952 return 0;
953 }
954
955 if (f->os_support == OS_SUPPORT_FSCR) {
956 if (f->fscr_bit_nr == -1) {
957 pr_warn("%s: missing fscr_bit_nr\n", uname);
958 return 0;
959 }
960 }
961 } else {
962 if (f->os_support != OS_SUPPORT_NONE || f->fscr_bit_nr != -1) {
963 pr_warn("%s: unwanted os_support/fscr_bit_nr\n", uname);
964 return 0;
965 }
966 }
967
968 if (!(f->usable_privilege & USABLE_PR)) {
969 if (f->hwcap_bit_nr != -1) {
970 pr_warn("%s: unwanted hwcap_bit_nr\n", uname);
971 return 0;
972 }
973 }
974
975 /* Do all the independent features in the first pass */
976 if (!of_get_flat_dt_prop(node, "dependencies", &len)) {
977 if (cpufeatures_process_feature(f))
978 f->enabled = 1;
979 else
980 f->disabled = 1;
981 }
982
983 return 0;
984}
985
986static void __init cpufeatures_deps_enable(struct dt_cpu_feature *f)
987{
988 const __be32 *prop;
989 int len;
990 int nr_deps;
991 int i;
992
993 if (f->enabled || f->disabled)
994 return;
995
996 prop = of_get_flat_dt_prop(f->node, "dependencies", &len);
997 if (!prop) {
998 pr_warn("%s: missing dependencies property", f->name);
999 return;
1000 }
1001
1002 nr_deps = len / sizeof(int);
1003
1004 for (i = 0; i < nr_deps; i++) {
1005 unsigned long phandle = be32_to_cpu(prop[i]);
1006 int j;
1007
1008 for (j = 0; j < nr_dt_cpu_features; j++) {
1009 struct dt_cpu_feature *d = &dt_cpu_features[j];
1010
1011 if (of_get_flat_dt_phandle(d->node) == phandle) {
1012 cpufeatures_deps_enable(d);
1013 if (d->disabled) {
1014 f->disabled = 1;
1015 return;
1016 }
1017 }
1018 }
1019 }
1020
1021 if (cpufeatures_process_feature(f))
1022 f->enabled = 1;
1023 else
1024 f->disabled = 1;
1025}
1026
1027static int __init scan_cpufeatures_subnodes(unsigned long node,
1028 const char *uname,
1029 void *data)
1030{
1031 int *count = data;
1032
1033 process_cpufeatures_node(node, uname, *count);
1034
1035 (*count)++;
1036
1037 return 0;
1038}
1039
1040static int __init count_cpufeatures_subnodes(unsigned long node,
1041 const char *uname,
1042 void *data)
1043{
1044 int *count = data;
1045
1046 (*count)++;
1047
1048 return 0;
1049}
1050
1051static int __init dt_cpu_ftrs_scan_callback(unsigned long node, const char
1052 *uname, int depth, void *data)
1053{
1054 const __be32 *prop;
1055 int count, i;
1056 u32 isa;
1057
1058 /* We are scanning "ibm,powerpc-cpu-features" nodes only */
1059 if (!of_flat_dt_is_compatible(node, "ibm,powerpc-cpu-features"))
1060 return 0;
1061
1062 prop = of_get_flat_dt_prop(node, "isa", NULL);
1063 if (!prop)
1064 /* We checked before, "can't happen" */
1065 return 0;
1066
1067 isa = be32_to_cpup(prop);
1068
1069 /* Count and allocate space for cpu features */
1070 of_scan_flat_dt_subnodes(node, count_cpufeatures_subnodes,
1071 &nr_dt_cpu_features);
Christophe Leroy1269f7b2019-03-11 23:29:00 -07001072 dt_cpu_features = memblock_alloc(sizeof(struct dt_cpu_feature) * nr_dt_cpu_features, PAGE_SIZE);
Mike Rapoport8a7f97b2019-03-11 23:30:31 -07001073 if (!dt_cpu_features)
1074 panic("%s: Failed to allocate %zu bytes align=0x%lx\n",
1075 __func__,
1076 sizeof(struct dt_cpu_feature) * nr_dt_cpu_features,
1077 PAGE_SIZE);
Nicholas Piggin5a61ef72017-05-09 13:16:52 +10001078
1079 cpufeatures_setup_start(isa);
1080
1081 /* Scan nodes into dt_cpu_features and enable those without deps */
1082 count = 0;
1083 of_scan_flat_dt_subnodes(node, scan_cpufeatures_subnodes, &count);
1084
1085 /* Recursive enable remaining features with dependencies */
1086 for (i = 0; i < nr_dt_cpu_features; i++) {
1087 struct dt_cpu_feature *f = &dt_cpu_features[i];
1088
1089 cpufeatures_deps_enable(f);
1090 }
1091
1092 prop = of_get_flat_dt_prop(node, "display-name", NULL);
1093 if (prop && strlen((char *)prop) != 0) {
1094 strlcpy(dt_cpu_name, (char *)prop, sizeof(dt_cpu_name));
1095 cur_cpu_spec->cpu_name = dt_cpu_name;
1096 }
1097
1098 cpufeatures_setup_finished();
1099
1100 memblock_free(__pa(dt_cpu_features),
1101 sizeof(struct dt_cpu_feature)*nr_dt_cpu_features);
1102
1103 return 0;
1104}
1105
1106void __init dt_cpu_ftrs_scan(void)
1107{
Nicholas Piggina2b05b72017-05-11 21:24:41 +10001108 if (!using_dt_cpu_ftrs)
1109 return;
1110
Nicholas Piggin5a61ef72017-05-09 13:16:52 +10001111 of_scan_flat_dt(dt_cpu_ftrs_scan_callback, NULL);
1112}