blob: 28c076c771de8610396663008ce79a989f3ef98a [file] [log] [blame]
Nicholas Piggin5a61ef72017-05-09 13:16:52 +10001/*
2 * Copyright 2017, Nicholas Piggin, IBM Corporation
3 * Licensed under GPLv2.
4 */
5
6#define pr_fmt(fmt) "dt-cpu-ftrs: " fmt
7
8#include <linux/export.h>
9#include <linux/init.h>
10#include <linux/jump_label.h>
Nicholas Piggina2b05b72017-05-11 21:24:41 +100011#include <linux/libfdt.h>
Nicholas Piggin5a61ef72017-05-09 13:16:52 +100012#include <linux/memblock.h>
13#include <linux/printk.h>
14#include <linux/sched.h>
15#include <linux/string.h>
16#include <linux/threads.h>
17
18#include <asm/cputable.h>
19#include <asm/dt_cpu_ftrs.h>
20#include <asm/mmu.h>
21#include <asm/oprofile_impl.h>
22#include <asm/prom.h>
23#include <asm/setup.h>
24
25
26/* Device-tree visible constants follow */
27#define ISA_V2_07B 2070
28#define ISA_V3_0B 3000
29
30#define USABLE_PR (1U << 0)
31#define USABLE_OS (1U << 1)
32#define USABLE_HV (1U << 2)
33
34#define HV_SUPPORT_HFSCR (1U << 0)
35#define OS_SUPPORT_FSCR (1U << 0)
36
37/* For parsing, we define all bits set as "NONE" case */
38#define HV_SUPPORT_NONE 0xffffffffU
39#define OS_SUPPORT_NONE 0xffffffffU
40
41struct dt_cpu_feature {
42 const char *name;
43 uint32_t isa;
44 uint32_t usable_privilege;
45 uint32_t hv_support;
46 uint32_t os_support;
47 uint32_t hfscr_bit_nr;
48 uint32_t fscr_bit_nr;
49 uint32_t hwcap_bit_nr;
50 /* fdt parsing */
51 unsigned long node;
52 int enabled;
53 int disabled;
54};
55
Nicholas Piggin5a61ef72017-05-09 13:16:52 +100056#define MMU_FTRS_HASH_BASE (MMU_FTRS_POWER8)
57
58#define COMMON_USER_BASE (PPC_FEATURE_32 | PPC_FEATURE_64 | \
59 PPC_FEATURE_ARCH_2_06 |\
60 PPC_FEATURE_ICACHE_SNOOP)
61#define COMMON_USER2_BASE (PPC_FEATURE2_ARCH_2_07 | \
62 PPC_FEATURE2_ISEL)
63/*
64 * Set up the base CPU
65 */
66
Nicholas Piggin5a61ef72017-05-09 13:16:52 +100067extern long __machine_check_early_realmode_p8(struct pt_regs *regs);
68extern long __machine_check_early_realmode_p9(struct pt_regs *regs);
69
70static int hv_mode;
71
72static struct {
73 u64 lpcr;
Nicholas Piggina57ac412018-04-05 15:50:49 +100074 u64 lpcr_clear;
Nicholas Piggin5a61ef72017-05-09 13:16:52 +100075 u64 hfscr;
76 u64 fscr;
77} system_registers;
78
79static void (*init_pmu_registers)(void);
80
Nicholas Piggin5a61ef72017-05-09 13:16:52 +100081static void __restore_cpu_cpufeatures(void)
82{
Nicholas Piggina57ac412018-04-05 15:50:49 +100083 u64 lpcr;
84
Nicholas Piggin5a61ef72017-05-09 13:16:52 +100085 /*
86 * LPCR is restored by the power on engine already. It can be changed
87 * after early init e.g., by radix enable, and we have no unified API
88 * for saving and restoring such SPRs.
89 *
90 * This ->restore hook should really be removed from idle and register
91 * restore moved directly into the idle restore code, because this code
92 * doesn't know how idle is implemented or what it needs restored here.
93 *
94 * The best we can do to accommodate secondary boot and idle restore
95 * for now is "or" LPCR with existing.
96 */
Nicholas Piggina57ac412018-04-05 15:50:49 +100097 lpcr = mfspr(SPRN_LPCR);
98 lpcr |= system_registers.lpcr;
99 lpcr &= ~system_registers.lpcr_clear;
100 mtspr(SPRN_LPCR, lpcr);
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000101 if (hv_mode) {
102 mtspr(SPRN_LPID, 0);
103 mtspr(SPRN_HFSCR, system_registers.hfscr);
Michael Neulingfaf37c42018-05-18 11:37:42 +1000104 mtspr(SPRN_PCR, 0);
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000105 }
106 mtspr(SPRN_FSCR, system_registers.fscr);
107
108 if (init_pmu_registers)
109 init_pmu_registers();
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000110}
111
112static char dt_cpu_name[64];
113
114static struct cpu_spec __initdata base_cpu_spec = {
115 .cpu_name = NULL,
Michael Ellerman81b654c2018-04-12 22:24:45 +1000116 .cpu_features = CPU_FTRS_DT_CPU_BASE,
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000117 .cpu_user_features = COMMON_USER_BASE,
118 .cpu_user_features2 = COMMON_USER2_BASE,
119 .mmu_features = 0,
120 .icache_bsize = 32, /* minimum block size, fixed by */
121 .dcache_bsize = 32, /* cache info init. */
122 .num_pmcs = 0,
123 .pmc_type = PPC_PMC_DEFAULT,
124 .oprofile_cpu_type = NULL,
125 .oprofile_type = PPC_OPROFILE_INVALID,
126 .cpu_setup = NULL,
127 .cpu_restore = __restore_cpu_cpufeatures,
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000128 .machine_check_early = NULL,
129 .platform = NULL,
130};
131
132static void __init cpufeatures_setup_cpu(void)
133{
134 set_cur_cpu_spec(&base_cpu_spec);
135
136 cur_cpu_spec->pvr_mask = -1;
137 cur_cpu_spec->pvr_value = mfspr(SPRN_PVR);
138
139 /* Initialize the base environment -- clear FSCR/HFSCR. */
140 hv_mode = !!(mfmsr() & MSR_HV);
141 if (hv_mode) {
142 /* CPU_FTR_HVMODE is used early in PACA setup */
143 cur_cpu_spec->cpu_features |= CPU_FTR_HVMODE;
144 mtspr(SPRN_HFSCR, 0);
145 }
146 mtspr(SPRN_FSCR, 0);
147
148 /*
149 * LPCR does not get cleared, to match behaviour with secondaries
150 * in __restore_cpu_cpufeatures. Once the idle code is fixed, this
151 * could clear LPCR too.
152 */
153}
154
155static int __init feat_try_enable_unknown(struct dt_cpu_feature *f)
156{
157 if (f->hv_support == HV_SUPPORT_NONE) {
158 } else if (f->hv_support & HV_SUPPORT_HFSCR) {
159 u64 hfscr = mfspr(SPRN_HFSCR);
160 hfscr |= 1UL << f->hfscr_bit_nr;
161 mtspr(SPRN_HFSCR, hfscr);
162 } else {
163 /* Does not have a known recipe */
164 return 0;
165 }
166
167 if (f->os_support == OS_SUPPORT_NONE) {
168 } else if (f->os_support & OS_SUPPORT_FSCR) {
169 u64 fscr = mfspr(SPRN_FSCR);
170 fscr |= 1UL << f->fscr_bit_nr;
171 mtspr(SPRN_FSCR, fscr);
172 } else {
173 /* Does not have a known recipe */
174 return 0;
175 }
176
177 if ((f->usable_privilege & USABLE_PR) && (f->hwcap_bit_nr != -1)) {
178 uint32_t word = f->hwcap_bit_nr / 32;
179 uint32_t bit = f->hwcap_bit_nr % 32;
180
181 if (word == 0)
182 cur_cpu_spec->cpu_user_features |= 1U << bit;
183 else if (word == 1)
184 cur_cpu_spec->cpu_user_features2 |= 1U << bit;
185 else
186 pr_err("%s could not advertise to user (no hwcap bits)\n", f->name);
187 }
188
189 return 1;
190}
191
192static int __init feat_enable(struct dt_cpu_feature *f)
193{
194 if (f->hv_support != HV_SUPPORT_NONE) {
195 if (f->hfscr_bit_nr != -1) {
196 u64 hfscr = mfspr(SPRN_HFSCR);
197 hfscr |= 1UL << f->hfscr_bit_nr;
198 mtspr(SPRN_HFSCR, hfscr);
199 }
200 }
201
202 if (f->os_support != OS_SUPPORT_NONE) {
203 if (f->fscr_bit_nr != -1) {
204 u64 fscr = mfspr(SPRN_FSCR);
205 fscr |= 1UL << f->fscr_bit_nr;
206 mtspr(SPRN_FSCR, fscr);
207 }
208 }
209
210 if ((f->usable_privilege & USABLE_PR) && (f->hwcap_bit_nr != -1)) {
211 uint32_t word = f->hwcap_bit_nr / 32;
212 uint32_t bit = f->hwcap_bit_nr % 32;
213
214 if (word == 0)
215 cur_cpu_spec->cpu_user_features |= 1U << bit;
216 else if (word == 1)
217 cur_cpu_spec->cpu_user_features2 |= 1U << bit;
218 else
219 pr_err("CPU feature: %s could not advertise to user (no hwcap bits)\n", f->name);
220 }
221
222 return 1;
223}
224
225static int __init feat_disable(struct dt_cpu_feature *f)
226{
227 return 0;
228}
229
230static int __init feat_enable_hv(struct dt_cpu_feature *f)
231{
232 u64 lpcr;
233
234 if (!hv_mode) {
235 pr_err("CPU feature hypervisor present in device tree but HV mode not enabled in the CPU. Ignoring.\n");
236 return 0;
237 }
238
239 mtspr(SPRN_LPID, 0);
240
241 lpcr = mfspr(SPRN_LPCR);
242 lpcr &= ~LPCR_LPES0; /* HV external interrupts */
243 mtspr(SPRN_LPCR, lpcr);
244
245 cur_cpu_spec->cpu_features |= CPU_FTR_HVMODE;
246
247 return 1;
248}
249
250static int __init feat_enable_le(struct dt_cpu_feature *f)
251{
252 cur_cpu_spec->cpu_user_features |= PPC_FEATURE_TRUE_LE;
253 return 1;
254}
255
256static int __init feat_enable_smt(struct dt_cpu_feature *f)
257{
258 cur_cpu_spec->cpu_features |= CPU_FTR_SMT;
259 cur_cpu_spec->cpu_user_features |= PPC_FEATURE_SMT;
260 return 1;
261}
262
263static int __init feat_enable_idle_nap(struct dt_cpu_feature *f)
264{
265 u64 lpcr;
266
267 /* Set PECE wakeup modes for ISA 207 */
268 lpcr = mfspr(SPRN_LPCR);
269 lpcr |= LPCR_PECE0;
270 lpcr |= LPCR_PECE1;
271 lpcr |= LPCR_PECE2;
272 mtspr(SPRN_LPCR, lpcr);
273
274 return 1;
275}
276
277static int __init feat_enable_align_dsisr(struct dt_cpu_feature *f)
278{
279 cur_cpu_spec->cpu_features &= ~CPU_FTR_NODSISRALIGN;
280
281 return 1;
282}
283
284static int __init feat_enable_idle_stop(struct dt_cpu_feature *f)
285{
286 u64 lpcr;
287
288 /* Set PECE wakeup modes for ISAv3.0B */
289 lpcr = mfspr(SPRN_LPCR);
290 lpcr |= LPCR_PECE0;
291 lpcr |= LPCR_PECE1;
292 lpcr |= LPCR_PECE2;
293 mtspr(SPRN_LPCR, lpcr);
294
295 return 1;
296}
297
298static int __init feat_enable_mmu_hash(struct dt_cpu_feature *f)
299{
300 u64 lpcr;
301
302 lpcr = mfspr(SPRN_LPCR);
303 lpcr &= ~LPCR_ISL;
304
305 /* VRMASD */
306 lpcr |= LPCR_VPM0;
307 lpcr &= ~LPCR_VPM1;
308 lpcr |= 0x10UL << LPCR_VRMASD_SH; /* L=1 LP=00 */
309 mtspr(SPRN_LPCR, lpcr);
310
311 cur_cpu_spec->mmu_features |= MMU_FTRS_HASH_BASE;
312 cur_cpu_spec->cpu_user_features |= PPC_FEATURE_HAS_MMU;
313
314 return 1;
315}
316
317static int __init feat_enable_mmu_hash_v3(struct dt_cpu_feature *f)
318{
319 u64 lpcr;
320
Nicholas Piggina57ac412018-04-05 15:50:49 +1000321 system_registers.lpcr_clear |= (LPCR_ISL | LPCR_UPRT | LPCR_HR);
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000322 lpcr = mfspr(SPRN_LPCR);
Nicholas Piggina57ac412018-04-05 15:50:49 +1000323 lpcr &= ~(LPCR_ISL | LPCR_UPRT | LPCR_HR);
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000324 mtspr(SPRN_LPCR, lpcr);
325
326 cur_cpu_spec->mmu_features |= MMU_FTRS_HASH_BASE;
327 cur_cpu_spec->cpu_user_features |= PPC_FEATURE_HAS_MMU;
328
329 return 1;
330}
331
332
333static int __init feat_enable_mmu_radix(struct dt_cpu_feature *f)
334{
335#ifdef CONFIG_PPC_RADIX_MMU
336 cur_cpu_spec->mmu_features |= MMU_FTR_TYPE_RADIX;
337 cur_cpu_spec->mmu_features |= MMU_FTRS_HASH_BASE;
338 cur_cpu_spec->cpu_user_features |= PPC_FEATURE_HAS_MMU;
339
340 return 1;
341#endif
342 return 0;
343}
344
345static int __init feat_enable_dscr(struct dt_cpu_feature *f)
346{
347 u64 lpcr;
348
349 feat_enable(f);
350
351 lpcr = mfspr(SPRN_LPCR);
352 lpcr &= ~LPCR_DPFD;
353 lpcr |= (4UL << LPCR_DPFD_SH);
354 mtspr(SPRN_LPCR, lpcr);
355
356 return 1;
357}
358
359static void hfscr_pmu_enable(void)
360{
361 u64 hfscr = mfspr(SPRN_HFSCR);
362 hfscr |= PPC_BIT(60);
363 mtspr(SPRN_HFSCR, hfscr);
364}
365
366static void init_pmu_power8(void)
367{
368 if (hv_mode) {
369 mtspr(SPRN_MMCRC, 0);
370 mtspr(SPRN_MMCRH, 0);
371 }
372
373 mtspr(SPRN_MMCRA, 0);
374 mtspr(SPRN_MMCR0, 0);
375 mtspr(SPRN_MMCR1, 0);
376 mtspr(SPRN_MMCR2, 0);
377 mtspr(SPRN_MMCRS, 0);
378}
379
380static int __init feat_enable_mce_power8(struct dt_cpu_feature *f)
381{
382 cur_cpu_spec->platform = "power8";
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000383 cur_cpu_spec->machine_check_early = __machine_check_early_realmode_p8;
384
385 return 1;
386}
387
388static int __init feat_enable_pmu_power8(struct dt_cpu_feature *f)
389{
390 hfscr_pmu_enable();
391
392 init_pmu_power8();
393 init_pmu_registers = init_pmu_power8;
394
395 cur_cpu_spec->cpu_features |= CPU_FTR_MMCRA;
396 cur_cpu_spec->cpu_user_features |= PPC_FEATURE_PSERIES_PERFMON_COMPAT;
397 if (pvr_version_is(PVR_POWER8E))
398 cur_cpu_spec->cpu_features |= CPU_FTR_PMAO_BUG;
399
400 cur_cpu_spec->num_pmcs = 6;
401 cur_cpu_spec->pmc_type = PPC_PMC_IBM;
402 cur_cpu_spec->oprofile_cpu_type = "ppc64/power8";
403
404 return 1;
405}
406
407static void init_pmu_power9(void)
408{
409 if (hv_mode)
410 mtspr(SPRN_MMCRC, 0);
411
412 mtspr(SPRN_MMCRA, 0);
413 mtspr(SPRN_MMCR0, 0);
414 mtspr(SPRN_MMCR1, 0);
415 mtspr(SPRN_MMCR2, 0);
416}
417
418static int __init feat_enable_mce_power9(struct dt_cpu_feature *f)
419{
420 cur_cpu_spec->platform = "power9";
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000421 cur_cpu_spec->machine_check_early = __machine_check_early_realmode_p9;
422
423 return 1;
424}
425
426static int __init feat_enable_pmu_power9(struct dt_cpu_feature *f)
427{
428 hfscr_pmu_enable();
429
430 init_pmu_power9();
431 init_pmu_registers = init_pmu_power9;
432
433 cur_cpu_spec->cpu_features |= CPU_FTR_MMCRA;
434 cur_cpu_spec->cpu_user_features |= PPC_FEATURE_PSERIES_PERFMON_COMPAT;
435
436 cur_cpu_spec->num_pmcs = 6;
437 cur_cpu_spec->pmc_type = PPC_PMC_IBM;
438 cur_cpu_spec->oprofile_cpu_type = "ppc64/power9";
439
440 return 1;
441}
442
443static int __init feat_enable_tm(struct dt_cpu_feature *f)
444{
445#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
446 feat_enable(f);
447 cur_cpu_spec->cpu_user_features2 |= PPC_FEATURE2_HTM_NOSC;
448 return 1;
449#endif
450 return 0;
451}
452
453static int __init feat_enable_fp(struct dt_cpu_feature *f)
454{
455 feat_enable(f);
456 cur_cpu_spec->cpu_features &= ~CPU_FTR_FPU_UNAVAILABLE;
457
458 return 1;
459}
460
461static int __init feat_enable_vector(struct dt_cpu_feature *f)
462{
463#ifdef CONFIG_ALTIVEC
464 feat_enable(f);
465 cur_cpu_spec->cpu_features |= CPU_FTR_ALTIVEC;
466 cur_cpu_spec->cpu_features |= CPU_FTR_VMX_COPY;
467 cur_cpu_spec->cpu_user_features |= PPC_FEATURE_HAS_ALTIVEC;
468
469 return 1;
470#endif
471 return 0;
472}
473
474static int __init feat_enable_vsx(struct dt_cpu_feature *f)
475{
476#ifdef CONFIG_VSX
477 feat_enable(f);
478 cur_cpu_spec->cpu_features |= CPU_FTR_VSX;
479 cur_cpu_spec->cpu_user_features |= PPC_FEATURE_HAS_VSX;
480
481 return 1;
482#endif
483 return 0;
484}
485
486static int __init feat_enable_purr(struct dt_cpu_feature *f)
487{
488 cur_cpu_spec->cpu_features |= CPU_FTR_PURR | CPU_FTR_SPURR;
489
490 return 1;
491}
492
493static int __init feat_enable_ebb(struct dt_cpu_feature *f)
494{
495 /*
496 * PPC_FEATURE2_EBB is enabled in PMU init code because it has
497 * historically been related to the PMU facility. This may have
498 * to be decoupled if EBB becomes more generic. For now, follow
499 * existing convention.
500 */
501 f->hwcap_bit_nr = -1;
502 feat_enable(f);
503
504 return 1;
505}
506
507static int __init feat_enable_dbell(struct dt_cpu_feature *f)
508{
509 u64 lpcr;
510
511 /* P9 has an HFSCR for privileged state */
512 feat_enable(f);
513
514 cur_cpu_spec->cpu_features |= CPU_FTR_DBELL;
515
516 lpcr = mfspr(SPRN_LPCR);
517 lpcr |= LPCR_PECEDH; /* hyp doorbell wakeup */
518 mtspr(SPRN_LPCR, lpcr);
519
520 return 1;
521}
522
523static int __init feat_enable_hvi(struct dt_cpu_feature *f)
524{
525 u64 lpcr;
526
527 /*
528 * POWER9 XIVE interrupts including in OPAL XICS compatibility
529 * are always delivered as hypervisor virtualization interrupts (HVI)
530 * rather than EE.
531 *
532 * However LPES0 is not set here, in the chance that an EE does get
533 * delivered to the host somehow, the EE handler would not expect it
534 * to be delivered in LPES0 mode (e.g., using SRR[01]). This could
535 * happen if there is a bug in interrupt controller code, or IC is
536 * misconfigured in systemsim.
537 */
538
539 lpcr = mfspr(SPRN_LPCR);
540 lpcr |= LPCR_HVICE; /* enable hvi interrupts */
541 lpcr |= LPCR_HEIC; /* disable ee interrupts when MSR_HV */
542 lpcr |= LPCR_PECE_HVEE; /* hvi can wake from stop */
543 mtspr(SPRN_LPCR, lpcr);
544
545 return 1;
546}
547
548static int __init feat_enable_large_ci(struct dt_cpu_feature *f)
549{
550 cur_cpu_spec->mmu_features |= MMU_FTR_CI_LARGE_PAGE;
551
552 return 1;
553}
554
555struct dt_cpu_feature_match {
556 const char *name;
557 int (*enable)(struct dt_cpu_feature *f);
558 u64 cpu_ftr_bit_mask;
559};
560
561static struct dt_cpu_feature_match __initdata
562 dt_cpu_feature_match_table[] = {
563 {"hypervisor", feat_enable_hv, 0},
564 {"big-endian", feat_enable, 0},
565 {"little-endian", feat_enable_le, CPU_FTR_REAL_LE},
566 {"smt", feat_enable_smt, 0},
567 {"interrupt-facilities", feat_enable, 0},
568 {"timer-facilities", feat_enable, 0},
569 {"timer-facilities-v3", feat_enable, 0},
570 {"debug-facilities", feat_enable, 0},
571 {"come-from-address-register", feat_enable, CPU_FTR_CFAR},
572 {"branch-tracing", feat_enable, 0},
573 {"floating-point", feat_enable_fp, 0},
574 {"vector", feat_enable_vector, 0},
575 {"vector-scalar", feat_enable_vsx, 0},
576 {"vector-scalar-v3", feat_enable, 0},
577 {"decimal-floating-point", feat_enable, 0},
578 {"decimal-integer", feat_enable, 0},
579 {"quadword-load-store", feat_enable, 0},
580 {"vector-crypto", feat_enable, 0},
581 {"mmu-hash", feat_enable_mmu_hash, 0},
582 {"mmu-radix", feat_enable_mmu_radix, 0},
583 {"mmu-hash-v3", feat_enable_mmu_hash_v3, 0},
584 {"virtual-page-class-key-protection", feat_enable, 0},
585 {"transactional-memory", feat_enable_tm, CPU_FTR_TM},
586 {"transactional-memory-v3", feat_enable_tm, 0},
Paul Mackerrasb5af4f22018-03-21 21:31:59 +1100587 {"tm-suspend-hypervisor-assist", feat_enable, CPU_FTR_P9_TM_HV_ASSIST},
588 {"tm-suspend-xer-so-bug", feat_enable, CPU_FTR_P9_TM_XER_SO_BUG},
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000589 {"idle-nap", feat_enable_idle_nap, 0},
590 {"alignment-interrupt-dsisr", feat_enable_align_dsisr, 0},
591 {"idle-stop", feat_enable_idle_stop, 0},
592 {"machine-check-power8", feat_enable_mce_power8, 0},
593 {"performance-monitor-power8", feat_enable_pmu_power8, 0},
594 {"data-stream-control-register", feat_enable_dscr, CPU_FTR_DSCR},
595 {"event-based-branch", feat_enable_ebb, 0},
596 {"target-address-register", feat_enable, 0},
597 {"branch-history-rolling-buffer", feat_enable, 0},
598 {"control-register", feat_enable, CPU_FTR_CTRL},
599 {"processor-control-facility", feat_enable_dbell, CPU_FTR_DBELL},
600 {"processor-control-facility-v3", feat_enable_dbell, CPU_FTR_DBELL},
601 {"processor-utilization-of-resources-register", feat_enable_purr, 0},
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000602 {"no-execute", feat_enable, 0},
603 {"strong-access-ordering", feat_enable, CPU_FTR_SAO},
604 {"cache-inhibited-large-page", feat_enable_large_ci, 0},
Michael Ellermanc1807e32017-10-19 15:08:19 +1100605 {"coprocessor-icswx", feat_enable, 0},
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000606 {"hypervisor-virtualization-interrupt", feat_enable_hvi, 0},
607 {"program-priority-register", feat_enable, CPU_FTR_HAS_PPR},
608 {"wait", feat_enable, 0},
609 {"atomic-memory-operations", feat_enable, 0},
610 {"branch-v3", feat_enable, 0},
611 {"copy-paste", feat_enable, 0},
612 {"decimal-floating-point-v3", feat_enable, 0},
613 {"decimal-integer-v3", feat_enable, 0},
614 {"fixed-point-v3", feat_enable, 0},
615 {"floating-point-v3", feat_enable, 0},
616 {"group-start-register", feat_enable, 0},
617 {"pc-relative-addressing", feat_enable, 0},
618 {"machine-check-power9", feat_enable_mce_power9, 0},
619 {"performance-monitor-power9", feat_enable_pmu_power9, 0},
620 {"event-based-branch-v3", feat_enable, 0},
621 {"random-number-generator", feat_enable, 0},
622 {"system-call-vectored", feat_disable, 0},
623 {"trace-interrupt-v3", feat_enable, 0},
624 {"vector-v3", feat_enable, 0},
625 {"vector-binary128", feat_enable, 0},
626 {"vector-binary16", feat_enable, 0},
627 {"wait-v3", feat_enable, 0},
628};
629
Nicholas Piggina2b05b72017-05-11 21:24:41 +1000630static bool __initdata using_dt_cpu_ftrs;
631static bool __initdata enable_unknown = true;
632
633static int __init dt_cpu_ftrs_parse(char *str)
634{
635 if (!str)
636 return 0;
637
638 if (!strcmp(str, "off"))
639 using_dt_cpu_ftrs = false;
640 else if (!strcmp(str, "known"))
641 enable_unknown = false;
642 else
643 return 1;
644
645 return 0;
646}
647early_param("dt_cpu_ftrs", dt_cpu_ftrs_parse);
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000648
649static void __init cpufeatures_setup_start(u32 isa)
650{
651 pr_info("setup for ISA %d\n", isa);
652
653 if (isa >= 3000) {
654 cur_cpu_spec->cpu_features |= CPU_FTR_ARCH_300;
655 cur_cpu_spec->cpu_user_features2 |= PPC_FEATURE2_ARCH_3_00;
656 }
657}
658
659static bool __init cpufeatures_process_feature(struct dt_cpu_feature *f)
660{
661 const struct dt_cpu_feature_match *m;
662 bool known = false;
663 int i;
664
665 for (i = 0; i < ARRAY_SIZE(dt_cpu_feature_match_table); i++) {
666 m = &dt_cpu_feature_match_table[i];
667 if (!strcmp(f->name, m->name)) {
668 known = true;
Michael Ellerman8cfaf102019-02-11 11:20:01 +1100669 if (m->enable(f)) {
670 cur_cpu_spec->cpu_features |= m->cpu_ftr_bit_mask;
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000671 break;
Michael Ellerman8cfaf102019-02-11 11:20:01 +1100672 }
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000673
674 pr_info("not enabling: %s (disabled or unsupported by kernel)\n",
675 f->name);
676 return false;
677 }
678 }
679
Michael Ellerman8cfaf102019-02-11 11:20:01 +1100680 if (!known && (!enable_unknown || !feat_try_enable_unknown(f))) {
681 pr_info("not enabling: %s (unknown and unsupported by kernel)\n",
682 f->name);
683 return false;
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000684 }
685
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000686 if (known)
687 pr_debug("enabling: %s\n", f->name);
688 else
689 pr_debug("enabling: %s (unknown)\n", f->name);
690
691 return true;
692}
693
694static __init void cpufeatures_cpu_quirks(void)
695{
696 int version = mfspr(SPRN_PVR);
697
698 /*
699 * Not all quirks can be derived from the cpufeatures device tree.
700 */
Nicholas Piggin2bf10712018-07-05 18:47:00 +1000701 if ((version & 0xffffefff) == 0x004e0200)
Nicholas Piggin9e9626e2018-02-21 05:08:27 +1000702 ; /* DD2.0 has no feature flag */
Michael Ellerman4d6c51b2017-11-22 23:17:01 +1100703 else if ((version & 0xffffefff) == 0x004e0201)
704 cur_cpu_spec->cpu_features |= CPU_FTR_POWER9_DD2_1;
Nicholas Piggin9e9626e2018-02-21 05:08:27 +1000705 else if ((version & 0xffffefff) == 0x004e0202) {
706 cur_cpu_spec->cpu_features |= CPU_FTR_P9_TM_HV_ASSIST;
707 cur_cpu_spec->cpu_features |= CPU_FTR_P9_TM_XER_SO_BUG;
708 cur_cpu_spec->cpu_features |= CPU_FTR_POWER9_DD2_1;
Michael Ellerman749a0272018-06-13 23:23:56 +1000709 } else if ((version & 0xffff0000) == 0x004e0000)
710 /* DD2.1 and up have DD2_1 */
Nicholas Piggin9e9626e2018-02-21 05:08:27 +1000711 cur_cpu_spec->cpu_features |= CPU_FTR_POWER9_DD2_1;
Michael Neuling622aa352018-03-27 15:37:23 +1100712
Michael Ellerman95dff482018-03-28 22:59:50 +1100713 if ((version & 0xffff0000) == 0x004e0000) {
Michael Neuling622aa352018-03-27 15:37:23 +1100714 cur_cpu_spec->cpu_features &= ~(CPU_FTR_DAWR);
Aneesh Kumar K.Va5d4b582018-03-23 10:26:27 +0530715 cur_cpu_spec->cpu_features |= CPU_FTR_P9_TLBIE_BUG;
Alastair D'Silva81984422018-05-11 16:12:57 +1000716 cur_cpu_spec->cpu_features |= CPU_FTR_P9_TIDR;
Michael Ellerman95dff482018-03-28 22:59:50 +1100717 }
Nicholas Pigginc1301532018-04-05 15:57:54 +1000718
719 /*
720 * PKEY was not in the initial base or feature node
721 * specification, but it should become optional in the next
722 * cpu feature version sequence.
723 */
724 cur_cpu_spec->cpu_features |= CPU_FTR_PKEY;
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000725}
726
727static void __init cpufeatures_setup_finished(void)
728{
729 cpufeatures_cpu_quirks();
730
731 if (hv_mode && !(cur_cpu_spec->cpu_features & CPU_FTR_HVMODE)) {
732 pr_err("hypervisor not present in device tree but HV mode is enabled in the CPU. Enabling.\n");
733 cur_cpu_spec->cpu_features |= CPU_FTR_HVMODE;
734 }
735
Michael Ellermane4b79902018-03-13 15:58:11 +1100736 /* Make sure powerpc_base_platform is non-NULL */
737 powerpc_base_platform = cur_cpu_spec->platform;
738
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000739 system_registers.lpcr = mfspr(SPRN_LPCR);
740 system_registers.hfscr = mfspr(SPRN_HFSCR);
741 system_registers.fscr = mfspr(SPRN_FSCR);
742
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000743 pr_info("final cpu/mmu features = 0x%016lx 0x%08x\n",
744 cur_cpu_spec->cpu_features, cur_cpu_spec->mmu_features);
745}
746
Nicholas Piggina2b05b72017-05-11 21:24:41 +1000747static int __init disabled_on_cmdline(void)
748{
749 unsigned long root, chosen;
750 const char *p;
751
752 root = of_get_flat_dt_root();
753 chosen = of_get_flat_dt_subnode_by_name(root, "chosen");
754 if (chosen == -FDT_ERR_NOTFOUND)
755 return false;
756
757 p = of_get_flat_dt_prop(chosen, "bootargs", NULL);
758 if (!p)
759 return false;
760
761 if (strstr(p, "dt_cpu_ftrs=off"))
762 return true;
763
764 return false;
765}
766
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000767static int __init fdt_find_cpu_features(unsigned long node, const char *uname,
768 int depth, void *data)
769{
770 if (of_flat_dt_is_compatible(node, "ibm,powerpc-cpu-features")
771 && of_get_flat_dt_prop(node, "isa", NULL))
772 return 1;
773
774 return 0;
775}
776
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000777bool __init dt_cpu_ftrs_in_use(void)
778{
779 return using_dt_cpu_ftrs;
780}
781
782bool __init dt_cpu_ftrs_init(void *fdt)
783{
Nicholas Piggina2b05b72017-05-11 21:24:41 +1000784 using_dt_cpu_ftrs = false;
785
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000786 /* Setup and verify the FDT, if it fails we just bail */
787 if (!early_init_dt_verify(fdt))
788 return false;
789
790 if (!of_scan_flat_dt(fdt_find_cpu_features, NULL))
791 return false;
792
Nicholas Piggina2b05b72017-05-11 21:24:41 +1000793 if (disabled_on_cmdline())
794 return false;
795
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000796 cpufeatures_setup_cpu();
797
798 using_dt_cpu_ftrs = true;
799 return true;
800}
801
802static int nr_dt_cpu_features;
803static struct dt_cpu_feature *dt_cpu_features;
804
805static int __init process_cpufeatures_node(unsigned long node,
806 const char *uname, int i)
807{
808 const __be32 *prop;
809 struct dt_cpu_feature *f;
810 int len;
811
812 f = &dt_cpu_features[i];
Nicholas Piggin5a61ef72017-05-09 13:16:52 +1000813
814 f->node = node;
815
816 f->name = uname;
817
818 prop = of_get_flat_dt_prop(node, "isa", &len);
819 if (!prop) {
820 pr_warn("%s: missing isa property\n", uname);
821 return 0;
822 }
823 f->isa = be32_to_cpup(prop);
824
825 prop = of_get_flat_dt_prop(node, "usable-privilege", &len);
826 if (!prop) {
827 pr_warn("%s: missing usable-privilege property", uname);
828 return 0;
829 }
830 f->usable_privilege = be32_to_cpup(prop);
831
832 prop = of_get_flat_dt_prop(node, "hv-support", &len);
833 if (prop)
834 f->hv_support = be32_to_cpup(prop);
835 else
836 f->hv_support = HV_SUPPORT_NONE;
837
838 prop = of_get_flat_dt_prop(node, "os-support", &len);
839 if (prop)
840 f->os_support = be32_to_cpup(prop);
841 else
842 f->os_support = OS_SUPPORT_NONE;
843
844 prop = of_get_flat_dt_prop(node, "hfscr-bit-nr", &len);
845 if (prop)
846 f->hfscr_bit_nr = be32_to_cpup(prop);
847 else
848 f->hfscr_bit_nr = -1;
849 prop = of_get_flat_dt_prop(node, "fscr-bit-nr", &len);
850 if (prop)
851 f->fscr_bit_nr = be32_to_cpup(prop);
852 else
853 f->fscr_bit_nr = -1;
854 prop = of_get_flat_dt_prop(node, "hwcap-bit-nr", &len);
855 if (prop)
856 f->hwcap_bit_nr = be32_to_cpup(prop);
857 else
858 f->hwcap_bit_nr = -1;
859
860 if (f->usable_privilege & USABLE_HV) {
861 if (!(mfmsr() & MSR_HV)) {
862 pr_warn("%s: HV feature passed to guest\n", uname);
863 return 0;
864 }
865
866 if (f->hv_support == HV_SUPPORT_NONE && f->hfscr_bit_nr != -1) {
867 pr_warn("%s: unwanted hfscr_bit_nr\n", uname);
868 return 0;
869 }
870
871 if (f->hv_support == HV_SUPPORT_HFSCR) {
872 if (f->hfscr_bit_nr == -1) {
873 pr_warn("%s: missing hfscr_bit_nr\n", uname);
874 return 0;
875 }
876 }
877 } else {
878 if (f->hv_support != HV_SUPPORT_NONE || f->hfscr_bit_nr != -1) {
879 pr_warn("%s: unwanted hv_support/hfscr_bit_nr\n", uname);
880 return 0;
881 }
882 }
883
884 if (f->usable_privilege & USABLE_OS) {
885 if (f->os_support == OS_SUPPORT_NONE && f->fscr_bit_nr != -1) {
886 pr_warn("%s: unwanted fscr_bit_nr\n", uname);
887 return 0;
888 }
889
890 if (f->os_support == OS_SUPPORT_FSCR) {
891 if (f->fscr_bit_nr == -1) {
892 pr_warn("%s: missing fscr_bit_nr\n", uname);
893 return 0;
894 }
895 }
896 } else {
897 if (f->os_support != OS_SUPPORT_NONE || f->fscr_bit_nr != -1) {
898 pr_warn("%s: unwanted os_support/fscr_bit_nr\n", uname);
899 return 0;
900 }
901 }
902
903 if (!(f->usable_privilege & USABLE_PR)) {
904 if (f->hwcap_bit_nr != -1) {
905 pr_warn("%s: unwanted hwcap_bit_nr\n", uname);
906 return 0;
907 }
908 }
909
910 /* Do all the independent features in the first pass */
911 if (!of_get_flat_dt_prop(node, "dependencies", &len)) {
912 if (cpufeatures_process_feature(f))
913 f->enabled = 1;
914 else
915 f->disabled = 1;
916 }
917
918 return 0;
919}
920
921static void __init cpufeatures_deps_enable(struct dt_cpu_feature *f)
922{
923 const __be32 *prop;
924 int len;
925 int nr_deps;
926 int i;
927
928 if (f->enabled || f->disabled)
929 return;
930
931 prop = of_get_flat_dt_prop(f->node, "dependencies", &len);
932 if (!prop) {
933 pr_warn("%s: missing dependencies property", f->name);
934 return;
935 }
936
937 nr_deps = len / sizeof(int);
938
939 for (i = 0; i < nr_deps; i++) {
940 unsigned long phandle = be32_to_cpu(prop[i]);
941 int j;
942
943 for (j = 0; j < nr_dt_cpu_features; j++) {
944 struct dt_cpu_feature *d = &dt_cpu_features[j];
945
946 if (of_get_flat_dt_phandle(d->node) == phandle) {
947 cpufeatures_deps_enable(d);
948 if (d->disabled) {
949 f->disabled = 1;
950 return;
951 }
952 }
953 }
954 }
955
956 if (cpufeatures_process_feature(f))
957 f->enabled = 1;
958 else
959 f->disabled = 1;
960}
961
962static int __init scan_cpufeatures_subnodes(unsigned long node,
963 const char *uname,
964 void *data)
965{
966 int *count = data;
967
968 process_cpufeatures_node(node, uname, *count);
969
970 (*count)++;
971
972 return 0;
973}
974
975static int __init count_cpufeatures_subnodes(unsigned long node,
976 const char *uname,
977 void *data)
978{
979 int *count = data;
980
981 (*count)++;
982
983 return 0;
984}
985
986static int __init dt_cpu_ftrs_scan_callback(unsigned long node, const char
987 *uname, int depth, void *data)
988{
989 const __be32 *prop;
990 int count, i;
991 u32 isa;
992
993 /* We are scanning "ibm,powerpc-cpu-features" nodes only */
994 if (!of_flat_dt_is_compatible(node, "ibm,powerpc-cpu-features"))
995 return 0;
996
997 prop = of_get_flat_dt_prop(node, "isa", NULL);
998 if (!prop)
999 /* We checked before, "can't happen" */
1000 return 0;
1001
1002 isa = be32_to_cpup(prop);
1003
1004 /* Count and allocate space for cpu features */
1005 of_scan_flat_dt_subnodes(node, count_cpufeatures_subnodes,
1006 &nr_dt_cpu_features);
Christophe Leroy1269f7b2019-03-11 23:29:00 -07001007 dt_cpu_features = memblock_alloc(sizeof(struct dt_cpu_feature) * nr_dt_cpu_features, PAGE_SIZE);
Nicholas Piggin5a61ef72017-05-09 13:16:52 +10001008
1009 cpufeatures_setup_start(isa);
1010
1011 /* Scan nodes into dt_cpu_features and enable those without deps */
1012 count = 0;
1013 of_scan_flat_dt_subnodes(node, scan_cpufeatures_subnodes, &count);
1014
1015 /* Recursive enable remaining features with dependencies */
1016 for (i = 0; i < nr_dt_cpu_features; i++) {
1017 struct dt_cpu_feature *f = &dt_cpu_features[i];
1018
1019 cpufeatures_deps_enable(f);
1020 }
1021
1022 prop = of_get_flat_dt_prop(node, "display-name", NULL);
1023 if (prop && strlen((char *)prop) != 0) {
1024 strlcpy(dt_cpu_name, (char *)prop, sizeof(dt_cpu_name));
1025 cur_cpu_spec->cpu_name = dt_cpu_name;
1026 }
1027
1028 cpufeatures_setup_finished();
1029
1030 memblock_free(__pa(dt_cpu_features),
1031 sizeof(struct dt_cpu_feature)*nr_dt_cpu_features);
1032
1033 return 0;
1034}
1035
1036void __init dt_cpu_ftrs_scan(void)
1037{
Nicholas Piggina2b05b72017-05-11 21:24:41 +10001038 if (!using_dt_cpu_ftrs)
1039 return;
1040
Nicholas Piggin5a61ef72017-05-09 13:16:52 +10001041 of_scan_flat_dt(dt_cpu_ftrs_scan_callback, NULL);
1042}