blob: a75955741c50422b9894d454c1a33ec7c9790a77 [file] [log] [blame]
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001/*
2 * Performance events x86 architecture header
3 *
4 * Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
5 * Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
6 * Copyright (C) 2009 Jaswinder Singh Rajput
7 * Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
Peter Zijlstra90eec102015-11-16 11:08:45 +01008 * Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra
Kevin Winchesterde0428a2011-08-30 20:41:05 -03009 * Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
10 * Copyright (C) 2009 Google, Inc., Stephane Eranian
11 *
12 * For licencing details see kernel-base/COPYING
13 */
14
15#include <linux/perf_event.h>
16
Thomas Gleixner10043e02017-12-04 15:07:49 +010017#include <asm/intel_ds.h>
18
Andi Kleenf1ad4482015-12-01 17:01:00 -080019/* To enable MSR tracing please use the generic trace points. */
Peter Zijlstra1c2ac3f2012-05-14 15:25:34 +020020
Kevin Winchesterde0428a2011-08-30 20:41:05 -030021/*
22 * | NHM/WSM | SNB |
23 * register -------------------------------
24 * | HT | no HT | HT | no HT |
25 *-----------------------------------------
26 * offcore | core | core | cpu | core |
27 * lbr_sel | core | core | cpu | core |
28 * ld_lat | cpu | core | cpu | core |
29 *-----------------------------------------
30 *
31 * Given that there is a small number of shared regs,
32 * we can pre-allocate their slot in the per-cpu
33 * per-core reg tables.
34 */
35enum extra_reg_type {
36 EXTRA_REG_NONE = -1, /* not used */
37
38 EXTRA_REG_RSP_0 = 0, /* offcore_response_0 */
39 EXTRA_REG_RSP_1 = 1, /* offcore_response_1 */
Stephane Eranianb36817e2012-02-09 23:20:53 +010040 EXTRA_REG_LBR = 2, /* lbr_select */
Stephane Eranianf20093e2013-01-24 16:10:32 +010041 EXTRA_REG_LDLAT = 3, /* ld_lat_threshold */
Andi Kleend0dc8492015-09-09 14:53:59 -070042 EXTRA_REG_FE = 4, /* fe_* */
Kevin Winchesterde0428a2011-08-30 20:41:05 -030043
44 EXTRA_REG_MAX /* number of entries needed */
45};
46
47struct event_constraint {
48 union {
49 unsigned long idxmsk[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
50 u64 idxmsk64;
51 };
52 u64 code;
53 u64 cmask;
54 int weight;
Robert Richterbc1738f2011-11-18 12:35:22 +010055 int overlap;
Stephane Eranian9fac2cf2013-01-24 16:10:27 +010056 int flags;
Kevin Winchesterde0428a2011-08-30 20:41:05 -030057};
Stephane Eranianf20093e2013-01-24 16:10:32 +010058/*
Stephane Eranian2f7f73a2013-06-20 18:42:54 +020059 * struct hw_perf_event.flags flags
Stephane Eranianf20093e2013-01-24 16:10:32 +010060 */
Peter Zijlstrac857eb52015-04-15 20:14:53 +020061#define PERF_X86_EVENT_PEBS_LDLAT 0x0001 /* ld+ldlat data address sampling */
62#define PERF_X86_EVENT_PEBS_ST 0x0002 /* st data address sampling */
63#define PERF_X86_EVENT_PEBS_ST_HSW 0x0004 /* haswell style datala, store */
64#define PERF_X86_EVENT_COMMITTED 0x0008 /* event passed commit_txn */
65#define PERF_X86_EVENT_PEBS_LD_HSW 0x0010 /* haswell style datala, load */
66#define PERF_X86_EVENT_PEBS_NA_HSW 0x0020 /* haswell style datala, unknown */
67#define PERF_X86_EVENT_EXCL 0x0040 /* HT exclusivity on counter */
68#define PERF_X86_EVENT_DYNAMIC 0x0080 /* dynamic alloc'd constraint */
69#define PERF_X86_EVENT_RDPMC_ALLOWED 0x0100 /* grant rdpmc permission */
Peter Zijlstracc1790c2015-05-21 10:57:17 +020070#define PERF_X86_EVENT_EXCL_ACCT 0x0200 /* accounted EXCL event */
Yan, Zheng851559e2015-05-06 15:33:47 -040071#define PERF_X86_EVENT_AUTO_RELOAD 0x0400 /* use PEBS auto-reload */
Kan Liang174afc32018-03-12 10:45:37 -040072#define PERF_X86_EVENT_LARGE_PEBS 0x0800 /* use large PEBS */
Andy Lutomirski7911d3f2014-10-24 15:58:12 -070073
Kevin Winchesterde0428a2011-08-30 20:41:05 -030074
75struct amd_nb {
76 int nb_id; /* NorthBridge id */
77 int refcnt; /* reference count */
78 struct perf_event *owners[X86_PMC_IDX_MAX];
79 struct event_constraint event_constraints[X86_PMC_IDX_MAX];
80};
81
Kan Liangfd583ad2017-04-04 15:14:06 -040082#define PEBS_COUNTER_MASK ((1ULL << MAX_PEBS_EVENTS) - 1)
Kevin Winchesterde0428a2011-08-30 20:41:05 -030083
84/*
Yan, Zheng3569c0d2015-05-06 15:33:50 -040085 * Flags PEBS can handle without an PMI.
86 *
Yan, Zheng9c964ef2015-05-06 15:33:51 -040087 * TID can only be handled by flushing at context switch.
Andi Kleen2fe1bc12017-08-31 14:46:30 -070088 * REGS_USER can be handled for events limited to ring 3.
Yan, Zheng9c964ef2015-05-06 15:33:51 -040089 *
Yan, Zheng3569c0d2015-05-06 15:33:50 -040090 */
Kan Liang174afc32018-03-12 10:45:37 -040091#define LARGE_PEBS_FLAGS \
Yan, Zheng9c964ef2015-05-06 15:33:51 -040092 (PERF_SAMPLE_IP | PERF_SAMPLE_TID | PERF_SAMPLE_ADDR | \
Yan, Zheng3569c0d2015-05-06 15:33:50 -040093 PERF_SAMPLE_ID | PERF_SAMPLE_CPU | PERF_SAMPLE_STREAM_ID | \
94 PERF_SAMPLE_DATA_SRC | PERF_SAMPLE_IDENTIFIER | \
Andi Kleen2fe1bc12017-08-31 14:46:30 -070095 PERF_SAMPLE_TRANSACTION | PERF_SAMPLE_PHYS_ADDR | \
Jiri Olsa11974912018-02-01 09:38:12 +010096 PERF_SAMPLE_REGS_INTR | PERF_SAMPLE_REGS_USER | \
97 PERF_SAMPLE_PERIOD)
Yan, Zheng3569c0d2015-05-06 15:33:50 -040098
Andi Kleen2fe1bc12017-08-31 14:46:30 -070099#define PEBS_REGS \
100 (PERF_REG_X86_AX | \
101 PERF_REG_X86_BX | \
102 PERF_REG_X86_CX | \
103 PERF_REG_X86_DX | \
104 PERF_REG_X86_DI | \
105 PERF_REG_X86_SI | \
106 PERF_REG_X86_SP | \
107 PERF_REG_X86_BP | \
108 PERF_REG_X86_IP | \
109 PERF_REG_X86_FLAGS | \
110 PERF_REG_X86_R8 | \
111 PERF_REG_X86_R9 | \
112 PERF_REG_X86_R10 | \
113 PERF_REG_X86_R11 | \
114 PERF_REG_X86_R12 | \
115 PERF_REG_X86_R13 | \
116 PERF_REG_X86_R14 | \
117 PERF_REG_X86_R15)
118
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300119/*
120 * Per register state.
121 */
122struct er_account {
Peter Zijlstrab8000582016-11-17 18:17:31 +0100123 raw_spinlock_t lock; /* per-core: protect structure */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300124 u64 config; /* extra MSR config */
125 u64 reg; /* extra MSR number */
126 atomic_t ref; /* reference count */
127};
128
129/*
130 * Per core/cpu state
131 *
132 * Used to coordinate shared registers between HT threads or
133 * among events on a single PMU.
134 */
135struct intel_shared_regs {
136 struct er_account regs[EXTRA_REG_MAX];
137 int refcnt; /* per-core: #HT threads */
138 unsigned core_id; /* per-core: core id */
139};
140
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100141enum intel_excl_state_type {
142 INTEL_EXCL_UNUSED = 0, /* counter is unused */
143 INTEL_EXCL_SHARED = 1, /* counter can be used by both threads */
144 INTEL_EXCL_EXCLUSIVE = 2, /* counter can be used by one thread only */
145};
146
147struct intel_excl_states {
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100148 enum intel_excl_state_type state[X86_PMC_IDX_MAX];
Maria Dimakopouloue9791212014-11-17 20:06:58 +0100149 bool sched_started; /* true if scheduling has started */
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100150};
151
152struct intel_excl_cntrs {
153 raw_spinlock_t lock;
154
155 struct intel_excl_states states[2];
156
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200157 union {
158 u16 has_exclusive[2];
159 u32 exclusive_present;
160 };
161
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100162 int refcnt; /* per-core: #HT threads */
163 unsigned core_id; /* per-core: core id */
164};
165
Kan Liang8b077e4a2018-06-05 08:38:46 -0700166struct x86_perf_task_context;
Andi Kleen9a92e162015-05-10 12:22:44 -0700167#define MAX_LBR_ENTRIES 32
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300168
Stephane Eranian90413462014-11-17 20:06:54 +0100169enum {
170 X86_PERF_KFREE_SHARED = 0,
171 X86_PERF_KFREE_EXCL = 1,
172 X86_PERF_KFREE_MAX
173};
174
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300175struct cpu_hw_events {
176 /*
177 * Generic x86 PMC bits
178 */
179 struct perf_event *events[X86_PMC_IDX_MAX]; /* in counter order */
180 unsigned long active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
181 unsigned long running[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
182 int enabled;
183
Peter Zijlstrac347a2f2014-02-24 12:26:21 +0100184 int n_events; /* the # of events in the below arrays */
185 int n_added; /* the # last events in the below arrays;
186 they've never been enabled yet */
187 int n_txn; /* the # last events in the below arrays;
188 added in the current transaction */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300189 int assign[X86_PMC_IDX_MAX]; /* event to counter assignment */
190 u64 tags[X86_PMC_IDX_MAX];
Peter Zijlstrab371b592015-05-21 10:57:13 +0200191
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300192 struct perf_event *event_list[X86_PMC_IDX_MAX]; /* in enabled order */
Peter Zijlstrab371b592015-05-21 10:57:13 +0200193 struct event_constraint *event_constraint[X86_PMC_IDX_MAX];
194
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200195 int n_excl; /* the number of exclusive events */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300196
Sukadev Bhattiprolufbbe0702015-09-03 20:07:45 -0700197 unsigned int txn_flags;
Peter Zijlstra5a4252942012-06-05 15:30:31 +0200198 int is_fake;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300199
200 /*
201 * Intel DebugStore bits
202 */
203 struct debug_store *ds;
Hugh Dickinsc1961a42017-12-04 15:07:50 +0100204 void *ds_pebs_vaddr;
205 void *ds_bts_vaddr;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300206 u64 pebs_enabled;
Peter Zijlstra09e61b4f2016-07-06 18:02:43 +0200207 int n_pebs;
208 int n_large_pebs;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300209
210 /*
211 * Intel LBR bits
212 */
213 int lbr_users;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300214 struct perf_branch_stack lbr_stack;
215 struct perf_branch_entry lbr_entries[MAX_LBR_ENTRIES];
Stephane Eranianb36817e2012-02-09 23:20:53 +0100216 struct er_account *lbr_sel;
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100217 u64 br_sel;
Kan Liang8b077e4a2018-06-05 08:38:46 -0700218 struct x86_perf_task_context *last_task_ctx;
219 int last_log_id;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300220
221 /*
Gleb Natapov144d31e2011-10-05 14:01:21 +0200222 * Intel host/guest exclude bits
223 */
224 u64 intel_ctrl_guest_mask;
225 u64 intel_ctrl_host_mask;
226 struct perf_guest_switch_msr guest_switch_msrs[X86_PMC_IDX_MAX];
227
228 /*
Peter Zijlstra2b9e3442013-09-12 12:53:44 +0200229 * Intel checkpoint mask
230 */
231 u64 intel_cp_status;
232
233 /*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300234 * manage shared (per-core, per-cpu) registers
235 * used on Intel NHM/WSM/SNB
236 */
237 struct intel_shared_regs *shared_regs;
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100238 /*
239 * manage exclusive counter access between hyperthread
240 */
241 struct event_constraint *constraint_list; /* in enable order */
242 struct intel_excl_cntrs *excl_cntrs;
243 int excl_thread_id; /* 0 or 1 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300244
245 /*
Peter Zijlstra (Intel)400816f2019-03-05 22:23:18 +0100246 * SKL TSX_FORCE_ABORT shadow
247 */
248 u64 tfa_shadow;
249
250 /*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300251 * AMD specific bits
252 */
Joerg Roedel1018faa2012-02-29 14:57:32 +0100253 struct amd_nb *amd_nb;
254 /* Inverted mask of bits to clear in the perf_ctr ctrl registers */
255 u64 perf_ctr_virt_mask;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300256
Stephane Eranian90413462014-11-17 20:06:54 +0100257 void *kfree_on_online[X86_PERF_KFREE_MAX];
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300258};
259
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100260#define __EVENT_CONSTRAINT(c, n, m, w, o, f) {\
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300261 { .idxmsk64 = (n) }, \
262 .code = (c), \
263 .cmask = (m), \
264 .weight = (w), \
Robert Richterbc1738f2011-11-18 12:35:22 +0100265 .overlap = (o), \
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100266 .flags = f, \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300267}
268
269#define EVENT_CONSTRAINT(c, n, m) \
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100270 __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 0, 0)
Robert Richterbc1738f2011-11-18 12:35:22 +0100271
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100272#define INTEL_EXCLEVT_CONSTRAINT(c, n) \
273 __EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT, HWEIGHT(n),\
274 0, PERF_X86_EVENT_EXCL)
275
Robert Richterbc1738f2011-11-18 12:35:22 +0100276/*
277 * The overlap flag marks event constraints with overlapping counter
278 * masks. This is the case if the counter mask of such an event is not
279 * a subset of any other counter mask of a constraint with an equal or
280 * higher weight, e.g.:
281 *
282 * c_overlaps = EVENT_CONSTRAINT_OVERLAP(0, 0x09, 0);
283 * c_another1 = EVENT_CONSTRAINT(0, 0x07, 0);
284 * c_another2 = EVENT_CONSTRAINT(0, 0x38, 0);
285 *
286 * The event scheduler may not select the correct counter in the first
287 * cycle because it needs to know which subsequent events will be
288 * scheduled. It may fail to schedule the events then. So we set the
289 * overlap flag for such constraints to give the scheduler a hint which
290 * events to select for counter rescheduling.
291 *
292 * Care must be taken as the rescheduling algorithm is O(n!) which
Adam Buchbinder6a6256f2016-02-23 15:34:30 -0800293 * will increase scheduling cycles for an over-committed system
Robert Richterbc1738f2011-11-18 12:35:22 +0100294 * dramatically. The number of such EVENT_CONSTRAINT_OVERLAP() macros
295 * and its counter masks must be kept at a minimum.
296 */
297#define EVENT_CONSTRAINT_OVERLAP(c, n, m) \
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100298 __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 1, 0)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300299
300/*
301 * Constraint on the Event code.
302 */
303#define INTEL_EVENT_CONSTRAINT(c, n) \
304 EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT)
305
306/*
307 * Constraint on the Event code + UMask + fixed-mask
308 *
309 * filter mask to validate fixed counter events.
310 * the following filters disqualify for fixed counters:
311 * - inv
312 * - edge
313 * - cnt-mask
Andi Kleen3a632cb2013-06-17 17:36:48 -0700314 * - in_tx
315 * - in_tx_checkpointed
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300316 * The other filters are supported by fixed counters.
317 * The any-thread option is supported starting with v3.
318 */
Andi Kleen3a632cb2013-06-17 17:36:48 -0700319#define FIXED_EVENT_FLAGS (X86_RAW_EVENT_MASK|HSW_IN_TX|HSW_IN_TX_CHECKPOINTED)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300320#define FIXED_EVENT_CONSTRAINT(c, n) \
Andi Kleen3a632cb2013-06-17 17:36:48 -0700321 EVENT_CONSTRAINT(c, (1ULL << (32+n)), FIXED_EVENT_FLAGS)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300322
323/*
324 * Constraint on the Event code + UMask
325 */
326#define INTEL_UEVENT_CONSTRAINT(c, n) \
327 EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK)
328
Andi Kleenb7883a12015-11-16 16:21:07 -0800329/* Constraint on specific umask bit only + event */
330#define INTEL_UBIT_EVENT_CONSTRAINT(c, n) \
331 EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT|(c))
332
Andi Kleen7550ddf2014-09-24 07:34:46 -0700333/* Like UEVENT_CONSTRAINT, but match flags too */
334#define INTEL_FLAGS_UEVENT_CONSTRAINT(c, n) \
335 EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS)
336
Maria Dimakopouloue9791212014-11-17 20:06:58 +0100337#define INTEL_EXCLUEVT_CONSTRAINT(c, n) \
338 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK, \
339 HWEIGHT(n), 0, PERF_X86_EVENT_EXCL)
340
Stephane Eranianf20093e2013-01-24 16:10:32 +0100341#define INTEL_PLD_CONSTRAINT(c, n) \
Andi Kleen86a04462014-08-11 21:27:10 +0200342 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
Stephane Eranianf20093e2013-01-24 16:10:32 +0100343 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LDLAT)
344
Stephane Eranian9ad64c02013-01-24 16:10:34 +0100345#define INTEL_PST_CONSTRAINT(c, n) \
Andi Kleen86a04462014-08-11 21:27:10 +0200346 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
Stephane Eranian9ad64c02013-01-24 16:10:34 +0100347 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST)
348
Andi Kleen86a04462014-08-11 21:27:10 +0200349/* Event constraint, but match on all event flags too. */
350#define INTEL_FLAGS_EVENT_CONSTRAINT(c, n) \
351 EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS)
352
353/* Check only flags, but allow all event/umask */
354#define INTEL_ALL_EVENT_CONSTRAINT(code, n) \
355 EVENT_CONSTRAINT(code, n, X86_ALL_EVENT_FLAGS)
356
357/* Check flags and event code, and set the HSW store flag */
358#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_ST(code, n) \
359 __EVENT_CONSTRAINT(code, n, \
360 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
Andi Kleenf9134f32013-06-17 17:36:52 -0700361 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST_HSW)
362
Andi Kleen86a04462014-08-11 21:27:10 +0200363/* Check flags and event code, and set the HSW load flag */
364#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_LD(code, n) \
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100365 __EVENT_CONSTRAINT(code, n, \
Andi Kleen86a04462014-08-11 21:27:10 +0200366 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
367 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
368
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100369#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_XLD(code, n) \
370 __EVENT_CONSTRAINT(code, n, \
371 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
372 HWEIGHT(n), 0, \
373 PERF_X86_EVENT_PEBS_LD_HSW|PERF_X86_EVENT_EXCL)
374
Andi Kleen86a04462014-08-11 21:27:10 +0200375/* Check flags and event code/umask, and set the HSW store flag */
376#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_ST(code, n) \
377 __EVENT_CONSTRAINT(code, n, \
378 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
379 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST_HSW)
380
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100381#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XST(code, n) \
382 __EVENT_CONSTRAINT(code, n, \
383 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
384 HWEIGHT(n), 0, \
385 PERF_X86_EVENT_PEBS_ST_HSW|PERF_X86_EVENT_EXCL)
386
Andi Kleen86a04462014-08-11 21:27:10 +0200387/* Check flags and event code/umask, and set the HSW load flag */
388#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_LD(code, n) \
389 __EVENT_CONSTRAINT(code, n, \
390 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
391 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
392
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100393#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XLD(code, n) \
394 __EVENT_CONSTRAINT(code, n, \
395 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
396 HWEIGHT(n), 0, \
397 PERF_X86_EVENT_PEBS_LD_HSW|PERF_X86_EVENT_EXCL)
398
Andi Kleen86a04462014-08-11 21:27:10 +0200399/* Check flags and event code/umask, and set the HSW N/A flag */
400#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_NA(code, n) \
401 __EVENT_CONSTRAINT(code, n, \
Jiri Olsa169b9322015-11-09 10:24:31 +0100402 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
Andi Kleen86a04462014-08-11 21:27:10 +0200403 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_NA_HSW)
404
405
Maria Dimakopouloucf30d522013-12-05 01:24:37 +0200406/*
407 * We define the end marker as having a weight of -1
408 * to enable blacklisting of events using a counter bitmask
409 * of zero and thus a weight of zero.
410 * The end marker has a weight that cannot possibly be
411 * obtained from counting the bits in the bitmask.
412 */
413#define EVENT_CONSTRAINT_END { .weight = -1 }
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300414
Maria Dimakopouloucf30d522013-12-05 01:24:37 +0200415/*
416 * Check for end marker with weight == -1
417 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300418#define for_each_event_constraint(e, c) \
Maria Dimakopouloucf30d522013-12-05 01:24:37 +0200419 for ((e) = (c); (e)->weight != -1; (e)++)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300420
421/*
422 * Extra registers for specific events.
423 *
424 * Some events need large masks and require external MSRs.
425 * Those extra MSRs end up being shared for all events on
426 * a PMU and sometimes between PMU of sibling HT threads.
427 * In either case, the kernel needs to handle conflicting
428 * accesses to those extra, shared, regs. The data structure
429 * to manage those registers is stored in cpu_hw_event.
430 */
431struct extra_reg {
432 unsigned int event;
433 unsigned int msr;
434 u64 config_mask;
435 u64 valid_mask;
436 int idx; /* per_xxx->regs[] reg index */
Kan Liang338b5222014-07-14 12:25:56 -0700437 bool extra_msr_access;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300438};
439
440#define EVENT_EXTRA_REG(e, ms, m, vm, i) { \
Kan Liang338b5222014-07-14 12:25:56 -0700441 .event = (e), \
442 .msr = (ms), \
443 .config_mask = (m), \
444 .valid_mask = (vm), \
445 .idx = EXTRA_REG_##i, \
446 .extra_msr_access = true, \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300447 }
448
449#define INTEL_EVENT_EXTRA_REG(event, msr, vm, idx) \
450 EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT, vm, idx)
451
Stephane Eranianf20093e2013-01-24 16:10:32 +0100452#define INTEL_UEVENT_EXTRA_REG(event, msr, vm, idx) \
453 EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT | \
454 ARCH_PERFMON_EVENTSEL_UMASK, vm, idx)
455
456#define INTEL_UEVENT_PEBS_LDLAT_EXTRA_REG(c) \
457 INTEL_UEVENT_EXTRA_REG(c, \
458 MSR_PEBS_LD_LAT_THRESHOLD, \
459 0xffff, \
460 LDLAT)
461
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300462#define EVENT_EXTRA_END EVENT_EXTRA_REG(0, 0, 0, 0, RSP_0)
463
464union perf_capabilities {
465 struct {
466 u64 lbr_format:6;
467 u64 pebs_trap:1;
468 u64 pebs_arch_reg:1;
469 u64 pebs_format:4;
470 u64 smm_freeze:1;
Andi Kleen069e0c32013-06-25 08:12:33 -0700471 /*
472 * PMU supports separate counter range for writing
473 * values > 32bit.
474 */
475 u64 full_width_write:1;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300476 };
477 u64 capabilities;
478};
479
Peter Zijlstrac1d6f422011-12-06 14:07:15 +0100480struct x86_pmu_quirk {
481 struct x86_pmu_quirk *next;
482 void (*func)(void);
483};
484
Peter Zijlstraf9b4eeb2012-03-12 12:44:35 +0100485union x86_pmu_config {
486 struct {
487 u64 event:8,
488 umask:8,
489 usr:1,
490 os:1,
491 edge:1,
492 pc:1,
493 interrupt:1,
494 __reserved1:1,
495 en:1,
496 inv:1,
497 cmask:8,
498 event2:4,
499 __reserved2:4,
500 go:1,
501 ho:1;
502 } bits;
503 u64 value;
504};
505
506#define X86_CONFIG(args...) ((union x86_pmu_config){.bits = {args}}).value
507
Alexander Shishkin48070342015-01-14 14:18:20 +0200508enum {
509 x86_lbr_exclusive_lbr,
Alexander Shishkin80623822015-01-30 12:40:35 +0200510 x86_lbr_exclusive_bts,
Alexander Shishkin48070342015-01-14 14:18:20 +0200511 x86_lbr_exclusive_pt,
512 x86_lbr_exclusive_max,
513};
514
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300515/*
516 * struct x86_pmu - generic x86 pmu
517 */
518struct x86_pmu {
519 /*
520 * Generic x86 PMC bits
521 */
522 const char *name;
523 int version;
524 int (*handle_irq)(struct pt_regs *);
525 void (*disable_all)(void);
526 void (*enable_all)(int added);
527 void (*enable)(struct perf_event *);
528 void (*disable)(struct perf_event *);
Peter Zijlstra68f70822016-07-06 18:02:43 +0200529 void (*add)(struct perf_event *);
530 void (*del)(struct perf_event *);
Kan Liangbcfbe5c2018-02-12 14:20:32 -0800531 void (*read)(struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300532 int (*hw_config)(struct perf_event *event);
533 int (*schedule_events)(struct cpu_hw_events *cpuc, int n, int *assign);
534 unsigned eventsel;
535 unsigned perfctr;
Jacob Shin4c1fd172013-02-06 11:26:27 -0600536 int (*addr_offset)(int index, bool eventsel);
Jacob Shin0fbdad02013-02-06 11:26:28 -0600537 int (*rdpmc_index)(int index);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300538 u64 (*event_map)(int);
539 int max_events;
540 int num_counters;
541 int num_counters_fixed;
542 int cntval_bits;
543 u64 cntval_mask;
Gleb Natapovffb871b2011-11-10 14:57:26 +0200544 union {
545 unsigned long events_maskl;
546 unsigned long events_mask[BITS_TO_LONGS(ARCH_PERFMON_EVENTS_COUNT)];
547 };
548 int events_mask_len;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300549 int apic;
550 u64 max_period;
551 struct event_constraint *
552 (*get_event_constraints)(struct cpu_hw_events *cpuc,
Stephane Eranian79cba822014-11-17 20:06:56 +0100553 int idx,
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300554 struct perf_event *event);
555
556 void (*put_event_constraints)(struct cpu_hw_events *cpuc,
557 struct perf_event *event);
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100558
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100559 void (*start_scheduling)(struct cpu_hw_events *cpuc);
560
Peter Zijlstra0c41e752015-05-21 10:57:32 +0200561 void (*commit_scheduling)(struct cpu_hw_events *cpuc, int idx, int cntr);
562
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100563 void (*stop_scheduling)(struct cpu_hw_events *cpuc);
564
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300565 struct event_constraint *event_constraints;
Peter Zijlstrac1d6f422011-12-06 14:07:15 +0100566 struct x86_pmu_quirk *quirks;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300567 int perfctr_second_write;
Kan Liangf605cfc2018-03-01 12:54:54 -0500568 u64 (*limit_period)(struct perf_event *event, u64 l);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300569
Andi Kleenaf3bdb92018-08-08 00:12:07 -0700570 /* PMI handler bits */
571 unsigned int late_ack :1,
572 counter_freezing :1;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100573 /*
574 * sysfs attrs
575 */
Peter Zijlstrae97df762014-02-05 20:48:51 +0100576 int attr_rdpmc_broken;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100577 int attr_rdpmc;
Jiri Olsa641cc932012-03-15 20:09:14 +0100578 struct attribute **format_attrs;
Stephane Eranianf20093e2013-01-24 16:10:32 +0100579 struct attribute **event_attrs;
Andi Kleenb00233b2017-08-22 11:52:01 -0700580 struct attribute **caps_attrs;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100581
Jiri Olsaa4747392012-10-10 14:53:11 +0200582 ssize_t (*events_sysfs_show)(char *page, u64 config);
Andi Kleen1a6461b2013-01-24 16:10:25 +0100583 struct attribute **cpu_events;
Jiri Olsaa4747392012-10-10 14:53:11 +0200584
Kan Liang60893272017-05-12 07:51:13 -0700585 unsigned long attr_freeze_on_smi;
586 struct attribute **attrs;
587
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100588 /*
589 * CPU Hotplug hooks
590 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300591 int (*cpu_prepare)(int cpu);
592 void (*cpu_starting)(int cpu);
593 void (*cpu_dying)(int cpu);
594 void (*cpu_dead)(int cpu);
Peter Zijlstrac93dc842012-06-08 14:50:50 +0200595
596 void (*check_microcode)(void);
Yan, Zhengba532502014-11-04 21:55:58 -0500597 void (*sched_task)(struct perf_event_context *ctx,
598 bool sched_in);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300599
600 /*
601 * Intel Arch Perfmon v2+
602 */
603 u64 intel_ctrl;
604 union perf_capabilities intel_cap;
605
606 /*
607 * Intel DebugStore bits
608 */
Andi Kleen9b545c02019-02-04 14:23:30 -0800609 unsigned int bts :1,
610 bts_active :1,
611 pebs :1,
612 pebs_active :1,
613 pebs_broken :1,
614 pebs_prec_dist :1,
615 pebs_no_tlb :1,
616 pebs_no_isolation :1;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300617 int pebs_record_size;
Jiri Olsae72daf32016-03-01 20:03:52 +0100618 int pebs_buffer_size;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300619 void (*drain_pebs)(struct pt_regs *regs);
620 struct event_constraint *pebs_constraints;
Peter Zijlstra0780c922012-06-05 10:26:43 +0200621 void (*pebs_aliases)(struct perf_event *event);
Andi Kleen70ab7002012-06-05 17:56:48 -0700622 int max_pebs_events;
Kan Liang174afc32018-03-12 10:45:37 -0400623 unsigned long large_pebs_flags;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300624
625 /*
626 * Intel LBR
627 */
628 unsigned long lbr_tos, lbr_from, lbr_to; /* MSR base regs */
629 int lbr_nr; /* hardware stack size */
Stephane Eranianb36817e2012-02-09 23:20:53 +0100630 u64 lbr_sel_mask; /* LBR_SELECT valid bits */
631 const int *lbr_sel_map; /* lbr_select mappings */
Andi Kleenb7af41a2013-09-20 07:40:44 -0700632 bool lbr_double_abort; /* duplicated lbr aborts */
Andi Kleenb0c1ef52016-12-08 16:14:17 -0800633 bool lbr_pt_coexist; /* (LBR|BTS) may coexist with PT */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300634
635 /*
Alexander Shishkin48070342015-01-14 14:18:20 +0200636 * Intel PT/LBR/BTS are exclusive
637 */
638 atomic_t lbr_exclusive[x86_lbr_exclusive_max];
639
640 /*
Peter Zijlstra32b62f42016-03-25 15:52:35 +0100641 * AMD bits
642 */
643 unsigned int amd_nb_constraints : 1;
644
645 /*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300646 * Extra registers for events
647 */
648 struct extra_reg *extra_regs;
Stephane Eranian9a5e3fb2014-11-17 20:06:53 +0100649 unsigned int flags;
Gleb Natapov144d31e2011-10-05 14:01:21 +0200650
651 /*
652 * Intel host/guest support (KVM)
653 */
654 struct perf_guest_switch_msr *(*guest_get_msrs)(int *nr);
Jiri Olsa81ec3f32019-02-04 13:35:32 +0100655
656 /*
657 * Check period value for PERF_EVENT_IOC_PERIOD ioctl.
658 */
659 int (*check_period) (struct perf_event *event, u64 period);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300660};
661
Yan, Zhenge18bf522014-11-04 21:56:03 -0500662struct x86_perf_task_context {
663 u64 lbr_from[MAX_LBR_ENTRIES];
664 u64 lbr_to[MAX_LBR_ENTRIES];
Andi Kleen50eab8f2015-05-10 12:22:43 -0700665 u64 lbr_info[MAX_LBR_ENTRIES];
Andi Kleenb28ae952015-10-20 11:46:33 -0700666 int tos;
Kan Liang0592e572018-06-05 08:38:45 -0700667 int valid_lbrs;
Yan, Zhenge18bf522014-11-04 21:56:03 -0500668 int lbr_callstack_users;
669 int lbr_stack_state;
Kan Liang8b077e4a2018-06-05 08:38:46 -0700670 int log_id;
Yan, Zhenge18bf522014-11-04 21:56:03 -0500671};
672
Peter Zijlstrac1d6f422011-12-06 14:07:15 +0100673#define x86_add_quirk(func_) \
674do { \
675 static struct x86_pmu_quirk __quirk __initdata = { \
676 .func = func_, \
677 }; \
678 __quirk.next = x86_pmu.quirks; \
679 x86_pmu.quirks = &__quirk; \
680} while (0)
681
Stephane Eranian9a5e3fb2014-11-17 20:06:53 +0100682/*
683 * x86_pmu flags
684 */
685#define PMU_FL_NO_HT_SHARING 0x1 /* no hyper-threading resource sharing */
686#define PMU_FL_HAS_RSP_1 0x2 /* has 2 equivalent offcore_rsp regs */
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100687#define PMU_FL_EXCL_CNTRS 0x4 /* has exclusive counter requirements */
Stephane Eranianb37609c2014-11-17 20:07:04 +0100688#define PMU_FL_EXCL_ENABLED 0x8 /* exclusive counter active */
Kan Liang31962342018-03-08 18:15:39 -0800689#define PMU_FL_PEBS_ALL 0x10 /* all events are valid PEBS events */
Peter Zijlstra (Intel)400816f2019-03-05 22:23:18 +0100690#define PMU_FL_TFA 0x20 /* deal with TSX force abort */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300691
Stephane Eranian3a54aaa2013-01-24 16:10:26 +0100692#define EVENT_VAR(_id) event_attr_##_id
693#define EVENT_PTR(_id) &event_attr_##_id.attr.attr
694
695#define EVENT_ATTR(_name, _id) \
696static struct perf_pmu_events_attr EVENT_VAR(_id) = { \
697 .attr = __ATTR(_name, 0444, events_sysfs_show, NULL), \
698 .id = PERF_COUNT_HW_##_id, \
699 .event_str = NULL, \
700};
701
702#define EVENT_ATTR_STR(_name, v, str) \
703static struct perf_pmu_events_attr event_attr_##v = { \
704 .attr = __ATTR(_name, 0444, events_sysfs_show, NULL), \
705 .id = 0, \
706 .event_str = str, \
707};
708
Andi Kleenfc07e9f2016-05-19 17:09:56 -0700709#define EVENT_ATTR_STR_HT(_name, v, noht, ht) \
710static struct perf_pmu_events_ht_attr event_attr_##v = { \
711 .attr = __ATTR(_name, 0444, events_ht_sysfs_show, NULL),\
712 .id = 0, \
713 .event_str_noht = noht, \
714 .event_str_ht = ht, \
715}
716
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300717extern struct x86_pmu x86_pmu __read_mostly;
718
Yan, Zhenge9d7f7cd2014-11-04 21:56:00 -0500719static inline bool x86_pmu_has_lbr_callstack(void)
720{
721 return x86_pmu.lbr_sel_map &&
722 x86_pmu.lbr_sel_map[PERF_SAMPLE_BRANCH_CALL_STACK_SHIFT] > 0;
723}
724
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300725DECLARE_PER_CPU(struct cpu_hw_events, cpu_hw_events);
726
727int x86_perf_event_set_period(struct perf_event *event);
728
729/*
730 * Generalized hw caching related hw_event table, filled
731 * in on a per model basis. A value of 0 means
732 * 'not supported', -1 means 'hw_event makes no sense on
733 * this CPU', any other value means the raw hw_event
734 * ID.
735 */
736
737#define C(x) PERF_COUNT_HW_CACHE_##x
738
739extern u64 __read_mostly hw_cache_event_ids
740 [PERF_COUNT_HW_CACHE_MAX]
741 [PERF_COUNT_HW_CACHE_OP_MAX]
742 [PERF_COUNT_HW_CACHE_RESULT_MAX];
743extern u64 __read_mostly hw_cache_extra_regs
744 [PERF_COUNT_HW_CACHE_MAX]
745 [PERF_COUNT_HW_CACHE_OP_MAX]
746 [PERF_COUNT_HW_CACHE_RESULT_MAX];
747
748u64 x86_perf_event_update(struct perf_event *event);
749
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300750static inline unsigned int x86_pmu_config_addr(int index)
751{
Jacob Shin4c1fd172013-02-06 11:26:27 -0600752 return x86_pmu.eventsel + (x86_pmu.addr_offset ?
753 x86_pmu.addr_offset(index, true) : index);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300754}
755
756static inline unsigned int x86_pmu_event_addr(int index)
757{
Jacob Shin4c1fd172013-02-06 11:26:27 -0600758 return x86_pmu.perfctr + (x86_pmu.addr_offset ?
759 x86_pmu.addr_offset(index, false) : index);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300760}
761
Jacob Shin0fbdad02013-02-06 11:26:28 -0600762static inline int x86_pmu_rdpmc_index(int index)
763{
764 return x86_pmu.rdpmc_index ? x86_pmu.rdpmc_index(index) : index;
765}
766
Alexander Shishkin48070342015-01-14 14:18:20 +0200767int x86_add_exclusive(unsigned int what);
768
769void x86_del_exclusive(unsigned int what);
770
Alexander Shishkin6b099d92015-06-11 15:13:56 +0300771int x86_reserve_hardware(void);
772
773void x86_release_hardware(void);
774
Andi Kleenb00233b2017-08-22 11:52:01 -0700775int x86_pmu_max_precise(void);
776
Alexander Shishkin48070342015-01-14 14:18:20 +0200777void hw_perf_lbr_event_destroy(struct perf_event *event);
778
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300779int x86_setup_perfctr(struct perf_event *event);
780
781int x86_pmu_hw_config(struct perf_event *event);
782
783void x86_pmu_disable_all(void);
784
785static inline void __x86_pmu_enable_event(struct hw_perf_event *hwc,
786 u64 enable_mask)
787{
Joerg Roedel1018faa2012-02-29 14:57:32 +0100788 u64 disable_mask = __this_cpu_read(cpu_hw_events.perf_ctr_virt_mask);
789
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300790 if (hwc->extra_reg.reg)
791 wrmsrl(hwc->extra_reg.reg, hwc->extra_reg.config);
Joerg Roedel1018faa2012-02-29 14:57:32 +0100792 wrmsrl(hwc->config_base, (hwc->config | enable_mask) & ~disable_mask);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300793}
794
795void x86_pmu_enable_all(int added);
796
Peter Zijlstrab371b592015-05-21 10:57:13 +0200797int perf_assign_events(struct event_constraint **constraints, int n,
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200798 int wmin, int wmax, int gpmax, int *assign);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300799int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign);
800
801void x86_pmu_stop(struct perf_event *event, int flags);
802
803static inline void x86_pmu_disable_event(struct perf_event *event)
804{
805 struct hw_perf_event *hwc = &event->hw;
806
807 wrmsrl(hwc->config_base, hwc->config);
808}
809
810void x86_pmu_enable_event(struct perf_event *event);
811
812int x86_pmu_handle_irq(struct pt_regs *regs);
813
814extern struct event_constraint emptyconstraint;
815
816extern struct event_constraint unconstrained;
817
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100818static inline bool kernel_ip(unsigned long ip)
819{
820#ifdef CONFIG_X86_32
821 return ip > PAGE_OFFSET;
822#else
823 return (long)ip < 0;
824#endif
825}
826
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +0200827/*
828 * Not all PMUs provide the right context information to place the reported IP
829 * into full context. Specifically segment registers are typically not
830 * supplied.
831 *
832 * Assuming the address is a linear address (it is for IBS), we fake the CS and
833 * vm86 mode using the known zero-based code segment and 'fix up' the registers
834 * to reflect this.
835 *
836 * Intel PEBS/LBR appear to typically provide the effective address, nothing
837 * much we can do about that but pray and treat it like a linear address.
838 */
839static inline void set_linear_ip(struct pt_regs *regs, unsigned long ip)
840{
841 regs->cs = kernel_ip(ip) ? __KERNEL_CS : __USER_CS;
842 if (regs->flags & X86_VM_MASK)
843 regs->flags ^= (PERF_EFLAGS_VM | X86_VM_MASK);
844 regs->ip = ip;
845}
846
Jiri Olsa0bf79d42012-10-10 14:53:14 +0200847ssize_t x86_event_sysfs_show(char *page, u64 config, u64 event);
Jiri Olsa20550a42012-10-10 14:53:15 +0200848ssize_t intel_event_sysfs_show(char *page, u64 config);
Jiri Olsa43c032f2012-10-10 14:53:13 +0200849
Andi Kleen47732d82015-06-29 14:22:13 -0700850struct attribute **merge_attr(struct attribute **a, struct attribute **b);
851
Huang Ruia49ac9f2016-03-25 11:18:25 +0800852ssize_t events_sysfs_show(struct device *dev, struct device_attribute *attr,
853 char *page);
Andi Kleenfc07e9f2016-05-19 17:09:56 -0700854ssize_t events_ht_sysfs_show(struct device *dev, struct device_attribute *attr,
855 char *page);
Huang Ruia49ac9f2016-03-25 11:18:25 +0800856
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300857#ifdef CONFIG_CPU_SUP_AMD
858
859int amd_pmu_init(void);
860
861#else /* CONFIG_CPU_SUP_AMD */
862
863static inline int amd_pmu_init(void)
864{
865 return 0;
866}
867
868#endif /* CONFIG_CPU_SUP_AMD */
869
870#ifdef CONFIG_CPU_SUP_INTEL
871
Jiri Olsa81ec3f32019-02-04 13:35:32 +0100872static inline bool intel_pmu_has_bts_period(struct perf_event *event, u64 period)
Alexander Shishkin48070342015-01-14 14:18:20 +0200873{
Jiri Olsa67266c12018-11-21 11:16:11 +0100874 struct hw_perf_event *hwc = &event->hw;
875 unsigned int hw_event, bts_event;
Alexander Shishkin48070342015-01-14 14:18:20 +0200876
Jiri Olsa67266c12018-11-21 11:16:11 +0100877 if (event->attr.freq)
878 return false;
879
880 hw_event = hwc->config & INTEL_ARCH_EVENT_MASK;
881 bts_event = x86_pmu.event_map(PERF_COUNT_HW_BRANCH_INSTRUCTIONS);
882
Jiri Olsa81ec3f32019-02-04 13:35:32 +0100883 return hw_event == bts_event && period == 1;
884}
885
886static inline bool intel_pmu_has_bts(struct perf_event *event)
887{
888 struct hw_perf_event *hwc = &event->hw;
889
890 return intel_pmu_has_bts_period(event, hwc->sample_period);
Alexander Shishkin48070342015-01-14 14:18:20 +0200891}
892
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300893int intel_pmu_save_and_restart(struct perf_event *event);
894
895struct event_constraint *
Stephane Eranian79cba822014-11-17 20:06:56 +0100896x86_get_event_constraints(struct cpu_hw_events *cpuc, int idx,
897 struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300898
Peter Zijlstra (Intel)d01b1f92019-03-05 22:23:15 +0100899extern int intel_cpuc_prepare(struct cpu_hw_events *cpuc, int cpu);
900extern void intel_cpuc_finish(struct cpu_hw_events *cpuc);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300901
902int intel_pmu_init(void);
903
904void init_debug_store_on_cpu(int cpu);
905
906void fini_debug_store_on_cpu(int cpu);
907
908void release_ds_buffers(void);
909
910void reserve_ds_buffers(void);
911
912extern struct event_constraint bts_constraint;
913
914void intel_pmu_enable_bts(u64 config);
915
916void intel_pmu_disable_bts(void);
917
918int intel_pmu_drain_bts_buffer(void);
919
920extern struct event_constraint intel_core2_pebs_event_constraints[];
921
922extern struct event_constraint intel_atom_pebs_event_constraints[];
923
Yan, Zheng1fa64182013-07-18 17:02:24 +0800924extern struct event_constraint intel_slm_pebs_event_constraints[];
925
Kan Liang8b92c3a2016-04-15 00:42:47 -0700926extern struct event_constraint intel_glm_pebs_event_constraints[];
927
Kan Liangdd0b06b2017-07-12 09:44:23 -0400928extern struct event_constraint intel_glp_pebs_event_constraints[];
929
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300930extern struct event_constraint intel_nehalem_pebs_event_constraints[];
931
932extern struct event_constraint intel_westmere_pebs_event_constraints[];
933
934extern struct event_constraint intel_snb_pebs_event_constraints[];
935
Stephane Eranian20a36e32012-09-11 01:07:01 +0200936extern struct event_constraint intel_ivb_pebs_event_constraints[];
937
Andi Kleen30443182013-06-17 17:36:49 -0700938extern struct event_constraint intel_hsw_pebs_event_constraints[];
939
Stephane Eranianb3e62462016-03-03 20:50:42 +0100940extern struct event_constraint intel_bdw_pebs_event_constraints[];
941
Andi Kleen9a92e162015-05-10 12:22:44 -0700942extern struct event_constraint intel_skl_pebs_event_constraints[];
943
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300944struct event_constraint *intel_pebs_constraints(struct perf_event *event);
945
Peter Zijlstra68f70822016-07-06 18:02:43 +0200946void intel_pmu_pebs_add(struct perf_event *event);
947
948void intel_pmu_pebs_del(struct perf_event *event);
949
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300950void intel_pmu_pebs_enable(struct perf_event *event);
951
952void intel_pmu_pebs_disable(struct perf_event *event);
953
954void intel_pmu_pebs_enable_all(void);
955
956void intel_pmu_pebs_disable_all(void);
957
Yan, Zheng9c964ef2015-05-06 15:33:51 -0400958void intel_pmu_pebs_sched_task(struct perf_event_context *ctx, bool sched_in);
959
Kan Liang5bee2cc2018-02-12 14:20:33 -0800960void intel_pmu_auto_reload_read(struct perf_event *event);
961
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300962void intel_ds_init(void);
963
Yan, Zheng2a0ad3b2014-11-04 21:55:59 -0500964void intel_pmu_lbr_sched_task(struct perf_event_context *ctx, bool sched_in);
965
David Carrillo-Cisneros19fc9dd2016-06-21 11:31:11 -0700966u64 lbr_from_signext_quirk_wr(u64 val);
967
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300968void intel_pmu_lbr_reset(void);
969
Peter Zijlstra68f70822016-07-06 18:02:43 +0200970void intel_pmu_lbr_add(struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300971
Peter Zijlstra68f70822016-07-06 18:02:43 +0200972void intel_pmu_lbr_del(struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300973
Andi Kleen1a78d932015-03-20 10:11:23 -0700974void intel_pmu_lbr_enable_all(bool pmi);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300975
976void intel_pmu_lbr_disable_all(void);
977
978void intel_pmu_lbr_read(void);
979
980void intel_pmu_lbr_init_core(void);
981
982void intel_pmu_lbr_init_nhm(void);
983
984void intel_pmu_lbr_init_atom(void);
985
Kan Liangf21d5ad2016-04-15 00:53:45 -0700986void intel_pmu_lbr_init_slm(void);
987
Stephane Eranianc5cc2cd2012-02-09 23:20:55 +0100988void intel_pmu_lbr_init_snb(void);
989
Yan, Zhenge9d7f7cd2014-11-04 21:56:00 -0500990void intel_pmu_lbr_init_hsw(void);
991
Andi Kleen9a92e162015-05-10 12:22:44 -0700992void intel_pmu_lbr_init_skl(void);
993
Harish Chegondi1e7b9392015-12-07 14:28:18 -0800994void intel_pmu_lbr_init_knl(void);
995
Andi Kleene17dc652016-03-01 14:25:24 -0800996void intel_pmu_pebs_data_source_nhm(void);
997
Andi Kleen6ae5fa62017-08-16 15:21:54 -0700998void intel_pmu_pebs_data_source_skl(bool pmem);
999
Stephane Eranian60ce0fb2012-02-09 23:20:57 +01001000int intel_pmu_setup_lbr_filter(struct perf_event *event);
1001
Alexander Shishkin52ca9ce2015-01-30 12:39:52 +02001002void intel_pt_interrupt(void);
1003
Alexander Shishkin80623822015-01-30 12:40:35 +02001004int intel_bts_interrupt(void);
1005
1006void intel_bts_enable_local(void);
1007
1008void intel_bts_disable_local(void);
1009
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001010int p4_pmu_init(void);
1011
1012int p6_pmu_init(void);
1013
Vince Weavere717bf42012-09-26 14:12:52 -04001014int knc_pmu_init(void);
1015
Stephane Eranianb37609c2014-11-17 20:07:04 +01001016static inline int is_ht_workaround_enabled(void)
1017{
1018 return !!(x86_pmu.flags & PMU_FL_EXCL_ENABLED);
1019}
Andi Kleen47732d82015-06-29 14:22:13 -07001020
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001021#else /* CONFIG_CPU_SUP_INTEL */
1022
1023static inline void reserve_ds_buffers(void)
1024{
1025}
1026
1027static inline void release_ds_buffers(void)
1028{
1029}
1030
1031static inline int intel_pmu_init(void)
1032{
1033 return 0;
1034}
1035
Peter Zijlstraf764c582019-03-15 09:14:10 +01001036static inline int intel_cpuc_prepare(struct cpu_hw_events *cpuc, int cpu)
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001037{
Peter Zijlstra (Intel)d01b1f92019-03-05 22:23:15 +01001038 return 0;
1039}
1040
Peter Zijlstraf764c582019-03-15 09:14:10 +01001041static inline void intel_cpuc_finish(struct cpu_hw_events *cpuc)
Peter Zijlstra (Intel)d01b1f92019-03-05 22:23:15 +01001042{
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001043}
1044
Peter Zijlstracc1790c2015-05-21 10:57:17 +02001045static inline int is_ht_workaround_enabled(void)
1046{
1047 return 0;
1048}
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001049#endif /* CONFIG_CPU_SUP_INTEL */