blob: 2430398befd8be45b1c56ae2f1aa99cb38dc7f1c [file] [log] [blame]
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001/*
2 * Performance events x86 architecture header
3 *
4 * Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
5 * Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
6 * Copyright (C) 2009 Jaswinder Singh Rajput
7 * Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
Peter Zijlstra90eec102015-11-16 11:08:45 +01008 * Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra
Kevin Winchesterde0428a2011-08-30 20:41:05 -03009 * Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
10 * Copyright (C) 2009 Google, Inc., Stephane Eranian
11 *
12 * For licencing details see kernel-base/COPYING
13 */
14
15#include <linux/perf_event.h>
16
Thomas Gleixner10043e02017-12-04 15:07:49 +010017#include <asm/intel_ds.h>
18
Andi Kleenf1ad4482015-12-01 17:01:00 -080019/* To enable MSR tracing please use the generic trace points. */
Peter Zijlstra1c2ac3f2012-05-14 15:25:34 +020020
Kevin Winchesterde0428a2011-08-30 20:41:05 -030021/*
22 * | NHM/WSM | SNB |
23 * register -------------------------------
24 * | HT | no HT | HT | no HT |
25 *-----------------------------------------
26 * offcore | core | core | cpu | core |
27 * lbr_sel | core | core | cpu | core |
28 * ld_lat | cpu | core | cpu | core |
29 *-----------------------------------------
30 *
31 * Given that there is a small number of shared regs,
32 * we can pre-allocate their slot in the per-cpu
33 * per-core reg tables.
34 */
35enum extra_reg_type {
36 EXTRA_REG_NONE = -1, /* not used */
37
38 EXTRA_REG_RSP_0 = 0, /* offcore_response_0 */
39 EXTRA_REG_RSP_1 = 1, /* offcore_response_1 */
Stephane Eranianb36817e2012-02-09 23:20:53 +010040 EXTRA_REG_LBR = 2, /* lbr_select */
Stephane Eranianf20093e2013-01-24 16:10:32 +010041 EXTRA_REG_LDLAT = 3, /* ld_lat_threshold */
Andi Kleend0dc8492015-09-09 14:53:59 -070042 EXTRA_REG_FE = 4, /* fe_* */
Kevin Winchesterde0428a2011-08-30 20:41:05 -030043
44 EXTRA_REG_MAX /* number of entries needed */
45};
46
47struct event_constraint {
48 union {
49 unsigned long idxmsk[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
50 u64 idxmsk64;
51 };
52 u64 code;
53 u64 cmask;
54 int weight;
Robert Richterbc1738f2011-11-18 12:35:22 +010055 int overlap;
Stephane Eranian9fac2cf2013-01-24 16:10:27 +010056 int flags;
Kevin Winchesterde0428a2011-08-30 20:41:05 -030057};
Stephane Eranianf20093e2013-01-24 16:10:32 +010058/*
Stephane Eranian2f7f73a2013-06-20 18:42:54 +020059 * struct hw_perf_event.flags flags
Stephane Eranianf20093e2013-01-24 16:10:32 +010060 */
Peter Zijlstrac857eb52015-04-15 20:14:53 +020061#define PERF_X86_EVENT_PEBS_LDLAT 0x0001 /* ld+ldlat data address sampling */
62#define PERF_X86_EVENT_PEBS_ST 0x0002 /* st data address sampling */
63#define PERF_X86_EVENT_PEBS_ST_HSW 0x0004 /* haswell style datala, store */
64#define PERF_X86_EVENT_COMMITTED 0x0008 /* event passed commit_txn */
65#define PERF_X86_EVENT_PEBS_LD_HSW 0x0010 /* haswell style datala, load */
66#define PERF_X86_EVENT_PEBS_NA_HSW 0x0020 /* haswell style datala, unknown */
67#define PERF_X86_EVENT_EXCL 0x0040 /* HT exclusivity on counter */
68#define PERF_X86_EVENT_DYNAMIC 0x0080 /* dynamic alloc'd constraint */
69#define PERF_X86_EVENT_RDPMC_ALLOWED 0x0100 /* grant rdpmc permission */
Peter Zijlstracc1790c2015-05-21 10:57:17 +020070#define PERF_X86_EVENT_EXCL_ACCT 0x0200 /* accounted EXCL event */
Yan, Zheng851559e2015-05-06 15:33:47 -040071#define PERF_X86_EVENT_AUTO_RELOAD 0x0400 /* use PEBS auto-reload */
Kan Liang174afc32018-03-12 10:45:37 -040072#define PERF_X86_EVENT_LARGE_PEBS 0x0800 /* use large PEBS */
Andy Lutomirski7911d3f2014-10-24 15:58:12 -070073
Kevin Winchesterde0428a2011-08-30 20:41:05 -030074
75struct amd_nb {
76 int nb_id; /* NorthBridge id */
77 int refcnt; /* reference count */
78 struct perf_event *owners[X86_PMC_IDX_MAX];
79 struct event_constraint event_constraints[X86_PMC_IDX_MAX];
80};
81
Kan Liangfd583ad2017-04-04 15:14:06 -040082#define PEBS_COUNTER_MASK ((1ULL << MAX_PEBS_EVENTS) - 1)
Kevin Winchesterde0428a2011-08-30 20:41:05 -030083
84/*
Yan, Zheng3569c0d2015-05-06 15:33:50 -040085 * Flags PEBS can handle without an PMI.
86 *
Yan, Zheng9c964ef2015-05-06 15:33:51 -040087 * TID can only be handled by flushing at context switch.
Andi Kleen2fe1bc12017-08-31 14:46:30 -070088 * REGS_USER can be handled for events limited to ring 3.
Yan, Zheng9c964ef2015-05-06 15:33:51 -040089 *
Yan, Zheng3569c0d2015-05-06 15:33:50 -040090 */
Kan Liang174afc32018-03-12 10:45:37 -040091#define LARGE_PEBS_FLAGS \
Yan, Zheng9c964ef2015-05-06 15:33:51 -040092 (PERF_SAMPLE_IP | PERF_SAMPLE_TID | PERF_SAMPLE_ADDR | \
Yan, Zheng3569c0d2015-05-06 15:33:50 -040093 PERF_SAMPLE_ID | PERF_SAMPLE_CPU | PERF_SAMPLE_STREAM_ID | \
94 PERF_SAMPLE_DATA_SRC | PERF_SAMPLE_IDENTIFIER | \
Andi Kleen2fe1bc12017-08-31 14:46:30 -070095 PERF_SAMPLE_TRANSACTION | PERF_SAMPLE_PHYS_ADDR | \
Jiri Olsa11974912018-02-01 09:38:12 +010096 PERF_SAMPLE_REGS_INTR | PERF_SAMPLE_REGS_USER | \
97 PERF_SAMPLE_PERIOD)
Yan, Zheng3569c0d2015-05-06 15:33:50 -040098
Andi Kleen2fe1bc12017-08-31 14:46:30 -070099#define PEBS_REGS \
100 (PERF_REG_X86_AX | \
101 PERF_REG_X86_BX | \
102 PERF_REG_X86_CX | \
103 PERF_REG_X86_DX | \
104 PERF_REG_X86_DI | \
105 PERF_REG_X86_SI | \
106 PERF_REG_X86_SP | \
107 PERF_REG_X86_BP | \
108 PERF_REG_X86_IP | \
109 PERF_REG_X86_FLAGS | \
110 PERF_REG_X86_R8 | \
111 PERF_REG_X86_R9 | \
112 PERF_REG_X86_R10 | \
113 PERF_REG_X86_R11 | \
114 PERF_REG_X86_R12 | \
115 PERF_REG_X86_R13 | \
116 PERF_REG_X86_R14 | \
117 PERF_REG_X86_R15)
118
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300119/*
120 * Per register state.
121 */
122struct er_account {
Peter Zijlstrab8000582016-11-17 18:17:31 +0100123 raw_spinlock_t lock; /* per-core: protect structure */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300124 u64 config; /* extra MSR config */
125 u64 reg; /* extra MSR number */
126 atomic_t ref; /* reference count */
127};
128
129/*
130 * Per core/cpu state
131 *
132 * Used to coordinate shared registers between HT threads or
133 * among events on a single PMU.
134 */
135struct intel_shared_regs {
136 struct er_account regs[EXTRA_REG_MAX];
137 int refcnt; /* per-core: #HT threads */
138 unsigned core_id; /* per-core: core id */
139};
140
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100141enum intel_excl_state_type {
142 INTEL_EXCL_UNUSED = 0, /* counter is unused */
143 INTEL_EXCL_SHARED = 1, /* counter can be used by both threads */
144 INTEL_EXCL_EXCLUSIVE = 2, /* counter can be used by one thread only */
145};
146
147struct intel_excl_states {
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100148 enum intel_excl_state_type state[X86_PMC_IDX_MAX];
Maria Dimakopouloue9791212014-11-17 20:06:58 +0100149 bool sched_started; /* true if scheduling has started */
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100150};
151
152struct intel_excl_cntrs {
153 raw_spinlock_t lock;
154
155 struct intel_excl_states states[2];
156
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200157 union {
158 u16 has_exclusive[2];
159 u32 exclusive_present;
160 };
161
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100162 int refcnt; /* per-core: #HT threads */
163 unsigned core_id; /* per-core: core id */
164};
165
Kan Liang8b077e4a2018-06-05 08:38:46 -0700166struct x86_perf_task_context;
Andi Kleen9a92e162015-05-10 12:22:44 -0700167#define MAX_LBR_ENTRIES 32
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300168
Stephane Eranian90413462014-11-17 20:06:54 +0100169enum {
170 X86_PERF_KFREE_SHARED = 0,
171 X86_PERF_KFREE_EXCL = 1,
172 X86_PERF_KFREE_MAX
173};
174
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300175struct cpu_hw_events {
176 /*
177 * Generic x86 PMC bits
178 */
179 struct perf_event *events[X86_PMC_IDX_MAX]; /* in counter order */
180 unsigned long active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
181 unsigned long running[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
182 int enabled;
183
Peter Zijlstrac347a2f2014-02-24 12:26:21 +0100184 int n_events; /* the # of events in the below arrays */
185 int n_added; /* the # last events in the below arrays;
186 they've never been enabled yet */
187 int n_txn; /* the # last events in the below arrays;
188 added in the current transaction */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300189 int assign[X86_PMC_IDX_MAX]; /* event to counter assignment */
190 u64 tags[X86_PMC_IDX_MAX];
Peter Zijlstrab371b592015-05-21 10:57:13 +0200191
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300192 struct perf_event *event_list[X86_PMC_IDX_MAX]; /* in enabled order */
Peter Zijlstrab371b592015-05-21 10:57:13 +0200193 struct event_constraint *event_constraint[X86_PMC_IDX_MAX];
194
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200195 int n_excl; /* the number of exclusive events */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300196
Sukadev Bhattiprolufbbe0702015-09-03 20:07:45 -0700197 unsigned int txn_flags;
Peter Zijlstra5a4252942012-06-05 15:30:31 +0200198 int is_fake;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300199
200 /*
201 * Intel DebugStore bits
202 */
203 struct debug_store *ds;
Hugh Dickinsc1961a42017-12-04 15:07:50 +0100204 void *ds_pebs_vaddr;
205 void *ds_bts_vaddr;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300206 u64 pebs_enabled;
Peter Zijlstra09e61b4f2016-07-06 18:02:43 +0200207 int n_pebs;
208 int n_large_pebs;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300209
210 /*
211 * Intel LBR bits
212 */
213 int lbr_users;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300214 struct perf_branch_stack lbr_stack;
215 struct perf_branch_entry lbr_entries[MAX_LBR_ENTRIES];
Stephane Eranianb36817e2012-02-09 23:20:53 +0100216 struct er_account *lbr_sel;
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100217 u64 br_sel;
Kan Liang8b077e4a2018-06-05 08:38:46 -0700218 struct x86_perf_task_context *last_task_ctx;
219 int last_log_id;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300220
221 /*
Gleb Natapov144d31e2011-10-05 14:01:21 +0200222 * Intel host/guest exclude bits
223 */
224 u64 intel_ctrl_guest_mask;
225 u64 intel_ctrl_host_mask;
226 struct perf_guest_switch_msr guest_switch_msrs[X86_PMC_IDX_MAX];
227
228 /*
Peter Zijlstra2b9e3442013-09-12 12:53:44 +0200229 * Intel checkpoint mask
230 */
231 u64 intel_cp_status;
232
233 /*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300234 * manage shared (per-core, per-cpu) registers
235 * used on Intel NHM/WSM/SNB
236 */
237 struct intel_shared_regs *shared_regs;
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100238 /*
239 * manage exclusive counter access between hyperthread
240 */
241 struct event_constraint *constraint_list; /* in enable order */
242 struct intel_excl_cntrs *excl_cntrs;
243 int excl_thread_id; /* 0 or 1 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300244
245 /*
246 * AMD specific bits
247 */
Joerg Roedel1018faa2012-02-29 14:57:32 +0100248 struct amd_nb *amd_nb;
249 /* Inverted mask of bits to clear in the perf_ctr ctrl registers */
250 u64 perf_ctr_virt_mask;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300251
Stephane Eranian90413462014-11-17 20:06:54 +0100252 void *kfree_on_online[X86_PERF_KFREE_MAX];
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300253};
254
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100255#define __EVENT_CONSTRAINT(c, n, m, w, o, f) {\
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300256 { .idxmsk64 = (n) }, \
257 .code = (c), \
258 .cmask = (m), \
259 .weight = (w), \
Robert Richterbc1738f2011-11-18 12:35:22 +0100260 .overlap = (o), \
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100261 .flags = f, \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300262}
263
264#define EVENT_CONSTRAINT(c, n, m) \
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100265 __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 0, 0)
Robert Richterbc1738f2011-11-18 12:35:22 +0100266
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100267#define INTEL_EXCLEVT_CONSTRAINT(c, n) \
268 __EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT, HWEIGHT(n),\
269 0, PERF_X86_EVENT_EXCL)
270
Robert Richterbc1738f2011-11-18 12:35:22 +0100271/*
272 * The overlap flag marks event constraints with overlapping counter
273 * masks. This is the case if the counter mask of such an event is not
274 * a subset of any other counter mask of a constraint with an equal or
275 * higher weight, e.g.:
276 *
277 * c_overlaps = EVENT_CONSTRAINT_OVERLAP(0, 0x09, 0);
278 * c_another1 = EVENT_CONSTRAINT(0, 0x07, 0);
279 * c_another2 = EVENT_CONSTRAINT(0, 0x38, 0);
280 *
281 * The event scheduler may not select the correct counter in the first
282 * cycle because it needs to know which subsequent events will be
283 * scheduled. It may fail to schedule the events then. So we set the
284 * overlap flag for such constraints to give the scheduler a hint which
285 * events to select for counter rescheduling.
286 *
287 * Care must be taken as the rescheduling algorithm is O(n!) which
Adam Buchbinder6a6256f2016-02-23 15:34:30 -0800288 * will increase scheduling cycles for an over-committed system
Robert Richterbc1738f2011-11-18 12:35:22 +0100289 * dramatically. The number of such EVENT_CONSTRAINT_OVERLAP() macros
290 * and its counter masks must be kept at a minimum.
291 */
292#define EVENT_CONSTRAINT_OVERLAP(c, n, m) \
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100293 __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 1, 0)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300294
295/*
296 * Constraint on the Event code.
297 */
298#define INTEL_EVENT_CONSTRAINT(c, n) \
299 EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT)
300
301/*
302 * Constraint on the Event code + UMask + fixed-mask
303 *
304 * filter mask to validate fixed counter events.
305 * the following filters disqualify for fixed counters:
306 * - inv
307 * - edge
308 * - cnt-mask
Andi Kleen3a632cb2013-06-17 17:36:48 -0700309 * - in_tx
310 * - in_tx_checkpointed
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300311 * The other filters are supported by fixed counters.
312 * The any-thread option is supported starting with v3.
313 */
Andi Kleen3a632cb2013-06-17 17:36:48 -0700314#define FIXED_EVENT_FLAGS (X86_RAW_EVENT_MASK|HSW_IN_TX|HSW_IN_TX_CHECKPOINTED)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300315#define FIXED_EVENT_CONSTRAINT(c, n) \
Andi Kleen3a632cb2013-06-17 17:36:48 -0700316 EVENT_CONSTRAINT(c, (1ULL << (32+n)), FIXED_EVENT_FLAGS)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300317
318/*
319 * Constraint on the Event code + UMask
320 */
321#define INTEL_UEVENT_CONSTRAINT(c, n) \
322 EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK)
323
Andi Kleenb7883a12015-11-16 16:21:07 -0800324/* Constraint on specific umask bit only + event */
325#define INTEL_UBIT_EVENT_CONSTRAINT(c, n) \
326 EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT|(c))
327
Andi Kleen7550ddf2014-09-24 07:34:46 -0700328/* Like UEVENT_CONSTRAINT, but match flags too */
329#define INTEL_FLAGS_UEVENT_CONSTRAINT(c, n) \
330 EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS)
331
Maria Dimakopouloue9791212014-11-17 20:06:58 +0100332#define INTEL_EXCLUEVT_CONSTRAINT(c, n) \
333 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK, \
334 HWEIGHT(n), 0, PERF_X86_EVENT_EXCL)
335
Stephane Eranianf20093e2013-01-24 16:10:32 +0100336#define INTEL_PLD_CONSTRAINT(c, n) \
Andi Kleen86a04462014-08-11 21:27:10 +0200337 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
Stephane Eranianf20093e2013-01-24 16:10:32 +0100338 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LDLAT)
339
Stephane Eranian9ad64c02013-01-24 16:10:34 +0100340#define INTEL_PST_CONSTRAINT(c, n) \
Andi Kleen86a04462014-08-11 21:27:10 +0200341 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
Stephane Eranian9ad64c02013-01-24 16:10:34 +0100342 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST)
343
Andi Kleen86a04462014-08-11 21:27:10 +0200344/* Event constraint, but match on all event flags too. */
345#define INTEL_FLAGS_EVENT_CONSTRAINT(c, n) \
346 EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS)
347
348/* Check only flags, but allow all event/umask */
349#define INTEL_ALL_EVENT_CONSTRAINT(code, n) \
350 EVENT_CONSTRAINT(code, n, X86_ALL_EVENT_FLAGS)
351
352/* Check flags and event code, and set the HSW store flag */
353#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_ST(code, n) \
354 __EVENT_CONSTRAINT(code, n, \
355 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
Andi Kleenf9134f32013-06-17 17:36:52 -0700356 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST_HSW)
357
Andi Kleen86a04462014-08-11 21:27:10 +0200358/* Check flags and event code, and set the HSW load flag */
359#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_LD(code, n) \
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100360 __EVENT_CONSTRAINT(code, n, \
Andi Kleen86a04462014-08-11 21:27:10 +0200361 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
362 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
363
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100364#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_XLD(code, n) \
365 __EVENT_CONSTRAINT(code, n, \
366 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
367 HWEIGHT(n), 0, \
368 PERF_X86_EVENT_PEBS_LD_HSW|PERF_X86_EVENT_EXCL)
369
Andi Kleen86a04462014-08-11 21:27:10 +0200370/* Check flags and event code/umask, and set the HSW store flag */
371#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_ST(code, n) \
372 __EVENT_CONSTRAINT(code, n, \
373 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
374 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST_HSW)
375
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100376#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XST(code, n) \
377 __EVENT_CONSTRAINT(code, n, \
378 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
379 HWEIGHT(n), 0, \
380 PERF_X86_EVENT_PEBS_ST_HSW|PERF_X86_EVENT_EXCL)
381
Andi Kleen86a04462014-08-11 21:27:10 +0200382/* Check flags and event code/umask, and set the HSW load flag */
383#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_LD(code, n) \
384 __EVENT_CONSTRAINT(code, n, \
385 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
386 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
387
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100388#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XLD(code, n) \
389 __EVENT_CONSTRAINT(code, n, \
390 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
391 HWEIGHT(n), 0, \
392 PERF_X86_EVENT_PEBS_LD_HSW|PERF_X86_EVENT_EXCL)
393
Andi Kleen86a04462014-08-11 21:27:10 +0200394/* Check flags and event code/umask, and set the HSW N/A flag */
395#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_NA(code, n) \
396 __EVENT_CONSTRAINT(code, n, \
Jiri Olsa169b9322015-11-09 10:24:31 +0100397 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
Andi Kleen86a04462014-08-11 21:27:10 +0200398 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_NA_HSW)
399
400
Maria Dimakopouloucf30d522013-12-05 01:24:37 +0200401/*
402 * We define the end marker as having a weight of -1
403 * to enable blacklisting of events using a counter bitmask
404 * of zero and thus a weight of zero.
405 * The end marker has a weight that cannot possibly be
406 * obtained from counting the bits in the bitmask.
407 */
408#define EVENT_CONSTRAINT_END { .weight = -1 }
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300409
Maria Dimakopouloucf30d522013-12-05 01:24:37 +0200410/*
411 * Check for end marker with weight == -1
412 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300413#define for_each_event_constraint(e, c) \
Maria Dimakopouloucf30d522013-12-05 01:24:37 +0200414 for ((e) = (c); (e)->weight != -1; (e)++)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300415
416/*
417 * Extra registers for specific events.
418 *
419 * Some events need large masks and require external MSRs.
420 * Those extra MSRs end up being shared for all events on
421 * a PMU and sometimes between PMU of sibling HT threads.
422 * In either case, the kernel needs to handle conflicting
423 * accesses to those extra, shared, regs. The data structure
424 * to manage those registers is stored in cpu_hw_event.
425 */
426struct extra_reg {
427 unsigned int event;
428 unsigned int msr;
429 u64 config_mask;
430 u64 valid_mask;
431 int idx; /* per_xxx->regs[] reg index */
Kan Liang338b5222014-07-14 12:25:56 -0700432 bool extra_msr_access;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300433};
434
435#define EVENT_EXTRA_REG(e, ms, m, vm, i) { \
Kan Liang338b5222014-07-14 12:25:56 -0700436 .event = (e), \
437 .msr = (ms), \
438 .config_mask = (m), \
439 .valid_mask = (vm), \
440 .idx = EXTRA_REG_##i, \
441 .extra_msr_access = true, \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300442 }
443
444#define INTEL_EVENT_EXTRA_REG(event, msr, vm, idx) \
445 EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT, vm, idx)
446
Stephane Eranianf20093e2013-01-24 16:10:32 +0100447#define INTEL_UEVENT_EXTRA_REG(event, msr, vm, idx) \
448 EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT | \
449 ARCH_PERFMON_EVENTSEL_UMASK, vm, idx)
450
451#define INTEL_UEVENT_PEBS_LDLAT_EXTRA_REG(c) \
452 INTEL_UEVENT_EXTRA_REG(c, \
453 MSR_PEBS_LD_LAT_THRESHOLD, \
454 0xffff, \
455 LDLAT)
456
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300457#define EVENT_EXTRA_END EVENT_EXTRA_REG(0, 0, 0, 0, RSP_0)
458
459union perf_capabilities {
460 struct {
461 u64 lbr_format:6;
462 u64 pebs_trap:1;
463 u64 pebs_arch_reg:1;
464 u64 pebs_format:4;
465 u64 smm_freeze:1;
Andi Kleen069e0c32013-06-25 08:12:33 -0700466 /*
467 * PMU supports separate counter range for writing
468 * values > 32bit.
469 */
470 u64 full_width_write:1;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300471 };
472 u64 capabilities;
473};
474
Peter Zijlstrac1d6f422011-12-06 14:07:15 +0100475struct x86_pmu_quirk {
476 struct x86_pmu_quirk *next;
477 void (*func)(void);
478};
479
Peter Zijlstraf9b4eeb2012-03-12 12:44:35 +0100480union x86_pmu_config {
481 struct {
482 u64 event:8,
483 umask:8,
484 usr:1,
485 os:1,
486 edge:1,
487 pc:1,
488 interrupt:1,
489 __reserved1:1,
490 en:1,
491 inv:1,
492 cmask:8,
493 event2:4,
494 __reserved2:4,
495 go:1,
496 ho:1;
497 } bits;
498 u64 value;
499};
500
501#define X86_CONFIG(args...) ((union x86_pmu_config){.bits = {args}}).value
502
Alexander Shishkin48070342015-01-14 14:18:20 +0200503enum {
504 x86_lbr_exclusive_lbr,
Alexander Shishkin80623822015-01-30 12:40:35 +0200505 x86_lbr_exclusive_bts,
Alexander Shishkin48070342015-01-14 14:18:20 +0200506 x86_lbr_exclusive_pt,
507 x86_lbr_exclusive_max,
508};
509
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300510/*
511 * struct x86_pmu - generic x86 pmu
512 */
513struct x86_pmu {
514 /*
515 * Generic x86 PMC bits
516 */
517 const char *name;
518 int version;
519 int (*handle_irq)(struct pt_regs *);
520 void (*disable_all)(void);
521 void (*enable_all)(int added);
522 void (*enable)(struct perf_event *);
523 void (*disable)(struct perf_event *);
Peter Zijlstra68f70822016-07-06 18:02:43 +0200524 void (*add)(struct perf_event *);
525 void (*del)(struct perf_event *);
Kan Liangbcfbe5c2018-02-12 14:20:32 -0800526 void (*read)(struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300527 int (*hw_config)(struct perf_event *event);
528 int (*schedule_events)(struct cpu_hw_events *cpuc, int n, int *assign);
529 unsigned eventsel;
530 unsigned perfctr;
Jacob Shin4c1fd172013-02-06 11:26:27 -0600531 int (*addr_offset)(int index, bool eventsel);
Jacob Shin0fbdad02013-02-06 11:26:28 -0600532 int (*rdpmc_index)(int index);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300533 u64 (*event_map)(int);
534 int max_events;
535 int num_counters;
536 int num_counters_fixed;
537 int cntval_bits;
538 u64 cntval_mask;
Gleb Natapovffb871b2011-11-10 14:57:26 +0200539 union {
540 unsigned long events_maskl;
541 unsigned long events_mask[BITS_TO_LONGS(ARCH_PERFMON_EVENTS_COUNT)];
542 };
543 int events_mask_len;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300544 int apic;
545 u64 max_period;
546 struct event_constraint *
547 (*get_event_constraints)(struct cpu_hw_events *cpuc,
Stephane Eranian79cba822014-11-17 20:06:56 +0100548 int idx,
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300549 struct perf_event *event);
550
551 void (*put_event_constraints)(struct cpu_hw_events *cpuc,
552 struct perf_event *event);
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100553
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100554 void (*start_scheduling)(struct cpu_hw_events *cpuc);
555
Peter Zijlstra0c41e752015-05-21 10:57:32 +0200556 void (*commit_scheduling)(struct cpu_hw_events *cpuc, int idx, int cntr);
557
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100558 void (*stop_scheduling)(struct cpu_hw_events *cpuc);
559
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300560 struct event_constraint *event_constraints;
Peter Zijlstrac1d6f422011-12-06 14:07:15 +0100561 struct x86_pmu_quirk *quirks;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300562 int perfctr_second_write;
Andi Kleen72db5592013-06-17 17:36:50 -0700563 bool late_ack;
Kan Liangf605cfc2018-03-01 12:54:54 -0500564 u64 (*limit_period)(struct perf_event *event, u64 l);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300565
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100566 /*
567 * sysfs attrs
568 */
Peter Zijlstrae97df762014-02-05 20:48:51 +0100569 int attr_rdpmc_broken;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100570 int attr_rdpmc;
Jiri Olsa641cc932012-03-15 20:09:14 +0100571 struct attribute **format_attrs;
Stephane Eranianf20093e2013-01-24 16:10:32 +0100572 struct attribute **event_attrs;
Andi Kleenb00233b2017-08-22 11:52:01 -0700573 struct attribute **caps_attrs;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100574
Jiri Olsaa4747392012-10-10 14:53:11 +0200575 ssize_t (*events_sysfs_show)(char *page, u64 config);
Andi Kleen1a6461b2013-01-24 16:10:25 +0100576 struct attribute **cpu_events;
Jiri Olsaa4747392012-10-10 14:53:11 +0200577
Kan Liang60893272017-05-12 07:51:13 -0700578 unsigned long attr_freeze_on_smi;
579 struct attribute **attrs;
580
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100581 /*
582 * CPU Hotplug hooks
583 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300584 int (*cpu_prepare)(int cpu);
585 void (*cpu_starting)(int cpu);
586 void (*cpu_dying)(int cpu);
587 void (*cpu_dead)(int cpu);
Peter Zijlstrac93dc842012-06-08 14:50:50 +0200588
589 void (*check_microcode)(void);
Yan, Zhengba532502014-11-04 21:55:58 -0500590 void (*sched_task)(struct perf_event_context *ctx,
591 bool sched_in);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300592
593 /*
594 * Intel Arch Perfmon v2+
595 */
596 u64 intel_ctrl;
597 union perf_capabilities intel_cap;
598
599 /*
600 * Intel DebugStore bits
601 */
Peter Zijlstra597ed952012-07-09 13:50:23 +0200602 unsigned int bts :1,
Peter Zijlstra3e0091e2012-06-26 23:38:39 +0200603 bts_active :1,
604 pebs :1,
605 pebs_active :1,
Andi Kleen72469762015-12-04 03:50:52 -0800606 pebs_broken :1,
Andi Kleen95298352017-08-16 15:21:53 -0700607 pebs_prec_dist :1,
608 pebs_no_tlb :1;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300609 int pebs_record_size;
Jiri Olsae72daf32016-03-01 20:03:52 +0100610 int pebs_buffer_size;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300611 void (*drain_pebs)(struct pt_regs *regs);
612 struct event_constraint *pebs_constraints;
Peter Zijlstra0780c922012-06-05 10:26:43 +0200613 void (*pebs_aliases)(struct perf_event *event);
Andi Kleen70ab7002012-06-05 17:56:48 -0700614 int max_pebs_events;
Kan Liang174afc32018-03-12 10:45:37 -0400615 unsigned long large_pebs_flags;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300616
617 /*
618 * Intel LBR
619 */
620 unsigned long lbr_tos, lbr_from, lbr_to; /* MSR base regs */
621 int lbr_nr; /* hardware stack size */
Stephane Eranianb36817e2012-02-09 23:20:53 +0100622 u64 lbr_sel_mask; /* LBR_SELECT valid bits */
623 const int *lbr_sel_map; /* lbr_select mappings */
Andi Kleenb7af41a2013-09-20 07:40:44 -0700624 bool lbr_double_abort; /* duplicated lbr aborts */
Andi Kleenb0c1ef52016-12-08 16:14:17 -0800625 bool lbr_pt_coexist; /* (LBR|BTS) may coexist with PT */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300626
627 /*
Alexander Shishkin48070342015-01-14 14:18:20 +0200628 * Intel PT/LBR/BTS are exclusive
629 */
630 atomic_t lbr_exclusive[x86_lbr_exclusive_max];
631
632 /*
Peter Zijlstra32b62f42016-03-25 15:52:35 +0100633 * AMD bits
634 */
635 unsigned int amd_nb_constraints : 1;
636
637 /*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300638 * Extra registers for events
639 */
640 struct extra_reg *extra_regs;
Stephane Eranian9a5e3fb2014-11-17 20:06:53 +0100641 unsigned int flags;
Gleb Natapov144d31e2011-10-05 14:01:21 +0200642
643 /*
644 * Intel host/guest support (KVM)
645 */
646 struct perf_guest_switch_msr *(*guest_get_msrs)(int *nr);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300647};
648
Yan, Zhenge18bf522014-11-04 21:56:03 -0500649struct x86_perf_task_context {
650 u64 lbr_from[MAX_LBR_ENTRIES];
651 u64 lbr_to[MAX_LBR_ENTRIES];
Andi Kleen50eab8f2015-05-10 12:22:43 -0700652 u64 lbr_info[MAX_LBR_ENTRIES];
Andi Kleenb28ae952015-10-20 11:46:33 -0700653 int tos;
Kan Liang0592e572018-06-05 08:38:45 -0700654 int valid_lbrs;
Yan, Zhenge18bf522014-11-04 21:56:03 -0500655 int lbr_callstack_users;
656 int lbr_stack_state;
Kan Liang8b077e4a2018-06-05 08:38:46 -0700657 int log_id;
Yan, Zhenge18bf522014-11-04 21:56:03 -0500658};
659
Peter Zijlstrac1d6f422011-12-06 14:07:15 +0100660#define x86_add_quirk(func_) \
661do { \
662 static struct x86_pmu_quirk __quirk __initdata = { \
663 .func = func_, \
664 }; \
665 __quirk.next = x86_pmu.quirks; \
666 x86_pmu.quirks = &__quirk; \
667} while (0)
668
Stephane Eranian9a5e3fb2014-11-17 20:06:53 +0100669/*
670 * x86_pmu flags
671 */
672#define PMU_FL_NO_HT_SHARING 0x1 /* no hyper-threading resource sharing */
673#define PMU_FL_HAS_RSP_1 0x2 /* has 2 equivalent offcore_rsp regs */
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100674#define PMU_FL_EXCL_CNTRS 0x4 /* has exclusive counter requirements */
Stephane Eranianb37609c2014-11-17 20:07:04 +0100675#define PMU_FL_EXCL_ENABLED 0x8 /* exclusive counter active */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300676
Stephane Eranian3a54aaa2013-01-24 16:10:26 +0100677#define EVENT_VAR(_id) event_attr_##_id
678#define EVENT_PTR(_id) &event_attr_##_id.attr.attr
679
680#define EVENT_ATTR(_name, _id) \
681static struct perf_pmu_events_attr EVENT_VAR(_id) = { \
682 .attr = __ATTR(_name, 0444, events_sysfs_show, NULL), \
683 .id = PERF_COUNT_HW_##_id, \
684 .event_str = NULL, \
685};
686
687#define EVENT_ATTR_STR(_name, v, str) \
688static struct perf_pmu_events_attr event_attr_##v = { \
689 .attr = __ATTR(_name, 0444, events_sysfs_show, NULL), \
690 .id = 0, \
691 .event_str = str, \
692};
693
Andi Kleenfc07e9f2016-05-19 17:09:56 -0700694#define EVENT_ATTR_STR_HT(_name, v, noht, ht) \
695static struct perf_pmu_events_ht_attr event_attr_##v = { \
696 .attr = __ATTR(_name, 0444, events_ht_sysfs_show, NULL),\
697 .id = 0, \
698 .event_str_noht = noht, \
699 .event_str_ht = ht, \
700}
701
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300702extern struct x86_pmu x86_pmu __read_mostly;
703
Yan, Zhenge9d7f7cd2014-11-04 21:56:00 -0500704static inline bool x86_pmu_has_lbr_callstack(void)
705{
706 return x86_pmu.lbr_sel_map &&
707 x86_pmu.lbr_sel_map[PERF_SAMPLE_BRANCH_CALL_STACK_SHIFT] > 0;
708}
709
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300710DECLARE_PER_CPU(struct cpu_hw_events, cpu_hw_events);
711
712int x86_perf_event_set_period(struct perf_event *event);
713
714/*
715 * Generalized hw caching related hw_event table, filled
716 * in on a per model basis. A value of 0 means
717 * 'not supported', -1 means 'hw_event makes no sense on
718 * this CPU', any other value means the raw hw_event
719 * ID.
720 */
721
722#define C(x) PERF_COUNT_HW_CACHE_##x
723
724extern u64 __read_mostly hw_cache_event_ids
725 [PERF_COUNT_HW_CACHE_MAX]
726 [PERF_COUNT_HW_CACHE_OP_MAX]
727 [PERF_COUNT_HW_CACHE_RESULT_MAX];
728extern u64 __read_mostly hw_cache_extra_regs
729 [PERF_COUNT_HW_CACHE_MAX]
730 [PERF_COUNT_HW_CACHE_OP_MAX]
731 [PERF_COUNT_HW_CACHE_RESULT_MAX];
732
733u64 x86_perf_event_update(struct perf_event *event);
734
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300735static inline unsigned int x86_pmu_config_addr(int index)
736{
Jacob Shin4c1fd172013-02-06 11:26:27 -0600737 return x86_pmu.eventsel + (x86_pmu.addr_offset ?
738 x86_pmu.addr_offset(index, true) : index);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300739}
740
741static inline unsigned int x86_pmu_event_addr(int index)
742{
Jacob Shin4c1fd172013-02-06 11:26:27 -0600743 return x86_pmu.perfctr + (x86_pmu.addr_offset ?
744 x86_pmu.addr_offset(index, false) : index);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300745}
746
Jacob Shin0fbdad02013-02-06 11:26:28 -0600747static inline int x86_pmu_rdpmc_index(int index)
748{
749 return x86_pmu.rdpmc_index ? x86_pmu.rdpmc_index(index) : index;
750}
751
Alexander Shishkin48070342015-01-14 14:18:20 +0200752int x86_add_exclusive(unsigned int what);
753
754void x86_del_exclusive(unsigned int what);
755
Alexander Shishkin6b099d92015-06-11 15:13:56 +0300756int x86_reserve_hardware(void);
757
758void x86_release_hardware(void);
759
Andi Kleenb00233b2017-08-22 11:52:01 -0700760int x86_pmu_max_precise(void);
761
Alexander Shishkin48070342015-01-14 14:18:20 +0200762void hw_perf_lbr_event_destroy(struct perf_event *event);
763
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300764int x86_setup_perfctr(struct perf_event *event);
765
766int x86_pmu_hw_config(struct perf_event *event);
767
768void x86_pmu_disable_all(void);
769
770static inline void __x86_pmu_enable_event(struct hw_perf_event *hwc,
771 u64 enable_mask)
772{
Joerg Roedel1018faa2012-02-29 14:57:32 +0100773 u64 disable_mask = __this_cpu_read(cpu_hw_events.perf_ctr_virt_mask);
774
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300775 if (hwc->extra_reg.reg)
776 wrmsrl(hwc->extra_reg.reg, hwc->extra_reg.config);
Joerg Roedel1018faa2012-02-29 14:57:32 +0100777 wrmsrl(hwc->config_base, (hwc->config | enable_mask) & ~disable_mask);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300778}
779
780void x86_pmu_enable_all(int added);
781
Peter Zijlstrab371b592015-05-21 10:57:13 +0200782int perf_assign_events(struct event_constraint **constraints, int n,
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200783 int wmin, int wmax, int gpmax, int *assign);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300784int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign);
785
786void x86_pmu_stop(struct perf_event *event, int flags);
787
788static inline void x86_pmu_disable_event(struct perf_event *event)
789{
790 struct hw_perf_event *hwc = &event->hw;
791
792 wrmsrl(hwc->config_base, hwc->config);
793}
794
795void x86_pmu_enable_event(struct perf_event *event);
796
797int x86_pmu_handle_irq(struct pt_regs *regs);
798
799extern struct event_constraint emptyconstraint;
800
801extern struct event_constraint unconstrained;
802
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100803static inline bool kernel_ip(unsigned long ip)
804{
805#ifdef CONFIG_X86_32
806 return ip > PAGE_OFFSET;
807#else
808 return (long)ip < 0;
809#endif
810}
811
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +0200812/*
813 * Not all PMUs provide the right context information to place the reported IP
814 * into full context. Specifically segment registers are typically not
815 * supplied.
816 *
817 * Assuming the address is a linear address (it is for IBS), we fake the CS and
818 * vm86 mode using the known zero-based code segment and 'fix up' the registers
819 * to reflect this.
820 *
821 * Intel PEBS/LBR appear to typically provide the effective address, nothing
822 * much we can do about that but pray and treat it like a linear address.
823 */
824static inline void set_linear_ip(struct pt_regs *regs, unsigned long ip)
825{
826 regs->cs = kernel_ip(ip) ? __KERNEL_CS : __USER_CS;
827 if (regs->flags & X86_VM_MASK)
828 regs->flags ^= (PERF_EFLAGS_VM | X86_VM_MASK);
829 regs->ip = ip;
830}
831
Jiri Olsa0bf79d42012-10-10 14:53:14 +0200832ssize_t x86_event_sysfs_show(char *page, u64 config, u64 event);
Jiri Olsa20550a42012-10-10 14:53:15 +0200833ssize_t intel_event_sysfs_show(char *page, u64 config);
Jiri Olsa43c032f2012-10-10 14:53:13 +0200834
Andi Kleen47732d82015-06-29 14:22:13 -0700835struct attribute **merge_attr(struct attribute **a, struct attribute **b);
836
Huang Ruia49ac9f2016-03-25 11:18:25 +0800837ssize_t events_sysfs_show(struct device *dev, struct device_attribute *attr,
838 char *page);
Andi Kleenfc07e9f2016-05-19 17:09:56 -0700839ssize_t events_ht_sysfs_show(struct device *dev, struct device_attribute *attr,
840 char *page);
Huang Ruia49ac9f2016-03-25 11:18:25 +0800841
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300842#ifdef CONFIG_CPU_SUP_AMD
843
844int amd_pmu_init(void);
845
846#else /* CONFIG_CPU_SUP_AMD */
847
848static inline int amd_pmu_init(void)
849{
850 return 0;
851}
852
853#endif /* CONFIG_CPU_SUP_AMD */
854
855#ifdef CONFIG_CPU_SUP_INTEL
856
Alexander Shishkin48070342015-01-14 14:18:20 +0200857static inline bool intel_pmu_has_bts(struct perf_event *event)
858{
859 if (event->attr.config == PERF_COUNT_HW_BRANCH_INSTRUCTIONS &&
860 !event->attr.freq && event->hw.sample_period == 1)
861 return true;
862
863 return false;
864}
865
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300866int intel_pmu_save_and_restart(struct perf_event *event);
867
868struct event_constraint *
Stephane Eranian79cba822014-11-17 20:06:56 +0100869x86_get_event_constraints(struct cpu_hw_events *cpuc, int idx,
870 struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300871
872struct intel_shared_regs *allocate_shared_regs(int cpu);
873
874int intel_pmu_init(void);
875
876void init_debug_store_on_cpu(int cpu);
877
878void fini_debug_store_on_cpu(int cpu);
879
880void release_ds_buffers(void);
881
882void reserve_ds_buffers(void);
883
884extern struct event_constraint bts_constraint;
885
886void intel_pmu_enable_bts(u64 config);
887
888void intel_pmu_disable_bts(void);
889
890int intel_pmu_drain_bts_buffer(void);
891
892extern struct event_constraint intel_core2_pebs_event_constraints[];
893
894extern struct event_constraint intel_atom_pebs_event_constraints[];
895
Yan, Zheng1fa64182013-07-18 17:02:24 +0800896extern struct event_constraint intel_slm_pebs_event_constraints[];
897
Kan Liang8b92c3a2016-04-15 00:42:47 -0700898extern struct event_constraint intel_glm_pebs_event_constraints[];
899
Kan Liangdd0b06b2017-07-12 09:44:23 -0400900extern struct event_constraint intel_glp_pebs_event_constraints[];
901
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300902extern struct event_constraint intel_nehalem_pebs_event_constraints[];
903
904extern struct event_constraint intel_westmere_pebs_event_constraints[];
905
906extern struct event_constraint intel_snb_pebs_event_constraints[];
907
Stephane Eranian20a36e32012-09-11 01:07:01 +0200908extern struct event_constraint intel_ivb_pebs_event_constraints[];
909
Andi Kleen30443182013-06-17 17:36:49 -0700910extern struct event_constraint intel_hsw_pebs_event_constraints[];
911
Stephane Eranianb3e62462016-03-03 20:50:42 +0100912extern struct event_constraint intel_bdw_pebs_event_constraints[];
913
Andi Kleen9a92e162015-05-10 12:22:44 -0700914extern struct event_constraint intel_skl_pebs_event_constraints[];
915
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300916struct event_constraint *intel_pebs_constraints(struct perf_event *event);
917
Peter Zijlstra68f70822016-07-06 18:02:43 +0200918void intel_pmu_pebs_add(struct perf_event *event);
919
920void intel_pmu_pebs_del(struct perf_event *event);
921
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300922void intel_pmu_pebs_enable(struct perf_event *event);
923
924void intel_pmu_pebs_disable(struct perf_event *event);
925
926void intel_pmu_pebs_enable_all(void);
927
928void intel_pmu_pebs_disable_all(void);
929
Yan, Zheng9c964ef2015-05-06 15:33:51 -0400930void intel_pmu_pebs_sched_task(struct perf_event_context *ctx, bool sched_in);
931
Kan Liang5bee2cc2018-02-12 14:20:33 -0800932void intel_pmu_auto_reload_read(struct perf_event *event);
933
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300934void intel_ds_init(void);
935
Yan, Zheng2a0ad3b2014-11-04 21:55:59 -0500936void intel_pmu_lbr_sched_task(struct perf_event_context *ctx, bool sched_in);
937
David Carrillo-Cisneros19fc9dd2016-06-21 11:31:11 -0700938u64 lbr_from_signext_quirk_wr(u64 val);
939
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300940void intel_pmu_lbr_reset(void);
941
Peter Zijlstra68f70822016-07-06 18:02:43 +0200942void intel_pmu_lbr_add(struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300943
Peter Zijlstra68f70822016-07-06 18:02:43 +0200944void intel_pmu_lbr_del(struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300945
Andi Kleen1a78d932015-03-20 10:11:23 -0700946void intel_pmu_lbr_enable_all(bool pmi);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300947
948void intel_pmu_lbr_disable_all(void);
949
950void intel_pmu_lbr_read(void);
951
952void intel_pmu_lbr_init_core(void);
953
954void intel_pmu_lbr_init_nhm(void);
955
956void intel_pmu_lbr_init_atom(void);
957
Kan Liangf21d5ad2016-04-15 00:53:45 -0700958void intel_pmu_lbr_init_slm(void);
959
Stephane Eranianc5cc2cd2012-02-09 23:20:55 +0100960void intel_pmu_lbr_init_snb(void);
961
Yan, Zhenge9d7f7cd2014-11-04 21:56:00 -0500962void intel_pmu_lbr_init_hsw(void);
963
Andi Kleen9a92e162015-05-10 12:22:44 -0700964void intel_pmu_lbr_init_skl(void);
965
Harish Chegondi1e7b9392015-12-07 14:28:18 -0800966void intel_pmu_lbr_init_knl(void);
967
Andi Kleene17dc652016-03-01 14:25:24 -0800968void intel_pmu_pebs_data_source_nhm(void);
969
Andi Kleen6ae5fa62017-08-16 15:21:54 -0700970void intel_pmu_pebs_data_source_skl(bool pmem);
971
Stephane Eranian60ce0fb2012-02-09 23:20:57 +0100972int intel_pmu_setup_lbr_filter(struct perf_event *event);
973
Alexander Shishkin52ca9ce2015-01-30 12:39:52 +0200974void intel_pt_interrupt(void);
975
Alexander Shishkin80623822015-01-30 12:40:35 +0200976int intel_bts_interrupt(void);
977
978void intel_bts_enable_local(void);
979
980void intel_bts_disable_local(void);
981
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300982int p4_pmu_init(void);
983
984int p6_pmu_init(void);
985
Vince Weavere717bf42012-09-26 14:12:52 -0400986int knc_pmu_init(void);
987
Stephane Eranianb37609c2014-11-17 20:07:04 +0100988static inline int is_ht_workaround_enabled(void)
989{
990 return !!(x86_pmu.flags & PMU_FL_EXCL_ENABLED);
991}
Andi Kleen47732d82015-06-29 14:22:13 -0700992
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300993#else /* CONFIG_CPU_SUP_INTEL */
994
995static inline void reserve_ds_buffers(void)
996{
997}
998
999static inline void release_ds_buffers(void)
1000{
1001}
1002
1003static inline int intel_pmu_init(void)
1004{
1005 return 0;
1006}
1007
1008static inline struct intel_shared_regs *allocate_shared_regs(int cpu)
1009{
1010 return NULL;
1011}
1012
Peter Zijlstracc1790c2015-05-21 10:57:17 +02001013static inline int is_ht_workaround_enabled(void)
1014{
1015 return 0;
1016}
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001017#endif /* CONFIG_CPU_SUP_INTEL */