blob: 0f15e238210944ef1667b4b819663f968aefb239 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Avi Kivitye4956062007-06-28 14:15:57 -040022
Avi Kivityedf88412007-12-16 11:02:48 +020023#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080024#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020025#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080026#include <linux/mm.h>
27#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040028#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020029#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070030#include <linux/mod_devicetable.h>
Steven Rostedt (Red Hat)af658dc2015-04-29 14:36:05 -040031#include <linux/trace_events.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040033#include <linux/tboot.h>
Jan Kiszkaf41245002014-03-07 20:03:13 +010034#include <linux/hrtimer.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030035#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030036#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040037
Avi Kivity6aa8b732006-12-10 02:21:36 -080038#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080039#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020040#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020041#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080042#include <asm/mce.h>
Ingo Molnar952f07e2015-04-26 16:56:05 +020043#include <asm/fpu/internal.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020044#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010045#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080046#include <asm/kexec.h>
Radim Krčmářdab20872015-02-09 22:44:07 +010047#include <asm/apic.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080048
Marcelo Tosatti229456f2009-06-17 09:22:14 -030049#include "trace.h"
Wei Huang25462f72015-06-19 15:45:05 +020050#include "pmu.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030051
Avi Kivity4ecac3f2008-05-13 13:23:38 +030052#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040053#define __ex_clear(x, reg) \
54 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030055
Avi Kivity6aa8b732006-12-10 02:21:36 -080056MODULE_AUTHOR("Qumranet");
57MODULE_LICENSE("GPL");
58
Josh Triplette9bda3b2012-03-20 23:33:51 -070059static const struct x86_cpu_id vmx_cpu_id[] = {
60 X86_FEATURE_MATCH(X86_FEATURE_VMX),
61 {}
62};
63MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
64
Rusty Russell476bc002012-01-13 09:32:18 +103065static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020066module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080067
Rusty Russell476bc002012-01-13 09:32:18 +103068static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020069module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020070
Rusty Russell476bc002012-01-13 09:32:18 +103071static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020072module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080073
Rusty Russell476bc002012-01-13 09:32:18 +103074static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070075module_param_named(unrestricted_guest,
76 enable_unrestricted_guest, bool, S_IRUGO);
77
Xudong Hao83c3a332012-05-28 19:33:35 +080078static bool __read_mostly enable_ept_ad_bits = 1;
79module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
80
Avi Kivitya27685c2012-06-12 20:30:18 +030081static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020082module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030083
Rusty Russell476bc002012-01-13 09:32:18 +103084static bool __read_mostly vmm_exclusive = 1;
Dongxiao Xub923e622010-05-11 18:29:45 +080085module_param(vmm_exclusive, bool, S_IRUGO);
86
Rusty Russell476bc002012-01-13 09:32:18 +103087static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030088module_param(fasteoi, bool, S_IRUGO);
89
Yang Zhang5a717852013-04-11 19:25:16 +080090static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080091module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080092
Abel Gordonabc4fc52013-04-18 14:35:25 +030093static bool __read_mostly enable_shadow_vmcs = 1;
94module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030095/*
96 * If nested=1, nested virtualization is supported, i.e., guests may use
97 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
98 * use VMX instructions.
99 */
Rusty Russell476bc002012-01-13 09:32:18 +1030100static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300101module_param(nested, bool, S_IRUGO);
102
Wanpeng Li20300092014-12-02 19:14:59 +0800103static u64 __read_mostly host_xss;
104
Kai Huang843e4332015-01-28 10:54:28 +0800105static bool __read_mostly enable_pml = 1;
106module_param_named(pml, enable_pml, bool, S_IRUGO);
107
Gleb Natapov50378782013-02-04 16:00:28 +0200108#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
109#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200110#define KVM_VM_CR0_ALWAYS_ON \
111 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200112#define KVM_CR4_GUEST_OWNED_BITS \
113 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Andy Lutomirski52ce3c22014-10-07 17:16:21 -0700114 | X86_CR4_OSXMMEXCPT | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200115
Avi Kivitycdc0e242009-12-06 17:21:14 +0200116#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
117#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
118
Avi Kivity78ac8b42010-04-08 18:19:35 +0300119#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
120
Jan Kiszkaf41245002014-03-07 20:03:13 +0100121#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
122
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800123/*
124 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
125 * ple_gap: upper bound on the amount of time between two successive
126 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500127 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800128 * ple_window: upper bound on the amount of time a guest is allowed to execute
129 * in a PAUSE loop. Tests indicate that most spinlocks are held for
130 * less than 2^12 cycles
131 * Time is measured based on a counter that runs at the same rate as the TSC,
132 * refer SDM volume 3b section 21.6.13 & 22.1.3.
133 */
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200134#define KVM_VMX_DEFAULT_PLE_GAP 128
135#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
136#define KVM_VMX_DEFAULT_PLE_WINDOW_GROW 2
137#define KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK 0
138#define KVM_VMX_DEFAULT_PLE_WINDOW_MAX \
139 INT_MAX / KVM_VMX_DEFAULT_PLE_WINDOW_GROW
140
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800141static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
142module_param(ple_gap, int, S_IRUGO);
143
144static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
145module_param(ple_window, int, S_IRUGO);
146
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200147/* Default doubles per-vcpu window every exit. */
148static int ple_window_grow = KVM_VMX_DEFAULT_PLE_WINDOW_GROW;
149module_param(ple_window_grow, int, S_IRUGO);
150
151/* Default resets per-vcpu window every exit to ple_window. */
152static int ple_window_shrink = KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK;
153module_param(ple_window_shrink, int, S_IRUGO);
154
155/* Default is to compute the maximum so we can never overflow. */
156static int ple_window_actual_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
157static int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
158module_param(ple_window_max, int, S_IRUGO);
159
Avi Kivity83287ea422012-09-16 15:10:57 +0300160extern const ulong vmx_return;
161
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200162#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300163#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300164
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400165struct vmcs {
166 u32 revision_id;
167 u32 abort;
168 char data[0];
169};
170
Nadav Har'Eld462b812011-05-24 15:26:10 +0300171/*
172 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
173 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
174 * loaded on this CPU (so we can clear them if the CPU goes down).
175 */
176struct loaded_vmcs {
177 struct vmcs *vmcs;
178 int cpu;
179 int launched;
180 struct list_head loaded_vmcss_on_cpu_link;
181};
182
Avi Kivity26bb0982009-09-07 11:14:12 +0300183struct shared_msr_entry {
184 unsigned index;
185 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200186 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300187};
188
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300189/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300190 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
191 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
192 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
193 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
194 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
195 * More than one of these structures may exist, if L1 runs multiple L2 guests.
196 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
197 * underlying hardware which will be used to run L2.
198 * This structure is packed to ensure that its layout is identical across
199 * machines (necessary for live migration).
200 * If there are changes in this struct, VMCS12_REVISION must be changed.
201 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300202typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300203struct __packed vmcs12 {
204 /* According to the Intel spec, a VMCS region must start with the
205 * following two fields. Then follow implementation-specific data.
206 */
207 u32 revision_id;
208 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300209
Nadav Har'El27d6c862011-05-25 23:06:59 +0300210 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
211 u32 padding[7]; /* room for future expansion */
212
Nadav Har'El22bd0352011-05-25 23:05:57 +0300213 u64 io_bitmap_a;
214 u64 io_bitmap_b;
215 u64 msr_bitmap;
216 u64 vm_exit_msr_store_addr;
217 u64 vm_exit_msr_load_addr;
218 u64 vm_entry_msr_load_addr;
219 u64 tsc_offset;
220 u64 virtual_apic_page_addr;
221 u64 apic_access_addr;
Wincy Van705699a2015-02-03 23:58:17 +0800222 u64 posted_intr_desc_addr;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300223 u64 ept_pointer;
Wincy Van608406e2015-02-03 23:57:51 +0800224 u64 eoi_exit_bitmap0;
225 u64 eoi_exit_bitmap1;
226 u64 eoi_exit_bitmap2;
227 u64 eoi_exit_bitmap3;
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800228 u64 xss_exit_bitmap;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300229 u64 guest_physical_address;
230 u64 vmcs_link_pointer;
231 u64 guest_ia32_debugctl;
232 u64 guest_ia32_pat;
233 u64 guest_ia32_efer;
234 u64 guest_ia32_perf_global_ctrl;
235 u64 guest_pdptr0;
236 u64 guest_pdptr1;
237 u64 guest_pdptr2;
238 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100239 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300240 u64 host_ia32_pat;
241 u64 host_ia32_efer;
242 u64 host_ia32_perf_global_ctrl;
243 u64 padding64[8]; /* room for future expansion */
244 /*
245 * To allow migration of L1 (complete with its L2 guests) between
246 * machines of different natural widths (32 or 64 bit), we cannot have
247 * unsigned long fields with no explict size. We use u64 (aliased
248 * natural_width) instead. Luckily, x86 is little-endian.
249 */
250 natural_width cr0_guest_host_mask;
251 natural_width cr4_guest_host_mask;
252 natural_width cr0_read_shadow;
253 natural_width cr4_read_shadow;
254 natural_width cr3_target_value0;
255 natural_width cr3_target_value1;
256 natural_width cr3_target_value2;
257 natural_width cr3_target_value3;
258 natural_width exit_qualification;
259 natural_width guest_linear_address;
260 natural_width guest_cr0;
261 natural_width guest_cr3;
262 natural_width guest_cr4;
263 natural_width guest_es_base;
264 natural_width guest_cs_base;
265 natural_width guest_ss_base;
266 natural_width guest_ds_base;
267 natural_width guest_fs_base;
268 natural_width guest_gs_base;
269 natural_width guest_ldtr_base;
270 natural_width guest_tr_base;
271 natural_width guest_gdtr_base;
272 natural_width guest_idtr_base;
273 natural_width guest_dr7;
274 natural_width guest_rsp;
275 natural_width guest_rip;
276 natural_width guest_rflags;
277 natural_width guest_pending_dbg_exceptions;
278 natural_width guest_sysenter_esp;
279 natural_width guest_sysenter_eip;
280 natural_width host_cr0;
281 natural_width host_cr3;
282 natural_width host_cr4;
283 natural_width host_fs_base;
284 natural_width host_gs_base;
285 natural_width host_tr_base;
286 natural_width host_gdtr_base;
287 natural_width host_idtr_base;
288 natural_width host_ia32_sysenter_esp;
289 natural_width host_ia32_sysenter_eip;
290 natural_width host_rsp;
291 natural_width host_rip;
292 natural_width paddingl[8]; /* room for future expansion */
293 u32 pin_based_vm_exec_control;
294 u32 cpu_based_vm_exec_control;
295 u32 exception_bitmap;
296 u32 page_fault_error_code_mask;
297 u32 page_fault_error_code_match;
298 u32 cr3_target_count;
299 u32 vm_exit_controls;
300 u32 vm_exit_msr_store_count;
301 u32 vm_exit_msr_load_count;
302 u32 vm_entry_controls;
303 u32 vm_entry_msr_load_count;
304 u32 vm_entry_intr_info_field;
305 u32 vm_entry_exception_error_code;
306 u32 vm_entry_instruction_len;
307 u32 tpr_threshold;
308 u32 secondary_vm_exec_control;
309 u32 vm_instruction_error;
310 u32 vm_exit_reason;
311 u32 vm_exit_intr_info;
312 u32 vm_exit_intr_error_code;
313 u32 idt_vectoring_info_field;
314 u32 idt_vectoring_error_code;
315 u32 vm_exit_instruction_len;
316 u32 vmx_instruction_info;
317 u32 guest_es_limit;
318 u32 guest_cs_limit;
319 u32 guest_ss_limit;
320 u32 guest_ds_limit;
321 u32 guest_fs_limit;
322 u32 guest_gs_limit;
323 u32 guest_ldtr_limit;
324 u32 guest_tr_limit;
325 u32 guest_gdtr_limit;
326 u32 guest_idtr_limit;
327 u32 guest_es_ar_bytes;
328 u32 guest_cs_ar_bytes;
329 u32 guest_ss_ar_bytes;
330 u32 guest_ds_ar_bytes;
331 u32 guest_fs_ar_bytes;
332 u32 guest_gs_ar_bytes;
333 u32 guest_ldtr_ar_bytes;
334 u32 guest_tr_ar_bytes;
335 u32 guest_interruptibility_info;
336 u32 guest_activity_state;
337 u32 guest_sysenter_cs;
338 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100339 u32 vmx_preemption_timer_value;
340 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300341 u16 virtual_processor_id;
Wincy Van705699a2015-02-03 23:58:17 +0800342 u16 posted_intr_nv;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300343 u16 guest_es_selector;
344 u16 guest_cs_selector;
345 u16 guest_ss_selector;
346 u16 guest_ds_selector;
347 u16 guest_fs_selector;
348 u16 guest_gs_selector;
349 u16 guest_ldtr_selector;
350 u16 guest_tr_selector;
Wincy Van608406e2015-02-03 23:57:51 +0800351 u16 guest_intr_status;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300352 u16 host_es_selector;
353 u16 host_cs_selector;
354 u16 host_ss_selector;
355 u16 host_ds_selector;
356 u16 host_fs_selector;
357 u16 host_gs_selector;
358 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300359};
360
361/*
362 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
363 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
364 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
365 */
366#define VMCS12_REVISION 0x11e57ed0
367
368/*
369 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
370 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
371 * current implementation, 4K are reserved to avoid future complications.
372 */
373#define VMCS12_SIZE 0x1000
374
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300375/* Used to remember the last vmcs02 used for some recently used vmcs12s */
376struct vmcs02_list {
377 struct list_head list;
378 gpa_t vmptr;
379 struct loaded_vmcs vmcs02;
380};
381
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300382/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300383 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
384 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
385 */
386struct nested_vmx {
387 /* Has the level1 guest done vmxon? */
388 bool vmxon;
Bandan Das3573e222014-05-06 02:19:16 -0400389 gpa_t vmxon_ptr;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300390
391 /* The guest-physical address of the current VMCS L1 keeps for L2 */
392 gpa_t current_vmptr;
393 /* The host-usable pointer to the above */
394 struct page *current_vmcs12_page;
395 struct vmcs12 *current_vmcs12;
Abel Gordon8de48832013-04-18 14:37:25 +0300396 struct vmcs *current_shadow_vmcs;
Abel Gordon012f83c2013-04-18 14:39:25 +0300397 /*
398 * Indicates if the shadow vmcs must be updated with the
399 * data hold by vmcs12
400 */
401 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300402
403 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
404 struct list_head vmcs02_pool;
405 int vmcs02_num;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300406 u64 vmcs01_tsc_offset;
Nadav Har'El644d7112011-05-25 23:12:35 +0300407 /* L2 must run next, and mustn't decide to exit to L1. */
408 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300409 /*
410 * Guest pages referred to in vmcs02 with host-physical pointers, so
411 * we must keep them pinned while L2 runs.
412 */
413 struct page *apic_access_page;
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800414 struct page *virtual_apic_page;
Wincy Van705699a2015-02-03 23:58:17 +0800415 struct page *pi_desc_page;
416 struct pi_desc *pi_desc;
417 bool pi_pending;
418 u16 posted_intr_nv;
Nadav Har'Elb3897a42013-07-08 19:12:35 +0800419 u64 msr_ia32_feature_control;
Jan Kiszkaf41245002014-03-07 20:03:13 +0100420
421 struct hrtimer preemption_timer;
422 bool preemption_timer_expired;
Jan Kiszka2996fca2014-06-16 13:59:43 +0200423
424 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
425 u64 vmcs01_debugctl;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800426
427 u32 nested_vmx_procbased_ctls_low;
428 u32 nested_vmx_procbased_ctls_high;
429 u32 nested_vmx_true_procbased_ctls_low;
430 u32 nested_vmx_secondary_ctls_low;
431 u32 nested_vmx_secondary_ctls_high;
432 u32 nested_vmx_pinbased_ctls_low;
433 u32 nested_vmx_pinbased_ctls_high;
434 u32 nested_vmx_exit_ctls_low;
435 u32 nested_vmx_exit_ctls_high;
436 u32 nested_vmx_true_exit_ctls_low;
437 u32 nested_vmx_entry_ctls_low;
438 u32 nested_vmx_entry_ctls_high;
439 u32 nested_vmx_true_entry_ctls_low;
440 u32 nested_vmx_misc_low;
441 u32 nested_vmx_misc_high;
442 u32 nested_vmx_ept_caps;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300443};
444
Yang Zhang01e439b2013-04-11 19:25:12 +0800445#define POSTED_INTR_ON 0
446/* Posted-Interrupt Descriptor */
447struct pi_desc {
448 u32 pir[8]; /* Posted interrupt requested */
449 u32 control; /* bit 0 of control is outstanding notification bit */
450 u32 rsvd[7];
451} __aligned(64);
452
Yang Zhanga20ed542013-04-11 19:25:15 +0800453static bool pi_test_and_set_on(struct pi_desc *pi_desc)
454{
455 return test_and_set_bit(POSTED_INTR_ON,
456 (unsigned long *)&pi_desc->control);
457}
458
459static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
460{
461 return test_and_clear_bit(POSTED_INTR_ON,
462 (unsigned long *)&pi_desc->control);
463}
464
465static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
466{
467 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
468}
469
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400470struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000471 struct kvm_vcpu vcpu;
Avi Kivity313dbd492008-07-17 18:04:30 +0300472 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300473 u8 fail;
Avi Kivity9d58b932011-03-07 16:52:07 +0200474 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300475 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200476 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200477 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300478 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400479 int nmsrs;
480 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800481 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400482#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300483 u64 msr_host_kernel_gs_base;
484 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400485#endif
Gleb Natapov2961e8762013-11-25 15:37:13 +0200486 u32 vm_entry_controls_shadow;
487 u32 vm_exit_controls_shadow;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300488 /*
489 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
490 * non-nested (L1) guest, it always points to vmcs01. For a nested
491 * guest (L2), it points to a different VMCS.
492 */
493 struct loaded_vmcs vmcs01;
494 struct loaded_vmcs *loaded_vmcs;
495 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300496 struct msr_autoload {
497 unsigned nr;
498 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
499 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
500 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400501 struct {
502 int loaded;
503 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300504#ifdef CONFIG_X86_64
505 u16 ds_sel, es_sel;
506#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200507 int gs_ldt_reload_needed;
508 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000509 u64 msr_host_bndcfgs;
Andy Lutomirskid974baa2014-10-08 09:02:13 -0700510 unsigned long vmcs_host_cr4; /* May not match real cr4 */
Mike Dayd77c26f2007-10-08 09:02:08 -0400511 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200512 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300513 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300514 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300515 struct kvm_segment segs[8];
516 } rmode;
517 struct {
518 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300519 struct kvm_save_segment {
520 u16 selector;
521 unsigned long base;
522 u32 limit;
523 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300524 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300525 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800526 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300527 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200528
529 /* Support for vnmi-less CPUs */
530 int soft_vnmi_blocked;
531 ktime_t entry_time;
532 s64 vnmi_blocked_time;
Andi Kleena0861c02009-06-08 17:37:09 +0800533 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800534
535 bool rdtscp_enabled;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300536
Yang Zhang01e439b2013-04-11 19:25:12 +0800537 /* Posted interrupt descriptor */
538 struct pi_desc pi_desc;
539
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300540 /* Support for a guest hypervisor (nested VMX) */
541 struct nested_vmx nested;
Radim Krčmářa7653ec2014-08-21 18:08:07 +0200542
543 /* Dynamic PLE window. */
544 int ple_window;
545 bool ple_window_dirty;
Kai Huang843e4332015-01-28 10:54:28 +0800546
547 /* Support for PML */
548#define PML_ENTITY_NUM 512
549 struct page *pml_pg;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400550};
551
Avi Kivity2fb92db2011-04-27 19:42:18 +0300552enum segment_cache_field {
553 SEG_FIELD_SEL = 0,
554 SEG_FIELD_BASE = 1,
555 SEG_FIELD_LIMIT = 2,
556 SEG_FIELD_AR = 3,
557
558 SEG_FIELD_NR = 4
559};
560
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400561static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
562{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000563 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400564}
565
Nadav Har'El22bd0352011-05-25 23:05:57 +0300566#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
567#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
568#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
569 [number##_HIGH] = VMCS12_OFFSET(name)+4
570
Abel Gordon4607c2d2013-04-18 14:35:55 +0300571
Bandan Dasfe2b2012014-04-21 15:20:14 -0400572static unsigned long shadow_read_only_fields[] = {
Abel Gordon4607c2d2013-04-18 14:35:55 +0300573 /*
574 * We do NOT shadow fields that are modified when L0
575 * traps and emulates any vmx instruction (e.g. VMPTRLD,
576 * VMXON...) executed by L1.
577 * For example, VM_INSTRUCTION_ERROR is read
578 * by L1 if a vmx instruction fails (part of the error path).
579 * Note the code assumes this logic. If for some reason
580 * we start shadowing these fields then we need to
581 * force a shadow sync when L0 emulates vmx instructions
582 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
583 * by nested_vmx_failValid)
584 */
585 VM_EXIT_REASON,
586 VM_EXIT_INTR_INFO,
587 VM_EXIT_INSTRUCTION_LEN,
588 IDT_VECTORING_INFO_FIELD,
589 IDT_VECTORING_ERROR_CODE,
590 VM_EXIT_INTR_ERROR_CODE,
591 EXIT_QUALIFICATION,
592 GUEST_LINEAR_ADDRESS,
593 GUEST_PHYSICAL_ADDRESS
594};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400595static int max_shadow_read_only_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300596 ARRAY_SIZE(shadow_read_only_fields);
597
Bandan Dasfe2b2012014-04-21 15:20:14 -0400598static unsigned long shadow_read_write_fields[] = {
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800599 TPR_THRESHOLD,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300600 GUEST_RIP,
601 GUEST_RSP,
602 GUEST_CR0,
603 GUEST_CR3,
604 GUEST_CR4,
605 GUEST_INTERRUPTIBILITY_INFO,
606 GUEST_RFLAGS,
607 GUEST_CS_SELECTOR,
608 GUEST_CS_AR_BYTES,
609 GUEST_CS_LIMIT,
610 GUEST_CS_BASE,
611 GUEST_ES_BASE,
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100612 GUEST_BNDCFGS,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300613 CR0_GUEST_HOST_MASK,
614 CR0_READ_SHADOW,
615 CR4_READ_SHADOW,
616 TSC_OFFSET,
617 EXCEPTION_BITMAP,
618 CPU_BASED_VM_EXEC_CONTROL,
619 VM_ENTRY_EXCEPTION_ERROR_CODE,
620 VM_ENTRY_INTR_INFO_FIELD,
621 VM_ENTRY_INSTRUCTION_LEN,
622 VM_ENTRY_EXCEPTION_ERROR_CODE,
623 HOST_FS_BASE,
624 HOST_GS_BASE,
625 HOST_FS_SELECTOR,
626 HOST_GS_SELECTOR
627};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400628static int max_shadow_read_write_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300629 ARRAY_SIZE(shadow_read_write_fields);
630
Mathias Krause772e0312012-08-30 01:30:19 +0200631static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300632 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
Wincy Van705699a2015-02-03 23:58:17 +0800633 FIELD(POSTED_INTR_NV, posted_intr_nv),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300634 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
635 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
636 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
637 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
638 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
639 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
640 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
641 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
Wincy Van608406e2015-02-03 23:57:51 +0800642 FIELD(GUEST_INTR_STATUS, guest_intr_status),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300643 FIELD(HOST_ES_SELECTOR, host_es_selector),
644 FIELD(HOST_CS_SELECTOR, host_cs_selector),
645 FIELD(HOST_SS_SELECTOR, host_ss_selector),
646 FIELD(HOST_DS_SELECTOR, host_ds_selector),
647 FIELD(HOST_FS_SELECTOR, host_fs_selector),
648 FIELD(HOST_GS_SELECTOR, host_gs_selector),
649 FIELD(HOST_TR_SELECTOR, host_tr_selector),
650 FIELD64(IO_BITMAP_A, io_bitmap_a),
651 FIELD64(IO_BITMAP_B, io_bitmap_b),
652 FIELD64(MSR_BITMAP, msr_bitmap),
653 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
654 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
655 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
656 FIELD64(TSC_OFFSET, tsc_offset),
657 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
658 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
Wincy Van705699a2015-02-03 23:58:17 +0800659 FIELD64(POSTED_INTR_DESC_ADDR, posted_intr_desc_addr),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300660 FIELD64(EPT_POINTER, ept_pointer),
Wincy Van608406e2015-02-03 23:57:51 +0800661 FIELD64(EOI_EXIT_BITMAP0, eoi_exit_bitmap0),
662 FIELD64(EOI_EXIT_BITMAP1, eoi_exit_bitmap1),
663 FIELD64(EOI_EXIT_BITMAP2, eoi_exit_bitmap2),
664 FIELD64(EOI_EXIT_BITMAP3, eoi_exit_bitmap3),
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800665 FIELD64(XSS_EXIT_BITMAP, xss_exit_bitmap),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300666 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
667 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
668 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
669 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
670 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
671 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
672 FIELD64(GUEST_PDPTR0, guest_pdptr0),
673 FIELD64(GUEST_PDPTR1, guest_pdptr1),
674 FIELD64(GUEST_PDPTR2, guest_pdptr2),
675 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100676 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300677 FIELD64(HOST_IA32_PAT, host_ia32_pat),
678 FIELD64(HOST_IA32_EFER, host_ia32_efer),
679 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
680 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
681 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
682 FIELD(EXCEPTION_BITMAP, exception_bitmap),
683 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
684 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
685 FIELD(CR3_TARGET_COUNT, cr3_target_count),
686 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
687 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
688 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
689 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
690 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
691 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
692 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
693 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
694 FIELD(TPR_THRESHOLD, tpr_threshold),
695 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
696 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
697 FIELD(VM_EXIT_REASON, vm_exit_reason),
698 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
699 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
700 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
701 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
702 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
703 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
704 FIELD(GUEST_ES_LIMIT, guest_es_limit),
705 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
706 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
707 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
708 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
709 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
710 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
711 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
712 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
713 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
714 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
715 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
716 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
717 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
718 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
719 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
720 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
721 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
722 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
723 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
724 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
725 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100726 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300727 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
728 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
729 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
730 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
731 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
732 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
733 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
734 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
735 FIELD(EXIT_QUALIFICATION, exit_qualification),
736 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
737 FIELD(GUEST_CR0, guest_cr0),
738 FIELD(GUEST_CR3, guest_cr3),
739 FIELD(GUEST_CR4, guest_cr4),
740 FIELD(GUEST_ES_BASE, guest_es_base),
741 FIELD(GUEST_CS_BASE, guest_cs_base),
742 FIELD(GUEST_SS_BASE, guest_ss_base),
743 FIELD(GUEST_DS_BASE, guest_ds_base),
744 FIELD(GUEST_FS_BASE, guest_fs_base),
745 FIELD(GUEST_GS_BASE, guest_gs_base),
746 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
747 FIELD(GUEST_TR_BASE, guest_tr_base),
748 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
749 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
750 FIELD(GUEST_DR7, guest_dr7),
751 FIELD(GUEST_RSP, guest_rsp),
752 FIELD(GUEST_RIP, guest_rip),
753 FIELD(GUEST_RFLAGS, guest_rflags),
754 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
755 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
756 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
757 FIELD(HOST_CR0, host_cr0),
758 FIELD(HOST_CR3, host_cr3),
759 FIELD(HOST_CR4, host_cr4),
760 FIELD(HOST_FS_BASE, host_fs_base),
761 FIELD(HOST_GS_BASE, host_gs_base),
762 FIELD(HOST_TR_BASE, host_tr_base),
763 FIELD(HOST_GDTR_BASE, host_gdtr_base),
764 FIELD(HOST_IDTR_BASE, host_idtr_base),
765 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
766 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
767 FIELD(HOST_RSP, host_rsp),
768 FIELD(HOST_RIP, host_rip),
769};
Nadav Har'El22bd0352011-05-25 23:05:57 +0300770
771static inline short vmcs_field_to_offset(unsigned long field)
772{
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +0100773 BUILD_BUG_ON(ARRAY_SIZE(vmcs_field_to_offset_table) > SHRT_MAX);
774
775 if (field >= ARRAY_SIZE(vmcs_field_to_offset_table) ||
776 vmcs_field_to_offset_table[field] == 0)
777 return -ENOENT;
778
Nadav Har'El22bd0352011-05-25 23:05:57 +0300779 return vmcs_field_to_offset_table[field];
780}
781
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300782static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
783{
784 return to_vmx(vcpu)->nested.current_vmcs12;
785}
786
787static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
788{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +0200789 struct page *page = kvm_vcpu_gfn_to_page(vcpu, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800790 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300791 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800792
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300793 return page;
794}
795
796static void nested_release_page(struct page *page)
797{
798 kvm_release_page_dirty(page);
799}
800
801static void nested_release_page_clean(struct page *page)
802{
803 kvm_release_page_clean(page);
804}
805
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300806static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Sheng Yang4e1096d2008-07-06 19:16:51 +0800807static u64 construct_eptp(unsigned long root_hpa);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +0800808static void kvm_cpu_vmxon(u64 addr);
809static void kvm_cpu_vmxoff(void);
Paolo Bonzini93c4adc2014-03-05 23:19:52 +0100810static bool vmx_mpx_supported(void);
Wanpeng Lif53cd632014-12-02 19:14:58 +0800811static bool vmx_xsaves_supported(void);
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +0200812static int vmx_cpu_uses_apicv(struct kvm_vcpu *vcpu);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200813static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300814static void vmx_set_segment(struct kvm_vcpu *vcpu,
815 struct kvm_segment *var, int seg);
816static void vmx_get_segment(struct kvm_vcpu *vcpu,
817 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200818static bool guest_state_valid(struct kvm_vcpu *vcpu);
819static u32 vmx_segment_access_rights(struct kvm_segment *var);
Yang Zhanga20ed542013-04-11 19:25:15 +0800820static void vmx_sync_pir_to_irr_dummy(struct kvm_vcpu *vcpu);
Abel Gordonc3114422013-04-18 14:38:55 +0300821static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
Abel Gordon16f5b902013-04-18 14:38:25 +0300822static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Tang Chena255d472014-09-16 18:41:58 +0800823static int alloc_identity_pagetable(struct kvm *kvm);
Avi Kivity75880a02007-06-20 11:20:04 +0300824
Avi Kivity6aa8b732006-12-10 02:21:36 -0800825static DEFINE_PER_CPU(struct vmcs *, vmxarea);
826static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300827/*
828 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
829 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
830 */
831static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity3444d7d2010-07-26 18:32:38 +0300832static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800833
Avi Kivity3e7c73e2009-02-24 21:46:19 +0200834static unsigned long *vmx_io_bitmap_a;
835static unsigned long *vmx_io_bitmap_b;
Avi Kivity58972972009-02-24 22:26:47 +0200836static unsigned long *vmx_msr_bitmap_legacy;
837static unsigned long *vmx_msr_bitmap_longmode;
Yang Zhang8d146952013-01-25 10:18:50 +0800838static unsigned long *vmx_msr_bitmap_legacy_x2apic;
839static unsigned long *vmx_msr_bitmap_longmode_x2apic;
Wincy Van3af18d92015-02-03 23:49:31 +0800840static unsigned long *vmx_msr_bitmap_nested;
Abel Gordon4607c2d2013-04-18 14:35:55 +0300841static unsigned long *vmx_vmread_bitmap;
842static unsigned long *vmx_vmwrite_bitmap;
He, Qingfdef3ad2007-04-30 09:45:24 +0300843
Avi Kivity110312c2010-12-21 12:54:20 +0200844static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200845static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200846
Sheng Yang2384d2b2008-01-17 15:14:33 +0800847static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
848static DEFINE_SPINLOCK(vmx_vpid_lock);
849
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300850static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800851 int size;
852 int order;
853 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300854 u32 pin_based_exec_ctrl;
855 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800856 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300857 u32 vmexit_ctrl;
858 u32 vmentry_ctrl;
859} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800860
Hannes Ederefff9e52008-11-28 17:02:06 +0100861static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800862 u32 ept;
863 u32 vpid;
864} vmx_capability;
865
Avi Kivity6aa8b732006-12-10 02:21:36 -0800866#define VMX_SEGMENT_FIELD(seg) \
867 [VCPU_SREG_##seg] = { \
868 .selector = GUEST_##seg##_SELECTOR, \
869 .base = GUEST_##seg##_BASE, \
870 .limit = GUEST_##seg##_LIMIT, \
871 .ar_bytes = GUEST_##seg##_AR_BYTES, \
872 }
873
Mathias Krause772e0312012-08-30 01:30:19 +0200874static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800875 unsigned selector;
876 unsigned base;
877 unsigned limit;
878 unsigned ar_bytes;
879} kvm_vmx_segment_fields[] = {
880 VMX_SEGMENT_FIELD(CS),
881 VMX_SEGMENT_FIELD(DS),
882 VMX_SEGMENT_FIELD(ES),
883 VMX_SEGMENT_FIELD(FS),
884 VMX_SEGMENT_FIELD(GS),
885 VMX_SEGMENT_FIELD(SS),
886 VMX_SEGMENT_FIELD(TR),
887 VMX_SEGMENT_FIELD(LDTR),
888};
889
Avi Kivity26bb0982009-09-07 11:14:12 +0300890static u64 host_efer;
891
Avi Kivity6de4f3a2009-05-31 22:58:47 +0300892static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
893
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300894/*
Brian Gerst8c065852010-07-17 09:03:26 -0400895 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300896 * away by decrementing the array size.
897 */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800898static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800899#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300900 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800901#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400902 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800903};
Avi Kivity6aa8b732006-12-10 02:21:36 -0800904
Gui Jianfeng31299942010-03-15 17:29:09 +0800905static inline bool is_page_fault(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800906{
907 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
908 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100909 (INTR_TYPE_HARD_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800910}
911
Gui Jianfeng31299942010-03-15 17:29:09 +0800912static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300913{
914 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
915 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100916 (INTR_TYPE_HARD_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300917}
918
Gui Jianfeng31299942010-03-15 17:29:09 +0800919static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500920{
921 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
922 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100923 (INTR_TYPE_HARD_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500924}
925
Gui Jianfeng31299942010-03-15 17:29:09 +0800926static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800927{
928 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
929 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
930}
931
Gui Jianfeng31299942010-03-15 17:29:09 +0800932static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +0800933{
934 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
935 INTR_INFO_VALID_MASK)) ==
936 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
937}
938
Gui Jianfeng31299942010-03-15 17:29:09 +0800939static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +0800940{
Sheng Yang04547152009-04-01 15:52:31 +0800941 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +0800942}
943
Gui Jianfeng31299942010-03-15 17:29:09 +0800944static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800945{
Sheng Yang04547152009-04-01 15:52:31 +0800946 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800947}
948
Paolo Bonzini35754c92015-07-29 12:05:37 +0200949static inline bool cpu_need_tpr_shadow(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800950{
Paolo Bonzini35754c92015-07-29 12:05:37 +0200951 return cpu_has_vmx_tpr_shadow() && lapic_in_kernel(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800952}
953
Gui Jianfeng31299942010-03-15 17:29:09 +0800954static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800955{
Sheng Yang04547152009-04-01 15:52:31 +0800956 return vmcs_config.cpu_based_exec_ctrl &
957 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800958}
959
Avi Kivity774ead32007-12-26 13:57:04 +0200960static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800961{
Sheng Yang04547152009-04-01 15:52:31 +0800962 return vmcs_config.cpu_based_2nd_exec_ctrl &
963 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
964}
965
Yang Zhang8d146952013-01-25 10:18:50 +0800966static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
967{
968 return vmcs_config.cpu_based_2nd_exec_ctrl &
969 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
970}
971
Yang Zhang83d4c282013-01-25 10:18:49 +0800972static inline bool cpu_has_vmx_apic_register_virt(void)
973{
974 return vmcs_config.cpu_based_2nd_exec_ctrl &
975 SECONDARY_EXEC_APIC_REGISTER_VIRT;
976}
977
Yang Zhangc7c9c562013-01-25 10:18:51 +0800978static inline bool cpu_has_vmx_virtual_intr_delivery(void)
979{
980 return vmcs_config.cpu_based_2nd_exec_ctrl &
981 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
982}
983
Yang Zhang01e439b2013-04-11 19:25:12 +0800984static inline bool cpu_has_vmx_posted_intr(void)
985{
Paolo Bonzinid6a858d2015-09-28 11:58:14 +0200986 return IS_ENABLED(CONFIG_X86_LOCAL_APIC) &&
987 vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
Yang Zhang01e439b2013-04-11 19:25:12 +0800988}
989
990static inline bool cpu_has_vmx_apicv(void)
991{
992 return cpu_has_vmx_apic_register_virt() &&
993 cpu_has_vmx_virtual_intr_delivery() &&
994 cpu_has_vmx_posted_intr();
995}
996
Sheng Yang04547152009-04-01 15:52:31 +0800997static inline bool cpu_has_vmx_flexpriority(void)
998{
999 return cpu_has_vmx_tpr_shadow() &&
1000 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +08001001}
1002
Marcelo Tosattie7997942009-06-11 12:07:40 -03001003static inline bool cpu_has_vmx_ept_execute_only(void)
1004{
Gui Jianfeng31299942010-03-15 17:29:09 +08001005 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001006}
1007
Marcelo Tosattie7997942009-06-11 12:07:40 -03001008static inline bool cpu_has_vmx_ept_2m_page(void)
1009{
Gui Jianfeng31299942010-03-15 17:29:09 +08001010 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001011}
1012
Sheng Yang878403b2010-01-05 19:02:29 +08001013static inline bool cpu_has_vmx_ept_1g_page(void)
1014{
Gui Jianfeng31299942010-03-15 17:29:09 +08001015 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +08001016}
1017
Sheng Yang4bc9b982010-06-02 14:05:24 +08001018static inline bool cpu_has_vmx_ept_4levels(void)
1019{
1020 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
1021}
1022
Xudong Hao83c3a332012-05-28 19:33:35 +08001023static inline bool cpu_has_vmx_ept_ad_bits(void)
1024{
1025 return vmx_capability.ept & VMX_EPT_AD_BIT;
1026}
1027
Gui Jianfeng31299942010-03-15 17:29:09 +08001028static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001029{
Gui Jianfeng31299942010-03-15 17:29:09 +08001030 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001031}
1032
Gui Jianfeng31299942010-03-15 17:29:09 +08001033static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001034{
Gui Jianfeng31299942010-03-15 17:29:09 +08001035 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001036}
1037
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001038static inline bool cpu_has_vmx_invvpid_single(void)
1039{
1040 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
1041}
1042
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001043static inline bool cpu_has_vmx_invvpid_global(void)
1044{
1045 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
1046}
1047
Gui Jianfeng31299942010-03-15 17:29:09 +08001048static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001049{
Sheng Yang04547152009-04-01 15:52:31 +08001050 return vmcs_config.cpu_based_2nd_exec_ctrl &
1051 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001052}
1053
Gui Jianfeng31299942010-03-15 17:29:09 +08001054static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -07001055{
1056 return vmcs_config.cpu_based_2nd_exec_ctrl &
1057 SECONDARY_EXEC_UNRESTRICTED_GUEST;
1058}
1059
Gui Jianfeng31299942010-03-15 17:29:09 +08001060static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08001061{
1062 return vmcs_config.cpu_based_2nd_exec_ctrl &
1063 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1064}
1065
Paolo Bonzini35754c92015-07-29 12:05:37 +02001066static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001067{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001068 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +08001069}
1070
Gui Jianfeng31299942010-03-15 17:29:09 +08001071static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001072{
Sheng Yang04547152009-04-01 15:52:31 +08001073 return vmcs_config.cpu_based_2nd_exec_ctrl &
1074 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001075}
1076
Gui Jianfeng31299942010-03-15 17:29:09 +08001077static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001078{
1079 return vmcs_config.cpu_based_2nd_exec_ctrl &
1080 SECONDARY_EXEC_RDTSCP;
1081}
1082
Mao, Junjiead756a12012-07-02 01:18:48 +00001083static inline bool cpu_has_vmx_invpcid(void)
1084{
1085 return vmcs_config.cpu_based_2nd_exec_ctrl &
1086 SECONDARY_EXEC_ENABLE_INVPCID;
1087}
1088
Gui Jianfeng31299942010-03-15 17:29:09 +08001089static inline bool cpu_has_virtual_nmis(void)
Sheng Yangf08864b2008-05-15 18:23:25 +08001090{
1091 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
1092}
1093
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001094static inline bool cpu_has_vmx_wbinvd_exit(void)
1095{
1096 return vmcs_config.cpu_based_2nd_exec_ctrl &
1097 SECONDARY_EXEC_WBINVD_EXITING;
1098}
1099
Abel Gordonabc4fc52013-04-18 14:35:25 +03001100static inline bool cpu_has_vmx_shadow_vmcs(void)
1101{
1102 u64 vmx_msr;
1103 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1104 /* check if the cpu supports writing r/o exit information fields */
1105 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1106 return false;
1107
1108 return vmcs_config.cpu_based_2nd_exec_ctrl &
1109 SECONDARY_EXEC_SHADOW_VMCS;
1110}
1111
Kai Huang843e4332015-01-28 10:54:28 +08001112static inline bool cpu_has_vmx_pml(void)
1113{
1114 return vmcs_config.cpu_based_2nd_exec_ctrl & SECONDARY_EXEC_ENABLE_PML;
1115}
1116
Sheng Yang04547152009-04-01 15:52:31 +08001117static inline bool report_flexpriority(void)
1118{
1119 return flexpriority_enabled;
1120}
1121
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001122static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1123{
1124 return vmcs12->cpu_based_vm_exec_control & bit;
1125}
1126
1127static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1128{
1129 return (vmcs12->cpu_based_vm_exec_control &
1130 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1131 (vmcs12->secondary_vm_exec_control & bit);
1132}
1133
Nadav Har'Elf5c43682013-08-05 11:07:20 +03001134static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
Nadav Har'El644d7112011-05-25 23:12:35 +03001135{
1136 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1137}
1138
Jan Kiszkaf41245002014-03-07 20:03:13 +01001139static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1140{
1141 return vmcs12->pin_based_vm_exec_control &
1142 PIN_BASED_VMX_PREEMPTION_TIMER;
1143}
1144
Nadav Har'El155a97a2013-08-05 11:07:16 +03001145static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1146{
1147 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1148}
1149
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001150static inline bool nested_cpu_has_xsaves(struct vmcs12 *vmcs12)
1151{
1152 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES) &&
1153 vmx_xsaves_supported();
1154}
1155
Wincy Vanf2b93282015-02-03 23:56:03 +08001156static inline bool nested_cpu_has_virt_x2apic_mode(struct vmcs12 *vmcs12)
1157{
1158 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
1159}
1160
Wincy Van82f0dd42015-02-03 23:57:18 +08001161static inline bool nested_cpu_has_apic_reg_virt(struct vmcs12 *vmcs12)
1162{
1163 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_APIC_REGISTER_VIRT);
1164}
1165
Wincy Van608406e2015-02-03 23:57:51 +08001166static inline bool nested_cpu_has_vid(struct vmcs12 *vmcs12)
1167{
1168 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
1169}
1170
Wincy Van705699a2015-02-03 23:58:17 +08001171static inline bool nested_cpu_has_posted_intr(struct vmcs12 *vmcs12)
1172{
1173 return vmcs12->pin_based_vm_exec_control & PIN_BASED_POSTED_INTR;
1174}
1175
Nadav Har'El644d7112011-05-25 23:12:35 +03001176static inline bool is_exception(u32 intr_info)
1177{
1178 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1179 == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
1180}
1181
Jan Kiszka533558b2014-01-04 18:47:20 +01001182static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1183 u32 exit_intr_info,
1184 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001185static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1186 struct vmcs12 *vmcs12,
1187 u32 reason, unsigned long qualification);
1188
Rusty Russell8b9cf982007-07-30 16:31:43 +10001189static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001190{
1191 int i;
1192
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001193 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001194 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001195 return i;
1196 return -1;
1197}
1198
Sheng Yang2384d2b2008-01-17 15:14:33 +08001199static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1200{
1201 struct {
1202 u64 vpid : 16;
1203 u64 rsvd : 48;
1204 u64 gva;
1205 } operand = { vpid, 0, gva };
1206
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001207 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001208 /* CF==1 or ZF==1 --> rc = -1 */
1209 "; ja 1f ; ud2 ; 1:"
1210 : : "a"(&operand), "c"(ext) : "cc", "memory");
1211}
1212
Sheng Yang14394422008-04-28 12:24:45 +08001213static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1214{
1215 struct {
1216 u64 eptp, gpa;
1217 } operand = {eptp, gpa};
1218
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001219 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001220 /* CF==1 or ZF==1 --> rc = -1 */
1221 "; ja 1f ; ud2 ; 1:\n"
1222 : : "a" (&operand), "c" (ext) : "cc", "memory");
1223}
1224
Avi Kivity26bb0982009-09-07 11:14:12 +03001225static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001226{
1227 int i;
1228
Rusty Russell8b9cf982007-07-30 16:31:43 +10001229 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001230 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001231 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001232 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001233}
1234
Avi Kivity6aa8b732006-12-10 02:21:36 -08001235static void vmcs_clear(struct vmcs *vmcs)
1236{
1237 u64 phys_addr = __pa(vmcs);
1238 u8 error;
1239
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001240 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001241 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001242 : "cc", "memory");
1243 if (error)
1244 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1245 vmcs, phys_addr);
1246}
1247
Nadav Har'Eld462b812011-05-24 15:26:10 +03001248static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1249{
1250 vmcs_clear(loaded_vmcs->vmcs);
1251 loaded_vmcs->cpu = -1;
1252 loaded_vmcs->launched = 0;
1253}
1254
Dongxiao Xu7725b892010-05-11 18:29:38 +08001255static void vmcs_load(struct vmcs *vmcs)
1256{
1257 u64 phys_addr = __pa(vmcs);
1258 u8 error;
1259
1260 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001261 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001262 : "cc", "memory");
1263 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001264 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001265 vmcs, phys_addr);
1266}
1267
Dave Young2965faa2015-09-09 15:38:55 -07001268#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001269/*
1270 * This bitmap is used to indicate whether the vmclear
1271 * operation is enabled on all cpus. All disabled by
1272 * default.
1273 */
1274static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1275
1276static inline void crash_enable_local_vmclear(int cpu)
1277{
1278 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1279}
1280
1281static inline void crash_disable_local_vmclear(int cpu)
1282{
1283 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1284}
1285
1286static inline int crash_local_vmclear_enabled(int cpu)
1287{
1288 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1289}
1290
1291static void crash_vmclear_local_loaded_vmcss(void)
1292{
1293 int cpu = raw_smp_processor_id();
1294 struct loaded_vmcs *v;
1295
1296 if (!crash_local_vmclear_enabled(cpu))
1297 return;
1298
1299 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1300 loaded_vmcss_on_cpu_link)
1301 vmcs_clear(v->vmcs);
1302}
1303#else
1304static inline void crash_enable_local_vmclear(int cpu) { }
1305static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -07001306#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001307
Nadav Har'Eld462b812011-05-24 15:26:10 +03001308static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001309{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001310 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001311 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001312
Nadav Har'Eld462b812011-05-24 15:26:10 +03001313 if (loaded_vmcs->cpu != cpu)
1314 return; /* vcpu migration can race with cpu offline */
1315 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001316 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001317 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001318 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001319
1320 /*
1321 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1322 * is before setting loaded_vmcs->vcpu to -1 which is done in
1323 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1324 * then adds the vmcs into percpu list before it is deleted.
1325 */
1326 smp_wmb();
1327
Nadav Har'Eld462b812011-05-24 15:26:10 +03001328 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001329 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001330}
1331
Nadav Har'Eld462b812011-05-24 15:26:10 +03001332static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001333{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001334 int cpu = loaded_vmcs->cpu;
1335
1336 if (cpu != -1)
1337 smp_call_function_single(cpu,
1338 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001339}
1340
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001341static inline void vpid_sync_vcpu_single(struct vcpu_vmx *vmx)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001342{
1343 if (vmx->vpid == 0)
1344 return;
1345
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001346 if (cpu_has_vmx_invvpid_single())
1347 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001348}
1349
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001350static inline void vpid_sync_vcpu_global(void)
1351{
1352 if (cpu_has_vmx_invvpid_global())
1353 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1354}
1355
1356static inline void vpid_sync_context(struct vcpu_vmx *vmx)
1357{
1358 if (cpu_has_vmx_invvpid_single())
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001359 vpid_sync_vcpu_single(vmx);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001360 else
1361 vpid_sync_vcpu_global();
1362}
1363
Sheng Yang14394422008-04-28 12:24:45 +08001364static inline void ept_sync_global(void)
1365{
1366 if (cpu_has_vmx_invept_global())
1367 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1368}
1369
1370static inline void ept_sync_context(u64 eptp)
1371{
Avi Kivity089d0342009-03-23 18:26:32 +02001372 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001373 if (cpu_has_vmx_invept_context())
1374 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1375 else
1376 ept_sync_global();
1377 }
1378}
1379
Avi Kivity96304212011-05-15 10:13:13 -04001380static __always_inline unsigned long vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001381{
Avi Kivity5e520e62011-05-15 10:13:12 -04001382 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001383
Avi Kivity5e520e62011-05-15 10:13:12 -04001384 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1385 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001386 return value;
1387}
1388
Avi Kivity96304212011-05-15 10:13:13 -04001389static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001390{
1391 return vmcs_readl(field);
1392}
1393
Avi Kivity96304212011-05-15 10:13:13 -04001394static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001395{
1396 return vmcs_readl(field);
1397}
1398
Avi Kivity96304212011-05-15 10:13:13 -04001399static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001400{
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001401#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001402 return vmcs_readl(field);
1403#else
1404 return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
1405#endif
1406}
1407
Avi Kivitye52de1b2007-01-05 16:36:56 -08001408static noinline void vmwrite_error(unsigned long field, unsigned long value)
1409{
1410 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1411 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1412 dump_stack();
1413}
1414
Avi Kivity6aa8b732006-12-10 02:21:36 -08001415static void vmcs_writel(unsigned long field, unsigned long value)
1416{
1417 u8 error;
1418
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001419 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001420 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001421 if (unlikely(error))
1422 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001423}
1424
1425static void vmcs_write16(unsigned long field, u16 value)
1426{
1427 vmcs_writel(field, value);
1428}
1429
1430static void vmcs_write32(unsigned long field, u32 value)
1431{
1432 vmcs_writel(field, value);
1433}
1434
1435static void vmcs_write64(unsigned long field, u64 value)
1436{
Avi Kivity6aa8b732006-12-10 02:21:36 -08001437 vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001438#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001439 asm volatile ("");
1440 vmcs_writel(field+1, value >> 32);
1441#endif
1442}
1443
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001444static void vmcs_clear_bits(unsigned long field, u32 mask)
1445{
1446 vmcs_writel(field, vmcs_readl(field) & ~mask);
1447}
1448
1449static void vmcs_set_bits(unsigned long field, u32 mask)
1450{
1451 vmcs_writel(field, vmcs_readl(field) | mask);
1452}
1453
Gleb Natapov2961e8762013-11-25 15:37:13 +02001454static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
1455{
1456 vmcs_write32(VM_ENTRY_CONTROLS, val);
1457 vmx->vm_entry_controls_shadow = val;
1458}
1459
1460static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
1461{
1462 if (vmx->vm_entry_controls_shadow != val)
1463 vm_entry_controls_init(vmx, val);
1464}
1465
1466static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
1467{
1468 return vmx->vm_entry_controls_shadow;
1469}
1470
1471
1472static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1473{
1474 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
1475}
1476
1477static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1478{
1479 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
1480}
1481
1482static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
1483{
1484 vmcs_write32(VM_EXIT_CONTROLS, val);
1485 vmx->vm_exit_controls_shadow = val;
1486}
1487
1488static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
1489{
1490 if (vmx->vm_exit_controls_shadow != val)
1491 vm_exit_controls_init(vmx, val);
1492}
1493
1494static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
1495{
1496 return vmx->vm_exit_controls_shadow;
1497}
1498
1499
1500static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1501{
1502 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
1503}
1504
1505static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1506{
1507 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
1508}
1509
Avi Kivity2fb92db2011-04-27 19:42:18 +03001510static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1511{
1512 vmx->segment_cache.bitmask = 0;
1513}
1514
1515static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1516 unsigned field)
1517{
1518 bool ret;
1519 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1520
1521 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1522 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1523 vmx->segment_cache.bitmask = 0;
1524 }
1525 ret = vmx->segment_cache.bitmask & mask;
1526 vmx->segment_cache.bitmask |= mask;
1527 return ret;
1528}
1529
1530static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1531{
1532 u16 *p = &vmx->segment_cache.seg[seg].selector;
1533
1534 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1535 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1536 return *p;
1537}
1538
1539static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1540{
1541 ulong *p = &vmx->segment_cache.seg[seg].base;
1542
1543 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1544 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1545 return *p;
1546}
1547
1548static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1549{
1550 u32 *p = &vmx->segment_cache.seg[seg].limit;
1551
1552 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1553 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1554 return *p;
1555}
1556
1557static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1558{
1559 u32 *p = &vmx->segment_cache.seg[seg].ar;
1560
1561 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1562 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1563 return *p;
1564}
1565
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001566static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1567{
1568 u32 eb;
1569
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001570 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
1571 (1u << NM_VECTOR) | (1u << DB_VECTOR);
1572 if ((vcpu->guest_debug &
1573 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1574 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1575 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001576 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001577 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001578 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001579 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Avi Kivity02daab22009-12-30 12:40:26 +02001580 if (vcpu->fpu_active)
1581 eb &= ~(1u << NM_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001582
1583 /* When we are running a nested L2 guest and L1 specified for it a
1584 * certain exception bitmap, we must trap the same exceptions and pass
1585 * them to L1. When running L2, we will only handle the exceptions
1586 * specified above if L1 did not want them.
1587 */
1588 if (is_guest_mode(vcpu))
1589 eb |= get_vmcs12(vcpu)->exception_bitmap;
1590
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001591 vmcs_write32(EXCEPTION_BITMAP, eb);
1592}
1593
Gleb Natapov2961e8762013-11-25 15:37:13 +02001594static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1595 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001596{
Gleb Natapov2961e8762013-11-25 15:37:13 +02001597 vm_entry_controls_clearbit(vmx, entry);
1598 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001599}
1600
Avi Kivity61d2ef22010-04-28 16:40:38 +03001601static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1602{
1603 unsigned i;
1604 struct msr_autoload *m = &vmx->msr_autoload;
1605
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001606 switch (msr) {
1607 case MSR_EFER:
1608 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001609 clear_atomic_switch_msr_special(vmx,
1610 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001611 VM_EXIT_LOAD_IA32_EFER);
1612 return;
1613 }
1614 break;
1615 case MSR_CORE_PERF_GLOBAL_CTRL:
1616 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001617 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001618 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1619 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1620 return;
1621 }
1622 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001623 }
1624
Avi Kivity61d2ef22010-04-28 16:40:38 +03001625 for (i = 0; i < m->nr; ++i)
1626 if (m->guest[i].index == msr)
1627 break;
1628
1629 if (i == m->nr)
1630 return;
1631 --m->nr;
1632 m->guest[i] = m->guest[m->nr];
1633 m->host[i] = m->host[m->nr];
1634 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1635 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1636}
1637
Gleb Natapov2961e8762013-11-25 15:37:13 +02001638static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1639 unsigned long entry, unsigned long exit,
1640 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
1641 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001642{
1643 vmcs_write64(guest_val_vmcs, guest_val);
1644 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02001645 vm_entry_controls_setbit(vmx, entry);
1646 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001647}
1648
Avi Kivity61d2ef22010-04-28 16:40:38 +03001649static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1650 u64 guest_val, u64 host_val)
1651{
1652 unsigned i;
1653 struct msr_autoload *m = &vmx->msr_autoload;
1654
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001655 switch (msr) {
1656 case MSR_EFER:
1657 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001658 add_atomic_switch_msr_special(vmx,
1659 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001660 VM_EXIT_LOAD_IA32_EFER,
1661 GUEST_IA32_EFER,
1662 HOST_IA32_EFER,
1663 guest_val, host_val);
1664 return;
1665 }
1666 break;
1667 case MSR_CORE_PERF_GLOBAL_CTRL:
1668 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001669 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001670 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1671 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1672 GUEST_IA32_PERF_GLOBAL_CTRL,
1673 HOST_IA32_PERF_GLOBAL_CTRL,
1674 guest_val, host_val);
1675 return;
1676 }
1677 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001678 }
1679
Avi Kivity61d2ef22010-04-28 16:40:38 +03001680 for (i = 0; i < m->nr; ++i)
1681 if (m->guest[i].index == msr)
1682 break;
1683
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001684 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02001685 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001686 "Can't add msr %x\n", msr);
1687 return;
1688 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001689 ++m->nr;
1690 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1691 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1692 }
1693
1694 m->guest[i].index = msr;
1695 m->guest[i].value = guest_val;
1696 m->host[i].index = msr;
1697 m->host[i].value = host_val;
1698}
1699
Avi Kivity33ed6322007-05-02 16:54:03 +03001700static void reload_tss(void)
1701{
Avi Kivity33ed6322007-05-02 16:54:03 +03001702 /*
1703 * VT restores TR but not its size. Useless.
1704 */
Christoph Lameter89cbc762014-08-17 12:30:40 -05001705 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Avi Kivitya5f61302008-02-20 17:57:21 +02001706 struct desc_struct *descs;
Avi Kivity33ed6322007-05-02 16:54:03 +03001707
Avi Kivityd3591922010-07-26 18:32:39 +03001708 descs = (void *)gdt->address;
Avi Kivity33ed6322007-05-02 16:54:03 +03001709 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
1710 load_TR_desc();
Avi Kivity33ed6322007-05-02 16:54:03 +03001711}
1712
Avi Kivity92c0d902009-10-29 11:00:16 +02001713static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03001714{
Roel Kluin3a34a882009-08-04 02:08:45 -07001715 u64 guest_efer;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001716 u64 ignore_bits;
Eddie Dong2cc51562007-05-21 07:28:09 +03001717
Avi Kivityf6801df2010-01-21 15:31:50 +02001718 guest_efer = vmx->vcpu.arch.efer;
Roel Kluin3a34a882009-08-04 02:08:45 -07001719
Avi Kivity51c6cf62007-08-29 03:48:05 +03001720 /*
Guo Chao0fa06072012-06-28 15:16:19 +08001721 * NX is emulated; LMA and LME handled by hardware; SCE meaningless
Avi Kivity51c6cf62007-08-29 03:48:05 +03001722 * outside long mode
1723 */
1724 ignore_bits = EFER_NX | EFER_SCE;
1725#ifdef CONFIG_X86_64
1726 ignore_bits |= EFER_LMA | EFER_LME;
1727 /* SCE is meaningful only in long mode on Intel */
1728 if (guest_efer & EFER_LMA)
1729 ignore_bits &= ~(u64)EFER_SCE;
1730#endif
Avi Kivity51c6cf62007-08-29 03:48:05 +03001731 guest_efer &= ~ignore_bits;
1732 guest_efer |= host_efer & ignore_bits;
Avi Kivity26bb0982009-09-07 11:14:12 +03001733 vmx->guest_msrs[efer_offset].data = guest_efer;
Avi Kivityd5696722009-12-02 12:28:47 +02001734 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03001735
1736 clear_atomic_switch_msr(vmx, MSR_EFER);
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08001737
1738 /*
1739 * On EPT, we can't emulate NX, so we must switch EFER atomically.
1740 * On CPUs that support "load IA32_EFER", always switch EFER
1741 * atomically, since it's faster than switching it manually.
1742 */
1743 if (cpu_has_load_ia32_efer ||
1744 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03001745 guest_efer = vmx->vcpu.arch.efer;
1746 if (!(guest_efer & EFER_LMA))
1747 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08001748 if (guest_efer != host_efer)
1749 add_atomic_switch_msr(vmx, MSR_EFER,
1750 guest_efer, host_efer);
Avi Kivity84ad33e2010-04-28 16:42:29 +03001751 return false;
1752 }
1753
Avi Kivity26bb0982009-09-07 11:14:12 +03001754 return true;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001755}
1756
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001757static unsigned long segment_base(u16 selector)
1758{
Christoph Lameter89cbc762014-08-17 12:30:40 -05001759 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001760 struct desc_struct *d;
1761 unsigned long table_base;
1762 unsigned long v;
1763
1764 if (!(selector & ~3))
1765 return 0;
1766
Avi Kivityd3591922010-07-26 18:32:39 +03001767 table_base = gdt->address;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001768
1769 if (selector & 4) { /* from ldt */
1770 u16 ldt_selector = kvm_read_ldt();
1771
1772 if (!(ldt_selector & ~3))
1773 return 0;
1774
1775 table_base = segment_base(ldt_selector);
1776 }
1777 d = (struct desc_struct *)(table_base + (selector & ~7));
1778 v = get_desc_base(d);
1779#ifdef CONFIG_X86_64
1780 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
1781 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
1782#endif
1783 return v;
1784}
1785
1786static inline unsigned long kvm_read_tr_base(void)
1787{
1788 u16 tr;
1789 asm("str %0" : "=g"(tr));
1790 return segment_base(tr);
1791}
1792
Avi Kivity04d2cc72007-09-10 18:10:54 +03001793static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001794{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001795 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001796 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001797
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001798 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001799 return;
1800
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001801 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001802 /*
1803 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1804 * allow segment selectors with cpl > 0 or ti == 1.
1805 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001806 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02001807 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02001808 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001809 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001810 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001811 vmx->host_state.fs_reload_needed = 0;
1812 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03001813 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001814 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001815 }
Avi Kivity9581d442010-10-19 16:46:55 +02001816 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001817 if (!(vmx->host_state.gs_sel & 7))
1818 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001819 else {
1820 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001821 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001822 }
1823
1824#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03001825 savesegment(ds, vmx->host_state.ds_sel);
1826 savesegment(es, vmx->host_state.es_sel);
1827#endif
1828
1829#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03001830 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
1831 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
1832#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001833 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
1834 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03001835#endif
Avi Kivity707c0872007-05-02 17:33:43 +03001836
1837#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001838 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
1839 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03001840 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03001841#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00001842 if (boot_cpu_has(X86_FEATURE_MPX))
1843 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03001844 for (i = 0; i < vmx->save_nmsrs; ++i)
1845 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02001846 vmx->guest_msrs[i].data,
1847 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03001848}
1849
Avi Kivitya9b21b62008-06-24 11:48:49 +03001850static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001851{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001852 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001853 return;
1854
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001855 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001856 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02001857#ifdef CONFIG_X86_64
1858 if (is_long_mode(&vmx->vcpu))
1859 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1860#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001861 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001862 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001863#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02001864 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001865#else
1866 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001867#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001868 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02001869 if (vmx->host_state.fs_reload_needed)
1870 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001871#ifdef CONFIG_X86_64
1872 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
1873 loadsegment(ds, vmx->host_state.ds_sel);
1874 loadsegment(es, vmx->host_state.es_sel);
1875 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001876#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001877 reload_tss();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001878#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001879 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001880#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00001881 if (vmx->host_state.msr_host_bndcfgs)
1882 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07001883 /*
1884 * If the FPU is not active (through the host task or
1885 * the guest vcpu), then restore the cr0.TS bit.
1886 */
Ingo Molnar3c6dffa2015-04-28 12:28:08 +02001887 if (!fpregs_active() && !vmx->vcpu.guest_fpu_loaded)
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07001888 stts();
Christoph Lameter89cbc762014-08-17 12:30:40 -05001889 load_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity33ed6322007-05-02 16:54:03 +03001890}
1891
Avi Kivitya9b21b62008-06-24 11:48:49 +03001892static void vmx_load_host_state(struct vcpu_vmx *vmx)
1893{
1894 preempt_disable();
1895 __vmx_load_host_state(vmx);
1896 preempt_enable();
1897}
1898
Avi Kivity6aa8b732006-12-10 02:21:36 -08001899/*
1900 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1901 * vcpu mutex is already taken.
1902 */
Avi Kivity15ad7142007-07-11 18:17:21 +03001903static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001904{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001905 struct vcpu_vmx *vmx = to_vmx(vcpu);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001906 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001907
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001908 if (!vmm_exclusive)
1909 kvm_cpu_vmxon(phys_addr);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001910 else if (vmx->loaded_vmcs->cpu != cpu)
1911 loaded_vmcs_clear(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001912
Nadav Har'Eld462b812011-05-24 15:26:10 +03001913 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
1914 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1915 vmcs_load(vmx->loaded_vmcs->vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001916 }
1917
Nadav Har'Eld462b812011-05-24 15:26:10 +03001918 if (vmx->loaded_vmcs->cpu != cpu) {
Christoph Lameter89cbc762014-08-17 12:30:40 -05001919 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001920 unsigned long sysenter_esp;
1921
Avi Kivitya8eeb042010-05-10 12:34:53 +03001922 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001923 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001924 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001925
1926 /*
1927 * Read loaded_vmcs->cpu should be before fetching
1928 * loaded_vmcs->loaded_vmcss_on_cpu_link.
1929 * See the comments in __loaded_vmcs_clear().
1930 */
1931 smp_rmb();
1932
Nadav Har'Eld462b812011-05-24 15:26:10 +03001933 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1934 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001935 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001936 local_irq_enable();
1937
Avi Kivity6aa8b732006-12-10 02:21:36 -08001938 /*
1939 * Linux uses per-cpu TSS and GDT, so set these when switching
1940 * processors.
1941 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001942 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
Avi Kivityd3591922010-07-26 18:32:39 +03001943 vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001944
1945 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1946 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Nadav Har'Eld462b812011-05-24 15:26:10 +03001947 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001948 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001949}
1950
1951static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
1952{
Avi Kivitya9b21b62008-06-24 11:48:49 +03001953 __vmx_load_host_state(to_vmx(vcpu));
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001954 if (!vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03001955 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
1956 vcpu->cpu = -1;
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001957 kvm_cpu_vmxoff();
1958 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001959}
1960
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001961static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
1962{
Avi Kivity81231c62010-01-24 16:26:40 +02001963 ulong cr0;
1964
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001965 if (vcpu->fpu_active)
1966 return;
1967 vcpu->fpu_active = 1;
Avi Kivity81231c62010-01-24 16:26:40 +02001968 cr0 = vmcs_readl(GUEST_CR0);
1969 cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
1970 cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
1971 vmcs_writel(GUEST_CR0, cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001972 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02001973 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001974 if (is_guest_mode(vcpu))
1975 vcpu->arch.cr0_guest_owned_bits &=
1976 ~get_vmcs12(vcpu)->cr0_guest_host_mask;
Avi Kivityedcafe32009-12-30 18:07:40 +02001977 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001978}
1979
Avi Kivityedcafe32009-12-30 18:07:40 +02001980static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
1981
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001982/*
1983 * Return the cr0 value that a nested guest would read. This is a combination
1984 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
1985 * its hypervisor (cr0_read_shadow).
1986 */
1987static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
1988{
1989 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
1990 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
1991}
1992static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
1993{
1994 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
1995 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
1996}
1997
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001998static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
1999{
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002000 /* Note that there is no vcpu->fpu_active = 0 here. The caller must
2001 * set this *before* calling this function.
2002 */
Avi Kivityedcafe32009-12-30 18:07:40 +02002003 vmx_decache_cr0_guest_bits(vcpu);
Avi Kivity81231c62010-01-24 16:26:40 +02002004 vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002005 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02002006 vcpu->arch.cr0_guest_owned_bits = 0;
2007 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002008 if (is_guest_mode(vcpu)) {
2009 /*
2010 * L1's specified read shadow might not contain the TS bit,
2011 * so now that we turned on shadowing of this bit, we need to
2012 * set this bit of the shadow. Like in nested_vmx_run we need
2013 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
2014 * up-to-date here because we just decached cr0.TS (and we'll
2015 * only update vmcs12->guest_cr0 on nested exit).
2016 */
2017 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2018 vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
2019 (vcpu->arch.cr0 & X86_CR0_TS);
2020 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
2021 } else
2022 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002023}
2024
Avi Kivity6aa8b732006-12-10 02:21:36 -08002025static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
2026{
Avi Kivity78ac8b42010-04-08 18:19:35 +03002027 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03002028
Avi Kivity6de12732011-03-07 12:51:22 +02002029 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
2030 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2031 rflags = vmcs_readl(GUEST_RFLAGS);
2032 if (to_vmx(vcpu)->rmode.vm86_active) {
2033 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2034 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
2035 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
2036 }
2037 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002038 }
Avi Kivity6de12732011-03-07 12:51:22 +02002039 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002040}
2041
2042static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
2043{
Avi Kivity6de12732011-03-07 12:51:22 +02002044 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2045 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002046 if (to_vmx(vcpu)->rmode.vm86_active) {
2047 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002048 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002049 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002050 vmcs_writel(GUEST_RFLAGS, rflags);
2051}
2052
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002053static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002054{
2055 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2056 int ret = 0;
2057
2058 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01002059 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002060 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01002061 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002062
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002063 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002064}
2065
2066static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
2067{
2068 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2069 u32 interruptibility = interruptibility_old;
2070
2071 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
2072
Jan Kiszka48005f62010-02-19 19:38:07 +01002073 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002074 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01002075 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002076 interruptibility |= GUEST_INTR_STATE_STI;
2077
2078 if ((interruptibility != interruptibility_old))
2079 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
2080}
2081
Avi Kivity6aa8b732006-12-10 02:21:36 -08002082static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
2083{
2084 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002085
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002086 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002087 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002088 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002089
Glauber Costa2809f5d2009-05-12 16:21:05 -04002090 /* skipping an emulated instruction also counts */
2091 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002092}
2093
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002094/*
2095 * KVM wants to inject page-faults which it got to the guest. This function
2096 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002097 */
Gleb Natapove011c662013-09-25 12:51:35 +03002098static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned nr)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002099{
2100 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2101
Gleb Natapove011c662013-09-25 12:51:35 +03002102 if (!(vmcs12->exception_bitmap & (1u << nr)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002103 return 0;
2104
Jan Kiszka533558b2014-01-04 18:47:20 +01002105 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
2106 vmcs_read32(VM_EXIT_INTR_INFO),
2107 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002108 return 1;
2109}
2110
Avi Kivity298101d2007-11-25 13:41:11 +02002111static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02002112 bool has_error_code, u32 error_code,
2113 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02002114{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002115 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002116 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002117
Gleb Natapove011c662013-09-25 12:51:35 +03002118 if (!reinject && is_guest_mode(vcpu) &&
2119 nested_vmx_check_exception(vcpu, nr))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002120 return;
2121
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002122 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002123 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002124 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2125 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002126
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002127 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002128 int inc_eip = 0;
2129 if (kvm_exception_is_soft(nr))
2130 inc_eip = vcpu->arch.event_exit_inst_len;
2131 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02002132 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002133 return;
2134 }
2135
Gleb Natapov66fd3f72009-05-11 13:35:50 +03002136 if (kvm_exception_is_soft(nr)) {
2137 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2138 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002139 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2140 } else
2141 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2142
2143 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02002144}
2145
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002146static bool vmx_rdtscp_supported(void)
2147{
2148 return cpu_has_vmx_rdtscp();
2149}
2150
Mao, Junjiead756a12012-07-02 01:18:48 +00002151static bool vmx_invpcid_supported(void)
2152{
2153 return cpu_has_vmx_invpcid() && enable_ept;
2154}
2155
Avi Kivity6aa8b732006-12-10 02:21:36 -08002156/*
Eddie Donga75beee2007-05-17 18:55:15 +03002157 * Swap MSR entry in host/guest MSR entry array.
2158 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002159static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03002160{
Avi Kivity26bb0982009-09-07 11:14:12 +03002161 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002162
2163 tmp = vmx->guest_msrs[to];
2164 vmx->guest_msrs[to] = vmx->guest_msrs[from];
2165 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03002166}
2167
Yang Zhang8d146952013-01-25 10:18:50 +08002168static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
2169{
2170 unsigned long *msr_bitmap;
2171
Wincy Van670125b2015-03-04 14:31:56 +08002172 if (is_guest_mode(vcpu))
2173 msr_bitmap = vmx_msr_bitmap_nested;
Jan Kiszka8a9781f2015-05-04 08:32:32 +02002174 else if (vcpu->arch.apic_base & X2APIC_ENABLE) {
Yang Zhang8d146952013-01-25 10:18:50 +08002175 if (is_long_mode(vcpu))
2176 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
2177 else
2178 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
2179 } else {
2180 if (is_long_mode(vcpu))
2181 msr_bitmap = vmx_msr_bitmap_longmode;
2182 else
2183 msr_bitmap = vmx_msr_bitmap_legacy;
2184 }
2185
2186 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
2187}
2188
Eddie Donga75beee2007-05-17 18:55:15 +03002189/*
Avi Kivitye38aea32007-04-19 13:22:48 +03002190 * Set up the vmcs to automatically save and restore system
2191 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
2192 * mode, as fiddling with msrs is very expensive.
2193 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002194static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002195{
Avi Kivity26bb0982009-09-07 11:14:12 +03002196 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002197
Eddie Donga75beee2007-05-17 18:55:15 +03002198 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002199#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002200 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002201 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002202 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002203 move_msr_up(vmx, index, save_nmsrs++);
2204 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002205 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002206 move_msr_up(vmx, index, save_nmsrs++);
2207 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002208 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002209 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002210 index = __find_msr_index(vmx, MSR_TSC_AUX);
2211 if (index >= 0 && vmx->rdtscp_enabled)
2212 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002213 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002214 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002215 * if efer.sce is enabled.
2216 */
Brian Gerst8c065852010-07-17 09:03:26 -04002217 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002218 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002219 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002220 }
Eddie Donga75beee2007-05-17 18:55:15 +03002221#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002222 index = __find_msr_index(vmx, MSR_EFER);
2223 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002224 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002225
Avi Kivity26bb0982009-09-07 11:14:12 +03002226 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002227
Yang Zhang8d146952013-01-25 10:18:50 +08002228 if (cpu_has_vmx_msr_bitmap())
2229 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002230}
2231
2232/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002233 * reads and returns guest's timestamp counter "register"
2234 * guest_tsc = host_tsc + tsc_offset -- 21.3
2235 */
2236static u64 guest_read_tsc(void)
2237{
2238 u64 host_tsc, tsc_offset;
2239
Andy Lutomirski4ea16362015-06-25 18:44:07 +02002240 host_tsc = rdtsc();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002241 tsc_offset = vmcs_read64(TSC_OFFSET);
2242 return host_tsc + tsc_offset;
2243}
2244
2245/*
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002246 * Like guest_read_tsc, but always returns L1's notion of the timestamp
2247 * counter, even if a nested guest (L2) is currently running.
2248 */
Paolo Bonzini48d89b92014-08-26 13:27:46 +02002249static u64 vmx_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002250{
Marcelo Tosatti886b4702012-11-27 23:28:58 -02002251 u64 tsc_offset;
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002252
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002253 tsc_offset = is_guest_mode(vcpu) ?
2254 to_vmx(vcpu)->nested.vmcs01_tsc_offset :
2255 vmcs_read64(TSC_OFFSET);
2256 return host_tsc + tsc_offset;
2257}
2258
2259/*
Zachary Amsdencc578282012-02-03 15:43:50 -02002260 * Engage any workarounds for mis-matched TSC rates. Currently limited to
2261 * software catchup for faster rates on slower CPUs.
Joerg Roedel4051b182011-03-25 09:44:49 +01002262 */
Zachary Amsdencc578282012-02-03 15:43:50 -02002263static void vmx_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
Joerg Roedel4051b182011-03-25 09:44:49 +01002264{
Zachary Amsdencc578282012-02-03 15:43:50 -02002265 if (!scale)
2266 return;
2267
2268 if (user_tsc_khz > tsc_khz) {
2269 vcpu->arch.tsc_catchup = 1;
2270 vcpu->arch.tsc_always_catchup = 1;
2271 } else
2272 WARN(1, "user requested TSC rate below hardware speed\n");
Joerg Roedel4051b182011-03-25 09:44:49 +01002273}
2274
Will Auldba904632012-11-29 12:42:50 -08002275static u64 vmx_read_tsc_offset(struct kvm_vcpu *vcpu)
2276{
2277 return vmcs_read64(TSC_OFFSET);
2278}
2279
Joerg Roedel4051b182011-03-25 09:44:49 +01002280/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002281 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002282 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002283static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002284{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002285 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002286 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002287 * We're here if L1 chose not to trap WRMSR to TSC. According
2288 * to the spec, this should set L1's TSC; The offset that L1
2289 * set for L2 remains unchanged, and still needs to be added
2290 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002291 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002292 struct vmcs12 *vmcs12;
2293 to_vmx(vcpu)->nested.vmcs01_tsc_offset = offset;
2294 /* recalculate vmcs02.TSC_OFFSET: */
2295 vmcs12 = get_vmcs12(vcpu);
2296 vmcs_write64(TSC_OFFSET, offset +
2297 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2298 vmcs12->tsc_offset : 0));
2299 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002300 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2301 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002302 vmcs_write64(TSC_OFFSET, offset);
2303 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002304}
2305
Marcelo Tosattif1e2b262012-02-03 15:43:55 -02002306static void vmx_adjust_tsc_offset(struct kvm_vcpu *vcpu, s64 adjustment, bool host)
Zachary Amsdene48672f2010-08-19 22:07:23 -10002307{
2308 u64 offset = vmcs_read64(TSC_OFFSET);
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002309
Zachary Amsdene48672f2010-08-19 22:07:23 -10002310 vmcs_write64(TSC_OFFSET, offset + adjustment);
Nadav Har'El79918252011-05-25 23:15:39 +03002311 if (is_guest_mode(vcpu)) {
2312 /* Even when running L2, the adjustment needs to apply to L1 */
2313 to_vmx(vcpu)->nested.vmcs01_tsc_offset += adjustment;
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002314 } else
2315 trace_kvm_write_tsc_offset(vcpu->vcpu_id, offset,
2316 offset + adjustment);
Zachary Amsdene48672f2010-08-19 22:07:23 -10002317}
2318
Joerg Roedel857e4092011-03-25 09:44:50 +01002319static u64 vmx_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
2320{
Andy Lutomirski4ea16362015-06-25 18:44:07 +02002321 return target_tsc - rdtsc();
Joerg Roedel857e4092011-03-25 09:44:50 +01002322}
2323
Nadav Har'El801d3422011-05-25 23:02:23 +03002324static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
2325{
2326 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
2327 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
2328}
2329
2330/*
2331 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2332 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2333 * all guests if the "nested" module option is off, and can also be disabled
2334 * for a single guest by disabling its VMX cpuid bit.
2335 */
2336static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2337{
2338 return nested && guest_cpuid_has_vmx(vcpu);
2339}
2340
Avi Kivity6aa8b732006-12-10 02:21:36 -08002341/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002342 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2343 * returned for the various VMX controls MSRs when nested VMX is enabled.
2344 * The same values should also be used to verify that vmcs12 control fields are
2345 * valid during nested entry from L1 to L2.
2346 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2347 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2348 * bit in the high half is on if the corresponding bit in the control field
2349 * may be on. See also vmx_control_verify().
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002350 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002351static void nested_vmx_setup_ctls_msrs(struct vcpu_vmx *vmx)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002352{
2353 /*
2354 * Note that as a general rule, the high half of the MSRs (bits in
2355 * the control fields which may be 1) should be initialized by the
2356 * intersection of the underlying hardware's MSR (i.e., features which
2357 * can be supported) and the list of features we want to expose -
2358 * because they are known to be properly supported in our code.
2359 * Also, usually, the low half of the MSRs (bits which must be 1) can
2360 * be set to 0, meaning that L1 may turn off any of these bits. The
2361 * reason is that if one of these bits is necessary, it will appear
2362 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2363 * fields of vmcs01 and vmcs02, will turn these bits off - and
2364 * nested_vmx_exit_handled() will not pass related exits to L1.
2365 * These rules have exceptions below.
2366 */
2367
2368 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002369 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002370 vmx->nested.nested_vmx_pinbased_ctls_low,
2371 vmx->nested.nested_vmx_pinbased_ctls_high);
2372 vmx->nested.nested_vmx_pinbased_ctls_low |=
2373 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2374 vmx->nested.nested_vmx_pinbased_ctls_high &=
2375 PIN_BASED_EXT_INTR_MASK |
2376 PIN_BASED_NMI_EXITING |
2377 PIN_BASED_VIRTUAL_NMIS;
2378 vmx->nested.nested_vmx_pinbased_ctls_high |=
2379 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002380 PIN_BASED_VMX_PREEMPTION_TIMER;
Paolo Bonzini35754c92015-07-29 12:05:37 +02002381 if (vmx_cpu_uses_apicv(&vmx->vcpu))
Wincy Van705699a2015-02-03 23:58:17 +08002382 vmx->nested.nested_vmx_pinbased_ctls_high |=
2383 PIN_BASED_POSTED_INTR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002384
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002385 /* exit controls */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002386 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002387 vmx->nested.nested_vmx_exit_ctls_low,
2388 vmx->nested.nested_vmx_exit_ctls_high);
2389 vmx->nested.nested_vmx_exit_ctls_low =
2390 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04002391
Wincy Vanb9c237b2015-02-03 23:56:30 +08002392 vmx->nested.nested_vmx_exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002393#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002394 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002395#endif
Jan Kiszkaf41245002014-03-07 20:03:13 +01002396 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002397 vmx->nested.nested_vmx_exit_ctls_high |=
2398 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszkaf41245002014-03-07 20:03:13 +01002399 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04002400 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
2401
Paolo Bonzini36be0b92014-02-24 12:30:04 +01002402 if (vmx_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002403 vmx->nested.nested_vmx_exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002404
Jan Kiszka2996fca2014-06-16 13:59:43 +02002405 /* We support free control of debug control saving. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002406 vmx->nested.nested_vmx_true_exit_ctls_low =
2407 vmx->nested.nested_vmx_exit_ctls_low &
Jan Kiszka2996fca2014-06-16 13:59:43 +02002408 ~VM_EXIT_SAVE_DEBUG_CONTROLS;
2409
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002410 /* entry controls */
2411 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002412 vmx->nested.nested_vmx_entry_ctls_low,
2413 vmx->nested.nested_vmx_entry_ctls_high);
2414 vmx->nested.nested_vmx_entry_ctls_low =
2415 VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
2416 vmx->nested.nested_vmx_entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02002417#ifdef CONFIG_X86_64
2418 VM_ENTRY_IA32E_MODE |
2419#endif
2420 VM_ENTRY_LOAD_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002421 vmx->nested.nested_vmx_entry_ctls_high |=
2422 (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER);
Paolo Bonzini36be0b92014-02-24 12:30:04 +01002423 if (vmx_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002424 vmx->nested.nested_vmx_entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
Jan Kiszka57435342013-08-06 10:39:56 +02002425
Jan Kiszka2996fca2014-06-16 13:59:43 +02002426 /* We support free control of debug control loading. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002427 vmx->nested.nested_vmx_true_entry_ctls_low =
2428 vmx->nested.nested_vmx_entry_ctls_low &
Jan Kiszka2996fca2014-06-16 13:59:43 +02002429 ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
2430
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002431 /* cpu-based controls */
2432 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002433 vmx->nested.nested_vmx_procbased_ctls_low,
2434 vmx->nested.nested_vmx_procbased_ctls_high);
2435 vmx->nested.nested_vmx_procbased_ctls_low =
2436 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2437 vmx->nested.nested_vmx_procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01002438 CPU_BASED_VIRTUAL_INTR_PENDING |
2439 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002440 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2441 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2442 CPU_BASED_CR3_STORE_EXITING |
2443#ifdef CONFIG_X86_64
2444 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2445#endif
2446 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03002447 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_TRAP_FLAG |
2448 CPU_BASED_MONITOR_EXITING | CPU_BASED_RDPMC_EXITING |
2449 CPU_BASED_RDTSC_EXITING | CPU_BASED_PAUSE_EXITING |
2450 CPU_BASED_TPR_SHADOW | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002451 /*
2452 * We can allow some features even when not supported by the
2453 * hardware. For example, L1 can specify an MSR bitmap - and we
2454 * can use it to avoid exits to L1 - even when L0 runs L2
2455 * without MSR bitmaps.
2456 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002457 vmx->nested.nested_vmx_procbased_ctls_high |=
2458 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka560b7ee2014-06-16 13:59:42 +02002459 CPU_BASED_USE_MSR_BITMAPS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002460
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002461 /* We support free control of CR3 access interception. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002462 vmx->nested.nested_vmx_true_procbased_ctls_low =
2463 vmx->nested.nested_vmx_procbased_ctls_low &
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002464 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
2465
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002466 /* secondary cpu-based controls */
2467 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002468 vmx->nested.nested_vmx_secondary_ctls_low,
2469 vmx->nested.nested_vmx_secondary_ctls_high);
2470 vmx->nested.nested_vmx_secondary_ctls_low = 0;
2471 vmx->nested.nested_vmx_secondary_ctls_high &=
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002472 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01002473 SECONDARY_EXEC_RDTSCP |
Wincy Vanf2b93282015-02-03 23:56:03 +08002474 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Wincy Van82f0dd42015-02-03 23:57:18 +08002475 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Wincy Van608406e2015-02-03 23:57:51 +08002476 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li81dc01f2014-12-04 19:11:07 +08002477 SECONDARY_EXEC_WBINVD_EXITING |
2478 SECONDARY_EXEC_XSAVES;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002479
Nadav Har'Elafa61f7522013-08-07 14:59:22 +02002480 if (enable_ept) {
2481 /* nested EPT: emulate EPT also to L1 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002482 vmx->nested.nested_vmx_secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01002483 SECONDARY_EXEC_ENABLE_EPT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002484 vmx->nested.nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Jan Kiszkad3134db2013-10-23 14:40:31 +01002485 VMX_EPTP_WB_BIT | VMX_EPT_2MB_PAGE_BIT |
2486 VMX_EPT_INVEPT_BIT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002487 vmx->nested.nested_vmx_ept_caps &= vmx_capability.ept;
Nadav Har'Elafa61f7522013-08-07 14:59:22 +02002488 /*
Bandan Das4b855072014-04-19 18:17:44 -04002489 * For nested guests, we don't do anything specific
2490 * for single context invalidation. Hence, only advertise
2491 * support for global context invalidation.
Nadav Har'Elafa61f7522013-08-07 14:59:22 +02002492 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002493 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT;
Nadav Har'Elafa61f7522013-08-07 14:59:22 +02002494 } else
Wincy Vanb9c237b2015-02-03 23:56:30 +08002495 vmx->nested.nested_vmx_ept_caps = 0;
Nadav Har'Elafa61f7522013-08-07 14:59:22 +02002496
Radim Krčmář0790ec12015-03-17 14:02:32 +01002497 if (enable_unrestricted_guest)
2498 vmx->nested.nested_vmx_secondary_ctls_high |=
2499 SECONDARY_EXEC_UNRESTRICTED_GUEST;
2500
Jan Kiszkac18911a2013-03-13 16:06:41 +01002501 /* miscellaneous data */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002502 rdmsr(MSR_IA32_VMX_MISC,
2503 vmx->nested.nested_vmx_misc_low,
2504 vmx->nested.nested_vmx_misc_high);
2505 vmx->nested.nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
2506 vmx->nested.nested_vmx_misc_low |=
2507 VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
Jan Kiszkaf41245002014-03-07 20:03:13 +01002508 VMX_MISC_ACTIVITY_HLT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002509 vmx->nested.nested_vmx_misc_high = 0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002510}
2511
2512static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2513{
2514 /*
2515 * Bits 0 in high must be 0, and bits 1 in low must be 1.
2516 */
2517 return ((control & high) | low) == control;
2518}
2519
2520static inline u64 vmx_control_msr(u32 low, u32 high)
2521{
2522 return low | ((u64)high << 32);
2523}
2524
Jan Kiszkacae50132014-01-04 18:47:22 +01002525/* Returns 0 on success, non-0 otherwise. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002526static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2527{
Wincy Vanb9c237b2015-02-03 23:56:30 +08002528 struct vcpu_vmx *vmx = to_vmx(vcpu);
2529
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002530 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002531 case MSR_IA32_VMX_BASIC:
2532 /*
2533 * This MSR reports some information about VMX support. We
2534 * should return information about the VMX we emulate for the
2535 * guest, and the VMCS structure we give it - not about the
2536 * VMX support of the underlying hardware.
2537 */
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002538 *pdata = VMCS12_REVISION | VMX_BASIC_TRUE_CTLS |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002539 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2540 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2541 break;
2542 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2543 case MSR_IA32_VMX_PINBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002544 *pdata = vmx_control_msr(
2545 vmx->nested.nested_vmx_pinbased_ctls_low,
2546 vmx->nested.nested_vmx_pinbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002547 break;
2548 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002549 *pdata = vmx_control_msr(
2550 vmx->nested.nested_vmx_true_procbased_ctls_low,
2551 vmx->nested.nested_vmx_procbased_ctls_high);
Jan Kiszka3dcdf3ec2014-06-16 13:59:41 +02002552 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002553 case MSR_IA32_VMX_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002554 *pdata = vmx_control_msr(
2555 vmx->nested.nested_vmx_procbased_ctls_low,
2556 vmx->nested.nested_vmx_procbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002557 break;
2558 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002559 *pdata = vmx_control_msr(
2560 vmx->nested.nested_vmx_true_exit_ctls_low,
2561 vmx->nested.nested_vmx_exit_ctls_high);
Jan Kiszka2996fca2014-06-16 13:59:43 +02002562 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002563 case MSR_IA32_VMX_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002564 *pdata = vmx_control_msr(
2565 vmx->nested.nested_vmx_exit_ctls_low,
2566 vmx->nested.nested_vmx_exit_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002567 break;
2568 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002569 *pdata = vmx_control_msr(
2570 vmx->nested.nested_vmx_true_entry_ctls_low,
2571 vmx->nested.nested_vmx_entry_ctls_high);
Jan Kiszka2996fca2014-06-16 13:59:43 +02002572 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002573 case MSR_IA32_VMX_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002574 *pdata = vmx_control_msr(
2575 vmx->nested.nested_vmx_entry_ctls_low,
2576 vmx->nested.nested_vmx_entry_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002577 break;
2578 case MSR_IA32_VMX_MISC:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002579 *pdata = vmx_control_msr(
2580 vmx->nested.nested_vmx_misc_low,
2581 vmx->nested.nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002582 break;
2583 /*
2584 * These MSRs specify bits which the guest must keep fixed (on or off)
2585 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2586 * We picked the standard core2 setting.
2587 */
2588#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2589#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2590 case MSR_IA32_VMX_CR0_FIXED0:
2591 *pdata = VMXON_CR0_ALWAYSON;
2592 break;
2593 case MSR_IA32_VMX_CR0_FIXED1:
2594 *pdata = -1ULL;
2595 break;
2596 case MSR_IA32_VMX_CR4_FIXED0:
2597 *pdata = VMXON_CR4_ALWAYSON;
2598 break;
2599 case MSR_IA32_VMX_CR4_FIXED1:
2600 *pdata = -1ULL;
2601 break;
2602 case MSR_IA32_VMX_VMCS_ENUM:
Jan Kiszka53814172014-06-16 13:59:44 +02002603 *pdata = 0x2e; /* highest index: VMX_PREEMPTION_TIMER_VALUE */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002604 break;
2605 case MSR_IA32_VMX_PROCBASED_CTLS2:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002606 *pdata = vmx_control_msr(
2607 vmx->nested.nested_vmx_secondary_ctls_low,
2608 vmx->nested.nested_vmx_secondary_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002609 break;
2610 case MSR_IA32_VMX_EPT_VPID_CAP:
Nadav Har'Elafa61f7522013-08-07 14:59:22 +02002611 /* Currently, no nested vpid support */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002612 *pdata = vmx->nested.nested_vmx_ept_caps;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002613 break;
2614 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002615 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08002616 }
2617
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002618 return 0;
2619}
2620
2621/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002622 * Reads an msr value (of 'msr_index') into 'pdata'.
2623 * Returns 0 on success, non-0 otherwise.
2624 * Assumes vcpu_load() was already called.
2625 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002626static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002627{
Avi Kivity26bb0982009-09-07 11:14:12 +03002628 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002629
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002630 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002631#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002632 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002633 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002634 break;
2635 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002636 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002637 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002638 case MSR_KERNEL_GS_BASE:
2639 vmx_load_host_state(to_vmx(vcpu));
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002640 msr_info->data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002641 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03002642#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08002643 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002644 return kvm_get_msr_common(vcpu, msr_info);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302645 case MSR_IA32_TSC:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002646 msr_info->data = guest_read_tsc();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002647 break;
2648 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002649 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002650 break;
2651 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002652 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002653 break;
2654 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002655 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002656 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002657 case MSR_IA32_BNDCFGS:
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01002658 if (!vmx_mpx_supported())
2659 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002660 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002661 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01002662 case MSR_IA32_FEATURE_CONTROL:
2663 if (!nested_vmx_allowed(vcpu))
2664 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002665 msr_info->data = to_vmx(vcpu)->nested.msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01002666 break;
2667 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
2668 if (!nested_vmx_allowed(vcpu))
2669 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002670 return vmx_get_vmx_msr(vcpu, msr_info->index, &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08002671 case MSR_IA32_XSS:
2672 if (!vmx_xsaves_supported())
2673 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002674 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08002675 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002676 case MSR_TSC_AUX:
2677 if (!to_vmx(vcpu)->rdtscp_enabled)
2678 return 1;
2679 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002680 default:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002681 msr = find_msr_entry(to_vmx(vcpu), msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002682 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002683 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08002684 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002685 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002686 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002687 }
2688
Avi Kivity6aa8b732006-12-10 02:21:36 -08002689 return 0;
2690}
2691
Jan Kiszkacae50132014-01-04 18:47:22 +01002692static void vmx_leave_nested(struct kvm_vcpu *vcpu);
2693
Avi Kivity6aa8b732006-12-10 02:21:36 -08002694/*
2695 * Writes msr value into into the appropriate "register".
2696 * Returns 0 on success, non-0 otherwise.
2697 * Assumes vcpu_load() was already called.
2698 */
Will Auld8fe8ab42012-11-29 12:42:12 -08002699static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002700{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002701 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002702 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03002703 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08002704 u32 msr_index = msr_info->index;
2705 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03002706
Avi Kivity6aa8b732006-12-10 02:21:36 -08002707 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08002708 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08002709 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03002710 break;
Avi Kivity16175a72009-03-23 22:13:44 +02002711#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002712 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002713 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002714 vmcs_writel(GUEST_FS_BASE, data);
2715 break;
2716 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002717 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002718 vmcs_writel(GUEST_GS_BASE, data);
2719 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002720 case MSR_KERNEL_GS_BASE:
2721 vmx_load_host_state(vmx);
2722 vmx->msr_guest_kernel_gs_base = data;
2723 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002724#endif
2725 case MSR_IA32_SYSENTER_CS:
2726 vmcs_write32(GUEST_SYSENTER_CS, data);
2727 break;
2728 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002729 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002730 break;
2731 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002732 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002733 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002734 case MSR_IA32_BNDCFGS:
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01002735 if (!vmx_mpx_supported())
2736 return 1;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002737 vmcs_write64(GUEST_BNDCFGS, data);
2738 break;
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302739 case MSR_IA32_TSC:
Will Auld8fe8ab42012-11-29 12:42:12 -08002740 kvm_write_tsc(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002741 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002742 case MSR_IA32_CR_PAT:
2743 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Amit45666542014-09-18 22:39:44 +03002744 if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
2745 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08002746 vmcs_write64(GUEST_IA32_PAT, data);
2747 vcpu->arch.pat = data;
2748 break;
2749 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002750 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002751 break;
Will Auldba904632012-11-29 12:42:50 -08002752 case MSR_IA32_TSC_ADJUST:
2753 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002754 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01002755 case MSR_IA32_FEATURE_CONTROL:
2756 if (!nested_vmx_allowed(vcpu) ||
2757 (to_vmx(vcpu)->nested.msr_ia32_feature_control &
2758 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
2759 return 1;
2760 vmx->nested.msr_ia32_feature_control = data;
2761 if (msr_info->host_initiated && data == 0)
2762 vmx_leave_nested(vcpu);
2763 break;
2764 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
2765 return 1; /* they are read-only */
Wanpeng Li20300092014-12-02 19:14:59 +08002766 case MSR_IA32_XSS:
2767 if (!vmx_xsaves_supported())
2768 return 1;
2769 /*
2770 * The only supported bit as of Skylake is bit 8, but
2771 * it is not supported on KVM.
2772 */
2773 if (data != 0)
2774 return 1;
2775 vcpu->arch.ia32_xss = data;
2776 if (vcpu->arch.ia32_xss != host_xss)
2777 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
2778 vcpu->arch.ia32_xss, host_xss);
2779 else
2780 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
2781 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002782 case MSR_TSC_AUX:
2783 if (!vmx->rdtscp_enabled)
2784 return 1;
2785 /* Check reserved bit, higher 32 bits should be zero */
2786 if ((data >> 32) != 0)
2787 return 1;
2788 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002789 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10002790 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002791 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07002792 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08002793 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002794 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
2795 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07002796 ret = kvm_set_shared_msr(msr->index, msr->data,
2797 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03002798 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07002799 if (ret)
2800 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002801 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002802 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002803 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002804 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002805 }
2806
Eddie Dong2cc51562007-05-21 07:28:09 +03002807 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002808}
2809
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002810static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002811{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002812 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
2813 switch (reg) {
2814 case VCPU_REGS_RSP:
2815 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2816 break;
2817 case VCPU_REGS_RIP:
2818 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2819 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002820 case VCPU_EXREG_PDPTR:
2821 if (enable_ept)
2822 ept_save_pdptrs(vcpu);
2823 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002824 default:
2825 break;
2826 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002827}
2828
Avi Kivity6aa8b732006-12-10 02:21:36 -08002829static __init int cpu_has_kvm_support(void)
2830{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002831 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002832}
2833
2834static __init int vmx_disabled_by_bios(void)
2835{
2836 u64 msr;
2837
2838 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04002839 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08002840 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04002841 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
2842 && tboot_enabled())
2843 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08002844 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04002845 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08002846 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08002847 && !tboot_enabled()) {
2848 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08002849 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04002850 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08002851 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08002852 /* launched w/o TXT and VMX disabled */
2853 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
2854 && !tboot_enabled())
2855 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04002856 }
2857
2858 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002859}
2860
Dongxiao Xu7725b892010-05-11 18:29:38 +08002861static void kvm_cpu_vmxon(u64 addr)
2862{
2863 asm volatile (ASM_VMX_VMXON_RAX
2864 : : "a"(&addr), "m"(addr)
2865 : "memory", "cc");
2866}
2867
Radim Krčmář13a34e02014-08-28 15:13:03 +02002868static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002869{
2870 int cpu = raw_smp_processor_id();
2871 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04002872 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002873
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07002874 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02002875 return -EBUSY;
2876
Nadav Har'Eld462b812011-05-24 15:26:10 +03002877 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002878
2879 /*
2880 * Now we can enable the vmclear operation in kdump
2881 * since the loaded_vmcss_on_cpu list on this cpu
2882 * has been initialized.
2883 *
2884 * Though the cpu is not in VMX operation now, there
2885 * is no problem to enable the vmclear operation
2886 * for the loaded_vmcss_on_cpu list is empty!
2887 */
2888 crash_enable_local_vmclear(cpu);
2889
Avi Kivity6aa8b732006-12-10 02:21:36 -08002890 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04002891
2892 test_bits = FEATURE_CONTROL_LOCKED;
2893 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
2894 if (tboot_enabled())
2895 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
2896
2897 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002898 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04002899 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
2900 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07002901 cr4_set_bits(X86_CR4_VMXE);
Alexander Graf10474ae2009-09-15 11:37:46 +02002902
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002903 if (vmm_exclusive) {
2904 kvm_cpu_vmxon(phys_addr);
2905 ept_sync_global();
2906 }
Alexander Graf10474ae2009-09-15 11:37:46 +02002907
Christoph Lameter89cbc762014-08-17 12:30:40 -05002908 native_store_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity3444d7d2010-07-26 18:32:38 +03002909
Alexander Graf10474ae2009-09-15 11:37:46 +02002910 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002911}
2912
Nadav Har'Eld462b812011-05-24 15:26:10 +03002913static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002914{
2915 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002916 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002917
Nadav Har'Eld462b812011-05-24 15:26:10 +03002918 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2919 loaded_vmcss_on_cpu_link)
2920 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002921}
2922
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002923
2924/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2925 * tricks.
2926 */
2927static void kvm_cpu_vmxoff(void)
2928{
2929 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002930}
2931
Radim Krčmář13a34e02014-08-28 15:13:03 +02002932static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002933{
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002934 if (vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03002935 vmclear_local_loaded_vmcss();
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002936 kvm_cpu_vmxoff();
2937 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07002938 cr4_clear_bits(X86_CR4_VMXE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002939}
2940
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002941static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002942 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002943{
2944 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002945 u32 ctl = ctl_min | ctl_opt;
2946
2947 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2948
2949 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2950 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2951
2952 /* Ensure minimum (required) set of control bits are supported. */
2953 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002954 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002955
2956 *result = ctl;
2957 return 0;
2958}
2959
Avi Kivity110312c2010-12-21 12:54:20 +02002960static __init bool allow_1_setting(u32 msr, u32 ctl)
2961{
2962 u32 vmx_msr_low, vmx_msr_high;
2963
2964 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2965 return vmx_msr_high & ctl;
2966}
2967
Yang, Sheng002c7f72007-07-31 14:23:01 +03002968static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002969{
2970 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002971 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002972 u32 _pin_based_exec_control = 0;
2973 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002974 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002975 u32 _vmexit_control = 0;
2976 u32 _vmentry_control = 0;
2977
Raghavendra K T10166742012-02-07 23:19:20 +05302978 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002979#ifdef CONFIG_X86_64
2980 CPU_BASED_CR8_LOAD_EXITING |
2981 CPU_BASED_CR8_STORE_EXITING |
2982#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002983 CPU_BASED_CR3_LOAD_EXITING |
2984 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002985 CPU_BASED_USE_IO_BITMAPS |
2986 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03002987 CPU_BASED_USE_TSC_OFFSETING |
Sheng Yang59708672009-12-15 13:29:54 +08002988 CPU_BASED_MWAIT_EXITING |
2989 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002990 CPU_BASED_INVLPG_EXITING |
2991 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002992
Sheng Yangf78e0e22007-10-29 09:40:42 +08002993 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002994 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002995 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002996 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2997 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002998 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002999#ifdef CONFIG_X86_64
3000 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3001 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
3002 ~CPU_BASED_CR8_STORE_EXITING;
3003#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08003004 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08003005 min2 = 0;
3006 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08003007 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08003008 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08003009 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003010 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003011 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003012 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00003013 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08003014 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003015 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03003016 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08003017 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08003018 SECONDARY_EXEC_XSAVES |
3019 SECONDARY_EXEC_ENABLE_PML;
Sheng Yangd56f5462008-04-25 10:13:16 +08003020 if (adjust_vmx_controls(min2, opt2,
3021 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08003022 &_cpu_based_2nd_exec_control) < 0)
3023 return -EIO;
3024 }
3025#ifndef CONFIG_X86_64
3026 if (!(_cpu_based_2nd_exec_control &
3027 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
3028 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
3029#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08003030
3031 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3032 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08003033 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003034 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
3035 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08003036
Sheng Yangd56f5462008-04-25 10:13:16 +08003037 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03003038 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
3039 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03003040 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
3041 CPU_BASED_CR3_STORE_EXITING |
3042 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08003043 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
3044 vmx_capability.ept, vmx_capability.vpid);
3045 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003046
Paolo Bonzini81908bf2014-02-21 10:32:27 +01003047 min = VM_EXIT_SAVE_DEBUG_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003048#ifdef CONFIG_X86_64
3049 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
3050#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08003051 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003052 VM_EXIT_ACK_INTR_ON_EXIT | VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003053 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
3054 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003055 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003056
Yang Zhang01e439b2013-04-11 19:25:12 +08003057 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
3058 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR;
3059 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
3060 &_pin_based_exec_control) < 0)
3061 return -EIO;
3062
3063 if (!(_cpu_based_2nd_exec_control &
3064 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) ||
3065 !(_vmexit_control & VM_EXIT_ACK_INTR_ON_EXIT))
3066 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
3067
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01003068 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003069 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003070 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
3071 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003072 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003073
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003074 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003075
3076 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
3077 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003078 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003079
3080#ifdef CONFIG_X86_64
3081 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
3082 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03003083 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003084#endif
3085
3086 /* Require Write-Back (WB) memory type for VMCS accesses. */
3087 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003088 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003089
Yang, Sheng002c7f72007-07-31 14:23:01 +03003090 vmcs_conf->size = vmx_msr_high & 0x1fff;
3091 vmcs_conf->order = get_order(vmcs_config.size);
3092 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003093
Yang, Sheng002c7f72007-07-31 14:23:01 +03003094 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
3095 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003096 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003097 vmcs_conf->vmexit_ctrl = _vmexit_control;
3098 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003099
Avi Kivity110312c2010-12-21 12:54:20 +02003100 cpu_has_load_ia32_efer =
3101 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3102 VM_ENTRY_LOAD_IA32_EFER)
3103 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3104 VM_EXIT_LOAD_IA32_EFER);
3105
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003106 cpu_has_load_perf_global_ctrl =
3107 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3108 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
3109 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3110 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
3111
3112 /*
3113 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
3114 * but due to arrata below it can't be used. Workaround is to use
3115 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
3116 *
3117 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
3118 *
3119 * AAK155 (model 26)
3120 * AAP115 (model 30)
3121 * AAT100 (model 37)
3122 * BC86,AAY89,BD102 (model 44)
3123 * BA97 (model 46)
3124 *
3125 */
3126 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
3127 switch (boot_cpu_data.x86_model) {
3128 case 26:
3129 case 30:
3130 case 37:
3131 case 44:
3132 case 46:
3133 cpu_has_load_perf_global_ctrl = false;
3134 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
3135 "does not work properly. Using workaround\n");
3136 break;
3137 default:
3138 break;
3139 }
3140 }
3141
Wanpeng Li20300092014-12-02 19:14:59 +08003142 if (cpu_has_xsaves)
3143 rdmsrl(MSR_IA32_XSS, host_xss);
3144
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003145 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003146}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003147
3148static struct vmcs *alloc_vmcs_cpu(int cpu)
3149{
3150 int node = cpu_to_node(cpu);
3151 struct page *pages;
3152 struct vmcs *vmcs;
3153
Vlastimil Babka96db8002015-09-08 15:03:50 -07003154 pages = __alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003155 if (!pages)
3156 return NULL;
3157 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003158 memset(vmcs, 0, vmcs_config.size);
3159 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003160 return vmcs;
3161}
3162
3163static struct vmcs *alloc_vmcs(void)
3164{
Ingo Molnard3b2c332007-01-05 16:36:23 -08003165 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08003166}
3167
3168static void free_vmcs(struct vmcs *vmcs)
3169{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003170 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003171}
3172
Nadav Har'Eld462b812011-05-24 15:26:10 +03003173/*
3174 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
3175 */
3176static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
3177{
3178 if (!loaded_vmcs->vmcs)
3179 return;
3180 loaded_vmcs_clear(loaded_vmcs);
3181 free_vmcs(loaded_vmcs->vmcs);
3182 loaded_vmcs->vmcs = NULL;
3183}
3184
Sam Ravnborg39959582007-06-01 00:47:13 -07003185static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003186{
3187 int cpu;
3188
Zachary Amsden3230bb42009-09-29 11:38:37 -10003189 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003190 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10003191 per_cpu(vmxarea, cpu) = NULL;
3192 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003193}
3194
Bandan Dasfe2b2012014-04-21 15:20:14 -04003195static void init_vmcs_shadow_fields(void)
3196{
3197 int i, j;
3198
3199 /* No checks for read only fields yet */
3200
3201 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
3202 switch (shadow_read_write_fields[i]) {
3203 case GUEST_BNDCFGS:
3204 if (!vmx_mpx_supported())
3205 continue;
3206 break;
3207 default:
3208 break;
3209 }
3210
3211 if (j < i)
3212 shadow_read_write_fields[j] =
3213 shadow_read_write_fields[i];
3214 j++;
3215 }
3216 max_shadow_read_write_fields = j;
3217
3218 /* shadowed fields guest access without vmexit */
3219 for (i = 0; i < max_shadow_read_write_fields; i++) {
3220 clear_bit(shadow_read_write_fields[i],
3221 vmx_vmwrite_bitmap);
3222 clear_bit(shadow_read_write_fields[i],
3223 vmx_vmread_bitmap);
3224 }
3225 for (i = 0; i < max_shadow_read_only_fields; i++)
3226 clear_bit(shadow_read_only_fields[i],
3227 vmx_vmread_bitmap);
3228}
3229
Avi Kivity6aa8b732006-12-10 02:21:36 -08003230static __init int alloc_kvm_area(void)
3231{
3232 int cpu;
3233
Zachary Amsden3230bb42009-09-29 11:38:37 -10003234 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003235 struct vmcs *vmcs;
3236
3237 vmcs = alloc_vmcs_cpu(cpu);
3238 if (!vmcs) {
3239 free_kvm_area();
3240 return -ENOMEM;
3241 }
3242
3243 per_cpu(vmxarea, cpu) = vmcs;
3244 }
3245 return 0;
3246}
3247
Gleb Natapov14168782013-01-21 15:36:49 +02003248static bool emulation_required(struct kvm_vcpu *vcpu)
3249{
3250 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
3251}
3252
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003253static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02003254 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003255{
Gleb Natapovd99e4152012-12-20 16:57:45 +02003256 if (!emulate_invalid_guest_state) {
3257 /*
3258 * CS and SS RPL should be equal during guest entry according
3259 * to VMX spec, but in reality it is not always so. Since vcpu
3260 * is in the middle of the transition from real mode to
3261 * protected mode it is safe to assume that RPL 0 is a good
3262 * default value.
3263 */
3264 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03003265 save->selector &= ~SEGMENT_RPL_MASK;
3266 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02003267 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003268 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02003269 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003270}
3271
3272static void enter_pmode(struct kvm_vcpu *vcpu)
3273{
3274 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003275 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003276
Gleb Natapovd99e4152012-12-20 16:57:45 +02003277 /*
3278 * Update real mode segment cache. It may be not up-to-date if sement
3279 * register was written while vcpu was in a guest mode.
3280 */
3281 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3282 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3283 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3284 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3285 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3286 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3287
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003288 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003289
Avi Kivity2fb92db2011-04-27 19:42:18 +03003290 vmx_segment_cache_clear(vmx);
3291
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003292 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003293
3294 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003295 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3296 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003297 vmcs_writel(GUEST_RFLAGS, flags);
3298
Rusty Russell66aee912007-07-17 23:34:16 +10003299 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3300 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003301
3302 update_exception_bitmap(vcpu);
3303
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003304 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3305 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3306 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3307 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3308 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3309 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003310}
3311
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003312static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003313{
Mathias Krause772e0312012-08-30 01:30:19 +02003314 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003315 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003316
Gleb Natapovd99e4152012-12-20 16:57:45 +02003317 var.dpl = 0x3;
3318 if (seg == VCPU_SREG_CS)
3319 var.type = 0x3;
3320
3321 if (!emulate_invalid_guest_state) {
3322 var.selector = var.base >> 4;
3323 var.base = var.base & 0xffff0;
3324 var.limit = 0xffff;
3325 var.g = 0;
3326 var.db = 0;
3327 var.present = 1;
3328 var.s = 1;
3329 var.l = 0;
3330 var.unusable = 0;
3331 var.type = 0x3;
3332 var.avl = 0;
3333 if (save->base & 0xf)
3334 printk_once(KERN_WARNING "kvm: segment base is not "
3335 "paragraph aligned when entering "
3336 "protected mode (seg=%d)", seg);
3337 }
3338
3339 vmcs_write16(sf->selector, var.selector);
3340 vmcs_write32(sf->base, var.base);
3341 vmcs_write32(sf->limit, var.limit);
3342 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003343}
3344
3345static void enter_rmode(struct kvm_vcpu *vcpu)
3346{
3347 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003348 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003349
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003350 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
3351 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3352 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3353 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3354 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003355 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3356 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003357
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003358 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003359
Gleb Natapov776e58e2011-03-13 12:34:27 +02003360 /*
3361 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003362 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02003363 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003364 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02003365 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
3366 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02003367
Avi Kivity2fb92db2011-04-27 19:42:18 +03003368 vmx_segment_cache_clear(vmx);
3369
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003370 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003371 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003372 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
3373
3374 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003375 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003376
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01003377 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003378
3379 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10003380 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003381 update_exception_bitmap(vcpu);
3382
Gleb Natapovd99e4152012-12-20 16:57:45 +02003383 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3384 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3385 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3386 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3387 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
3388 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003389
Eddie Dong8668a3c2007-10-10 14:26:45 +08003390 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003391}
3392
Amit Shah401d10d2009-02-20 22:53:37 +05303393static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
3394{
3395 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003396 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
3397
3398 if (!msr)
3399 return;
Amit Shah401d10d2009-02-20 22:53:37 +05303400
Avi Kivity44ea2b12009-09-06 15:55:37 +03003401 /*
3402 * Force kernel_gs_base reloading before EFER changes, as control
3403 * of this msr depends on is_long_mode().
3404 */
3405 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02003406 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05303407 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003408 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303409 msr->data = efer;
3410 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003411 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303412
3413 msr->data = efer & ~EFER_LME;
3414 }
3415 setup_msrs(vmx);
3416}
3417
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003418#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003419
3420static void enter_lmode(struct kvm_vcpu *vcpu)
3421{
3422 u32 guest_tr_ar;
3423
Avi Kivity2fb92db2011-04-27 19:42:18 +03003424 vmx_segment_cache_clear(to_vmx(vcpu));
3425
Avi Kivity6aa8b732006-12-10 02:21:36 -08003426 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003427 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02003428 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
3429 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003430 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003431 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
3432 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003433 }
Avi Kivityda38f432010-07-06 11:30:49 +03003434 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003435}
3436
3437static void exit_lmode(struct kvm_vcpu *vcpu)
3438{
Gleb Natapov2961e8762013-11-25 15:37:13 +02003439 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03003440 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003441}
3442
3443#endif
3444
Sheng Yang2384d2b2008-01-17 15:14:33 +08003445static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
3446{
Gui Jianfengb9d762f2010-06-07 10:32:29 +08003447 vpid_sync_context(to_vmx(vcpu));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003448 if (enable_ept) {
3449 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3450 return;
Sheng Yang4e1096d2008-07-06 19:16:51 +08003451 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003452 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08003453}
3454
Avi Kivitye8467fd2009-12-29 18:43:06 +02003455static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
3456{
3457 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
3458
3459 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
3460 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
3461}
3462
Avi Kivityaff48ba2010-12-05 18:56:11 +02003463static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
3464{
3465 if (enable_ept && is_paging(vcpu))
3466 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
3467 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
3468}
3469
Anthony Liguori25c4c272007-04-27 09:29:21 +03003470static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08003471{
Avi Kivityfc78f512009-12-07 12:16:48 +02003472 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
3473
3474 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
3475 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08003476}
3477
Sheng Yang14394422008-04-28 12:24:45 +08003478static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
3479{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003480 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3481
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003482 if (!test_bit(VCPU_EXREG_PDPTR,
3483 (unsigned long *)&vcpu->arch.regs_dirty))
3484 return;
3485
Sheng Yang14394422008-04-28 12:24:45 +08003486 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003487 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
3488 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
3489 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
3490 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08003491 }
3492}
3493
Avi Kivity8f5d5492009-05-31 18:41:29 +03003494static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
3495{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003496 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3497
Avi Kivity8f5d5492009-05-31 18:41:29 +03003498 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003499 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
3500 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
3501 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
3502 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003503 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003504
3505 __set_bit(VCPU_EXREG_PDPTR,
3506 (unsigned long *)&vcpu->arch.regs_avail);
3507 __set_bit(VCPU_EXREG_PDPTR,
3508 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003509}
3510
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003511static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08003512
3513static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
3514 unsigned long cr0,
3515 struct kvm_vcpu *vcpu)
3516{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03003517 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3518 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003519 if (!(cr0 & X86_CR0_PG)) {
3520 /* From paging/starting to nonpaging */
3521 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003522 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08003523 (CPU_BASED_CR3_LOAD_EXITING |
3524 CPU_BASED_CR3_STORE_EXITING));
3525 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003526 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003527 } else if (!is_paging(vcpu)) {
3528 /* From nonpaging to paging */
3529 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003530 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08003531 ~(CPU_BASED_CR3_LOAD_EXITING |
3532 CPU_BASED_CR3_STORE_EXITING));
3533 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003534 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003535 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08003536
3537 if (!(cr0 & X86_CR0_WP))
3538 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08003539}
3540
Avi Kivity6aa8b732006-12-10 02:21:36 -08003541static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
3542{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003543 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003544 unsigned long hw_cr0;
3545
Gleb Natapov50378782013-02-04 16:00:28 +02003546 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003547 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02003548 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02003549 else {
Gleb Natapov50378782013-02-04 16:00:28 +02003550 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003551
Gleb Natapov218e7632013-01-21 15:36:45 +02003552 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
3553 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003554
Gleb Natapov218e7632013-01-21 15:36:45 +02003555 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
3556 enter_rmode(vcpu);
3557 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003558
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003559#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003560 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10003561 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003562 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10003563 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003564 exit_lmode(vcpu);
3565 }
3566#endif
3567
Avi Kivity089d0342009-03-23 18:26:32 +02003568 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08003569 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
3570
Avi Kivity02daab22009-12-30 12:40:26 +02003571 if (!vcpu->fpu_active)
Avi Kivity81231c62010-01-24 16:26:40 +02003572 hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
Avi Kivity02daab22009-12-30 12:40:26 +02003573
Avi Kivity6aa8b732006-12-10 02:21:36 -08003574 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08003575 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003576 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02003577
3578 /* depends on vcpu->arch.cr0 to be set to a new value */
3579 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003580}
3581
Sheng Yang14394422008-04-28 12:24:45 +08003582static u64 construct_eptp(unsigned long root_hpa)
3583{
3584 u64 eptp;
3585
3586 /* TODO write the value reading from MSR */
3587 eptp = VMX_EPT_DEFAULT_MT |
3588 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Xudong Haob38f9932012-05-28 19:33:36 +08003589 if (enable_ept_ad_bits)
3590 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003591 eptp |= (root_hpa & PAGE_MASK);
3592
3593 return eptp;
3594}
3595
Avi Kivity6aa8b732006-12-10 02:21:36 -08003596static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
3597{
Sheng Yang14394422008-04-28 12:24:45 +08003598 unsigned long guest_cr3;
3599 u64 eptp;
3600
3601 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02003602 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08003603 eptp = construct_eptp(cr3);
3604 vmcs_write64(EPT_POINTER, eptp);
Jan Kiszka59ab5a82013-08-08 16:26:29 +02003605 if (is_paging(vcpu) || is_guest_mode(vcpu))
3606 guest_cr3 = kvm_read_cr3(vcpu);
3607 else
3608 guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be442009-10-26 16:48:33 -02003609 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003610 }
3611
Sheng Yang2384d2b2008-01-17 15:14:33 +08003612 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003613 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003614}
3615
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003616static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003617{
Ben Serebrin085e68e2015-04-16 11:58:05 -07003618 /*
3619 * Pass through host's Machine Check Enable value to hw_cr4, which
3620 * is in force while we are in guest mode. Do not let guests control
3621 * this bit, even if host CR4.MCE == 0.
3622 */
3623 unsigned long hw_cr4 =
3624 (cr4_read_shadow() & X86_CR4_MCE) |
3625 (cr4 & ~X86_CR4_MCE) |
3626 (to_vmx(vcpu)->rmode.vm86_active ?
3627 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
Sheng Yang14394422008-04-28 12:24:45 +08003628
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003629 if (cr4 & X86_CR4_VMXE) {
3630 /*
3631 * To use VMXON (and later other VMX instructions), a guest
3632 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3633 * So basically the check on whether to allow nested VMX
3634 * is here.
3635 */
3636 if (!nested_vmx_allowed(vcpu))
3637 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01003638 }
3639 if (to_vmx(vcpu)->nested.vmxon &&
3640 ((cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003641 return 1;
3642
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003643 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02003644 if (enable_ept) {
3645 if (!is_paging(vcpu)) {
3646 hw_cr4 &= ~X86_CR4_PAE;
3647 hw_cr4 |= X86_CR4_PSE;
Dongxiao Xuc08800a2013-02-04 11:50:43 +08003648 /*
Feng Wue1e746b2014-04-01 17:46:35 +08003649 * SMEP/SMAP is disabled if CPU is in non-paging mode
3650 * in hardware. However KVM always uses paging mode to
Dongxiao Xuc08800a2013-02-04 11:50:43 +08003651 * emulate guest non-paging mode with TDP.
Feng Wue1e746b2014-04-01 17:46:35 +08003652 * To emulate this behavior, SMEP/SMAP needs to be
3653 * manually disabled when guest switches to non-paging
3654 * mode.
Dongxiao Xuc08800a2013-02-04 11:50:43 +08003655 */
Feng Wue1e746b2014-04-01 17:46:35 +08003656 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP);
Avi Kivitybc230082009-12-08 12:14:42 +02003657 } else if (!(cr4 & X86_CR4_PAE)) {
3658 hw_cr4 &= ~X86_CR4_PAE;
3659 }
3660 }
Sheng Yang14394422008-04-28 12:24:45 +08003661
3662 vmcs_writel(CR4_READ_SHADOW, cr4);
3663 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003664 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003665}
3666
Avi Kivity6aa8b732006-12-10 02:21:36 -08003667static void vmx_get_segment(struct kvm_vcpu *vcpu,
3668 struct kvm_segment *var, int seg)
3669{
Avi Kivitya9179492011-01-03 14:28:52 +02003670 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003671 u32 ar;
3672
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003673 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003674 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003675 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003676 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003677 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003678 var->base = vmx_read_guest_seg_base(vmx, seg);
3679 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3680 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003681 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003682 var->base = vmx_read_guest_seg_base(vmx, seg);
3683 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3684 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3685 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03003686 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003687 var->type = ar & 15;
3688 var->s = (ar >> 4) & 1;
3689 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03003690 /*
3691 * Some userspaces do not preserve unusable property. Since usable
3692 * segment has to be present according to VMX spec we can use present
3693 * property to amend userspace bug by making unusable segment always
3694 * nonpresent. vmx_segment_access_rights() already marks nonpresent
3695 * segment as unusable.
3696 */
3697 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003698 var->avl = (ar >> 12) & 1;
3699 var->l = (ar >> 13) & 1;
3700 var->db = (ar >> 14) & 1;
3701 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003702}
3703
Avi Kivitya9179492011-01-03 14:28:52 +02003704static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3705{
Avi Kivitya9179492011-01-03 14:28:52 +02003706 struct kvm_segment s;
3707
3708 if (to_vmx(vcpu)->rmode.vm86_active) {
3709 vmx_get_segment(vcpu, &s, seg);
3710 return s.base;
3711 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003712 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003713}
3714
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003715static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003716{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003717 struct vcpu_vmx *vmx = to_vmx(vcpu);
3718
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003719 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003720 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02003721 else {
3722 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003723 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02003724 }
Avi Kivity69c73022011-03-07 15:26:44 +02003725}
3726
Avi Kivity653e3102007-05-07 10:55:37 +03003727static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003728{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003729 u32 ar;
3730
Avi Kivityf0495f92012-06-07 17:06:10 +03003731 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003732 ar = 1 << 16;
3733 else {
3734 ar = var->type & 15;
3735 ar |= (var->s & 1) << 4;
3736 ar |= (var->dpl & 3) << 5;
3737 ar |= (var->present & 1) << 7;
3738 ar |= (var->avl & 1) << 12;
3739 ar |= (var->l & 1) << 13;
3740 ar |= (var->db & 1) << 14;
3741 ar |= (var->g & 1) << 15;
3742 }
Avi Kivity653e3102007-05-07 10:55:37 +03003743
3744 return ar;
3745}
3746
3747static void vmx_set_segment(struct kvm_vcpu *vcpu,
3748 struct kvm_segment *var, int seg)
3749{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003750 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003751 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003752
Avi Kivity2fb92db2011-04-27 19:42:18 +03003753 vmx_segment_cache_clear(vmx);
3754
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003755 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3756 vmx->rmode.segs[seg] = *var;
3757 if (seg == VCPU_SREG_TR)
3758 vmcs_write16(sf->selector, var->selector);
3759 else if (var->s)
3760 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003761 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03003762 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003763
Avi Kivity653e3102007-05-07 10:55:37 +03003764 vmcs_writel(sf->base, var->base);
3765 vmcs_write32(sf->limit, var->limit);
3766 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003767
3768 /*
3769 * Fix the "Accessed" bit in AR field of segment registers for older
3770 * qemu binaries.
3771 * IA32 arch specifies that at the time of processor reset the
3772 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003773 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003774 * state vmexit when "unrestricted guest" mode is turned on.
3775 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3776 * tree. Newer qemu binaries with that qemu fix would not need this
3777 * kvm hack.
3778 */
3779 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003780 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003781
Gleb Natapovf924d662012-12-12 19:10:55 +02003782 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02003783
3784out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01003785 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003786}
3787
Avi Kivity6aa8b732006-12-10 02:21:36 -08003788static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3789{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003790 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003791
3792 *db = (ar >> 14) & 1;
3793 *l = (ar >> 13) & 1;
3794}
3795
Gleb Natapov89a27f42010-02-16 10:51:48 +02003796static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003797{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003798 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3799 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003800}
3801
Gleb Natapov89a27f42010-02-16 10:51:48 +02003802static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003803{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003804 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3805 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003806}
3807
Gleb Natapov89a27f42010-02-16 10:51:48 +02003808static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003809{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003810 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3811 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003812}
3813
Gleb Natapov89a27f42010-02-16 10:51:48 +02003814static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003815{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003816 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3817 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003818}
3819
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003820static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3821{
3822 struct kvm_segment var;
3823 u32 ar;
3824
3825 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003826 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003827 if (seg == VCPU_SREG_CS)
3828 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003829 ar = vmx_segment_access_rights(&var);
3830
3831 if (var.base != (var.selector << 4))
3832 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003833 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003834 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003835 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003836 return false;
3837
3838 return true;
3839}
3840
3841static bool code_segment_valid(struct kvm_vcpu *vcpu)
3842{
3843 struct kvm_segment cs;
3844 unsigned int cs_rpl;
3845
3846 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003847 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003848
Avi Kivity1872a3f2009-01-04 23:26:52 +02003849 if (cs.unusable)
3850 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003851 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003852 return false;
3853 if (!cs.s)
3854 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003855 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003856 if (cs.dpl > cs_rpl)
3857 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003858 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003859 if (cs.dpl != cs_rpl)
3860 return false;
3861 }
3862 if (!cs.present)
3863 return false;
3864
3865 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3866 return true;
3867}
3868
3869static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3870{
3871 struct kvm_segment ss;
3872 unsigned int ss_rpl;
3873
3874 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03003875 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003876
Avi Kivity1872a3f2009-01-04 23:26:52 +02003877 if (ss.unusable)
3878 return true;
3879 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003880 return false;
3881 if (!ss.s)
3882 return false;
3883 if (ss.dpl != ss_rpl) /* DPL != RPL */
3884 return false;
3885 if (!ss.present)
3886 return false;
3887
3888 return true;
3889}
3890
3891static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3892{
3893 struct kvm_segment var;
3894 unsigned int rpl;
3895
3896 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03003897 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003898
Avi Kivity1872a3f2009-01-04 23:26:52 +02003899 if (var.unusable)
3900 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003901 if (!var.s)
3902 return false;
3903 if (!var.present)
3904 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003905 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003906 if (var.dpl < rpl) /* DPL < RPL */
3907 return false;
3908 }
3909
3910 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3911 * rights flags
3912 */
3913 return true;
3914}
3915
3916static bool tr_valid(struct kvm_vcpu *vcpu)
3917{
3918 struct kvm_segment tr;
3919
3920 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3921
Avi Kivity1872a3f2009-01-04 23:26:52 +02003922 if (tr.unusable)
3923 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03003924 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003925 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003926 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003927 return false;
3928 if (!tr.present)
3929 return false;
3930
3931 return true;
3932}
3933
3934static bool ldtr_valid(struct kvm_vcpu *vcpu)
3935{
3936 struct kvm_segment ldtr;
3937
3938 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3939
Avi Kivity1872a3f2009-01-04 23:26:52 +02003940 if (ldtr.unusable)
3941 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03003942 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003943 return false;
3944 if (ldtr.type != 2)
3945 return false;
3946 if (!ldtr.present)
3947 return false;
3948
3949 return true;
3950}
3951
3952static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3953{
3954 struct kvm_segment cs, ss;
3955
3956 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3957 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3958
Nadav Amitb32a9912015-03-29 16:33:04 +03003959 return ((cs.selector & SEGMENT_RPL_MASK) ==
3960 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003961}
3962
3963/*
3964 * Check if guest state is valid. Returns true if valid, false if
3965 * not.
3966 * We assume that registers are always usable
3967 */
3968static bool guest_state_valid(struct kvm_vcpu *vcpu)
3969{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02003970 if (enable_unrestricted_guest)
3971 return true;
3972
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003973 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03003974 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003975 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3976 return false;
3977 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3978 return false;
3979 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3980 return false;
3981 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3982 return false;
3983 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3984 return false;
3985 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3986 return false;
3987 } else {
3988 /* protected mode guest state checks */
3989 if (!cs_ss_rpl_check(vcpu))
3990 return false;
3991 if (!code_segment_valid(vcpu))
3992 return false;
3993 if (!stack_segment_valid(vcpu))
3994 return false;
3995 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3996 return false;
3997 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3998 return false;
3999 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
4000 return false;
4001 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
4002 return false;
4003 if (!tr_valid(vcpu))
4004 return false;
4005 if (!ldtr_valid(vcpu))
4006 return false;
4007 }
4008 /* TODO:
4009 * - Add checks on RIP
4010 * - Add checks on RFLAGS
4011 */
4012
4013 return true;
4014}
4015
Mike Dayd77c26f2007-10-08 09:02:08 -04004016static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004017{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004018 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02004019 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004020 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004021
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004022 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004023 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02004024 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4025 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004026 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004027 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08004028 r = kvm_write_guest_page(kvm, fn++, &data,
4029 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02004030 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004031 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004032 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
4033 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004034 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004035 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4036 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004037 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004038 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004039 r = kvm_write_guest_page(kvm, fn, &data,
4040 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
4041 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004042out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004043 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004044 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004045}
4046
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004047static int init_rmode_identity_map(struct kvm *kvm)
4048{
Tang Chenf51770e2014-09-16 18:41:59 +08004049 int i, idx, r = 0;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004050 pfn_t identity_map_pfn;
4051 u32 tmp;
4052
Avi Kivity089d0342009-03-23 18:26:32 +02004053 if (!enable_ept)
Tang Chenf51770e2014-09-16 18:41:59 +08004054 return 0;
Tang Chena255d472014-09-16 18:41:58 +08004055
4056 /* Protect kvm->arch.ept_identity_pagetable_done. */
4057 mutex_lock(&kvm->slots_lock);
4058
Tang Chenf51770e2014-09-16 18:41:59 +08004059 if (likely(kvm->arch.ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08004060 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08004061
Sheng Yangb927a3c2009-07-21 10:42:48 +08004062 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08004063
4064 r = alloc_identity_pagetable(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08004065 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08004066 goto out2;
4067
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004068 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004069 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
4070 if (r < 0)
4071 goto out;
4072 /* Set up identity-mapping pagetable for EPT in real mode */
4073 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
4074 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
4075 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
4076 r = kvm_write_guest_page(kvm, identity_map_pfn,
4077 &tmp, i * sizeof(tmp), sizeof(tmp));
4078 if (r < 0)
4079 goto out;
4080 }
4081 kvm->arch.ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08004082
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004083out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004084 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08004085
4086out2:
4087 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08004088 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004089}
4090
Avi Kivity6aa8b732006-12-10 02:21:36 -08004091static void seg_setup(int seg)
4092{
Mathias Krause772e0312012-08-30 01:30:19 +02004093 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004094 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004095
4096 vmcs_write16(sf->selector, 0);
4097 vmcs_writel(sf->base, 0);
4098 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02004099 ar = 0x93;
4100 if (seg == VCPU_SREG_CS)
4101 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004102
4103 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004104}
4105
Sheng Yangf78e0e22007-10-29 09:40:42 +08004106static int alloc_apic_access_page(struct kvm *kvm)
4107{
Xiao Guangrong44841412012-09-07 14:14:20 +08004108 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004109 struct kvm_userspace_memory_region kvm_userspace_mem;
4110 int r = 0;
4111
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004112 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08004113 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004114 goto out;
4115 kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
4116 kvm_userspace_mem.flags = 0;
Tang Chen73a6d942014-09-11 13:38:00 +08004117 kvm_userspace_mem.guest_phys_addr = APIC_DEFAULT_PHYS_BASE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004118 kvm_userspace_mem.memory_size = PAGE_SIZE;
Paolo Bonzini9da0e4d2015-05-18 13:33:16 +02004119 r = __x86_set_memory_region(kvm, &kvm_userspace_mem);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004120 if (r)
4121 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02004122
Tang Chen73a6d942014-09-11 13:38:00 +08004123 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08004124 if (is_error_page(page)) {
4125 r = -EFAULT;
4126 goto out;
4127 }
4128
Tang Chenc24ae0d2014-09-24 15:57:58 +08004129 /*
4130 * Do not pin the page in memory, so that memory hot-unplug
4131 * is able to migrate it.
4132 */
4133 put_page(page);
4134 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004135out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004136 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004137 return r;
4138}
4139
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004140static int alloc_identity_pagetable(struct kvm *kvm)
4141{
Tang Chena255d472014-09-16 18:41:58 +08004142 /* Called with kvm->slots_lock held. */
4143
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004144 struct kvm_userspace_memory_region kvm_userspace_mem;
4145 int r = 0;
4146
Tang Chena255d472014-09-16 18:41:58 +08004147 BUG_ON(kvm->arch.ept_identity_pagetable_done);
4148
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004149 kvm_userspace_mem.slot = IDENTITY_PAGETABLE_PRIVATE_MEMSLOT;
4150 kvm_userspace_mem.flags = 0;
Sheng Yangb927a3c2009-07-21 10:42:48 +08004151 kvm_userspace_mem.guest_phys_addr =
4152 kvm->arch.ept_identity_map_addr;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004153 kvm_userspace_mem.memory_size = PAGE_SIZE;
Paolo Bonzini9da0e4d2015-05-18 13:33:16 +02004154 r = __x86_set_memory_region(kvm, &kvm_userspace_mem);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004155
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004156 return r;
4157}
4158
Sheng Yang2384d2b2008-01-17 15:14:33 +08004159static void allocate_vpid(struct vcpu_vmx *vmx)
4160{
4161 int vpid;
4162
4163 vmx->vpid = 0;
Avi Kivity919818a2009-03-23 18:01:29 +02004164 if (!enable_vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004165 return;
4166 spin_lock(&vmx_vpid_lock);
4167 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
4168 if (vpid < VMX_NR_VPIDS) {
4169 vmx->vpid = vpid;
4170 __set_bit(vpid, vmx_vpid_bitmap);
4171 }
4172 spin_unlock(&vmx_vpid_lock);
4173}
4174
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004175static void free_vpid(struct vcpu_vmx *vmx)
4176{
4177 if (!enable_vpid)
4178 return;
4179 spin_lock(&vmx_vpid_lock);
4180 if (vmx->vpid != 0)
4181 __clear_bit(vmx->vpid, vmx_vpid_bitmap);
4182 spin_unlock(&vmx_vpid_lock);
4183}
4184
Yang Zhang8d146952013-01-25 10:18:50 +08004185#define MSR_TYPE_R 1
4186#define MSR_TYPE_W 2
4187static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
4188 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08004189{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004190 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08004191
4192 if (!cpu_has_vmx_msr_bitmap())
4193 return;
4194
4195 /*
4196 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4197 * have the write-low and read-high bitmap offsets the wrong way round.
4198 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4199 */
Sheng Yang25c5f222008-03-28 13:18:56 +08004200 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08004201 if (type & MSR_TYPE_R)
4202 /* read-low */
4203 __clear_bit(msr, msr_bitmap + 0x000 / f);
4204
4205 if (type & MSR_TYPE_W)
4206 /* write-low */
4207 __clear_bit(msr, msr_bitmap + 0x800 / f);
4208
Sheng Yang25c5f222008-03-28 13:18:56 +08004209 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4210 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08004211 if (type & MSR_TYPE_R)
4212 /* read-high */
4213 __clear_bit(msr, msr_bitmap + 0x400 / f);
4214
4215 if (type & MSR_TYPE_W)
4216 /* write-high */
4217 __clear_bit(msr, msr_bitmap + 0xc00 / f);
4218
4219 }
4220}
4221
4222static void __vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
4223 u32 msr, int type)
4224{
4225 int f = sizeof(unsigned long);
4226
4227 if (!cpu_has_vmx_msr_bitmap())
4228 return;
4229
4230 /*
4231 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4232 * have the write-low and read-high bitmap offsets the wrong way round.
4233 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4234 */
4235 if (msr <= 0x1fff) {
4236 if (type & MSR_TYPE_R)
4237 /* read-low */
4238 __set_bit(msr, msr_bitmap + 0x000 / f);
4239
4240 if (type & MSR_TYPE_W)
4241 /* write-low */
4242 __set_bit(msr, msr_bitmap + 0x800 / f);
4243
4244 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4245 msr &= 0x1fff;
4246 if (type & MSR_TYPE_R)
4247 /* read-high */
4248 __set_bit(msr, msr_bitmap + 0x400 / f);
4249
4250 if (type & MSR_TYPE_W)
4251 /* write-high */
4252 __set_bit(msr, msr_bitmap + 0xc00 / f);
4253
Sheng Yang25c5f222008-03-28 13:18:56 +08004254 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004255}
4256
Wincy Vanf2b93282015-02-03 23:56:03 +08004257/*
4258 * If a msr is allowed by L0, we should check whether it is allowed by L1.
4259 * The corresponding bit will be cleared unless both of L0 and L1 allow it.
4260 */
4261static void nested_vmx_disable_intercept_for_msr(unsigned long *msr_bitmap_l1,
4262 unsigned long *msr_bitmap_nested,
4263 u32 msr, int type)
4264{
4265 int f = sizeof(unsigned long);
4266
4267 if (!cpu_has_vmx_msr_bitmap()) {
4268 WARN_ON(1);
4269 return;
4270 }
4271
4272 /*
4273 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4274 * have the write-low and read-high bitmap offsets the wrong way round.
4275 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4276 */
4277 if (msr <= 0x1fff) {
4278 if (type & MSR_TYPE_R &&
4279 !test_bit(msr, msr_bitmap_l1 + 0x000 / f))
4280 /* read-low */
4281 __clear_bit(msr, msr_bitmap_nested + 0x000 / f);
4282
4283 if (type & MSR_TYPE_W &&
4284 !test_bit(msr, msr_bitmap_l1 + 0x800 / f))
4285 /* write-low */
4286 __clear_bit(msr, msr_bitmap_nested + 0x800 / f);
4287
4288 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4289 msr &= 0x1fff;
4290 if (type & MSR_TYPE_R &&
4291 !test_bit(msr, msr_bitmap_l1 + 0x400 / f))
4292 /* read-high */
4293 __clear_bit(msr, msr_bitmap_nested + 0x400 / f);
4294
4295 if (type & MSR_TYPE_W &&
4296 !test_bit(msr, msr_bitmap_l1 + 0xc00 / f))
4297 /* write-high */
4298 __clear_bit(msr, msr_bitmap_nested + 0xc00 / f);
4299
4300 }
4301}
4302
Avi Kivity58972972009-02-24 22:26:47 +02004303static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4304{
4305 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08004306 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4307 msr, MSR_TYPE_R | MSR_TYPE_W);
4308 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4309 msr, MSR_TYPE_R | MSR_TYPE_W);
4310}
4311
4312static void vmx_enable_intercept_msr_read_x2apic(u32 msr)
4313{
4314 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4315 msr, MSR_TYPE_R);
4316 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4317 msr, MSR_TYPE_R);
4318}
4319
4320static void vmx_disable_intercept_msr_read_x2apic(u32 msr)
4321{
4322 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4323 msr, MSR_TYPE_R);
4324 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4325 msr, MSR_TYPE_R);
4326}
4327
4328static void vmx_disable_intercept_msr_write_x2apic(u32 msr)
4329{
4330 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4331 msr, MSR_TYPE_W);
4332 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4333 msr, MSR_TYPE_W);
Avi Kivity58972972009-02-24 22:26:47 +02004334}
4335
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004336static int vmx_cpu_uses_apicv(struct kvm_vcpu *vcpu)
4337{
Paolo Bonzini35754c92015-07-29 12:05:37 +02004338 return enable_apicv && lapic_in_kernel(vcpu);
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004339}
4340
Wincy Van705699a2015-02-03 23:58:17 +08004341static int vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
4342{
4343 struct vcpu_vmx *vmx = to_vmx(vcpu);
4344 int max_irr;
4345 void *vapic_page;
4346 u16 status;
4347
4348 if (vmx->nested.pi_desc &&
4349 vmx->nested.pi_pending) {
4350 vmx->nested.pi_pending = false;
4351 if (!pi_test_and_clear_on(vmx->nested.pi_desc))
4352 return 0;
4353
4354 max_irr = find_last_bit(
4355 (unsigned long *)vmx->nested.pi_desc->pir, 256);
4356
4357 if (max_irr == 256)
4358 return 0;
4359
4360 vapic_page = kmap(vmx->nested.virtual_apic_page);
4361 if (!vapic_page) {
4362 WARN_ON(1);
4363 return -ENOMEM;
4364 }
4365 __kvm_apic_update_irr(vmx->nested.pi_desc->pir, vapic_page);
4366 kunmap(vmx->nested.virtual_apic_page);
4367
4368 status = vmcs_read16(GUEST_INTR_STATUS);
4369 if ((u8)max_irr > ((u8)status & 0xff)) {
4370 status &= ~0xff;
4371 status |= (u8)max_irr;
4372 vmcs_write16(GUEST_INTR_STATUS, status);
4373 }
4374 }
4375 return 0;
4376}
4377
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004378static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu)
4379{
4380#ifdef CONFIG_SMP
4381 if (vcpu->mode == IN_GUEST_MODE) {
4382 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
4383 POSTED_INTR_VECTOR);
4384 return true;
4385 }
4386#endif
4387 return false;
4388}
4389
Wincy Van705699a2015-02-03 23:58:17 +08004390static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
4391 int vector)
4392{
4393 struct vcpu_vmx *vmx = to_vmx(vcpu);
4394
4395 if (is_guest_mode(vcpu) &&
4396 vector == vmx->nested.posted_intr_nv) {
4397 /* the PIR and ON have been set by L1. */
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004398 kvm_vcpu_trigger_posted_interrupt(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08004399 /*
4400 * If a posted intr is not recognized by hardware,
4401 * we will accomplish it in the next vmentry.
4402 */
4403 vmx->nested.pi_pending = true;
4404 kvm_make_request(KVM_REQ_EVENT, vcpu);
4405 return 0;
4406 }
4407 return -1;
4408}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004409/*
Yang Zhanga20ed542013-04-11 19:25:15 +08004410 * Send interrupt to vcpu via posted interrupt way.
4411 * 1. If target vcpu is running(non-root mode), send posted interrupt
4412 * notification to vcpu and hardware will sync PIR to vIRR atomically.
4413 * 2. If target vcpu isn't running(root mode), kick it to pick up the
4414 * interrupt from PIR in next vmentry.
4415 */
4416static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
4417{
4418 struct vcpu_vmx *vmx = to_vmx(vcpu);
4419 int r;
4420
Wincy Van705699a2015-02-03 23:58:17 +08004421 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
4422 if (!r)
4423 return;
4424
Yang Zhanga20ed542013-04-11 19:25:15 +08004425 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
4426 return;
4427
4428 r = pi_test_and_set_on(&vmx->pi_desc);
4429 kvm_make_request(KVM_REQ_EVENT, vcpu);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004430 if (r || !kvm_vcpu_trigger_posted_interrupt(vcpu))
Yang Zhanga20ed542013-04-11 19:25:15 +08004431 kvm_vcpu_kick(vcpu);
4432}
4433
4434static void vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
4435{
4436 struct vcpu_vmx *vmx = to_vmx(vcpu);
4437
4438 if (!pi_test_and_clear_on(&vmx->pi_desc))
4439 return;
4440
4441 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
4442}
4443
4444static void vmx_sync_pir_to_irr_dummy(struct kvm_vcpu *vcpu)
4445{
4446 return;
4447}
4448
Avi Kivity6aa8b732006-12-10 02:21:36 -08004449/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004450 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
4451 * will not change in the lifetime of the guest.
4452 * Note that host-state that does change is set elsewhere. E.g., host-state
4453 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
4454 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004455static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004456{
4457 u32 low32, high32;
4458 unsigned long tmpl;
4459 struct desc_ptr dt;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004460 unsigned long cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004461
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07004462 vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004463 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
4464
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004465 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07004466 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004467 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
4468 vmx->host_state.vmcs_host_cr4 = cr4;
4469
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004470 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004471#ifdef CONFIG_X86_64
4472 /*
4473 * Load null selectors, so we can avoid reloading them in
4474 * __vmx_load_host_state(), in case userspace uses the null selectors
4475 * too (the expected case).
4476 */
4477 vmcs_write16(HOST_DS_SELECTOR, 0);
4478 vmcs_write16(HOST_ES_SELECTOR, 0);
4479#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004480 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4481 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004482#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004483 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4484 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
4485
4486 native_store_idt(&dt);
4487 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004488 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004489
Avi Kivity83287ea422012-09-16 15:10:57 +03004490 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004491
4492 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
4493 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
4494 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
4495 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
4496
4497 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
4498 rdmsr(MSR_IA32_CR_PAT, low32, high32);
4499 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
4500 }
4501}
4502
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004503static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
4504{
4505 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
4506 if (enable_ept)
4507 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03004508 if (is_guest_mode(&vmx->vcpu))
4509 vmx->vcpu.arch.cr4_guest_owned_bits &=
4510 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004511 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
4512}
4513
Yang Zhang01e439b2013-04-11 19:25:12 +08004514static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
4515{
4516 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
4517
Paolo Bonzini35754c92015-07-29 12:05:37 +02004518 if (!vmx_cpu_uses_apicv(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08004519 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
4520 return pin_based_exec_ctrl;
4521}
4522
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004523static u32 vmx_exec_control(struct vcpu_vmx *vmx)
4524{
4525 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01004526
4527 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
4528 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
4529
Paolo Bonzini35754c92015-07-29 12:05:37 +02004530 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004531 exec_control &= ~CPU_BASED_TPR_SHADOW;
4532#ifdef CONFIG_X86_64
4533 exec_control |= CPU_BASED_CR8_STORE_EXITING |
4534 CPU_BASED_CR8_LOAD_EXITING;
4535#endif
4536 }
4537 if (!enable_ept)
4538 exec_control |= CPU_BASED_CR3_STORE_EXITING |
4539 CPU_BASED_CR3_LOAD_EXITING |
4540 CPU_BASED_INVLPG_EXITING;
4541 return exec_control;
4542}
4543
4544static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
4545{
4546 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini35754c92015-07-29 12:05:37 +02004547 if (!cpu_need_virtualize_apic_accesses(&vmx->vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004548 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4549 if (vmx->vpid == 0)
4550 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4551 if (!enable_ept) {
4552 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4553 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00004554 /* Enable INVPCID for non-ept guests may cause performance regression. */
4555 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004556 }
4557 if (!enable_unrestricted_guest)
4558 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
4559 if (!ple_gap)
4560 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Paolo Bonzini35754c92015-07-29 12:05:37 +02004561 if (!vmx_cpu_uses_apicv(&vmx->vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08004562 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4563 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004564 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03004565 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4566 (handle_vmptrld).
4567 We can NOT enable shadow_vmcs here because we don't have yet
4568 a current VMCS12
4569 */
4570 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huang843e4332015-01-28 10:54:28 +08004571 /* PML is enabled/disabled in creating/destorying vcpu */
4572 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
4573
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004574 return exec_control;
4575}
4576
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004577static void ept_set_mmio_spte_mask(void)
4578{
4579 /*
4580 * EPT Misconfigurations can be generated if the value of bits 2:0
4581 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrong885032b2013-06-07 16:51:23 +08004582 * Also, magic bits (0x3ull << 62) is set to quickly identify mmio
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004583 * spte.
4584 */
Xiao Guangrong885032b2013-06-07 16:51:23 +08004585 kvm_mmu_set_mmio_spte_mask((0x3ull << 62) | 0x6ull);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004586}
4587
Wanpeng Lif53cd632014-12-02 19:14:58 +08004588#define VMX_XSS_EXIT_BITMAP 0
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004589/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08004590 * Sets up the vmcs for emulated real mode.
4591 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10004592static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004593{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004594#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004595 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004596#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08004597 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004598
Avi Kivity6aa8b732006-12-10 02:21:36 -08004599 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004600 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
4601 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004602
Abel Gordon4607c2d2013-04-18 14:35:55 +03004603 if (enable_shadow_vmcs) {
4604 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
4605 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
4606 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004607 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02004608 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08004609
Avi Kivity6aa8b732006-12-10 02:21:36 -08004610 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4611
Avi Kivity6aa8b732006-12-10 02:21:36 -08004612 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08004613 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004614
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004615 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004616
Sheng Yang83ff3b92007-11-21 14:33:25 +08004617 if (cpu_has_secondary_exec_ctrls()) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004618 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
4619 vmx_secondary_exec_control(vmx));
Sheng Yang83ff3b92007-11-21 14:33:25 +08004620 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08004621
Paolo Bonzini35754c92015-07-29 12:05:37 +02004622 if (vmx_cpu_uses_apicv(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004623 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4624 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4625 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4626 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4627
4628 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004629
4630 vmcs_write64(POSTED_INTR_NV, POSTED_INTR_VECTOR);
4631 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004632 }
4633
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004634 if (ple_gap) {
4635 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02004636 vmx->ple_window = ple_window;
4637 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004638 }
4639
Xiao Guangrongc3707952011-07-12 03:28:04 +08004640 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4641 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004642 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4643
Avi Kivity9581d442010-10-19 16:46:55 +02004644 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4645 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004646 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004647#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004648 rdmsrl(MSR_FS_BASE, a);
4649 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
4650 rdmsrl(MSR_GS_BASE, a);
4651 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
4652#else
4653 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4654 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
4655#endif
4656
Eddie Dong2cc51562007-05-21 07:28:09 +03004657 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4658 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03004659 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03004660 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03004661 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004662
Radim Krčmář74545702015-04-27 15:11:25 +02004663 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
4664 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08004665
Paolo Bonzini03916db2014-07-24 14:21:57 +02004666 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08004667 u32 index = vmx_msr_index[i];
4668 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004669 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004670
4671 if (rdmsr_safe(index, &data_low, &data_high) < 0)
4672 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08004673 if (wrmsr_safe(index, data_low, data_high) < 0)
4674 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03004675 vmx->guest_msrs[j].index = i;
4676 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02004677 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004678 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004679 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004680
Gleb Natapov2961e8762013-11-25 15:37:13 +02004681
4682 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004683
4684 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02004685 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004686
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004687 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004688 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004689
Wanpeng Lif53cd632014-12-02 19:14:58 +08004690 if (vmx_xsaves_supported())
4691 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
4692
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004693 return 0;
4694}
4695
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004696static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004697{
4698 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01004699 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004700 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004701
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004702 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004703
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004704 vmx->soft_vnmi_blocked = 0;
4705
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004706 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004707 kvm_set_cr8(vcpu, 0);
4708
4709 if (!init_event) {
4710 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
4711 MSR_IA32_APICBASE_ENABLE;
4712 if (kvm_vcpu_is_reset_bsp(vcpu))
4713 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
4714 apic_base_msr.host_initiated = true;
4715 kvm_set_apic_base(vcpu, &apic_base_msr);
4716 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004717
Avi Kivity2fb92db2011-04-27 19:42:18 +03004718 vmx_segment_cache_clear(vmx);
4719
Avi Kivity5706be02008-08-20 15:07:31 +03004720 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004721 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzini04b66832013-03-19 16:30:26 +01004722 vmcs_write32(GUEST_CS_BASE, 0xffff0000);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004723
4724 seg_setup(VCPU_SREG_DS);
4725 seg_setup(VCPU_SREG_ES);
4726 seg_setup(VCPU_SREG_FS);
4727 seg_setup(VCPU_SREG_GS);
4728 seg_setup(VCPU_SREG_SS);
4729
4730 vmcs_write16(GUEST_TR_SELECTOR, 0);
4731 vmcs_writel(GUEST_TR_BASE, 0);
4732 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4733 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4734
4735 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4736 vmcs_writel(GUEST_LDTR_BASE, 0);
4737 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4738 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4739
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004740 if (!init_event) {
4741 vmcs_write32(GUEST_SYSENTER_CS, 0);
4742 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4743 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4744 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4745 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004746
4747 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01004748 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004749
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004750 vmcs_writel(GUEST_GDTR_BASE, 0);
4751 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4752
4753 vmcs_writel(GUEST_IDTR_BASE, 0);
4754 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4755
Anthony Liguori443381a2010-12-06 10:53:38 -06004756 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004757 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
4758 vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
4759
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004760 setup_msrs(vmx);
4761
Avi Kivity6aa8b732006-12-10 02:21:36 -08004762 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4763
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004764 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08004765 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02004766 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08004767 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004768 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004769 vmcs_write32(TPR_THRESHOLD, 0);
4770 }
4771
Paolo Bonzinia73896c2014-11-02 07:54:30 +01004772 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004773
Paolo Bonzini35754c92015-07-29 12:05:37 +02004774 if (vmx_cpu_uses_apicv(vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08004775 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
4776
Sheng Yang2384d2b2008-01-17 15:14:33 +08004777 if (vmx->vpid != 0)
4778 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4779
Nadav Amitd28bc9d2015-04-13 14:34:08 +03004780 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
4781 vmx_set_cr0(vcpu, cr0); /* enter rmode */
4782 vmx->vcpu.arch.cr0 = cr0;
4783 vmx_set_cr4(vcpu, 0);
4784 if (!init_event)
4785 vmx_set_efer(vcpu, 0);
4786 vmx_fpu_activate(vcpu);
4787 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004788
Gui Jianfengb9d762f2010-06-07 10:32:29 +08004789 vpid_sync_context(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004790}
4791
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004792/*
4793 * In nested virtualization, check if L1 asked to exit on external interrupts.
4794 * For most existing hypervisors, this will always return true.
4795 */
4796static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
4797{
4798 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
4799 PIN_BASED_EXT_INTR_MASK;
4800}
4801
Bandan Das77b0f5d2014-04-19 18:17:45 -04004802/*
4803 * In nested virtualization, check if L1 has set
4804 * VM_EXIT_ACK_INTR_ON_EXIT
4805 */
4806static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
4807{
4808 return get_vmcs12(vcpu)->vm_exit_controls &
4809 VM_EXIT_ACK_INTR_ON_EXIT;
4810}
4811
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004812static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
4813{
4814 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
4815 PIN_BASED_NMI_EXITING;
4816}
4817
Jan Kiszkac9a79532014-03-07 20:03:15 +01004818static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004819{
4820 u32 cpu_based_vm_exec_control;
Jan Kiszka730dca42013-04-28 10:50:52 +02004821
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004822 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4823 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
4824 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4825}
4826
Jan Kiszkac9a79532014-03-07 20:03:15 +01004827static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004828{
4829 u32 cpu_based_vm_exec_control;
4830
Jan Kiszkac9a79532014-03-07 20:03:15 +01004831 if (!cpu_has_virtual_nmis() ||
4832 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
4833 enable_irq_window(vcpu);
4834 return;
4835 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02004836
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004837 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4838 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
4839 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4840}
4841
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004842static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004843{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004844 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004845 uint32_t intr;
4846 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004847
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004848 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004849
Avi Kivityfa89a812008-09-01 15:57:51 +03004850 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004851 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004852 int inc_eip = 0;
4853 if (vcpu->arch.interrupt.soft)
4854 inc_eip = vcpu->arch.event_exit_inst_len;
4855 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004856 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004857 return;
4858 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004859 intr = irq | INTR_INFO_VALID_MASK;
4860 if (vcpu->arch.interrupt.soft) {
4861 intr |= INTR_TYPE_SOFT_INTR;
4862 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4863 vmx->vcpu.arch.event_exit_inst_len);
4864 } else
4865 intr |= INTR_TYPE_EXT_INTR;
4866 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03004867}
4868
Sheng Yangf08864b2008-05-15 18:23:25 +08004869static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4870{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004871 struct vcpu_vmx *vmx = to_vmx(vcpu);
4872
Nadav Har'El0b6ac342011-05-25 23:13:36 +03004873 if (is_guest_mode(vcpu))
4874 return;
4875
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004876 if (!cpu_has_virtual_nmis()) {
4877 /*
4878 * Tracking the NMI-blocked state in software is built upon
4879 * finding the next open IRQ window. This, in turn, depends on
4880 * well-behaving guests: They have to keep IRQs disabled at
4881 * least as long as the NMI handler runs. Otherwise we may
4882 * cause NMI nesting, maybe breaking the guest. But as this is
4883 * highly unlikely, we can live with the residual risk.
4884 */
4885 vmx->soft_vnmi_blocked = 1;
4886 vmx->vnmi_blocked_time = 0;
4887 }
4888
Jan Kiszka487b3912008-09-26 09:30:56 +02004889 ++vcpu->stat.nmi_injections;
Avi Kivity9d58b932011-03-07 16:52:07 +02004890 vmx->nmi_known_unmasked = false;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004891 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004892 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004893 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004894 return;
4895 }
Sheng Yangf08864b2008-05-15 18:23:25 +08004896 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4897 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08004898}
4899
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004900static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
4901{
4902 if (!cpu_has_virtual_nmis())
4903 return to_vmx(vcpu)->soft_vnmi_blocked;
Avi Kivity9d58b932011-03-07 16:52:07 +02004904 if (to_vmx(vcpu)->nmi_known_unmasked)
4905 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03004906 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004907}
4908
4909static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
4910{
4911 struct vcpu_vmx *vmx = to_vmx(vcpu);
4912
4913 if (!cpu_has_virtual_nmis()) {
4914 if (vmx->soft_vnmi_blocked != masked) {
4915 vmx->soft_vnmi_blocked = masked;
4916 vmx->vnmi_blocked_time = 0;
4917 }
4918 } else {
Avi Kivity9d58b932011-03-07 16:52:07 +02004919 vmx->nmi_known_unmasked = !masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004920 if (masked)
4921 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4922 GUEST_INTR_STATE_NMI);
4923 else
4924 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4925 GUEST_INTR_STATE_NMI);
4926 }
4927}
4928
Jan Kiszka2505dc92013-04-14 12:12:47 +02004929static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
4930{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004931 if (to_vmx(vcpu)->nested.nested_run_pending)
4932 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004933
Jan Kiszka2505dc92013-04-14 12:12:47 +02004934 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
4935 return 0;
4936
4937 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4938 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
4939 | GUEST_INTR_STATE_NMI));
4940}
4941
Gleb Natapov78646122009-03-23 12:12:11 +02004942static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
4943{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01004944 return (!to_vmx(vcpu)->nested.nested_run_pending &&
4945 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03004946 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4947 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02004948}
4949
Izik Eiduscbc94022007-10-25 00:29:55 +02004950static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4951{
4952 int ret;
4953 struct kvm_userspace_memory_region tss_mem = {
Sheng Yang6fe63972008-10-16 17:30:58 +08004954 .slot = TSS_PRIVATE_MEMSLOT,
Izik Eiduscbc94022007-10-25 00:29:55 +02004955 .guest_phys_addr = addr,
4956 .memory_size = PAGE_SIZE * 3,
4957 .flags = 0,
4958 };
4959
Paolo Bonzini9da0e4d2015-05-18 13:33:16 +02004960 ret = x86_set_memory_region(kvm, &tss_mem);
Izik Eiduscbc94022007-10-25 00:29:55 +02004961 if (ret)
4962 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08004963 kvm->arch.tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004964 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02004965}
4966
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004967static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004968{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004969 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004970 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004971 /*
4972 * Update instruction length as we may reinject the exception
4973 * from user space while in guest debugging mode.
4974 */
4975 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4976 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004977 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004978 return false;
4979 /* fall through */
4980 case DB_VECTOR:
4981 if (vcpu->guest_debug &
4982 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
4983 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004984 /* fall through */
4985 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004986 case OF_VECTOR:
4987 case BR_VECTOR:
4988 case UD_VECTOR:
4989 case DF_VECTOR:
4990 case SS_VECTOR:
4991 case GP_VECTOR:
4992 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004993 return true;
4994 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004995 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004996 return false;
4997}
4998
4999static int handle_rmode_exception(struct kvm_vcpu *vcpu,
5000 int vec, u32 err_code)
5001{
5002 /*
5003 * Instruction with address size override prefix opcode 0x67
5004 * Cause the #SS fault with 0 error code in VM86 mode.
5005 */
5006 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
5007 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
5008 if (vcpu->arch.halt_request) {
5009 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005010 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005011 }
5012 return 1;
5013 }
5014 return 0;
5015 }
5016
5017 /*
5018 * Forward all other exceptions that are valid in real mode.
5019 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
5020 * the required debugging infrastructure rework.
5021 */
5022 kvm_queue_exception(vcpu, vec);
5023 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005024}
5025
Andi Kleena0861c02009-06-08 17:37:09 +08005026/*
5027 * Trigger machine check on the host. We assume all the MSRs are already set up
5028 * by the CPU and that we still run on the same CPU as the MCE occurred on.
5029 * We pass a fake environment to the machine check handler because we want
5030 * the guest to be always treated like user space, no matter what context
5031 * it used internally.
5032 */
5033static void kvm_machine_check(void)
5034{
5035#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
5036 struct pt_regs regs = {
5037 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
5038 .flags = X86_EFLAGS_IF,
5039 };
5040
5041 do_machine_check(&regs, 0);
5042#endif
5043}
5044
Avi Kivity851ba692009-08-24 11:10:17 +03005045static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08005046{
5047 /* already handled by vcpu_run */
5048 return 1;
5049}
5050
Avi Kivity851ba692009-08-24 11:10:17 +03005051static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005052{
Avi Kivity1155f762007-11-22 11:30:47 +02005053 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005054 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005055 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005056 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005057 u32 vect_info;
5058 enum emulation_result er;
5059
Avi Kivity1155f762007-11-22 11:30:47 +02005060 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02005061 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005062
Andi Kleena0861c02009-06-08 17:37:09 +08005063 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03005064 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005065
Jan Kiszkae4a41882008-09-26 09:30:46 +02005066 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
Avi Kivity1b6269d2007-10-09 12:12:19 +02005067 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005068
5069 if (is_no_device(intr_info)) {
Avi Kivity5fd86fc2007-05-02 20:40:00 +03005070 vmx_fpu_activate(vcpu);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005071 return 1;
5072 }
5073
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005074 if (is_invalid_opcode(intr_info)) {
Jan Kiszkaae1f5762015-03-09 20:56:43 +01005075 if (is_guest_mode(vcpu)) {
5076 kvm_queue_exception(vcpu, UD_VECTOR);
5077 return 1;
5078 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005079 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005080 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02005081 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005082 return 1;
5083 }
5084
Avi Kivity6aa8b732006-12-10 02:21:36 -08005085 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06005086 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005087 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005088
5089 /*
5090 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
5091 * MMIO, it is better to report an internal error.
5092 * See the comments in vmx_handle_exit.
5093 */
5094 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
5095 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
5096 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5097 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005098 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005099 vcpu->run->internal.data[0] = vect_info;
5100 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005101 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005102 return 0;
5103 }
5104
Avi Kivity6aa8b732006-12-10 02:21:36 -08005105 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08005106 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02005107 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005108 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005109 trace_kvm_page_fault(cr2, error_code);
5110
Gleb Natapov3298b752009-05-11 13:35:46 +03005111 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03005112 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01005113 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005114 }
5115
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005116 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005117
5118 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
5119 return handle_rmode_exception(vcpu, ex_no, error_code);
5120
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005121 switch (ex_no) {
5122 case DB_VECTOR:
5123 dr6 = vmcs_readl(EXIT_QUALIFICATION);
5124 if (!(vcpu->guest_debug &
5125 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01005126 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005127 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Huw Daviesfd2a4452014-04-16 10:02:51 +01005128 if (!(dr6 & ~DR6_RESERVED)) /* icebp */
5129 skip_emulated_instruction(vcpu);
5130
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005131 kvm_queue_exception(vcpu, DB_VECTOR);
5132 return 1;
5133 }
5134 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
5135 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
5136 /* fall through */
5137 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01005138 /*
5139 * Update instruction length as we may reinject #BP from
5140 * user space while in guest debugging mode. Reading it for
5141 * #DB as well causes no harm, it is not used in that case.
5142 */
5143 vmx->vcpu.arch.event_exit_inst_len =
5144 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005145 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03005146 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005147 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
5148 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005149 break;
5150 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005151 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
5152 kvm_run->ex.exception = ex_no;
5153 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005154 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005155 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005156 return 0;
5157}
5158
Avi Kivity851ba692009-08-24 11:10:17 +03005159static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005160{
Avi Kivity1165f5f2007-04-19 17:27:43 +03005161 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005162 return 1;
5163}
5164
Avi Kivity851ba692009-08-24 11:10:17 +03005165static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08005166{
Avi Kivity851ba692009-08-24 11:10:17 +03005167 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08005168 return 0;
5169}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005170
Avi Kivity851ba692009-08-24 11:10:17 +03005171static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005172{
He, Qingbfdaab02007-09-12 14:18:28 +08005173 unsigned long exit_qualification;
Jan Kiszka34c33d12009-02-08 13:28:15 +01005174 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02005175 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005176
He, Qingbfdaab02007-09-12 14:18:28 +08005177 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02005178 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005179 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005180
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005181 ++vcpu->stat.io_exits;
5182
5183 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01005184 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005185
5186 port = exit_qualification >> 16;
5187 size = (exit_qualification & 7) + 1;
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01005188 skip_emulated_instruction(vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005189
5190 return kvm_fast_pio_out(vcpu, size, port);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005191}
5192
Ingo Molnar102d8322007-02-19 14:37:47 +02005193static void
5194vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
5195{
5196 /*
5197 * Patch in the VMCALL instruction:
5198 */
5199 hypercall[0] = 0x0f;
5200 hypercall[1] = 0x01;
5201 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02005202}
5203
Wincy Vanb9c237b2015-02-03 23:56:30 +08005204static bool nested_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005205{
5206 unsigned long always_on = VMXON_CR0_ALWAYSON;
Wincy Vanb9c237b2015-02-03 23:56:30 +08005207 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005208
Wincy Vanb9c237b2015-02-03 23:56:30 +08005209 if (to_vmx(vcpu)->nested.nested_vmx_secondary_ctls_high &
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005210 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
5211 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
5212 always_on &= ~(X86_CR0_PE | X86_CR0_PG);
5213 return (val & always_on) == always_on;
5214}
5215
Guo Chao0fa06072012-06-28 15:16:19 +08005216/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005217static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
5218{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005219 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005220 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5221 unsigned long orig_val = val;
5222
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005223 /*
5224 * We get here when L2 changed cr0 in a way that did not change
5225 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005226 * but did change L0 shadowed bits. So we first calculate the
5227 * effective cr0 value that L1 would like to write into the
5228 * hardware. It consists of the L2-owned bits from the new
5229 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005230 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005231 val = (val & ~vmcs12->cr0_guest_host_mask) |
5232 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
5233
Wincy Vanb9c237b2015-02-03 23:56:30 +08005234 if (!nested_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005235 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005236
5237 if (kvm_set_cr0(vcpu, val))
5238 return 1;
5239 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005240 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005241 } else {
5242 if (to_vmx(vcpu)->nested.vmxon &&
5243 ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
5244 return 1;
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005245 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005246 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005247}
5248
5249static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
5250{
5251 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005252 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5253 unsigned long orig_val = val;
5254
5255 /* analogously to handle_set_cr0 */
5256 val = (val & ~vmcs12->cr4_guest_host_mask) |
5257 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
5258 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005259 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005260 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005261 return 0;
5262 } else
5263 return kvm_set_cr4(vcpu, val);
5264}
5265
5266/* called to set cr0 as approriate for clts instruction exit. */
5267static void handle_clts(struct kvm_vcpu *vcpu)
5268{
5269 if (is_guest_mode(vcpu)) {
5270 /*
5271 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
5272 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
5273 * just pretend it's off (also in arch.cr0 for fpu_activate).
5274 */
5275 vmcs_writel(CR0_READ_SHADOW,
5276 vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
5277 vcpu->arch.cr0 &= ~X86_CR0_TS;
5278 } else
5279 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
5280}
5281
Avi Kivity851ba692009-08-24 11:10:17 +03005282static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005283{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005284 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005285 int cr;
5286 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03005287 int err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005288
He, Qingbfdaab02007-09-12 14:18:28 +08005289 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005290 cr = exit_qualification & 15;
5291 reg = (exit_qualification >> 8) & 15;
5292 switch ((exit_qualification >> 4) & 3) {
5293 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03005294 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005295 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005296 switch (cr) {
5297 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005298 err = handle_set_cr0(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005299 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005300 return 1;
5301 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03005302 err = kvm_set_cr3(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005303 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005304 return 1;
5305 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005306 err = handle_set_cr4(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005307 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005308 return 1;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005309 case 8: {
5310 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03005311 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01005312 err = kvm_set_cr8(vcpu, cr8);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005313 kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005314 if (lapic_in_kernel(vcpu))
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005315 return 1;
5316 if (cr8_prev <= cr8)
5317 return 1;
Avi Kivity851ba692009-08-24 11:10:17 +03005318 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005319 return 0;
5320 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02005321 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005322 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03005323 case 2: /* clts */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005324 handle_clts(vcpu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02005325 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Anthony Liguori25c4c272007-04-27 09:29:21 +03005326 skip_emulated_instruction(vcpu);
Avi Kivity6b52d182010-01-21 15:31:47 +02005327 vmx_fpu_activate(vcpu);
Anthony Liguori25c4c272007-04-27 09:29:21 +03005328 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005329 case 1: /*mov from cr*/
5330 switch (cr) {
5331 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02005332 val = kvm_read_cr3(vcpu);
5333 kvm_register_write(vcpu, reg, val);
5334 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005335 skip_emulated_instruction(vcpu);
5336 return 1;
5337 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005338 val = kvm_get_cr8(vcpu);
5339 kvm_register_write(vcpu, reg, val);
5340 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005341 skip_emulated_instruction(vcpu);
5342 return 1;
5343 }
5344 break;
5345 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02005346 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02005347 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02005348 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005349
5350 skip_emulated_instruction(vcpu);
5351 return 1;
5352 default:
5353 break;
5354 }
Avi Kivity851ba692009-08-24 11:10:17 +03005355 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03005356 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08005357 (int)(exit_qualification >> 4) & 3, cr);
5358 return 0;
5359}
5360
Avi Kivity851ba692009-08-24 11:10:17 +03005361static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005362{
He, Qingbfdaab02007-09-12 14:18:28 +08005363 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005364 int dr, dr7, reg;
5365
5366 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5367 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
5368
5369 /* First, if DR does not exist, trigger UD */
5370 if (!kvm_require_dr(vcpu, dr))
5371 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005372
Jan Kiszkaf2483412010-01-20 18:20:20 +01005373 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03005374 if (!kvm_require_cpl(vcpu, 0))
5375 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005376 dr7 = vmcs_readl(GUEST_DR7);
5377 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005378 /*
5379 * As the vm-exit takes precedence over the debug trap, we
5380 * need to emulate the latter, either for the host or the
5381 * guest debugging itself.
5382 */
5383 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03005384 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005385 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02005386 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005387 vcpu->run->debug.arch.exception = DB_VECTOR;
5388 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005389 return 0;
5390 } else {
Nadav Amit7305eb52014-11-02 11:54:44 +02005391 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005392 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005393 kvm_queue_exception(vcpu, DB_VECTOR);
5394 return 1;
5395 }
5396 }
5397
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005398 if (vcpu->guest_debug == 0) {
5399 u32 cpu_based_vm_exec_control;
5400
5401 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5402 cpu_based_vm_exec_control &= ~CPU_BASED_MOV_DR_EXITING;
5403 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5404
5405 /*
5406 * No more DR vmexits; force a reload of the debug registers
5407 * and reenter on this instruction. The next vmexit will
5408 * retrieve the full state of the debug registers.
5409 */
5410 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
5411 return 1;
5412 }
5413
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005414 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
5415 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03005416 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005417
5418 if (kvm_get_dr(vcpu, dr, &val))
5419 return 1;
5420 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03005421 } else
Nadav Amit57773922014-06-18 17:19:23 +03005422 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005423 return 1;
5424
Avi Kivity6aa8b732006-12-10 02:21:36 -08005425 skip_emulated_instruction(vcpu);
5426 return 1;
5427}
5428
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01005429static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
5430{
5431 return vcpu->arch.dr6;
5432}
5433
5434static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
5435{
5436}
5437
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005438static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
5439{
5440 u32 cpu_based_vm_exec_control;
5441
5442 get_debugreg(vcpu->arch.db[0], 0);
5443 get_debugreg(vcpu->arch.db[1], 1);
5444 get_debugreg(vcpu->arch.db[2], 2);
5445 get_debugreg(vcpu->arch.db[3], 3);
5446 get_debugreg(vcpu->arch.dr6, 6);
5447 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
5448
5449 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
5450
5451 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5452 cpu_based_vm_exec_control |= CPU_BASED_MOV_DR_EXITING;
5453 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5454}
5455
Gleb Natapov020df072010-04-13 10:05:23 +03005456static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
5457{
5458 vmcs_writel(GUEST_DR7, val);
5459}
5460
Avi Kivity851ba692009-08-24 11:10:17 +03005461static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005462{
Avi Kivity06465c52007-02-28 20:46:53 +02005463 kvm_emulate_cpuid(vcpu);
5464 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005465}
5466
Avi Kivity851ba692009-08-24 11:10:17 +03005467static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005468{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005469 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005470 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005471
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005472 msr_info.index = ecx;
5473 msr_info.host_initiated = false;
5474 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02005475 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005476 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005477 return 1;
5478 }
5479
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005480 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005481
Avi Kivity6aa8b732006-12-10 02:21:36 -08005482 /* FIXME: handling of bits 32:63 of rax, rdx */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005483 vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
5484 vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005485 skip_emulated_instruction(vcpu);
5486 return 1;
5487}
5488
Avi Kivity851ba692009-08-24 11:10:17 +03005489static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005490{
Will Auld8fe8ab42012-11-29 12:42:12 -08005491 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005492 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
5493 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
5494 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005495
Will Auld8fe8ab42012-11-29 12:42:12 -08005496 msr.data = data;
5497 msr.index = ecx;
5498 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03005499 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02005500 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005501 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005502 return 1;
5503 }
5504
Avi Kivity59200272010-01-25 19:47:02 +02005505 trace_kvm_msr_write(ecx, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005506 skip_emulated_instruction(vcpu);
5507 return 1;
5508}
5509
Avi Kivity851ba692009-08-24 11:10:17 +03005510static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005511{
Avi Kivity3842d132010-07-27 12:30:24 +03005512 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005513 return 1;
5514}
5515
Avi Kivity851ba692009-08-24 11:10:17 +03005516static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005517{
Eddie Dong85f455f2007-07-06 12:20:49 +03005518 u32 cpu_based_vm_exec_control;
5519
5520 /* clear pending irq */
5521 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5522 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
5523 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005524
Avi Kivity3842d132010-07-27 12:30:24 +03005525 kvm_make_request(KVM_REQ_EVENT, vcpu);
5526
Jan Kiszkaa26bf122008-09-26 09:30:45 +02005527 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005528 return 1;
5529}
5530
Avi Kivity851ba692009-08-24 11:10:17 +03005531static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005532{
Avi Kivityd3bef152007-06-05 15:53:05 +03005533 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005534}
5535
Avi Kivity851ba692009-08-24 11:10:17 +03005536static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02005537{
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005538 kvm_emulate_hypercall(vcpu);
5539 return 1;
Ingo Molnarc21415e2007-02-19 14:37:47 +02005540}
5541
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005542static int handle_invd(struct kvm_vcpu *vcpu)
5543{
Andre Przywara51d8b662010-12-21 11:12:02 +01005544 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005545}
5546
Avi Kivity851ba692009-08-24 11:10:17 +03005547static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005548{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005549 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005550
5551 kvm_mmu_invlpg(vcpu, exit_qualification);
5552 skip_emulated_instruction(vcpu);
5553 return 1;
5554}
5555
Avi Kivityfee84b02011-11-10 14:57:25 +02005556static int handle_rdpmc(struct kvm_vcpu *vcpu)
5557{
5558 int err;
5559
5560 err = kvm_rdpmc(vcpu);
5561 kvm_complete_insn_gp(vcpu, err);
5562
5563 return 1;
5564}
5565
Avi Kivity851ba692009-08-24 11:10:17 +03005566static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02005567{
Sheng Yangf5f48ee2010-06-30 12:25:15 +08005568 kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02005569 return 1;
5570}
5571
Dexuan Cui2acf9232010-06-10 11:27:12 +08005572static int handle_xsetbv(struct kvm_vcpu *vcpu)
5573{
5574 u64 new_bv = kvm_read_edx_eax(vcpu);
5575 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
5576
5577 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
5578 skip_emulated_instruction(vcpu);
5579 return 1;
5580}
5581
Wanpeng Lif53cd632014-12-02 19:14:58 +08005582static int handle_xsaves(struct kvm_vcpu *vcpu)
5583{
5584 skip_emulated_instruction(vcpu);
5585 WARN(1, "this should never happen\n");
5586 return 1;
5587}
5588
5589static int handle_xrstors(struct kvm_vcpu *vcpu)
5590{
5591 skip_emulated_instruction(vcpu);
5592 WARN(1, "this should never happen\n");
5593 return 1;
5594}
5595
Avi Kivity851ba692009-08-24 11:10:17 +03005596static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005597{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005598 if (likely(fasteoi)) {
5599 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5600 int access_type, offset;
5601
5602 access_type = exit_qualification & APIC_ACCESS_TYPE;
5603 offset = exit_qualification & APIC_ACCESS_OFFSET;
5604 /*
5605 * Sane guest uses MOV to write EOI, with written value
5606 * not cared. So make a short-circuit here by avoiding
5607 * heavy instruction emulation.
5608 */
5609 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5610 (offset == APIC_EOI)) {
5611 kvm_lapic_set_eoi(vcpu);
5612 skip_emulated_instruction(vcpu);
5613 return 1;
5614 }
5615 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005616 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08005617}
5618
Yang Zhangc7c9c562013-01-25 10:18:51 +08005619static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5620{
5621 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5622 int vector = exit_qualification & 0xff;
5623
5624 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5625 kvm_apic_set_eoi_accelerated(vcpu, vector);
5626 return 1;
5627}
5628
Yang Zhang83d4c282013-01-25 10:18:49 +08005629static int handle_apic_write(struct kvm_vcpu *vcpu)
5630{
5631 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5632 u32 offset = exit_qualification & 0xfff;
5633
5634 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5635 kvm_apic_write_nodecode(vcpu, offset);
5636 return 1;
5637}
5638
Avi Kivity851ba692009-08-24 11:10:17 +03005639static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005640{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005641 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005642 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005643 bool has_error_code = false;
5644 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005645 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005646 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005647
5648 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005649 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005650 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005651
5652 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5653
5654 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005655 if (reason == TASK_SWITCH_GATE && idt_v) {
5656 switch (type) {
5657 case INTR_TYPE_NMI_INTR:
5658 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005659 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005660 break;
5661 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005662 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005663 kvm_clear_interrupt_queue(vcpu);
5664 break;
5665 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005666 if (vmx->idt_vectoring_info &
5667 VECTORING_INFO_DELIVER_CODE_MASK) {
5668 has_error_code = true;
5669 error_code =
5670 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5671 }
5672 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005673 case INTR_TYPE_SOFT_EXCEPTION:
5674 kvm_clear_exception_queue(vcpu);
5675 break;
5676 default:
5677 break;
5678 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005679 }
Izik Eidus37817f22008-03-24 23:14:53 +02005680 tss_selector = exit_qualification;
5681
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005682 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5683 type != INTR_TYPE_EXT_INTR &&
5684 type != INTR_TYPE_NMI_INTR))
5685 skip_emulated_instruction(vcpu);
5686
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005687 if (kvm_task_switch(vcpu, tss_selector,
5688 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
5689 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03005690 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5691 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5692 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005693 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03005694 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005695
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005696 /*
5697 * TODO: What about debug traps on tss switch?
5698 * Are we supposed to inject them and update dr6?
5699 */
5700
5701 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02005702}
5703
Avi Kivity851ba692009-08-24 11:10:17 +03005704static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005705{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005706 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005707 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005708 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005709 int gla_validity;
Sheng Yang14394422008-04-28 12:24:45 +08005710
Sheng Yangf9c617f2009-03-25 10:08:52 +08005711 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08005712
Sheng Yang14394422008-04-28 12:24:45 +08005713 gla_validity = (exit_qualification >> 7) & 0x3;
5714 if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
5715 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
5716 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
5717 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
Sheng Yangf9c617f2009-03-25 10:08:52 +08005718 vmcs_readl(GUEST_LINEAR_ADDRESS));
Sheng Yang14394422008-04-28 12:24:45 +08005719 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
5720 (long unsigned int)exit_qualification);
Avi Kivity851ba692009-08-24 11:10:17 +03005721 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
5722 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
Avi Kivity596ae892009-06-03 14:12:10 +03005723 return 0;
Sheng Yang14394422008-04-28 12:24:45 +08005724 }
5725
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005726 /*
5727 * EPT violation happened while executing iret from NMI,
5728 * "blocked by NMI" bit has to be set before next VM entry.
5729 * There are errata that may cause this bit to not be set:
5730 * AAK134, BY25.
5731 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03005732 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
5733 cpu_has_virtual_nmis() &&
5734 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03005735 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
5736
Sheng Yang14394422008-04-28 12:24:45 +08005737 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005738 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005739
5740 /* It is a write fault? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08005741 error_code = exit_qualification & PFERR_WRITE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03005742 /* It is a fetch fault? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08005743 error_code |= (exit_qualification << 2) & PFERR_FETCH_MASK;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005744 /* ept page table is present? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08005745 error_code |= (exit_qualification >> 3) & PFERR_PRESENT_MASK;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005746
Yang Zhang25d92082013-08-06 12:00:32 +03005747 vcpu->arch.exit_qualification = exit_qualification;
5748
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005749 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005750}
5751
Avi Kivity851ba692009-08-24 11:10:17 +03005752static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005753{
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08005754 int ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005755 gpa_t gpa;
5756
5757 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00005758 if (!kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03005759 skip_emulated_instruction(vcpu);
Jason Wang931c33b2015-09-15 14:41:58 +08005760 trace_kvm_fast_mmio(gpa);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03005761 return 1;
5762 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005763
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005764 ret = handle_mmio_page_fault_common(vcpu, gpa, true);
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08005765 if (likely(ret == RET_MMIO_PF_EMULATE))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005766 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
5767 EMULATE_DONE;
Xiao Guangrongf8f55942013-06-07 16:51:26 +08005768
5769 if (unlikely(ret == RET_MMIO_PF_INVALID))
5770 return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);
5771
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08005772 if (unlikely(ret == RET_MMIO_PF_RETRY))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005773 return 1;
5774
5775 /* It is the real ept misconfig */
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08005776 WARN_ON(1);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005777
Avi Kivity851ba692009-08-24 11:10:17 +03005778 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
5779 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005780
5781 return 0;
5782}
5783
Avi Kivity851ba692009-08-24 11:10:17 +03005784static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005785{
5786 u32 cpu_based_vm_exec_control;
5787
5788 /* clear pending NMI */
5789 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5790 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
5791 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5792 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005793 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005794
5795 return 1;
5796}
5797
Mohammed Gamal80ced182009-09-01 12:48:18 +02005798static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005799{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005800 struct vcpu_vmx *vmx = to_vmx(vcpu);
5801 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005802 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02005803 u32 cpu_exec_ctrl;
5804 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005805 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005806
5807 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5808 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005809
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01005810 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03005811 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005812 return handle_interrupt_window(&vmx->vcpu);
5813
Avi Kivityde87dcdd2012-06-12 20:21:38 +03005814 if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
5815 return 1;
5816
Gleb Natapov991eebf2013-04-11 12:10:51 +03005817 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005818
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02005819 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02005820 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005821 ret = 0;
5822 goto out;
5823 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005824
Avi Kivityde5f70e2012-06-12 20:22:28 +03005825 if (err != EMULATE_DONE) {
5826 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5827 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5828 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03005829 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03005830 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005831
Gleb Natapov8d76c492013-05-08 18:38:44 +03005832 if (vcpu->arch.halt_request) {
5833 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005834 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03005835 goto out;
5836 }
5837
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005838 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02005839 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005840 if (need_resched())
5841 schedule();
5842 }
5843
Mohammed Gamal80ced182009-09-01 12:48:18 +02005844out:
5845 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005846}
5847
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005848static int __grow_ple_window(int val)
5849{
5850 if (ple_window_grow < 1)
5851 return ple_window;
5852
5853 val = min(val, ple_window_actual_max);
5854
5855 if (ple_window_grow < ple_window)
5856 val *= ple_window_grow;
5857 else
5858 val += ple_window_grow;
5859
5860 return val;
5861}
5862
5863static int __shrink_ple_window(int val, int modifier, int minimum)
5864{
5865 if (modifier < 1)
5866 return ple_window;
5867
5868 if (modifier < ple_window)
5869 val /= modifier;
5870 else
5871 val -= modifier;
5872
5873 return max(val, minimum);
5874}
5875
5876static void grow_ple_window(struct kvm_vcpu *vcpu)
5877{
5878 struct vcpu_vmx *vmx = to_vmx(vcpu);
5879 int old = vmx->ple_window;
5880
5881 vmx->ple_window = __grow_ple_window(old);
5882
5883 if (vmx->ple_window != old)
5884 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02005885
5886 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005887}
5888
5889static void shrink_ple_window(struct kvm_vcpu *vcpu)
5890{
5891 struct vcpu_vmx *vmx = to_vmx(vcpu);
5892 int old = vmx->ple_window;
5893
5894 vmx->ple_window = __shrink_ple_window(old,
5895 ple_window_shrink, ple_window);
5896
5897 if (vmx->ple_window != old)
5898 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02005899
5900 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02005901}
5902
5903/*
5904 * ple_window_actual_max is computed to be one grow_ple_window() below
5905 * ple_window_max. (See __grow_ple_window for the reason.)
5906 * This prevents overflows, because ple_window_max is int.
5907 * ple_window_max effectively rounded down to a multiple of ple_window_grow in
5908 * this process.
5909 * ple_window_max is also prevented from setting vmx->ple_window < ple_window.
5910 */
5911static void update_ple_window_actual_max(void)
5912{
5913 ple_window_actual_max =
5914 __shrink_ple_window(max(ple_window_max, ple_window),
5915 ple_window_grow, INT_MIN);
5916}
5917
Tiejun Chenf2c76482014-10-28 10:14:47 +08005918static __init int hardware_setup(void)
5919{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08005920 int r = -ENOMEM, i, msr;
5921
5922 rdmsrl_safe(MSR_EFER, &host_efer);
5923
5924 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
5925 kvm_define_shared_msr(i, vmx_msr_index[i]);
5926
5927 vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
5928 if (!vmx_io_bitmap_a)
5929 return r;
5930
5931 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
5932 if (!vmx_io_bitmap_b)
5933 goto out;
5934
5935 vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
5936 if (!vmx_msr_bitmap_legacy)
5937 goto out1;
5938
5939 vmx_msr_bitmap_legacy_x2apic =
5940 (unsigned long *)__get_free_page(GFP_KERNEL);
5941 if (!vmx_msr_bitmap_legacy_x2apic)
5942 goto out2;
5943
5944 vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
5945 if (!vmx_msr_bitmap_longmode)
5946 goto out3;
5947
5948 vmx_msr_bitmap_longmode_x2apic =
5949 (unsigned long *)__get_free_page(GFP_KERNEL);
5950 if (!vmx_msr_bitmap_longmode_x2apic)
5951 goto out4;
Wincy Van3af18d92015-02-03 23:49:31 +08005952
5953 if (nested) {
5954 vmx_msr_bitmap_nested =
5955 (unsigned long *)__get_free_page(GFP_KERNEL);
5956 if (!vmx_msr_bitmap_nested)
5957 goto out5;
5958 }
5959
Tiejun Chen34a1cd62014-10-28 10:14:48 +08005960 vmx_vmread_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
5961 if (!vmx_vmread_bitmap)
Wincy Van3af18d92015-02-03 23:49:31 +08005962 goto out6;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08005963
5964 vmx_vmwrite_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
5965 if (!vmx_vmwrite_bitmap)
Wincy Van3af18d92015-02-03 23:49:31 +08005966 goto out7;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08005967
5968 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
5969 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
5970
5971 /*
5972 * Allow direct access to the PC debug port (it is often used for I/O
5973 * delays, but the vmexits simply slow things down).
5974 */
5975 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
5976 clear_bit(0x80, vmx_io_bitmap_a);
5977
5978 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
5979
5980 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
5981 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
Wincy Van3af18d92015-02-03 23:49:31 +08005982 if (nested)
5983 memset(vmx_msr_bitmap_nested, 0xff, PAGE_SIZE);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08005984
Tiejun Chen34a1cd62014-10-28 10:14:48 +08005985 if (setup_vmcs_config(&vmcs_config) < 0) {
5986 r = -EIO;
Wincy Van3af18d92015-02-03 23:49:31 +08005987 goto out8;
Tiejun Chenbaa03522014-12-23 16:21:11 +08005988 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08005989
5990 if (boot_cpu_has(X86_FEATURE_NX))
5991 kvm_enable_efer_bits(EFER_NX);
5992
5993 if (!cpu_has_vmx_vpid())
5994 enable_vpid = 0;
5995 if (!cpu_has_vmx_shadow_vmcs())
5996 enable_shadow_vmcs = 0;
5997 if (enable_shadow_vmcs)
5998 init_vmcs_shadow_fields();
5999
6000 if (!cpu_has_vmx_ept() ||
6001 !cpu_has_vmx_ept_4levels()) {
6002 enable_ept = 0;
6003 enable_unrestricted_guest = 0;
6004 enable_ept_ad_bits = 0;
6005 }
6006
6007 if (!cpu_has_vmx_ept_ad_bits())
6008 enable_ept_ad_bits = 0;
6009
6010 if (!cpu_has_vmx_unrestricted_guest())
6011 enable_unrestricted_guest = 0;
6012
Paolo Bonziniad15a292015-01-30 16:18:49 +01006013 if (!cpu_has_vmx_flexpriority())
Tiejun Chenf2c76482014-10-28 10:14:47 +08006014 flexpriority_enabled = 0;
6015
Paolo Bonziniad15a292015-01-30 16:18:49 +01006016 /*
6017 * set_apic_access_page_addr() is used to reload apic access
6018 * page upon invalidation. No need to do anything if not
6019 * using the APIC_ACCESS_ADDR VMCS field.
6020 */
6021 if (!flexpriority_enabled)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006022 kvm_x86_ops->set_apic_access_page_addr = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006023
6024 if (!cpu_has_vmx_tpr_shadow())
6025 kvm_x86_ops->update_cr8_intercept = NULL;
6026
6027 if (enable_ept && !cpu_has_vmx_ept_2m_page())
6028 kvm_disable_largepages();
6029
6030 if (!cpu_has_vmx_ple())
6031 ple_gap = 0;
6032
6033 if (!cpu_has_vmx_apicv())
6034 enable_apicv = 0;
6035
6036 if (enable_apicv)
6037 kvm_x86_ops->update_cr8_intercept = NULL;
6038 else {
6039 kvm_x86_ops->hwapic_irr_update = NULL;
Tiejun Chenb4eef9b2014-12-22 10:32:57 +01006040 kvm_x86_ops->hwapic_isr_update = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006041 kvm_x86_ops->deliver_posted_interrupt = NULL;
6042 kvm_x86_ops->sync_pir_to_irr = vmx_sync_pir_to_irr_dummy;
6043 }
6044
Tiejun Chenbaa03522014-12-23 16:21:11 +08006045 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
6046 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
6047 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
6048 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
6049 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
6050 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
6051 vmx_disable_intercept_for_msr(MSR_IA32_BNDCFGS, true);
6052
6053 memcpy(vmx_msr_bitmap_legacy_x2apic,
6054 vmx_msr_bitmap_legacy, PAGE_SIZE);
6055 memcpy(vmx_msr_bitmap_longmode_x2apic,
6056 vmx_msr_bitmap_longmode, PAGE_SIZE);
6057
Wanpeng Li04bb92e2015-09-16 19:31:11 +08006058 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
6059
Tiejun Chenbaa03522014-12-23 16:21:11 +08006060 if (enable_apicv) {
6061 for (msr = 0x800; msr <= 0x8ff; msr++)
6062 vmx_disable_intercept_msr_read_x2apic(msr);
6063
6064 /* According SDM, in x2apic mode, the whole id reg is used.
6065 * But in KVM, it only use the highest eight bits. Need to
6066 * intercept it */
6067 vmx_enable_intercept_msr_read_x2apic(0x802);
6068 /* TMCCT */
6069 vmx_enable_intercept_msr_read_x2apic(0x839);
6070 /* TPR */
6071 vmx_disable_intercept_msr_write_x2apic(0x808);
6072 /* EOI */
6073 vmx_disable_intercept_msr_write_x2apic(0x80b);
6074 /* SELF-IPI */
6075 vmx_disable_intercept_msr_write_x2apic(0x83f);
6076 }
6077
6078 if (enable_ept) {
6079 kvm_mmu_set_mask_ptes(0ull,
6080 (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
6081 (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
6082 0ull, VMX_EPT_EXECUTABLE_MASK);
6083 ept_set_mmio_spte_mask();
6084 kvm_enable_tdp();
6085 } else
6086 kvm_disable_tdp();
6087
6088 update_ple_window_actual_max();
6089
Kai Huang843e4332015-01-28 10:54:28 +08006090 /*
6091 * Only enable PML when hardware supports PML feature, and both EPT
6092 * and EPT A/D bit features are enabled -- PML depends on them to work.
6093 */
6094 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
6095 enable_pml = 0;
6096
6097 if (!enable_pml) {
6098 kvm_x86_ops->slot_enable_log_dirty = NULL;
6099 kvm_x86_ops->slot_disable_log_dirty = NULL;
6100 kvm_x86_ops->flush_log_dirty = NULL;
6101 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
6102 }
6103
Tiejun Chenf2c76482014-10-28 10:14:47 +08006104 return alloc_kvm_area();
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006105
Wincy Van3af18d92015-02-03 23:49:31 +08006106out8:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006107 free_page((unsigned long)vmx_vmwrite_bitmap);
Wincy Van3af18d92015-02-03 23:49:31 +08006108out7:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006109 free_page((unsigned long)vmx_vmread_bitmap);
Wincy Van3af18d92015-02-03 23:49:31 +08006110out6:
6111 if (nested)
6112 free_page((unsigned long)vmx_msr_bitmap_nested);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006113out5:
6114 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
6115out4:
6116 free_page((unsigned long)vmx_msr_bitmap_longmode);
6117out3:
6118 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
6119out2:
6120 free_page((unsigned long)vmx_msr_bitmap_legacy);
6121out1:
6122 free_page((unsigned long)vmx_io_bitmap_b);
6123out:
6124 free_page((unsigned long)vmx_io_bitmap_a);
6125
6126 return r;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006127}
6128
6129static __exit void hardware_unsetup(void)
6130{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006131 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
6132 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
6133 free_page((unsigned long)vmx_msr_bitmap_legacy);
6134 free_page((unsigned long)vmx_msr_bitmap_longmode);
6135 free_page((unsigned long)vmx_io_bitmap_b);
6136 free_page((unsigned long)vmx_io_bitmap_a);
6137 free_page((unsigned long)vmx_vmwrite_bitmap);
6138 free_page((unsigned long)vmx_vmread_bitmap);
Wincy Van3af18d92015-02-03 23:49:31 +08006139 if (nested)
6140 free_page((unsigned long)vmx_msr_bitmap_nested);
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006141
Tiejun Chenf2c76482014-10-28 10:14:47 +08006142 free_kvm_area();
6143}
6144
Avi Kivity6aa8b732006-12-10 02:21:36 -08006145/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006146 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
6147 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
6148 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03006149static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006150{
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006151 if (ple_gap)
6152 grow_ple_window(vcpu);
6153
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006154 skip_emulated_instruction(vcpu);
6155 kvm_vcpu_on_spin(vcpu);
6156
6157 return 1;
6158}
6159
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006160static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08006161{
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006162 skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08006163 return 1;
6164}
6165
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006166static int handle_mwait(struct kvm_vcpu *vcpu)
6167{
6168 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
6169 return handle_nop(vcpu);
6170}
6171
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03006172static int handle_monitor_trap(struct kvm_vcpu *vcpu)
6173{
6174 return 1;
6175}
6176
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006177static int handle_monitor(struct kvm_vcpu *vcpu)
6178{
6179 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
6180 return handle_nop(vcpu);
6181}
6182
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006183/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006184 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
6185 * We could reuse a single VMCS for all the L2 guests, but we also want the
6186 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
6187 * allows keeping them loaded on the processor, and in the future will allow
6188 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
6189 * every entry if they never change.
6190 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
6191 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
6192 *
6193 * The following functions allocate and free a vmcs02 in this pool.
6194 */
6195
6196/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
6197static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
6198{
6199 struct vmcs02_list *item;
6200 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6201 if (item->vmptr == vmx->nested.current_vmptr) {
6202 list_move(&item->list, &vmx->nested.vmcs02_pool);
6203 return &item->vmcs02;
6204 }
6205
6206 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
6207 /* Recycle the least recently used VMCS. */
6208 item = list_entry(vmx->nested.vmcs02_pool.prev,
6209 struct vmcs02_list, list);
6210 item->vmptr = vmx->nested.current_vmptr;
6211 list_move(&item->list, &vmx->nested.vmcs02_pool);
6212 return &item->vmcs02;
6213 }
6214
6215 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02006216 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006217 if (!item)
6218 return NULL;
6219 item->vmcs02.vmcs = alloc_vmcs();
6220 if (!item->vmcs02.vmcs) {
6221 kfree(item);
6222 return NULL;
6223 }
6224 loaded_vmcs_init(&item->vmcs02);
6225 item->vmptr = vmx->nested.current_vmptr;
6226 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
6227 vmx->nested.vmcs02_num++;
6228 return &item->vmcs02;
6229}
6230
6231/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
6232static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
6233{
6234 struct vmcs02_list *item;
6235 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6236 if (item->vmptr == vmptr) {
6237 free_loaded_vmcs(&item->vmcs02);
6238 list_del(&item->list);
6239 kfree(item);
6240 vmx->nested.vmcs02_num--;
6241 return;
6242 }
6243}
6244
6245/*
6246 * Free all VMCSs saved for this vcpu, except the one pointed by
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006247 * vmx->loaded_vmcs. We must be running L1, so vmx->loaded_vmcs
6248 * must be &vmx->vmcs01.
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006249 */
6250static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
6251{
6252 struct vmcs02_list *item, *n;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006253
6254 WARN_ON(vmx->loaded_vmcs != &vmx->vmcs01);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006255 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006256 /*
6257 * Something will leak if the above WARN triggers. Better than
6258 * a use-after-free.
6259 */
6260 if (vmx->loaded_vmcs == &item->vmcs02)
6261 continue;
6262
6263 free_loaded_vmcs(&item->vmcs02);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006264 list_del(&item->list);
6265 kfree(item);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006266 vmx->nested.vmcs02_num--;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006267 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006268}
6269
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006270/*
6271 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
6272 * set the success or error code of an emulated VMX instruction, as specified
6273 * by Vol 2B, VMX Instruction Reference, "Conventions".
6274 */
6275static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
6276{
6277 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
6278 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6279 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
6280}
6281
6282static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
6283{
6284 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6285 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
6286 X86_EFLAGS_SF | X86_EFLAGS_OF))
6287 | X86_EFLAGS_CF);
6288}
6289
Abel Gordon145c28d2013-04-18 14:36:55 +03006290static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006291 u32 vm_instruction_error)
6292{
6293 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
6294 /*
6295 * failValid writes the error number to the current VMCS, which
6296 * can't be done there isn't a current VMCS.
6297 */
6298 nested_vmx_failInvalid(vcpu);
6299 return;
6300 }
6301 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6302 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6303 X86_EFLAGS_SF | X86_EFLAGS_OF))
6304 | X86_EFLAGS_ZF);
6305 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
6306 /*
6307 * We don't need to force a shadow sync because
6308 * VM_INSTRUCTION_ERROR is not shadowed
6309 */
6310}
Abel Gordon145c28d2013-04-18 14:36:55 +03006311
Wincy Vanff651cb2014-12-11 08:52:58 +03006312static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
6313{
6314 /* TODO: not to reset guest simply here. */
6315 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
6316 pr_warn("kvm: nested vmx abort, indicator %d\n", indicator);
6317}
6318
Jan Kiszkaf41245002014-03-07 20:03:13 +01006319static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
6320{
6321 struct vcpu_vmx *vmx =
6322 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
6323
6324 vmx->nested.preemption_timer_expired = true;
6325 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
6326 kvm_vcpu_kick(&vmx->vcpu);
6327
6328 return HRTIMER_NORESTART;
6329}
6330
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006331/*
Bandan Das19677e32014-05-06 02:19:15 -04006332 * Decode the memory-address operand of a vmx instruction, as recorded on an
6333 * exit caused by such an instruction (run by a guest hypervisor).
6334 * On success, returns 0. When the operand is invalid, returns 1 and throws
6335 * #UD or #GP.
6336 */
6337static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
6338 unsigned long exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006339 u32 vmx_instruction_info, bool wr, gva_t *ret)
Bandan Das19677e32014-05-06 02:19:15 -04006340{
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006341 gva_t off;
6342 bool exn;
6343 struct kvm_segment s;
6344
Bandan Das19677e32014-05-06 02:19:15 -04006345 /*
6346 * According to Vol. 3B, "Information for VM Exits Due to Instruction
6347 * Execution", on an exit, vmx_instruction_info holds most of the
6348 * addressing components of the operand. Only the displacement part
6349 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
6350 * For how an actual address is calculated from all these components,
6351 * refer to Vol. 1, "Operand Addressing".
6352 */
6353 int scaling = vmx_instruction_info & 3;
6354 int addr_size = (vmx_instruction_info >> 7) & 7;
6355 bool is_reg = vmx_instruction_info & (1u << 10);
6356 int seg_reg = (vmx_instruction_info >> 15) & 7;
6357 int index_reg = (vmx_instruction_info >> 18) & 0xf;
6358 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
6359 int base_reg = (vmx_instruction_info >> 23) & 0xf;
6360 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
6361
6362 if (is_reg) {
6363 kvm_queue_exception(vcpu, UD_VECTOR);
6364 return 1;
6365 }
6366
6367 /* Addr = segment_base + offset */
6368 /* offset = base + [index * scale] + displacement */
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006369 off = exit_qualification; /* holds the displacement */
Bandan Das19677e32014-05-06 02:19:15 -04006370 if (base_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006371 off += kvm_register_read(vcpu, base_reg);
Bandan Das19677e32014-05-06 02:19:15 -04006372 if (index_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006373 off += kvm_register_read(vcpu, index_reg)<<scaling;
6374 vmx_get_segment(vcpu, &s, seg_reg);
6375 *ret = s.base + off;
Bandan Das19677e32014-05-06 02:19:15 -04006376
6377 if (addr_size == 1) /* 32 bit */
6378 *ret &= 0xffffffff;
6379
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006380 /* Checks for #GP/#SS exceptions. */
6381 exn = false;
6382 if (is_protmode(vcpu)) {
6383 /* Protected mode: apply checks for segment validity in the
6384 * following order:
6385 * - segment type check (#GP(0) may be thrown)
6386 * - usability check (#GP(0)/#SS(0))
6387 * - limit check (#GP(0)/#SS(0))
6388 */
6389 if (wr)
6390 /* #GP(0) if the destination operand is located in a
6391 * read-only data segment or any code segment.
6392 */
6393 exn = ((s.type & 0xa) == 0 || (s.type & 8));
6394 else
6395 /* #GP(0) if the source operand is located in an
6396 * execute-only code segment
6397 */
6398 exn = ((s.type & 0xa) == 8);
6399 }
6400 if (exn) {
6401 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
6402 return 1;
6403 }
6404 if (is_long_mode(vcpu)) {
6405 /* Long mode: #GP(0)/#SS(0) if the memory address is in a
6406 * non-canonical form. This is an only check for long mode.
6407 */
6408 exn = is_noncanonical_address(*ret);
6409 } else if (is_protmode(vcpu)) {
6410 /* Protected mode: #GP(0)/#SS(0) if the segment is unusable.
6411 */
6412 exn = (s.unusable != 0);
6413 /* Protected mode: #GP(0)/#SS(0) if the memory
6414 * operand is outside the segment limit.
6415 */
6416 exn = exn || (off + sizeof(u64) > s.limit);
6417 }
6418 if (exn) {
6419 kvm_queue_exception_e(vcpu,
6420 seg_reg == VCPU_SREG_SS ?
6421 SS_VECTOR : GP_VECTOR,
6422 0);
6423 return 1;
6424 }
6425
Bandan Das19677e32014-05-06 02:19:15 -04006426 return 0;
6427}
6428
6429/*
Bandan Das3573e222014-05-06 02:19:16 -04006430 * This function performs the various checks including
6431 * - if it's 4KB aligned
6432 * - No bits beyond the physical address width are set
6433 * - Returns 0 on success or else 1
Bandan Das4291b582014-05-06 02:19:18 -04006434 * (Intel SDM Section 30.3)
Bandan Das3573e222014-05-06 02:19:16 -04006435 */
Bandan Das4291b582014-05-06 02:19:18 -04006436static int nested_vmx_check_vmptr(struct kvm_vcpu *vcpu, int exit_reason,
6437 gpa_t *vmpointer)
Bandan Das3573e222014-05-06 02:19:16 -04006438{
6439 gva_t gva;
6440 gpa_t vmptr;
6441 struct x86_exception e;
6442 struct page *page;
6443 struct vcpu_vmx *vmx = to_vmx(vcpu);
6444 int maxphyaddr = cpuid_maxphyaddr(vcpu);
6445
6446 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006447 vmcs_read32(VMX_INSTRUCTION_INFO), false, &gva))
Bandan Das3573e222014-05-06 02:19:16 -04006448 return 1;
6449
6450 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
6451 sizeof(vmptr), &e)) {
6452 kvm_inject_page_fault(vcpu, &e);
6453 return 1;
6454 }
6455
6456 switch (exit_reason) {
6457 case EXIT_REASON_VMON:
6458 /*
6459 * SDM 3: 24.11.5
6460 * The first 4 bytes of VMXON region contain the supported
6461 * VMCS revision identifier
6462 *
6463 * Note - IA32_VMX_BASIC[48] will never be 1
6464 * for the nested case;
6465 * which replaces physical address width with 32
6466 *
6467 */
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006468 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das3573e222014-05-06 02:19:16 -04006469 nested_vmx_failInvalid(vcpu);
6470 skip_emulated_instruction(vcpu);
6471 return 1;
6472 }
6473
6474 page = nested_get_page(vcpu, vmptr);
6475 if (page == NULL ||
6476 *(u32 *)kmap(page) != VMCS12_REVISION) {
6477 nested_vmx_failInvalid(vcpu);
6478 kunmap(page);
6479 skip_emulated_instruction(vcpu);
6480 return 1;
6481 }
6482 kunmap(page);
6483 vmx->nested.vmxon_ptr = vmptr;
6484 break;
Bandan Das4291b582014-05-06 02:19:18 -04006485 case EXIT_REASON_VMCLEAR:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006486 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006487 nested_vmx_failValid(vcpu,
6488 VMXERR_VMCLEAR_INVALID_ADDRESS);
6489 skip_emulated_instruction(vcpu);
6490 return 1;
6491 }
Bandan Das3573e222014-05-06 02:19:16 -04006492
Bandan Das4291b582014-05-06 02:19:18 -04006493 if (vmptr == vmx->nested.vmxon_ptr) {
6494 nested_vmx_failValid(vcpu,
6495 VMXERR_VMCLEAR_VMXON_POINTER);
6496 skip_emulated_instruction(vcpu);
6497 return 1;
6498 }
6499 break;
6500 case EXIT_REASON_VMPTRLD:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006501 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006502 nested_vmx_failValid(vcpu,
6503 VMXERR_VMPTRLD_INVALID_ADDRESS);
6504 skip_emulated_instruction(vcpu);
6505 return 1;
6506 }
6507
6508 if (vmptr == vmx->nested.vmxon_ptr) {
6509 nested_vmx_failValid(vcpu,
6510 VMXERR_VMCLEAR_VMXON_POINTER);
6511 skip_emulated_instruction(vcpu);
6512 return 1;
6513 }
6514 break;
Bandan Das3573e222014-05-06 02:19:16 -04006515 default:
6516 return 1; /* shouldn't happen */
6517 }
6518
Bandan Das4291b582014-05-06 02:19:18 -04006519 if (vmpointer)
6520 *vmpointer = vmptr;
Bandan Das3573e222014-05-06 02:19:16 -04006521 return 0;
6522}
6523
6524/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006525 * Emulate the VMXON instruction.
6526 * Currently, we just remember that VMX is active, and do not save or even
6527 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
6528 * do not currently need to store anything in that guest-allocated memory
6529 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
6530 * argument is different from the VMXON pointer (which the spec says they do).
6531 */
6532static int handle_vmon(struct kvm_vcpu *vcpu)
6533{
6534 struct kvm_segment cs;
6535 struct vcpu_vmx *vmx = to_vmx(vcpu);
Abel Gordon8de48832013-04-18 14:37:25 +03006536 struct vmcs *shadow_vmcs;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006537 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
6538 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006539
6540 /* The Intel VMX Instruction Reference lists a bunch of bits that
6541 * are prerequisite to running VMXON, most notably cr4.VMXE must be
6542 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
6543 * Otherwise, we should fail with #UD. We test these now:
6544 */
6545 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
6546 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
6547 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
6548 kvm_queue_exception(vcpu, UD_VECTOR);
6549 return 1;
6550 }
6551
6552 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
6553 if (is_long_mode(vcpu) && !cs.l) {
6554 kvm_queue_exception(vcpu, UD_VECTOR);
6555 return 1;
6556 }
6557
6558 if (vmx_get_cpl(vcpu)) {
6559 kvm_inject_gp(vcpu, 0);
6560 return 1;
6561 }
Bandan Das3573e222014-05-06 02:19:16 -04006562
Bandan Das4291b582014-05-06 02:19:18 -04006563 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMON, NULL))
Bandan Das3573e222014-05-06 02:19:16 -04006564 return 1;
6565
Abel Gordon145c28d2013-04-18 14:36:55 +03006566 if (vmx->nested.vmxon) {
6567 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
6568 skip_emulated_instruction(vcpu);
6569 return 1;
6570 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006571
6572 if ((vmx->nested.msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
6573 != VMXON_NEEDED_FEATURES) {
6574 kvm_inject_gp(vcpu, 0);
6575 return 1;
6576 }
6577
Abel Gordon8de48832013-04-18 14:37:25 +03006578 if (enable_shadow_vmcs) {
6579 shadow_vmcs = alloc_vmcs();
6580 if (!shadow_vmcs)
6581 return -ENOMEM;
6582 /* mark vmcs as shadow */
6583 shadow_vmcs->revision_id |= (1u << 31);
6584 /* init shadow vmcs */
6585 vmcs_clear(shadow_vmcs);
6586 vmx->nested.current_shadow_vmcs = shadow_vmcs;
6587 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006588
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006589 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
6590 vmx->nested.vmcs02_num = 0;
6591
Jan Kiszkaf41245002014-03-07 20:03:13 +01006592 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
6593 HRTIMER_MODE_REL);
6594 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
6595
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006596 vmx->nested.vmxon = true;
6597
6598 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08006599 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006600 return 1;
6601}
6602
6603/*
6604 * Intel's VMX Instruction Reference specifies a common set of prerequisites
6605 * for running VMX instructions (except VMXON, whose prerequisites are
6606 * slightly different). It also specifies what exception to inject otherwise.
6607 */
6608static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
6609{
6610 struct kvm_segment cs;
6611 struct vcpu_vmx *vmx = to_vmx(vcpu);
6612
6613 if (!vmx->nested.vmxon) {
6614 kvm_queue_exception(vcpu, UD_VECTOR);
6615 return 0;
6616 }
6617
6618 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
6619 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
6620 (is_long_mode(vcpu) && !cs.l)) {
6621 kvm_queue_exception(vcpu, UD_VECTOR);
6622 return 0;
6623 }
6624
6625 if (vmx_get_cpl(vcpu)) {
6626 kvm_inject_gp(vcpu, 0);
6627 return 0;
6628 }
6629
6630 return 1;
6631}
6632
Abel Gordone7953d72013-04-18 14:37:55 +03006633static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
6634{
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03006635 u32 exec_control;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006636 if (vmx->nested.current_vmptr == -1ull)
6637 return;
6638
6639 /* current_vmptr and current_vmcs12 are always set/reset together */
6640 if (WARN_ON(vmx->nested.current_vmcs12 == NULL))
6641 return;
6642
Abel Gordon012f83c2013-04-18 14:39:25 +03006643 if (enable_shadow_vmcs) {
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006644 /* copy to memory all shadowed fields in case
6645 they were modified */
6646 copy_shadow_to_vmcs12(vmx);
6647 vmx->nested.sync_shadow_vmcs = false;
6648 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
6649 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
6650 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
6651 vmcs_write64(VMCS_LINK_POINTER, -1ull);
Abel Gordon012f83c2013-04-18 14:39:25 +03006652 }
Wincy Van705699a2015-02-03 23:58:17 +08006653 vmx->nested.posted_intr_nv = -1;
Abel Gordone7953d72013-04-18 14:37:55 +03006654 kunmap(vmx->nested.current_vmcs12_page);
6655 nested_release_page(vmx->nested.current_vmcs12_page);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006656 vmx->nested.current_vmptr = -1ull;
6657 vmx->nested.current_vmcs12 = NULL;
Abel Gordone7953d72013-04-18 14:37:55 +03006658}
6659
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006660/*
6661 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
6662 * just stops using VMX.
6663 */
6664static void free_nested(struct vcpu_vmx *vmx)
6665{
6666 if (!vmx->nested.vmxon)
6667 return;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006668
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006669 vmx->nested.vmxon = false;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006670 nested_release_vmcs12(vmx);
Abel Gordone7953d72013-04-18 14:37:55 +03006671 if (enable_shadow_vmcs)
6672 free_vmcs(vmx->nested.current_shadow_vmcs);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006673 /* Unpin physical memory we referred to in current vmcs02 */
6674 if (vmx->nested.apic_access_page) {
6675 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02006676 vmx->nested.apic_access_page = NULL;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03006677 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006678 if (vmx->nested.virtual_apic_page) {
6679 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02006680 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08006681 }
Wincy Van705699a2015-02-03 23:58:17 +08006682 if (vmx->nested.pi_desc_page) {
6683 kunmap(vmx->nested.pi_desc_page);
6684 nested_release_page(vmx->nested.pi_desc_page);
6685 vmx->nested.pi_desc_page = NULL;
6686 vmx->nested.pi_desc = NULL;
6687 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006688
6689 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006690}
6691
6692/* Emulate the VMXOFF instruction */
6693static int handle_vmoff(struct kvm_vcpu *vcpu)
6694{
6695 if (!nested_vmx_check_permission(vcpu))
6696 return 1;
6697 free_nested(to_vmx(vcpu));
6698 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08006699 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006700 return 1;
6701}
6702
Nadav Har'El27d6c862011-05-25 23:06:59 +03006703/* Emulate the VMCLEAR instruction */
6704static int handle_vmclear(struct kvm_vcpu *vcpu)
6705{
6706 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03006707 gpa_t vmptr;
6708 struct vmcs12 *vmcs12;
6709 struct page *page;
Nadav Har'El27d6c862011-05-25 23:06:59 +03006710
6711 if (!nested_vmx_check_permission(vcpu))
6712 return 1;
6713
Bandan Das4291b582014-05-06 02:19:18 -04006714 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMCLEAR, &vmptr))
Nadav Har'El27d6c862011-05-25 23:06:59 +03006715 return 1;
6716
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02006717 if (vmptr == vmx->nested.current_vmptr)
Abel Gordone7953d72013-04-18 14:37:55 +03006718 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03006719
6720 page = nested_get_page(vcpu, vmptr);
6721 if (page == NULL) {
6722 /*
6723 * For accurate processor emulation, VMCLEAR beyond available
6724 * physical memory should do nothing at all. However, it is
6725 * possible that a nested vmx bug, not a guest hypervisor bug,
6726 * resulted in this case, so let's shut down before doing any
6727 * more damage:
6728 */
6729 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
6730 return 1;
6731 }
6732 vmcs12 = kmap(page);
6733 vmcs12->launch_state = 0;
6734 kunmap(page);
6735 nested_release_page(page);
6736
6737 nested_free_vmcs02(vmx, vmptr);
6738
6739 skip_emulated_instruction(vcpu);
6740 nested_vmx_succeed(vcpu);
6741 return 1;
6742}
6743
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006744static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
6745
6746/* Emulate the VMLAUNCH instruction */
6747static int handle_vmlaunch(struct kvm_vcpu *vcpu)
6748{
6749 return nested_vmx_run(vcpu, true);
6750}
6751
6752/* Emulate the VMRESUME instruction */
6753static int handle_vmresume(struct kvm_vcpu *vcpu)
6754{
6755
6756 return nested_vmx_run(vcpu, false);
6757}
6758
Nadav Har'El49f705c2011-05-25 23:08:30 +03006759enum vmcs_field_type {
6760 VMCS_FIELD_TYPE_U16 = 0,
6761 VMCS_FIELD_TYPE_U64 = 1,
6762 VMCS_FIELD_TYPE_U32 = 2,
6763 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
6764};
6765
6766static inline int vmcs_field_type(unsigned long field)
6767{
6768 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
6769 return VMCS_FIELD_TYPE_U32;
6770 return (field >> 13) & 0x3 ;
6771}
6772
6773static inline int vmcs_field_readonly(unsigned long field)
6774{
6775 return (((field >> 10) & 0x3) == 1);
6776}
6777
6778/*
6779 * Read a vmcs12 field. Since these can have varying lengths and we return
6780 * one type, we chose the biggest type (u64) and zero-extend the return value
6781 * to that size. Note that the caller, handle_vmread, might need to use only
6782 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
6783 * 64-bit fields are to be returned).
6784 */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006785static inline int vmcs12_read_any(struct kvm_vcpu *vcpu,
6786 unsigned long field, u64 *ret)
Nadav Har'El49f705c2011-05-25 23:08:30 +03006787{
6788 short offset = vmcs_field_to_offset(field);
6789 char *p;
6790
6791 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006792 return offset;
Nadav Har'El49f705c2011-05-25 23:08:30 +03006793
6794 p = ((char *)(get_vmcs12(vcpu))) + offset;
6795
6796 switch (vmcs_field_type(field)) {
6797 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6798 *ret = *((natural_width *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006799 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03006800 case VMCS_FIELD_TYPE_U16:
6801 *ret = *((u16 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006802 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03006803 case VMCS_FIELD_TYPE_U32:
6804 *ret = *((u32 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006805 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03006806 case VMCS_FIELD_TYPE_U64:
6807 *ret = *((u64 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006808 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03006809 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006810 WARN_ON(1);
6811 return -ENOENT;
Nadav Har'El49f705c2011-05-25 23:08:30 +03006812 }
6813}
6814
Abel Gordon20b97fe2013-04-18 14:36:25 +03006815
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006816static inline int vmcs12_write_any(struct kvm_vcpu *vcpu,
6817 unsigned long field, u64 field_value){
Abel Gordon20b97fe2013-04-18 14:36:25 +03006818 short offset = vmcs_field_to_offset(field);
6819 char *p = ((char *) get_vmcs12(vcpu)) + offset;
6820 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006821 return offset;
Abel Gordon20b97fe2013-04-18 14:36:25 +03006822
6823 switch (vmcs_field_type(field)) {
6824 case VMCS_FIELD_TYPE_U16:
6825 *(u16 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006826 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03006827 case VMCS_FIELD_TYPE_U32:
6828 *(u32 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006829 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03006830 case VMCS_FIELD_TYPE_U64:
6831 *(u64 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006832 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03006833 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6834 *(natural_width *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006835 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03006836 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006837 WARN_ON(1);
6838 return -ENOENT;
Abel Gordon20b97fe2013-04-18 14:36:25 +03006839 }
6840
6841}
6842
Abel Gordon16f5b902013-04-18 14:38:25 +03006843static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
6844{
6845 int i;
6846 unsigned long field;
6847 u64 field_value;
6848 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
Mathias Krausec2bae892013-06-26 20:36:21 +02006849 const unsigned long *fields = shadow_read_write_fields;
6850 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03006851
Jan Kiszka282da872014-10-08 18:05:39 +02006852 preempt_disable();
6853
Abel Gordon16f5b902013-04-18 14:38:25 +03006854 vmcs_load(shadow_vmcs);
6855
6856 for (i = 0; i < num_fields; i++) {
6857 field = fields[i];
6858 switch (vmcs_field_type(field)) {
6859 case VMCS_FIELD_TYPE_U16:
6860 field_value = vmcs_read16(field);
6861 break;
6862 case VMCS_FIELD_TYPE_U32:
6863 field_value = vmcs_read32(field);
6864 break;
6865 case VMCS_FIELD_TYPE_U64:
6866 field_value = vmcs_read64(field);
6867 break;
6868 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6869 field_value = vmcs_readl(field);
6870 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006871 default:
6872 WARN_ON(1);
6873 continue;
Abel Gordon16f5b902013-04-18 14:38:25 +03006874 }
6875 vmcs12_write_any(&vmx->vcpu, field, field_value);
6876 }
6877
6878 vmcs_clear(shadow_vmcs);
6879 vmcs_load(vmx->loaded_vmcs->vmcs);
Jan Kiszka282da872014-10-08 18:05:39 +02006880
6881 preempt_enable();
Abel Gordon16f5b902013-04-18 14:38:25 +03006882}
6883
Abel Gordonc3114422013-04-18 14:38:55 +03006884static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
6885{
Mathias Krausec2bae892013-06-26 20:36:21 +02006886 const unsigned long *fields[] = {
6887 shadow_read_write_fields,
6888 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03006889 };
Mathias Krausec2bae892013-06-26 20:36:21 +02006890 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03006891 max_shadow_read_write_fields,
6892 max_shadow_read_only_fields
6893 };
6894 int i, q;
6895 unsigned long field;
6896 u64 field_value = 0;
6897 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
6898
6899 vmcs_load(shadow_vmcs);
6900
Mathias Krausec2bae892013-06-26 20:36:21 +02006901 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03006902 for (i = 0; i < max_fields[q]; i++) {
6903 field = fields[q][i];
6904 vmcs12_read_any(&vmx->vcpu, field, &field_value);
6905
6906 switch (vmcs_field_type(field)) {
6907 case VMCS_FIELD_TYPE_U16:
6908 vmcs_write16(field, (u16)field_value);
6909 break;
6910 case VMCS_FIELD_TYPE_U32:
6911 vmcs_write32(field, (u32)field_value);
6912 break;
6913 case VMCS_FIELD_TYPE_U64:
6914 vmcs_write64(field, (u64)field_value);
6915 break;
6916 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6917 vmcs_writel(field, (long)field_value);
6918 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006919 default:
6920 WARN_ON(1);
6921 break;
Abel Gordonc3114422013-04-18 14:38:55 +03006922 }
6923 }
6924 }
6925
6926 vmcs_clear(shadow_vmcs);
6927 vmcs_load(vmx->loaded_vmcs->vmcs);
6928}
6929
Nadav Har'El49f705c2011-05-25 23:08:30 +03006930/*
6931 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
6932 * used before) all generate the same failure when it is missing.
6933 */
6934static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
6935{
6936 struct vcpu_vmx *vmx = to_vmx(vcpu);
6937 if (vmx->nested.current_vmptr == -1ull) {
6938 nested_vmx_failInvalid(vcpu);
6939 skip_emulated_instruction(vcpu);
6940 return 0;
6941 }
6942 return 1;
6943}
6944
6945static int handle_vmread(struct kvm_vcpu *vcpu)
6946{
6947 unsigned long field;
6948 u64 field_value;
6949 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6950 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
6951 gva_t gva = 0;
6952
6953 if (!nested_vmx_check_permission(vcpu) ||
6954 !nested_vmx_check_vmcs12(vcpu))
6955 return 1;
6956
6957 /* Decode instruction info and find the field to read */
Nadav Amit27e6fb52014-06-18 17:19:26 +03006958 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03006959 /* Read the field, zero-extended to a u64 field_value */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01006960 if (vmcs12_read_any(vcpu, field, &field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03006961 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
6962 skip_emulated_instruction(vcpu);
6963 return 1;
6964 }
6965 /*
6966 * Now copy part of this value to register or memory, as requested.
6967 * Note that the number of bits actually copied is 32 or 64 depending
6968 * on the guest's mode (32 or 64 bit), not on the given field's length.
6969 */
6970 if (vmx_instruction_info & (1u << 10)) {
Nadav Amit27e6fb52014-06-18 17:19:26 +03006971 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
Nadav Har'El49f705c2011-05-25 23:08:30 +03006972 field_value);
6973 } else {
6974 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006975 vmx_instruction_info, true, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03006976 return 1;
6977 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
6978 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
6979 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
6980 }
6981
6982 nested_vmx_succeed(vcpu);
6983 skip_emulated_instruction(vcpu);
6984 return 1;
6985}
6986
6987
6988static int handle_vmwrite(struct kvm_vcpu *vcpu)
6989{
6990 unsigned long field;
6991 gva_t gva;
6992 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6993 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03006994 /* The value to write might be 32 or 64 bits, depending on L1's long
6995 * mode, and eventually we need to write that into a field of several
6996 * possible lengths. The code below first zero-extends the value to 64
6997 * bit (field_value), and then copies only the approriate number of
6998 * bits into the vmcs12 field.
6999 */
7000 u64 field_value = 0;
7001 struct x86_exception e;
7002
7003 if (!nested_vmx_check_permission(vcpu) ||
7004 !nested_vmx_check_vmcs12(vcpu))
7005 return 1;
7006
7007 if (vmx_instruction_info & (1u << 10))
Nadav Amit27e6fb52014-06-18 17:19:26 +03007008 field_value = kvm_register_readl(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007009 (((vmx_instruction_info) >> 3) & 0xf));
7010 else {
7011 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007012 vmx_instruction_info, false, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007013 return 1;
7014 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
Nadav Amit27e6fb52014-06-18 17:19:26 +03007015 &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007016 kvm_inject_page_fault(vcpu, &e);
7017 return 1;
7018 }
7019 }
7020
7021
Nadav Amit27e6fb52014-06-18 17:19:26 +03007022 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007023 if (vmcs_field_readonly(field)) {
7024 nested_vmx_failValid(vcpu,
7025 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
7026 skip_emulated_instruction(vcpu);
7027 return 1;
7028 }
7029
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007030 if (vmcs12_write_any(vcpu, field, field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007031 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
7032 skip_emulated_instruction(vcpu);
7033 return 1;
7034 }
7035
7036 nested_vmx_succeed(vcpu);
7037 skip_emulated_instruction(vcpu);
7038 return 1;
7039}
7040
Nadav Har'El63846662011-05-25 23:07:29 +03007041/* Emulate the VMPTRLD instruction */
7042static int handle_vmptrld(struct kvm_vcpu *vcpu)
7043{
7044 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007045 gpa_t vmptr;
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03007046 u32 exec_control;
Nadav Har'El63846662011-05-25 23:07:29 +03007047
7048 if (!nested_vmx_check_permission(vcpu))
7049 return 1;
7050
Bandan Das4291b582014-05-06 02:19:18 -04007051 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMPTRLD, &vmptr))
Nadav Har'El63846662011-05-25 23:07:29 +03007052 return 1;
7053
Nadav Har'El63846662011-05-25 23:07:29 +03007054 if (vmx->nested.current_vmptr != vmptr) {
7055 struct vmcs12 *new_vmcs12;
7056 struct page *page;
7057 page = nested_get_page(vcpu, vmptr);
7058 if (page == NULL) {
7059 nested_vmx_failInvalid(vcpu);
7060 skip_emulated_instruction(vcpu);
7061 return 1;
7062 }
7063 new_vmcs12 = kmap(page);
7064 if (new_vmcs12->revision_id != VMCS12_REVISION) {
7065 kunmap(page);
7066 nested_release_page_clean(page);
7067 nested_vmx_failValid(vcpu,
7068 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
7069 skip_emulated_instruction(vcpu);
7070 return 1;
7071 }
Nadav Har'El63846662011-05-25 23:07:29 +03007072
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007073 nested_release_vmcs12(vmx);
Nadav Har'El63846662011-05-25 23:07:29 +03007074 vmx->nested.current_vmptr = vmptr;
7075 vmx->nested.current_vmcs12 = new_vmcs12;
7076 vmx->nested.current_vmcs12_page = page;
Abel Gordon012f83c2013-04-18 14:39:25 +03007077 if (enable_shadow_vmcs) {
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03007078 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7079 exec_control |= SECONDARY_EXEC_SHADOW_VMCS;
7080 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
7081 vmcs_write64(VMCS_LINK_POINTER,
7082 __pa(vmx->nested.current_shadow_vmcs));
Abel Gordon012f83c2013-04-18 14:39:25 +03007083 vmx->nested.sync_shadow_vmcs = true;
7084 }
Nadav Har'El63846662011-05-25 23:07:29 +03007085 }
7086
7087 nested_vmx_succeed(vcpu);
7088 skip_emulated_instruction(vcpu);
7089 return 1;
7090}
7091
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007092/* Emulate the VMPTRST instruction */
7093static int handle_vmptrst(struct kvm_vcpu *vcpu)
7094{
7095 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7096 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7097 gva_t vmcs_gva;
7098 struct x86_exception e;
7099
7100 if (!nested_vmx_check_permission(vcpu))
7101 return 1;
7102
7103 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007104 vmx_instruction_info, true, &vmcs_gva))
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007105 return 1;
7106 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
7107 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
7108 (void *)&to_vmx(vcpu)->nested.current_vmptr,
7109 sizeof(u64), &e)) {
7110 kvm_inject_page_fault(vcpu, &e);
7111 return 1;
7112 }
7113 nested_vmx_succeed(vcpu);
7114 skip_emulated_instruction(vcpu);
7115 return 1;
7116}
7117
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007118/* Emulate the INVEPT instruction */
7119static int handle_invept(struct kvm_vcpu *vcpu)
7120{
Wincy Vanb9c237b2015-02-03 23:56:30 +08007121 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007122 u32 vmx_instruction_info, types;
7123 unsigned long type;
7124 gva_t gva;
7125 struct x86_exception e;
7126 struct {
7127 u64 eptp, gpa;
7128 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007129
Wincy Vanb9c237b2015-02-03 23:56:30 +08007130 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7131 SECONDARY_EXEC_ENABLE_EPT) ||
7132 !(vmx->nested.nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007133 kvm_queue_exception(vcpu, UD_VECTOR);
7134 return 1;
7135 }
7136
7137 if (!nested_vmx_check_permission(vcpu))
7138 return 1;
7139
7140 if (!kvm_read_cr0_bits(vcpu, X86_CR0_PE)) {
7141 kvm_queue_exception(vcpu, UD_VECTOR);
7142 return 1;
7143 }
7144
7145 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Amit27e6fb52014-06-18 17:19:26 +03007146 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007147
Wincy Vanb9c237b2015-02-03 23:56:30 +08007148 types = (vmx->nested.nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007149
7150 if (!(types & (1UL << type))) {
7151 nested_vmx_failValid(vcpu,
7152 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
7153 return 1;
7154 }
7155
7156 /* According to the Intel VMX instruction reference, the memory
7157 * operand is read even if it isn't needed (e.g., for type==global)
7158 */
7159 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007160 vmx_instruction_info, false, &gva))
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007161 return 1;
7162 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7163 sizeof(operand), &e)) {
7164 kvm_inject_page_fault(vcpu, &e);
7165 return 1;
7166 }
7167
7168 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007169 case VMX_EPT_EXTENT_GLOBAL:
7170 kvm_mmu_sync_roots(vcpu);
Liang Chen77c39132014-09-18 12:38:37 -04007171 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007172 nested_vmx_succeed(vcpu);
7173 break;
7174 default:
Bandan Das4b855072014-04-19 18:17:44 -04007175 /* Trap single context invalidation invept calls */
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007176 BUG_ON(1);
7177 break;
7178 }
7179
7180 skip_emulated_instruction(vcpu);
7181 return 1;
7182}
7183
Petr Matouseka642fc32014-09-23 20:22:30 +02007184static int handle_invvpid(struct kvm_vcpu *vcpu)
7185{
7186 kvm_queue_exception(vcpu, UD_VECTOR);
7187 return 1;
7188}
7189
Kai Huang843e4332015-01-28 10:54:28 +08007190static int handle_pml_full(struct kvm_vcpu *vcpu)
7191{
7192 unsigned long exit_qualification;
7193
7194 trace_kvm_pml_full(vcpu->vcpu_id);
7195
7196 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7197
7198 /*
7199 * PML buffer FULL happened while executing iret from NMI,
7200 * "blocked by NMI" bit has to be set before next VM entry.
7201 */
7202 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
7203 cpu_has_virtual_nmis() &&
7204 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
7205 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
7206 GUEST_INTR_STATE_NMI);
7207
7208 /*
7209 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
7210 * here.., and there's no userspace involvement needed for PML.
7211 */
7212 return 1;
7213}
7214
Nadav Har'El0140cae2011-05-25 23:06:28 +03007215/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08007216 * The exit handlers return 1 if the exit was handled fully and guest execution
7217 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
7218 * to be done to userspace and return 0.
7219 */
Mathias Krause772e0312012-08-30 01:30:19 +02007220static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007221 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
7222 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08007223 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08007224 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007225 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007226 [EXIT_REASON_CR_ACCESS] = handle_cr,
7227 [EXIT_REASON_DR_ACCESS] = handle_dr,
7228 [EXIT_REASON_CPUID] = handle_cpuid,
7229 [EXIT_REASON_MSR_READ] = handle_rdmsr,
7230 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
7231 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
7232 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02007233 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03007234 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02007235 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02007236 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03007237 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007238 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03007239 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007240 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007241 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007242 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007243 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007244 [EXIT_REASON_VMOFF] = handle_vmoff,
7245 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08007246 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
7247 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08007248 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007249 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02007250 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08007251 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02007252 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08007253 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007254 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
7255 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007256 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007257 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007258 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007259 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007260 [EXIT_REASON_INVEPT] = handle_invept,
Petr Matouseka642fc32014-09-23 20:22:30 +02007261 [EXIT_REASON_INVVPID] = handle_invvpid,
Wanpeng Lif53cd632014-12-02 19:14:58 +08007262 [EXIT_REASON_XSAVES] = handle_xsaves,
7263 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08007264 [EXIT_REASON_PML_FULL] = handle_pml_full,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007265};
7266
7267static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04007268 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007269
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007270static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
7271 struct vmcs12 *vmcs12)
7272{
7273 unsigned long exit_qualification;
7274 gpa_t bitmap, last_bitmap;
7275 unsigned int port;
7276 int size;
7277 u8 b;
7278
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007279 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05007280 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007281
7282 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7283
7284 port = exit_qualification >> 16;
7285 size = (exit_qualification & 7) + 1;
7286
7287 last_bitmap = (gpa_t)-1;
7288 b = -1;
7289
7290 while (size > 0) {
7291 if (port < 0x8000)
7292 bitmap = vmcs12->io_bitmap_a;
7293 else if (port < 0x10000)
7294 bitmap = vmcs12->io_bitmap_b;
7295 else
Joe Perches1d804d02015-03-30 16:46:09 -07007296 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007297 bitmap += (port & 0x7fff) / 8;
7298
7299 if (last_bitmap != bitmap)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007300 if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007301 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007302 if (b & (1 << (port & 7)))
Joe Perches1d804d02015-03-30 16:46:09 -07007303 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007304
7305 port++;
7306 size--;
7307 last_bitmap = bitmap;
7308 }
7309
Joe Perches1d804d02015-03-30 16:46:09 -07007310 return false;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007311}
7312
Nadav Har'El644d7112011-05-25 23:12:35 +03007313/*
7314 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
7315 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
7316 * disinterest in the current event (read or write a specific MSR) by using an
7317 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
7318 */
7319static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
7320 struct vmcs12 *vmcs12, u32 exit_reason)
7321{
7322 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
7323 gpa_t bitmap;
7324
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01007325 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Joe Perches1d804d02015-03-30 16:46:09 -07007326 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007327
7328 /*
7329 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
7330 * for the four combinations of read/write and low/high MSR numbers.
7331 * First we need to figure out which of the four to use:
7332 */
7333 bitmap = vmcs12->msr_bitmap;
7334 if (exit_reason == EXIT_REASON_MSR_WRITE)
7335 bitmap += 2048;
7336 if (msr_index >= 0xc0000000) {
7337 msr_index -= 0xc0000000;
7338 bitmap += 1024;
7339 }
7340
7341 /* Then read the msr_index'th bit from this bitmap: */
7342 if (msr_index < 1024*8) {
7343 unsigned char b;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007344 if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007345 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007346 return 1 & (b >> (msr_index & 7));
7347 } else
Joe Perches1d804d02015-03-30 16:46:09 -07007348 return true; /* let L1 handle the wrong parameter */
Nadav Har'El644d7112011-05-25 23:12:35 +03007349}
7350
7351/*
7352 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
7353 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
7354 * intercept (via guest_host_mask etc.) the current event.
7355 */
7356static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
7357 struct vmcs12 *vmcs12)
7358{
7359 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7360 int cr = exit_qualification & 15;
7361 int reg = (exit_qualification >> 8) & 15;
Nadav Amit1e32c072014-06-18 17:19:25 +03007362 unsigned long val = kvm_register_readl(vcpu, reg);
Nadav Har'El644d7112011-05-25 23:12:35 +03007363
7364 switch ((exit_qualification >> 4) & 3) {
7365 case 0: /* mov to cr */
7366 switch (cr) {
7367 case 0:
7368 if (vmcs12->cr0_guest_host_mask &
7369 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007370 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007371 break;
7372 case 3:
7373 if ((vmcs12->cr3_target_count >= 1 &&
7374 vmcs12->cr3_target_value0 == val) ||
7375 (vmcs12->cr3_target_count >= 2 &&
7376 vmcs12->cr3_target_value1 == val) ||
7377 (vmcs12->cr3_target_count >= 3 &&
7378 vmcs12->cr3_target_value2 == val) ||
7379 (vmcs12->cr3_target_count >= 4 &&
7380 vmcs12->cr3_target_value3 == val))
Joe Perches1d804d02015-03-30 16:46:09 -07007381 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007382 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007383 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007384 break;
7385 case 4:
7386 if (vmcs12->cr4_guest_host_mask &
7387 (vmcs12->cr4_read_shadow ^ val))
Joe Perches1d804d02015-03-30 16:46:09 -07007388 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007389 break;
7390 case 8:
7391 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007392 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007393 break;
7394 }
7395 break;
7396 case 2: /* clts */
7397 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
7398 (vmcs12->cr0_read_shadow & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07007399 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007400 break;
7401 case 1: /* mov from cr */
7402 switch (cr) {
7403 case 3:
7404 if (vmcs12->cpu_based_vm_exec_control &
7405 CPU_BASED_CR3_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007406 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007407 break;
7408 case 8:
7409 if (vmcs12->cpu_based_vm_exec_control &
7410 CPU_BASED_CR8_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007411 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007412 break;
7413 }
7414 break;
7415 case 3: /* lmsw */
7416 /*
7417 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
7418 * cr0. Other attempted changes are ignored, with no exit.
7419 */
7420 if (vmcs12->cr0_guest_host_mask & 0xe &
7421 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007422 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007423 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
7424 !(vmcs12->cr0_read_shadow & 0x1) &&
7425 (val & 0x1))
Joe Perches1d804d02015-03-30 16:46:09 -07007426 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007427 break;
7428 }
Joe Perches1d804d02015-03-30 16:46:09 -07007429 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007430}
7431
7432/*
7433 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
7434 * should handle it ourselves in L0 (and then continue L2). Only call this
7435 * when in is_guest_mode (L2).
7436 */
7437static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
7438{
Nadav Har'El644d7112011-05-25 23:12:35 +03007439 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
7440 struct vcpu_vmx *vmx = to_vmx(vcpu);
7441 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka957c8972013-02-24 14:11:34 +01007442 u32 exit_reason = vmx->exit_reason;
Nadav Har'El644d7112011-05-25 23:12:35 +03007443
Jan Kiszka542060e2014-01-04 18:47:21 +01007444 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
7445 vmcs_readl(EXIT_QUALIFICATION),
7446 vmx->idt_vectoring_info,
7447 intr_info,
7448 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
7449 KVM_ISA_VMX);
7450
Nadav Har'El644d7112011-05-25 23:12:35 +03007451 if (vmx->nested.nested_run_pending)
Joe Perches1d804d02015-03-30 16:46:09 -07007452 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007453
7454 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02007455 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
7456 vmcs_read32(VM_INSTRUCTION_ERROR));
Joe Perches1d804d02015-03-30 16:46:09 -07007457 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007458 }
7459
7460 switch (exit_reason) {
7461 case EXIT_REASON_EXCEPTION_NMI:
7462 if (!is_exception(intr_info))
Joe Perches1d804d02015-03-30 16:46:09 -07007463 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007464 else if (is_page_fault(intr_info))
7465 return enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01007466 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01007467 !(vmcs12->guest_cr0 & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07007468 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007469 return vmcs12->exception_bitmap &
7470 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
7471 case EXIT_REASON_EXTERNAL_INTERRUPT:
Joe Perches1d804d02015-03-30 16:46:09 -07007472 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007473 case EXIT_REASON_TRIPLE_FAULT:
Joe Perches1d804d02015-03-30 16:46:09 -07007474 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007475 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02007476 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03007477 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02007478 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03007479 case EXIT_REASON_TASK_SWITCH:
Joe Perches1d804d02015-03-30 16:46:09 -07007480 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007481 case EXIT_REASON_CPUID:
Marcelo Tosattibc613492014-09-18 18:24:57 -03007482 if (kvm_register_read(vcpu, VCPU_REGS_RAX) == 0xa)
Joe Perches1d804d02015-03-30 16:46:09 -07007483 return false;
7484 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007485 case EXIT_REASON_HLT:
7486 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
7487 case EXIT_REASON_INVD:
Joe Perches1d804d02015-03-30 16:46:09 -07007488 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007489 case EXIT_REASON_INVLPG:
7490 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
7491 case EXIT_REASON_RDPMC:
7492 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
Jan Kiszkab3a2a902015-03-23 19:27:19 +01007493 case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
Nadav Har'El644d7112011-05-25 23:12:35 +03007494 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
7495 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
7496 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
7497 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
7498 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
7499 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Petr Matouseka642fc32014-09-23 20:22:30 +02007500 case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
Nadav Har'El644d7112011-05-25 23:12:35 +03007501 /*
7502 * VMX instructions trap unconditionally. This allows L1 to
7503 * emulate them for its L2 guest, i.e., allows 3-level nesting!
7504 */
Joe Perches1d804d02015-03-30 16:46:09 -07007505 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007506 case EXIT_REASON_CR_ACCESS:
7507 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
7508 case EXIT_REASON_DR_ACCESS:
7509 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
7510 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007511 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Nadav Har'El644d7112011-05-25 23:12:35 +03007512 case EXIT_REASON_MSR_READ:
7513 case EXIT_REASON_MSR_WRITE:
7514 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
7515 case EXIT_REASON_INVALID_STATE:
Joe Perches1d804d02015-03-30 16:46:09 -07007516 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007517 case EXIT_REASON_MWAIT_INSTRUCTION:
7518 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007519 case EXIT_REASON_MONITOR_TRAP_FLAG:
7520 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_TRAP_FLAG);
Nadav Har'El644d7112011-05-25 23:12:35 +03007521 case EXIT_REASON_MONITOR_INSTRUCTION:
7522 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
7523 case EXIT_REASON_PAUSE_INSTRUCTION:
7524 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
7525 nested_cpu_has2(vmcs12,
7526 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
7527 case EXIT_REASON_MCE_DURING_VMENTRY:
Joe Perches1d804d02015-03-30 16:46:09 -07007528 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007529 case EXIT_REASON_TPR_BELOW_THRESHOLD:
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007530 return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
Nadav Har'El644d7112011-05-25 23:12:35 +03007531 case EXIT_REASON_APIC_ACCESS:
7532 return nested_cpu_has2(vmcs12,
7533 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
Wincy Van82f0dd42015-02-03 23:57:18 +08007534 case EXIT_REASON_APIC_WRITE:
Wincy Van608406e2015-02-03 23:57:51 +08007535 case EXIT_REASON_EOI_INDUCED:
7536 /* apic_write and eoi_induced should exit unconditionally. */
Joe Perches1d804d02015-03-30 16:46:09 -07007537 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007538 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03007539 /*
7540 * L0 always deals with the EPT violation. If nested EPT is
7541 * used, and the nested mmu code discovers that the address is
7542 * missing in the guest EPT table (EPT12), the EPT violation
7543 * will be injected with nested_ept_inject_page_fault()
7544 */
Joe Perches1d804d02015-03-30 16:46:09 -07007545 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007546 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03007547 /*
7548 * L2 never uses directly L1's EPT, but rather L0's own EPT
7549 * table (shadow on EPT) or a merged EPT table that L0 built
7550 * (EPT on EPT). So any problems with the structure of the
7551 * table is L0's fault.
7552 */
Joe Perches1d804d02015-03-30 16:46:09 -07007553 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007554 case EXIT_REASON_WBINVD:
7555 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
7556 case EXIT_REASON_XSETBV:
Joe Perches1d804d02015-03-30 16:46:09 -07007557 return true;
Wanpeng Li81dc01f2014-12-04 19:11:07 +08007558 case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
7559 /*
7560 * This should never happen, since it is not possible to
7561 * set XSS to a non-zero value---neither in L1 nor in L2.
7562 * If if it were, XSS would have to be checked against
7563 * the XSS exit bitmap in vmcs12.
7564 */
7565 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Nadav Har'El644d7112011-05-25 23:12:35 +03007566 default:
Joe Perches1d804d02015-03-30 16:46:09 -07007567 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007568 }
7569}
7570
Avi Kivity586f9602010-11-18 13:09:54 +02007571static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
7572{
7573 *info1 = vmcs_readl(EXIT_QUALIFICATION);
7574 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
7575}
7576
Kai Huang843e4332015-01-28 10:54:28 +08007577static int vmx_enable_pml(struct vcpu_vmx *vmx)
7578{
7579 struct page *pml_pg;
7580 u32 exec_control;
7581
7582 pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
7583 if (!pml_pg)
7584 return -ENOMEM;
7585
7586 vmx->pml_pg = pml_pg;
7587
7588 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
7589 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
7590
7591 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7592 exec_control |= SECONDARY_EXEC_ENABLE_PML;
7593 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
7594
7595 return 0;
7596}
7597
7598static void vmx_disable_pml(struct vcpu_vmx *vmx)
7599{
7600 u32 exec_control;
7601
7602 ASSERT(vmx->pml_pg);
7603 __free_page(vmx->pml_pg);
7604 vmx->pml_pg = NULL;
7605
7606 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7607 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
7608 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
7609}
7610
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007611static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08007612{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007613 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08007614 u64 *pml_buf;
7615 u16 pml_idx;
7616
7617 pml_idx = vmcs_read16(GUEST_PML_INDEX);
7618
7619 /* Do nothing if PML buffer is empty */
7620 if (pml_idx == (PML_ENTITY_NUM - 1))
7621 return;
7622
7623 /* PML index always points to next available PML buffer entity */
7624 if (pml_idx >= PML_ENTITY_NUM)
7625 pml_idx = 0;
7626 else
7627 pml_idx++;
7628
7629 pml_buf = page_address(vmx->pml_pg);
7630 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
7631 u64 gpa;
7632
7633 gpa = pml_buf[pml_idx];
7634 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007635 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08007636 }
7637
7638 /* reset PML index */
7639 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
7640}
7641
7642/*
7643 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
7644 * Called before reporting dirty_bitmap to userspace.
7645 */
7646static void kvm_flush_pml_buffers(struct kvm *kvm)
7647{
7648 int i;
7649 struct kvm_vcpu *vcpu;
7650 /*
7651 * We only need to kick vcpu out of guest mode here, as PML buffer
7652 * is flushed at beginning of all VMEXITs, and it's obvious that only
7653 * vcpus running in guest are possible to have unflushed GPAs in PML
7654 * buffer.
7655 */
7656 kvm_for_each_vcpu(i, vcpu, kvm)
7657 kvm_vcpu_kick(vcpu);
7658}
7659
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02007660static void vmx_dump_sel(char *name, uint32_t sel)
7661{
7662 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
7663 name, vmcs_read32(sel),
7664 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
7665 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
7666 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
7667}
7668
7669static void vmx_dump_dtsel(char *name, uint32_t limit)
7670{
7671 pr_err("%s limit=0x%08x, base=0x%016lx\n",
7672 name, vmcs_read32(limit),
7673 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
7674}
7675
7676static void dump_vmcs(void)
7677{
7678 u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
7679 u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
7680 u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
7681 u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
7682 u32 secondary_exec_control = 0;
7683 unsigned long cr4 = vmcs_readl(GUEST_CR4);
7684 u64 efer = vmcs_readl(GUEST_IA32_EFER);
7685 int i, n;
7686
7687 if (cpu_has_secondary_exec_ctrls())
7688 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7689
7690 pr_err("*** Guest State ***\n");
7691 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
7692 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
7693 vmcs_readl(CR0_GUEST_HOST_MASK));
7694 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
7695 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
7696 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
7697 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
7698 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
7699 {
7700 pr_err("PDPTR0 = 0x%016lx PDPTR1 = 0x%016lx\n",
7701 vmcs_readl(GUEST_PDPTR0), vmcs_readl(GUEST_PDPTR1));
7702 pr_err("PDPTR2 = 0x%016lx PDPTR3 = 0x%016lx\n",
7703 vmcs_readl(GUEST_PDPTR2), vmcs_readl(GUEST_PDPTR3));
7704 }
7705 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
7706 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
7707 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
7708 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
7709 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
7710 vmcs_readl(GUEST_SYSENTER_ESP),
7711 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
7712 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
7713 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
7714 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
7715 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
7716 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
7717 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
7718 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
7719 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
7720 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
7721 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
7722 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
7723 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
7724 pr_err("EFER = 0x%016llx PAT = 0x%016lx\n",
7725 efer, vmcs_readl(GUEST_IA32_PAT));
7726 pr_err("DebugCtl = 0x%016lx DebugExceptions = 0x%016lx\n",
7727 vmcs_readl(GUEST_IA32_DEBUGCTL),
7728 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
7729 if (vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
7730 pr_err("PerfGlobCtl = 0x%016lx\n",
7731 vmcs_readl(GUEST_IA32_PERF_GLOBAL_CTRL));
7732 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
7733 pr_err("BndCfgS = 0x%016lx\n", vmcs_readl(GUEST_BNDCFGS));
7734 pr_err("Interruptibility = %08x ActivityState = %08x\n",
7735 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
7736 vmcs_read32(GUEST_ACTIVITY_STATE));
7737 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
7738 pr_err("InterruptStatus = %04x\n",
7739 vmcs_read16(GUEST_INTR_STATUS));
7740
7741 pr_err("*** Host State ***\n");
7742 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
7743 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
7744 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
7745 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
7746 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
7747 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
7748 vmcs_read16(HOST_TR_SELECTOR));
7749 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
7750 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
7751 vmcs_readl(HOST_TR_BASE));
7752 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
7753 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
7754 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
7755 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
7756 vmcs_readl(HOST_CR4));
7757 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
7758 vmcs_readl(HOST_IA32_SYSENTER_ESP),
7759 vmcs_read32(HOST_IA32_SYSENTER_CS),
7760 vmcs_readl(HOST_IA32_SYSENTER_EIP));
7761 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
7762 pr_err("EFER = 0x%016lx PAT = 0x%016lx\n",
7763 vmcs_readl(HOST_IA32_EFER), vmcs_readl(HOST_IA32_PAT));
7764 if (vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
7765 pr_err("PerfGlobCtl = 0x%016lx\n",
7766 vmcs_readl(HOST_IA32_PERF_GLOBAL_CTRL));
7767
7768 pr_err("*** Control State ***\n");
7769 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
7770 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
7771 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
7772 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
7773 vmcs_read32(EXCEPTION_BITMAP),
7774 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
7775 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
7776 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
7777 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
7778 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
7779 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
7780 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
7781 vmcs_read32(VM_EXIT_INTR_INFO),
7782 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
7783 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
7784 pr_err(" reason=%08x qualification=%016lx\n",
7785 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
7786 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
7787 vmcs_read32(IDT_VECTORING_INFO_FIELD),
7788 vmcs_read32(IDT_VECTORING_ERROR_CODE));
7789 pr_err("TSC Offset = 0x%016lx\n", vmcs_readl(TSC_OFFSET));
7790 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
7791 pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
7792 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
7793 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
7794 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
7795 pr_err("EPT pointer = 0x%016lx\n", vmcs_readl(EPT_POINTER));
7796 n = vmcs_read32(CR3_TARGET_COUNT);
7797 for (i = 0; i + 1 < n; i += 4)
7798 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
7799 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
7800 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
7801 if (i < n)
7802 pr_err("CR3 target%u=%016lx\n",
7803 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
7804 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
7805 pr_err("PLE Gap=%08x Window=%08x\n",
7806 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
7807 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
7808 pr_err("Virtual processor ID = 0x%04x\n",
7809 vmcs_read16(VIRTUAL_PROCESSOR_ID));
7810}
7811
Avi Kivity6aa8b732006-12-10 02:21:36 -08007812/*
7813 * The guest has exited. See if we can fix it or if we need userspace
7814 * assistance.
7815 */
Avi Kivity851ba692009-08-24 11:10:17 +03007816static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007817{
Avi Kivity29bd8a72007-09-10 17:27:03 +03007818 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08007819 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02007820 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03007821
Kai Huang843e4332015-01-28 10:54:28 +08007822 /*
7823 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
7824 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
7825 * querying dirty_bitmap, we only need to kick all vcpus out of guest
7826 * mode as if vcpus is in root mode, the PML buffer must has been
7827 * flushed already.
7828 */
7829 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007830 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08007831
Mohammed Gamal80ced182009-09-01 12:48:18 +02007832 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02007833 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02007834 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01007835
Nadav Har'El644d7112011-05-25 23:12:35 +03007836 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
Jan Kiszka533558b2014-01-04 18:47:20 +01007837 nested_vmx_vmexit(vcpu, exit_reason,
7838 vmcs_read32(VM_EXIT_INTR_INFO),
7839 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El644d7112011-05-25 23:12:35 +03007840 return 1;
7841 }
7842
Mohammed Gamal51207022010-05-31 22:40:54 +03007843 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02007844 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03007845 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
7846 vcpu->run->fail_entry.hardware_entry_failure_reason
7847 = exit_reason;
7848 return 0;
7849 }
7850
Avi Kivity29bd8a72007-09-10 17:27:03 +03007851 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03007852 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
7853 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03007854 = vmcs_read32(VM_INSTRUCTION_ERROR);
7855 return 0;
7856 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08007857
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08007858 /*
7859 * Note:
7860 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
7861 * delivery event since it indicates guest is accessing MMIO.
7862 * The vm-exit can be triggered again after return to guest that
7863 * will cause infinite loop.
7864 */
Mike Dayd77c26f2007-10-08 09:02:08 -04007865 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08007866 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02007867 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08007868 exit_reason != EXIT_REASON_TASK_SWITCH)) {
7869 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
7870 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
7871 vcpu->run->internal.ndata = 2;
7872 vcpu->run->internal.data[0] = vectoring_info;
7873 vcpu->run->internal.data[1] = exit_reason;
7874 return 0;
7875 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007876
Nadav Har'El644d7112011-05-25 23:12:35 +03007877 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
7878 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
Nadav Har'Elf5c43682013-08-05 11:07:20 +03007879 get_vmcs12(vcpu))))) {
Gleb Natapovc4282df2009-04-21 17:45:07 +03007880 if (vmx_interrupt_allowed(vcpu)) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007881 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007882 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
Jan Kiszka45312202008-12-11 16:54:54 +01007883 vcpu->arch.nmi_pending) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007884 /*
7885 * This CPU don't support us in finding the end of an
7886 * NMI-blocked window if the guest runs with IRQs
7887 * disabled. So we pull the trigger after 1 s of
7888 * futile waiting, but inform the user about this.
7889 */
7890 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
7891 "state on VCPU %d after 1 s timeout\n",
7892 __func__, vcpu->vcpu_id);
7893 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007894 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02007895 }
7896
Avi Kivity6aa8b732006-12-10 02:21:36 -08007897 if (exit_reason < kvm_vmx_max_exit_handlers
7898 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03007899 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007900 else {
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +03007901 WARN_ONCE(1, "vmx: unexpected exit reason 0x%x\n", exit_reason);
7902 kvm_queue_exception(vcpu, UD_VECTOR);
7903 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007904 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08007905}
7906
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007907static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08007908{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007909 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7910
7911 if (is_guest_mode(vcpu) &&
7912 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
7913 return;
7914
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007915 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08007916 vmcs_write32(TPR_THRESHOLD, 0);
7917 return;
7918 }
7919
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007920 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08007921}
7922
Yang Zhang8d146952013-01-25 10:18:50 +08007923static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
7924{
7925 u32 sec_exec_control;
7926
7927 /*
7928 * There is not point to enable virtualize x2apic without enable
7929 * apicv
7930 */
Yang Zhangc7c9c562013-01-25 10:18:51 +08007931 if (!cpu_has_vmx_virtualize_x2apic_mode() ||
Paolo Bonzini35754c92015-07-29 12:05:37 +02007932 !vmx_cpu_uses_apicv(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08007933 return;
7934
Paolo Bonzini35754c92015-07-29 12:05:37 +02007935 if (!cpu_need_tpr_shadow(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08007936 return;
7937
7938 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7939
7940 if (set) {
7941 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
7942 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
7943 } else {
7944 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
7945 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
7946 }
7947 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
7948
7949 vmx_set_msr_bitmap(vcpu);
7950}
7951
Tang Chen38b99172014-09-24 15:57:54 +08007952static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
7953{
7954 struct vcpu_vmx *vmx = to_vmx(vcpu);
7955
7956 /*
7957 * Currently we do not handle the nested case where L2 has an
7958 * APIC access page of its own; that page is still pinned.
7959 * Hence, we skip the case where the VCPU is in guest mode _and_
7960 * L1 prepared an APIC access page for L2.
7961 *
7962 * For the case where L1 and L2 share the same APIC access page
7963 * (flexpriority=Y but SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES clear
7964 * in the vmcs12), this function will only update either the vmcs01
7965 * or the vmcs02. If the former, the vmcs02 will be updated by
7966 * prepare_vmcs02. If the latter, the vmcs01 will be updated in
7967 * the next L2->L1 exit.
7968 */
7969 if (!is_guest_mode(vcpu) ||
7970 !nested_cpu_has2(vmx->nested.current_vmcs12,
7971 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
7972 vmcs_write64(APIC_ACCESS_ADDR, hpa);
7973}
7974
Yang Zhangc7c9c562013-01-25 10:18:51 +08007975static void vmx_hwapic_isr_update(struct kvm *kvm, int isr)
7976{
7977 u16 status;
7978 u8 old;
7979
Yang Zhangc7c9c562013-01-25 10:18:51 +08007980 if (isr == -1)
7981 isr = 0;
7982
7983 status = vmcs_read16(GUEST_INTR_STATUS);
7984 old = status >> 8;
7985 if (isr != old) {
7986 status &= 0xff;
7987 status |= isr << 8;
7988 vmcs_write16(GUEST_INTR_STATUS, status);
7989 }
7990}
7991
7992static void vmx_set_rvi(int vector)
7993{
7994 u16 status;
7995 u8 old;
7996
Wei Wang4114c272014-11-05 10:53:43 +08007997 if (vector == -1)
7998 vector = 0;
7999
Yang Zhangc7c9c562013-01-25 10:18:51 +08008000 status = vmcs_read16(GUEST_INTR_STATUS);
8001 old = (u8)status & 0xff;
8002 if ((u8)vector != old) {
8003 status &= ~0xff;
8004 status |= (u8)vector;
8005 vmcs_write16(GUEST_INTR_STATUS, status);
8006 }
8007}
8008
8009static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
8010{
Wanpeng Li963fee12014-07-17 19:03:00 +08008011 if (!is_guest_mode(vcpu)) {
8012 vmx_set_rvi(max_irr);
8013 return;
8014 }
8015
Wei Wang4114c272014-11-05 10:53:43 +08008016 if (max_irr == -1)
8017 return;
8018
Wanpeng Li963fee12014-07-17 19:03:00 +08008019 /*
Wei Wang4114c272014-11-05 10:53:43 +08008020 * In guest mode. If a vmexit is needed, vmx_check_nested_events
8021 * handles it.
8022 */
8023 if (nested_exit_on_intr(vcpu))
8024 return;
8025
8026 /*
8027 * Else, fall back to pre-APICv interrupt injection since L2
Wanpeng Li963fee12014-07-17 19:03:00 +08008028 * is run without virtual interrupt delivery.
8029 */
8030 if (!kvm_event_needs_reinjection(vcpu) &&
8031 vmx_interrupt_allowed(vcpu)) {
8032 kvm_queue_interrupt(vcpu, max_irr, false);
8033 vmx_inject_irq(vcpu);
8034 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08008035}
8036
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02008037static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008038{
Paolo Bonzini3bb345f2015-07-29 10:43:18 +02008039 u64 *eoi_exit_bitmap = vcpu->arch.eoi_exit_bitmap;
Paolo Bonzini35754c92015-07-29 12:05:37 +02008040 if (!vmx_cpu_uses_apicv(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08008041 return;
8042
Yang Zhangc7c9c562013-01-25 10:18:51 +08008043 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
8044 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
8045 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
8046 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
8047}
8048
Avi Kivity51aa01d2010-07-20 14:31:20 +03008049static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03008050{
Avi Kivity00eba012011-03-07 17:24:54 +02008051 u32 exit_intr_info;
8052
8053 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
8054 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
8055 return;
8056
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008057 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02008058 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08008059
8060 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008061 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08008062 kvm_machine_check();
8063
Gleb Natapov20f65982009-05-11 13:35:55 +03008064 /* We need to handle NMIs before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008065 if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008066 (exit_intr_info & INTR_INFO_VALID_MASK)) {
8067 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03008068 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008069 kvm_after_handle_nmi(&vmx->vcpu);
8070 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03008071}
Gleb Natapov20f65982009-05-11 13:35:55 +03008072
Yang Zhanga547c6d2013-04-11 19:25:10 +08008073static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
8074{
8075 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8076
8077 /*
8078 * If external interrupt exists, IF bit is set in rflags/eflags on the
8079 * interrupt stack frame, and interrupt will be enabled on a return
8080 * from interrupt handler.
8081 */
8082 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
8083 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
8084 unsigned int vector;
8085 unsigned long entry;
8086 gate_desc *desc;
8087 struct vcpu_vmx *vmx = to_vmx(vcpu);
8088#ifdef CONFIG_X86_64
8089 unsigned long tmp;
8090#endif
8091
8092 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8093 desc = (gate_desc *)vmx->host_idt_base + vector;
8094 entry = gate_offset(*desc);
8095 asm volatile(
8096#ifdef CONFIG_X86_64
8097 "mov %%" _ASM_SP ", %[sp]\n\t"
8098 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
8099 "push $%c[ss]\n\t"
8100 "push %[sp]\n\t"
8101#endif
8102 "pushf\n\t"
8103 "orl $0x200, (%%" _ASM_SP ")\n\t"
8104 __ASM_SIZE(push) " $%c[cs]\n\t"
8105 "call *%[entry]\n\t"
8106 :
8107#ifdef CONFIG_X86_64
8108 [sp]"=&r"(tmp)
8109#endif
8110 :
8111 [entry]"r"(entry),
8112 [ss]"i"(__KERNEL_DS),
8113 [cs]"i"(__KERNEL_CS)
8114 );
8115 } else
8116 local_irq_enable();
8117}
8118
Paolo Bonzini6d396b52015-04-01 14:25:33 +02008119static bool vmx_has_high_real_mode_segbase(void)
8120{
8121 return enable_unrestricted_guest || emulate_invalid_guest_state;
8122}
8123
Liu, Jinsongda8999d2014-02-24 10:55:46 +00008124static bool vmx_mpx_supported(void)
8125{
8126 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
8127 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
8128}
8129
Wanpeng Li55412b22014-12-02 19:21:30 +08008130static bool vmx_xsaves_supported(void)
8131{
8132 return vmcs_config.cpu_based_2nd_exec_ctrl &
8133 SECONDARY_EXEC_XSAVES;
8134}
8135
Avi Kivity51aa01d2010-07-20 14:31:20 +03008136static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
8137{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008138 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03008139 bool unblock_nmi;
8140 u8 vector;
8141 bool idtv_info_valid;
8142
8143 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03008144
Avi Kivitycf393f72008-07-01 16:20:21 +03008145 if (cpu_has_virtual_nmis()) {
Avi Kivity9d58b932011-03-07 16:52:07 +02008146 if (vmx->nmi_known_unmasked)
8147 return;
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008148 /*
8149 * Can't use vmx->exit_intr_info since we're not sure what
8150 * the exit reason is.
8151 */
8152 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivitycf393f72008-07-01 16:20:21 +03008153 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
8154 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8155 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008156 * SDM 3: 27.7.1.2 (September 2008)
Avi Kivitycf393f72008-07-01 16:20:21 +03008157 * Re-set bit "block by NMI" before VM entry if vmexit caused by
8158 * a guest IRET fault.
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008159 * SDM 3: 23.2.2 (September 2008)
8160 * Bit 12 is undefined in any of the following cases:
8161 * If the VM exit sets the valid bit in the IDT-vectoring
8162 * information field.
8163 * If the VM exit is due to a double fault.
Avi Kivitycf393f72008-07-01 16:20:21 +03008164 */
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008165 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
8166 vector != DF_VECTOR && !idtv_info_valid)
Avi Kivitycf393f72008-07-01 16:20:21 +03008167 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
8168 GUEST_INTR_STATE_NMI);
Avi Kivity9d58b932011-03-07 16:52:07 +02008169 else
8170 vmx->nmi_known_unmasked =
8171 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
8172 & GUEST_INTR_STATE_NMI);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008173 } else if (unlikely(vmx->soft_vnmi_blocked))
8174 vmx->vnmi_blocked_time +=
8175 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03008176}
8177
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008178static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03008179 u32 idt_vectoring_info,
8180 int instr_len_field,
8181 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03008182{
Avi Kivity51aa01d2010-07-20 14:31:20 +03008183 u8 vector;
8184 int type;
8185 bool idtv_info_valid;
8186
8187 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03008188
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008189 vcpu->arch.nmi_injected = false;
8190 kvm_clear_exception_queue(vcpu);
8191 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008192
8193 if (!idtv_info_valid)
8194 return;
8195
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008196 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03008197
Avi Kivity668f6122008-07-02 09:28:55 +03008198 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
8199 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008200
Gleb Natapov64a7ec02009-03-30 16:03:29 +03008201 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03008202 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008203 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03008204 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008205 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03008206 * Clear bit "block by NMI" before VM entry if a NMI
8207 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03008208 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008209 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008210 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008211 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008212 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008213 /* fall through */
8214 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03008215 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03008216 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03008217 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03008218 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03008219 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008220 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008221 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008222 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008223 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03008224 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008225 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008226 break;
8227 default:
8228 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03008229 }
Avi Kivitycf393f72008-07-01 16:20:21 +03008230}
8231
Avi Kivity83422e12010-07-20 14:43:23 +03008232static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
8233{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008234 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03008235 VM_EXIT_INSTRUCTION_LEN,
8236 IDT_VECTORING_ERROR_CODE);
8237}
8238
Avi Kivityb463a6f2010-07-20 15:06:17 +03008239static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
8240{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008241 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03008242 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8243 VM_ENTRY_INSTRUCTION_LEN,
8244 VM_ENTRY_EXCEPTION_ERROR_CODE);
8245
8246 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
8247}
8248
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008249static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
8250{
8251 int i, nr_msrs;
8252 struct perf_guest_switch_msr *msrs;
8253
8254 msrs = perf_guest_get_msrs(&nr_msrs);
8255
8256 if (!msrs)
8257 return;
8258
8259 for (i = 0; i < nr_msrs; i++)
8260 if (msrs[i].host == msrs[i].guest)
8261 clear_atomic_switch_msr(vmx, msrs[i].msr);
8262 else
8263 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
8264 msrs[i].host);
8265}
8266
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08008267static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008268{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008269 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008270 unsigned long debugctlmsr, cr4;
Avi Kivity104f2262010-11-18 13:12:52 +02008271
8272 /* Record the guest's net vcpu time for enforced NMI injections. */
8273 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
8274 vmx->entry_time = ktime_get();
8275
8276 /* Don't enter VMX if guest state is invalid, let the exit handler
8277 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02008278 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02008279 return;
8280
Radim Krčmářa7653ec2014-08-21 18:08:07 +02008281 if (vmx->ple_window_dirty) {
8282 vmx->ple_window_dirty = false;
8283 vmcs_write32(PLE_WINDOW, vmx->ple_window);
8284 }
8285
Abel Gordon012f83c2013-04-18 14:39:25 +03008286 if (vmx->nested.sync_shadow_vmcs) {
8287 copy_vmcs12_to_shadow(vmx);
8288 vmx->nested.sync_shadow_vmcs = false;
8289 }
8290
Avi Kivity104f2262010-11-18 13:12:52 +02008291 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
8292 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
8293 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
8294 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
8295
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07008296 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008297 if (unlikely(cr4 != vmx->host_state.vmcs_host_cr4)) {
8298 vmcs_writel(HOST_CR4, cr4);
8299 vmx->host_state.vmcs_host_cr4 = cr4;
8300 }
8301
Avi Kivity104f2262010-11-18 13:12:52 +02008302 /* When single-stepping over STI and MOV SS, we must clear the
8303 * corresponding interruptibility bits in the guest state. Otherwise
8304 * vmentry fails as it then expects bit 14 (BS) in pending debug
8305 * exceptions being set, but that's not correct for the guest debugging
8306 * case. */
8307 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
8308 vmx_set_interrupt_shadow(vcpu, 0);
8309
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008310 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008311 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008312
Nadav Har'Eld462b812011-05-24 15:26:10 +03008313 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02008314 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08008315 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008316 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
8317 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
8318 "push %%" _ASM_CX " \n\t"
8319 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd492008-07-17 18:04:30 +03008320 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008321 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008322 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd492008-07-17 18:04:30 +03008323 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008324 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008325 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
8326 "mov %%cr2, %%" _ASM_DX " \n\t"
8327 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008328 "je 2f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008329 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008330 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008331 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02008332 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008333 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008334 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
8335 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
8336 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
8337 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
8338 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
8339 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008340#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008341 "mov %c[r8](%0), %%r8 \n\t"
8342 "mov %c[r9](%0), %%r9 \n\t"
8343 "mov %c[r10](%0), %%r10 \n\t"
8344 "mov %c[r11](%0), %%r11 \n\t"
8345 "mov %c[r12](%0), %%r12 \n\t"
8346 "mov %c[r13](%0), %%r13 \n\t"
8347 "mov %c[r14](%0), %%r14 \n\t"
8348 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008349#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03008350 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03008351
Avi Kivity6aa8b732006-12-10 02:21:36 -08008352 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03008353 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008354 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008355 "jmp 2f \n\t"
8356 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
8357 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08008358 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008359 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02008360 "pop %0 \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008361 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
8362 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
8363 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
8364 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
8365 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
8366 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
8367 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008368#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008369 "mov %%r8, %c[r8](%0) \n\t"
8370 "mov %%r9, %c[r9](%0) \n\t"
8371 "mov %%r10, %c[r10](%0) \n\t"
8372 "mov %%r11, %c[r11](%0) \n\t"
8373 "mov %%r12, %c[r12](%0) \n\t"
8374 "mov %%r13, %c[r13](%0) \n\t"
8375 "mov %%r14, %c[r14](%0) \n\t"
8376 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008377#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03008378 "mov %%cr2, %%" _ASM_AX " \n\t"
8379 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03008380
Avi Kivityb188c81f2012-09-16 15:10:58 +03008381 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02008382 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008383 ".pushsection .rodata \n\t"
8384 ".global vmx_return \n\t"
8385 "vmx_return: " _ASM_PTR " 2b \n\t"
8386 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02008387 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03008388 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02008389 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd492008-07-17 18:04:30 +03008390 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08008391 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
8392 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
8393 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
8394 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
8395 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
8396 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
8397 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008398#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08008399 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
8400 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
8401 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
8402 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
8403 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
8404 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
8405 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
8406 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08008407#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02008408 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
8409 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02008410 : "cc", "memory"
8411#ifdef CONFIG_X86_64
Avi Kivityb188c81f2012-09-16 15:10:58 +03008412 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02008413 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008414#else
8415 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02008416#endif
8417 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08008418
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008419 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
8420 if (debugctlmsr)
8421 update_debugctlmsr(debugctlmsr);
8422
Avi Kivityaa67f602012-08-01 16:48:03 +03008423#ifndef CONFIG_X86_64
8424 /*
8425 * The sysexit path does not restore ds/es, so we must set them to
8426 * a reasonable value ourselves.
8427 *
8428 * We can't defer this to vmx_load_host_state() since that function
8429 * may be executed in interrupt context, which saves and restore segments
8430 * around it, nullifying its effect.
8431 */
8432 loadsegment(ds, __USER_DS);
8433 loadsegment(es, __USER_DS);
8434#endif
8435
Avi Kivity6de4f3a2009-05-31 22:58:47 +03008436 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02008437 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02008438 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03008439 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02008440 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03008441 vcpu->arch.regs_dirty = 0;
8442
Avi Kivity1155f762007-11-22 11:30:47 +02008443 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
8444
Nadav Har'Eld462b812011-05-24 15:26:10 +03008445 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02008446
Avi Kivity51aa01d2010-07-20 14:31:20 +03008447 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Jan Kiszka1e2b1dd2011-09-12 10:52:24 +02008448 trace_kvm_exit(vmx->exit_reason, vcpu, KVM_ISA_VMX);
Avi Kivity51aa01d2010-07-20 14:31:20 +03008449
Gleb Natapove0b890d2013-09-25 12:51:33 +03008450 /*
8451 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
8452 * we did not inject a still-pending event to L1 now because of
8453 * nested_run_pending, we need to re-enable this bit.
8454 */
8455 if (vmx->nested.nested_run_pending)
8456 kvm_make_request(KVM_REQ_EVENT, vcpu);
8457
8458 vmx->nested.nested_run_pending = 0;
8459
Avi Kivity51aa01d2010-07-20 14:31:20 +03008460 vmx_complete_atomic_exit(vmx);
8461 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03008462 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008463}
8464
Paolo Bonzini4fa77342014-07-17 12:25:16 +02008465static void vmx_load_vmcs01(struct kvm_vcpu *vcpu)
8466{
8467 struct vcpu_vmx *vmx = to_vmx(vcpu);
8468 int cpu;
8469
8470 if (vmx->loaded_vmcs == &vmx->vmcs01)
8471 return;
8472
8473 cpu = get_cpu();
8474 vmx->loaded_vmcs = &vmx->vmcs01;
8475 vmx_vcpu_put(vcpu);
8476 vmx_vcpu_load(vcpu, cpu);
8477 vcpu->cpu = cpu;
8478 put_cpu();
8479}
8480
Avi Kivity6aa8b732006-12-10 02:21:36 -08008481static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
8482{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008483 struct vcpu_vmx *vmx = to_vmx(vcpu);
8484
Kai Huang843e4332015-01-28 10:54:28 +08008485 if (enable_pml)
8486 vmx_disable_pml(vmx);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08008487 free_vpid(vmx);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02008488 leave_guest_mode(vcpu);
8489 vmx_load_vmcs01(vcpu);
Marcelo Tosatti26a865f2014-01-03 17:00:51 -02008490 free_nested(vmx);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02008491 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008492 kfree(vmx->guest_msrs);
8493 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10008494 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008495}
8496
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008497static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008498{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008499 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10008500 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03008501 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008502
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008503 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008504 return ERR_PTR(-ENOMEM);
8505
Sheng Yang2384d2b2008-01-17 15:14:33 +08008506 allocate_vpid(vmx);
8507
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008508 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
8509 if (err)
8510 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08008511
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008512 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +02008513 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
8514 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03008515
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02008516 err = -ENOMEM;
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008517 if (!vmx->guest_msrs) {
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008518 goto uninit_vcpu;
8519 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08008520
Nadav Har'Eld462b812011-05-24 15:26:10 +03008521 vmx->loaded_vmcs = &vmx->vmcs01;
8522 vmx->loaded_vmcs->vmcs = alloc_vmcs();
8523 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008524 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03008525 if (!vmm_exclusive)
8526 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
8527 loaded_vmcs_init(vmx->loaded_vmcs);
8528 if (!vmm_exclusive)
8529 kvm_cpu_vmxoff();
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008530
Avi Kivity15ad7142007-07-11 18:17:21 +03008531 cpu = get_cpu();
8532 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10008533 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10008534 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008535 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03008536 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008537 if (err)
8538 goto free_vmcs;
Paolo Bonzini35754c92015-07-29 12:05:37 +02008539 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02008540 err = alloc_apic_access_page(kvm);
8541 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02008542 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02008543 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08008544
Sheng Yangb927a3c2009-07-21 10:42:48 +08008545 if (enable_ept) {
8546 if (!kvm->arch.ept_identity_map_addr)
8547 kvm->arch.ept_identity_map_addr =
8548 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Tang Chenf51770e2014-09-16 18:41:59 +08008549 err = init_rmode_identity_map(kvm);
8550 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02008551 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08008552 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08008553
Wincy Vanb9c237b2015-02-03 23:56:30 +08008554 if (nested)
8555 nested_vmx_setup_ctls_msrs(vmx);
8556
Wincy Van705699a2015-02-03 23:58:17 +08008557 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03008558 vmx->nested.current_vmptr = -1ull;
8559 vmx->nested.current_vmcs12 = NULL;
8560
Kai Huang843e4332015-01-28 10:54:28 +08008561 /*
8562 * If PML is turned on, failure on enabling PML just results in failure
8563 * of creating the vcpu, therefore we can simplify PML logic (by
8564 * avoiding dealing with cases, such as enabling PML partially on vcpus
8565 * for the guest, etc.
8566 */
8567 if (enable_pml) {
8568 err = vmx_enable_pml(vmx);
8569 if (err)
8570 goto free_vmcs;
8571 }
8572
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008573 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08008574
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008575free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08008576 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008577free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008578 kfree(vmx->guest_msrs);
8579uninit_vcpu:
8580 kvm_vcpu_uninit(&vmx->vcpu);
8581free_vcpu:
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08008582 free_vpid(vmx);
Rusty Russella4770342007-08-01 14:46:11 +10008583 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10008584 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008585}
8586
Yang, Sheng002c7f72007-07-31 14:23:01 +03008587static void __init vmx_check_processor_compat(void *rtn)
8588{
8589 struct vmcs_config vmcs_conf;
8590
8591 *(int *)rtn = 0;
8592 if (setup_vmcs_config(&vmcs_conf) < 0)
8593 *(int *)rtn = -EIO;
8594 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
8595 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
8596 smp_processor_id());
8597 *(int *)rtn = -EIO;
8598 }
8599}
8600
Sheng Yang67253af2008-04-25 10:20:22 +08008601static int get_ept_level(void)
8602{
8603 return VMX_EPT_DEFAULT_GAW + 1;
8604}
8605
Sheng Yang4b12f0d2009-04-27 20:35:42 +08008606static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08008607{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08008608 u8 cache;
8609 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08008610
Sheng Yang522c68c2009-04-27 20:35:43 +08008611 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02008612 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08008613 * 2. EPT with VT-d:
8614 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02008615 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08008616 * b. VT-d with snooping control feature: snooping control feature of
8617 * VT-d engine can guarantee the cache correctness. Just set it
8618 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08008619 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08008620 * consistent with host MTRR
8621 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02008622 if (is_mmio) {
8623 cache = MTRR_TYPE_UNCACHABLE;
8624 goto exit;
8625 }
8626
8627 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08008628 ipat = VMX_EPT_IPAT_BIT;
8629 cache = MTRR_TYPE_WRBACK;
8630 goto exit;
8631 }
8632
8633 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
8634 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02008635 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08008636 cache = MTRR_TYPE_WRBACK;
8637 else
8638 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08008639 goto exit;
8640 }
8641
Xiao Guangrongff536042015-06-15 16:55:22 +08008642 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08008643
8644exit:
8645 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08008646}
8647
Sheng Yang17cc3932010-01-05 19:02:27 +08008648static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02008649{
Sheng Yang878403b2010-01-05 19:02:29 +08008650 if (enable_ept && !cpu_has_vmx_ept_1g_page())
8651 return PT_DIRECTORY_LEVEL;
8652 else
8653 /* For shadow and EPT supported 1GB page */
8654 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02008655}
8656
Sheng Yang0e851882009-12-18 16:48:46 +08008657static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
8658{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08008659 struct kvm_cpuid_entry2 *best;
8660 struct vcpu_vmx *vmx = to_vmx(vcpu);
8661 u32 exec_control;
8662
8663 vmx->rdtscp_enabled = false;
8664 if (vmx_rdtscp_supported()) {
8665 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8666 if (exec_control & SECONDARY_EXEC_RDTSCP) {
8667 best = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
8668 if (best && (best->edx & bit(X86_FEATURE_RDTSCP)))
8669 vmx->rdtscp_enabled = true;
8670 else {
8671 exec_control &= ~SECONDARY_EXEC_RDTSCP;
8672 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
8673 exec_control);
8674 }
8675 }
Jan Kiszkab3a2a902015-03-23 19:27:19 +01008676 if (nested && !vmx->rdtscp_enabled)
8677 vmx->nested.nested_vmx_secondary_ctls_high &=
8678 ~SECONDARY_EXEC_RDTSCP;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08008679 }
Mao, Junjiead756a12012-07-02 01:18:48 +00008680
Mao, Junjiead756a12012-07-02 01:18:48 +00008681 /* Exposing INVPCID only when PCID is exposed */
8682 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
8683 if (vmx_invpcid_supported() &&
Ren, Yongjie4f977042012-09-07 07:36:59 +00008684 best && (best->ebx & bit(X86_FEATURE_INVPCID)) &&
Mao, Junjiead756a12012-07-02 01:18:48 +00008685 guest_cpuid_has_pcid(vcpu)) {
Takashi Iwai29282fd2012-11-09 15:20:17 +01008686 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
Mao, Junjiead756a12012-07-02 01:18:48 +00008687 exec_control |= SECONDARY_EXEC_ENABLE_INVPCID;
8688 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
8689 exec_control);
8690 } else {
Takashi Iwai29282fd2012-11-09 15:20:17 +01008691 if (cpu_has_secondary_exec_ctrls()) {
8692 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8693 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
8694 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
8695 exec_control);
8696 }
Mao, Junjiead756a12012-07-02 01:18:48 +00008697 if (best)
Ren, Yongjie4f977042012-09-07 07:36:59 +00008698 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00008699 }
Sheng Yang0e851882009-12-18 16:48:46 +08008700}
8701
Joerg Roedeld4330ef2010-04-22 12:33:11 +02008702static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
8703{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03008704 if (func == 1 && nested)
8705 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02008706}
8707
Yang Zhang25d92082013-08-06 12:00:32 +03008708static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
8709 struct x86_exception *fault)
8710{
Jan Kiszka533558b2014-01-04 18:47:20 +01008711 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8712 u32 exit_reason;
Yang Zhang25d92082013-08-06 12:00:32 +03008713
8714 if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +01008715 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +03008716 else
Jan Kiszka533558b2014-01-04 18:47:20 +01008717 exit_reason = EXIT_REASON_EPT_VIOLATION;
8718 nested_vmx_vmexit(vcpu, exit_reason, 0, vcpu->arch.exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +03008719 vmcs12->guest_physical_address = fault->address;
8720}
8721
Nadav Har'El155a97a2013-08-05 11:07:16 +03008722/* Callbacks for nested_ept_init_mmu_context: */
8723
8724static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
8725{
8726 /* return the page table to be shadowed - in our case, EPT12 */
8727 return get_vmcs12(vcpu)->ept_pointer;
8728}
8729
Paolo Bonzini8a3c1a332013-10-02 16:56:13 +02008730static void nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +03008731{
Paolo Bonziniad896af2013-10-02 16:56:14 +02008732 WARN_ON(mmu_is_nested(vcpu));
8733 kvm_init_shadow_ept_mmu(vcpu,
Wincy Vanb9c237b2015-02-03 23:56:30 +08008734 to_vmx(vcpu)->nested.nested_vmx_ept_caps &
8735 VMX_EPT_EXECUTE_ONLY_BIT);
Nadav Har'El155a97a2013-08-05 11:07:16 +03008736 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
8737 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
8738 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
8739
8740 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Nadav Har'El155a97a2013-08-05 11:07:16 +03008741}
8742
8743static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
8744{
8745 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
8746}
8747
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03008748static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
8749 u16 error_code)
8750{
8751 bool inequality, bit;
8752
8753 bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
8754 inequality =
8755 (error_code & vmcs12->page_fault_error_code_mask) !=
8756 vmcs12->page_fault_error_code_match;
8757 return inequality ^ bit;
8758}
8759
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03008760static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
8761 struct x86_exception *fault)
8762{
8763 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8764
8765 WARN_ON(!is_guest_mode(vcpu));
8766
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03008767 if (nested_vmx_is_page_fault_vmexit(vmcs12, fault->error_code))
Jan Kiszka533558b2014-01-04 18:47:20 +01008768 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
8769 vmcs_read32(VM_EXIT_INTR_INFO),
8770 vmcs_readl(EXIT_QUALIFICATION));
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03008771 else
8772 kvm_inject_page_fault(vcpu, fault);
8773}
8774
Wanpeng Lia2bcba52014-08-21 19:46:49 +08008775static bool nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
8776 struct vmcs12 *vmcs12)
8777{
8778 struct vcpu_vmx *vmx = to_vmx(vcpu);
Eugene Korenevsky90904222015-03-29 23:56:27 +03008779 int maxphyaddr = cpuid_maxphyaddr(vcpu);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08008780
8781 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03008782 if (!PAGE_ALIGNED(vmcs12->apic_access_addr) ||
8783 vmcs12->apic_access_addr >> maxphyaddr)
Wanpeng Lia2bcba52014-08-21 19:46:49 +08008784 return false;
8785
8786 /*
8787 * Translate L1 physical address to host physical
8788 * address for vmcs02. Keep the page pinned, so this
8789 * physical address remains valid. We keep a reference
8790 * to it so we can release it later.
8791 */
8792 if (vmx->nested.apic_access_page) /* shouldn't happen */
8793 nested_release_page(vmx->nested.apic_access_page);
8794 vmx->nested.apic_access_page =
8795 nested_get_page(vcpu, vmcs12->apic_access_addr);
8796 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008797
8798 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03008799 if (!PAGE_ALIGNED(vmcs12->virtual_apic_page_addr) ||
8800 vmcs12->virtual_apic_page_addr >> maxphyaddr)
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008801 return false;
8802
8803 if (vmx->nested.virtual_apic_page) /* shouldn't happen */
8804 nested_release_page(vmx->nested.virtual_apic_page);
8805 vmx->nested.virtual_apic_page =
8806 nested_get_page(vcpu, vmcs12->virtual_apic_page_addr);
8807
8808 /*
8809 * Failing the vm entry is _not_ what the processor does
8810 * but it's basically the only possibility we have.
8811 * We could still enter the guest if CR8 load exits are
8812 * enabled, CR8 store exits are enabled, and virtualize APIC
8813 * access is disabled; in this case the processor would never
8814 * use the TPR shadow and we could simply clear the bit from
8815 * the execution control. But such a configuration is useless,
8816 * so let's keep the code simple.
8817 */
8818 if (!vmx->nested.virtual_apic_page)
8819 return false;
8820 }
8821
Wincy Van705699a2015-02-03 23:58:17 +08008822 if (nested_cpu_has_posted_intr(vmcs12)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03008823 if (!IS_ALIGNED(vmcs12->posted_intr_desc_addr, 64) ||
8824 vmcs12->posted_intr_desc_addr >> maxphyaddr)
Wincy Van705699a2015-02-03 23:58:17 +08008825 return false;
8826
8827 if (vmx->nested.pi_desc_page) { /* shouldn't happen */
8828 kunmap(vmx->nested.pi_desc_page);
8829 nested_release_page(vmx->nested.pi_desc_page);
8830 }
8831 vmx->nested.pi_desc_page =
8832 nested_get_page(vcpu, vmcs12->posted_intr_desc_addr);
8833 if (!vmx->nested.pi_desc_page)
8834 return false;
8835
8836 vmx->nested.pi_desc =
8837 (struct pi_desc *)kmap(vmx->nested.pi_desc_page);
8838 if (!vmx->nested.pi_desc) {
8839 nested_release_page_clean(vmx->nested.pi_desc_page);
8840 return false;
8841 }
8842 vmx->nested.pi_desc =
8843 (struct pi_desc *)((void *)vmx->nested.pi_desc +
8844 (unsigned long)(vmcs12->posted_intr_desc_addr &
8845 (PAGE_SIZE - 1)));
8846 }
8847
Wanpeng Lia2bcba52014-08-21 19:46:49 +08008848 return true;
8849}
8850
Jan Kiszkaf41245002014-03-07 20:03:13 +01008851static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
8852{
8853 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
8854 struct vcpu_vmx *vmx = to_vmx(vcpu);
8855
8856 if (vcpu->arch.virtual_tsc_khz == 0)
8857 return;
8858
8859 /* Make sure short timeouts reliably trigger an immediate vmexit.
8860 * hrtimer_start does not guarantee this. */
8861 if (preemption_timeout <= 1) {
8862 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
8863 return;
8864 }
8865
8866 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
8867 preemption_timeout *= 1000000;
8868 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
8869 hrtimer_start(&vmx->nested.preemption_timer,
8870 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
8871}
8872
Wincy Van3af18d92015-02-03 23:49:31 +08008873static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
8874 struct vmcs12 *vmcs12)
8875{
8876 int maxphyaddr;
8877 u64 addr;
8878
8879 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
8880 return 0;
8881
8882 if (vmcs12_read_any(vcpu, MSR_BITMAP, &addr)) {
8883 WARN_ON(1);
8884 return -EINVAL;
8885 }
8886 maxphyaddr = cpuid_maxphyaddr(vcpu);
8887
8888 if (!PAGE_ALIGNED(vmcs12->msr_bitmap) ||
8889 ((addr + PAGE_SIZE) >> maxphyaddr))
8890 return -EINVAL;
8891
8892 return 0;
8893}
8894
8895/*
8896 * Merge L0's and L1's MSR bitmap, return false to indicate that
8897 * we do not use the hardware.
8898 */
8899static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
8900 struct vmcs12 *vmcs12)
8901{
Wincy Van82f0dd42015-02-03 23:57:18 +08008902 int msr;
Wincy Vanf2b93282015-02-03 23:56:03 +08008903 struct page *page;
8904 unsigned long *msr_bitmap;
8905
8906 if (!nested_cpu_has_virt_x2apic_mode(vmcs12))
8907 return false;
8908
8909 page = nested_get_page(vcpu, vmcs12->msr_bitmap);
8910 if (!page) {
8911 WARN_ON(1);
8912 return false;
8913 }
8914 msr_bitmap = (unsigned long *)kmap(page);
8915 if (!msr_bitmap) {
8916 nested_release_page_clean(page);
8917 WARN_ON(1);
8918 return false;
8919 }
8920
8921 if (nested_cpu_has_virt_x2apic_mode(vmcs12)) {
Wincy Van82f0dd42015-02-03 23:57:18 +08008922 if (nested_cpu_has_apic_reg_virt(vmcs12))
8923 for (msr = 0x800; msr <= 0x8ff; msr++)
8924 nested_vmx_disable_intercept_for_msr(
8925 msr_bitmap,
8926 vmx_msr_bitmap_nested,
8927 msr, MSR_TYPE_R);
Wincy Vanf2b93282015-02-03 23:56:03 +08008928 /* TPR is allowed */
8929 nested_vmx_disable_intercept_for_msr(msr_bitmap,
8930 vmx_msr_bitmap_nested,
8931 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
8932 MSR_TYPE_R | MSR_TYPE_W);
Wincy Van608406e2015-02-03 23:57:51 +08008933 if (nested_cpu_has_vid(vmcs12)) {
8934 /* EOI and self-IPI are allowed */
8935 nested_vmx_disable_intercept_for_msr(
8936 msr_bitmap,
8937 vmx_msr_bitmap_nested,
8938 APIC_BASE_MSR + (APIC_EOI >> 4),
8939 MSR_TYPE_W);
8940 nested_vmx_disable_intercept_for_msr(
8941 msr_bitmap,
8942 vmx_msr_bitmap_nested,
8943 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
8944 MSR_TYPE_W);
8945 }
Wincy Van82f0dd42015-02-03 23:57:18 +08008946 } else {
8947 /*
8948 * Enable reading intercept of all the x2apic
8949 * MSRs. We should not rely on vmcs12 to do any
8950 * optimizations here, it may have been modified
8951 * by L1.
8952 */
8953 for (msr = 0x800; msr <= 0x8ff; msr++)
8954 __vmx_enable_intercept_for_msr(
8955 vmx_msr_bitmap_nested,
8956 msr,
8957 MSR_TYPE_R);
8958
Wincy Vanf2b93282015-02-03 23:56:03 +08008959 __vmx_enable_intercept_for_msr(
8960 vmx_msr_bitmap_nested,
8961 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
Wincy Van82f0dd42015-02-03 23:57:18 +08008962 MSR_TYPE_W);
Wincy Van608406e2015-02-03 23:57:51 +08008963 __vmx_enable_intercept_for_msr(
8964 vmx_msr_bitmap_nested,
8965 APIC_BASE_MSR + (APIC_EOI >> 4),
8966 MSR_TYPE_W);
8967 __vmx_enable_intercept_for_msr(
8968 vmx_msr_bitmap_nested,
8969 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
8970 MSR_TYPE_W);
Wincy Van82f0dd42015-02-03 23:57:18 +08008971 }
Wincy Vanf2b93282015-02-03 23:56:03 +08008972 kunmap(page);
8973 nested_release_page_clean(page);
8974
8975 return true;
8976}
8977
8978static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
8979 struct vmcs12 *vmcs12)
8980{
Wincy Van82f0dd42015-02-03 23:57:18 +08008981 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
Wincy Van608406e2015-02-03 23:57:51 +08008982 !nested_cpu_has_apic_reg_virt(vmcs12) &&
Wincy Van705699a2015-02-03 23:58:17 +08008983 !nested_cpu_has_vid(vmcs12) &&
8984 !nested_cpu_has_posted_intr(vmcs12))
Wincy Vanf2b93282015-02-03 23:56:03 +08008985 return 0;
8986
8987 /*
8988 * If virtualize x2apic mode is enabled,
8989 * virtualize apic access must be disabled.
8990 */
Wincy Van82f0dd42015-02-03 23:57:18 +08008991 if (nested_cpu_has_virt_x2apic_mode(vmcs12) &&
8992 nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
Wincy Vanf2b93282015-02-03 23:56:03 +08008993 return -EINVAL;
8994
Wincy Van608406e2015-02-03 23:57:51 +08008995 /*
8996 * If virtual interrupt delivery is enabled,
8997 * we must exit on external interrupts.
8998 */
8999 if (nested_cpu_has_vid(vmcs12) &&
9000 !nested_exit_on_intr(vcpu))
9001 return -EINVAL;
9002
Wincy Van705699a2015-02-03 23:58:17 +08009003 /*
9004 * bits 15:8 should be zero in posted_intr_nv,
9005 * the descriptor address has been already checked
9006 * in nested_get_vmcs12_pages.
9007 */
9008 if (nested_cpu_has_posted_intr(vmcs12) &&
9009 (!nested_cpu_has_vid(vmcs12) ||
9010 !nested_exit_intr_ack_set(vcpu) ||
9011 vmcs12->posted_intr_nv & 0xff00))
9012 return -EINVAL;
9013
Wincy Vanf2b93282015-02-03 23:56:03 +08009014 /* tpr shadow is needed by all apicv features. */
9015 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
9016 return -EINVAL;
9017
9018 return 0;
Wincy Van3af18d92015-02-03 23:49:31 +08009019}
9020
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009021static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
9022 unsigned long count_field,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009023 unsigned long addr_field)
Wincy Vanff651cb2014-12-11 08:52:58 +03009024{
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009025 int maxphyaddr;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009026 u64 count, addr;
9027
9028 if (vmcs12_read_any(vcpu, count_field, &count) ||
9029 vmcs12_read_any(vcpu, addr_field, &addr)) {
9030 WARN_ON(1);
9031 return -EINVAL;
9032 }
9033 if (count == 0)
9034 return 0;
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009035 maxphyaddr = cpuid_maxphyaddr(vcpu);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009036 if (!IS_ALIGNED(addr, 16) || addr >> maxphyaddr ||
9037 (addr + count * sizeof(struct vmx_msr_entry) - 1) >> maxphyaddr) {
9038 pr_warn_ratelimited(
9039 "nVMX: invalid MSR switch (0x%lx, %d, %llu, 0x%08llx)",
9040 addr_field, maxphyaddr, count, addr);
9041 return -EINVAL;
9042 }
9043 return 0;
9044}
9045
9046static int nested_vmx_check_msr_switch_controls(struct kvm_vcpu *vcpu,
9047 struct vmcs12 *vmcs12)
9048{
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009049 if (vmcs12->vm_exit_msr_load_count == 0 &&
9050 vmcs12->vm_exit_msr_store_count == 0 &&
9051 vmcs12->vm_entry_msr_load_count == 0)
9052 return 0; /* Fast path */
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009053 if (nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009054 VM_EXIT_MSR_LOAD_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009055 nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_STORE_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009056 VM_EXIT_MSR_STORE_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009057 nested_vmx_check_msr_switch(vcpu, VM_ENTRY_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009058 VM_ENTRY_MSR_LOAD_ADDR))
Wincy Vanff651cb2014-12-11 08:52:58 +03009059 return -EINVAL;
9060 return 0;
9061}
9062
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009063static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
9064 struct vmx_msr_entry *e)
9065{
9066 /* x2APIC MSR accesses are not allowed */
Jan Kiszka8a9781f2015-05-04 08:32:32 +02009067 if (vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8)
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009068 return -EINVAL;
9069 if (e->index == MSR_IA32_UCODE_WRITE || /* SDM Table 35-2 */
9070 e->index == MSR_IA32_UCODE_REV)
9071 return -EINVAL;
9072 if (e->reserved != 0)
9073 return -EINVAL;
9074 return 0;
9075}
9076
9077static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
9078 struct vmx_msr_entry *e)
Wincy Vanff651cb2014-12-11 08:52:58 +03009079{
9080 if (e->index == MSR_FS_BASE ||
9081 e->index == MSR_GS_BASE ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009082 e->index == MSR_IA32_SMM_MONITOR_CTL || /* SMM is not supported */
9083 nested_vmx_msr_check_common(vcpu, e))
9084 return -EINVAL;
9085 return 0;
9086}
9087
9088static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
9089 struct vmx_msr_entry *e)
9090{
9091 if (e->index == MSR_IA32_SMBASE || /* SMM is not supported */
9092 nested_vmx_msr_check_common(vcpu, e))
Wincy Vanff651cb2014-12-11 08:52:58 +03009093 return -EINVAL;
9094 return 0;
9095}
9096
9097/*
9098 * Load guest's/host's msr at nested entry/exit.
9099 * return 0 for success, entry index for failure.
9100 */
9101static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9102{
9103 u32 i;
9104 struct vmx_msr_entry e;
9105 struct msr_data msr;
9106
9107 msr.host_initiated = false;
9108 for (i = 0; i < count; i++) {
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009109 if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
9110 &e, sizeof(e))) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009111 pr_warn_ratelimited(
9112 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9113 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009114 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009115 }
9116 if (nested_vmx_load_msr_check(vcpu, &e)) {
9117 pr_warn_ratelimited(
9118 "%s check failed (%u, 0x%x, 0x%x)\n",
9119 __func__, i, e.index, e.reserved);
9120 goto fail;
9121 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009122 msr.index = e.index;
9123 msr.data = e.value;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009124 if (kvm_set_msr(vcpu, &msr)) {
9125 pr_warn_ratelimited(
9126 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
9127 __func__, i, e.index, e.value);
Wincy Vanff651cb2014-12-11 08:52:58 +03009128 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009129 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009130 }
9131 return 0;
9132fail:
9133 return i + 1;
9134}
9135
9136static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9137{
9138 u32 i;
9139 struct vmx_msr_entry e;
9140
9141 for (i = 0; i < count; i++) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009142 struct msr_data msr_info;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009143 if (kvm_vcpu_read_guest(vcpu,
9144 gpa + i * sizeof(e),
9145 &e, 2 * sizeof(u32))) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009146 pr_warn_ratelimited(
9147 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9148 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009149 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009150 }
9151 if (nested_vmx_store_msr_check(vcpu, &e)) {
9152 pr_warn_ratelimited(
9153 "%s check failed (%u, 0x%x, 0x%x)\n",
9154 __func__, i, e.index, e.reserved);
Wincy Vanff651cb2014-12-11 08:52:58 +03009155 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009156 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009157 msr_info.host_initiated = false;
9158 msr_info.index = e.index;
9159 if (kvm_get_msr(vcpu, &msr_info)) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009160 pr_warn_ratelimited(
9161 "%s cannot read MSR (%u, 0x%x)\n",
9162 __func__, i, e.index);
9163 return -EINVAL;
9164 }
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009165 if (kvm_vcpu_write_guest(vcpu,
9166 gpa + i * sizeof(e) +
9167 offsetof(struct vmx_msr_entry, value),
9168 &msr_info.data, sizeof(msr_info.data))) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009169 pr_warn_ratelimited(
9170 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009171 __func__, i, e.index, msr_info.data);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009172 return -EINVAL;
9173 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009174 }
9175 return 0;
9176}
9177
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009178/*
9179 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
9180 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
Tiejun Chenb4619662014-09-22 10:31:38 +08009181 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009182 * guest in a way that will both be appropriate to L1's requests, and our
9183 * needs. In addition to modifying the active vmcs (which is vmcs02), this
9184 * function also has additional necessary side-effects, like setting various
9185 * vcpu->arch fields.
9186 */
9187static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
9188{
9189 struct vcpu_vmx *vmx = to_vmx(vcpu);
9190 u32 exec_control;
9191
9192 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
9193 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
9194 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
9195 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
9196 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
9197 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
9198 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
9199 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
9200 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
9201 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
9202 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
9203 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
9204 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
9205 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
9206 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
9207 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
9208 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
9209 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
9210 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
9211 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
9212 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
9213 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
9214 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
9215 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
9216 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
9217 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
9218 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
9219 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
9220 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
9221 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
9222 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
9223 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
9224 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
9225 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
9226 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
9227 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
9228
Jan Kiszka2996fca2014-06-16 13:59:43 +02009229 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS) {
9230 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
9231 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
9232 } else {
9233 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
9234 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
9235 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009236 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
9237 vmcs12->vm_entry_intr_info_field);
9238 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
9239 vmcs12->vm_entry_exception_error_code);
9240 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
9241 vmcs12->vm_entry_instruction_len);
9242 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
9243 vmcs12->guest_interruptibility_info);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009244 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Gleb Natapov63fbf592013-07-28 18:31:06 +03009245 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009246 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
9247 vmcs12->guest_pending_dbg_exceptions);
9248 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
9249 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
9250
Wanpeng Li81dc01f2014-12-04 19:11:07 +08009251 if (nested_cpu_has_xsaves(vmcs12))
9252 vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009253 vmcs_write64(VMCS_LINK_POINTER, -1ull);
9254
Jan Kiszkaf41245002014-03-07 20:03:13 +01009255 exec_control = vmcs12->pin_based_vm_exec_control;
9256 exec_control |= vmcs_config.pin_based_exec_ctrl;
Wincy Van705699a2015-02-03 23:58:17 +08009257 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
9258
9259 if (nested_cpu_has_posted_intr(vmcs12)) {
9260 /*
9261 * Note that we use L0's vector here and in
9262 * vmx_deliver_nested_posted_interrupt.
9263 */
9264 vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
9265 vmx->nested.pi_pending = false;
9266 vmcs_write64(POSTED_INTR_NV, POSTED_INTR_VECTOR);
9267 vmcs_write64(POSTED_INTR_DESC_ADDR,
9268 page_to_phys(vmx->nested.pi_desc_page) +
9269 (unsigned long)(vmcs12->posted_intr_desc_addr &
9270 (PAGE_SIZE - 1)));
9271 } else
9272 exec_control &= ~PIN_BASED_POSTED_INTR;
9273
Jan Kiszkaf41245002014-03-07 20:03:13 +01009274 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009275
Jan Kiszkaf41245002014-03-07 20:03:13 +01009276 vmx->nested.preemption_timer_expired = false;
9277 if (nested_cpu_has_preemption_timer(vmcs12))
9278 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +01009279
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009280 /*
9281 * Whether page-faults are trapped is determined by a combination of
9282 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
9283 * If enable_ept, L0 doesn't care about page faults and we should
9284 * set all of these to L1's desires. However, if !enable_ept, L0 does
9285 * care about (at least some) page faults, and because it is not easy
9286 * (if at all possible?) to merge L0 and L1's desires, we simply ask
9287 * to exit on each and every L2 page fault. This is done by setting
9288 * MASK=MATCH=0 and (see below) EB.PF=1.
9289 * Note that below we don't need special code to set EB.PF beyond the
9290 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
9291 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
9292 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
9293 *
9294 * A problem with this approach (when !enable_ept) is that L1 may be
9295 * injected with more page faults than it asked for. This could have
9296 * caused problems, but in practice existing hypervisors don't care.
9297 * To fix this, we will need to emulate the PFEC checking (on the L1
9298 * page tables), using walk_addr(), when injecting PFs to L1.
9299 */
9300 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
9301 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
9302 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
9303 enable_ept ? vmcs12->page_fault_error_code_match : 0);
9304
9305 if (cpu_has_secondary_exec_ctrls()) {
Jan Kiszkaf41245002014-03-07 20:03:13 +01009306 exec_control = vmx_secondary_exec_control(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009307 if (!vmx->rdtscp_enabled)
9308 exec_control &= ~SECONDARY_EXEC_RDTSCP;
9309 /* Take the following fields only from vmcs12 */
Paolo Bonzini696dfd92014-05-07 11:20:54 +02009310 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01009311 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini696dfd92014-05-07 11:20:54 +02009312 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01009313 SECONDARY_EXEC_APIC_REGISTER_VIRT);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009314 if (nested_cpu_has(vmcs12,
9315 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
9316 exec_control |= vmcs12->secondary_vm_exec_control;
9317
9318 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
9319 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009320 * If translation failed, no matter: This feature asks
9321 * to exit when accessing the given address, and if it
9322 * can never be accessed, this feature won't do
9323 * anything anyway.
9324 */
9325 if (!vmx->nested.apic_access_page)
9326 exec_control &=
9327 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9328 else
9329 vmcs_write64(APIC_ACCESS_ADDR,
9330 page_to_phys(vmx->nested.apic_access_page));
Wincy Vanf2b93282015-02-03 23:56:03 +08009331 } else if (!(nested_cpu_has_virt_x2apic_mode(vmcs12)) &&
Paolo Bonzini35754c92015-07-29 12:05:37 +02009332 cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkaca3f2572013-12-16 12:55:46 +01009333 exec_control |=
9334 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Tang Chen38b99172014-09-24 15:57:54 +08009335 kvm_vcpu_reload_apic_access_page(vcpu);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009336 }
9337
Wincy Van608406e2015-02-03 23:57:51 +08009338 if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
9339 vmcs_write64(EOI_EXIT_BITMAP0,
9340 vmcs12->eoi_exit_bitmap0);
9341 vmcs_write64(EOI_EXIT_BITMAP1,
9342 vmcs12->eoi_exit_bitmap1);
9343 vmcs_write64(EOI_EXIT_BITMAP2,
9344 vmcs12->eoi_exit_bitmap2);
9345 vmcs_write64(EOI_EXIT_BITMAP3,
9346 vmcs12->eoi_exit_bitmap3);
9347 vmcs_write16(GUEST_INTR_STATUS,
9348 vmcs12->guest_intr_status);
9349 }
9350
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009351 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
9352 }
9353
9354
9355 /*
9356 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
9357 * Some constant fields are set here by vmx_set_constant_host_state().
9358 * Other fields are different per CPU, and will be set later when
9359 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
9360 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08009361 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009362
9363 /*
9364 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
9365 * entry, but only if the current (host) sp changed from the value
9366 * we wrote last (vmx->host_rsp). This cache is no longer relevant
9367 * if we switch vmcs, and rather than hold a separate cache per vmcs,
9368 * here we just force the write to happen on entry.
9369 */
9370 vmx->host_rsp = 0;
9371
9372 exec_control = vmx_exec_control(vmx); /* L0's desires */
9373 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
9374 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
9375 exec_control &= ~CPU_BASED_TPR_SHADOW;
9376 exec_control |= vmcs12->cpu_based_vm_exec_control;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009377
9378 if (exec_control & CPU_BASED_TPR_SHADOW) {
9379 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
9380 page_to_phys(vmx->nested.virtual_apic_page));
9381 vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
9382 }
9383
Wincy Van3af18d92015-02-03 23:49:31 +08009384 if (cpu_has_vmx_msr_bitmap() &&
Wincy Van670125b2015-03-04 14:31:56 +08009385 exec_control & CPU_BASED_USE_MSR_BITMAPS) {
9386 nested_vmx_merge_msr_bitmap(vcpu, vmcs12);
9387 /* MSR_BITMAP will be set by following vmx_set_efer. */
Wincy Van3af18d92015-02-03 23:49:31 +08009388 } else
9389 exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
9390
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009391 /*
Wincy Van3af18d92015-02-03 23:49:31 +08009392 * Merging of IO bitmap not currently supported.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009393 * Rather, exit every time.
9394 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009395 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
9396 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
9397
9398 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
9399
9400 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
9401 * bitwise-or of what L1 wants to trap for L2, and what we want to
9402 * trap. Note that CR0.TS also needs updating - we do this later.
9403 */
9404 update_exception_bitmap(vcpu);
9405 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
9406 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
9407
Nadav Har'El8049d652013-08-05 11:07:06 +03009408 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
9409 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
9410 * bits are further modified by vmx_set_efer() below.
9411 */
Jan Kiszkaf41245002014-03-07 20:03:13 +01009412 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +03009413
9414 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
9415 * emulated by vmx_set_efer(), below.
9416 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02009417 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +03009418 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
9419 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009420 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
9421
Jan Kiszka44811c02013-08-04 17:17:27 +02009422 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009423 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +02009424 vcpu->arch.pat = vmcs12->guest_ia32_pat;
9425 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009426 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
9427
9428
9429 set_cr4_guest_host_mask(vmx);
9430
Paolo Bonzini36be0b92014-02-24 12:30:04 +01009431 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)
9432 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
9433
Nadav Har'El27fc51b2011-08-02 15:54:52 +03009434 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
9435 vmcs_write64(TSC_OFFSET,
9436 vmx->nested.vmcs01_tsc_offset + vmcs12->tsc_offset);
9437 else
9438 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009439
9440 if (enable_vpid) {
9441 /*
9442 * Trivially support vpid by letting L2s share their parent
9443 * L1's vpid. TODO: move to a more elaborate solution, giving
9444 * each L2 its own vpid and exposing the vpid feature to L1.
9445 */
9446 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
9447 vmx_flush_tlb(vcpu);
9448 }
9449
Nadav Har'El155a97a2013-08-05 11:07:16 +03009450 if (nested_cpu_has_ept(vmcs12)) {
9451 kvm_mmu_unload(vcpu);
9452 nested_ept_init_mmu_context(vcpu);
9453 }
9454
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009455 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
9456 vcpu->arch.efer = vmcs12->guest_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +02009457 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009458 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
9459 else
9460 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
9461 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
9462 vmx_set_efer(vcpu, vcpu->arch.efer);
9463
9464 /*
9465 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
9466 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
9467 * The CR0_READ_SHADOW is what L2 should have expected to read given
9468 * the specifications by L1; It's not enough to take
9469 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
9470 * have more bits than L1 expected.
9471 */
9472 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
9473 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
9474
9475 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
9476 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
9477
9478 /* shadow page tables on either EPT or shadow page tables */
9479 kvm_set_cr3(vcpu, vmcs12->guest_cr3);
9480 kvm_mmu_reset_context(vcpu);
9481
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009482 if (!enable_ept)
9483 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
9484
Nadav Har'El3633cfc2013-08-05 11:07:07 +03009485 /*
9486 * L1 may access the L2's PDPTR, so save them to construct vmcs12
9487 */
9488 if (enable_ept) {
9489 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
9490 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
9491 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
9492 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
9493 }
9494
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009495 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
9496 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
9497}
9498
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009499/*
9500 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
9501 * for running an L2 nested guest.
9502 */
9503static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
9504{
9505 struct vmcs12 *vmcs12;
9506 struct vcpu_vmx *vmx = to_vmx(vcpu);
9507 int cpu;
9508 struct loaded_vmcs *vmcs02;
Jan Kiszka384bb782013-04-20 10:52:36 +02009509 bool ia32e;
Wincy Vanff651cb2014-12-11 08:52:58 +03009510 u32 msr_entry_idx;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009511
9512 if (!nested_vmx_check_permission(vcpu) ||
9513 !nested_vmx_check_vmcs12(vcpu))
9514 return 1;
9515
9516 skip_emulated_instruction(vcpu);
9517 vmcs12 = get_vmcs12(vcpu);
9518
Abel Gordon012f83c2013-04-18 14:39:25 +03009519 if (enable_shadow_vmcs)
9520 copy_shadow_to_vmcs12(vmx);
9521
Nadav Har'El7c177932011-05-25 23:12:04 +03009522 /*
9523 * The nested entry process starts with enforcing various prerequisites
9524 * on vmcs12 as required by the Intel SDM, and act appropriately when
9525 * they fail: As the SDM explains, some conditions should cause the
9526 * instruction to fail, while others will cause the instruction to seem
9527 * to succeed, but return an EXIT_REASON_INVALID_STATE.
9528 * To speed up the normal (success) code path, we should avoid checking
9529 * for misconfigurations which will anyway be caught by the processor
9530 * when using the merged vmcs02.
9531 */
9532 if (vmcs12->launch_state == launch) {
9533 nested_vmx_failValid(vcpu,
9534 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
9535 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
9536 return 1;
9537 }
9538
Jan Kiszka6dfacad2013-12-04 08:58:54 +01009539 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
9540 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT) {
Paolo Bonzini26539bd2013-04-15 15:00:27 +02009541 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9542 return 1;
9543 }
9544
Wincy Van3af18d92015-02-03 23:49:31 +08009545 if (!nested_get_vmcs12_pages(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +03009546 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9547 return 1;
9548 }
9549
Wincy Van3af18d92015-02-03 23:49:31 +08009550 if (nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +03009551 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9552 return 1;
9553 }
9554
Wincy Vanf2b93282015-02-03 23:56:03 +08009555 if (nested_vmx_check_apicv_controls(vcpu, vmcs12)) {
9556 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9557 return 1;
9558 }
9559
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009560 if (nested_vmx_check_msr_switch_controls(vcpu, vmcs12)) {
9561 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9562 return 1;
9563 }
9564
Nadav Har'El7c177932011-05-25 23:12:04 +03009565 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009566 vmx->nested.nested_vmx_true_procbased_ctls_low,
9567 vmx->nested.nested_vmx_procbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009568 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009569 vmx->nested.nested_vmx_secondary_ctls_low,
9570 vmx->nested.nested_vmx_secondary_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009571 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009572 vmx->nested.nested_vmx_pinbased_ctls_low,
9573 vmx->nested.nested_vmx_pinbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009574 !vmx_control_verify(vmcs12->vm_exit_controls,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009575 vmx->nested.nested_vmx_true_exit_ctls_low,
9576 vmx->nested.nested_vmx_exit_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009577 !vmx_control_verify(vmcs12->vm_entry_controls,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009578 vmx->nested.nested_vmx_true_entry_ctls_low,
9579 vmx->nested.nested_vmx_entry_ctls_high))
Nadav Har'El7c177932011-05-25 23:12:04 +03009580 {
9581 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
9582 return 1;
9583 }
9584
9585 if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
9586 ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
9587 nested_vmx_failValid(vcpu,
9588 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
9589 return 1;
9590 }
9591
Wincy Vanb9c237b2015-02-03 23:56:30 +08009592 if (!nested_cr0_valid(vcpu, vmcs12->guest_cr0) ||
Nadav Har'El7c177932011-05-25 23:12:04 +03009593 ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
9594 nested_vmx_entry_failure(vcpu, vmcs12,
9595 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
9596 return 1;
9597 }
9598 if (vmcs12->vmcs_link_pointer != -1ull) {
9599 nested_vmx_entry_failure(vcpu, vmcs12,
9600 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
9601 return 1;
9602 }
9603
9604 /*
Jan Kiszkacb0c8cda2013-04-27 12:58:00 +02009605 * If the load IA32_EFER VM-entry control is 1, the following checks
Jan Kiszka384bb782013-04-20 10:52:36 +02009606 * are performed on the field for the IA32_EFER MSR:
9607 * - Bits reserved in the IA32_EFER MSR must be 0.
9608 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
9609 * the IA-32e mode guest VM-exit control. It must also be identical
9610 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
9611 * CR0.PG) is 1.
9612 */
9613 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER) {
9614 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
9615 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
9616 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
9617 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
9618 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME))) {
9619 nested_vmx_entry_failure(vcpu, vmcs12,
9620 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
9621 return 1;
9622 }
9623 }
9624
9625 /*
9626 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
9627 * IA32_EFER MSR must be 0 in the field for that register. In addition,
9628 * the values of the LMA and LME bits in the field must each be that of
9629 * the host address-space size VM-exit control.
9630 */
9631 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
9632 ia32e = (vmcs12->vm_exit_controls &
9633 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
9634 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
9635 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
9636 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME)) {
9637 nested_vmx_entry_failure(vcpu, vmcs12,
9638 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
9639 return 1;
9640 }
9641 }
9642
9643 /*
Nadav Har'El7c177932011-05-25 23:12:04 +03009644 * We're finally done with prerequisite checking, and can start with
9645 * the nested entry.
9646 */
9647
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009648 vmcs02 = nested_get_current_vmcs02(vmx);
9649 if (!vmcs02)
9650 return -ENOMEM;
9651
9652 enter_guest_mode(vcpu);
9653
9654 vmx->nested.vmcs01_tsc_offset = vmcs_read64(TSC_OFFSET);
9655
Jan Kiszka2996fca2014-06-16 13:59:43 +02009656 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
9657 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
9658
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009659 cpu = get_cpu();
9660 vmx->loaded_vmcs = vmcs02;
9661 vmx_vcpu_put(vcpu);
9662 vmx_vcpu_load(vcpu, cpu);
9663 vcpu->cpu = cpu;
9664 put_cpu();
9665
Jan Kiszka36c3cc42013-02-23 22:35:37 +01009666 vmx_segment_cache_clear(vmx);
9667
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009668 prepare_vmcs02(vcpu, vmcs12);
9669
Wincy Vanff651cb2014-12-11 08:52:58 +03009670 msr_entry_idx = nested_vmx_load_msr(vcpu,
9671 vmcs12->vm_entry_msr_load_addr,
9672 vmcs12->vm_entry_msr_load_count);
9673 if (msr_entry_idx) {
9674 leave_guest_mode(vcpu);
9675 vmx_load_vmcs01(vcpu);
9676 nested_vmx_entry_failure(vcpu, vmcs12,
9677 EXIT_REASON_MSR_LOAD_FAIL, msr_entry_idx);
9678 return 1;
9679 }
9680
9681 vmcs12->launch_state = 1;
9682
Jan Kiszka6dfacad2013-12-04 08:58:54 +01009683 if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
Joel Schopp5cb56052015-03-02 13:43:31 -06009684 return kvm_vcpu_halt(vcpu);
Jan Kiszka6dfacad2013-12-04 08:58:54 +01009685
Jan Kiszka7af40ad32014-01-04 18:47:23 +01009686 vmx->nested.nested_run_pending = 1;
9687
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03009688 /*
9689 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
9690 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
9691 * returned as far as L1 is concerned. It will only return (and set
9692 * the success flag) when L2 exits (see nested_vmx_vmexit()).
9693 */
9694 return 1;
9695}
9696
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009697/*
9698 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
9699 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
9700 * This function returns the new value we should put in vmcs12.guest_cr0.
9701 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
9702 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
9703 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
9704 * didn't trap the bit, because if L1 did, so would L0).
9705 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
9706 * been modified by L2, and L1 knows it. So just leave the old value of
9707 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
9708 * isn't relevant, because if L0 traps this bit it can set it to anything.
9709 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
9710 * changed these bits, and therefore they need to be updated, but L0
9711 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
9712 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
9713 */
9714static inline unsigned long
9715vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
9716{
9717 return
9718 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
9719 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
9720 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
9721 vcpu->arch.cr0_guest_owned_bits));
9722}
9723
9724static inline unsigned long
9725vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
9726{
9727 return
9728 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
9729 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
9730 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
9731 vcpu->arch.cr4_guest_owned_bits));
9732}
9733
Jan Kiszka5f3d5792013-04-14 12:12:46 +02009734static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
9735 struct vmcs12 *vmcs12)
9736{
9737 u32 idt_vectoring;
9738 unsigned int nr;
9739
Gleb Natapov851eb6672013-09-25 12:51:34 +03009740 if (vcpu->arch.exception.pending && vcpu->arch.exception.reinject) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +02009741 nr = vcpu->arch.exception.nr;
9742 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
9743
9744 if (kvm_exception_is_soft(nr)) {
9745 vmcs12->vm_exit_instruction_len =
9746 vcpu->arch.event_exit_inst_len;
9747 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
9748 } else
9749 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
9750
9751 if (vcpu->arch.exception.has_error_code) {
9752 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
9753 vmcs12->idt_vectoring_error_code =
9754 vcpu->arch.exception.error_code;
9755 }
9756
9757 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +01009758 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +02009759 vmcs12->idt_vectoring_info_field =
9760 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
9761 } else if (vcpu->arch.interrupt.pending) {
9762 nr = vcpu->arch.interrupt.nr;
9763 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
9764
9765 if (vcpu->arch.interrupt.soft) {
9766 idt_vectoring |= INTR_TYPE_SOFT_INTR;
9767 vmcs12->vm_entry_instruction_len =
9768 vcpu->arch.event_exit_inst_len;
9769 } else
9770 idt_vectoring |= INTR_TYPE_EXT_INTR;
9771
9772 vmcs12->idt_vectoring_info_field = idt_vectoring;
9773 }
9774}
9775
Jan Kiszkab6b8a142014-03-07 20:03:12 +01009776static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
9777{
9778 struct vcpu_vmx *vmx = to_vmx(vcpu);
9779
Jan Kiszkaf41245002014-03-07 20:03:13 +01009780 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
9781 vmx->nested.preemption_timer_expired) {
9782 if (vmx->nested.nested_run_pending)
9783 return -EBUSY;
9784 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
9785 return 0;
9786 }
9787
Jan Kiszkab6b8a142014-03-07 20:03:12 +01009788 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Jan Kiszka220c5672014-03-07 20:03:14 +01009789 if (vmx->nested.nested_run_pending ||
9790 vcpu->arch.interrupt.pending)
Jan Kiszkab6b8a142014-03-07 20:03:12 +01009791 return -EBUSY;
9792 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
9793 NMI_VECTOR | INTR_TYPE_NMI_INTR |
9794 INTR_INFO_VALID_MASK, 0);
9795 /*
9796 * The NMI-triggered VM exit counts as injection:
9797 * clear this one and block further NMIs.
9798 */
9799 vcpu->arch.nmi_pending = 0;
9800 vmx_set_nmi_mask(vcpu, true);
9801 return 0;
9802 }
9803
9804 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
9805 nested_exit_on_intr(vcpu)) {
9806 if (vmx->nested.nested_run_pending)
9807 return -EBUSY;
9808 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
Wincy Van705699a2015-02-03 23:58:17 +08009809 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +01009810 }
9811
Wincy Van705699a2015-02-03 23:58:17 +08009812 return vmx_complete_nested_posted_interrupt(vcpu);
Jan Kiszkab6b8a142014-03-07 20:03:12 +01009813}
9814
Jan Kiszkaf41245002014-03-07 20:03:13 +01009815static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
9816{
9817 ktime_t remaining =
9818 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
9819 u64 value;
9820
9821 if (ktime_to_ns(remaining) <= 0)
9822 return 0;
9823
9824 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
9825 do_div(value, 1000000);
9826 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
9827}
9828
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009829/*
9830 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
9831 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
9832 * and this function updates it to reflect the changes to the guest state while
9833 * L2 was running (and perhaps made some exits which were handled directly by L0
9834 * without going back to L1), and to reflect the exit reason.
9835 * Note that we do not have to copy here all VMCS fields, just those that
9836 * could have changed by the L2 guest or the exit - i.e., the guest-state and
9837 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
9838 * which already writes to vmcs12 directly.
9839 */
Jan Kiszka533558b2014-01-04 18:47:20 +01009840static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
9841 u32 exit_reason, u32 exit_intr_info,
9842 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009843{
9844 /* update guest state fields: */
9845 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
9846 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
9847
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009848 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
9849 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
9850 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
9851
9852 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
9853 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
9854 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
9855 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
9856 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
9857 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
9858 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
9859 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
9860 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
9861 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
9862 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
9863 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
9864 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
9865 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
9866 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
9867 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
9868 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
9869 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
9870 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
9871 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
9872 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
9873 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
9874 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
9875 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
9876 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
9877 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
9878 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
9879 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
9880 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
9881 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
9882 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
9883 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
9884 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
9885 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
9886 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
9887 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
9888
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009889 vmcs12->guest_interruptibility_info =
9890 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
9891 vmcs12->guest_pending_dbg_exceptions =
9892 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +01009893 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
9894 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
9895 else
9896 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009897
Jan Kiszkaf41245002014-03-07 20:03:13 +01009898 if (nested_cpu_has_preemption_timer(vmcs12)) {
9899 if (vmcs12->vm_exit_controls &
9900 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
9901 vmcs12->vmx_preemption_timer_value =
9902 vmx_get_preemption_timer_value(vcpu);
9903 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
9904 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +08009905
Nadav Har'El3633cfc2013-08-05 11:07:07 +03009906 /*
9907 * In some cases (usually, nested EPT), L2 is allowed to change its
9908 * own CR3 without exiting. If it has changed it, we must keep it.
9909 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
9910 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
9911 *
9912 * Additionally, restore L2's PDPTR to vmcs12.
9913 */
9914 if (enable_ept) {
9915 vmcs12->guest_cr3 = vmcs_read64(GUEST_CR3);
9916 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
9917 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
9918 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
9919 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
9920 }
9921
Wincy Van608406e2015-02-03 23:57:51 +08009922 if (nested_cpu_has_vid(vmcs12))
9923 vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);
9924
Jan Kiszkac18911a2013-03-13 16:06:41 +01009925 vmcs12->vm_entry_controls =
9926 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +02009927 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +01009928
Jan Kiszka2996fca2014-06-16 13:59:43 +02009929 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
9930 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
9931 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
9932 }
9933
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009934 /* TODO: These cannot have changed unless we have MSR bitmaps and
9935 * the relevant bit asks not to trap the change */
Jan Kiszkab8c07d52013-04-06 13:51:21 +02009936 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009937 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +02009938 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
9939 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009940 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
9941 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
9942 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzini36be0b92014-02-24 12:30:04 +01009943 if (vmx_mpx_supported())
9944 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Wanpeng Li81dc01f2014-12-04 19:11:07 +08009945 if (nested_cpu_has_xsaves(vmcs12))
9946 vmcs12->xss_exit_bitmap = vmcs_read64(XSS_EXIT_BITMAP);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009947
9948 /* update exit information fields: */
9949
Jan Kiszka533558b2014-01-04 18:47:20 +01009950 vmcs12->vm_exit_reason = exit_reason;
9951 vmcs12->exit_qualification = exit_qualification;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009952
Jan Kiszka533558b2014-01-04 18:47:20 +01009953 vmcs12->vm_exit_intr_info = exit_intr_info;
Jan Kiszkac0d1c772013-04-14 12:12:50 +02009954 if ((vmcs12->vm_exit_intr_info &
9955 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
9956 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
9957 vmcs12->vm_exit_intr_error_code =
9958 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Jan Kiszka5f3d5792013-04-14 12:12:46 +02009959 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009960 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
9961 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
9962
Jan Kiszka5f3d5792013-04-14 12:12:46 +02009963 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
9964 /* vm_entry_intr_info_field is cleared on exit. Emulate this
9965 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009966 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +02009967
9968 /*
9969 * Transfer the event that L0 or L1 may wanted to inject into
9970 * L2 to IDT_VECTORING_INFO_FIELD.
9971 */
9972 vmcs12_save_pending_event(vcpu, vmcs12);
9973 }
9974
9975 /*
9976 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
9977 * preserved above and would only end up incorrectly in L1.
9978 */
9979 vcpu->arch.nmi_injected = false;
9980 kvm_clear_exception_queue(vcpu);
9981 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009982}
9983
9984/*
9985 * A part of what we need to when the nested L2 guest exits and we want to
9986 * run its L1 parent, is to reset L1's guest state to the host state specified
9987 * in vmcs12.
9988 * This function is to be called not only on normal nested exit, but also on
9989 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
9990 * Failures During or After Loading Guest State").
9991 * This function should be called when the active VMCS is L1's (vmcs01).
9992 */
Jan Kiszka733568f2013-02-23 15:07:47 +01009993static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
9994 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009995{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +08009996 struct kvm_segment seg;
9997
Nadav Har'El4704d0b2011-05-25 23:11:34 +03009998 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
9999 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020010000 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010001 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10002 else
10003 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10004 vmx_set_efer(vcpu, vcpu->arch.efer);
10005
10006 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
10007 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -070010008 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010009 /*
10010 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
10011 * actually changed, because it depends on the current state of
10012 * fpu_active (which may have changed).
10013 * Note that vmx_set_cr0 refers to efer set above.
10014 */
Jan Kiszka9e3e4dbf2013-09-03 21:11:45 +020010015 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010016 /*
10017 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
10018 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
10019 * but we also need to update cr0_guest_host_mask and exception_bitmap.
10020 */
10021 update_exception_bitmap(vcpu);
10022 vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
10023 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
10024
10025 /*
10026 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
10027 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
10028 */
10029 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
10030 kvm_set_cr4(vcpu, vmcs12->host_cr4);
10031
Jan Kiszka29bf08f2013-12-28 16:31:52 +010010032 nested_ept_uninit_mmu_context(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030010033
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010034 kvm_set_cr3(vcpu, vmcs12->host_cr3);
10035 kvm_mmu_reset_context(vcpu);
10036
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010037 if (!enable_ept)
10038 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
10039
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010040 if (enable_vpid) {
10041 /*
10042 * Trivially support vpid by letting L2s share their parent
10043 * L1's vpid. TODO: move to a more elaborate solution, giving
10044 * each L2 its own vpid and exposing the vpid feature to L1.
10045 */
10046 vmx_flush_tlb(vcpu);
10047 }
10048
10049
10050 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
10051 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
10052 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
10053 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
10054 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010055
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010056 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
10057 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
10058 vmcs_write64(GUEST_BNDCFGS, 0);
10059
Jan Kiszka44811c02013-08-04 17:17:27 +020010060 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010061 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020010062 vcpu->arch.pat = vmcs12->host_ia32_pat;
10063 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010064 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
10065 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
10066 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010067
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010068 /* Set L1 segment info according to Intel SDM
10069 27.5.2 Loading Host Segment and Descriptor-Table Registers */
10070 seg = (struct kvm_segment) {
10071 .base = 0,
10072 .limit = 0xFFFFFFFF,
10073 .selector = vmcs12->host_cs_selector,
10074 .type = 11,
10075 .present = 1,
10076 .s = 1,
10077 .g = 1
10078 };
10079 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
10080 seg.l = 1;
10081 else
10082 seg.db = 1;
10083 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
10084 seg = (struct kvm_segment) {
10085 .base = 0,
10086 .limit = 0xFFFFFFFF,
10087 .type = 3,
10088 .present = 1,
10089 .s = 1,
10090 .db = 1,
10091 .g = 1
10092 };
10093 seg.selector = vmcs12->host_ds_selector;
10094 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
10095 seg.selector = vmcs12->host_es_selector;
10096 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
10097 seg.selector = vmcs12->host_ss_selector;
10098 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
10099 seg.selector = vmcs12->host_fs_selector;
10100 seg.base = vmcs12->host_fs_base;
10101 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
10102 seg.selector = vmcs12->host_gs_selector;
10103 seg.base = vmcs12->host_gs_base;
10104 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
10105 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +030010106 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010107 .limit = 0x67,
10108 .selector = vmcs12->host_tr_selector,
10109 .type = 11,
10110 .present = 1
10111 };
10112 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
10113
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010114 kvm_set_dr(vcpu, 7, 0x400);
10115 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Wincy Vanff651cb2014-12-11 08:52:58 +030010116
Wincy Van3af18d92015-02-03 23:49:31 +080010117 if (cpu_has_vmx_msr_bitmap())
10118 vmx_set_msr_bitmap(vcpu);
10119
Wincy Vanff651cb2014-12-11 08:52:58 +030010120 if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
10121 vmcs12->vm_exit_msr_load_count))
10122 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010123}
10124
10125/*
10126 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
10127 * and modify vmcs12 to make it see what it would expect to see there if
10128 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
10129 */
Jan Kiszka533558b2014-01-04 18:47:20 +010010130static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
10131 u32 exit_intr_info,
10132 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010133{
10134 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010135 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
10136
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010137 /* trying to cancel vmlaunch/vmresume is a bug */
10138 WARN_ON_ONCE(vmx->nested.nested_run_pending);
10139
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010140 leave_guest_mode(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +010010141 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
10142 exit_qualification);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010143
Wincy Vanff651cb2014-12-11 08:52:58 +030010144 if (nested_vmx_store_msr(vcpu, vmcs12->vm_exit_msr_store_addr,
10145 vmcs12->vm_exit_msr_store_count))
10146 nested_vmx_abort(vcpu, VMX_ABORT_SAVE_GUEST_MSR_FAIL);
10147
Wanpeng Lif3380ca52014-08-05 12:42:23 +080010148 vmx_load_vmcs01(vcpu);
10149
Bandan Das77b0f5d2014-04-19 18:17:45 -040010150 if ((exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
10151 && nested_exit_intr_ack_set(vcpu)) {
10152 int irq = kvm_cpu_get_interrupt(vcpu);
10153 WARN_ON(irq < 0);
10154 vmcs12->vm_exit_intr_info = irq |
10155 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
10156 }
10157
Jan Kiszka542060e2014-01-04 18:47:21 +010010158 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
10159 vmcs12->exit_qualification,
10160 vmcs12->idt_vectoring_info_field,
10161 vmcs12->vm_exit_intr_info,
10162 vmcs12->vm_exit_intr_error_code,
10163 KVM_ISA_VMX);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010164
Gleb Natapov2961e8762013-11-25 15:37:13 +020010165 vm_entry_controls_init(vmx, vmcs_read32(VM_ENTRY_CONTROLS));
10166 vm_exit_controls_init(vmx, vmcs_read32(VM_EXIT_CONTROLS));
Jan Kiszka36c3cc42013-02-23 22:35:37 +010010167 vmx_segment_cache_clear(vmx);
10168
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010169 /* if no vmcs02 cache requested, remove the one we used */
10170 if (VMCS02_POOL_SIZE == 0)
10171 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
10172
10173 load_vmcs12_host_state(vcpu, vmcs12);
10174
Nadav Har'El27fc51b2011-08-02 15:54:52 +030010175 /* Update TSC_OFFSET if TSC was changed while L2 ran */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010176 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
10177
10178 /* This is needed for same reason as it was needed in prepare_vmcs02 */
10179 vmx->host_rsp = 0;
10180
10181 /* Unpin physical memory we referred to in vmcs02 */
10182 if (vmx->nested.apic_access_page) {
10183 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010184 vmx->nested.apic_access_page = NULL;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010185 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010186 if (vmx->nested.virtual_apic_page) {
10187 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010188 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010189 }
Wincy Van705699a2015-02-03 23:58:17 +080010190 if (vmx->nested.pi_desc_page) {
10191 kunmap(vmx->nested.pi_desc_page);
10192 nested_release_page(vmx->nested.pi_desc_page);
10193 vmx->nested.pi_desc_page = NULL;
10194 vmx->nested.pi_desc = NULL;
10195 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010196
10197 /*
Tang Chen38b99172014-09-24 15:57:54 +080010198 * We are now running in L2, mmu_notifier will force to reload the
10199 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
10200 */
10201 kvm_vcpu_reload_apic_access_page(vcpu);
10202
10203 /*
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010204 * Exiting from L2 to L1, we're now back to L1 which thinks it just
10205 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
10206 * success or failure flag accordingly.
10207 */
10208 if (unlikely(vmx->fail)) {
10209 vmx->fail = 0;
10210 nested_vmx_failValid(vcpu, vmcs_read32(VM_INSTRUCTION_ERROR));
10211 } else
10212 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030010213 if (enable_shadow_vmcs)
10214 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010215
10216 /* in case we halted in L2 */
10217 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010218}
10219
Nadav Har'El7c177932011-05-25 23:12:04 +030010220/*
Jan Kiszka42124922014-01-04 18:47:19 +010010221 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
10222 */
10223static void vmx_leave_nested(struct kvm_vcpu *vcpu)
10224{
10225 if (is_guest_mode(vcpu))
Jan Kiszka533558b2014-01-04 18:47:20 +010010226 nested_vmx_vmexit(vcpu, -1, 0, 0);
Jan Kiszka42124922014-01-04 18:47:19 +010010227 free_nested(to_vmx(vcpu));
10228}
10229
10230/*
Nadav Har'El7c177932011-05-25 23:12:04 +030010231 * L1's failure to enter L2 is a subset of a normal exit, as explained in
10232 * 23.7 "VM-entry failures during or after loading guest state" (this also
10233 * lists the acceptable exit-reason and exit-qualification parameters).
10234 * It should only be called before L2 actually succeeded to run, and when
10235 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
10236 */
10237static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
10238 struct vmcs12 *vmcs12,
10239 u32 reason, unsigned long qualification)
10240{
10241 load_vmcs12_host_state(vcpu, vmcs12);
10242 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
10243 vmcs12->exit_qualification = qualification;
10244 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030010245 if (enable_shadow_vmcs)
10246 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +030010247}
10248
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020010249static int vmx_check_intercept(struct kvm_vcpu *vcpu,
10250 struct x86_instruction_info *info,
10251 enum x86_intercept_stage stage)
10252{
10253 return X86EMUL_CONTINUE;
10254}
10255
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010256static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010257{
Radim Krčmářb4a2d312014-08-21 18:08:08 +020010258 if (ple_gap)
10259 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010260}
10261
Kai Huang843e4332015-01-28 10:54:28 +080010262static void vmx_slot_enable_log_dirty(struct kvm *kvm,
10263 struct kvm_memory_slot *slot)
10264{
10265 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
10266 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
10267}
10268
10269static void vmx_slot_disable_log_dirty(struct kvm *kvm,
10270 struct kvm_memory_slot *slot)
10271{
10272 kvm_mmu_slot_set_dirty(kvm, slot);
10273}
10274
10275static void vmx_flush_log_dirty(struct kvm *kvm)
10276{
10277 kvm_flush_pml_buffers(kvm);
10278}
10279
10280static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
10281 struct kvm_memory_slot *memslot,
10282 gfn_t offset, unsigned long mask)
10283{
10284 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
10285}
10286
Christian Ehrhardtcbdd1be2007-09-09 15:41:59 +030010287static struct kvm_x86_ops vmx_x86_ops = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080010288 .cpu_has_kvm_support = cpu_has_kvm_support,
10289 .disabled_by_bios = vmx_disabled_by_bios,
10290 .hardware_setup = hardware_setup,
10291 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +030010292 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010293 .hardware_enable = hardware_enable,
10294 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +080010295 .cpu_has_accelerated_tpr = report_flexpriority,
Paolo Bonzini6d396b52015-04-01 14:25:33 +020010296 .cpu_has_high_real_mode_segbase = vmx_has_high_real_mode_segbase,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010297
10298 .vcpu_create = vmx_create_vcpu,
10299 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +030010300 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010301
Avi Kivity04d2cc72007-09-10 18:10:54 +030010302 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010303 .vcpu_load = vmx_vcpu_load,
10304 .vcpu_put = vmx_vcpu_put,
10305
Jan Kiszkac8639012012-09-21 05:42:55 +020010306 .update_db_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010307 .get_msr = vmx_get_msr,
10308 .set_msr = vmx_set_msr,
10309 .get_segment_base = vmx_get_segment_base,
10310 .get_segment = vmx_get_segment,
10311 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +020010312 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010313 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +020010314 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +020010315 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +030010316 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010317 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010318 .set_cr3 = vmx_set_cr3,
10319 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010320 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010321 .get_idt = vmx_get_idt,
10322 .set_idt = vmx_set_idt,
10323 .get_gdt = vmx_get_gdt,
10324 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +010010325 .get_dr6 = vmx_get_dr6,
10326 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +030010327 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +010010328 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030010329 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010330 .get_rflags = vmx_get_rflags,
10331 .set_rflags = vmx_set_rflags,
Paolo Bonzini0fdd74f2015-05-20 11:33:43 +020010332 .fpu_activate = vmx_fpu_activate,
Avi Kivity02daab22009-12-30 12:40:26 +020010333 .fpu_deactivate = vmx_fpu_deactivate,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010334
10335 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010336
Avi Kivity6aa8b732006-12-10 02:21:36 -080010337 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +020010338 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010339 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -040010340 .set_interrupt_shadow = vmx_set_interrupt_shadow,
10341 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +020010342 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +030010343 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030010344 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +020010345 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +030010346 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +020010347 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030010348 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +010010349 .get_nmi_mask = vmx_get_nmi_mask,
10350 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030010351 .enable_nmi_window = enable_nmi_window,
10352 .enable_irq_window = enable_irq_window,
10353 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +080010354 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +080010355 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +020010356 .cpu_uses_apicv = vmx_cpu_uses_apicv,
Yang Zhangc7c9c562013-01-25 10:18:51 +080010357 .load_eoi_exitmap = vmx_load_eoi_exitmap,
10358 .hwapic_irr_update = vmx_hwapic_irr_update,
10359 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +080010360 .sync_pir_to_irr = vmx_sync_pir_to_irr,
10361 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030010362
Izik Eiduscbc94022007-10-25 00:29:55 +020010363 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +080010364 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +080010365 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -030010366
Avi Kivity586f9602010-11-18 13:09:54 +020010367 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +020010368
Sheng Yang17cc3932010-01-05 19:02:27 +080010369 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +080010370
10371 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +080010372
10373 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +000010374 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +020010375
10376 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +080010377
10378 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -100010379
Joerg Roedel4051b182011-03-25 09:44:49 +010010380 .set_tsc_khz = vmx_set_tsc_khz,
Will Auldba904632012-11-29 12:42:50 -080010381 .read_tsc_offset = vmx_read_tsc_offset,
Zachary Amsden99e3e302010-08-19 22:07:17 -100010382 .write_tsc_offset = vmx_write_tsc_offset,
Zachary Amsdene48672f2010-08-19 22:07:23 -100010383 .adjust_tsc_offset = vmx_adjust_tsc_offset,
Joerg Roedel857e4092011-03-25 09:44:50 +010010384 .compute_tsc_offset = vmx_compute_tsc_offset,
Nadav Har'Eld5c17852011-08-02 15:54:20 +030010385 .read_l1_tsc = vmx_read_l1_tsc,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +020010386
10387 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020010388
10389 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +080010390 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +000010391 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +080010392 .xsaves_supported = vmx_xsaves_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010393
10394 .check_nested_events = vmx_check_nested_events,
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010395
10396 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +080010397
10398 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
10399 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
10400 .flush_log_dirty = vmx_flush_log_dirty,
10401 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Wei Huang25462f72015-06-19 15:45:05 +020010402
10403 .pmu_ops = &intel_pmu_ops,
Avi Kivity6aa8b732006-12-10 02:21:36 -080010404};
10405
10406static int __init vmx_init(void)
10407{
Tiejun Chen34a1cd62014-10-28 10:14:48 +080010408 int r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
10409 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +030010410 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +080010411 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +080010412
Dave Young2965faa2015-09-09 15:38:55 -070010413#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +080010414 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
10415 crash_vmclear_local_loaded_vmcss);
10416#endif
10417
He, Qingfdef3ad2007-04-30 09:45:24 +030010418 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -080010419}
10420
10421static void __exit vmx_exit(void)
10422{
Dave Young2965faa2015-09-09 15:38:55 -070010423#ifdef CONFIG_KEXEC_CORE
Monam Agarwal3b63a432014-03-22 12:28:10 +053010424 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
Zhang Yanfei8f536b72012-12-06 23:43:34 +080010425 synchronize_rcu();
10426#endif
10427
Zhang Xiantaocb498ea2007-11-14 20:39:31 +080010428 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -080010429}
10430
10431module_init(vmx_init)
10432module_exit(vmx_exit)