blob: 064d0be67ecc23734aa465541138d9b5be295277 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Avi Kivitye4956062007-06-28 14:15:57 -040022
Avi Kivityedf88412007-12-16 11:02:48 +020023#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080024#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020025#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080026#include <linux/mm.h>
27#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040028#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020029#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070030#include <linux/mod_devicetable.h>
Marcelo Tosatti229456f2009-06-17 09:22:14 -030031#include <linux/ftrace_event.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040033#include <linux/tboot.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030034#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030035#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040036
Avi Kivity6aa8b732006-12-10 02:21:36 -080037#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080038#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020039#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020040#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080041#include <asm/mce.h>
Dexuan Cui2acf9232010-06-10 11:27:12 +080042#include <asm/i387.h>
43#include <asm/xcr.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020044#include <asm/perf_event.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080045#include <asm/kexec.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080046
Marcelo Tosatti229456f2009-06-17 09:22:14 -030047#include "trace.h"
48
Avi Kivity4ecac3f2008-05-13 13:23:38 +030049#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040050#define __ex_clear(x, reg) \
51 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030052
Avi Kivity6aa8b732006-12-10 02:21:36 -080053MODULE_AUTHOR("Qumranet");
54MODULE_LICENSE("GPL");
55
Josh Triplette9bda3b2012-03-20 23:33:51 -070056static const struct x86_cpu_id vmx_cpu_id[] = {
57 X86_FEATURE_MATCH(X86_FEATURE_VMX),
58 {}
59};
60MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
61
Rusty Russell476bc002012-01-13 09:32:18 +103062static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020063module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080064
Rusty Russell476bc002012-01-13 09:32:18 +103065static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020066module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020067
Rusty Russell476bc002012-01-13 09:32:18 +103068static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020069module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080070
Rusty Russell476bc002012-01-13 09:32:18 +103071static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070072module_param_named(unrestricted_guest,
73 enable_unrestricted_guest, bool, S_IRUGO);
74
Xudong Hao83c3a332012-05-28 19:33:35 +080075static bool __read_mostly enable_ept_ad_bits = 1;
76module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
77
Avi Kivitya27685c2012-06-12 20:30:18 +030078static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020079module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030080
Rusty Russell476bc002012-01-13 09:32:18 +103081static bool __read_mostly vmm_exclusive = 1;
Dongxiao Xub923e622010-05-11 18:29:45 +080082module_param(vmm_exclusive, bool, S_IRUGO);
83
Rusty Russell476bc002012-01-13 09:32:18 +103084static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030085module_param(fasteoi, bool, S_IRUGO);
86
Yang Zhang5a717852013-04-11 19:25:16 +080087static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080088module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080089
Abel Gordonabc4fc52013-04-18 14:35:25 +030090static bool __read_mostly enable_shadow_vmcs = 1;
91module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030092/*
93 * If nested=1, nested virtualization is supported, i.e., guests may use
94 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
95 * use VMX instructions.
96 */
Rusty Russell476bc002012-01-13 09:32:18 +103097static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +030098module_param(nested, bool, S_IRUGO);
99
Gleb Natapov50378782013-02-04 16:00:28 +0200100#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
101#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200102#define KVM_VM_CR0_ALWAYS_ON \
103 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200104#define KVM_CR4_GUEST_OWNED_BITS \
105 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
106 | X86_CR4_OSXMMEXCPT)
107
Avi Kivitycdc0e242009-12-06 17:21:14 +0200108#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
109#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
110
Avi Kivity78ac8b42010-04-08 18:19:35 +0300111#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
112
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800113/*
114 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
115 * ple_gap: upper bound on the amount of time between two successive
116 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500117 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800118 * ple_window: upper bound on the amount of time a guest is allowed to execute
119 * in a PAUSE loop. Tests indicate that most spinlocks are held for
120 * less than 2^12 cycles
121 * Time is measured based on a counter that runs at the same rate as the TSC,
122 * refer SDM volume 3b section 21.6.13 & 22.1.3.
123 */
Rik van Riel00c25bc2011-01-04 09:51:33 -0500124#define KVM_VMX_DEFAULT_PLE_GAP 128
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800125#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
126static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
127module_param(ple_gap, int, S_IRUGO);
128
129static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
130module_param(ple_window, int, S_IRUGO);
131
Avi Kivity83287ea422012-09-16 15:10:57 +0300132extern const ulong vmx_return;
133
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200134#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300135#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300136
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400137struct vmcs {
138 u32 revision_id;
139 u32 abort;
140 char data[0];
141};
142
Nadav Har'Eld462b812011-05-24 15:26:10 +0300143/*
144 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
145 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
146 * loaded on this CPU (so we can clear them if the CPU goes down).
147 */
148struct loaded_vmcs {
149 struct vmcs *vmcs;
150 int cpu;
151 int launched;
152 struct list_head loaded_vmcss_on_cpu_link;
153};
154
Avi Kivity26bb0982009-09-07 11:14:12 +0300155struct shared_msr_entry {
156 unsigned index;
157 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200158 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300159};
160
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300161/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300162 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
163 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
164 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
165 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
166 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
167 * More than one of these structures may exist, if L1 runs multiple L2 guests.
168 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
169 * underlying hardware which will be used to run L2.
170 * This structure is packed to ensure that its layout is identical across
171 * machines (necessary for live migration).
172 * If there are changes in this struct, VMCS12_REVISION must be changed.
173 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300174typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300175struct __packed vmcs12 {
176 /* According to the Intel spec, a VMCS region must start with the
177 * following two fields. Then follow implementation-specific data.
178 */
179 u32 revision_id;
180 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300181
Nadav Har'El27d6c862011-05-25 23:06:59 +0300182 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
183 u32 padding[7]; /* room for future expansion */
184
Nadav Har'El22bd0352011-05-25 23:05:57 +0300185 u64 io_bitmap_a;
186 u64 io_bitmap_b;
187 u64 msr_bitmap;
188 u64 vm_exit_msr_store_addr;
189 u64 vm_exit_msr_load_addr;
190 u64 vm_entry_msr_load_addr;
191 u64 tsc_offset;
192 u64 virtual_apic_page_addr;
193 u64 apic_access_addr;
194 u64 ept_pointer;
195 u64 guest_physical_address;
196 u64 vmcs_link_pointer;
197 u64 guest_ia32_debugctl;
198 u64 guest_ia32_pat;
199 u64 guest_ia32_efer;
200 u64 guest_ia32_perf_global_ctrl;
201 u64 guest_pdptr0;
202 u64 guest_pdptr1;
203 u64 guest_pdptr2;
204 u64 guest_pdptr3;
205 u64 host_ia32_pat;
206 u64 host_ia32_efer;
207 u64 host_ia32_perf_global_ctrl;
208 u64 padding64[8]; /* room for future expansion */
209 /*
210 * To allow migration of L1 (complete with its L2 guests) between
211 * machines of different natural widths (32 or 64 bit), we cannot have
212 * unsigned long fields with no explict size. We use u64 (aliased
213 * natural_width) instead. Luckily, x86 is little-endian.
214 */
215 natural_width cr0_guest_host_mask;
216 natural_width cr4_guest_host_mask;
217 natural_width cr0_read_shadow;
218 natural_width cr4_read_shadow;
219 natural_width cr3_target_value0;
220 natural_width cr3_target_value1;
221 natural_width cr3_target_value2;
222 natural_width cr3_target_value3;
223 natural_width exit_qualification;
224 natural_width guest_linear_address;
225 natural_width guest_cr0;
226 natural_width guest_cr3;
227 natural_width guest_cr4;
228 natural_width guest_es_base;
229 natural_width guest_cs_base;
230 natural_width guest_ss_base;
231 natural_width guest_ds_base;
232 natural_width guest_fs_base;
233 natural_width guest_gs_base;
234 natural_width guest_ldtr_base;
235 natural_width guest_tr_base;
236 natural_width guest_gdtr_base;
237 natural_width guest_idtr_base;
238 natural_width guest_dr7;
239 natural_width guest_rsp;
240 natural_width guest_rip;
241 natural_width guest_rflags;
242 natural_width guest_pending_dbg_exceptions;
243 natural_width guest_sysenter_esp;
244 natural_width guest_sysenter_eip;
245 natural_width host_cr0;
246 natural_width host_cr3;
247 natural_width host_cr4;
248 natural_width host_fs_base;
249 natural_width host_gs_base;
250 natural_width host_tr_base;
251 natural_width host_gdtr_base;
252 natural_width host_idtr_base;
253 natural_width host_ia32_sysenter_esp;
254 natural_width host_ia32_sysenter_eip;
255 natural_width host_rsp;
256 natural_width host_rip;
257 natural_width paddingl[8]; /* room for future expansion */
258 u32 pin_based_vm_exec_control;
259 u32 cpu_based_vm_exec_control;
260 u32 exception_bitmap;
261 u32 page_fault_error_code_mask;
262 u32 page_fault_error_code_match;
263 u32 cr3_target_count;
264 u32 vm_exit_controls;
265 u32 vm_exit_msr_store_count;
266 u32 vm_exit_msr_load_count;
267 u32 vm_entry_controls;
268 u32 vm_entry_msr_load_count;
269 u32 vm_entry_intr_info_field;
270 u32 vm_entry_exception_error_code;
271 u32 vm_entry_instruction_len;
272 u32 tpr_threshold;
273 u32 secondary_vm_exec_control;
274 u32 vm_instruction_error;
275 u32 vm_exit_reason;
276 u32 vm_exit_intr_info;
277 u32 vm_exit_intr_error_code;
278 u32 idt_vectoring_info_field;
279 u32 idt_vectoring_error_code;
280 u32 vm_exit_instruction_len;
281 u32 vmx_instruction_info;
282 u32 guest_es_limit;
283 u32 guest_cs_limit;
284 u32 guest_ss_limit;
285 u32 guest_ds_limit;
286 u32 guest_fs_limit;
287 u32 guest_gs_limit;
288 u32 guest_ldtr_limit;
289 u32 guest_tr_limit;
290 u32 guest_gdtr_limit;
291 u32 guest_idtr_limit;
292 u32 guest_es_ar_bytes;
293 u32 guest_cs_ar_bytes;
294 u32 guest_ss_ar_bytes;
295 u32 guest_ds_ar_bytes;
296 u32 guest_fs_ar_bytes;
297 u32 guest_gs_ar_bytes;
298 u32 guest_ldtr_ar_bytes;
299 u32 guest_tr_ar_bytes;
300 u32 guest_interruptibility_info;
301 u32 guest_activity_state;
302 u32 guest_sysenter_cs;
303 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100304 u32 vmx_preemption_timer_value;
305 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300306 u16 virtual_processor_id;
307 u16 guest_es_selector;
308 u16 guest_cs_selector;
309 u16 guest_ss_selector;
310 u16 guest_ds_selector;
311 u16 guest_fs_selector;
312 u16 guest_gs_selector;
313 u16 guest_ldtr_selector;
314 u16 guest_tr_selector;
315 u16 host_es_selector;
316 u16 host_cs_selector;
317 u16 host_ss_selector;
318 u16 host_ds_selector;
319 u16 host_fs_selector;
320 u16 host_gs_selector;
321 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300322};
323
324/*
325 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
326 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
327 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
328 */
329#define VMCS12_REVISION 0x11e57ed0
330
331/*
332 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
333 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
334 * current implementation, 4K are reserved to avoid future complications.
335 */
336#define VMCS12_SIZE 0x1000
337
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300338/* Used to remember the last vmcs02 used for some recently used vmcs12s */
339struct vmcs02_list {
340 struct list_head list;
341 gpa_t vmptr;
342 struct loaded_vmcs vmcs02;
343};
344
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300345/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300346 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
347 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
348 */
349struct nested_vmx {
350 /* Has the level1 guest done vmxon? */
351 bool vmxon;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300352
353 /* The guest-physical address of the current VMCS L1 keeps for L2 */
354 gpa_t current_vmptr;
355 /* The host-usable pointer to the above */
356 struct page *current_vmcs12_page;
357 struct vmcs12 *current_vmcs12;
Abel Gordon8de48832013-04-18 14:37:25 +0300358 struct vmcs *current_shadow_vmcs;
Abel Gordon012f83c2013-04-18 14:39:25 +0300359 /*
360 * Indicates if the shadow vmcs must be updated with the
361 * data hold by vmcs12
362 */
363 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300364
365 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
366 struct list_head vmcs02_pool;
367 int vmcs02_num;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300368 u64 vmcs01_tsc_offset;
Nadav Har'El644d7112011-05-25 23:12:35 +0300369 /* L2 must run next, and mustn't decide to exit to L1. */
370 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300371 /*
372 * Guest pages referred to in vmcs02 with host-physical pointers, so
373 * we must keep them pinned while L2 runs.
374 */
375 struct page *apic_access_page;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300376};
377
Yang Zhang01e439b2013-04-11 19:25:12 +0800378#define POSTED_INTR_ON 0
379/* Posted-Interrupt Descriptor */
380struct pi_desc {
381 u32 pir[8]; /* Posted interrupt requested */
382 u32 control; /* bit 0 of control is outstanding notification bit */
383 u32 rsvd[7];
384} __aligned(64);
385
Yang Zhanga20ed542013-04-11 19:25:15 +0800386static bool pi_test_and_set_on(struct pi_desc *pi_desc)
387{
388 return test_and_set_bit(POSTED_INTR_ON,
389 (unsigned long *)&pi_desc->control);
390}
391
392static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
393{
394 return test_and_clear_bit(POSTED_INTR_ON,
395 (unsigned long *)&pi_desc->control);
396}
397
398static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
399{
400 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
401}
402
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400403struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000404 struct kvm_vcpu vcpu;
Avi Kivity313dbd492008-07-17 18:04:30 +0300405 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300406 u8 fail;
Avi Kivity69c73022011-03-07 15:26:44 +0200407 u8 cpl;
Avi Kivity9d58b932011-03-07 16:52:07 +0200408 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300409 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200410 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200411 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300412 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400413 int nmsrs;
414 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800415 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400416#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300417 u64 msr_host_kernel_gs_base;
418 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400419#endif
Nadav Har'Eld462b812011-05-24 15:26:10 +0300420 /*
421 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
422 * non-nested (L1) guest, it always points to vmcs01. For a nested
423 * guest (L2), it points to a different VMCS.
424 */
425 struct loaded_vmcs vmcs01;
426 struct loaded_vmcs *loaded_vmcs;
427 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300428 struct msr_autoload {
429 unsigned nr;
430 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
431 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
432 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400433 struct {
434 int loaded;
435 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300436#ifdef CONFIG_X86_64
437 u16 ds_sel, es_sel;
438#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200439 int gs_ldt_reload_needed;
440 int fs_reload_needed;
Mike Dayd77c26f2007-10-08 09:02:08 -0400441 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200442 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300443 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300444 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300445 struct kvm_segment segs[8];
446 } rmode;
447 struct {
448 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300449 struct kvm_save_segment {
450 u16 selector;
451 unsigned long base;
452 u32 limit;
453 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300454 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300455 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800456 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300457 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200458
459 /* Support for vnmi-less CPUs */
460 int soft_vnmi_blocked;
461 ktime_t entry_time;
462 s64 vnmi_blocked_time;
Andi Kleena0861c02009-06-08 17:37:09 +0800463 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800464
465 bool rdtscp_enabled;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300466
Yang Zhang01e439b2013-04-11 19:25:12 +0800467 /* Posted interrupt descriptor */
468 struct pi_desc pi_desc;
469
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300470 /* Support for a guest hypervisor (nested VMX) */
471 struct nested_vmx nested;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400472};
473
Avi Kivity2fb92db2011-04-27 19:42:18 +0300474enum segment_cache_field {
475 SEG_FIELD_SEL = 0,
476 SEG_FIELD_BASE = 1,
477 SEG_FIELD_LIMIT = 2,
478 SEG_FIELD_AR = 3,
479
480 SEG_FIELD_NR = 4
481};
482
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400483static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
484{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000485 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400486}
487
Nadav Har'El22bd0352011-05-25 23:05:57 +0300488#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
489#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
490#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
491 [number##_HIGH] = VMCS12_OFFSET(name)+4
492
Abel Gordon4607c2d2013-04-18 14:35:55 +0300493
494static const unsigned long shadow_read_only_fields[] = {
495 /*
496 * We do NOT shadow fields that are modified when L0
497 * traps and emulates any vmx instruction (e.g. VMPTRLD,
498 * VMXON...) executed by L1.
499 * For example, VM_INSTRUCTION_ERROR is read
500 * by L1 if a vmx instruction fails (part of the error path).
501 * Note the code assumes this logic. If for some reason
502 * we start shadowing these fields then we need to
503 * force a shadow sync when L0 emulates vmx instructions
504 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
505 * by nested_vmx_failValid)
506 */
507 VM_EXIT_REASON,
508 VM_EXIT_INTR_INFO,
509 VM_EXIT_INSTRUCTION_LEN,
510 IDT_VECTORING_INFO_FIELD,
511 IDT_VECTORING_ERROR_CODE,
512 VM_EXIT_INTR_ERROR_CODE,
513 EXIT_QUALIFICATION,
514 GUEST_LINEAR_ADDRESS,
515 GUEST_PHYSICAL_ADDRESS
516};
517static const int max_shadow_read_only_fields =
518 ARRAY_SIZE(shadow_read_only_fields);
519
520static const unsigned long shadow_read_write_fields[] = {
521 GUEST_RIP,
522 GUEST_RSP,
523 GUEST_CR0,
524 GUEST_CR3,
525 GUEST_CR4,
526 GUEST_INTERRUPTIBILITY_INFO,
527 GUEST_RFLAGS,
528 GUEST_CS_SELECTOR,
529 GUEST_CS_AR_BYTES,
530 GUEST_CS_LIMIT,
531 GUEST_CS_BASE,
532 GUEST_ES_BASE,
533 CR0_GUEST_HOST_MASK,
534 CR0_READ_SHADOW,
535 CR4_READ_SHADOW,
536 TSC_OFFSET,
537 EXCEPTION_BITMAP,
538 CPU_BASED_VM_EXEC_CONTROL,
539 VM_ENTRY_EXCEPTION_ERROR_CODE,
540 VM_ENTRY_INTR_INFO_FIELD,
541 VM_ENTRY_INSTRUCTION_LEN,
542 VM_ENTRY_EXCEPTION_ERROR_CODE,
543 HOST_FS_BASE,
544 HOST_GS_BASE,
545 HOST_FS_SELECTOR,
546 HOST_GS_SELECTOR
547};
548static const int max_shadow_read_write_fields =
549 ARRAY_SIZE(shadow_read_write_fields);
550
Mathias Krause772e0312012-08-30 01:30:19 +0200551static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300552 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
553 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
554 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
555 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
556 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
557 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
558 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
559 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
560 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
561 FIELD(HOST_ES_SELECTOR, host_es_selector),
562 FIELD(HOST_CS_SELECTOR, host_cs_selector),
563 FIELD(HOST_SS_SELECTOR, host_ss_selector),
564 FIELD(HOST_DS_SELECTOR, host_ds_selector),
565 FIELD(HOST_FS_SELECTOR, host_fs_selector),
566 FIELD(HOST_GS_SELECTOR, host_gs_selector),
567 FIELD(HOST_TR_SELECTOR, host_tr_selector),
568 FIELD64(IO_BITMAP_A, io_bitmap_a),
569 FIELD64(IO_BITMAP_B, io_bitmap_b),
570 FIELD64(MSR_BITMAP, msr_bitmap),
571 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
572 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
573 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
574 FIELD64(TSC_OFFSET, tsc_offset),
575 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
576 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
577 FIELD64(EPT_POINTER, ept_pointer),
578 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
579 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
580 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
581 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
582 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
583 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
584 FIELD64(GUEST_PDPTR0, guest_pdptr0),
585 FIELD64(GUEST_PDPTR1, guest_pdptr1),
586 FIELD64(GUEST_PDPTR2, guest_pdptr2),
587 FIELD64(GUEST_PDPTR3, guest_pdptr3),
588 FIELD64(HOST_IA32_PAT, host_ia32_pat),
589 FIELD64(HOST_IA32_EFER, host_ia32_efer),
590 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
591 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
592 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
593 FIELD(EXCEPTION_BITMAP, exception_bitmap),
594 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
595 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
596 FIELD(CR3_TARGET_COUNT, cr3_target_count),
597 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
598 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
599 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
600 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
601 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
602 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
603 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
604 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
605 FIELD(TPR_THRESHOLD, tpr_threshold),
606 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
607 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
608 FIELD(VM_EXIT_REASON, vm_exit_reason),
609 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
610 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
611 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
612 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
613 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
614 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
615 FIELD(GUEST_ES_LIMIT, guest_es_limit),
616 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
617 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
618 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
619 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
620 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
621 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
622 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
623 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
624 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
625 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
626 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
627 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
628 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
629 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
630 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
631 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
632 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
633 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
634 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
635 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
636 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100637 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300638 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
639 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
640 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
641 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
642 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
643 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
644 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
645 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
646 FIELD(EXIT_QUALIFICATION, exit_qualification),
647 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
648 FIELD(GUEST_CR0, guest_cr0),
649 FIELD(GUEST_CR3, guest_cr3),
650 FIELD(GUEST_CR4, guest_cr4),
651 FIELD(GUEST_ES_BASE, guest_es_base),
652 FIELD(GUEST_CS_BASE, guest_cs_base),
653 FIELD(GUEST_SS_BASE, guest_ss_base),
654 FIELD(GUEST_DS_BASE, guest_ds_base),
655 FIELD(GUEST_FS_BASE, guest_fs_base),
656 FIELD(GUEST_GS_BASE, guest_gs_base),
657 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
658 FIELD(GUEST_TR_BASE, guest_tr_base),
659 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
660 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
661 FIELD(GUEST_DR7, guest_dr7),
662 FIELD(GUEST_RSP, guest_rsp),
663 FIELD(GUEST_RIP, guest_rip),
664 FIELD(GUEST_RFLAGS, guest_rflags),
665 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
666 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
667 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
668 FIELD(HOST_CR0, host_cr0),
669 FIELD(HOST_CR3, host_cr3),
670 FIELD(HOST_CR4, host_cr4),
671 FIELD(HOST_FS_BASE, host_fs_base),
672 FIELD(HOST_GS_BASE, host_gs_base),
673 FIELD(HOST_TR_BASE, host_tr_base),
674 FIELD(HOST_GDTR_BASE, host_gdtr_base),
675 FIELD(HOST_IDTR_BASE, host_idtr_base),
676 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
677 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
678 FIELD(HOST_RSP, host_rsp),
679 FIELD(HOST_RIP, host_rip),
680};
681static const int max_vmcs_field = ARRAY_SIZE(vmcs_field_to_offset_table);
682
683static inline short vmcs_field_to_offset(unsigned long field)
684{
685 if (field >= max_vmcs_field || vmcs_field_to_offset_table[field] == 0)
686 return -1;
687 return vmcs_field_to_offset_table[field];
688}
689
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300690static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
691{
692 return to_vmx(vcpu)->nested.current_vmcs12;
693}
694
695static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
696{
697 struct page *page = gfn_to_page(vcpu->kvm, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800698 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300699 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800700
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300701 return page;
702}
703
704static void nested_release_page(struct page *page)
705{
706 kvm_release_page_dirty(page);
707}
708
709static void nested_release_page_clean(struct page *page)
710{
711 kvm_release_page_clean(page);
712}
713
Sheng Yang4e1096d2008-07-06 19:16:51 +0800714static u64 construct_eptp(unsigned long root_hpa);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +0800715static void kvm_cpu_vmxon(u64 addr);
716static void kvm_cpu_vmxoff(void);
Avi Kivityaff48ba2010-12-05 18:56:11 +0200717static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200718static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300719static void vmx_set_segment(struct kvm_vcpu *vcpu,
720 struct kvm_segment *var, int seg);
721static void vmx_get_segment(struct kvm_vcpu *vcpu,
722 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200723static bool guest_state_valid(struct kvm_vcpu *vcpu);
724static u32 vmx_segment_access_rights(struct kvm_segment *var);
Yang Zhanga20ed542013-04-11 19:25:15 +0800725static void vmx_sync_pir_to_irr_dummy(struct kvm_vcpu *vcpu);
Abel Gordonc3114422013-04-18 14:38:55 +0300726static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
Abel Gordon16f5b902013-04-18 14:38:25 +0300727static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Avi Kivity75880a02007-06-20 11:20:04 +0300728
Avi Kivity6aa8b732006-12-10 02:21:36 -0800729static DEFINE_PER_CPU(struct vmcs *, vmxarea);
730static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300731/*
732 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
733 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
734 */
735static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity3444d7d2010-07-26 18:32:38 +0300736static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800737
Avi Kivity3e7c73e2009-02-24 21:46:19 +0200738static unsigned long *vmx_io_bitmap_a;
739static unsigned long *vmx_io_bitmap_b;
Avi Kivity58972972009-02-24 22:26:47 +0200740static unsigned long *vmx_msr_bitmap_legacy;
741static unsigned long *vmx_msr_bitmap_longmode;
Yang Zhang8d146952013-01-25 10:18:50 +0800742static unsigned long *vmx_msr_bitmap_legacy_x2apic;
743static unsigned long *vmx_msr_bitmap_longmode_x2apic;
Abel Gordon4607c2d2013-04-18 14:35:55 +0300744static unsigned long *vmx_vmread_bitmap;
745static unsigned long *vmx_vmwrite_bitmap;
He, Qingfdef3ad2007-04-30 09:45:24 +0300746
Avi Kivity110312c2010-12-21 12:54:20 +0200747static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200748static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200749
Sheng Yang2384d2b2008-01-17 15:14:33 +0800750static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
751static DEFINE_SPINLOCK(vmx_vpid_lock);
752
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300753static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800754 int size;
755 int order;
756 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300757 u32 pin_based_exec_ctrl;
758 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800759 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300760 u32 vmexit_ctrl;
761 u32 vmentry_ctrl;
762} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800763
Hannes Ederefff9e52008-11-28 17:02:06 +0100764static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800765 u32 ept;
766 u32 vpid;
767} vmx_capability;
768
Avi Kivity6aa8b732006-12-10 02:21:36 -0800769#define VMX_SEGMENT_FIELD(seg) \
770 [VCPU_SREG_##seg] = { \
771 .selector = GUEST_##seg##_SELECTOR, \
772 .base = GUEST_##seg##_BASE, \
773 .limit = GUEST_##seg##_LIMIT, \
774 .ar_bytes = GUEST_##seg##_AR_BYTES, \
775 }
776
Mathias Krause772e0312012-08-30 01:30:19 +0200777static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800778 unsigned selector;
779 unsigned base;
780 unsigned limit;
781 unsigned ar_bytes;
782} kvm_vmx_segment_fields[] = {
783 VMX_SEGMENT_FIELD(CS),
784 VMX_SEGMENT_FIELD(DS),
785 VMX_SEGMENT_FIELD(ES),
786 VMX_SEGMENT_FIELD(FS),
787 VMX_SEGMENT_FIELD(GS),
788 VMX_SEGMENT_FIELD(SS),
789 VMX_SEGMENT_FIELD(TR),
790 VMX_SEGMENT_FIELD(LDTR),
791};
792
Avi Kivity26bb0982009-09-07 11:14:12 +0300793static u64 host_efer;
794
Avi Kivity6de4f3a2009-05-31 22:58:47 +0300795static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
796
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300797/*
Brian Gerst8c065852010-07-17 09:03:26 -0400798 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300799 * away by decrementing the array size.
800 */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800801static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800802#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300803 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800804#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400805 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800806};
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +0200807#define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800808
Gui Jianfeng31299942010-03-15 17:29:09 +0800809static inline bool is_page_fault(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800810{
811 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
812 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100813 (INTR_TYPE_HARD_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800814}
815
Gui Jianfeng31299942010-03-15 17:29:09 +0800816static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300817{
818 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
819 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100820 (INTR_TYPE_HARD_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300821}
822
Gui Jianfeng31299942010-03-15 17:29:09 +0800823static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500824{
825 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
826 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100827 (INTR_TYPE_HARD_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500828}
829
Gui Jianfeng31299942010-03-15 17:29:09 +0800830static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800831{
832 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
833 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
834}
835
Gui Jianfeng31299942010-03-15 17:29:09 +0800836static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +0800837{
838 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
839 INTR_INFO_VALID_MASK)) ==
840 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
841}
842
Gui Jianfeng31299942010-03-15 17:29:09 +0800843static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +0800844{
Sheng Yang04547152009-04-01 15:52:31 +0800845 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +0800846}
847
Gui Jianfeng31299942010-03-15 17:29:09 +0800848static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800849{
Sheng Yang04547152009-04-01 15:52:31 +0800850 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800851}
852
Gui Jianfeng31299942010-03-15 17:29:09 +0800853static inline bool vm_need_tpr_shadow(struct kvm *kvm)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800854{
Sheng Yang04547152009-04-01 15:52:31 +0800855 return (cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm));
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800856}
857
Gui Jianfeng31299942010-03-15 17:29:09 +0800858static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800859{
Sheng Yang04547152009-04-01 15:52:31 +0800860 return vmcs_config.cpu_based_exec_ctrl &
861 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800862}
863
Avi Kivity774ead32007-12-26 13:57:04 +0200864static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800865{
Sheng Yang04547152009-04-01 15:52:31 +0800866 return vmcs_config.cpu_based_2nd_exec_ctrl &
867 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
868}
869
Yang Zhang8d146952013-01-25 10:18:50 +0800870static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
871{
872 return vmcs_config.cpu_based_2nd_exec_ctrl &
873 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
874}
875
Yang Zhang83d4c282013-01-25 10:18:49 +0800876static inline bool cpu_has_vmx_apic_register_virt(void)
877{
878 return vmcs_config.cpu_based_2nd_exec_ctrl &
879 SECONDARY_EXEC_APIC_REGISTER_VIRT;
880}
881
Yang Zhangc7c9c562013-01-25 10:18:51 +0800882static inline bool cpu_has_vmx_virtual_intr_delivery(void)
883{
884 return vmcs_config.cpu_based_2nd_exec_ctrl &
885 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
886}
887
Yang Zhang01e439b2013-04-11 19:25:12 +0800888static inline bool cpu_has_vmx_posted_intr(void)
889{
890 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
891}
892
893static inline bool cpu_has_vmx_apicv(void)
894{
895 return cpu_has_vmx_apic_register_virt() &&
896 cpu_has_vmx_virtual_intr_delivery() &&
897 cpu_has_vmx_posted_intr();
898}
899
Sheng Yang04547152009-04-01 15:52:31 +0800900static inline bool cpu_has_vmx_flexpriority(void)
901{
902 return cpu_has_vmx_tpr_shadow() &&
903 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +0800904}
905
Marcelo Tosattie7997942009-06-11 12:07:40 -0300906static inline bool cpu_has_vmx_ept_execute_only(void)
907{
Gui Jianfeng31299942010-03-15 17:29:09 +0800908 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300909}
910
911static inline bool cpu_has_vmx_eptp_uncacheable(void)
912{
Gui Jianfeng31299942010-03-15 17:29:09 +0800913 return vmx_capability.ept & VMX_EPTP_UC_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300914}
915
916static inline bool cpu_has_vmx_eptp_writeback(void)
917{
Gui Jianfeng31299942010-03-15 17:29:09 +0800918 return vmx_capability.ept & VMX_EPTP_WB_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300919}
920
921static inline bool cpu_has_vmx_ept_2m_page(void)
922{
Gui Jianfeng31299942010-03-15 17:29:09 +0800923 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300924}
925
Sheng Yang878403b2010-01-05 19:02:29 +0800926static inline bool cpu_has_vmx_ept_1g_page(void)
927{
Gui Jianfeng31299942010-03-15 17:29:09 +0800928 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +0800929}
930
Sheng Yang4bc9b982010-06-02 14:05:24 +0800931static inline bool cpu_has_vmx_ept_4levels(void)
932{
933 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
934}
935
Xudong Hao83c3a332012-05-28 19:33:35 +0800936static inline bool cpu_has_vmx_ept_ad_bits(void)
937{
938 return vmx_capability.ept & VMX_EPT_AD_BIT;
939}
940
Gui Jianfeng31299942010-03-15 17:29:09 +0800941static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800942{
Gui Jianfeng31299942010-03-15 17:29:09 +0800943 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800944}
945
Gui Jianfeng31299942010-03-15 17:29:09 +0800946static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800947{
Gui Jianfeng31299942010-03-15 17:29:09 +0800948 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800949}
950
Gui Jianfeng518c8ae2010-06-04 08:51:39 +0800951static inline bool cpu_has_vmx_invvpid_single(void)
952{
953 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
954}
955
Gui Jianfengb9d762f2010-06-07 10:32:29 +0800956static inline bool cpu_has_vmx_invvpid_global(void)
957{
958 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
959}
960
Gui Jianfeng31299942010-03-15 17:29:09 +0800961static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800962{
Sheng Yang04547152009-04-01 15:52:31 +0800963 return vmcs_config.cpu_based_2nd_exec_ctrl &
964 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800965}
966
Gui Jianfeng31299942010-03-15 17:29:09 +0800967static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -0700968{
969 return vmcs_config.cpu_based_2nd_exec_ctrl &
970 SECONDARY_EXEC_UNRESTRICTED_GUEST;
971}
972
Gui Jianfeng31299942010-03-15 17:29:09 +0800973static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800974{
975 return vmcs_config.cpu_based_2nd_exec_ctrl &
976 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
977}
978
Gui Jianfeng31299942010-03-15 17:29:09 +0800979static inline bool vm_need_virtualize_apic_accesses(struct kvm *kvm)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800980{
Gui Jianfeng6d3e4352010-01-29 15:36:59 +0800981 return flexpriority_enabled && irqchip_in_kernel(kvm);
Sheng Yangf78e0e22007-10-29 09:40:42 +0800982}
983
Gui Jianfeng31299942010-03-15 17:29:09 +0800984static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +0800985{
Sheng Yang04547152009-04-01 15:52:31 +0800986 return vmcs_config.cpu_based_2nd_exec_ctrl &
987 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800988}
989
Gui Jianfeng31299942010-03-15 17:29:09 +0800990static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800991{
992 return vmcs_config.cpu_based_2nd_exec_ctrl &
993 SECONDARY_EXEC_RDTSCP;
994}
995
Mao, Junjiead756a12012-07-02 01:18:48 +0000996static inline bool cpu_has_vmx_invpcid(void)
997{
998 return vmcs_config.cpu_based_2nd_exec_ctrl &
999 SECONDARY_EXEC_ENABLE_INVPCID;
1000}
1001
Gui Jianfeng31299942010-03-15 17:29:09 +08001002static inline bool cpu_has_virtual_nmis(void)
Sheng Yangf08864b2008-05-15 18:23:25 +08001003{
1004 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
1005}
1006
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001007static inline bool cpu_has_vmx_wbinvd_exit(void)
1008{
1009 return vmcs_config.cpu_based_2nd_exec_ctrl &
1010 SECONDARY_EXEC_WBINVD_EXITING;
1011}
1012
Abel Gordonabc4fc52013-04-18 14:35:25 +03001013static inline bool cpu_has_vmx_shadow_vmcs(void)
1014{
1015 u64 vmx_msr;
1016 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1017 /* check if the cpu supports writing r/o exit information fields */
1018 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1019 return false;
1020
1021 return vmcs_config.cpu_based_2nd_exec_ctrl &
1022 SECONDARY_EXEC_SHADOW_VMCS;
1023}
1024
Sheng Yang04547152009-04-01 15:52:31 +08001025static inline bool report_flexpriority(void)
1026{
1027 return flexpriority_enabled;
1028}
1029
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001030static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1031{
1032 return vmcs12->cpu_based_vm_exec_control & bit;
1033}
1034
1035static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1036{
1037 return (vmcs12->cpu_based_vm_exec_control &
1038 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1039 (vmcs12->secondary_vm_exec_control & bit);
1040}
1041
Nadav Har'El644d7112011-05-25 23:12:35 +03001042static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12,
1043 struct kvm_vcpu *vcpu)
1044{
1045 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1046}
1047
1048static inline bool is_exception(u32 intr_info)
1049{
1050 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1051 == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
1052}
1053
1054static void nested_vmx_vmexit(struct kvm_vcpu *vcpu);
Nadav Har'El7c177932011-05-25 23:12:04 +03001055static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1056 struct vmcs12 *vmcs12,
1057 u32 reason, unsigned long qualification);
1058
Rusty Russell8b9cf982007-07-30 16:31:43 +10001059static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001060{
1061 int i;
1062
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001063 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001064 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001065 return i;
1066 return -1;
1067}
1068
Sheng Yang2384d2b2008-01-17 15:14:33 +08001069static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1070{
1071 struct {
1072 u64 vpid : 16;
1073 u64 rsvd : 48;
1074 u64 gva;
1075 } operand = { vpid, 0, gva };
1076
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001077 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001078 /* CF==1 or ZF==1 --> rc = -1 */
1079 "; ja 1f ; ud2 ; 1:"
1080 : : "a"(&operand), "c"(ext) : "cc", "memory");
1081}
1082
Sheng Yang14394422008-04-28 12:24:45 +08001083static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1084{
1085 struct {
1086 u64 eptp, gpa;
1087 } operand = {eptp, gpa};
1088
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001089 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001090 /* CF==1 or ZF==1 --> rc = -1 */
1091 "; ja 1f ; ud2 ; 1:\n"
1092 : : "a" (&operand), "c" (ext) : "cc", "memory");
1093}
1094
Avi Kivity26bb0982009-09-07 11:14:12 +03001095static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001096{
1097 int i;
1098
Rusty Russell8b9cf982007-07-30 16:31:43 +10001099 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001100 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001101 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001102 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001103}
1104
Avi Kivity6aa8b732006-12-10 02:21:36 -08001105static void vmcs_clear(struct vmcs *vmcs)
1106{
1107 u64 phys_addr = __pa(vmcs);
1108 u8 error;
1109
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001110 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001111 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001112 : "cc", "memory");
1113 if (error)
1114 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1115 vmcs, phys_addr);
1116}
1117
Nadav Har'Eld462b812011-05-24 15:26:10 +03001118static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1119{
1120 vmcs_clear(loaded_vmcs->vmcs);
1121 loaded_vmcs->cpu = -1;
1122 loaded_vmcs->launched = 0;
1123}
1124
Dongxiao Xu7725b892010-05-11 18:29:38 +08001125static void vmcs_load(struct vmcs *vmcs)
1126{
1127 u64 phys_addr = __pa(vmcs);
1128 u8 error;
1129
1130 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001131 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001132 : "cc", "memory");
1133 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001134 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001135 vmcs, phys_addr);
1136}
1137
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001138#ifdef CONFIG_KEXEC
1139/*
1140 * This bitmap is used to indicate whether the vmclear
1141 * operation is enabled on all cpus. All disabled by
1142 * default.
1143 */
1144static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1145
1146static inline void crash_enable_local_vmclear(int cpu)
1147{
1148 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1149}
1150
1151static inline void crash_disable_local_vmclear(int cpu)
1152{
1153 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1154}
1155
1156static inline int crash_local_vmclear_enabled(int cpu)
1157{
1158 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1159}
1160
1161static void crash_vmclear_local_loaded_vmcss(void)
1162{
1163 int cpu = raw_smp_processor_id();
1164 struct loaded_vmcs *v;
1165
1166 if (!crash_local_vmclear_enabled(cpu))
1167 return;
1168
1169 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1170 loaded_vmcss_on_cpu_link)
1171 vmcs_clear(v->vmcs);
1172}
1173#else
1174static inline void crash_enable_local_vmclear(int cpu) { }
1175static inline void crash_disable_local_vmclear(int cpu) { }
1176#endif /* CONFIG_KEXEC */
1177
Nadav Har'Eld462b812011-05-24 15:26:10 +03001178static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001179{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001180 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001181 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001182
Nadav Har'Eld462b812011-05-24 15:26:10 +03001183 if (loaded_vmcs->cpu != cpu)
1184 return; /* vcpu migration can race with cpu offline */
1185 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001186 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001187 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001188 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001189
1190 /*
1191 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1192 * is before setting loaded_vmcs->vcpu to -1 which is done in
1193 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1194 * then adds the vmcs into percpu list before it is deleted.
1195 */
1196 smp_wmb();
1197
Nadav Har'Eld462b812011-05-24 15:26:10 +03001198 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001199 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001200}
1201
Nadav Har'Eld462b812011-05-24 15:26:10 +03001202static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001203{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001204 int cpu = loaded_vmcs->cpu;
1205
1206 if (cpu != -1)
1207 smp_call_function_single(cpu,
1208 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001209}
1210
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001211static inline void vpid_sync_vcpu_single(struct vcpu_vmx *vmx)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001212{
1213 if (vmx->vpid == 0)
1214 return;
1215
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001216 if (cpu_has_vmx_invvpid_single())
1217 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001218}
1219
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001220static inline void vpid_sync_vcpu_global(void)
1221{
1222 if (cpu_has_vmx_invvpid_global())
1223 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1224}
1225
1226static inline void vpid_sync_context(struct vcpu_vmx *vmx)
1227{
1228 if (cpu_has_vmx_invvpid_single())
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001229 vpid_sync_vcpu_single(vmx);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001230 else
1231 vpid_sync_vcpu_global();
1232}
1233
Sheng Yang14394422008-04-28 12:24:45 +08001234static inline void ept_sync_global(void)
1235{
1236 if (cpu_has_vmx_invept_global())
1237 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1238}
1239
1240static inline void ept_sync_context(u64 eptp)
1241{
Avi Kivity089d0342009-03-23 18:26:32 +02001242 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001243 if (cpu_has_vmx_invept_context())
1244 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1245 else
1246 ept_sync_global();
1247 }
1248}
1249
Avi Kivity96304212011-05-15 10:13:13 -04001250static __always_inline unsigned long vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001251{
Avi Kivity5e520e62011-05-15 10:13:12 -04001252 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001253
Avi Kivity5e520e62011-05-15 10:13:12 -04001254 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1255 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001256 return value;
1257}
1258
Avi Kivity96304212011-05-15 10:13:13 -04001259static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001260{
1261 return vmcs_readl(field);
1262}
1263
Avi Kivity96304212011-05-15 10:13:13 -04001264static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001265{
1266 return vmcs_readl(field);
1267}
1268
Avi Kivity96304212011-05-15 10:13:13 -04001269static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001270{
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001271#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001272 return vmcs_readl(field);
1273#else
1274 return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
1275#endif
1276}
1277
Avi Kivitye52de1b2007-01-05 16:36:56 -08001278static noinline void vmwrite_error(unsigned long field, unsigned long value)
1279{
1280 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1281 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1282 dump_stack();
1283}
1284
Avi Kivity6aa8b732006-12-10 02:21:36 -08001285static void vmcs_writel(unsigned long field, unsigned long value)
1286{
1287 u8 error;
1288
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001289 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001290 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001291 if (unlikely(error))
1292 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001293}
1294
1295static void vmcs_write16(unsigned long field, u16 value)
1296{
1297 vmcs_writel(field, value);
1298}
1299
1300static void vmcs_write32(unsigned long field, u32 value)
1301{
1302 vmcs_writel(field, value);
1303}
1304
1305static void vmcs_write64(unsigned long field, u64 value)
1306{
Avi Kivity6aa8b732006-12-10 02:21:36 -08001307 vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001308#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001309 asm volatile ("");
1310 vmcs_writel(field+1, value >> 32);
1311#endif
1312}
1313
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001314static void vmcs_clear_bits(unsigned long field, u32 mask)
1315{
1316 vmcs_writel(field, vmcs_readl(field) & ~mask);
1317}
1318
1319static void vmcs_set_bits(unsigned long field, u32 mask)
1320{
1321 vmcs_writel(field, vmcs_readl(field) | mask);
1322}
1323
Avi Kivity2fb92db2011-04-27 19:42:18 +03001324static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1325{
1326 vmx->segment_cache.bitmask = 0;
1327}
1328
1329static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1330 unsigned field)
1331{
1332 bool ret;
1333 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1334
1335 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1336 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1337 vmx->segment_cache.bitmask = 0;
1338 }
1339 ret = vmx->segment_cache.bitmask & mask;
1340 vmx->segment_cache.bitmask |= mask;
1341 return ret;
1342}
1343
1344static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1345{
1346 u16 *p = &vmx->segment_cache.seg[seg].selector;
1347
1348 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1349 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1350 return *p;
1351}
1352
1353static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1354{
1355 ulong *p = &vmx->segment_cache.seg[seg].base;
1356
1357 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1358 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1359 return *p;
1360}
1361
1362static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1363{
1364 u32 *p = &vmx->segment_cache.seg[seg].limit;
1365
1366 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1367 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1368 return *p;
1369}
1370
1371static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1372{
1373 u32 *p = &vmx->segment_cache.seg[seg].ar;
1374
1375 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1376 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1377 return *p;
1378}
1379
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001380static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1381{
1382 u32 eb;
1383
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001384 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
1385 (1u << NM_VECTOR) | (1u << DB_VECTOR);
1386 if ((vcpu->guest_debug &
1387 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1388 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1389 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001390 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001391 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001392 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001393 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Avi Kivity02daab22009-12-30 12:40:26 +02001394 if (vcpu->fpu_active)
1395 eb &= ~(1u << NM_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001396
1397 /* When we are running a nested L2 guest and L1 specified for it a
1398 * certain exception bitmap, we must trap the same exceptions and pass
1399 * them to L1. When running L2, we will only handle the exceptions
1400 * specified above if L1 did not want them.
1401 */
1402 if (is_guest_mode(vcpu))
1403 eb |= get_vmcs12(vcpu)->exception_bitmap;
1404
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001405 vmcs_write32(EXCEPTION_BITMAP, eb);
1406}
1407
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001408static void clear_atomic_switch_msr_special(unsigned long entry,
1409 unsigned long exit)
1410{
1411 vmcs_clear_bits(VM_ENTRY_CONTROLS, entry);
1412 vmcs_clear_bits(VM_EXIT_CONTROLS, exit);
1413}
1414
Avi Kivity61d2ef22010-04-28 16:40:38 +03001415static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1416{
1417 unsigned i;
1418 struct msr_autoload *m = &vmx->msr_autoload;
1419
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001420 switch (msr) {
1421 case MSR_EFER:
1422 if (cpu_has_load_ia32_efer) {
1423 clear_atomic_switch_msr_special(VM_ENTRY_LOAD_IA32_EFER,
1424 VM_EXIT_LOAD_IA32_EFER);
1425 return;
1426 }
1427 break;
1428 case MSR_CORE_PERF_GLOBAL_CTRL:
1429 if (cpu_has_load_perf_global_ctrl) {
1430 clear_atomic_switch_msr_special(
1431 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1432 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1433 return;
1434 }
1435 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001436 }
1437
Avi Kivity61d2ef22010-04-28 16:40:38 +03001438 for (i = 0; i < m->nr; ++i)
1439 if (m->guest[i].index == msr)
1440 break;
1441
1442 if (i == m->nr)
1443 return;
1444 --m->nr;
1445 m->guest[i] = m->guest[m->nr];
1446 m->host[i] = m->host[m->nr];
1447 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1448 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1449}
1450
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001451static void add_atomic_switch_msr_special(unsigned long entry,
1452 unsigned long exit, unsigned long guest_val_vmcs,
1453 unsigned long host_val_vmcs, u64 guest_val, u64 host_val)
1454{
1455 vmcs_write64(guest_val_vmcs, guest_val);
1456 vmcs_write64(host_val_vmcs, host_val);
1457 vmcs_set_bits(VM_ENTRY_CONTROLS, entry);
1458 vmcs_set_bits(VM_EXIT_CONTROLS, exit);
1459}
1460
Avi Kivity61d2ef22010-04-28 16:40:38 +03001461static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1462 u64 guest_val, u64 host_val)
1463{
1464 unsigned i;
1465 struct msr_autoload *m = &vmx->msr_autoload;
1466
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001467 switch (msr) {
1468 case MSR_EFER:
1469 if (cpu_has_load_ia32_efer) {
1470 add_atomic_switch_msr_special(VM_ENTRY_LOAD_IA32_EFER,
1471 VM_EXIT_LOAD_IA32_EFER,
1472 GUEST_IA32_EFER,
1473 HOST_IA32_EFER,
1474 guest_val, host_val);
1475 return;
1476 }
1477 break;
1478 case MSR_CORE_PERF_GLOBAL_CTRL:
1479 if (cpu_has_load_perf_global_ctrl) {
1480 add_atomic_switch_msr_special(
1481 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1482 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1483 GUEST_IA32_PERF_GLOBAL_CTRL,
1484 HOST_IA32_PERF_GLOBAL_CTRL,
1485 guest_val, host_val);
1486 return;
1487 }
1488 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001489 }
1490
Avi Kivity61d2ef22010-04-28 16:40:38 +03001491 for (i = 0; i < m->nr; ++i)
1492 if (m->guest[i].index == msr)
1493 break;
1494
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001495 if (i == NR_AUTOLOAD_MSRS) {
1496 printk_once(KERN_WARNING"Not enough mst switch entries. "
1497 "Can't add msr %x\n", msr);
1498 return;
1499 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001500 ++m->nr;
1501 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1502 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1503 }
1504
1505 m->guest[i].index = msr;
1506 m->guest[i].value = guest_val;
1507 m->host[i].index = msr;
1508 m->host[i].value = host_val;
1509}
1510
Avi Kivity33ed6322007-05-02 16:54:03 +03001511static void reload_tss(void)
1512{
Avi Kivity33ed6322007-05-02 16:54:03 +03001513 /*
1514 * VT restores TR but not its size. Useless.
1515 */
Avi Kivityd3591922010-07-26 18:32:39 +03001516 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Avi Kivitya5f61302008-02-20 17:57:21 +02001517 struct desc_struct *descs;
Avi Kivity33ed6322007-05-02 16:54:03 +03001518
Avi Kivityd3591922010-07-26 18:32:39 +03001519 descs = (void *)gdt->address;
Avi Kivity33ed6322007-05-02 16:54:03 +03001520 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
1521 load_TR_desc();
Avi Kivity33ed6322007-05-02 16:54:03 +03001522}
1523
Avi Kivity92c0d902009-10-29 11:00:16 +02001524static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03001525{
Roel Kluin3a34a882009-08-04 02:08:45 -07001526 u64 guest_efer;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001527 u64 ignore_bits;
Eddie Dong2cc51562007-05-21 07:28:09 +03001528
Avi Kivityf6801df2010-01-21 15:31:50 +02001529 guest_efer = vmx->vcpu.arch.efer;
Roel Kluin3a34a882009-08-04 02:08:45 -07001530
Avi Kivity51c6cf62007-08-29 03:48:05 +03001531 /*
Guo Chao0fa06072012-06-28 15:16:19 +08001532 * NX is emulated; LMA and LME handled by hardware; SCE meaningless
Avi Kivity51c6cf62007-08-29 03:48:05 +03001533 * outside long mode
1534 */
1535 ignore_bits = EFER_NX | EFER_SCE;
1536#ifdef CONFIG_X86_64
1537 ignore_bits |= EFER_LMA | EFER_LME;
1538 /* SCE is meaningful only in long mode on Intel */
1539 if (guest_efer & EFER_LMA)
1540 ignore_bits &= ~(u64)EFER_SCE;
1541#endif
Avi Kivity51c6cf62007-08-29 03:48:05 +03001542 guest_efer &= ~ignore_bits;
1543 guest_efer |= host_efer & ignore_bits;
Avi Kivity26bb0982009-09-07 11:14:12 +03001544 vmx->guest_msrs[efer_offset].data = guest_efer;
Avi Kivityd5696722009-12-02 12:28:47 +02001545 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03001546
1547 clear_atomic_switch_msr(vmx, MSR_EFER);
1548 /* On ept, can't emulate nx, and must switch nx atomically */
1549 if (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX)) {
1550 guest_efer = vmx->vcpu.arch.efer;
1551 if (!(guest_efer & EFER_LMA))
1552 guest_efer &= ~EFER_LME;
1553 add_atomic_switch_msr(vmx, MSR_EFER, guest_efer, host_efer);
1554 return false;
1555 }
1556
Avi Kivity26bb0982009-09-07 11:14:12 +03001557 return true;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001558}
1559
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001560static unsigned long segment_base(u16 selector)
1561{
Avi Kivityd3591922010-07-26 18:32:39 +03001562 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001563 struct desc_struct *d;
1564 unsigned long table_base;
1565 unsigned long v;
1566
1567 if (!(selector & ~3))
1568 return 0;
1569
Avi Kivityd3591922010-07-26 18:32:39 +03001570 table_base = gdt->address;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001571
1572 if (selector & 4) { /* from ldt */
1573 u16 ldt_selector = kvm_read_ldt();
1574
1575 if (!(ldt_selector & ~3))
1576 return 0;
1577
1578 table_base = segment_base(ldt_selector);
1579 }
1580 d = (struct desc_struct *)(table_base + (selector & ~7));
1581 v = get_desc_base(d);
1582#ifdef CONFIG_X86_64
1583 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
1584 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
1585#endif
1586 return v;
1587}
1588
1589static inline unsigned long kvm_read_tr_base(void)
1590{
1591 u16 tr;
1592 asm("str %0" : "=g"(tr));
1593 return segment_base(tr);
1594}
1595
Avi Kivity04d2cc72007-09-10 18:10:54 +03001596static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001597{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001598 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001599 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001600
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001601 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001602 return;
1603
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001604 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001605 /*
1606 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1607 * allow segment selectors with cpl > 0 or ti == 1.
1608 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001609 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02001610 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02001611 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001612 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001613 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001614 vmx->host_state.fs_reload_needed = 0;
1615 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03001616 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001617 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001618 }
Avi Kivity9581d442010-10-19 16:46:55 +02001619 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001620 if (!(vmx->host_state.gs_sel & 7))
1621 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001622 else {
1623 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001624 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001625 }
1626
1627#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03001628 savesegment(ds, vmx->host_state.ds_sel);
1629 savesegment(es, vmx->host_state.es_sel);
1630#endif
1631
1632#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03001633 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
1634 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
1635#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001636 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
1637 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03001638#endif
Avi Kivity707c0872007-05-02 17:33:43 +03001639
1640#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001641 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
1642 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03001643 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03001644#endif
Avi Kivity26bb0982009-09-07 11:14:12 +03001645 for (i = 0; i < vmx->save_nmsrs; ++i)
1646 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02001647 vmx->guest_msrs[i].data,
1648 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03001649}
1650
Avi Kivitya9b21b62008-06-24 11:48:49 +03001651static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001652{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001653 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001654 return;
1655
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001656 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001657 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02001658#ifdef CONFIG_X86_64
1659 if (is_long_mode(&vmx->vcpu))
1660 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1661#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001662 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001663 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001664#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02001665 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001666#else
1667 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001668#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001669 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02001670 if (vmx->host_state.fs_reload_needed)
1671 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001672#ifdef CONFIG_X86_64
1673 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
1674 loadsegment(ds, vmx->host_state.ds_sel);
1675 loadsegment(es, vmx->host_state.es_sel);
1676 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001677#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001678 reload_tss();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001679#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001680 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001681#endif
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07001682 /*
1683 * If the FPU is not active (through the host task or
1684 * the guest vcpu), then restore the cr0.TS bit.
1685 */
1686 if (!user_has_fpu() && !vmx->vcpu.guest_fpu_loaded)
1687 stts();
Avi Kivity3444d7d2010-07-26 18:32:38 +03001688 load_gdt(&__get_cpu_var(host_gdt));
Avi Kivity33ed6322007-05-02 16:54:03 +03001689}
1690
Avi Kivitya9b21b62008-06-24 11:48:49 +03001691static void vmx_load_host_state(struct vcpu_vmx *vmx)
1692{
1693 preempt_disable();
1694 __vmx_load_host_state(vmx);
1695 preempt_enable();
1696}
1697
Avi Kivity6aa8b732006-12-10 02:21:36 -08001698/*
1699 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1700 * vcpu mutex is already taken.
1701 */
Avi Kivity15ad7142007-07-11 18:17:21 +03001702static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001703{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001704 struct vcpu_vmx *vmx = to_vmx(vcpu);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001705 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001706
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001707 if (!vmm_exclusive)
1708 kvm_cpu_vmxon(phys_addr);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001709 else if (vmx->loaded_vmcs->cpu != cpu)
1710 loaded_vmcs_clear(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001711
Nadav Har'Eld462b812011-05-24 15:26:10 +03001712 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
1713 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1714 vmcs_load(vmx->loaded_vmcs->vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001715 }
1716
Nadav Har'Eld462b812011-05-24 15:26:10 +03001717 if (vmx->loaded_vmcs->cpu != cpu) {
Avi Kivityd3591922010-07-26 18:32:39 +03001718 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001719 unsigned long sysenter_esp;
1720
Avi Kivitya8eeb042010-05-10 12:34:53 +03001721 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001722 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001723 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001724
1725 /*
1726 * Read loaded_vmcs->cpu should be before fetching
1727 * loaded_vmcs->loaded_vmcss_on_cpu_link.
1728 * See the comments in __loaded_vmcs_clear().
1729 */
1730 smp_rmb();
1731
Nadav Har'Eld462b812011-05-24 15:26:10 +03001732 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1733 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001734 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001735 local_irq_enable();
1736
Avi Kivity6aa8b732006-12-10 02:21:36 -08001737 /*
1738 * Linux uses per-cpu TSS and GDT, so set these when switching
1739 * processors.
1740 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001741 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
Avi Kivityd3591922010-07-26 18:32:39 +03001742 vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001743
1744 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1745 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Nadav Har'Eld462b812011-05-24 15:26:10 +03001746 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001747 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001748}
1749
1750static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
1751{
Avi Kivitya9b21b62008-06-24 11:48:49 +03001752 __vmx_load_host_state(to_vmx(vcpu));
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001753 if (!vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03001754 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
1755 vcpu->cpu = -1;
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001756 kvm_cpu_vmxoff();
1757 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001758}
1759
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001760static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
1761{
Avi Kivity81231c62010-01-24 16:26:40 +02001762 ulong cr0;
1763
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001764 if (vcpu->fpu_active)
1765 return;
1766 vcpu->fpu_active = 1;
Avi Kivity81231c62010-01-24 16:26:40 +02001767 cr0 = vmcs_readl(GUEST_CR0);
1768 cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
1769 cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
1770 vmcs_writel(GUEST_CR0, cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001771 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02001772 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001773 if (is_guest_mode(vcpu))
1774 vcpu->arch.cr0_guest_owned_bits &=
1775 ~get_vmcs12(vcpu)->cr0_guest_host_mask;
Avi Kivityedcafe32009-12-30 18:07:40 +02001776 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001777}
1778
Avi Kivityedcafe32009-12-30 18:07:40 +02001779static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
1780
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001781/*
1782 * Return the cr0 value that a nested guest would read. This is a combination
1783 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
1784 * its hypervisor (cr0_read_shadow).
1785 */
1786static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
1787{
1788 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
1789 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
1790}
1791static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
1792{
1793 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
1794 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
1795}
1796
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001797static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
1798{
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001799 /* Note that there is no vcpu->fpu_active = 0 here. The caller must
1800 * set this *before* calling this function.
1801 */
Avi Kivityedcafe32009-12-30 18:07:40 +02001802 vmx_decache_cr0_guest_bits(vcpu);
Avi Kivity81231c62010-01-24 16:26:40 +02001803 vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001804 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02001805 vcpu->arch.cr0_guest_owned_bits = 0;
1806 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001807 if (is_guest_mode(vcpu)) {
1808 /*
1809 * L1's specified read shadow might not contain the TS bit,
1810 * so now that we turned on shadowing of this bit, we need to
1811 * set this bit of the shadow. Like in nested_vmx_run we need
1812 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
1813 * up-to-date here because we just decached cr0.TS (and we'll
1814 * only update vmcs12->guest_cr0 on nested exit).
1815 */
1816 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1817 vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
1818 (vcpu->arch.cr0 & X86_CR0_TS);
1819 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
1820 } else
1821 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001822}
1823
Avi Kivity6aa8b732006-12-10 02:21:36 -08001824static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
1825{
Avi Kivity78ac8b42010-04-08 18:19:35 +03001826 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001827
Avi Kivity6de12732011-03-07 12:51:22 +02001828 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
1829 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1830 rflags = vmcs_readl(GUEST_RFLAGS);
1831 if (to_vmx(vcpu)->rmode.vm86_active) {
1832 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
1833 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
1834 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1835 }
1836 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001837 }
Avi Kivity6de12732011-03-07 12:51:22 +02001838 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001839}
1840
1841static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
1842{
Avi Kivity6de12732011-03-07 12:51:22 +02001843 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1844 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001845 if (to_vmx(vcpu)->rmode.vm86_active) {
1846 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001847 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001848 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001849 vmcs_writel(GUEST_RFLAGS, rflags);
1850}
1851
Glauber Costa2809f5d2009-05-12 16:21:05 -04001852static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
1853{
1854 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1855 int ret = 0;
1856
1857 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001858 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001859 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001860 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001861
1862 return ret & mask;
1863}
1864
1865static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
1866{
1867 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1868 u32 interruptibility = interruptibility_old;
1869
1870 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1871
Jan Kiszka48005f62010-02-19 19:38:07 +01001872 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001873 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001874 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001875 interruptibility |= GUEST_INTR_STATE_STI;
1876
1877 if ((interruptibility != interruptibility_old))
1878 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1879}
1880
Avi Kivity6aa8b732006-12-10 02:21:36 -08001881static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
1882{
1883 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001884
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001885 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001886 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001887 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001888
Glauber Costa2809f5d2009-05-12 16:21:05 -04001889 /* skipping an emulated instruction also counts */
1890 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001891}
1892
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001893/*
1894 * KVM wants to inject page-faults which it got to the guest. This function
1895 * checks whether in a nested guest, we need to inject them to L1 or L2.
1896 * This function assumes it is called with the exit reason in vmcs02 being
1897 * a #PF exception (this is the only case in which KVM injects a #PF when L2
1898 * is running).
1899 */
1900static int nested_pf_handled(struct kvm_vcpu *vcpu)
1901{
1902 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1903
1904 /* TODO: also check PFEC_MATCH/MASK, not just EB.PF. */
Nadav Har'El95871902012-03-06 16:39:22 +02001905 if (!(vmcs12->exception_bitmap & (1u << PF_VECTOR)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001906 return 0;
1907
1908 nested_vmx_vmexit(vcpu);
1909 return 1;
1910}
1911
Avi Kivity298101d2007-11-25 13:41:11 +02001912static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02001913 bool has_error_code, u32 error_code,
1914 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02001915{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001916 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001917 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001918
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001919 if (nr == PF_VECTOR && is_guest_mode(vcpu) &&
Jan Kiszka5a2892c2013-04-28 09:24:41 +02001920 !vmx->nested.nested_run_pending && nested_pf_handled(vcpu))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001921 return;
1922
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001923 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001924 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001925 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
1926 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001927
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001928 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05001929 int inc_eip = 0;
1930 if (kvm_exception_is_soft(nr))
1931 inc_eip = vcpu->arch.event_exit_inst_len;
1932 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02001933 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001934 return;
1935 }
1936
Gleb Natapov66fd3f72009-05-11 13:35:50 +03001937 if (kvm_exception_is_soft(nr)) {
1938 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
1939 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001940 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
1941 } else
1942 intr_info |= INTR_TYPE_HARD_EXCEPTION;
1943
1944 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02001945}
1946
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001947static bool vmx_rdtscp_supported(void)
1948{
1949 return cpu_has_vmx_rdtscp();
1950}
1951
Mao, Junjiead756a12012-07-02 01:18:48 +00001952static bool vmx_invpcid_supported(void)
1953{
1954 return cpu_has_vmx_invpcid() && enable_ept;
1955}
1956
Avi Kivity6aa8b732006-12-10 02:21:36 -08001957/*
Eddie Donga75beee2007-05-17 18:55:15 +03001958 * Swap MSR entry in host/guest MSR entry array.
1959 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001960static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03001961{
Avi Kivity26bb0982009-09-07 11:14:12 +03001962 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001963
1964 tmp = vmx->guest_msrs[to];
1965 vmx->guest_msrs[to] = vmx->guest_msrs[from];
1966 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03001967}
1968
Yang Zhang8d146952013-01-25 10:18:50 +08001969static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
1970{
1971 unsigned long *msr_bitmap;
1972
1973 if (irqchip_in_kernel(vcpu->kvm) && apic_x2apic_mode(vcpu->arch.apic)) {
1974 if (is_long_mode(vcpu))
1975 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
1976 else
1977 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
1978 } else {
1979 if (is_long_mode(vcpu))
1980 msr_bitmap = vmx_msr_bitmap_longmode;
1981 else
1982 msr_bitmap = vmx_msr_bitmap_legacy;
1983 }
1984
1985 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
1986}
1987
Eddie Donga75beee2007-05-17 18:55:15 +03001988/*
Avi Kivitye38aea32007-04-19 13:22:48 +03001989 * Set up the vmcs to automatically save and restore system
1990 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
1991 * mode, as fiddling with msrs is very expensive.
1992 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001993static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03001994{
Avi Kivity26bb0982009-09-07 11:14:12 +03001995 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03001996
Eddie Donga75beee2007-05-17 18:55:15 +03001997 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001998#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10001999 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002000 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002001 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002002 move_msr_up(vmx, index, save_nmsrs++);
2003 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002004 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002005 move_msr_up(vmx, index, save_nmsrs++);
2006 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002007 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002008 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002009 index = __find_msr_index(vmx, MSR_TSC_AUX);
2010 if (index >= 0 && vmx->rdtscp_enabled)
2011 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002012 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002013 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002014 * if efer.sce is enabled.
2015 */
Brian Gerst8c065852010-07-17 09:03:26 -04002016 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002017 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002018 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002019 }
Eddie Donga75beee2007-05-17 18:55:15 +03002020#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002021 index = __find_msr_index(vmx, MSR_EFER);
2022 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002023 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002024
Avi Kivity26bb0982009-09-07 11:14:12 +03002025 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002026
Yang Zhang8d146952013-01-25 10:18:50 +08002027 if (cpu_has_vmx_msr_bitmap())
2028 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002029}
2030
2031/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002032 * reads and returns guest's timestamp counter "register"
2033 * guest_tsc = host_tsc + tsc_offset -- 21.3
2034 */
2035static u64 guest_read_tsc(void)
2036{
2037 u64 host_tsc, tsc_offset;
2038
2039 rdtscll(host_tsc);
2040 tsc_offset = vmcs_read64(TSC_OFFSET);
2041 return host_tsc + tsc_offset;
2042}
2043
2044/*
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002045 * Like guest_read_tsc, but always returns L1's notion of the timestamp
2046 * counter, even if a nested guest (L2) is currently running.
2047 */
Marcelo Tosatti886b4702012-11-27 23:28:58 -02002048u64 vmx_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002049{
Marcelo Tosatti886b4702012-11-27 23:28:58 -02002050 u64 tsc_offset;
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002051
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002052 tsc_offset = is_guest_mode(vcpu) ?
2053 to_vmx(vcpu)->nested.vmcs01_tsc_offset :
2054 vmcs_read64(TSC_OFFSET);
2055 return host_tsc + tsc_offset;
2056}
2057
2058/*
Zachary Amsdencc578282012-02-03 15:43:50 -02002059 * Engage any workarounds for mis-matched TSC rates. Currently limited to
2060 * software catchup for faster rates on slower CPUs.
Joerg Roedel4051b182011-03-25 09:44:49 +01002061 */
Zachary Amsdencc578282012-02-03 15:43:50 -02002062static void vmx_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
Joerg Roedel4051b182011-03-25 09:44:49 +01002063{
Zachary Amsdencc578282012-02-03 15:43:50 -02002064 if (!scale)
2065 return;
2066
2067 if (user_tsc_khz > tsc_khz) {
2068 vcpu->arch.tsc_catchup = 1;
2069 vcpu->arch.tsc_always_catchup = 1;
2070 } else
2071 WARN(1, "user requested TSC rate below hardware speed\n");
Joerg Roedel4051b182011-03-25 09:44:49 +01002072}
2073
Will Auldba904632012-11-29 12:42:50 -08002074static u64 vmx_read_tsc_offset(struct kvm_vcpu *vcpu)
2075{
2076 return vmcs_read64(TSC_OFFSET);
2077}
2078
Joerg Roedel4051b182011-03-25 09:44:49 +01002079/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002080 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002081 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002082static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002083{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002084 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002085 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002086 * We're here if L1 chose not to trap WRMSR to TSC. According
2087 * to the spec, this should set L1's TSC; The offset that L1
2088 * set for L2 remains unchanged, and still needs to be added
2089 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002090 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002091 struct vmcs12 *vmcs12;
2092 to_vmx(vcpu)->nested.vmcs01_tsc_offset = offset;
2093 /* recalculate vmcs02.TSC_OFFSET: */
2094 vmcs12 = get_vmcs12(vcpu);
2095 vmcs_write64(TSC_OFFSET, offset +
2096 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2097 vmcs12->tsc_offset : 0));
2098 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002099 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2100 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002101 vmcs_write64(TSC_OFFSET, offset);
2102 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002103}
2104
Marcelo Tosattif1e2b262012-02-03 15:43:55 -02002105static void vmx_adjust_tsc_offset(struct kvm_vcpu *vcpu, s64 adjustment, bool host)
Zachary Amsdene48672f2010-08-19 22:07:23 -10002106{
2107 u64 offset = vmcs_read64(TSC_OFFSET);
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002108
Zachary Amsdene48672f2010-08-19 22:07:23 -10002109 vmcs_write64(TSC_OFFSET, offset + adjustment);
Nadav Har'El79918252011-05-25 23:15:39 +03002110 if (is_guest_mode(vcpu)) {
2111 /* Even when running L2, the adjustment needs to apply to L1 */
2112 to_vmx(vcpu)->nested.vmcs01_tsc_offset += adjustment;
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002113 } else
2114 trace_kvm_write_tsc_offset(vcpu->vcpu_id, offset,
2115 offset + adjustment);
Zachary Amsdene48672f2010-08-19 22:07:23 -10002116}
2117
Joerg Roedel857e4092011-03-25 09:44:50 +01002118static u64 vmx_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
2119{
2120 return target_tsc - native_read_tsc();
2121}
2122
Nadav Har'El801d3422011-05-25 23:02:23 +03002123static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
2124{
2125 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
2126 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
2127}
2128
2129/*
2130 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2131 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2132 * all guests if the "nested" module option is off, and can also be disabled
2133 * for a single guest by disabling its VMX cpuid bit.
2134 */
2135static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2136{
2137 return nested && guest_cpuid_has_vmx(vcpu);
2138}
2139
Avi Kivity6aa8b732006-12-10 02:21:36 -08002140/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002141 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2142 * returned for the various VMX controls MSRs when nested VMX is enabled.
2143 * The same values should also be used to verify that vmcs12 control fields are
2144 * valid during nested entry from L1 to L2.
2145 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2146 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2147 * bit in the high half is on if the corresponding bit in the control field
2148 * may be on. See also vmx_control_verify().
2149 * TODO: allow these variables to be modified (downgraded) by module options
2150 * or other means.
2151 */
2152static u32 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high;
2153static u32 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high;
2154static u32 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high;
2155static u32 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high;
2156static u32 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002157static u32 nested_vmx_misc_low, nested_vmx_misc_high;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002158static __init void nested_vmx_setup_ctls_msrs(void)
2159{
2160 /*
2161 * Note that as a general rule, the high half of the MSRs (bits in
2162 * the control fields which may be 1) should be initialized by the
2163 * intersection of the underlying hardware's MSR (i.e., features which
2164 * can be supported) and the list of features we want to expose -
2165 * because they are known to be properly supported in our code.
2166 * Also, usually, the low half of the MSRs (bits which must be 1) can
2167 * be set to 0, meaning that L1 may turn off any of these bits. The
2168 * reason is that if one of these bits is necessary, it will appear
2169 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2170 * fields of vmcs01 and vmcs02, will turn these bits off - and
2171 * nested_vmx_exit_handled() will not pass related exits to L1.
2172 * These rules have exceptions below.
2173 */
2174
2175 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002176 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
2177 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002178 /*
2179 * According to the Intel spec, if bit 55 of VMX_BASIC is off (as it is
2180 * in our case), bits 1, 2 and 4 (i.e., 0x16) must be 1 in this MSR.
2181 */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002182 nested_vmx_pinbased_ctls_low |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2183 nested_vmx_pinbased_ctls_high &= PIN_BASED_EXT_INTR_MASK |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002184 PIN_BASED_NMI_EXITING | PIN_BASED_VIRTUAL_NMIS |
2185 PIN_BASED_VMX_PREEMPTION_TIMER;
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002186 nested_vmx_pinbased_ctls_high |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002187
Jan Kiszka33fb20c2013-03-06 15:44:03 +01002188 /*
2189 * Exit controls
2190 * If bit 55 of VMX_BASIC is off, bits 0-8 and 10, 11, 13, 14, 16 and
2191 * 17 must be 1.
2192 */
2193 nested_vmx_exit_ctls_low = VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb6f12502011-05-25 23:13:06 +03002194 /* Note that guest use of VM_EXIT_ACK_INTR_ON_EXIT is not supported. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002195#ifdef CONFIG_X86_64
2196 nested_vmx_exit_ctls_high = VM_EXIT_HOST_ADDR_SPACE_SIZE;
2197#else
2198 nested_vmx_exit_ctls_high = 0;
2199#endif
Jan Kiszka33fb20c2013-03-06 15:44:03 +01002200 nested_vmx_exit_ctls_high |= VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002201
2202 /* entry controls */
2203 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
2204 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high);
Jan Kiszka33fb20c2013-03-06 15:44:03 +01002205 /* If bit 55 of VMX_BASIC is off, bits 0-8 and 12 must be 1. */
2206 nested_vmx_entry_ctls_low = VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002207 nested_vmx_entry_ctls_high &=
2208 VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_IA32E_MODE;
Jan Kiszka33fb20c2013-03-06 15:44:03 +01002209 nested_vmx_entry_ctls_high |= VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002210
2211 /* cpu-based controls */
2212 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
2213 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high);
2214 nested_vmx_procbased_ctls_low = 0;
2215 nested_vmx_procbased_ctls_high &=
2216 CPU_BASED_VIRTUAL_INTR_PENDING | CPU_BASED_USE_TSC_OFFSETING |
2217 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2218 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2219 CPU_BASED_CR3_STORE_EXITING |
2220#ifdef CONFIG_X86_64
2221 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2222#endif
2223 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
2224 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_EXITING |
Avi Kivitydbcb4e72012-08-13 15:38:22 +03002225 CPU_BASED_RDPMC_EXITING | CPU_BASED_RDTSC_EXITING |
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002226 CPU_BASED_PAUSE_EXITING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002227 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
2228 /*
2229 * We can allow some features even when not supported by the
2230 * hardware. For example, L1 can specify an MSR bitmap - and we
2231 * can use it to avoid exits to L1 - even when L0 runs L2
2232 * without MSR bitmaps.
2233 */
2234 nested_vmx_procbased_ctls_high |= CPU_BASED_USE_MSR_BITMAPS;
2235
2236 /* secondary cpu-based controls */
2237 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
2238 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high);
2239 nested_vmx_secondary_ctls_low = 0;
2240 nested_vmx_secondary_ctls_high &=
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002241 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
2242 SECONDARY_EXEC_WBINVD_EXITING;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002243
2244 /* miscellaneous data */
2245 rdmsr(MSR_IA32_VMX_MISC, nested_vmx_misc_low, nested_vmx_misc_high);
Jan Kiszka0238ea92013-03-13 11:31:24 +01002246 nested_vmx_misc_low &= VMX_MISC_PREEMPTION_TIMER_RATE_MASK |
2247 VMX_MISC_SAVE_EFER_LMA;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002248 nested_vmx_misc_high = 0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002249}
2250
2251static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2252{
2253 /*
2254 * Bits 0 in high must be 0, and bits 1 in low must be 1.
2255 */
2256 return ((control & high) | low) == control;
2257}
2258
2259static inline u64 vmx_control_msr(u32 low, u32 high)
2260{
2261 return low | ((u64)high << 32);
2262}
2263
2264/*
2265 * If we allow our guest to use VMX instructions (i.e., nested VMX), we should
2266 * also let it use VMX-specific MSRs.
2267 * vmx_get_vmx_msr() and vmx_set_vmx_msr() return 1 when we handled a
2268 * VMX-specific MSR, or 0 when we haven't (and the caller should handle it
2269 * like all other MSRs).
2270 */
2271static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2272{
2273 if (!nested_vmx_allowed(vcpu) && msr_index >= MSR_IA32_VMX_BASIC &&
2274 msr_index <= MSR_IA32_VMX_TRUE_ENTRY_CTLS) {
2275 /*
2276 * According to the spec, processors which do not support VMX
2277 * should throw a #GP(0) when VMX capability MSRs are read.
2278 */
2279 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
2280 return 1;
2281 }
2282
2283 switch (msr_index) {
2284 case MSR_IA32_FEATURE_CONTROL:
2285 *pdata = 0;
2286 break;
2287 case MSR_IA32_VMX_BASIC:
2288 /*
2289 * This MSR reports some information about VMX support. We
2290 * should return information about the VMX we emulate for the
2291 * guest, and the VMCS structure we give it - not about the
2292 * VMX support of the underlying hardware.
2293 */
2294 *pdata = VMCS12_REVISION |
2295 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2296 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2297 break;
2298 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2299 case MSR_IA32_VMX_PINBASED_CTLS:
2300 *pdata = vmx_control_msr(nested_vmx_pinbased_ctls_low,
2301 nested_vmx_pinbased_ctls_high);
2302 break;
2303 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
2304 case MSR_IA32_VMX_PROCBASED_CTLS:
2305 *pdata = vmx_control_msr(nested_vmx_procbased_ctls_low,
2306 nested_vmx_procbased_ctls_high);
2307 break;
2308 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
2309 case MSR_IA32_VMX_EXIT_CTLS:
2310 *pdata = vmx_control_msr(nested_vmx_exit_ctls_low,
2311 nested_vmx_exit_ctls_high);
2312 break;
2313 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
2314 case MSR_IA32_VMX_ENTRY_CTLS:
2315 *pdata = vmx_control_msr(nested_vmx_entry_ctls_low,
2316 nested_vmx_entry_ctls_high);
2317 break;
2318 case MSR_IA32_VMX_MISC:
Jan Kiszkac18911a2013-03-13 16:06:41 +01002319 *pdata = vmx_control_msr(nested_vmx_misc_low,
2320 nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002321 break;
2322 /*
2323 * These MSRs specify bits which the guest must keep fixed (on or off)
2324 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2325 * We picked the standard core2 setting.
2326 */
2327#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2328#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2329 case MSR_IA32_VMX_CR0_FIXED0:
2330 *pdata = VMXON_CR0_ALWAYSON;
2331 break;
2332 case MSR_IA32_VMX_CR0_FIXED1:
2333 *pdata = -1ULL;
2334 break;
2335 case MSR_IA32_VMX_CR4_FIXED0:
2336 *pdata = VMXON_CR4_ALWAYSON;
2337 break;
2338 case MSR_IA32_VMX_CR4_FIXED1:
2339 *pdata = -1ULL;
2340 break;
2341 case MSR_IA32_VMX_VMCS_ENUM:
2342 *pdata = 0x1f;
2343 break;
2344 case MSR_IA32_VMX_PROCBASED_CTLS2:
2345 *pdata = vmx_control_msr(nested_vmx_secondary_ctls_low,
2346 nested_vmx_secondary_ctls_high);
2347 break;
2348 case MSR_IA32_VMX_EPT_VPID_CAP:
2349 /* Currently, no nested ept or nested vpid */
2350 *pdata = 0;
2351 break;
2352 default:
2353 return 0;
2354 }
2355
2356 return 1;
2357}
2358
2359static int vmx_set_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
2360{
2361 if (!nested_vmx_allowed(vcpu))
2362 return 0;
2363
2364 if (msr_index == MSR_IA32_FEATURE_CONTROL)
2365 /* TODO: the right thing. */
2366 return 1;
2367 /*
2368 * No need to treat VMX capability MSRs specially: If we don't handle
2369 * them, handle_wrmsr will #GP(0), which is correct (they are readonly)
2370 */
2371 return 0;
2372}
2373
2374/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002375 * Reads an msr value (of 'msr_index') into 'pdata'.
2376 * Returns 0 on success, non-0 otherwise.
2377 * Assumes vcpu_load() was already called.
2378 */
2379static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2380{
2381 u64 data;
Avi Kivity26bb0982009-09-07 11:14:12 +03002382 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002383
2384 if (!pdata) {
2385 printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
2386 return -EINVAL;
2387 }
2388
2389 switch (msr_index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002390#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002391 case MSR_FS_BASE:
2392 data = vmcs_readl(GUEST_FS_BASE);
2393 break;
2394 case MSR_GS_BASE:
2395 data = vmcs_readl(GUEST_GS_BASE);
2396 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002397 case MSR_KERNEL_GS_BASE:
2398 vmx_load_host_state(to_vmx(vcpu));
2399 data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
2400 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03002401#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08002402 case MSR_EFER:
Avi Kivity3bab1f52006-12-29 16:49:48 -08002403 return kvm_get_msr_common(vcpu, msr_index, pdata);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302404 case MSR_IA32_TSC:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002405 data = guest_read_tsc();
2406 break;
2407 case MSR_IA32_SYSENTER_CS:
2408 data = vmcs_read32(GUEST_SYSENTER_CS);
2409 break;
2410 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002411 data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002412 break;
2413 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002414 data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002415 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002416 case MSR_TSC_AUX:
2417 if (!to_vmx(vcpu)->rdtscp_enabled)
2418 return 1;
2419 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002420 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002421 if (vmx_get_vmx_msr(vcpu, msr_index, pdata))
2422 return 0;
Rusty Russell8b9cf982007-07-30 16:31:43 +10002423 msr = find_msr_entry(to_vmx(vcpu), msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002424 if (msr) {
2425 data = msr->data;
2426 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002427 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002428 return kvm_get_msr_common(vcpu, msr_index, pdata);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002429 }
2430
2431 *pdata = data;
2432 return 0;
2433}
2434
2435/*
2436 * Writes msr value into into the appropriate "register".
2437 * Returns 0 on success, non-0 otherwise.
2438 * Assumes vcpu_load() was already called.
2439 */
Will Auld8fe8ab42012-11-29 12:42:12 -08002440static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002441{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002442 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002443 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03002444 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08002445 u32 msr_index = msr_info->index;
2446 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03002447
Avi Kivity6aa8b732006-12-10 02:21:36 -08002448 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08002449 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08002450 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03002451 break;
Avi Kivity16175a72009-03-23 22:13:44 +02002452#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002453 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002454 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002455 vmcs_writel(GUEST_FS_BASE, data);
2456 break;
2457 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002458 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002459 vmcs_writel(GUEST_GS_BASE, data);
2460 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002461 case MSR_KERNEL_GS_BASE:
2462 vmx_load_host_state(vmx);
2463 vmx->msr_guest_kernel_gs_base = data;
2464 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002465#endif
2466 case MSR_IA32_SYSENTER_CS:
2467 vmcs_write32(GUEST_SYSENTER_CS, data);
2468 break;
2469 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002470 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002471 break;
2472 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002473 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002474 break;
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302475 case MSR_IA32_TSC:
Will Auld8fe8ab42012-11-29 12:42:12 -08002476 kvm_write_tsc(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002477 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002478 case MSR_IA32_CR_PAT:
2479 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
2480 vmcs_write64(GUEST_IA32_PAT, data);
2481 vcpu->arch.pat = data;
2482 break;
2483 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002484 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002485 break;
Will Auldba904632012-11-29 12:42:50 -08002486 case MSR_IA32_TSC_ADJUST:
2487 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002488 break;
2489 case MSR_TSC_AUX:
2490 if (!vmx->rdtscp_enabled)
2491 return 1;
2492 /* Check reserved bit, higher 32 bits should be zero */
2493 if ((data >> 32) != 0)
2494 return 1;
2495 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002496 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002497 if (vmx_set_vmx_msr(vcpu, msr_index, data))
2498 break;
Rusty Russell8b9cf982007-07-30 16:31:43 +10002499 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002500 if (msr) {
2501 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002502 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
2503 preempt_disable();
Avi Kivity9ee73972012-03-06 14:16:33 +02002504 kvm_set_shared_msr(msr->index, msr->data,
2505 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03002506 preempt_enable();
2507 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002508 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002509 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002510 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002511 }
2512
Eddie Dong2cc51562007-05-21 07:28:09 +03002513 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002514}
2515
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002516static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002517{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002518 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
2519 switch (reg) {
2520 case VCPU_REGS_RSP:
2521 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2522 break;
2523 case VCPU_REGS_RIP:
2524 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2525 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03002526 case VCPU_EXREG_PDPTR:
2527 if (enable_ept)
2528 ept_save_pdptrs(vcpu);
2529 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002530 default:
2531 break;
2532 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002533}
2534
Avi Kivity6aa8b732006-12-10 02:21:36 -08002535static __init int cpu_has_kvm_support(void)
2536{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002537 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002538}
2539
2540static __init int vmx_disabled_by_bios(void)
2541{
2542 u64 msr;
2543
2544 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04002545 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08002546 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04002547 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
2548 && tboot_enabled())
2549 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08002550 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04002551 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08002552 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08002553 && !tboot_enabled()) {
2554 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08002555 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04002556 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08002557 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08002558 /* launched w/o TXT and VMX disabled */
2559 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
2560 && !tboot_enabled())
2561 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04002562 }
2563
2564 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002565}
2566
Dongxiao Xu7725b892010-05-11 18:29:38 +08002567static void kvm_cpu_vmxon(u64 addr)
2568{
2569 asm volatile (ASM_VMX_VMXON_RAX
2570 : : "a"(&addr), "m"(addr)
2571 : "memory", "cc");
2572}
2573
Alexander Graf10474ae2009-09-15 11:37:46 +02002574static int hardware_enable(void *garbage)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002575{
2576 int cpu = raw_smp_processor_id();
2577 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04002578 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002579
Alexander Graf10474ae2009-09-15 11:37:46 +02002580 if (read_cr4() & X86_CR4_VMXE)
2581 return -EBUSY;
2582
Nadav Har'Eld462b812011-05-24 15:26:10 +03002583 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002584
2585 /*
2586 * Now we can enable the vmclear operation in kdump
2587 * since the loaded_vmcss_on_cpu list on this cpu
2588 * has been initialized.
2589 *
2590 * Though the cpu is not in VMX operation now, there
2591 * is no problem to enable the vmclear operation
2592 * for the loaded_vmcss_on_cpu list is empty!
2593 */
2594 crash_enable_local_vmclear(cpu);
2595
Avi Kivity6aa8b732006-12-10 02:21:36 -08002596 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04002597
2598 test_bits = FEATURE_CONTROL_LOCKED;
2599 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
2600 if (tboot_enabled())
2601 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
2602
2603 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002604 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04002605 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
2606 }
Rusty Russell66aee912007-07-17 23:34:16 +10002607 write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
Alexander Graf10474ae2009-09-15 11:37:46 +02002608
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002609 if (vmm_exclusive) {
2610 kvm_cpu_vmxon(phys_addr);
2611 ept_sync_global();
2612 }
Alexander Graf10474ae2009-09-15 11:37:46 +02002613
Konrad Rzeszutek Wilk357d1222013-04-05 16:42:23 -04002614 native_store_gdt(&__get_cpu_var(host_gdt));
Avi Kivity3444d7d2010-07-26 18:32:38 +03002615
Alexander Graf10474ae2009-09-15 11:37:46 +02002616 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002617}
2618
Nadav Har'Eld462b812011-05-24 15:26:10 +03002619static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002620{
2621 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002622 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002623
Nadav Har'Eld462b812011-05-24 15:26:10 +03002624 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2625 loaded_vmcss_on_cpu_link)
2626 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002627}
2628
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002629
2630/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2631 * tricks.
2632 */
2633static void kvm_cpu_vmxoff(void)
2634{
2635 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002636}
2637
Avi Kivity6aa8b732006-12-10 02:21:36 -08002638static void hardware_disable(void *garbage)
2639{
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002640 if (vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03002641 vmclear_local_loaded_vmcss();
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002642 kvm_cpu_vmxoff();
2643 }
Dongxiao Xu7725b892010-05-11 18:29:38 +08002644 write_cr4(read_cr4() & ~X86_CR4_VMXE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002645}
2646
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002647static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002648 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002649{
2650 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002651 u32 ctl = ctl_min | ctl_opt;
2652
2653 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2654
2655 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2656 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2657
2658 /* Ensure minimum (required) set of control bits are supported. */
2659 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002660 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002661
2662 *result = ctl;
2663 return 0;
2664}
2665
Avi Kivity110312c2010-12-21 12:54:20 +02002666static __init bool allow_1_setting(u32 msr, u32 ctl)
2667{
2668 u32 vmx_msr_low, vmx_msr_high;
2669
2670 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2671 return vmx_msr_high & ctl;
2672}
2673
Yang, Sheng002c7f72007-07-31 14:23:01 +03002674static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002675{
2676 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002677 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002678 u32 _pin_based_exec_control = 0;
2679 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002680 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002681 u32 _vmexit_control = 0;
2682 u32 _vmentry_control = 0;
2683
Raghavendra K T10166742012-02-07 23:19:20 +05302684 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002685#ifdef CONFIG_X86_64
2686 CPU_BASED_CR8_LOAD_EXITING |
2687 CPU_BASED_CR8_STORE_EXITING |
2688#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002689 CPU_BASED_CR3_LOAD_EXITING |
2690 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002691 CPU_BASED_USE_IO_BITMAPS |
2692 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03002693 CPU_BASED_USE_TSC_OFFSETING |
Sheng Yang59708672009-12-15 13:29:54 +08002694 CPU_BASED_MWAIT_EXITING |
2695 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002696 CPU_BASED_INVLPG_EXITING |
2697 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002698
Sheng Yangf78e0e22007-10-29 09:40:42 +08002699 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002700 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002701 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002702 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2703 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002704 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002705#ifdef CONFIG_X86_64
2706 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2707 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2708 ~CPU_BASED_CR8_STORE_EXITING;
2709#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002710 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002711 min2 = 0;
2712 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08002713 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002714 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002715 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002716 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002717 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002718 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00002719 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08002720 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002721 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03002722 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
2723 SECONDARY_EXEC_SHADOW_VMCS;
Sheng Yangd56f5462008-04-25 10:13:16 +08002724 if (adjust_vmx_controls(min2, opt2,
2725 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002726 &_cpu_based_2nd_exec_control) < 0)
2727 return -EIO;
2728 }
2729#ifndef CONFIG_X86_64
2730 if (!(_cpu_based_2nd_exec_control &
2731 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2732 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2733#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08002734
2735 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2736 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08002737 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002738 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
2739 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08002740
Sheng Yangd56f5462008-04-25 10:13:16 +08002741 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002742 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2743 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002744 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2745 CPU_BASED_CR3_STORE_EXITING |
2746 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08002747 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
2748 vmx_capability.ept, vmx_capability.vpid);
2749 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002750
2751 min = 0;
2752#ifdef CONFIG_X86_64
2753 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2754#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08002755 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
2756 VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002757 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2758 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002759 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002760
Yang Zhang01e439b2013-04-11 19:25:12 +08002761 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
2762 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR;
2763 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2764 &_pin_based_exec_control) < 0)
2765 return -EIO;
2766
2767 if (!(_cpu_based_2nd_exec_control &
2768 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) ||
2769 !(_vmexit_control & VM_EXIT_ACK_INTR_ON_EXIT))
2770 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
2771
Sheng Yang468d4722008-10-09 16:01:55 +08002772 min = 0;
2773 opt = VM_ENTRY_LOAD_IA32_PAT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002774 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2775 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002776 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002777
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002778 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002779
2780 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2781 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002782 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002783
2784#ifdef CONFIG_X86_64
2785 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2786 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002787 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002788#endif
2789
2790 /* Require Write-Back (WB) memory type for VMCS accesses. */
2791 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002792 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002793
Yang, Sheng002c7f72007-07-31 14:23:01 +03002794 vmcs_conf->size = vmx_msr_high & 0x1fff;
2795 vmcs_conf->order = get_order(vmcs_config.size);
2796 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002797
Yang, Sheng002c7f72007-07-31 14:23:01 +03002798 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2799 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002800 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002801 vmcs_conf->vmexit_ctrl = _vmexit_control;
2802 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002803
Avi Kivity110312c2010-12-21 12:54:20 +02002804 cpu_has_load_ia32_efer =
2805 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
2806 VM_ENTRY_LOAD_IA32_EFER)
2807 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
2808 VM_EXIT_LOAD_IA32_EFER);
2809
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002810 cpu_has_load_perf_global_ctrl =
2811 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
2812 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
2813 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
2814 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
2815
2816 /*
2817 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
2818 * but due to arrata below it can't be used. Workaround is to use
2819 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
2820 *
2821 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
2822 *
2823 * AAK155 (model 26)
2824 * AAP115 (model 30)
2825 * AAT100 (model 37)
2826 * BC86,AAY89,BD102 (model 44)
2827 * BA97 (model 46)
2828 *
2829 */
2830 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
2831 switch (boot_cpu_data.x86_model) {
2832 case 26:
2833 case 30:
2834 case 37:
2835 case 44:
2836 case 46:
2837 cpu_has_load_perf_global_ctrl = false;
2838 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
2839 "does not work properly. Using workaround\n");
2840 break;
2841 default:
2842 break;
2843 }
2844 }
2845
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002846 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002847}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002848
2849static struct vmcs *alloc_vmcs_cpu(int cpu)
2850{
2851 int node = cpu_to_node(cpu);
2852 struct page *pages;
2853 struct vmcs *vmcs;
2854
Mel Gorman6484eb32009-06-16 15:31:54 -07002855 pages = alloc_pages_exact_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002856 if (!pages)
2857 return NULL;
2858 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002859 memset(vmcs, 0, vmcs_config.size);
2860 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002861 return vmcs;
2862}
2863
2864static struct vmcs *alloc_vmcs(void)
2865{
Ingo Molnard3b2c332007-01-05 16:36:23 -08002866 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08002867}
2868
2869static void free_vmcs(struct vmcs *vmcs)
2870{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03002871 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002872}
2873
Nadav Har'Eld462b812011-05-24 15:26:10 +03002874/*
2875 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
2876 */
2877static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
2878{
2879 if (!loaded_vmcs->vmcs)
2880 return;
2881 loaded_vmcs_clear(loaded_vmcs);
2882 free_vmcs(loaded_vmcs->vmcs);
2883 loaded_vmcs->vmcs = NULL;
2884}
2885
Sam Ravnborg39959582007-06-01 00:47:13 -07002886static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002887{
2888 int cpu;
2889
Zachary Amsden3230bb42009-09-29 11:38:37 -10002890 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002891 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10002892 per_cpu(vmxarea, cpu) = NULL;
2893 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002894}
2895
Avi Kivity6aa8b732006-12-10 02:21:36 -08002896static __init int alloc_kvm_area(void)
2897{
2898 int cpu;
2899
Zachary Amsden3230bb42009-09-29 11:38:37 -10002900 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002901 struct vmcs *vmcs;
2902
2903 vmcs = alloc_vmcs_cpu(cpu);
2904 if (!vmcs) {
2905 free_kvm_area();
2906 return -ENOMEM;
2907 }
2908
2909 per_cpu(vmxarea, cpu) = vmcs;
2910 }
2911 return 0;
2912}
2913
2914static __init int hardware_setup(void)
2915{
Yang, Sheng002c7f72007-07-31 14:23:01 +03002916 if (setup_vmcs_config(&vmcs_config) < 0)
2917 return -EIO;
Joerg Roedel50a37eb2008-01-31 14:57:38 +01002918
2919 if (boot_cpu_has(X86_FEATURE_NX))
2920 kvm_enable_efer_bits(EFER_NX);
2921
Sheng Yang93ba03c2009-04-01 15:52:32 +08002922 if (!cpu_has_vmx_vpid())
2923 enable_vpid = 0;
Abel Gordonabc4fc52013-04-18 14:35:25 +03002924 if (!cpu_has_vmx_shadow_vmcs())
2925 enable_shadow_vmcs = 0;
Sheng Yang93ba03c2009-04-01 15:52:32 +08002926
Sheng Yang4bc9b982010-06-02 14:05:24 +08002927 if (!cpu_has_vmx_ept() ||
2928 !cpu_has_vmx_ept_4levels()) {
Sheng Yang93ba03c2009-04-01 15:52:32 +08002929 enable_ept = 0;
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002930 enable_unrestricted_guest = 0;
Xudong Hao83c3a332012-05-28 19:33:35 +08002931 enable_ept_ad_bits = 0;
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002932 }
2933
Xudong Hao83c3a332012-05-28 19:33:35 +08002934 if (!cpu_has_vmx_ept_ad_bits())
2935 enable_ept_ad_bits = 0;
2936
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002937 if (!cpu_has_vmx_unrestricted_guest())
2938 enable_unrestricted_guest = 0;
Sheng Yang93ba03c2009-04-01 15:52:32 +08002939
2940 if (!cpu_has_vmx_flexpriority())
2941 flexpriority_enabled = 0;
2942
Gleb Natapov95ba8273132009-04-21 17:45:08 +03002943 if (!cpu_has_vmx_tpr_shadow())
2944 kvm_x86_ops->update_cr8_intercept = NULL;
2945
Marcelo Tosatti54dee992009-06-11 12:07:44 -03002946 if (enable_ept && !cpu_has_vmx_ept_2m_page())
2947 kvm_disable_largepages();
2948
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002949 if (!cpu_has_vmx_ple())
2950 ple_gap = 0;
2951
Yang Zhang01e439b2013-04-11 19:25:12 +08002952 if (!cpu_has_vmx_apicv())
2953 enable_apicv = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08002954
Yang Zhang01e439b2013-04-11 19:25:12 +08002955 if (enable_apicv)
Yang Zhangc7c9c562013-01-25 10:18:51 +08002956 kvm_x86_ops->update_cr8_intercept = NULL;
Yang Zhanga20ed542013-04-11 19:25:15 +08002957 else {
Yang Zhangc7c9c562013-01-25 10:18:51 +08002958 kvm_x86_ops->hwapic_irr_update = NULL;
Yang Zhanga20ed542013-04-11 19:25:15 +08002959 kvm_x86_ops->deliver_posted_interrupt = NULL;
2960 kvm_x86_ops->sync_pir_to_irr = vmx_sync_pir_to_irr_dummy;
2961 }
Yang Zhang83d4c282013-01-25 10:18:49 +08002962
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002963 if (nested)
2964 nested_vmx_setup_ctls_msrs();
2965
Avi Kivity6aa8b732006-12-10 02:21:36 -08002966 return alloc_kvm_area();
2967}
2968
2969static __exit void hardware_unsetup(void)
2970{
2971 free_kvm_area();
2972}
2973
Gleb Natapov14168782013-01-21 15:36:49 +02002974static bool emulation_required(struct kvm_vcpu *vcpu)
2975{
2976 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
2977}
2978
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002979static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02002980 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002981{
Gleb Natapovd99e4152012-12-20 16:57:45 +02002982 if (!emulate_invalid_guest_state) {
2983 /*
2984 * CS and SS RPL should be equal during guest entry according
2985 * to VMX spec, but in reality it is not always so. Since vcpu
2986 * is in the middle of the transition from real mode to
2987 * protected mode it is safe to assume that RPL 0 is a good
2988 * default value.
2989 */
2990 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
2991 save->selector &= ~SELECTOR_RPL_MASK;
2992 save->dpl = save->selector & SELECTOR_RPL_MASK;
2993 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002994 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02002995 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002996}
2997
2998static void enter_pmode(struct kvm_vcpu *vcpu)
2999{
3000 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003001 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003002
Gleb Natapovd99e4152012-12-20 16:57:45 +02003003 /*
3004 * Update real mode segment cache. It may be not up-to-date if sement
3005 * register was written while vcpu was in a guest mode.
3006 */
3007 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3008 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3009 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3010 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3011 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3012 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3013
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003014 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003015
Avi Kivity2fb92db2011-04-27 19:42:18 +03003016 vmx_segment_cache_clear(vmx);
3017
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003018 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003019
3020 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003021 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3022 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003023 vmcs_writel(GUEST_RFLAGS, flags);
3024
Rusty Russell66aee912007-07-17 23:34:16 +10003025 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3026 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003027
3028 update_exception_bitmap(vcpu);
3029
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003030 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3031 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3032 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3033 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3034 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3035 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Gleb Natapov1f3141e2013-01-21 15:36:41 +02003036
3037 /* CPL is always 0 when CPU enters protected mode */
3038 __set_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
3039 vmx->cpl = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003040}
3041
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003042static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003043{
Mathias Krause772e0312012-08-30 01:30:19 +02003044 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003045 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003046
Gleb Natapovd99e4152012-12-20 16:57:45 +02003047 var.dpl = 0x3;
3048 if (seg == VCPU_SREG_CS)
3049 var.type = 0x3;
3050
3051 if (!emulate_invalid_guest_state) {
3052 var.selector = var.base >> 4;
3053 var.base = var.base & 0xffff0;
3054 var.limit = 0xffff;
3055 var.g = 0;
3056 var.db = 0;
3057 var.present = 1;
3058 var.s = 1;
3059 var.l = 0;
3060 var.unusable = 0;
3061 var.type = 0x3;
3062 var.avl = 0;
3063 if (save->base & 0xf)
3064 printk_once(KERN_WARNING "kvm: segment base is not "
3065 "paragraph aligned when entering "
3066 "protected mode (seg=%d)", seg);
3067 }
3068
3069 vmcs_write16(sf->selector, var.selector);
3070 vmcs_write32(sf->base, var.base);
3071 vmcs_write32(sf->limit, var.limit);
3072 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003073}
3074
3075static void enter_rmode(struct kvm_vcpu *vcpu)
3076{
3077 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003078 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003079
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003080 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
3081 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3082 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3083 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3084 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003085 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3086 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003087
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003088 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003089
Gleb Natapov776e58e2011-03-13 12:34:27 +02003090 /*
3091 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003092 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02003093 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003094 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02003095 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
3096 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02003097
Avi Kivity2fb92db2011-04-27 19:42:18 +03003098 vmx_segment_cache_clear(vmx);
3099
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003100 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003101 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003102 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
3103
3104 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003105 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003106
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01003107 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003108
3109 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10003110 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003111 update_exception_bitmap(vcpu);
3112
Gleb Natapovd99e4152012-12-20 16:57:45 +02003113 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3114 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3115 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3116 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3117 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
3118 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003119
Eddie Dong8668a3c2007-10-10 14:26:45 +08003120 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003121}
3122
Amit Shah401d10d2009-02-20 22:53:37 +05303123static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
3124{
3125 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003126 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
3127
3128 if (!msr)
3129 return;
Amit Shah401d10d2009-02-20 22:53:37 +05303130
Avi Kivity44ea2b12009-09-06 15:55:37 +03003131 /*
3132 * Force kernel_gs_base reloading before EFER changes, as control
3133 * of this msr depends on is_long_mode().
3134 */
3135 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02003136 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05303137 if (efer & EFER_LMA) {
3138 vmcs_write32(VM_ENTRY_CONTROLS,
3139 vmcs_read32(VM_ENTRY_CONTROLS) |
3140 VM_ENTRY_IA32E_MODE);
3141 msr->data = efer;
3142 } else {
3143 vmcs_write32(VM_ENTRY_CONTROLS,
3144 vmcs_read32(VM_ENTRY_CONTROLS) &
3145 ~VM_ENTRY_IA32E_MODE);
3146
3147 msr->data = efer & ~EFER_LME;
3148 }
3149 setup_msrs(vmx);
3150}
3151
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003152#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003153
3154static void enter_lmode(struct kvm_vcpu *vcpu)
3155{
3156 u32 guest_tr_ar;
3157
Avi Kivity2fb92db2011-04-27 19:42:18 +03003158 vmx_segment_cache_clear(to_vmx(vcpu));
3159
Avi Kivity6aa8b732006-12-10 02:21:36 -08003160 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
3161 if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02003162 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
3163 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003164 vmcs_write32(GUEST_TR_AR_BYTES,
3165 (guest_tr_ar & ~AR_TYPE_MASK)
3166 | AR_TYPE_BUSY_64_TSS);
3167 }
Avi Kivityda38f432010-07-06 11:30:49 +03003168 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003169}
3170
3171static void exit_lmode(struct kvm_vcpu *vcpu)
3172{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003173 vmcs_write32(VM_ENTRY_CONTROLS,
3174 vmcs_read32(VM_ENTRY_CONTROLS)
Li, Xin B1e4e6e02007-08-01 21:49:10 +03003175 & ~VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03003176 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003177}
3178
3179#endif
3180
Sheng Yang2384d2b2008-01-17 15:14:33 +08003181static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
3182{
Gui Jianfengb9d762f2010-06-07 10:32:29 +08003183 vpid_sync_context(to_vmx(vcpu));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003184 if (enable_ept) {
3185 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3186 return;
Sheng Yang4e1096d2008-07-06 19:16:51 +08003187 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003188 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08003189}
3190
Avi Kivitye8467fd2009-12-29 18:43:06 +02003191static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
3192{
3193 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
3194
3195 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
3196 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
3197}
3198
Avi Kivityaff48ba2010-12-05 18:56:11 +02003199static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
3200{
3201 if (enable_ept && is_paging(vcpu))
3202 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
3203 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
3204}
3205
Anthony Liguori25c4c272007-04-27 09:29:21 +03003206static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08003207{
Avi Kivityfc78f512009-12-07 12:16:48 +02003208 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
3209
3210 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
3211 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08003212}
3213
Sheng Yang14394422008-04-28 12:24:45 +08003214static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
3215{
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003216 if (!test_bit(VCPU_EXREG_PDPTR,
3217 (unsigned long *)&vcpu->arch.regs_dirty))
3218 return;
3219
Sheng Yang14394422008-04-28 12:24:45 +08003220 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Joerg Roedelff03a072010-09-10 17:30:57 +02003221 vmcs_write64(GUEST_PDPTR0, vcpu->arch.mmu.pdptrs[0]);
3222 vmcs_write64(GUEST_PDPTR1, vcpu->arch.mmu.pdptrs[1]);
3223 vmcs_write64(GUEST_PDPTR2, vcpu->arch.mmu.pdptrs[2]);
3224 vmcs_write64(GUEST_PDPTR3, vcpu->arch.mmu.pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08003225 }
3226}
3227
Avi Kivity8f5d5492009-05-31 18:41:29 +03003228static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
3229{
3230 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Joerg Roedelff03a072010-09-10 17:30:57 +02003231 vcpu->arch.mmu.pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
3232 vcpu->arch.mmu.pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
3233 vcpu->arch.mmu.pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
3234 vcpu->arch.mmu.pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003235 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003236
3237 __set_bit(VCPU_EXREG_PDPTR,
3238 (unsigned long *)&vcpu->arch.regs_avail);
3239 __set_bit(VCPU_EXREG_PDPTR,
3240 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003241}
3242
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003243static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08003244
3245static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
3246 unsigned long cr0,
3247 struct kvm_vcpu *vcpu)
3248{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03003249 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3250 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003251 if (!(cr0 & X86_CR0_PG)) {
3252 /* From paging/starting to nonpaging */
3253 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003254 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08003255 (CPU_BASED_CR3_LOAD_EXITING |
3256 CPU_BASED_CR3_STORE_EXITING));
3257 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003258 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003259 } else if (!is_paging(vcpu)) {
3260 /* From nonpaging to paging */
3261 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003262 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08003263 ~(CPU_BASED_CR3_LOAD_EXITING |
3264 CPU_BASED_CR3_STORE_EXITING));
3265 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003266 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003267 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08003268
3269 if (!(cr0 & X86_CR0_WP))
3270 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08003271}
3272
Avi Kivity6aa8b732006-12-10 02:21:36 -08003273static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
3274{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003275 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003276 unsigned long hw_cr0;
3277
Gleb Natapov50378782013-02-04 16:00:28 +02003278 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003279 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02003280 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02003281 else {
Gleb Natapov50378782013-02-04 16:00:28 +02003282 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003283
Gleb Natapov218e7632013-01-21 15:36:45 +02003284 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
3285 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003286
Gleb Natapov218e7632013-01-21 15:36:45 +02003287 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
3288 enter_rmode(vcpu);
3289 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003290
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003291#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003292 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10003293 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003294 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10003295 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003296 exit_lmode(vcpu);
3297 }
3298#endif
3299
Avi Kivity089d0342009-03-23 18:26:32 +02003300 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08003301 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
3302
Avi Kivity02daab22009-12-30 12:40:26 +02003303 if (!vcpu->fpu_active)
Avi Kivity81231c62010-01-24 16:26:40 +02003304 hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
Avi Kivity02daab22009-12-30 12:40:26 +02003305
Avi Kivity6aa8b732006-12-10 02:21:36 -08003306 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08003307 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003308 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02003309
3310 /* depends on vcpu->arch.cr0 to be set to a new value */
3311 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003312}
3313
Sheng Yang14394422008-04-28 12:24:45 +08003314static u64 construct_eptp(unsigned long root_hpa)
3315{
3316 u64 eptp;
3317
3318 /* TODO write the value reading from MSR */
3319 eptp = VMX_EPT_DEFAULT_MT |
3320 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Xudong Haob38f9932012-05-28 19:33:36 +08003321 if (enable_ept_ad_bits)
3322 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003323 eptp |= (root_hpa & PAGE_MASK);
3324
3325 return eptp;
3326}
3327
Avi Kivity6aa8b732006-12-10 02:21:36 -08003328static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
3329{
Sheng Yang14394422008-04-28 12:24:45 +08003330 unsigned long guest_cr3;
3331 u64 eptp;
3332
3333 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02003334 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08003335 eptp = construct_eptp(cr3);
3336 vmcs_write64(EPT_POINTER, eptp);
Avi Kivity9f8fe502010-12-05 17:30:00 +02003337 guest_cr3 = is_paging(vcpu) ? kvm_read_cr3(vcpu) :
Sheng Yangb927a3c2009-07-21 10:42:48 +08003338 vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be442009-10-26 16:48:33 -02003339 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003340 }
3341
Sheng Yang2384d2b2008-01-17 15:14:33 +08003342 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003343 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003344}
3345
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003346static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003347{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003348 unsigned long hw_cr4 = cr4 | (to_vmx(vcpu)->rmode.vm86_active ?
Sheng Yang14394422008-04-28 12:24:45 +08003349 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
3350
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003351 if (cr4 & X86_CR4_VMXE) {
3352 /*
3353 * To use VMXON (and later other VMX instructions), a guest
3354 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3355 * So basically the check on whether to allow nested VMX
3356 * is here.
3357 */
3358 if (!nested_vmx_allowed(vcpu))
3359 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01003360 }
3361 if (to_vmx(vcpu)->nested.vmxon &&
3362 ((cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003363 return 1;
3364
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003365 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02003366 if (enable_ept) {
3367 if (!is_paging(vcpu)) {
3368 hw_cr4 &= ~X86_CR4_PAE;
3369 hw_cr4 |= X86_CR4_PSE;
Dongxiao Xuc08800a2013-02-04 11:50:43 +08003370 /*
3371 * SMEP is disabled if CPU is in non-paging mode in
3372 * hardware. However KVM always uses paging mode to
3373 * emulate guest non-paging mode with TDP.
3374 * To emulate this behavior, SMEP needs to be manually
3375 * disabled when guest switches to non-paging mode.
3376 */
3377 hw_cr4 &= ~X86_CR4_SMEP;
Avi Kivitybc230082009-12-08 12:14:42 +02003378 } else if (!(cr4 & X86_CR4_PAE)) {
3379 hw_cr4 &= ~X86_CR4_PAE;
3380 }
3381 }
Sheng Yang14394422008-04-28 12:24:45 +08003382
3383 vmcs_writel(CR4_READ_SHADOW, cr4);
3384 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003385 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003386}
3387
Avi Kivity6aa8b732006-12-10 02:21:36 -08003388static void vmx_get_segment(struct kvm_vcpu *vcpu,
3389 struct kvm_segment *var, int seg)
3390{
Avi Kivitya9179492011-01-03 14:28:52 +02003391 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003392 u32 ar;
3393
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003394 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003395 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003396 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003397 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003398 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003399 var->base = vmx_read_guest_seg_base(vmx, seg);
3400 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3401 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003402 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003403 var->base = vmx_read_guest_seg_base(vmx, seg);
3404 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3405 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3406 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03003407 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003408 var->type = ar & 15;
3409 var->s = (ar >> 4) & 1;
3410 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03003411 /*
3412 * Some userspaces do not preserve unusable property. Since usable
3413 * segment has to be present according to VMX spec we can use present
3414 * property to amend userspace bug by making unusable segment always
3415 * nonpresent. vmx_segment_access_rights() already marks nonpresent
3416 * segment as unusable.
3417 */
3418 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003419 var->avl = (ar >> 12) & 1;
3420 var->l = (ar >> 13) & 1;
3421 var->db = (ar >> 14) & 1;
3422 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003423}
3424
Avi Kivitya9179492011-01-03 14:28:52 +02003425static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3426{
Avi Kivitya9179492011-01-03 14:28:52 +02003427 struct kvm_segment s;
3428
3429 if (to_vmx(vcpu)->rmode.vm86_active) {
3430 vmx_get_segment(vcpu, &s, seg);
3431 return s.base;
3432 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003433 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003434}
3435
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003436static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003437{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003438 struct vcpu_vmx *vmx = to_vmx(vcpu);
3439
Avi Kivity3eeb3282010-01-21 15:31:48 +02003440 if (!is_protmode(vcpu))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003441 return 0;
3442
Avi Kivityf4c63e52011-03-07 14:54:28 +02003443 if (!is_long_mode(vcpu)
3444 && (kvm_get_rflags(vcpu) & X86_EFLAGS_VM)) /* if virtual 8086 */
Izik Eidus2e4d2652008-03-24 19:38:34 +02003445 return 3;
3446
Avi Kivity69c73022011-03-07 15:26:44 +02003447 if (!test_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail)) {
3448 __set_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003449 vmx->cpl = vmx_read_guest_seg_selector(vmx, VCPU_SREG_CS) & 3;
Avi Kivity69c73022011-03-07 15:26:44 +02003450 }
Avi Kivityd881e6f2012-06-06 18:36:48 +03003451
3452 return vmx->cpl;
Avi Kivity69c73022011-03-07 15:26:44 +02003453}
3454
3455
Avi Kivity653e3102007-05-07 10:55:37 +03003456static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003457{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003458 u32 ar;
3459
Avi Kivityf0495f92012-06-07 17:06:10 +03003460 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003461 ar = 1 << 16;
3462 else {
3463 ar = var->type & 15;
3464 ar |= (var->s & 1) << 4;
3465 ar |= (var->dpl & 3) << 5;
3466 ar |= (var->present & 1) << 7;
3467 ar |= (var->avl & 1) << 12;
3468 ar |= (var->l & 1) << 13;
3469 ar |= (var->db & 1) << 14;
3470 ar |= (var->g & 1) << 15;
3471 }
Avi Kivity653e3102007-05-07 10:55:37 +03003472
3473 return ar;
3474}
3475
3476static void vmx_set_segment(struct kvm_vcpu *vcpu,
3477 struct kvm_segment *var, int seg)
3478{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003479 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003480 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003481
Avi Kivity2fb92db2011-04-27 19:42:18 +03003482 vmx_segment_cache_clear(vmx);
Gleb Natapov2f143242013-01-21 15:36:42 +02003483 if (seg == VCPU_SREG_CS)
3484 __clear_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
Avi Kivity2fb92db2011-04-27 19:42:18 +03003485
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003486 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3487 vmx->rmode.segs[seg] = *var;
3488 if (seg == VCPU_SREG_TR)
3489 vmcs_write16(sf->selector, var->selector);
3490 else if (var->s)
3491 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003492 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03003493 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003494
Avi Kivity653e3102007-05-07 10:55:37 +03003495 vmcs_writel(sf->base, var->base);
3496 vmcs_write32(sf->limit, var->limit);
3497 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003498
3499 /*
3500 * Fix the "Accessed" bit in AR field of segment registers for older
3501 * qemu binaries.
3502 * IA32 arch specifies that at the time of processor reset the
3503 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003504 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003505 * state vmexit when "unrestricted guest" mode is turned on.
3506 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3507 * tree. Newer qemu binaries with that qemu fix would not need this
3508 * kvm hack.
3509 */
3510 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003511 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003512
Gleb Natapovf924d662012-12-12 19:10:55 +02003513 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02003514
3515out:
Gleb Natapov14168782013-01-21 15:36:49 +02003516 vmx->emulation_required |= emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003517}
3518
Avi Kivity6aa8b732006-12-10 02:21:36 -08003519static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3520{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003521 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003522
3523 *db = (ar >> 14) & 1;
3524 *l = (ar >> 13) & 1;
3525}
3526
Gleb Natapov89a27f42010-02-16 10:51:48 +02003527static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003528{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003529 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3530 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003531}
3532
Gleb Natapov89a27f42010-02-16 10:51:48 +02003533static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003534{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003535 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3536 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003537}
3538
Gleb Natapov89a27f42010-02-16 10:51:48 +02003539static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003540{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003541 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3542 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003543}
3544
Gleb Natapov89a27f42010-02-16 10:51:48 +02003545static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003546{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003547 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3548 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003549}
3550
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003551static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3552{
3553 struct kvm_segment var;
3554 u32 ar;
3555
3556 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003557 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003558 if (seg == VCPU_SREG_CS)
3559 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003560 ar = vmx_segment_access_rights(&var);
3561
3562 if (var.base != (var.selector << 4))
3563 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003564 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003565 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003566 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003567 return false;
3568
3569 return true;
3570}
3571
3572static bool code_segment_valid(struct kvm_vcpu *vcpu)
3573{
3574 struct kvm_segment cs;
3575 unsigned int cs_rpl;
3576
3577 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3578 cs_rpl = cs.selector & SELECTOR_RPL_MASK;
3579
Avi Kivity1872a3f2009-01-04 23:26:52 +02003580 if (cs.unusable)
3581 return false;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003582 if (~cs.type & (AR_TYPE_CODE_MASK|AR_TYPE_ACCESSES_MASK))
3583 return false;
3584 if (!cs.s)
3585 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003586 if (cs.type & AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003587 if (cs.dpl > cs_rpl)
3588 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003589 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003590 if (cs.dpl != cs_rpl)
3591 return false;
3592 }
3593 if (!cs.present)
3594 return false;
3595
3596 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3597 return true;
3598}
3599
3600static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3601{
3602 struct kvm_segment ss;
3603 unsigned int ss_rpl;
3604
3605 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3606 ss_rpl = ss.selector & SELECTOR_RPL_MASK;
3607
Avi Kivity1872a3f2009-01-04 23:26:52 +02003608 if (ss.unusable)
3609 return true;
3610 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003611 return false;
3612 if (!ss.s)
3613 return false;
3614 if (ss.dpl != ss_rpl) /* DPL != RPL */
3615 return false;
3616 if (!ss.present)
3617 return false;
3618
3619 return true;
3620}
3621
3622static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3623{
3624 struct kvm_segment var;
3625 unsigned int rpl;
3626
3627 vmx_get_segment(vcpu, &var, seg);
3628 rpl = var.selector & SELECTOR_RPL_MASK;
3629
Avi Kivity1872a3f2009-01-04 23:26:52 +02003630 if (var.unusable)
3631 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003632 if (!var.s)
3633 return false;
3634 if (!var.present)
3635 return false;
3636 if (~var.type & (AR_TYPE_CODE_MASK|AR_TYPE_WRITEABLE_MASK)) {
3637 if (var.dpl < rpl) /* DPL < RPL */
3638 return false;
3639 }
3640
3641 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3642 * rights flags
3643 */
3644 return true;
3645}
3646
3647static bool tr_valid(struct kvm_vcpu *vcpu)
3648{
3649 struct kvm_segment tr;
3650
3651 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3652
Avi Kivity1872a3f2009-01-04 23:26:52 +02003653 if (tr.unusable)
3654 return false;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003655 if (tr.selector & SELECTOR_TI_MASK) /* TI = 1 */
3656 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003657 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003658 return false;
3659 if (!tr.present)
3660 return false;
3661
3662 return true;
3663}
3664
3665static bool ldtr_valid(struct kvm_vcpu *vcpu)
3666{
3667 struct kvm_segment ldtr;
3668
3669 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3670
Avi Kivity1872a3f2009-01-04 23:26:52 +02003671 if (ldtr.unusable)
3672 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003673 if (ldtr.selector & SELECTOR_TI_MASK) /* TI = 1 */
3674 return false;
3675 if (ldtr.type != 2)
3676 return false;
3677 if (!ldtr.present)
3678 return false;
3679
3680 return true;
3681}
3682
3683static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3684{
3685 struct kvm_segment cs, ss;
3686
3687 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3688 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3689
3690 return ((cs.selector & SELECTOR_RPL_MASK) ==
3691 (ss.selector & SELECTOR_RPL_MASK));
3692}
3693
3694/*
3695 * Check if guest state is valid. Returns true if valid, false if
3696 * not.
3697 * We assume that registers are always usable
3698 */
3699static bool guest_state_valid(struct kvm_vcpu *vcpu)
3700{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02003701 if (enable_unrestricted_guest)
3702 return true;
3703
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003704 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03003705 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003706 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3707 return false;
3708 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3709 return false;
3710 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3711 return false;
3712 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3713 return false;
3714 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3715 return false;
3716 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3717 return false;
3718 } else {
3719 /* protected mode guest state checks */
3720 if (!cs_ss_rpl_check(vcpu))
3721 return false;
3722 if (!code_segment_valid(vcpu))
3723 return false;
3724 if (!stack_segment_valid(vcpu))
3725 return false;
3726 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3727 return false;
3728 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3729 return false;
3730 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3731 return false;
3732 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3733 return false;
3734 if (!tr_valid(vcpu))
3735 return false;
3736 if (!ldtr_valid(vcpu))
3737 return false;
3738 }
3739 /* TODO:
3740 * - Add checks on RIP
3741 * - Add checks on RFLAGS
3742 */
3743
3744 return true;
3745}
3746
Mike Dayd77c26f2007-10-08 09:02:08 -04003747static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003748{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003749 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02003750 u16 data = 0;
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003751 int r, idx, ret = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003752
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003753 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003754 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02003755 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3756 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003757 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003758 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08003759 r = kvm_write_guest_page(kvm, fn++, &data,
3760 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02003761 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003762 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003763 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
3764 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003765 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003766 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3767 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003768 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003769 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003770 r = kvm_write_guest_page(kvm, fn, &data,
3771 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
3772 sizeof(u8));
Izik Eidus195aefd2007-10-01 22:14:18 +02003773 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003774 goto out;
3775
3776 ret = 1;
3777out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003778 srcu_read_unlock(&kvm->srcu, idx);
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003779 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003780}
3781
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003782static int init_rmode_identity_map(struct kvm *kvm)
3783{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003784 int i, idx, r, ret;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003785 pfn_t identity_map_pfn;
3786 u32 tmp;
3787
Avi Kivity089d0342009-03-23 18:26:32 +02003788 if (!enable_ept)
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003789 return 1;
3790 if (unlikely(!kvm->arch.ept_identity_pagetable)) {
3791 printk(KERN_ERR "EPT: identity-mapping pagetable "
3792 "haven't been allocated!\n");
3793 return 0;
3794 }
3795 if (likely(kvm->arch.ept_identity_pagetable_done))
3796 return 1;
3797 ret = 0;
Sheng Yangb927a3c2009-07-21 10:42:48 +08003798 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003799 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003800 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
3801 if (r < 0)
3802 goto out;
3803 /* Set up identity-mapping pagetable for EPT in real mode */
3804 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3805 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3806 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
3807 r = kvm_write_guest_page(kvm, identity_map_pfn,
3808 &tmp, i * sizeof(tmp), sizeof(tmp));
3809 if (r < 0)
3810 goto out;
3811 }
3812 kvm->arch.ept_identity_pagetable_done = true;
3813 ret = 1;
3814out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003815 srcu_read_unlock(&kvm->srcu, idx);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003816 return ret;
3817}
3818
Avi Kivity6aa8b732006-12-10 02:21:36 -08003819static void seg_setup(int seg)
3820{
Mathias Krause772e0312012-08-30 01:30:19 +02003821 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003822 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003823
3824 vmcs_write16(sf->selector, 0);
3825 vmcs_writel(sf->base, 0);
3826 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02003827 ar = 0x93;
3828 if (seg == VCPU_SREG_CS)
3829 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003830
3831 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003832}
3833
Sheng Yangf78e0e22007-10-29 09:40:42 +08003834static int alloc_apic_access_page(struct kvm *kvm)
3835{
Xiao Guangrong44841412012-09-07 14:14:20 +08003836 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003837 struct kvm_userspace_memory_region kvm_userspace_mem;
3838 int r = 0;
3839
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003840 mutex_lock(&kvm->slots_lock);
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08003841 if (kvm->arch.apic_access_page)
Sheng Yangf78e0e22007-10-29 09:40:42 +08003842 goto out;
3843 kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
3844 kvm_userspace_mem.flags = 0;
3845 kvm_userspace_mem.guest_phys_addr = 0xfee00000ULL;
3846 kvm_userspace_mem.memory_size = PAGE_SIZE;
Takuya Yoshikawa47ae31e2013-02-27 19:43:00 +09003847 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003848 if (r)
3849 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02003850
Xiao Guangrong44841412012-09-07 14:14:20 +08003851 page = gfn_to_page(kvm, 0xfee00);
3852 if (is_error_page(page)) {
3853 r = -EFAULT;
3854 goto out;
3855 }
3856
3857 kvm->arch.apic_access_page = page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003858out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003859 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003860 return r;
3861}
3862
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003863static int alloc_identity_pagetable(struct kvm *kvm)
3864{
Xiao Guangrong44841412012-09-07 14:14:20 +08003865 struct page *page;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003866 struct kvm_userspace_memory_region kvm_userspace_mem;
3867 int r = 0;
3868
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003869 mutex_lock(&kvm->slots_lock);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003870 if (kvm->arch.ept_identity_pagetable)
3871 goto out;
3872 kvm_userspace_mem.slot = IDENTITY_PAGETABLE_PRIVATE_MEMSLOT;
3873 kvm_userspace_mem.flags = 0;
Sheng Yangb927a3c2009-07-21 10:42:48 +08003874 kvm_userspace_mem.guest_phys_addr =
3875 kvm->arch.ept_identity_map_addr;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003876 kvm_userspace_mem.memory_size = PAGE_SIZE;
Takuya Yoshikawa47ae31e2013-02-27 19:43:00 +09003877 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003878 if (r)
3879 goto out;
3880
Xiao Guangrong44841412012-09-07 14:14:20 +08003881 page = gfn_to_page(kvm, kvm->arch.ept_identity_map_addr >> PAGE_SHIFT);
3882 if (is_error_page(page)) {
3883 r = -EFAULT;
3884 goto out;
3885 }
3886
3887 kvm->arch.ept_identity_pagetable = page;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003888out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003889 mutex_unlock(&kvm->slots_lock);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003890 return r;
3891}
3892
Sheng Yang2384d2b2008-01-17 15:14:33 +08003893static void allocate_vpid(struct vcpu_vmx *vmx)
3894{
3895 int vpid;
3896
3897 vmx->vpid = 0;
Avi Kivity919818a2009-03-23 18:01:29 +02003898 if (!enable_vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003899 return;
3900 spin_lock(&vmx_vpid_lock);
3901 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
3902 if (vpid < VMX_NR_VPIDS) {
3903 vmx->vpid = vpid;
3904 __set_bit(vpid, vmx_vpid_bitmap);
3905 }
3906 spin_unlock(&vmx_vpid_lock);
3907}
3908
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003909static void free_vpid(struct vcpu_vmx *vmx)
3910{
3911 if (!enable_vpid)
3912 return;
3913 spin_lock(&vmx_vpid_lock);
3914 if (vmx->vpid != 0)
3915 __clear_bit(vmx->vpid, vmx_vpid_bitmap);
3916 spin_unlock(&vmx_vpid_lock);
3917}
3918
Yang Zhang8d146952013-01-25 10:18:50 +08003919#define MSR_TYPE_R 1
3920#define MSR_TYPE_W 2
3921static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
3922 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08003923{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003924 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08003925
3926 if (!cpu_has_vmx_msr_bitmap())
3927 return;
3928
3929 /*
3930 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3931 * have the write-low and read-high bitmap offsets the wrong way round.
3932 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3933 */
Sheng Yang25c5f222008-03-28 13:18:56 +08003934 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08003935 if (type & MSR_TYPE_R)
3936 /* read-low */
3937 __clear_bit(msr, msr_bitmap + 0x000 / f);
3938
3939 if (type & MSR_TYPE_W)
3940 /* write-low */
3941 __clear_bit(msr, msr_bitmap + 0x800 / f);
3942
Sheng Yang25c5f222008-03-28 13:18:56 +08003943 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3944 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08003945 if (type & MSR_TYPE_R)
3946 /* read-high */
3947 __clear_bit(msr, msr_bitmap + 0x400 / f);
3948
3949 if (type & MSR_TYPE_W)
3950 /* write-high */
3951 __clear_bit(msr, msr_bitmap + 0xc00 / f);
3952
3953 }
3954}
3955
3956static void __vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
3957 u32 msr, int type)
3958{
3959 int f = sizeof(unsigned long);
3960
3961 if (!cpu_has_vmx_msr_bitmap())
3962 return;
3963
3964 /*
3965 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3966 * have the write-low and read-high bitmap offsets the wrong way round.
3967 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3968 */
3969 if (msr <= 0x1fff) {
3970 if (type & MSR_TYPE_R)
3971 /* read-low */
3972 __set_bit(msr, msr_bitmap + 0x000 / f);
3973
3974 if (type & MSR_TYPE_W)
3975 /* write-low */
3976 __set_bit(msr, msr_bitmap + 0x800 / f);
3977
3978 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3979 msr &= 0x1fff;
3980 if (type & MSR_TYPE_R)
3981 /* read-high */
3982 __set_bit(msr, msr_bitmap + 0x400 / f);
3983
3984 if (type & MSR_TYPE_W)
3985 /* write-high */
3986 __set_bit(msr, msr_bitmap + 0xc00 / f);
3987
Sheng Yang25c5f222008-03-28 13:18:56 +08003988 }
Sheng Yang25c5f222008-03-28 13:18:56 +08003989}
3990
Avi Kivity58972972009-02-24 22:26:47 +02003991static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
3992{
3993 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08003994 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
3995 msr, MSR_TYPE_R | MSR_TYPE_W);
3996 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
3997 msr, MSR_TYPE_R | MSR_TYPE_W);
3998}
3999
4000static void vmx_enable_intercept_msr_read_x2apic(u32 msr)
4001{
4002 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4003 msr, MSR_TYPE_R);
4004 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4005 msr, MSR_TYPE_R);
4006}
4007
4008static void vmx_disable_intercept_msr_read_x2apic(u32 msr)
4009{
4010 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4011 msr, MSR_TYPE_R);
4012 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4013 msr, MSR_TYPE_R);
4014}
4015
4016static void vmx_disable_intercept_msr_write_x2apic(u32 msr)
4017{
4018 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4019 msr, MSR_TYPE_W);
4020 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4021 msr, MSR_TYPE_W);
Avi Kivity58972972009-02-24 22:26:47 +02004022}
4023
Yang Zhang01e439b2013-04-11 19:25:12 +08004024static int vmx_vm_has_apicv(struct kvm *kvm)
4025{
4026 return enable_apicv && irqchip_in_kernel(kvm);
4027}
4028
Avi Kivity6aa8b732006-12-10 02:21:36 -08004029/*
Yang Zhanga20ed542013-04-11 19:25:15 +08004030 * Send interrupt to vcpu via posted interrupt way.
4031 * 1. If target vcpu is running(non-root mode), send posted interrupt
4032 * notification to vcpu and hardware will sync PIR to vIRR atomically.
4033 * 2. If target vcpu isn't running(root mode), kick it to pick up the
4034 * interrupt from PIR in next vmentry.
4035 */
4036static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
4037{
4038 struct vcpu_vmx *vmx = to_vmx(vcpu);
4039 int r;
4040
4041 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
4042 return;
4043
4044 r = pi_test_and_set_on(&vmx->pi_desc);
4045 kvm_make_request(KVM_REQ_EVENT, vcpu);
Zhang, Yang Z6ffbbbb2013-04-17 23:11:54 -03004046#ifdef CONFIG_SMP
Yang Zhanga20ed542013-04-11 19:25:15 +08004047 if (!r && (vcpu->mode == IN_GUEST_MODE))
4048 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
4049 POSTED_INTR_VECTOR);
4050 else
Zhang, Yang Z6ffbbbb2013-04-17 23:11:54 -03004051#endif
Yang Zhanga20ed542013-04-11 19:25:15 +08004052 kvm_vcpu_kick(vcpu);
4053}
4054
4055static void vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
4056{
4057 struct vcpu_vmx *vmx = to_vmx(vcpu);
4058
4059 if (!pi_test_and_clear_on(&vmx->pi_desc))
4060 return;
4061
4062 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
4063}
4064
4065static void vmx_sync_pir_to_irr_dummy(struct kvm_vcpu *vcpu)
4066{
4067 return;
4068}
4069
Avi Kivity6aa8b732006-12-10 02:21:36 -08004070/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004071 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
4072 * will not change in the lifetime of the guest.
4073 * Note that host-state that does change is set elsewhere. E.g., host-state
4074 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
4075 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004076static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004077{
4078 u32 low32, high32;
4079 unsigned long tmpl;
4080 struct desc_ptr dt;
4081
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07004082 vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004083 vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
4084 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
4085
4086 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004087#ifdef CONFIG_X86_64
4088 /*
4089 * Load null selectors, so we can avoid reloading them in
4090 * __vmx_load_host_state(), in case userspace uses the null selectors
4091 * too (the expected case).
4092 */
4093 vmcs_write16(HOST_DS_SELECTOR, 0);
4094 vmcs_write16(HOST_ES_SELECTOR, 0);
4095#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004096 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4097 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004098#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004099 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4100 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
4101
4102 native_store_idt(&dt);
4103 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004104 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004105
Avi Kivity83287ea422012-09-16 15:10:57 +03004106 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004107
4108 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
4109 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
4110 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
4111 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
4112
4113 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
4114 rdmsr(MSR_IA32_CR_PAT, low32, high32);
4115 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
4116 }
4117}
4118
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004119static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
4120{
4121 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
4122 if (enable_ept)
4123 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03004124 if (is_guest_mode(&vmx->vcpu))
4125 vmx->vcpu.arch.cr4_guest_owned_bits &=
4126 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004127 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
4128}
4129
Yang Zhang01e439b2013-04-11 19:25:12 +08004130static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
4131{
4132 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
4133
4134 if (!vmx_vm_has_apicv(vmx->vcpu.kvm))
4135 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
4136 return pin_based_exec_ctrl;
4137}
4138
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004139static u32 vmx_exec_control(struct vcpu_vmx *vmx)
4140{
4141 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
4142 if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
4143 exec_control &= ~CPU_BASED_TPR_SHADOW;
4144#ifdef CONFIG_X86_64
4145 exec_control |= CPU_BASED_CR8_STORE_EXITING |
4146 CPU_BASED_CR8_LOAD_EXITING;
4147#endif
4148 }
4149 if (!enable_ept)
4150 exec_control |= CPU_BASED_CR3_STORE_EXITING |
4151 CPU_BASED_CR3_LOAD_EXITING |
4152 CPU_BASED_INVLPG_EXITING;
4153 return exec_control;
4154}
4155
4156static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
4157{
4158 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
4159 if (!vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
4160 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4161 if (vmx->vpid == 0)
4162 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4163 if (!enable_ept) {
4164 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4165 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00004166 /* Enable INVPCID for non-ept guests may cause performance regression. */
4167 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004168 }
4169 if (!enable_unrestricted_guest)
4170 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
4171 if (!ple_gap)
4172 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Yang Zhangc7c9c562013-01-25 10:18:51 +08004173 if (!vmx_vm_has_apicv(vmx->vcpu.kvm))
4174 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4175 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004176 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03004177 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4178 (handle_vmptrld).
4179 We can NOT enable shadow_vmcs here because we don't have yet
4180 a current VMCS12
4181 */
4182 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004183 return exec_control;
4184}
4185
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004186static void ept_set_mmio_spte_mask(void)
4187{
4188 /*
4189 * EPT Misconfigurations can be generated if the value of bits 2:0
4190 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrong885032b2013-06-07 16:51:23 +08004191 * Also, magic bits (0x3ull << 62) is set to quickly identify mmio
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004192 * spte.
4193 */
Xiao Guangrong885032b2013-06-07 16:51:23 +08004194 kvm_mmu_set_mmio_spte_mask((0x3ull << 62) | 0x6ull);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004195}
4196
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004197/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08004198 * Sets up the vmcs for emulated real mode.
4199 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10004200static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004201{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004202#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004203 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004204#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08004205 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004206
Avi Kivity6aa8b732006-12-10 02:21:36 -08004207 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004208 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
4209 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004210
Abel Gordon4607c2d2013-04-18 14:35:55 +03004211 if (enable_shadow_vmcs) {
4212 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
4213 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
4214 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004215 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02004216 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08004217
Avi Kivity6aa8b732006-12-10 02:21:36 -08004218 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4219
Avi Kivity6aa8b732006-12-10 02:21:36 -08004220 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08004221 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004222
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004223 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004224
Sheng Yang83ff3b92007-11-21 14:33:25 +08004225 if (cpu_has_secondary_exec_ctrls()) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004226 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
4227 vmx_secondary_exec_control(vmx));
Sheng Yang83ff3b92007-11-21 14:33:25 +08004228 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08004229
Yang Zhang01e439b2013-04-11 19:25:12 +08004230 if (vmx_vm_has_apicv(vmx->vcpu.kvm)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004231 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4232 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4233 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4234 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4235
4236 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004237
4238 vmcs_write64(POSTED_INTR_NV, POSTED_INTR_VECTOR);
4239 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004240 }
4241
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004242 if (ple_gap) {
4243 vmcs_write32(PLE_GAP, ple_gap);
4244 vmcs_write32(PLE_WINDOW, ple_window);
4245 }
4246
Xiao Guangrongc3707952011-07-12 03:28:04 +08004247 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4248 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004249 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4250
Avi Kivity9581d442010-10-19 16:46:55 +02004251 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4252 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004253 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004254#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004255 rdmsrl(MSR_FS_BASE, a);
4256 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
4257 rdmsrl(MSR_GS_BASE, a);
4258 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
4259#else
4260 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4261 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
4262#endif
4263
Eddie Dong2cc51562007-05-21 07:28:09 +03004264 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4265 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03004266 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03004267 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03004268 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004269
Sheng Yang468d4722008-10-09 16:01:55 +08004270 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004271 u32 msr_low, msr_high;
4272 u64 host_pat;
Sheng Yang468d4722008-10-09 16:01:55 +08004273 rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high);
4274 host_pat = msr_low | ((u64) msr_high << 32);
4275 /* Write the default value follow host pat */
4276 vmcs_write64(GUEST_IA32_PAT, host_pat);
4277 /* Keep arch.pat sync with GUEST_IA32_PAT */
4278 vmx->vcpu.arch.pat = host_pat;
4279 }
4280
Avi Kivity6aa8b732006-12-10 02:21:36 -08004281 for (i = 0; i < NR_VMX_MSR; ++i) {
4282 u32 index = vmx_msr_index[i];
4283 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004284 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004285
4286 if (rdmsr_safe(index, &data_low, &data_high) < 0)
4287 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08004288 if (wrmsr_safe(index, data_low, data_high) < 0)
4289 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03004290 vmx->guest_msrs[j].index = i;
4291 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02004292 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004293 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004294 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004295
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004296 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004297
4298 /* 22.2.1, 20.8.1 */
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03004299 vmcs_write32(VM_ENTRY_CONTROLS, vmcs_config.vmentry_ctrl);
4300
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004301 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004302 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004303
4304 return 0;
4305}
4306
Jan Kiszka57f252f2013-03-12 10:20:24 +01004307static void vmx_vcpu_reset(struct kvm_vcpu *vcpu)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004308{
4309 struct vcpu_vmx *vmx = to_vmx(vcpu);
4310 u64 msr;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004311
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004312 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004313
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004314 vmx->soft_vnmi_blocked = 0;
4315
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004316 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Avi Kivity2d3ad1f2008-02-24 11:20:43 +02004317 kvm_set_cr8(&vmx->vcpu, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004318 msr = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
Gleb Natapovc5af89b2009-06-09 15:56:26 +03004319 if (kvm_vcpu_is_bsp(&vmx->vcpu))
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004320 msr |= MSR_IA32_APICBASE_BSP;
4321 kvm_set_apic_base(&vmx->vcpu, msr);
4322
Avi Kivity2fb92db2011-04-27 19:42:18 +03004323 vmx_segment_cache_clear(vmx);
4324
Avi Kivity5706be02008-08-20 15:07:31 +03004325 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004326 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzini04b66832013-03-19 16:30:26 +01004327 vmcs_write32(GUEST_CS_BASE, 0xffff0000);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004328
4329 seg_setup(VCPU_SREG_DS);
4330 seg_setup(VCPU_SREG_ES);
4331 seg_setup(VCPU_SREG_FS);
4332 seg_setup(VCPU_SREG_GS);
4333 seg_setup(VCPU_SREG_SS);
4334
4335 vmcs_write16(GUEST_TR_SELECTOR, 0);
4336 vmcs_writel(GUEST_TR_BASE, 0);
4337 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4338 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4339
4340 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4341 vmcs_writel(GUEST_LDTR_BASE, 0);
4342 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4343 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4344
4345 vmcs_write32(GUEST_SYSENTER_CS, 0);
4346 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4347 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4348
4349 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01004350 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004351
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004352 vmcs_writel(GUEST_GDTR_BASE, 0);
4353 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4354
4355 vmcs_writel(GUEST_IDTR_BASE, 0);
4356 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4357
Anthony Liguori443381a2010-12-06 10:53:38 -06004358 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004359 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
4360 vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
4361
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004362 /* Special registers */
4363 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4364
4365 setup_msrs(vmx);
4366
Avi Kivity6aa8b732006-12-10 02:21:36 -08004367 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4368
Sheng Yangf78e0e22007-10-29 09:40:42 +08004369 if (cpu_has_vmx_tpr_shadow()) {
4370 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
4371 if (vm_need_tpr_shadow(vmx->vcpu.kvm))
4372 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09004373 __pa(vmx->vcpu.arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004374 vmcs_write32(TPR_THRESHOLD, 0);
4375 }
4376
4377 if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
4378 vmcs_write64(APIC_ACCESS_ADDR,
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08004379 page_to_phys(vmx->vcpu.kvm->arch.apic_access_page));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004380
Yang Zhang01e439b2013-04-11 19:25:12 +08004381 if (vmx_vm_has_apicv(vcpu->kvm))
4382 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
4383
Sheng Yang2384d2b2008-01-17 15:14:33 +08004384 if (vmx->vpid != 0)
4385 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4386
Eduardo Habkostfa400522009-10-24 02:49:58 -02004387 vmx->vcpu.arch.cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Avi Kivity4d4ec082009-12-29 18:07:30 +02004388 vmx_set_cr0(&vmx->vcpu, kvm_read_cr0(vcpu)); /* enter rmode */
Rusty Russell8b9cf982007-07-30 16:31:43 +10004389 vmx_set_cr4(&vmx->vcpu, 0);
Rusty Russell8b9cf982007-07-30 16:31:43 +10004390 vmx_set_efer(&vmx->vcpu, 0);
Rusty Russell8b9cf982007-07-30 16:31:43 +10004391 vmx_fpu_activate(&vmx->vcpu);
4392 update_exception_bitmap(&vmx->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004393
Gui Jianfengb9d762f2010-06-07 10:32:29 +08004394 vpid_sync_context(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004395}
4396
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004397/*
4398 * In nested virtualization, check if L1 asked to exit on external interrupts.
4399 * For most existing hypervisors, this will always return true.
4400 */
4401static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
4402{
4403 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
4404 PIN_BASED_EXT_INTR_MASK;
4405}
4406
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004407static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
4408{
4409 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
4410 PIN_BASED_NMI_EXITING;
4411}
4412
Jan Kiszka730dca42013-04-28 10:50:52 +02004413static int enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004414{
4415 u32 cpu_based_vm_exec_control;
Jan Kiszka730dca42013-04-28 10:50:52 +02004416
4417 if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu))
Nadav Har'Eld6185f22011-09-22 13:52:56 +03004418 /*
4419 * We get here if vmx_interrupt_allowed() said we can't
Jan Kiszka730dca42013-04-28 10:50:52 +02004420 * inject to L1 now because L2 must run. The caller will have
4421 * to make L2 exit right after entry, so we can inject to L1
4422 * more promptly.
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004423 */
Jan Kiszka730dca42013-04-28 10:50:52 +02004424 return -EBUSY;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004425
4426 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4427 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
4428 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Jan Kiszka730dca42013-04-28 10:50:52 +02004429 return 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004430}
4431
Jan Kiszka03b28f82013-04-29 16:46:42 +02004432static int enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004433{
4434 u32 cpu_based_vm_exec_control;
4435
Jan Kiszka03b28f82013-04-29 16:46:42 +02004436 if (!cpu_has_virtual_nmis())
4437 return enable_irq_window(vcpu);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004438
Jan Kiszka03b28f82013-04-29 16:46:42 +02004439 if (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI)
4440 return enable_irq_window(vcpu);
4441
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004442 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4443 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
4444 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Jan Kiszka03b28f82013-04-29 16:46:42 +02004445 return 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004446}
4447
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004448static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004449{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004450 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004451 uint32_t intr;
4452 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004453
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004454 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004455
Avi Kivityfa89a812008-09-01 15:57:51 +03004456 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004457 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004458 int inc_eip = 0;
4459 if (vcpu->arch.interrupt.soft)
4460 inc_eip = vcpu->arch.event_exit_inst_len;
4461 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004462 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004463 return;
4464 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004465 intr = irq | INTR_INFO_VALID_MASK;
4466 if (vcpu->arch.interrupt.soft) {
4467 intr |= INTR_TYPE_SOFT_INTR;
4468 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4469 vmx->vcpu.arch.event_exit_inst_len);
4470 } else
4471 intr |= INTR_TYPE_EXT_INTR;
4472 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03004473}
4474
Sheng Yangf08864b2008-05-15 18:23:25 +08004475static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4476{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004477 struct vcpu_vmx *vmx = to_vmx(vcpu);
4478
Nadav Har'El0b6ac342011-05-25 23:13:36 +03004479 if (is_guest_mode(vcpu))
4480 return;
4481
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004482 if (!cpu_has_virtual_nmis()) {
4483 /*
4484 * Tracking the NMI-blocked state in software is built upon
4485 * finding the next open IRQ window. This, in turn, depends on
4486 * well-behaving guests: They have to keep IRQs disabled at
4487 * least as long as the NMI handler runs. Otherwise we may
4488 * cause NMI nesting, maybe breaking the guest. But as this is
4489 * highly unlikely, we can live with the residual risk.
4490 */
4491 vmx->soft_vnmi_blocked = 1;
4492 vmx->vnmi_blocked_time = 0;
4493 }
4494
Jan Kiszka487b3912008-09-26 09:30:56 +02004495 ++vcpu->stat.nmi_injections;
Avi Kivity9d58b932011-03-07 16:52:07 +02004496 vmx->nmi_known_unmasked = false;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004497 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004498 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004499 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004500 return;
4501 }
Sheng Yangf08864b2008-05-15 18:23:25 +08004502 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4503 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08004504}
4505
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004506static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
4507{
4508 if (!cpu_has_virtual_nmis())
4509 return to_vmx(vcpu)->soft_vnmi_blocked;
Avi Kivity9d58b932011-03-07 16:52:07 +02004510 if (to_vmx(vcpu)->nmi_known_unmasked)
4511 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03004512 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004513}
4514
4515static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
4516{
4517 struct vcpu_vmx *vmx = to_vmx(vcpu);
4518
4519 if (!cpu_has_virtual_nmis()) {
4520 if (vmx->soft_vnmi_blocked != masked) {
4521 vmx->soft_vnmi_blocked = masked;
4522 vmx->vnmi_blocked_time = 0;
4523 }
4524 } else {
Avi Kivity9d58b932011-03-07 16:52:07 +02004525 vmx->nmi_known_unmasked = !masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004526 if (masked)
4527 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4528 GUEST_INTR_STATE_NMI);
4529 else
4530 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4531 GUEST_INTR_STATE_NMI);
4532 }
4533}
4534
Jan Kiszka2505dc92013-04-14 12:12:47 +02004535static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
4536{
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02004537 if (is_guest_mode(vcpu)) {
4538 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4539
4540 if (to_vmx(vcpu)->nested.nested_run_pending)
4541 return 0;
4542 if (nested_exit_on_nmi(vcpu)) {
4543 nested_vmx_vmexit(vcpu);
4544 vmcs12->vm_exit_reason = EXIT_REASON_EXCEPTION_NMI;
4545 vmcs12->vm_exit_intr_info = NMI_VECTOR |
4546 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK;
4547 /*
4548 * The NMI-triggered VM exit counts as injection:
4549 * clear this one and block further NMIs.
4550 */
4551 vcpu->arch.nmi_pending = 0;
4552 vmx_set_nmi_mask(vcpu, true);
4553 return 0;
4554 }
4555 }
4556
Jan Kiszka2505dc92013-04-14 12:12:47 +02004557 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
4558 return 0;
4559
4560 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4561 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
4562 | GUEST_INTR_STATE_NMI));
4563}
4564
Gleb Natapov78646122009-03-23 12:12:11 +02004565static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
4566{
Jan Kiszkae8457c62013-04-14 12:12:48 +02004567 if (is_guest_mode(vcpu)) {
Nadav Har'El51cfe382011-09-22 13:53:26 +03004568 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszkae8457c62013-04-14 12:12:48 +02004569
4570 if (to_vmx(vcpu)->nested.nested_run_pending)
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004571 return 0;
Jan Kiszkae8457c62013-04-14 12:12:48 +02004572 if (nested_exit_on_intr(vcpu)) {
4573 nested_vmx_vmexit(vcpu);
4574 vmcs12->vm_exit_reason =
4575 EXIT_REASON_EXTERNAL_INTERRUPT;
4576 vmcs12->vm_exit_intr_info = 0;
4577 /*
4578 * fall through to normal code, but now in L1, not L2
4579 */
4580 }
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004581 }
4582
Gleb Natapovc4282df2009-04-21 17:45:07 +03004583 return (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
4584 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4585 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02004586}
4587
Izik Eiduscbc94022007-10-25 00:29:55 +02004588static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4589{
4590 int ret;
4591 struct kvm_userspace_memory_region tss_mem = {
Sheng Yang6fe63972008-10-16 17:30:58 +08004592 .slot = TSS_PRIVATE_MEMSLOT,
Izik Eiduscbc94022007-10-25 00:29:55 +02004593 .guest_phys_addr = addr,
4594 .memory_size = PAGE_SIZE * 3,
4595 .flags = 0,
4596 };
4597
Takuya Yoshikawa47ae31e2013-02-27 19:43:00 +09004598 ret = kvm_set_memory_region(kvm, &tss_mem);
Izik Eiduscbc94022007-10-25 00:29:55 +02004599 if (ret)
4600 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08004601 kvm->arch.tss_addr = addr;
Gleb Natapov93ea5382011-02-21 12:07:59 +02004602 if (!init_rmode_tss(kvm))
4603 return -ENOMEM;
4604
Izik Eiduscbc94022007-10-25 00:29:55 +02004605 return 0;
4606}
4607
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004608static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004609{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004610 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004611 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004612 /*
4613 * Update instruction length as we may reinject the exception
4614 * from user space while in guest debugging mode.
4615 */
4616 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4617 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004618 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004619 return false;
4620 /* fall through */
4621 case DB_VECTOR:
4622 if (vcpu->guest_debug &
4623 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
4624 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004625 /* fall through */
4626 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004627 case OF_VECTOR:
4628 case BR_VECTOR:
4629 case UD_VECTOR:
4630 case DF_VECTOR:
4631 case SS_VECTOR:
4632 case GP_VECTOR:
4633 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004634 return true;
4635 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004636 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004637 return false;
4638}
4639
4640static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4641 int vec, u32 err_code)
4642{
4643 /*
4644 * Instruction with address size override prefix opcode 0x67
4645 * Cause the #SS fault with 0 error code in VM86 mode.
4646 */
4647 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
4648 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
4649 if (vcpu->arch.halt_request) {
4650 vcpu->arch.halt_request = 0;
4651 return kvm_emulate_halt(vcpu);
4652 }
4653 return 1;
4654 }
4655 return 0;
4656 }
4657
4658 /*
4659 * Forward all other exceptions that are valid in real mode.
4660 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4661 * the required debugging infrastructure rework.
4662 */
4663 kvm_queue_exception(vcpu, vec);
4664 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004665}
4666
Andi Kleena0861c02009-06-08 17:37:09 +08004667/*
4668 * Trigger machine check on the host. We assume all the MSRs are already set up
4669 * by the CPU and that we still run on the same CPU as the MCE occurred on.
4670 * We pass a fake environment to the machine check handler because we want
4671 * the guest to be always treated like user space, no matter what context
4672 * it used internally.
4673 */
4674static void kvm_machine_check(void)
4675{
4676#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
4677 struct pt_regs regs = {
4678 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
4679 .flags = X86_EFLAGS_IF,
4680 };
4681
4682 do_machine_check(&regs, 0);
4683#endif
4684}
4685
Avi Kivity851ba692009-08-24 11:10:17 +03004686static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004687{
4688 /* already handled by vcpu_run */
4689 return 1;
4690}
4691
Avi Kivity851ba692009-08-24 11:10:17 +03004692static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004693{
Avi Kivity1155f762007-11-22 11:30:47 +02004694 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004695 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004696 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004697 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004698 u32 vect_info;
4699 enum emulation_result er;
4700
Avi Kivity1155f762007-11-22 11:30:47 +02004701 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02004702 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004703
Andi Kleena0861c02009-06-08 17:37:09 +08004704 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03004705 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08004706
Jan Kiszkae4a41882008-09-26 09:30:46 +02004707 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
Avi Kivity1b6269d2007-10-09 12:12:19 +02004708 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004709
4710 if (is_no_device(intr_info)) {
Avi Kivity5fd86fc2007-05-02 20:40:00 +03004711 vmx_fpu_activate(vcpu);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004712 return 1;
4713 }
4714
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004715 if (is_invalid_opcode(intr_info)) {
Andre Przywara51d8b662010-12-21 11:12:02 +01004716 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004717 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02004718 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004719 return 1;
4720 }
4721
Avi Kivity6aa8b732006-12-10 02:21:36 -08004722 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004723 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004724 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004725
4726 /*
4727 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
4728 * MMIO, it is better to report an internal error.
4729 * See the comments in vmx_handle_exit.
4730 */
4731 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
4732 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
4733 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4734 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
4735 vcpu->run->internal.ndata = 2;
4736 vcpu->run->internal.data[0] = vect_info;
4737 vcpu->run->internal.data[1] = intr_info;
4738 return 0;
4739 }
4740
Avi Kivity6aa8b732006-12-10 02:21:36 -08004741 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08004742 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02004743 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004744 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004745 trace_kvm_page_fault(cr2, error_code);
4746
Gleb Natapov3298b752009-05-11 13:35:46 +03004747 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03004748 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01004749 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004750 }
4751
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004752 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004753
4754 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
4755 return handle_rmode_exception(vcpu, ex_no, error_code);
4756
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004757 switch (ex_no) {
4758 case DB_VECTOR:
4759 dr6 = vmcs_readl(EXIT_QUALIFICATION);
4760 if (!(vcpu->guest_debug &
4761 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
4762 vcpu->arch.dr6 = dr6 | DR6_FIXED_1;
4763 kvm_queue_exception(vcpu, DB_VECTOR);
4764 return 1;
4765 }
4766 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
4767 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
4768 /* fall through */
4769 case BP_VECTOR:
Jan Kiszkac573cd222010-02-23 17:47:53 +01004770 /*
4771 * Update instruction length as we may reinject #BP from
4772 * user space while in guest debugging mode. Reading it for
4773 * #DB as well causes no harm, it is not used in that case.
4774 */
4775 vmx->vcpu.arch.event_exit_inst_len =
4776 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004777 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03004778 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004779 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
4780 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004781 break;
4782 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004783 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4784 kvm_run->ex.exception = ex_no;
4785 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004786 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004787 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004788 return 0;
4789}
4790
Avi Kivity851ba692009-08-24 11:10:17 +03004791static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004792{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004793 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004794 return 1;
4795}
4796
Avi Kivity851ba692009-08-24 11:10:17 +03004797static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004798{
Avi Kivity851ba692009-08-24 11:10:17 +03004799 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08004800 return 0;
4801}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004802
Avi Kivity851ba692009-08-24 11:10:17 +03004803static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004804{
He, Qingbfdaab02007-09-12 14:18:28 +08004805 unsigned long exit_qualification;
Jan Kiszka34c33d12009-02-08 13:28:15 +01004806 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004807 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004808
He, Qingbfdaab02007-09-12 14:18:28 +08004809 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02004810 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004811 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004812
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004813 ++vcpu->stat.io_exits;
4814
4815 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01004816 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004817
4818 port = exit_qualification >> 16;
4819 size = (exit_qualification & 7) + 1;
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01004820 skip_emulated_instruction(vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004821
4822 return kvm_fast_pio_out(vcpu, size, port);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004823}
4824
Ingo Molnar102d8322007-02-19 14:37:47 +02004825static void
4826vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4827{
4828 /*
4829 * Patch in the VMCALL instruction:
4830 */
4831 hypercall[0] = 0x0f;
4832 hypercall[1] = 0x01;
4833 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02004834}
4835
Guo Chao0fa06072012-06-28 15:16:19 +08004836/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004837static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
4838{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004839 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004840 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4841 unsigned long orig_val = val;
4842
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004843 /*
4844 * We get here when L2 changed cr0 in a way that did not change
4845 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004846 * but did change L0 shadowed bits. So we first calculate the
4847 * effective cr0 value that L1 would like to write into the
4848 * hardware. It consists of the L2-owned bits from the new
4849 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004850 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004851 val = (val & ~vmcs12->cr0_guest_host_mask) |
4852 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
4853
4854 /* TODO: will have to take unrestricted guest mode into
4855 * account */
4856 if ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON)
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004857 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004858
4859 if (kvm_set_cr0(vcpu, val))
4860 return 1;
4861 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004862 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004863 } else {
4864 if (to_vmx(vcpu)->nested.vmxon &&
4865 ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
4866 return 1;
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004867 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004868 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004869}
4870
4871static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
4872{
4873 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004874 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4875 unsigned long orig_val = val;
4876
4877 /* analogously to handle_set_cr0 */
4878 val = (val & ~vmcs12->cr4_guest_host_mask) |
4879 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
4880 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004881 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004882 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004883 return 0;
4884 } else
4885 return kvm_set_cr4(vcpu, val);
4886}
4887
4888/* called to set cr0 as approriate for clts instruction exit. */
4889static void handle_clts(struct kvm_vcpu *vcpu)
4890{
4891 if (is_guest_mode(vcpu)) {
4892 /*
4893 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
4894 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
4895 * just pretend it's off (also in arch.cr0 for fpu_activate).
4896 */
4897 vmcs_writel(CR0_READ_SHADOW,
4898 vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
4899 vcpu->arch.cr0 &= ~X86_CR0_TS;
4900 } else
4901 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
4902}
4903
Avi Kivity851ba692009-08-24 11:10:17 +03004904static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004905{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004906 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004907 int cr;
4908 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03004909 int err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004910
He, Qingbfdaab02007-09-12 14:18:28 +08004911 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004912 cr = exit_qualification & 15;
4913 reg = (exit_qualification >> 8) & 15;
4914 switch ((exit_qualification >> 4) & 3) {
4915 case 0: /* mov to cr */
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004916 val = kvm_register_read(vcpu, reg);
4917 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004918 switch (cr) {
4919 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004920 err = handle_set_cr0(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004921 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004922 return 1;
4923 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03004924 err = kvm_set_cr3(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004925 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004926 return 1;
4927 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004928 err = handle_set_cr4(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004929 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004930 return 1;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004931 case 8: {
4932 u8 cr8_prev = kvm_get_cr8(vcpu);
4933 u8 cr8 = kvm_register_read(vcpu, reg);
Andre Przywaraeea1cff2010-12-21 11:12:00 +01004934 err = kvm_set_cr8(vcpu, cr8);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004935 kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004936 if (irqchip_in_kernel(vcpu->kvm))
4937 return 1;
4938 if (cr8_prev <= cr8)
4939 return 1;
Avi Kivity851ba692009-08-24 11:10:17 +03004940 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004941 return 0;
4942 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02004943 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004944 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03004945 case 2: /* clts */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004946 handle_clts(vcpu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02004947 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Anthony Liguori25c4c272007-04-27 09:29:21 +03004948 skip_emulated_instruction(vcpu);
Avi Kivity6b52d182010-01-21 15:31:47 +02004949 vmx_fpu_activate(vcpu);
Anthony Liguori25c4c272007-04-27 09:29:21 +03004950 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004951 case 1: /*mov from cr*/
4952 switch (cr) {
4953 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02004954 val = kvm_read_cr3(vcpu);
4955 kvm_register_write(vcpu, reg, val);
4956 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004957 skip_emulated_instruction(vcpu);
4958 return 1;
4959 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004960 val = kvm_get_cr8(vcpu);
4961 kvm_register_write(vcpu, reg, val);
4962 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004963 skip_emulated_instruction(vcpu);
4964 return 1;
4965 }
4966 break;
4967 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02004968 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02004969 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02004970 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004971
4972 skip_emulated_instruction(vcpu);
4973 return 1;
4974 default:
4975 break;
4976 }
Avi Kivity851ba692009-08-24 11:10:17 +03004977 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03004978 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08004979 (int)(exit_qualification >> 4) & 3, cr);
4980 return 0;
4981}
4982
Avi Kivity851ba692009-08-24 11:10:17 +03004983static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004984{
He, Qingbfdaab02007-09-12 14:18:28 +08004985 unsigned long exit_qualification;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004986 int dr, reg;
4987
Jan Kiszkaf2483412010-01-20 18:20:20 +01004988 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03004989 if (!kvm_require_cpl(vcpu, 0))
4990 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004991 dr = vmcs_readl(GUEST_DR7);
4992 if (dr & DR7_GD) {
4993 /*
4994 * As the vm-exit takes precedence over the debug trap, we
4995 * need to emulate the latter, either for the host or the
4996 * guest debugging itself.
4997 */
4998 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03004999 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
5000 vcpu->run->debug.arch.dr7 = dr;
5001 vcpu->run->debug.arch.pc =
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005002 vmcs_readl(GUEST_CS_BASE) +
5003 vmcs_readl(GUEST_RIP);
Avi Kivity851ba692009-08-24 11:10:17 +03005004 vcpu->run->debug.arch.exception = DB_VECTOR;
5005 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005006 return 0;
5007 } else {
5008 vcpu->arch.dr7 &= ~DR7_GD;
5009 vcpu->arch.dr6 |= DR6_BD;
5010 vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
5011 kvm_queue_exception(vcpu, DB_VECTOR);
5012 return 1;
5013 }
5014 }
5015
He, Qingbfdaab02007-09-12 14:18:28 +08005016 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005017 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
5018 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
5019 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03005020 unsigned long val;
5021 if (!kvm_get_dr(vcpu, dr, &val))
5022 kvm_register_write(vcpu, reg, val);
5023 } else
5024 kvm_set_dr(vcpu, dr, vcpu->arch.regs[reg]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005025 skip_emulated_instruction(vcpu);
5026 return 1;
5027}
5028
Gleb Natapov020df072010-04-13 10:05:23 +03005029static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
5030{
5031 vmcs_writel(GUEST_DR7, val);
5032}
5033
Avi Kivity851ba692009-08-24 11:10:17 +03005034static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005035{
Avi Kivity06465c52007-02-28 20:46:53 +02005036 kvm_emulate_cpuid(vcpu);
5037 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005038}
5039
Avi Kivity851ba692009-08-24 11:10:17 +03005040static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005041{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005042 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08005043 u64 data;
5044
5045 if (vmx_get_msr(vcpu, ecx, &data)) {
Avi Kivity59200272010-01-25 19:47:02 +02005046 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005047 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005048 return 1;
5049 }
5050
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005051 trace_kvm_msr_read(ecx, data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005052
Avi Kivity6aa8b732006-12-10 02:21:36 -08005053 /* FIXME: handling of bits 32:63 of rax, rdx */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005054 vcpu->arch.regs[VCPU_REGS_RAX] = data & -1u;
5055 vcpu->arch.regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005056 skip_emulated_instruction(vcpu);
5057 return 1;
5058}
5059
Avi Kivity851ba692009-08-24 11:10:17 +03005060static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005061{
Will Auld8fe8ab42012-11-29 12:42:12 -08005062 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005063 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
5064 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
5065 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005066
Will Auld8fe8ab42012-11-29 12:42:12 -08005067 msr.data = data;
5068 msr.index = ecx;
5069 msr.host_initiated = false;
5070 if (vmx_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02005071 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005072 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005073 return 1;
5074 }
5075
Avi Kivity59200272010-01-25 19:47:02 +02005076 trace_kvm_msr_write(ecx, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005077 skip_emulated_instruction(vcpu);
5078 return 1;
5079}
5080
Avi Kivity851ba692009-08-24 11:10:17 +03005081static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005082{
Avi Kivity3842d132010-07-27 12:30:24 +03005083 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005084 return 1;
5085}
5086
Avi Kivity851ba692009-08-24 11:10:17 +03005087static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005088{
Eddie Dong85f455f2007-07-06 12:20:49 +03005089 u32 cpu_based_vm_exec_control;
5090
5091 /* clear pending irq */
5092 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5093 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
5094 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005095
Avi Kivity3842d132010-07-27 12:30:24 +03005096 kvm_make_request(KVM_REQ_EVENT, vcpu);
5097
Jan Kiszkaa26bf122008-09-26 09:30:45 +02005098 ++vcpu->stat.irq_window_exits;
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005099
Dor Laorc1150d82007-01-05 16:36:24 -08005100 /*
5101 * If the user space waits to inject interrupts, exit as soon as
5102 * possible
5103 */
Gleb Natapov80618232009-04-21 17:44:56 +03005104 if (!irqchip_in_kernel(vcpu->kvm) &&
Avi Kivity851ba692009-08-24 11:10:17 +03005105 vcpu->run->request_interrupt_window &&
Gleb Natapov80618232009-04-21 17:44:56 +03005106 !kvm_cpu_has_interrupt(vcpu)) {
Avi Kivity851ba692009-08-24 11:10:17 +03005107 vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
Dor Laorc1150d82007-01-05 16:36:24 -08005108 return 0;
5109 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005110 return 1;
5111}
5112
Avi Kivity851ba692009-08-24 11:10:17 +03005113static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005114{
5115 skip_emulated_instruction(vcpu);
Avi Kivityd3bef152007-06-05 15:53:05 +03005116 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005117}
5118
Avi Kivity851ba692009-08-24 11:10:17 +03005119static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02005120{
Dor Laor510043d2007-02-19 18:25:43 +02005121 skip_emulated_instruction(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005122 kvm_emulate_hypercall(vcpu);
5123 return 1;
Ingo Molnarc21415e2007-02-19 14:37:47 +02005124}
5125
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005126static int handle_invd(struct kvm_vcpu *vcpu)
5127{
Andre Przywara51d8b662010-12-21 11:12:02 +01005128 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005129}
5130
Avi Kivity851ba692009-08-24 11:10:17 +03005131static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005132{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005133 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005134
5135 kvm_mmu_invlpg(vcpu, exit_qualification);
5136 skip_emulated_instruction(vcpu);
5137 return 1;
5138}
5139
Avi Kivityfee84b02011-11-10 14:57:25 +02005140static int handle_rdpmc(struct kvm_vcpu *vcpu)
5141{
5142 int err;
5143
5144 err = kvm_rdpmc(vcpu);
5145 kvm_complete_insn_gp(vcpu, err);
5146
5147 return 1;
5148}
5149
Avi Kivity851ba692009-08-24 11:10:17 +03005150static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02005151{
5152 skip_emulated_instruction(vcpu);
Sheng Yangf5f48ee2010-06-30 12:25:15 +08005153 kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02005154 return 1;
5155}
5156
Dexuan Cui2acf9232010-06-10 11:27:12 +08005157static int handle_xsetbv(struct kvm_vcpu *vcpu)
5158{
5159 u64 new_bv = kvm_read_edx_eax(vcpu);
5160 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
5161
5162 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
5163 skip_emulated_instruction(vcpu);
5164 return 1;
5165}
5166
Avi Kivity851ba692009-08-24 11:10:17 +03005167static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005168{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005169 if (likely(fasteoi)) {
5170 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5171 int access_type, offset;
5172
5173 access_type = exit_qualification & APIC_ACCESS_TYPE;
5174 offset = exit_qualification & APIC_ACCESS_OFFSET;
5175 /*
5176 * Sane guest uses MOV to write EOI, with written value
5177 * not cared. So make a short-circuit here by avoiding
5178 * heavy instruction emulation.
5179 */
5180 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5181 (offset == APIC_EOI)) {
5182 kvm_lapic_set_eoi(vcpu);
5183 skip_emulated_instruction(vcpu);
5184 return 1;
5185 }
5186 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005187 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08005188}
5189
Yang Zhangc7c9c562013-01-25 10:18:51 +08005190static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5191{
5192 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5193 int vector = exit_qualification & 0xff;
5194
5195 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5196 kvm_apic_set_eoi_accelerated(vcpu, vector);
5197 return 1;
5198}
5199
Yang Zhang83d4c282013-01-25 10:18:49 +08005200static int handle_apic_write(struct kvm_vcpu *vcpu)
5201{
5202 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5203 u32 offset = exit_qualification & 0xfff;
5204
5205 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5206 kvm_apic_write_nodecode(vcpu, offset);
5207 return 1;
5208}
5209
Avi Kivity851ba692009-08-24 11:10:17 +03005210static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005211{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005212 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005213 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005214 bool has_error_code = false;
5215 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005216 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005217 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005218
5219 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005220 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005221 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005222
5223 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5224
5225 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005226 if (reason == TASK_SWITCH_GATE && idt_v) {
5227 switch (type) {
5228 case INTR_TYPE_NMI_INTR:
5229 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005230 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005231 break;
5232 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005233 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005234 kvm_clear_interrupt_queue(vcpu);
5235 break;
5236 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005237 if (vmx->idt_vectoring_info &
5238 VECTORING_INFO_DELIVER_CODE_MASK) {
5239 has_error_code = true;
5240 error_code =
5241 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5242 }
5243 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005244 case INTR_TYPE_SOFT_EXCEPTION:
5245 kvm_clear_exception_queue(vcpu);
5246 break;
5247 default:
5248 break;
5249 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005250 }
Izik Eidus37817f22008-03-24 23:14:53 +02005251 tss_selector = exit_qualification;
5252
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005253 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5254 type != INTR_TYPE_EXT_INTR &&
5255 type != INTR_TYPE_NMI_INTR))
5256 skip_emulated_instruction(vcpu);
5257
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005258 if (kvm_task_switch(vcpu, tss_selector,
5259 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
5260 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03005261 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5262 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5263 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005264 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03005265 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005266
5267 /* clear all local breakpoint enable flags */
5268 vmcs_writel(GUEST_DR7, vmcs_readl(GUEST_DR7) & ~55);
5269
5270 /*
5271 * TODO: What about debug traps on tss switch?
5272 * Are we supposed to inject them and update dr6?
5273 */
5274
5275 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02005276}
5277
Avi Kivity851ba692009-08-24 11:10:17 +03005278static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005279{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005280 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005281 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005282 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005283 int gla_validity;
Sheng Yang14394422008-04-28 12:24:45 +08005284
Sheng Yangf9c617f2009-03-25 10:08:52 +08005285 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08005286
Sheng Yang14394422008-04-28 12:24:45 +08005287 gla_validity = (exit_qualification >> 7) & 0x3;
5288 if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
5289 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
5290 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
5291 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
Sheng Yangf9c617f2009-03-25 10:08:52 +08005292 vmcs_readl(GUEST_LINEAR_ADDRESS));
Sheng Yang14394422008-04-28 12:24:45 +08005293 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
5294 (long unsigned int)exit_qualification);
Avi Kivity851ba692009-08-24 11:10:17 +03005295 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
5296 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
Avi Kivity596ae892009-06-03 14:12:10 +03005297 return 0;
Sheng Yang14394422008-04-28 12:24:45 +08005298 }
5299
5300 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005301 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005302
5303 /* It is a write fault? */
5304 error_code = exit_qualification & (1U << 1);
5305 /* ept page table is present? */
5306 error_code |= (exit_qualification >> 3) & 0x1;
5307
5308 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005309}
5310
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005311static u64 ept_rsvd_mask(u64 spte, int level)
5312{
5313 int i;
5314 u64 mask = 0;
5315
5316 for (i = 51; i > boot_cpu_data.x86_phys_bits; i--)
5317 mask |= (1ULL << i);
5318
5319 if (level > 2)
5320 /* bits 7:3 reserved */
5321 mask |= 0xf8;
5322 else if (level == 2) {
5323 if (spte & (1ULL << 7))
5324 /* 2MB ref, bits 20:12 reserved */
5325 mask |= 0x1ff000;
5326 else
5327 /* bits 6:3 reserved */
5328 mask |= 0x78;
5329 }
5330
5331 return mask;
5332}
5333
5334static void ept_misconfig_inspect_spte(struct kvm_vcpu *vcpu, u64 spte,
5335 int level)
5336{
5337 printk(KERN_ERR "%s: spte 0x%llx level %d\n", __func__, spte, level);
5338
5339 /* 010b (write-only) */
5340 WARN_ON((spte & 0x7) == 0x2);
5341
5342 /* 110b (write/execute) */
5343 WARN_ON((spte & 0x7) == 0x6);
5344
5345 /* 100b (execute-only) and value not supported by logical processor */
5346 if (!cpu_has_vmx_ept_execute_only())
5347 WARN_ON((spte & 0x7) == 0x4);
5348
5349 /* not 000b */
5350 if ((spte & 0x7)) {
5351 u64 rsvd_bits = spte & ept_rsvd_mask(spte, level);
5352
5353 if (rsvd_bits != 0) {
5354 printk(KERN_ERR "%s: rsvd_bits = 0x%llx\n",
5355 __func__, rsvd_bits);
5356 WARN_ON(1);
5357 }
5358
5359 if (level == 1 || (level == 2 && (spte & (1ULL << 7)))) {
5360 u64 ept_mem_type = (spte & 0x38) >> 3;
5361
5362 if (ept_mem_type == 2 || ept_mem_type == 3 ||
5363 ept_mem_type == 7) {
5364 printk(KERN_ERR "%s: ept_mem_type=0x%llx\n",
5365 __func__, ept_mem_type);
5366 WARN_ON(1);
5367 }
5368 }
5369 }
5370}
5371
Avi Kivity851ba692009-08-24 11:10:17 +03005372static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005373{
5374 u64 sptes[4];
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005375 int nr_sptes, i, ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005376 gpa_t gpa;
5377
5378 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
5379
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005380 ret = handle_mmio_page_fault_common(vcpu, gpa, true);
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08005381 if (likely(ret == RET_MMIO_PF_EMULATE))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005382 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
5383 EMULATE_DONE;
Xiao Guangrongf8f55942013-06-07 16:51:26 +08005384
5385 if (unlikely(ret == RET_MMIO_PF_INVALID))
5386 return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);
5387
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08005388 if (unlikely(ret == RET_MMIO_PF_RETRY))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005389 return 1;
5390
5391 /* It is the real ept misconfig */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005392 printk(KERN_ERR "EPT: Misconfiguration.\n");
5393 printk(KERN_ERR "EPT: GPA: 0x%llx\n", gpa);
5394
5395 nr_sptes = kvm_mmu_get_spte_hierarchy(vcpu, gpa, sptes);
5396
5397 for (i = PT64_ROOT_LEVEL; i > PT64_ROOT_LEVEL - nr_sptes; --i)
5398 ept_misconfig_inspect_spte(vcpu, sptes[i-1], i);
5399
Avi Kivity851ba692009-08-24 11:10:17 +03005400 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
5401 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005402
5403 return 0;
5404}
5405
Avi Kivity851ba692009-08-24 11:10:17 +03005406static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005407{
5408 u32 cpu_based_vm_exec_control;
5409
5410 /* clear pending NMI */
5411 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5412 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
5413 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5414 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005415 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005416
5417 return 1;
5418}
5419
Mohammed Gamal80ced182009-09-01 12:48:18 +02005420static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005421{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005422 struct vcpu_vmx *vmx = to_vmx(vcpu);
5423 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005424 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02005425 u32 cpu_exec_ctrl;
5426 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005427 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005428
5429 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5430 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005431
Avi Kivityb8405c12012-06-07 17:08:48 +03005432 while (!guest_state_valid(vcpu) && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03005433 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005434 return handle_interrupt_window(&vmx->vcpu);
5435
Avi Kivityde87dcdd2012-06-12 20:21:38 +03005436 if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
5437 return 1;
5438
Gleb Natapov991eebf2013-04-11 12:10:51 +03005439 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005440
Mohammed Gamal80ced182009-09-01 12:48:18 +02005441 if (err == EMULATE_DO_MMIO) {
5442 ret = 0;
5443 goto out;
5444 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005445
Avi Kivityde5f70e2012-06-12 20:22:28 +03005446 if (err != EMULATE_DONE) {
5447 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5448 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5449 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03005450 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03005451 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005452
Gleb Natapov8d76c492013-05-08 18:38:44 +03005453 if (vcpu->arch.halt_request) {
5454 vcpu->arch.halt_request = 0;
5455 ret = kvm_emulate_halt(vcpu);
5456 goto out;
5457 }
5458
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005459 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02005460 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005461 if (need_resched())
5462 schedule();
5463 }
5464
Gleb Natapov14168782013-01-21 15:36:49 +02005465 vmx->emulation_required = emulation_required(vcpu);
Mohammed Gamal80ced182009-09-01 12:48:18 +02005466out:
5467 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005468}
5469
Avi Kivity6aa8b732006-12-10 02:21:36 -08005470/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005471 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
5472 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
5473 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03005474static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005475{
5476 skip_emulated_instruction(vcpu);
5477 kvm_vcpu_on_spin(vcpu);
5478
5479 return 1;
5480}
5481
Sheng Yang59708672009-12-15 13:29:54 +08005482static int handle_invalid_op(struct kvm_vcpu *vcpu)
5483{
5484 kvm_queue_exception(vcpu, UD_VECTOR);
5485 return 1;
5486}
5487
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005488/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005489 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
5490 * We could reuse a single VMCS for all the L2 guests, but we also want the
5491 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
5492 * allows keeping them loaded on the processor, and in the future will allow
5493 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
5494 * every entry if they never change.
5495 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
5496 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
5497 *
5498 * The following functions allocate and free a vmcs02 in this pool.
5499 */
5500
5501/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
5502static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
5503{
5504 struct vmcs02_list *item;
5505 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
5506 if (item->vmptr == vmx->nested.current_vmptr) {
5507 list_move(&item->list, &vmx->nested.vmcs02_pool);
5508 return &item->vmcs02;
5509 }
5510
5511 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
5512 /* Recycle the least recently used VMCS. */
5513 item = list_entry(vmx->nested.vmcs02_pool.prev,
5514 struct vmcs02_list, list);
5515 item->vmptr = vmx->nested.current_vmptr;
5516 list_move(&item->list, &vmx->nested.vmcs02_pool);
5517 return &item->vmcs02;
5518 }
5519
5520 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02005521 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005522 if (!item)
5523 return NULL;
5524 item->vmcs02.vmcs = alloc_vmcs();
5525 if (!item->vmcs02.vmcs) {
5526 kfree(item);
5527 return NULL;
5528 }
5529 loaded_vmcs_init(&item->vmcs02);
5530 item->vmptr = vmx->nested.current_vmptr;
5531 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
5532 vmx->nested.vmcs02_num++;
5533 return &item->vmcs02;
5534}
5535
5536/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
5537static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
5538{
5539 struct vmcs02_list *item;
5540 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
5541 if (item->vmptr == vmptr) {
5542 free_loaded_vmcs(&item->vmcs02);
5543 list_del(&item->list);
5544 kfree(item);
5545 vmx->nested.vmcs02_num--;
5546 return;
5547 }
5548}
5549
5550/*
5551 * Free all VMCSs saved for this vcpu, except the one pointed by
5552 * vmx->loaded_vmcs. These include the VMCSs in vmcs02_pool (except the one
5553 * currently used, if running L2), and vmcs01 when running L2.
5554 */
5555static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
5556{
5557 struct vmcs02_list *item, *n;
5558 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
5559 if (vmx->loaded_vmcs != &item->vmcs02)
5560 free_loaded_vmcs(&item->vmcs02);
5561 list_del(&item->list);
5562 kfree(item);
5563 }
5564 vmx->nested.vmcs02_num = 0;
5565
5566 if (vmx->loaded_vmcs != &vmx->vmcs01)
5567 free_loaded_vmcs(&vmx->vmcs01);
5568}
5569
Abel Gordon145c28d2013-04-18 14:36:55 +03005570static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
5571 u32 vm_instruction_error);
5572
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005573/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005574 * Emulate the VMXON instruction.
5575 * Currently, we just remember that VMX is active, and do not save or even
5576 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
5577 * do not currently need to store anything in that guest-allocated memory
5578 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
5579 * argument is different from the VMXON pointer (which the spec says they do).
5580 */
5581static int handle_vmon(struct kvm_vcpu *vcpu)
5582{
5583 struct kvm_segment cs;
5584 struct vcpu_vmx *vmx = to_vmx(vcpu);
Abel Gordon8de48832013-04-18 14:37:25 +03005585 struct vmcs *shadow_vmcs;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005586
5587 /* The Intel VMX Instruction Reference lists a bunch of bits that
5588 * are prerequisite to running VMXON, most notably cr4.VMXE must be
5589 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
5590 * Otherwise, we should fail with #UD. We test these now:
5591 */
5592 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
5593 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
5594 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
5595 kvm_queue_exception(vcpu, UD_VECTOR);
5596 return 1;
5597 }
5598
5599 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
5600 if (is_long_mode(vcpu) && !cs.l) {
5601 kvm_queue_exception(vcpu, UD_VECTOR);
5602 return 1;
5603 }
5604
5605 if (vmx_get_cpl(vcpu)) {
5606 kvm_inject_gp(vcpu, 0);
5607 return 1;
5608 }
Abel Gordon145c28d2013-04-18 14:36:55 +03005609 if (vmx->nested.vmxon) {
5610 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
5611 skip_emulated_instruction(vcpu);
5612 return 1;
5613 }
Abel Gordon8de48832013-04-18 14:37:25 +03005614 if (enable_shadow_vmcs) {
5615 shadow_vmcs = alloc_vmcs();
5616 if (!shadow_vmcs)
5617 return -ENOMEM;
5618 /* mark vmcs as shadow */
5619 shadow_vmcs->revision_id |= (1u << 31);
5620 /* init shadow vmcs */
5621 vmcs_clear(shadow_vmcs);
5622 vmx->nested.current_shadow_vmcs = shadow_vmcs;
5623 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005624
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005625 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
5626 vmx->nested.vmcs02_num = 0;
5627
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005628 vmx->nested.vmxon = true;
5629
5630 skip_emulated_instruction(vcpu);
5631 return 1;
5632}
5633
5634/*
5635 * Intel's VMX Instruction Reference specifies a common set of prerequisites
5636 * for running VMX instructions (except VMXON, whose prerequisites are
5637 * slightly different). It also specifies what exception to inject otherwise.
5638 */
5639static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
5640{
5641 struct kvm_segment cs;
5642 struct vcpu_vmx *vmx = to_vmx(vcpu);
5643
5644 if (!vmx->nested.vmxon) {
5645 kvm_queue_exception(vcpu, UD_VECTOR);
5646 return 0;
5647 }
5648
5649 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
5650 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
5651 (is_long_mode(vcpu) && !cs.l)) {
5652 kvm_queue_exception(vcpu, UD_VECTOR);
5653 return 0;
5654 }
5655
5656 if (vmx_get_cpl(vcpu)) {
5657 kvm_inject_gp(vcpu, 0);
5658 return 0;
5659 }
5660
5661 return 1;
5662}
5663
Abel Gordone7953d72013-04-18 14:37:55 +03005664static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
5665{
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03005666 u32 exec_control;
Abel Gordon012f83c2013-04-18 14:39:25 +03005667 if (enable_shadow_vmcs) {
5668 if (vmx->nested.current_vmcs12 != NULL) {
5669 /* copy to memory all shadowed fields in case
5670 they were modified */
5671 copy_shadow_to_vmcs12(vmx);
5672 vmx->nested.sync_shadow_vmcs = false;
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03005673 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
5674 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
5675 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
5676 vmcs_write64(VMCS_LINK_POINTER, -1ull);
Abel Gordon012f83c2013-04-18 14:39:25 +03005677 }
5678 }
Abel Gordone7953d72013-04-18 14:37:55 +03005679 kunmap(vmx->nested.current_vmcs12_page);
5680 nested_release_page(vmx->nested.current_vmcs12_page);
5681}
5682
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005683/*
5684 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
5685 * just stops using VMX.
5686 */
5687static void free_nested(struct vcpu_vmx *vmx)
5688{
5689 if (!vmx->nested.vmxon)
5690 return;
5691 vmx->nested.vmxon = false;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03005692 if (vmx->nested.current_vmptr != -1ull) {
Abel Gordone7953d72013-04-18 14:37:55 +03005693 nested_release_vmcs12(vmx);
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03005694 vmx->nested.current_vmptr = -1ull;
5695 vmx->nested.current_vmcs12 = NULL;
5696 }
Abel Gordone7953d72013-04-18 14:37:55 +03005697 if (enable_shadow_vmcs)
5698 free_vmcs(vmx->nested.current_shadow_vmcs);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03005699 /* Unpin physical memory we referred to in current vmcs02 */
5700 if (vmx->nested.apic_access_page) {
5701 nested_release_page(vmx->nested.apic_access_page);
5702 vmx->nested.apic_access_page = 0;
5703 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005704
5705 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005706}
5707
5708/* Emulate the VMXOFF instruction */
5709static int handle_vmoff(struct kvm_vcpu *vcpu)
5710{
5711 if (!nested_vmx_check_permission(vcpu))
5712 return 1;
5713 free_nested(to_vmx(vcpu));
5714 skip_emulated_instruction(vcpu);
5715 return 1;
5716}
5717
5718/*
Nadav Har'El064aea72011-05-25 23:04:56 +03005719 * Decode the memory-address operand of a vmx instruction, as recorded on an
5720 * exit caused by such an instruction (run by a guest hypervisor).
5721 * On success, returns 0. When the operand is invalid, returns 1 and throws
5722 * #UD or #GP.
5723 */
5724static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
5725 unsigned long exit_qualification,
5726 u32 vmx_instruction_info, gva_t *ret)
5727{
5728 /*
5729 * According to Vol. 3B, "Information for VM Exits Due to Instruction
5730 * Execution", on an exit, vmx_instruction_info holds most of the
5731 * addressing components of the operand. Only the displacement part
5732 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
5733 * For how an actual address is calculated from all these components,
5734 * refer to Vol. 1, "Operand Addressing".
5735 */
5736 int scaling = vmx_instruction_info & 3;
5737 int addr_size = (vmx_instruction_info >> 7) & 7;
5738 bool is_reg = vmx_instruction_info & (1u << 10);
5739 int seg_reg = (vmx_instruction_info >> 15) & 7;
5740 int index_reg = (vmx_instruction_info >> 18) & 0xf;
5741 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
5742 int base_reg = (vmx_instruction_info >> 23) & 0xf;
5743 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
5744
5745 if (is_reg) {
5746 kvm_queue_exception(vcpu, UD_VECTOR);
5747 return 1;
5748 }
5749
5750 /* Addr = segment_base + offset */
5751 /* offset = base + [index * scale] + displacement */
5752 *ret = vmx_get_segment_base(vcpu, seg_reg);
5753 if (base_is_valid)
5754 *ret += kvm_register_read(vcpu, base_reg);
5755 if (index_is_valid)
5756 *ret += kvm_register_read(vcpu, index_reg)<<scaling;
5757 *ret += exit_qualification; /* holds the displacement */
5758
5759 if (addr_size == 1) /* 32 bit */
5760 *ret &= 0xffffffff;
5761
5762 /*
5763 * TODO: throw #GP (and return 1) in various cases that the VM*
5764 * instructions require it - e.g., offset beyond segment limit,
5765 * unusable or unreadable/unwritable segment, non-canonical 64-bit
5766 * address, and so on. Currently these are not checked.
5767 */
5768 return 0;
5769}
5770
5771/*
Nadav Har'El0140cae2011-05-25 23:06:28 +03005772 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
5773 * set the success or error code of an emulated VMX instruction, as specified
5774 * by Vol 2B, VMX Instruction Reference, "Conventions".
5775 */
5776static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
5777{
5778 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
5779 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
5780 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
5781}
5782
5783static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
5784{
5785 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
5786 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
5787 X86_EFLAGS_SF | X86_EFLAGS_OF))
5788 | X86_EFLAGS_CF);
5789}
5790
5791static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
5792 u32 vm_instruction_error)
5793{
5794 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
5795 /*
5796 * failValid writes the error number to the current VMCS, which
5797 * can't be done there isn't a current VMCS.
5798 */
5799 nested_vmx_failInvalid(vcpu);
5800 return;
5801 }
5802 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
5803 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
5804 X86_EFLAGS_SF | X86_EFLAGS_OF))
5805 | X86_EFLAGS_ZF);
5806 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
Abel Gordon012f83c2013-04-18 14:39:25 +03005807 /*
5808 * We don't need to force a shadow sync because
5809 * VM_INSTRUCTION_ERROR is not shadowed
5810 */
Nadav Har'El0140cae2011-05-25 23:06:28 +03005811}
5812
Nadav Har'El27d6c862011-05-25 23:06:59 +03005813/* Emulate the VMCLEAR instruction */
5814static int handle_vmclear(struct kvm_vcpu *vcpu)
5815{
5816 struct vcpu_vmx *vmx = to_vmx(vcpu);
5817 gva_t gva;
5818 gpa_t vmptr;
5819 struct vmcs12 *vmcs12;
5820 struct page *page;
5821 struct x86_exception e;
5822
5823 if (!nested_vmx_check_permission(vcpu))
5824 return 1;
5825
5826 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
5827 vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
5828 return 1;
5829
5830 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
5831 sizeof(vmptr), &e)) {
5832 kvm_inject_page_fault(vcpu, &e);
5833 return 1;
5834 }
5835
5836 if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
5837 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_INVALID_ADDRESS);
5838 skip_emulated_instruction(vcpu);
5839 return 1;
5840 }
5841
5842 if (vmptr == vmx->nested.current_vmptr) {
Abel Gordone7953d72013-04-18 14:37:55 +03005843 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03005844 vmx->nested.current_vmptr = -1ull;
5845 vmx->nested.current_vmcs12 = NULL;
5846 }
5847
5848 page = nested_get_page(vcpu, vmptr);
5849 if (page == NULL) {
5850 /*
5851 * For accurate processor emulation, VMCLEAR beyond available
5852 * physical memory should do nothing at all. However, it is
5853 * possible that a nested vmx bug, not a guest hypervisor bug,
5854 * resulted in this case, so let's shut down before doing any
5855 * more damage:
5856 */
5857 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
5858 return 1;
5859 }
5860 vmcs12 = kmap(page);
5861 vmcs12->launch_state = 0;
5862 kunmap(page);
5863 nested_release_page(page);
5864
5865 nested_free_vmcs02(vmx, vmptr);
5866
5867 skip_emulated_instruction(vcpu);
5868 nested_vmx_succeed(vcpu);
5869 return 1;
5870}
5871
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03005872static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
5873
5874/* Emulate the VMLAUNCH instruction */
5875static int handle_vmlaunch(struct kvm_vcpu *vcpu)
5876{
5877 return nested_vmx_run(vcpu, true);
5878}
5879
5880/* Emulate the VMRESUME instruction */
5881static int handle_vmresume(struct kvm_vcpu *vcpu)
5882{
5883
5884 return nested_vmx_run(vcpu, false);
5885}
5886
Nadav Har'El49f705c2011-05-25 23:08:30 +03005887enum vmcs_field_type {
5888 VMCS_FIELD_TYPE_U16 = 0,
5889 VMCS_FIELD_TYPE_U64 = 1,
5890 VMCS_FIELD_TYPE_U32 = 2,
5891 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
5892};
5893
5894static inline int vmcs_field_type(unsigned long field)
5895{
5896 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
5897 return VMCS_FIELD_TYPE_U32;
5898 return (field >> 13) & 0x3 ;
5899}
5900
5901static inline int vmcs_field_readonly(unsigned long field)
5902{
5903 return (((field >> 10) & 0x3) == 1);
5904}
5905
5906/*
5907 * Read a vmcs12 field. Since these can have varying lengths and we return
5908 * one type, we chose the biggest type (u64) and zero-extend the return value
5909 * to that size. Note that the caller, handle_vmread, might need to use only
5910 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
5911 * 64-bit fields are to be returned).
5912 */
5913static inline bool vmcs12_read_any(struct kvm_vcpu *vcpu,
5914 unsigned long field, u64 *ret)
5915{
5916 short offset = vmcs_field_to_offset(field);
5917 char *p;
5918
5919 if (offset < 0)
5920 return 0;
5921
5922 p = ((char *)(get_vmcs12(vcpu))) + offset;
5923
5924 switch (vmcs_field_type(field)) {
5925 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
5926 *ret = *((natural_width *)p);
5927 return 1;
5928 case VMCS_FIELD_TYPE_U16:
5929 *ret = *((u16 *)p);
5930 return 1;
5931 case VMCS_FIELD_TYPE_U32:
5932 *ret = *((u32 *)p);
5933 return 1;
5934 case VMCS_FIELD_TYPE_U64:
5935 *ret = *((u64 *)p);
5936 return 1;
5937 default:
5938 return 0; /* can never happen. */
5939 }
5940}
5941
Abel Gordon20b97fe2013-04-18 14:36:25 +03005942
5943static inline bool vmcs12_write_any(struct kvm_vcpu *vcpu,
5944 unsigned long field, u64 field_value){
5945 short offset = vmcs_field_to_offset(field);
5946 char *p = ((char *) get_vmcs12(vcpu)) + offset;
5947 if (offset < 0)
5948 return false;
5949
5950 switch (vmcs_field_type(field)) {
5951 case VMCS_FIELD_TYPE_U16:
5952 *(u16 *)p = field_value;
5953 return true;
5954 case VMCS_FIELD_TYPE_U32:
5955 *(u32 *)p = field_value;
5956 return true;
5957 case VMCS_FIELD_TYPE_U64:
5958 *(u64 *)p = field_value;
5959 return true;
5960 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
5961 *(natural_width *)p = field_value;
5962 return true;
5963 default:
5964 return false; /* can never happen. */
5965 }
5966
5967}
5968
Abel Gordon16f5b902013-04-18 14:38:25 +03005969static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
5970{
5971 int i;
5972 unsigned long field;
5973 u64 field_value;
5974 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
5975 unsigned long *fields = (unsigned long *)shadow_read_write_fields;
5976 int num_fields = max_shadow_read_write_fields;
5977
5978 vmcs_load(shadow_vmcs);
5979
5980 for (i = 0; i < num_fields; i++) {
5981 field = fields[i];
5982 switch (vmcs_field_type(field)) {
5983 case VMCS_FIELD_TYPE_U16:
5984 field_value = vmcs_read16(field);
5985 break;
5986 case VMCS_FIELD_TYPE_U32:
5987 field_value = vmcs_read32(field);
5988 break;
5989 case VMCS_FIELD_TYPE_U64:
5990 field_value = vmcs_read64(field);
5991 break;
5992 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
5993 field_value = vmcs_readl(field);
5994 break;
5995 }
5996 vmcs12_write_any(&vmx->vcpu, field, field_value);
5997 }
5998
5999 vmcs_clear(shadow_vmcs);
6000 vmcs_load(vmx->loaded_vmcs->vmcs);
6001}
6002
Abel Gordonc3114422013-04-18 14:38:55 +03006003static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
6004{
6005 unsigned long *fields[] = {
6006 (unsigned long *)shadow_read_write_fields,
6007 (unsigned long *)shadow_read_only_fields
6008 };
6009 int num_lists = ARRAY_SIZE(fields);
6010 int max_fields[] = {
6011 max_shadow_read_write_fields,
6012 max_shadow_read_only_fields
6013 };
6014 int i, q;
6015 unsigned long field;
6016 u64 field_value = 0;
6017 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
6018
6019 vmcs_load(shadow_vmcs);
6020
6021 for (q = 0; q < num_lists; q++) {
6022 for (i = 0; i < max_fields[q]; i++) {
6023 field = fields[q][i];
6024 vmcs12_read_any(&vmx->vcpu, field, &field_value);
6025
6026 switch (vmcs_field_type(field)) {
6027 case VMCS_FIELD_TYPE_U16:
6028 vmcs_write16(field, (u16)field_value);
6029 break;
6030 case VMCS_FIELD_TYPE_U32:
6031 vmcs_write32(field, (u32)field_value);
6032 break;
6033 case VMCS_FIELD_TYPE_U64:
6034 vmcs_write64(field, (u64)field_value);
6035 break;
6036 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
6037 vmcs_writel(field, (long)field_value);
6038 break;
6039 }
6040 }
6041 }
6042
6043 vmcs_clear(shadow_vmcs);
6044 vmcs_load(vmx->loaded_vmcs->vmcs);
6045}
6046
Nadav Har'El49f705c2011-05-25 23:08:30 +03006047/*
6048 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
6049 * used before) all generate the same failure when it is missing.
6050 */
6051static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
6052{
6053 struct vcpu_vmx *vmx = to_vmx(vcpu);
6054 if (vmx->nested.current_vmptr == -1ull) {
6055 nested_vmx_failInvalid(vcpu);
6056 skip_emulated_instruction(vcpu);
6057 return 0;
6058 }
6059 return 1;
6060}
6061
6062static int handle_vmread(struct kvm_vcpu *vcpu)
6063{
6064 unsigned long field;
6065 u64 field_value;
6066 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6067 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
6068 gva_t gva = 0;
6069
6070 if (!nested_vmx_check_permission(vcpu) ||
6071 !nested_vmx_check_vmcs12(vcpu))
6072 return 1;
6073
6074 /* Decode instruction info and find the field to read */
6075 field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
6076 /* Read the field, zero-extended to a u64 field_value */
6077 if (!vmcs12_read_any(vcpu, field, &field_value)) {
6078 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
6079 skip_emulated_instruction(vcpu);
6080 return 1;
6081 }
6082 /*
6083 * Now copy part of this value to register or memory, as requested.
6084 * Note that the number of bits actually copied is 32 or 64 depending
6085 * on the guest's mode (32 or 64 bit), not on the given field's length.
6086 */
6087 if (vmx_instruction_info & (1u << 10)) {
6088 kvm_register_write(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
6089 field_value);
6090 } else {
6091 if (get_vmx_mem_address(vcpu, exit_qualification,
6092 vmx_instruction_info, &gva))
6093 return 1;
6094 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
6095 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
6096 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
6097 }
6098
6099 nested_vmx_succeed(vcpu);
6100 skip_emulated_instruction(vcpu);
6101 return 1;
6102}
6103
6104
6105static int handle_vmwrite(struct kvm_vcpu *vcpu)
6106{
6107 unsigned long field;
6108 gva_t gva;
6109 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6110 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03006111 /* The value to write might be 32 or 64 bits, depending on L1's long
6112 * mode, and eventually we need to write that into a field of several
6113 * possible lengths. The code below first zero-extends the value to 64
6114 * bit (field_value), and then copies only the approriate number of
6115 * bits into the vmcs12 field.
6116 */
6117 u64 field_value = 0;
6118 struct x86_exception e;
6119
6120 if (!nested_vmx_check_permission(vcpu) ||
6121 !nested_vmx_check_vmcs12(vcpu))
6122 return 1;
6123
6124 if (vmx_instruction_info & (1u << 10))
6125 field_value = kvm_register_read(vcpu,
6126 (((vmx_instruction_info) >> 3) & 0xf));
6127 else {
6128 if (get_vmx_mem_address(vcpu, exit_qualification,
6129 vmx_instruction_info, &gva))
6130 return 1;
6131 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
6132 &field_value, (is_long_mode(vcpu) ? 8 : 4), &e)) {
6133 kvm_inject_page_fault(vcpu, &e);
6134 return 1;
6135 }
6136 }
6137
6138
6139 field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
6140 if (vmcs_field_readonly(field)) {
6141 nested_vmx_failValid(vcpu,
6142 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
6143 skip_emulated_instruction(vcpu);
6144 return 1;
6145 }
6146
Abel Gordon20b97fe2013-04-18 14:36:25 +03006147 if (!vmcs12_write_any(vcpu, field, field_value)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03006148 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
6149 skip_emulated_instruction(vcpu);
6150 return 1;
6151 }
6152
6153 nested_vmx_succeed(vcpu);
6154 skip_emulated_instruction(vcpu);
6155 return 1;
6156}
6157
Nadav Har'El63846662011-05-25 23:07:29 +03006158/* Emulate the VMPTRLD instruction */
6159static int handle_vmptrld(struct kvm_vcpu *vcpu)
6160{
6161 struct vcpu_vmx *vmx = to_vmx(vcpu);
6162 gva_t gva;
6163 gpa_t vmptr;
6164 struct x86_exception e;
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03006165 u32 exec_control;
Nadav Har'El63846662011-05-25 23:07:29 +03006166
6167 if (!nested_vmx_check_permission(vcpu))
6168 return 1;
6169
6170 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
6171 vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
6172 return 1;
6173
6174 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
6175 sizeof(vmptr), &e)) {
6176 kvm_inject_page_fault(vcpu, &e);
6177 return 1;
6178 }
6179
6180 if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
6181 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_INVALID_ADDRESS);
6182 skip_emulated_instruction(vcpu);
6183 return 1;
6184 }
6185
6186 if (vmx->nested.current_vmptr != vmptr) {
6187 struct vmcs12 *new_vmcs12;
6188 struct page *page;
6189 page = nested_get_page(vcpu, vmptr);
6190 if (page == NULL) {
6191 nested_vmx_failInvalid(vcpu);
6192 skip_emulated_instruction(vcpu);
6193 return 1;
6194 }
6195 new_vmcs12 = kmap(page);
6196 if (new_vmcs12->revision_id != VMCS12_REVISION) {
6197 kunmap(page);
6198 nested_release_page_clean(page);
6199 nested_vmx_failValid(vcpu,
6200 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
6201 skip_emulated_instruction(vcpu);
6202 return 1;
6203 }
Abel Gordone7953d72013-04-18 14:37:55 +03006204 if (vmx->nested.current_vmptr != -1ull)
6205 nested_release_vmcs12(vmx);
Nadav Har'El63846662011-05-25 23:07:29 +03006206
6207 vmx->nested.current_vmptr = vmptr;
6208 vmx->nested.current_vmcs12 = new_vmcs12;
6209 vmx->nested.current_vmcs12_page = page;
Abel Gordon012f83c2013-04-18 14:39:25 +03006210 if (enable_shadow_vmcs) {
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03006211 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
6212 exec_control |= SECONDARY_EXEC_SHADOW_VMCS;
6213 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
6214 vmcs_write64(VMCS_LINK_POINTER,
6215 __pa(vmx->nested.current_shadow_vmcs));
Abel Gordon012f83c2013-04-18 14:39:25 +03006216 vmx->nested.sync_shadow_vmcs = true;
6217 }
Nadav Har'El63846662011-05-25 23:07:29 +03006218 }
6219
6220 nested_vmx_succeed(vcpu);
6221 skip_emulated_instruction(vcpu);
6222 return 1;
6223}
6224
Nadav Har'El6a4d7552011-05-25 23:08:00 +03006225/* Emulate the VMPTRST instruction */
6226static int handle_vmptrst(struct kvm_vcpu *vcpu)
6227{
6228 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6229 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
6230 gva_t vmcs_gva;
6231 struct x86_exception e;
6232
6233 if (!nested_vmx_check_permission(vcpu))
6234 return 1;
6235
6236 if (get_vmx_mem_address(vcpu, exit_qualification,
6237 vmx_instruction_info, &vmcs_gva))
6238 return 1;
6239 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
6240 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
6241 (void *)&to_vmx(vcpu)->nested.current_vmptr,
6242 sizeof(u64), &e)) {
6243 kvm_inject_page_fault(vcpu, &e);
6244 return 1;
6245 }
6246 nested_vmx_succeed(vcpu);
6247 skip_emulated_instruction(vcpu);
6248 return 1;
6249}
6250
Nadav Har'El0140cae2011-05-25 23:06:28 +03006251/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08006252 * The exit handlers return 1 if the exit was handled fully and guest execution
6253 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
6254 * to be done to userspace and return 0.
6255 */
Mathias Krause772e0312012-08-30 01:30:19 +02006256static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08006257 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
6258 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08006259 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08006260 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006261 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006262 [EXIT_REASON_CR_ACCESS] = handle_cr,
6263 [EXIT_REASON_DR_ACCESS] = handle_dr,
6264 [EXIT_REASON_CPUID] = handle_cpuid,
6265 [EXIT_REASON_MSR_READ] = handle_rdmsr,
6266 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
6267 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
6268 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02006269 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03006270 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02006271 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02006272 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03006273 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006274 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03006275 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03006276 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03006277 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006278 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03006279 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006280 [EXIT_REASON_VMOFF] = handle_vmoff,
6281 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08006282 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
6283 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08006284 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08006285 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02006286 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08006287 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02006288 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08006289 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006290 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
6291 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006292 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Sheng Yang59708672009-12-15 13:29:54 +08006293 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_invalid_op,
6294 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_invalid_op,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006295};
6296
6297static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04006298 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006299
Jan Kiszka908a7bd2013-02-18 11:21:16 +01006300static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
6301 struct vmcs12 *vmcs12)
6302{
6303 unsigned long exit_qualification;
6304 gpa_t bitmap, last_bitmap;
6305 unsigned int port;
6306 int size;
6307 u8 b;
6308
6309 if (nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING))
6310 return 1;
6311
6312 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
6313 return 0;
6314
6315 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6316
6317 port = exit_qualification >> 16;
6318 size = (exit_qualification & 7) + 1;
6319
6320 last_bitmap = (gpa_t)-1;
6321 b = -1;
6322
6323 while (size > 0) {
6324 if (port < 0x8000)
6325 bitmap = vmcs12->io_bitmap_a;
6326 else if (port < 0x10000)
6327 bitmap = vmcs12->io_bitmap_b;
6328 else
6329 return 1;
6330 bitmap += (port & 0x7fff) / 8;
6331
6332 if (last_bitmap != bitmap)
6333 if (kvm_read_guest(vcpu->kvm, bitmap, &b, 1))
6334 return 1;
6335 if (b & (1 << (port & 7)))
6336 return 1;
6337
6338 port++;
6339 size--;
6340 last_bitmap = bitmap;
6341 }
6342
6343 return 0;
6344}
6345
Nadav Har'El644d7112011-05-25 23:12:35 +03006346/*
6347 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
6348 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
6349 * disinterest in the current event (read or write a specific MSR) by using an
6350 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
6351 */
6352static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
6353 struct vmcs12 *vmcs12, u32 exit_reason)
6354{
6355 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
6356 gpa_t bitmap;
6357
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01006358 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Nadav Har'El644d7112011-05-25 23:12:35 +03006359 return 1;
6360
6361 /*
6362 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
6363 * for the four combinations of read/write and low/high MSR numbers.
6364 * First we need to figure out which of the four to use:
6365 */
6366 bitmap = vmcs12->msr_bitmap;
6367 if (exit_reason == EXIT_REASON_MSR_WRITE)
6368 bitmap += 2048;
6369 if (msr_index >= 0xc0000000) {
6370 msr_index -= 0xc0000000;
6371 bitmap += 1024;
6372 }
6373
6374 /* Then read the msr_index'th bit from this bitmap: */
6375 if (msr_index < 1024*8) {
6376 unsigned char b;
Jan Kiszkabd31a7f2013-02-14 19:46:27 +01006377 if (kvm_read_guest(vcpu->kvm, bitmap + msr_index/8, &b, 1))
6378 return 1;
Nadav Har'El644d7112011-05-25 23:12:35 +03006379 return 1 & (b >> (msr_index & 7));
6380 } else
6381 return 1; /* let L1 handle the wrong parameter */
6382}
6383
6384/*
6385 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
6386 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
6387 * intercept (via guest_host_mask etc.) the current event.
6388 */
6389static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
6390 struct vmcs12 *vmcs12)
6391{
6392 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6393 int cr = exit_qualification & 15;
6394 int reg = (exit_qualification >> 8) & 15;
6395 unsigned long val = kvm_register_read(vcpu, reg);
6396
6397 switch ((exit_qualification >> 4) & 3) {
6398 case 0: /* mov to cr */
6399 switch (cr) {
6400 case 0:
6401 if (vmcs12->cr0_guest_host_mask &
6402 (val ^ vmcs12->cr0_read_shadow))
6403 return 1;
6404 break;
6405 case 3:
6406 if ((vmcs12->cr3_target_count >= 1 &&
6407 vmcs12->cr3_target_value0 == val) ||
6408 (vmcs12->cr3_target_count >= 2 &&
6409 vmcs12->cr3_target_value1 == val) ||
6410 (vmcs12->cr3_target_count >= 3 &&
6411 vmcs12->cr3_target_value2 == val) ||
6412 (vmcs12->cr3_target_count >= 4 &&
6413 vmcs12->cr3_target_value3 == val))
6414 return 0;
6415 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
6416 return 1;
6417 break;
6418 case 4:
6419 if (vmcs12->cr4_guest_host_mask &
6420 (vmcs12->cr4_read_shadow ^ val))
6421 return 1;
6422 break;
6423 case 8:
6424 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
6425 return 1;
6426 break;
6427 }
6428 break;
6429 case 2: /* clts */
6430 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
6431 (vmcs12->cr0_read_shadow & X86_CR0_TS))
6432 return 1;
6433 break;
6434 case 1: /* mov from cr */
6435 switch (cr) {
6436 case 3:
6437 if (vmcs12->cpu_based_vm_exec_control &
6438 CPU_BASED_CR3_STORE_EXITING)
6439 return 1;
6440 break;
6441 case 8:
6442 if (vmcs12->cpu_based_vm_exec_control &
6443 CPU_BASED_CR8_STORE_EXITING)
6444 return 1;
6445 break;
6446 }
6447 break;
6448 case 3: /* lmsw */
6449 /*
6450 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
6451 * cr0. Other attempted changes are ignored, with no exit.
6452 */
6453 if (vmcs12->cr0_guest_host_mask & 0xe &
6454 (val ^ vmcs12->cr0_read_shadow))
6455 return 1;
6456 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
6457 !(vmcs12->cr0_read_shadow & 0x1) &&
6458 (val & 0x1))
6459 return 1;
6460 break;
6461 }
6462 return 0;
6463}
6464
6465/*
6466 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
6467 * should handle it ourselves in L0 (and then continue L2). Only call this
6468 * when in is_guest_mode (L2).
6469 */
6470static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
6471{
Nadav Har'El644d7112011-05-25 23:12:35 +03006472 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6473 struct vcpu_vmx *vmx = to_vmx(vcpu);
6474 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka957c8972013-02-24 14:11:34 +01006475 u32 exit_reason = vmx->exit_reason;
Nadav Har'El644d7112011-05-25 23:12:35 +03006476
6477 if (vmx->nested.nested_run_pending)
6478 return 0;
6479
6480 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02006481 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
6482 vmcs_read32(VM_INSTRUCTION_ERROR));
Nadav Har'El644d7112011-05-25 23:12:35 +03006483 return 1;
6484 }
6485
6486 switch (exit_reason) {
6487 case EXIT_REASON_EXCEPTION_NMI:
6488 if (!is_exception(intr_info))
6489 return 0;
6490 else if (is_page_fault(intr_info))
6491 return enable_ept;
6492 return vmcs12->exception_bitmap &
6493 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
6494 case EXIT_REASON_EXTERNAL_INTERRUPT:
6495 return 0;
6496 case EXIT_REASON_TRIPLE_FAULT:
6497 return 1;
6498 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02006499 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03006500 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02006501 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03006502 case EXIT_REASON_TASK_SWITCH:
6503 return 1;
6504 case EXIT_REASON_CPUID:
6505 return 1;
6506 case EXIT_REASON_HLT:
6507 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
6508 case EXIT_REASON_INVD:
6509 return 1;
6510 case EXIT_REASON_INVLPG:
6511 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
6512 case EXIT_REASON_RDPMC:
6513 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
6514 case EXIT_REASON_RDTSC:
6515 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
6516 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
6517 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
6518 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
6519 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
6520 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
6521 /*
6522 * VMX instructions trap unconditionally. This allows L1 to
6523 * emulate them for its L2 guest, i.e., allows 3-level nesting!
6524 */
6525 return 1;
6526 case EXIT_REASON_CR_ACCESS:
6527 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
6528 case EXIT_REASON_DR_ACCESS:
6529 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
6530 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01006531 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Nadav Har'El644d7112011-05-25 23:12:35 +03006532 case EXIT_REASON_MSR_READ:
6533 case EXIT_REASON_MSR_WRITE:
6534 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
6535 case EXIT_REASON_INVALID_STATE:
6536 return 1;
6537 case EXIT_REASON_MWAIT_INSTRUCTION:
6538 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
6539 case EXIT_REASON_MONITOR_INSTRUCTION:
6540 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
6541 case EXIT_REASON_PAUSE_INSTRUCTION:
6542 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
6543 nested_cpu_has2(vmcs12,
6544 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
6545 case EXIT_REASON_MCE_DURING_VMENTRY:
6546 return 0;
6547 case EXIT_REASON_TPR_BELOW_THRESHOLD:
6548 return 1;
6549 case EXIT_REASON_APIC_ACCESS:
6550 return nested_cpu_has2(vmcs12,
6551 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
6552 case EXIT_REASON_EPT_VIOLATION:
6553 case EXIT_REASON_EPT_MISCONFIG:
6554 return 0;
Jan Kiszka0238ea92013-03-13 11:31:24 +01006555 case EXIT_REASON_PREEMPTION_TIMER:
6556 return vmcs12->pin_based_vm_exec_control &
6557 PIN_BASED_VMX_PREEMPTION_TIMER;
Nadav Har'El644d7112011-05-25 23:12:35 +03006558 case EXIT_REASON_WBINVD:
6559 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
6560 case EXIT_REASON_XSETBV:
6561 return 1;
6562 default:
6563 return 1;
6564 }
6565}
6566
Avi Kivity586f9602010-11-18 13:09:54 +02006567static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
6568{
6569 *info1 = vmcs_readl(EXIT_QUALIFICATION);
6570 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
6571}
6572
Avi Kivity6aa8b732006-12-10 02:21:36 -08006573/*
6574 * The guest has exited. See if we can fix it or if we need userspace
6575 * assistance.
6576 */
Avi Kivity851ba692009-08-24 11:10:17 +03006577static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006578{
Avi Kivity29bd8a72007-09-10 17:27:03 +03006579 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08006580 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02006581 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03006582
Mohammed Gamal80ced182009-09-01 12:48:18 +02006583 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02006584 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02006585 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01006586
Nadav Har'Elb6f12502011-05-25 23:13:06 +03006587 /*
6588 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
6589 * we did not inject a still-pending event to L1 now because of
6590 * nested_run_pending, we need to re-enable this bit.
6591 */
6592 if (vmx->nested.nested_run_pending)
6593 kvm_make_request(KVM_REQ_EVENT, vcpu);
6594
Nadav Har'El509c75e2011-06-02 11:54:52 +03006595 if (!is_guest_mode(vcpu) && (exit_reason == EXIT_REASON_VMLAUNCH ||
6596 exit_reason == EXIT_REASON_VMRESUME))
Nadav Har'El644d7112011-05-25 23:12:35 +03006597 vmx->nested.nested_run_pending = 1;
6598 else
6599 vmx->nested.nested_run_pending = 0;
6600
6601 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
6602 nested_vmx_vmexit(vcpu);
6603 return 1;
6604 }
6605
Mohammed Gamal51207022010-05-31 22:40:54 +03006606 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
6607 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
6608 vcpu->run->fail_entry.hardware_entry_failure_reason
6609 = exit_reason;
6610 return 0;
6611 }
6612
Avi Kivity29bd8a72007-09-10 17:27:03 +03006613 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03006614 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
6615 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03006616 = vmcs_read32(VM_INSTRUCTION_ERROR);
6617 return 0;
6618 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08006619
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08006620 /*
6621 * Note:
6622 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
6623 * delivery event since it indicates guest is accessing MMIO.
6624 * The vm-exit can be triggered again after return to guest that
6625 * will cause infinite loop.
6626 */
Mike Dayd77c26f2007-10-08 09:02:08 -04006627 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08006628 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02006629 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08006630 exit_reason != EXIT_REASON_TASK_SWITCH)) {
6631 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6632 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
6633 vcpu->run->internal.ndata = 2;
6634 vcpu->run->internal.data[0] = vectoring_info;
6635 vcpu->run->internal.data[1] = exit_reason;
6636 return 0;
6637 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006638
Nadav Har'El644d7112011-05-25 23:12:35 +03006639 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
6640 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
6641 get_vmcs12(vcpu), vcpu)))) {
Gleb Natapovc4282df2009-04-21 17:45:07 +03006642 if (vmx_interrupt_allowed(vcpu)) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006643 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006644 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
Jan Kiszka45312202008-12-11 16:54:54 +01006645 vcpu->arch.nmi_pending) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006646 /*
6647 * This CPU don't support us in finding the end of an
6648 * NMI-blocked window if the guest runs with IRQs
6649 * disabled. So we pull the trigger after 1 s of
6650 * futile waiting, but inform the user about this.
6651 */
6652 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
6653 "state on VCPU %d after 1 s timeout\n",
6654 __func__, vcpu->vcpu_id);
6655 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006656 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006657 }
6658
Avi Kivity6aa8b732006-12-10 02:21:36 -08006659 if (exit_reason < kvm_vmx_max_exit_handlers
6660 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03006661 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006662 else {
Avi Kivity851ba692009-08-24 11:10:17 +03006663 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6664 vcpu->run->hw.hardware_exit_reason = exit_reason;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006665 }
6666 return 0;
6667}
6668
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006669static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006670{
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006671 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006672 vmcs_write32(TPR_THRESHOLD, 0);
6673 return;
6674 }
6675
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006676 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006677}
6678
Yang Zhang8d146952013-01-25 10:18:50 +08006679static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
6680{
6681 u32 sec_exec_control;
6682
6683 /*
6684 * There is not point to enable virtualize x2apic without enable
6685 * apicv
6686 */
Yang Zhangc7c9c562013-01-25 10:18:51 +08006687 if (!cpu_has_vmx_virtualize_x2apic_mode() ||
6688 !vmx_vm_has_apicv(vcpu->kvm))
Yang Zhang8d146952013-01-25 10:18:50 +08006689 return;
6690
6691 if (!vm_need_tpr_shadow(vcpu->kvm))
6692 return;
6693
6694 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
6695
6696 if (set) {
6697 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6698 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
6699 } else {
6700 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
6701 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6702 }
6703 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
6704
6705 vmx_set_msr_bitmap(vcpu);
6706}
6707
Yang Zhangc7c9c562013-01-25 10:18:51 +08006708static void vmx_hwapic_isr_update(struct kvm *kvm, int isr)
6709{
6710 u16 status;
6711 u8 old;
6712
6713 if (!vmx_vm_has_apicv(kvm))
6714 return;
6715
6716 if (isr == -1)
6717 isr = 0;
6718
6719 status = vmcs_read16(GUEST_INTR_STATUS);
6720 old = status >> 8;
6721 if (isr != old) {
6722 status &= 0xff;
6723 status |= isr << 8;
6724 vmcs_write16(GUEST_INTR_STATUS, status);
6725 }
6726}
6727
6728static void vmx_set_rvi(int vector)
6729{
6730 u16 status;
6731 u8 old;
6732
6733 status = vmcs_read16(GUEST_INTR_STATUS);
6734 old = (u8)status & 0xff;
6735 if ((u8)vector != old) {
6736 status &= ~0xff;
6737 status |= (u8)vector;
6738 vmcs_write16(GUEST_INTR_STATUS, status);
6739 }
6740}
6741
6742static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
6743{
6744 if (max_irr == -1)
6745 return;
6746
6747 vmx_set_rvi(max_irr);
6748}
6749
6750static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
6751{
Yang Zhang3d81bc72013-04-11 19:25:13 +08006752 if (!vmx_vm_has_apicv(vcpu->kvm))
6753 return;
6754
Yang Zhangc7c9c562013-01-25 10:18:51 +08006755 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
6756 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
6757 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
6758 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
6759}
6760
Avi Kivity51aa01d2010-07-20 14:31:20 +03006761static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03006762{
Avi Kivity00eba012011-03-07 17:24:54 +02006763 u32 exit_intr_info;
6764
6765 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
6766 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
6767 return;
6768
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006769 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02006770 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08006771
6772 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02006773 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08006774 kvm_machine_check();
6775
Gleb Natapov20f65982009-05-11 13:35:55 +03006776 /* We need to handle NMIs before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02006777 if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006778 (exit_intr_info & INTR_INFO_VALID_MASK)) {
6779 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03006780 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006781 kvm_after_handle_nmi(&vmx->vcpu);
6782 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03006783}
Gleb Natapov20f65982009-05-11 13:35:55 +03006784
Yang Zhanga547c6d2013-04-11 19:25:10 +08006785static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
6786{
6787 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6788
6789 /*
6790 * If external interrupt exists, IF bit is set in rflags/eflags on the
6791 * interrupt stack frame, and interrupt will be enabled on a return
6792 * from interrupt handler.
6793 */
6794 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
6795 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
6796 unsigned int vector;
6797 unsigned long entry;
6798 gate_desc *desc;
6799 struct vcpu_vmx *vmx = to_vmx(vcpu);
6800#ifdef CONFIG_X86_64
6801 unsigned long tmp;
6802#endif
6803
6804 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
6805 desc = (gate_desc *)vmx->host_idt_base + vector;
6806 entry = gate_offset(*desc);
6807 asm volatile(
6808#ifdef CONFIG_X86_64
6809 "mov %%" _ASM_SP ", %[sp]\n\t"
6810 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
6811 "push $%c[ss]\n\t"
6812 "push %[sp]\n\t"
6813#endif
6814 "pushf\n\t"
6815 "orl $0x200, (%%" _ASM_SP ")\n\t"
6816 __ASM_SIZE(push) " $%c[cs]\n\t"
6817 "call *%[entry]\n\t"
6818 :
6819#ifdef CONFIG_X86_64
6820 [sp]"=&r"(tmp)
6821#endif
6822 :
6823 [entry]"r"(entry),
6824 [ss]"i"(__KERNEL_DS),
6825 [cs]"i"(__KERNEL_CS)
6826 );
6827 } else
6828 local_irq_enable();
6829}
6830
Avi Kivity51aa01d2010-07-20 14:31:20 +03006831static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
6832{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006833 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03006834 bool unblock_nmi;
6835 u8 vector;
6836 bool idtv_info_valid;
6837
6838 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03006839
Avi Kivitycf393f72008-07-01 16:20:21 +03006840 if (cpu_has_virtual_nmis()) {
Avi Kivity9d58b932011-03-07 16:52:07 +02006841 if (vmx->nmi_known_unmasked)
6842 return;
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006843 /*
6844 * Can't use vmx->exit_intr_info since we're not sure what
6845 * the exit reason is.
6846 */
6847 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivitycf393f72008-07-01 16:20:21 +03006848 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
6849 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
6850 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006851 * SDM 3: 27.7.1.2 (September 2008)
Avi Kivitycf393f72008-07-01 16:20:21 +03006852 * Re-set bit "block by NMI" before VM entry if vmexit caused by
6853 * a guest IRET fault.
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006854 * SDM 3: 23.2.2 (September 2008)
6855 * Bit 12 is undefined in any of the following cases:
6856 * If the VM exit sets the valid bit in the IDT-vectoring
6857 * information field.
6858 * If the VM exit is due to a double fault.
Avi Kivitycf393f72008-07-01 16:20:21 +03006859 */
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006860 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
6861 vector != DF_VECTOR && !idtv_info_valid)
Avi Kivitycf393f72008-07-01 16:20:21 +03006862 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
6863 GUEST_INTR_STATE_NMI);
Avi Kivity9d58b932011-03-07 16:52:07 +02006864 else
6865 vmx->nmi_known_unmasked =
6866 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
6867 & GUEST_INTR_STATE_NMI);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006868 } else if (unlikely(vmx->soft_vnmi_blocked))
6869 vmx->vnmi_blocked_time +=
6870 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03006871}
6872
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006873static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03006874 u32 idt_vectoring_info,
6875 int instr_len_field,
6876 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03006877{
Avi Kivity51aa01d2010-07-20 14:31:20 +03006878 u8 vector;
6879 int type;
6880 bool idtv_info_valid;
6881
6882 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03006883
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006884 vcpu->arch.nmi_injected = false;
6885 kvm_clear_exception_queue(vcpu);
6886 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006887
6888 if (!idtv_info_valid)
6889 return;
6890
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006891 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03006892
Avi Kivity668f6122008-07-02 09:28:55 +03006893 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
6894 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006895
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006896 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03006897 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006898 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03006899 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006900 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03006901 * Clear bit "block by NMI" before VM entry if a NMI
6902 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03006903 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006904 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006905 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006906 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006907 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006908 /* fall through */
6909 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03006910 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03006911 u32 err = vmcs_read32(error_code_field);
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006912 kvm_queue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03006913 } else
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006914 kvm_queue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006915 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006916 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006917 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006918 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03006919 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006920 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006921 break;
6922 default:
6923 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03006924 }
Avi Kivitycf393f72008-07-01 16:20:21 +03006925}
6926
Avi Kivity83422e12010-07-20 14:43:23 +03006927static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
6928{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006929 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03006930 VM_EXIT_INSTRUCTION_LEN,
6931 IDT_VECTORING_ERROR_CODE);
6932}
6933
Avi Kivityb463a6f2010-07-20 15:06:17 +03006934static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
6935{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006936 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03006937 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
6938 VM_ENTRY_INSTRUCTION_LEN,
6939 VM_ENTRY_EXCEPTION_ERROR_CODE);
6940
6941 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
6942}
6943
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006944static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
6945{
6946 int i, nr_msrs;
6947 struct perf_guest_switch_msr *msrs;
6948
6949 msrs = perf_guest_get_msrs(&nr_msrs);
6950
6951 if (!msrs)
6952 return;
6953
6954 for (i = 0; i < nr_msrs; i++)
6955 if (msrs[i].host == msrs[i].guest)
6956 clear_atomic_switch_msr(vmx, msrs[i].msr);
6957 else
6958 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
6959 msrs[i].host);
6960}
6961
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08006962static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006963{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006964 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006965 unsigned long debugctlmsr;
Avi Kivity104f2262010-11-18 13:12:52 +02006966
6967 /* Record the guest's net vcpu time for enforced NMI injections. */
6968 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
6969 vmx->entry_time = ktime_get();
6970
6971 /* Don't enter VMX if guest state is invalid, let the exit handler
6972 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02006973 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02006974 return;
6975
Abel Gordon012f83c2013-04-18 14:39:25 +03006976 if (vmx->nested.sync_shadow_vmcs) {
6977 copy_vmcs12_to_shadow(vmx);
6978 vmx->nested.sync_shadow_vmcs = false;
6979 }
6980
Avi Kivity104f2262010-11-18 13:12:52 +02006981 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
6982 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
6983 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
6984 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
6985
6986 /* When single-stepping over STI and MOV SS, we must clear the
6987 * corresponding interruptibility bits in the guest state. Otherwise
6988 * vmentry fails as it then expects bit 14 (BS) in pending debug
6989 * exceptions being set, but that's not correct for the guest debugging
6990 * case. */
6991 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
6992 vmx_set_interrupt_shadow(vcpu, 0);
6993
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006994 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006995 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006996
Nadav Har'Eld462b812011-05-24 15:26:10 +03006997 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02006998 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08006999 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03007000 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
7001 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
7002 "push %%" _ASM_CX " \n\t"
7003 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd492008-07-17 18:04:30 +03007004 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03007005 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03007006 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd492008-07-17 18:04:30 +03007007 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03007008 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03007009 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
7010 "mov %%cr2, %%" _ASM_DX " \n\t"
7011 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03007012 "je 2f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03007013 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03007014 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08007015 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02007016 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08007017 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03007018 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
7019 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
7020 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
7021 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
7022 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
7023 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08007024#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02007025 "mov %c[r8](%0), %%r8 \n\t"
7026 "mov %c[r9](%0), %%r9 \n\t"
7027 "mov %c[r10](%0), %%r10 \n\t"
7028 "mov %c[r11](%0), %%r11 \n\t"
7029 "mov %c[r12](%0), %%r12 \n\t"
7030 "mov %c[r13](%0), %%r13 \n\t"
7031 "mov %c[r14](%0), %%r14 \n\t"
7032 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08007033#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03007034 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03007035
Avi Kivity6aa8b732006-12-10 02:21:36 -08007036 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03007037 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03007038 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03007039 "jmp 2f \n\t"
7040 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
7041 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08007042 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03007043 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02007044 "pop %0 \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03007045 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
7046 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
7047 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
7048 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
7049 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
7050 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
7051 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08007052#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02007053 "mov %%r8, %c[r8](%0) \n\t"
7054 "mov %%r9, %c[r9](%0) \n\t"
7055 "mov %%r10, %c[r10](%0) \n\t"
7056 "mov %%r11, %c[r11](%0) \n\t"
7057 "mov %%r12, %c[r12](%0) \n\t"
7058 "mov %%r13, %c[r13](%0) \n\t"
7059 "mov %%r14, %c[r14](%0) \n\t"
7060 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08007061#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03007062 "mov %%cr2, %%" _ASM_AX " \n\t"
7063 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03007064
Avi Kivityb188c81f2012-09-16 15:10:58 +03007065 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02007066 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03007067 ".pushsection .rodata \n\t"
7068 ".global vmx_return \n\t"
7069 "vmx_return: " _ASM_PTR " 2b \n\t"
7070 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02007071 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03007072 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02007073 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd492008-07-17 18:04:30 +03007074 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08007075 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
7076 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
7077 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
7078 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
7079 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
7080 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
7081 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08007082#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08007083 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
7084 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
7085 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
7086 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
7087 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
7088 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
7089 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
7090 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08007091#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02007092 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
7093 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02007094 : "cc", "memory"
7095#ifdef CONFIG_X86_64
Avi Kivityb188c81f2012-09-16 15:10:58 +03007096 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02007097 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03007098#else
7099 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02007100#endif
7101 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08007102
Gleb Natapov2a7921b2012-08-12 16:12:29 +03007103 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
7104 if (debugctlmsr)
7105 update_debugctlmsr(debugctlmsr);
7106
Avi Kivityaa67f602012-08-01 16:48:03 +03007107#ifndef CONFIG_X86_64
7108 /*
7109 * The sysexit path does not restore ds/es, so we must set them to
7110 * a reasonable value ourselves.
7111 *
7112 * We can't defer this to vmx_load_host_state() since that function
7113 * may be executed in interrupt context, which saves and restore segments
7114 * around it, nullifying its effect.
7115 */
7116 loadsegment(ds, __USER_DS);
7117 loadsegment(es, __USER_DS);
7118#endif
7119
Avi Kivity6de4f3a2009-05-31 22:58:47 +03007120 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02007121 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivity69c73022011-03-07 15:26:44 +02007122 | (1 << VCPU_EXREG_CPL)
Avi Kivityaff48ba2010-12-05 18:56:11 +02007123 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03007124 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02007125 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007126 vcpu->arch.regs_dirty = 0;
7127
Avi Kivity1155f762007-11-22 11:30:47 +02007128 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
7129
Nadav Har'Eld462b812011-05-24 15:26:10 +03007130 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02007131
Avi Kivity51aa01d2010-07-20 14:31:20 +03007132 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Jan Kiszka1e2b1dd2011-09-12 10:52:24 +02007133 trace_kvm_exit(vmx->exit_reason, vcpu, KVM_ISA_VMX);
Avi Kivity51aa01d2010-07-20 14:31:20 +03007134
7135 vmx_complete_atomic_exit(vmx);
7136 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03007137 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007138}
7139
Avi Kivity6aa8b732006-12-10 02:21:36 -08007140static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
7141{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007142 struct vcpu_vmx *vmx = to_vmx(vcpu);
7143
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08007144 free_vpid(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007145 free_nested(vmx);
Nadav Har'Eld462b812011-05-24 15:26:10 +03007146 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007147 kfree(vmx->guest_msrs);
7148 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10007149 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007150}
7151
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007152static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08007153{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007154 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10007155 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03007156 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08007157
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04007158 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007159 return ERR_PTR(-ENOMEM);
7160
Sheng Yang2384d2b2008-01-17 15:14:33 +08007161 allocate_vpid(vmx);
7162
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007163 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
7164 if (err)
7165 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08007166
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04007167 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02007168 err = -ENOMEM;
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007169 if (!vmx->guest_msrs) {
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007170 goto uninit_vcpu;
7171 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08007172
Nadav Har'Eld462b812011-05-24 15:26:10 +03007173 vmx->loaded_vmcs = &vmx->vmcs01;
7174 vmx->loaded_vmcs->vmcs = alloc_vmcs();
7175 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007176 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03007177 if (!vmm_exclusive)
7178 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
7179 loaded_vmcs_init(vmx->loaded_vmcs);
7180 if (!vmm_exclusive)
7181 kvm_cpu_vmxoff();
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04007182
Avi Kivity15ad7142007-07-11 18:17:21 +03007183 cpu = get_cpu();
7184 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10007185 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10007186 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007187 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03007188 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007189 if (err)
7190 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02007191 if (vm_need_virtualize_apic_accesses(kvm)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02007192 err = alloc_apic_access_page(kvm);
7193 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02007194 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02007195 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08007196
Sheng Yangb927a3c2009-07-21 10:42:48 +08007197 if (enable_ept) {
7198 if (!kvm->arch.ept_identity_map_addr)
7199 kvm->arch.ept_identity_map_addr =
7200 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Gleb Natapov93ea5382011-02-21 12:07:59 +02007201 err = -ENOMEM;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08007202 if (alloc_identity_pagetable(kvm) != 0)
7203 goto free_vmcs;
Gleb Natapov93ea5382011-02-21 12:07:59 +02007204 if (!init_rmode_identity_map(kvm))
7205 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08007206 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08007207
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03007208 vmx->nested.current_vmptr = -1ull;
7209 vmx->nested.current_vmcs12 = NULL;
7210
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007211 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08007212
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007213free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08007214 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007215free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007216 kfree(vmx->guest_msrs);
7217uninit_vcpu:
7218 kvm_vcpu_uninit(&vmx->vcpu);
7219free_vcpu:
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08007220 free_vpid(vmx);
Rusty Russella4770342007-08-01 14:46:11 +10007221 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10007222 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007223}
7224
Yang, Sheng002c7f72007-07-31 14:23:01 +03007225static void __init vmx_check_processor_compat(void *rtn)
7226{
7227 struct vmcs_config vmcs_conf;
7228
7229 *(int *)rtn = 0;
7230 if (setup_vmcs_config(&vmcs_conf) < 0)
7231 *(int *)rtn = -EIO;
7232 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
7233 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
7234 smp_processor_id());
7235 *(int *)rtn = -EIO;
7236 }
7237}
7238
Sheng Yang67253af2008-04-25 10:20:22 +08007239static int get_ept_level(void)
7240{
7241 return VMX_EPT_DEFAULT_GAW + 1;
7242}
7243
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007244static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08007245{
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007246 u64 ret;
7247
Sheng Yang522c68c2009-04-27 20:35:43 +08007248 /* For VT-d and EPT combination
7249 * 1. MMIO: always map as UC
7250 * 2. EPT with VT-d:
7251 * a. VT-d without snooping control feature: can't guarantee the
7252 * result, try to trust guest.
7253 * b. VT-d with snooping control feature: snooping control feature of
7254 * VT-d engine can guarantee the cache correctness. Just set it
7255 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08007256 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08007257 * consistent with host MTRR
7258 */
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007259 if (is_mmio)
7260 ret = MTRR_TYPE_UNCACHABLE << VMX_EPT_MT_EPTE_SHIFT;
Sheng Yang522c68c2009-04-27 20:35:43 +08007261 else if (vcpu->kvm->arch.iommu_domain &&
7262 !(vcpu->kvm->arch.iommu_flags & KVM_IOMMU_CACHE_COHERENCY))
7263 ret = kvm_get_guest_memory_type(vcpu, gfn) <<
7264 VMX_EPT_MT_EPTE_SHIFT;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007265 else
Sheng Yang522c68c2009-04-27 20:35:43 +08007266 ret = (MTRR_TYPE_WRBACK << VMX_EPT_MT_EPTE_SHIFT)
Sheng Yanga19a6d12010-02-09 16:41:53 +08007267 | VMX_EPT_IPAT_BIT;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007268
7269 return ret;
Sheng Yang64d4d522008-10-09 16:01:57 +08007270}
7271
Sheng Yang17cc3932010-01-05 19:02:27 +08007272static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02007273{
Sheng Yang878403b2010-01-05 19:02:29 +08007274 if (enable_ept && !cpu_has_vmx_ept_1g_page())
7275 return PT_DIRECTORY_LEVEL;
7276 else
7277 /* For shadow and EPT supported 1GB page */
7278 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02007279}
7280
Sheng Yang0e851882009-12-18 16:48:46 +08007281static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
7282{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007283 struct kvm_cpuid_entry2 *best;
7284 struct vcpu_vmx *vmx = to_vmx(vcpu);
7285 u32 exec_control;
7286
7287 vmx->rdtscp_enabled = false;
7288 if (vmx_rdtscp_supported()) {
7289 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7290 if (exec_control & SECONDARY_EXEC_RDTSCP) {
7291 best = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
7292 if (best && (best->edx & bit(X86_FEATURE_RDTSCP)))
7293 vmx->rdtscp_enabled = true;
7294 else {
7295 exec_control &= ~SECONDARY_EXEC_RDTSCP;
7296 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
7297 exec_control);
7298 }
7299 }
7300 }
Mao, Junjiead756a12012-07-02 01:18:48 +00007301
Mao, Junjiead756a12012-07-02 01:18:48 +00007302 /* Exposing INVPCID only when PCID is exposed */
7303 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
7304 if (vmx_invpcid_supported() &&
Ren, Yongjie4f977042012-09-07 07:36:59 +00007305 best && (best->ebx & bit(X86_FEATURE_INVPCID)) &&
Mao, Junjiead756a12012-07-02 01:18:48 +00007306 guest_cpuid_has_pcid(vcpu)) {
Takashi Iwai29282fd2012-11-09 15:20:17 +01007307 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
Mao, Junjiead756a12012-07-02 01:18:48 +00007308 exec_control |= SECONDARY_EXEC_ENABLE_INVPCID;
7309 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
7310 exec_control);
7311 } else {
Takashi Iwai29282fd2012-11-09 15:20:17 +01007312 if (cpu_has_secondary_exec_ctrls()) {
7313 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7314 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
7315 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
7316 exec_control);
7317 }
Mao, Junjiead756a12012-07-02 01:18:48 +00007318 if (best)
Ren, Yongjie4f977042012-09-07 07:36:59 +00007319 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00007320 }
Sheng Yang0e851882009-12-18 16:48:46 +08007321}
7322
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007323static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
7324{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03007325 if (func == 1 && nested)
7326 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007327}
7328
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007329/*
7330 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
7331 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
7332 * with L0's requirements for its guest (a.k.a. vmsc01), so we can run the L2
7333 * guest in a way that will both be appropriate to L1's requests, and our
7334 * needs. In addition to modifying the active vmcs (which is vmcs02), this
7335 * function also has additional necessary side-effects, like setting various
7336 * vcpu->arch fields.
7337 */
7338static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
7339{
7340 struct vcpu_vmx *vmx = to_vmx(vcpu);
7341 u32 exec_control;
7342
7343 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
7344 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
7345 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
7346 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
7347 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
7348 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
7349 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
7350 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
7351 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
7352 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
7353 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
7354 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
7355 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
7356 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
7357 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
7358 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
7359 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
7360 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
7361 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
7362 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
7363 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
7364 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
7365 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
7366 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
7367 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
7368 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
7369 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
7370 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
7371 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
7372 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
7373 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
7374 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
7375 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
7376 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
7377 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
7378 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
7379
7380 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
7381 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
7382 vmcs12->vm_entry_intr_info_field);
7383 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
7384 vmcs12->vm_entry_exception_error_code);
7385 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
7386 vmcs12->vm_entry_instruction_len);
7387 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
7388 vmcs12->guest_interruptibility_info);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007389 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Jan Kiszka503cd0c2013-03-03 13:05:44 +01007390 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007391 vmcs_writel(GUEST_RFLAGS, vmcs12->guest_rflags);
7392 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
7393 vmcs12->guest_pending_dbg_exceptions);
7394 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
7395 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
7396
7397 vmcs_write64(VMCS_LINK_POINTER, -1ull);
7398
7399 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
7400 (vmcs_config.pin_based_exec_ctrl |
7401 vmcs12->pin_based_vm_exec_control));
7402
Jan Kiszka0238ea92013-03-13 11:31:24 +01007403 if (vmcs12->pin_based_vm_exec_control & PIN_BASED_VMX_PREEMPTION_TIMER)
7404 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE,
7405 vmcs12->vmx_preemption_timer_value);
7406
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007407 /*
7408 * Whether page-faults are trapped is determined by a combination of
7409 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
7410 * If enable_ept, L0 doesn't care about page faults and we should
7411 * set all of these to L1's desires. However, if !enable_ept, L0 does
7412 * care about (at least some) page faults, and because it is not easy
7413 * (if at all possible?) to merge L0 and L1's desires, we simply ask
7414 * to exit on each and every L2 page fault. This is done by setting
7415 * MASK=MATCH=0 and (see below) EB.PF=1.
7416 * Note that below we don't need special code to set EB.PF beyond the
7417 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
7418 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
7419 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
7420 *
7421 * A problem with this approach (when !enable_ept) is that L1 may be
7422 * injected with more page faults than it asked for. This could have
7423 * caused problems, but in practice existing hypervisors don't care.
7424 * To fix this, we will need to emulate the PFEC checking (on the L1
7425 * page tables), using walk_addr(), when injecting PFs to L1.
7426 */
7427 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
7428 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
7429 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
7430 enable_ept ? vmcs12->page_fault_error_code_match : 0);
7431
7432 if (cpu_has_secondary_exec_ctrls()) {
7433 u32 exec_control = vmx_secondary_exec_control(vmx);
7434 if (!vmx->rdtscp_enabled)
7435 exec_control &= ~SECONDARY_EXEC_RDTSCP;
7436 /* Take the following fields only from vmcs12 */
7437 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
7438 if (nested_cpu_has(vmcs12,
7439 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
7440 exec_control |= vmcs12->secondary_vm_exec_control;
7441
7442 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
7443 /*
7444 * Translate L1 physical address to host physical
7445 * address for vmcs02. Keep the page pinned, so this
7446 * physical address remains valid. We keep a reference
7447 * to it so we can release it later.
7448 */
7449 if (vmx->nested.apic_access_page) /* shouldn't happen */
7450 nested_release_page(vmx->nested.apic_access_page);
7451 vmx->nested.apic_access_page =
7452 nested_get_page(vcpu, vmcs12->apic_access_addr);
7453 /*
7454 * If translation failed, no matter: This feature asks
7455 * to exit when accessing the given address, and if it
7456 * can never be accessed, this feature won't do
7457 * anything anyway.
7458 */
7459 if (!vmx->nested.apic_access_page)
7460 exec_control &=
7461 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
7462 else
7463 vmcs_write64(APIC_ACCESS_ADDR,
7464 page_to_phys(vmx->nested.apic_access_page));
7465 }
7466
7467 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
7468 }
7469
7470
7471 /*
7472 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
7473 * Some constant fields are set here by vmx_set_constant_host_state().
7474 * Other fields are different per CPU, and will be set later when
7475 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
7476 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08007477 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007478
7479 /*
7480 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
7481 * entry, but only if the current (host) sp changed from the value
7482 * we wrote last (vmx->host_rsp). This cache is no longer relevant
7483 * if we switch vmcs, and rather than hold a separate cache per vmcs,
7484 * here we just force the write to happen on entry.
7485 */
7486 vmx->host_rsp = 0;
7487
7488 exec_control = vmx_exec_control(vmx); /* L0's desires */
7489 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
7490 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
7491 exec_control &= ~CPU_BASED_TPR_SHADOW;
7492 exec_control |= vmcs12->cpu_based_vm_exec_control;
7493 /*
7494 * Merging of IO and MSR bitmaps not currently supported.
7495 * Rather, exit every time.
7496 */
7497 exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
7498 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
7499 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
7500
7501 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
7502
7503 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
7504 * bitwise-or of what L1 wants to trap for L2, and what we want to
7505 * trap. Note that CR0.TS also needs updating - we do this later.
7506 */
7507 update_exception_bitmap(vcpu);
7508 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
7509 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
7510
7511 /* Note: IA32_MODE, LOAD_IA32_EFER are modified by vmx_set_efer below */
7512 vmcs_write32(VM_EXIT_CONTROLS,
7513 vmcs12->vm_exit_controls | vmcs_config.vmexit_ctrl);
7514 vmcs_write32(VM_ENTRY_CONTROLS, vmcs12->vm_entry_controls |
7515 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
7516
7517 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT)
7518 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
7519 else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
7520 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
7521
7522
7523 set_cr4_guest_host_mask(vmx);
7524
Nadav Har'El27fc51b2011-08-02 15:54:52 +03007525 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
7526 vmcs_write64(TSC_OFFSET,
7527 vmx->nested.vmcs01_tsc_offset + vmcs12->tsc_offset);
7528 else
7529 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007530
7531 if (enable_vpid) {
7532 /*
7533 * Trivially support vpid by letting L2s share their parent
7534 * L1's vpid. TODO: move to a more elaborate solution, giving
7535 * each L2 its own vpid and exposing the vpid feature to L1.
7536 */
7537 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
7538 vmx_flush_tlb(vcpu);
7539 }
7540
7541 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
7542 vcpu->arch.efer = vmcs12->guest_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +02007543 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007544 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
7545 else
7546 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
7547 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
7548 vmx_set_efer(vcpu, vcpu->arch.efer);
7549
7550 /*
7551 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
7552 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
7553 * The CR0_READ_SHADOW is what L2 should have expected to read given
7554 * the specifications by L1; It's not enough to take
7555 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
7556 * have more bits than L1 expected.
7557 */
7558 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
7559 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
7560
7561 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
7562 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
7563
7564 /* shadow page tables on either EPT or shadow page tables */
7565 kvm_set_cr3(vcpu, vmcs12->guest_cr3);
7566 kvm_mmu_reset_context(vcpu);
7567
7568 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
7569 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
7570}
7571
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007572/*
7573 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
7574 * for running an L2 nested guest.
7575 */
7576static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
7577{
7578 struct vmcs12 *vmcs12;
7579 struct vcpu_vmx *vmx = to_vmx(vcpu);
7580 int cpu;
7581 struct loaded_vmcs *vmcs02;
Jan Kiszka384bb782013-04-20 10:52:36 +02007582 bool ia32e;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007583
7584 if (!nested_vmx_check_permission(vcpu) ||
7585 !nested_vmx_check_vmcs12(vcpu))
7586 return 1;
7587
7588 skip_emulated_instruction(vcpu);
7589 vmcs12 = get_vmcs12(vcpu);
7590
Abel Gordon012f83c2013-04-18 14:39:25 +03007591 if (enable_shadow_vmcs)
7592 copy_shadow_to_vmcs12(vmx);
7593
Nadav Har'El7c177932011-05-25 23:12:04 +03007594 /*
7595 * The nested entry process starts with enforcing various prerequisites
7596 * on vmcs12 as required by the Intel SDM, and act appropriately when
7597 * they fail: As the SDM explains, some conditions should cause the
7598 * instruction to fail, while others will cause the instruction to seem
7599 * to succeed, but return an EXIT_REASON_INVALID_STATE.
7600 * To speed up the normal (success) code path, we should avoid checking
7601 * for misconfigurations which will anyway be caught by the processor
7602 * when using the merged vmcs02.
7603 */
7604 if (vmcs12->launch_state == launch) {
7605 nested_vmx_failValid(vcpu,
7606 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
7607 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
7608 return 1;
7609 }
7610
Paolo Bonzini26539bd2013-04-15 15:00:27 +02007611 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE) {
7612 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
7613 return 1;
7614 }
7615
Nadav Har'El7c177932011-05-25 23:12:04 +03007616 if ((vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_MSR_BITMAPS) &&
7617 !IS_ALIGNED(vmcs12->msr_bitmap, PAGE_SIZE)) {
7618 /*TODO: Also verify bits beyond physical address width are 0*/
7619 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
7620 return 1;
7621 }
7622
7623 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) &&
7624 !IS_ALIGNED(vmcs12->apic_access_addr, PAGE_SIZE)) {
7625 /*TODO: Also verify bits beyond physical address width are 0*/
7626 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
7627 return 1;
7628 }
7629
7630 if (vmcs12->vm_entry_msr_load_count > 0 ||
7631 vmcs12->vm_exit_msr_load_count > 0 ||
7632 vmcs12->vm_exit_msr_store_count > 0) {
Jan Kiszkabd801582011-09-12 11:26:22 +02007633 pr_warn_ratelimited("%s: VMCS MSR_{LOAD,STORE} unsupported\n",
7634 __func__);
Nadav Har'El7c177932011-05-25 23:12:04 +03007635 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
7636 return 1;
7637 }
7638
7639 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
7640 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high) ||
7641 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
7642 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high) ||
7643 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
7644 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high) ||
7645 !vmx_control_verify(vmcs12->vm_exit_controls,
7646 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high) ||
7647 !vmx_control_verify(vmcs12->vm_entry_controls,
7648 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high))
7649 {
7650 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
7651 return 1;
7652 }
7653
7654 if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
7655 ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
7656 nested_vmx_failValid(vcpu,
7657 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
7658 return 1;
7659 }
7660
7661 if (((vmcs12->guest_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
7662 ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
7663 nested_vmx_entry_failure(vcpu, vmcs12,
7664 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
7665 return 1;
7666 }
7667 if (vmcs12->vmcs_link_pointer != -1ull) {
7668 nested_vmx_entry_failure(vcpu, vmcs12,
7669 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
7670 return 1;
7671 }
7672
7673 /*
Jan Kiszkacb0c8cda2013-04-27 12:58:00 +02007674 * If the load IA32_EFER VM-entry control is 1, the following checks
Jan Kiszka384bb782013-04-20 10:52:36 +02007675 * are performed on the field for the IA32_EFER MSR:
7676 * - Bits reserved in the IA32_EFER MSR must be 0.
7677 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
7678 * the IA-32e mode guest VM-exit control. It must also be identical
7679 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
7680 * CR0.PG) is 1.
7681 */
7682 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER) {
7683 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
7684 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
7685 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
7686 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
7687 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME))) {
7688 nested_vmx_entry_failure(vcpu, vmcs12,
7689 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
7690 return 1;
7691 }
7692 }
7693
7694 /*
7695 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
7696 * IA32_EFER MSR must be 0 in the field for that register. In addition,
7697 * the values of the LMA and LME bits in the field must each be that of
7698 * the host address-space size VM-exit control.
7699 */
7700 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
7701 ia32e = (vmcs12->vm_exit_controls &
7702 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
7703 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
7704 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
7705 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME)) {
7706 nested_vmx_entry_failure(vcpu, vmcs12,
7707 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
7708 return 1;
7709 }
7710 }
7711
7712 /*
Nadav Har'El7c177932011-05-25 23:12:04 +03007713 * We're finally done with prerequisite checking, and can start with
7714 * the nested entry.
7715 */
7716
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007717 vmcs02 = nested_get_current_vmcs02(vmx);
7718 if (!vmcs02)
7719 return -ENOMEM;
7720
7721 enter_guest_mode(vcpu);
7722
7723 vmx->nested.vmcs01_tsc_offset = vmcs_read64(TSC_OFFSET);
7724
7725 cpu = get_cpu();
7726 vmx->loaded_vmcs = vmcs02;
7727 vmx_vcpu_put(vcpu);
7728 vmx_vcpu_load(vcpu, cpu);
7729 vcpu->cpu = cpu;
7730 put_cpu();
7731
Jan Kiszka36c3cc42013-02-23 22:35:37 +01007732 vmx_segment_cache_clear(vmx);
7733
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007734 vmcs12->launch_state = 1;
7735
7736 prepare_vmcs02(vcpu, vmcs12);
7737
7738 /*
7739 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
7740 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
7741 * returned as far as L1 is concerned. It will only return (and set
7742 * the success flag) when L2 exits (see nested_vmx_vmexit()).
7743 */
7744 return 1;
7745}
7746
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007747/*
7748 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
7749 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
7750 * This function returns the new value we should put in vmcs12.guest_cr0.
7751 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
7752 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
7753 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
7754 * didn't trap the bit, because if L1 did, so would L0).
7755 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
7756 * been modified by L2, and L1 knows it. So just leave the old value of
7757 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
7758 * isn't relevant, because if L0 traps this bit it can set it to anything.
7759 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
7760 * changed these bits, and therefore they need to be updated, but L0
7761 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
7762 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
7763 */
7764static inline unsigned long
7765vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
7766{
7767 return
7768 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
7769 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
7770 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
7771 vcpu->arch.cr0_guest_owned_bits));
7772}
7773
7774static inline unsigned long
7775vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
7776{
7777 return
7778 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
7779 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
7780 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
7781 vcpu->arch.cr4_guest_owned_bits));
7782}
7783
Jan Kiszka5f3d5792013-04-14 12:12:46 +02007784static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
7785 struct vmcs12 *vmcs12)
7786{
7787 u32 idt_vectoring;
7788 unsigned int nr;
7789
7790 if (vcpu->arch.exception.pending) {
7791 nr = vcpu->arch.exception.nr;
7792 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
7793
7794 if (kvm_exception_is_soft(nr)) {
7795 vmcs12->vm_exit_instruction_len =
7796 vcpu->arch.event_exit_inst_len;
7797 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
7798 } else
7799 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
7800
7801 if (vcpu->arch.exception.has_error_code) {
7802 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
7803 vmcs12->idt_vectoring_error_code =
7804 vcpu->arch.exception.error_code;
7805 }
7806
7807 vmcs12->idt_vectoring_info_field = idt_vectoring;
7808 } else if (vcpu->arch.nmi_pending) {
7809 vmcs12->idt_vectoring_info_field =
7810 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
7811 } else if (vcpu->arch.interrupt.pending) {
7812 nr = vcpu->arch.interrupt.nr;
7813 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
7814
7815 if (vcpu->arch.interrupt.soft) {
7816 idt_vectoring |= INTR_TYPE_SOFT_INTR;
7817 vmcs12->vm_entry_instruction_len =
7818 vcpu->arch.event_exit_inst_len;
7819 } else
7820 idt_vectoring |= INTR_TYPE_EXT_INTR;
7821
7822 vmcs12->idt_vectoring_info_field = idt_vectoring;
7823 }
7824}
7825
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007826/*
7827 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
7828 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
7829 * and this function updates it to reflect the changes to the guest state while
7830 * L2 was running (and perhaps made some exits which were handled directly by L0
7831 * without going back to L1), and to reflect the exit reason.
7832 * Note that we do not have to copy here all VMCS fields, just those that
7833 * could have changed by the L2 guest or the exit - i.e., the guest-state and
7834 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
7835 * which already writes to vmcs12 directly.
7836 */
Jan Kiszka733568f2013-02-23 15:07:47 +01007837static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007838{
7839 /* update guest state fields: */
7840 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
7841 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
7842
7843 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
7844 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
7845 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
7846 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
7847
7848 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
7849 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
7850 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
7851 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
7852 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
7853 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
7854 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
7855 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
7856 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
7857 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
7858 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
7859 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
7860 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
7861 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
7862 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
7863 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
7864 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
7865 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
7866 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
7867 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
7868 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
7869 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
7870 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
7871 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
7872 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
7873 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
7874 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
7875 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
7876 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
7877 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
7878 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
7879 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
7880 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
7881 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
7882 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
7883 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
7884
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007885 vmcs12->guest_interruptibility_info =
7886 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
7887 vmcs12->guest_pending_dbg_exceptions =
7888 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
7889
Jan Kiszkac18911a2013-03-13 16:06:41 +01007890 vmcs12->vm_entry_controls =
7891 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
7892 (vmcs_read32(VM_ENTRY_CONTROLS) & VM_ENTRY_IA32E_MODE);
7893
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007894 /* TODO: These cannot have changed unless we have MSR bitmaps and
7895 * the relevant bit asks not to trap the change */
7896 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
Jan Kiszkab8c07d52013-04-06 13:51:21 +02007897 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007898 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
7899 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
7900 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
7901 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
7902
7903 /* update exit information fields: */
7904
Jan Kiszka957c8972013-02-24 14:11:34 +01007905 vmcs12->vm_exit_reason = to_vmx(vcpu)->exit_reason;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007906 vmcs12->exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7907
7908 vmcs12->vm_exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Jan Kiszkac0d1c772013-04-14 12:12:50 +02007909 if ((vmcs12->vm_exit_intr_info &
7910 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
7911 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
7912 vmcs12->vm_exit_intr_error_code =
7913 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Jan Kiszka5f3d5792013-04-14 12:12:46 +02007914 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007915 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
7916 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7917
Jan Kiszka5f3d5792013-04-14 12:12:46 +02007918 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
7919 /* vm_entry_intr_info_field is cleared on exit. Emulate this
7920 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007921 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +02007922
7923 /*
7924 * Transfer the event that L0 or L1 may wanted to inject into
7925 * L2 to IDT_VECTORING_INFO_FIELD.
7926 */
7927 vmcs12_save_pending_event(vcpu, vmcs12);
7928 }
7929
7930 /*
7931 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
7932 * preserved above and would only end up incorrectly in L1.
7933 */
7934 vcpu->arch.nmi_injected = false;
7935 kvm_clear_exception_queue(vcpu);
7936 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007937}
7938
7939/*
7940 * A part of what we need to when the nested L2 guest exits and we want to
7941 * run its L1 parent, is to reset L1's guest state to the host state specified
7942 * in vmcs12.
7943 * This function is to be called not only on normal nested exit, but also on
7944 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
7945 * Failures During or After Loading Guest State").
7946 * This function should be called when the active VMCS is L1's (vmcs01).
7947 */
Jan Kiszka733568f2013-02-23 15:07:47 +01007948static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
7949 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007950{
7951 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
7952 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +02007953 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007954 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
7955 else
7956 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
7957 vmx_set_efer(vcpu, vcpu->arch.efer);
7958
7959 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
7960 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -07007961 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007962 /*
7963 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
7964 * actually changed, because it depends on the current state of
7965 * fpu_active (which may have changed).
7966 * Note that vmx_set_cr0 refers to efer set above.
7967 */
7968 kvm_set_cr0(vcpu, vmcs12->host_cr0);
7969 /*
7970 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
7971 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
7972 * but we also need to update cr0_guest_host_mask and exception_bitmap.
7973 */
7974 update_exception_bitmap(vcpu);
7975 vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
7976 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
7977
7978 /*
7979 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
7980 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
7981 */
7982 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
7983 kvm_set_cr4(vcpu, vmcs12->host_cr4);
7984
7985 /* shadow page tables on either EPT or shadow page tables */
7986 kvm_set_cr3(vcpu, vmcs12->host_cr3);
7987 kvm_mmu_reset_context(vcpu);
7988
7989 if (enable_vpid) {
7990 /*
7991 * Trivially support vpid by letting L2s share their parent
7992 * L1's vpid. TODO: move to a more elaborate solution, giving
7993 * each L2 its own vpid and exposing the vpid feature to L1.
7994 */
7995 vmx_flush_tlb(vcpu);
7996 }
7997
7998
7999 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
8000 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
8001 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
8002 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
8003 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
8004 vmcs_writel(GUEST_TR_BASE, vmcs12->host_tr_base);
8005 vmcs_writel(GUEST_GS_BASE, vmcs12->host_gs_base);
8006 vmcs_writel(GUEST_FS_BASE, vmcs12->host_fs_base);
8007 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->host_es_selector);
8008 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->host_cs_selector);
8009 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->host_ss_selector);
8010 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->host_ds_selector);
8011 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->host_fs_selector);
8012 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->host_gs_selector);
8013 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->host_tr_selector);
8014
8015 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT)
8016 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
8017 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
8018 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
8019 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +01008020
8021 kvm_set_dr(vcpu, 7, 0x400);
8022 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008023}
8024
8025/*
8026 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
8027 * and modify vmcs12 to make it see what it would expect to see there if
8028 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
8029 */
8030static void nested_vmx_vmexit(struct kvm_vcpu *vcpu)
8031{
8032 struct vcpu_vmx *vmx = to_vmx(vcpu);
8033 int cpu;
8034 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8035
Jan Kiszka5f3d5792013-04-14 12:12:46 +02008036 /* trying to cancel vmlaunch/vmresume is a bug */
8037 WARN_ON_ONCE(vmx->nested.nested_run_pending);
8038
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008039 leave_guest_mode(vcpu);
8040 prepare_vmcs12(vcpu, vmcs12);
8041
8042 cpu = get_cpu();
8043 vmx->loaded_vmcs = &vmx->vmcs01;
8044 vmx_vcpu_put(vcpu);
8045 vmx_vcpu_load(vcpu, cpu);
8046 vcpu->cpu = cpu;
8047 put_cpu();
8048
Jan Kiszka36c3cc42013-02-23 22:35:37 +01008049 vmx_segment_cache_clear(vmx);
8050
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008051 /* if no vmcs02 cache requested, remove the one we used */
8052 if (VMCS02_POOL_SIZE == 0)
8053 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
8054
8055 load_vmcs12_host_state(vcpu, vmcs12);
8056
Nadav Har'El27fc51b2011-08-02 15:54:52 +03008057 /* Update TSC_OFFSET if TSC was changed while L2 ran */
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008058 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
8059
8060 /* This is needed for same reason as it was needed in prepare_vmcs02 */
8061 vmx->host_rsp = 0;
8062
8063 /* Unpin physical memory we referred to in vmcs02 */
8064 if (vmx->nested.apic_access_page) {
8065 nested_release_page(vmx->nested.apic_access_page);
8066 vmx->nested.apic_access_page = 0;
8067 }
8068
8069 /*
8070 * Exiting from L2 to L1, we're now back to L1 which thinks it just
8071 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
8072 * success or failure flag accordingly.
8073 */
8074 if (unlikely(vmx->fail)) {
8075 vmx->fail = 0;
8076 nested_vmx_failValid(vcpu, vmcs_read32(VM_INSTRUCTION_ERROR));
8077 } else
8078 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +03008079 if (enable_shadow_vmcs)
8080 vmx->nested.sync_shadow_vmcs = true;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03008081}
8082
Nadav Har'El7c177932011-05-25 23:12:04 +03008083/*
8084 * L1's failure to enter L2 is a subset of a normal exit, as explained in
8085 * 23.7 "VM-entry failures during or after loading guest state" (this also
8086 * lists the acceptable exit-reason and exit-qualification parameters).
8087 * It should only be called before L2 actually succeeded to run, and when
8088 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
8089 */
8090static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
8091 struct vmcs12 *vmcs12,
8092 u32 reason, unsigned long qualification)
8093{
8094 load_vmcs12_host_state(vcpu, vmcs12);
8095 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
8096 vmcs12->exit_qualification = qualification;
8097 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +03008098 if (enable_shadow_vmcs)
8099 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +03008100}
8101
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02008102static int vmx_check_intercept(struct kvm_vcpu *vcpu,
8103 struct x86_instruction_info *info,
8104 enum x86_intercept_stage stage)
8105{
8106 return X86EMUL_CONTINUE;
8107}
8108
Christian Ehrhardtcbdd1be2007-09-09 15:41:59 +03008109static struct kvm_x86_ops vmx_x86_ops = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08008110 .cpu_has_kvm_support = cpu_has_kvm_support,
8111 .disabled_by_bios = vmx_disabled_by_bios,
8112 .hardware_setup = hardware_setup,
8113 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +03008114 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008115 .hardware_enable = hardware_enable,
8116 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08008117 .cpu_has_accelerated_tpr = report_flexpriority,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008118
8119 .vcpu_create = vmx_create_vcpu,
8120 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03008121 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008122
Avi Kivity04d2cc72007-09-10 18:10:54 +03008123 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008124 .vcpu_load = vmx_vcpu_load,
8125 .vcpu_put = vmx_vcpu_put,
8126
Jan Kiszkac8639012012-09-21 05:42:55 +02008127 .update_db_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008128 .get_msr = vmx_get_msr,
8129 .set_msr = vmx_set_msr,
8130 .get_segment_base = vmx_get_segment_base,
8131 .get_segment = vmx_get_segment,
8132 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02008133 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008134 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +02008135 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +02008136 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +03008137 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008138 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008139 .set_cr3 = vmx_set_cr3,
8140 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008141 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008142 .get_idt = vmx_get_idt,
8143 .set_idt = vmx_set_idt,
8144 .get_gdt = vmx_get_gdt,
8145 .set_gdt = vmx_set_gdt,
Gleb Natapov020df072010-04-13 10:05:23 +03008146 .set_dr7 = vmx_set_dr7,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03008147 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008148 .get_rflags = vmx_get_rflags,
8149 .set_rflags = vmx_set_rflags,
Avi Kivityebcbab42010-02-07 11:56:52 +02008150 .fpu_activate = vmx_fpu_activate,
Avi Kivity02daab22009-12-30 12:40:26 +02008151 .fpu_deactivate = vmx_fpu_deactivate,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008152
8153 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008154
Avi Kivity6aa8b732006-12-10 02:21:36 -08008155 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02008156 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008157 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04008158 .set_interrupt_shadow = vmx_set_interrupt_shadow,
8159 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02008160 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03008161 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008162 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02008163 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03008164 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02008165 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008166 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01008167 .get_nmi_mask = vmx_get_nmi_mask,
8168 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008169 .enable_nmi_window = enable_nmi_window,
8170 .enable_irq_window = enable_irq_window,
8171 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +08008172 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Yang Zhangc7c9c562013-01-25 10:18:51 +08008173 .vm_has_apicv = vmx_vm_has_apicv,
8174 .load_eoi_exitmap = vmx_load_eoi_exitmap,
8175 .hwapic_irr_update = vmx_hwapic_irr_update,
8176 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +08008177 .sync_pir_to_irr = vmx_sync_pir_to_irr,
8178 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008179
Izik Eiduscbc94022007-10-25 00:29:55 +02008180 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +08008181 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08008182 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03008183
Avi Kivity586f9602010-11-18 13:09:54 +02008184 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02008185
Sheng Yang17cc3932010-01-05 19:02:27 +08008186 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +08008187
8188 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08008189
8190 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +00008191 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +02008192
8193 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +08008194
8195 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10008196
Joerg Roedel4051b182011-03-25 09:44:49 +01008197 .set_tsc_khz = vmx_set_tsc_khz,
Will Auldba904632012-11-29 12:42:50 -08008198 .read_tsc_offset = vmx_read_tsc_offset,
Zachary Amsden99e3e302010-08-19 22:07:17 -10008199 .write_tsc_offset = vmx_write_tsc_offset,
Zachary Amsdene48672f2010-08-19 22:07:23 -10008200 .adjust_tsc_offset = vmx_adjust_tsc_offset,
Joerg Roedel857e4092011-03-25 09:44:50 +01008201 .compute_tsc_offset = vmx_compute_tsc_offset,
Nadav Har'Eld5c17852011-08-02 15:54:20 +03008202 .read_l1_tsc = vmx_read_l1_tsc,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02008203
8204 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02008205
8206 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +08008207 .handle_external_intr = vmx_handle_external_intr,
Avi Kivity6aa8b732006-12-10 02:21:36 -08008208};
8209
8210static int __init vmx_init(void)
8211{
Yang Zhang8d146952013-01-25 10:18:50 +08008212 int r, i, msr;
Avi Kivity26bb0982009-09-07 11:14:12 +03008213
8214 rdmsrl_safe(MSR_EFER, &host_efer);
8215
8216 for (i = 0; i < NR_VMX_MSR; ++i)
8217 kvm_define_shared_msr(i, vmx_msr_index[i]);
He, Qingfdef3ad2007-04-30 09:45:24 +03008218
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008219 vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
He, Qingfdef3ad2007-04-30 09:45:24 +03008220 if (!vmx_io_bitmap_a)
8221 return -ENOMEM;
8222
Guo Chao2106a542012-06-15 11:31:56 +08008223 r = -ENOMEM;
8224
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008225 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08008226 if (!vmx_io_bitmap_b)
He, Qingfdef3ad2007-04-30 09:45:24 +03008227 goto out;
He, Qingfdef3ad2007-04-30 09:45:24 +03008228
Avi Kivity58972972009-02-24 22:26:47 +02008229 vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08008230 if (!vmx_msr_bitmap_legacy)
Sheng Yang25c5f222008-03-28 13:18:56 +08008231 goto out1;
Guo Chao2106a542012-06-15 11:31:56 +08008232
Yang Zhang8d146952013-01-25 10:18:50 +08008233 vmx_msr_bitmap_legacy_x2apic =
8234 (unsigned long *)__get_free_page(GFP_KERNEL);
8235 if (!vmx_msr_bitmap_legacy_x2apic)
8236 goto out2;
Sheng Yang25c5f222008-03-28 13:18:56 +08008237
Avi Kivity58972972009-02-24 22:26:47 +02008238 vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08008239 if (!vmx_msr_bitmap_longmode)
Yang Zhang8d146952013-01-25 10:18:50 +08008240 goto out3;
Guo Chao2106a542012-06-15 11:31:56 +08008241
Yang Zhang8d146952013-01-25 10:18:50 +08008242 vmx_msr_bitmap_longmode_x2apic =
8243 (unsigned long *)__get_free_page(GFP_KERNEL);
8244 if (!vmx_msr_bitmap_longmode_x2apic)
8245 goto out4;
Abel Gordon4607c2d2013-04-18 14:35:55 +03008246 vmx_vmread_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
8247 if (!vmx_vmread_bitmap)
8248 goto out5;
8249
8250 vmx_vmwrite_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
8251 if (!vmx_vmwrite_bitmap)
8252 goto out6;
8253
8254 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
8255 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
8256 /* shadowed read/write fields */
8257 for (i = 0; i < max_shadow_read_write_fields; i++) {
8258 clear_bit(shadow_read_write_fields[i], vmx_vmwrite_bitmap);
8259 clear_bit(shadow_read_write_fields[i], vmx_vmread_bitmap);
8260 }
8261 /* shadowed read only fields */
8262 for (i = 0; i < max_shadow_read_only_fields; i++)
8263 clear_bit(shadow_read_only_fields[i], vmx_vmread_bitmap);
Avi Kivity58972972009-02-24 22:26:47 +02008264
He, Qingfdef3ad2007-04-30 09:45:24 +03008265 /*
8266 * Allow direct access to the PC debug port (it is often used for I/O
8267 * delays, but the vmexits simply slow things down).
8268 */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008269 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
8270 clear_bit(0x80, vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03008271
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008272 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
He, Qingfdef3ad2007-04-30 09:45:24 +03008273
Avi Kivity58972972009-02-24 22:26:47 +02008274 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
8275 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
Sheng Yang25c5f222008-03-28 13:18:56 +08008276
Sheng Yang2384d2b2008-01-17 15:14:33 +08008277 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
8278
Avi Kivity0ee75be2010-04-28 15:39:01 +03008279 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
8280 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +03008281 if (r)
Abel Gordon4607c2d2013-04-18 14:35:55 +03008282 goto out7;
Sheng Yang25c5f222008-03-28 13:18:56 +08008283
Zhang Yanfei8f536b72012-12-06 23:43:34 +08008284#ifdef CONFIG_KEXEC
8285 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
8286 crash_vmclear_local_loaded_vmcss);
8287#endif
8288
Avi Kivity58972972009-02-24 22:26:47 +02008289 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
8290 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
8291 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
8292 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
8293 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
8294 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
Yang Zhang8d146952013-01-25 10:18:50 +08008295 memcpy(vmx_msr_bitmap_legacy_x2apic,
8296 vmx_msr_bitmap_legacy, PAGE_SIZE);
8297 memcpy(vmx_msr_bitmap_longmode_x2apic,
8298 vmx_msr_bitmap_longmode, PAGE_SIZE);
8299
Yang Zhang01e439b2013-04-11 19:25:12 +08008300 if (enable_apicv) {
Yang Zhang8d146952013-01-25 10:18:50 +08008301 for (msr = 0x800; msr <= 0x8ff; msr++)
8302 vmx_disable_intercept_msr_read_x2apic(msr);
8303
8304 /* According SDM, in x2apic mode, the whole id reg is used.
8305 * But in KVM, it only use the highest eight bits. Need to
8306 * intercept it */
8307 vmx_enable_intercept_msr_read_x2apic(0x802);
8308 /* TMCCT */
8309 vmx_enable_intercept_msr_read_x2apic(0x839);
8310 /* TPR */
8311 vmx_disable_intercept_msr_write_x2apic(0x808);
Yang Zhangc7c9c562013-01-25 10:18:51 +08008312 /* EOI */
8313 vmx_disable_intercept_msr_write_x2apic(0x80b);
8314 /* SELF-IPI */
8315 vmx_disable_intercept_msr_write_x2apic(0x83f);
Yang Zhang8d146952013-01-25 10:18:50 +08008316 }
He, Qingfdef3ad2007-04-30 09:45:24 +03008317
Avi Kivity089d0342009-03-23 18:26:32 +02008318 if (enable_ept) {
Xudong Hao3f6d8c82012-05-22 11:23:15 +08008319 kvm_mmu_set_mask_ptes(0ull,
8320 (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
8321 (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
8322 0ull, VMX_EPT_EXECUTABLE_MASK);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08008323 ept_set_mmio_spte_mask();
Sheng Yang5fdbcb92008-07-16 09:25:40 +08008324 kvm_enable_tdp();
8325 } else
8326 kvm_disable_tdp();
Sheng Yang14394422008-04-28 12:24:45 +08008327
He, Qingfdef3ad2007-04-30 09:45:24 +03008328 return 0;
8329
Abel Gordon4607c2d2013-04-18 14:35:55 +03008330out7:
8331 free_page((unsigned long)vmx_vmwrite_bitmap);
8332out6:
8333 free_page((unsigned long)vmx_vmread_bitmap);
Yang Zhang458f2122013-04-08 15:26:33 +08008334out5:
8335 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
Yang Zhang8d146952013-01-25 10:18:50 +08008336out4:
Avi Kivity58972972009-02-24 22:26:47 +02008337 free_page((unsigned long)vmx_msr_bitmap_longmode);
Yang Zhang8d146952013-01-25 10:18:50 +08008338out3:
8339 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
Sheng Yang25c5f222008-03-28 13:18:56 +08008340out2:
Avi Kivity58972972009-02-24 22:26:47 +02008341 free_page((unsigned long)vmx_msr_bitmap_legacy);
He, Qingfdef3ad2007-04-30 09:45:24 +03008342out1:
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008343 free_page((unsigned long)vmx_io_bitmap_b);
He, Qingfdef3ad2007-04-30 09:45:24 +03008344out:
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008345 free_page((unsigned long)vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03008346 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008347}
8348
8349static void __exit vmx_exit(void)
8350{
Yang Zhang8d146952013-01-25 10:18:50 +08008351 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
8352 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
Avi Kivity58972972009-02-24 22:26:47 +02008353 free_page((unsigned long)vmx_msr_bitmap_legacy);
8354 free_page((unsigned long)vmx_msr_bitmap_longmode);
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008355 free_page((unsigned long)vmx_io_bitmap_b);
8356 free_page((unsigned long)vmx_io_bitmap_a);
Abel Gordon4607c2d2013-04-18 14:35:55 +03008357 free_page((unsigned long)vmx_vmwrite_bitmap);
8358 free_page((unsigned long)vmx_vmread_bitmap);
He, Qingfdef3ad2007-04-30 09:45:24 +03008359
Zhang Yanfei8f536b72012-12-06 23:43:34 +08008360#ifdef CONFIG_KEXEC
8361 rcu_assign_pointer(crash_vmclear_loaded_vmcss, NULL);
8362 synchronize_rcu();
8363#endif
8364
Zhang Xiantaocb498ea2007-11-14 20:39:31 +08008365 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -08008366}
8367
8368module_init(vmx_init)
8369module_exit(vmx_exit)