blob: 061fecfd44f59046ead7fdc40a9469da38ae47bd [file] [log] [blame]
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +02001/*
2 * Copyright (c) 2011-2014, Intel Corporation.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 */
13
14#ifndef _NVME_H
15#define _NVME_H
16
17#include <linux/nvme.h>
Christoph Hellwiga6a51492017-10-18 16:59:25 +020018#include <linux/cdev.h>
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020019#include <linux/pci.h>
20#include <linux/kref.h>
21#include <linux/blk-mq.h>
Matias Bjørlingb0b4e092016-09-16 14:25:07 +020022#include <linux/lightnvm.h>
Scott Bauera98e58e52017-02-03 12:50:32 -070023#include <linux/sed-opal.h>
Thomas Taib9e03852018-02-08 13:38:29 -050024#include <linux/fault-inject.h>
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020025
Marc Olson8ae4e442017-09-06 17:23:56 -070026extern unsigned int nvme_io_timeout;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020027#define NVME_IO_TIMEOUT (nvme_io_timeout * HZ)
28
Marc Olson8ae4e442017-09-06 17:23:56 -070029extern unsigned int admin_timeout;
Christoph Hellwig21d34712015-11-26 09:08:36 +010030#define ADMIN_TIMEOUT (admin_timeout * HZ)
31
Sagi Grimberg038bd4c2016-06-13 16:45:28 +020032#define NVME_DEFAULT_KATO 5
33#define NVME_KATO_GRACE 10
34
Sagi Grimberg9a6327d2017-06-07 20:31:55 +020035extern struct workqueue_struct *nvme_wq;
Roy Shtermanb227c592018-01-14 12:39:02 +020036extern struct workqueue_struct *nvme_reset_wq;
37extern struct workqueue_struct *nvme_delete_wq;
Sagi Grimberg9a6327d2017-06-07 20:31:55 +020038
Matias Bjørlingca064082015-10-29 17:57:29 +090039enum {
40 NVME_NS_LBA = 0,
41 NVME_NS_LIGHTNVM = 1,
42};
43
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020044/*
Christoph Hellwig106198e2015-11-26 10:07:41 +010045 * List of workarounds for devices that required behavior not specified in
46 * the standard.
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020047 */
Christoph Hellwig106198e2015-11-26 10:07:41 +010048enum nvme_quirks {
49 /*
50 * Prefers I/O aligned to a stripe size specified in a vendor
51 * specific Identify field.
52 */
53 NVME_QUIRK_STRIPE_SIZE = (1 << 0),
Keith Busch540c8012015-10-22 15:45:06 -060054
55 /*
56 * The controller doesn't handle Identify value others than 0 or 1
57 * correctly.
58 */
59 NVME_QUIRK_IDENTIFY_CNS = (1 << 1),
Keith Busch08095e72016-03-04 13:15:17 -070060
61 /*
Christoph Hellwige850fd12017-04-05 19:21:13 +020062 * The controller deterministically returns O's on reads to
63 * logical blocks that deallocate was called on.
Keith Busch08095e72016-03-04 13:15:17 -070064 */
Christoph Hellwige850fd12017-04-05 19:21:13 +020065 NVME_QUIRK_DEALLOCATE_ZEROES = (1 << 2),
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -030066
67 /*
68 * The controller needs a delay before starts checking the device
69 * readiness, which is done by reading the NVME_CSTS_RDY bit.
70 */
71 NVME_QUIRK_DELAY_BEFORE_CHK_RDY = (1 << 3),
Andy Lutomirskic5552fd2017-02-07 10:08:45 -080072
73 /*
74 * APST should not be used.
75 */
76 NVME_QUIRK_NO_APST = (1 << 4),
Andy Lutomirskiff5350a2017-04-20 13:37:55 -070077
78 /*
79 * The deepest sleep state should not be used.
80 */
81 NVME_QUIRK_NO_DEEPEST_PS = (1 << 5),
Christoph Hellwig608cc4b2017-09-06 11:45:24 +020082
83 /*
84 * Supports the LighNVM command set if indicated in vs[1].
85 */
86 NVME_QUIRK_LIGHTNVM = (1 << 6),
Christoph Hellwig106198e2015-11-26 10:07:41 +010087};
88
Christoph Hellwigd49187e2016-11-10 07:32:33 -080089/*
90 * Common request structure for NVMe passthrough. All drivers must have
91 * this structure as the first member of their request-private data.
92 */
93struct nvme_request {
94 struct nvme_command *cmd;
95 union nvme_result result;
Christoph Hellwig44e44b22017-04-05 19:18:11 +020096 u8 retries;
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +020097 u8 flags;
98 u16 status;
99};
100
Christoph Hellwig32acab32017-11-02 12:59:30 +0100101/*
102 * Mark a bio as coming in through the mpath node.
103 */
104#define REQ_NVME_MPATH REQ_DRV
105
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +0200106enum {
107 NVME_REQ_CANCELLED = (1 << 0),
James Smartbb06ec312018-04-12 09:16:15 -0600108 NVME_REQ_USERCMD = (1 << 1),
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800109};
110
111static inline struct nvme_request *nvme_req(struct request *req)
112{
113 return blk_mq_rq_to_pdu(req);
114}
115
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -0300116/* The below value is the specific amount of delay needed before checking
117 * readiness in case of the PCI_DEVICE(0x1c58, 0x0003), which needs the
118 * NVME_QUIRK_DELAY_BEFORE_CHK_RDY quirk enabled. The value (in ms) was
119 * found empirically.
120 */
Jeff Lien8c97eec2017-11-21 10:44:37 -0600121#define NVME_QUIRK_DELAY_AMOUNT 2300
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -0300122
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200123enum nvme_ctrl_state {
124 NVME_CTRL_NEW,
125 NVME_CTRL_LIVE,
Jianchao Wang2b1b7e72018-01-06 08:01:58 +0800126 NVME_CTRL_ADMIN_ONLY, /* Only admin queue live */
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200127 NVME_CTRL_RESETTING,
Max Gurtovoyad6a0a52018-01-31 18:31:24 +0200128 NVME_CTRL_CONNECTING,
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200129 NVME_CTRL_DELETING,
Keith Busch0ff9d4e2016-05-12 08:37:14 -0600130 NVME_CTRL_DEAD,
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200131};
132
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100133struct nvme_ctrl {
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200134 enum nvme_ctrl_state state;
Andy Lutomirskibd4da3a2017-02-22 13:32:36 -0700135 bool identified;
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200136 spinlock_t lock;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100137 const struct nvme_ctrl_ops *ops;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200138 struct request_queue *admin_q;
Christoph Hellwig07bfcd02016-06-13 16:45:26 +0200139 struct request_queue *connect_q;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200140 struct device *dev;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200141 int instance;
Christoph Hellwig5bae7f72015-11-28 15:39:07 +0100142 struct blk_mq_tag_set *tagset;
Sagi Grimberg34b6c232017-07-10 09:22:29 +0300143 struct blk_mq_tag_set *admin_tagset;
Christoph Hellwig5bae7f72015-11-28 15:39:07 +0100144 struct list_head namespaces;
Jianchao Wang765cc0312018-02-12 20:54:46 +0800145 struct rw_semaphore namespaces_rwsem;
Christoph Hellwigd22524a2017-10-18 13:25:42 +0200146 struct device ctrl_device;
Christoph Hellwig5bae7f72015-11-28 15:39:07 +0100147 struct device *device; /* char device */
Christoph Hellwiga6a51492017-10-18 16:59:25 +0200148 struct cdev cdev;
Christoph Hellwigd86c4d82017-06-15 15:41:08 +0200149 struct work_struct reset_work;
Christoph Hellwigc5017e82017-10-29 10:44:29 +0200150 struct work_struct delete_work;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100151
Christoph Hellwigab9e00c2017-11-09 13:48:55 +0100152 struct nvme_subsystem *subsys;
153 struct list_head subsys_entry;
154
Christoph Hellwig4f1244c2017-02-17 13:59:39 +0100155 struct opal_dev *opal_dev;
Scott Bauera98e58e52017-02-03 12:50:32 -0700156
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200157 char name[12];
Christoph Hellwig76e39142016-04-16 14:57:58 -0400158 u16 cntlid;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100159
160 u32 ctrl_config;
Arnav Dawnb6dccf72017-07-12 16:10:40 +0530161 u16 mtfa;
Sagi Grimbergd858e5f2017-04-24 10:58:29 +0300162 u32 queue_count;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100163
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +0300164 u64 cap;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100165 u32 page_size;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200166 u32 max_hw_sectors;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200167 u16 oncs;
Scott Bauer8a9ae522017-02-17 13:59:40 +0100168 u16 oacs;
Jens Axboef5d11842017-06-27 12:03:06 -0600169 u16 nssa;
170 u16 nr_streams;
Christoph Hellwig6bf25d12015-11-20 09:36:44 +0100171 atomic_t abort_limit;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200172 u8 vwc;
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +0100173 u32 vs;
Christoph Hellwig07bfcd02016-06-13 16:45:26 +0200174 u32 sgls;
Sagi Grimberg038bd4c2016-06-13 16:45:28 +0200175 u16 kas;
Andy Lutomirskic5552fd2017-02-07 10:08:45 -0800176 u8 npss;
177 u8 apsta;
Keith Busche3d78742017-11-07 15:13:14 -0700178 u32 aen_result;
Martin K. Petersen07fbd322017-08-25 19:14:50 -0400179 unsigned int shutdown_timeout;
Sagi Grimberg038bd4c2016-06-13 16:45:28 +0200180 unsigned int kato;
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +0100181 bool subsystem;
Christoph Hellwig106198e2015-11-26 10:07:41 +0100182 unsigned long quirks;
Andy Lutomirskic5552fd2017-02-07 10:08:45 -0800183 struct nvme_id_power_state psd[32];
Keith Busch84fef622017-11-07 10:28:32 -0700184 struct nvme_effects_log *effects;
Christoph Hellwig5955be22016-04-26 13:51:59 +0200185 struct work_struct scan_work;
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200186 struct work_struct async_event_work;
Sagi Grimberg038bd4c2016-06-13 16:45:28 +0200187 struct delayed_work ka_work;
Roland Dreier0a34e462018-01-11 13:38:15 -0800188 struct nvme_command ka_cmd;
Arnav Dawnb6dccf72017-07-12 16:10:40 +0530189 struct work_struct fw_act_work;
Christoph Hellwig07bfcd02016-06-13 16:45:26 +0200190
Andy Lutomirskic5552fd2017-02-07 10:08:45 -0800191 /* Power saving configuration */
192 u64 ps_max_latency_us;
Kai-Heng Feng76a5af82017-06-26 16:39:54 -0400193 bool apst_enabled;
Andy Lutomirskic5552fd2017-02-07 10:08:45 -0800194
Christoph Hellwig044a9df2017-09-11 12:09:28 -0400195 /* PCIe only: */
Christoph Hellwigfe6d53c2017-05-12 17:16:10 +0200196 u32 hmpre;
197 u32 hmmin;
Christoph Hellwig044a9df2017-09-11 12:09:28 -0400198 u32 hmminds;
199 u16 hmmaxd;
Christoph Hellwigfe6d53c2017-05-12 17:16:10 +0200200
Christoph Hellwig07bfcd02016-06-13 16:45:26 +0200201 /* Fabrics only */
202 u16 sqsize;
203 u32 ioccsz;
204 u32 iorcsz;
205 u16 icdoff;
206 u16 maxcmd;
Sagi Grimbergfdf9dfa2017-05-04 13:33:15 +0300207 int nr_reconnects;
Christoph Hellwig07bfcd02016-06-13 16:45:26 +0200208 struct nvmf_ctrl_options *opts;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200209};
210
Christoph Hellwigab9e00c2017-11-09 13:48:55 +0100211struct nvme_subsystem {
212 int instance;
213 struct device dev;
214 /*
215 * Because we unregister the device on the last put we need
216 * a separate refcount.
217 */
218 struct kref ref;
219 struct list_head entry;
220 struct mutex lock;
221 struct list_head ctrls;
Christoph Hellwiged754e52017-11-09 13:50:43 +0100222 struct list_head nsheads;
Christoph Hellwigab9e00c2017-11-09 13:48:55 +0100223 char subnqn[NVMF_NQN_SIZE];
224 char serial[20];
225 char model[40];
226 char firmware_rev[8];
227 u8 cmic;
228 u16 vendor_id;
Christoph Hellwiged754e52017-11-09 13:50:43 +0100229 struct ida ns_ida;
Christoph Hellwigab9e00c2017-11-09 13:48:55 +0100230};
231
Christoph Hellwig002fab02017-11-09 13:50:16 +0100232/*
233 * Container structure for uniqueue namespace identifiers.
234 */
235struct nvme_ns_ids {
236 u8 eui64[8];
237 u8 nguid[16];
238 uuid_t uuid;
239};
240
Christoph Hellwiged754e52017-11-09 13:50:43 +0100241/*
242 * Anchor structure for namespaces. There is one for each namespace in a
243 * NVMe subsystem that any of our controllers can see, and the namespace
244 * structure for each controller is chained of it. For private namespaces
245 * there is a 1:1 relation to our namespace structures, that is ->list
246 * only ever has a single entry for private namespaces.
247 */
248struct nvme_ns_head {
Christoph Hellwig32acab32017-11-02 12:59:30 +0100249#ifdef CONFIG_NVME_MULTIPATH
250 struct gendisk *disk;
251 struct nvme_ns __rcu *current_path;
252 struct bio_list requeue_list;
253 spinlock_t requeue_lock;
254 struct work_struct requeue_work;
255#endif
Christoph Hellwiged754e52017-11-09 13:50:43 +0100256 struct list_head list;
257 struct srcu_struct srcu;
258 struct nvme_subsystem *subsys;
259 unsigned ns_id;
260 struct nvme_ns_ids ids;
261 struct list_head entry;
262 struct kref ref;
263 int instance;
264};
265
Thomas Taib9e03852018-02-08 13:38:29 -0500266#ifdef CONFIG_FAULT_INJECTION_DEBUG_FS
267struct nvme_fault_inject {
268 struct fault_attr attr;
269 struct dentry *parent;
270 bool dont_retry; /* DNR, do not retry */
271 u16 status; /* status code */
272};
273#endif
274
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200275struct nvme_ns {
276 struct list_head list;
277
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100278 struct nvme_ctrl *ctrl;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200279 struct request_queue *queue;
280 struct gendisk *disk;
Christoph Hellwiged754e52017-11-09 13:50:43 +0100281 struct list_head siblings;
Matias Bjørlingb0b4e092016-09-16 14:25:07 +0200282 struct nvm_dev *ndev;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200283 struct kref kref;
Christoph Hellwiged754e52017-11-09 13:50:43 +0100284 struct nvme_ns_head *head;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200285
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200286 int lba_shift;
287 u16 ms;
Jens Axboef5d11842017-06-27 12:03:06 -0600288 u16 sgs;
289 u32 sws;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200290 bool ext;
291 u8 pi_type;
Keith Busch646017a2016-02-24 09:15:54 -0700292 unsigned long flags;
Keith Busch646017a2016-02-24 09:15:54 -0700293#define NVME_NS_REMOVING 0
Keith Busch69d9a992016-02-24 09:15:56 -0700294#define NVME_NS_DEAD 1
Christoph Hellwig57eeaf82017-08-16 15:47:37 +0200295 u16 noiob;
Thomas Taib9e03852018-02-08 13:38:29 -0500296
297#ifdef CONFIG_FAULT_INJECTION_DEBUG_FS
298 struct nvme_fault_inject fault_inject;
299#endif
300
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200301};
302
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100303struct nvme_ctrl_ops {
Ming Lin1a353d82016-06-13 16:45:24 +0200304 const char *name;
Sagi Grimberge439bb12016-02-10 10:03:29 -0800305 struct module *module;
Christoph Hellwigd3d5b872017-05-20 15:14:44 +0200306 unsigned int flags;
307#define NVME_F_FABRICS (1 << 0)
Christoph Hellwigc81bfba2017-05-20 15:14:45 +0200308#define NVME_F_METADATA_SUPPORTED (1 << 1)
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100309 int (*reg_read32)(struct nvme_ctrl *ctrl, u32 off, u32 *val);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100310 int (*reg_write32)(struct nvme_ctrl *ctrl, u32 off, u32 val);
Christoph Hellwig7fd89302015-11-28 15:37:52 +0100311 int (*reg_read64)(struct nvme_ctrl *ctrl, u32 off, u64 *val);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +0100312 void (*free_ctrl)(struct nvme_ctrl *ctrl);
Keith Buschad22c352017-11-07 15:13:12 -0700313 void (*submit_async_event)(struct nvme_ctrl *ctrl);
Christoph Hellwigc5017e82017-10-29 10:44:29 +0200314 void (*delete_ctrl)(struct nvme_ctrl *ctrl);
Ming Lin1a353d82016-06-13 16:45:24 +0200315 int (*get_address)(struct nvme_ctrl *ctrl, char *buf, int size);
Sagi Grimberg31b84462017-10-11 12:53:07 +0300316 int (*reinit_request)(void *data, struct request *rq);
Nitzan Carmib435ece2018-03-20 11:07:30 +0000317 void (*stop_ctrl)(struct nvme_ctrl *ctrl);
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200318};
319
Thomas Taib9e03852018-02-08 13:38:29 -0500320#ifdef CONFIG_FAULT_INJECTION_DEBUG_FS
321void nvme_fault_inject_init(struct nvme_ns *ns);
322void nvme_fault_inject_fini(struct nvme_ns *ns);
323void nvme_should_fail(struct request *req);
324#else
325static inline void nvme_fault_inject_init(struct nvme_ns *ns) {}
326static inline void nvme_fault_inject_fini(struct nvme_ns *ns) {}
327static inline void nvme_should_fail(struct request *req) {}
328#endif
329
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100330static inline bool nvme_ctrl_ready(struct nvme_ctrl *ctrl)
331{
332 u32 val = 0;
333
334 if (ctrl->ops->reg_read32(ctrl, NVME_REG_CSTS, &val))
335 return false;
336 return val & NVME_CSTS_RDY;
337}
338
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +0100339static inline int nvme_reset_subsystem(struct nvme_ctrl *ctrl)
340{
341 if (!ctrl->subsystem)
342 return -ENOTTY;
343 return ctrl->ops->reg_write32(ctrl, NVME_REG_NSSR, 0x4E564D65);
344}
345
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200346static inline u64 nvme_block_nr(struct nvme_ns *ns, sector_t sector)
347{
348 return (sector >> (ns->lba_shift - 9));
349}
350
Ming Lin69042422016-04-25 14:33:20 -0700351static inline void nvme_cleanup_cmd(struct request *req)
352{
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700353 if (req->rq_flags & RQF_SPECIAL_PAYLOAD) {
354 kfree(page_address(req->special_vec.bv_page) +
355 req->special_vec.bv_offset);
356 }
Ming Lin69042422016-04-25 14:33:20 -0700357}
358
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +0200359static inline void nvme_end_request(struct request *req, __le16 status,
360 union nvme_result result)
Christoph Hellwig15a190f72015-10-16 07:58:39 +0200361{
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +0200362 struct nvme_request *rq = nvme_req(req);
363
364 rq->status = le16_to_cpu(status) >> 1;
365 rq->result = result;
Thomas Taib9e03852018-02-08 13:38:29 -0500366 /* inject error when permitted by fault injection framework */
367 nvme_should_fail(req);
Christoph Hellwig08e00292017-04-20 16:03:09 +0200368 blk_mq_complete_request(req);
Christoph Hellwig15a190f72015-10-16 07:58:39 +0200369}
370
Christoph Hellwigd22524a2017-10-18 13:25:42 +0200371static inline void nvme_get_ctrl(struct nvme_ctrl *ctrl)
372{
373 get_device(ctrl->device);
374}
375
376static inline void nvme_put_ctrl(struct nvme_ctrl *ctrl)
377{
378 put_device(ctrl->device);
379}
380
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200381void nvme_complete_rq(struct request *req);
Ming Linc55a2fd2016-05-18 14:05:02 -0700382void nvme_cancel_request(struct request *req, void *data, bool reserved);
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200383bool nvme_change_ctrl_state(struct nvme_ctrl *ctrl,
384 enum nvme_ctrl_state new_state);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100385int nvme_disable_ctrl(struct nvme_ctrl *ctrl, u64 cap);
386int nvme_enable_ctrl(struct nvme_ctrl *ctrl, u64 cap);
387int nvme_shutdown_ctrl(struct nvme_ctrl *ctrl);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +0100388int nvme_init_ctrl(struct nvme_ctrl *ctrl, struct device *dev,
389 const struct nvme_ctrl_ops *ops, unsigned long quirks);
Keith Busch53029b02015-11-28 15:41:02 +0100390void nvme_uninit_ctrl(struct nvme_ctrl *ctrl);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +0300391void nvme_start_ctrl(struct nvme_ctrl *ctrl);
392void nvme_stop_ctrl(struct nvme_ctrl *ctrl);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +0100393void nvme_put_ctrl(struct nvme_ctrl *ctrl);
Christoph Hellwig7fd89302015-11-28 15:37:52 +0100394int nvme_init_identify(struct nvme_ctrl *ctrl);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +0100395
Christoph Hellwig5955be22016-04-26 13:51:59 +0200396void nvme_queue_scan(struct nvme_ctrl *ctrl);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +0100397void nvme_remove_namespaces(struct nvme_ctrl *ctrl);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +0100398
Christoph Hellwig4f1244c2017-02-17 13:59:39 +0100399int nvme_sec_submit(void *data, u16 spsp, u8 secp, void *buffer, size_t len,
400 bool send);
Scott Bauera98e58e52017-02-03 12:50:32 -0700401
Christoph Hellwig7bf58532016-11-10 07:32:34 -0800402void nvme_complete_async_event(struct nvme_ctrl *ctrl, __le16 status,
403 union nvme_result *res);
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200404
Keith Busch25646262016-01-04 09:10:57 -0700405void nvme_stop_queues(struct nvme_ctrl *ctrl);
406void nvme_start_queues(struct nvme_ctrl *ctrl);
Keith Busch69d9a992016-02-24 09:15:56 -0700407void nvme_kill_queues(struct nvme_ctrl *ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -0500408void nvme_unfreeze(struct nvme_ctrl *ctrl);
409void nvme_wait_freeze(struct nvme_ctrl *ctrl);
410void nvme_wait_freeze_timeout(struct nvme_ctrl *ctrl, long timeout);
411void nvme_start_freeze(struct nvme_ctrl *ctrl);
Sagi Grimberg31b84462017-10-11 12:53:07 +0300412int nvme_reinit_tagset(struct nvme_ctrl *ctrl, struct blk_mq_tag_set *set);
Sagi Grimberg363c9aa2015-12-24 15:26:59 +0100413
Christoph Hellwigeb71f432016-06-13 16:45:23 +0200414#define NVME_QID_ANY -1
Christoph Hellwig41609822015-11-20 09:00:02 +0100415struct request *nvme_alloc_request(struct request_queue *q,
Bart Van Assche9a95e4e2017-11-09 10:49:59 -0800416 struct nvme_command *cmd, blk_mq_req_flags_t flags, int qid);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200417blk_status_t nvme_setup_cmd(struct nvme_ns *ns, struct request *req,
Ming Lin8093f7c2016-04-12 13:10:14 -0600418 struct nvme_command *cmd);
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200419int nvme_submit_sync_cmd(struct request_queue *q, struct nvme_command *cmd,
420 void *buf, unsigned bufflen);
421int __nvme_submit_sync_cmd(struct request_queue *q, struct nvme_command *cmd,
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800422 union nvme_result *result, void *buffer, unsigned bufflen,
Bart Van Assche9a95e4e2017-11-09 10:49:59 -0800423 unsigned timeout, int qid, int at_head,
424 blk_mq_req_flags_t flags);
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +0100425int nvme_set_queue_count(struct nvme_ctrl *ctrl, int *count);
Sagi Grimberg038bd4c2016-06-13 16:45:28 +0200426void nvme_stop_keep_alive(struct nvme_ctrl *ctrl);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +0200427int nvme_reset_ctrl(struct nvme_ctrl *ctrl);
Sagi Grimberg79c48cc2018-01-14 12:39:00 +0200428int nvme_reset_ctrl_sync(struct nvme_ctrl *ctrl);
Christoph Hellwigc5017e82017-10-29 10:44:29 +0200429int nvme_delete_ctrl(struct nvme_ctrl *ctrl);
430int nvme_delete_ctrl_sync(struct nvme_ctrl *ctrl);
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200431
Matias Bjørlingd558fb52018-03-21 20:27:07 +0100432int nvme_get_log_ext(struct nvme_ctrl *ctrl, struct nvme_ns *ns,
Matias Bjørling7ec60742018-04-12 09:16:03 -0600433 u8 log_page, void *log, size_t size, u64 offset);
Matias Bjørlingd558fb52018-03-21 20:27:07 +0100434
Christoph Hellwig5b85b822017-11-09 13:51:03 +0100435extern const struct attribute_group nvme_ns_id_attr_group;
Christoph Hellwig32acab32017-11-02 12:59:30 +0100436extern const struct block_device_operations nvme_ns_head_ops;
437
438#ifdef CONFIG_NVME_MULTIPATH
439void nvme_failover_req(struct request *req);
Keith Busch908e4562018-01-09 12:04:15 -0700440bool nvme_req_needs_failover(struct request *req, blk_status_t error);
Christoph Hellwig32acab32017-11-02 12:59:30 +0100441void nvme_kick_requeue_lists(struct nvme_ctrl *ctrl);
442int nvme_mpath_alloc_disk(struct nvme_ctrl *ctrl,struct nvme_ns_head *head);
443void nvme_mpath_add_disk(struct nvme_ns_head *head);
444void nvme_mpath_remove_disk(struct nvme_ns_head *head);
445
446static inline void nvme_mpath_clear_current_path(struct nvme_ns *ns)
447{
448 struct nvme_ns_head *head = ns->head;
449
450 if (head && ns == srcu_dereference(head->current_path, &head->srcu))
451 rcu_assign_pointer(head->current_path, NULL);
452}
453struct nvme_ns *nvme_find_path(struct nvme_ns_head *head);
Sagi Grimberg479a3222017-12-21 15:07:27 +0200454
455static inline void nvme_mpath_check_last_path(struct nvme_ns *ns)
456{
457 struct nvme_ns_head *head = ns->head;
458
459 if (head->disk && list_empty(&head->list))
460 kblockd_schedule_work(&head->requeue_work);
461}
462
Christoph Hellwig32acab32017-11-02 12:59:30 +0100463#else
464static inline void nvme_failover_req(struct request *req)
465{
466}
Keith Busch908e4562018-01-09 12:04:15 -0700467static inline bool nvme_req_needs_failover(struct request *req,
468 blk_status_t error)
Christoph Hellwig32acab32017-11-02 12:59:30 +0100469{
470 return false;
471}
472static inline void nvme_kick_requeue_lists(struct nvme_ctrl *ctrl)
473{
474}
475static inline int nvme_mpath_alloc_disk(struct nvme_ctrl *ctrl,
476 struct nvme_ns_head *head)
477{
478 return 0;
479}
480static inline void nvme_mpath_add_disk(struct nvme_ns_head *head)
481{
482}
483static inline void nvme_mpath_remove_disk(struct nvme_ns_head *head)
484{
485}
486static inline void nvme_mpath_clear_current_path(struct nvme_ns *ns)
487{
488}
Sagi Grimberg479a3222017-12-21 15:07:27 +0200489static inline void nvme_mpath_check_last_path(struct nvme_ns *ns)
490{
491}
Christoph Hellwig32acab32017-11-02 12:59:30 +0100492#endif /* CONFIG_NVME_MULTIPATH */
493
Keith Buschc4699e72015-11-28 16:49:22 +0100494#ifdef CONFIG_NVM
Matias Bjørling96257a82018-03-30 00:05:05 +0200495void nvme_nvm_update_nvm_info(struct nvme_ns *ns);
Matias Bjørling3dc87dd2016-11-28 22:38:53 +0100496int nvme_nvm_register(struct nvme_ns *ns, char *disk_name, int node);
Matias Bjørlingb0b4e092016-09-16 14:25:07 +0200497void nvme_nvm_unregister(struct nvme_ns *ns);
Matias Bjørling3dc87dd2016-11-28 22:38:53 +0100498int nvme_nvm_register_sysfs(struct nvme_ns *ns);
499void nvme_nvm_unregister_sysfs(struct nvme_ns *ns);
Matias Bjørling84d4add2017-01-31 13:17:16 +0100500int nvme_nvm_ioctl(struct nvme_ns *ns, unsigned int cmd, unsigned long arg);
Keith Buschc4699e72015-11-28 16:49:22 +0100501#else
Matias Bjørling96257a82018-03-30 00:05:05 +0200502static inline void nvme_nvm_update_nvm_info(struct nvme_ns *ns) {};
Matias Bjørlingb0b4e092016-09-16 14:25:07 +0200503static inline int nvme_nvm_register(struct nvme_ns *ns, char *disk_name,
Matias Bjørling3dc87dd2016-11-28 22:38:53 +0100504 int node)
Keith Buschc4699e72015-11-28 16:49:22 +0100505{
506 return 0;
507}
508
Matias Bjørlingb0b4e092016-09-16 14:25:07 +0200509static inline void nvme_nvm_unregister(struct nvme_ns *ns) {};
Matias Bjørling3dc87dd2016-11-28 22:38:53 +0100510static inline int nvme_nvm_register_sysfs(struct nvme_ns *ns)
511{
512 return 0;
513}
514static inline void nvme_nvm_unregister_sysfs(struct nvme_ns *ns) {};
Matias Bjørling84d4add2017-01-31 13:17:16 +0100515static inline int nvme_nvm_ioctl(struct nvme_ns *ns, unsigned int cmd,
516 unsigned long arg)
517{
518 return -ENOTTY;
519}
Matias Bjørling3dc87dd2016-11-28 22:38:53 +0100520#endif /* CONFIG_NVM */
521
Simon A. F. Lund40267ef2016-09-16 14:25:08 +0200522static inline struct nvme_ns *nvme_get_ns_from_dev(struct device *dev)
523{
524 return dev_to_disk(dev)->private_data;
525}
Matias Bjørlingca064082015-10-29 17:57:29 +0900526
Christoph Hellwig5bae7f72015-11-28 15:39:07 +0100527int __init nvme_core_init(void);
528void nvme_core_exit(void);
529
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200530#endif /* _NVME_H */