blob: 8f2a168ddc013d8bc1a10685e611fdc309429b6f [file] [log] [blame]
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +02001/*
2 * Copyright (c) 2011-2014, Intel Corporation.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 */
13
14#ifndef _NVME_H
15#define _NVME_H
16
17#include <linux/nvme.h>
18#include <linux/pci.h>
19#include <linux/kref.h>
20#include <linux/blk-mq.h>
Matias Bjørlingb0b4e092016-09-16 14:25:07 +020021#include <linux/lightnvm.h>
Scott Bauera98e58e52017-02-03 12:50:32 -070022#include <linux/sed-opal.h>
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020023
24extern unsigned char nvme_io_timeout;
25#define NVME_IO_TIMEOUT (nvme_io_timeout * HZ)
26
Christoph Hellwig21d34712015-11-26 09:08:36 +010027extern unsigned char admin_timeout;
28#define ADMIN_TIMEOUT (admin_timeout * HZ)
29
Sagi Grimberg038bd4c2016-06-13 16:45:28 +020030#define NVME_DEFAULT_KATO 5
31#define NVME_KATO_GRACE 10
32
Sagi Grimberg9a6327d2017-06-07 20:31:55 +020033extern struct workqueue_struct *nvme_wq;
34
Matias Bjørlingca064082015-10-29 17:57:29 +090035enum {
36 NVME_NS_LBA = 0,
37 NVME_NS_LIGHTNVM = 1,
38};
39
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020040/*
Christoph Hellwig106198e2015-11-26 10:07:41 +010041 * List of workarounds for devices that required behavior not specified in
42 * the standard.
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020043 */
Christoph Hellwig106198e2015-11-26 10:07:41 +010044enum nvme_quirks {
45 /*
46 * Prefers I/O aligned to a stripe size specified in a vendor
47 * specific Identify field.
48 */
49 NVME_QUIRK_STRIPE_SIZE = (1 << 0),
Keith Busch540c8012015-10-22 15:45:06 -060050
51 /*
52 * The controller doesn't handle Identify value others than 0 or 1
53 * correctly.
54 */
55 NVME_QUIRK_IDENTIFY_CNS = (1 << 1),
Keith Busch08095e72016-03-04 13:15:17 -070056
57 /*
Christoph Hellwige850fd12017-04-05 19:21:13 +020058 * The controller deterministically returns O's on reads to
59 * logical blocks that deallocate was called on.
Keith Busch08095e72016-03-04 13:15:17 -070060 */
Christoph Hellwige850fd12017-04-05 19:21:13 +020061 NVME_QUIRK_DEALLOCATE_ZEROES = (1 << 2),
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -030062
63 /*
64 * The controller needs a delay before starts checking the device
65 * readiness, which is done by reading the NVME_CSTS_RDY bit.
66 */
67 NVME_QUIRK_DELAY_BEFORE_CHK_RDY = (1 << 3),
Andy Lutomirskic5552fd2017-02-07 10:08:45 -080068
69 /*
70 * APST should not be used.
71 */
72 NVME_QUIRK_NO_APST = (1 << 4),
Andy Lutomirskiff5350a2017-04-20 13:37:55 -070073
74 /*
75 * The deepest sleep state should not be used.
76 */
77 NVME_QUIRK_NO_DEEPEST_PS = (1 << 5),
Christoph Hellwig106198e2015-11-26 10:07:41 +010078};
79
Christoph Hellwigd49187e2016-11-10 07:32:33 -080080/*
81 * Common request structure for NVMe passthrough. All drivers must have
82 * this structure as the first member of their request-private data.
83 */
84struct nvme_request {
85 struct nvme_command *cmd;
86 union nvme_result result;
Christoph Hellwig44e44b22017-04-05 19:18:11 +020087 u8 retries;
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +020088 u8 flags;
89 u16 status;
90};
91
92enum {
93 NVME_REQ_CANCELLED = (1 << 0),
Christoph Hellwigd49187e2016-11-10 07:32:33 -080094};
95
96static inline struct nvme_request *nvme_req(struct request *req)
97{
98 return blk_mq_rq_to_pdu(req);
99}
100
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -0300101/* The below value is the specific amount of delay needed before checking
102 * readiness in case of the PCI_DEVICE(0x1c58, 0x0003), which needs the
103 * NVME_QUIRK_DELAY_BEFORE_CHK_RDY quirk enabled. The value (in ms) was
104 * found empirically.
105 */
106#define NVME_QUIRK_DELAY_AMOUNT 2000
107
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200108enum nvme_ctrl_state {
109 NVME_CTRL_NEW,
110 NVME_CTRL_LIVE,
111 NVME_CTRL_RESETTING,
Christoph Hellwigdef61ec2016-07-06 21:55:49 +0900112 NVME_CTRL_RECONNECTING,
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200113 NVME_CTRL_DELETING,
Keith Busch0ff9d4e2016-05-12 08:37:14 -0600114 NVME_CTRL_DEAD,
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200115};
116
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100117struct nvme_ctrl {
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200118 enum nvme_ctrl_state state;
Andy Lutomirskibd4da3a2017-02-22 13:32:36 -0700119 bool identified;
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200120 spinlock_t lock;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100121 const struct nvme_ctrl_ops *ops;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200122 struct request_queue *admin_q;
Christoph Hellwig07bfcd02016-06-13 16:45:26 +0200123 struct request_queue *connect_q;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200124 struct device *dev;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200125 struct kref kref;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200126 int instance;
Christoph Hellwig5bae7f72015-11-28 15:39:07 +0100127 struct blk_mq_tag_set *tagset;
128 struct list_head namespaces;
Christoph Hellwig69d3b8a2015-12-24 15:27:00 +0100129 struct mutex namespaces_mutex;
Christoph Hellwig5bae7f72015-11-28 15:39:07 +0100130 struct device *device; /* char device */
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +0100131 struct list_head node;
Keith Busch075790e2016-02-24 09:15:53 -0700132 struct ida ns_ida;
Christoph Hellwigd86c4d82017-06-15 15:41:08 +0200133 struct work_struct reset_work;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100134
Christoph Hellwig4f1244c2017-02-17 13:59:39 +0100135 struct opal_dev *opal_dev;
Scott Bauera98e58e52017-02-03 12:50:32 -0700136
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200137 char name[12];
138 char serial[20];
139 char model[40];
140 char firmware_rev[8];
Christoph Hellwig180de0072017-06-26 12:39:02 +0200141 char subnqn[NVMF_NQN_SIZE];
Christoph Hellwig76e39142016-04-16 14:57:58 -0400142 u16 cntlid;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100143
144 u32 ctrl_config;
Sagi Grimbergd858e5f2017-04-24 10:58:29 +0300145 u32 queue_count;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100146
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +0300147 u64 cap;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100148 u32 page_size;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200149 u32 max_hw_sectors;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200150 u16 oncs;
Keith Busch118472a2016-02-18 09:57:48 -0700151 u16 vid;
Scott Bauer8a9ae522017-02-17 13:59:40 +0100152 u16 oacs;
Jens Axboef5d11842017-06-27 12:03:06 -0600153 u16 nssa;
154 u16 nr_streams;
Christoph Hellwig6bf25d12015-11-20 09:36:44 +0100155 atomic_t abort_limit;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200156 u8 event_limit;
157 u8 vwc;
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +0100158 u32 vs;
Christoph Hellwig07bfcd02016-06-13 16:45:26 +0200159 u32 sgls;
Sagi Grimberg038bd4c2016-06-13 16:45:28 +0200160 u16 kas;
Andy Lutomirskic5552fd2017-02-07 10:08:45 -0800161 u8 npss;
162 u8 apsta;
Sagi Grimberg038bd4c2016-06-13 16:45:28 +0200163 unsigned int kato;
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +0100164 bool subsystem;
Christoph Hellwig106198e2015-11-26 10:07:41 +0100165 unsigned long quirks;
Andy Lutomirskic5552fd2017-02-07 10:08:45 -0800166 struct nvme_id_power_state psd[32];
Christoph Hellwig5955be22016-04-26 13:51:59 +0200167 struct work_struct scan_work;
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200168 struct work_struct async_event_work;
Sagi Grimberg038bd4c2016-06-13 16:45:28 +0200169 struct delayed_work ka_work;
Christoph Hellwig07bfcd02016-06-13 16:45:26 +0200170
Andy Lutomirskic5552fd2017-02-07 10:08:45 -0800171 /* Power saving configuration */
172 u64 ps_max_latency_us;
Kai-Heng Feng76a5af82017-06-26 16:39:54 -0400173 bool apst_enabled;
Andy Lutomirskic5552fd2017-02-07 10:08:45 -0800174
Christoph Hellwigfe6d53c2017-05-12 17:16:10 +0200175 u32 hmpre;
176 u32 hmmin;
177
Christoph Hellwig07bfcd02016-06-13 16:45:26 +0200178 /* Fabrics only */
179 u16 sqsize;
180 u32 ioccsz;
181 u32 iorcsz;
182 u16 icdoff;
183 u16 maxcmd;
Sagi Grimbergfdf9dfa2017-05-04 13:33:15 +0300184 int nr_reconnects;
Christoph Hellwig07bfcd02016-06-13 16:45:26 +0200185 struct nvmf_ctrl_options *opts;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200186};
187
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200188struct nvme_ns {
189 struct list_head list;
190
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100191 struct nvme_ctrl *ctrl;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200192 struct request_queue *queue;
193 struct gendisk *disk;
Matias Bjørlingb0b4e092016-09-16 14:25:07 +0200194 struct nvm_dev *ndev;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200195 struct kref kref;
Keith Busch075790e2016-02-24 09:15:53 -0700196 int instance;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200197
Keith Busch2b9b6e82015-12-22 10:10:45 -0700198 u8 eui[8];
Johannes Thumshirn90985b82017-06-07 11:45:31 +0200199 u8 nguid[16];
Johannes Thumshirn3b22ba22017-06-07 11:45:34 +0200200 uuid_t uuid;
Keith Busch2b9b6e82015-12-22 10:10:45 -0700201
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200202 unsigned ns_id;
203 int lba_shift;
204 u16 ms;
Jens Axboef5d11842017-06-27 12:03:06 -0600205 u16 sgs;
206 u32 sws;
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200207 bool ext;
208 u8 pi_type;
Keith Busch646017a2016-02-24 09:15:54 -0700209 unsigned long flags;
Scott Bauer6b8190d2017-06-15 10:44:30 -0600210 u16 noiob;
Keith Busch646017a2016-02-24 09:15:54 -0700211
212#define NVME_NS_REMOVING 0
Keith Busch69d9a992016-02-24 09:15:56 -0700213#define NVME_NS_DEAD 1
Keith Busch646017a2016-02-24 09:15:54 -0700214
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200215 u64 mode_select_num_blocks;
216 u32 mode_select_block_len;
217};
218
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100219struct nvme_ctrl_ops {
Ming Lin1a353d82016-06-13 16:45:24 +0200220 const char *name;
Sagi Grimberge439bb12016-02-10 10:03:29 -0800221 struct module *module;
Christoph Hellwigd3d5b872017-05-20 15:14:44 +0200222 unsigned int flags;
223#define NVME_F_FABRICS (1 << 0)
Christoph Hellwigc81bfba2017-05-20 15:14:45 +0200224#define NVME_F_METADATA_SUPPORTED (1 << 1)
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100225 int (*reg_read32)(struct nvme_ctrl *ctrl, u32 off, u32 *val);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100226 int (*reg_write32)(struct nvme_ctrl *ctrl, u32 off, u32 val);
Christoph Hellwig7fd89302015-11-28 15:37:52 +0100227 int (*reg_read64)(struct nvme_ctrl *ctrl, u32 off, u64 *val);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +0100228 void (*free_ctrl)(struct nvme_ctrl *ctrl);
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200229 void (*submit_async_event)(struct nvme_ctrl *ctrl, int aer_idx);
Ming Lin1a353d82016-06-13 16:45:24 +0200230 int (*delete_ctrl)(struct nvme_ctrl *ctrl);
Ming Lin1a353d82016-06-13 16:45:24 +0200231 int (*get_address)(struct nvme_ctrl *ctrl, char *buf, int size);
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200232};
233
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100234static inline bool nvme_ctrl_ready(struct nvme_ctrl *ctrl)
235{
236 u32 val = 0;
237
238 if (ctrl->ops->reg_read32(ctrl, NVME_REG_CSTS, &val))
239 return false;
240 return val & NVME_CSTS_RDY;
241}
242
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +0100243static inline int nvme_reset_subsystem(struct nvme_ctrl *ctrl)
244{
245 if (!ctrl->subsystem)
246 return -ENOTTY;
247 return ctrl->ops->reg_write32(ctrl, NVME_REG_NSSR, 0x4E564D65);
248}
249
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200250static inline u64 nvme_block_nr(struct nvme_ns *ns, sector_t sector)
251{
252 return (sector >> (ns->lba_shift - 9));
253}
254
Ming Lin69042422016-04-25 14:33:20 -0700255static inline void nvme_cleanup_cmd(struct request *req)
256{
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700257 if (req->rq_flags & RQF_SPECIAL_PAYLOAD) {
258 kfree(page_address(req->special_vec.bv_page) +
259 req->special_vec.bv_offset);
260 }
Ming Lin69042422016-04-25 14:33:20 -0700261}
262
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +0200263static inline void nvme_end_request(struct request *req, __le16 status,
264 union nvme_result result)
Christoph Hellwig15a190f72015-10-16 07:58:39 +0200265{
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +0200266 struct nvme_request *rq = nvme_req(req);
267
268 rq->status = le16_to_cpu(status) >> 1;
269 rq->result = result;
Christoph Hellwig08e00292017-04-20 16:03:09 +0200270 blk_mq_complete_request(req);
Christoph Hellwig15a190f72015-10-16 07:58:39 +0200271}
272
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200273void nvme_complete_rq(struct request *req);
Ming Linc55a2fd2016-05-18 14:05:02 -0700274void nvme_cancel_request(struct request *req, void *data, bool reserved);
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200275bool nvme_change_ctrl_state(struct nvme_ctrl *ctrl,
276 enum nvme_ctrl_state new_state);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100277int nvme_disable_ctrl(struct nvme_ctrl *ctrl, u64 cap);
278int nvme_enable_ctrl(struct nvme_ctrl *ctrl, u64 cap);
279int nvme_shutdown_ctrl(struct nvme_ctrl *ctrl);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +0100280int nvme_init_ctrl(struct nvme_ctrl *ctrl, struct device *dev,
281 const struct nvme_ctrl_ops *ops, unsigned long quirks);
Keith Busch53029b02015-11-28 15:41:02 +0100282void nvme_uninit_ctrl(struct nvme_ctrl *ctrl);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +0300283void nvme_start_ctrl(struct nvme_ctrl *ctrl);
284void nvme_stop_ctrl(struct nvme_ctrl *ctrl);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +0100285void nvme_put_ctrl(struct nvme_ctrl *ctrl);
Christoph Hellwig7fd89302015-11-28 15:37:52 +0100286int nvme_init_identify(struct nvme_ctrl *ctrl);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +0100287
Christoph Hellwig5955be22016-04-26 13:51:59 +0200288void nvme_queue_scan(struct nvme_ctrl *ctrl);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +0100289void nvme_remove_namespaces(struct nvme_ctrl *ctrl);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +0100290
Christoph Hellwig4f1244c2017-02-17 13:59:39 +0100291int nvme_sec_submit(void *data, u16 spsp, u8 secp, void *buffer, size_t len,
292 bool send);
Scott Bauera98e58e52017-02-03 12:50:32 -0700293
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200294#define NVME_NR_AERS 1
Christoph Hellwig7bf58532016-11-10 07:32:34 -0800295void nvme_complete_async_event(struct nvme_ctrl *ctrl, __le16 status,
296 union nvme_result *res);
Christoph Hellwigf866fc422016-04-26 13:52:00 +0200297void nvme_queue_async_events(struct nvme_ctrl *ctrl);
298
Keith Busch25646262016-01-04 09:10:57 -0700299void nvme_stop_queues(struct nvme_ctrl *ctrl);
300void nvme_start_queues(struct nvme_ctrl *ctrl);
Keith Busch69d9a992016-02-24 09:15:56 -0700301void nvme_kill_queues(struct nvme_ctrl *ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -0500302void nvme_unfreeze(struct nvme_ctrl *ctrl);
303void nvme_wait_freeze(struct nvme_ctrl *ctrl);
304void nvme_wait_freeze_timeout(struct nvme_ctrl *ctrl, long timeout);
305void nvme_start_freeze(struct nvme_ctrl *ctrl);
Sagi Grimberg363c9aa2015-12-24 15:26:59 +0100306
Christoph Hellwigeb71f432016-06-13 16:45:23 +0200307#define NVME_QID_ANY -1
Christoph Hellwig41609822015-11-20 09:00:02 +0100308struct request *nvme_alloc_request(struct request_queue *q,
Christoph Hellwigeb71f432016-06-13 16:45:23 +0200309 struct nvme_command *cmd, unsigned int flags, int qid);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200310blk_status_t nvme_setup_cmd(struct nvme_ns *ns, struct request *req,
Ming Lin8093f7c2016-04-12 13:10:14 -0600311 struct nvme_command *cmd);
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200312int nvme_submit_sync_cmd(struct request_queue *q, struct nvme_command *cmd,
313 void *buf, unsigned bufflen);
314int __nvme_submit_sync_cmd(struct request_queue *q, struct nvme_command *cmd,
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800315 union nvme_result *result, void *buffer, unsigned bufflen,
Christoph Hellwigeb71f432016-06-13 16:45:23 +0200316 unsigned timeout, int qid, int at_head, int flags);
Christoph Hellwig41609822015-11-20 09:00:02 +0100317int nvme_submit_user_cmd(struct request_queue *q, struct nvme_command *cmd,
318 void __user *ubuffer, unsigned bufflen, u32 *result,
319 unsigned timeout);
Keith Busch0b7f1f22015-10-23 09:47:28 -0600320int __nvme_submit_user_cmd(struct request_queue *q, struct nvme_command *cmd,
321 void __user *ubuffer, unsigned bufflen,
322 void __user *meta_buffer, unsigned meta_len, u32 meta_seed,
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200323 u32 *result, unsigned timeout);
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +0100324int nvme_set_queue_count(struct nvme_ctrl *ctrl, int *count);
Sagi Grimberg038bd4c2016-06-13 16:45:28 +0200325void nvme_start_keep_alive(struct nvme_ctrl *ctrl);
326void nvme_stop_keep_alive(struct nvme_ctrl *ctrl);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +0200327int nvme_reset_ctrl(struct nvme_ctrl *ctrl);
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200328
Keith Buschc4699e72015-11-28 16:49:22 +0100329#ifdef CONFIG_NVM
Matias Bjørlingca064082015-10-29 17:57:29 +0900330int nvme_nvm_ns_supported(struct nvme_ns *ns, struct nvme_id_ns *id);
Matias Bjørling3dc87dd2016-11-28 22:38:53 +0100331int nvme_nvm_register(struct nvme_ns *ns, char *disk_name, int node);
Matias Bjørlingb0b4e092016-09-16 14:25:07 +0200332void nvme_nvm_unregister(struct nvme_ns *ns);
Matias Bjørling3dc87dd2016-11-28 22:38:53 +0100333int nvme_nvm_register_sysfs(struct nvme_ns *ns);
334void nvme_nvm_unregister_sysfs(struct nvme_ns *ns);
Matias Bjørling84d4add2017-01-31 13:17:16 +0100335int nvme_nvm_ioctl(struct nvme_ns *ns, unsigned int cmd, unsigned long arg);
Keith Buschc4699e72015-11-28 16:49:22 +0100336#else
Matias Bjørlingb0b4e092016-09-16 14:25:07 +0200337static inline int nvme_nvm_register(struct nvme_ns *ns, char *disk_name,
Matias Bjørling3dc87dd2016-11-28 22:38:53 +0100338 int node)
Keith Buschc4699e72015-11-28 16:49:22 +0100339{
340 return 0;
341}
342
Matias Bjørlingb0b4e092016-09-16 14:25:07 +0200343static inline void nvme_nvm_unregister(struct nvme_ns *ns) {};
Matias Bjørling3dc87dd2016-11-28 22:38:53 +0100344static inline int nvme_nvm_register_sysfs(struct nvme_ns *ns)
345{
346 return 0;
347}
348static inline void nvme_nvm_unregister_sysfs(struct nvme_ns *ns) {};
Keith Buschc4699e72015-11-28 16:49:22 +0100349static inline int nvme_nvm_ns_supported(struct nvme_ns *ns, struct nvme_id_ns *id)
350{
351 return 0;
352}
Matias Bjørling84d4add2017-01-31 13:17:16 +0100353static inline int nvme_nvm_ioctl(struct nvme_ns *ns, unsigned int cmd,
354 unsigned long arg)
355{
356 return -ENOTTY;
357}
Matias Bjørling3dc87dd2016-11-28 22:38:53 +0100358#endif /* CONFIG_NVM */
359
Simon A. F. Lund40267ef2016-09-16 14:25:08 +0200360static inline struct nvme_ns *nvme_get_ns_from_dev(struct device *dev)
361{
362 return dev_to_disk(dev)->private_data;
363}
Matias Bjørlingca064082015-10-29 17:57:29 +0900364
Christoph Hellwig5bae7f72015-11-28 15:39:07 +0100365int __init nvme_core_init(void);
366void nvme_core_exit(void);
367
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +0200368#endif /* _NVME_H */