blob: cac2081e876e13a591680ed36ee9d7624f08a353 [file] [log] [blame]
Hans Verkuil55e59272018-02-07 09:34:26 -05001// SPDX-License-Identifier: GPL-2.0-only
Hans Verkuil54450f52012-07-18 05:45:16 -03002/*
3 * adv7604 - Analog Devices ADV7604 video decoder driver
4 *
5 * Copyright 2012 Cisco Systems, Inc. and/or its affiliates. All rights reserved.
6 *
Hans Verkuil54450f52012-07-18 05:45:16 -03007 */
8
9/*
10 * References (c = chapter, p = page):
11 * REF_01 - Analog devices, ADV7604, Register Settings Recommendations,
12 * Revision 2.5, June 2010
13 * REF_02 - Analog devices, Register map documentation, Documentation of
14 * the register maps, Software manual, Rev. F, June 2010
15 * REF_03 - Analog devices, ADV7604, Hardware Manual, Rev. F, August 2010
16 */
17
Laurent Pinchartc72a53c2014-01-30 19:18:34 -030018#include <linux/delay.h>
Laurent Pincharte9d50e92014-01-30 18:37:08 -030019#include <linux/gpio/consumer.h>
Hans Verkuil516613c2015-06-07 07:32:33 -030020#include <linux/hdmi.h>
Laurent Pinchartc72a53c2014-01-30 19:18:34 -030021#include <linux/i2c.h>
Hans Verkuil54450f52012-07-18 05:45:16 -030022#include <linux/kernel.h>
23#include <linux/module.h>
Sakari Ailus859969b2016-08-26 20:17:25 -030024#include <linux/of_graph.h>
Hans Verkuil54450f52012-07-18 05:45:16 -030025#include <linux/slab.h>
Laurent Pinchartc72a53c2014-01-30 19:18:34 -030026#include <linux/v4l2-dv-timings.h>
Hans Verkuil54450f52012-07-18 05:45:16 -030027#include <linux/videodev2.h>
28#include <linux/workqueue.h>
Pablo Antonf862f572015-06-19 10:23:06 -030029#include <linux/regmap.h>
Laurent Pinchartc72a53c2014-01-30 19:18:34 -030030
Mauro Carvalho Chehabb5dcee22015-11-10 12:01:44 -020031#include <media/i2c/adv7604.h>
Hans Verkuil41a52372015-09-07 08:12:57 -030032#include <media/cec.h>
Laurent Pinchartc72a53c2014-01-30 19:18:34 -030033#include <media/v4l2-ctrls.h>
34#include <media/v4l2-device.h>
Lars-Peter Clausen09756262015-06-24 13:50:27 -030035#include <media/v4l2-event.h>
Laurent Pinchartc72a53c2014-01-30 19:18:34 -030036#include <media/v4l2-dv-timings.h>
Sakari Ailus859969b2016-08-26 20:17:25 -030037#include <media/v4l2-fwnode.h>
Hans Verkuil54450f52012-07-18 05:45:16 -030038
39static int debug;
40module_param(debug, int, 0644);
41MODULE_PARM_DESC(debug, "debug level (0-2)");
42
43MODULE_DESCRIPTION("Analog Devices ADV7604 video decoder driver");
44MODULE_AUTHOR("Hans Verkuil <hans.verkuil@cisco.com>");
45MODULE_AUTHOR("Mats Randgaard <mats.randgaard@cisco.com>");
46MODULE_LICENSE("GPL");
47
48/* ADV7604 system clock frequency */
Pablo Antonb44b2e02015-02-03 14:13:18 -030049#define ADV76XX_FSC (28636360)
Hans Verkuil54450f52012-07-18 05:45:16 -030050
Pablo Antonb44b2e02015-02-03 14:13:18 -030051#define ADV76XX_RGB_OUT (1 << 1)
Laurent Pinchart539b33b2014-01-26 18:42:37 -030052
Pablo Antonb44b2e02015-02-03 14:13:18 -030053#define ADV76XX_OP_FORMAT_SEL_8BIT (0 << 0)
Laurent Pinchart539b33b2014-01-26 18:42:37 -030054#define ADV7604_OP_FORMAT_SEL_10BIT (1 << 0)
Pablo Antonb44b2e02015-02-03 14:13:18 -030055#define ADV76XX_OP_FORMAT_SEL_12BIT (2 << 0)
Laurent Pinchart539b33b2014-01-26 18:42:37 -030056
Pablo Antonb44b2e02015-02-03 14:13:18 -030057#define ADV76XX_OP_MODE_SEL_SDR_422 (0 << 5)
Laurent Pinchart539b33b2014-01-26 18:42:37 -030058#define ADV7604_OP_MODE_SEL_DDR_422 (1 << 5)
Pablo Antonb44b2e02015-02-03 14:13:18 -030059#define ADV76XX_OP_MODE_SEL_SDR_444 (2 << 5)
Laurent Pinchart539b33b2014-01-26 18:42:37 -030060#define ADV7604_OP_MODE_SEL_DDR_444 (3 << 5)
Pablo Antonb44b2e02015-02-03 14:13:18 -030061#define ADV76XX_OP_MODE_SEL_SDR_422_2X (4 << 5)
Laurent Pinchart539b33b2014-01-26 18:42:37 -030062#define ADV7604_OP_MODE_SEL_ADI_CM (5 << 5)
63
Pablo Antonb44b2e02015-02-03 14:13:18 -030064#define ADV76XX_OP_CH_SEL_GBR (0 << 5)
65#define ADV76XX_OP_CH_SEL_GRB (1 << 5)
66#define ADV76XX_OP_CH_SEL_BGR (2 << 5)
67#define ADV76XX_OP_CH_SEL_RGB (3 << 5)
68#define ADV76XX_OP_CH_SEL_BRG (4 << 5)
69#define ADV76XX_OP_CH_SEL_RBG (5 << 5)
Laurent Pinchart539b33b2014-01-26 18:42:37 -030070
Pablo Antonb44b2e02015-02-03 14:13:18 -030071#define ADV76XX_OP_SWAP_CB_CR (1 << 0)
Laurent Pinchart539b33b2014-01-26 18:42:37 -030072
Hans Verkuil41a52372015-09-07 08:12:57 -030073#define ADV76XX_MAX_ADDRS (3)
74
Pablo Antonb44b2e02015-02-03 14:13:18 -030075enum adv76xx_type {
Lars-Peter Clausend42010a2013-11-25 15:45:07 -030076 ADV7604,
77 ADV7611,
William Towle8331d302015-06-03 10:59:51 -030078 ADV7612,
Lars-Peter Clausend42010a2013-11-25 15:45:07 -030079};
80
Pablo Antonb44b2e02015-02-03 14:13:18 -030081struct adv76xx_reg_seq {
Lars-Peter Clausend42010a2013-11-25 15:45:07 -030082 unsigned int reg;
83 u8 val;
84};
85
Pablo Antonb44b2e02015-02-03 14:13:18 -030086struct adv76xx_format_info {
Boris BREZILLONf5fe58f2014-11-10 14:28:29 -030087 u32 code;
Laurent Pinchart539b33b2014-01-26 18:42:37 -030088 u8 op_ch_sel;
89 bool rgb_out;
90 bool swap_cb_cr;
91 u8 op_format_sel;
92};
93
Hans Verkuil516613c2015-06-07 07:32:33 -030094struct adv76xx_cfg_read_infoframe {
95 const char *desc;
96 u8 present_mask;
97 u8 head_addr;
98 u8 payload_addr;
99};
100
Pablo Antonb44b2e02015-02-03 14:13:18 -0300101struct adv76xx_chip_info {
102 enum adv76xx_type type;
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300103
104 bool has_afe;
105 unsigned int max_port;
106 unsigned int num_dv_ports;
107
108 unsigned int edid_enable_reg;
109 unsigned int edid_status_reg;
110 unsigned int lcf_reg;
111
112 unsigned int cable_det_mask;
113 unsigned int tdms_lock_mask;
114 unsigned int fmt_change_digital_mask;
jean-michel.hautbois@vodalys.com80f49442015-02-04 11:16:00 -0300115 unsigned int cp_csc;
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300116
Pablo Antonb44b2e02015-02-03 14:13:18 -0300117 const struct adv76xx_format_info *formats;
Laurent Pinchart539b33b2014-01-26 18:42:37 -0300118 unsigned int nformats;
119
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300120 void (*set_termination)(struct v4l2_subdev *sd, bool enable);
121 void (*setup_irqs)(struct v4l2_subdev *sd);
122 unsigned int (*read_hdmi_pixelclock)(struct v4l2_subdev *sd);
123 unsigned int (*read_cable_det)(struct v4l2_subdev *sd);
124
125 /* 0 = AFE, 1 = HDMI */
Pablo Antonb44b2e02015-02-03 14:13:18 -0300126 const struct adv76xx_reg_seq *recommended_settings[2];
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300127 unsigned int num_recommended_settings[2];
128
129 unsigned long page_mask;
jean-michel.hautbois@vodalys.com5380baa2015-04-09 05:25:46 -0300130
131 /* Masks for timings */
132 unsigned int linewidth_mask;
133 unsigned int field0_height_mask;
134 unsigned int field1_height_mask;
135 unsigned int hfrontporch_mask;
136 unsigned int hsync_mask;
137 unsigned int hbackporch_mask;
138 unsigned int field0_vfrontporch_mask;
139 unsigned int field1_vfrontporch_mask;
140 unsigned int field0_vsync_mask;
141 unsigned int field1_vsync_mask;
142 unsigned int field0_vbackporch_mask;
143 unsigned int field1_vbackporch_mask;
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300144};
145
Hans Verkuil54450f52012-07-18 05:45:16 -0300146/*
147 **********************************************************************
148 *
149 * Arrays with configuration parameters for the ADV7604
150 *
151 **********************************************************************
152 */
Laurent Pinchartc784b1e2014-01-29 10:08:58 -0300153
Pablo Antonb44b2e02015-02-03 14:13:18 -0300154struct adv76xx_state {
155 const struct adv76xx_chip_info *info;
156 struct adv76xx_platform_data pdata;
Laurent Pinchart539b33b2014-01-26 18:42:37 -0300157
Laurent Pincharte9d50e92014-01-30 18:37:08 -0300158 struct gpio_desc *hpd_gpio[4];
Dragos Bogdanf5591da2016-06-22 08:30:42 -0300159 struct gpio_desc *reset_gpio;
Laurent Pincharte9d50e92014-01-30 18:37:08 -0300160
Hans Verkuil54450f52012-07-18 05:45:16 -0300161 struct v4l2_subdev sd;
Pablo Antonb44b2e02015-02-03 14:13:18 -0300162 struct media_pad pads[ADV76XX_PAD_MAX];
Laurent Pinchartc784b1e2014-01-29 10:08:58 -0300163 unsigned int source_pad;
Laurent Pinchart539b33b2014-01-26 18:42:37 -0300164
Hans Verkuil54450f52012-07-18 05:45:16 -0300165 struct v4l2_ctrl_handler hdl;
Laurent Pinchart539b33b2014-01-26 18:42:37 -0300166
Pablo Antonb44b2e02015-02-03 14:13:18 -0300167 enum adv76xx_pad selected_input;
Laurent Pinchart539b33b2014-01-26 18:42:37 -0300168
Hans Verkuil54450f52012-07-18 05:45:16 -0300169 struct v4l2_dv_timings timings;
Pablo Antonb44b2e02015-02-03 14:13:18 -0300170 const struct adv76xx_format_info *format;
Laurent Pinchart539b33b2014-01-26 18:42:37 -0300171
Mats Randgaard4a31a932013-12-10 09:45:00 -0300172 struct {
173 u8 edid[256];
174 u32 present;
175 unsigned blocks;
176 } edid;
Mats Randgaarddd08beb2013-12-10 09:57:09 -0300177 u16 spa_port_a[2];
Hans Verkuil54450f52012-07-18 05:45:16 -0300178 struct v4l2_fract aspect_ratio;
179 u32 rgb_quantization_range;
Hans Verkuil54450f52012-07-18 05:45:16 -0300180 struct delayed_work delayed_work_enable_hotplug;
Hans Verkuilcf9afb12012-10-16 10:12:55 -0300181 bool restart_stdi_once;
Hans Verkuil54450f52012-07-18 05:45:16 -0300182
Mauro Carvalho Chehabcbb5c832016-07-08 18:16:10 -0300183 /* CEC */
Hans Verkuil41a52372015-09-07 08:12:57 -0300184 struct cec_adapter *cec_adap;
185 u8 cec_addr[ADV76XX_MAX_ADDRS];
186 u8 cec_valid_addrs;
187 bool cec_enabled_adap;
188
Hans Verkuil54450f52012-07-18 05:45:16 -0300189 /* i2c clients */
Pablo Antonb44b2e02015-02-03 14:13:18 -0300190 struct i2c_client *i2c_clients[ADV76XX_PAGE_MAX];
Hans Verkuil54450f52012-07-18 05:45:16 -0300191
Pablo Antonf862f572015-06-19 10:23:06 -0300192 /* Regmaps */
193 struct regmap *regmap[ADV76XX_PAGE_MAX];
194
Hans Verkuil54450f52012-07-18 05:45:16 -0300195 /* controls */
196 struct v4l2_ctrl *detect_tx_5v_ctrl;
197 struct v4l2_ctrl *analog_sampling_phase_ctrl;
198 struct v4l2_ctrl *free_run_color_manual_ctrl;
199 struct v4l2_ctrl *free_run_color_ctrl;
200 struct v4l2_ctrl *rgb_quantization_range_ctrl;
201};
202
Pablo Antonb44b2e02015-02-03 14:13:18 -0300203static bool adv76xx_has_afe(struct adv76xx_state *state)
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300204{
205 return state->info->has_afe;
206}
207
Jean-Michel Hautboisbd3e275f2016-01-27 09:04:50 -0200208/* Unsupported timings. This device cannot support 720p30. */
209static const struct v4l2_dv_timings adv76xx_timings_exceptions[] = {
210 V4L2_DV_BT_CEA_1280X720P30,
211 { }
Hans Verkuil54450f52012-07-18 05:45:16 -0300212};
213
Jean-Michel Hautboisbd3e275f2016-01-27 09:04:50 -0200214static bool adv76xx_check_dv_timings(const struct v4l2_dv_timings *t, void *hdl)
215{
216 int i;
217
218 for (i = 0; adv76xx_timings_exceptions[i].bt.width; i++)
219 if (v4l2_match_dv_timings(t, adv76xx_timings_exceptions + i, 0, false))
220 return false;
221 return true;
222}
223
Pablo Antonb44b2e02015-02-03 14:13:18 -0300224struct adv76xx_video_standards {
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300225 struct v4l2_dv_timings timings;
226 u8 vid_std;
227 u8 v_freq;
228};
229
230/* sorted by number of lines */
Pablo Antonb44b2e02015-02-03 14:13:18 -0300231static const struct adv76xx_video_standards adv7604_prim_mode_comp[] = {
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300232 /* { V4L2_DV_BT_CEA_720X480P59_94, 0x0a, 0x00 }, TODO flickering */
233 { V4L2_DV_BT_CEA_720X576P50, 0x0b, 0x00 },
234 { V4L2_DV_BT_CEA_1280X720P50, 0x19, 0x01 },
235 { V4L2_DV_BT_CEA_1280X720P60, 0x19, 0x00 },
236 { V4L2_DV_BT_CEA_1920X1080P24, 0x1e, 0x04 },
237 { V4L2_DV_BT_CEA_1920X1080P25, 0x1e, 0x03 },
238 { V4L2_DV_BT_CEA_1920X1080P30, 0x1e, 0x02 },
239 { V4L2_DV_BT_CEA_1920X1080P50, 0x1e, 0x01 },
240 { V4L2_DV_BT_CEA_1920X1080P60, 0x1e, 0x00 },
241 /* TODO add 1920x1080P60_RB (CVT timing) */
242 { },
243};
244
245/* sorted by number of lines */
Pablo Antonb44b2e02015-02-03 14:13:18 -0300246static const struct adv76xx_video_standards adv7604_prim_mode_gr[] = {
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300247 { V4L2_DV_BT_DMT_640X480P60, 0x08, 0x00 },
248 { V4L2_DV_BT_DMT_640X480P72, 0x09, 0x00 },
249 { V4L2_DV_BT_DMT_640X480P75, 0x0a, 0x00 },
250 { V4L2_DV_BT_DMT_640X480P85, 0x0b, 0x00 },
251 { V4L2_DV_BT_DMT_800X600P56, 0x00, 0x00 },
252 { V4L2_DV_BT_DMT_800X600P60, 0x01, 0x00 },
253 { V4L2_DV_BT_DMT_800X600P72, 0x02, 0x00 },
254 { V4L2_DV_BT_DMT_800X600P75, 0x03, 0x00 },
255 { V4L2_DV_BT_DMT_800X600P85, 0x04, 0x00 },
256 { V4L2_DV_BT_DMT_1024X768P60, 0x0c, 0x00 },
257 { V4L2_DV_BT_DMT_1024X768P70, 0x0d, 0x00 },
258 { V4L2_DV_BT_DMT_1024X768P75, 0x0e, 0x00 },
259 { V4L2_DV_BT_DMT_1024X768P85, 0x0f, 0x00 },
260 { V4L2_DV_BT_DMT_1280X1024P60, 0x05, 0x00 },
261 { V4L2_DV_BT_DMT_1280X1024P75, 0x06, 0x00 },
262 { V4L2_DV_BT_DMT_1360X768P60, 0x12, 0x00 },
263 { V4L2_DV_BT_DMT_1366X768P60, 0x13, 0x00 },
264 { V4L2_DV_BT_DMT_1400X1050P60, 0x14, 0x00 },
265 { V4L2_DV_BT_DMT_1400X1050P75, 0x15, 0x00 },
266 { V4L2_DV_BT_DMT_1600X1200P60, 0x16, 0x00 }, /* TODO not tested */
267 /* TODO add 1600X1200P60_RB (not a DMT timing) */
268 { V4L2_DV_BT_DMT_1680X1050P60, 0x18, 0x00 },
269 { V4L2_DV_BT_DMT_1920X1200P60_RB, 0x19, 0x00 }, /* TODO not tested */
270 { },
271};
272
273/* sorted by number of lines */
Pablo Antonb44b2e02015-02-03 14:13:18 -0300274static const struct adv76xx_video_standards adv76xx_prim_mode_hdmi_comp[] = {
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300275 { V4L2_DV_BT_CEA_720X480P59_94, 0x0a, 0x00 },
276 { V4L2_DV_BT_CEA_720X576P50, 0x0b, 0x00 },
277 { V4L2_DV_BT_CEA_1280X720P50, 0x13, 0x01 },
278 { V4L2_DV_BT_CEA_1280X720P60, 0x13, 0x00 },
279 { V4L2_DV_BT_CEA_1920X1080P24, 0x1e, 0x04 },
280 { V4L2_DV_BT_CEA_1920X1080P25, 0x1e, 0x03 },
281 { V4L2_DV_BT_CEA_1920X1080P30, 0x1e, 0x02 },
282 { V4L2_DV_BT_CEA_1920X1080P50, 0x1e, 0x01 },
283 { V4L2_DV_BT_CEA_1920X1080P60, 0x1e, 0x00 },
284 { },
285};
286
287/* sorted by number of lines */
Pablo Antonb44b2e02015-02-03 14:13:18 -0300288static const struct adv76xx_video_standards adv76xx_prim_mode_hdmi_gr[] = {
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300289 { V4L2_DV_BT_DMT_640X480P60, 0x08, 0x00 },
290 { V4L2_DV_BT_DMT_640X480P72, 0x09, 0x00 },
291 { V4L2_DV_BT_DMT_640X480P75, 0x0a, 0x00 },
292 { V4L2_DV_BT_DMT_640X480P85, 0x0b, 0x00 },
293 { V4L2_DV_BT_DMT_800X600P56, 0x00, 0x00 },
294 { V4L2_DV_BT_DMT_800X600P60, 0x01, 0x00 },
295 { V4L2_DV_BT_DMT_800X600P72, 0x02, 0x00 },
296 { V4L2_DV_BT_DMT_800X600P75, 0x03, 0x00 },
297 { V4L2_DV_BT_DMT_800X600P85, 0x04, 0x00 },
298 { V4L2_DV_BT_DMT_1024X768P60, 0x0c, 0x00 },
299 { V4L2_DV_BT_DMT_1024X768P70, 0x0d, 0x00 },
300 { V4L2_DV_BT_DMT_1024X768P75, 0x0e, 0x00 },
301 { V4L2_DV_BT_DMT_1024X768P85, 0x0f, 0x00 },
302 { V4L2_DV_BT_DMT_1280X1024P60, 0x05, 0x00 },
303 { V4L2_DV_BT_DMT_1280X1024P75, 0x06, 0x00 },
304 { },
305};
306
Hans Verkuil48519832015-05-07 10:37:57 -0300307static const struct v4l2_event adv76xx_ev_fmt = {
308 .type = V4L2_EVENT_SOURCE_CHANGE,
309 .u.src_change.changes = V4L2_EVENT_SRC_CH_RESOLUTION,
310};
311
Hans Verkuil54450f52012-07-18 05:45:16 -0300312/* ----------------------------------------------------------------------- */
313
Pablo Antonb44b2e02015-02-03 14:13:18 -0300314static inline struct adv76xx_state *to_state(struct v4l2_subdev *sd)
Hans Verkuil54450f52012-07-18 05:45:16 -0300315{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300316 return container_of(sd, struct adv76xx_state, sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300317}
318
Hans Verkuil54450f52012-07-18 05:45:16 -0300319static inline unsigned htotal(const struct v4l2_bt_timings *t)
320{
Hans Verkuileacf8f92013-07-29 08:40:59 -0300321 return V4L2_DV_BT_FRAME_WIDTH(t);
Hans Verkuil54450f52012-07-18 05:45:16 -0300322}
323
Hans Verkuil54450f52012-07-18 05:45:16 -0300324static inline unsigned vtotal(const struct v4l2_bt_timings *t)
325{
Hans Verkuileacf8f92013-07-29 08:40:59 -0300326 return V4L2_DV_BT_FRAME_HEIGHT(t);
Hans Verkuil54450f52012-07-18 05:45:16 -0300327}
328
329/* ----------------------------------------------------------------------- */
330
Pablo Antonf862f572015-06-19 10:23:06 -0300331static int adv76xx_read_check(struct adv76xx_state *state,
332 int client_page, u8 reg)
Hans Verkuil54450f52012-07-18 05:45:16 -0300333{
Pablo Antonf862f572015-06-19 10:23:06 -0300334 struct i2c_client *client = state->i2c_clients[client_page];
Hans Verkuil54450f52012-07-18 05:45:16 -0300335 int err;
Pablo Antonf862f572015-06-19 10:23:06 -0300336 unsigned int val;
Hans Verkuil54450f52012-07-18 05:45:16 -0300337
Pablo Antonf862f572015-06-19 10:23:06 -0300338 err = regmap_read(state->regmap[client_page], reg, &val);
339
340 if (err) {
341 v4l_err(client, "error reading %02x, %02x\n",
342 client->addr, reg);
343 return err;
Hans Verkuil54450f52012-07-18 05:45:16 -0300344 }
Pablo Antonf862f572015-06-19 10:23:06 -0300345 return val;
Hans Verkuil54450f52012-07-18 05:45:16 -0300346}
347
Pablo Antonf862f572015-06-19 10:23:06 -0300348/* adv76xx_write_block(): Write raw data with a maximum of I2C_SMBUS_BLOCK_MAX
349 * size to one or more registers.
350 *
351 * A value of zero will be returned on success, a negative errno will
352 * be returned in error cases.
353 */
354static int adv76xx_write_block(struct adv76xx_state *state, int client_page,
355 unsigned int init_reg, const void *val,
356 size_t val_len)
Hans Verkuil54450f52012-07-18 05:45:16 -0300357{
Pablo Antonf862f572015-06-19 10:23:06 -0300358 struct regmap *regmap = state->regmap[client_page];
Hans Verkuil54450f52012-07-18 05:45:16 -0300359
Pablo Antonf862f572015-06-19 10:23:06 -0300360 if (val_len > I2C_SMBUS_BLOCK_MAX)
361 val_len = I2C_SMBUS_BLOCK_MAX;
362
363 return regmap_raw_write(regmap, init_reg, val, val_len);
Hans Verkuil54450f52012-07-18 05:45:16 -0300364}
365
366/* ----------------------------------------------------------------------- */
367
368static inline int io_read(struct v4l2_subdev *sd, u8 reg)
369{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300370 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300371
Pablo Antonf862f572015-06-19 10:23:06 -0300372 return adv76xx_read_check(state, ADV76XX_PAGE_IO, reg);
Hans Verkuil54450f52012-07-18 05:45:16 -0300373}
374
375static inline int io_write(struct v4l2_subdev *sd, u8 reg, u8 val)
376{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300377 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300378
Pablo Antonf862f572015-06-19 10:23:06 -0300379 return regmap_write(state->regmap[ADV76XX_PAGE_IO], reg, val);
Hans Verkuil54450f52012-07-18 05:45:16 -0300380}
381
Hans Verkuil41a52372015-09-07 08:12:57 -0300382static inline int io_write_clr_set(struct v4l2_subdev *sd, u8 reg, u8 mask,
383 u8 val)
Hans Verkuil54450f52012-07-18 05:45:16 -0300384{
Laurent Pinchart22d97e52014-01-30 17:17:42 -0300385 return io_write(sd, reg, (io_read(sd, reg) & ~mask) | val);
Hans Verkuil54450f52012-07-18 05:45:16 -0300386}
387
388static inline int avlink_read(struct v4l2_subdev *sd, u8 reg)
389{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300390 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300391
Pablo Antonf862f572015-06-19 10:23:06 -0300392 return adv76xx_read_check(state, ADV7604_PAGE_AVLINK, reg);
Hans Verkuil54450f52012-07-18 05:45:16 -0300393}
394
395static inline int avlink_write(struct v4l2_subdev *sd, u8 reg, u8 val)
396{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300397 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300398
Pablo Antonf862f572015-06-19 10:23:06 -0300399 return regmap_write(state->regmap[ADV7604_PAGE_AVLINK], reg, val);
Hans Verkuil54450f52012-07-18 05:45:16 -0300400}
401
402static inline int cec_read(struct v4l2_subdev *sd, u8 reg)
403{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300404 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300405
Pablo Antonf862f572015-06-19 10:23:06 -0300406 return adv76xx_read_check(state, ADV76XX_PAGE_CEC, reg);
Hans Verkuil54450f52012-07-18 05:45:16 -0300407}
408
409static inline int cec_write(struct v4l2_subdev *sd, u8 reg, u8 val)
410{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300411 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300412
Pablo Antonf862f572015-06-19 10:23:06 -0300413 return regmap_write(state->regmap[ADV76XX_PAGE_CEC], reg, val);
Hans Verkuil54450f52012-07-18 05:45:16 -0300414}
415
Hans Verkuil41a52372015-09-07 08:12:57 -0300416static inline int cec_write_clr_set(struct v4l2_subdev *sd, u8 reg, u8 mask,
417 u8 val)
418{
419 return cec_write(sd, reg, (cec_read(sd, reg) & ~mask) | val);
420}
421
Hans Verkuil54450f52012-07-18 05:45:16 -0300422static inline int infoframe_read(struct v4l2_subdev *sd, u8 reg)
423{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300424 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300425
Pablo Antonf862f572015-06-19 10:23:06 -0300426 return adv76xx_read_check(state, ADV76XX_PAGE_INFOFRAME, reg);
Hans Verkuil54450f52012-07-18 05:45:16 -0300427}
428
429static inline int infoframe_write(struct v4l2_subdev *sd, u8 reg, u8 val)
430{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300431 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300432
Pablo Antonf862f572015-06-19 10:23:06 -0300433 return regmap_write(state->regmap[ADV76XX_PAGE_INFOFRAME], reg, val);
Hans Verkuil54450f52012-07-18 05:45:16 -0300434}
435
Hans Verkuil54450f52012-07-18 05:45:16 -0300436static inline int afe_read(struct v4l2_subdev *sd, u8 reg)
437{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300438 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300439
Pablo Antonf862f572015-06-19 10:23:06 -0300440 return adv76xx_read_check(state, ADV76XX_PAGE_AFE, reg);
Hans Verkuil54450f52012-07-18 05:45:16 -0300441}
442
443static inline int afe_write(struct v4l2_subdev *sd, u8 reg, u8 val)
444{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300445 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300446
Pablo Antonf862f572015-06-19 10:23:06 -0300447 return regmap_write(state->regmap[ADV76XX_PAGE_AFE], reg, val);
Hans Verkuil54450f52012-07-18 05:45:16 -0300448}
449
450static inline int rep_read(struct v4l2_subdev *sd, u8 reg)
451{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300452 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300453
Pablo Antonf862f572015-06-19 10:23:06 -0300454 return adv76xx_read_check(state, ADV76XX_PAGE_REP, reg);
Hans Verkuil54450f52012-07-18 05:45:16 -0300455}
456
457static inline int rep_write(struct v4l2_subdev *sd, u8 reg, u8 val)
458{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300459 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300460
Pablo Antonf862f572015-06-19 10:23:06 -0300461 return regmap_write(state->regmap[ADV76XX_PAGE_REP], reg, val);
Hans Verkuil54450f52012-07-18 05:45:16 -0300462}
463
Laurent Pinchart22d97e52014-01-30 17:17:42 -0300464static inline int rep_write_clr_set(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
Hans Verkuil54450f52012-07-18 05:45:16 -0300465{
Laurent Pinchart22d97e52014-01-30 17:17:42 -0300466 return rep_write(sd, reg, (rep_read(sd, reg) & ~mask) | val);
Hans Verkuil54450f52012-07-18 05:45:16 -0300467}
468
469static inline int edid_read(struct v4l2_subdev *sd, u8 reg)
470{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300471 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300472
Pablo Antonf862f572015-06-19 10:23:06 -0300473 return adv76xx_read_check(state, ADV76XX_PAGE_EDID, reg);
Hans Verkuil54450f52012-07-18 05:45:16 -0300474}
475
476static inline int edid_write(struct v4l2_subdev *sd, u8 reg, u8 val)
477{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300478 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300479
Pablo Antonf862f572015-06-19 10:23:06 -0300480 return regmap_write(state->regmap[ADV76XX_PAGE_EDID], reg, val);
Hans Verkuil54450f52012-07-18 05:45:16 -0300481}
482
Mats Randgaarddd08beb2013-12-10 09:57:09 -0300483static inline int edid_write_block(struct v4l2_subdev *sd,
Pablo Antonf862f572015-06-19 10:23:06 -0300484 unsigned int total_len, const u8 *val)
Mats Randgaarddd08beb2013-12-10 09:57:09 -0300485{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300486 struct adv76xx_state *state = to_state(sd);
Mats Randgaarddd08beb2013-12-10 09:57:09 -0300487 int err = 0;
Pablo Antonf862f572015-06-19 10:23:06 -0300488 int i = 0;
489 int len = 0;
Mats Randgaarddd08beb2013-12-10 09:57:09 -0300490
Pablo Antonf862f572015-06-19 10:23:06 -0300491 v4l2_dbg(2, debug, sd, "%s: write EDID block (%d byte)\n",
492 __func__, total_len);
Mats Randgaarddd08beb2013-12-10 09:57:09 -0300493
Pablo Antonf862f572015-06-19 10:23:06 -0300494 while (!err && i < total_len) {
495 len = (total_len - i) > I2C_SMBUS_BLOCK_MAX ?
496 I2C_SMBUS_BLOCK_MAX :
497 (total_len - i);
498
499 err = adv76xx_write_block(state, ADV76XX_PAGE_EDID,
500 i, val + i, len);
501 i += len;
502 }
503
Mats Randgaarddd08beb2013-12-10 09:57:09 -0300504 return err;
505}
506
Pablo Antonb44b2e02015-02-03 14:13:18 -0300507static void adv76xx_set_hpd(struct adv76xx_state *state, unsigned int hpd)
Laurent Pincharte9d50e92014-01-30 18:37:08 -0300508{
509 unsigned int i;
510
Uwe Kleine-König269bd132015-03-02 04:00:44 -0300511 for (i = 0; i < state->info->num_dv_ports; ++i)
Laurent Pincharte9d50e92014-01-30 18:37:08 -0300512 gpiod_set_value_cansleep(state->hpd_gpio[i], hpd & BIT(i));
Laurent Pincharte9d50e92014-01-30 18:37:08 -0300513
Pablo Antonb44b2e02015-02-03 14:13:18 -0300514 v4l2_subdev_notify(&state->sd, ADV76XX_HOTPLUG, &hpd);
Laurent Pincharte9d50e92014-01-30 18:37:08 -0300515}
516
Pablo Antonb44b2e02015-02-03 14:13:18 -0300517static void adv76xx_delayed_work_enable_hotplug(struct work_struct *work)
Hans Verkuil54450f52012-07-18 05:45:16 -0300518{
519 struct delayed_work *dwork = to_delayed_work(work);
Pablo Antonb44b2e02015-02-03 14:13:18 -0300520 struct adv76xx_state *state = container_of(dwork, struct adv76xx_state,
Hans Verkuil54450f52012-07-18 05:45:16 -0300521 delayed_work_enable_hotplug);
522 struct v4l2_subdev *sd = &state->sd;
523
524 v4l2_dbg(2, debug, sd, "%s: enable hotplug\n", __func__);
525
Pablo Antonb44b2e02015-02-03 14:13:18 -0300526 adv76xx_set_hpd(state, state->edid.present);
Hans Verkuil54450f52012-07-18 05:45:16 -0300527}
528
Hans Verkuil54450f52012-07-18 05:45:16 -0300529static inline int hdmi_read(struct v4l2_subdev *sd, u8 reg)
530{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300531 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300532
Pablo Antonf862f572015-06-19 10:23:06 -0300533 return adv76xx_read_check(state, ADV76XX_PAGE_HDMI, reg);
Hans Verkuil54450f52012-07-18 05:45:16 -0300534}
535
Laurent Pinchart51182a92014-01-08 19:30:37 -0300536static u16 hdmi_read16(struct v4l2_subdev *sd, u8 reg, u16 mask)
537{
538 return ((hdmi_read(sd, reg) << 8) | hdmi_read(sd, reg + 1)) & mask;
539}
540
Hans Verkuil54450f52012-07-18 05:45:16 -0300541static inline int hdmi_write(struct v4l2_subdev *sd, u8 reg, u8 val)
542{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300543 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300544
Pablo Antonf862f572015-06-19 10:23:06 -0300545 return regmap_write(state->regmap[ADV76XX_PAGE_HDMI], reg, val);
Hans Verkuil54450f52012-07-18 05:45:16 -0300546}
547
Laurent Pinchart22d97e52014-01-30 17:17:42 -0300548static inline int hdmi_write_clr_set(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
Mats Randgaard4a31a932013-12-10 09:45:00 -0300549{
Laurent Pinchart22d97e52014-01-30 17:17:42 -0300550 return hdmi_write(sd, reg, (hdmi_read(sd, reg) & ~mask) | val);
Mats Randgaard4a31a932013-12-10 09:45:00 -0300551}
552
Hans Verkuil54450f52012-07-18 05:45:16 -0300553static inline int test_write(struct v4l2_subdev *sd, u8 reg, u8 val)
554{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300555 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300556
Pablo Antonf862f572015-06-19 10:23:06 -0300557 return regmap_write(state->regmap[ADV76XX_PAGE_TEST], reg, val);
Hans Verkuil54450f52012-07-18 05:45:16 -0300558}
559
560static inline int cp_read(struct v4l2_subdev *sd, u8 reg)
561{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300562 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300563
Pablo Antonf862f572015-06-19 10:23:06 -0300564 return adv76xx_read_check(state, ADV76XX_PAGE_CP, reg);
Hans Verkuil54450f52012-07-18 05:45:16 -0300565}
566
Laurent Pinchart51182a92014-01-08 19:30:37 -0300567static u16 cp_read16(struct v4l2_subdev *sd, u8 reg, u16 mask)
568{
569 return ((cp_read(sd, reg) << 8) | cp_read(sd, reg + 1)) & mask;
570}
571
Hans Verkuil54450f52012-07-18 05:45:16 -0300572static inline int cp_write(struct v4l2_subdev *sd, u8 reg, u8 val)
573{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300574 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300575
Pablo Antonf862f572015-06-19 10:23:06 -0300576 return regmap_write(state->regmap[ADV76XX_PAGE_CP], reg, val);
Hans Verkuil54450f52012-07-18 05:45:16 -0300577}
578
Laurent Pinchart22d97e52014-01-30 17:17:42 -0300579static inline int cp_write_clr_set(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
Hans Verkuil54450f52012-07-18 05:45:16 -0300580{
Laurent Pinchart22d97e52014-01-30 17:17:42 -0300581 return cp_write(sd, reg, (cp_read(sd, reg) & ~mask) | val);
Hans Verkuil54450f52012-07-18 05:45:16 -0300582}
583
584static inline int vdp_read(struct v4l2_subdev *sd, u8 reg)
585{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300586 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300587
Pablo Antonf862f572015-06-19 10:23:06 -0300588 return adv76xx_read_check(state, ADV7604_PAGE_VDP, reg);
Hans Verkuil54450f52012-07-18 05:45:16 -0300589}
590
591static inline int vdp_write(struct v4l2_subdev *sd, u8 reg, u8 val)
592{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300593 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300594
Pablo Antonf862f572015-06-19 10:23:06 -0300595 return regmap_write(state->regmap[ADV7604_PAGE_VDP], reg, val);
Hans Verkuil54450f52012-07-18 05:45:16 -0300596}
597
Pablo Antonb44b2e02015-02-03 14:13:18 -0300598#define ADV76XX_REG(page, offset) (((page) << 8) | (offset))
599#define ADV76XX_REG_SEQ_TERM 0xffff
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300600
601#ifdef CONFIG_VIDEO_ADV_DEBUG
Pablo Antonb44b2e02015-02-03 14:13:18 -0300602static int adv76xx_read_reg(struct v4l2_subdev *sd, unsigned int reg)
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300603{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300604 struct adv76xx_state *state = to_state(sd);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300605 unsigned int page = reg >> 8;
Pablo Antonf862f572015-06-19 10:23:06 -0300606 unsigned int val;
607 int err;
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300608
Dan Carpenter7cc7a832017-08-04 04:07:51 -0400609 if (page >= ADV76XX_PAGE_MAX || !(BIT(page) & state->info->page_mask))
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300610 return -EINVAL;
611
612 reg &= 0xff;
Pablo Antonf862f572015-06-19 10:23:06 -0300613 err = regmap_read(state->regmap[page], reg, &val);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300614
Pablo Antonf862f572015-06-19 10:23:06 -0300615 return err ? err : val;
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300616}
617#endif
618
Pablo Antonb44b2e02015-02-03 14:13:18 -0300619static int adv76xx_write_reg(struct v4l2_subdev *sd, unsigned int reg, u8 val)
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300620{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300621 struct adv76xx_state *state = to_state(sd);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300622 unsigned int page = reg >> 8;
623
Dan Carpenter7cc7a832017-08-04 04:07:51 -0400624 if (page >= ADV76XX_PAGE_MAX || !(BIT(page) & state->info->page_mask))
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300625 return -EINVAL;
626
627 reg &= 0xff;
628
Pablo Antonf862f572015-06-19 10:23:06 -0300629 return regmap_write(state->regmap[page], reg, val);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300630}
631
Pablo Antonb44b2e02015-02-03 14:13:18 -0300632static void adv76xx_write_reg_seq(struct v4l2_subdev *sd,
633 const struct adv76xx_reg_seq *reg_seq)
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300634{
635 unsigned int i;
636
Pablo Antonb44b2e02015-02-03 14:13:18 -0300637 for (i = 0; reg_seq[i].reg != ADV76XX_REG_SEQ_TERM; i++)
638 adv76xx_write_reg(sd, reg_seq[i].reg, reg_seq[i].val);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300639}
640
Laurent Pinchart539b33b2014-01-26 18:42:37 -0300641/* -----------------------------------------------------------------------------
642 * Format helpers
643 */
644
Pablo Antonb44b2e02015-02-03 14:13:18 -0300645static const struct adv76xx_format_info adv7604_formats[] = {
646 { MEDIA_BUS_FMT_RGB888_1X24, ADV76XX_OP_CH_SEL_RGB, true, false,
647 ADV76XX_OP_MODE_SEL_SDR_444 | ADV76XX_OP_FORMAT_SEL_8BIT },
648 { MEDIA_BUS_FMT_YUYV8_2X8, ADV76XX_OP_CH_SEL_RGB, false, false,
649 ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_8BIT },
650 { MEDIA_BUS_FMT_YVYU8_2X8, ADV76XX_OP_CH_SEL_RGB, false, true,
651 ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_8BIT },
652 { MEDIA_BUS_FMT_YUYV10_2X10, ADV76XX_OP_CH_SEL_RGB, false, false,
653 ADV76XX_OP_MODE_SEL_SDR_422 | ADV7604_OP_FORMAT_SEL_10BIT },
654 { MEDIA_BUS_FMT_YVYU10_2X10, ADV76XX_OP_CH_SEL_RGB, false, true,
655 ADV76XX_OP_MODE_SEL_SDR_422 | ADV7604_OP_FORMAT_SEL_10BIT },
656 { MEDIA_BUS_FMT_YUYV12_2X12, ADV76XX_OP_CH_SEL_RGB, false, false,
657 ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_12BIT },
658 { MEDIA_BUS_FMT_YVYU12_2X12, ADV76XX_OP_CH_SEL_RGB, false, true,
659 ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_12BIT },
660 { MEDIA_BUS_FMT_UYVY8_1X16, ADV76XX_OP_CH_SEL_RBG, false, false,
661 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
662 { MEDIA_BUS_FMT_VYUY8_1X16, ADV76XX_OP_CH_SEL_RBG, false, true,
663 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
664 { MEDIA_BUS_FMT_YUYV8_1X16, ADV76XX_OP_CH_SEL_RGB, false, false,
665 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
666 { MEDIA_BUS_FMT_YVYU8_1X16, ADV76XX_OP_CH_SEL_RGB, false, true,
667 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
668 { MEDIA_BUS_FMT_UYVY10_1X20, ADV76XX_OP_CH_SEL_RBG, false, false,
669 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV7604_OP_FORMAT_SEL_10BIT },
670 { MEDIA_BUS_FMT_VYUY10_1X20, ADV76XX_OP_CH_SEL_RBG, false, true,
671 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV7604_OP_FORMAT_SEL_10BIT },
672 { MEDIA_BUS_FMT_YUYV10_1X20, ADV76XX_OP_CH_SEL_RGB, false, false,
673 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV7604_OP_FORMAT_SEL_10BIT },
674 { MEDIA_BUS_FMT_YVYU10_1X20, ADV76XX_OP_CH_SEL_RGB, false, true,
675 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV7604_OP_FORMAT_SEL_10BIT },
676 { MEDIA_BUS_FMT_UYVY12_1X24, ADV76XX_OP_CH_SEL_RBG, false, false,
677 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
678 { MEDIA_BUS_FMT_VYUY12_1X24, ADV76XX_OP_CH_SEL_RBG, false, true,
679 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
680 { MEDIA_BUS_FMT_YUYV12_1X24, ADV76XX_OP_CH_SEL_RGB, false, false,
681 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
682 { MEDIA_BUS_FMT_YVYU12_1X24, ADV76XX_OP_CH_SEL_RGB, false, true,
683 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
Laurent Pinchart539b33b2014-01-26 18:42:37 -0300684};
685
Pablo Antonb44b2e02015-02-03 14:13:18 -0300686static const struct adv76xx_format_info adv7611_formats[] = {
687 { MEDIA_BUS_FMT_RGB888_1X24, ADV76XX_OP_CH_SEL_RGB, true, false,
688 ADV76XX_OP_MODE_SEL_SDR_444 | ADV76XX_OP_FORMAT_SEL_8BIT },
689 { MEDIA_BUS_FMT_YUYV8_2X8, ADV76XX_OP_CH_SEL_RGB, false, false,
690 ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_8BIT },
691 { MEDIA_BUS_FMT_YVYU8_2X8, ADV76XX_OP_CH_SEL_RGB, false, true,
692 ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_8BIT },
693 { MEDIA_BUS_FMT_YUYV12_2X12, ADV76XX_OP_CH_SEL_RGB, false, false,
694 ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_12BIT },
695 { MEDIA_BUS_FMT_YVYU12_2X12, ADV76XX_OP_CH_SEL_RGB, false, true,
696 ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_12BIT },
697 { MEDIA_BUS_FMT_UYVY8_1X16, ADV76XX_OP_CH_SEL_RBG, false, false,
698 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
699 { MEDIA_BUS_FMT_VYUY8_1X16, ADV76XX_OP_CH_SEL_RBG, false, true,
700 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
701 { MEDIA_BUS_FMT_YUYV8_1X16, ADV76XX_OP_CH_SEL_RGB, false, false,
702 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
703 { MEDIA_BUS_FMT_YVYU8_1X16, ADV76XX_OP_CH_SEL_RGB, false, true,
704 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
705 { MEDIA_BUS_FMT_UYVY12_1X24, ADV76XX_OP_CH_SEL_RBG, false, false,
706 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
707 { MEDIA_BUS_FMT_VYUY12_1X24, ADV76XX_OP_CH_SEL_RBG, false, true,
708 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
709 { MEDIA_BUS_FMT_YUYV12_1X24, ADV76XX_OP_CH_SEL_RGB, false, false,
710 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
711 { MEDIA_BUS_FMT_YVYU12_1X24, ADV76XX_OP_CH_SEL_RGB, false, true,
712 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
Laurent Pinchart539b33b2014-01-26 18:42:37 -0300713};
714
William Towle8331d302015-06-03 10:59:51 -0300715static const struct adv76xx_format_info adv7612_formats[] = {
716 { MEDIA_BUS_FMT_RGB888_1X24, ADV76XX_OP_CH_SEL_RGB, true, false,
717 ADV76XX_OP_MODE_SEL_SDR_444 | ADV76XX_OP_FORMAT_SEL_8BIT },
718 { MEDIA_BUS_FMT_YUYV8_2X8, ADV76XX_OP_CH_SEL_RGB, false, false,
719 ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_8BIT },
720 { MEDIA_BUS_FMT_YVYU8_2X8, ADV76XX_OP_CH_SEL_RGB, false, true,
721 ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_8BIT },
722 { MEDIA_BUS_FMT_UYVY8_1X16, ADV76XX_OP_CH_SEL_RBG, false, false,
723 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
724 { MEDIA_BUS_FMT_VYUY8_1X16, ADV76XX_OP_CH_SEL_RBG, false, true,
725 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
726 { MEDIA_BUS_FMT_YUYV8_1X16, ADV76XX_OP_CH_SEL_RGB, false, false,
727 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
728 { MEDIA_BUS_FMT_YVYU8_1X16, ADV76XX_OP_CH_SEL_RGB, false, true,
729 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
730};
731
Pablo Antonb44b2e02015-02-03 14:13:18 -0300732static const struct adv76xx_format_info *
733adv76xx_format_info(struct adv76xx_state *state, u32 code)
Laurent Pinchart539b33b2014-01-26 18:42:37 -0300734{
735 unsigned int i;
736
737 for (i = 0; i < state->info->nformats; ++i) {
738 if (state->info->formats[i].code == code)
739 return &state->info->formats[i];
740 }
741
742 return NULL;
743}
744
Hans Verkuil54450f52012-07-18 05:45:16 -0300745/* ----------------------------------------------------------------------- */
746
Mats Randgaard4a31a932013-12-10 09:45:00 -0300747static inline bool is_analog_input(struct v4l2_subdev *sd)
748{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300749 struct adv76xx_state *state = to_state(sd);
Mats Randgaard4a31a932013-12-10 09:45:00 -0300750
Laurent Pinchartc784b1e2014-01-29 10:08:58 -0300751 return state->selected_input == ADV7604_PAD_VGA_RGB ||
752 state->selected_input == ADV7604_PAD_VGA_COMP;
Mats Randgaard4a31a932013-12-10 09:45:00 -0300753}
754
755static inline bool is_digital_input(struct v4l2_subdev *sd)
756{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300757 struct adv76xx_state *state = to_state(sd);
Mats Randgaard4a31a932013-12-10 09:45:00 -0300758
Pablo Antonb44b2e02015-02-03 14:13:18 -0300759 return state->selected_input == ADV76XX_PAD_HDMI_PORT_A ||
Laurent Pinchartc784b1e2014-01-29 10:08:58 -0300760 state->selected_input == ADV7604_PAD_HDMI_PORT_B ||
761 state->selected_input == ADV7604_PAD_HDMI_PORT_C ||
762 state->selected_input == ADV7604_PAD_HDMI_PORT_D;
Mats Randgaard4a31a932013-12-10 09:45:00 -0300763}
764
Jean-Michel Hautboisbd3e275f2016-01-27 09:04:50 -0200765static const struct v4l2_dv_timings_cap adv7604_timings_cap_analog = {
766 .type = V4L2_DV_BT_656_1120,
767 /* keep this initialization for compatibility with GCC < 4.4.6 */
768 .reserved = { 0 },
769 V4L2_INIT_BT_TIMINGS(0, 1920, 0, 1200, 25000000, 170000000,
770 V4L2_DV_BT_STD_CEA861 | V4L2_DV_BT_STD_DMT |
771 V4L2_DV_BT_STD_GTF | V4L2_DV_BT_STD_CVT,
772 V4L2_DV_BT_CAP_PROGRESSIVE | V4L2_DV_BT_CAP_REDUCED_BLANKING |
773 V4L2_DV_BT_CAP_CUSTOM)
774};
775
776static const struct v4l2_dv_timings_cap adv76xx_timings_cap_digital = {
777 .type = V4L2_DV_BT_656_1120,
778 /* keep this initialization for compatibility with GCC < 4.4.6 */
779 .reserved = { 0 },
780 V4L2_INIT_BT_TIMINGS(0, 1920, 0, 1200, 25000000, 225000000,
781 V4L2_DV_BT_STD_CEA861 | V4L2_DV_BT_STD_DMT |
782 V4L2_DV_BT_STD_GTF | V4L2_DV_BT_STD_CVT,
783 V4L2_DV_BT_CAP_PROGRESSIVE | V4L2_DV_BT_CAP_REDUCED_BLANKING |
784 V4L2_DV_BT_CAP_CUSTOM)
785};
786
Laurent Pinchart9c41e692016-05-24 08:53:39 -0300787/*
788 * Return the DV timings capabilities for the requested sink pad. As a special
789 * case, pad value -1 returns the capabilities for the currently selected input.
790 */
791static const struct v4l2_dv_timings_cap *
792adv76xx_get_dv_timings_cap(struct v4l2_subdev *sd, int pad)
Jean-Michel Hautboisbd3e275f2016-01-27 09:04:50 -0200793{
Laurent Pinchart9c41e692016-05-24 08:53:39 -0300794 if (pad == -1) {
795 struct adv76xx_state *state = to_state(sd);
796
797 pad = state->selected_input;
798 }
799
800 switch (pad) {
801 case ADV76XX_PAD_HDMI_PORT_A:
802 case ADV7604_PAD_HDMI_PORT_B:
803 case ADV7604_PAD_HDMI_PORT_C:
804 case ADV7604_PAD_HDMI_PORT_D:
805 return &adv76xx_timings_cap_digital;
806
807 case ADV7604_PAD_VGA_RGB:
808 case ADV7604_PAD_VGA_COMP:
809 default:
810 return &adv7604_timings_cap_analog;
811 }
Jean-Michel Hautboisbd3e275f2016-01-27 09:04:50 -0200812}
813
814
Mats Randgaard4a31a932013-12-10 09:45:00 -0300815/* ----------------------------------------------------------------------- */
816
Hans Verkuil54450f52012-07-18 05:45:16 -0300817#ifdef CONFIG_VIDEO_ADV_DEBUG
Pablo Antonb44b2e02015-02-03 14:13:18 -0300818static void adv76xx_inv_register(struct v4l2_subdev *sd)
Hans Verkuil54450f52012-07-18 05:45:16 -0300819{
820 v4l2_info(sd, "0x000-0x0ff: IO Map\n");
821 v4l2_info(sd, "0x100-0x1ff: AVLink Map\n");
822 v4l2_info(sd, "0x200-0x2ff: CEC Map\n");
823 v4l2_info(sd, "0x300-0x3ff: InfoFrame Map\n");
824 v4l2_info(sd, "0x400-0x4ff: ESDP Map\n");
825 v4l2_info(sd, "0x500-0x5ff: DPP Map\n");
826 v4l2_info(sd, "0x600-0x6ff: AFE Map\n");
827 v4l2_info(sd, "0x700-0x7ff: Repeater Map\n");
828 v4l2_info(sd, "0x800-0x8ff: EDID Map\n");
829 v4l2_info(sd, "0x900-0x9ff: HDMI Map\n");
830 v4l2_info(sd, "0xa00-0xaff: Test Map\n");
831 v4l2_info(sd, "0xb00-0xbff: CP Map\n");
832 v4l2_info(sd, "0xc00-0xcff: VDP Map\n");
833}
834
Pablo Antonb44b2e02015-02-03 14:13:18 -0300835static int adv76xx_g_register(struct v4l2_subdev *sd,
Hans Verkuil54450f52012-07-18 05:45:16 -0300836 struct v4l2_dbg_register *reg)
837{
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300838 int ret;
839
Pablo Antonb44b2e02015-02-03 14:13:18 -0300840 ret = adv76xx_read_reg(sd, reg->reg);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300841 if (ret < 0) {
Hans Verkuil54450f52012-07-18 05:45:16 -0300842 v4l2_info(sd, "Register %03llx not supported\n", reg->reg);
Pablo Antonb44b2e02015-02-03 14:13:18 -0300843 adv76xx_inv_register(sd);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300844 return ret;
Hans Verkuil54450f52012-07-18 05:45:16 -0300845 }
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300846
847 reg->size = 1;
848 reg->val = ret;
849
Hans Verkuil54450f52012-07-18 05:45:16 -0300850 return 0;
851}
852
Pablo Antonb44b2e02015-02-03 14:13:18 -0300853static int adv76xx_s_register(struct v4l2_subdev *sd,
Hans Verkuil977ba3b12013-03-24 08:28:46 -0300854 const struct v4l2_dbg_register *reg)
Hans Verkuil54450f52012-07-18 05:45:16 -0300855{
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300856 int ret;
Hans Verkuil15774612013-12-10 10:02:43 -0300857
Pablo Antonb44b2e02015-02-03 14:13:18 -0300858 ret = adv76xx_write_reg(sd, reg->reg, reg->val);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300859 if (ret < 0) {
Hans Verkuil54450f52012-07-18 05:45:16 -0300860 v4l2_info(sd, "Register %03llx not supported\n", reg->reg);
Pablo Antonb44b2e02015-02-03 14:13:18 -0300861 adv76xx_inv_register(sd);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300862 return ret;
Hans Verkuil54450f52012-07-18 05:45:16 -0300863 }
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300864
Hans Verkuil54450f52012-07-18 05:45:16 -0300865 return 0;
866}
867#endif
868
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300869static unsigned int adv7604_read_cable_det(struct v4l2_subdev *sd)
870{
871 u8 value = io_read(sd, 0x6f);
872
873 return ((value & 0x10) >> 4)
874 | ((value & 0x08) >> 2)
875 | ((value & 0x04) << 0)
876 | ((value & 0x02) << 2);
877}
878
879static unsigned int adv7611_read_cable_det(struct v4l2_subdev *sd)
880{
881 u8 value = io_read(sd, 0x6f);
882
883 return value & 1;
884}
885
William Towle7111cdd2015-07-23 09:21:34 -0300886static unsigned int adv7612_read_cable_det(struct v4l2_subdev *sd)
887{
888 /* Reads CABLE_DET_A_RAW. For input B support, need to
889 * account for bit 7 [MSB] of 0x6a (ie. CABLE_DET_B_RAW)
890 */
891 u8 value = io_read(sd, 0x6f);
892
893 return value & 1;
894}
895
Pablo Antonb44b2e02015-02-03 14:13:18 -0300896static int adv76xx_s_detect_tx_5v_ctrl(struct v4l2_subdev *sd)
Hans Verkuil54450f52012-07-18 05:45:16 -0300897{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300898 struct adv76xx_state *state = to_state(sd);
899 const struct adv76xx_chip_info *info = state->info;
Hans Verkuil41a52372015-09-07 08:12:57 -0300900 u16 cable_det = info->read_cable_det(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300901
Hans Verkuil41a52372015-09-07 08:12:57 -0300902 return v4l2_ctrl_s_ctrl(state->detect_tx_5v_ctrl, cable_det);
Hans Verkuil54450f52012-07-18 05:45:16 -0300903}
904
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300905static int find_and_set_predefined_video_timings(struct v4l2_subdev *sd,
906 u8 prim_mode,
Pablo Antonb44b2e02015-02-03 14:13:18 -0300907 const struct adv76xx_video_standards *predef_vid_timings,
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300908 const struct v4l2_dv_timings *timings)
Hans Verkuil54450f52012-07-18 05:45:16 -0300909{
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300910 int i;
911
912 for (i = 0; predef_vid_timings[i].timings.bt.width; i++) {
Hans Verkuilef1ed8f2013-08-15 08:28:47 -0300913 if (!v4l2_match_dv_timings(timings, &predef_vid_timings[i].timings,
Hans Verkuil85f9e062015-11-13 09:46:26 -0200914 is_digital_input(sd) ? 250000 : 1000000, false))
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300915 continue;
916 io_write(sd, 0x00, predef_vid_timings[i].vid_std); /* video std */
917 io_write(sd, 0x01, (predef_vid_timings[i].v_freq << 4) +
918 prim_mode); /* v_freq and prim mode */
919 return 0;
920 }
921
922 return -1;
923}
924
925static int configure_predefined_video_timings(struct v4l2_subdev *sd,
926 struct v4l2_dv_timings *timings)
927{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300928 struct adv76xx_state *state = to_state(sd);
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300929 int err;
930
931 v4l2_dbg(1, debug, sd, "%s", __func__);
932
Pablo Antonb44b2e02015-02-03 14:13:18 -0300933 if (adv76xx_has_afe(state)) {
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300934 /* reset to default values */
935 io_write(sd, 0x16, 0x43);
936 io_write(sd, 0x17, 0x5a);
937 }
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300938 /* disable embedded syncs for auto graphics mode */
Laurent Pinchart22d97e52014-01-30 17:17:42 -0300939 cp_write_clr_set(sd, 0x81, 0x10, 0x00);
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300940 cp_write(sd, 0x8f, 0x00);
941 cp_write(sd, 0x90, 0x00);
942 cp_write(sd, 0xa2, 0x00);
943 cp_write(sd, 0xa3, 0x00);
944 cp_write(sd, 0xa4, 0x00);
945 cp_write(sd, 0xa5, 0x00);
946 cp_write(sd, 0xa6, 0x00);
947 cp_write(sd, 0xa7, 0x00);
948 cp_write(sd, 0xab, 0x00);
949 cp_write(sd, 0xac, 0x00);
950
Mats Randgaard4a31a932013-12-10 09:45:00 -0300951 if (is_analog_input(sd)) {
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300952 err = find_and_set_predefined_video_timings(sd,
953 0x01, adv7604_prim_mode_comp, timings);
954 if (err)
955 err = find_and_set_predefined_video_timings(sd,
956 0x02, adv7604_prim_mode_gr, timings);
Mats Randgaard4a31a932013-12-10 09:45:00 -0300957 } else if (is_digital_input(sd)) {
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300958 err = find_and_set_predefined_video_timings(sd,
Pablo Antonb44b2e02015-02-03 14:13:18 -0300959 0x05, adv76xx_prim_mode_hdmi_comp, timings);
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300960 if (err)
961 err = find_and_set_predefined_video_timings(sd,
Pablo Antonb44b2e02015-02-03 14:13:18 -0300962 0x06, adv76xx_prim_mode_hdmi_gr, timings);
Mats Randgaard4a31a932013-12-10 09:45:00 -0300963 } else {
964 v4l2_dbg(2, debug, sd, "%s: Unknown port %d selected\n",
965 __func__, state->selected_input);
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300966 err = -1;
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300967 }
968
969
970 return err;
971}
972
973static void configure_custom_video_timings(struct v4l2_subdev *sd,
974 const struct v4l2_bt_timings *bt)
975{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300976 struct adv76xx_state *state = to_state(sd);
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300977 u32 width = htotal(bt);
978 u32 height = vtotal(bt);
979 u16 cp_start_sav = bt->hsync + bt->hbackporch - 4;
980 u16 cp_start_eav = width - bt->hfrontporch;
981 u16 cp_start_vbi = height - bt->vfrontporch;
982 u16 cp_end_vbi = bt->vsync + bt->vbackporch;
983 u16 ch1_fr_ll = (((u32)bt->pixelclock / 100) > 0) ?
Pablo Antonb44b2e02015-02-03 14:13:18 -0300984 ((width * (ADV76XX_FSC / 100)) / ((u32)bt->pixelclock / 100)) : 0;
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300985 const u8 pll[2] = {
986 0xc0 | ((width >> 8) & 0x1f),
987 width & 0xff
988 };
Hans Verkuil54450f52012-07-18 05:45:16 -0300989
990 v4l2_dbg(2, debug, sd, "%s\n", __func__);
991
Mats Randgaard4a31a932013-12-10 09:45:00 -0300992 if (is_analog_input(sd)) {
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300993 /* auto graphics */
994 io_write(sd, 0x00, 0x07); /* video std */
995 io_write(sd, 0x01, 0x02); /* prim mode */
996 /* enable embedded syncs for auto graphics mode */
Laurent Pinchart22d97e52014-01-30 17:17:42 -0300997 cp_write_clr_set(sd, 0x81, 0x10, 0x10);
Hans Verkuil54450f52012-07-18 05:45:16 -0300998
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300999 /* Should only be set in auto-graphics mode [REF_02, p. 91-92] */
Hans Verkuil54450f52012-07-18 05:45:16 -03001000 /* setup PLL_DIV_MAN_EN and PLL_DIV_RATIO */
1001 /* IO-map reg. 0x16 and 0x17 should be written in sequence */
Pablo Antonf862f572015-06-19 10:23:06 -03001002 if (regmap_raw_write(state->regmap[ADV76XX_PAGE_IO],
1003 0x16, pll, 2))
Hans Verkuil54450f52012-07-18 05:45:16 -03001004 v4l2_err(sd, "writing to reg 0x16 and 0x17 failed\n");
Hans Verkuil54450f52012-07-18 05:45:16 -03001005
1006 /* active video - horizontal timing */
Hans Verkuil54450f52012-07-18 05:45:16 -03001007 cp_write(sd, 0xa2, (cp_start_sav >> 4) & 0xff);
Hans Verkuilccbd5bc2012-10-16 10:02:05 -03001008 cp_write(sd, 0xa3, ((cp_start_sav & 0x0f) << 4) |
Mats Randgaard4a31a932013-12-10 09:45:00 -03001009 ((cp_start_eav >> 8) & 0x0f));
Hans Verkuil54450f52012-07-18 05:45:16 -03001010 cp_write(sd, 0xa4, cp_start_eav & 0xff);
1011
1012 /* active video - vertical timing */
Hans Verkuil54450f52012-07-18 05:45:16 -03001013 cp_write(sd, 0xa5, (cp_start_vbi >> 4) & 0xff);
Hans Verkuilccbd5bc2012-10-16 10:02:05 -03001014 cp_write(sd, 0xa6, ((cp_start_vbi & 0xf) << 4) |
Mats Randgaard4a31a932013-12-10 09:45:00 -03001015 ((cp_end_vbi >> 8) & 0xf));
Hans Verkuil54450f52012-07-18 05:45:16 -03001016 cp_write(sd, 0xa7, cp_end_vbi & 0xff);
Mats Randgaard4a31a932013-12-10 09:45:00 -03001017 } else if (is_digital_input(sd)) {
Hans Verkuilccbd5bc2012-10-16 10:02:05 -03001018 /* set default prim_mode/vid_std for HDMI
Jonathan McCrohan39c1cb22013-10-20 21:34:01 -03001019 according to [REF_03, c. 4.2] */
Hans Verkuilccbd5bc2012-10-16 10:02:05 -03001020 io_write(sd, 0x00, 0x02); /* video std */
1021 io_write(sd, 0x01, 0x06); /* prim mode */
Mats Randgaard4a31a932013-12-10 09:45:00 -03001022 } else {
1023 v4l2_dbg(2, debug, sd, "%s: Unknown port %d selected\n",
1024 __func__, state->selected_input);
Hans Verkuil54450f52012-07-18 05:45:16 -03001025 }
Hans Verkuil54450f52012-07-18 05:45:16 -03001026
Hans Verkuilccbd5bc2012-10-16 10:02:05 -03001027 cp_write(sd, 0x8f, (ch1_fr_ll >> 8) & 0x7);
1028 cp_write(sd, 0x90, ch1_fr_ll & 0xff);
1029 cp_write(sd, 0xab, (height >> 4) & 0xff);
1030 cp_write(sd, 0xac, (height & 0x0f) << 4);
1031}
Hans Verkuil54450f52012-07-18 05:45:16 -03001032
Pablo Antonb44b2e02015-02-03 14:13:18 -03001033static void adv76xx_set_offset(struct v4l2_subdev *sd, bool auto_offset, u16 offset_a, u16 offset_b, u16 offset_c)
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001034{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001035 struct adv76xx_state *state = to_state(sd);
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001036 u8 offset_buf[4];
1037
1038 if (auto_offset) {
1039 offset_a = 0x3ff;
1040 offset_b = 0x3ff;
1041 offset_c = 0x3ff;
1042 }
1043
1044 v4l2_dbg(2, debug, sd, "%s: %s offset: a = 0x%x, b = 0x%x, c = 0x%x\n",
1045 __func__, auto_offset ? "Auto" : "Manual",
1046 offset_a, offset_b, offset_c);
1047
1048 offset_buf[0] = (cp_read(sd, 0x77) & 0xc0) | ((offset_a & 0x3f0) >> 4);
1049 offset_buf[1] = ((offset_a & 0x00f) << 4) | ((offset_b & 0x3c0) >> 6);
1050 offset_buf[2] = ((offset_b & 0x03f) << 2) | ((offset_c & 0x300) >> 8);
1051 offset_buf[3] = offset_c & 0x0ff;
1052
1053 /* Registers must be written in this order with no i2c access in between */
Pablo Antonf862f572015-06-19 10:23:06 -03001054 if (regmap_raw_write(state->regmap[ADV76XX_PAGE_CP],
1055 0x77, offset_buf, 4))
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001056 v4l2_err(sd, "%s: i2c error writing to CP reg 0x77, 0x78, 0x79, 0x7a\n", __func__);
1057}
1058
Pablo Antonb44b2e02015-02-03 14:13:18 -03001059static void adv76xx_set_gain(struct v4l2_subdev *sd, bool auto_gain, u16 gain_a, u16 gain_b, u16 gain_c)
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001060{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001061 struct adv76xx_state *state = to_state(sd);
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001062 u8 gain_buf[4];
1063 u8 gain_man = 1;
1064 u8 agc_mode_man = 1;
1065
1066 if (auto_gain) {
1067 gain_man = 0;
1068 agc_mode_man = 0;
1069 gain_a = 0x100;
1070 gain_b = 0x100;
1071 gain_c = 0x100;
1072 }
1073
1074 v4l2_dbg(2, debug, sd, "%s: %s gain: a = 0x%x, b = 0x%x, c = 0x%x\n",
1075 __func__, auto_gain ? "Auto" : "Manual",
1076 gain_a, gain_b, gain_c);
1077
1078 gain_buf[0] = ((gain_man << 7) | (agc_mode_man << 6) | ((gain_a & 0x3f0) >> 4));
1079 gain_buf[1] = (((gain_a & 0x00f) << 4) | ((gain_b & 0x3c0) >> 6));
1080 gain_buf[2] = (((gain_b & 0x03f) << 2) | ((gain_c & 0x300) >> 8));
1081 gain_buf[3] = ((gain_c & 0x0ff));
1082
1083 /* Registers must be written in this order with no i2c access in between */
Pablo Antonf862f572015-06-19 10:23:06 -03001084 if (regmap_raw_write(state->regmap[ADV76XX_PAGE_CP],
1085 0x73, gain_buf, 4))
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001086 v4l2_err(sd, "%s: i2c error writing to CP reg 0x73, 0x74, 0x75, 0x76\n", __func__);
1087}
1088
Hans Verkuil54450f52012-07-18 05:45:16 -03001089static void set_rgb_quantization_range(struct v4l2_subdev *sd)
1090{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001091 struct adv76xx_state *state = to_state(sd);
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001092 bool rgb_output = io_read(sd, 0x02) & 0x02;
1093 bool hdmi_signal = hdmi_read(sd, 0x05) & 0x80;
Hans Verkuilfd742462016-06-28 11:43:01 -03001094 u8 y = HDMI_COLORSPACE_RGB;
1095
1096 if (hdmi_signal && (io_read(sd, 0x60) & 1))
1097 y = infoframe_read(sd, 0x01) >> 5;
Hans Verkuil54450f52012-07-18 05:45:16 -03001098
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001099 v4l2_dbg(2, debug, sd, "%s: RGB quantization range: %d, RGB out: %d, HDMI: %d\n",
1100 __func__, state->rgb_quantization_range,
1101 rgb_output, hdmi_signal);
1102
Pablo Antonb44b2e02015-02-03 14:13:18 -03001103 adv76xx_set_gain(sd, true, 0x0, 0x0, 0x0);
1104 adv76xx_set_offset(sd, true, 0x0, 0x0, 0x0);
Hans Verkuilfd742462016-06-28 11:43:01 -03001105 io_write_clr_set(sd, 0x02, 0x04, rgb_output ? 0 : 4);
Mats Randgaard98332392013-12-05 10:05:58 -03001106
Hans Verkuil54450f52012-07-18 05:45:16 -03001107 switch (state->rgb_quantization_range) {
1108 case V4L2_DV_RGB_RANGE_AUTO:
Laurent Pinchartc784b1e2014-01-29 10:08:58 -03001109 if (state->selected_input == ADV7604_PAD_VGA_RGB) {
Mats Randgaard98332392013-12-05 10:05:58 -03001110 /* Receiving analog RGB signal
1111 * Set RGB full range (0-255) */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001112 io_write_clr_set(sd, 0x02, 0xf0, 0x10);
Mats Randgaard98332392013-12-05 10:05:58 -03001113 break;
1114 }
Hans Verkuil54450f52012-07-18 05:45:16 -03001115
Laurent Pinchartc784b1e2014-01-29 10:08:58 -03001116 if (state->selected_input == ADV7604_PAD_VGA_COMP) {
Mats Randgaard98332392013-12-05 10:05:58 -03001117 /* Receiving analog YPbPr signal
1118 * Set automode */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001119 io_write_clr_set(sd, 0x02, 0xf0, 0xf0);
Mats Randgaard98332392013-12-05 10:05:58 -03001120 break;
1121 }
1122
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001123 if (hdmi_signal) {
Mats Randgaard98332392013-12-05 10:05:58 -03001124 /* Receiving HDMI signal
1125 * Set automode */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001126 io_write_clr_set(sd, 0x02, 0xf0, 0xf0);
Mats Randgaard98332392013-12-05 10:05:58 -03001127 break;
1128 }
1129
1130 /* Receiving DVI-D signal
1131 * ADV7604 selects RGB limited range regardless of
1132 * input format (CE/IT) in automatic mode */
Hans Verkuil680fee02015-03-20 14:05:05 -03001133 if (state->timings.bt.flags & V4L2_DV_FL_IS_CE_VIDEO) {
Mats Randgaard98332392013-12-05 10:05:58 -03001134 /* RGB limited range (16-235) */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001135 io_write_clr_set(sd, 0x02, 0xf0, 0x00);
Mats Randgaard98332392013-12-05 10:05:58 -03001136 } else {
1137 /* RGB full range (0-255) */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001138 io_write_clr_set(sd, 0x02, 0xf0, 0x10);
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001139
1140 if (is_digital_input(sd) && rgb_output) {
Pablo Antonb44b2e02015-02-03 14:13:18 -03001141 adv76xx_set_offset(sd, false, 0x40, 0x40, 0x40);
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001142 } else {
Pablo Antonb44b2e02015-02-03 14:13:18 -03001143 adv76xx_set_gain(sd, false, 0xe0, 0xe0, 0xe0);
1144 adv76xx_set_offset(sd, false, 0x70, 0x70, 0x70);
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001145 }
Hans Verkuil54450f52012-07-18 05:45:16 -03001146 }
1147 break;
1148 case V4L2_DV_RGB_RANGE_LIMITED:
Laurent Pinchartc784b1e2014-01-29 10:08:58 -03001149 if (state->selected_input == ADV7604_PAD_VGA_COMP) {
Mats Randgaardd261e842013-12-05 10:17:15 -03001150 /* YCrCb limited range (16-235) */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001151 io_write_clr_set(sd, 0x02, 0xf0, 0x20);
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001152 break;
Mats Randgaardd261e842013-12-05 10:17:15 -03001153 }
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001154
Hans Verkuilfd742462016-06-28 11:43:01 -03001155 if (y != HDMI_COLORSPACE_RGB)
1156 break;
1157
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001158 /* RGB limited range (16-235) */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001159 io_write_clr_set(sd, 0x02, 0xf0, 0x00);
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001160
Hans Verkuil54450f52012-07-18 05:45:16 -03001161 break;
1162 case V4L2_DV_RGB_RANGE_FULL:
Laurent Pinchartc784b1e2014-01-29 10:08:58 -03001163 if (state->selected_input == ADV7604_PAD_VGA_COMP) {
Mats Randgaardd261e842013-12-05 10:17:15 -03001164 /* YCrCb full range (0-255) */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001165 io_write_clr_set(sd, 0x02, 0xf0, 0x60);
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001166 break;
1167 }
1168
Hans Verkuilfd742462016-06-28 11:43:01 -03001169 if (y != HDMI_COLORSPACE_RGB)
1170 break;
1171
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001172 /* RGB full range (0-255) */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001173 io_write_clr_set(sd, 0x02, 0xf0, 0x10);
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001174
1175 if (is_analog_input(sd) || hdmi_signal)
1176 break;
1177
1178 /* Adjust gain/offset for DVI-D signals only */
1179 if (rgb_output) {
Pablo Antonb44b2e02015-02-03 14:13:18 -03001180 adv76xx_set_offset(sd, false, 0x40, 0x40, 0x40);
Mats Randgaardd261e842013-12-05 10:17:15 -03001181 } else {
Pablo Antonb44b2e02015-02-03 14:13:18 -03001182 adv76xx_set_gain(sd, false, 0xe0, 0xe0, 0xe0);
1183 adv76xx_set_offset(sd, false, 0x70, 0x70, 0x70);
Mats Randgaardd261e842013-12-05 10:17:15 -03001184 }
Hans Verkuil54450f52012-07-18 05:45:16 -03001185 break;
1186 }
1187}
1188
Pablo Antonb44b2e02015-02-03 14:13:18 -03001189static int adv76xx_s_ctrl(struct v4l2_ctrl *ctrl)
Hans Verkuil54450f52012-07-18 05:45:16 -03001190{
Laurent Pinchartc2698872014-01-30 15:16:03 -03001191 struct v4l2_subdev *sd =
Pablo Antonb44b2e02015-02-03 14:13:18 -03001192 &container_of(ctrl->handler, struct adv76xx_state, hdl)->sd;
Laurent Pinchartc2698872014-01-30 15:16:03 -03001193
Pablo Antonb44b2e02015-02-03 14:13:18 -03001194 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -03001195
1196 switch (ctrl->id) {
1197 case V4L2_CID_BRIGHTNESS:
1198 cp_write(sd, 0x3c, ctrl->val);
1199 return 0;
1200 case V4L2_CID_CONTRAST:
1201 cp_write(sd, 0x3a, ctrl->val);
1202 return 0;
1203 case V4L2_CID_SATURATION:
1204 cp_write(sd, 0x3b, ctrl->val);
1205 return 0;
1206 case V4L2_CID_HUE:
1207 cp_write(sd, 0x3d, ctrl->val);
1208 return 0;
1209 case V4L2_CID_DV_RX_RGB_RANGE:
1210 state->rgb_quantization_range = ctrl->val;
1211 set_rgb_quantization_range(sd);
1212 return 0;
1213 case V4L2_CID_ADV_RX_ANALOG_SAMPLING_PHASE:
Pablo Antonb44b2e02015-02-03 14:13:18 -03001214 if (!adv76xx_has_afe(state))
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001215 return -EINVAL;
Hans Verkuil54450f52012-07-18 05:45:16 -03001216 /* Set the analog sampling phase. This is needed to find the
1217 best sampling phase for analog video: an application or
1218 driver has to try a number of phases and analyze the picture
1219 quality before settling on the best performing phase. */
1220 afe_write(sd, 0xc8, ctrl->val);
1221 return 0;
1222 case V4L2_CID_ADV_RX_FREE_RUN_COLOR_MANUAL:
1223 /* Use the default blue color for free running mode,
1224 or supply your own. */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001225 cp_write_clr_set(sd, 0xbf, 0x04, ctrl->val << 2);
Hans Verkuil54450f52012-07-18 05:45:16 -03001226 return 0;
1227 case V4L2_CID_ADV_RX_FREE_RUN_COLOR:
1228 cp_write(sd, 0xc0, (ctrl->val & 0xff0000) >> 16);
1229 cp_write(sd, 0xc1, (ctrl->val & 0x00ff00) >> 8);
1230 cp_write(sd, 0xc2, (u8)(ctrl->val & 0x0000ff));
1231 return 0;
1232 }
1233 return -EINVAL;
1234}
1235
Hans Verkuil297a4142016-01-27 11:31:41 -02001236static int adv76xx_g_volatile_ctrl(struct v4l2_ctrl *ctrl)
1237{
1238 struct v4l2_subdev *sd =
1239 &container_of(ctrl->handler, struct adv76xx_state, hdl)->sd;
1240
1241 if (ctrl->id == V4L2_CID_DV_RX_IT_CONTENT_TYPE) {
1242 ctrl->val = V4L2_DV_IT_CONTENT_TYPE_NO_ITC;
1243 if ((io_read(sd, 0x60) & 1) && (infoframe_read(sd, 0x03) & 0x80))
1244 ctrl->val = (infoframe_read(sd, 0x05) >> 4) & 3;
1245 return 0;
1246 }
1247 return -EINVAL;
1248}
1249
Hans Verkuil54450f52012-07-18 05:45:16 -03001250/* ----------------------------------------------------------------------- */
1251
1252static inline bool no_power(struct v4l2_subdev *sd)
1253{
1254 /* Entire chip or CP powered off */
1255 return io_read(sd, 0x0c) & 0x24;
1256}
1257
1258static inline bool no_signal_tmds(struct v4l2_subdev *sd)
1259{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001260 struct adv76xx_state *state = to_state(sd);
Mats Randgaard4a31a932013-12-10 09:45:00 -03001261
1262 return !(io_read(sd, 0x6a) & (0x10 >> state->selected_input));
Hans Verkuil54450f52012-07-18 05:45:16 -03001263}
1264
1265static inline bool no_lock_tmds(struct v4l2_subdev *sd)
1266{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001267 struct adv76xx_state *state = to_state(sd);
1268 const struct adv76xx_chip_info *info = state->info;
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001269
1270 return (io_read(sd, 0x6a) & info->tdms_lock_mask) != info->tdms_lock_mask;
Hans Verkuil54450f52012-07-18 05:45:16 -03001271}
1272
Martin Buggebb88f322013-08-14 08:52:46 -03001273static inline bool is_hdmi(struct v4l2_subdev *sd)
1274{
1275 return hdmi_read(sd, 0x05) & 0x80;
1276}
1277
Hans Verkuil54450f52012-07-18 05:45:16 -03001278static inline bool no_lock_sspd(struct v4l2_subdev *sd)
1279{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001280 struct adv76xx_state *state = to_state(sd);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001281
1282 /*
1283 * Chips without a AFE don't expose registers for the SSPD, so just assume
1284 * that we have a lock.
1285 */
Pablo Antonb44b2e02015-02-03 14:13:18 -03001286 if (adv76xx_has_afe(state))
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001287 return false;
1288
Hans Verkuil54450f52012-07-18 05:45:16 -03001289 /* TODO channel 2 */
1290 return ((cp_read(sd, 0xb5) & 0xd0) != 0xd0);
1291}
1292
1293static inline bool no_lock_stdi(struct v4l2_subdev *sd)
1294{
1295 /* TODO channel 2 */
1296 return !(cp_read(sd, 0xb1) & 0x80);
1297}
1298
1299static inline bool no_signal(struct v4l2_subdev *sd)
1300{
Hans Verkuil54450f52012-07-18 05:45:16 -03001301 bool ret;
1302
1303 ret = no_power(sd);
1304
1305 ret |= no_lock_stdi(sd);
1306 ret |= no_lock_sspd(sd);
1307
Mats Randgaard4a31a932013-12-10 09:45:00 -03001308 if (is_digital_input(sd)) {
Hans Verkuil54450f52012-07-18 05:45:16 -03001309 ret |= no_lock_tmds(sd);
1310 ret |= no_signal_tmds(sd);
1311 }
1312
1313 return ret;
1314}
1315
1316static inline bool no_lock_cp(struct v4l2_subdev *sd)
1317{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001318 struct adv76xx_state *state = to_state(sd);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001319
Pablo Antonb44b2e02015-02-03 14:13:18 -03001320 if (!adv76xx_has_afe(state))
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001321 return false;
1322
Hans Verkuil54450f52012-07-18 05:45:16 -03001323 /* CP has detected a non standard number of lines on the incoming
1324 video compared to what it is configured to receive by s_dv_timings */
1325 return io_read(sd, 0x12) & 0x01;
1326}
1327
jean-michel.hautbois@vodalys.com58514622015-02-06 11:37:58 -03001328static inline bool in_free_run(struct v4l2_subdev *sd)
1329{
1330 return cp_read(sd, 0xff) & 0x10;
1331}
1332
Pablo Antonb44b2e02015-02-03 14:13:18 -03001333static int adv76xx_g_input_status(struct v4l2_subdev *sd, u32 *status)
Hans Verkuil54450f52012-07-18 05:45:16 -03001334{
Hans Verkuil54450f52012-07-18 05:45:16 -03001335 *status = 0;
1336 *status |= no_power(sd) ? V4L2_IN_ST_NO_POWER : 0;
1337 *status |= no_signal(sd) ? V4L2_IN_ST_NO_SIGNAL : 0;
jean-michel.hautbois@vodalys.com58514622015-02-06 11:37:58 -03001338 if (!in_free_run(sd) && no_lock_cp(sd))
1339 *status |= is_digital_input(sd) ?
1340 V4L2_IN_ST_NO_SYNC : V4L2_IN_ST_NO_H_LOCK;
Hans Verkuil54450f52012-07-18 05:45:16 -03001341
1342 v4l2_dbg(1, debug, sd, "%s: status = 0x%x\n", __func__, *status);
1343
1344 return 0;
1345}
1346
1347/* ----------------------------------------------------------------------- */
1348
Hans Verkuil54450f52012-07-18 05:45:16 -03001349struct stdi_readback {
1350 u16 bl, lcf, lcvs;
1351 u8 hs_pol, vs_pol;
1352 bool interlaced;
1353};
1354
1355static int stdi2dv_timings(struct v4l2_subdev *sd,
1356 struct stdi_readback *stdi,
1357 struct v4l2_dv_timings *timings)
1358{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001359 struct adv76xx_state *state = to_state(sd);
1360 u32 hfreq = (ADV76XX_FSC * 8) / stdi->bl;
Hans Verkuil54450f52012-07-18 05:45:16 -03001361 u32 pix_clk;
1362 int i;
1363
Jean-Michel Hautboisbd3e275f2016-01-27 09:04:50 -02001364 for (i = 0; v4l2_dv_timings_presets[i].bt.width; i++) {
1365 const struct v4l2_bt_timings *bt = &v4l2_dv_timings_presets[i].bt;
1366
1367 if (!v4l2_valid_dv_timings(&v4l2_dv_timings_presets[i],
Laurent Pinchart9c41e692016-05-24 08:53:39 -03001368 adv76xx_get_dv_timings_cap(sd, -1),
Jean-Michel Hautboisbd3e275f2016-01-27 09:04:50 -02001369 adv76xx_check_dv_timings, NULL))
Hans Verkuil54450f52012-07-18 05:45:16 -03001370 continue;
Jean-Michel Hautboisbd3e275f2016-01-27 09:04:50 -02001371 if (vtotal(bt) != stdi->lcf + 1)
1372 continue;
1373 if (bt->vsync != stdi->lcvs)
Hans Verkuil54450f52012-07-18 05:45:16 -03001374 continue;
1375
Jean-Michel Hautboisbd3e275f2016-01-27 09:04:50 -02001376 pix_clk = hfreq * htotal(bt);
Hans Verkuil54450f52012-07-18 05:45:16 -03001377
Jean-Michel Hautboisbd3e275f2016-01-27 09:04:50 -02001378 if ((pix_clk < bt->pixelclock + 1000000) &&
1379 (pix_clk > bt->pixelclock - 1000000)) {
1380 *timings = v4l2_dv_timings_presets[i];
Hans Verkuil54450f52012-07-18 05:45:16 -03001381 return 0;
1382 }
1383 }
1384
Prashant Laddha5fea1bb2015-06-10 13:51:42 -03001385 if (v4l2_detect_cvt(stdi->lcf + 1, hfreq, stdi->lcvs, 0,
Hans Verkuil54450f52012-07-18 05:45:16 -03001386 (stdi->hs_pol == '+' ? V4L2_DV_HSYNC_POS_POL : 0) |
1387 (stdi->vs_pol == '+' ? V4L2_DV_VSYNC_POS_POL : 0),
Prashant Laddha061ddda2015-05-22 02:27:34 -03001388 false, timings))
Hans Verkuil54450f52012-07-18 05:45:16 -03001389 return 0;
1390 if (v4l2_detect_gtf(stdi->lcf + 1, hfreq, stdi->lcvs,
1391 (stdi->hs_pol == '+' ? V4L2_DV_HSYNC_POS_POL : 0) |
1392 (stdi->vs_pol == '+' ? V4L2_DV_VSYNC_POS_POL : 0),
Prashant Laddha061ddda2015-05-22 02:27:34 -03001393 false, state->aspect_ratio, timings))
Hans Verkuil54450f52012-07-18 05:45:16 -03001394 return 0;
1395
Hans Verkuilccbd5bc2012-10-16 10:02:05 -03001396 v4l2_dbg(2, debug, sd,
1397 "%s: No format candidate found for lcvs = %d, lcf=%d, bl = %d, %chsync, %cvsync\n",
1398 __func__, stdi->lcvs, stdi->lcf, stdi->bl,
1399 stdi->hs_pol, stdi->vs_pol);
Hans Verkuil54450f52012-07-18 05:45:16 -03001400 return -1;
1401}
1402
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001403
Hans Verkuil54450f52012-07-18 05:45:16 -03001404static int read_stdi(struct v4l2_subdev *sd, struct stdi_readback *stdi)
1405{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001406 struct adv76xx_state *state = to_state(sd);
1407 const struct adv76xx_chip_info *info = state->info;
Laurent Pinchart4a2ccdd2014-01-08 20:26:55 -03001408 u8 polarity;
1409
Hans Verkuil54450f52012-07-18 05:45:16 -03001410 if (no_lock_stdi(sd) || no_lock_sspd(sd)) {
1411 v4l2_dbg(2, debug, sd, "%s: STDI and/or SSPD not locked\n", __func__);
1412 return -1;
1413 }
1414
1415 /* read STDI */
Laurent Pinchart51182a92014-01-08 19:30:37 -03001416 stdi->bl = cp_read16(sd, 0xb1, 0x3fff);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001417 stdi->lcf = cp_read16(sd, info->lcf_reg, 0x7ff);
Hans Verkuil54450f52012-07-18 05:45:16 -03001418 stdi->lcvs = cp_read(sd, 0xb3) >> 3;
1419 stdi->interlaced = io_read(sd, 0x12) & 0x10;
1420
Pablo Antonb44b2e02015-02-03 14:13:18 -03001421 if (adv76xx_has_afe(state)) {
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001422 /* read SSPD */
1423 polarity = cp_read(sd, 0xb5);
1424 if ((polarity & 0x03) == 0x01) {
1425 stdi->hs_pol = polarity & 0x10
1426 ? (polarity & 0x08 ? '+' : '-') : 'x';
1427 stdi->vs_pol = polarity & 0x40
1428 ? (polarity & 0x20 ? '+' : '-') : 'x';
1429 } else {
1430 stdi->hs_pol = 'x';
1431 stdi->vs_pol = 'x';
1432 }
Hans Verkuil54450f52012-07-18 05:45:16 -03001433 } else {
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001434 polarity = hdmi_read(sd, 0x05);
1435 stdi->hs_pol = polarity & 0x20 ? '+' : '-';
1436 stdi->vs_pol = polarity & 0x10 ? '+' : '-';
Hans Verkuil54450f52012-07-18 05:45:16 -03001437 }
1438
1439 if (no_lock_stdi(sd) || no_lock_sspd(sd)) {
1440 v4l2_dbg(2, debug, sd,
1441 "%s: signal lost during readout of STDI/SSPD\n", __func__);
1442 return -1;
1443 }
1444
1445 if (stdi->lcf < 239 || stdi->bl < 8 || stdi->bl == 0x3fff) {
1446 v4l2_dbg(2, debug, sd, "%s: invalid signal\n", __func__);
1447 memset(stdi, 0, sizeof(struct stdi_readback));
1448 return -1;
1449 }
1450
1451 v4l2_dbg(2, debug, sd,
1452 "%s: lcf (frame height - 1) = %d, bl = %d, lcvs (vsync) = %d, %chsync, %cvsync, %s\n",
1453 __func__, stdi->lcf, stdi->bl, stdi->lcvs,
1454 stdi->hs_pol, stdi->vs_pol,
1455 stdi->interlaced ? "interlaced" : "progressive");
1456
1457 return 0;
1458}
1459
Pablo Antonb44b2e02015-02-03 14:13:18 -03001460static int adv76xx_enum_dv_timings(struct v4l2_subdev *sd,
Hans Verkuil54450f52012-07-18 05:45:16 -03001461 struct v4l2_enum_dv_timings *timings)
1462{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001463 struct adv76xx_state *state = to_state(sd);
Laurent Pinchartafec5592014-01-29 10:09:41 -03001464
Laurent Pinchartafec5592014-01-29 10:09:41 -03001465 if (timings->pad >= state->source_pad)
1466 return -EINVAL;
1467
Jean-Michel Hautboisbd3e275f2016-01-27 09:04:50 -02001468 return v4l2_enum_dv_timings_cap(timings,
Laurent Pinchart9c41e692016-05-24 08:53:39 -03001469 adv76xx_get_dv_timings_cap(sd, timings->pad),
1470 adv76xx_check_dv_timings, NULL);
Hans Verkuil54450f52012-07-18 05:45:16 -03001471}
1472
Pablo Antonb44b2e02015-02-03 14:13:18 -03001473static int adv76xx_dv_timings_cap(struct v4l2_subdev *sd,
Laurent Pinchart7515e092014-01-31 08:51:18 -03001474 struct v4l2_dv_timings_cap *cap)
Laurent Pinchartafec5592014-01-29 10:09:41 -03001475{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001476 struct adv76xx_state *state = to_state(sd);
Laurent Pinchart9c41e692016-05-24 08:53:39 -03001477 unsigned int pad = cap->pad;
Laurent Pinchart7515e092014-01-31 08:51:18 -03001478
1479 if (cap->pad >= state->source_pad)
1480 return -EINVAL;
1481
Laurent Pinchart9c41e692016-05-24 08:53:39 -03001482 *cap = *adv76xx_get_dv_timings_cap(sd, pad);
1483 cap->pad = pad;
1484
Laurent Pinchartafec5592014-01-29 10:09:41 -03001485 return 0;
1486}
1487
Hans Verkuil54450f52012-07-18 05:45:16 -03001488/* Fill the optional fields .standards and .flags in struct v4l2_dv_timings
Pablo Antonb44b2e02015-02-03 14:13:18 -03001489 if the format is listed in adv76xx_timings[] */
1490static void adv76xx_fill_optional_dv_timings_fields(struct v4l2_subdev *sd,
Hans Verkuil54450f52012-07-18 05:45:16 -03001491 struct v4l2_dv_timings *timings)
1492{
Laurent Pinchart9c41e692016-05-24 08:53:39 -03001493 v4l2_find_dv_timings_cap(timings, adv76xx_get_dv_timings_cap(sd, -1),
1494 is_digital_input(sd) ? 250000 : 1000000,
1495 adv76xx_check_dv_timings, NULL);
Hans Verkuil54450f52012-07-18 05:45:16 -03001496}
1497
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001498static unsigned int adv7604_read_hdmi_pixelclock(struct v4l2_subdev *sd)
1499{
1500 unsigned int freq;
1501 int a, b;
1502
1503 a = hdmi_read(sd, 0x06);
1504 b = hdmi_read(sd, 0x3b);
1505 if (a < 0 || b < 0)
1506 return 0;
1507 freq = a * 1000000 + ((b & 0x30) >> 4) * 250000;
1508
1509 if (is_hdmi(sd)) {
1510 /* adjust for deep color mode */
1511 unsigned bits_per_channel = ((hdmi_read(sd, 0x0b) & 0x60) >> 4) + 8;
1512
1513 freq = freq * 8 / bits_per_channel;
1514 }
1515
1516 return freq;
1517}
1518
1519static unsigned int adv7611_read_hdmi_pixelclock(struct v4l2_subdev *sd)
1520{
1521 int a, b;
1522
1523 a = hdmi_read(sd, 0x51);
1524 b = hdmi_read(sd, 0x52);
1525 if (a < 0 || b < 0)
1526 return 0;
1527 return ((a << 1) | (b >> 7)) * 1000000 + (b & 0x7f) * 1000000 / 128;
1528}
1529
Pablo Antonb44b2e02015-02-03 14:13:18 -03001530static int adv76xx_query_dv_timings(struct v4l2_subdev *sd,
Hans Verkuil54450f52012-07-18 05:45:16 -03001531 struct v4l2_dv_timings *timings)
1532{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001533 struct adv76xx_state *state = to_state(sd);
1534 const struct adv76xx_chip_info *info = state->info;
Hans Verkuil54450f52012-07-18 05:45:16 -03001535 struct v4l2_bt_timings *bt = &timings->bt;
1536 struct stdi_readback stdi;
1537
1538 if (!timings)
1539 return -EINVAL;
1540
1541 memset(timings, 0, sizeof(struct v4l2_dv_timings));
1542
1543 if (no_signal(sd)) {
Martin Bugge1e0b9152013-12-05 10:34:46 -03001544 state->restart_stdi_once = true;
Hans Verkuil54450f52012-07-18 05:45:16 -03001545 v4l2_dbg(1, debug, sd, "%s: no valid signal\n", __func__);
1546 return -ENOLINK;
1547 }
1548
1549 /* read STDI */
1550 if (read_stdi(sd, &stdi)) {
1551 v4l2_dbg(1, debug, sd, "%s: STDI/SSPD not locked\n", __func__);
1552 return -ENOLINK;
1553 }
1554 bt->interlaced = stdi.interlaced ?
1555 V4L2_DV_INTERLACED : V4L2_DV_PROGRESSIVE;
1556
Mats Randgaard4a31a932013-12-10 09:45:00 -03001557 if (is_digital_input(sd)) {
Hans Verkuil827c1f52016-07-14 11:53:47 -03001558 bool hdmi_signal = hdmi_read(sd, 0x05) & 0x80;
1559 u8 vic = 0;
1560 u32 w, h;
1561
1562 w = hdmi_read16(sd, 0x07, info->linewidth_mask);
1563 h = hdmi_read16(sd, 0x09, info->field0_height_mask);
1564
1565 if (hdmi_signal && (io_read(sd, 0x60) & 1))
1566 vic = infoframe_read(sd, 0x04);
1567
1568 if (vic && v4l2_find_dv_timings_cea861_vic(timings, vic) &&
1569 bt->width == w && bt->height == h)
1570 goto found;
1571
Hans Verkuil54450f52012-07-18 05:45:16 -03001572 timings->type = V4L2_DV_BT_656_1120;
1573
Hans Verkuil827c1f52016-07-14 11:53:47 -03001574 bt->width = w;
1575 bt->height = h;
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001576 bt->pixelclock = info->read_hdmi_pixelclock(sd);
jean-michel.hautbois@vodalys.com5380baa2015-04-09 05:25:46 -03001577 bt->hfrontporch = hdmi_read16(sd, 0x20, info->hfrontporch_mask);
1578 bt->hsync = hdmi_read16(sd, 0x22, info->hsync_mask);
1579 bt->hbackporch = hdmi_read16(sd, 0x24, info->hbackporch_mask);
1580 bt->vfrontporch = hdmi_read16(sd, 0x2a,
1581 info->field0_vfrontporch_mask) / 2;
1582 bt->vsync = hdmi_read16(sd, 0x2e, info->field0_vsync_mask) / 2;
1583 bt->vbackporch = hdmi_read16(sd, 0x32,
1584 info->field0_vbackporch_mask) / 2;
Hans Verkuil54450f52012-07-18 05:45:16 -03001585 bt->polarities = ((hdmi_read(sd, 0x05) & 0x10) ? V4L2_DV_VSYNC_POS_POL : 0) |
1586 ((hdmi_read(sd, 0x05) & 0x20) ? V4L2_DV_HSYNC_POS_POL : 0);
1587 if (bt->interlaced == V4L2_DV_INTERLACED) {
jean-michel.hautbois@vodalys.com5380baa2015-04-09 05:25:46 -03001588 bt->height += hdmi_read16(sd, 0x0b,
1589 info->field1_height_mask);
1590 bt->il_vfrontporch = hdmi_read16(sd, 0x2c,
1591 info->field1_vfrontporch_mask) / 2;
1592 bt->il_vsync = hdmi_read16(sd, 0x30,
1593 info->field1_vsync_mask) / 2;
1594 bt->il_vbackporch = hdmi_read16(sd, 0x34,
1595 info->field1_vbackporch_mask) / 2;
Hans Verkuil54450f52012-07-18 05:45:16 -03001596 }
Pablo Antonb44b2e02015-02-03 14:13:18 -03001597 adv76xx_fill_optional_dv_timings_fields(sd, timings);
Hans Verkuil54450f52012-07-18 05:45:16 -03001598 } else {
1599 /* find format
Hans Verkuil80939642012-10-16 05:46:21 -03001600 * Since LCVS values are inaccurate [REF_03, p. 275-276],
Hans Verkuil54450f52012-07-18 05:45:16 -03001601 * stdi2dv_timings() is called with lcvs +-1 if the first attempt fails.
1602 */
1603 if (!stdi2dv_timings(sd, &stdi, timings))
1604 goto found;
1605 stdi.lcvs += 1;
1606 v4l2_dbg(1, debug, sd, "%s: lcvs + 1 = %d\n", __func__, stdi.lcvs);
1607 if (!stdi2dv_timings(sd, &stdi, timings))
1608 goto found;
1609 stdi.lcvs -= 2;
1610 v4l2_dbg(1, debug, sd, "%s: lcvs - 1 = %d\n", __func__, stdi.lcvs);
1611 if (stdi2dv_timings(sd, &stdi, timings)) {
Hans Verkuilcf9afb12012-10-16 10:12:55 -03001612 /*
1613 * The STDI block may measure wrong values, especially
1614 * for lcvs and lcf. If the driver can not find any
1615 * valid timing, the STDI block is restarted to measure
1616 * the video timings again. The function will return an
1617 * error, but the restart of STDI will generate a new
1618 * STDI interrupt and the format detection process will
1619 * restart.
1620 */
1621 if (state->restart_stdi_once) {
1622 v4l2_dbg(1, debug, sd, "%s: restart STDI\n", __func__);
1623 /* TODO restart STDI for Sync Channel 2 */
1624 /* enter one-shot mode */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001625 cp_write_clr_set(sd, 0x86, 0x06, 0x00);
Hans Verkuilcf9afb12012-10-16 10:12:55 -03001626 /* trigger STDI restart */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001627 cp_write_clr_set(sd, 0x86, 0x06, 0x04);
Hans Verkuilcf9afb12012-10-16 10:12:55 -03001628 /* reset to continuous mode */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001629 cp_write_clr_set(sd, 0x86, 0x06, 0x02);
Hans Verkuilcf9afb12012-10-16 10:12:55 -03001630 state->restart_stdi_once = false;
1631 return -ENOLINK;
1632 }
Hans Verkuil54450f52012-07-18 05:45:16 -03001633 v4l2_dbg(1, debug, sd, "%s: format not supported\n", __func__);
1634 return -ERANGE;
1635 }
Hans Verkuilcf9afb12012-10-16 10:12:55 -03001636 state->restart_stdi_once = true;
Hans Verkuil54450f52012-07-18 05:45:16 -03001637 }
1638found:
1639
1640 if (no_signal(sd)) {
1641 v4l2_dbg(1, debug, sd, "%s: signal lost during readout\n", __func__);
1642 memset(timings, 0, sizeof(struct v4l2_dv_timings));
1643 return -ENOLINK;
1644 }
1645
Mats Randgaard4a31a932013-12-10 09:45:00 -03001646 if ((is_analog_input(sd) && bt->pixelclock > 170000000) ||
1647 (is_digital_input(sd) && bt->pixelclock > 225000000)) {
Hans Verkuil54450f52012-07-18 05:45:16 -03001648 v4l2_dbg(1, debug, sd, "%s: pixelclock out of range %d\n",
1649 __func__, (u32)bt->pixelclock);
1650 return -ERANGE;
1651 }
1652
1653 if (debug > 1)
Pablo Antonb44b2e02015-02-03 14:13:18 -03001654 v4l2_print_dv_timings(sd->name, "adv76xx_query_dv_timings: ",
Hans Verkuil11d034c2013-08-15 08:05:59 -03001655 timings, true);
Hans Verkuil54450f52012-07-18 05:45:16 -03001656
1657 return 0;
1658}
1659
Pablo Antonb44b2e02015-02-03 14:13:18 -03001660static int adv76xx_s_dv_timings(struct v4l2_subdev *sd,
Hans Verkuil54450f52012-07-18 05:45:16 -03001661 struct v4l2_dv_timings *timings)
1662{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001663 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -03001664 struct v4l2_bt_timings *bt;
Hans Verkuilccbd5bc2012-10-16 10:02:05 -03001665 int err;
Hans Verkuil54450f52012-07-18 05:45:16 -03001666
1667 if (!timings)
1668 return -EINVAL;
1669
Hans Verkuil85f9e062015-11-13 09:46:26 -02001670 if (v4l2_match_dv_timings(&state->timings, timings, 0, false)) {
Mats Randgaardd48eb482013-12-12 10:13:35 -03001671 v4l2_dbg(1, debug, sd, "%s: no change\n", __func__);
1672 return 0;
1673 }
1674
Hans Verkuil54450f52012-07-18 05:45:16 -03001675 bt = &timings->bt;
1676
Laurent Pinchart9c41e692016-05-24 08:53:39 -03001677 if (!v4l2_valid_dv_timings(timings, adv76xx_get_dv_timings_cap(sd, -1),
Jean-Michel Hautboisbd3e275f2016-01-27 09:04:50 -02001678 adv76xx_check_dv_timings, NULL))
Hans Verkuil54450f52012-07-18 05:45:16 -03001679 return -ERANGE;
Hans Verkuilccbd5bc2012-10-16 10:02:05 -03001680
Pablo Antonb44b2e02015-02-03 14:13:18 -03001681 adv76xx_fill_optional_dv_timings_fields(sd, timings);
Hans Verkuil54450f52012-07-18 05:45:16 -03001682
1683 state->timings = *timings;
1684
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001685 cp_write_clr_set(sd, 0x91, 0x40, bt->interlaced ? 0x40 : 0x00);
Hans Verkuilccbd5bc2012-10-16 10:02:05 -03001686
1687 /* Use prim_mode and vid_std when available */
1688 err = configure_predefined_video_timings(sd, timings);
1689 if (err) {
1690 /* custom settings when the video format
1691 does not have prim_mode/vid_std */
1692 configure_custom_video_timings(sd, bt);
1693 }
Hans Verkuil54450f52012-07-18 05:45:16 -03001694
1695 set_rgb_quantization_range(sd);
1696
Hans Verkuil54450f52012-07-18 05:45:16 -03001697 if (debug > 1)
Pablo Antonb44b2e02015-02-03 14:13:18 -03001698 v4l2_print_dv_timings(sd->name, "adv76xx_s_dv_timings: ",
Hans Verkuil11d034c2013-08-15 08:05:59 -03001699 timings, true);
Hans Verkuil54450f52012-07-18 05:45:16 -03001700 return 0;
1701}
1702
Pablo Antonb44b2e02015-02-03 14:13:18 -03001703static int adv76xx_g_dv_timings(struct v4l2_subdev *sd,
Hans Verkuil54450f52012-07-18 05:45:16 -03001704 struct v4l2_dv_timings *timings)
1705{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001706 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -03001707
1708 *timings = state->timings;
1709 return 0;
1710}
1711
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001712static void adv7604_set_termination(struct v4l2_subdev *sd, bool enable)
1713{
1714 hdmi_write(sd, 0x01, enable ? 0x00 : 0x78);
1715}
1716
1717static void adv7611_set_termination(struct v4l2_subdev *sd, bool enable)
1718{
1719 hdmi_write(sd, 0x83, enable ? 0xfe : 0xff);
1720}
1721
Hans Verkuil6b0d5d32012-10-16 06:40:45 -03001722static void enable_input(struct v4l2_subdev *sd)
Hans Verkuil54450f52012-07-18 05:45:16 -03001723{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001724 struct adv76xx_state *state = to_state(sd);
Hans Verkuil6b0d5d32012-10-16 06:40:45 -03001725
Mats Randgaard4a31a932013-12-10 09:45:00 -03001726 if (is_analog_input(sd)) {
Hans Verkuil54450f52012-07-18 05:45:16 -03001727 io_write(sd, 0x15, 0xb0); /* Disable Tristate of Pins (no audio) */
Mats Randgaard4a31a932013-12-10 09:45:00 -03001728 } else if (is_digital_input(sd)) {
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001729 hdmi_write_clr_set(sd, 0x00, 0x03, state->selected_input);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001730 state->info->set_termination(sd, true);
Hans Verkuil54450f52012-07-18 05:45:16 -03001731 io_write(sd, 0x15, 0xa0); /* Disable Tristate of Pins */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001732 hdmi_write_clr_set(sd, 0x1a, 0x10, 0x00); /* Unmute audio */
Mats Randgaard4a31a932013-12-10 09:45:00 -03001733 } else {
1734 v4l2_dbg(2, debug, sd, "%s: Unknown port %d selected\n",
1735 __func__, state->selected_input);
Hans Verkuil54450f52012-07-18 05:45:16 -03001736 }
1737}
1738
1739static void disable_input(struct v4l2_subdev *sd)
1740{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001741 struct adv76xx_state *state = to_state(sd);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001742
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001743 hdmi_write_clr_set(sd, 0x1a, 0x10, 0x10); /* Mute audio */
Mats Randgaard5474b982013-12-05 10:33:41 -03001744 msleep(16); /* 512 samples with >= 32 kHz sample rate [REF_03, c. 7.16.10] */
Hans Verkuil54450f52012-07-18 05:45:16 -03001745 io_write(sd, 0x15, 0xbe); /* Tristate all outputs from video core */
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001746 state->info->set_termination(sd, false);
Hans Verkuil54450f52012-07-18 05:45:16 -03001747}
1748
Hans Verkuil6b0d5d32012-10-16 06:40:45 -03001749static void select_input(struct v4l2_subdev *sd)
Hans Verkuil54450f52012-07-18 05:45:16 -03001750{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001751 struct adv76xx_state *state = to_state(sd);
1752 const struct adv76xx_chip_info *info = state->info;
Hans Verkuil54450f52012-07-18 05:45:16 -03001753
Mats Randgaard4a31a932013-12-10 09:45:00 -03001754 if (is_analog_input(sd)) {
Pablo Antonb44b2e02015-02-03 14:13:18 -03001755 adv76xx_write_reg_seq(sd, info->recommended_settings[0]);
Hans Verkuil54450f52012-07-18 05:45:16 -03001756
1757 afe_write(sd, 0x00, 0x08); /* power up ADC */
1758 afe_write(sd, 0x01, 0x06); /* power up Analog Front End */
1759 afe_write(sd, 0xc8, 0x00); /* phase control */
Mats Randgaard4a31a932013-12-10 09:45:00 -03001760 } else if (is_digital_input(sd)) {
1761 hdmi_write(sd, 0x00, state->selected_input & 0x03);
Hans Verkuil54450f52012-07-18 05:45:16 -03001762
Pablo Antonb44b2e02015-02-03 14:13:18 -03001763 adv76xx_write_reg_seq(sd, info->recommended_settings[1]);
Hans Verkuil54450f52012-07-18 05:45:16 -03001764
Pablo Antonb44b2e02015-02-03 14:13:18 -03001765 if (adv76xx_has_afe(state)) {
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001766 afe_write(sd, 0x00, 0xff); /* power down ADC */
1767 afe_write(sd, 0x01, 0xfe); /* power down Analog Front End */
1768 afe_write(sd, 0xc8, 0x40); /* phase control */
1769 }
Hans Verkuil54450f52012-07-18 05:45:16 -03001770
Hans Verkuil54450f52012-07-18 05:45:16 -03001771 cp_write(sd, 0x3e, 0x00); /* CP core pre-gain control */
1772 cp_write(sd, 0xc3, 0x39); /* CP coast control. Graphics mode */
1773 cp_write(sd, 0x40, 0x80); /* CP core pre-gain control. Graphics mode */
Mats Randgaard4a31a932013-12-10 09:45:00 -03001774 } else {
1775 v4l2_dbg(2, debug, sd, "%s: Unknown port %d selected\n",
1776 __func__, state->selected_input);
Hans Verkuil54450f52012-07-18 05:45:16 -03001777 }
1778}
1779
Pablo Antonb44b2e02015-02-03 14:13:18 -03001780static int adv76xx_s_routing(struct v4l2_subdev *sd,
Hans Verkuil54450f52012-07-18 05:45:16 -03001781 u32 input, u32 output, u32 config)
1782{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001783 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -03001784
Mats Randgaardff4f80f2013-12-05 10:24:05 -03001785 v4l2_dbg(2, debug, sd, "%s: input %d, selected input %d",
1786 __func__, input, state->selected_input);
1787
1788 if (input == state->selected_input)
1789 return 0;
Hans Verkuil54450f52012-07-18 05:45:16 -03001790
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001791 if (input > state->info->max_port)
1792 return -EINVAL;
1793
Mats Randgaard4a31a932013-12-10 09:45:00 -03001794 state->selected_input = input;
Hans Verkuil54450f52012-07-18 05:45:16 -03001795
1796 disable_input(sd);
Hans Verkuil6b0d5d32012-10-16 06:40:45 -03001797 select_input(sd);
Hans Verkuil6b0d5d32012-10-16 06:40:45 -03001798 enable_input(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -03001799
Lars-Peter Clausen6f5bcfc2015-06-24 13:50:30 -03001800 v4l2_subdev_notify_event(sd, &adv76xx_ev_fmt);
1801
Hans Verkuil54450f52012-07-18 05:45:16 -03001802 return 0;
1803}
1804
Pablo Antonb44b2e02015-02-03 14:13:18 -03001805static int adv76xx_enum_mbus_code(struct v4l2_subdev *sd,
Hans Verkuilf7234132015-03-04 01:47:54 -08001806 struct v4l2_subdev_pad_config *cfg,
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001807 struct v4l2_subdev_mbus_code_enum *code)
Hans Verkuil54450f52012-07-18 05:45:16 -03001808{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001809 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -03001810
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001811 if (code->index >= state->info->nformats)
1812 return -EINVAL;
1813
1814 code->code = state->info->formats[code->index].code;
1815
1816 return 0;
1817}
1818
Pablo Antonb44b2e02015-02-03 14:13:18 -03001819static void adv76xx_fill_format(struct adv76xx_state *state,
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001820 struct v4l2_mbus_framefmt *format)
1821{
1822 memset(format, 0, sizeof(*format));
1823
1824 format->width = state->timings.bt.width;
1825 format->height = state->timings.bt.height;
1826 format->field = V4L2_FIELD_NONE;
Hans Verkuil680fee02015-03-20 14:05:05 -03001827 format->colorspace = V4L2_COLORSPACE_SRGB;
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001828
Hans Verkuil680fee02015-03-20 14:05:05 -03001829 if (state->timings.bt.flags & V4L2_DV_FL_IS_CE_VIDEO)
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001830 format->colorspace = (state->timings.bt.height <= 576) ?
Hans Verkuil54450f52012-07-18 05:45:16 -03001831 V4L2_COLORSPACE_SMPTE170M : V4L2_COLORSPACE_REC709;
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001832}
1833
1834/*
1835 * Compute the op_ch_sel value required to obtain on the bus the component order
1836 * corresponding to the selected format taking into account bus reordering
1837 * applied by the board at the output of the device.
1838 *
1839 * The following table gives the op_ch_value from the format component order
1840 * (expressed as op_ch_sel value in column) and the bus reordering (expressed as
Pablo Antonb44b2e02015-02-03 14:13:18 -03001841 * adv76xx_bus_order value in row).
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001842 *
1843 * | GBR(0) GRB(1) BGR(2) RGB(3) BRG(4) RBG(5)
1844 * ----------+-------------------------------------------------
1845 * RGB (NOP) | GBR GRB BGR RGB BRG RBG
1846 * GRB (1-2) | BGR RGB GBR GRB RBG BRG
1847 * RBG (2-3) | GRB GBR BRG RBG BGR RGB
1848 * BGR (1-3) | RBG BRG RGB BGR GRB GBR
1849 * BRG (ROR) | BRG RBG GRB GBR RGB BGR
1850 * GBR (ROL) | RGB BGR RBG BRG GBR GRB
1851 */
Pablo Antonb44b2e02015-02-03 14:13:18 -03001852static unsigned int adv76xx_op_ch_sel(struct adv76xx_state *state)
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001853{
1854#define _SEL(a,b,c,d,e,f) { \
Pablo Antonb44b2e02015-02-03 14:13:18 -03001855 ADV76XX_OP_CH_SEL_##a, ADV76XX_OP_CH_SEL_##b, ADV76XX_OP_CH_SEL_##c, \
1856 ADV76XX_OP_CH_SEL_##d, ADV76XX_OP_CH_SEL_##e, ADV76XX_OP_CH_SEL_##f }
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001857#define _BUS(x) [ADV7604_BUS_ORDER_##x]
1858
1859 static const unsigned int op_ch_sel[6][6] = {
1860 _BUS(RGB) /* NOP */ = _SEL(GBR, GRB, BGR, RGB, BRG, RBG),
1861 _BUS(GRB) /* 1-2 */ = _SEL(BGR, RGB, GBR, GRB, RBG, BRG),
1862 _BUS(RBG) /* 2-3 */ = _SEL(GRB, GBR, BRG, RBG, BGR, RGB),
1863 _BUS(BGR) /* 1-3 */ = _SEL(RBG, BRG, RGB, BGR, GRB, GBR),
1864 _BUS(BRG) /* ROR */ = _SEL(BRG, RBG, GRB, GBR, RGB, BGR),
1865 _BUS(GBR) /* ROL */ = _SEL(RGB, BGR, RBG, BRG, GBR, GRB),
1866 };
1867
1868 return op_ch_sel[state->pdata.bus_order][state->format->op_ch_sel >> 5];
1869}
1870
Pablo Antonb44b2e02015-02-03 14:13:18 -03001871static void adv76xx_setup_format(struct adv76xx_state *state)
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001872{
1873 struct v4l2_subdev *sd = &state->sd;
1874
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001875 io_write_clr_set(sd, 0x02, 0x02,
Pablo Antonb44b2e02015-02-03 14:13:18 -03001876 state->format->rgb_out ? ADV76XX_RGB_OUT : 0);
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001877 io_write(sd, 0x03, state->format->op_format_sel |
1878 state->pdata.op_format_mode_sel);
Pablo Antonb44b2e02015-02-03 14:13:18 -03001879 io_write_clr_set(sd, 0x04, 0xe0, adv76xx_op_ch_sel(state));
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001880 io_write_clr_set(sd, 0x05, 0x01,
Pablo Antonb44b2e02015-02-03 14:13:18 -03001881 state->format->swap_cb_cr ? ADV76XX_OP_SWAP_CB_CR : 0);
Hans Verkuilfd742462016-06-28 11:43:01 -03001882 set_rgb_quantization_range(sd);
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001883}
1884
Hans Verkuilf7234132015-03-04 01:47:54 -08001885static int adv76xx_get_format(struct v4l2_subdev *sd,
1886 struct v4l2_subdev_pad_config *cfg,
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001887 struct v4l2_subdev_format *format)
1888{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001889 struct adv76xx_state *state = to_state(sd);
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001890
1891 if (format->pad != state->source_pad)
1892 return -EINVAL;
1893
Pablo Antonb44b2e02015-02-03 14:13:18 -03001894 adv76xx_fill_format(state, &format->format);
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001895
1896 if (format->which == V4L2_SUBDEV_FORMAT_TRY) {
1897 struct v4l2_mbus_framefmt *fmt;
1898
Hans Verkuilf7234132015-03-04 01:47:54 -08001899 fmt = v4l2_subdev_get_try_format(sd, cfg, format->pad);
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001900 format->format.code = fmt->code;
1901 } else {
1902 format->format.code = state->format->code;
Hans Verkuil54450f52012-07-18 05:45:16 -03001903 }
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001904
1905 return 0;
1906}
1907
Ulrich Hechtb7d4d2f2015-12-22 12:22:01 -02001908static int adv76xx_get_selection(struct v4l2_subdev *sd,
1909 struct v4l2_subdev_pad_config *cfg,
1910 struct v4l2_subdev_selection *sel)
1911{
1912 struct adv76xx_state *state = to_state(sd);
1913
1914 if (sel->which != V4L2_SUBDEV_FORMAT_ACTIVE)
1915 return -EINVAL;
1916 /* Only CROP, CROP_DEFAULT and CROP_BOUNDS are supported */
1917 if (sel->target > V4L2_SEL_TGT_CROP_BOUNDS)
1918 return -EINVAL;
1919
1920 sel->r.left = 0;
1921 sel->r.top = 0;
1922 sel->r.width = state->timings.bt.width;
1923 sel->r.height = state->timings.bt.height;
1924
1925 return 0;
1926}
1927
Hans Verkuilf7234132015-03-04 01:47:54 -08001928static int adv76xx_set_format(struct v4l2_subdev *sd,
1929 struct v4l2_subdev_pad_config *cfg,
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001930 struct v4l2_subdev_format *format)
1931{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001932 struct adv76xx_state *state = to_state(sd);
1933 const struct adv76xx_format_info *info;
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001934
1935 if (format->pad != state->source_pad)
1936 return -EINVAL;
1937
Pablo Antonb44b2e02015-02-03 14:13:18 -03001938 info = adv76xx_format_info(state, format->format.code);
Markus Elfringaf28c992017-08-28 06:50:28 -04001939 if (!info)
Pablo Antonb44b2e02015-02-03 14:13:18 -03001940 info = adv76xx_format_info(state, MEDIA_BUS_FMT_YUYV8_2X8);
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001941
Pablo Antonb44b2e02015-02-03 14:13:18 -03001942 adv76xx_fill_format(state, &format->format);
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001943 format->format.code = info->code;
1944
1945 if (format->which == V4L2_SUBDEV_FORMAT_TRY) {
1946 struct v4l2_mbus_framefmt *fmt;
1947
Hans Verkuilf7234132015-03-04 01:47:54 -08001948 fmt = v4l2_subdev_get_try_format(sd, cfg, format->pad);
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001949 fmt->code = format->format.code;
1950 } else {
1951 state->format = info;
Pablo Antonb44b2e02015-02-03 14:13:18 -03001952 adv76xx_setup_format(state);
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001953 }
1954
Hans Verkuil54450f52012-07-18 05:45:16 -03001955 return 0;
1956}
1957
Hans Verkuil41a52372015-09-07 08:12:57 -03001958#if IS_ENABLED(CONFIG_VIDEO_ADV7604_CEC)
1959static void adv76xx_cec_tx_raw_status(struct v4l2_subdev *sd, u8 tx_raw_status)
1960{
1961 struct adv76xx_state *state = to_state(sd);
1962
1963 if ((cec_read(sd, 0x11) & 0x01) == 0) {
1964 v4l2_dbg(1, debug, sd, "%s: tx raw: tx disabled\n", __func__);
1965 return;
1966 }
1967
1968 if (tx_raw_status & 0x02) {
1969 v4l2_dbg(1, debug, sd, "%s: tx raw: arbitration lost\n",
1970 __func__);
1971 cec_transmit_done(state->cec_adap, CEC_TX_STATUS_ARB_LOST,
1972 1, 0, 0, 0);
Hans Verkuil979d33d2017-12-03 10:03:11 -05001973 return;
Hans Verkuil41a52372015-09-07 08:12:57 -03001974 }
1975 if (tx_raw_status & 0x04) {
1976 u8 status;
1977 u8 nack_cnt;
1978 u8 low_drive_cnt;
1979
1980 v4l2_dbg(1, debug, sd, "%s: tx raw: retry failed\n", __func__);
1981 /*
1982 * We set this status bit since this hardware performs
1983 * retransmissions.
1984 */
1985 status = CEC_TX_STATUS_MAX_RETRIES;
1986 nack_cnt = cec_read(sd, 0x14) & 0xf;
1987 if (nack_cnt)
1988 status |= CEC_TX_STATUS_NACK;
1989 low_drive_cnt = cec_read(sd, 0x14) >> 4;
1990 if (low_drive_cnt)
1991 status |= CEC_TX_STATUS_LOW_DRIVE;
1992 cec_transmit_done(state->cec_adap, status,
1993 0, nack_cnt, low_drive_cnt, 0);
1994 return;
1995 }
1996 if (tx_raw_status & 0x01) {
1997 v4l2_dbg(1, debug, sd, "%s: tx raw: ready ok\n", __func__);
1998 cec_transmit_done(state->cec_adap, CEC_TX_STATUS_OK, 0, 0, 0, 0);
1999 return;
2000 }
2001}
2002
2003static void adv76xx_cec_isr(struct v4l2_subdev *sd, bool *handled)
2004{
2005 struct adv76xx_state *state = to_state(sd);
2006 u8 cec_irq;
2007
2008 /* cec controller */
2009 cec_irq = io_read(sd, 0x4d) & 0x0f;
2010 if (!cec_irq)
2011 return;
2012
2013 v4l2_dbg(1, debug, sd, "%s: cec: irq 0x%x\n", __func__, cec_irq);
2014 adv76xx_cec_tx_raw_status(sd, cec_irq);
2015 if (cec_irq & 0x08) {
2016 struct cec_msg msg;
2017
2018 msg.len = cec_read(sd, 0x25) & 0x1f;
2019 if (msg.len > 16)
2020 msg.len = 16;
2021
2022 if (msg.len) {
2023 u8 i;
2024
2025 for (i = 0; i < msg.len; i++)
2026 msg.msg[i] = cec_read(sd, i + 0x15);
2027 cec_write(sd, 0x26, 0x01); /* re-enable rx */
2028 cec_received_msg(state->cec_adap, &msg);
2029 }
2030 }
2031
2032 /* note: the bit order is swapped between 0x4d and 0x4e */
2033 cec_irq = ((cec_irq & 0x08) >> 3) | ((cec_irq & 0x04) >> 1) |
2034 ((cec_irq & 0x02) << 1) | ((cec_irq & 0x01) << 3);
2035 io_write(sd, 0x4e, cec_irq);
2036
2037 if (handled)
2038 *handled = true;
2039}
2040
2041static int adv76xx_cec_adap_enable(struct cec_adapter *adap, bool enable)
2042{
Jose Abreueb107902017-03-24 13:47:56 -03002043 struct adv76xx_state *state = cec_get_drvdata(adap);
Hans Verkuil41a52372015-09-07 08:12:57 -03002044 struct v4l2_subdev *sd = &state->sd;
2045
2046 if (!state->cec_enabled_adap && enable) {
2047 cec_write_clr_set(sd, 0x2a, 0x01, 0x01); /* power up cec */
2048 cec_write(sd, 0x2c, 0x01); /* cec soft reset */
2049 cec_write_clr_set(sd, 0x11, 0x01, 0); /* initially disable tx */
2050 /* enabled irqs: */
2051 /* tx: ready */
2052 /* tx: arbitration lost */
2053 /* tx: retry timeout */
2054 /* rx: ready */
2055 io_write_clr_set(sd, 0x50, 0x0f, 0x0f);
2056 cec_write(sd, 0x26, 0x01); /* enable rx */
2057 } else if (state->cec_enabled_adap && !enable) {
2058 /* disable cec interrupts */
2059 io_write_clr_set(sd, 0x50, 0x0f, 0x00);
2060 /* disable address mask 1-3 */
2061 cec_write_clr_set(sd, 0x27, 0x70, 0x00);
2062 /* power down cec section */
2063 cec_write_clr_set(sd, 0x2a, 0x01, 0x00);
2064 state->cec_valid_addrs = 0;
2065 }
2066 state->cec_enabled_adap = enable;
2067 adv76xx_s_detect_tx_5v_ctrl(sd);
2068 return 0;
2069}
2070
2071static int adv76xx_cec_adap_log_addr(struct cec_adapter *adap, u8 addr)
2072{
Jose Abreueb107902017-03-24 13:47:56 -03002073 struct adv76xx_state *state = cec_get_drvdata(adap);
Hans Verkuil41a52372015-09-07 08:12:57 -03002074 struct v4l2_subdev *sd = &state->sd;
2075 unsigned int i, free_idx = ADV76XX_MAX_ADDRS;
2076
2077 if (!state->cec_enabled_adap)
2078 return addr == CEC_LOG_ADDR_INVALID ? 0 : -EIO;
2079
2080 if (addr == CEC_LOG_ADDR_INVALID) {
2081 cec_write_clr_set(sd, 0x27, 0x70, 0);
2082 state->cec_valid_addrs = 0;
2083 return 0;
2084 }
2085
2086 for (i = 0; i < ADV76XX_MAX_ADDRS; i++) {
2087 bool is_valid = state->cec_valid_addrs & (1 << i);
2088
2089 if (free_idx == ADV76XX_MAX_ADDRS && !is_valid)
2090 free_idx = i;
2091 if (is_valid && state->cec_addr[i] == addr)
2092 return 0;
2093 }
2094 if (i == ADV76XX_MAX_ADDRS) {
2095 i = free_idx;
2096 if (i == ADV76XX_MAX_ADDRS)
2097 return -ENXIO;
2098 }
2099 state->cec_addr[i] = addr;
2100 state->cec_valid_addrs |= 1 << i;
2101
2102 switch (i) {
2103 case 0:
2104 /* enable address mask 0 */
2105 cec_write_clr_set(sd, 0x27, 0x10, 0x10);
2106 /* set address for mask 0 */
2107 cec_write_clr_set(sd, 0x28, 0x0f, addr);
2108 break;
2109 case 1:
2110 /* enable address mask 1 */
2111 cec_write_clr_set(sd, 0x27, 0x20, 0x20);
2112 /* set address for mask 1 */
2113 cec_write_clr_set(sd, 0x28, 0xf0, addr << 4);
2114 break;
2115 case 2:
2116 /* enable address mask 2 */
2117 cec_write_clr_set(sd, 0x27, 0x40, 0x40);
2118 /* set address for mask 1 */
2119 cec_write_clr_set(sd, 0x29, 0x0f, addr);
2120 break;
2121 }
2122 return 0;
2123}
2124
2125static int adv76xx_cec_adap_transmit(struct cec_adapter *adap, u8 attempts,
2126 u32 signal_free_time, struct cec_msg *msg)
2127{
Jose Abreueb107902017-03-24 13:47:56 -03002128 struct adv76xx_state *state = cec_get_drvdata(adap);
Hans Verkuil41a52372015-09-07 08:12:57 -03002129 struct v4l2_subdev *sd = &state->sd;
2130 u8 len = msg->len;
2131 unsigned int i;
2132
2133 /*
2134 * The number of retries is the number of attempts - 1, but retry
2135 * at least once. It's not clear if a value of 0 is allowed, so
2136 * let's do at least one retry.
2137 */
2138 cec_write_clr_set(sd, 0x12, 0x70, max(1, attempts - 1) << 4);
2139
2140 if (len > 16) {
2141 v4l2_err(sd, "%s: len exceeded 16 (%d)\n", __func__, len);
2142 return -EINVAL;
2143 }
2144
2145 /* write data */
2146 for (i = 0; i < len; i++)
2147 cec_write(sd, i, msg->msg[i]);
2148
2149 /* set length (data + header) */
2150 cec_write(sd, 0x10, len);
2151 /* start transmit, enable tx */
2152 cec_write(sd, 0x11, 0x01);
2153 return 0;
2154}
2155
2156static const struct cec_adap_ops adv76xx_cec_adap_ops = {
2157 .adap_enable = adv76xx_cec_adap_enable,
2158 .adap_log_addr = adv76xx_cec_adap_log_addr,
2159 .adap_transmit = adv76xx_cec_adap_transmit,
2160};
2161#endif
2162
Pablo Antonb44b2e02015-02-03 14:13:18 -03002163static int adv76xx_isr(struct v4l2_subdev *sd, u32 status, bool *handled)
Hans Verkuil54450f52012-07-18 05:45:16 -03002164{
Pablo Antonb44b2e02015-02-03 14:13:18 -03002165 struct adv76xx_state *state = to_state(sd);
2166 const struct adv76xx_chip_info *info = state->info;
Mats Randgaardf24d2292013-12-10 10:15:13 -03002167 const u8 irq_reg_0x43 = io_read(sd, 0x43);
2168 const u8 irq_reg_0x6b = io_read(sd, 0x6b);
2169 const u8 irq_reg_0x70 = io_read(sd, 0x70);
2170 u8 fmt_change_digital;
2171 u8 fmt_change;
2172 u8 tx_5v;
2173
2174 if (irq_reg_0x43)
2175 io_write(sd, 0x44, irq_reg_0x43);
2176 if (irq_reg_0x70)
2177 io_write(sd, 0x71, irq_reg_0x70);
2178 if (irq_reg_0x6b)
2179 io_write(sd, 0x6c, irq_reg_0x6b);
Hans Verkuil54450f52012-07-18 05:45:16 -03002180
Mats Randgaardff4f80f2013-12-05 10:24:05 -03002181 v4l2_dbg(2, debug, sd, "%s: ", __func__);
2182
Hans Verkuil54450f52012-07-18 05:45:16 -03002183 /* format change */
Mats Randgaardf24d2292013-12-10 10:15:13 -03002184 fmt_change = irq_reg_0x43 & 0x98;
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002185 fmt_change_digital = is_digital_input(sd)
2186 ? irq_reg_0x6b & info->fmt_change_digital_mask
2187 : 0;
Mats Randgaard14d03232013-12-05 10:26:11 -03002188
Hans Verkuil54450f52012-07-18 05:45:16 -03002189 if (fmt_change || fmt_change_digital) {
2190 v4l2_dbg(1, debug, sd,
Mats Randgaard25a64ac2013-08-14 07:58:45 -03002191 "%s: fmt_change = 0x%x, fmt_change_digital = 0x%x\n",
Hans Verkuil54450f52012-07-18 05:45:16 -03002192 __func__, fmt_change, fmt_change_digital);
Mats Randgaard25a64ac2013-08-14 07:58:45 -03002193
Lars-Peter Clausen6f5bcfc2015-06-24 13:50:30 -03002194 v4l2_subdev_notify_event(sd, &adv76xx_ev_fmt);
Mats Randgaard25a64ac2013-08-14 07:58:45 -03002195
Hans Verkuil54450f52012-07-18 05:45:16 -03002196 if (handled)
2197 *handled = true;
2198 }
Mats Randgaardf24d2292013-12-10 10:15:13 -03002199 /* HDMI/DVI mode */
2200 if (irq_reg_0x6b & 0x01) {
2201 v4l2_dbg(1, debug, sd, "%s: irq %s mode\n", __func__,
2202 (io_read(sd, 0x6a) & 0x01) ? "HDMI" : "DVI");
2203 set_rgb_quantization_range(sd);
2204 if (handled)
2205 *handled = true;
2206 }
2207
Hans Verkuil41a52372015-09-07 08:12:57 -03002208#if IS_ENABLED(CONFIG_VIDEO_ADV7604_CEC)
2209 /* cec */
2210 adv76xx_cec_isr(sd, handled);
2211#endif
2212
Hans Verkuil54450f52012-07-18 05:45:16 -03002213 /* tx 5v detect */
Hans Verkuil0ba45812016-02-10 08:09:10 -02002214 tx_5v = irq_reg_0x70 & info->cable_det_mask;
Hans Verkuil54450f52012-07-18 05:45:16 -03002215 if (tx_5v) {
2216 v4l2_dbg(1, debug, sd, "%s: tx_5v: 0x%x\n", __func__, tx_5v);
Pablo Antonb44b2e02015-02-03 14:13:18 -03002217 adv76xx_s_detect_tx_5v_ctrl(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -03002218 if (handled)
2219 *handled = true;
2220 }
2221 return 0;
2222}
2223
Pablo Antonb44b2e02015-02-03 14:13:18 -03002224static int adv76xx_get_edid(struct v4l2_subdev *sd, struct v4l2_edid *edid)
Hans Verkuil54450f52012-07-18 05:45:16 -03002225{
Pablo Antonb44b2e02015-02-03 14:13:18 -03002226 struct adv76xx_state *state = to_state(sd);
Mats Randgaard4a31a932013-12-10 09:45:00 -03002227 u8 *data = NULL;
Hans Verkuil54450f52012-07-18 05:45:16 -03002228
Hans Verkuildd9ac112014-11-07 09:34:57 -03002229 memset(edid->reserved, 0, sizeof(edid->reserved));
Mats Randgaard4a31a932013-12-10 09:45:00 -03002230
2231 switch (edid->pad) {
Pablo Antonb44b2e02015-02-03 14:13:18 -03002232 case ADV76XX_PAD_HDMI_PORT_A:
Laurent Pinchartc784b1e2014-01-29 10:08:58 -03002233 case ADV7604_PAD_HDMI_PORT_B:
2234 case ADV7604_PAD_HDMI_PORT_C:
2235 case ADV7604_PAD_HDMI_PORT_D:
Mats Randgaard4a31a932013-12-10 09:45:00 -03002236 if (state->edid.present & (1 << edid->pad))
2237 data = state->edid.edid;
2238 break;
2239 default:
2240 return -EINVAL;
Mats Randgaard4a31a932013-12-10 09:45:00 -03002241 }
Hans Verkuildd9ac112014-11-07 09:34:57 -03002242
2243 if (edid->start_block == 0 && edid->blocks == 0) {
2244 edid->blocks = data ? state->edid.blocks : 0;
2245 return 0;
2246 }
2247
Markus Elfringaf28c992017-08-28 06:50:28 -04002248 if (!data)
Mats Randgaard4a31a932013-12-10 09:45:00 -03002249 return -ENODATA;
2250
Hans Verkuildd9ac112014-11-07 09:34:57 -03002251 if (edid->start_block >= state->edid.blocks)
2252 return -EINVAL;
2253
2254 if (edid->start_block + edid->blocks > state->edid.blocks)
2255 edid->blocks = state->edid.blocks - edid->start_block;
2256
2257 memcpy(edid->edid, data + edid->start_block * 128, edid->blocks * 128);
2258
Hans Verkuil54450f52012-07-18 05:45:16 -03002259 return 0;
2260}
2261
Pablo Antonb44b2e02015-02-03 14:13:18 -03002262static int adv76xx_set_edid(struct v4l2_subdev *sd, struct v4l2_edid *edid)
Hans Verkuil54450f52012-07-18 05:45:16 -03002263{
Pablo Antonb44b2e02015-02-03 14:13:18 -03002264 struct adv76xx_state *state = to_state(sd);
2265 const struct adv76xx_chip_info *info = state->info;
Hans Verkuil41a52372015-09-07 08:12:57 -03002266 unsigned int spa_loc;
2267 u16 pa;
Hans Verkuil54450f52012-07-18 05:45:16 -03002268 int err;
Mats Randgaarddd08beb2013-12-10 09:57:09 -03002269 int i;
Hans Verkuil54450f52012-07-18 05:45:16 -03002270
Hans Verkuildd9ac112014-11-07 09:34:57 -03002271 memset(edid->reserved, 0, sizeof(edid->reserved));
2272
Laurent Pinchartc784b1e2014-01-29 10:08:58 -03002273 if (edid->pad > ADV7604_PAD_HDMI_PORT_D)
Hans Verkuil54450f52012-07-18 05:45:16 -03002274 return -EINVAL;
2275 if (edid->start_block != 0)
2276 return -EINVAL;
2277 if (edid->blocks == 0) {
Mats Randgaard3e86aa82013-12-10 09:55:18 -03002278 /* Disable hotplug and I2C access to EDID RAM from DDC port */
Mats Randgaard4a31a932013-12-10 09:45:00 -03002279 state->edid.present &= ~(1 << edid->pad);
Pablo Antonb44b2e02015-02-03 14:13:18 -03002280 adv76xx_set_hpd(state, state->edid.present);
Laurent Pinchart22d97e52014-01-30 17:17:42 -03002281 rep_write_clr_set(sd, info->edid_enable_reg, 0x0f, state->edid.present);
Mats Randgaard3e86aa82013-12-10 09:55:18 -03002282
Hans Verkuil54450f52012-07-18 05:45:16 -03002283 /* Fall back to a 16:9 aspect ratio */
2284 state->aspect_ratio.numerator = 16;
2285 state->aspect_ratio.denominator = 9;
Mats Randgaard3e86aa82013-12-10 09:55:18 -03002286
2287 if (!state->edid.present)
2288 state->edid.blocks = 0;
2289
2290 v4l2_dbg(2, debug, sd, "%s: clear EDID pad %d, edid.present = 0x%x\n",
2291 __func__, edid->pad, state->edid.present);
Hans Verkuil54450f52012-07-18 05:45:16 -03002292 return 0;
2293 }
Mats Randgaard4a31a932013-12-10 09:45:00 -03002294 if (edid->blocks > 2) {
2295 edid->blocks = 2;
Hans Verkuil54450f52012-07-18 05:45:16 -03002296 return -E2BIG;
Mats Randgaard4a31a932013-12-10 09:45:00 -03002297 }
Hans Verkuil41a52372015-09-07 08:12:57 -03002298 pa = cec_get_edid_phys_addr(edid->edid, edid->blocks * 128, &spa_loc);
2299 err = cec_phys_addr_validate(pa, &pa, NULL);
2300 if (err)
2301 return err;
Mats Randgaard4a31a932013-12-10 09:45:00 -03002302
Mats Randgaarddd08beb2013-12-10 09:57:09 -03002303 v4l2_dbg(2, debug, sd, "%s: write EDID pad %d, edid.present = 0x%x\n",
2304 __func__, edid->pad, state->edid.present);
2305
Mats Randgaard3e86aa82013-12-10 09:55:18 -03002306 /* Disable hotplug and I2C access to EDID RAM from DDC port */
Mats Randgaard4a31a932013-12-10 09:45:00 -03002307 cancel_delayed_work_sync(&state->delayed_work_enable_hotplug);
Pablo Antonb44b2e02015-02-03 14:13:18 -03002308 adv76xx_set_hpd(state, 0);
Laurent Pinchart22d97e52014-01-30 17:17:42 -03002309 rep_write_clr_set(sd, info->edid_enable_reg, 0x0f, 0x00);
Mats Randgaard3e86aa82013-12-10 09:55:18 -03002310
Hans Verkuil41a52372015-09-07 08:12:57 -03002311 /*
2312 * Return an error if no location of the source physical address
2313 * was found.
2314 */
2315 if (spa_loc == 0)
2316 return -EINVAL;
Mats Randgaarddd08beb2013-12-10 09:57:09 -03002317
Mats Randgaard3e86aa82013-12-10 09:55:18 -03002318 switch (edid->pad) {
Pablo Antonb44b2e02015-02-03 14:13:18 -03002319 case ADV76XX_PAD_HDMI_PORT_A:
Mats Randgaarddd08beb2013-12-10 09:57:09 -03002320 state->spa_port_a[0] = edid->edid[spa_loc];
2321 state->spa_port_a[1] = edid->edid[spa_loc + 1];
Mats Randgaard3e86aa82013-12-10 09:55:18 -03002322 break;
Laurent Pinchartc784b1e2014-01-29 10:08:58 -03002323 case ADV7604_PAD_HDMI_PORT_B:
Mats Randgaarddd08beb2013-12-10 09:57:09 -03002324 rep_write(sd, 0x70, edid->edid[spa_loc]);
2325 rep_write(sd, 0x71, edid->edid[spa_loc + 1]);
Mats Randgaard3e86aa82013-12-10 09:55:18 -03002326 break;
Laurent Pinchartc784b1e2014-01-29 10:08:58 -03002327 case ADV7604_PAD_HDMI_PORT_C:
Mats Randgaarddd08beb2013-12-10 09:57:09 -03002328 rep_write(sd, 0x72, edid->edid[spa_loc]);
2329 rep_write(sd, 0x73, edid->edid[spa_loc + 1]);
Mats Randgaard3e86aa82013-12-10 09:55:18 -03002330 break;
Laurent Pinchartc784b1e2014-01-29 10:08:58 -03002331 case ADV7604_PAD_HDMI_PORT_D:
Mats Randgaarddd08beb2013-12-10 09:57:09 -03002332 rep_write(sd, 0x74, edid->edid[spa_loc]);
2333 rep_write(sd, 0x75, edid->edid[spa_loc + 1]);
Mats Randgaard3e86aa82013-12-10 09:55:18 -03002334 break;
Mats Randgaarddd08beb2013-12-10 09:57:09 -03002335 default:
2336 return -EINVAL;
Mats Randgaard3e86aa82013-12-10 09:55:18 -03002337 }
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002338
2339 if (info->type == ADV7604) {
2340 rep_write(sd, 0x76, spa_loc & 0xff);
Laurent Pinchart22d97e52014-01-30 17:17:42 -03002341 rep_write_clr_set(sd, 0x77, 0x40, (spa_loc & 0x100) >> 2);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002342 } else {
Ulrich Hechtb5a442a2016-02-17 12:57:56 -02002343 /* ADV7612 Software Manual Rev. A, p. 15 */
2344 rep_write(sd, 0x70, spa_loc & 0xff);
Laurent Pinchart22d97e52014-01-30 17:17:42 -03002345 rep_write_clr_set(sd, 0x71, 0x01, (spa_loc & 0x100) >> 8);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002346 }
Mats Randgaard3e86aa82013-12-10 09:55:18 -03002347
Mats Randgaarddd08beb2013-12-10 09:57:09 -03002348 edid->edid[spa_loc] = state->spa_port_a[0];
2349 edid->edid[spa_loc + 1] = state->spa_port_a[1];
Mats Randgaard4a31a932013-12-10 09:45:00 -03002350
2351 memcpy(state->edid.edid, edid->edid, 128 * edid->blocks);
2352 state->edid.blocks = edid->blocks;
Hans Verkuil54450f52012-07-18 05:45:16 -03002353 state->aspect_ratio = v4l2_calc_aspect_ratio(edid->edid[0x15],
2354 edid->edid[0x16]);
Mats Randgaard3e86aa82013-12-10 09:55:18 -03002355 state->edid.present |= 1 << edid->pad;
Mats Randgaard4a31a932013-12-10 09:45:00 -03002356
2357 err = edid_write_block(sd, 128 * edid->blocks, state->edid.edid);
2358 if (err < 0) {
Mats Randgaard3e86aa82013-12-10 09:55:18 -03002359 v4l2_err(sd, "error %d writing edid pad %d\n", err, edid->pad);
Mats Randgaard4a31a932013-12-10 09:45:00 -03002360 return err;
2361 }
2362
Pablo Antonb44b2e02015-02-03 14:13:18 -03002363 /* adv76xx calculates the checksums and enables I2C access to internal
Mats Randgaarddd08beb2013-12-10 09:57:09 -03002364 EDID RAM from DDC port. */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03002365 rep_write_clr_set(sd, info->edid_enable_reg, 0x0f, state->edid.present);
Mats Randgaarddd08beb2013-12-10 09:57:09 -03002366
2367 for (i = 0; i < 1000; i++) {
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002368 if (rep_read(sd, info->edid_status_reg) & state->edid.present)
Mats Randgaarddd08beb2013-12-10 09:57:09 -03002369 break;
2370 mdelay(1);
2371 }
2372 if (i == 1000) {
2373 v4l2_err(sd, "error enabling edid (0x%x)\n", state->edid.present);
2374 return -EIO;
2375 }
Hans Verkuil41a52372015-09-07 08:12:57 -03002376 cec_s_phys_addr(state->cec_adap, pa, false);
Mats Randgaarddd08beb2013-12-10 09:57:09 -03002377
Mats Randgaard4a31a932013-12-10 09:45:00 -03002378 /* enable hotplug after 100 ms */
Bhaktipriya Shridhar0423ff92016-07-02 07:43:55 -03002379 schedule_delayed_work(&state->delayed_work_enable_hotplug, HZ / 10);
Mats Randgaard4a31a932013-12-10 09:45:00 -03002380 return 0;
Hans Verkuil54450f52012-07-18 05:45:16 -03002381}
2382
2383/*********** avi info frame CEA-861-E **************/
2384
Hans Verkuil516613c2015-06-07 07:32:33 -03002385static const struct adv76xx_cfg_read_infoframe adv76xx_cri[] = {
2386 { "AVI", 0x01, 0xe0, 0x00 },
2387 { "Audio", 0x02, 0xe3, 0x1c },
2388 { "SDP", 0x04, 0xe6, 0x2a },
2389 { "Vendor", 0x10, 0xec, 0x54 }
2390};
2391
2392static int adv76xx_read_infoframe(struct v4l2_subdev *sd, int index,
2393 union hdmi_infoframe *frame)
2394{
2395 uint8_t buffer[32];
2396 u8 len;
2397 int i;
2398
2399 if (!(io_read(sd, 0x60) & adv76xx_cri[index].present_mask)) {
2400 v4l2_info(sd, "%s infoframe not received\n",
2401 adv76xx_cri[index].desc);
2402 return -ENOENT;
2403 }
2404
2405 for (i = 0; i < 3; i++)
2406 buffer[i] = infoframe_read(sd,
2407 adv76xx_cri[index].head_addr + i);
2408
2409 len = buffer[2] + 1;
2410
2411 if (len + 3 > sizeof(buffer)) {
2412 v4l2_err(sd, "%s: invalid %s infoframe length %d\n", __func__,
2413 adv76xx_cri[index].desc, len);
2414 return -ENOENT;
2415 }
2416
2417 for (i = 0; i < len; i++)
2418 buffer[i + 3] = infoframe_read(sd,
2419 adv76xx_cri[index].payload_addr + i);
2420
2421 if (hdmi_infoframe_unpack(frame, buffer) < 0) {
2422 v4l2_err(sd, "%s: unpack of %s infoframe failed\n", __func__,
2423 adv76xx_cri[index].desc);
2424 return -ENOENT;
2425 }
2426 return 0;
2427}
2428
2429static void adv76xx_log_infoframes(struct v4l2_subdev *sd)
Hans Verkuil54450f52012-07-18 05:45:16 -03002430{
2431 int i;
Hans Verkuil54450f52012-07-18 05:45:16 -03002432
Martin Buggebb88f322013-08-14 08:52:46 -03002433 if (!is_hdmi(sd)) {
Hans Verkuil516613c2015-06-07 07:32:33 -03002434 v4l2_info(sd, "receive DVI-D signal, no infoframes\n");
Hans Verkuil54450f52012-07-18 05:45:16 -03002435 return;
2436 }
2437
Hans Verkuil516613c2015-06-07 07:32:33 -03002438 for (i = 0; i < ARRAY_SIZE(adv76xx_cri); i++) {
2439 union hdmi_infoframe frame;
2440 struct i2c_client *client = v4l2_get_subdevdata(sd);
2441
2442 if (adv76xx_read_infoframe(sd, i, &frame))
2443 return;
2444 hdmi_infoframe_log(KERN_INFO, &client->dev, &frame);
Hans Verkuil54450f52012-07-18 05:45:16 -03002445 }
Hans Verkuil54450f52012-07-18 05:45:16 -03002446}
2447
Pablo Antonb44b2e02015-02-03 14:13:18 -03002448static int adv76xx_log_status(struct v4l2_subdev *sd)
Hans Verkuil54450f52012-07-18 05:45:16 -03002449{
Pablo Antonb44b2e02015-02-03 14:13:18 -03002450 struct adv76xx_state *state = to_state(sd);
2451 const struct adv76xx_chip_info *info = state->info;
Hans Verkuil54450f52012-07-18 05:45:16 -03002452 struct v4l2_dv_timings timings;
2453 struct stdi_readback stdi;
2454 u8 reg_io_0x02 = io_read(sd, 0x02);
Laurent Pinchart4a2ccdd2014-01-08 20:26:55 -03002455 u8 edid_enabled;
2456 u8 cable_det;
Hans Verkuil54450f52012-07-18 05:45:16 -03002457
Lars-Peter Clausenf216ccb2013-11-25 16:15:29 -03002458 static const char * const csc_coeff_sel_rb[16] = {
Hans Verkuil54450f52012-07-18 05:45:16 -03002459 "bypassed", "YPbPr601 -> RGB", "reserved", "YPbPr709 -> RGB",
2460 "reserved", "RGB -> YPbPr601", "reserved", "RGB -> YPbPr709",
2461 "reserved", "YPbPr709 -> YPbPr601", "YPbPr601 -> YPbPr709",
2462 "reserved", "reserved", "reserved", "reserved", "manual"
2463 };
Lars-Peter Clausenf216ccb2013-11-25 16:15:29 -03002464 static const char * const input_color_space_txt[16] = {
Hans Verkuil54450f52012-07-18 05:45:16 -03002465 "RGB limited range (16-235)", "RGB full range (0-255)",
2466 "YCbCr Bt.601 (16-235)", "YCbCr Bt.709 (16-235)",
Mats Randgaard98332392013-12-05 10:05:58 -03002467 "xvYCC Bt.601", "xvYCC Bt.709",
Hans Verkuil54450f52012-07-18 05:45:16 -03002468 "YCbCr Bt.601 (0-255)", "YCbCr Bt.709 (0-255)",
2469 "invalid", "invalid", "invalid", "invalid", "invalid",
2470 "invalid", "invalid", "automatic"
2471 };
Hans Verkuil7a5d99e2015-06-07 07:32:35 -03002472 static const char * const hdmi_color_space_txt[16] = {
2473 "RGB limited range (16-235)", "RGB full range (0-255)",
2474 "YCbCr Bt.601 (16-235)", "YCbCr Bt.709 (16-235)",
2475 "xvYCC Bt.601", "xvYCC Bt.709",
2476 "YCbCr Bt.601 (0-255)", "YCbCr Bt.709 (0-255)",
2477 "sYCC", "Adobe YCC 601", "AdobeRGB", "invalid", "invalid",
2478 "invalid", "invalid", "invalid"
2479 };
Lars-Peter Clausenf216ccb2013-11-25 16:15:29 -03002480 static const char * const rgb_quantization_range_txt[] = {
Hans Verkuil54450f52012-07-18 05:45:16 -03002481 "Automatic",
2482 "RGB limited range (16-235)",
2483 "RGB full range (0-255)",
2484 };
Lars-Peter Clausenf216ccb2013-11-25 16:15:29 -03002485 static const char * const deep_color_mode_txt[4] = {
Martin Buggebb88f322013-08-14 08:52:46 -03002486 "8-bits per channel",
2487 "10-bits per channel",
2488 "12-bits per channel",
2489 "16-bits per channel (not supported)"
2490 };
Hans Verkuil54450f52012-07-18 05:45:16 -03002491
2492 v4l2_info(sd, "-----Chip status-----\n");
2493 v4l2_info(sd, "Chip power: %s\n", no_power(sd) ? "off" : "on");
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002494 edid_enabled = rep_read(sd, info->edid_status_reg);
Mats Randgaard4a31a932013-12-10 09:45:00 -03002495 v4l2_info(sd, "EDID enabled port A: %s, B: %s, C: %s, D: %s\n",
Laurent Pinchart4a2ccdd2014-01-08 20:26:55 -03002496 ((edid_enabled & 0x01) ? "Yes" : "No"),
2497 ((edid_enabled & 0x02) ? "Yes" : "No"),
2498 ((edid_enabled & 0x04) ? "Yes" : "No"),
2499 ((edid_enabled & 0x08) ? "Yes" : "No"));
Hans Verkuil41a52372015-09-07 08:12:57 -03002500 v4l2_info(sd, "CEC: %s\n", state->cec_enabled_adap ?
Hans Verkuil54450f52012-07-18 05:45:16 -03002501 "enabled" : "disabled");
Hans Verkuil41a52372015-09-07 08:12:57 -03002502 if (state->cec_enabled_adap) {
2503 int i;
2504
2505 for (i = 0; i < ADV76XX_MAX_ADDRS; i++) {
2506 bool is_valid = state->cec_valid_addrs & (1 << i);
2507
2508 if (is_valid)
2509 v4l2_info(sd, "CEC Logical Address: 0x%x\n",
2510 state->cec_addr[i]);
2511 }
2512 }
Hans Verkuil54450f52012-07-18 05:45:16 -03002513
2514 v4l2_info(sd, "-----Signal status-----\n");
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002515 cable_det = info->read_cable_det(sd);
Mats Randgaard4a31a932013-12-10 09:45:00 -03002516 v4l2_info(sd, "Cable detected (+5V power) port A: %s, B: %s, C: %s, D: %s\n",
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002517 ((cable_det & 0x01) ? "Yes" : "No"),
2518 ((cable_det & 0x02) ? "Yes" : "No"),
Laurent Pinchart4a2ccdd2014-01-08 20:26:55 -03002519 ((cable_det & 0x04) ? "Yes" : "No"),
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002520 ((cable_det & 0x08) ? "Yes" : "No"));
Hans Verkuil54450f52012-07-18 05:45:16 -03002521 v4l2_info(sd, "TMDS signal detected: %s\n",
2522 no_signal_tmds(sd) ? "false" : "true");
2523 v4l2_info(sd, "TMDS signal locked: %s\n",
2524 no_lock_tmds(sd) ? "false" : "true");
2525 v4l2_info(sd, "SSPD locked: %s\n", no_lock_sspd(sd) ? "false" : "true");
2526 v4l2_info(sd, "STDI locked: %s\n", no_lock_stdi(sd) ? "false" : "true");
2527 v4l2_info(sd, "CP locked: %s\n", no_lock_cp(sd) ? "false" : "true");
2528 v4l2_info(sd, "CP free run: %s\n",
jean-michel.hautbois@vodalys.com58514622015-02-06 11:37:58 -03002529 (in_free_run(sd)) ? "on" : "off");
Hans Verkuilccbd5bc2012-10-16 10:02:05 -03002530 v4l2_info(sd, "Prim-mode = 0x%x, video std = 0x%x, v_freq = 0x%x\n",
2531 io_read(sd, 0x01) & 0x0f, io_read(sd, 0x00) & 0x3f,
2532 (io_read(sd, 0x01) & 0x70) >> 4);
Hans Verkuil54450f52012-07-18 05:45:16 -03002533
2534 v4l2_info(sd, "-----Video Timings-----\n");
2535 if (read_stdi(sd, &stdi))
2536 v4l2_info(sd, "STDI: not locked\n");
2537 else
2538 v4l2_info(sd, "STDI: lcf (frame height - 1) = %d, bl = %d, lcvs (vsync) = %d, %s, %chsync, %cvsync\n",
2539 stdi.lcf, stdi.bl, stdi.lcvs,
2540 stdi.interlaced ? "interlaced" : "progressive",
2541 stdi.hs_pol, stdi.vs_pol);
Pablo Antonb44b2e02015-02-03 14:13:18 -03002542 if (adv76xx_query_dv_timings(sd, &timings))
Hans Verkuil54450f52012-07-18 05:45:16 -03002543 v4l2_info(sd, "No video detected\n");
2544 else
Hans Verkuil11d034c2013-08-15 08:05:59 -03002545 v4l2_print_dv_timings(sd->name, "Detected format: ",
2546 &timings, true);
2547 v4l2_print_dv_timings(sd->name, "Configured format: ",
2548 &state->timings, true);
Hans Verkuil54450f52012-07-18 05:45:16 -03002549
Mats Randgaard76eb2d32013-08-14 08:56:57 -03002550 if (no_signal(sd))
2551 return 0;
2552
Hans Verkuil54450f52012-07-18 05:45:16 -03002553 v4l2_info(sd, "-----Color space-----\n");
2554 v4l2_info(sd, "RGB quantization range ctrl: %s\n",
2555 rgb_quantization_range_txt[state->rgb_quantization_range]);
2556 v4l2_info(sd, "Input color space: %s\n",
2557 input_color_space_txt[reg_io_0x02 >> 4]);
Hans Verkuilfd742462016-06-28 11:43:01 -03002558 v4l2_info(sd, "Output color space: %s %s, alt-gamma %s\n",
Hans Verkuil54450f52012-07-18 05:45:16 -03002559 (reg_io_0x02 & 0x02) ? "RGB" : "YCbCr",
Hans Verkuil5dd7d882015-06-07 07:32:34 -03002560 (((reg_io_0x02 >> 2) & 0x01) ^ (reg_io_0x02 & 0x01)) ?
Hans Verkuilfd742462016-06-28 11:43:01 -03002561 "(16-235)" : "(0-255)",
Hans Verkuil7a5d99e2015-06-07 07:32:35 -03002562 (reg_io_0x02 & 0x08) ? "enabled" : "disabled");
Hans Verkuil54450f52012-07-18 05:45:16 -03002563 v4l2_info(sd, "Color space conversion: %s\n",
jean-michel.hautbois@vodalys.com80f49442015-02-04 11:16:00 -03002564 csc_coeff_sel_rb[cp_read(sd, info->cp_csc) >> 4]);
Hans Verkuil54450f52012-07-18 05:45:16 -03002565
Mats Randgaard4a31a932013-12-10 09:45:00 -03002566 if (!is_digital_input(sd))
Mats Randgaard76eb2d32013-08-14 08:56:57 -03002567 return 0;
2568
2569 v4l2_info(sd, "-----%s status-----\n", is_hdmi(sd) ? "HDMI" : "DVI-D");
Mats Randgaard4a31a932013-12-10 09:45:00 -03002570 v4l2_info(sd, "Digital video port selected: %c\n",
2571 (hdmi_read(sd, 0x00) & 0x03) + 'A');
2572 v4l2_info(sd, "HDCP encrypted content: %s\n",
2573 (hdmi_read(sd, 0x05) & 0x40) ? "true" : "false");
Mats Randgaard76eb2d32013-08-14 08:56:57 -03002574 v4l2_info(sd, "HDCP keys read: %s%s\n",
2575 (hdmi_read(sd, 0x04) & 0x20) ? "yes" : "no",
2576 (hdmi_read(sd, 0x04) & 0x10) ? "ERROR" : "");
Hans Verkuil77639ff2014-09-12 06:02:02 -03002577 if (is_hdmi(sd)) {
Mats Randgaard76eb2d32013-08-14 08:56:57 -03002578 bool audio_pll_locked = hdmi_read(sd, 0x04) & 0x01;
2579 bool audio_sample_packet_detect = hdmi_read(sd, 0x18) & 0x01;
2580 bool audio_mute = io_read(sd, 0x65) & 0x40;
2581
2582 v4l2_info(sd, "Audio: pll %s, samples %s, %s\n",
2583 audio_pll_locked ? "locked" : "not locked",
2584 audio_sample_packet_detect ? "detected" : "not detected",
2585 audio_mute ? "muted" : "enabled");
2586 if (audio_pll_locked && audio_sample_packet_detect) {
2587 v4l2_info(sd, "Audio format: %s\n",
2588 (hdmi_read(sd, 0x07) & 0x20) ? "multi-channel" : "stereo");
2589 }
2590 v4l2_info(sd, "Audio CTS: %u\n", (hdmi_read(sd, 0x5b) << 12) +
2591 (hdmi_read(sd, 0x5c) << 8) +
2592 (hdmi_read(sd, 0x5d) & 0xf0));
2593 v4l2_info(sd, "Audio N: %u\n", ((hdmi_read(sd, 0x5d) & 0x0f) << 16) +
2594 (hdmi_read(sd, 0x5e) << 8) +
2595 hdmi_read(sd, 0x5f));
2596 v4l2_info(sd, "AV Mute: %s\n", (hdmi_read(sd, 0x04) & 0x40) ? "on" : "off");
2597
2598 v4l2_info(sd, "Deep color mode: %s\n", deep_color_mode_txt[(hdmi_read(sd, 0x0b) & 0x60) >> 5]);
Hans Verkuil7a5d99e2015-06-07 07:32:35 -03002599 v4l2_info(sd, "HDMI colorspace: %s\n", hdmi_color_space_txt[hdmi_read(sd, 0x53) & 0xf]);
Mats Randgaard76eb2d32013-08-14 08:56:57 -03002600
Hans Verkuil516613c2015-06-07 07:32:33 -03002601 adv76xx_log_infoframes(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -03002602 }
2603
2604 return 0;
2605}
2606
Lars-Peter Clausen6f5bcfc2015-06-24 13:50:30 -03002607static int adv76xx_subscribe_event(struct v4l2_subdev *sd,
2608 struct v4l2_fh *fh,
2609 struct v4l2_event_subscription *sub)
2610{
2611 switch (sub->type) {
2612 case V4L2_EVENT_SOURCE_CHANGE:
2613 return v4l2_src_change_event_subdev_subscribe(sd, fh, sub);
2614 case V4L2_EVENT_CTRL:
2615 return v4l2_ctrl_subdev_subscribe_event(sd, fh, sub);
2616 default:
2617 return -EINVAL;
2618 }
2619}
2620
Hans Verkuil41a52372015-09-07 08:12:57 -03002621static int adv76xx_registered(struct v4l2_subdev *sd)
2622{
2623 struct adv76xx_state *state = to_state(sd);
Hans Verkuilf51e8082016-11-25 06:23:34 -02002624 struct i2c_client *client = v4l2_get_subdevdata(sd);
Hans Verkuil41a52372015-09-07 08:12:57 -03002625 int err;
2626
Hans Verkuilf51e8082016-11-25 06:23:34 -02002627 err = cec_register_adapter(state->cec_adap, &client->dev);
Hans Verkuil41a52372015-09-07 08:12:57 -03002628 if (err)
2629 cec_delete_adapter(state->cec_adap);
2630 return err;
2631}
2632
2633static void adv76xx_unregistered(struct v4l2_subdev *sd)
2634{
2635 struct adv76xx_state *state = to_state(sd);
2636
2637 cec_unregister_adapter(state->cec_adap);
2638}
2639
Hans Verkuil54450f52012-07-18 05:45:16 -03002640/* ----------------------------------------------------------------------- */
2641
Pablo Antonb44b2e02015-02-03 14:13:18 -03002642static const struct v4l2_ctrl_ops adv76xx_ctrl_ops = {
2643 .s_ctrl = adv76xx_s_ctrl,
Hans Verkuil297a4142016-01-27 11:31:41 -02002644 .g_volatile_ctrl = adv76xx_g_volatile_ctrl,
Hans Verkuil54450f52012-07-18 05:45:16 -03002645};
2646
Pablo Antonb44b2e02015-02-03 14:13:18 -03002647static const struct v4l2_subdev_core_ops adv76xx_core_ops = {
2648 .log_status = adv76xx_log_status,
2649 .interrupt_service_routine = adv76xx_isr,
Lars-Peter Clausen6f5bcfc2015-06-24 13:50:30 -03002650 .subscribe_event = adv76xx_subscribe_event,
Lars-Peter Clausen09756262015-06-24 13:50:27 -03002651 .unsubscribe_event = v4l2_event_subdev_unsubscribe,
Hans Verkuil54450f52012-07-18 05:45:16 -03002652#ifdef CONFIG_VIDEO_ADV_DEBUG
Pablo Antonb44b2e02015-02-03 14:13:18 -03002653 .g_register = adv76xx_g_register,
2654 .s_register = adv76xx_s_register,
Hans Verkuil54450f52012-07-18 05:45:16 -03002655#endif
2656};
2657
Pablo Antonb44b2e02015-02-03 14:13:18 -03002658static const struct v4l2_subdev_video_ops adv76xx_video_ops = {
2659 .s_routing = adv76xx_s_routing,
2660 .g_input_status = adv76xx_g_input_status,
2661 .s_dv_timings = adv76xx_s_dv_timings,
2662 .g_dv_timings = adv76xx_g_dv_timings,
2663 .query_dv_timings = adv76xx_query_dv_timings,
Hans Verkuil54450f52012-07-18 05:45:16 -03002664};
2665
Pablo Antonb44b2e02015-02-03 14:13:18 -03002666static const struct v4l2_subdev_pad_ops adv76xx_pad_ops = {
2667 .enum_mbus_code = adv76xx_enum_mbus_code,
Ulrich Hechtb7d4d2f2015-12-22 12:22:01 -02002668 .get_selection = adv76xx_get_selection,
Pablo Antonb44b2e02015-02-03 14:13:18 -03002669 .get_fmt = adv76xx_get_format,
2670 .set_fmt = adv76xx_set_format,
2671 .get_edid = adv76xx_get_edid,
2672 .set_edid = adv76xx_set_edid,
2673 .dv_timings_cap = adv76xx_dv_timings_cap,
2674 .enum_dv_timings = adv76xx_enum_dv_timings,
Hans Verkuil54450f52012-07-18 05:45:16 -03002675};
2676
Pablo Antonb44b2e02015-02-03 14:13:18 -03002677static const struct v4l2_subdev_ops adv76xx_ops = {
2678 .core = &adv76xx_core_ops,
2679 .video = &adv76xx_video_ops,
2680 .pad = &adv76xx_pad_ops,
Hans Verkuil54450f52012-07-18 05:45:16 -03002681};
2682
Hans Verkuil41a52372015-09-07 08:12:57 -03002683static const struct v4l2_subdev_internal_ops adv76xx_int_ops = {
2684 .registered = adv76xx_registered,
2685 .unregistered = adv76xx_unregistered,
2686};
2687
Hans Verkuil54450f52012-07-18 05:45:16 -03002688/* -------------------------- custom ctrls ---------------------------------- */
2689
2690static const struct v4l2_ctrl_config adv7604_ctrl_analog_sampling_phase = {
Pablo Antonb44b2e02015-02-03 14:13:18 -03002691 .ops = &adv76xx_ctrl_ops,
Hans Verkuil54450f52012-07-18 05:45:16 -03002692 .id = V4L2_CID_ADV_RX_ANALOG_SAMPLING_PHASE,
2693 .name = "Analog Sampling Phase",
2694 .type = V4L2_CTRL_TYPE_INTEGER,
2695 .min = 0,
2696 .max = 0x1f,
2697 .step = 1,
2698 .def = 0,
2699};
2700
Pablo Antonb44b2e02015-02-03 14:13:18 -03002701static const struct v4l2_ctrl_config adv76xx_ctrl_free_run_color_manual = {
2702 .ops = &adv76xx_ctrl_ops,
Hans Verkuil54450f52012-07-18 05:45:16 -03002703 .id = V4L2_CID_ADV_RX_FREE_RUN_COLOR_MANUAL,
2704 .name = "Free Running Color, Manual",
2705 .type = V4L2_CTRL_TYPE_BOOLEAN,
2706 .min = false,
2707 .max = true,
2708 .step = 1,
2709 .def = false,
2710};
2711
Pablo Antonb44b2e02015-02-03 14:13:18 -03002712static const struct v4l2_ctrl_config adv76xx_ctrl_free_run_color = {
2713 .ops = &adv76xx_ctrl_ops,
Hans Verkuil54450f52012-07-18 05:45:16 -03002714 .id = V4L2_CID_ADV_RX_FREE_RUN_COLOR,
2715 .name = "Free Running Color",
2716 .type = V4L2_CTRL_TYPE_INTEGER,
2717 .min = 0x0,
2718 .max = 0xffffff,
2719 .step = 0x1,
2720 .def = 0x0,
2721};
2722
2723/* ----------------------------------------------------------------------- */
2724
Jean-Michel Hautboisbe2068b2018-02-13 12:48:56 -05002725struct adv76xx_register_map {
2726 const char *name;
2727 u8 default_addr;
2728};
2729
2730static const struct adv76xx_register_map adv76xx_default_addresses[] = {
2731 [ADV76XX_PAGE_IO] = { "main", 0x4c },
2732 [ADV7604_PAGE_AVLINK] = { "avlink", 0x42 },
2733 [ADV76XX_PAGE_CEC] = { "cec", 0x40 },
2734 [ADV76XX_PAGE_INFOFRAME] = { "infoframe", 0x3e },
2735 [ADV7604_PAGE_ESDP] = { "esdp", 0x38 },
2736 [ADV7604_PAGE_DPP] = { "dpp", 0x3c },
2737 [ADV76XX_PAGE_AFE] = { "afe", 0x26 },
2738 [ADV76XX_PAGE_REP] = { "rep", 0x32 },
2739 [ADV76XX_PAGE_EDID] = { "edid", 0x36 },
2740 [ADV76XX_PAGE_HDMI] = { "hdmi", 0x34 },
2741 [ADV76XX_PAGE_TEST] = { "test", 0x30 },
2742 [ADV76XX_PAGE_CP] = { "cp", 0x22 },
2743 [ADV7604_PAGE_VDP] = { "vdp", 0x24 },
2744};
2745
Pablo Antonb44b2e02015-02-03 14:13:18 -03002746static int adv76xx_core_init(struct v4l2_subdev *sd)
Hans Verkuil54450f52012-07-18 05:45:16 -03002747{
Pablo Antonb44b2e02015-02-03 14:13:18 -03002748 struct adv76xx_state *state = to_state(sd);
2749 const struct adv76xx_chip_info *info = state->info;
2750 struct adv76xx_platform_data *pdata = &state->pdata;
Hans Verkuil54450f52012-07-18 05:45:16 -03002751
2752 hdmi_write(sd, 0x48,
2753 (pdata->disable_pwrdnb ? 0x80 : 0) |
2754 (pdata->disable_cable_det_rst ? 0x40 : 0));
2755
2756 disable_input(sd);
2757
Laurent Pinchart5ef54b52014-01-31 10:57:27 -03002758 if (pdata->default_input >= 0 &&
2759 pdata->default_input < state->source_pad) {
2760 state->selected_input = pdata->default_input;
2761 select_input(sd);
2762 enable_input(sd);
2763 }
2764
Hans Verkuil54450f52012-07-18 05:45:16 -03002765 /* power */
2766 io_write(sd, 0x0c, 0x42); /* Power up part and power down VDP */
2767 io_write(sd, 0x0b, 0x44); /* Power down ESDP block */
2768 cp_write(sd, 0xcf, 0x01); /* Power down macrovision */
2769
2770 /* video format */
Hans Verkuilfd742462016-06-28 11:43:01 -03002771 io_write_clr_set(sd, 0x02, 0x0f, pdata->alt_gamma << 3);
Laurent Pinchart22d97e52014-01-30 17:17:42 -03002772 io_write_clr_set(sd, 0x05, 0x0e, pdata->blank_data << 3 |
Laurent Pinchart539b33b2014-01-26 18:42:37 -03002773 pdata->insert_av_codes << 2 |
2774 pdata->replicate_av_codes << 1);
Pablo Antonb44b2e02015-02-03 14:13:18 -03002775 adv76xx_setup_format(state);
Hans Verkuil54450f52012-07-18 05:45:16 -03002776
Hans Verkuil54450f52012-07-18 05:45:16 -03002777 cp_write(sd, 0x69, 0x30); /* Enable CP CSC */
Martin Bugge98908692013-12-20 05:14:57 -03002778
2779 /* VS, HS polarities */
Laurent Pinchart1b5ab872014-02-04 19:57:56 -03002780 io_write(sd, 0x06, 0xa0 | pdata->inv_vs_pol << 2 |
2781 pdata->inv_hs_pol << 1 | pdata->inv_llc_pol);
Mikhail Khelikf31b62e2013-12-20 05:12:00 -03002782
2783 /* Adjust drive strength */
2784 io_write(sd, 0x14, 0x40 | pdata->dr_str_data << 4 |
2785 pdata->dr_str_clk << 2 |
2786 pdata->dr_str_sync);
2787
Hans Verkuil54450f52012-07-18 05:45:16 -03002788 cp_write(sd, 0xba, (pdata->hdmi_free_run_mode << 1) | 0x01); /* HDMI free run */
2789 cp_write(sd, 0xf3, 0xdc); /* Low threshold to enter/exit free run mode */
2790 cp_write(sd, 0xf9, 0x23); /* STDI ch. 1 - LCVS change threshold -
Hans Verkuil80939642012-10-16 05:46:21 -03002791 ADI recommended setting [REF_01, c. 2.3.3] */
Hans Verkuil54450f52012-07-18 05:45:16 -03002792 cp_write(sd, 0x45, 0x23); /* STDI ch. 2 - LCVS change threshold -
Hans Verkuil80939642012-10-16 05:46:21 -03002793 ADI recommended setting [REF_01, c. 2.3.3] */
Hans Verkuil54450f52012-07-18 05:45:16 -03002794 cp_write(sd, 0xc9, 0x2d); /* use prim_mode and vid_std as free run resolution
2795 for digital formats */
2796
Mats Randgaard5474b982013-12-05 10:33:41 -03002797 /* HDMI audio */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03002798 hdmi_write_clr_set(sd, 0x15, 0x03, 0x03); /* Mute on FIFO over-/underflow [REF_01, c. 1.2.18] */
2799 hdmi_write_clr_set(sd, 0x1a, 0x0e, 0x08); /* Wait 1 s before unmute */
2800 hdmi_write_clr_set(sd, 0x68, 0x06, 0x06); /* FIFO reset on over-/underflow [REF_01, c. 1.2.19] */
Mats Randgaard5474b982013-12-05 10:33:41 -03002801
Hans Verkuil54450f52012-07-18 05:45:16 -03002802 /* TODO from platform data */
2803 afe_write(sd, 0xb5, 0x01); /* Setting MCLK to 256Fs */
2804
Pablo Antonb44b2e02015-02-03 14:13:18 -03002805 if (adv76xx_has_afe(state)) {
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002806 afe_write(sd, 0x02, pdata->ain_sel); /* Select analog input muxing mode */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03002807 io_write_clr_set(sd, 0x30, 1 << 4, pdata->output_bus_lsb_to_msb << 4);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002808 }
Hans Verkuil54450f52012-07-18 05:45:16 -03002809
Hans Verkuil54450f52012-07-18 05:45:16 -03002810 /* interrupts */
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002811 io_write(sd, 0x40, 0xc0 | pdata->int1_config); /* Configure INT1 */
Hans Verkuil54450f52012-07-18 05:45:16 -03002812 io_write(sd, 0x46, 0x98); /* Enable SSPD, STDI and CP unlocked interrupts */
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002813 io_write(sd, 0x6e, info->fmt_change_digital_mask); /* Enable V_LOCKED and DE_REGEN_LCK interrupts */
2814 io_write(sd, 0x73, info->cable_det_mask); /* Enable cable detection (+5v) interrupts */
2815 info->setup_irqs(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -03002816
2817 return v4l2_ctrl_handler_setup(sd->ctrl_handler);
2818}
2819
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002820static void adv7604_setup_irqs(struct v4l2_subdev *sd)
2821{
2822 io_write(sd, 0x41, 0xd7); /* STDI irq for any change, disable INT2 */
2823}
2824
2825static void adv7611_setup_irqs(struct v4l2_subdev *sd)
2826{
2827 io_write(sd, 0x41, 0xd0); /* STDI irq for any change, disable INT2 */
2828}
2829
William Towle8331d302015-06-03 10:59:51 -03002830static void adv7612_setup_irqs(struct v4l2_subdev *sd)
2831{
2832 io_write(sd, 0x41, 0xd0); /* disable INT2 */
2833}
2834
Pablo Antonb44b2e02015-02-03 14:13:18 -03002835static void adv76xx_unregister_clients(struct adv76xx_state *state)
Hans Verkuil54450f52012-07-18 05:45:16 -03002836{
Laurent Pinchart05cacb12014-01-30 16:32:21 -03002837 unsigned int i;
2838
2839 for (i = 1; i < ARRAY_SIZE(state->i2c_clients); ++i) {
2840 if (state->i2c_clients[i])
2841 i2c_unregister_device(state->i2c_clients[i]);
2842 }
Hans Verkuil54450f52012-07-18 05:45:16 -03002843}
2844
Pablo Antonb44b2e02015-02-03 14:13:18 -03002845static struct i2c_client *adv76xx_dummy_client(struct v4l2_subdev *sd,
Jean-Michel Hautboisbe2068b2018-02-13 12:48:56 -05002846 unsigned int page)
Hans Verkuil54450f52012-07-18 05:45:16 -03002847{
2848 struct i2c_client *client = v4l2_get_subdevdata(sd);
Jean-Michel Hautboisbe2068b2018-02-13 12:48:56 -05002849 struct adv76xx_state *state = to_state(sd);
2850 struct adv76xx_platform_data *pdata = &state->pdata;
2851 unsigned int io_reg = 0xf2 + page;
2852 struct i2c_client *new_client;
Hans Verkuil54450f52012-07-18 05:45:16 -03002853
Jean-Michel Hautboisbe2068b2018-02-13 12:48:56 -05002854 if (pdata && pdata->i2c_addresses[page])
2855 new_client = i2c_new_dummy(client->adapter,
2856 pdata->i2c_addresses[page]);
2857 else
2858 new_client = i2c_new_secondary_device(client,
2859 adv76xx_default_addresses[page].name,
2860 adv76xx_default_addresses[page].default_addr);
2861
2862 if (new_client)
2863 io_write(sd, io_reg, new_client->addr << 1);
2864
2865 return new_client;
Hans Verkuil54450f52012-07-18 05:45:16 -03002866}
2867
Pablo Antonb44b2e02015-02-03 14:13:18 -03002868static const struct adv76xx_reg_seq adv7604_recommended_settings_afe[] = {
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002869 /* reset ADI recommended settings for HDMI: */
2870 /* "ADV7604 Register Settings Recommendations (rev. 2.5, June 2010)" p. 4. */
Pablo Antonb44b2e02015-02-03 14:13:18 -03002871 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x0d), 0x04 }, /* HDMI filter optimization */
2872 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x0d), 0x04 }, /* HDMI filter optimization */
2873 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x3d), 0x00 }, /* DDC bus active pull-up control */
2874 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x3e), 0x74 }, /* TMDS PLL optimization */
2875 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x4e), 0x3b }, /* TMDS PLL optimization */
2876 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x57), 0x74 }, /* TMDS PLL optimization */
2877 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x58), 0x63 }, /* TMDS PLL optimization */
2878 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8d), 0x18 }, /* equaliser */
2879 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8e), 0x34 }, /* equaliser */
2880 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x93), 0x88 }, /* equaliser */
2881 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x94), 0x2e }, /* equaliser */
2882 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x96), 0x00 }, /* enable automatic EQ changing */
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002883
2884 /* set ADI recommended settings for digitizer */
2885 /* "ADV7604 Register Settings Recommendations (rev. 2.5, June 2010)" p. 17. */
Pablo Antonb44b2e02015-02-03 14:13:18 -03002886 { ADV76XX_REG(ADV76XX_PAGE_AFE, 0x12), 0x7b }, /* ADC noise shaping filter controls */
2887 { ADV76XX_REG(ADV76XX_PAGE_AFE, 0x0c), 0x1f }, /* CP core gain controls */
2888 { ADV76XX_REG(ADV76XX_PAGE_CP, 0x3e), 0x04 }, /* CP core pre-gain control */
2889 { ADV76XX_REG(ADV76XX_PAGE_CP, 0xc3), 0x39 }, /* CP coast control. Graphics mode */
2890 { ADV76XX_REG(ADV76XX_PAGE_CP, 0x40), 0x5c }, /* CP core pre-gain control. Graphics mode */
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002891
Pablo Antonb44b2e02015-02-03 14:13:18 -03002892 { ADV76XX_REG_SEQ_TERM, 0 },
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002893};
2894
Pablo Antonb44b2e02015-02-03 14:13:18 -03002895static const struct adv76xx_reg_seq adv7604_recommended_settings_hdmi[] = {
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002896 /* set ADI recommended settings for HDMI: */
2897 /* "ADV7604 Register Settings Recommendations (rev. 2.5, June 2010)" p. 4. */
Pablo Antonb44b2e02015-02-03 14:13:18 -03002898 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x0d), 0x84 }, /* HDMI filter optimization */
2899 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x3d), 0x10 }, /* DDC bus active pull-up control */
2900 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x3e), 0x39 }, /* TMDS PLL optimization */
2901 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x4e), 0x3b }, /* TMDS PLL optimization */
2902 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x57), 0xb6 }, /* TMDS PLL optimization */
2903 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x58), 0x03 }, /* TMDS PLL optimization */
2904 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8d), 0x18 }, /* equaliser */
2905 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8e), 0x34 }, /* equaliser */
2906 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x93), 0x8b }, /* equaliser */
2907 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x94), 0x2d }, /* equaliser */
2908 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x96), 0x01 }, /* enable automatic EQ changing */
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002909
2910 /* reset ADI recommended settings for digitizer */
2911 /* "ADV7604 Register Settings Recommendations (rev. 2.5, June 2010)" p. 17. */
Pablo Antonb44b2e02015-02-03 14:13:18 -03002912 { ADV76XX_REG(ADV76XX_PAGE_AFE, 0x12), 0xfb }, /* ADC noise shaping filter controls */
2913 { ADV76XX_REG(ADV76XX_PAGE_AFE, 0x0c), 0x0d }, /* CP core gain controls */
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002914
Pablo Antonb44b2e02015-02-03 14:13:18 -03002915 { ADV76XX_REG_SEQ_TERM, 0 },
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002916};
2917
Pablo Antonb44b2e02015-02-03 14:13:18 -03002918static const struct adv76xx_reg_seq adv7611_recommended_settings_hdmi[] = {
Lars-Peter Clausenc41ad9c2014-06-17 08:52:24 -03002919 /* ADV7611 Register Settings Recommendations Rev 1.5, May 2014 */
Pablo Antonb44b2e02015-02-03 14:13:18 -03002920 { ADV76XX_REG(ADV76XX_PAGE_CP, 0x6c), 0x00 },
2921 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x9b), 0x03 },
2922 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x6f), 0x08 },
2923 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x85), 0x1f },
2924 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x87), 0x70 },
2925 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x57), 0xda },
2926 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x58), 0x01 },
2927 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x03), 0x98 },
2928 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x4c), 0x44 },
2929 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8d), 0x04 },
2930 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8e), 0x1e },
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002931
Pablo Antonb44b2e02015-02-03 14:13:18 -03002932 { ADV76XX_REG_SEQ_TERM, 0 },
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002933};
2934
William Towle8331d302015-06-03 10:59:51 -03002935static const struct adv76xx_reg_seq adv7612_recommended_settings_hdmi[] = {
2936 { ADV76XX_REG(ADV76XX_PAGE_CP, 0x6c), 0x00 },
2937 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x9b), 0x03 },
2938 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x6f), 0x08 },
2939 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x85), 0x1f },
2940 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x87), 0x70 },
2941 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x57), 0xda },
2942 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x58), 0x01 },
2943 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x03), 0x98 },
2944 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x4c), 0x44 },
2945 { ADV76XX_REG_SEQ_TERM, 0 },
2946};
2947
Pablo Antonb44b2e02015-02-03 14:13:18 -03002948static const struct adv76xx_chip_info adv76xx_chip_info[] = {
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002949 [ADV7604] = {
2950 .type = ADV7604,
2951 .has_afe = true,
Laurent Pinchartc784b1e2014-01-29 10:08:58 -03002952 .max_port = ADV7604_PAD_VGA_COMP,
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002953 .num_dv_ports = 4,
2954 .edid_enable_reg = 0x77,
2955 .edid_status_reg = 0x7d,
2956 .lcf_reg = 0xb3,
2957 .tdms_lock_mask = 0xe0,
2958 .cable_det_mask = 0x1e,
2959 .fmt_change_digital_mask = 0xc1,
jean-michel.hautbois@vodalys.com80f49442015-02-04 11:16:00 -03002960 .cp_csc = 0xfc,
Laurent Pinchart539b33b2014-01-26 18:42:37 -03002961 .formats = adv7604_formats,
2962 .nformats = ARRAY_SIZE(adv7604_formats),
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002963 .set_termination = adv7604_set_termination,
2964 .setup_irqs = adv7604_setup_irqs,
2965 .read_hdmi_pixelclock = adv7604_read_hdmi_pixelclock,
2966 .read_cable_det = adv7604_read_cable_det,
2967 .recommended_settings = {
2968 [0] = adv7604_recommended_settings_afe,
2969 [1] = adv7604_recommended_settings_hdmi,
2970 },
2971 .num_recommended_settings = {
2972 [0] = ARRAY_SIZE(adv7604_recommended_settings_afe),
2973 [1] = ARRAY_SIZE(adv7604_recommended_settings_hdmi),
2974 },
Pablo Antonb44b2e02015-02-03 14:13:18 -03002975 .page_mask = BIT(ADV76XX_PAGE_IO) | BIT(ADV7604_PAGE_AVLINK) |
2976 BIT(ADV76XX_PAGE_CEC) | BIT(ADV76XX_PAGE_INFOFRAME) |
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002977 BIT(ADV7604_PAGE_ESDP) | BIT(ADV7604_PAGE_DPP) |
Pablo Antonb44b2e02015-02-03 14:13:18 -03002978 BIT(ADV76XX_PAGE_AFE) | BIT(ADV76XX_PAGE_REP) |
2979 BIT(ADV76XX_PAGE_EDID) | BIT(ADV76XX_PAGE_HDMI) |
2980 BIT(ADV76XX_PAGE_TEST) | BIT(ADV76XX_PAGE_CP) |
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002981 BIT(ADV7604_PAGE_VDP),
jean-michel.hautbois@vodalys.com5380baa2015-04-09 05:25:46 -03002982 .linewidth_mask = 0xfff,
2983 .field0_height_mask = 0xfff,
2984 .field1_height_mask = 0xfff,
2985 .hfrontporch_mask = 0x3ff,
2986 .hsync_mask = 0x3ff,
2987 .hbackporch_mask = 0x3ff,
2988 .field0_vfrontporch_mask = 0x1fff,
2989 .field0_vsync_mask = 0x1fff,
2990 .field0_vbackporch_mask = 0x1fff,
2991 .field1_vfrontporch_mask = 0x1fff,
2992 .field1_vsync_mask = 0x1fff,
2993 .field1_vbackporch_mask = 0x1fff,
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002994 },
2995 [ADV7611] = {
2996 .type = ADV7611,
2997 .has_afe = false,
Pablo Antonb44b2e02015-02-03 14:13:18 -03002998 .max_port = ADV76XX_PAD_HDMI_PORT_A,
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002999 .num_dv_ports = 1,
3000 .edid_enable_reg = 0x74,
3001 .edid_status_reg = 0x76,
3002 .lcf_reg = 0xa3,
3003 .tdms_lock_mask = 0x43,
3004 .cable_det_mask = 0x01,
3005 .fmt_change_digital_mask = 0x03,
jean-michel.hautbois@vodalys.com80f49442015-02-04 11:16:00 -03003006 .cp_csc = 0xf4,
Laurent Pinchart539b33b2014-01-26 18:42:37 -03003007 .formats = adv7611_formats,
3008 .nformats = ARRAY_SIZE(adv7611_formats),
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03003009 .set_termination = adv7611_set_termination,
3010 .setup_irqs = adv7611_setup_irqs,
3011 .read_hdmi_pixelclock = adv7611_read_hdmi_pixelclock,
3012 .read_cable_det = adv7611_read_cable_det,
3013 .recommended_settings = {
3014 [1] = adv7611_recommended_settings_hdmi,
3015 },
3016 .num_recommended_settings = {
3017 [1] = ARRAY_SIZE(adv7611_recommended_settings_hdmi),
3018 },
Pablo Antonb44b2e02015-02-03 14:13:18 -03003019 .page_mask = BIT(ADV76XX_PAGE_IO) | BIT(ADV76XX_PAGE_CEC) |
3020 BIT(ADV76XX_PAGE_INFOFRAME) | BIT(ADV76XX_PAGE_AFE) |
3021 BIT(ADV76XX_PAGE_REP) | BIT(ADV76XX_PAGE_EDID) |
3022 BIT(ADV76XX_PAGE_HDMI) | BIT(ADV76XX_PAGE_CP),
jean-michel.hautbois@vodalys.com5380baa2015-04-09 05:25:46 -03003023 .linewidth_mask = 0x1fff,
3024 .field0_height_mask = 0x1fff,
3025 .field1_height_mask = 0x1fff,
3026 .hfrontporch_mask = 0x1fff,
3027 .hsync_mask = 0x1fff,
3028 .hbackporch_mask = 0x1fff,
3029 .field0_vfrontporch_mask = 0x3fff,
3030 .field0_vsync_mask = 0x3fff,
3031 .field0_vbackporch_mask = 0x3fff,
3032 .field1_vfrontporch_mask = 0x3fff,
3033 .field1_vsync_mask = 0x3fff,
3034 .field1_vbackporch_mask = 0x3fff,
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03003035 },
William Towle8331d302015-06-03 10:59:51 -03003036 [ADV7612] = {
3037 .type = ADV7612,
3038 .has_afe = false,
William Towle7111cdd2015-07-23 09:21:34 -03003039 .max_port = ADV76XX_PAD_HDMI_PORT_A, /* B not supported */
3040 .num_dv_ports = 1, /* normally 2 */
William Towle8331d302015-06-03 10:59:51 -03003041 .edid_enable_reg = 0x74,
3042 .edid_status_reg = 0x76,
3043 .lcf_reg = 0xa3,
3044 .tdms_lock_mask = 0x43,
3045 .cable_det_mask = 0x01,
3046 .fmt_change_digital_mask = 0x03,
William Towle7111cdd2015-07-23 09:21:34 -03003047 .cp_csc = 0xf4,
William Towle8331d302015-06-03 10:59:51 -03003048 .formats = adv7612_formats,
3049 .nformats = ARRAY_SIZE(adv7612_formats),
3050 .set_termination = adv7611_set_termination,
3051 .setup_irqs = adv7612_setup_irqs,
3052 .read_hdmi_pixelclock = adv7611_read_hdmi_pixelclock,
William Towle7111cdd2015-07-23 09:21:34 -03003053 .read_cable_det = adv7612_read_cable_det,
William Towle8331d302015-06-03 10:59:51 -03003054 .recommended_settings = {
3055 [1] = adv7612_recommended_settings_hdmi,
3056 },
3057 .num_recommended_settings = {
3058 [1] = ARRAY_SIZE(adv7612_recommended_settings_hdmi),
3059 },
3060 .page_mask = BIT(ADV76XX_PAGE_IO) | BIT(ADV76XX_PAGE_CEC) |
3061 BIT(ADV76XX_PAGE_INFOFRAME) | BIT(ADV76XX_PAGE_AFE) |
3062 BIT(ADV76XX_PAGE_REP) | BIT(ADV76XX_PAGE_EDID) |
3063 BIT(ADV76XX_PAGE_HDMI) | BIT(ADV76XX_PAGE_CP),
3064 .linewidth_mask = 0x1fff,
3065 .field0_height_mask = 0x1fff,
3066 .field1_height_mask = 0x1fff,
3067 .hfrontporch_mask = 0x1fff,
3068 .hsync_mask = 0x1fff,
3069 .hbackporch_mask = 0x1fff,
3070 .field0_vfrontporch_mask = 0x3fff,
3071 .field0_vsync_mask = 0x3fff,
3072 .field0_vbackporch_mask = 0x3fff,
3073 .field1_vfrontporch_mask = 0x3fff,
3074 .field1_vsync_mask = 0x3fff,
3075 .field1_vbackporch_mask = 0x3fff,
3076 },
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03003077};
3078
Fabian Frederick7f099a72015-03-16 16:54:33 -03003079static const struct i2c_device_id adv76xx_i2c_id[] = {
Pablo Antonb44b2e02015-02-03 14:13:18 -03003080 { "adv7604", (kernel_ulong_t)&adv76xx_chip_info[ADV7604] },
3081 { "adv7611", (kernel_ulong_t)&adv76xx_chip_info[ADV7611] },
William Towle8331d302015-06-03 10:59:51 -03003082 { "adv7612", (kernel_ulong_t)&adv76xx_chip_info[ADV7612] },
Laurent Pinchartf82f3132013-11-25 16:19:08 -03003083 { }
3084};
Pablo Antonb44b2e02015-02-03 14:13:18 -03003085MODULE_DEVICE_TABLE(i2c, adv76xx_i2c_id);
Laurent Pinchartf82f3132013-11-25 16:19:08 -03003086
Fabian Frederick7f099a72015-03-16 16:54:33 -03003087static const struct of_device_id adv76xx_of_id[] __maybe_unused = {
Pablo Antonb44b2e02015-02-03 14:13:18 -03003088 { .compatible = "adi,adv7611", .data = &adv76xx_chip_info[ADV7611] },
William Towle8331d302015-06-03 10:59:51 -03003089 { .compatible = "adi,adv7612", .data = &adv76xx_chip_info[ADV7612] },
Laurent Pinchartf82f3132013-11-25 16:19:08 -03003090 { }
3091};
Pablo Antonb44b2e02015-02-03 14:13:18 -03003092MODULE_DEVICE_TABLE(of, adv76xx_of_id);
Laurent Pinchartf82f3132013-11-25 16:19:08 -03003093
Pablo Antonb44b2e02015-02-03 14:13:18 -03003094static int adv76xx_parse_dt(struct adv76xx_state *state)
Laurent Pinchartf82f3132013-11-25 16:19:08 -03003095{
Sakari Ailus859969b2016-08-26 20:17:25 -03003096 struct v4l2_fwnode_endpoint bus_cfg;
Laurent Pinchart6fa88042014-02-04 20:23:16 -03003097 struct device_node *endpoint;
3098 struct device_node *np;
3099 unsigned int flags;
Javier Martinez Canillas7f6cd6c2016-01-11 14:47:10 -02003100 int ret;
Ian Moltonbf9c8222015-06-03 10:59:53 -03003101 u32 v;
Laurent Pinchart6fa88042014-02-04 20:23:16 -03003102
Pablo Antonb44b2e02015-02-03 14:13:18 -03003103 np = state->i2c_clients[ADV76XX_PAGE_IO]->dev.of_node;
Laurent Pinchart6fa88042014-02-04 20:23:16 -03003104
3105 /* Parse the endpoint. */
3106 endpoint = of_graph_get_next_endpoint(np, NULL);
3107 if (!endpoint)
3108 return -EINVAL;
3109
Sakari Ailus859969b2016-08-26 20:17:25 -03003110 ret = v4l2_fwnode_endpoint_parse(of_fwnode_handle(endpoint), &bus_cfg);
Javier Martinez Canillas7f6cd6c2016-01-11 14:47:10 -02003111 if (ret) {
3112 of_node_put(endpoint);
3113 return ret;
3114 }
Ian Moltonbf9c8222015-06-03 10:59:53 -03003115
Ulrich Hechtc57a68a2016-09-22 10:19:00 -03003116 of_node_put(endpoint);
3117
3118 if (!of_property_read_u32(np, "default-input", &v))
Ian Moltonbf9c8222015-06-03 10:59:53 -03003119 state->pdata.default_input = v;
3120 else
3121 state->pdata.default_input = -1;
3122
Laurent Pinchart6fa88042014-02-04 20:23:16 -03003123 flags = bus_cfg.bus.parallel.flags;
3124
3125 if (flags & V4L2_MBUS_HSYNC_ACTIVE_HIGH)
3126 state->pdata.inv_hs_pol = 1;
3127
3128 if (flags & V4L2_MBUS_VSYNC_ACTIVE_HIGH)
3129 state->pdata.inv_vs_pol = 1;
3130
3131 if (flags & V4L2_MBUS_PCLK_SAMPLE_RISING)
3132 state->pdata.inv_llc_pol = 1;
3133
Hans Verkuilfd742462016-06-28 11:43:01 -03003134 if (bus_cfg.bus_type == V4L2_MBUS_BT656)
Laurent Pinchart6fa88042014-02-04 20:23:16 -03003135 state->pdata.insert_av_codes = 1;
Laurent Pinchart6fa88042014-02-04 20:23:16 -03003136
Laurent Pinchartf82f3132013-11-25 16:19:08 -03003137 /* Disable the interrupt for now as no DT-based board uses it. */
Pablo Antonb44b2e02015-02-03 14:13:18 -03003138 state->pdata.int1_config = ADV76XX_INT1_CONFIG_DISABLED;
Laurent Pinchartf82f3132013-11-25 16:19:08 -03003139
Laurent Pinchartf82f3132013-11-25 16:19:08 -03003140 /* Hardcode the remaining platform data fields. */
3141 state->pdata.disable_pwrdnb = 0;
3142 state->pdata.disable_cable_det_rst = 0;
Laurent Pinchartf82f3132013-11-25 16:19:08 -03003143 state->pdata.blank_data = 1;
Laurent Pinchartf82f3132013-11-25 16:19:08 -03003144 state->pdata.op_format_mode_sel = ADV7604_OP_FORMAT_MODE0;
3145 state->pdata.bus_order = ADV7604_BUS_ORDER_RGB;
Lars-Peter Clausenda8892d2016-11-29 09:23:48 -02003146 state->pdata.dr_str_data = ADV76XX_DR_STR_MEDIUM_HIGH;
3147 state->pdata.dr_str_clk = ADV76XX_DR_STR_MEDIUM_HIGH;
3148 state->pdata.dr_str_sync = ADV76XX_DR_STR_MEDIUM_HIGH;
Laurent Pinchartf82f3132013-11-25 16:19:08 -03003149
3150 return 0;
3151}
3152
Pablo Antonf862f572015-06-19 10:23:06 -03003153static const struct regmap_config adv76xx_regmap_cnf[] = {
3154 {
3155 .name = "io",
3156 .reg_bits = 8,
3157 .val_bits = 8,
3158
3159 .max_register = 0xff,
3160 .cache_type = REGCACHE_NONE,
3161 },
3162 {
3163 .name = "avlink",
3164 .reg_bits = 8,
3165 .val_bits = 8,
3166
3167 .max_register = 0xff,
3168 .cache_type = REGCACHE_NONE,
3169 },
3170 {
3171 .name = "cec",
3172 .reg_bits = 8,
3173 .val_bits = 8,
3174
3175 .max_register = 0xff,
3176 .cache_type = REGCACHE_NONE,
3177 },
3178 {
3179 .name = "infoframe",
3180 .reg_bits = 8,
3181 .val_bits = 8,
3182
3183 .max_register = 0xff,
3184 .cache_type = REGCACHE_NONE,
3185 },
3186 {
3187 .name = "esdp",
3188 .reg_bits = 8,
3189 .val_bits = 8,
3190
3191 .max_register = 0xff,
3192 .cache_type = REGCACHE_NONE,
3193 },
3194 {
3195 .name = "epp",
3196 .reg_bits = 8,
3197 .val_bits = 8,
3198
3199 .max_register = 0xff,
3200 .cache_type = REGCACHE_NONE,
3201 },
3202 {
3203 .name = "afe",
3204 .reg_bits = 8,
3205 .val_bits = 8,
3206
3207 .max_register = 0xff,
3208 .cache_type = REGCACHE_NONE,
3209 },
3210 {
3211 .name = "rep",
3212 .reg_bits = 8,
3213 .val_bits = 8,
3214
3215 .max_register = 0xff,
3216 .cache_type = REGCACHE_NONE,
3217 },
3218 {
3219 .name = "edid",
3220 .reg_bits = 8,
3221 .val_bits = 8,
3222
3223 .max_register = 0xff,
3224 .cache_type = REGCACHE_NONE,
3225 },
3226
3227 {
3228 .name = "hdmi",
3229 .reg_bits = 8,
3230 .val_bits = 8,
3231
3232 .max_register = 0xff,
3233 .cache_type = REGCACHE_NONE,
3234 },
3235 {
3236 .name = "test",
3237 .reg_bits = 8,
3238 .val_bits = 8,
3239
3240 .max_register = 0xff,
3241 .cache_type = REGCACHE_NONE,
3242 },
3243 {
3244 .name = "cp",
3245 .reg_bits = 8,
3246 .val_bits = 8,
3247
3248 .max_register = 0xff,
3249 .cache_type = REGCACHE_NONE,
3250 },
3251 {
3252 .name = "vdp",
3253 .reg_bits = 8,
3254 .val_bits = 8,
3255
3256 .max_register = 0xff,
3257 .cache_type = REGCACHE_NONE,
3258 },
3259};
3260
3261static int configure_regmap(struct adv76xx_state *state, int region)
3262{
3263 int err;
3264
3265 if (!state->i2c_clients[region])
3266 return -ENODEV;
3267
3268 state->regmap[region] =
3269 devm_regmap_init_i2c(state->i2c_clients[region],
3270 &adv76xx_regmap_cnf[region]);
3271
3272 if (IS_ERR(state->regmap[region])) {
3273 err = PTR_ERR(state->regmap[region]);
3274 v4l_err(state->i2c_clients[region],
3275 "Error initializing regmap %d with error %d\n",
3276 region, err);
3277 return -EINVAL;
3278 }
3279
3280 return 0;
3281}
3282
3283static int configure_regmaps(struct adv76xx_state *state)
3284{
3285 int i, err;
3286
3287 for (i = ADV7604_PAGE_AVLINK ; i < ADV76XX_PAGE_MAX; i++) {
3288 err = configure_regmap(state, i);
3289 if (err && (err != -ENODEV))
3290 return err;
3291 }
3292 return 0;
3293}
3294
Dragos Bogdanf5591da2016-06-22 08:30:42 -03003295static void adv76xx_reset(struct adv76xx_state *state)
3296{
3297 if (state->reset_gpio) {
3298 /* ADV76XX can be reset by a low reset pulse of minimum 5 ms. */
3299 gpiod_set_value_cansleep(state->reset_gpio, 0);
3300 usleep_range(5000, 10000);
3301 gpiod_set_value_cansleep(state->reset_gpio, 1);
3302 /* It is recommended to wait 5 ms after the low pulse before */
3303 /* an I2C write is performed to the ADV76XX. */
3304 usleep_range(5000, 10000);
3305 }
3306}
3307
Pablo Antonb44b2e02015-02-03 14:13:18 -03003308static int adv76xx_probe(struct i2c_client *client,
Hans Verkuil54450f52012-07-18 05:45:16 -03003309 const struct i2c_device_id *id)
3310{
Hans Verkuil591b72f2013-12-17 10:05:13 -03003311 static const struct v4l2_dv_timings cea640x480 =
3312 V4L2_DV_BT_CEA_640X480P59_94;
Pablo Antonb44b2e02015-02-03 14:13:18 -03003313 struct adv76xx_state *state;
Hans Verkuil54450f52012-07-18 05:45:16 -03003314 struct v4l2_ctrl_handler *hdl;
Hans Verkuil297a4142016-01-27 11:31:41 -02003315 struct v4l2_ctrl *ctrl;
Hans Verkuil54450f52012-07-18 05:45:16 -03003316 struct v4l2_subdev *sd;
Laurent Pinchartc784b1e2014-01-29 10:08:58 -03003317 unsigned int i;
Pablo Antonf862f572015-06-19 10:23:06 -03003318 unsigned int val, val2;
Hans Verkuil54450f52012-07-18 05:45:16 -03003319 int err;
3320
3321 /* Check if the adapter supports the needed features */
3322 if (!i2c_check_functionality(client->adapter, I2C_FUNC_SMBUS_BYTE_DATA))
3323 return -EIO;
Pablo Antonb44b2e02015-02-03 14:13:18 -03003324 v4l_dbg(1, debug, client, "detecting adv76xx client on address 0x%x\n",
Hans Verkuil54450f52012-07-18 05:45:16 -03003325 client->addr << 1);
3326
Laurent Pinchartc02b2112013-05-02 08:29:43 -03003327 state = devm_kzalloc(&client->dev, sizeof(*state), GFP_KERNEL);
Markus Elfringc38e8652017-08-28 05:46:57 -04003328 if (!state)
Hans Verkuil54450f52012-07-18 05:45:16 -03003329 return -ENOMEM;
Hans Verkuil54450f52012-07-18 05:45:16 -03003330
Pablo Antonb44b2e02015-02-03 14:13:18 -03003331 state->i2c_clients[ADV76XX_PAGE_IO] = client;
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03003332
Mats Randgaard25a64ac2013-08-14 07:58:45 -03003333 /* initialize variables */
3334 state->restart_stdi_once = true;
Mats Randgaardff4f80f2013-12-05 10:24:05 -03003335 state->selected_input = ~0;
Mats Randgaard25a64ac2013-08-14 07:58:45 -03003336
Laurent Pinchartf82f3132013-11-25 16:19:08 -03003337 if (IS_ENABLED(CONFIG_OF) && client->dev.of_node) {
3338 const struct of_device_id *oid;
3339
Pablo Antonb44b2e02015-02-03 14:13:18 -03003340 oid = of_match_node(adv76xx_of_id, client->dev.of_node);
Laurent Pinchartf82f3132013-11-25 16:19:08 -03003341 state->info = oid->data;
3342
Pablo Antonb44b2e02015-02-03 14:13:18 -03003343 err = adv76xx_parse_dt(state);
Laurent Pinchartf82f3132013-11-25 16:19:08 -03003344 if (err < 0) {
3345 v4l_err(client, "DT parsing error\n");
3346 return err;
3347 }
3348 } else if (client->dev.platform_data) {
Pablo Antonb44b2e02015-02-03 14:13:18 -03003349 struct adv76xx_platform_data *pdata = client->dev.platform_data;
Laurent Pinchartf82f3132013-11-25 16:19:08 -03003350
Pablo Antonb44b2e02015-02-03 14:13:18 -03003351 state->info = (const struct adv76xx_chip_info *)id->driver_data;
Laurent Pinchartf82f3132013-11-25 16:19:08 -03003352 state->pdata = *pdata;
3353 } else {
Hans Verkuil54450f52012-07-18 05:45:16 -03003354 v4l_err(client, "No platform data!\n");
Laurent Pinchartc02b2112013-05-02 08:29:43 -03003355 return -ENODEV;
Hans Verkuil54450f52012-07-18 05:45:16 -03003356 }
Laurent Pincharte9d50e92014-01-30 18:37:08 -03003357
3358 /* Request GPIOs. */
3359 for (i = 0; i < state->info->num_dv_ports; ++i) {
3360 state->hpd_gpio[i] =
Uwe Kleine-König269bd132015-03-02 04:00:44 -03003361 devm_gpiod_get_index_optional(&client->dev, "hpd", i,
3362 GPIOD_OUT_LOW);
Laurent Pincharte9d50e92014-01-30 18:37:08 -03003363 if (IS_ERR(state->hpd_gpio[i]))
Uwe Kleine-König269bd132015-03-02 04:00:44 -03003364 return PTR_ERR(state->hpd_gpio[i]);
Laurent Pincharte9d50e92014-01-30 18:37:08 -03003365
Uwe Kleine-König269bd132015-03-02 04:00:44 -03003366 if (state->hpd_gpio[i])
3367 v4l_info(client, "Handling HPD %u GPIO\n", i);
Laurent Pincharte9d50e92014-01-30 18:37:08 -03003368 }
Dragos Bogdanf5591da2016-06-22 08:30:42 -03003369 state->reset_gpio = devm_gpiod_get_optional(&client->dev, "reset",
3370 GPIOD_OUT_HIGH);
3371 if (IS_ERR(state->reset_gpio))
3372 return PTR_ERR(state->reset_gpio);
3373
3374 adv76xx_reset(state);
Laurent Pincharte9d50e92014-01-30 18:37:08 -03003375
Hans Verkuil591b72f2013-12-17 10:05:13 -03003376 state->timings = cea640x480;
Pablo Antonb44b2e02015-02-03 14:13:18 -03003377 state->format = adv76xx_format_info(state, MEDIA_BUS_FMT_YUYV8_2X8);
Hans Verkuil54450f52012-07-18 05:45:16 -03003378
3379 sd = &state->sd;
Pablo Antonb44b2e02015-02-03 14:13:18 -03003380 v4l2_i2c_subdev_init(sd, client, &adv76xx_ops);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03003381 snprintf(sd->name, sizeof(sd->name), "%s %d-%04x",
3382 id->name, i2c_adapter_id(client->adapter),
3383 client->addr);
Lars-Peter Clausen09756262015-06-24 13:50:27 -03003384 sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE | V4L2_SUBDEV_FL_HAS_EVENTS;
Hans Verkuil41a52372015-09-07 08:12:57 -03003385 sd->internal_ops = &adv76xx_int_ops;
Hans Verkuil54450f52012-07-18 05:45:16 -03003386
Pablo Antonf862f572015-06-19 10:23:06 -03003387 /* Configure IO Regmap region */
3388 err = configure_regmap(state, ADV76XX_PAGE_IO);
3389
3390 if (err) {
3391 v4l2_err(sd, "Error configuring IO regmap region\n");
3392 return -ENODEV;
3393 }
3394
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03003395 /*
3396 * Verify that the chip is present. On ADV7604 the RD_INFO register only
3397 * identifies the revision, while on ADV7611 it identifies the model as
3398 * well. Use the HDMI slave address on ADV7604 and RD_INFO on ADV7611.
3399 */
William Towle8331d302015-06-03 10:59:51 -03003400 switch (state->info->type) {
3401 case ADV7604:
Pablo Antonf862f572015-06-19 10:23:06 -03003402 err = regmap_read(state->regmap[ADV76XX_PAGE_IO], 0xfb, &val);
3403 if (err) {
3404 v4l2_err(sd, "Error %d reading IO Regmap\n", err);
3405 return -ENODEV;
3406 }
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03003407 if (val != 0x68) {
Pablo Antonf862f572015-06-19 10:23:06 -03003408 v4l2_err(sd, "not an adv7604 on address 0x%x\n",
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03003409 client->addr << 1);
3410 return -ENODEV;
3411 }
William Towle8331d302015-06-03 10:59:51 -03003412 break;
3413 case ADV7611:
3414 case ADV7612:
Pablo Antonf862f572015-06-19 10:23:06 -03003415 err = regmap_read(state->regmap[ADV76XX_PAGE_IO],
3416 0xea,
3417 &val);
3418 if (err) {
3419 v4l2_err(sd, "Error %d reading IO Regmap\n", err);
3420 return -ENODEV;
3421 }
3422 val2 = val << 8;
3423 err = regmap_read(state->regmap[ADV76XX_PAGE_IO],
3424 0xeb,
3425 &val);
3426 if (err) {
3427 v4l2_err(sd, "Error %d reading IO Regmap\n", err);
3428 return -ENODEV;
3429 }
William Towlec1362382015-07-23 09:21:33 -03003430 val |= val2;
William Towle8331d302015-06-03 10:59:51 -03003431 if ((state->info->type == ADV7611 && val != 0x2051) ||
3432 (state->info->type == ADV7612 && val != 0x2041)) {
3433 v4l2_err(sd, "not an adv761x on address 0x%x\n",
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03003434 client->addr << 1);
3435 return -ENODEV;
3436 }
William Towle8331d302015-06-03 10:59:51 -03003437 break;
Hans Verkuil54450f52012-07-18 05:45:16 -03003438 }
3439
3440 /* control handlers */
3441 hdl = &state->hdl;
Pablo Antonb44b2e02015-02-03 14:13:18 -03003442 v4l2_ctrl_handler_init(hdl, adv76xx_has_afe(state) ? 9 : 8);
Hans Verkuil54450f52012-07-18 05:45:16 -03003443
Pablo Antonb44b2e02015-02-03 14:13:18 -03003444 v4l2_ctrl_new_std(hdl, &adv76xx_ctrl_ops,
Hans Verkuil54450f52012-07-18 05:45:16 -03003445 V4L2_CID_BRIGHTNESS, -128, 127, 1, 0);
Pablo Antonb44b2e02015-02-03 14:13:18 -03003446 v4l2_ctrl_new_std(hdl, &adv76xx_ctrl_ops,
Hans Verkuil54450f52012-07-18 05:45:16 -03003447 V4L2_CID_CONTRAST, 0, 255, 1, 128);
Pablo Antonb44b2e02015-02-03 14:13:18 -03003448 v4l2_ctrl_new_std(hdl, &adv76xx_ctrl_ops,
Hans Verkuil54450f52012-07-18 05:45:16 -03003449 V4L2_CID_SATURATION, 0, 255, 1, 128);
Pablo Antonb44b2e02015-02-03 14:13:18 -03003450 v4l2_ctrl_new_std(hdl, &adv76xx_ctrl_ops,
Hans Verkuil54450f52012-07-18 05:45:16 -03003451 V4L2_CID_HUE, 0, 128, 1, 0);
Hans Verkuil297a4142016-01-27 11:31:41 -02003452 ctrl = v4l2_ctrl_new_std_menu(hdl, &adv76xx_ctrl_ops,
3453 V4L2_CID_DV_RX_IT_CONTENT_TYPE, V4L2_DV_IT_CONTENT_TYPE_NO_ITC,
3454 0, V4L2_DV_IT_CONTENT_TYPE_NO_ITC);
3455 if (ctrl)
3456 ctrl->flags |= V4L2_CTRL_FLAG_VOLATILE;
Hans Verkuil54450f52012-07-18 05:45:16 -03003457
Hans Verkuil54450f52012-07-18 05:45:16 -03003458 state->detect_tx_5v_ctrl = v4l2_ctrl_new_std(hdl, NULL,
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03003459 V4L2_CID_DV_RX_POWER_PRESENT, 0,
3460 (1 << state->info->num_dv_ports) - 1, 0, 0);
Hans Verkuil54450f52012-07-18 05:45:16 -03003461 state->rgb_quantization_range_ctrl =
Pablo Antonb44b2e02015-02-03 14:13:18 -03003462 v4l2_ctrl_new_std_menu(hdl, &adv76xx_ctrl_ops,
Hans Verkuil54450f52012-07-18 05:45:16 -03003463 V4L2_CID_DV_RX_RGB_RANGE, V4L2_DV_RGB_RANGE_FULL,
3464 0, V4L2_DV_RGB_RANGE_AUTO);
Hans Verkuil54450f52012-07-18 05:45:16 -03003465
3466 /* custom controls */
Pablo Antonb44b2e02015-02-03 14:13:18 -03003467 if (adv76xx_has_afe(state))
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03003468 state->analog_sampling_phase_ctrl =
3469 v4l2_ctrl_new_custom(hdl, &adv7604_ctrl_analog_sampling_phase, NULL);
Hans Verkuil54450f52012-07-18 05:45:16 -03003470 state->free_run_color_manual_ctrl =
Pablo Antonb44b2e02015-02-03 14:13:18 -03003471 v4l2_ctrl_new_custom(hdl, &adv76xx_ctrl_free_run_color_manual, NULL);
Hans Verkuil54450f52012-07-18 05:45:16 -03003472 state->free_run_color_ctrl =
Pablo Antonb44b2e02015-02-03 14:13:18 -03003473 v4l2_ctrl_new_custom(hdl, &adv76xx_ctrl_free_run_color, NULL);
Hans Verkuil54450f52012-07-18 05:45:16 -03003474
3475 sd->ctrl_handler = hdl;
3476 if (hdl->error) {
3477 err = hdl->error;
3478 goto err_hdl;
3479 }
Pablo Antonb44b2e02015-02-03 14:13:18 -03003480 if (adv76xx_s_detect_tx_5v_ctrl(sd)) {
Hans Verkuil54450f52012-07-18 05:45:16 -03003481 err = -ENODEV;
3482 goto err_hdl;
3483 }
3484
Pablo Antonb44b2e02015-02-03 14:13:18 -03003485 for (i = 1; i < ADV76XX_PAGE_MAX; ++i) {
Laurent Pinchart05cacb12014-01-30 16:32:21 -03003486 if (!(BIT(i) & state->info->page_mask))
3487 continue;
Hans Verkuil54450f52012-07-18 05:45:16 -03003488
Jean-Michel Hautboisbe2068b2018-02-13 12:48:56 -05003489 state->i2c_clients[i] = adv76xx_dummy_client(sd, i);
Markus Elfringaf28c992017-08-28 06:50:28 -04003490 if (!state->i2c_clients[i]) {
Jean-Michel Hautboisbe2068b2018-02-13 12:48:56 -05003491 err = -EINVAL;
Laurent Pinchart05cacb12014-01-30 16:32:21 -03003492 v4l2_err(sd, "failed to create i2c client %u\n", i);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03003493 goto err_i2c;
3494 }
3495 }
Laurent Pinchart05cacb12014-01-30 16:32:21 -03003496
Hans Verkuil54450f52012-07-18 05:45:16 -03003497 INIT_DELAYED_WORK(&state->delayed_work_enable_hotplug,
Pablo Antonb44b2e02015-02-03 14:13:18 -03003498 adv76xx_delayed_work_enable_hotplug);
Hans Verkuil54450f52012-07-18 05:45:16 -03003499
Laurent Pinchartc784b1e2014-01-29 10:08:58 -03003500 state->source_pad = state->info->num_dv_ports
3501 + (state->info->has_afe ? 2 : 0);
3502 for (i = 0; i < state->source_pad; ++i)
3503 state->pads[i].flags = MEDIA_PAD_FL_SINK;
3504 state->pads[state->source_pad].flags = MEDIA_PAD_FL_SOURCE;
3505
Mauro Carvalho Chehabab22e772015-12-11 07:44:40 -02003506 err = media_entity_pads_init(&sd->entity, state->source_pad + 1,
Mauro Carvalho Chehab18095102015-08-06 09:25:57 -03003507 state->pads);
Hans Verkuil54450f52012-07-18 05:45:16 -03003508 if (err)
3509 goto err_work_queues;
3510
Pablo Antonf862f572015-06-19 10:23:06 -03003511 /* Configure regmaps */
3512 err = configure_regmaps(state);
3513 if (err)
3514 goto err_entity;
3515
Pablo Antonb44b2e02015-02-03 14:13:18 -03003516 err = adv76xx_core_init(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -03003517 if (err)
3518 goto err_entity;
Hans Verkuil41a52372015-09-07 08:12:57 -03003519
3520#if IS_ENABLED(CONFIG_VIDEO_ADV7604_CEC)
3521 state->cec_adap = cec_allocate_adapter(&adv76xx_cec_adap_ops,
3522 state, dev_name(&client->dev),
Hans Verkuil57b79632017-08-04 06:41:52 -04003523 CEC_CAP_DEFAULTS, ADV76XX_MAX_ADDRS);
Hans Verkuil41a52372015-09-07 08:12:57 -03003524 err = PTR_ERR_OR_ZERO(state->cec_adap);
3525 if (err)
3526 goto err_entity;
3527#endif
3528
Hans Verkuil54450f52012-07-18 05:45:16 -03003529 v4l2_info(sd, "%s found @ 0x%x (%s)\n", client->name,
3530 client->addr << 1, client->adapter->name);
Lars-Peter Clausenbedc3932013-11-25 16:18:02 -03003531
3532 err = v4l2_async_register_subdev(sd);
3533 if (err)
3534 goto err_entity;
3535
Hans Verkuil54450f52012-07-18 05:45:16 -03003536 return 0;
3537
3538err_entity:
3539 media_entity_cleanup(&sd->entity);
3540err_work_queues:
3541 cancel_delayed_work(&state->delayed_work_enable_hotplug);
Hans Verkuil54450f52012-07-18 05:45:16 -03003542err_i2c:
Pablo Antonb44b2e02015-02-03 14:13:18 -03003543 adv76xx_unregister_clients(state);
Hans Verkuil54450f52012-07-18 05:45:16 -03003544err_hdl:
3545 v4l2_ctrl_handler_free(hdl);
Hans Verkuil54450f52012-07-18 05:45:16 -03003546 return err;
3547}
3548
3549/* ----------------------------------------------------------------------- */
3550
Pablo Antonb44b2e02015-02-03 14:13:18 -03003551static int adv76xx_remove(struct i2c_client *client)
Hans Verkuil54450f52012-07-18 05:45:16 -03003552{
3553 struct v4l2_subdev *sd = i2c_get_clientdata(client);
Pablo Antonb44b2e02015-02-03 14:13:18 -03003554 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -03003555
Hans Verkuil41a52372015-09-07 08:12:57 -03003556 /* disable interrupts */
3557 io_write(sd, 0x40, 0);
3558 io_write(sd, 0x41, 0);
3559 io_write(sd, 0x46, 0);
3560 io_write(sd, 0x6e, 0);
3561 io_write(sd, 0x73, 0);
3562
Hans Verkuil54450f52012-07-18 05:45:16 -03003563 cancel_delayed_work(&state->delayed_work_enable_hotplug);
Lars-Peter Clausenbedc3932013-11-25 16:18:02 -03003564 v4l2_async_unregister_subdev(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -03003565 media_entity_cleanup(&sd->entity);
Pablo Antonb44b2e02015-02-03 14:13:18 -03003566 adv76xx_unregister_clients(to_state(sd));
Hans Verkuil54450f52012-07-18 05:45:16 -03003567 v4l2_ctrl_handler_free(sd->ctrl_handler);
Hans Verkuil54450f52012-07-18 05:45:16 -03003568 return 0;
3569}
3570
3571/* ----------------------------------------------------------------------- */
3572
Pablo Antonb44b2e02015-02-03 14:13:18 -03003573static struct i2c_driver adv76xx_driver = {
Hans Verkuil54450f52012-07-18 05:45:16 -03003574 .driver = {
Hans Verkuil54450f52012-07-18 05:45:16 -03003575 .name = "adv7604",
Pablo Antonb44b2e02015-02-03 14:13:18 -03003576 .of_match_table = of_match_ptr(adv76xx_of_id),
Hans Verkuil54450f52012-07-18 05:45:16 -03003577 },
Pablo Antonb44b2e02015-02-03 14:13:18 -03003578 .probe = adv76xx_probe,
3579 .remove = adv76xx_remove,
3580 .id_table = adv76xx_i2c_id,
Hans Verkuil54450f52012-07-18 05:45:16 -03003581};
3582
Pablo Antonb44b2e02015-02-03 14:13:18 -03003583module_i2c_driver(adv76xx_driver);