blob: 0587d2755809e5652c124939cce569c7257f1a06 [file] [log] [blame]
Hans Verkuil54450f52012-07-18 05:45:16 -03001/*
2 * adv7604 - Analog Devices ADV7604 video decoder driver
3 *
4 * Copyright 2012 Cisco Systems, Inc. and/or its affiliates. All rights reserved.
5 *
6 * This program is free software; you may redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; version 2 of the License.
9 *
10 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
11 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
12 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
13 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
14 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
15 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
16 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
17 * SOFTWARE.
18 *
19 */
20
21/*
22 * References (c = chapter, p = page):
23 * REF_01 - Analog devices, ADV7604, Register Settings Recommendations,
24 * Revision 2.5, June 2010
25 * REF_02 - Analog devices, Register map documentation, Documentation of
26 * the register maps, Software manual, Rev. F, June 2010
27 * REF_03 - Analog devices, ADV7604, Hardware Manual, Rev. F, August 2010
28 */
29
Laurent Pinchartc72a53c2014-01-30 19:18:34 -030030#include <linux/delay.h>
Laurent Pincharte9d50e92014-01-30 18:37:08 -030031#include <linux/gpio/consumer.h>
Hans Verkuil516613c2015-06-07 07:32:33 -030032#include <linux/hdmi.h>
Laurent Pinchartc72a53c2014-01-30 19:18:34 -030033#include <linux/i2c.h>
Hans Verkuil54450f52012-07-18 05:45:16 -030034#include <linux/kernel.h>
35#include <linux/module.h>
36#include <linux/slab.h>
Laurent Pinchartc72a53c2014-01-30 19:18:34 -030037#include <linux/v4l2-dv-timings.h>
Hans Verkuil54450f52012-07-18 05:45:16 -030038#include <linux/videodev2.h>
39#include <linux/workqueue.h>
Pablo Antonf862f572015-06-19 10:23:06 -030040#include <linux/regmap.h>
Laurent Pinchartc72a53c2014-01-30 19:18:34 -030041
Hans Verkuil54450f52012-07-18 05:45:16 -030042#include <media/adv7604.h>
Laurent Pinchartc72a53c2014-01-30 19:18:34 -030043#include <media/v4l2-ctrls.h>
44#include <media/v4l2-device.h>
Lars-Peter Clausen09756262015-06-24 13:50:27 -030045#include <media/v4l2-event.h>
Laurent Pinchartc72a53c2014-01-30 19:18:34 -030046#include <media/v4l2-dv-timings.h>
Laurent Pinchart6fa88042014-02-04 20:23:16 -030047#include <media/v4l2-of.h>
Hans Verkuil54450f52012-07-18 05:45:16 -030048
49static int debug;
50module_param(debug, int, 0644);
51MODULE_PARM_DESC(debug, "debug level (0-2)");
52
53MODULE_DESCRIPTION("Analog Devices ADV7604 video decoder driver");
54MODULE_AUTHOR("Hans Verkuil <hans.verkuil@cisco.com>");
55MODULE_AUTHOR("Mats Randgaard <mats.randgaard@cisco.com>");
56MODULE_LICENSE("GPL");
57
58/* ADV7604 system clock frequency */
Pablo Antonb44b2e02015-02-03 14:13:18 -030059#define ADV76XX_FSC (28636360)
Hans Verkuil54450f52012-07-18 05:45:16 -030060
Pablo Antonb44b2e02015-02-03 14:13:18 -030061#define ADV76XX_RGB_OUT (1 << 1)
Laurent Pinchart539b33b2014-01-26 18:42:37 -030062
Pablo Antonb44b2e02015-02-03 14:13:18 -030063#define ADV76XX_OP_FORMAT_SEL_8BIT (0 << 0)
Laurent Pinchart539b33b2014-01-26 18:42:37 -030064#define ADV7604_OP_FORMAT_SEL_10BIT (1 << 0)
Pablo Antonb44b2e02015-02-03 14:13:18 -030065#define ADV76XX_OP_FORMAT_SEL_12BIT (2 << 0)
Laurent Pinchart539b33b2014-01-26 18:42:37 -030066
Pablo Antonb44b2e02015-02-03 14:13:18 -030067#define ADV76XX_OP_MODE_SEL_SDR_422 (0 << 5)
Laurent Pinchart539b33b2014-01-26 18:42:37 -030068#define ADV7604_OP_MODE_SEL_DDR_422 (1 << 5)
Pablo Antonb44b2e02015-02-03 14:13:18 -030069#define ADV76XX_OP_MODE_SEL_SDR_444 (2 << 5)
Laurent Pinchart539b33b2014-01-26 18:42:37 -030070#define ADV7604_OP_MODE_SEL_DDR_444 (3 << 5)
Pablo Antonb44b2e02015-02-03 14:13:18 -030071#define ADV76XX_OP_MODE_SEL_SDR_422_2X (4 << 5)
Laurent Pinchart539b33b2014-01-26 18:42:37 -030072#define ADV7604_OP_MODE_SEL_ADI_CM (5 << 5)
73
Pablo Antonb44b2e02015-02-03 14:13:18 -030074#define ADV76XX_OP_CH_SEL_GBR (0 << 5)
75#define ADV76XX_OP_CH_SEL_GRB (1 << 5)
76#define ADV76XX_OP_CH_SEL_BGR (2 << 5)
77#define ADV76XX_OP_CH_SEL_RGB (3 << 5)
78#define ADV76XX_OP_CH_SEL_BRG (4 << 5)
79#define ADV76XX_OP_CH_SEL_RBG (5 << 5)
Laurent Pinchart539b33b2014-01-26 18:42:37 -030080
Pablo Antonb44b2e02015-02-03 14:13:18 -030081#define ADV76XX_OP_SWAP_CB_CR (1 << 0)
Laurent Pinchart539b33b2014-01-26 18:42:37 -030082
Pablo Antonb44b2e02015-02-03 14:13:18 -030083enum adv76xx_type {
Lars-Peter Clausend42010a2013-11-25 15:45:07 -030084 ADV7604,
85 ADV7611,
William Towle8331d302015-06-03 10:59:51 -030086 ADV7612,
Lars-Peter Clausend42010a2013-11-25 15:45:07 -030087};
88
Pablo Antonb44b2e02015-02-03 14:13:18 -030089struct adv76xx_reg_seq {
Lars-Peter Clausend42010a2013-11-25 15:45:07 -030090 unsigned int reg;
91 u8 val;
92};
93
Pablo Antonb44b2e02015-02-03 14:13:18 -030094struct adv76xx_format_info {
Boris BREZILLONf5fe58f2014-11-10 14:28:29 -030095 u32 code;
Laurent Pinchart539b33b2014-01-26 18:42:37 -030096 u8 op_ch_sel;
97 bool rgb_out;
98 bool swap_cb_cr;
99 u8 op_format_sel;
100};
101
Hans Verkuil516613c2015-06-07 07:32:33 -0300102struct adv76xx_cfg_read_infoframe {
103 const char *desc;
104 u8 present_mask;
105 u8 head_addr;
106 u8 payload_addr;
107};
108
Pablo Antonb44b2e02015-02-03 14:13:18 -0300109struct adv76xx_chip_info {
110 enum adv76xx_type type;
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300111
112 bool has_afe;
113 unsigned int max_port;
114 unsigned int num_dv_ports;
115
116 unsigned int edid_enable_reg;
117 unsigned int edid_status_reg;
118 unsigned int lcf_reg;
119
120 unsigned int cable_det_mask;
121 unsigned int tdms_lock_mask;
122 unsigned int fmt_change_digital_mask;
jean-michel.hautbois@vodalys.com80f49442015-02-04 11:16:00 -0300123 unsigned int cp_csc;
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300124
Pablo Antonb44b2e02015-02-03 14:13:18 -0300125 const struct adv76xx_format_info *formats;
Laurent Pinchart539b33b2014-01-26 18:42:37 -0300126 unsigned int nformats;
127
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300128 void (*set_termination)(struct v4l2_subdev *sd, bool enable);
129 void (*setup_irqs)(struct v4l2_subdev *sd);
130 unsigned int (*read_hdmi_pixelclock)(struct v4l2_subdev *sd);
131 unsigned int (*read_cable_det)(struct v4l2_subdev *sd);
132
133 /* 0 = AFE, 1 = HDMI */
Pablo Antonb44b2e02015-02-03 14:13:18 -0300134 const struct adv76xx_reg_seq *recommended_settings[2];
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300135 unsigned int num_recommended_settings[2];
136
137 unsigned long page_mask;
jean-michel.hautbois@vodalys.com5380baa2015-04-09 05:25:46 -0300138
139 /* Masks for timings */
140 unsigned int linewidth_mask;
141 unsigned int field0_height_mask;
142 unsigned int field1_height_mask;
143 unsigned int hfrontporch_mask;
144 unsigned int hsync_mask;
145 unsigned int hbackporch_mask;
146 unsigned int field0_vfrontporch_mask;
147 unsigned int field1_vfrontporch_mask;
148 unsigned int field0_vsync_mask;
149 unsigned int field1_vsync_mask;
150 unsigned int field0_vbackporch_mask;
151 unsigned int field1_vbackporch_mask;
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300152};
153
Hans Verkuil54450f52012-07-18 05:45:16 -0300154/*
155 **********************************************************************
156 *
157 * Arrays with configuration parameters for the ADV7604
158 *
159 **********************************************************************
160 */
Laurent Pinchartc784b1e2014-01-29 10:08:58 -0300161
Pablo Antonb44b2e02015-02-03 14:13:18 -0300162struct adv76xx_state {
163 const struct adv76xx_chip_info *info;
164 struct adv76xx_platform_data pdata;
Laurent Pinchart539b33b2014-01-26 18:42:37 -0300165
Laurent Pincharte9d50e92014-01-30 18:37:08 -0300166 struct gpio_desc *hpd_gpio[4];
167
Hans Verkuil54450f52012-07-18 05:45:16 -0300168 struct v4l2_subdev sd;
Pablo Antonb44b2e02015-02-03 14:13:18 -0300169 struct media_pad pads[ADV76XX_PAD_MAX];
Laurent Pinchartc784b1e2014-01-29 10:08:58 -0300170 unsigned int source_pad;
Laurent Pinchart539b33b2014-01-26 18:42:37 -0300171
Hans Verkuil54450f52012-07-18 05:45:16 -0300172 struct v4l2_ctrl_handler hdl;
Laurent Pinchart539b33b2014-01-26 18:42:37 -0300173
Pablo Antonb44b2e02015-02-03 14:13:18 -0300174 enum adv76xx_pad selected_input;
Laurent Pinchart539b33b2014-01-26 18:42:37 -0300175
Hans Verkuil54450f52012-07-18 05:45:16 -0300176 struct v4l2_dv_timings timings;
Pablo Antonb44b2e02015-02-03 14:13:18 -0300177 const struct adv76xx_format_info *format;
Laurent Pinchart539b33b2014-01-26 18:42:37 -0300178
Mats Randgaard4a31a932013-12-10 09:45:00 -0300179 struct {
180 u8 edid[256];
181 u32 present;
182 unsigned blocks;
183 } edid;
Mats Randgaarddd08beb2013-12-10 09:57:09 -0300184 u16 spa_port_a[2];
Hans Verkuil54450f52012-07-18 05:45:16 -0300185 struct v4l2_fract aspect_ratio;
186 u32 rgb_quantization_range;
187 struct workqueue_struct *work_queues;
188 struct delayed_work delayed_work_enable_hotplug;
Hans Verkuilcf9afb12012-10-16 10:12:55 -0300189 bool restart_stdi_once;
Hans Verkuil54450f52012-07-18 05:45:16 -0300190
191 /* i2c clients */
Pablo Antonb44b2e02015-02-03 14:13:18 -0300192 struct i2c_client *i2c_clients[ADV76XX_PAGE_MAX];
Hans Verkuil54450f52012-07-18 05:45:16 -0300193
Pablo Antonf862f572015-06-19 10:23:06 -0300194 /* Regmaps */
195 struct regmap *regmap[ADV76XX_PAGE_MAX];
196
Hans Verkuil54450f52012-07-18 05:45:16 -0300197 /* controls */
198 struct v4l2_ctrl *detect_tx_5v_ctrl;
199 struct v4l2_ctrl *analog_sampling_phase_ctrl;
200 struct v4l2_ctrl *free_run_color_manual_ctrl;
201 struct v4l2_ctrl *free_run_color_ctrl;
202 struct v4l2_ctrl *rgb_quantization_range_ctrl;
203};
204
Pablo Antonb44b2e02015-02-03 14:13:18 -0300205static bool adv76xx_has_afe(struct adv76xx_state *state)
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300206{
207 return state->info->has_afe;
208}
209
Hans Verkuil54450f52012-07-18 05:45:16 -0300210/* Supported CEA and DMT timings */
Pablo Antonb44b2e02015-02-03 14:13:18 -0300211static const struct v4l2_dv_timings adv76xx_timings[] = {
Hans Verkuil54450f52012-07-18 05:45:16 -0300212 V4L2_DV_BT_CEA_720X480P59_94,
213 V4L2_DV_BT_CEA_720X576P50,
214 V4L2_DV_BT_CEA_1280X720P24,
215 V4L2_DV_BT_CEA_1280X720P25,
Hans Verkuil54450f52012-07-18 05:45:16 -0300216 V4L2_DV_BT_CEA_1280X720P50,
217 V4L2_DV_BT_CEA_1280X720P60,
218 V4L2_DV_BT_CEA_1920X1080P24,
219 V4L2_DV_BT_CEA_1920X1080P25,
220 V4L2_DV_BT_CEA_1920X1080P30,
221 V4L2_DV_BT_CEA_1920X1080P50,
222 V4L2_DV_BT_CEA_1920X1080P60,
223
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300224 /* sorted by DMT ID */
Hans Verkuil54450f52012-07-18 05:45:16 -0300225 V4L2_DV_BT_DMT_640X350P85,
226 V4L2_DV_BT_DMT_640X400P85,
227 V4L2_DV_BT_DMT_720X400P85,
228 V4L2_DV_BT_DMT_640X480P60,
229 V4L2_DV_BT_DMT_640X480P72,
230 V4L2_DV_BT_DMT_640X480P75,
231 V4L2_DV_BT_DMT_640X480P85,
232 V4L2_DV_BT_DMT_800X600P56,
233 V4L2_DV_BT_DMT_800X600P60,
234 V4L2_DV_BT_DMT_800X600P72,
235 V4L2_DV_BT_DMT_800X600P75,
236 V4L2_DV_BT_DMT_800X600P85,
237 V4L2_DV_BT_DMT_848X480P60,
238 V4L2_DV_BT_DMT_1024X768P60,
239 V4L2_DV_BT_DMT_1024X768P70,
240 V4L2_DV_BT_DMT_1024X768P75,
241 V4L2_DV_BT_DMT_1024X768P85,
242 V4L2_DV_BT_DMT_1152X864P75,
243 V4L2_DV_BT_DMT_1280X768P60_RB,
244 V4L2_DV_BT_DMT_1280X768P60,
245 V4L2_DV_BT_DMT_1280X768P75,
246 V4L2_DV_BT_DMT_1280X768P85,
247 V4L2_DV_BT_DMT_1280X800P60_RB,
248 V4L2_DV_BT_DMT_1280X800P60,
249 V4L2_DV_BT_DMT_1280X800P75,
250 V4L2_DV_BT_DMT_1280X800P85,
251 V4L2_DV_BT_DMT_1280X960P60,
252 V4L2_DV_BT_DMT_1280X960P85,
253 V4L2_DV_BT_DMT_1280X1024P60,
254 V4L2_DV_BT_DMT_1280X1024P75,
255 V4L2_DV_BT_DMT_1280X1024P85,
256 V4L2_DV_BT_DMT_1360X768P60,
257 V4L2_DV_BT_DMT_1400X1050P60_RB,
258 V4L2_DV_BT_DMT_1400X1050P60,
259 V4L2_DV_BT_DMT_1400X1050P75,
260 V4L2_DV_BT_DMT_1400X1050P85,
261 V4L2_DV_BT_DMT_1440X900P60_RB,
262 V4L2_DV_BT_DMT_1440X900P60,
263 V4L2_DV_BT_DMT_1600X1200P60,
264 V4L2_DV_BT_DMT_1680X1050P60_RB,
265 V4L2_DV_BT_DMT_1680X1050P60,
266 V4L2_DV_BT_DMT_1792X1344P60,
267 V4L2_DV_BT_DMT_1856X1392P60,
268 V4L2_DV_BT_DMT_1920X1200P60_RB,
Martin Bugge547ed542013-12-05 10:01:17 -0300269 V4L2_DV_BT_DMT_1366X768P60_RB,
Hans Verkuil54450f52012-07-18 05:45:16 -0300270 V4L2_DV_BT_DMT_1366X768P60,
271 V4L2_DV_BT_DMT_1920X1080P60,
272 { },
273};
274
Pablo Antonb44b2e02015-02-03 14:13:18 -0300275struct adv76xx_video_standards {
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300276 struct v4l2_dv_timings timings;
277 u8 vid_std;
278 u8 v_freq;
279};
280
281/* sorted by number of lines */
Pablo Antonb44b2e02015-02-03 14:13:18 -0300282static const struct adv76xx_video_standards adv7604_prim_mode_comp[] = {
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300283 /* { V4L2_DV_BT_CEA_720X480P59_94, 0x0a, 0x00 }, TODO flickering */
284 { V4L2_DV_BT_CEA_720X576P50, 0x0b, 0x00 },
285 { V4L2_DV_BT_CEA_1280X720P50, 0x19, 0x01 },
286 { V4L2_DV_BT_CEA_1280X720P60, 0x19, 0x00 },
287 { V4L2_DV_BT_CEA_1920X1080P24, 0x1e, 0x04 },
288 { V4L2_DV_BT_CEA_1920X1080P25, 0x1e, 0x03 },
289 { V4L2_DV_BT_CEA_1920X1080P30, 0x1e, 0x02 },
290 { V4L2_DV_BT_CEA_1920X1080P50, 0x1e, 0x01 },
291 { V4L2_DV_BT_CEA_1920X1080P60, 0x1e, 0x00 },
292 /* TODO add 1920x1080P60_RB (CVT timing) */
293 { },
294};
295
296/* sorted by number of lines */
Pablo Antonb44b2e02015-02-03 14:13:18 -0300297static const struct adv76xx_video_standards adv7604_prim_mode_gr[] = {
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300298 { V4L2_DV_BT_DMT_640X480P60, 0x08, 0x00 },
299 { V4L2_DV_BT_DMT_640X480P72, 0x09, 0x00 },
300 { V4L2_DV_BT_DMT_640X480P75, 0x0a, 0x00 },
301 { V4L2_DV_BT_DMT_640X480P85, 0x0b, 0x00 },
302 { V4L2_DV_BT_DMT_800X600P56, 0x00, 0x00 },
303 { V4L2_DV_BT_DMT_800X600P60, 0x01, 0x00 },
304 { V4L2_DV_BT_DMT_800X600P72, 0x02, 0x00 },
305 { V4L2_DV_BT_DMT_800X600P75, 0x03, 0x00 },
306 { V4L2_DV_BT_DMT_800X600P85, 0x04, 0x00 },
307 { V4L2_DV_BT_DMT_1024X768P60, 0x0c, 0x00 },
308 { V4L2_DV_BT_DMT_1024X768P70, 0x0d, 0x00 },
309 { V4L2_DV_BT_DMT_1024X768P75, 0x0e, 0x00 },
310 { V4L2_DV_BT_DMT_1024X768P85, 0x0f, 0x00 },
311 { V4L2_DV_BT_DMT_1280X1024P60, 0x05, 0x00 },
312 { V4L2_DV_BT_DMT_1280X1024P75, 0x06, 0x00 },
313 { V4L2_DV_BT_DMT_1360X768P60, 0x12, 0x00 },
314 { V4L2_DV_BT_DMT_1366X768P60, 0x13, 0x00 },
315 { V4L2_DV_BT_DMT_1400X1050P60, 0x14, 0x00 },
316 { V4L2_DV_BT_DMT_1400X1050P75, 0x15, 0x00 },
317 { V4L2_DV_BT_DMT_1600X1200P60, 0x16, 0x00 }, /* TODO not tested */
318 /* TODO add 1600X1200P60_RB (not a DMT timing) */
319 { V4L2_DV_BT_DMT_1680X1050P60, 0x18, 0x00 },
320 { V4L2_DV_BT_DMT_1920X1200P60_RB, 0x19, 0x00 }, /* TODO not tested */
321 { },
322};
323
324/* sorted by number of lines */
Pablo Antonb44b2e02015-02-03 14:13:18 -0300325static const struct adv76xx_video_standards adv76xx_prim_mode_hdmi_comp[] = {
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300326 { V4L2_DV_BT_CEA_720X480P59_94, 0x0a, 0x00 },
327 { V4L2_DV_BT_CEA_720X576P50, 0x0b, 0x00 },
328 { V4L2_DV_BT_CEA_1280X720P50, 0x13, 0x01 },
329 { V4L2_DV_BT_CEA_1280X720P60, 0x13, 0x00 },
330 { V4L2_DV_BT_CEA_1920X1080P24, 0x1e, 0x04 },
331 { V4L2_DV_BT_CEA_1920X1080P25, 0x1e, 0x03 },
332 { V4L2_DV_BT_CEA_1920X1080P30, 0x1e, 0x02 },
333 { V4L2_DV_BT_CEA_1920X1080P50, 0x1e, 0x01 },
334 { V4L2_DV_BT_CEA_1920X1080P60, 0x1e, 0x00 },
335 { },
336};
337
338/* sorted by number of lines */
Pablo Antonb44b2e02015-02-03 14:13:18 -0300339static const struct adv76xx_video_standards adv76xx_prim_mode_hdmi_gr[] = {
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300340 { V4L2_DV_BT_DMT_640X480P60, 0x08, 0x00 },
341 { V4L2_DV_BT_DMT_640X480P72, 0x09, 0x00 },
342 { V4L2_DV_BT_DMT_640X480P75, 0x0a, 0x00 },
343 { V4L2_DV_BT_DMT_640X480P85, 0x0b, 0x00 },
344 { V4L2_DV_BT_DMT_800X600P56, 0x00, 0x00 },
345 { V4L2_DV_BT_DMT_800X600P60, 0x01, 0x00 },
346 { V4L2_DV_BT_DMT_800X600P72, 0x02, 0x00 },
347 { V4L2_DV_BT_DMT_800X600P75, 0x03, 0x00 },
348 { V4L2_DV_BT_DMT_800X600P85, 0x04, 0x00 },
349 { V4L2_DV_BT_DMT_1024X768P60, 0x0c, 0x00 },
350 { V4L2_DV_BT_DMT_1024X768P70, 0x0d, 0x00 },
351 { V4L2_DV_BT_DMT_1024X768P75, 0x0e, 0x00 },
352 { V4L2_DV_BT_DMT_1024X768P85, 0x0f, 0x00 },
353 { V4L2_DV_BT_DMT_1280X1024P60, 0x05, 0x00 },
354 { V4L2_DV_BT_DMT_1280X1024P75, 0x06, 0x00 },
355 { },
356};
357
Hans Verkuil48519832015-05-07 10:37:57 -0300358static const struct v4l2_event adv76xx_ev_fmt = {
359 .type = V4L2_EVENT_SOURCE_CHANGE,
360 .u.src_change.changes = V4L2_EVENT_SRC_CH_RESOLUTION,
361};
362
Hans Verkuil54450f52012-07-18 05:45:16 -0300363/* ----------------------------------------------------------------------- */
364
Pablo Antonb44b2e02015-02-03 14:13:18 -0300365static inline struct adv76xx_state *to_state(struct v4l2_subdev *sd)
Hans Verkuil54450f52012-07-18 05:45:16 -0300366{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300367 return container_of(sd, struct adv76xx_state, sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300368}
369
Hans Verkuil54450f52012-07-18 05:45:16 -0300370static inline unsigned htotal(const struct v4l2_bt_timings *t)
371{
Hans Verkuileacf8f92013-07-29 08:40:59 -0300372 return V4L2_DV_BT_FRAME_WIDTH(t);
Hans Verkuil54450f52012-07-18 05:45:16 -0300373}
374
Hans Verkuil54450f52012-07-18 05:45:16 -0300375static inline unsigned vtotal(const struct v4l2_bt_timings *t)
376{
Hans Verkuileacf8f92013-07-29 08:40:59 -0300377 return V4L2_DV_BT_FRAME_HEIGHT(t);
Hans Verkuil54450f52012-07-18 05:45:16 -0300378}
379
380/* ----------------------------------------------------------------------- */
381
Pablo Antonf862f572015-06-19 10:23:06 -0300382static int adv76xx_read_check(struct adv76xx_state *state,
383 int client_page, u8 reg)
Hans Verkuil54450f52012-07-18 05:45:16 -0300384{
Pablo Antonf862f572015-06-19 10:23:06 -0300385 struct i2c_client *client = state->i2c_clients[client_page];
Hans Verkuil54450f52012-07-18 05:45:16 -0300386 int err;
Pablo Antonf862f572015-06-19 10:23:06 -0300387 unsigned int val;
Hans Verkuil54450f52012-07-18 05:45:16 -0300388
Pablo Antonf862f572015-06-19 10:23:06 -0300389 err = regmap_read(state->regmap[client_page], reg, &val);
390
391 if (err) {
392 v4l_err(client, "error reading %02x, %02x\n",
393 client->addr, reg);
394 return err;
Hans Verkuil54450f52012-07-18 05:45:16 -0300395 }
Pablo Antonf862f572015-06-19 10:23:06 -0300396 return val;
Hans Verkuil54450f52012-07-18 05:45:16 -0300397}
398
Pablo Antonf862f572015-06-19 10:23:06 -0300399/* adv76xx_write_block(): Write raw data with a maximum of I2C_SMBUS_BLOCK_MAX
400 * size to one or more registers.
401 *
402 * A value of zero will be returned on success, a negative errno will
403 * be returned in error cases.
404 */
405static int adv76xx_write_block(struct adv76xx_state *state, int client_page,
406 unsigned int init_reg, const void *val,
407 size_t val_len)
Hans Verkuil54450f52012-07-18 05:45:16 -0300408{
Pablo Antonf862f572015-06-19 10:23:06 -0300409 struct regmap *regmap = state->regmap[client_page];
Hans Verkuil54450f52012-07-18 05:45:16 -0300410
Pablo Antonf862f572015-06-19 10:23:06 -0300411 if (val_len > I2C_SMBUS_BLOCK_MAX)
412 val_len = I2C_SMBUS_BLOCK_MAX;
413
414 return regmap_raw_write(regmap, init_reg, val, val_len);
Hans Verkuil54450f52012-07-18 05:45:16 -0300415}
416
417/* ----------------------------------------------------------------------- */
418
419static inline int io_read(struct v4l2_subdev *sd, u8 reg)
420{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300421 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300422
Pablo Antonf862f572015-06-19 10:23:06 -0300423 return adv76xx_read_check(state, ADV76XX_PAGE_IO, reg);
Hans Verkuil54450f52012-07-18 05:45:16 -0300424}
425
426static inline int io_write(struct v4l2_subdev *sd, u8 reg, u8 val)
427{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300428 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300429
Pablo Antonf862f572015-06-19 10:23:06 -0300430 return regmap_write(state->regmap[ADV76XX_PAGE_IO], reg, val);
Hans Verkuil54450f52012-07-18 05:45:16 -0300431}
432
Laurent Pinchart22d97e52014-01-30 17:17:42 -0300433static inline int io_write_clr_set(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
Hans Verkuil54450f52012-07-18 05:45:16 -0300434{
Laurent Pinchart22d97e52014-01-30 17:17:42 -0300435 return io_write(sd, reg, (io_read(sd, reg) & ~mask) | val);
Hans Verkuil54450f52012-07-18 05:45:16 -0300436}
437
438static inline int avlink_read(struct v4l2_subdev *sd, u8 reg)
439{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300440 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300441
Pablo Antonf862f572015-06-19 10:23:06 -0300442 return adv76xx_read_check(state, ADV7604_PAGE_AVLINK, reg);
Hans Verkuil54450f52012-07-18 05:45:16 -0300443}
444
445static inline int avlink_write(struct v4l2_subdev *sd, u8 reg, u8 val)
446{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300447 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300448
Pablo Antonf862f572015-06-19 10:23:06 -0300449 return regmap_write(state->regmap[ADV7604_PAGE_AVLINK], reg, val);
Hans Verkuil54450f52012-07-18 05:45:16 -0300450}
451
452static inline int cec_read(struct v4l2_subdev *sd, u8 reg)
453{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300454 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300455
Pablo Antonf862f572015-06-19 10:23:06 -0300456 return adv76xx_read_check(state, ADV76XX_PAGE_CEC, reg);
Hans Verkuil54450f52012-07-18 05:45:16 -0300457}
458
459static inline int cec_write(struct v4l2_subdev *sd, u8 reg, u8 val)
460{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300461 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300462
Pablo Antonf862f572015-06-19 10:23:06 -0300463 return regmap_write(state->regmap[ADV76XX_PAGE_CEC], reg, val);
Hans Verkuil54450f52012-07-18 05:45:16 -0300464}
465
Hans Verkuil54450f52012-07-18 05:45:16 -0300466static inline int infoframe_read(struct v4l2_subdev *sd, u8 reg)
467{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300468 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300469
Pablo Antonf862f572015-06-19 10:23:06 -0300470 return adv76xx_read_check(state, ADV76XX_PAGE_INFOFRAME, reg);
Hans Verkuil54450f52012-07-18 05:45:16 -0300471}
472
473static inline int infoframe_write(struct v4l2_subdev *sd, u8 reg, u8 val)
474{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300475 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300476
Pablo Antonf862f572015-06-19 10:23:06 -0300477 return regmap_write(state->regmap[ADV76XX_PAGE_INFOFRAME], reg, val);
Hans Verkuil54450f52012-07-18 05:45:16 -0300478}
479
Hans Verkuil54450f52012-07-18 05:45:16 -0300480static inline int afe_read(struct v4l2_subdev *sd, u8 reg)
481{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300482 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300483
Pablo Antonf862f572015-06-19 10:23:06 -0300484 return adv76xx_read_check(state, ADV76XX_PAGE_AFE, reg);
Hans Verkuil54450f52012-07-18 05:45:16 -0300485}
486
487static inline int afe_write(struct v4l2_subdev *sd, u8 reg, u8 val)
488{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300489 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300490
Pablo Antonf862f572015-06-19 10:23:06 -0300491 return regmap_write(state->regmap[ADV76XX_PAGE_AFE], reg, val);
Hans Verkuil54450f52012-07-18 05:45:16 -0300492}
493
494static inline int rep_read(struct v4l2_subdev *sd, u8 reg)
495{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300496 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300497
Pablo Antonf862f572015-06-19 10:23:06 -0300498 return adv76xx_read_check(state, ADV76XX_PAGE_REP, reg);
Hans Verkuil54450f52012-07-18 05:45:16 -0300499}
500
501static inline int rep_write(struct v4l2_subdev *sd, u8 reg, u8 val)
502{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300503 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300504
Pablo Antonf862f572015-06-19 10:23:06 -0300505 return regmap_write(state->regmap[ADV76XX_PAGE_REP], reg, val);
Hans Verkuil54450f52012-07-18 05:45:16 -0300506}
507
Laurent Pinchart22d97e52014-01-30 17:17:42 -0300508static inline int rep_write_clr_set(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
Hans Verkuil54450f52012-07-18 05:45:16 -0300509{
Laurent Pinchart22d97e52014-01-30 17:17:42 -0300510 return rep_write(sd, reg, (rep_read(sd, reg) & ~mask) | val);
Hans Verkuil54450f52012-07-18 05:45:16 -0300511}
512
513static inline int edid_read(struct v4l2_subdev *sd, u8 reg)
514{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300515 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300516
Pablo Antonf862f572015-06-19 10:23:06 -0300517 return adv76xx_read_check(state, ADV76XX_PAGE_EDID, reg);
Hans Verkuil54450f52012-07-18 05:45:16 -0300518}
519
520static inline int edid_write(struct v4l2_subdev *sd, u8 reg, u8 val)
521{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300522 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300523
Pablo Antonf862f572015-06-19 10:23:06 -0300524 return regmap_write(state->regmap[ADV76XX_PAGE_EDID], reg, val);
Hans Verkuil54450f52012-07-18 05:45:16 -0300525}
526
Mats Randgaarddd08beb2013-12-10 09:57:09 -0300527static inline int edid_write_block(struct v4l2_subdev *sd,
Pablo Antonf862f572015-06-19 10:23:06 -0300528 unsigned int total_len, const u8 *val)
Mats Randgaarddd08beb2013-12-10 09:57:09 -0300529{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300530 struct adv76xx_state *state = to_state(sd);
Mats Randgaarddd08beb2013-12-10 09:57:09 -0300531 int err = 0;
Pablo Antonf862f572015-06-19 10:23:06 -0300532 int i = 0;
533 int len = 0;
Mats Randgaarddd08beb2013-12-10 09:57:09 -0300534
Pablo Antonf862f572015-06-19 10:23:06 -0300535 v4l2_dbg(2, debug, sd, "%s: write EDID block (%d byte)\n",
536 __func__, total_len);
Mats Randgaarddd08beb2013-12-10 09:57:09 -0300537
Pablo Antonf862f572015-06-19 10:23:06 -0300538 while (!err && i < total_len) {
539 len = (total_len - i) > I2C_SMBUS_BLOCK_MAX ?
540 I2C_SMBUS_BLOCK_MAX :
541 (total_len - i);
542
543 err = adv76xx_write_block(state, ADV76XX_PAGE_EDID,
544 i, val + i, len);
545 i += len;
546 }
547
Mats Randgaarddd08beb2013-12-10 09:57:09 -0300548 return err;
549}
550
Pablo Antonb44b2e02015-02-03 14:13:18 -0300551static void adv76xx_set_hpd(struct adv76xx_state *state, unsigned int hpd)
Laurent Pincharte9d50e92014-01-30 18:37:08 -0300552{
553 unsigned int i;
554
Uwe Kleine-König269bd132015-03-02 04:00:44 -0300555 for (i = 0; i < state->info->num_dv_ports; ++i)
Laurent Pincharte9d50e92014-01-30 18:37:08 -0300556 gpiod_set_value_cansleep(state->hpd_gpio[i], hpd & BIT(i));
Laurent Pincharte9d50e92014-01-30 18:37:08 -0300557
Pablo Antonb44b2e02015-02-03 14:13:18 -0300558 v4l2_subdev_notify(&state->sd, ADV76XX_HOTPLUG, &hpd);
Laurent Pincharte9d50e92014-01-30 18:37:08 -0300559}
560
Pablo Antonb44b2e02015-02-03 14:13:18 -0300561static void adv76xx_delayed_work_enable_hotplug(struct work_struct *work)
Hans Verkuil54450f52012-07-18 05:45:16 -0300562{
563 struct delayed_work *dwork = to_delayed_work(work);
Pablo Antonb44b2e02015-02-03 14:13:18 -0300564 struct adv76xx_state *state = container_of(dwork, struct adv76xx_state,
Hans Verkuil54450f52012-07-18 05:45:16 -0300565 delayed_work_enable_hotplug);
566 struct v4l2_subdev *sd = &state->sd;
567
568 v4l2_dbg(2, debug, sd, "%s: enable hotplug\n", __func__);
569
Pablo Antonb44b2e02015-02-03 14:13:18 -0300570 adv76xx_set_hpd(state, state->edid.present);
Hans Verkuil54450f52012-07-18 05:45:16 -0300571}
572
Hans Verkuil54450f52012-07-18 05:45:16 -0300573static inline int hdmi_read(struct v4l2_subdev *sd, u8 reg)
574{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300575 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300576
Pablo Antonf862f572015-06-19 10:23:06 -0300577 return adv76xx_read_check(state, ADV76XX_PAGE_HDMI, reg);
Hans Verkuil54450f52012-07-18 05:45:16 -0300578}
579
Laurent Pinchart51182a92014-01-08 19:30:37 -0300580static u16 hdmi_read16(struct v4l2_subdev *sd, u8 reg, u16 mask)
581{
582 return ((hdmi_read(sd, reg) << 8) | hdmi_read(sd, reg + 1)) & mask;
583}
584
Hans Verkuil54450f52012-07-18 05:45:16 -0300585static inline int hdmi_write(struct v4l2_subdev *sd, u8 reg, u8 val)
586{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300587 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300588
Pablo Antonf862f572015-06-19 10:23:06 -0300589 return regmap_write(state->regmap[ADV76XX_PAGE_HDMI], reg, val);
Hans Verkuil54450f52012-07-18 05:45:16 -0300590}
591
Laurent Pinchart22d97e52014-01-30 17:17:42 -0300592static inline int hdmi_write_clr_set(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
Mats Randgaard4a31a932013-12-10 09:45:00 -0300593{
Laurent Pinchart22d97e52014-01-30 17:17:42 -0300594 return hdmi_write(sd, reg, (hdmi_read(sd, reg) & ~mask) | val);
Mats Randgaard4a31a932013-12-10 09:45:00 -0300595}
596
Hans Verkuil54450f52012-07-18 05:45:16 -0300597static inline int test_write(struct v4l2_subdev *sd, u8 reg, u8 val)
598{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300599 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300600
Pablo Antonf862f572015-06-19 10:23:06 -0300601 return regmap_write(state->regmap[ADV76XX_PAGE_TEST], reg, val);
Hans Verkuil54450f52012-07-18 05:45:16 -0300602}
603
604static inline int cp_read(struct v4l2_subdev *sd, u8 reg)
605{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300606 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300607
Pablo Antonf862f572015-06-19 10:23:06 -0300608 return adv76xx_read_check(state, ADV76XX_PAGE_CP, reg);
Hans Verkuil54450f52012-07-18 05:45:16 -0300609}
610
Laurent Pinchart51182a92014-01-08 19:30:37 -0300611static u16 cp_read16(struct v4l2_subdev *sd, u8 reg, u16 mask)
612{
613 return ((cp_read(sd, reg) << 8) | cp_read(sd, reg + 1)) & mask;
614}
615
Hans Verkuil54450f52012-07-18 05:45:16 -0300616static inline int cp_write(struct v4l2_subdev *sd, u8 reg, u8 val)
617{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300618 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300619
Pablo Antonf862f572015-06-19 10:23:06 -0300620 return regmap_write(state->regmap[ADV76XX_PAGE_CP], reg, val);
Hans Verkuil54450f52012-07-18 05:45:16 -0300621}
622
Laurent Pinchart22d97e52014-01-30 17:17:42 -0300623static inline int cp_write_clr_set(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
Hans Verkuil54450f52012-07-18 05:45:16 -0300624{
Laurent Pinchart22d97e52014-01-30 17:17:42 -0300625 return cp_write(sd, reg, (cp_read(sd, reg) & ~mask) | val);
Hans Verkuil54450f52012-07-18 05:45:16 -0300626}
627
628static inline int vdp_read(struct v4l2_subdev *sd, u8 reg)
629{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300630 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300631
Pablo Antonf862f572015-06-19 10:23:06 -0300632 return adv76xx_read_check(state, ADV7604_PAGE_VDP, reg);
Hans Verkuil54450f52012-07-18 05:45:16 -0300633}
634
635static inline int vdp_write(struct v4l2_subdev *sd, u8 reg, u8 val)
636{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300637 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -0300638
Pablo Antonf862f572015-06-19 10:23:06 -0300639 return regmap_write(state->regmap[ADV7604_PAGE_VDP], reg, val);
Hans Verkuil54450f52012-07-18 05:45:16 -0300640}
641
Pablo Antonb44b2e02015-02-03 14:13:18 -0300642#define ADV76XX_REG(page, offset) (((page) << 8) | (offset))
643#define ADV76XX_REG_SEQ_TERM 0xffff
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300644
645#ifdef CONFIG_VIDEO_ADV_DEBUG
Pablo Antonb44b2e02015-02-03 14:13:18 -0300646static int adv76xx_read_reg(struct v4l2_subdev *sd, unsigned int reg)
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300647{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300648 struct adv76xx_state *state = to_state(sd);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300649 unsigned int page = reg >> 8;
Pablo Antonf862f572015-06-19 10:23:06 -0300650 unsigned int val;
651 int err;
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300652
653 if (!(BIT(page) & state->info->page_mask))
654 return -EINVAL;
655
656 reg &= 0xff;
Pablo Antonf862f572015-06-19 10:23:06 -0300657 err = regmap_read(state->regmap[page], reg, &val);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300658
Pablo Antonf862f572015-06-19 10:23:06 -0300659 return err ? err : val;
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300660}
661#endif
662
Pablo Antonb44b2e02015-02-03 14:13:18 -0300663static int adv76xx_write_reg(struct v4l2_subdev *sd, unsigned int reg, u8 val)
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300664{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300665 struct adv76xx_state *state = to_state(sd);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300666 unsigned int page = reg >> 8;
667
668 if (!(BIT(page) & state->info->page_mask))
669 return -EINVAL;
670
671 reg &= 0xff;
672
Pablo Antonf862f572015-06-19 10:23:06 -0300673 return regmap_write(state->regmap[page], reg, val);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300674}
675
Pablo Antonb44b2e02015-02-03 14:13:18 -0300676static void adv76xx_write_reg_seq(struct v4l2_subdev *sd,
677 const struct adv76xx_reg_seq *reg_seq)
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300678{
679 unsigned int i;
680
Pablo Antonb44b2e02015-02-03 14:13:18 -0300681 for (i = 0; reg_seq[i].reg != ADV76XX_REG_SEQ_TERM; i++)
682 adv76xx_write_reg(sd, reg_seq[i].reg, reg_seq[i].val);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300683}
684
Laurent Pinchart539b33b2014-01-26 18:42:37 -0300685/* -----------------------------------------------------------------------------
686 * Format helpers
687 */
688
Pablo Antonb44b2e02015-02-03 14:13:18 -0300689static const struct adv76xx_format_info adv7604_formats[] = {
690 { MEDIA_BUS_FMT_RGB888_1X24, ADV76XX_OP_CH_SEL_RGB, true, false,
691 ADV76XX_OP_MODE_SEL_SDR_444 | ADV76XX_OP_FORMAT_SEL_8BIT },
692 { MEDIA_BUS_FMT_YUYV8_2X8, ADV76XX_OP_CH_SEL_RGB, false, false,
693 ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_8BIT },
694 { MEDIA_BUS_FMT_YVYU8_2X8, ADV76XX_OP_CH_SEL_RGB, false, true,
695 ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_8BIT },
696 { MEDIA_BUS_FMT_YUYV10_2X10, ADV76XX_OP_CH_SEL_RGB, false, false,
697 ADV76XX_OP_MODE_SEL_SDR_422 | ADV7604_OP_FORMAT_SEL_10BIT },
698 { MEDIA_BUS_FMT_YVYU10_2X10, ADV76XX_OP_CH_SEL_RGB, false, true,
699 ADV76XX_OP_MODE_SEL_SDR_422 | ADV7604_OP_FORMAT_SEL_10BIT },
700 { MEDIA_BUS_FMT_YUYV12_2X12, ADV76XX_OP_CH_SEL_RGB, false, false,
701 ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_12BIT },
702 { MEDIA_BUS_FMT_YVYU12_2X12, ADV76XX_OP_CH_SEL_RGB, false, true,
703 ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_12BIT },
704 { MEDIA_BUS_FMT_UYVY8_1X16, ADV76XX_OP_CH_SEL_RBG, false, false,
705 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
706 { MEDIA_BUS_FMT_VYUY8_1X16, ADV76XX_OP_CH_SEL_RBG, false, true,
707 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
708 { MEDIA_BUS_FMT_YUYV8_1X16, ADV76XX_OP_CH_SEL_RGB, false, false,
709 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
710 { MEDIA_BUS_FMT_YVYU8_1X16, ADV76XX_OP_CH_SEL_RGB, false, true,
711 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
712 { MEDIA_BUS_FMT_UYVY10_1X20, ADV76XX_OP_CH_SEL_RBG, false, false,
713 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV7604_OP_FORMAT_SEL_10BIT },
714 { MEDIA_BUS_FMT_VYUY10_1X20, ADV76XX_OP_CH_SEL_RBG, false, true,
715 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV7604_OP_FORMAT_SEL_10BIT },
716 { MEDIA_BUS_FMT_YUYV10_1X20, ADV76XX_OP_CH_SEL_RGB, false, false,
717 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV7604_OP_FORMAT_SEL_10BIT },
718 { MEDIA_BUS_FMT_YVYU10_1X20, ADV76XX_OP_CH_SEL_RGB, false, true,
719 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV7604_OP_FORMAT_SEL_10BIT },
720 { MEDIA_BUS_FMT_UYVY12_1X24, ADV76XX_OP_CH_SEL_RBG, false, false,
721 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
722 { MEDIA_BUS_FMT_VYUY12_1X24, ADV76XX_OP_CH_SEL_RBG, false, true,
723 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
724 { MEDIA_BUS_FMT_YUYV12_1X24, ADV76XX_OP_CH_SEL_RGB, false, false,
725 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
726 { MEDIA_BUS_FMT_YVYU12_1X24, ADV76XX_OP_CH_SEL_RGB, false, true,
727 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
Laurent Pinchart539b33b2014-01-26 18:42:37 -0300728};
729
Pablo Antonb44b2e02015-02-03 14:13:18 -0300730static const struct adv76xx_format_info adv7611_formats[] = {
731 { MEDIA_BUS_FMT_RGB888_1X24, ADV76XX_OP_CH_SEL_RGB, true, false,
732 ADV76XX_OP_MODE_SEL_SDR_444 | ADV76XX_OP_FORMAT_SEL_8BIT },
733 { MEDIA_BUS_FMT_YUYV8_2X8, ADV76XX_OP_CH_SEL_RGB, false, false,
734 ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_8BIT },
735 { MEDIA_BUS_FMT_YVYU8_2X8, ADV76XX_OP_CH_SEL_RGB, false, true,
736 ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_8BIT },
737 { MEDIA_BUS_FMT_YUYV12_2X12, ADV76XX_OP_CH_SEL_RGB, false, false,
738 ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_12BIT },
739 { MEDIA_BUS_FMT_YVYU12_2X12, ADV76XX_OP_CH_SEL_RGB, false, true,
740 ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_12BIT },
741 { MEDIA_BUS_FMT_UYVY8_1X16, ADV76XX_OP_CH_SEL_RBG, false, false,
742 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
743 { MEDIA_BUS_FMT_VYUY8_1X16, ADV76XX_OP_CH_SEL_RBG, false, true,
744 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
745 { MEDIA_BUS_FMT_YUYV8_1X16, ADV76XX_OP_CH_SEL_RGB, false, false,
746 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
747 { MEDIA_BUS_FMT_YVYU8_1X16, ADV76XX_OP_CH_SEL_RGB, false, true,
748 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
749 { MEDIA_BUS_FMT_UYVY12_1X24, ADV76XX_OP_CH_SEL_RBG, false, false,
750 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
751 { MEDIA_BUS_FMT_VYUY12_1X24, ADV76XX_OP_CH_SEL_RBG, false, true,
752 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
753 { MEDIA_BUS_FMT_YUYV12_1X24, ADV76XX_OP_CH_SEL_RGB, false, false,
754 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
755 { MEDIA_BUS_FMT_YVYU12_1X24, ADV76XX_OP_CH_SEL_RGB, false, true,
756 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_12BIT },
Laurent Pinchart539b33b2014-01-26 18:42:37 -0300757};
758
William Towle8331d302015-06-03 10:59:51 -0300759static const struct adv76xx_format_info adv7612_formats[] = {
760 { MEDIA_BUS_FMT_RGB888_1X24, ADV76XX_OP_CH_SEL_RGB, true, false,
761 ADV76XX_OP_MODE_SEL_SDR_444 | ADV76XX_OP_FORMAT_SEL_8BIT },
762 { MEDIA_BUS_FMT_YUYV8_2X8, ADV76XX_OP_CH_SEL_RGB, false, false,
763 ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_8BIT },
764 { MEDIA_BUS_FMT_YVYU8_2X8, ADV76XX_OP_CH_SEL_RGB, false, true,
765 ADV76XX_OP_MODE_SEL_SDR_422 | ADV76XX_OP_FORMAT_SEL_8BIT },
766 { MEDIA_BUS_FMT_UYVY8_1X16, ADV76XX_OP_CH_SEL_RBG, false, false,
767 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
768 { MEDIA_BUS_FMT_VYUY8_1X16, ADV76XX_OP_CH_SEL_RBG, false, true,
769 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
770 { MEDIA_BUS_FMT_YUYV8_1X16, ADV76XX_OP_CH_SEL_RGB, false, false,
771 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
772 { MEDIA_BUS_FMT_YVYU8_1X16, ADV76XX_OP_CH_SEL_RGB, false, true,
773 ADV76XX_OP_MODE_SEL_SDR_422_2X | ADV76XX_OP_FORMAT_SEL_8BIT },
774};
775
Pablo Antonb44b2e02015-02-03 14:13:18 -0300776static const struct adv76xx_format_info *
777adv76xx_format_info(struct adv76xx_state *state, u32 code)
Laurent Pinchart539b33b2014-01-26 18:42:37 -0300778{
779 unsigned int i;
780
781 for (i = 0; i < state->info->nformats; ++i) {
782 if (state->info->formats[i].code == code)
783 return &state->info->formats[i];
784 }
785
786 return NULL;
787}
788
Hans Verkuil54450f52012-07-18 05:45:16 -0300789/* ----------------------------------------------------------------------- */
790
Mats Randgaard4a31a932013-12-10 09:45:00 -0300791static inline bool is_analog_input(struct v4l2_subdev *sd)
792{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300793 struct adv76xx_state *state = to_state(sd);
Mats Randgaard4a31a932013-12-10 09:45:00 -0300794
Laurent Pinchartc784b1e2014-01-29 10:08:58 -0300795 return state->selected_input == ADV7604_PAD_VGA_RGB ||
796 state->selected_input == ADV7604_PAD_VGA_COMP;
Mats Randgaard4a31a932013-12-10 09:45:00 -0300797}
798
799static inline bool is_digital_input(struct v4l2_subdev *sd)
800{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300801 struct adv76xx_state *state = to_state(sd);
Mats Randgaard4a31a932013-12-10 09:45:00 -0300802
Pablo Antonb44b2e02015-02-03 14:13:18 -0300803 return state->selected_input == ADV76XX_PAD_HDMI_PORT_A ||
Laurent Pinchartc784b1e2014-01-29 10:08:58 -0300804 state->selected_input == ADV7604_PAD_HDMI_PORT_B ||
805 state->selected_input == ADV7604_PAD_HDMI_PORT_C ||
806 state->selected_input == ADV7604_PAD_HDMI_PORT_D;
Mats Randgaard4a31a932013-12-10 09:45:00 -0300807}
808
809/* ----------------------------------------------------------------------- */
810
Hans Verkuil54450f52012-07-18 05:45:16 -0300811#ifdef CONFIG_VIDEO_ADV_DEBUG
Pablo Antonb44b2e02015-02-03 14:13:18 -0300812static void adv76xx_inv_register(struct v4l2_subdev *sd)
Hans Verkuil54450f52012-07-18 05:45:16 -0300813{
814 v4l2_info(sd, "0x000-0x0ff: IO Map\n");
815 v4l2_info(sd, "0x100-0x1ff: AVLink Map\n");
816 v4l2_info(sd, "0x200-0x2ff: CEC Map\n");
817 v4l2_info(sd, "0x300-0x3ff: InfoFrame Map\n");
818 v4l2_info(sd, "0x400-0x4ff: ESDP Map\n");
819 v4l2_info(sd, "0x500-0x5ff: DPP Map\n");
820 v4l2_info(sd, "0x600-0x6ff: AFE Map\n");
821 v4l2_info(sd, "0x700-0x7ff: Repeater Map\n");
822 v4l2_info(sd, "0x800-0x8ff: EDID Map\n");
823 v4l2_info(sd, "0x900-0x9ff: HDMI Map\n");
824 v4l2_info(sd, "0xa00-0xaff: Test Map\n");
825 v4l2_info(sd, "0xb00-0xbff: CP Map\n");
826 v4l2_info(sd, "0xc00-0xcff: VDP Map\n");
827}
828
Pablo Antonb44b2e02015-02-03 14:13:18 -0300829static int adv76xx_g_register(struct v4l2_subdev *sd,
Hans Verkuil54450f52012-07-18 05:45:16 -0300830 struct v4l2_dbg_register *reg)
831{
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300832 int ret;
833
Pablo Antonb44b2e02015-02-03 14:13:18 -0300834 ret = adv76xx_read_reg(sd, reg->reg);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300835 if (ret < 0) {
Hans Verkuil54450f52012-07-18 05:45:16 -0300836 v4l2_info(sd, "Register %03llx not supported\n", reg->reg);
Pablo Antonb44b2e02015-02-03 14:13:18 -0300837 adv76xx_inv_register(sd);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300838 return ret;
Hans Verkuil54450f52012-07-18 05:45:16 -0300839 }
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300840
841 reg->size = 1;
842 reg->val = ret;
843
Hans Verkuil54450f52012-07-18 05:45:16 -0300844 return 0;
845}
846
Pablo Antonb44b2e02015-02-03 14:13:18 -0300847static int adv76xx_s_register(struct v4l2_subdev *sd,
Hans Verkuil977ba3b12013-03-24 08:28:46 -0300848 const struct v4l2_dbg_register *reg)
Hans Verkuil54450f52012-07-18 05:45:16 -0300849{
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300850 int ret;
Hans Verkuil15774612013-12-10 10:02:43 -0300851
Pablo Antonb44b2e02015-02-03 14:13:18 -0300852 ret = adv76xx_write_reg(sd, reg->reg, reg->val);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300853 if (ret < 0) {
Hans Verkuil54450f52012-07-18 05:45:16 -0300854 v4l2_info(sd, "Register %03llx not supported\n", reg->reg);
Pablo Antonb44b2e02015-02-03 14:13:18 -0300855 adv76xx_inv_register(sd);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300856 return ret;
Hans Verkuil54450f52012-07-18 05:45:16 -0300857 }
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300858
Hans Verkuil54450f52012-07-18 05:45:16 -0300859 return 0;
860}
861#endif
862
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300863static unsigned int adv7604_read_cable_det(struct v4l2_subdev *sd)
864{
865 u8 value = io_read(sd, 0x6f);
866
867 return ((value & 0x10) >> 4)
868 | ((value & 0x08) >> 2)
869 | ((value & 0x04) << 0)
870 | ((value & 0x02) << 2);
871}
872
873static unsigned int adv7611_read_cable_det(struct v4l2_subdev *sd)
874{
875 u8 value = io_read(sd, 0x6f);
876
877 return value & 1;
878}
879
Pablo Antonb44b2e02015-02-03 14:13:18 -0300880static int adv76xx_s_detect_tx_5v_ctrl(struct v4l2_subdev *sd)
Hans Verkuil54450f52012-07-18 05:45:16 -0300881{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300882 struct adv76xx_state *state = to_state(sd);
883 const struct adv76xx_chip_info *info = state->info;
Hans Verkuil54450f52012-07-18 05:45:16 -0300884
Hans Verkuil54450f52012-07-18 05:45:16 -0300885 return v4l2_ctrl_s_ctrl(state->detect_tx_5v_ctrl,
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300886 info->read_cable_det(sd));
Hans Verkuil54450f52012-07-18 05:45:16 -0300887}
888
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300889static int find_and_set_predefined_video_timings(struct v4l2_subdev *sd,
890 u8 prim_mode,
Pablo Antonb44b2e02015-02-03 14:13:18 -0300891 const struct adv76xx_video_standards *predef_vid_timings,
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300892 const struct v4l2_dv_timings *timings)
Hans Verkuil54450f52012-07-18 05:45:16 -0300893{
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300894 int i;
895
896 for (i = 0; predef_vid_timings[i].timings.bt.width; i++) {
Hans Verkuilef1ed8f2013-08-15 08:28:47 -0300897 if (!v4l2_match_dv_timings(timings, &predef_vid_timings[i].timings,
Mats Randgaard4a31a932013-12-10 09:45:00 -0300898 is_digital_input(sd) ? 250000 : 1000000))
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300899 continue;
900 io_write(sd, 0x00, predef_vid_timings[i].vid_std); /* video std */
901 io_write(sd, 0x01, (predef_vid_timings[i].v_freq << 4) +
902 prim_mode); /* v_freq and prim mode */
903 return 0;
904 }
905
906 return -1;
907}
908
909static int configure_predefined_video_timings(struct v4l2_subdev *sd,
910 struct v4l2_dv_timings *timings)
911{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300912 struct adv76xx_state *state = to_state(sd);
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300913 int err;
914
915 v4l2_dbg(1, debug, sd, "%s", __func__);
916
Pablo Antonb44b2e02015-02-03 14:13:18 -0300917 if (adv76xx_has_afe(state)) {
Lars-Peter Clausend42010a2013-11-25 15:45:07 -0300918 /* reset to default values */
919 io_write(sd, 0x16, 0x43);
920 io_write(sd, 0x17, 0x5a);
921 }
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300922 /* disable embedded syncs for auto graphics mode */
Laurent Pinchart22d97e52014-01-30 17:17:42 -0300923 cp_write_clr_set(sd, 0x81, 0x10, 0x00);
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300924 cp_write(sd, 0x8f, 0x00);
925 cp_write(sd, 0x90, 0x00);
926 cp_write(sd, 0xa2, 0x00);
927 cp_write(sd, 0xa3, 0x00);
928 cp_write(sd, 0xa4, 0x00);
929 cp_write(sd, 0xa5, 0x00);
930 cp_write(sd, 0xa6, 0x00);
931 cp_write(sd, 0xa7, 0x00);
932 cp_write(sd, 0xab, 0x00);
933 cp_write(sd, 0xac, 0x00);
934
Mats Randgaard4a31a932013-12-10 09:45:00 -0300935 if (is_analog_input(sd)) {
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300936 err = find_and_set_predefined_video_timings(sd,
937 0x01, adv7604_prim_mode_comp, timings);
938 if (err)
939 err = find_and_set_predefined_video_timings(sd,
940 0x02, adv7604_prim_mode_gr, timings);
Mats Randgaard4a31a932013-12-10 09:45:00 -0300941 } else if (is_digital_input(sd)) {
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300942 err = find_and_set_predefined_video_timings(sd,
Pablo Antonb44b2e02015-02-03 14:13:18 -0300943 0x05, adv76xx_prim_mode_hdmi_comp, timings);
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300944 if (err)
945 err = find_and_set_predefined_video_timings(sd,
Pablo Antonb44b2e02015-02-03 14:13:18 -0300946 0x06, adv76xx_prim_mode_hdmi_gr, timings);
Mats Randgaard4a31a932013-12-10 09:45:00 -0300947 } else {
948 v4l2_dbg(2, debug, sd, "%s: Unknown port %d selected\n",
949 __func__, state->selected_input);
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300950 err = -1;
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300951 }
952
953
954 return err;
955}
956
957static void configure_custom_video_timings(struct v4l2_subdev *sd,
958 const struct v4l2_bt_timings *bt)
959{
Pablo Antonb44b2e02015-02-03 14:13:18 -0300960 struct adv76xx_state *state = to_state(sd);
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300961 u32 width = htotal(bt);
962 u32 height = vtotal(bt);
963 u16 cp_start_sav = bt->hsync + bt->hbackporch - 4;
964 u16 cp_start_eav = width - bt->hfrontporch;
965 u16 cp_start_vbi = height - bt->vfrontporch;
966 u16 cp_end_vbi = bt->vsync + bt->vbackporch;
967 u16 ch1_fr_ll = (((u32)bt->pixelclock / 100) > 0) ?
Pablo Antonb44b2e02015-02-03 14:13:18 -0300968 ((width * (ADV76XX_FSC / 100)) / ((u32)bt->pixelclock / 100)) : 0;
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300969 const u8 pll[2] = {
970 0xc0 | ((width >> 8) & 0x1f),
971 width & 0xff
972 };
Hans Verkuil54450f52012-07-18 05:45:16 -0300973
974 v4l2_dbg(2, debug, sd, "%s\n", __func__);
975
Mats Randgaard4a31a932013-12-10 09:45:00 -0300976 if (is_analog_input(sd)) {
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300977 /* auto graphics */
978 io_write(sd, 0x00, 0x07); /* video std */
979 io_write(sd, 0x01, 0x02); /* prim mode */
980 /* enable embedded syncs for auto graphics mode */
Laurent Pinchart22d97e52014-01-30 17:17:42 -0300981 cp_write_clr_set(sd, 0x81, 0x10, 0x10);
Hans Verkuil54450f52012-07-18 05:45:16 -0300982
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300983 /* Should only be set in auto-graphics mode [REF_02, p. 91-92] */
Hans Verkuil54450f52012-07-18 05:45:16 -0300984 /* setup PLL_DIV_MAN_EN and PLL_DIV_RATIO */
985 /* IO-map reg. 0x16 and 0x17 should be written in sequence */
Pablo Antonf862f572015-06-19 10:23:06 -0300986 if (regmap_raw_write(state->regmap[ADV76XX_PAGE_IO],
987 0x16, pll, 2))
Hans Verkuil54450f52012-07-18 05:45:16 -0300988 v4l2_err(sd, "writing to reg 0x16 and 0x17 failed\n");
Hans Verkuil54450f52012-07-18 05:45:16 -0300989
990 /* active video - horizontal timing */
Hans Verkuil54450f52012-07-18 05:45:16 -0300991 cp_write(sd, 0xa2, (cp_start_sav >> 4) & 0xff);
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300992 cp_write(sd, 0xa3, ((cp_start_sav & 0x0f) << 4) |
Mats Randgaard4a31a932013-12-10 09:45:00 -0300993 ((cp_start_eav >> 8) & 0x0f));
Hans Verkuil54450f52012-07-18 05:45:16 -0300994 cp_write(sd, 0xa4, cp_start_eav & 0xff);
995
996 /* active video - vertical timing */
Hans Verkuil54450f52012-07-18 05:45:16 -0300997 cp_write(sd, 0xa5, (cp_start_vbi >> 4) & 0xff);
Hans Verkuilccbd5bc2012-10-16 10:02:05 -0300998 cp_write(sd, 0xa6, ((cp_start_vbi & 0xf) << 4) |
Mats Randgaard4a31a932013-12-10 09:45:00 -0300999 ((cp_end_vbi >> 8) & 0xf));
Hans Verkuil54450f52012-07-18 05:45:16 -03001000 cp_write(sd, 0xa7, cp_end_vbi & 0xff);
Mats Randgaard4a31a932013-12-10 09:45:00 -03001001 } else if (is_digital_input(sd)) {
Hans Verkuilccbd5bc2012-10-16 10:02:05 -03001002 /* set default prim_mode/vid_std for HDMI
Jonathan McCrohan39c1cb22013-10-20 21:34:01 -03001003 according to [REF_03, c. 4.2] */
Hans Verkuilccbd5bc2012-10-16 10:02:05 -03001004 io_write(sd, 0x00, 0x02); /* video std */
1005 io_write(sd, 0x01, 0x06); /* prim mode */
Mats Randgaard4a31a932013-12-10 09:45:00 -03001006 } else {
1007 v4l2_dbg(2, debug, sd, "%s: Unknown port %d selected\n",
1008 __func__, state->selected_input);
Hans Verkuil54450f52012-07-18 05:45:16 -03001009 }
Hans Verkuil54450f52012-07-18 05:45:16 -03001010
Hans Verkuilccbd5bc2012-10-16 10:02:05 -03001011 cp_write(sd, 0x8f, (ch1_fr_ll >> 8) & 0x7);
1012 cp_write(sd, 0x90, ch1_fr_ll & 0xff);
1013 cp_write(sd, 0xab, (height >> 4) & 0xff);
1014 cp_write(sd, 0xac, (height & 0x0f) << 4);
1015}
Hans Verkuil54450f52012-07-18 05:45:16 -03001016
Pablo Antonb44b2e02015-02-03 14:13:18 -03001017static void adv76xx_set_offset(struct v4l2_subdev *sd, bool auto_offset, u16 offset_a, u16 offset_b, u16 offset_c)
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001018{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001019 struct adv76xx_state *state = to_state(sd);
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001020 u8 offset_buf[4];
1021
1022 if (auto_offset) {
1023 offset_a = 0x3ff;
1024 offset_b = 0x3ff;
1025 offset_c = 0x3ff;
1026 }
1027
1028 v4l2_dbg(2, debug, sd, "%s: %s offset: a = 0x%x, b = 0x%x, c = 0x%x\n",
1029 __func__, auto_offset ? "Auto" : "Manual",
1030 offset_a, offset_b, offset_c);
1031
1032 offset_buf[0] = (cp_read(sd, 0x77) & 0xc0) | ((offset_a & 0x3f0) >> 4);
1033 offset_buf[1] = ((offset_a & 0x00f) << 4) | ((offset_b & 0x3c0) >> 6);
1034 offset_buf[2] = ((offset_b & 0x03f) << 2) | ((offset_c & 0x300) >> 8);
1035 offset_buf[3] = offset_c & 0x0ff;
1036
1037 /* Registers must be written in this order with no i2c access in between */
Pablo Antonf862f572015-06-19 10:23:06 -03001038 if (regmap_raw_write(state->regmap[ADV76XX_PAGE_CP],
1039 0x77, offset_buf, 4))
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001040 v4l2_err(sd, "%s: i2c error writing to CP reg 0x77, 0x78, 0x79, 0x7a\n", __func__);
1041}
1042
Pablo Antonb44b2e02015-02-03 14:13:18 -03001043static void adv76xx_set_gain(struct v4l2_subdev *sd, bool auto_gain, u16 gain_a, u16 gain_b, u16 gain_c)
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001044{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001045 struct adv76xx_state *state = to_state(sd);
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001046 u8 gain_buf[4];
1047 u8 gain_man = 1;
1048 u8 agc_mode_man = 1;
1049
1050 if (auto_gain) {
1051 gain_man = 0;
1052 agc_mode_man = 0;
1053 gain_a = 0x100;
1054 gain_b = 0x100;
1055 gain_c = 0x100;
1056 }
1057
1058 v4l2_dbg(2, debug, sd, "%s: %s gain: a = 0x%x, b = 0x%x, c = 0x%x\n",
1059 __func__, auto_gain ? "Auto" : "Manual",
1060 gain_a, gain_b, gain_c);
1061
1062 gain_buf[0] = ((gain_man << 7) | (agc_mode_man << 6) | ((gain_a & 0x3f0) >> 4));
1063 gain_buf[1] = (((gain_a & 0x00f) << 4) | ((gain_b & 0x3c0) >> 6));
1064 gain_buf[2] = (((gain_b & 0x03f) << 2) | ((gain_c & 0x300) >> 8));
1065 gain_buf[3] = ((gain_c & 0x0ff));
1066
1067 /* Registers must be written in this order with no i2c access in between */
Pablo Antonf862f572015-06-19 10:23:06 -03001068 if (regmap_raw_write(state->regmap[ADV76XX_PAGE_CP],
1069 0x73, gain_buf, 4))
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001070 v4l2_err(sd, "%s: i2c error writing to CP reg 0x73, 0x74, 0x75, 0x76\n", __func__);
1071}
1072
Hans Verkuil54450f52012-07-18 05:45:16 -03001073static void set_rgb_quantization_range(struct v4l2_subdev *sd)
1074{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001075 struct adv76xx_state *state = to_state(sd);
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001076 bool rgb_output = io_read(sd, 0x02) & 0x02;
1077 bool hdmi_signal = hdmi_read(sd, 0x05) & 0x80;
Hans Verkuil54450f52012-07-18 05:45:16 -03001078
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001079 v4l2_dbg(2, debug, sd, "%s: RGB quantization range: %d, RGB out: %d, HDMI: %d\n",
1080 __func__, state->rgb_quantization_range,
1081 rgb_output, hdmi_signal);
1082
Pablo Antonb44b2e02015-02-03 14:13:18 -03001083 adv76xx_set_gain(sd, true, 0x0, 0x0, 0x0);
1084 adv76xx_set_offset(sd, true, 0x0, 0x0, 0x0);
Mats Randgaard98332392013-12-05 10:05:58 -03001085
Hans Verkuil54450f52012-07-18 05:45:16 -03001086 switch (state->rgb_quantization_range) {
1087 case V4L2_DV_RGB_RANGE_AUTO:
Laurent Pinchartc784b1e2014-01-29 10:08:58 -03001088 if (state->selected_input == ADV7604_PAD_VGA_RGB) {
Mats Randgaard98332392013-12-05 10:05:58 -03001089 /* Receiving analog RGB signal
1090 * Set RGB full range (0-255) */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001091 io_write_clr_set(sd, 0x02, 0xf0, 0x10);
Mats Randgaard98332392013-12-05 10:05:58 -03001092 break;
1093 }
Hans Verkuil54450f52012-07-18 05:45:16 -03001094
Laurent Pinchartc784b1e2014-01-29 10:08:58 -03001095 if (state->selected_input == ADV7604_PAD_VGA_COMP) {
Mats Randgaard98332392013-12-05 10:05:58 -03001096 /* Receiving analog YPbPr signal
1097 * Set automode */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001098 io_write_clr_set(sd, 0x02, 0xf0, 0xf0);
Mats Randgaard98332392013-12-05 10:05:58 -03001099 break;
1100 }
1101
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001102 if (hdmi_signal) {
Mats Randgaard98332392013-12-05 10:05:58 -03001103 /* Receiving HDMI signal
1104 * Set automode */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001105 io_write_clr_set(sd, 0x02, 0xf0, 0xf0);
Mats Randgaard98332392013-12-05 10:05:58 -03001106 break;
1107 }
1108
1109 /* Receiving DVI-D signal
1110 * ADV7604 selects RGB limited range regardless of
1111 * input format (CE/IT) in automatic mode */
Hans Verkuil680fee02015-03-20 14:05:05 -03001112 if (state->timings.bt.flags & V4L2_DV_FL_IS_CE_VIDEO) {
Mats Randgaard98332392013-12-05 10:05:58 -03001113 /* RGB limited range (16-235) */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001114 io_write_clr_set(sd, 0x02, 0xf0, 0x00);
Mats Randgaard98332392013-12-05 10:05:58 -03001115 } else {
1116 /* RGB full range (0-255) */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001117 io_write_clr_set(sd, 0x02, 0xf0, 0x10);
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001118
1119 if (is_digital_input(sd) && rgb_output) {
Pablo Antonb44b2e02015-02-03 14:13:18 -03001120 adv76xx_set_offset(sd, false, 0x40, 0x40, 0x40);
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001121 } else {
Pablo Antonb44b2e02015-02-03 14:13:18 -03001122 adv76xx_set_gain(sd, false, 0xe0, 0xe0, 0xe0);
1123 adv76xx_set_offset(sd, false, 0x70, 0x70, 0x70);
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001124 }
Hans Verkuil54450f52012-07-18 05:45:16 -03001125 }
1126 break;
1127 case V4L2_DV_RGB_RANGE_LIMITED:
Laurent Pinchartc784b1e2014-01-29 10:08:58 -03001128 if (state->selected_input == ADV7604_PAD_VGA_COMP) {
Mats Randgaardd261e842013-12-05 10:17:15 -03001129 /* YCrCb limited range (16-235) */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001130 io_write_clr_set(sd, 0x02, 0xf0, 0x20);
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001131 break;
Mats Randgaardd261e842013-12-05 10:17:15 -03001132 }
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001133
1134 /* RGB limited range (16-235) */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001135 io_write_clr_set(sd, 0x02, 0xf0, 0x00);
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001136
Hans Verkuil54450f52012-07-18 05:45:16 -03001137 break;
1138 case V4L2_DV_RGB_RANGE_FULL:
Laurent Pinchartc784b1e2014-01-29 10:08:58 -03001139 if (state->selected_input == ADV7604_PAD_VGA_COMP) {
Mats Randgaardd261e842013-12-05 10:17:15 -03001140 /* YCrCb full range (0-255) */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001141 io_write_clr_set(sd, 0x02, 0xf0, 0x60);
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001142 break;
1143 }
1144
1145 /* RGB full range (0-255) */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001146 io_write_clr_set(sd, 0x02, 0xf0, 0x10);
Mats Randgaard5c6c6342013-12-05 10:39:04 -03001147
1148 if (is_analog_input(sd) || hdmi_signal)
1149 break;
1150
1151 /* Adjust gain/offset for DVI-D signals only */
1152 if (rgb_output) {
Pablo Antonb44b2e02015-02-03 14:13:18 -03001153 adv76xx_set_offset(sd, false, 0x40, 0x40, 0x40);
Mats Randgaardd261e842013-12-05 10:17:15 -03001154 } else {
Pablo Antonb44b2e02015-02-03 14:13:18 -03001155 adv76xx_set_gain(sd, false, 0xe0, 0xe0, 0xe0);
1156 adv76xx_set_offset(sd, false, 0x70, 0x70, 0x70);
Mats Randgaardd261e842013-12-05 10:17:15 -03001157 }
Hans Verkuil54450f52012-07-18 05:45:16 -03001158 break;
1159 }
1160}
1161
Pablo Antonb44b2e02015-02-03 14:13:18 -03001162static int adv76xx_s_ctrl(struct v4l2_ctrl *ctrl)
Hans Verkuil54450f52012-07-18 05:45:16 -03001163{
Laurent Pinchartc2698872014-01-30 15:16:03 -03001164 struct v4l2_subdev *sd =
Pablo Antonb44b2e02015-02-03 14:13:18 -03001165 &container_of(ctrl->handler, struct adv76xx_state, hdl)->sd;
Laurent Pinchartc2698872014-01-30 15:16:03 -03001166
Pablo Antonb44b2e02015-02-03 14:13:18 -03001167 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -03001168
1169 switch (ctrl->id) {
1170 case V4L2_CID_BRIGHTNESS:
1171 cp_write(sd, 0x3c, ctrl->val);
1172 return 0;
1173 case V4L2_CID_CONTRAST:
1174 cp_write(sd, 0x3a, ctrl->val);
1175 return 0;
1176 case V4L2_CID_SATURATION:
1177 cp_write(sd, 0x3b, ctrl->val);
1178 return 0;
1179 case V4L2_CID_HUE:
1180 cp_write(sd, 0x3d, ctrl->val);
1181 return 0;
1182 case V4L2_CID_DV_RX_RGB_RANGE:
1183 state->rgb_quantization_range = ctrl->val;
1184 set_rgb_quantization_range(sd);
1185 return 0;
1186 case V4L2_CID_ADV_RX_ANALOG_SAMPLING_PHASE:
Pablo Antonb44b2e02015-02-03 14:13:18 -03001187 if (!adv76xx_has_afe(state))
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001188 return -EINVAL;
Hans Verkuil54450f52012-07-18 05:45:16 -03001189 /* Set the analog sampling phase. This is needed to find the
1190 best sampling phase for analog video: an application or
1191 driver has to try a number of phases and analyze the picture
1192 quality before settling on the best performing phase. */
1193 afe_write(sd, 0xc8, ctrl->val);
1194 return 0;
1195 case V4L2_CID_ADV_RX_FREE_RUN_COLOR_MANUAL:
1196 /* Use the default blue color for free running mode,
1197 or supply your own. */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001198 cp_write_clr_set(sd, 0xbf, 0x04, ctrl->val << 2);
Hans Verkuil54450f52012-07-18 05:45:16 -03001199 return 0;
1200 case V4L2_CID_ADV_RX_FREE_RUN_COLOR:
1201 cp_write(sd, 0xc0, (ctrl->val & 0xff0000) >> 16);
1202 cp_write(sd, 0xc1, (ctrl->val & 0x00ff00) >> 8);
1203 cp_write(sd, 0xc2, (u8)(ctrl->val & 0x0000ff));
1204 return 0;
1205 }
1206 return -EINVAL;
1207}
1208
Hans Verkuil54450f52012-07-18 05:45:16 -03001209/* ----------------------------------------------------------------------- */
1210
1211static inline bool no_power(struct v4l2_subdev *sd)
1212{
1213 /* Entire chip or CP powered off */
1214 return io_read(sd, 0x0c) & 0x24;
1215}
1216
1217static inline bool no_signal_tmds(struct v4l2_subdev *sd)
1218{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001219 struct adv76xx_state *state = to_state(sd);
Mats Randgaard4a31a932013-12-10 09:45:00 -03001220
1221 return !(io_read(sd, 0x6a) & (0x10 >> state->selected_input));
Hans Verkuil54450f52012-07-18 05:45:16 -03001222}
1223
1224static inline bool no_lock_tmds(struct v4l2_subdev *sd)
1225{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001226 struct adv76xx_state *state = to_state(sd);
1227 const struct adv76xx_chip_info *info = state->info;
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001228
1229 return (io_read(sd, 0x6a) & info->tdms_lock_mask) != info->tdms_lock_mask;
Hans Verkuil54450f52012-07-18 05:45:16 -03001230}
1231
Martin Buggebb88f322013-08-14 08:52:46 -03001232static inline bool is_hdmi(struct v4l2_subdev *sd)
1233{
1234 return hdmi_read(sd, 0x05) & 0x80;
1235}
1236
Hans Verkuil54450f52012-07-18 05:45:16 -03001237static inline bool no_lock_sspd(struct v4l2_subdev *sd)
1238{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001239 struct adv76xx_state *state = to_state(sd);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001240
1241 /*
1242 * Chips without a AFE don't expose registers for the SSPD, so just assume
1243 * that we have a lock.
1244 */
Pablo Antonb44b2e02015-02-03 14:13:18 -03001245 if (adv76xx_has_afe(state))
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001246 return false;
1247
Hans Verkuil54450f52012-07-18 05:45:16 -03001248 /* TODO channel 2 */
1249 return ((cp_read(sd, 0xb5) & 0xd0) != 0xd0);
1250}
1251
1252static inline bool no_lock_stdi(struct v4l2_subdev *sd)
1253{
1254 /* TODO channel 2 */
1255 return !(cp_read(sd, 0xb1) & 0x80);
1256}
1257
1258static inline bool no_signal(struct v4l2_subdev *sd)
1259{
Hans Verkuil54450f52012-07-18 05:45:16 -03001260 bool ret;
1261
1262 ret = no_power(sd);
1263
1264 ret |= no_lock_stdi(sd);
1265 ret |= no_lock_sspd(sd);
1266
Mats Randgaard4a31a932013-12-10 09:45:00 -03001267 if (is_digital_input(sd)) {
Hans Verkuil54450f52012-07-18 05:45:16 -03001268 ret |= no_lock_tmds(sd);
1269 ret |= no_signal_tmds(sd);
1270 }
1271
1272 return ret;
1273}
1274
1275static inline bool no_lock_cp(struct v4l2_subdev *sd)
1276{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001277 struct adv76xx_state *state = to_state(sd);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001278
Pablo Antonb44b2e02015-02-03 14:13:18 -03001279 if (!adv76xx_has_afe(state))
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001280 return false;
1281
Hans Verkuil54450f52012-07-18 05:45:16 -03001282 /* CP has detected a non standard number of lines on the incoming
1283 video compared to what it is configured to receive by s_dv_timings */
1284 return io_read(sd, 0x12) & 0x01;
1285}
1286
jean-michel.hautbois@vodalys.com58514622015-02-06 11:37:58 -03001287static inline bool in_free_run(struct v4l2_subdev *sd)
1288{
1289 return cp_read(sd, 0xff) & 0x10;
1290}
1291
Pablo Antonb44b2e02015-02-03 14:13:18 -03001292static int adv76xx_g_input_status(struct v4l2_subdev *sd, u32 *status)
Hans Verkuil54450f52012-07-18 05:45:16 -03001293{
Hans Verkuil54450f52012-07-18 05:45:16 -03001294 *status = 0;
1295 *status |= no_power(sd) ? V4L2_IN_ST_NO_POWER : 0;
1296 *status |= no_signal(sd) ? V4L2_IN_ST_NO_SIGNAL : 0;
jean-michel.hautbois@vodalys.com58514622015-02-06 11:37:58 -03001297 if (!in_free_run(sd) && no_lock_cp(sd))
1298 *status |= is_digital_input(sd) ?
1299 V4L2_IN_ST_NO_SYNC : V4L2_IN_ST_NO_H_LOCK;
Hans Verkuil54450f52012-07-18 05:45:16 -03001300
1301 v4l2_dbg(1, debug, sd, "%s: status = 0x%x\n", __func__, *status);
1302
1303 return 0;
1304}
1305
1306/* ----------------------------------------------------------------------- */
1307
Hans Verkuil54450f52012-07-18 05:45:16 -03001308struct stdi_readback {
1309 u16 bl, lcf, lcvs;
1310 u8 hs_pol, vs_pol;
1311 bool interlaced;
1312};
1313
1314static int stdi2dv_timings(struct v4l2_subdev *sd,
1315 struct stdi_readback *stdi,
1316 struct v4l2_dv_timings *timings)
1317{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001318 struct adv76xx_state *state = to_state(sd);
1319 u32 hfreq = (ADV76XX_FSC * 8) / stdi->bl;
Hans Verkuil54450f52012-07-18 05:45:16 -03001320 u32 pix_clk;
1321 int i;
1322
Pablo Antonb44b2e02015-02-03 14:13:18 -03001323 for (i = 0; adv76xx_timings[i].bt.height; i++) {
1324 if (vtotal(&adv76xx_timings[i].bt) != stdi->lcf + 1)
Hans Verkuil54450f52012-07-18 05:45:16 -03001325 continue;
Pablo Antonb44b2e02015-02-03 14:13:18 -03001326 if (adv76xx_timings[i].bt.vsync != stdi->lcvs)
Hans Verkuil54450f52012-07-18 05:45:16 -03001327 continue;
1328
Pablo Antonb44b2e02015-02-03 14:13:18 -03001329 pix_clk = hfreq * htotal(&adv76xx_timings[i].bt);
Hans Verkuil54450f52012-07-18 05:45:16 -03001330
Pablo Antonb44b2e02015-02-03 14:13:18 -03001331 if ((pix_clk < adv76xx_timings[i].bt.pixelclock + 1000000) &&
1332 (pix_clk > adv76xx_timings[i].bt.pixelclock - 1000000)) {
1333 *timings = adv76xx_timings[i];
Hans Verkuil54450f52012-07-18 05:45:16 -03001334 return 0;
1335 }
1336 }
1337
Prashant Laddha5fea1bb2015-06-10 13:51:42 -03001338 if (v4l2_detect_cvt(stdi->lcf + 1, hfreq, stdi->lcvs, 0,
Hans Verkuil54450f52012-07-18 05:45:16 -03001339 (stdi->hs_pol == '+' ? V4L2_DV_HSYNC_POS_POL : 0) |
1340 (stdi->vs_pol == '+' ? V4L2_DV_VSYNC_POS_POL : 0),
Prashant Laddha061ddda2015-05-22 02:27:34 -03001341 false, timings))
Hans Verkuil54450f52012-07-18 05:45:16 -03001342 return 0;
1343 if (v4l2_detect_gtf(stdi->lcf + 1, hfreq, stdi->lcvs,
1344 (stdi->hs_pol == '+' ? V4L2_DV_HSYNC_POS_POL : 0) |
1345 (stdi->vs_pol == '+' ? V4L2_DV_VSYNC_POS_POL : 0),
Prashant Laddha061ddda2015-05-22 02:27:34 -03001346 false, state->aspect_ratio, timings))
Hans Verkuil54450f52012-07-18 05:45:16 -03001347 return 0;
1348
Hans Verkuilccbd5bc2012-10-16 10:02:05 -03001349 v4l2_dbg(2, debug, sd,
1350 "%s: No format candidate found for lcvs = %d, lcf=%d, bl = %d, %chsync, %cvsync\n",
1351 __func__, stdi->lcvs, stdi->lcf, stdi->bl,
1352 stdi->hs_pol, stdi->vs_pol);
Hans Verkuil54450f52012-07-18 05:45:16 -03001353 return -1;
1354}
1355
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001356
Hans Verkuil54450f52012-07-18 05:45:16 -03001357static int read_stdi(struct v4l2_subdev *sd, struct stdi_readback *stdi)
1358{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001359 struct adv76xx_state *state = to_state(sd);
1360 const struct adv76xx_chip_info *info = state->info;
Laurent Pinchart4a2ccdd2014-01-08 20:26:55 -03001361 u8 polarity;
1362
Hans Verkuil54450f52012-07-18 05:45:16 -03001363 if (no_lock_stdi(sd) || no_lock_sspd(sd)) {
1364 v4l2_dbg(2, debug, sd, "%s: STDI and/or SSPD not locked\n", __func__);
1365 return -1;
1366 }
1367
1368 /* read STDI */
Laurent Pinchart51182a92014-01-08 19:30:37 -03001369 stdi->bl = cp_read16(sd, 0xb1, 0x3fff);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001370 stdi->lcf = cp_read16(sd, info->lcf_reg, 0x7ff);
Hans Verkuil54450f52012-07-18 05:45:16 -03001371 stdi->lcvs = cp_read(sd, 0xb3) >> 3;
1372 stdi->interlaced = io_read(sd, 0x12) & 0x10;
1373
Pablo Antonb44b2e02015-02-03 14:13:18 -03001374 if (adv76xx_has_afe(state)) {
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001375 /* read SSPD */
1376 polarity = cp_read(sd, 0xb5);
1377 if ((polarity & 0x03) == 0x01) {
1378 stdi->hs_pol = polarity & 0x10
1379 ? (polarity & 0x08 ? '+' : '-') : 'x';
1380 stdi->vs_pol = polarity & 0x40
1381 ? (polarity & 0x20 ? '+' : '-') : 'x';
1382 } else {
1383 stdi->hs_pol = 'x';
1384 stdi->vs_pol = 'x';
1385 }
Hans Verkuil54450f52012-07-18 05:45:16 -03001386 } else {
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001387 polarity = hdmi_read(sd, 0x05);
1388 stdi->hs_pol = polarity & 0x20 ? '+' : '-';
1389 stdi->vs_pol = polarity & 0x10 ? '+' : '-';
Hans Verkuil54450f52012-07-18 05:45:16 -03001390 }
1391
1392 if (no_lock_stdi(sd) || no_lock_sspd(sd)) {
1393 v4l2_dbg(2, debug, sd,
1394 "%s: signal lost during readout of STDI/SSPD\n", __func__);
1395 return -1;
1396 }
1397
1398 if (stdi->lcf < 239 || stdi->bl < 8 || stdi->bl == 0x3fff) {
1399 v4l2_dbg(2, debug, sd, "%s: invalid signal\n", __func__);
1400 memset(stdi, 0, sizeof(struct stdi_readback));
1401 return -1;
1402 }
1403
1404 v4l2_dbg(2, debug, sd,
1405 "%s: lcf (frame height - 1) = %d, bl = %d, lcvs (vsync) = %d, %chsync, %cvsync, %s\n",
1406 __func__, stdi->lcf, stdi->bl, stdi->lcvs,
1407 stdi->hs_pol, stdi->vs_pol,
1408 stdi->interlaced ? "interlaced" : "progressive");
1409
1410 return 0;
1411}
1412
Pablo Antonb44b2e02015-02-03 14:13:18 -03001413static int adv76xx_enum_dv_timings(struct v4l2_subdev *sd,
Hans Verkuil54450f52012-07-18 05:45:16 -03001414 struct v4l2_enum_dv_timings *timings)
1415{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001416 struct adv76xx_state *state = to_state(sd);
Laurent Pinchartafec5592014-01-29 10:09:41 -03001417
Pablo Antonb44b2e02015-02-03 14:13:18 -03001418 if (timings->index >= ARRAY_SIZE(adv76xx_timings) - 1)
Hans Verkuil54450f52012-07-18 05:45:16 -03001419 return -EINVAL;
Laurent Pinchartafec5592014-01-29 10:09:41 -03001420
1421 if (timings->pad >= state->source_pad)
1422 return -EINVAL;
1423
Hans Verkuil54450f52012-07-18 05:45:16 -03001424 memset(timings->reserved, 0, sizeof(timings->reserved));
Pablo Antonb44b2e02015-02-03 14:13:18 -03001425 timings->timings = adv76xx_timings[timings->index];
Hans Verkuil54450f52012-07-18 05:45:16 -03001426 return 0;
1427}
1428
Pablo Antonb44b2e02015-02-03 14:13:18 -03001429static int adv76xx_dv_timings_cap(struct v4l2_subdev *sd,
Laurent Pinchart7515e092014-01-31 08:51:18 -03001430 struct v4l2_dv_timings_cap *cap)
Laurent Pinchartafec5592014-01-29 10:09:41 -03001431{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001432 struct adv76xx_state *state = to_state(sd);
Laurent Pinchart7515e092014-01-31 08:51:18 -03001433
1434 if (cap->pad >= state->source_pad)
1435 return -EINVAL;
1436
Laurent Pinchartafec5592014-01-29 10:09:41 -03001437 cap->type = V4L2_DV_BT_656_1120;
1438 cap->bt.max_width = 1920;
1439 cap->bt.max_height = 1200;
1440 cap->bt.min_pixelclock = 25000000;
1441
Laurent Pinchart7515e092014-01-31 08:51:18 -03001442 switch (cap->pad) {
Pablo Antonb44b2e02015-02-03 14:13:18 -03001443 case ADV76XX_PAD_HDMI_PORT_A:
Laurent Pinchartafec5592014-01-29 10:09:41 -03001444 case ADV7604_PAD_HDMI_PORT_B:
1445 case ADV7604_PAD_HDMI_PORT_C:
1446 case ADV7604_PAD_HDMI_PORT_D:
1447 cap->bt.max_pixelclock = 225000000;
1448 break;
1449 case ADV7604_PAD_VGA_RGB:
1450 case ADV7604_PAD_VGA_COMP:
1451 default:
1452 cap->bt.max_pixelclock = 170000000;
1453 break;
1454 }
1455
1456 cap->bt.standards = V4L2_DV_BT_STD_CEA861 | V4L2_DV_BT_STD_DMT |
1457 V4L2_DV_BT_STD_GTF | V4L2_DV_BT_STD_CVT;
1458 cap->bt.capabilities = V4L2_DV_BT_CAP_PROGRESSIVE |
1459 V4L2_DV_BT_CAP_REDUCED_BLANKING | V4L2_DV_BT_CAP_CUSTOM;
1460 return 0;
1461}
1462
Hans Verkuil54450f52012-07-18 05:45:16 -03001463/* Fill the optional fields .standards and .flags in struct v4l2_dv_timings
Pablo Antonb44b2e02015-02-03 14:13:18 -03001464 if the format is listed in adv76xx_timings[] */
1465static void adv76xx_fill_optional_dv_timings_fields(struct v4l2_subdev *sd,
Hans Verkuil54450f52012-07-18 05:45:16 -03001466 struct v4l2_dv_timings *timings)
1467{
Hans Verkuil54450f52012-07-18 05:45:16 -03001468 int i;
1469
Pablo Antonb44b2e02015-02-03 14:13:18 -03001470 for (i = 0; adv76xx_timings[i].bt.width; i++) {
1471 if (v4l2_match_dv_timings(timings, &adv76xx_timings[i],
Mats Randgaard4a31a932013-12-10 09:45:00 -03001472 is_digital_input(sd) ? 250000 : 1000000)) {
Pablo Antonb44b2e02015-02-03 14:13:18 -03001473 *timings = adv76xx_timings[i];
Hans Verkuil54450f52012-07-18 05:45:16 -03001474 break;
1475 }
1476 }
1477}
1478
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001479static unsigned int adv7604_read_hdmi_pixelclock(struct v4l2_subdev *sd)
1480{
1481 unsigned int freq;
1482 int a, b;
1483
1484 a = hdmi_read(sd, 0x06);
1485 b = hdmi_read(sd, 0x3b);
1486 if (a < 0 || b < 0)
1487 return 0;
1488 freq = a * 1000000 + ((b & 0x30) >> 4) * 250000;
1489
1490 if (is_hdmi(sd)) {
1491 /* adjust for deep color mode */
1492 unsigned bits_per_channel = ((hdmi_read(sd, 0x0b) & 0x60) >> 4) + 8;
1493
1494 freq = freq * 8 / bits_per_channel;
1495 }
1496
1497 return freq;
1498}
1499
1500static unsigned int adv7611_read_hdmi_pixelclock(struct v4l2_subdev *sd)
1501{
1502 int a, b;
1503
1504 a = hdmi_read(sd, 0x51);
1505 b = hdmi_read(sd, 0x52);
1506 if (a < 0 || b < 0)
1507 return 0;
1508 return ((a << 1) | (b >> 7)) * 1000000 + (b & 0x7f) * 1000000 / 128;
1509}
1510
Pablo Antonb44b2e02015-02-03 14:13:18 -03001511static int adv76xx_query_dv_timings(struct v4l2_subdev *sd,
Hans Verkuil54450f52012-07-18 05:45:16 -03001512 struct v4l2_dv_timings *timings)
1513{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001514 struct adv76xx_state *state = to_state(sd);
1515 const struct adv76xx_chip_info *info = state->info;
Hans Verkuil54450f52012-07-18 05:45:16 -03001516 struct v4l2_bt_timings *bt = &timings->bt;
1517 struct stdi_readback stdi;
1518
1519 if (!timings)
1520 return -EINVAL;
1521
1522 memset(timings, 0, sizeof(struct v4l2_dv_timings));
1523
1524 if (no_signal(sd)) {
Martin Bugge1e0b9152013-12-05 10:34:46 -03001525 state->restart_stdi_once = true;
Hans Verkuil54450f52012-07-18 05:45:16 -03001526 v4l2_dbg(1, debug, sd, "%s: no valid signal\n", __func__);
1527 return -ENOLINK;
1528 }
1529
1530 /* read STDI */
1531 if (read_stdi(sd, &stdi)) {
1532 v4l2_dbg(1, debug, sd, "%s: STDI/SSPD not locked\n", __func__);
1533 return -ENOLINK;
1534 }
1535 bt->interlaced = stdi.interlaced ?
1536 V4L2_DV_INTERLACED : V4L2_DV_PROGRESSIVE;
1537
Mats Randgaard4a31a932013-12-10 09:45:00 -03001538 if (is_digital_input(sd)) {
Hans Verkuil54450f52012-07-18 05:45:16 -03001539 timings->type = V4L2_DV_BT_656_1120;
1540
jean-michel.hautbois@vodalys.com5380baa2015-04-09 05:25:46 -03001541 bt->width = hdmi_read16(sd, 0x07, info->linewidth_mask);
1542 bt->height = hdmi_read16(sd, 0x09, info->field0_height_mask);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001543 bt->pixelclock = info->read_hdmi_pixelclock(sd);
jean-michel.hautbois@vodalys.com5380baa2015-04-09 05:25:46 -03001544 bt->hfrontporch = hdmi_read16(sd, 0x20, info->hfrontporch_mask);
1545 bt->hsync = hdmi_read16(sd, 0x22, info->hsync_mask);
1546 bt->hbackporch = hdmi_read16(sd, 0x24, info->hbackporch_mask);
1547 bt->vfrontporch = hdmi_read16(sd, 0x2a,
1548 info->field0_vfrontporch_mask) / 2;
1549 bt->vsync = hdmi_read16(sd, 0x2e, info->field0_vsync_mask) / 2;
1550 bt->vbackporch = hdmi_read16(sd, 0x32,
1551 info->field0_vbackporch_mask) / 2;
Hans Verkuil54450f52012-07-18 05:45:16 -03001552 bt->polarities = ((hdmi_read(sd, 0x05) & 0x10) ? V4L2_DV_VSYNC_POS_POL : 0) |
1553 ((hdmi_read(sd, 0x05) & 0x20) ? V4L2_DV_HSYNC_POS_POL : 0);
1554 if (bt->interlaced == V4L2_DV_INTERLACED) {
jean-michel.hautbois@vodalys.com5380baa2015-04-09 05:25:46 -03001555 bt->height += hdmi_read16(sd, 0x0b,
1556 info->field1_height_mask);
1557 bt->il_vfrontporch = hdmi_read16(sd, 0x2c,
1558 info->field1_vfrontporch_mask) / 2;
1559 bt->il_vsync = hdmi_read16(sd, 0x30,
1560 info->field1_vsync_mask) / 2;
1561 bt->il_vbackporch = hdmi_read16(sd, 0x34,
1562 info->field1_vbackporch_mask) / 2;
Hans Verkuil54450f52012-07-18 05:45:16 -03001563 }
Pablo Antonb44b2e02015-02-03 14:13:18 -03001564 adv76xx_fill_optional_dv_timings_fields(sd, timings);
Hans Verkuil54450f52012-07-18 05:45:16 -03001565 } else {
1566 /* find format
Hans Verkuil80939642012-10-16 05:46:21 -03001567 * Since LCVS values are inaccurate [REF_03, p. 275-276],
Hans Verkuil54450f52012-07-18 05:45:16 -03001568 * stdi2dv_timings() is called with lcvs +-1 if the first attempt fails.
1569 */
1570 if (!stdi2dv_timings(sd, &stdi, timings))
1571 goto found;
1572 stdi.lcvs += 1;
1573 v4l2_dbg(1, debug, sd, "%s: lcvs + 1 = %d\n", __func__, stdi.lcvs);
1574 if (!stdi2dv_timings(sd, &stdi, timings))
1575 goto found;
1576 stdi.lcvs -= 2;
1577 v4l2_dbg(1, debug, sd, "%s: lcvs - 1 = %d\n", __func__, stdi.lcvs);
1578 if (stdi2dv_timings(sd, &stdi, timings)) {
Hans Verkuilcf9afb12012-10-16 10:12:55 -03001579 /*
1580 * The STDI block may measure wrong values, especially
1581 * for lcvs and lcf. If the driver can not find any
1582 * valid timing, the STDI block is restarted to measure
1583 * the video timings again. The function will return an
1584 * error, but the restart of STDI will generate a new
1585 * STDI interrupt and the format detection process will
1586 * restart.
1587 */
1588 if (state->restart_stdi_once) {
1589 v4l2_dbg(1, debug, sd, "%s: restart STDI\n", __func__);
1590 /* TODO restart STDI for Sync Channel 2 */
1591 /* enter one-shot mode */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001592 cp_write_clr_set(sd, 0x86, 0x06, 0x00);
Hans Verkuilcf9afb12012-10-16 10:12:55 -03001593 /* trigger STDI restart */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001594 cp_write_clr_set(sd, 0x86, 0x06, 0x04);
Hans Verkuilcf9afb12012-10-16 10:12:55 -03001595 /* reset to continuous mode */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001596 cp_write_clr_set(sd, 0x86, 0x06, 0x02);
Hans Verkuilcf9afb12012-10-16 10:12:55 -03001597 state->restart_stdi_once = false;
1598 return -ENOLINK;
1599 }
Hans Verkuil54450f52012-07-18 05:45:16 -03001600 v4l2_dbg(1, debug, sd, "%s: format not supported\n", __func__);
1601 return -ERANGE;
1602 }
Hans Verkuilcf9afb12012-10-16 10:12:55 -03001603 state->restart_stdi_once = true;
Hans Verkuil54450f52012-07-18 05:45:16 -03001604 }
1605found:
1606
1607 if (no_signal(sd)) {
1608 v4l2_dbg(1, debug, sd, "%s: signal lost during readout\n", __func__);
1609 memset(timings, 0, sizeof(struct v4l2_dv_timings));
1610 return -ENOLINK;
1611 }
1612
Mats Randgaard4a31a932013-12-10 09:45:00 -03001613 if ((is_analog_input(sd) && bt->pixelclock > 170000000) ||
1614 (is_digital_input(sd) && bt->pixelclock > 225000000)) {
Hans Verkuil54450f52012-07-18 05:45:16 -03001615 v4l2_dbg(1, debug, sd, "%s: pixelclock out of range %d\n",
1616 __func__, (u32)bt->pixelclock);
1617 return -ERANGE;
1618 }
1619
1620 if (debug > 1)
Pablo Antonb44b2e02015-02-03 14:13:18 -03001621 v4l2_print_dv_timings(sd->name, "adv76xx_query_dv_timings: ",
Hans Verkuil11d034c2013-08-15 08:05:59 -03001622 timings, true);
Hans Verkuil54450f52012-07-18 05:45:16 -03001623
1624 return 0;
1625}
1626
Pablo Antonb44b2e02015-02-03 14:13:18 -03001627static int adv76xx_s_dv_timings(struct v4l2_subdev *sd,
Hans Verkuil54450f52012-07-18 05:45:16 -03001628 struct v4l2_dv_timings *timings)
1629{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001630 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -03001631 struct v4l2_bt_timings *bt;
Hans Verkuilccbd5bc2012-10-16 10:02:05 -03001632 int err;
Hans Verkuil54450f52012-07-18 05:45:16 -03001633
1634 if (!timings)
1635 return -EINVAL;
1636
Mats Randgaardd48eb482013-12-12 10:13:35 -03001637 if (v4l2_match_dv_timings(&state->timings, timings, 0)) {
1638 v4l2_dbg(1, debug, sd, "%s: no change\n", __func__);
1639 return 0;
1640 }
1641
Hans Verkuil54450f52012-07-18 05:45:16 -03001642 bt = &timings->bt;
1643
Mats Randgaard4a31a932013-12-10 09:45:00 -03001644 if ((is_analog_input(sd) && bt->pixelclock > 170000000) ||
1645 (is_digital_input(sd) && bt->pixelclock > 225000000)) {
Hans Verkuil54450f52012-07-18 05:45:16 -03001646 v4l2_dbg(1, debug, sd, "%s: pixelclock out of range %d\n",
1647 __func__, (u32)bt->pixelclock);
1648 return -ERANGE;
1649 }
Hans Verkuilccbd5bc2012-10-16 10:02:05 -03001650
Pablo Antonb44b2e02015-02-03 14:13:18 -03001651 adv76xx_fill_optional_dv_timings_fields(sd, timings);
Hans Verkuil54450f52012-07-18 05:45:16 -03001652
1653 state->timings = *timings;
1654
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001655 cp_write_clr_set(sd, 0x91, 0x40, bt->interlaced ? 0x40 : 0x00);
Hans Verkuilccbd5bc2012-10-16 10:02:05 -03001656
1657 /* Use prim_mode and vid_std when available */
1658 err = configure_predefined_video_timings(sd, timings);
1659 if (err) {
1660 /* custom settings when the video format
1661 does not have prim_mode/vid_std */
1662 configure_custom_video_timings(sd, bt);
1663 }
Hans Verkuil54450f52012-07-18 05:45:16 -03001664
1665 set_rgb_quantization_range(sd);
1666
Hans Verkuil54450f52012-07-18 05:45:16 -03001667 if (debug > 1)
Pablo Antonb44b2e02015-02-03 14:13:18 -03001668 v4l2_print_dv_timings(sd->name, "adv76xx_s_dv_timings: ",
Hans Verkuil11d034c2013-08-15 08:05:59 -03001669 timings, true);
Hans Verkuil54450f52012-07-18 05:45:16 -03001670 return 0;
1671}
1672
Pablo Antonb44b2e02015-02-03 14:13:18 -03001673static int adv76xx_g_dv_timings(struct v4l2_subdev *sd,
Hans Verkuil54450f52012-07-18 05:45:16 -03001674 struct v4l2_dv_timings *timings)
1675{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001676 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -03001677
1678 *timings = state->timings;
1679 return 0;
1680}
1681
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001682static void adv7604_set_termination(struct v4l2_subdev *sd, bool enable)
1683{
1684 hdmi_write(sd, 0x01, enable ? 0x00 : 0x78);
1685}
1686
1687static void adv7611_set_termination(struct v4l2_subdev *sd, bool enable)
1688{
1689 hdmi_write(sd, 0x83, enable ? 0xfe : 0xff);
1690}
1691
Hans Verkuil6b0d5d32012-10-16 06:40:45 -03001692static void enable_input(struct v4l2_subdev *sd)
Hans Verkuil54450f52012-07-18 05:45:16 -03001693{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001694 struct adv76xx_state *state = to_state(sd);
Hans Verkuil6b0d5d32012-10-16 06:40:45 -03001695
Mats Randgaard4a31a932013-12-10 09:45:00 -03001696 if (is_analog_input(sd)) {
Hans Verkuil54450f52012-07-18 05:45:16 -03001697 io_write(sd, 0x15, 0xb0); /* Disable Tristate of Pins (no audio) */
Mats Randgaard4a31a932013-12-10 09:45:00 -03001698 } else if (is_digital_input(sd)) {
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001699 hdmi_write_clr_set(sd, 0x00, 0x03, state->selected_input);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001700 state->info->set_termination(sd, true);
Hans Verkuil54450f52012-07-18 05:45:16 -03001701 io_write(sd, 0x15, 0xa0); /* Disable Tristate of Pins */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001702 hdmi_write_clr_set(sd, 0x1a, 0x10, 0x00); /* Unmute audio */
Mats Randgaard4a31a932013-12-10 09:45:00 -03001703 } else {
1704 v4l2_dbg(2, debug, sd, "%s: Unknown port %d selected\n",
1705 __func__, state->selected_input);
Hans Verkuil54450f52012-07-18 05:45:16 -03001706 }
1707}
1708
1709static void disable_input(struct v4l2_subdev *sd)
1710{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001711 struct adv76xx_state *state = to_state(sd);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001712
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001713 hdmi_write_clr_set(sd, 0x1a, 0x10, 0x10); /* Mute audio */
Mats Randgaard5474b982013-12-05 10:33:41 -03001714 msleep(16); /* 512 samples with >= 32 kHz sample rate [REF_03, c. 7.16.10] */
Hans Verkuil54450f52012-07-18 05:45:16 -03001715 io_write(sd, 0x15, 0xbe); /* Tristate all outputs from video core */
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001716 state->info->set_termination(sd, false);
Hans Verkuil54450f52012-07-18 05:45:16 -03001717}
1718
Hans Verkuil6b0d5d32012-10-16 06:40:45 -03001719static void select_input(struct v4l2_subdev *sd)
Hans Verkuil54450f52012-07-18 05:45:16 -03001720{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001721 struct adv76xx_state *state = to_state(sd);
1722 const struct adv76xx_chip_info *info = state->info;
Hans Verkuil54450f52012-07-18 05:45:16 -03001723
Mats Randgaard4a31a932013-12-10 09:45:00 -03001724 if (is_analog_input(sd)) {
Pablo Antonb44b2e02015-02-03 14:13:18 -03001725 adv76xx_write_reg_seq(sd, info->recommended_settings[0]);
Hans Verkuil54450f52012-07-18 05:45:16 -03001726
1727 afe_write(sd, 0x00, 0x08); /* power up ADC */
1728 afe_write(sd, 0x01, 0x06); /* power up Analog Front End */
1729 afe_write(sd, 0xc8, 0x00); /* phase control */
Mats Randgaard4a31a932013-12-10 09:45:00 -03001730 } else if (is_digital_input(sd)) {
1731 hdmi_write(sd, 0x00, state->selected_input & 0x03);
Hans Verkuil54450f52012-07-18 05:45:16 -03001732
Pablo Antonb44b2e02015-02-03 14:13:18 -03001733 adv76xx_write_reg_seq(sd, info->recommended_settings[1]);
Hans Verkuil54450f52012-07-18 05:45:16 -03001734
Pablo Antonb44b2e02015-02-03 14:13:18 -03001735 if (adv76xx_has_afe(state)) {
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001736 afe_write(sd, 0x00, 0xff); /* power down ADC */
1737 afe_write(sd, 0x01, 0xfe); /* power down Analog Front End */
1738 afe_write(sd, 0xc8, 0x40); /* phase control */
1739 }
Hans Verkuil54450f52012-07-18 05:45:16 -03001740
Hans Verkuil54450f52012-07-18 05:45:16 -03001741 cp_write(sd, 0x3e, 0x00); /* CP core pre-gain control */
1742 cp_write(sd, 0xc3, 0x39); /* CP coast control. Graphics mode */
1743 cp_write(sd, 0x40, 0x80); /* CP core pre-gain control. Graphics mode */
Mats Randgaard4a31a932013-12-10 09:45:00 -03001744 } else {
1745 v4l2_dbg(2, debug, sd, "%s: Unknown port %d selected\n",
1746 __func__, state->selected_input);
Hans Verkuil54450f52012-07-18 05:45:16 -03001747 }
1748}
1749
Pablo Antonb44b2e02015-02-03 14:13:18 -03001750static int adv76xx_s_routing(struct v4l2_subdev *sd,
Hans Verkuil54450f52012-07-18 05:45:16 -03001751 u32 input, u32 output, u32 config)
1752{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001753 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -03001754
Mats Randgaardff4f80f2013-12-05 10:24:05 -03001755 v4l2_dbg(2, debug, sd, "%s: input %d, selected input %d",
1756 __func__, input, state->selected_input);
1757
1758 if (input == state->selected_input)
1759 return 0;
Hans Verkuil54450f52012-07-18 05:45:16 -03001760
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001761 if (input > state->info->max_port)
1762 return -EINVAL;
1763
Mats Randgaard4a31a932013-12-10 09:45:00 -03001764 state->selected_input = input;
Hans Verkuil54450f52012-07-18 05:45:16 -03001765
1766 disable_input(sd);
Hans Verkuil6b0d5d32012-10-16 06:40:45 -03001767 select_input(sd);
Hans Verkuil6b0d5d32012-10-16 06:40:45 -03001768 enable_input(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -03001769
Lars-Peter Clausen6f5bcfc2015-06-24 13:50:30 -03001770 v4l2_subdev_notify_event(sd, &adv76xx_ev_fmt);
1771
Hans Verkuil54450f52012-07-18 05:45:16 -03001772 return 0;
1773}
1774
Pablo Antonb44b2e02015-02-03 14:13:18 -03001775static int adv76xx_enum_mbus_code(struct v4l2_subdev *sd,
Hans Verkuilf7234132015-03-04 01:47:54 -08001776 struct v4l2_subdev_pad_config *cfg,
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001777 struct v4l2_subdev_mbus_code_enum *code)
Hans Verkuil54450f52012-07-18 05:45:16 -03001778{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001779 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -03001780
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001781 if (code->index >= state->info->nformats)
1782 return -EINVAL;
1783
1784 code->code = state->info->formats[code->index].code;
1785
1786 return 0;
1787}
1788
Pablo Antonb44b2e02015-02-03 14:13:18 -03001789static void adv76xx_fill_format(struct adv76xx_state *state,
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001790 struct v4l2_mbus_framefmt *format)
1791{
1792 memset(format, 0, sizeof(*format));
1793
1794 format->width = state->timings.bt.width;
1795 format->height = state->timings.bt.height;
1796 format->field = V4L2_FIELD_NONE;
Hans Verkuil680fee02015-03-20 14:05:05 -03001797 format->colorspace = V4L2_COLORSPACE_SRGB;
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001798
Hans Verkuil680fee02015-03-20 14:05:05 -03001799 if (state->timings.bt.flags & V4L2_DV_FL_IS_CE_VIDEO)
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001800 format->colorspace = (state->timings.bt.height <= 576) ?
Hans Verkuil54450f52012-07-18 05:45:16 -03001801 V4L2_COLORSPACE_SMPTE170M : V4L2_COLORSPACE_REC709;
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001802}
1803
1804/*
1805 * Compute the op_ch_sel value required to obtain on the bus the component order
1806 * corresponding to the selected format taking into account bus reordering
1807 * applied by the board at the output of the device.
1808 *
1809 * The following table gives the op_ch_value from the format component order
1810 * (expressed as op_ch_sel value in column) and the bus reordering (expressed as
Pablo Antonb44b2e02015-02-03 14:13:18 -03001811 * adv76xx_bus_order value in row).
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001812 *
1813 * | GBR(0) GRB(1) BGR(2) RGB(3) BRG(4) RBG(5)
1814 * ----------+-------------------------------------------------
1815 * RGB (NOP) | GBR GRB BGR RGB BRG RBG
1816 * GRB (1-2) | BGR RGB GBR GRB RBG BRG
1817 * RBG (2-3) | GRB GBR BRG RBG BGR RGB
1818 * BGR (1-3) | RBG BRG RGB BGR GRB GBR
1819 * BRG (ROR) | BRG RBG GRB GBR RGB BGR
1820 * GBR (ROL) | RGB BGR RBG BRG GBR GRB
1821 */
Pablo Antonb44b2e02015-02-03 14:13:18 -03001822static unsigned int adv76xx_op_ch_sel(struct adv76xx_state *state)
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001823{
1824#define _SEL(a,b,c,d,e,f) { \
Pablo Antonb44b2e02015-02-03 14:13:18 -03001825 ADV76XX_OP_CH_SEL_##a, ADV76XX_OP_CH_SEL_##b, ADV76XX_OP_CH_SEL_##c, \
1826 ADV76XX_OP_CH_SEL_##d, ADV76XX_OP_CH_SEL_##e, ADV76XX_OP_CH_SEL_##f }
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001827#define _BUS(x) [ADV7604_BUS_ORDER_##x]
1828
1829 static const unsigned int op_ch_sel[6][6] = {
1830 _BUS(RGB) /* NOP */ = _SEL(GBR, GRB, BGR, RGB, BRG, RBG),
1831 _BUS(GRB) /* 1-2 */ = _SEL(BGR, RGB, GBR, GRB, RBG, BRG),
1832 _BUS(RBG) /* 2-3 */ = _SEL(GRB, GBR, BRG, RBG, BGR, RGB),
1833 _BUS(BGR) /* 1-3 */ = _SEL(RBG, BRG, RGB, BGR, GRB, GBR),
1834 _BUS(BRG) /* ROR */ = _SEL(BRG, RBG, GRB, GBR, RGB, BGR),
1835 _BUS(GBR) /* ROL */ = _SEL(RGB, BGR, RBG, BRG, GBR, GRB),
1836 };
1837
1838 return op_ch_sel[state->pdata.bus_order][state->format->op_ch_sel >> 5];
1839}
1840
Pablo Antonb44b2e02015-02-03 14:13:18 -03001841static void adv76xx_setup_format(struct adv76xx_state *state)
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001842{
1843 struct v4l2_subdev *sd = &state->sd;
1844
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001845 io_write_clr_set(sd, 0x02, 0x02,
Pablo Antonb44b2e02015-02-03 14:13:18 -03001846 state->format->rgb_out ? ADV76XX_RGB_OUT : 0);
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001847 io_write(sd, 0x03, state->format->op_format_sel |
1848 state->pdata.op_format_mode_sel);
Pablo Antonb44b2e02015-02-03 14:13:18 -03001849 io_write_clr_set(sd, 0x04, 0xe0, adv76xx_op_ch_sel(state));
Laurent Pinchart22d97e52014-01-30 17:17:42 -03001850 io_write_clr_set(sd, 0x05, 0x01,
Pablo Antonb44b2e02015-02-03 14:13:18 -03001851 state->format->swap_cb_cr ? ADV76XX_OP_SWAP_CB_CR : 0);
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001852}
1853
Hans Verkuilf7234132015-03-04 01:47:54 -08001854static int adv76xx_get_format(struct v4l2_subdev *sd,
1855 struct v4l2_subdev_pad_config *cfg,
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001856 struct v4l2_subdev_format *format)
1857{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001858 struct adv76xx_state *state = to_state(sd);
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001859
1860 if (format->pad != state->source_pad)
1861 return -EINVAL;
1862
Pablo Antonb44b2e02015-02-03 14:13:18 -03001863 adv76xx_fill_format(state, &format->format);
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001864
1865 if (format->which == V4L2_SUBDEV_FORMAT_TRY) {
1866 struct v4l2_mbus_framefmt *fmt;
1867
Hans Verkuilf7234132015-03-04 01:47:54 -08001868 fmt = v4l2_subdev_get_try_format(sd, cfg, format->pad);
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001869 format->format.code = fmt->code;
1870 } else {
1871 format->format.code = state->format->code;
Hans Verkuil54450f52012-07-18 05:45:16 -03001872 }
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001873
1874 return 0;
1875}
1876
Hans Verkuilf7234132015-03-04 01:47:54 -08001877static int adv76xx_set_format(struct v4l2_subdev *sd,
1878 struct v4l2_subdev_pad_config *cfg,
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001879 struct v4l2_subdev_format *format)
1880{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001881 struct adv76xx_state *state = to_state(sd);
1882 const struct adv76xx_format_info *info;
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001883
1884 if (format->pad != state->source_pad)
1885 return -EINVAL;
1886
Pablo Antonb44b2e02015-02-03 14:13:18 -03001887 info = adv76xx_format_info(state, format->format.code);
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001888 if (info == NULL)
Pablo Antonb44b2e02015-02-03 14:13:18 -03001889 info = adv76xx_format_info(state, MEDIA_BUS_FMT_YUYV8_2X8);
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001890
Pablo Antonb44b2e02015-02-03 14:13:18 -03001891 adv76xx_fill_format(state, &format->format);
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001892 format->format.code = info->code;
1893
1894 if (format->which == V4L2_SUBDEV_FORMAT_TRY) {
1895 struct v4l2_mbus_framefmt *fmt;
1896
Hans Verkuilf7234132015-03-04 01:47:54 -08001897 fmt = v4l2_subdev_get_try_format(sd, cfg, format->pad);
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001898 fmt->code = format->format.code;
1899 } else {
1900 state->format = info;
Pablo Antonb44b2e02015-02-03 14:13:18 -03001901 adv76xx_setup_format(state);
Laurent Pinchart539b33b2014-01-26 18:42:37 -03001902 }
1903
Hans Verkuil54450f52012-07-18 05:45:16 -03001904 return 0;
1905}
1906
Pablo Antonb44b2e02015-02-03 14:13:18 -03001907static int adv76xx_isr(struct v4l2_subdev *sd, u32 status, bool *handled)
Hans Verkuil54450f52012-07-18 05:45:16 -03001908{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001909 struct adv76xx_state *state = to_state(sd);
1910 const struct adv76xx_chip_info *info = state->info;
Mats Randgaardf24d2292013-12-10 10:15:13 -03001911 const u8 irq_reg_0x43 = io_read(sd, 0x43);
1912 const u8 irq_reg_0x6b = io_read(sd, 0x6b);
1913 const u8 irq_reg_0x70 = io_read(sd, 0x70);
1914 u8 fmt_change_digital;
1915 u8 fmt_change;
1916 u8 tx_5v;
1917
1918 if (irq_reg_0x43)
1919 io_write(sd, 0x44, irq_reg_0x43);
1920 if (irq_reg_0x70)
1921 io_write(sd, 0x71, irq_reg_0x70);
1922 if (irq_reg_0x6b)
1923 io_write(sd, 0x6c, irq_reg_0x6b);
Hans Verkuil54450f52012-07-18 05:45:16 -03001924
Mats Randgaardff4f80f2013-12-05 10:24:05 -03001925 v4l2_dbg(2, debug, sd, "%s: ", __func__);
1926
Hans Verkuil54450f52012-07-18 05:45:16 -03001927 /* format change */
Mats Randgaardf24d2292013-12-10 10:15:13 -03001928 fmt_change = irq_reg_0x43 & 0x98;
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001929 fmt_change_digital = is_digital_input(sd)
1930 ? irq_reg_0x6b & info->fmt_change_digital_mask
1931 : 0;
Mats Randgaard14d03232013-12-05 10:26:11 -03001932
Hans Verkuil54450f52012-07-18 05:45:16 -03001933 if (fmt_change || fmt_change_digital) {
1934 v4l2_dbg(1, debug, sd,
Mats Randgaard25a64ac2013-08-14 07:58:45 -03001935 "%s: fmt_change = 0x%x, fmt_change_digital = 0x%x\n",
Hans Verkuil54450f52012-07-18 05:45:16 -03001936 __func__, fmt_change, fmt_change_digital);
Mats Randgaard25a64ac2013-08-14 07:58:45 -03001937
Lars-Peter Clausen6f5bcfc2015-06-24 13:50:30 -03001938 v4l2_subdev_notify_event(sd, &adv76xx_ev_fmt);
Mats Randgaard25a64ac2013-08-14 07:58:45 -03001939
Hans Verkuil54450f52012-07-18 05:45:16 -03001940 if (handled)
1941 *handled = true;
1942 }
Mats Randgaardf24d2292013-12-10 10:15:13 -03001943 /* HDMI/DVI mode */
1944 if (irq_reg_0x6b & 0x01) {
1945 v4l2_dbg(1, debug, sd, "%s: irq %s mode\n", __func__,
1946 (io_read(sd, 0x6a) & 0x01) ? "HDMI" : "DVI");
1947 set_rgb_quantization_range(sd);
1948 if (handled)
1949 *handled = true;
1950 }
1951
Hans Verkuil54450f52012-07-18 05:45:16 -03001952 /* tx 5v detect */
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03001953 tx_5v = io_read(sd, 0x70) & info->cable_det_mask;
Hans Verkuil54450f52012-07-18 05:45:16 -03001954 if (tx_5v) {
1955 v4l2_dbg(1, debug, sd, "%s: tx_5v: 0x%x\n", __func__, tx_5v);
1956 io_write(sd, 0x71, tx_5v);
Pablo Antonb44b2e02015-02-03 14:13:18 -03001957 adv76xx_s_detect_tx_5v_ctrl(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -03001958 if (handled)
1959 *handled = true;
1960 }
1961 return 0;
1962}
1963
Pablo Antonb44b2e02015-02-03 14:13:18 -03001964static int adv76xx_get_edid(struct v4l2_subdev *sd, struct v4l2_edid *edid)
Hans Verkuil54450f52012-07-18 05:45:16 -03001965{
Pablo Antonb44b2e02015-02-03 14:13:18 -03001966 struct adv76xx_state *state = to_state(sd);
Mats Randgaard4a31a932013-12-10 09:45:00 -03001967 u8 *data = NULL;
Hans Verkuil54450f52012-07-18 05:45:16 -03001968
Hans Verkuildd9ac112014-11-07 09:34:57 -03001969 memset(edid->reserved, 0, sizeof(edid->reserved));
Mats Randgaard4a31a932013-12-10 09:45:00 -03001970
1971 switch (edid->pad) {
Pablo Antonb44b2e02015-02-03 14:13:18 -03001972 case ADV76XX_PAD_HDMI_PORT_A:
Laurent Pinchartc784b1e2014-01-29 10:08:58 -03001973 case ADV7604_PAD_HDMI_PORT_B:
1974 case ADV7604_PAD_HDMI_PORT_C:
1975 case ADV7604_PAD_HDMI_PORT_D:
Mats Randgaard4a31a932013-12-10 09:45:00 -03001976 if (state->edid.present & (1 << edid->pad))
1977 data = state->edid.edid;
1978 break;
1979 default:
1980 return -EINVAL;
Mats Randgaard4a31a932013-12-10 09:45:00 -03001981 }
Hans Verkuildd9ac112014-11-07 09:34:57 -03001982
1983 if (edid->start_block == 0 && edid->blocks == 0) {
1984 edid->blocks = data ? state->edid.blocks : 0;
1985 return 0;
1986 }
1987
1988 if (data == NULL)
Mats Randgaard4a31a932013-12-10 09:45:00 -03001989 return -ENODATA;
1990
Hans Verkuildd9ac112014-11-07 09:34:57 -03001991 if (edid->start_block >= state->edid.blocks)
1992 return -EINVAL;
1993
1994 if (edid->start_block + edid->blocks > state->edid.blocks)
1995 edid->blocks = state->edid.blocks - edid->start_block;
1996
1997 memcpy(edid->edid, data + edid->start_block * 128, edid->blocks * 128);
1998
Hans Verkuil54450f52012-07-18 05:45:16 -03001999 return 0;
2000}
2001
Mats Randgaarddd08beb2013-12-10 09:57:09 -03002002static int get_edid_spa_location(const u8 *edid)
Mats Randgaard3e86aa82013-12-10 09:55:18 -03002003{
2004 u8 d;
2005
2006 if ((edid[0x7e] != 1) ||
2007 (edid[0x80] != 0x02) ||
2008 (edid[0x81] != 0x03)) {
2009 return -1;
2010 }
2011
2012 /* search Vendor Specific Data Block (tag 3) */
2013 d = edid[0x82] & 0x7f;
2014 if (d > 4) {
2015 int i = 0x84;
2016 int end = 0x80 + d;
2017
2018 do {
2019 u8 tag = edid[i] >> 5;
2020 u8 len = edid[i] & 0x1f;
2021
2022 if ((tag == 3) && (len >= 5))
2023 return i + 4;
2024 i += len + 1;
2025 } while (i < end);
2026 }
2027 return -1;
2028}
2029
Pablo Antonb44b2e02015-02-03 14:13:18 -03002030static int adv76xx_set_edid(struct v4l2_subdev *sd, struct v4l2_edid *edid)
Hans Verkuil54450f52012-07-18 05:45:16 -03002031{
Pablo Antonb44b2e02015-02-03 14:13:18 -03002032 struct adv76xx_state *state = to_state(sd);
2033 const struct adv76xx_chip_info *info = state->info;
Mats Randgaarddd08beb2013-12-10 09:57:09 -03002034 int spa_loc;
Hans Verkuil54450f52012-07-18 05:45:16 -03002035 int err;
Mats Randgaarddd08beb2013-12-10 09:57:09 -03002036 int i;
Hans Verkuil54450f52012-07-18 05:45:16 -03002037
Hans Verkuildd9ac112014-11-07 09:34:57 -03002038 memset(edid->reserved, 0, sizeof(edid->reserved));
2039
Laurent Pinchartc784b1e2014-01-29 10:08:58 -03002040 if (edid->pad > ADV7604_PAD_HDMI_PORT_D)
Hans Verkuil54450f52012-07-18 05:45:16 -03002041 return -EINVAL;
2042 if (edid->start_block != 0)
2043 return -EINVAL;
2044 if (edid->blocks == 0) {
Mats Randgaard3e86aa82013-12-10 09:55:18 -03002045 /* Disable hotplug and I2C access to EDID RAM from DDC port */
Mats Randgaard4a31a932013-12-10 09:45:00 -03002046 state->edid.present &= ~(1 << edid->pad);
Pablo Antonb44b2e02015-02-03 14:13:18 -03002047 adv76xx_set_hpd(state, state->edid.present);
Laurent Pinchart22d97e52014-01-30 17:17:42 -03002048 rep_write_clr_set(sd, info->edid_enable_reg, 0x0f, state->edid.present);
Mats Randgaard3e86aa82013-12-10 09:55:18 -03002049
Hans Verkuil54450f52012-07-18 05:45:16 -03002050 /* Fall back to a 16:9 aspect ratio */
2051 state->aspect_ratio.numerator = 16;
2052 state->aspect_ratio.denominator = 9;
Mats Randgaard3e86aa82013-12-10 09:55:18 -03002053
2054 if (!state->edid.present)
2055 state->edid.blocks = 0;
2056
2057 v4l2_dbg(2, debug, sd, "%s: clear EDID pad %d, edid.present = 0x%x\n",
2058 __func__, edid->pad, state->edid.present);
Hans Verkuil54450f52012-07-18 05:45:16 -03002059 return 0;
2060 }
Mats Randgaard4a31a932013-12-10 09:45:00 -03002061 if (edid->blocks > 2) {
2062 edid->blocks = 2;
Hans Verkuil54450f52012-07-18 05:45:16 -03002063 return -E2BIG;
Mats Randgaard4a31a932013-12-10 09:45:00 -03002064 }
Mats Randgaard4a31a932013-12-10 09:45:00 -03002065
Mats Randgaarddd08beb2013-12-10 09:57:09 -03002066 v4l2_dbg(2, debug, sd, "%s: write EDID pad %d, edid.present = 0x%x\n",
2067 __func__, edid->pad, state->edid.present);
2068
Mats Randgaard3e86aa82013-12-10 09:55:18 -03002069 /* Disable hotplug and I2C access to EDID RAM from DDC port */
Mats Randgaard4a31a932013-12-10 09:45:00 -03002070 cancel_delayed_work_sync(&state->delayed_work_enable_hotplug);
Pablo Antonb44b2e02015-02-03 14:13:18 -03002071 adv76xx_set_hpd(state, 0);
Laurent Pinchart22d97e52014-01-30 17:17:42 -03002072 rep_write_clr_set(sd, info->edid_enable_reg, 0x0f, 0x00);
Mats Randgaard3e86aa82013-12-10 09:55:18 -03002073
Mats Randgaarddd08beb2013-12-10 09:57:09 -03002074 spa_loc = get_edid_spa_location(edid->edid);
2075 if (spa_loc < 0)
2076 spa_loc = 0xc0; /* Default value [REF_02, p. 116] */
2077
Mats Randgaard3e86aa82013-12-10 09:55:18 -03002078 switch (edid->pad) {
Pablo Antonb44b2e02015-02-03 14:13:18 -03002079 case ADV76XX_PAD_HDMI_PORT_A:
Mats Randgaarddd08beb2013-12-10 09:57:09 -03002080 state->spa_port_a[0] = edid->edid[spa_loc];
2081 state->spa_port_a[1] = edid->edid[spa_loc + 1];
Mats Randgaard3e86aa82013-12-10 09:55:18 -03002082 break;
Laurent Pinchartc784b1e2014-01-29 10:08:58 -03002083 case ADV7604_PAD_HDMI_PORT_B:
Mats Randgaarddd08beb2013-12-10 09:57:09 -03002084 rep_write(sd, 0x70, edid->edid[spa_loc]);
2085 rep_write(sd, 0x71, edid->edid[spa_loc + 1]);
Mats Randgaard3e86aa82013-12-10 09:55:18 -03002086 break;
Laurent Pinchartc784b1e2014-01-29 10:08:58 -03002087 case ADV7604_PAD_HDMI_PORT_C:
Mats Randgaarddd08beb2013-12-10 09:57:09 -03002088 rep_write(sd, 0x72, edid->edid[spa_loc]);
2089 rep_write(sd, 0x73, edid->edid[spa_loc + 1]);
Mats Randgaard3e86aa82013-12-10 09:55:18 -03002090 break;
Laurent Pinchartc784b1e2014-01-29 10:08:58 -03002091 case ADV7604_PAD_HDMI_PORT_D:
Mats Randgaarddd08beb2013-12-10 09:57:09 -03002092 rep_write(sd, 0x74, edid->edid[spa_loc]);
2093 rep_write(sd, 0x75, edid->edid[spa_loc + 1]);
Mats Randgaard3e86aa82013-12-10 09:55:18 -03002094 break;
Mats Randgaarddd08beb2013-12-10 09:57:09 -03002095 default:
2096 return -EINVAL;
Mats Randgaard3e86aa82013-12-10 09:55:18 -03002097 }
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002098
2099 if (info->type == ADV7604) {
2100 rep_write(sd, 0x76, spa_loc & 0xff);
Laurent Pinchart22d97e52014-01-30 17:17:42 -03002101 rep_write_clr_set(sd, 0x77, 0x40, (spa_loc & 0x100) >> 2);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002102 } else {
2103 /* FIXME: Where is the SPA location LSB register ? */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03002104 rep_write_clr_set(sd, 0x71, 0x01, (spa_loc & 0x100) >> 8);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002105 }
Mats Randgaard3e86aa82013-12-10 09:55:18 -03002106
Mats Randgaarddd08beb2013-12-10 09:57:09 -03002107 edid->edid[spa_loc] = state->spa_port_a[0];
2108 edid->edid[spa_loc + 1] = state->spa_port_a[1];
Mats Randgaard4a31a932013-12-10 09:45:00 -03002109
2110 memcpy(state->edid.edid, edid->edid, 128 * edid->blocks);
2111 state->edid.blocks = edid->blocks;
Hans Verkuil54450f52012-07-18 05:45:16 -03002112 state->aspect_ratio = v4l2_calc_aspect_ratio(edid->edid[0x15],
2113 edid->edid[0x16]);
Mats Randgaard3e86aa82013-12-10 09:55:18 -03002114 state->edid.present |= 1 << edid->pad;
Mats Randgaard4a31a932013-12-10 09:45:00 -03002115
2116 err = edid_write_block(sd, 128 * edid->blocks, state->edid.edid);
2117 if (err < 0) {
Mats Randgaard3e86aa82013-12-10 09:55:18 -03002118 v4l2_err(sd, "error %d writing edid pad %d\n", err, edid->pad);
Mats Randgaard4a31a932013-12-10 09:45:00 -03002119 return err;
2120 }
2121
Pablo Antonb44b2e02015-02-03 14:13:18 -03002122 /* adv76xx calculates the checksums and enables I2C access to internal
Mats Randgaarddd08beb2013-12-10 09:57:09 -03002123 EDID RAM from DDC port. */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03002124 rep_write_clr_set(sd, info->edid_enable_reg, 0x0f, state->edid.present);
Mats Randgaarddd08beb2013-12-10 09:57:09 -03002125
2126 for (i = 0; i < 1000; i++) {
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002127 if (rep_read(sd, info->edid_status_reg) & state->edid.present)
Mats Randgaarddd08beb2013-12-10 09:57:09 -03002128 break;
2129 mdelay(1);
2130 }
2131 if (i == 1000) {
2132 v4l2_err(sd, "error enabling edid (0x%x)\n", state->edid.present);
2133 return -EIO;
2134 }
2135
Mats Randgaard4a31a932013-12-10 09:45:00 -03002136 /* enable hotplug after 100 ms */
2137 queue_delayed_work(state->work_queues,
2138 &state->delayed_work_enable_hotplug, HZ / 10);
2139 return 0;
Hans Verkuil54450f52012-07-18 05:45:16 -03002140}
2141
2142/*********** avi info frame CEA-861-E **************/
2143
Hans Verkuil516613c2015-06-07 07:32:33 -03002144static const struct adv76xx_cfg_read_infoframe adv76xx_cri[] = {
2145 { "AVI", 0x01, 0xe0, 0x00 },
2146 { "Audio", 0x02, 0xe3, 0x1c },
2147 { "SDP", 0x04, 0xe6, 0x2a },
2148 { "Vendor", 0x10, 0xec, 0x54 }
2149};
2150
2151static int adv76xx_read_infoframe(struct v4l2_subdev *sd, int index,
2152 union hdmi_infoframe *frame)
2153{
2154 uint8_t buffer[32];
2155 u8 len;
2156 int i;
2157
2158 if (!(io_read(sd, 0x60) & adv76xx_cri[index].present_mask)) {
2159 v4l2_info(sd, "%s infoframe not received\n",
2160 adv76xx_cri[index].desc);
2161 return -ENOENT;
2162 }
2163
2164 for (i = 0; i < 3; i++)
2165 buffer[i] = infoframe_read(sd,
2166 adv76xx_cri[index].head_addr + i);
2167
2168 len = buffer[2] + 1;
2169
2170 if (len + 3 > sizeof(buffer)) {
2171 v4l2_err(sd, "%s: invalid %s infoframe length %d\n", __func__,
2172 adv76xx_cri[index].desc, len);
2173 return -ENOENT;
2174 }
2175
2176 for (i = 0; i < len; i++)
2177 buffer[i + 3] = infoframe_read(sd,
2178 adv76xx_cri[index].payload_addr + i);
2179
2180 if (hdmi_infoframe_unpack(frame, buffer) < 0) {
2181 v4l2_err(sd, "%s: unpack of %s infoframe failed\n", __func__,
2182 adv76xx_cri[index].desc);
2183 return -ENOENT;
2184 }
2185 return 0;
2186}
2187
2188static void adv76xx_log_infoframes(struct v4l2_subdev *sd)
Hans Verkuil54450f52012-07-18 05:45:16 -03002189{
2190 int i;
Hans Verkuil54450f52012-07-18 05:45:16 -03002191
Martin Buggebb88f322013-08-14 08:52:46 -03002192 if (!is_hdmi(sd)) {
Hans Verkuil516613c2015-06-07 07:32:33 -03002193 v4l2_info(sd, "receive DVI-D signal, no infoframes\n");
Hans Verkuil54450f52012-07-18 05:45:16 -03002194 return;
2195 }
2196
Hans Verkuil516613c2015-06-07 07:32:33 -03002197 for (i = 0; i < ARRAY_SIZE(adv76xx_cri); i++) {
2198 union hdmi_infoframe frame;
2199 struct i2c_client *client = v4l2_get_subdevdata(sd);
2200
2201 if (adv76xx_read_infoframe(sd, i, &frame))
2202 return;
2203 hdmi_infoframe_log(KERN_INFO, &client->dev, &frame);
Hans Verkuil54450f52012-07-18 05:45:16 -03002204 }
Hans Verkuil54450f52012-07-18 05:45:16 -03002205}
2206
Pablo Antonb44b2e02015-02-03 14:13:18 -03002207static int adv76xx_log_status(struct v4l2_subdev *sd)
Hans Verkuil54450f52012-07-18 05:45:16 -03002208{
Pablo Antonb44b2e02015-02-03 14:13:18 -03002209 struct adv76xx_state *state = to_state(sd);
2210 const struct adv76xx_chip_info *info = state->info;
Hans Verkuil54450f52012-07-18 05:45:16 -03002211 struct v4l2_dv_timings timings;
2212 struct stdi_readback stdi;
2213 u8 reg_io_0x02 = io_read(sd, 0x02);
Laurent Pinchart4a2ccdd2014-01-08 20:26:55 -03002214 u8 edid_enabled;
2215 u8 cable_det;
Hans Verkuil54450f52012-07-18 05:45:16 -03002216
Lars-Peter Clausenf216ccb2013-11-25 16:15:29 -03002217 static const char * const csc_coeff_sel_rb[16] = {
Hans Verkuil54450f52012-07-18 05:45:16 -03002218 "bypassed", "YPbPr601 -> RGB", "reserved", "YPbPr709 -> RGB",
2219 "reserved", "RGB -> YPbPr601", "reserved", "RGB -> YPbPr709",
2220 "reserved", "YPbPr709 -> YPbPr601", "YPbPr601 -> YPbPr709",
2221 "reserved", "reserved", "reserved", "reserved", "manual"
2222 };
Lars-Peter Clausenf216ccb2013-11-25 16:15:29 -03002223 static const char * const input_color_space_txt[16] = {
Hans Verkuil54450f52012-07-18 05:45:16 -03002224 "RGB limited range (16-235)", "RGB full range (0-255)",
2225 "YCbCr Bt.601 (16-235)", "YCbCr Bt.709 (16-235)",
Mats Randgaard98332392013-12-05 10:05:58 -03002226 "xvYCC Bt.601", "xvYCC Bt.709",
Hans Verkuil54450f52012-07-18 05:45:16 -03002227 "YCbCr Bt.601 (0-255)", "YCbCr Bt.709 (0-255)",
2228 "invalid", "invalid", "invalid", "invalid", "invalid",
2229 "invalid", "invalid", "automatic"
2230 };
Hans Verkuil7a5d99e2015-06-07 07:32:35 -03002231 static const char * const hdmi_color_space_txt[16] = {
2232 "RGB limited range (16-235)", "RGB full range (0-255)",
2233 "YCbCr Bt.601 (16-235)", "YCbCr Bt.709 (16-235)",
2234 "xvYCC Bt.601", "xvYCC Bt.709",
2235 "YCbCr Bt.601 (0-255)", "YCbCr Bt.709 (0-255)",
2236 "sYCC", "Adobe YCC 601", "AdobeRGB", "invalid", "invalid",
2237 "invalid", "invalid", "invalid"
2238 };
Lars-Peter Clausenf216ccb2013-11-25 16:15:29 -03002239 static const char * const rgb_quantization_range_txt[] = {
Hans Verkuil54450f52012-07-18 05:45:16 -03002240 "Automatic",
2241 "RGB limited range (16-235)",
2242 "RGB full range (0-255)",
2243 };
Lars-Peter Clausenf216ccb2013-11-25 16:15:29 -03002244 static const char * const deep_color_mode_txt[4] = {
Martin Buggebb88f322013-08-14 08:52:46 -03002245 "8-bits per channel",
2246 "10-bits per channel",
2247 "12-bits per channel",
2248 "16-bits per channel (not supported)"
2249 };
Hans Verkuil54450f52012-07-18 05:45:16 -03002250
2251 v4l2_info(sd, "-----Chip status-----\n");
2252 v4l2_info(sd, "Chip power: %s\n", no_power(sd) ? "off" : "on");
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002253 edid_enabled = rep_read(sd, info->edid_status_reg);
Mats Randgaard4a31a932013-12-10 09:45:00 -03002254 v4l2_info(sd, "EDID enabled port A: %s, B: %s, C: %s, D: %s\n",
Laurent Pinchart4a2ccdd2014-01-08 20:26:55 -03002255 ((edid_enabled & 0x01) ? "Yes" : "No"),
2256 ((edid_enabled & 0x02) ? "Yes" : "No"),
2257 ((edid_enabled & 0x04) ? "Yes" : "No"),
2258 ((edid_enabled & 0x08) ? "Yes" : "No"));
Hans Verkuil54450f52012-07-18 05:45:16 -03002259 v4l2_info(sd, "CEC: %s\n", !!(cec_read(sd, 0x2a) & 0x01) ?
2260 "enabled" : "disabled");
2261
2262 v4l2_info(sd, "-----Signal status-----\n");
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002263 cable_det = info->read_cable_det(sd);
Mats Randgaard4a31a932013-12-10 09:45:00 -03002264 v4l2_info(sd, "Cable detected (+5V power) port A: %s, B: %s, C: %s, D: %s\n",
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002265 ((cable_det & 0x01) ? "Yes" : "No"),
2266 ((cable_det & 0x02) ? "Yes" : "No"),
Laurent Pinchart4a2ccdd2014-01-08 20:26:55 -03002267 ((cable_det & 0x04) ? "Yes" : "No"),
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002268 ((cable_det & 0x08) ? "Yes" : "No"));
Hans Verkuil54450f52012-07-18 05:45:16 -03002269 v4l2_info(sd, "TMDS signal detected: %s\n",
2270 no_signal_tmds(sd) ? "false" : "true");
2271 v4l2_info(sd, "TMDS signal locked: %s\n",
2272 no_lock_tmds(sd) ? "false" : "true");
2273 v4l2_info(sd, "SSPD locked: %s\n", no_lock_sspd(sd) ? "false" : "true");
2274 v4l2_info(sd, "STDI locked: %s\n", no_lock_stdi(sd) ? "false" : "true");
2275 v4l2_info(sd, "CP locked: %s\n", no_lock_cp(sd) ? "false" : "true");
2276 v4l2_info(sd, "CP free run: %s\n",
jean-michel.hautbois@vodalys.com58514622015-02-06 11:37:58 -03002277 (in_free_run(sd)) ? "on" : "off");
Hans Verkuilccbd5bc2012-10-16 10:02:05 -03002278 v4l2_info(sd, "Prim-mode = 0x%x, video std = 0x%x, v_freq = 0x%x\n",
2279 io_read(sd, 0x01) & 0x0f, io_read(sd, 0x00) & 0x3f,
2280 (io_read(sd, 0x01) & 0x70) >> 4);
Hans Verkuil54450f52012-07-18 05:45:16 -03002281
2282 v4l2_info(sd, "-----Video Timings-----\n");
2283 if (read_stdi(sd, &stdi))
2284 v4l2_info(sd, "STDI: not locked\n");
2285 else
2286 v4l2_info(sd, "STDI: lcf (frame height - 1) = %d, bl = %d, lcvs (vsync) = %d, %s, %chsync, %cvsync\n",
2287 stdi.lcf, stdi.bl, stdi.lcvs,
2288 stdi.interlaced ? "interlaced" : "progressive",
2289 stdi.hs_pol, stdi.vs_pol);
Pablo Antonb44b2e02015-02-03 14:13:18 -03002290 if (adv76xx_query_dv_timings(sd, &timings))
Hans Verkuil54450f52012-07-18 05:45:16 -03002291 v4l2_info(sd, "No video detected\n");
2292 else
Hans Verkuil11d034c2013-08-15 08:05:59 -03002293 v4l2_print_dv_timings(sd->name, "Detected format: ",
2294 &timings, true);
2295 v4l2_print_dv_timings(sd->name, "Configured format: ",
2296 &state->timings, true);
Hans Verkuil54450f52012-07-18 05:45:16 -03002297
Mats Randgaard76eb2d32013-08-14 08:56:57 -03002298 if (no_signal(sd))
2299 return 0;
2300
Hans Verkuil54450f52012-07-18 05:45:16 -03002301 v4l2_info(sd, "-----Color space-----\n");
2302 v4l2_info(sd, "RGB quantization range ctrl: %s\n",
2303 rgb_quantization_range_txt[state->rgb_quantization_range]);
2304 v4l2_info(sd, "Input color space: %s\n",
2305 input_color_space_txt[reg_io_0x02 >> 4]);
Hans Verkuil7a5d99e2015-06-07 07:32:35 -03002306 v4l2_info(sd, "Output color space: %s %s, saturator %s, alt-gamma %s\n",
Hans Verkuil54450f52012-07-18 05:45:16 -03002307 (reg_io_0x02 & 0x02) ? "RGB" : "YCbCr",
2308 (reg_io_0x02 & 0x04) ? "(16-235)" : "(0-255)",
Hans Verkuil5dd7d882015-06-07 07:32:34 -03002309 (((reg_io_0x02 >> 2) & 0x01) ^ (reg_io_0x02 & 0x01)) ?
Hans Verkuil7a5d99e2015-06-07 07:32:35 -03002310 "enabled" : "disabled",
2311 (reg_io_0x02 & 0x08) ? "enabled" : "disabled");
Hans Verkuil54450f52012-07-18 05:45:16 -03002312 v4l2_info(sd, "Color space conversion: %s\n",
jean-michel.hautbois@vodalys.com80f49442015-02-04 11:16:00 -03002313 csc_coeff_sel_rb[cp_read(sd, info->cp_csc) >> 4]);
Hans Verkuil54450f52012-07-18 05:45:16 -03002314
Mats Randgaard4a31a932013-12-10 09:45:00 -03002315 if (!is_digital_input(sd))
Mats Randgaard76eb2d32013-08-14 08:56:57 -03002316 return 0;
2317
2318 v4l2_info(sd, "-----%s status-----\n", is_hdmi(sd) ? "HDMI" : "DVI-D");
Mats Randgaard4a31a932013-12-10 09:45:00 -03002319 v4l2_info(sd, "Digital video port selected: %c\n",
2320 (hdmi_read(sd, 0x00) & 0x03) + 'A');
2321 v4l2_info(sd, "HDCP encrypted content: %s\n",
2322 (hdmi_read(sd, 0x05) & 0x40) ? "true" : "false");
Mats Randgaard76eb2d32013-08-14 08:56:57 -03002323 v4l2_info(sd, "HDCP keys read: %s%s\n",
2324 (hdmi_read(sd, 0x04) & 0x20) ? "yes" : "no",
2325 (hdmi_read(sd, 0x04) & 0x10) ? "ERROR" : "");
Hans Verkuil77639ff2014-09-12 06:02:02 -03002326 if (is_hdmi(sd)) {
Mats Randgaard76eb2d32013-08-14 08:56:57 -03002327 bool audio_pll_locked = hdmi_read(sd, 0x04) & 0x01;
2328 bool audio_sample_packet_detect = hdmi_read(sd, 0x18) & 0x01;
2329 bool audio_mute = io_read(sd, 0x65) & 0x40;
2330
2331 v4l2_info(sd, "Audio: pll %s, samples %s, %s\n",
2332 audio_pll_locked ? "locked" : "not locked",
2333 audio_sample_packet_detect ? "detected" : "not detected",
2334 audio_mute ? "muted" : "enabled");
2335 if (audio_pll_locked && audio_sample_packet_detect) {
2336 v4l2_info(sd, "Audio format: %s\n",
2337 (hdmi_read(sd, 0x07) & 0x20) ? "multi-channel" : "stereo");
2338 }
2339 v4l2_info(sd, "Audio CTS: %u\n", (hdmi_read(sd, 0x5b) << 12) +
2340 (hdmi_read(sd, 0x5c) << 8) +
2341 (hdmi_read(sd, 0x5d) & 0xf0));
2342 v4l2_info(sd, "Audio N: %u\n", ((hdmi_read(sd, 0x5d) & 0x0f) << 16) +
2343 (hdmi_read(sd, 0x5e) << 8) +
2344 hdmi_read(sd, 0x5f));
2345 v4l2_info(sd, "AV Mute: %s\n", (hdmi_read(sd, 0x04) & 0x40) ? "on" : "off");
2346
2347 v4l2_info(sd, "Deep color mode: %s\n", deep_color_mode_txt[(hdmi_read(sd, 0x0b) & 0x60) >> 5]);
Hans Verkuil7a5d99e2015-06-07 07:32:35 -03002348 v4l2_info(sd, "HDMI colorspace: %s\n", hdmi_color_space_txt[hdmi_read(sd, 0x53) & 0xf]);
Mats Randgaard76eb2d32013-08-14 08:56:57 -03002349
Hans Verkuil516613c2015-06-07 07:32:33 -03002350 adv76xx_log_infoframes(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -03002351 }
2352
2353 return 0;
2354}
2355
Lars-Peter Clausen6f5bcfc2015-06-24 13:50:30 -03002356static int adv76xx_subscribe_event(struct v4l2_subdev *sd,
2357 struct v4l2_fh *fh,
2358 struct v4l2_event_subscription *sub)
2359{
2360 switch (sub->type) {
2361 case V4L2_EVENT_SOURCE_CHANGE:
2362 return v4l2_src_change_event_subdev_subscribe(sd, fh, sub);
2363 case V4L2_EVENT_CTRL:
2364 return v4l2_ctrl_subdev_subscribe_event(sd, fh, sub);
2365 default:
2366 return -EINVAL;
2367 }
2368}
2369
Hans Verkuil54450f52012-07-18 05:45:16 -03002370/* ----------------------------------------------------------------------- */
2371
Pablo Antonb44b2e02015-02-03 14:13:18 -03002372static const struct v4l2_ctrl_ops adv76xx_ctrl_ops = {
2373 .s_ctrl = adv76xx_s_ctrl,
Hans Verkuil54450f52012-07-18 05:45:16 -03002374};
2375
Pablo Antonb44b2e02015-02-03 14:13:18 -03002376static const struct v4l2_subdev_core_ops adv76xx_core_ops = {
2377 .log_status = adv76xx_log_status,
2378 .interrupt_service_routine = adv76xx_isr,
Lars-Peter Clausen6f5bcfc2015-06-24 13:50:30 -03002379 .subscribe_event = adv76xx_subscribe_event,
Lars-Peter Clausen09756262015-06-24 13:50:27 -03002380 .unsubscribe_event = v4l2_event_subdev_unsubscribe,
Hans Verkuil54450f52012-07-18 05:45:16 -03002381#ifdef CONFIG_VIDEO_ADV_DEBUG
Pablo Antonb44b2e02015-02-03 14:13:18 -03002382 .g_register = adv76xx_g_register,
2383 .s_register = adv76xx_s_register,
Hans Verkuil54450f52012-07-18 05:45:16 -03002384#endif
2385};
2386
Pablo Antonb44b2e02015-02-03 14:13:18 -03002387static const struct v4l2_subdev_video_ops adv76xx_video_ops = {
2388 .s_routing = adv76xx_s_routing,
2389 .g_input_status = adv76xx_g_input_status,
2390 .s_dv_timings = adv76xx_s_dv_timings,
2391 .g_dv_timings = adv76xx_g_dv_timings,
2392 .query_dv_timings = adv76xx_query_dv_timings,
Hans Verkuil54450f52012-07-18 05:45:16 -03002393};
2394
Pablo Antonb44b2e02015-02-03 14:13:18 -03002395static const struct v4l2_subdev_pad_ops adv76xx_pad_ops = {
2396 .enum_mbus_code = adv76xx_enum_mbus_code,
2397 .get_fmt = adv76xx_get_format,
2398 .set_fmt = adv76xx_set_format,
2399 .get_edid = adv76xx_get_edid,
2400 .set_edid = adv76xx_set_edid,
2401 .dv_timings_cap = adv76xx_dv_timings_cap,
2402 .enum_dv_timings = adv76xx_enum_dv_timings,
Hans Verkuil54450f52012-07-18 05:45:16 -03002403};
2404
Pablo Antonb44b2e02015-02-03 14:13:18 -03002405static const struct v4l2_subdev_ops adv76xx_ops = {
2406 .core = &adv76xx_core_ops,
2407 .video = &adv76xx_video_ops,
2408 .pad = &adv76xx_pad_ops,
Hans Verkuil54450f52012-07-18 05:45:16 -03002409};
2410
2411/* -------------------------- custom ctrls ---------------------------------- */
2412
2413static const struct v4l2_ctrl_config adv7604_ctrl_analog_sampling_phase = {
Pablo Antonb44b2e02015-02-03 14:13:18 -03002414 .ops = &adv76xx_ctrl_ops,
Hans Verkuil54450f52012-07-18 05:45:16 -03002415 .id = V4L2_CID_ADV_RX_ANALOG_SAMPLING_PHASE,
2416 .name = "Analog Sampling Phase",
2417 .type = V4L2_CTRL_TYPE_INTEGER,
2418 .min = 0,
2419 .max = 0x1f,
2420 .step = 1,
2421 .def = 0,
2422};
2423
Pablo Antonb44b2e02015-02-03 14:13:18 -03002424static const struct v4l2_ctrl_config adv76xx_ctrl_free_run_color_manual = {
2425 .ops = &adv76xx_ctrl_ops,
Hans Verkuil54450f52012-07-18 05:45:16 -03002426 .id = V4L2_CID_ADV_RX_FREE_RUN_COLOR_MANUAL,
2427 .name = "Free Running Color, Manual",
2428 .type = V4L2_CTRL_TYPE_BOOLEAN,
2429 .min = false,
2430 .max = true,
2431 .step = 1,
2432 .def = false,
2433};
2434
Pablo Antonb44b2e02015-02-03 14:13:18 -03002435static const struct v4l2_ctrl_config adv76xx_ctrl_free_run_color = {
2436 .ops = &adv76xx_ctrl_ops,
Hans Verkuil54450f52012-07-18 05:45:16 -03002437 .id = V4L2_CID_ADV_RX_FREE_RUN_COLOR,
2438 .name = "Free Running Color",
2439 .type = V4L2_CTRL_TYPE_INTEGER,
2440 .min = 0x0,
2441 .max = 0xffffff,
2442 .step = 0x1,
2443 .def = 0x0,
2444};
2445
2446/* ----------------------------------------------------------------------- */
2447
Pablo Antonb44b2e02015-02-03 14:13:18 -03002448static int adv76xx_core_init(struct v4l2_subdev *sd)
Hans Verkuil54450f52012-07-18 05:45:16 -03002449{
Pablo Antonb44b2e02015-02-03 14:13:18 -03002450 struct adv76xx_state *state = to_state(sd);
2451 const struct adv76xx_chip_info *info = state->info;
2452 struct adv76xx_platform_data *pdata = &state->pdata;
Hans Verkuil54450f52012-07-18 05:45:16 -03002453
2454 hdmi_write(sd, 0x48,
2455 (pdata->disable_pwrdnb ? 0x80 : 0) |
2456 (pdata->disable_cable_det_rst ? 0x40 : 0));
2457
2458 disable_input(sd);
2459
Laurent Pinchart5ef54b52014-01-31 10:57:27 -03002460 if (pdata->default_input >= 0 &&
2461 pdata->default_input < state->source_pad) {
2462 state->selected_input = pdata->default_input;
2463 select_input(sd);
2464 enable_input(sd);
2465 }
2466
Hans Verkuil54450f52012-07-18 05:45:16 -03002467 /* power */
2468 io_write(sd, 0x0c, 0x42); /* Power up part and power down VDP */
2469 io_write(sd, 0x0b, 0x44); /* Power down ESDP block */
2470 cp_write(sd, 0xcf, 0x01); /* Power down macrovision */
2471
2472 /* video format */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03002473 io_write_clr_set(sd, 0x02, 0x0f,
Hans Verkuil54450f52012-07-18 05:45:16 -03002474 pdata->alt_gamma << 3 |
2475 pdata->op_656_range << 2 |
Hans Verkuil54450f52012-07-18 05:45:16 -03002476 pdata->alt_data_sat << 0);
Laurent Pinchart22d97e52014-01-30 17:17:42 -03002477 io_write_clr_set(sd, 0x05, 0x0e, pdata->blank_data << 3 |
Laurent Pinchart539b33b2014-01-26 18:42:37 -03002478 pdata->insert_av_codes << 2 |
2479 pdata->replicate_av_codes << 1);
Pablo Antonb44b2e02015-02-03 14:13:18 -03002480 adv76xx_setup_format(state);
Hans Verkuil54450f52012-07-18 05:45:16 -03002481
Hans Verkuil54450f52012-07-18 05:45:16 -03002482 cp_write(sd, 0x69, 0x30); /* Enable CP CSC */
Martin Bugge98908692013-12-20 05:14:57 -03002483
2484 /* VS, HS polarities */
Laurent Pinchart1b5ab872014-02-04 19:57:56 -03002485 io_write(sd, 0x06, 0xa0 | pdata->inv_vs_pol << 2 |
2486 pdata->inv_hs_pol << 1 | pdata->inv_llc_pol);
Mikhail Khelikf31b62e2013-12-20 05:12:00 -03002487
2488 /* Adjust drive strength */
2489 io_write(sd, 0x14, 0x40 | pdata->dr_str_data << 4 |
2490 pdata->dr_str_clk << 2 |
2491 pdata->dr_str_sync);
2492
Hans Verkuil54450f52012-07-18 05:45:16 -03002493 cp_write(sd, 0xba, (pdata->hdmi_free_run_mode << 1) | 0x01); /* HDMI free run */
2494 cp_write(sd, 0xf3, 0xdc); /* Low threshold to enter/exit free run mode */
2495 cp_write(sd, 0xf9, 0x23); /* STDI ch. 1 - LCVS change threshold -
Hans Verkuil80939642012-10-16 05:46:21 -03002496 ADI recommended setting [REF_01, c. 2.3.3] */
Hans Verkuil54450f52012-07-18 05:45:16 -03002497 cp_write(sd, 0x45, 0x23); /* STDI ch. 2 - LCVS change threshold -
Hans Verkuil80939642012-10-16 05:46:21 -03002498 ADI recommended setting [REF_01, c. 2.3.3] */
Hans Verkuil54450f52012-07-18 05:45:16 -03002499 cp_write(sd, 0xc9, 0x2d); /* use prim_mode and vid_std as free run resolution
2500 for digital formats */
2501
Mats Randgaard5474b982013-12-05 10:33:41 -03002502 /* HDMI audio */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03002503 hdmi_write_clr_set(sd, 0x15, 0x03, 0x03); /* Mute on FIFO over-/underflow [REF_01, c. 1.2.18] */
2504 hdmi_write_clr_set(sd, 0x1a, 0x0e, 0x08); /* Wait 1 s before unmute */
2505 hdmi_write_clr_set(sd, 0x68, 0x06, 0x06); /* FIFO reset on over-/underflow [REF_01, c. 1.2.19] */
Mats Randgaard5474b982013-12-05 10:33:41 -03002506
Hans Verkuil54450f52012-07-18 05:45:16 -03002507 /* TODO from platform data */
2508 afe_write(sd, 0xb5, 0x01); /* Setting MCLK to 256Fs */
2509
Pablo Antonb44b2e02015-02-03 14:13:18 -03002510 if (adv76xx_has_afe(state)) {
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002511 afe_write(sd, 0x02, pdata->ain_sel); /* Select analog input muxing mode */
Laurent Pinchart22d97e52014-01-30 17:17:42 -03002512 io_write_clr_set(sd, 0x30, 1 << 4, pdata->output_bus_lsb_to_msb << 4);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002513 }
Hans Verkuil54450f52012-07-18 05:45:16 -03002514
Hans Verkuil54450f52012-07-18 05:45:16 -03002515 /* interrupts */
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002516 io_write(sd, 0x40, 0xc0 | pdata->int1_config); /* Configure INT1 */
Hans Verkuil54450f52012-07-18 05:45:16 -03002517 io_write(sd, 0x46, 0x98); /* Enable SSPD, STDI and CP unlocked interrupts */
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002518 io_write(sd, 0x6e, info->fmt_change_digital_mask); /* Enable V_LOCKED and DE_REGEN_LCK interrupts */
2519 io_write(sd, 0x73, info->cable_det_mask); /* Enable cable detection (+5v) interrupts */
2520 info->setup_irqs(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -03002521
2522 return v4l2_ctrl_handler_setup(sd->ctrl_handler);
2523}
2524
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002525static void adv7604_setup_irqs(struct v4l2_subdev *sd)
2526{
2527 io_write(sd, 0x41, 0xd7); /* STDI irq for any change, disable INT2 */
2528}
2529
2530static void adv7611_setup_irqs(struct v4l2_subdev *sd)
2531{
2532 io_write(sd, 0x41, 0xd0); /* STDI irq for any change, disable INT2 */
2533}
2534
William Towle8331d302015-06-03 10:59:51 -03002535static void adv7612_setup_irqs(struct v4l2_subdev *sd)
2536{
2537 io_write(sd, 0x41, 0xd0); /* disable INT2 */
2538}
2539
Pablo Antonb44b2e02015-02-03 14:13:18 -03002540static void adv76xx_unregister_clients(struct adv76xx_state *state)
Hans Verkuil54450f52012-07-18 05:45:16 -03002541{
Laurent Pinchart05cacb12014-01-30 16:32:21 -03002542 unsigned int i;
2543
2544 for (i = 1; i < ARRAY_SIZE(state->i2c_clients); ++i) {
2545 if (state->i2c_clients[i])
2546 i2c_unregister_device(state->i2c_clients[i]);
2547 }
Hans Verkuil54450f52012-07-18 05:45:16 -03002548}
2549
Pablo Antonb44b2e02015-02-03 14:13:18 -03002550static struct i2c_client *adv76xx_dummy_client(struct v4l2_subdev *sd,
Hans Verkuil54450f52012-07-18 05:45:16 -03002551 u8 addr, u8 io_reg)
2552{
2553 struct i2c_client *client = v4l2_get_subdevdata(sd);
2554
2555 if (addr)
2556 io_write(sd, io_reg, addr << 1);
2557 return i2c_new_dummy(client->adapter, io_read(sd, io_reg) >> 1);
2558}
2559
Pablo Antonb44b2e02015-02-03 14:13:18 -03002560static const struct adv76xx_reg_seq adv7604_recommended_settings_afe[] = {
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002561 /* reset ADI recommended settings for HDMI: */
2562 /* "ADV7604 Register Settings Recommendations (rev. 2.5, June 2010)" p. 4. */
Pablo Antonb44b2e02015-02-03 14:13:18 -03002563 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x0d), 0x04 }, /* HDMI filter optimization */
2564 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x0d), 0x04 }, /* HDMI filter optimization */
2565 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x3d), 0x00 }, /* DDC bus active pull-up control */
2566 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x3e), 0x74 }, /* TMDS PLL optimization */
2567 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x4e), 0x3b }, /* TMDS PLL optimization */
2568 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x57), 0x74 }, /* TMDS PLL optimization */
2569 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x58), 0x63 }, /* TMDS PLL optimization */
2570 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8d), 0x18 }, /* equaliser */
2571 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8e), 0x34 }, /* equaliser */
2572 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x93), 0x88 }, /* equaliser */
2573 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x94), 0x2e }, /* equaliser */
2574 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x96), 0x00 }, /* enable automatic EQ changing */
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002575
2576 /* set ADI recommended settings for digitizer */
2577 /* "ADV7604 Register Settings Recommendations (rev. 2.5, June 2010)" p. 17. */
Pablo Antonb44b2e02015-02-03 14:13:18 -03002578 { ADV76XX_REG(ADV76XX_PAGE_AFE, 0x12), 0x7b }, /* ADC noise shaping filter controls */
2579 { ADV76XX_REG(ADV76XX_PAGE_AFE, 0x0c), 0x1f }, /* CP core gain controls */
2580 { ADV76XX_REG(ADV76XX_PAGE_CP, 0x3e), 0x04 }, /* CP core pre-gain control */
2581 { ADV76XX_REG(ADV76XX_PAGE_CP, 0xc3), 0x39 }, /* CP coast control. Graphics mode */
2582 { ADV76XX_REG(ADV76XX_PAGE_CP, 0x40), 0x5c }, /* CP core pre-gain control. Graphics mode */
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002583
Pablo Antonb44b2e02015-02-03 14:13:18 -03002584 { ADV76XX_REG_SEQ_TERM, 0 },
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002585};
2586
Pablo Antonb44b2e02015-02-03 14:13:18 -03002587static const struct adv76xx_reg_seq adv7604_recommended_settings_hdmi[] = {
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002588 /* set ADI recommended settings for HDMI: */
2589 /* "ADV7604 Register Settings Recommendations (rev. 2.5, June 2010)" p. 4. */
Pablo Antonb44b2e02015-02-03 14:13:18 -03002590 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x0d), 0x84 }, /* HDMI filter optimization */
2591 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x3d), 0x10 }, /* DDC bus active pull-up control */
2592 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x3e), 0x39 }, /* TMDS PLL optimization */
2593 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x4e), 0x3b }, /* TMDS PLL optimization */
2594 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x57), 0xb6 }, /* TMDS PLL optimization */
2595 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x58), 0x03 }, /* TMDS PLL optimization */
2596 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8d), 0x18 }, /* equaliser */
2597 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8e), 0x34 }, /* equaliser */
2598 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x93), 0x8b }, /* equaliser */
2599 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x94), 0x2d }, /* equaliser */
2600 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x96), 0x01 }, /* enable automatic EQ changing */
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002601
2602 /* reset ADI recommended settings for digitizer */
2603 /* "ADV7604 Register Settings Recommendations (rev. 2.5, June 2010)" p. 17. */
Pablo Antonb44b2e02015-02-03 14:13:18 -03002604 { ADV76XX_REG(ADV76XX_PAGE_AFE, 0x12), 0xfb }, /* ADC noise shaping filter controls */
2605 { ADV76XX_REG(ADV76XX_PAGE_AFE, 0x0c), 0x0d }, /* CP core gain controls */
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002606
Pablo Antonb44b2e02015-02-03 14:13:18 -03002607 { ADV76XX_REG_SEQ_TERM, 0 },
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002608};
2609
Pablo Antonb44b2e02015-02-03 14:13:18 -03002610static const struct adv76xx_reg_seq adv7611_recommended_settings_hdmi[] = {
Lars-Peter Clausenc41ad9c2014-06-17 08:52:24 -03002611 /* ADV7611 Register Settings Recommendations Rev 1.5, May 2014 */
Pablo Antonb44b2e02015-02-03 14:13:18 -03002612 { ADV76XX_REG(ADV76XX_PAGE_CP, 0x6c), 0x00 },
2613 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x9b), 0x03 },
2614 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x6f), 0x08 },
2615 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x85), 0x1f },
2616 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x87), 0x70 },
2617 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x57), 0xda },
2618 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x58), 0x01 },
2619 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x03), 0x98 },
2620 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x4c), 0x44 },
2621 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8d), 0x04 },
2622 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x8e), 0x1e },
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002623
Pablo Antonb44b2e02015-02-03 14:13:18 -03002624 { ADV76XX_REG_SEQ_TERM, 0 },
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002625};
2626
William Towle8331d302015-06-03 10:59:51 -03002627static const struct adv76xx_reg_seq adv7612_recommended_settings_hdmi[] = {
2628 { ADV76XX_REG(ADV76XX_PAGE_CP, 0x6c), 0x00 },
2629 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x9b), 0x03 },
2630 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x6f), 0x08 },
2631 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x85), 0x1f },
2632 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x87), 0x70 },
2633 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x57), 0xda },
2634 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x58), 0x01 },
2635 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x03), 0x98 },
2636 { ADV76XX_REG(ADV76XX_PAGE_HDMI, 0x4c), 0x44 },
2637 { ADV76XX_REG_SEQ_TERM, 0 },
2638};
2639
Pablo Antonb44b2e02015-02-03 14:13:18 -03002640static const struct adv76xx_chip_info adv76xx_chip_info[] = {
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002641 [ADV7604] = {
2642 .type = ADV7604,
2643 .has_afe = true,
Laurent Pinchartc784b1e2014-01-29 10:08:58 -03002644 .max_port = ADV7604_PAD_VGA_COMP,
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002645 .num_dv_ports = 4,
2646 .edid_enable_reg = 0x77,
2647 .edid_status_reg = 0x7d,
2648 .lcf_reg = 0xb3,
2649 .tdms_lock_mask = 0xe0,
2650 .cable_det_mask = 0x1e,
2651 .fmt_change_digital_mask = 0xc1,
jean-michel.hautbois@vodalys.com80f49442015-02-04 11:16:00 -03002652 .cp_csc = 0xfc,
Laurent Pinchart539b33b2014-01-26 18:42:37 -03002653 .formats = adv7604_formats,
2654 .nformats = ARRAY_SIZE(adv7604_formats),
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002655 .set_termination = adv7604_set_termination,
2656 .setup_irqs = adv7604_setup_irqs,
2657 .read_hdmi_pixelclock = adv7604_read_hdmi_pixelclock,
2658 .read_cable_det = adv7604_read_cable_det,
2659 .recommended_settings = {
2660 [0] = adv7604_recommended_settings_afe,
2661 [1] = adv7604_recommended_settings_hdmi,
2662 },
2663 .num_recommended_settings = {
2664 [0] = ARRAY_SIZE(adv7604_recommended_settings_afe),
2665 [1] = ARRAY_SIZE(adv7604_recommended_settings_hdmi),
2666 },
Pablo Antonb44b2e02015-02-03 14:13:18 -03002667 .page_mask = BIT(ADV76XX_PAGE_IO) | BIT(ADV7604_PAGE_AVLINK) |
2668 BIT(ADV76XX_PAGE_CEC) | BIT(ADV76XX_PAGE_INFOFRAME) |
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002669 BIT(ADV7604_PAGE_ESDP) | BIT(ADV7604_PAGE_DPP) |
Pablo Antonb44b2e02015-02-03 14:13:18 -03002670 BIT(ADV76XX_PAGE_AFE) | BIT(ADV76XX_PAGE_REP) |
2671 BIT(ADV76XX_PAGE_EDID) | BIT(ADV76XX_PAGE_HDMI) |
2672 BIT(ADV76XX_PAGE_TEST) | BIT(ADV76XX_PAGE_CP) |
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002673 BIT(ADV7604_PAGE_VDP),
jean-michel.hautbois@vodalys.com5380baa2015-04-09 05:25:46 -03002674 .linewidth_mask = 0xfff,
2675 .field0_height_mask = 0xfff,
2676 .field1_height_mask = 0xfff,
2677 .hfrontporch_mask = 0x3ff,
2678 .hsync_mask = 0x3ff,
2679 .hbackporch_mask = 0x3ff,
2680 .field0_vfrontporch_mask = 0x1fff,
2681 .field0_vsync_mask = 0x1fff,
2682 .field0_vbackporch_mask = 0x1fff,
2683 .field1_vfrontporch_mask = 0x1fff,
2684 .field1_vsync_mask = 0x1fff,
2685 .field1_vbackporch_mask = 0x1fff,
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002686 },
2687 [ADV7611] = {
2688 .type = ADV7611,
2689 .has_afe = false,
Pablo Antonb44b2e02015-02-03 14:13:18 -03002690 .max_port = ADV76XX_PAD_HDMI_PORT_A,
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002691 .num_dv_ports = 1,
2692 .edid_enable_reg = 0x74,
2693 .edid_status_reg = 0x76,
2694 .lcf_reg = 0xa3,
2695 .tdms_lock_mask = 0x43,
2696 .cable_det_mask = 0x01,
2697 .fmt_change_digital_mask = 0x03,
jean-michel.hautbois@vodalys.com80f49442015-02-04 11:16:00 -03002698 .cp_csc = 0xf4,
Laurent Pinchart539b33b2014-01-26 18:42:37 -03002699 .formats = adv7611_formats,
2700 .nformats = ARRAY_SIZE(adv7611_formats),
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002701 .set_termination = adv7611_set_termination,
2702 .setup_irqs = adv7611_setup_irqs,
2703 .read_hdmi_pixelclock = adv7611_read_hdmi_pixelclock,
2704 .read_cable_det = adv7611_read_cable_det,
2705 .recommended_settings = {
2706 [1] = adv7611_recommended_settings_hdmi,
2707 },
2708 .num_recommended_settings = {
2709 [1] = ARRAY_SIZE(adv7611_recommended_settings_hdmi),
2710 },
Pablo Antonb44b2e02015-02-03 14:13:18 -03002711 .page_mask = BIT(ADV76XX_PAGE_IO) | BIT(ADV76XX_PAGE_CEC) |
2712 BIT(ADV76XX_PAGE_INFOFRAME) | BIT(ADV76XX_PAGE_AFE) |
2713 BIT(ADV76XX_PAGE_REP) | BIT(ADV76XX_PAGE_EDID) |
2714 BIT(ADV76XX_PAGE_HDMI) | BIT(ADV76XX_PAGE_CP),
jean-michel.hautbois@vodalys.com5380baa2015-04-09 05:25:46 -03002715 .linewidth_mask = 0x1fff,
2716 .field0_height_mask = 0x1fff,
2717 .field1_height_mask = 0x1fff,
2718 .hfrontporch_mask = 0x1fff,
2719 .hsync_mask = 0x1fff,
2720 .hbackporch_mask = 0x1fff,
2721 .field0_vfrontporch_mask = 0x3fff,
2722 .field0_vsync_mask = 0x3fff,
2723 .field0_vbackporch_mask = 0x3fff,
2724 .field1_vfrontporch_mask = 0x3fff,
2725 .field1_vsync_mask = 0x3fff,
2726 .field1_vbackporch_mask = 0x3fff,
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002727 },
William Towle8331d302015-06-03 10:59:51 -03002728 [ADV7612] = {
2729 .type = ADV7612,
2730 .has_afe = false,
2731 .max_port = ADV7604_PAD_HDMI_PORT_B,
2732 .num_dv_ports = 2,
2733 .edid_enable_reg = 0x74,
2734 .edid_status_reg = 0x76,
2735 .lcf_reg = 0xa3,
2736 .tdms_lock_mask = 0x43,
2737 .cable_det_mask = 0x01,
2738 .fmt_change_digital_mask = 0x03,
2739 .formats = adv7612_formats,
2740 .nformats = ARRAY_SIZE(adv7612_formats),
2741 .set_termination = adv7611_set_termination,
2742 .setup_irqs = adv7612_setup_irqs,
2743 .read_hdmi_pixelclock = adv7611_read_hdmi_pixelclock,
2744 .read_cable_det = adv7611_read_cable_det,
2745 .recommended_settings = {
2746 [1] = adv7612_recommended_settings_hdmi,
2747 },
2748 .num_recommended_settings = {
2749 [1] = ARRAY_SIZE(adv7612_recommended_settings_hdmi),
2750 },
2751 .page_mask = BIT(ADV76XX_PAGE_IO) | BIT(ADV76XX_PAGE_CEC) |
2752 BIT(ADV76XX_PAGE_INFOFRAME) | BIT(ADV76XX_PAGE_AFE) |
2753 BIT(ADV76XX_PAGE_REP) | BIT(ADV76XX_PAGE_EDID) |
2754 BIT(ADV76XX_PAGE_HDMI) | BIT(ADV76XX_PAGE_CP),
2755 .linewidth_mask = 0x1fff,
2756 .field0_height_mask = 0x1fff,
2757 .field1_height_mask = 0x1fff,
2758 .hfrontporch_mask = 0x1fff,
2759 .hsync_mask = 0x1fff,
2760 .hbackporch_mask = 0x1fff,
2761 .field0_vfrontporch_mask = 0x3fff,
2762 .field0_vsync_mask = 0x3fff,
2763 .field0_vbackporch_mask = 0x3fff,
2764 .field1_vfrontporch_mask = 0x3fff,
2765 .field1_vsync_mask = 0x3fff,
2766 .field1_vbackporch_mask = 0x3fff,
2767 },
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03002768};
2769
Fabian Frederick7f099a72015-03-16 16:54:33 -03002770static const struct i2c_device_id adv76xx_i2c_id[] = {
Pablo Antonb44b2e02015-02-03 14:13:18 -03002771 { "adv7604", (kernel_ulong_t)&adv76xx_chip_info[ADV7604] },
2772 { "adv7611", (kernel_ulong_t)&adv76xx_chip_info[ADV7611] },
William Towle8331d302015-06-03 10:59:51 -03002773 { "adv7612", (kernel_ulong_t)&adv76xx_chip_info[ADV7612] },
Laurent Pinchartf82f3132013-11-25 16:19:08 -03002774 { }
2775};
Pablo Antonb44b2e02015-02-03 14:13:18 -03002776MODULE_DEVICE_TABLE(i2c, adv76xx_i2c_id);
Laurent Pinchartf82f3132013-11-25 16:19:08 -03002777
Fabian Frederick7f099a72015-03-16 16:54:33 -03002778static const struct of_device_id adv76xx_of_id[] __maybe_unused = {
Pablo Antonb44b2e02015-02-03 14:13:18 -03002779 { .compatible = "adi,adv7611", .data = &adv76xx_chip_info[ADV7611] },
William Towle8331d302015-06-03 10:59:51 -03002780 { .compatible = "adi,adv7612", .data = &adv76xx_chip_info[ADV7612] },
Laurent Pinchartf82f3132013-11-25 16:19:08 -03002781 { }
2782};
Pablo Antonb44b2e02015-02-03 14:13:18 -03002783MODULE_DEVICE_TABLE(of, adv76xx_of_id);
Laurent Pinchartf82f3132013-11-25 16:19:08 -03002784
Pablo Antonb44b2e02015-02-03 14:13:18 -03002785static int adv76xx_parse_dt(struct adv76xx_state *state)
Laurent Pinchartf82f3132013-11-25 16:19:08 -03002786{
Laurent Pinchart6fa88042014-02-04 20:23:16 -03002787 struct v4l2_of_endpoint bus_cfg;
2788 struct device_node *endpoint;
2789 struct device_node *np;
2790 unsigned int flags;
Ian Moltonbf9c8222015-06-03 10:59:53 -03002791 u32 v;
Laurent Pinchart6fa88042014-02-04 20:23:16 -03002792
Pablo Antonb44b2e02015-02-03 14:13:18 -03002793 np = state->i2c_clients[ADV76XX_PAGE_IO]->dev.of_node;
Laurent Pinchart6fa88042014-02-04 20:23:16 -03002794
2795 /* Parse the endpoint. */
2796 endpoint = of_graph_get_next_endpoint(np, NULL);
2797 if (!endpoint)
2798 return -EINVAL;
2799
2800 v4l2_of_parse_endpoint(endpoint, &bus_cfg);
Ian Moltonbf9c8222015-06-03 10:59:53 -03002801
2802 if (!of_property_read_u32(endpoint, "default-input", &v))
2803 state->pdata.default_input = v;
2804 else
2805 state->pdata.default_input = -1;
2806
Laurent Pinchart6fa88042014-02-04 20:23:16 -03002807 of_node_put(endpoint);
2808
2809 flags = bus_cfg.bus.parallel.flags;
2810
2811 if (flags & V4L2_MBUS_HSYNC_ACTIVE_HIGH)
2812 state->pdata.inv_hs_pol = 1;
2813
2814 if (flags & V4L2_MBUS_VSYNC_ACTIVE_HIGH)
2815 state->pdata.inv_vs_pol = 1;
2816
2817 if (flags & V4L2_MBUS_PCLK_SAMPLE_RISING)
2818 state->pdata.inv_llc_pol = 1;
2819
2820 if (bus_cfg.bus_type == V4L2_MBUS_BT656) {
2821 state->pdata.insert_av_codes = 1;
2822 state->pdata.op_656_range = 1;
2823 }
2824
Laurent Pinchartf82f3132013-11-25 16:19:08 -03002825 /* Disable the interrupt for now as no DT-based board uses it. */
Pablo Antonb44b2e02015-02-03 14:13:18 -03002826 state->pdata.int1_config = ADV76XX_INT1_CONFIG_DISABLED;
Laurent Pinchartf82f3132013-11-25 16:19:08 -03002827
2828 /* Use the default I2C addresses. */
2829 state->pdata.i2c_addresses[ADV7604_PAGE_AVLINK] = 0x42;
Pablo Antonb44b2e02015-02-03 14:13:18 -03002830 state->pdata.i2c_addresses[ADV76XX_PAGE_CEC] = 0x40;
2831 state->pdata.i2c_addresses[ADV76XX_PAGE_INFOFRAME] = 0x3e;
Laurent Pinchartf82f3132013-11-25 16:19:08 -03002832 state->pdata.i2c_addresses[ADV7604_PAGE_ESDP] = 0x38;
2833 state->pdata.i2c_addresses[ADV7604_PAGE_DPP] = 0x3c;
Pablo Antonb44b2e02015-02-03 14:13:18 -03002834 state->pdata.i2c_addresses[ADV76XX_PAGE_AFE] = 0x26;
2835 state->pdata.i2c_addresses[ADV76XX_PAGE_REP] = 0x32;
2836 state->pdata.i2c_addresses[ADV76XX_PAGE_EDID] = 0x36;
2837 state->pdata.i2c_addresses[ADV76XX_PAGE_HDMI] = 0x34;
2838 state->pdata.i2c_addresses[ADV76XX_PAGE_TEST] = 0x30;
2839 state->pdata.i2c_addresses[ADV76XX_PAGE_CP] = 0x22;
Laurent Pinchartf82f3132013-11-25 16:19:08 -03002840 state->pdata.i2c_addresses[ADV7604_PAGE_VDP] = 0x24;
2841
2842 /* Hardcode the remaining platform data fields. */
2843 state->pdata.disable_pwrdnb = 0;
2844 state->pdata.disable_cable_det_rst = 0;
Laurent Pinchartf82f3132013-11-25 16:19:08 -03002845 state->pdata.blank_data = 1;
Laurent Pinchartf82f3132013-11-25 16:19:08 -03002846 state->pdata.alt_data_sat = 1;
Laurent Pinchartf82f3132013-11-25 16:19:08 -03002847 state->pdata.op_format_mode_sel = ADV7604_OP_FORMAT_MODE0;
2848 state->pdata.bus_order = ADV7604_BUS_ORDER_RGB;
2849
2850 return 0;
2851}
2852
Pablo Antonf862f572015-06-19 10:23:06 -03002853static const struct regmap_config adv76xx_regmap_cnf[] = {
2854 {
2855 .name = "io",
2856 .reg_bits = 8,
2857 .val_bits = 8,
2858
2859 .max_register = 0xff,
2860 .cache_type = REGCACHE_NONE,
2861 },
2862 {
2863 .name = "avlink",
2864 .reg_bits = 8,
2865 .val_bits = 8,
2866
2867 .max_register = 0xff,
2868 .cache_type = REGCACHE_NONE,
2869 },
2870 {
2871 .name = "cec",
2872 .reg_bits = 8,
2873 .val_bits = 8,
2874
2875 .max_register = 0xff,
2876 .cache_type = REGCACHE_NONE,
2877 },
2878 {
2879 .name = "infoframe",
2880 .reg_bits = 8,
2881 .val_bits = 8,
2882
2883 .max_register = 0xff,
2884 .cache_type = REGCACHE_NONE,
2885 },
2886 {
2887 .name = "esdp",
2888 .reg_bits = 8,
2889 .val_bits = 8,
2890
2891 .max_register = 0xff,
2892 .cache_type = REGCACHE_NONE,
2893 },
2894 {
2895 .name = "epp",
2896 .reg_bits = 8,
2897 .val_bits = 8,
2898
2899 .max_register = 0xff,
2900 .cache_type = REGCACHE_NONE,
2901 },
2902 {
2903 .name = "afe",
2904 .reg_bits = 8,
2905 .val_bits = 8,
2906
2907 .max_register = 0xff,
2908 .cache_type = REGCACHE_NONE,
2909 },
2910 {
2911 .name = "rep",
2912 .reg_bits = 8,
2913 .val_bits = 8,
2914
2915 .max_register = 0xff,
2916 .cache_type = REGCACHE_NONE,
2917 },
2918 {
2919 .name = "edid",
2920 .reg_bits = 8,
2921 .val_bits = 8,
2922
2923 .max_register = 0xff,
2924 .cache_type = REGCACHE_NONE,
2925 },
2926
2927 {
2928 .name = "hdmi",
2929 .reg_bits = 8,
2930 .val_bits = 8,
2931
2932 .max_register = 0xff,
2933 .cache_type = REGCACHE_NONE,
2934 },
2935 {
2936 .name = "test",
2937 .reg_bits = 8,
2938 .val_bits = 8,
2939
2940 .max_register = 0xff,
2941 .cache_type = REGCACHE_NONE,
2942 },
2943 {
2944 .name = "cp",
2945 .reg_bits = 8,
2946 .val_bits = 8,
2947
2948 .max_register = 0xff,
2949 .cache_type = REGCACHE_NONE,
2950 },
2951 {
2952 .name = "vdp",
2953 .reg_bits = 8,
2954 .val_bits = 8,
2955
2956 .max_register = 0xff,
2957 .cache_type = REGCACHE_NONE,
2958 },
2959};
2960
2961static int configure_regmap(struct adv76xx_state *state, int region)
2962{
2963 int err;
2964
2965 if (!state->i2c_clients[region])
2966 return -ENODEV;
2967
2968 state->regmap[region] =
2969 devm_regmap_init_i2c(state->i2c_clients[region],
2970 &adv76xx_regmap_cnf[region]);
2971
2972 if (IS_ERR(state->regmap[region])) {
2973 err = PTR_ERR(state->regmap[region]);
2974 v4l_err(state->i2c_clients[region],
2975 "Error initializing regmap %d with error %d\n",
2976 region, err);
2977 return -EINVAL;
2978 }
2979
2980 return 0;
2981}
2982
2983static int configure_regmaps(struct adv76xx_state *state)
2984{
2985 int i, err;
2986
2987 for (i = ADV7604_PAGE_AVLINK ; i < ADV76XX_PAGE_MAX; i++) {
2988 err = configure_regmap(state, i);
2989 if (err && (err != -ENODEV))
2990 return err;
2991 }
2992 return 0;
2993}
2994
Pablo Antonb44b2e02015-02-03 14:13:18 -03002995static int adv76xx_probe(struct i2c_client *client,
Hans Verkuil54450f52012-07-18 05:45:16 -03002996 const struct i2c_device_id *id)
2997{
Hans Verkuil591b72f2013-12-17 10:05:13 -03002998 static const struct v4l2_dv_timings cea640x480 =
2999 V4L2_DV_BT_CEA_640X480P59_94;
Pablo Antonb44b2e02015-02-03 14:13:18 -03003000 struct adv76xx_state *state;
Hans Verkuil54450f52012-07-18 05:45:16 -03003001 struct v4l2_ctrl_handler *hdl;
3002 struct v4l2_subdev *sd;
Laurent Pinchartc784b1e2014-01-29 10:08:58 -03003003 unsigned int i;
Pablo Antonf862f572015-06-19 10:23:06 -03003004 unsigned int val, val2;
Hans Verkuil54450f52012-07-18 05:45:16 -03003005 int err;
3006
3007 /* Check if the adapter supports the needed features */
3008 if (!i2c_check_functionality(client->adapter, I2C_FUNC_SMBUS_BYTE_DATA))
3009 return -EIO;
Pablo Antonb44b2e02015-02-03 14:13:18 -03003010 v4l_dbg(1, debug, client, "detecting adv76xx client on address 0x%x\n",
Hans Verkuil54450f52012-07-18 05:45:16 -03003011 client->addr << 1);
3012
Laurent Pinchartc02b2112013-05-02 08:29:43 -03003013 state = devm_kzalloc(&client->dev, sizeof(*state), GFP_KERNEL);
Hans Verkuil54450f52012-07-18 05:45:16 -03003014 if (!state) {
Pablo Antonb44b2e02015-02-03 14:13:18 -03003015 v4l_err(client, "Could not allocate adv76xx_state memory!\n");
Hans Verkuil54450f52012-07-18 05:45:16 -03003016 return -ENOMEM;
3017 }
3018
Pablo Antonb44b2e02015-02-03 14:13:18 -03003019 state->i2c_clients[ADV76XX_PAGE_IO] = client;
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03003020
Mats Randgaard25a64ac2013-08-14 07:58:45 -03003021 /* initialize variables */
3022 state->restart_stdi_once = true;
Mats Randgaardff4f80f2013-12-05 10:24:05 -03003023 state->selected_input = ~0;
Mats Randgaard25a64ac2013-08-14 07:58:45 -03003024
Laurent Pinchartf82f3132013-11-25 16:19:08 -03003025 if (IS_ENABLED(CONFIG_OF) && client->dev.of_node) {
3026 const struct of_device_id *oid;
3027
Pablo Antonb44b2e02015-02-03 14:13:18 -03003028 oid = of_match_node(adv76xx_of_id, client->dev.of_node);
Laurent Pinchartf82f3132013-11-25 16:19:08 -03003029 state->info = oid->data;
3030
Pablo Antonb44b2e02015-02-03 14:13:18 -03003031 err = adv76xx_parse_dt(state);
Laurent Pinchartf82f3132013-11-25 16:19:08 -03003032 if (err < 0) {
3033 v4l_err(client, "DT parsing error\n");
3034 return err;
3035 }
3036 } else if (client->dev.platform_data) {
Pablo Antonb44b2e02015-02-03 14:13:18 -03003037 struct adv76xx_platform_data *pdata = client->dev.platform_data;
Laurent Pinchartf82f3132013-11-25 16:19:08 -03003038
Pablo Antonb44b2e02015-02-03 14:13:18 -03003039 state->info = (const struct adv76xx_chip_info *)id->driver_data;
Laurent Pinchartf82f3132013-11-25 16:19:08 -03003040 state->pdata = *pdata;
3041 } else {
Hans Verkuil54450f52012-07-18 05:45:16 -03003042 v4l_err(client, "No platform data!\n");
Laurent Pinchartc02b2112013-05-02 08:29:43 -03003043 return -ENODEV;
Hans Verkuil54450f52012-07-18 05:45:16 -03003044 }
Laurent Pincharte9d50e92014-01-30 18:37:08 -03003045
3046 /* Request GPIOs. */
3047 for (i = 0; i < state->info->num_dv_ports; ++i) {
3048 state->hpd_gpio[i] =
Uwe Kleine-König269bd132015-03-02 04:00:44 -03003049 devm_gpiod_get_index_optional(&client->dev, "hpd", i,
3050 GPIOD_OUT_LOW);
Laurent Pincharte9d50e92014-01-30 18:37:08 -03003051 if (IS_ERR(state->hpd_gpio[i]))
Uwe Kleine-König269bd132015-03-02 04:00:44 -03003052 return PTR_ERR(state->hpd_gpio[i]);
Laurent Pincharte9d50e92014-01-30 18:37:08 -03003053
Uwe Kleine-König269bd132015-03-02 04:00:44 -03003054 if (state->hpd_gpio[i])
3055 v4l_info(client, "Handling HPD %u GPIO\n", i);
Laurent Pincharte9d50e92014-01-30 18:37:08 -03003056 }
3057
Hans Verkuil591b72f2013-12-17 10:05:13 -03003058 state->timings = cea640x480;
Pablo Antonb44b2e02015-02-03 14:13:18 -03003059 state->format = adv76xx_format_info(state, MEDIA_BUS_FMT_YUYV8_2X8);
Hans Verkuil54450f52012-07-18 05:45:16 -03003060
3061 sd = &state->sd;
Pablo Antonb44b2e02015-02-03 14:13:18 -03003062 v4l2_i2c_subdev_init(sd, client, &adv76xx_ops);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03003063 snprintf(sd->name, sizeof(sd->name), "%s %d-%04x",
3064 id->name, i2c_adapter_id(client->adapter),
3065 client->addr);
Lars-Peter Clausen09756262015-06-24 13:50:27 -03003066 sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE | V4L2_SUBDEV_FL_HAS_EVENTS;
Hans Verkuil54450f52012-07-18 05:45:16 -03003067
Pablo Antonf862f572015-06-19 10:23:06 -03003068 /* Configure IO Regmap region */
3069 err = configure_regmap(state, ADV76XX_PAGE_IO);
3070
3071 if (err) {
3072 v4l2_err(sd, "Error configuring IO regmap region\n");
3073 return -ENODEV;
3074 }
3075
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03003076 /*
3077 * Verify that the chip is present. On ADV7604 the RD_INFO register only
3078 * identifies the revision, while on ADV7611 it identifies the model as
3079 * well. Use the HDMI slave address on ADV7604 and RD_INFO on ADV7611.
3080 */
William Towle8331d302015-06-03 10:59:51 -03003081 switch (state->info->type) {
3082 case ADV7604:
Pablo Antonf862f572015-06-19 10:23:06 -03003083 err = regmap_read(state->regmap[ADV76XX_PAGE_IO], 0xfb, &val);
3084 if (err) {
3085 v4l2_err(sd, "Error %d reading IO Regmap\n", err);
3086 return -ENODEV;
3087 }
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03003088 if (val != 0x68) {
Pablo Antonf862f572015-06-19 10:23:06 -03003089 v4l2_err(sd, "not an adv7604 on address 0x%x\n",
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03003090 client->addr << 1);
3091 return -ENODEV;
3092 }
William Towle8331d302015-06-03 10:59:51 -03003093 break;
3094 case ADV7611:
3095 case ADV7612:
Pablo Antonf862f572015-06-19 10:23:06 -03003096 err = regmap_read(state->regmap[ADV76XX_PAGE_IO],
3097 0xea,
3098 &val);
3099 if (err) {
3100 v4l2_err(sd, "Error %d reading IO Regmap\n", err);
3101 return -ENODEV;
3102 }
3103 val2 = val << 8;
3104 err = regmap_read(state->regmap[ADV76XX_PAGE_IO],
3105 0xeb,
3106 &val);
3107 if (err) {
3108 v4l2_err(sd, "Error %d reading IO Regmap\n", err);
3109 return -ENODEV;
3110 }
William Towlec1362382015-07-23 09:21:33 -03003111 val |= val2;
William Towle8331d302015-06-03 10:59:51 -03003112 if ((state->info->type == ADV7611 && val != 0x2051) ||
3113 (state->info->type == ADV7612 && val != 0x2041)) {
3114 v4l2_err(sd, "not an adv761x on address 0x%x\n",
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03003115 client->addr << 1);
3116 return -ENODEV;
3117 }
William Towle8331d302015-06-03 10:59:51 -03003118 break;
Hans Verkuil54450f52012-07-18 05:45:16 -03003119 }
3120
3121 /* control handlers */
3122 hdl = &state->hdl;
Pablo Antonb44b2e02015-02-03 14:13:18 -03003123 v4l2_ctrl_handler_init(hdl, adv76xx_has_afe(state) ? 9 : 8);
Hans Verkuil54450f52012-07-18 05:45:16 -03003124
Pablo Antonb44b2e02015-02-03 14:13:18 -03003125 v4l2_ctrl_new_std(hdl, &adv76xx_ctrl_ops,
Hans Verkuil54450f52012-07-18 05:45:16 -03003126 V4L2_CID_BRIGHTNESS, -128, 127, 1, 0);
Pablo Antonb44b2e02015-02-03 14:13:18 -03003127 v4l2_ctrl_new_std(hdl, &adv76xx_ctrl_ops,
Hans Verkuil54450f52012-07-18 05:45:16 -03003128 V4L2_CID_CONTRAST, 0, 255, 1, 128);
Pablo Antonb44b2e02015-02-03 14:13:18 -03003129 v4l2_ctrl_new_std(hdl, &adv76xx_ctrl_ops,
Hans Verkuil54450f52012-07-18 05:45:16 -03003130 V4L2_CID_SATURATION, 0, 255, 1, 128);
Pablo Antonb44b2e02015-02-03 14:13:18 -03003131 v4l2_ctrl_new_std(hdl, &adv76xx_ctrl_ops,
Hans Verkuil54450f52012-07-18 05:45:16 -03003132 V4L2_CID_HUE, 0, 128, 1, 0);
3133
3134 /* private controls */
3135 state->detect_tx_5v_ctrl = v4l2_ctrl_new_std(hdl, NULL,
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03003136 V4L2_CID_DV_RX_POWER_PRESENT, 0,
3137 (1 << state->info->num_dv_ports) - 1, 0, 0);
Hans Verkuil54450f52012-07-18 05:45:16 -03003138 state->rgb_quantization_range_ctrl =
Pablo Antonb44b2e02015-02-03 14:13:18 -03003139 v4l2_ctrl_new_std_menu(hdl, &adv76xx_ctrl_ops,
Hans Verkuil54450f52012-07-18 05:45:16 -03003140 V4L2_CID_DV_RX_RGB_RANGE, V4L2_DV_RGB_RANGE_FULL,
3141 0, V4L2_DV_RGB_RANGE_AUTO);
Hans Verkuil54450f52012-07-18 05:45:16 -03003142
3143 /* custom controls */
Pablo Antonb44b2e02015-02-03 14:13:18 -03003144 if (adv76xx_has_afe(state))
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03003145 state->analog_sampling_phase_ctrl =
3146 v4l2_ctrl_new_custom(hdl, &adv7604_ctrl_analog_sampling_phase, NULL);
Hans Verkuil54450f52012-07-18 05:45:16 -03003147 state->free_run_color_manual_ctrl =
Pablo Antonb44b2e02015-02-03 14:13:18 -03003148 v4l2_ctrl_new_custom(hdl, &adv76xx_ctrl_free_run_color_manual, NULL);
Hans Verkuil54450f52012-07-18 05:45:16 -03003149 state->free_run_color_ctrl =
Pablo Antonb44b2e02015-02-03 14:13:18 -03003150 v4l2_ctrl_new_custom(hdl, &adv76xx_ctrl_free_run_color, NULL);
Hans Verkuil54450f52012-07-18 05:45:16 -03003151
3152 sd->ctrl_handler = hdl;
3153 if (hdl->error) {
3154 err = hdl->error;
3155 goto err_hdl;
3156 }
Hans Verkuil8c0eadb2013-08-22 06:11:17 -03003157 state->detect_tx_5v_ctrl->is_private = true;
3158 state->rgb_quantization_range_ctrl->is_private = true;
Pablo Antonb44b2e02015-02-03 14:13:18 -03003159 if (adv76xx_has_afe(state))
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03003160 state->analog_sampling_phase_ctrl->is_private = true;
Hans Verkuil8c0eadb2013-08-22 06:11:17 -03003161 state->free_run_color_manual_ctrl->is_private = true;
3162 state->free_run_color_ctrl->is_private = true;
3163
Pablo Antonb44b2e02015-02-03 14:13:18 -03003164 if (adv76xx_s_detect_tx_5v_ctrl(sd)) {
Hans Verkuil54450f52012-07-18 05:45:16 -03003165 err = -ENODEV;
3166 goto err_hdl;
3167 }
3168
Pablo Antonb44b2e02015-02-03 14:13:18 -03003169 for (i = 1; i < ADV76XX_PAGE_MAX; ++i) {
Laurent Pinchart05cacb12014-01-30 16:32:21 -03003170 if (!(BIT(i) & state->info->page_mask))
3171 continue;
Hans Verkuil54450f52012-07-18 05:45:16 -03003172
Laurent Pinchart05cacb12014-01-30 16:32:21 -03003173 state->i2c_clients[i] =
Pablo Antonb44b2e02015-02-03 14:13:18 -03003174 adv76xx_dummy_client(sd, state->pdata.i2c_addresses[i],
Laurent Pinchart05cacb12014-01-30 16:32:21 -03003175 0xf2 + i);
3176 if (state->i2c_clients[i] == NULL) {
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03003177 err = -ENOMEM;
Laurent Pinchart05cacb12014-01-30 16:32:21 -03003178 v4l2_err(sd, "failed to create i2c client %u\n", i);
Lars-Peter Clausend42010a2013-11-25 15:45:07 -03003179 goto err_i2c;
3180 }
3181 }
Laurent Pinchart05cacb12014-01-30 16:32:21 -03003182
Hans Verkuil54450f52012-07-18 05:45:16 -03003183 /* work queues */
3184 state->work_queues = create_singlethread_workqueue(client->name);
3185 if (!state->work_queues) {
3186 v4l2_err(sd, "Could not create work queue\n");
3187 err = -ENOMEM;
3188 goto err_i2c;
3189 }
3190
3191 INIT_DELAYED_WORK(&state->delayed_work_enable_hotplug,
Pablo Antonb44b2e02015-02-03 14:13:18 -03003192 adv76xx_delayed_work_enable_hotplug);
Hans Verkuil54450f52012-07-18 05:45:16 -03003193
Laurent Pinchartc784b1e2014-01-29 10:08:58 -03003194 state->source_pad = state->info->num_dv_ports
3195 + (state->info->has_afe ? 2 : 0);
3196 for (i = 0; i < state->source_pad; ++i)
3197 state->pads[i].flags = MEDIA_PAD_FL_SINK;
3198 state->pads[state->source_pad].flags = MEDIA_PAD_FL_SOURCE;
3199
3200 err = media_entity_init(&sd->entity, state->source_pad + 1,
3201 state->pads, 0);
Hans Verkuil54450f52012-07-18 05:45:16 -03003202 if (err)
3203 goto err_work_queues;
3204
Pablo Antonf862f572015-06-19 10:23:06 -03003205 /* Configure regmaps */
3206 err = configure_regmaps(state);
3207 if (err)
3208 goto err_entity;
3209
Pablo Antonb44b2e02015-02-03 14:13:18 -03003210 err = adv76xx_core_init(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -03003211 if (err)
3212 goto err_entity;
3213 v4l2_info(sd, "%s found @ 0x%x (%s)\n", client->name,
3214 client->addr << 1, client->adapter->name);
Lars-Peter Clausenbedc3932013-11-25 16:18:02 -03003215
3216 err = v4l2_async_register_subdev(sd);
3217 if (err)
3218 goto err_entity;
3219
Hans Verkuil54450f52012-07-18 05:45:16 -03003220 return 0;
3221
3222err_entity:
3223 media_entity_cleanup(&sd->entity);
3224err_work_queues:
3225 cancel_delayed_work(&state->delayed_work_enable_hotplug);
3226 destroy_workqueue(state->work_queues);
3227err_i2c:
Pablo Antonb44b2e02015-02-03 14:13:18 -03003228 adv76xx_unregister_clients(state);
Hans Verkuil54450f52012-07-18 05:45:16 -03003229err_hdl:
3230 v4l2_ctrl_handler_free(hdl);
Hans Verkuil54450f52012-07-18 05:45:16 -03003231 return err;
3232}
3233
3234/* ----------------------------------------------------------------------- */
3235
Pablo Antonb44b2e02015-02-03 14:13:18 -03003236static int adv76xx_remove(struct i2c_client *client)
Hans Verkuil54450f52012-07-18 05:45:16 -03003237{
3238 struct v4l2_subdev *sd = i2c_get_clientdata(client);
Pablo Antonb44b2e02015-02-03 14:13:18 -03003239 struct adv76xx_state *state = to_state(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -03003240
3241 cancel_delayed_work(&state->delayed_work_enable_hotplug);
3242 destroy_workqueue(state->work_queues);
Lars-Peter Clausenbedc3932013-11-25 16:18:02 -03003243 v4l2_async_unregister_subdev(sd);
Hans Verkuil54450f52012-07-18 05:45:16 -03003244 media_entity_cleanup(&sd->entity);
Pablo Antonb44b2e02015-02-03 14:13:18 -03003245 adv76xx_unregister_clients(to_state(sd));
Hans Verkuil54450f52012-07-18 05:45:16 -03003246 v4l2_ctrl_handler_free(sd->ctrl_handler);
Hans Verkuil54450f52012-07-18 05:45:16 -03003247 return 0;
3248}
3249
3250/* ----------------------------------------------------------------------- */
3251
Pablo Antonb44b2e02015-02-03 14:13:18 -03003252static struct i2c_driver adv76xx_driver = {
Hans Verkuil54450f52012-07-18 05:45:16 -03003253 .driver = {
3254 .owner = THIS_MODULE,
3255 .name = "adv7604",
Pablo Antonb44b2e02015-02-03 14:13:18 -03003256 .of_match_table = of_match_ptr(adv76xx_of_id),
Hans Verkuil54450f52012-07-18 05:45:16 -03003257 },
Pablo Antonb44b2e02015-02-03 14:13:18 -03003258 .probe = adv76xx_probe,
3259 .remove = adv76xx_remove,
3260 .id_table = adv76xx_i2c_id,
Hans Verkuil54450f52012-07-18 05:45:16 -03003261};
3262
Pablo Antonb44b2e02015-02-03 14:13:18 -03003263module_i2c_driver(adv76xx_driver);