blob: 8838a44351ce4062a802f8e9c8e405d5e9839fdb [file] [log] [blame]
Baruch Siach1e9c2852009-06-18 16:48:58 -07001/*
Grant Likelyc103de22011-06-04 18:38:28 -06002 * Copyright (C) 2008, 2009 Provigent Ltd.
Baruch Siach1e9c2852009-06-18 16:48:58 -07003 *
Paul Gortmakeref3e7102016-03-27 11:44:46 -04004 * Author: Baruch Siach <baruch@tkos.co.il>
5 *
Baruch Siach1e9c2852009-06-18 16:48:58 -07006 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * Driver for the ARM PrimeCell(tm) General Purpose Input/Output (PL061)
11 *
12 * Data sheet: ARM DDI 0190B, September 2000
13 */
14#include <linux/spinlock.h>
15#include <linux/errno.h>
Paul Gortmakeref3e7102016-03-27 11:44:46 -040016#include <linux/init.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070017#include <linux/io.h>
18#include <linux/ioport.h>
Sudeep Holla2f462052015-11-27 17:19:15 +000019#include <linux/interrupt.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070020#include <linux/irq.h>
Catalin Marinasde88cbb2013-01-18 15:31:37 +000021#include <linux/irqchip/chained_irq.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070022#include <linux/bitops.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070023#include <linux/gpio.h>
24#include <linux/device.h>
25#include <linux/amba/bus.h>
26#include <linux/amba/pl061.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Haojian Zhuang39b70ee2013-02-17 19:42:51 +080028#include <linux/pinctrl/consumer.h>
Deepak Sikrie198a8de2011-11-18 15:20:12 +053029#include <linux/pm.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070030
31#define GPIODIR 0x400
32#define GPIOIS 0x404
33#define GPIOIBE 0x408
34#define GPIOIEV 0x40C
35#define GPIOIE 0x410
36#define GPIORIS 0x414
37#define GPIOMIS 0x418
38#define GPIOIC 0x41C
39
40#define PL061_GPIO_NR 8
41
Deepak Sikrie198a8de2011-11-18 15:20:12 +053042#ifdef CONFIG_PM
43struct pl061_context_save_regs {
44 u8 gpio_data;
45 u8 gpio_dir;
46 u8 gpio_is;
47 u8 gpio_ibe;
48 u8 gpio_iev;
49 u8 gpio_ie;
50};
51#endif
Baruch Siach1e9c2852009-06-18 16:48:58 -070052
Baruch Siach1e9c2852009-06-18 16:48:58 -070053struct pl061_gpio {
Baruch Siach835c1922012-11-22 11:46:14 +020054 spinlock_t lock;
Baruch Siach1e9c2852009-06-18 16:48:58 -070055
56 void __iomem *base;
Baruch Siach1e9c2852009-06-18 16:48:58 -070057 struct gpio_chip gc;
Linus Walleij9c18be82016-11-25 10:41:37 +010058 int parent_irq;
Deepak Sikrie198a8de2011-11-18 15:20:12 +053059
60#ifdef CONFIG_PM
61 struct pl061_context_save_regs csave_regs;
62#endif
Baruch Siach1e9c2852009-06-18 16:48:58 -070063};
64
Linus Walleij3484f1b2016-04-28 13:18:59 +020065static int pl061_get_direction(struct gpio_chip *gc, unsigned offset)
66{
67 struct pl061_gpio *chip = gpiochip_get_data(gc);
68
69 return !(readb(chip->base + GPIODIR) & BIT(offset));
70}
71
Baruch Siach1e9c2852009-06-18 16:48:58 -070072static int pl061_direction_input(struct gpio_chip *gc, unsigned offset)
73{
Linus Walleijd81b37f2015-12-07 11:37:33 +010074 struct pl061_gpio *chip = gpiochip_get_data(gc);
Baruch Siach1e9c2852009-06-18 16:48:58 -070075 unsigned long flags;
76 unsigned char gpiodir;
77
Baruch Siach1e9c2852009-06-18 16:48:58 -070078 spin_lock_irqsave(&chip->lock, flags);
79 gpiodir = readb(chip->base + GPIODIR);
Javier Martinez Canillasbea41502014-04-27 02:00:50 +020080 gpiodir &= ~(BIT(offset));
Baruch Siach1e9c2852009-06-18 16:48:58 -070081 writeb(gpiodir, chip->base + GPIODIR);
82 spin_unlock_irqrestore(&chip->lock, flags);
83
84 return 0;
85}
86
87static int pl061_direction_output(struct gpio_chip *gc, unsigned offset,
88 int value)
89{
Linus Walleijd81b37f2015-12-07 11:37:33 +010090 struct pl061_gpio *chip = gpiochip_get_data(gc);
Baruch Siach1e9c2852009-06-18 16:48:58 -070091 unsigned long flags;
92 unsigned char gpiodir;
93
Baruch Siach1e9c2852009-06-18 16:48:58 -070094 spin_lock_irqsave(&chip->lock, flags);
Javier Martinez Canillasbea41502014-04-27 02:00:50 +020095 writeb(!!value << offset, chip->base + (BIT(offset + 2)));
Baruch Siach1e9c2852009-06-18 16:48:58 -070096 gpiodir = readb(chip->base + GPIODIR);
Javier Martinez Canillasbea41502014-04-27 02:00:50 +020097 gpiodir |= BIT(offset);
Baruch Siach1e9c2852009-06-18 16:48:58 -070098 writeb(gpiodir, chip->base + GPIODIR);
viresh kumar64b997c52010-04-21 09:42:05 +010099
100 /*
101 * gpio value is set again, because pl061 doesn't allow to set value of
102 * a gpio pin before configuring it in OUT mode.
103 */
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200104 writeb(!!value << offset, chip->base + (BIT(offset + 2)));
Baruch Siach1e9c2852009-06-18 16:48:58 -0700105 spin_unlock_irqrestore(&chip->lock, flags);
106
107 return 0;
108}
109
110static int pl061_get_value(struct gpio_chip *gc, unsigned offset)
111{
Linus Walleijd81b37f2015-12-07 11:37:33 +0100112 struct pl061_gpio *chip = gpiochip_get_data(gc);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700113
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200114 return !!readb(chip->base + (BIT(offset + 2)));
Baruch Siach1e9c2852009-06-18 16:48:58 -0700115}
116
117static void pl061_set_value(struct gpio_chip *gc, unsigned offset, int value)
118{
Linus Walleijd81b37f2015-12-07 11:37:33 +0100119 struct pl061_gpio *chip = gpiochip_get_data(gc);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700120
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200121 writeb(!!value << offset, chip->base + (BIT(offset + 2)));
Baruch Siach1e9c2852009-06-18 16:48:58 -0700122}
123
Lennert Buytenhekb2221862011-01-12 17:00:16 -0800124static int pl061_irq_type(struct irq_data *d, unsigned trigger)
Baruch Siach1e9c2852009-06-18 16:48:58 -0700125{
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100126 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleijd81b37f2015-12-07 11:37:33 +0100127 struct pl061_gpio *chip = gpiochip_get_data(gc);
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800128 int offset = irqd_to_hwirq(d);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700129 unsigned long flags;
130 u8 gpiois, gpioibe, gpioiev;
Linus Walleij438a2c92013-11-26 12:59:51 +0100131 u8 bit = BIT(offset);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700132
Axel Linc1cc9b92010-05-26 14:42:19 -0700133 if (offset < 0 || offset >= PL061_GPIO_NR)
Baruch Siach1e9c2852009-06-18 16:48:58 -0700134 return -EINVAL;
135
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200136 if ((trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) &&
137 (trigger & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)))
138 {
Linus Walleij58383c782015-11-04 09:56:26 +0100139 dev_err(gc->parent,
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200140 "trying to configure line %d for both level and edge "
141 "detection, choose one!\n",
142 offset);
143 return -EINVAL;
144 }
145
Dan Carpenter21d4de12015-10-08 10:12:01 +0300146
147 spin_lock_irqsave(&chip->lock, flags);
148
149 gpioiev = readb(chip->base + GPIOIEV);
150 gpiois = readb(chip->base + GPIOIS);
151 gpioibe = readb(chip->base + GPIOIBE);
152
Linus Walleij438a2c92013-11-26 12:59:51 +0100153 if (trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200154 bool polarity = trigger & IRQ_TYPE_LEVEL_HIGH;
155
156 /* Disable edge detection */
157 gpioibe &= ~bit;
158 /* Enable level detection */
Linus Walleij438a2c92013-11-26 12:59:51 +0100159 gpiois |= bit;
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200160 /* Select polarity */
161 if (polarity)
Linus Walleij438a2c92013-11-26 12:59:51 +0100162 gpioiev |= bit;
163 else
164 gpioiev &= ~bit;
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700165 irq_set_handler_locked(d, handle_level_irq);
Linus Walleij58383c782015-11-04 09:56:26 +0100166 dev_dbg(gc->parent, "line %d: IRQ on %s level\n",
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200167 offset,
168 polarity ? "HIGH" : "LOW");
169 } else if ((trigger & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH) {
170 /* Disable level detection */
171 gpiois &= ~bit;
172 /* Select both edges, setting this makes GPIOEV be ignored */
Linus Walleij438a2c92013-11-26 12:59:51 +0100173 gpioibe |= bit;
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700174 irq_set_handler_locked(d, handle_edge_irq);
Linus Walleij58383c782015-11-04 09:56:26 +0100175 dev_dbg(gc->parent, "line %d: IRQ on both edges\n", offset);
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200176 } else if ((trigger & IRQ_TYPE_EDGE_RISING) ||
177 (trigger & IRQ_TYPE_EDGE_FALLING)) {
178 bool rising = trigger & IRQ_TYPE_EDGE_RISING;
179
180 /* Disable level detection */
181 gpiois &= ~bit;
182 /* Clear detection on both edges */
Linus Walleij438a2c92013-11-26 12:59:51 +0100183 gpioibe &= ~bit;
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200184 /* Select edge */
185 if (rising)
Linus Walleij438a2c92013-11-26 12:59:51 +0100186 gpioiev |= bit;
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200187 else
Linus Walleij438a2c92013-11-26 12:59:51 +0100188 gpioiev &= ~bit;
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700189 irq_set_handler_locked(d, handle_edge_irq);
Linus Walleij58383c782015-11-04 09:56:26 +0100190 dev_dbg(gc->parent, "line %d: IRQ on %s edge\n",
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200191 offset,
192 rising ? "RISING" : "FALLING");
193 } else {
194 /* No trigger: disable everything */
195 gpiois &= ~bit;
196 gpioibe &= ~bit;
197 gpioiev &= ~bit;
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700198 irq_set_handler_locked(d, handle_bad_irq);
Linus Walleij58383c782015-11-04 09:56:26 +0100199 dev_warn(gc->parent, "no trigger selected for line %d\n",
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200200 offset);
Linus Walleij438a2c92013-11-26 12:59:51 +0100201 }
202
203 writeb(gpiois, chip->base + GPIOIS);
204 writeb(gpioibe, chip->base + GPIOIBE);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700205 writeb(gpioiev, chip->base + GPIOIEV);
206
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800207 spin_unlock_irqrestore(&chip->lock, flags);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700208
209 return 0;
210}
211
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200212static void pl061_irq_handler(struct irq_desc *desc)
Baruch Siach1e9c2852009-06-18 16:48:58 -0700213{
Rob Herring2de0dbc2012-01-04 10:36:07 -0600214 unsigned long pending;
215 int offset;
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100216 struct gpio_chip *gc = irq_desc_get_handler_data(desc);
Linus Walleijd81b37f2015-12-07 11:37:33 +0100217 struct pl061_gpio *chip = gpiochip_get_data(gc);
Rob Herringdece9042011-12-09 14:12:53 -0600218 struct irq_chip *irqchip = irq_desc_get_chip(desc);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700219
Rob Herringdece9042011-12-09 14:12:53 -0600220 chained_irq_enter(irqchip, desc);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700221
Rob Herring2de0dbc2012-01-04 10:36:07 -0600222 pending = readb(chip->base + GPIOMIS);
Rob Herring2de0dbc2012-01-04 10:36:07 -0600223 if (pending) {
Akinobu Mita984b3f52010-03-05 13:41:37 -0800224 for_each_set_bit(offset, &pending, PL061_GPIO_NR)
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100225 generic_handle_irq(irq_find_mapping(gc->irqdomain,
226 offset));
Baruch Siach1e9c2852009-06-18 16:48:58 -0700227 }
Rob Herring2de0dbc2012-01-04 10:36:07 -0600228
Rob Herringdece9042011-12-09 14:12:53 -0600229 chained_irq_exit(irqchip, desc);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700230}
231
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800232static void pl061_irq_mask(struct irq_data *d)
Rob Herring3ab52472011-10-21 08:05:53 -0500233{
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100234 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleijd81b37f2015-12-07 11:37:33 +0100235 struct pl061_gpio *chip = gpiochip_get_data(gc);
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200236 u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR);
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800237 u8 gpioie;
Rob Herring3ab52472011-10-21 08:05:53 -0500238
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800239 spin_lock(&chip->lock);
240 gpioie = readb(chip->base + GPIOIE) & ~mask;
241 writeb(gpioie, chip->base + GPIOIE);
242 spin_unlock(&chip->lock);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700243}
244
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800245static void pl061_irq_unmask(struct irq_data *d)
246{
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100247 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleijd81b37f2015-12-07 11:37:33 +0100248 struct pl061_gpio *chip = gpiochip_get_data(gc);
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200249 u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR);
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800250 u8 gpioie;
251
252 spin_lock(&chip->lock);
253 gpioie = readb(chip->base + GPIOIE) | mask;
254 writeb(gpioie, chip->base + GPIOIE);
255 spin_unlock(&chip->lock);
256}
257
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700258/**
259 * pl061_irq_ack() - ACK an edge IRQ
260 * @d: IRQ data for this IRQ
261 *
262 * This gets called from the edge IRQ handler to ACK the edge IRQ
263 * in the GPIOIC (interrupt-clear) register. For level IRQs this is
264 * not needed: these go away when the level signal goes away.
265 */
266static void pl061_irq_ack(struct irq_data *d)
267{
268 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleijd81b37f2015-12-07 11:37:33 +0100269 struct pl061_gpio *chip = gpiochip_get_data(gc);
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700270 u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR);
271
272 spin_lock(&chip->lock);
273 writeb(mask, chip->base + GPIOIC);
274 spin_unlock(&chip->lock);
275}
276
Sudeep Holla2f462052015-11-27 17:19:15 +0000277static int pl061_irq_set_wake(struct irq_data *d, unsigned int state)
278{
279 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleij9c18be82016-11-25 10:41:37 +0100280 struct pl061_gpio *chip = gpiochip_get_data(gc);
Sudeep Holla2f462052015-11-27 17:19:15 +0000281
Linus Walleij9c18be82016-11-25 10:41:37 +0100282 return irq_set_irq_wake(chip->parent_irq, state);
Sudeep Holla2f462052015-11-27 17:19:15 +0000283}
284
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800285static struct irq_chip pl061_irqchip = {
Linus Walleij9ae7e9e2013-11-26 14:19:44 +0100286 .name = "pl061",
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700287 .irq_ack = pl061_irq_ack,
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800288 .irq_mask = pl061_irq_mask,
289 .irq_unmask = pl061_irq_unmask,
290 .irq_set_type = pl061_irq_type,
Sudeep Holla2f462052015-11-27 17:19:15 +0000291 .irq_set_wake = pl061_irq_set_wake,
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800292};
293
Tobias Klauser8944df72012-10-05 11:45:28 +0200294static int pl061_probe(struct amba_device *adev, const struct amba_id *id)
Baruch Siach1e9c2852009-06-18 16:48:58 -0700295{
Tobias Klauser8944df72012-10-05 11:45:28 +0200296 struct device *dev = &adev->dev;
Jingoo Hane56aee12013-07-30 17:08:05 +0900297 struct pl061_platform_data *pdata = dev_get_platdata(dev);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700298 struct pl061_gpio *chip;
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800299 int ret, irq, i, irq_base;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700300
Tobias Klauser8944df72012-10-05 11:45:28 +0200301 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700302 if (chip == NULL)
303 return -ENOMEM;
304
Rob Herring76c05c82011-08-10 16:31:46 -0500305 if (pdata) {
306 chip->gc.base = pdata->gpio_base;
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800307 irq_base = pdata->irq_base;
Linus Walleij78087552013-11-22 10:11:49 +0100308 if (irq_base <= 0) {
309 dev_err(&adev->dev, "invalid IRQ base in pdata\n");
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800310 return -ENODEV;
Linus Walleij78087552013-11-22 10:11:49 +0100311 }
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800312 } else {
Rob Herring76c05c82011-08-10 16:31:46 -0500313 chip->gc.base = -1;
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800314 irq_base = 0;
315 }
Rob Herring76c05c82011-08-10 16:31:46 -0500316
Jingoo Han09bafc32014-02-12 11:53:58 +0900317 chip->base = devm_ioremap_resource(dev, &adev->res);
318 if (IS_ERR(chip->base))
319 return PTR_ERR(chip->base);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700320
321 spin_lock_init(&chip->lock);
Jonas Gorski31831f42015-10-11 17:34:18 +0200322 if (of_property_read_bool(dev->of_node, "gpio-ranges")) {
323 chip->gc.request = gpiochip_generic_request;
324 chip->gc.free = gpiochip_generic_free;
325 }
Baruch Siach1e9c2852009-06-18 16:48:58 -0700326
Linus Walleij3484f1b2016-04-28 13:18:59 +0200327 chip->gc.get_direction = pl061_get_direction;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700328 chip->gc.direction_input = pl061_direction_input;
329 chip->gc.direction_output = pl061_direction_output;
330 chip->gc.get = pl061_get_value;
331 chip->gc.set = pl061_set_value;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700332 chip->gc.ngpio = PL061_GPIO_NR;
Tobias Klauser8944df72012-10-05 11:45:28 +0200333 chip->gc.label = dev_name(dev);
Linus Walleij58383c782015-11-04 09:56:26 +0100334 chip->gc.parent = dev;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700335 chip->gc.owner = THIS_MODULE;
336
Linus Walleijd81b37f2015-12-07 11:37:33 +0100337 ret = gpiochip_add_data(&chip->gc, chip);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700338 if (ret)
Tobias Klauser8944df72012-10-05 11:45:28 +0200339 return ret;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700340
341 /*
342 * irq_chip support
343 */
Baruch Siach1e9c2852009-06-18 16:48:58 -0700344 writeb(0, chip->base + GPIOIE); /* disable irqs */
Tobias Klauser8944df72012-10-05 11:45:28 +0200345 irq = adev->irq[0];
Linus Walleij78087552013-11-22 10:11:49 +0100346 if (irq < 0) {
347 dev_err(&adev->dev, "invalid IRQ\n");
Tobias Klauser8944df72012-10-05 11:45:28 +0200348 return -ENODEV;
Linus Walleij78087552013-11-22 10:11:49 +0100349 }
Linus Walleij9c18be82016-11-25 10:41:37 +0100350 chip->parent_irq = irq;
Tobias Klauser8944df72012-10-05 11:45:28 +0200351
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100352 ret = gpiochip_irqchip_add(&chip->gc, &pl061_irqchip,
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700353 irq_base, handle_bad_irq,
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100354 IRQ_TYPE_NONE);
355 if (ret) {
356 dev_info(&adev->dev, "could not add irqchip\n");
357 return ret;
Linus Walleij78087552013-11-22 10:11:49 +0100358 }
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100359 gpiochip_set_chained_irqchip(&chip->gc, &pl061_irqchip,
360 irq, pl061_irq_handler);
Linus Walleij2ba31542013-11-27 08:47:02 +0100361
Baruch Siach1e9c2852009-06-18 16:48:58 -0700362 for (i = 0; i < PL061_GPIO_NR; i++) {
Rob Herring76c05c82011-08-10 16:31:46 -0500363 if (pdata) {
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200364 if (pdata->directions & (BIT(i)))
Rob Herring76c05c82011-08-10 16:31:46 -0500365 pl061_direction_output(&chip->gc, i,
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200366 pdata->values & (BIT(i)));
Rob Herring76c05c82011-08-10 16:31:46 -0500367 else
368 pl061_direction_input(&chip->gc, i);
369 }
Baruch Siach1e9c2852009-06-18 16:48:58 -0700370 }
371
Tobias Klauser8944df72012-10-05 11:45:28 +0200372 amba_set_drvdata(adev, chip);
Fabio Estevam76b36272014-02-26 08:12:37 -0300373 dev_info(&adev->dev, "PL061 GPIO chip @%pa registered\n",
374 &adev->res.start);
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530375
Baruch Siach1e9c2852009-06-18 16:48:58 -0700376 return 0;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700377}
378
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530379#ifdef CONFIG_PM
380static int pl061_suspend(struct device *dev)
381{
382 struct pl061_gpio *chip = dev_get_drvdata(dev);
383 int offset;
384
385 chip->csave_regs.gpio_data = 0;
386 chip->csave_regs.gpio_dir = readb(chip->base + GPIODIR);
387 chip->csave_regs.gpio_is = readb(chip->base + GPIOIS);
388 chip->csave_regs.gpio_ibe = readb(chip->base + GPIOIBE);
389 chip->csave_regs.gpio_iev = readb(chip->base + GPIOIEV);
390 chip->csave_regs.gpio_ie = readb(chip->base + GPIOIE);
391
392 for (offset = 0; offset < PL061_GPIO_NR; offset++) {
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200393 if (chip->csave_regs.gpio_dir & (BIT(offset)))
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530394 chip->csave_regs.gpio_data |=
395 pl061_get_value(&chip->gc, offset) << offset;
396 }
397
398 return 0;
399}
400
401static int pl061_resume(struct device *dev)
402{
403 struct pl061_gpio *chip = dev_get_drvdata(dev);
404 int offset;
405
406 for (offset = 0; offset < PL061_GPIO_NR; offset++) {
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200407 if (chip->csave_regs.gpio_dir & (BIT(offset)))
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530408 pl061_direction_output(&chip->gc, offset,
409 chip->csave_regs.gpio_data &
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200410 (BIT(offset)));
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530411 else
412 pl061_direction_input(&chip->gc, offset);
413 }
414
415 writeb(chip->csave_regs.gpio_is, chip->base + GPIOIS);
416 writeb(chip->csave_regs.gpio_ibe, chip->base + GPIOIBE);
417 writeb(chip->csave_regs.gpio_iev, chip->base + GPIOIEV);
418 writeb(chip->csave_regs.gpio_ie, chip->base + GPIOIE);
419
420 return 0;
421}
422
Viresh Kumar6e33ace2012-01-11 15:25:20 +0530423static const struct dev_pm_ops pl061_dev_pm_ops = {
424 .suspend = pl061_suspend,
425 .resume = pl061_resume,
426 .freeze = pl061_suspend,
427 .restore = pl061_resume,
428};
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530429#endif
430
Russell King2c39c9e2010-07-27 08:50:16 +0100431static struct amba_id pl061_ids[] = {
Baruch Siach1e9c2852009-06-18 16:48:58 -0700432 {
433 .id = 0x00041061,
434 .mask = 0x000fffff,
435 },
436 { 0, 0 },
437};
438
Baruch Siach1e9c2852009-06-18 16:48:58 -0700439static struct amba_driver pl061_gpio_driver = {
440 .drv = {
441 .name = "pl061_gpio",
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530442#ifdef CONFIG_PM
443 .pm = &pl061_dev_pm_ops,
444#endif
Baruch Siach1e9c2852009-06-18 16:48:58 -0700445 },
446 .id_table = pl061_ids,
447 .probe = pl061_probe,
448};
449
450static int __init pl061_gpio_init(void)
451{
452 return amba_driver_register(&pl061_gpio_driver);
453}
Paul Gortmakeref3e7102016-03-27 11:44:46 -0400454device_initcall(pl061_gpio_init);