Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 1 | /* |
Grant Likely | c103de2 | 2011-06-04 18:38:28 -0600 | [diff] [blame] | 2 | * Copyright (C) 2008, 2009 Provigent Ltd. |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 3 | * |
Paul Gortmaker | ef3e710 | 2016-03-27 11:44:46 -0400 | [diff] [blame] | 4 | * Author: Baruch Siach <baruch@tkos.co.il> |
| 5 | * |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License version 2 as |
| 8 | * published by the Free Software Foundation. |
| 9 | * |
| 10 | * Driver for the ARM PrimeCell(tm) General Purpose Input/Output (PL061) |
| 11 | * |
| 12 | * Data sheet: ARM DDI 0190B, September 2000 |
| 13 | */ |
| 14 | #include <linux/spinlock.h> |
| 15 | #include <linux/errno.h> |
Paul Gortmaker | ef3e710 | 2016-03-27 11:44:46 -0400 | [diff] [blame] | 16 | #include <linux/init.h> |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 17 | #include <linux/io.h> |
| 18 | #include <linux/ioport.h> |
Sudeep Holla | 2f46205 | 2015-11-27 17:19:15 +0000 | [diff] [blame] | 19 | #include <linux/interrupt.h> |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 20 | #include <linux/irq.h> |
Catalin Marinas | de88cbb | 2013-01-18 15:31:37 +0000 | [diff] [blame] | 21 | #include <linux/irqchip/chained_irq.h> |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 22 | #include <linux/bitops.h> |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 23 | #include <linux/gpio.h> |
| 24 | #include <linux/device.h> |
| 25 | #include <linux/amba/bus.h> |
| 26 | #include <linux/amba/pl061.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 27 | #include <linux/slab.h> |
Haojian Zhuang | 39b70ee | 2013-02-17 19:42:51 +0800 | [diff] [blame] | 28 | #include <linux/pinctrl/consumer.h> |
Deepak Sikri | e198a8de | 2011-11-18 15:20:12 +0530 | [diff] [blame] | 29 | #include <linux/pm.h> |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 30 | |
| 31 | #define GPIODIR 0x400 |
| 32 | #define GPIOIS 0x404 |
| 33 | #define GPIOIBE 0x408 |
| 34 | #define GPIOIEV 0x40C |
| 35 | #define GPIOIE 0x410 |
| 36 | #define GPIORIS 0x414 |
| 37 | #define GPIOMIS 0x418 |
| 38 | #define GPIOIC 0x41C |
| 39 | |
| 40 | #define PL061_GPIO_NR 8 |
| 41 | |
Deepak Sikri | e198a8de | 2011-11-18 15:20:12 +0530 | [diff] [blame] | 42 | #ifdef CONFIG_PM |
| 43 | struct pl061_context_save_regs { |
| 44 | u8 gpio_data; |
| 45 | u8 gpio_dir; |
| 46 | u8 gpio_is; |
| 47 | u8 gpio_ibe; |
| 48 | u8 gpio_iev; |
| 49 | u8 gpio_ie; |
| 50 | }; |
| 51 | #endif |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 52 | |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 53 | struct pl061_gpio { |
Baruch Siach | 835c192 | 2012-11-22 11:46:14 +0200 | [diff] [blame] | 54 | spinlock_t lock; |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 55 | |
| 56 | void __iomem *base; |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 57 | struct gpio_chip gc; |
Linus Walleij | 9c18be8 | 2016-11-25 10:41:37 +0100 | [diff] [blame^] | 58 | int parent_irq; |
Deepak Sikri | e198a8de | 2011-11-18 15:20:12 +0530 | [diff] [blame] | 59 | |
| 60 | #ifdef CONFIG_PM |
| 61 | struct pl061_context_save_regs csave_regs; |
| 62 | #endif |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 63 | }; |
| 64 | |
Linus Walleij | 3484f1b | 2016-04-28 13:18:59 +0200 | [diff] [blame] | 65 | static int pl061_get_direction(struct gpio_chip *gc, unsigned offset) |
| 66 | { |
| 67 | struct pl061_gpio *chip = gpiochip_get_data(gc); |
| 68 | |
| 69 | return !(readb(chip->base + GPIODIR) & BIT(offset)); |
| 70 | } |
| 71 | |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 72 | static int pl061_direction_input(struct gpio_chip *gc, unsigned offset) |
| 73 | { |
Linus Walleij | d81b37f | 2015-12-07 11:37:33 +0100 | [diff] [blame] | 74 | struct pl061_gpio *chip = gpiochip_get_data(gc); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 75 | unsigned long flags; |
| 76 | unsigned char gpiodir; |
| 77 | |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 78 | spin_lock_irqsave(&chip->lock, flags); |
| 79 | gpiodir = readb(chip->base + GPIODIR); |
Javier Martinez Canillas | bea4150 | 2014-04-27 02:00:50 +0200 | [diff] [blame] | 80 | gpiodir &= ~(BIT(offset)); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 81 | writeb(gpiodir, chip->base + GPIODIR); |
| 82 | spin_unlock_irqrestore(&chip->lock, flags); |
| 83 | |
| 84 | return 0; |
| 85 | } |
| 86 | |
| 87 | static int pl061_direction_output(struct gpio_chip *gc, unsigned offset, |
| 88 | int value) |
| 89 | { |
Linus Walleij | d81b37f | 2015-12-07 11:37:33 +0100 | [diff] [blame] | 90 | struct pl061_gpio *chip = gpiochip_get_data(gc); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 91 | unsigned long flags; |
| 92 | unsigned char gpiodir; |
| 93 | |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 94 | spin_lock_irqsave(&chip->lock, flags); |
Javier Martinez Canillas | bea4150 | 2014-04-27 02:00:50 +0200 | [diff] [blame] | 95 | writeb(!!value << offset, chip->base + (BIT(offset + 2))); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 96 | gpiodir = readb(chip->base + GPIODIR); |
Javier Martinez Canillas | bea4150 | 2014-04-27 02:00:50 +0200 | [diff] [blame] | 97 | gpiodir |= BIT(offset); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 98 | writeb(gpiodir, chip->base + GPIODIR); |
viresh kumar | 64b997c5 | 2010-04-21 09:42:05 +0100 | [diff] [blame] | 99 | |
| 100 | /* |
| 101 | * gpio value is set again, because pl061 doesn't allow to set value of |
| 102 | * a gpio pin before configuring it in OUT mode. |
| 103 | */ |
Javier Martinez Canillas | bea4150 | 2014-04-27 02:00:50 +0200 | [diff] [blame] | 104 | writeb(!!value << offset, chip->base + (BIT(offset + 2))); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 105 | spin_unlock_irqrestore(&chip->lock, flags); |
| 106 | |
| 107 | return 0; |
| 108 | } |
| 109 | |
| 110 | static int pl061_get_value(struct gpio_chip *gc, unsigned offset) |
| 111 | { |
Linus Walleij | d81b37f | 2015-12-07 11:37:33 +0100 | [diff] [blame] | 112 | struct pl061_gpio *chip = gpiochip_get_data(gc); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 113 | |
Javier Martinez Canillas | bea4150 | 2014-04-27 02:00:50 +0200 | [diff] [blame] | 114 | return !!readb(chip->base + (BIT(offset + 2))); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 115 | } |
| 116 | |
| 117 | static void pl061_set_value(struct gpio_chip *gc, unsigned offset, int value) |
| 118 | { |
Linus Walleij | d81b37f | 2015-12-07 11:37:33 +0100 | [diff] [blame] | 119 | struct pl061_gpio *chip = gpiochip_get_data(gc); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 120 | |
Javier Martinez Canillas | bea4150 | 2014-04-27 02:00:50 +0200 | [diff] [blame] | 121 | writeb(!!value << offset, chip->base + (BIT(offset + 2))); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 122 | } |
| 123 | |
Lennert Buytenhek | b222186 | 2011-01-12 17:00:16 -0800 | [diff] [blame] | 124 | static int pl061_irq_type(struct irq_data *d, unsigned trigger) |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 125 | { |
Linus Walleij | 8d5b24b | 2014-03-25 10:42:35 +0100 | [diff] [blame] | 126 | struct gpio_chip *gc = irq_data_get_irq_chip_data(d); |
Linus Walleij | d81b37f | 2015-12-07 11:37:33 +0100 | [diff] [blame] | 127 | struct pl061_gpio *chip = gpiochip_get_data(gc); |
Haojian Zhuang | f1f7047 | 2013-02-17 19:42:49 +0800 | [diff] [blame] | 128 | int offset = irqd_to_hwirq(d); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 129 | unsigned long flags; |
| 130 | u8 gpiois, gpioibe, gpioiev; |
Linus Walleij | 438a2c9 | 2013-11-26 12:59:51 +0100 | [diff] [blame] | 131 | u8 bit = BIT(offset); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 132 | |
Axel Lin | c1cc9b9 | 2010-05-26 14:42:19 -0700 | [diff] [blame] | 133 | if (offset < 0 || offset >= PL061_GPIO_NR) |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 134 | return -EINVAL; |
| 135 | |
Linus Walleij | 1dbf7f2 | 2015-09-17 14:21:25 +0200 | [diff] [blame] | 136 | if ((trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) && |
| 137 | (trigger & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))) |
| 138 | { |
Linus Walleij | 58383c78 | 2015-11-04 09:56:26 +0100 | [diff] [blame] | 139 | dev_err(gc->parent, |
Linus Walleij | 1dbf7f2 | 2015-09-17 14:21:25 +0200 | [diff] [blame] | 140 | "trying to configure line %d for both level and edge " |
| 141 | "detection, choose one!\n", |
| 142 | offset); |
| 143 | return -EINVAL; |
| 144 | } |
| 145 | |
Dan Carpenter | 21d4de1 | 2015-10-08 10:12:01 +0300 | [diff] [blame] | 146 | |
| 147 | spin_lock_irqsave(&chip->lock, flags); |
| 148 | |
| 149 | gpioiev = readb(chip->base + GPIOIEV); |
| 150 | gpiois = readb(chip->base + GPIOIS); |
| 151 | gpioibe = readb(chip->base + GPIOIBE); |
| 152 | |
Linus Walleij | 438a2c9 | 2013-11-26 12:59:51 +0100 | [diff] [blame] | 153 | if (trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) { |
Linus Walleij | 1dbf7f2 | 2015-09-17 14:21:25 +0200 | [diff] [blame] | 154 | bool polarity = trigger & IRQ_TYPE_LEVEL_HIGH; |
| 155 | |
| 156 | /* Disable edge detection */ |
| 157 | gpioibe &= ~bit; |
| 158 | /* Enable level detection */ |
Linus Walleij | 438a2c9 | 2013-11-26 12:59:51 +0100 | [diff] [blame] | 159 | gpiois |= bit; |
Linus Walleij | 1dbf7f2 | 2015-09-17 14:21:25 +0200 | [diff] [blame] | 160 | /* Select polarity */ |
| 161 | if (polarity) |
Linus Walleij | 438a2c9 | 2013-11-26 12:59:51 +0100 | [diff] [blame] | 162 | gpioiev |= bit; |
| 163 | else |
| 164 | gpioiev &= ~bit; |
Linus Walleij | 26ba9cd | 2015-09-24 17:52:52 -0700 | [diff] [blame] | 165 | irq_set_handler_locked(d, handle_level_irq); |
Linus Walleij | 58383c78 | 2015-11-04 09:56:26 +0100 | [diff] [blame] | 166 | dev_dbg(gc->parent, "line %d: IRQ on %s level\n", |
Linus Walleij | 1dbf7f2 | 2015-09-17 14:21:25 +0200 | [diff] [blame] | 167 | offset, |
| 168 | polarity ? "HIGH" : "LOW"); |
| 169 | } else if ((trigger & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH) { |
| 170 | /* Disable level detection */ |
| 171 | gpiois &= ~bit; |
| 172 | /* Select both edges, setting this makes GPIOEV be ignored */ |
Linus Walleij | 438a2c9 | 2013-11-26 12:59:51 +0100 | [diff] [blame] | 173 | gpioibe |= bit; |
Linus Walleij | 26ba9cd | 2015-09-24 17:52:52 -0700 | [diff] [blame] | 174 | irq_set_handler_locked(d, handle_edge_irq); |
Linus Walleij | 58383c78 | 2015-11-04 09:56:26 +0100 | [diff] [blame] | 175 | dev_dbg(gc->parent, "line %d: IRQ on both edges\n", offset); |
Linus Walleij | 1dbf7f2 | 2015-09-17 14:21:25 +0200 | [diff] [blame] | 176 | } else if ((trigger & IRQ_TYPE_EDGE_RISING) || |
| 177 | (trigger & IRQ_TYPE_EDGE_FALLING)) { |
| 178 | bool rising = trigger & IRQ_TYPE_EDGE_RISING; |
| 179 | |
| 180 | /* Disable level detection */ |
| 181 | gpiois &= ~bit; |
| 182 | /* Clear detection on both edges */ |
Linus Walleij | 438a2c9 | 2013-11-26 12:59:51 +0100 | [diff] [blame] | 183 | gpioibe &= ~bit; |
Linus Walleij | 1dbf7f2 | 2015-09-17 14:21:25 +0200 | [diff] [blame] | 184 | /* Select edge */ |
| 185 | if (rising) |
Linus Walleij | 438a2c9 | 2013-11-26 12:59:51 +0100 | [diff] [blame] | 186 | gpioiev |= bit; |
Linus Walleij | 1dbf7f2 | 2015-09-17 14:21:25 +0200 | [diff] [blame] | 187 | else |
Linus Walleij | 438a2c9 | 2013-11-26 12:59:51 +0100 | [diff] [blame] | 188 | gpioiev &= ~bit; |
Linus Walleij | 26ba9cd | 2015-09-24 17:52:52 -0700 | [diff] [blame] | 189 | irq_set_handler_locked(d, handle_edge_irq); |
Linus Walleij | 58383c78 | 2015-11-04 09:56:26 +0100 | [diff] [blame] | 190 | dev_dbg(gc->parent, "line %d: IRQ on %s edge\n", |
Linus Walleij | 1dbf7f2 | 2015-09-17 14:21:25 +0200 | [diff] [blame] | 191 | offset, |
| 192 | rising ? "RISING" : "FALLING"); |
| 193 | } else { |
| 194 | /* No trigger: disable everything */ |
| 195 | gpiois &= ~bit; |
| 196 | gpioibe &= ~bit; |
| 197 | gpioiev &= ~bit; |
Linus Walleij | 26ba9cd | 2015-09-24 17:52:52 -0700 | [diff] [blame] | 198 | irq_set_handler_locked(d, handle_bad_irq); |
Linus Walleij | 58383c78 | 2015-11-04 09:56:26 +0100 | [diff] [blame] | 199 | dev_warn(gc->parent, "no trigger selected for line %d\n", |
Linus Walleij | 1dbf7f2 | 2015-09-17 14:21:25 +0200 | [diff] [blame] | 200 | offset); |
Linus Walleij | 438a2c9 | 2013-11-26 12:59:51 +0100 | [diff] [blame] | 201 | } |
| 202 | |
| 203 | writeb(gpiois, chip->base + GPIOIS); |
| 204 | writeb(gpioibe, chip->base + GPIOIBE); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 205 | writeb(gpioiev, chip->base + GPIOIEV); |
| 206 | |
Haojian Zhuang | f1f7047 | 2013-02-17 19:42:49 +0800 | [diff] [blame] | 207 | spin_unlock_irqrestore(&chip->lock, flags); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 208 | |
| 209 | return 0; |
| 210 | } |
| 211 | |
Thomas Gleixner | bd0b9ac | 2015-09-14 10:42:37 +0200 | [diff] [blame] | 212 | static void pl061_irq_handler(struct irq_desc *desc) |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 213 | { |
Rob Herring | 2de0dbc | 2012-01-04 10:36:07 -0600 | [diff] [blame] | 214 | unsigned long pending; |
| 215 | int offset; |
Linus Walleij | 8d5b24b | 2014-03-25 10:42:35 +0100 | [diff] [blame] | 216 | struct gpio_chip *gc = irq_desc_get_handler_data(desc); |
Linus Walleij | d81b37f | 2015-12-07 11:37:33 +0100 | [diff] [blame] | 217 | struct pl061_gpio *chip = gpiochip_get_data(gc); |
Rob Herring | dece904 | 2011-12-09 14:12:53 -0600 | [diff] [blame] | 218 | struct irq_chip *irqchip = irq_desc_get_chip(desc); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 219 | |
Rob Herring | dece904 | 2011-12-09 14:12:53 -0600 | [diff] [blame] | 220 | chained_irq_enter(irqchip, desc); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 221 | |
Rob Herring | 2de0dbc | 2012-01-04 10:36:07 -0600 | [diff] [blame] | 222 | pending = readb(chip->base + GPIOMIS); |
Rob Herring | 2de0dbc | 2012-01-04 10:36:07 -0600 | [diff] [blame] | 223 | if (pending) { |
Akinobu Mita | 984b3f5 | 2010-03-05 13:41:37 -0800 | [diff] [blame] | 224 | for_each_set_bit(offset, &pending, PL061_GPIO_NR) |
Linus Walleij | 8d5b24b | 2014-03-25 10:42:35 +0100 | [diff] [blame] | 225 | generic_handle_irq(irq_find_mapping(gc->irqdomain, |
| 226 | offset)); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 227 | } |
Rob Herring | 2de0dbc | 2012-01-04 10:36:07 -0600 | [diff] [blame] | 228 | |
Rob Herring | dece904 | 2011-12-09 14:12:53 -0600 | [diff] [blame] | 229 | chained_irq_exit(irqchip, desc); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 230 | } |
| 231 | |
Haojian Zhuang | f1f7047 | 2013-02-17 19:42:49 +0800 | [diff] [blame] | 232 | static void pl061_irq_mask(struct irq_data *d) |
Rob Herring | 3ab5247 | 2011-10-21 08:05:53 -0500 | [diff] [blame] | 233 | { |
Linus Walleij | 8d5b24b | 2014-03-25 10:42:35 +0100 | [diff] [blame] | 234 | struct gpio_chip *gc = irq_data_get_irq_chip_data(d); |
Linus Walleij | d81b37f | 2015-12-07 11:37:33 +0100 | [diff] [blame] | 235 | struct pl061_gpio *chip = gpiochip_get_data(gc); |
Javier Martinez Canillas | bea4150 | 2014-04-27 02:00:50 +0200 | [diff] [blame] | 236 | u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR); |
Haojian Zhuang | f1f7047 | 2013-02-17 19:42:49 +0800 | [diff] [blame] | 237 | u8 gpioie; |
Rob Herring | 3ab5247 | 2011-10-21 08:05:53 -0500 | [diff] [blame] | 238 | |
Haojian Zhuang | f1f7047 | 2013-02-17 19:42:49 +0800 | [diff] [blame] | 239 | spin_lock(&chip->lock); |
| 240 | gpioie = readb(chip->base + GPIOIE) & ~mask; |
| 241 | writeb(gpioie, chip->base + GPIOIE); |
| 242 | spin_unlock(&chip->lock); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 243 | } |
| 244 | |
Haojian Zhuang | f1f7047 | 2013-02-17 19:42:49 +0800 | [diff] [blame] | 245 | static void pl061_irq_unmask(struct irq_data *d) |
| 246 | { |
Linus Walleij | 8d5b24b | 2014-03-25 10:42:35 +0100 | [diff] [blame] | 247 | struct gpio_chip *gc = irq_data_get_irq_chip_data(d); |
Linus Walleij | d81b37f | 2015-12-07 11:37:33 +0100 | [diff] [blame] | 248 | struct pl061_gpio *chip = gpiochip_get_data(gc); |
Javier Martinez Canillas | bea4150 | 2014-04-27 02:00:50 +0200 | [diff] [blame] | 249 | u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR); |
Haojian Zhuang | f1f7047 | 2013-02-17 19:42:49 +0800 | [diff] [blame] | 250 | u8 gpioie; |
| 251 | |
| 252 | spin_lock(&chip->lock); |
| 253 | gpioie = readb(chip->base + GPIOIE) | mask; |
| 254 | writeb(gpioie, chip->base + GPIOIE); |
| 255 | spin_unlock(&chip->lock); |
| 256 | } |
| 257 | |
Linus Walleij | 26ba9cd | 2015-09-24 17:52:52 -0700 | [diff] [blame] | 258 | /** |
| 259 | * pl061_irq_ack() - ACK an edge IRQ |
| 260 | * @d: IRQ data for this IRQ |
| 261 | * |
| 262 | * This gets called from the edge IRQ handler to ACK the edge IRQ |
| 263 | * in the GPIOIC (interrupt-clear) register. For level IRQs this is |
| 264 | * not needed: these go away when the level signal goes away. |
| 265 | */ |
| 266 | static void pl061_irq_ack(struct irq_data *d) |
| 267 | { |
| 268 | struct gpio_chip *gc = irq_data_get_irq_chip_data(d); |
Linus Walleij | d81b37f | 2015-12-07 11:37:33 +0100 | [diff] [blame] | 269 | struct pl061_gpio *chip = gpiochip_get_data(gc); |
Linus Walleij | 26ba9cd | 2015-09-24 17:52:52 -0700 | [diff] [blame] | 270 | u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR); |
| 271 | |
| 272 | spin_lock(&chip->lock); |
| 273 | writeb(mask, chip->base + GPIOIC); |
| 274 | spin_unlock(&chip->lock); |
| 275 | } |
| 276 | |
Sudeep Holla | 2f46205 | 2015-11-27 17:19:15 +0000 | [diff] [blame] | 277 | static int pl061_irq_set_wake(struct irq_data *d, unsigned int state) |
| 278 | { |
| 279 | struct gpio_chip *gc = irq_data_get_irq_chip_data(d); |
Linus Walleij | 9c18be8 | 2016-11-25 10:41:37 +0100 | [diff] [blame^] | 280 | struct pl061_gpio *chip = gpiochip_get_data(gc); |
Sudeep Holla | 2f46205 | 2015-11-27 17:19:15 +0000 | [diff] [blame] | 281 | |
Linus Walleij | 9c18be8 | 2016-11-25 10:41:37 +0100 | [diff] [blame^] | 282 | return irq_set_irq_wake(chip->parent_irq, state); |
Sudeep Holla | 2f46205 | 2015-11-27 17:19:15 +0000 | [diff] [blame] | 283 | } |
| 284 | |
Haojian Zhuang | f1f7047 | 2013-02-17 19:42:49 +0800 | [diff] [blame] | 285 | static struct irq_chip pl061_irqchip = { |
Linus Walleij | 9ae7e9e | 2013-11-26 14:19:44 +0100 | [diff] [blame] | 286 | .name = "pl061", |
Linus Walleij | 26ba9cd | 2015-09-24 17:52:52 -0700 | [diff] [blame] | 287 | .irq_ack = pl061_irq_ack, |
Haojian Zhuang | f1f7047 | 2013-02-17 19:42:49 +0800 | [diff] [blame] | 288 | .irq_mask = pl061_irq_mask, |
| 289 | .irq_unmask = pl061_irq_unmask, |
| 290 | .irq_set_type = pl061_irq_type, |
Sudeep Holla | 2f46205 | 2015-11-27 17:19:15 +0000 | [diff] [blame] | 291 | .irq_set_wake = pl061_irq_set_wake, |
Haojian Zhuang | f1f7047 | 2013-02-17 19:42:49 +0800 | [diff] [blame] | 292 | }; |
| 293 | |
Tobias Klauser | 8944df7 | 2012-10-05 11:45:28 +0200 | [diff] [blame] | 294 | static int pl061_probe(struct amba_device *adev, const struct amba_id *id) |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 295 | { |
Tobias Klauser | 8944df7 | 2012-10-05 11:45:28 +0200 | [diff] [blame] | 296 | struct device *dev = &adev->dev; |
Jingoo Han | e56aee1 | 2013-07-30 17:08:05 +0900 | [diff] [blame] | 297 | struct pl061_platform_data *pdata = dev_get_platdata(dev); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 298 | struct pl061_gpio *chip; |
Haojian Zhuang | f1f7047 | 2013-02-17 19:42:49 +0800 | [diff] [blame] | 299 | int ret, irq, i, irq_base; |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 300 | |
Tobias Klauser | 8944df7 | 2012-10-05 11:45:28 +0200 | [diff] [blame] | 301 | chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 302 | if (chip == NULL) |
| 303 | return -ENOMEM; |
| 304 | |
Rob Herring | 76c05c8 | 2011-08-10 16:31:46 -0500 | [diff] [blame] | 305 | if (pdata) { |
| 306 | chip->gc.base = pdata->gpio_base; |
Haojian Zhuang | f1f7047 | 2013-02-17 19:42:49 +0800 | [diff] [blame] | 307 | irq_base = pdata->irq_base; |
Linus Walleij | 7808755 | 2013-11-22 10:11:49 +0100 | [diff] [blame] | 308 | if (irq_base <= 0) { |
| 309 | dev_err(&adev->dev, "invalid IRQ base in pdata\n"); |
Haojian Zhuang | f1f7047 | 2013-02-17 19:42:49 +0800 | [diff] [blame] | 310 | return -ENODEV; |
Linus Walleij | 7808755 | 2013-11-22 10:11:49 +0100 | [diff] [blame] | 311 | } |
Haojian Zhuang | f1f7047 | 2013-02-17 19:42:49 +0800 | [diff] [blame] | 312 | } else { |
Rob Herring | 76c05c8 | 2011-08-10 16:31:46 -0500 | [diff] [blame] | 313 | chip->gc.base = -1; |
Haojian Zhuang | f1f7047 | 2013-02-17 19:42:49 +0800 | [diff] [blame] | 314 | irq_base = 0; |
| 315 | } |
Rob Herring | 76c05c8 | 2011-08-10 16:31:46 -0500 | [diff] [blame] | 316 | |
Jingoo Han | 09bafc3 | 2014-02-12 11:53:58 +0900 | [diff] [blame] | 317 | chip->base = devm_ioremap_resource(dev, &adev->res); |
| 318 | if (IS_ERR(chip->base)) |
| 319 | return PTR_ERR(chip->base); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 320 | |
| 321 | spin_lock_init(&chip->lock); |
Jonas Gorski | 31831f4 | 2015-10-11 17:34:18 +0200 | [diff] [blame] | 322 | if (of_property_read_bool(dev->of_node, "gpio-ranges")) { |
| 323 | chip->gc.request = gpiochip_generic_request; |
| 324 | chip->gc.free = gpiochip_generic_free; |
| 325 | } |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 326 | |
Linus Walleij | 3484f1b | 2016-04-28 13:18:59 +0200 | [diff] [blame] | 327 | chip->gc.get_direction = pl061_get_direction; |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 328 | chip->gc.direction_input = pl061_direction_input; |
| 329 | chip->gc.direction_output = pl061_direction_output; |
| 330 | chip->gc.get = pl061_get_value; |
| 331 | chip->gc.set = pl061_set_value; |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 332 | chip->gc.ngpio = PL061_GPIO_NR; |
Tobias Klauser | 8944df7 | 2012-10-05 11:45:28 +0200 | [diff] [blame] | 333 | chip->gc.label = dev_name(dev); |
Linus Walleij | 58383c78 | 2015-11-04 09:56:26 +0100 | [diff] [blame] | 334 | chip->gc.parent = dev; |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 335 | chip->gc.owner = THIS_MODULE; |
| 336 | |
Linus Walleij | d81b37f | 2015-12-07 11:37:33 +0100 | [diff] [blame] | 337 | ret = gpiochip_add_data(&chip->gc, chip); |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 338 | if (ret) |
Tobias Klauser | 8944df7 | 2012-10-05 11:45:28 +0200 | [diff] [blame] | 339 | return ret; |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 340 | |
| 341 | /* |
| 342 | * irq_chip support |
| 343 | */ |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 344 | writeb(0, chip->base + GPIOIE); /* disable irqs */ |
Tobias Klauser | 8944df7 | 2012-10-05 11:45:28 +0200 | [diff] [blame] | 345 | irq = adev->irq[0]; |
Linus Walleij | 7808755 | 2013-11-22 10:11:49 +0100 | [diff] [blame] | 346 | if (irq < 0) { |
| 347 | dev_err(&adev->dev, "invalid IRQ\n"); |
Tobias Klauser | 8944df7 | 2012-10-05 11:45:28 +0200 | [diff] [blame] | 348 | return -ENODEV; |
Linus Walleij | 7808755 | 2013-11-22 10:11:49 +0100 | [diff] [blame] | 349 | } |
Linus Walleij | 9c18be8 | 2016-11-25 10:41:37 +0100 | [diff] [blame^] | 350 | chip->parent_irq = irq; |
Tobias Klauser | 8944df7 | 2012-10-05 11:45:28 +0200 | [diff] [blame] | 351 | |
Linus Walleij | 8d5b24b | 2014-03-25 10:42:35 +0100 | [diff] [blame] | 352 | ret = gpiochip_irqchip_add(&chip->gc, &pl061_irqchip, |
Linus Walleij | 26ba9cd | 2015-09-24 17:52:52 -0700 | [diff] [blame] | 353 | irq_base, handle_bad_irq, |
Linus Walleij | 8d5b24b | 2014-03-25 10:42:35 +0100 | [diff] [blame] | 354 | IRQ_TYPE_NONE); |
| 355 | if (ret) { |
| 356 | dev_info(&adev->dev, "could not add irqchip\n"); |
| 357 | return ret; |
Linus Walleij | 7808755 | 2013-11-22 10:11:49 +0100 | [diff] [blame] | 358 | } |
Linus Walleij | 8d5b24b | 2014-03-25 10:42:35 +0100 | [diff] [blame] | 359 | gpiochip_set_chained_irqchip(&chip->gc, &pl061_irqchip, |
| 360 | irq, pl061_irq_handler); |
Linus Walleij | 2ba3154 | 2013-11-27 08:47:02 +0100 | [diff] [blame] | 361 | |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 362 | for (i = 0; i < PL061_GPIO_NR; i++) { |
Rob Herring | 76c05c8 | 2011-08-10 16:31:46 -0500 | [diff] [blame] | 363 | if (pdata) { |
Javier Martinez Canillas | bea4150 | 2014-04-27 02:00:50 +0200 | [diff] [blame] | 364 | if (pdata->directions & (BIT(i))) |
Rob Herring | 76c05c8 | 2011-08-10 16:31:46 -0500 | [diff] [blame] | 365 | pl061_direction_output(&chip->gc, i, |
Javier Martinez Canillas | bea4150 | 2014-04-27 02:00:50 +0200 | [diff] [blame] | 366 | pdata->values & (BIT(i))); |
Rob Herring | 76c05c8 | 2011-08-10 16:31:46 -0500 | [diff] [blame] | 367 | else |
| 368 | pl061_direction_input(&chip->gc, i); |
| 369 | } |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 370 | } |
| 371 | |
Tobias Klauser | 8944df7 | 2012-10-05 11:45:28 +0200 | [diff] [blame] | 372 | amba_set_drvdata(adev, chip); |
Fabio Estevam | 76b3627 | 2014-02-26 08:12:37 -0300 | [diff] [blame] | 373 | dev_info(&adev->dev, "PL061 GPIO chip @%pa registered\n", |
| 374 | &adev->res.start); |
Deepak Sikri | e198a8de | 2011-11-18 15:20:12 +0530 | [diff] [blame] | 375 | |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 376 | return 0; |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 377 | } |
| 378 | |
Deepak Sikri | e198a8de | 2011-11-18 15:20:12 +0530 | [diff] [blame] | 379 | #ifdef CONFIG_PM |
| 380 | static int pl061_suspend(struct device *dev) |
| 381 | { |
| 382 | struct pl061_gpio *chip = dev_get_drvdata(dev); |
| 383 | int offset; |
| 384 | |
| 385 | chip->csave_regs.gpio_data = 0; |
| 386 | chip->csave_regs.gpio_dir = readb(chip->base + GPIODIR); |
| 387 | chip->csave_regs.gpio_is = readb(chip->base + GPIOIS); |
| 388 | chip->csave_regs.gpio_ibe = readb(chip->base + GPIOIBE); |
| 389 | chip->csave_regs.gpio_iev = readb(chip->base + GPIOIEV); |
| 390 | chip->csave_regs.gpio_ie = readb(chip->base + GPIOIE); |
| 391 | |
| 392 | for (offset = 0; offset < PL061_GPIO_NR; offset++) { |
Javier Martinez Canillas | bea4150 | 2014-04-27 02:00:50 +0200 | [diff] [blame] | 393 | if (chip->csave_regs.gpio_dir & (BIT(offset))) |
Deepak Sikri | e198a8de | 2011-11-18 15:20:12 +0530 | [diff] [blame] | 394 | chip->csave_regs.gpio_data |= |
| 395 | pl061_get_value(&chip->gc, offset) << offset; |
| 396 | } |
| 397 | |
| 398 | return 0; |
| 399 | } |
| 400 | |
| 401 | static int pl061_resume(struct device *dev) |
| 402 | { |
| 403 | struct pl061_gpio *chip = dev_get_drvdata(dev); |
| 404 | int offset; |
| 405 | |
| 406 | for (offset = 0; offset < PL061_GPIO_NR; offset++) { |
Javier Martinez Canillas | bea4150 | 2014-04-27 02:00:50 +0200 | [diff] [blame] | 407 | if (chip->csave_regs.gpio_dir & (BIT(offset))) |
Deepak Sikri | e198a8de | 2011-11-18 15:20:12 +0530 | [diff] [blame] | 408 | pl061_direction_output(&chip->gc, offset, |
| 409 | chip->csave_regs.gpio_data & |
Javier Martinez Canillas | bea4150 | 2014-04-27 02:00:50 +0200 | [diff] [blame] | 410 | (BIT(offset))); |
Deepak Sikri | e198a8de | 2011-11-18 15:20:12 +0530 | [diff] [blame] | 411 | else |
| 412 | pl061_direction_input(&chip->gc, offset); |
| 413 | } |
| 414 | |
| 415 | writeb(chip->csave_regs.gpio_is, chip->base + GPIOIS); |
| 416 | writeb(chip->csave_regs.gpio_ibe, chip->base + GPIOIBE); |
| 417 | writeb(chip->csave_regs.gpio_iev, chip->base + GPIOIEV); |
| 418 | writeb(chip->csave_regs.gpio_ie, chip->base + GPIOIE); |
| 419 | |
| 420 | return 0; |
| 421 | } |
| 422 | |
Viresh Kumar | 6e33ace | 2012-01-11 15:25:20 +0530 | [diff] [blame] | 423 | static const struct dev_pm_ops pl061_dev_pm_ops = { |
| 424 | .suspend = pl061_suspend, |
| 425 | .resume = pl061_resume, |
| 426 | .freeze = pl061_suspend, |
| 427 | .restore = pl061_resume, |
| 428 | }; |
Deepak Sikri | e198a8de | 2011-11-18 15:20:12 +0530 | [diff] [blame] | 429 | #endif |
| 430 | |
Russell King | 2c39c9e | 2010-07-27 08:50:16 +0100 | [diff] [blame] | 431 | static struct amba_id pl061_ids[] = { |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 432 | { |
| 433 | .id = 0x00041061, |
| 434 | .mask = 0x000fffff, |
| 435 | }, |
| 436 | { 0, 0 }, |
| 437 | }; |
| 438 | |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 439 | static struct amba_driver pl061_gpio_driver = { |
| 440 | .drv = { |
| 441 | .name = "pl061_gpio", |
Deepak Sikri | e198a8de | 2011-11-18 15:20:12 +0530 | [diff] [blame] | 442 | #ifdef CONFIG_PM |
| 443 | .pm = &pl061_dev_pm_ops, |
| 444 | #endif |
Baruch Siach | 1e9c285 | 2009-06-18 16:48:58 -0700 | [diff] [blame] | 445 | }, |
| 446 | .id_table = pl061_ids, |
| 447 | .probe = pl061_probe, |
| 448 | }; |
| 449 | |
| 450 | static int __init pl061_gpio_init(void) |
| 451 | { |
| 452 | return amba_driver_register(&pl061_gpio_driver); |
| 453 | } |
Paul Gortmaker | ef3e710 | 2016-03-27 11:44:46 -0400 | [diff] [blame] | 454 | device_initcall(pl061_gpio_init); |