blob: 9afb415a5d24458d48e7fc0ba2cbfd4ae8b7e79b [file] [log] [blame]
Baruch Siach1e9c2852009-06-18 16:48:58 -07001/*
Grant Likelyc103de22011-06-04 18:38:28 -06002 * Copyright (C) 2008, 2009 Provigent Ltd.
Baruch Siach1e9c2852009-06-18 16:48:58 -07003 *
Paul Gortmakeref3e7102016-03-27 11:44:46 -04004 * Author: Baruch Siach <baruch@tkos.co.il>
5 *
Baruch Siach1e9c2852009-06-18 16:48:58 -07006 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * Driver for the ARM PrimeCell(tm) General Purpose Input/Output (PL061)
11 *
12 * Data sheet: ARM DDI 0190B, September 2000
13 */
14#include <linux/spinlock.h>
15#include <linux/errno.h>
Paul Gortmakeref3e7102016-03-27 11:44:46 -040016#include <linux/init.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070017#include <linux/io.h>
18#include <linux/ioport.h>
Sudeep Holla2f462052015-11-27 17:19:15 +000019#include <linux/interrupt.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070020#include <linux/irq.h>
Catalin Marinasde88cbb2013-01-18 15:31:37 +000021#include <linux/irqchip/chained_irq.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070022#include <linux/bitops.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070023#include <linux/gpio.h>
24#include <linux/device.h>
25#include <linux/amba/bus.h>
26#include <linux/amba/pl061.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Haojian Zhuang39b70ee2013-02-17 19:42:51 +080028#include <linux/pinctrl/consumer.h>
Deepak Sikrie198a8de2011-11-18 15:20:12 +053029#include <linux/pm.h>
Baruch Siach1e9c2852009-06-18 16:48:58 -070030
31#define GPIODIR 0x400
32#define GPIOIS 0x404
33#define GPIOIBE 0x408
34#define GPIOIEV 0x40C
35#define GPIOIE 0x410
36#define GPIORIS 0x414
37#define GPIOMIS 0x418
38#define GPIOIC 0x41C
39
40#define PL061_GPIO_NR 8
41
Deepak Sikrie198a8de2011-11-18 15:20:12 +053042#ifdef CONFIG_PM
43struct pl061_context_save_regs {
44 u8 gpio_data;
45 u8 gpio_dir;
46 u8 gpio_is;
47 u8 gpio_ibe;
48 u8 gpio_iev;
49 u8 gpio_ie;
50};
51#endif
Baruch Siach1e9c2852009-06-18 16:48:58 -070052
Baruch Siach1e9c2852009-06-18 16:48:58 -070053struct pl061_gpio {
Baruch Siach835c1922012-11-22 11:46:14 +020054 spinlock_t lock;
Baruch Siach1e9c2852009-06-18 16:48:58 -070055
56 void __iomem *base;
Baruch Siach1e9c2852009-06-18 16:48:58 -070057 struct gpio_chip gc;
Deepak Sikrie198a8de2011-11-18 15:20:12 +053058
59#ifdef CONFIG_PM
60 struct pl061_context_save_regs csave_regs;
61#endif
Baruch Siach1e9c2852009-06-18 16:48:58 -070062};
63
64static int pl061_direction_input(struct gpio_chip *gc, unsigned offset)
65{
Linus Walleijd81b37f2015-12-07 11:37:33 +010066 struct pl061_gpio *chip = gpiochip_get_data(gc);
Baruch Siach1e9c2852009-06-18 16:48:58 -070067 unsigned long flags;
68 unsigned char gpiodir;
69
70 if (offset >= gc->ngpio)
71 return -EINVAL;
72
73 spin_lock_irqsave(&chip->lock, flags);
74 gpiodir = readb(chip->base + GPIODIR);
Javier Martinez Canillasbea41502014-04-27 02:00:50 +020075 gpiodir &= ~(BIT(offset));
Baruch Siach1e9c2852009-06-18 16:48:58 -070076 writeb(gpiodir, chip->base + GPIODIR);
77 spin_unlock_irqrestore(&chip->lock, flags);
78
79 return 0;
80}
81
82static int pl061_direction_output(struct gpio_chip *gc, unsigned offset,
83 int value)
84{
Linus Walleijd81b37f2015-12-07 11:37:33 +010085 struct pl061_gpio *chip = gpiochip_get_data(gc);
Baruch Siach1e9c2852009-06-18 16:48:58 -070086 unsigned long flags;
87 unsigned char gpiodir;
88
89 if (offset >= gc->ngpio)
90 return -EINVAL;
91
92 spin_lock_irqsave(&chip->lock, flags);
Javier Martinez Canillasbea41502014-04-27 02:00:50 +020093 writeb(!!value << offset, chip->base + (BIT(offset + 2)));
Baruch Siach1e9c2852009-06-18 16:48:58 -070094 gpiodir = readb(chip->base + GPIODIR);
Javier Martinez Canillasbea41502014-04-27 02:00:50 +020095 gpiodir |= BIT(offset);
Baruch Siach1e9c2852009-06-18 16:48:58 -070096 writeb(gpiodir, chip->base + GPIODIR);
viresh kumar64b997c52010-04-21 09:42:05 +010097
98 /*
99 * gpio value is set again, because pl061 doesn't allow to set value of
100 * a gpio pin before configuring it in OUT mode.
101 */
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200102 writeb(!!value << offset, chip->base + (BIT(offset + 2)));
Baruch Siach1e9c2852009-06-18 16:48:58 -0700103 spin_unlock_irqrestore(&chip->lock, flags);
104
105 return 0;
106}
107
108static int pl061_get_value(struct gpio_chip *gc, unsigned offset)
109{
Linus Walleijd81b37f2015-12-07 11:37:33 +0100110 struct pl061_gpio *chip = gpiochip_get_data(gc);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700111
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200112 return !!readb(chip->base + (BIT(offset + 2)));
Baruch Siach1e9c2852009-06-18 16:48:58 -0700113}
114
115static void pl061_set_value(struct gpio_chip *gc, unsigned offset, int value)
116{
Linus Walleijd81b37f2015-12-07 11:37:33 +0100117 struct pl061_gpio *chip = gpiochip_get_data(gc);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700118
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200119 writeb(!!value << offset, chip->base + (BIT(offset + 2)));
Baruch Siach1e9c2852009-06-18 16:48:58 -0700120}
121
Lennert Buytenhekb2221862011-01-12 17:00:16 -0800122static int pl061_irq_type(struct irq_data *d, unsigned trigger)
Baruch Siach1e9c2852009-06-18 16:48:58 -0700123{
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100124 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleijd81b37f2015-12-07 11:37:33 +0100125 struct pl061_gpio *chip = gpiochip_get_data(gc);
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800126 int offset = irqd_to_hwirq(d);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700127 unsigned long flags;
128 u8 gpiois, gpioibe, gpioiev;
Linus Walleij438a2c92013-11-26 12:59:51 +0100129 u8 bit = BIT(offset);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700130
Axel Linc1cc9b92010-05-26 14:42:19 -0700131 if (offset < 0 || offset >= PL061_GPIO_NR)
Baruch Siach1e9c2852009-06-18 16:48:58 -0700132 return -EINVAL;
133
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200134 if ((trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) &&
135 (trigger & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)))
136 {
Linus Walleij58383c782015-11-04 09:56:26 +0100137 dev_err(gc->parent,
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200138 "trying to configure line %d for both level and edge "
139 "detection, choose one!\n",
140 offset);
141 return -EINVAL;
142 }
143
Dan Carpenter21d4de12015-10-08 10:12:01 +0300144
145 spin_lock_irqsave(&chip->lock, flags);
146
147 gpioiev = readb(chip->base + GPIOIEV);
148 gpiois = readb(chip->base + GPIOIS);
149 gpioibe = readb(chip->base + GPIOIBE);
150
Linus Walleij438a2c92013-11-26 12:59:51 +0100151 if (trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200152 bool polarity = trigger & IRQ_TYPE_LEVEL_HIGH;
153
154 /* Disable edge detection */
155 gpioibe &= ~bit;
156 /* Enable level detection */
Linus Walleij438a2c92013-11-26 12:59:51 +0100157 gpiois |= bit;
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200158 /* Select polarity */
159 if (polarity)
Linus Walleij438a2c92013-11-26 12:59:51 +0100160 gpioiev |= bit;
161 else
162 gpioiev &= ~bit;
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700163 irq_set_handler_locked(d, handle_level_irq);
Linus Walleij58383c782015-11-04 09:56:26 +0100164 dev_dbg(gc->parent, "line %d: IRQ on %s level\n",
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200165 offset,
166 polarity ? "HIGH" : "LOW");
167 } else if ((trigger & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH) {
168 /* Disable level detection */
169 gpiois &= ~bit;
170 /* Select both edges, setting this makes GPIOEV be ignored */
Linus Walleij438a2c92013-11-26 12:59:51 +0100171 gpioibe |= bit;
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700172 irq_set_handler_locked(d, handle_edge_irq);
Linus Walleij58383c782015-11-04 09:56:26 +0100173 dev_dbg(gc->parent, "line %d: IRQ on both edges\n", offset);
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200174 } else if ((trigger & IRQ_TYPE_EDGE_RISING) ||
175 (trigger & IRQ_TYPE_EDGE_FALLING)) {
176 bool rising = trigger & IRQ_TYPE_EDGE_RISING;
177
178 /* Disable level detection */
179 gpiois &= ~bit;
180 /* Clear detection on both edges */
Linus Walleij438a2c92013-11-26 12:59:51 +0100181 gpioibe &= ~bit;
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200182 /* Select edge */
183 if (rising)
Linus Walleij438a2c92013-11-26 12:59:51 +0100184 gpioiev |= bit;
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200185 else
Linus Walleij438a2c92013-11-26 12:59:51 +0100186 gpioiev &= ~bit;
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700187 irq_set_handler_locked(d, handle_edge_irq);
Linus Walleij58383c782015-11-04 09:56:26 +0100188 dev_dbg(gc->parent, "line %d: IRQ on %s edge\n",
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200189 offset,
190 rising ? "RISING" : "FALLING");
191 } else {
192 /* No trigger: disable everything */
193 gpiois &= ~bit;
194 gpioibe &= ~bit;
195 gpioiev &= ~bit;
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700196 irq_set_handler_locked(d, handle_bad_irq);
Linus Walleij58383c782015-11-04 09:56:26 +0100197 dev_warn(gc->parent, "no trigger selected for line %d\n",
Linus Walleij1dbf7f22015-09-17 14:21:25 +0200198 offset);
Linus Walleij438a2c92013-11-26 12:59:51 +0100199 }
200
201 writeb(gpiois, chip->base + GPIOIS);
202 writeb(gpioibe, chip->base + GPIOIBE);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700203 writeb(gpioiev, chip->base + GPIOIEV);
204
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800205 spin_unlock_irqrestore(&chip->lock, flags);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700206
207 return 0;
208}
209
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200210static void pl061_irq_handler(struct irq_desc *desc)
Baruch Siach1e9c2852009-06-18 16:48:58 -0700211{
Rob Herring2de0dbc2012-01-04 10:36:07 -0600212 unsigned long pending;
213 int offset;
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100214 struct gpio_chip *gc = irq_desc_get_handler_data(desc);
Linus Walleijd81b37f2015-12-07 11:37:33 +0100215 struct pl061_gpio *chip = gpiochip_get_data(gc);
Rob Herringdece9042011-12-09 14:12:53 -0600216 struct irq_chip *irqchip = irq_desc_get_chip(desc);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700217
Rob Herringdece9042011-12-09 14:12:53 -0600218 chained_irq_enter(irqchip, desc);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700219
Rob Herring2de0dbc2012-01-04 10:36:07 -0600220 pending = readb(chip->base + GPIOMIS);
Rob Herring2de0dbc2012-01-04 10:36:07 -0600221 if (pending) {
Akinobu Mita984b3f52010-03-05 13:41:37 -0800222 for_each_set_bit(offset, &pending, PL061_GPIO_NR)
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100223 generic_handle_irq(irq_find_mapping(gc->irqdomain,
224 offset));
Baruch Siach1e9c2852009-06-18 16:48:58 -0700225 }
Rob Herring2de0dbc2012-01-04 10:36:07 -0600226
Rob Herringdece9042011-12-09 14:12:53 -0600227 chained_irq_exit(irqchip, desc);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700228}
229
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800230static void pl061_irq_mask(struct irq_data *d)
Rob Herring3ab52472011-10-21 08:05:53 -0500231{
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100232 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleijd81b37f2015-12-07 11:37:33 +0100233 struct pl061_gpio *chip = gpiochip_get_data(gc);
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200234 u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR);
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800235 u8 gpioie;
Rob Herring3ab52472011-10-21 08:05:53 -0500236
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800237 spin_lock(&chip->lock);
238 gpioie = readb(chip->base + GPIOIE) & ~mask;
239 writeb(gpioie, chip->base + GPIOIE);
240 spin_unlock(&chip->lock);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700241}
242
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800243static void pl061_irq_unmask(struct irq_data *d)
244{
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100245 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleijd81b37f2015-12-07 11:37:33 +0100246 struct pl061_gpio *chip = gpiochip_get_data(gc);
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200247 u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR);
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800248 u8 gpioie;
249
250 spin_lock(&chip->lock);
251 gpioie = readb(chip->base + GPIOIE) | mask;
252 writeb(gpioie, chip->base + GPIOIE);
253 spin_unlock(&chip->lock);
254}
255
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700256/**
257 * pl061_irq_ack() - ACK an edge IRQ
258 * @d: IRQ data for this IRQ
259 *
260 * This gets called from the edge IRQ handler to ACK the edge IRQ
261 * in the GPIOIC (interrupt-clear) register. For level IRQs this is
262 * not needed: these go away when the level signal goes away.
263 */
264static void pl061_irq_ack(struct irq_data *d)
265{
266 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
Linus Walleijd81b37f2015-12-07 11:37:33 +0100267 struct pl061_gpio *chip = gpiochip_get_data(gc);
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700268 u8 mask = BIT(irqd_to_hwirq(d) % PL061_GPIO_NR);
269
270 spin_lock(&chip->lock);
271 writeb(mask, chip->base + GPIOIC);
272 spin_unlock(&chip->lock);
273}
274
Sudeep Holla2f462052015-11-27 17:19:15 +0000275static int pl061_irq_set_wake(struct irq_data *d, unsigned int state)
276{
277 struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
278
279 return irq_set_irq_wake(gc->irq_parent, state);
280}
281
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800282static struct irq_chip pl061_irqchip = {
Linus Walleij9ae7e9e2013-11-26 14:19:44 +0100283 .name = "pl061",
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700284 .irq_ack = pl061_irq_ack,
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800285 .irq_mask = pl061_irq_mask,
286 .irq_unmask = pl061_irq_unmask,
287 .irq_set_type = pl061_irq_type,
Sudeep Holla2f462052015-11-27 17:19:15 +0000288 .irq_set_wake = pl061_irq_set_wake,
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800289};
290
Tobias Klauser8944df72012-10-05 11:45:28 +0200291static int pl061_probe(struct amba_device *adev, const struct amba_id *id)
Baruch Siach1e9c2852009-06-18 16:48:58 -0700292{
Tobias Klauser8944df72012-10-05 11:45:28 +0200293 struct device *dev = &adev->dev;
Jingoo Hane56aee12013-07-30 17:08:05 +0900294 struct pl061_platform_data *pdata = dev_get_platdata(dev);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700295 struct pl061_gpio *chip;
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800296 int ret, irq, i, irq_base;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700297
Tobias Klauser8944df72012-10-05 11:45:28 +0200298 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700299 if (chip == NULL)
300 return -ENOMEM;
301
Rob Herring76c05c82011-08-10 16:31:46 -0500302 if (pdata) {
303 chip->gc.base = pdata->gpio_base;
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800304 irq_base = pdata->irq_base;
Linus Walleij78087552013-11-22 10:11:49 +0100305 if (irq_base <= 0) {
306 dev_err(&adev->dev, "invalid IRQ base in pdata\n");
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800307 return -ENODEV;
Linus Walleij78087552013-11-22 10:11:49 +0100308 }
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800309 } else {
Rob Herring76c05c82011-08-10 16:31:46 -0500310 chip->gc.base = -1;
Haojian Zhuangf1f70472013-02-17 19:42:49 +0800311 irq_base = 0;
312 }
Rob Herring76c05c82011-08-10 16:31:46 -0500313
Jingoo Han09bafc32014-02-12 11:53:58 +0900314 chip->base = devm_ioremap_resource(dev, &adev->res);
315 if (IS_ERR(chip->base))
316 return PTR_ERR(chip->base);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700317
318 spin_lock_init(&chip->lock);
Jonas Gorski31831f42015-10-11 17:34:18 +0200319 if (of_property_read_bool(dev->of_node, "gpio-ranges")) {
320 chip->gc.request = gpiochip_generic_request;
321 chip->gc.free = gpiochip_generic_free;
322 }
Baruch Siach1e9c2852009-06-18 16:48:58 -0700323
324 chip->gc.direction_input = pl061_direction_input;
325 chip->gc.direction_output = pl061_direction_output;
326 chip->gc.get = pl061_get_value;
327 chip->gc.set = pl061_set_value;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700328 chip->gc.ngpio = PL061_GPIO_NR;
Tobias Klauser8944df72012-10-05 11:45:28 +0200329 chip->gc.label = dev_name(dev);
Linus Walleij58383c782015-11-04 09:56:26 +0100330 chip->gc.parent = dev;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700331 chip->gc.owner = THIS_MODULE;
332
Linus Walleijd81b37f2015-12-07 11:37:33 +0100333 ret = gpiochip_add_data(&chip->gc, chip);
Baruch Siach1e9c2852009-06-18 16:48:58 -0700334 if (ret)
Tobias Klauser8944df72012-10-05 11:45:28 +0200335 return ret;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700336
337 /*
338 * irq_chip support
339 */
Baruch Siach1e9c2852009-06-18 16:48:58 -0700340 writeb(0, chip->base + GPIOIE); /* disable irqs */
Tobias Klauser8944df72012-10-05 11:45:28 +0200341 irq = adev->irq[0];
Linus Walleij78087552013-11-22 10:11:49 +0100342 if (irq < 0) {
343 dev_err(&adev->dev, "invalid IRQ\n");
Tobias Klauser8944df72012-10-05 11:45:28 +0200344 return -ENODEV;
Linus Walleij78087552013-11-22 10:11:49 +0100345 }
Tobias Klauser8944df72012-10-05 11:45:28 +0200346
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100347 ret = gpiochip_irqchip_add(&chip->gc, &pl061_irqchip,
Linus Walleij26ba9cd2015-09-24 17:52:52 -0700348 irq_base, handle_bad_irq,
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100349 IRQ_TYPE_NONE);
350 if (ret) {
351 dev_info(&adev->dev, "could not add irqchip\n");
352 return ret;
Linus Walleij78087552013-11-22 10:11:49 +0100353 }
Linus Walleij8d5b24b2014-03-25 10:42:35 +0100354 gpiochip_set_chained_irqchip(&chip->gc, &pl061_irqchip,
355 irq, pl061_irq_handler);
Linus Walleij2ba31542013-11-27 08:47:02 +0100356
Baruch Siach1e9c2852009-06-18 16:48:58 -0700357 for (i = 0; i < PL061_GPIO_NR; i++) {
Rob Herring76c05c82011-08-10 16:31:46 -0500358 if (pdata) {
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200359 if (pdata->directions & (BIT(i)))
Rob Herring76c05c82011-08-10 16:31:46 -0500360 pl061_direction_output(&chip->gc, i,
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200361 pdata->values & (BIT(i)));
Rob Herring76c05c82011-08-10 16:31:46 -0500362 else
363 pl061_direction_input(&chip->gc, i);
364 }
Baruch Siach1e9c2852009-06-18 16:48:58 -0700365 }
366
Tobias Klauser8944df72012-10-05 11:45:28 +0200367 amba_set_drvdata(adev, chip);
Fabio Estevam76b36272014-02-26 08:12:37 -0300368 dev_info(&adev->dev, "PL061 GPIO chip @%pa registered\n",
369 &adev->res.start);
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530370
Baruch Siach1e9c2852009-06-18 16:48:58 -0700371 return 0;
Baruch Siach1e9c2852009-06-18 16:48:58 -0700372}
373
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530374#ifdef CONFIG_PM
375static int pl061_suspend(struct device *dev)
376{
377 struct pl061_gpio *chip = dev_get_drvdata(dev);
378 int offset;
379
380 chip->csave_regs.gpio_data = 0;
381 chip->csave_regs.gpio_dir = readb(chip->base + GPIODIR);
382 chip->csave_regs.gpio_is = readb(chip->base + GPIOIS);
383 chip->csave_regs.gpio_ibe = readb(chip->base + GPIOIBE);
384 chip->csave_regs.gpio_iev = readb(chip->base + GPIOIEV);
385 chip->csave_regs.gpio_ie = readb(chip->base + GPIOIE);
386
387 for (offset = 0; offset < PL061_GPIO_NR; offset++) {
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200388 if (chip->csave_regs.gpio_dir & (BIT(offset)))
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530389 chip->csave_regs.gpio_data |=
390 pl061_get_value(&chip->gc, offset) << offset;
391 }
392
393 return 0;
394}
395
396static int pl061_resume(struct device *dev)
397{
398 struct pl061_gpio *chip = dev_get_drvdata(dev);
399 int offset;
400
401 for (offset = 0; offset < PL061_GPIO_NR; offset++) {
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200402 if (chip->csave_regs.gpio_dir & (BIT(offset)))
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530403 pl061_direction_output(&chip->gc, offset,
404 chip->csave_regs.gpio_data &
Javier Martinez Canillasbea41502014-04-27 02:00:50 +0200405 (BIT(offset)));
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530406 else
407 pl061_direction_input(&chip->gc, offset);
408 }
409
410 writeb(chip->csave_regs.gpio_is, chip->base + GPIOIS);
411 writeb(chip->csave_regs.gpio_ibe, chip->base + GPIOIBE);
412 writeb(chip->csave_regs.gpio_iev, chip->base + GPIOIEV);
413 writeb(chip->csave_regs.gpio_ie, chip->base + GPIOIE);
414
415 return 0;
416}
417
Viresh Kumar6e33ace2012-01-11 15:25:20 +0530418static const struct dev_pm_ops pl061_dev_pm_ops = {
419 .suspend = pl061_suspend,
420 .resume = pl061_resume,
421 .freeze = pl061_suspend,
422 .restore = pl061_resume,
423};
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530424#endif
425
Russell King2c39c9e2010-07-27 08:50:16 +0100426static struct amba_id pl061_ids[] = {
Baruch Siach1e9c2852009-06-18 16:48:58 -0700427 {
428 .id = 0x00041061,
429 .mask = 0x000fffff,
430 },
431 { 0, 0 },
432};
433
Baruch Siach1e9c2852009-06-18 16:48:58 -0700434static struct amba_driver pl061_gpio_driver = {
435 .drv = {
436 .name = "pl061_gpio",
Deepak Sikrie198a8de2011-11-18 15:20:12 +0530437#ifdef CONFIG_PM
438 .pm = &pl061_dev_pm_ops,
439#endif
Baruch Siach1e9c2852009-06-18 16:48:58 -0700440 },
441 .id_table = pl061_ids,
442 .probe = pl061_probe,
443};
444
445static int __init pl061_gpio_init(void)
446{
447 return amba_driver_register(&pl061_gpio_driver);
448}
Paul Gortmakeref3e7102016-03-27 11:44:46 -0400449device_initcall(pl061_gpio_init);