blob: 45782d7ec67b5299d2b6168c24a026ac1f1fdcf1 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
Felipe Balbi5945f782013-06-30 14:15:11 +03009 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
Felipe Balbi72246da2011-08-19 18:10:58 +030012 *
Felipe Balbi5945f782013-06-30 14:15:11 +030013 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
Felipe Balbi72246da2011-08-19 18:10:58 +030017 */
18
19#include <linux/kernel.h>
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/spinlock.h>
23#include <linux/platform_device.h>
24#include <linux/pm_runtime.h>
25#include <linux/interrupt.h>
26#include <linux/io.h>
27#include <linux/list.h>
28#include <linux/dma-mapping.h>
29
30#include <linux/usb/ch9.h>
31#include <linux/usb/gadget.h>
32
Felipe Balbi80977dc2014-08-19 16:37:22 -050033#include "debug.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030034#include "core.h"
35#include "gadget.h"
36#include "io.h"
37
Felipe Balbi04a9bfc2012-01-02 18:25:43 +020038/**
39 * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
40 * @dwc: pointer to our context structure
41 * @mode: the mode to set (J, K SE0 NAK, Force Enable)
42 *
43 * Caller should take care of locking. This function will
44 * return 0 on success or -EINVAL if wrong Test Selector
45 * is passed
46 */
47int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
48{
49 u32 reg;
50
51 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
52 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
53
54 switch (mode) {
55 case TEST_J:
56 case TEST_K:
57 case TEST_SE0_NAK:
58 case TEST_PACKET:
59 case TEST_FORCE_EN:
60 reg |= mode << 1;
61 break;
62 default:
63 return -EINVAL;
64 }
65
66 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
67
68 return 0;
69}
70
Felipe Balbi8598bde2012-01-02 18:55:57 +020071/**
Paul Zimmerman911f1f82012-04-27 13:35:15 +030072 * dwc3_gadget_get_link_state - Gets current state of USB Link
73 * @dwc: pointer to our context structure
74 *
75 * Caller should take care of locking. This function will
76 * return the link state on success (>= 0) or -ETIMEDOUT.
77 */
78int dwc3_gadget_get_link_state(struct dwc3 *dwc)
79{
80 u32 reg;
81
82 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
83
84 return DWC3_DSTS_USBLNKST(reg);
85}
86
87/**
Felipe Balbi8598bde2012-01-02 18:55:57 +020088 * dwc3_gadget_set_link_state - Sets USB Link to a particular State
89 * @dwc: pointer to our context structure
90 * @state: the state to put link into
91 *
92 * Caller should take care of locking. This function will
Paul Zimmermanaee63e32012-02-24 17:32:15 -080093 * return 0 on success or -ETIMEDOUT.
Felipe Balbi8598bde2012-01-02 18:55:57 +020094 */
95int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
96{
Paul Zimmermanaee63e32012-02-24 17:32:15 -080097 int retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +020098 u32 reg;
99
Paul Zimmerman802fde92012-04-27 13:10:52 +0300100 /*
101 * Wait until device controller is ready. Only applies to 1.94a and
102 * later RTL.
103 */
104 if (dwc->revision >= DWC3_REVISION_194A) {
105 while (--retries) {
106 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
107 if (reg & DWC3_DSTS_DCNRD)
108 udelay(5);
109 else
110 break;
111 }
112
113 if (retries <= 0)
114 return -ETIMEDOUT;
115 }
116
Felipe Balbi8598bde2012-01-02 18:55:57 +0200117 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
118 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
119
120 /* set requested state */
121 reg |= DWC3_DCTL_ULSTCHNGREQ(state);
122 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
123
Paul Zimmerman802fde92012-04-27 13:10:52 +0300124 /*
125 * The following code is racy when called from dwc3_gadget_wakeup,
126 * and is not needed, at least on newer versions
127 */
128 if (dwc->revision >= DWC3_REVISION_194A)
129 return 0;
130
Felipe Balbi8598bde2012-01-02 18:55:57 +0200131 /* wait for a change in DSTS */
Paul Zimmermanaed430e2012-04-27 12:52:01 +0300132 retries = 10000;
Felipe Balbi8598bde2012-01-02 18:55:57 +0200133 while (--retries) {
134 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
135
Felipe Balbi8598bde2012-01-02 18:55:57 +0200136 if (DWC3_DSTS_USBLNKST(reg) == state)
137 return 0;
138
Paul Zimmermanaee63e32012-02-24 17:32:15 -0800139 udelay(5);
Felipe Balbi8598bde2012-01-02 18:55:57 +0200140 }
141
Felipe Balbi73815282015-01-27 13:48:14 -0600142 dwc3_trace(trace_dwc3_gadget,
143 "link state change request timed out");
Felipe Balbi8598bde2012-01-02 18:55:57 +0200144
145 return -ETIMEDOUT;
146}
147
John Youndca01192016-05-19 17:26:05 -0700148/**
149 * dwc3_ep_inc_trb() - Increment a TRB index.
150 * @index - Pointer to the TRB index to increment.
151 *
152 * The index should never point to the link TRB. After incrementing,
153 * if it is point to the link TRB, wrap around to the beginning. The
154 * link TRB is always at the last TRB entry.
155 */
156static void dwc3_ep_inc_trb(u8 *index)
157{
158 (*index)++;
159 if (*index == (DWC3_TRB_NUM - 1))
160 *index = 0;
161}
162
Felipe Balbief966b92016-04-05 13:09:51 +0300163static void dwc3_ep_inc_enq(struct dwc3_ep *dep)
Felipe Balbi457e84b2012-01-18 18:04:09 +0200164{
John Youndca01192016-05-19 17:26:05 -0700165 dwc3_ep_inc_trb(&dep->trb_enqueue);
Felipe Balbief966b92016-04-05 13:09:51 +0300166}
Felipe Balbi457e84b2012-01-18 18:04:09 +0200167
Felipe Balbief966b92016-04-05 13:09:51 +0300168static void dwc3_ep_inc_deq(struct dwc3_ep *dep)
169{
John Youndca01192016-05-19 17:26:05 -0700170 dwc3_ep_inc_trb(&dep->trb_dequeue);
Felipe Balbi457e84b2012-01-18 18:04:09 +0200171}
172
Felipe Balbi72246da2011-08-19 18:10:58 +0300173void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
174 int status)
175{
176 struct dwc3 *dwc = dep->dwc;
177
Felipe Balbi737f1ae2016-08-11 12:24:27 +0300178 req->started = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300179 list_del(&req->list);
Felipe Balbieeb720f2011-11-28 12:46:59 +0200180 req->trb = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300181
182 if (req->request.status == -EINPROGRESS)
183 req->request.status = status;
184
Pratyush Anand0416e492012-08-10 13:42:16 +0530185 if (dwc->ep0_bounced && dep->number == 0)
186 dwc->ep0_bounced = false;
187 else
188 usb_gadget_unmap_request(&dwc->gadget, &req->request,
189 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +0300190
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500191 trace_dwc3_gadget_giveback(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300192
193 spin_unlock(&dwc->lock);
Michal Sojka304f7e52014-09-24 22:43:19 +0200194 usb_gadget_giveback_request(&dep->endpoint, &req->request);
Felipe Balbi72246da2011-08-19 18:10:58 +0300195 spin_lock(&dwc->lock);
Felipe Balbifc8bb912016-05-16 13:14:48 +0300196
197 if (dep->number > 1)
198 pm_runtime_put(dwc->dev);
Felipe Balbi72246da2011-08-19 18:10:58 +0300199}
200
Felipe Balbi3ece0ec2014-09-05 09:47:44 -0500201int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned cmd, u32 param)
Felipe Balbib09bb642012-04-24 16:19:11 +0300202{
203 u32 timeout = 500;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300204 int status = 0;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300205 int ret = 0;
Felipe Balbib09bb642012-04-24 16:19:11 +0300206 u32 reg;
207
208 dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
209 dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
210
211 do {
212 reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
213 if (!(reg & DWC3_DGCMD_CMDACT)) {
Felipe Balbi71f7e702016-05-23 14:16:19 +0300214 status = DWC3_DGCMD_STATUS(reg);
215 if (status)
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300216 ret = -EINVAL;
217 break;
Felipe Balbib09bb642012-04-24 16:19:11 +0300218 }
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300219 } while (timeout--);
220
221 if (!timeout) {
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300222 ret = -ETIMEDOUT;
Felipe Balbi71f7e702016-05-23 14:16:19 +0300223 status = -ETIMEDOUT;
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300224 }
225
Felipe Balbi71f7e702016-05-23 14:16:19 +0300226 trace_dwc3_gadget_generic_cmd(cmd, param, status);
227
Felipe Balbi0fe886c2016-05-23 14:06:07 +0300228 return ret;
Felipe Balbib09bb642012-04-24 16:19:11 +0300229}
230
Felipe Balbic36d8e92016-04-04 12:46:33 +0300231static int __dwc3_gadget_wakeup(struct dwc3 *dwc);
232
Felipe Balbi2cd47182016-04-12 16:42:43 +0300233int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned cmd,
234 struct dwc3_gadget_ep_cmd_params *params)
Felipe Balbi72246da2011-08-19 18:10:58 +0300235{
Felipe Balbi8897a762016-09-22 10:56:08 +0300236 const struct usb_endpoint_descriptor *desc = dep->endpoint.desc;
Felipe Balbi2cd47182016-04-12 16:42:43 +0300237 struct dwc3 *dwc = dep->dwc;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +0200238 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +0300239 u32 reg;
240
Felipe Balbi0933df12016-05-23 14:02:33 +0300241 int cmd_status = 0;
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300242 int susphy = false;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300243 int ret = -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300244
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300245 /*
246 * Synopsys Databook 2.60a states, on section 6.3.2.5.[1-8], that if
247 * we're issuing an endpoint command, we must check if
248 * GUSB2PHYCFG.SUSPHY bit is set. If it is, then we need to clear it.
249 *
250 * We will also set SUSPHY bit to what it was before returning as stated
251 * by the same section on Synopsys databook.
252 */
Felipe Balbiab2a92e2016-05-17 14:55:58 +0300253 if (dwc->gadget.speed <= USB_SPEED_HIGH) {
254 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
255 if (unlikely(reg & DWC3_GUSB2PHYCFG_SUSPHY)) {
256 susphy = true;
257 reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
258 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
259 }
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300260 }
261
Felipe Balbi59999142016-09-22 12:25:28 +0300262 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_STARTTRANSFER) {
Felipe Balbic36d8e92016-04-04 12:46:33 +0300263 int needs_wakeup;
264
265 needs_wakeup = (dwc->link_state == DWC3_LINK_STATE_U1 ||
266 dwc->link_state == DWC3_LINK_STATE_U2 ||
267 dwc->link_state == DWC3_LINK_STATE_U3);
268
269 if (unlikely(needs_wakeup)) {
270 ret = __dwc3_gadget_wakeup(dwc);
271 dev_WARN_ONCE(dwc->dev, ret, "wakeup failed --> %d\n",
272 ret);
273 }
274 }
275
Felipe Balbi2eb88012016-04-12 16:53:39 +0300276 dwc3_writel(dep->regs, DWC3_DEPCMDPAR0, params->param0);
277 dwc3_writel(dep->regs, DWC3_DEPCMDPAR1, params->param1);
278 dwc3_writel(dep->regs, DWC3_DEPCMDPAR2, params->param2);
Felipe Balbi72246da2011-08-19 18:10:58 +0300279
Felipe Balbi8897a762016-09-22 10:56:08 +0300280 /*
281 * Synopsys Databook 2.60a states in section 6.3.2.5.6 of that if we're
282 * not relying on XferNotReady, we can make use of a special "No
283 * Response Update Transfer" command where we should clear both CmdAct
284 * and CmdIOC bits.
285 *
286 * With this, we don't need to wait for command completion and can
287 * straight away issue further commands to the endpoint.
288 *
289 * NOTICE: We're making an assumption that control endpoints will never
290 * make use of Update Transfer command. This is a safe assumption
291 * because we can never have more than one request at a time with
292 * Control Endpoints. If anybody changes that assumption, this chunk
293 * needs to be updated accordingly.
294 */
295 if (DWC3_DEPCMD_CMD(cmd) == DWC3_DEPCMD_UPDATETRANSFER &&
296 !usb_endpoint_xfer_isoc(desc))
297 cmd &= ~(DWC3_DEPCMD_CMDIOC | DWC3_DEPCMD_CMDACT);
298 else
299 cmd |= DWC3_DEPCMD_CMDACT;
300
301 dwc3_writel(dep->regs, DWC3_DEPCMD, cmd);
Felipe Balbi72246da2011-08-19 18:10:58 +0300302 do {
Felipe Balbi2eb88012016-04-12 16:53:39 +0300303 reg = dwc3_readl(dep->regs, DWC3_DEPCMD);
Felipe Balbi72246da2011-08-19 18:10:58 +0300304 if (!(reg & DWC3_DEPCMD_CMDACT)) {
Felipe Balbi0933df12016-05-23 14:02:33 +0300305 cmd_status = DWC3_DEPCMD_STATUS(reg);
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000306
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000307 switch (cmd_status) {
308 case 0:
309 ret = 0;
Felipe Balbic0ca3242016-04-04 09:11:51 +0300310 break;
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000311 case DEPEVT_TRANSFER_NO_RESOURCE:
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000312 ret = -EINVAL;
313 break;
314 case DEPEVT_TRANSFER_BUS_EXPIRY:
315 /*
316 * SW issues START TRANSFER command to
317 * isochronous ep with future frame interval. If
318 * future interval time has already passed when
319 * core receives the command, it will respond
320 * with an error status of 'Bus Expiry'.
321 *
322 * Instead of always returning -EINVAL, let's
323 * give a hint to the gadget driver that this is
324 * the case by returning -EAGAIN.
325 */
Konrad Leszczynski7b9cc7a2016-02-12 15:21:46 +0000326 ret = -EAGAIN;
327 break;
328 default:
329 dev_WARN(dwc->dev, "UNKNOWN cmd status\n");
330 }
331
Felipe Balbic0ca3242016-04-04 09:11:51 +0300332 break;
Felipe Balbi72246da2011-08-19 18:10:58 +0300333 }
Felipe Balbif6bb2252016-05-23 13:53:34 +0300334 } while (--timeout);
Felipe Balbi72246da2011-08-19 18:10:58 +0300335
Felipe Balbif6bb2252016-05-23 13:53:34 +0300336 if (timeout == 0) {
Felipe Balbif6bb2252016-05-23 13:53:34 +0300337 ret = -ETIMEDOUT;
Felipe Balbi0933df12016-05-23 14:02:33 +0300338 cmd_status = -ETIMEDOUT;
Felipe Balbif6bb2252016-05-23 13:53:34 +0300339 }
Felipe Balbic0ca3242016-04-04 09:11:51 +0300340
Felipe Balbi0933df12016-05-23 14:02:33 +0300341 trace_dwc3_gadget_ep_cmd(dep, cmd, params, cmd_status);
342
Felipe Balbi2b0f11d2016-04-04 09:19:17 +0300343 if (unlikely(susphy)) {
344 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
345 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
346 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
347 }
348
Felipe Balbic0ca3242016-04-04 09:11:51 +0300349 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300350}
351
John Youn50c763f2016-05-31 17:49:56 -0700352static int dwc3_send_clear_stall_ep_cmd(struct dwc3_ep *dep)
353{
354 struct dwc3 *dwc = dep->dwc;
355 struct dwc3_gadget_ep_cmd_params params;
356 u32 cmd = DWC3_DEPCMD_CLEARSTALL;
357
358 /*
359 * As of core revision 2.60a the recommended programming model
360 * is to set the ClearPendIN bit when issuing a Clear Stall EP
361 * command for IN endpoints. This is to prevent an issue where
362 * some (non-compliant) hosts may not send ACK TPs for pending
363 * IN transfers due to a mishandled error condition. Synopsys
364 * STAR 9000614252.
365 */
Lu Baolu5e6c88d2016-09-09 12:51:27 +0800366 if (dep->direction && (dwc->revision >= DWC3_REVISION_260A) &&
367 (dwc->gadget.speed >= USB_SPEED_SUPER))
John Youn50c763f2016-05-31 17:49:56 -0700368 cmd |= DWC3_DEPCMD_CLEARPENDIN;
369
370 memset(&params, 0, sizeof(params));
371
Felipe Balbi2cd47182016-04-12 16:42:43 +0300372 return dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Youn50c763f2016-05-31 17:49:56 -0700373}
374
Felipe Balbi72246da2011-08-19 18:10:58 +0300375static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
Felipe Balbif6bafc62012-02-06 11:04:53 +0200376 struct dwc3_trb *trb)
Felipe Balbi72246da2011-08-19 18:10:58 +0300377{
Paul Zimmermanc439ef82011-09-30 10:58:45 +0300378 u32 offset = (char *) trb - (char *) dep->trb_pool;
Felipe Balbi72246da2011-08-19 18:10:58 +0300379
380 return dep->trb_pool_dma + offset;
381}
382
383static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
384{
385 struct dwc3 *dwc = dep->dwc;
386
387 if (dep->trb_pool)
388 return 0;
389
Felipe Balbi72246da2011-08-19 18:10:58 +0300390 dep->trb_pool = dma_alloc_coherent(dwc->dev,
391 sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
392 &dep->trb_pool_dma, GFP_KERNEL);
393 if (!dep->trb_pool) {
394 dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
395 dep->name);
396 return -ENOMEM;
397 }
398
399 return 0;
400}
401
402static void dwc3_free_trb_pool(struct dwc3_ep *dep)
403{
404 struct dwc3 *dwc = dep->dwc;
405
406 dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
407 dep->trb_pool, dep->trb_pool_dma);
408
409 dep->trb_pool = NULL;
410 dep->trb_pool_dma = 0;
411}
412
John Younc4509602016-02-16 20:10:53 -0800413static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep);
414
415/**
416 * dwc3_gadget_start_config - Configure EP resources
417 * @dwc: pointer to our controller context structure
418 * @dep: endpoint that is being enabled
419 *
420 * The assignment of transfer resources cannot perfectly follow the
421 * data book due to the fact that the controller driver does not have
422 * all knowledge of the configuration in advance. It is given this
423 * information piecemeal by the composite gadget framework after every
424 * SET_CONFIGURATION and SET_INTERFACE. Trying to follow the databook
425 * programming model in this scenario can cause errors. For two
426 * reasons:
427 *
428 * 1) The databook says to do DEPSTARTCFG for every SET_CONFIGURATION
429 * and SET_INTERFACE (8.1.5). This is incorrect in the scenario of
430 * multiple interfaces.
431 *
432 * 2) The databook does not mention doing more DEPXFERCFG for new
433 * endpoint on alt setting (8.1.6).
434 *
435 * The following simplified method is used instead:
436 *
437 * All hardware endpoints can be assigned a transfer resource and this
438 * setting will stay persistent until either a core reset or
439 * hibernation. So whenever we do a DEPSTARTCFG(0) we can go ahead and
440 * do DEPXFERCFG for every hardware endpoint as well. We are
441 * guaranteed that there are as many transfer resources as endpoints.
442 *
443 * This function is called for each endpoint when it is being enabled
444 * but is triggered only when called for EP0-out, which always happens
445 * first, and which should only happen in one of the above conditions.
446 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300447static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
448{
449 struct dwc3_gadget_ep_cmd_params params;
450 u32 cmd;
John Younc4509602016-02-16 20:10:53 -0800451 int i;
452 int ret;
453
454 if (dep->number)
455 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300456
457 memset(&params, 0x00, sizeof(params));
John Younc4509602016-02-16 20:10:53 -0800458 cmd = DWC3_DEPCMD_DEPSTARTCFG;
Felipe Balbi72246da2011-08-19 18:10:58 +0300459
Felipe Balbi2cd47182016-04-12 16:42:43 +0300460 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
John Younc4509602016-02-16 20:10:53 -0800461 if (ret)
462 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300463
John Younc4509602016-02-16 20:10:53 -0800464 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
465 struct dwc3_ep *dep = dwc->eps[i];
466
467 if (!dep)
468 continue;
469
470 ret = dwc3_gadget_set_xfer_resource(dwc, dep);
471 if (ret)
472 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300473 }
474
475 return 0;
476}
477
478static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200479 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300480 const struct usb_ss_ep_comp_descriptor *comp_desc,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300481 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300482{
483 struct dwc3_gadget_ep_cmd_params params;
484
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300485 if (dev_WARN_ONCE(dwc->dev, modify && restore,
486 "Can't modify and restore\n"))
487 return -EINVAL;
488
Felipe Balbi72246da2011-08-19 18:10:58 +0300489 memset(&params, 0x00, sizeof(params));
490
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300491 params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
Chanho Parkd2e9a132012-08-31 16:54:07 +0900492 | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
493
494 /* Burst size is only needed in SuperSpeed mode */
John Younee5cd412016-02-05 17:08:45 -0800495 if (dwc->gadget.speed >= USB_SPEED_SUPER) {
Felipe Balbi676e3492016-04-26 10:49:07 +0300496 u32 burst = dep->endpoint.maxburst;
Felipe Balbi676e3492016-04-26 10:49:07 +0300497 params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst - 1);
Chanho Parkd2e9a132012-08-31 16:54:07 +0900498 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300499
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300500 if (modify) {
501 params.param0 |= DWC3_DEPCFG_ACTION_MODIFY;
502 } else if (restore) {
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600503 params.param0 |= DWC3_DEPCFG_ACTION_RESTORE;
504 params.param2 |= dep->saved_state;
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300505 } else {
506 params.param0 |= DWC3_DEPCFG_ACTION_INIT;
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600507 }
508
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300509 if (usb_endpoint_xfer_control(desc))
510 params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN;
Felipe Balbi13fa2e62016-05-30 13:40:00 +0300511
512 if (dep->number <= 1 || usb_endpoint_xfer_isoc(desc))
513 params.param1 |= DWC3_DEPCFG_XFER_NOT_READY_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300514
Felipe Balbi18b7ede2012-01-02 13:35:41 +0200515 if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300516 params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
517 | DWC3_DEPCFG_STREAM_EVENT_EN;
Felipe Balbi879631a2011-09-30 10:58:47 +0300518 dep->stream_capable = true;
519 }
520
Felipe Balbi0b93a4c2014-09-04 10:28:10 -0500521 if (!usb_endpoint_xfer_control(desc))
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300522 params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
Felipe Balbi72246da2011-08-19 18:10:58 +0300523
524 /*
525 * We are doing 1:1 mapping for endpoints, meaning
526 * Physical Endpoints 2 maps to Logical Endpoint 2 and
527 * so on. We consider the direction bit as part of the physical
528 * endpoint number. So USB endpoint 0x81 is 0x03.
529 */
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300530 params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
Felipe Balbi72246da2011-08-19 18:10:58 +0300531
532 /*
533 * We must use the lower 16 TX FIFOs even though
534 * HW might have more
535 */
536 if (dep->direction)
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300537 params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300538
539 if (desc->bInterval) {
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300540 params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300541 dep->interval = 1 << (desc->bInterval - 1);
542 }
543
Felipe Balbi2cd47182016-04-12 16:42:43 +0300544 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETEPCONFIG, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300545}
546
547static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
548{
549 struct dwc3_gadget_ep_cmd_params params;
550
551 memset(&params, 0x00, sizeof(params));
552
Felipe Balbidc1c70a2011-09-30 10:58:51 +0300553 params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300554
Felipe Balbi2cd47182016-04-12 16:42:43 +0300555 return dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETTRANSFRESOURCE,
556 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +0300557}
558
559/**
560 * __dwc3_gadget_ep_enable - Initializes a HW endpoint
561 * @dep: endpoint to be initialized
562 * @desc: USB Endpoint Descriptor
563 *
564 * Caller should take care of locking
565 */
566static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
Felipe Balbic90bfae2011-11-29 13:11:21 +0200567 const struct usb_endpoint_descriptor *desc,
Felipe Balbi4b345c92012-07-16 14:08:16 +0300568 const struct usb_ss_ep_comp_descriptor *comp_desc,
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300569 bool modify, bool restore)
Felipe Balbi72246da2011-08-19 18:10:58 +0300570{
571 struct dwc3 *dwc = dep->dwc;
572 u32 reg;
Andy Shevchenkob09e99e2014-05-15 15:53:32 +0300573 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300574
Felipe Balbi73815282015-01-27 13:48:14 -0600575 dwc3_trace(trace_dwc3_gadget, "Enabling %s", dep->name);
Felipe Balbiff62d6b2013-07-12 19:09:39 +0300576
Felipe Balbi72246da2011-08-19 18:10:58 +0300577 if (!(dep->flags & DWC3_EP_ENABLED)) {
578 ret = dwc3_gadget_start_config(dwc, dep);
579 if (ret)
580 return ret;
581 }
582
Felipe Balbi21e64bf2016-06-02 12:37:31 +0300583 ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, modify,
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600584 restore);
Felipe Balbi72246da2011-08-19 18:10:58 +0300585 if (ret)
586 return ret;
587
588 if (!(dep->flags & DWC3_EP_ENABLED)) {
Felipe Balbif6bafc62012-02-06 11:04:53 +0200589 struct dwc3_trb *trb_st_hw;
590 struct dwc3_trb *trb_link;
Felipe Balbi72246da2011-08-19 18:10:58 +0300591
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200592 dep->endpoint.desc = desc;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200593 dep->comp_desc = comp_desc;
Felipe Balbi72246da2011-08-19 18:10:58 +0300594 dep->type = usb_endpoint_type(desc);
595 dep->flags |= DWC3_EP_ENABLED;
596
597 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
598 reg |= DWC3_DALEPENA_EP(dep->number);
599 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
600
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300601 if (usb_endpoint_xfer_control(desc))
Felipe Balbi7ab373a2016-05-23 11:27:26 +0300602 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300603
John Youn0d257442016-05-19 17:26:08 -0700604 /* Initialize the TRB ring */
605 dep->trb_dequeue = 0;
606 dep->trb_enqueue = 0;
607 memset(dep->trb_pool, 0,
608 sizeof(struct dwc3_trb) * DWC3_TRB_NUM);
609
Felipe Balbi36b68aa2016-04-05 13:24:36 +0300610 /* Link TRB. The HWO bit is never reset */
Felipe Balbi72246da2011-08-19 18:10:58 +0300611 trb_st_hw = &dep->trb_pool[0];
612
Felipe Balbif6bafc62012-02-06 11:04:53 +0200613 trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
Felipe Balbif6bafc62012-02-06 11:04:53 +0200614 trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
615 trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
616 trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
617 trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi72246da2011-08-19 18:10:58 +0300618 }
619
620 return 0;
621}
622
Paul Zimmermanb992e682012-04-27 14:17:35 +0300623static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200624static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300625{
626 struct dwc3_request *req;
627
Felipe Balbi0e146022016-06-21 10:32:02 +0300628 dwc3_stop_active_transfer(dwc, dep->number, true);
Felipe Balbi69450c42016-05-30 13:37:02 +0300629
Felipe Balbi0e146022016-06-21 10:32:02 +0300630 /* - giveback all requests to gadget driver */
631 while (!list_empty(&dep->started_list)) {
632 req = next_request(&dep->started_list);
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200633
Felipe Balbi0e146022016-06-21 10:32:02 +0300634 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbiea53b882012-02-17 12:10:04 +0200635 }
636
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200637 while (!list_empty(&dep->pending_list)) {
638 req = next_request(&dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300639
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200640 dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
Felipe Balbi72246da2011-08-19 18:10:58 +0300641 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300642}
643
644/**
645 * __dwc3_gadget_ep_disable - Disables a HW endpoint
646 * @dep: the endpoint to disable
647 *
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200648 * This function also removes requests which are currently processed ny the
649 * hardware and those which are not yet scheduled.
650 * Caller should take care of locking.
Felipe Balbi72246da2011-08-19 18:10:58 +0300651 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300652static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
653{
654 struct dwc3 *dwc = dep->dwc;
655 u32 reg;
656
Felipe Balbi7eaeac52015-07-20 14:46:15 -0500657 dwc3_trace(trace_dwc3_gadget, "Disabling %s", dep->name);
658
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +0200659 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300660
Felipe Balbi687ef982014-04-16 10:30:33 -0500661 /* make sure HW endpoint isn't stalled */
662 if (dep->flags & DWC3_EP_STALL)
Felipe Balbi7a608552014-09-24 14:19:52 -0500663 __dwc3_gadget_ep_set_halt(dep, 0, false);
Felipe Balbi687ef982014-04-16 10:30:33 -0500664
Felipe Balbi72246da2011-08-19 18:10:58 +0300665 reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
666 reg &= ~DWC3_DALEPENA_EP(dep->number);
667 dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
668
Felipe Balbi879631a2011-09-30 10:58:47 +0300669 dep->stream_capable = false;
Ido Shayevitzf9c56cd2012-02-08 13:56:48 +0200670 dep->endpoint.desc = NULL;
Felipe Balbic90bfae2011-11-29 13:11:21 +0200671 dep->comp_desc = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300672 dep->type = 0;
Felipe Balbi879631a2011-09-30 10:58:47 +0300673 dep->flags = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300674
675 return 0;
676}
677
678/* -------------------------------------------------------------------------- */
679
680static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
681 const struct usb_endpoint_descriptor *desc)
682{
683 return -EINVAL;
684}
685
686static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
687{
688 return -EINVAL;
689}
690
691/* -------------------------------------------------------------------------- */
692
693static int dwc3_gadget_ep_enable(struct usb_ep *ep,
694 const struct usb_endpoint_descriptor *desc)
695{
696 struct dwc3_ep *dep;
697 struct dwc3 *dwc;
698 unsigned long flags;
699 int ret;
700
701 if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
702 pr_debug("dwc3: invalid parameters\n");
703 return -EINVAL;
704 }
705
706 if (!desc->wMaxPacketSize) {
707 pr_debug("dwc3: missing wMaxPacketSize\n");
708 return -EINVAL;
709 }
710
711 dep = to_dwc3_ep(ep);
712 dwc = dep->dwc;
713
Felipe Balbi95ca9612015-12-10 13:08:20 -0600714 if (dev_WARN_ONCE(dwc->dev, dep->flags & DWC3_EP_ENABLED,
715 "%s is already enabled\n",
716 dep->name))
Felipe Balbic6f83f32012-08-15 12:28:29 +0300717 return 0;
Felipe Balbic6f83f32012-08-15 12:28:29 +0300718
Felipe Balbi72246da2011-08-19 18:10:58 +0300719 spin_lock_irqsave(&dwc->lock, flags);
Paul Zimmerman265b70a2013-12-19 12:38:49 -0600720 ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false, false);
Felipe Balbi72246da2011-08-19 18:10:58 +0300721 spin_unlock_irqrestore(&dwc->lock, flags);
722
723 return ret;
724}
725
726static int dwc3_gadget_ep_disable(struct usb_ep *ep)
727{
728 struct dwc3_ep *dep;
729 struct dwc3 *dwc;
730 unsigned long flags;
731 int ret;
732
733 if (!ep) {
734 pr_debug("dwc3: invalid parameters\n");
735 return -EINVAL;
736 }
737
738 dep = to_dwc3_ep(ep);
739 dwc = dep->dwc;
740
Felipe Balbi95ca9612015-12-10 13:08:20 -0600741 if (dev_WARN_ONCE(dwc->dev, !(dep->flags & DWC3_EP_ENABLED),
742 "%s is already disabled\n",
743 dep->name))
Felipe Balbi72246da2011-08-19 18:10:58 +0300744 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300745
Felipe Balbi72246da2011-08-19 18:10:58 +0300746 spin_lock_irqsave(&dwc->lock, flags);
747 ret = __dwc3_gadget_ep_disable(dep);
748 spin_unlock_irqrestore(&dwc->lock, flags);
749
750 return ret;
751}
752
753static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
754 gfp_t gfp_flags)
755{
756 struct dwc3_request *req;
757 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300758
759 req = kzalloc(sizeof(*req), gfp_flags);
Jingoo Han734d5a52014-07-17 12:45:11 +0900760 if (!req)
Felipe Balbi72246da2011-08-19 18:10:58 +0300761 return NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300762
763 req->epnum = dep->number;
764 req->dep = dep;
Felipe Balbi72246da2011-08-19 18:10:58 +0300765
Felipe Balbi68d34c82016-05-30 13:34:58 +0300766 dep->allocated_requests++;
767
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500768 trace_dwc3_alloc_request(req);
769
Felipe Balbi72246da2011-08-19 18:10:58 +0300770 return &req->request;
771}
772
773static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
774 struct usb_request *request)
775{
776 struct dwc3_request *req = to_dwc3_request(request);
Felipe Balbi68d34c82016-05-30 13:34:58 +0300777 struct dwc3_ep *dep = to_dwc3_ep(ep);
Felipe Balbi72246da2011-08-19 18:10:58 +0300778
Felipe Balbi68d34c82016-05-30 13:34:58 +0300779 dep->allocated_requests--;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500780 trace_dwc3_free_request(req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300781 kfree(req);
782}
783
Felipe Balbi2c78c022016-08-12 13:13:10 +0300784static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep);
785
Felipe Balbic71fc372011-11-22 11:37:34 +0200786/**
787 * dwc3_prepare_one_trb - setup one TRB from one request
788 * @dep: endpoint for which this request is prepared
789 * @req: dwc3_request pointer
790 */
Felipe Balbi68e823e2011-11-28 12:25:01 +0200791static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
Felipe Balbieeb720f2011-11-28 12:46:59 +0200792 struct dwc3_request *req, dma_addr_t dma,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300793 unsigned length, unsigned chain, unsigned node)
Felipe Balbic71fc372011-11-22 11:37:34 +0200794{
Felipe Balbif6bafc62012-02-06 11:04:53 +0200795 struct dwc3_trb *trb;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300796 struct dwc3 *dwc = dep->dwc;
797 struct usb_gadget *gadget = &dwc->gadget;
798 enum usb_device_speed speed = gadget->speed;
Felipe Balbic71fc372011-11-22 11:37:34 +0200799
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300800 dwc3_trace(trace_dwc3_gadget, "%s: req %p dma %08llx length %d%s",
Felipe Balbieeb720f2011-11-28 12:46:59 +0200801 dep->name, req, (unsigned long long) dma,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300802 length, chain ? " chain" : "");
Pratyush Anand915e2022013-01-14 15:59:35 +0530803
Felipe Balbi4faf7552016-04-05 13:14:31 +0300804 trb = &dep->trb_pool[dep->trb_enqueue];
Felipe Balbic71fc372011-11-22 11:37:34 +0200805
Felipe Balbieeb720f2011-11-28 12:46:59 +0200806 if (!req->trb) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200807 dwc3_gadget_move_started_request(req);
Felipe Balbif6bafc62012-02-06 11:04:53 +0200808 req->trb = trb;
809 req->trb_dma = dwc3_trb_dma_offset(dep, trb);
Felipe Balbi4faf7552016-04-05 13:14:31 +0300810 req->first_trb_index = dep->trb_enqueue;
Felipe Balbia9c3ca52016-10-05 14:24:37 +0300811 dep->queued_requests++;
Felipe Balbieeb720f2011-11-28 12:46:59 +0200812 }
Felipe Balbic71fc372011-11-22 11:37:34 +0200813
Felipe Balbief966b92016-04-05 13:09:51 +0300814 dwc3_ep_inc_enq(dep);
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530815
Felipe Balbif6bafc62012-02-06 11:04:53 +0200816 trb->size = DWC3_TRB_SIZE_LENGTH(length);
817 trb->bpl = lower_32_bits(dma);
818 trb->bph = upper_32_bits(dma);
Felipe Balbic71fc372011-11-22 11:37:34 +0200819
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200820 switch (usb_endpoint_type(dep->endpoint.desc)) {
Felipe Balbic71fc372011-11-22 11:37:34 +0200821 case USB_ENDPOINT_XFER_CONTROL:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200822 trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
Felipe Balbic71fc372011-11-22 11:37:34 +0200823 break;
824
825 case USB_ENDPOINT_XFER_ISOC:
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300826 if (!node) {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530827 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300828
829 if (speed == USB_SPEED_HIGH) {
830 struct usb_ep *ep = &dep->endpoint;
831 trb->size |= DWC3_TRB_SIZE_PCM1(ep->mult - 1);
832 }
833 } else {
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530834 trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS;
Felipe Balbi6b9018d2016-09-22 11:01:01 +0300835 }
Felipe Balbica4d44e2016-03-10 13:53:27 +0200836
837 /* always enable Interrupt on Missed ISOC */
838 trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
Felipe Balbic71fc372011-11-22 11:37:34 +0200839 break;
840
841 case USB_ENDPOINT_XFER_BULK:
842 case USB_ENDPOINT_XFER_INT:
Felipe Balbif6bafc62012-02-06 11:04:53 +0200843 trb->ctrl = DWC3_TRBCTL_NORMAL;
Felipe Balbic71fc372011-11-22 11:37:34 +0200844 break;
845 default:
846 /*
847 * This is only possible with faulty memory because we
848 * checked it already :)
849 */
850 BUG();
851 }
852
Felipe Balbica4d44e2016-03-10 13:53:27 +0200853 /* always enable Continue on Short Packet */
854 trb->ctrl |= DWC3_TRB_CTRL_CSP;
Felipe Balbif3af3652013-12-13 14:19:33 -0600855
Felipe Balbi2c78c022016-08-12 13:13:10 +0300856 if ((!req->request.no_interrupt && !chain) ||
857 (dwc3_calc_trbs_left(dep) == 0))
Felipe Balbica4d44e2016-03-10 13:53:27 +0200858 trb->ctrl |= DWC3_TRB_CTRL_IOC | DWC3_TRB_CTRL_ISP_IMI;
859
Pratyush Anande5ba5ec2013-01-14 15:59:37 +0530860 if (chain)
861 trb->ctrl |= DWC3_TRB_CTRL_CHN;
862
Ido Shayevitz16e78db2012-03-12 20:25:24 +0200863 if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
Felipe Balbif6bafc62012-02-06 11:04:53 +0200864 trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
865
866 trb->ctrl |= DWC3_TRB_CTRL_HWO;
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -0500867
868 trace_dwc3_prepare_trb(dep, trb);
Felipe Balbic71fc372011-11-22 11:37:34 +0200869}
870
John Youn361572b2016-05-19 17:26:17 -0700871/**
872 * dwc3_ep_prev_trb() - Returns the previous TRB in the ring
873 * @dep: The endpoint with the TRB ring
874 * @index: The index of the current TRB in the ring
875 *
876 * Returns the TRB prior to the one pointed to by the index. If the
877 * index is 0, we will wrap backwards, skip the link TRB, and return
878 * the one just before that.
879 */
880static struct dwc3_trb *dwc3_ep_prev_trb(struct dwc3_ep *dep, u8 index)
881{
Felipe Balbi45438a02016-08-11 12:26:59 +0300882 u8 tmp = index;
John Youn361572b2016-05-19 17:26:17 -0700883
Felipe Balbi45438a02016-08-11 12:26:59 +0300884 if (!tmp)
885 tmp = DWC3_TRB_NUM - 1;
886
887 return &dep->trb_pool[tmp - 1];
John Youn361572b2016-05-19 17:26:17 -0700888}
889
Felipe Balbic4233572016-05-12 14:08:34 +0300890static u32 dwc3_calc_trbs_left(struct dwc3_ep *dep)
891{
892 struct dwc3_trb *tmp;
John Youn32db3d92016-05-19 17:26:12 -0700893 u8 trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300894
895 /*
896 * If enqueue & dequeue are equal than it is either full or empty.
897 *
898 * One way to know for sure is if the TRB right before us has HWO bit
899 * set or not. If it has, then we're definitely full and can't fit any
900 * more transfers in our ring.
901 */
902 if (dep->trb_enqueue == dep->trb_dequeue) {
John Youn361572b2016-05-19 17:26:17 -0700903 tmp = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
904 if (tmp->ctrl & DWC3_TRB_CTRL_HWO)
905 return 0;
Felipe Balbic4233572016-05-12 14:08:34 +0300906
907 return DWC3_TRB_NUM - 1;
908 }
909
John Youn9d7aba72016-08-26 18:43:01 -0700910 trbs_left = dep->trb_dequeue - dep->trb_enqueue;
John Youn3de2685f2016-05-23 11:32:45 -0700911 trbs_left &= (DWC3_TRB_NUM - 1);
John Youn32db3d92016-05-19 17:26:12 -0700912
John Youn9d7aba72016-08-26 18:43:01 -0700913 if (dep->trb_dequeue < dep->trb_enqueue)
914 trbs_left--;
915
John Youn32db3d92016-05-19 17:26:12 -0700916 return trbs_left;
Felipe Balbic4233572016-05-12 14:08:34 +0300917}
918
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300919static void dwc3_prepare_one_trb_sg(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300920 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300921{
Felipe Balbi1f512112016-08-12 13:17:27 +0300922 struct scatterlist *sg = req->sg;
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300923 struct scatterlist *s;
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300924 unsigned int length;
925 dma_addr_t dma;
926 int i;
927
Felipe Balbi1f512112016-08-12 13:17:27 +0300928 for_each_sg(sg, s, req->num_pending_sgs, i) {
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300929 unsigned chain = true;
930
931 length = sg_dma_len(s);
932 dma = sg_dma_address(s);
933
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300934 if (sg_is_last(s))
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300935 chain = false;
936
937 dwc3_prepare_one_trb(dep, req, dma, length,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300938 chain, i);
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300939
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300940 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300941 break;
942 }
943}
944
945static void dwc3_prepare_one_trb_linear(struct dwc3_ep *dep,
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300946 struct dwc3_request *req)
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300947{
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300948 unsigned int length;
949 dma_addr_t dma;
950
951 dma = req->request.dma;
952 length = req->request.length;
953
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300954 dwc3_prepare_one_trb(dep, req, dma, length,
Felipe Balbi4bc48c92016-08-10 16:04:33 +0300955 false, 0);
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300956}
957
Felipe Balbi72246da2011-08-19 18:10:58 +0300958/*
959 * dwc3_prepare_trbs - setup TRBs from requests
960 * @dep: endpoint for which requests are being prepared
Felipe Balbi72246da2011-08-19 18:10:58 +0300961 *
Paul Zimmerman1d046792012-02-15 18:56:56 -0800962 * The function goes through the requests list and sets up TRBs for the
963 * transfers. The function returns once there are no more TRBs available or
964 * it runs out of requests.
Felipe Balbi72246da2011-08-19 18:10:58 +0300965 */
Felipe Balbic4233572016-05-12 14:08:34 +0300966static void dwc3_prepare_trbs(struct dwc3_ep *dep)
Felipe Balbi72246da2011-08-19 18:10:58 +0300967{
Felipe Balbi68e823e2011-11-28 12:25:01 +0200968 struct dwc3_request *req, *n;
Felipe Balbi72246da2011-08-19 18:10:58 +0300969
970 BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
971
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300972 if (!dwc3_calc_trbs_left(dep))
John Youn89bc8562016-05-19 17:26:10 -0700973 return;
Felipe Balbi72246da2011-08-19 18:10:58 +0300974
Felipe Balbiaa3342c2016-03-14 11:01:31 +0200975 list_for_each_entry_safe(req, n, &dep->pending_list, list) {
Felipe Balbi1f512112016-08-12 13:17:27 +0300976 if (req->num_pending_sgs > 0)
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300977 dwc3_prepare_one_trb_sg(dep, req);
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300978 else
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300979 dwc3_prepare_one_trb_linear(dep, req);
Felipe Balbi72246da2011-08-19 18:10:58 +0300980
Felipe Balbi7ae7df42016-08-24 14:37:22 +0300981 if (!dwc3_calc_trbs_left(dep))
Felipe Balbi5ee85d82016-05-13 12:42:44 +0300982 return;
Felipe Balbi72246da2011-08-19 18:10:58 +0300983 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300984}
985
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300986static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param)
Felipe Balbi72246da2011-08-19 18:10:58 +0300987{
988 struct dwc3_gadget_ep_cmd_params params;
989 struct dwc3_request *req;
990 struct dwc3 *dwc = dep->dwc;
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300991 int starting;
Felipe Balbi72246da2011-08-19 18:10:58 +0300992 int ret;
993 u32 cmd;
994
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300995 starting = !(dep->flags & DWC3_EP_BUSY);
Felipe Balbi72246da2011-08-19 18:10:58 +0300996
Felipe Balbi4fae2e32016-05-12 16:53:59 +0300997 dwc3_prepare_trbs(dep);
998 req = next_request(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300999 if (!req) {
1000 dep->flags |= DWC3_EP_PENDING_REQUEST;
1001 return 0;
1002 }
1003
1004 memset(&params, 0, sizeof(params));
Felipe Balbi72246da2011-08-19 18:10:58 +03001005
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001006 if (starting) {
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301007 params.param0 = upper_32_bits(req->trb_dma);
1008 params.param1 = lower_32_bits(req->trb_dma);
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001009 cmd = DWC3_DEPCMD_STARTTRANSFER |
1010 DWC3_DEPCMD_PARAM(cmd_param);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301011 } else {
Felipe Balbib6b1c6d2016-05-30 13:29:35 +03001012 cmd = DWC3_DEPCMD_UPDATETRANSFER |
1013 DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand1877d6c2013-01-14 15:59:36 +05301014 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001015
Felipe Balbi2cd47182016-04-12 16:42:43 +03001016 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001017 if (ret < 0) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001018 /*
1019 * FIXME we need to iterate over the list of requests
1020 * here and stop, unmap, free and del each of the linked
Paul Zimmerman1d046792012-02-15 18:56:56 -08001021 * requests instead of what we do now.
Felipe Balbi72246da2011-08-19 18:10:58 +03001022 */
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001023 usb_gadget_unmap_request(&dwc->gadget, &req->request,
1024 req->direction);
Felipe Balbi72246da2011-08-19 18:10:58 +03001025 list_del(&req->list);
1026 return ret;
1027 }
1028
1029 dep->flags |= DWC3_EP_BUSY;
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001030
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001031 if (starting) {
Felipe Balbi2eb88012016-04-12 16:53:39 +03001032 dep->resource_index = dwc3_gadget_ep_get_transfer_index(dep);
Felipe Balbib4996a82012-06-06 12:04:13 +03001033 WARN_ON_ONCE(!dep->resource_index);
Paul Zimmermanf898ae02012-03-29 18:16:54 +00001034 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001035
Felipe Balbi72246da2011-08-19 18:10:58 +03001036 return 0;
1037}
1038
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301039static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
1040 struct dwc3_ep *dep, u32 cur_uf)
1041{
1042 u32 uf;
1043
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001044 if (list_empty(&dep->pending_list)) {
Felipe Balbi73815282015-01-27 13:48:14 -06001045 dwc3_trace(trace_dwc3_gadget,
1046 "ISOC ep %s run out for requests",
1047 dep->name);
Pratyush Anandf4a53c52012-08-30 12:21:43 +05301048 dep->flags |= DWC3_EP_PENDING_REQUEST;
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301049 return;
1050 }
1051
1052 /* 4 micro frames in the future */
1053 uf = cur_uf + dep->interval * 4;
1054
Felipe Balbi4fae2e32016-05-12 16:53:59 +03001055 __dwc3_gadget_kick_transfer(dep, uf);
Pratyush Anandd6d6ec72012-05-25 18:54:56 +05301056}
1057
1058static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
1059 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
1060{
1061 u32 cur_uf, mask;
1062
1063 mask = ~(dep->interval - 1);
1064 cur_uf = event->parameters & mask;
1065
1066 __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
1067}
1068
Felipe Balbi72246da2011-08-19 18:10:58 +03001069static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
1070{
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001071 struct dwc3 *dwc = dep->dwc;
1072 int ret;
1073
Felipe Balbibb423982015-11-16 15:31:21 -06001074 if (!dep->endpoint.desc) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001075 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001076 "trying to queue request %p to disabled %s",
Felipe Balbibb423982015-11-16 15:31:21 -06001077 &req->request, dep->endpoint.name);
1078 return -ESHUTDOWN;
1079 }
1080
1081 if (WARN(req->dep != dep, "request %p belongs to '%s'\n",
1082 &req->request, req->dep->name)) {
Felipe Balbi60cfb372016-05-24 13:45:17 +03001083 dwc3_trace(trace_dwc3_gadget, "request %p belongs to '%s'",
Felipe Balbiec5e7952015-11-16 16:04:13 -06001084 &req->request, req->dep->name);
Felipe Balbibb423982015-11-16 15:31:21 -06001085 return -EINVAL;
1086 }
1087
Felipe Balbifc8bb912016-05-16 13:14:48 +03001088 pm_runtime_get(dwc->dev);
1089
Felipe Balbi72246da2011-08-19 18:10:58 +03001090 req->request.actual = 0;
1091 req->request.status = -EINPROGRESS;
1092 req->direction = dep->direction;
1093 req->epnum = dep->number;
1094
Felipe Balbife84f522015-09-01 09:01:38 -05001095 trace_dwc3_ep_queue(req);
1096
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02001097 ret = usb_gadget_map_request(&dwc->gadget, &req->request,
1098 dep->direction);
1099 if (ret)
1100 return ret;
1101
Felipe Balbi1f512112016-08-12 13:17:27 +03001102 req->sg = req->request.sg;
1103 req->num_pending_sgs = req->request.num_mapped_sgs;
1104
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001105 list_add_tail(&req->list, &dep->pending_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001106
Felipe Balbid889c232016-09-29 15:44:29 +03001107 /*
1108 * NOTICE: Isochronous endpoints should NEVER be prestarted. We must
1109 * wait for a XferNotReady event so we will know what's the current
1110 * (micro-)frame number.
1111 *
1112 * Without this trick, we are very, very likely gonna get Bus Expiry
1113 * errors which will force us issue EndTransfer command.
1114 */
1115 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1116 if ((dep->flags & DWC3_EP_PENDING_REQUEST) &&
1117 list_empty(&dep->started_list)) {
Felipe Balbi08a36b52016-08-11 14:27:52 +03001118 dwc3_stop_active_transfer(dwc, dep->number, true);
1119 dep->flags = DWC3_EP_ENABLED;
1120 }
1121 return 0;
Felipe Balbib511e5e2012-06-06 12:00:50 +03001122 }
1123
Felipe Balbi594e1212016-08-24 14:38:10 +03001124 if (!dwc3_calc_trbs_left(dep))
1125 return 0;
Felipe Balbib997ada2012-07-26 13:26:50 +03001126
Felipe Balbi08a36b52016-08-11 14:27:52 +03001127 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbia8f32812015-09-16 10:40:07 -05001128 if (ret && ret != -EBUSY)
Felipe Balbiec5e7952015-11-16 16:04:13 -06001129 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001130 "%s: failed to kick transfers",
Felipe Balbia8f32812015-09-16 10:40:07 -05001131 dep->name);
1132 if (ret == -EBUSY)
1133 ret = 0;
1134
1135 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001136}
1137
Felipe Balbi04c03d12015-12-02 10:06:45 -06001138static void __dwc3_gadget_ep_zlp_complete(struct usb_ep *ep,
1139 struct usb_request *request)
1140{
1141 dwc3_gadget_ep_free_request(ep, request);
1142}
1143
1144static int __dwc3_gadget_ep_queue_zlp(struct dwc3 *dwc, struct dwc3_ep *dep)
1145{
1146 struct dwc3_request *req;
1147 struct usb_request *request;
1148 struct usb_ep *ep = &dep->endpoint;
1149
Felipe Balbi60cfb372016-05-24 13:45:17 +03001150 dwc3_trace(trace_dwc3_gadget, "queueing ZLP");
Felipe Balbi04c03d12015-12-02 10:06:45 -06001151 request = dwc3_gadget_ep_alloc_request(ep, GFP_ATOMIC);
1152 if (!request)
1153 return -ENOMEM;
1154
1155 request->length = 0;
1156 request->buf = dwc->zlp_buf;
1157 request->complete = __dwc3_gadget_ep_zlp_complete;
1158
1159 req = to_dwc3_request(request);
1160
1161 return __dwc3_gadget_ep_queue(dep, req);
1162}
1163
Felipe Balbi72246da2011-08-19 18:10:58 +03001164static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
1165 gfp_t gfp_flags)
1166{
1167 struct dwc3_request *req = to_dwc3_request(request);
1168 struct dwc3_ep *dep = to_dwc3_ep(ep);
1169 struct dwc3 *dwc = dep->dwc;
1170
1171 unsigned long flags;
1172
1173 int ret;
1174
Zhuang Jin Canfdee4eb2014-09-03 14:26:34 +08001175 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001176 ret = __dwc3_gadget_ep_queue(dep, req);
Felipe Balbi04c03d12015-12-02 10:06:45 -06001177
1178 /*
1179 * Okay, here's the thing, if gadget driver has requested for a ZLP by
1180 * setting request->zero, instead of doing magic, we will just queue an
1181 * extra usb_request ourselves so that it gets handled the same way as
1182 * any other request.
1183 */
John Yound92618982015-12-22 12:23:20 -08001184 if (ret == 0 && request->zero && request->length &&
1185 (request->length % ep->maxpacket == 0))
Felipe Balbi04c03d12015-12-02 10:06:45 -06001186 ret = __dwc3_gadget_ep_queue_zlp(dwc, dep);
1187
Felipe Balbi72246da2011-08-19 18:10:58 +03001188 spin_unlock_irqrestore(&dwc->lock, flags);
1189
1190 return ret;
1191}
1192
1193static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
1194 struct usb_request *request)
1195{
1196 struct dwc3_request *req = to_dwc3_request(request);
1197 struct dwc3_request *r = NULL;
1198
1199 struct dwc3_ep *dep = to_dwc3_ep(ep);
1200 struct dwc3 *dwc = dep->dwc;
1201
1202 unsigned long flags;
1203 int ret = 0;
1204
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001205 trace_dwc3_ep_dequeue(req);
1206
Felipe Balbi72246da2011-08-19 18:10:58 +03001207 spin_lock_irqsave(&dwc->lock, flags);
1208
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001209 list_for_each_entry(r, &dep->pending_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001210 if (r == req)
1211 break;
1212 }
1213
1214 if (r != req) {
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001215 list_for_each_entry(r, &dep->started_list, list) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001216 if (r == req)
1217 break;
1218 }
1219 if (r == req) {
1220 /* wait until it is processed */
Paul Zimmermanb992e682012-04-27 14:17:35 +03001221 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301222 goto out1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001223 }
1224 dev_err(dwc->dev, "request %p was not queued to %s\n",
1225 request, ep->name);
1226 ret = -EINVAL;
1227 goto out0;
1228 }
1229
Pratyush Anande8d4e8b2012-06-15 11:54:00 +05301230out1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001231 /* giveback the request */
1232 dwc3_gadget_giveback(dep, req, -ECONNRESET);
1233
1234out0:
1235 spin_unlock_irqrestore(&dwc->lock, flags);
1236
1237 return ret;
1238}
1239
Felipe Balbi7a608552014-09-24 14:19:52 -05001240int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value, int protocol)
Felipe Balbi72246da2011-08-19 18:10:58 +03001241{
1242 struct dwc3_gadget_ep_cmd_params params;
1243 struct dwc3 *dwc = dep->dwc;
1244 int ret;
1245
Felipe Balbi5ad02fb2014-09-24 10:48:26 -05001246 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
1247 dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
1248 return -EINVAL;
1249 }
1250
Felipe Balbi72246da2011-08-19 18:10:58 +03001251 memset(&params, 0x00, sizeof(params));
1252
1253 if (value) {
Felipe Balbi69450c42016-05-30 13:37:02 +03001254 struct dwc3_trb *trb;
1255
1256 unsigned transfer_in_flight;
1257 unsigned started;
1258
1259 if (dep->number > 1)
1260 trb = dwc3_ep_prev_trb(dep, dep->trb_enqueue);
1261 else
1262 trb = &dwc->ep0_trb[dep->trb_enqueue];
1263
1264 transfer_in_flight = trb->ctrl & DWC3_TRB_CTRL_HWO;
1265 started = !list_empty(&dep->started_list);
1266
1267 if (!protocol && ((dep->direction && transfer_in_flight) ||
1268 (!dep->direction && started))) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001269 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi052ba52ef2016-04-05 15:05:05 +03001270 "%s: pending request, cannot halt",
Felipe Balbi7a608552014-09-24 14:19:52 -05001271 dep->name);
1272 return -EAGAIN;
1273 }
1274
Felipe Balbi2cd47182016-04-12 16:42:43 +03001275 ret = dwc3_send_gadget_ep_cmd(dep, DWC3_DEPCMD_SETSTALL,
1276 &params);
Felipe Balbi72246da2011-08-19 18:10:58 +03001277 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001278 dev_err(dwc->dev, "failed to set STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001279 dep->name);
1280 else
1281 dep->flags |= DWC3_EP_STALL;
1282 } else {
Felipe Balbi2cd47182016-04-12 16:42:43 +03001283
John Youn50c763f2016-05-31 17:49:56 -07001284 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001285 if (ret)
Dan Carpenter3f892042014-03-07 14:20:22 +03001286 dev_err(dwc->dev, "failed to clear STALL on %s\n",
Felipe Balbi72246da2011-08-19 18:10:58 +03001287 dep->name);
1288 else
Alan Sterna535d812013-11-01 12:05:12 -04001289 dep->flags &= ~(DWC3_EP_STALL | DWC3_EP_WEDGE);
Felipe Balbi72246da2011-08-19 18:10:58 +03001290 }
Paul Zimmerman52754552011-09-30 10:58:44 +03001291
Felipe Balbi72246da2011-08-19 18:10:58 +03001292 return ret;
1293}
1294
1295static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
1296{
1297 struct dwc3_ep *dep = to_dwc3_ep(ep);
1298 struct dwc3 *dwc = dep->dwc;
1299
1300 unsigned long flags;
1301
1302 int ret;
1303
1304 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7a608552014-09-24 14:19:52 -05001305 ret = __dwc3_gadget_ep_set_halt(dep, value, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001306 spin_unlock_irqrestore(&dwc->lock, flags);
1307
1308 return ret;
1309}
1310
1311static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
1312{
1313 struct dwc3_ep *dep = to_dwc3_ep(ep);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001314 struct dwc3 *dwc = dep->dwc;
1315 unsigned long flags;
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001316 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001317
Paul Zimmerman249a4562012-02-24 17:32:16 -08001318 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001319 dep->flags |= DWC3_EP_WEDGE;
1320
Pratyush Anand08f0d962012-06-25 22:40:43 +05301321 if (dep->number == 0 || dep->number == 1)
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001322 ret = __dwc3_gadget_ep0_set_halt(ep, 1);
Pratyush Anand08f0d962012-06-25 22:40:43 +05301323 else
Felipe Balbi7a608552014-09-24 14:19:52 -05001324 ret = __dwc3_gadget_ep_set_halt(dep, 1, false);
Felipe Balbi95aa4e82014-09-24 10:50:14 -05001325 spin_unlock_irqrestore(&dwc->lock, flags);
1326
1327 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001328}
1329
1330/* -------------------------------------------------------------------------- */
1331
1332static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
1333 .bLength = USB_DT_ENDPOINT_SIZE,
1334 .bDescriptorType = USB_DT_ENDPOINT,
1335 .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
1336};
1337
1338static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
1339 .enable = dwc3_gadget_ep0_enable,
1340 .disable = dwc3_gadget_ep0_disable,
1341 .alloc_request = dwc3_gadget_ep_alloc_request,
1342 .free_request = dwc3_gadget_ep_free_request,
1343 .queue = dwc3_gadget_ep0_queue,
1344 .dequeue = dwc3_gadget_ep_dequeue,
Pratyush Anand08f0d962012-06-25 22:40:43 +05301345 .set_halt = dwc3_gadget_ep0_set_halt,
Felipe Balbi72246da2011-08-19 18:10:58 +03001346 .set_wedge = dwc3_gadget_ep_set_wedge,
1347};
1348
1349static const struct usb_ep_ops dwc3_gadget_ep_ops = {
1350 .enable = dwc3_gadget_ep_enable,
1351 .disable = dwc3_gadget_ep_disable,
1352 .alloc_request = dwc3_gadget_ep_alloc_request,
1353 .free_request = dwc3_gadget_ep_free_request,
1354 .queue = dwc3_gadget_ep_queue,
1355 .dequeue = dwc3_gadget_ep_dequeue,
1356 .set_halt = dwc3_gadget_ep_set_halt,
1357 .set_wedge = dwc3_gadget_ep_set_wedge,
1358};
1359
1360/* -------------------------------------------------------------------------- */
1361
1362static int dwc3_gadget_get_frame(struct usb_gadget *g)
1363{
1364 struct dwc3 *dwc = gadget_to_dwc(g);
1365 u32 reg;
1366
1367 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1368 return DWC3_DSTS_SOFFN(reg);
1369}
1370
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001371static int __dwc3_gadget_wakeup(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001372{
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001373 int retries;
Felipe Balbi72246da2011-08-19 18:10:58 +03001374
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001375 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001376 u32 reg;
1377
Felipe Balbi72246da2011-08-19 18:10:58 +03001378 u8 link_state;
1379 u8 speed;
1380
Felipe Balbi72246da2011-08-19 18:10:58 +03001381 /*
1382 * According to the Databook Remote wakeup request should
1383 * be issued only when the device is in early suspend state.
1384 *
1385 * We can check that via USB Link State bits in DSTS register.
1386 */
1387 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1388
1389 speed = reg & DWC3_DSTS_CONNECTSPD;
John Younee5cd412016-02-05 17:08:45 -08001390 if ((speed == DWC3_DSTS_SUPERSPEED) ||
1391 (speed == DWC3_DSTS_SUPERSPEED_PLUS)) {
Felipe Balbi60cfb372016-05-24 13:45:17 +03001392 dwc3_trace(trace_dwc3_gadget, "no wakeup on SuperSpeed");
Felipe Balbi6b742892016-05-13 10:19:42 +03001393 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001394 }
1395
1396 link_state = DWC3_DSTS_USBLNKST(reg);
1397
1398 switch (link_state) {
1399 case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
1400 case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
1401 break;
1402 default:
Felipe Balbiec5e7952015-11-16 16:04:13 -06001403 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001404 "can't wakeup from '%s'",
Felipe Balbiec5e7952015-11-16 16:04:13 -06001405 dwc3_gadget_link_string(link_state));
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001406 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001407 }
1408
Felipe Balbi8598bde2012-01-02 18:55:57 +02001409 ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
1410 if (ret < 0) {
1411 dev_err(dwc->dev, "failed to put link in Recovery\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001412 return ret;
Felipe Balbi8598bde2012-01-02 18:55:57 +02001413 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001414
Paul Zimmerman802fde92012-04-27 13:10:52 +03001415 /* Recent versions do this automatically */
1416 if (dwc->revision < DWC3_REVISION_194A) {
1417 /* write zeroes to Link Change Request */
Felipe Balbifcc023c2012-05-24 10:27:56 +03001418 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Paul Zimmerman802fde92012-04-27 13:10:52 +03001419 reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
1420 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1421 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001422
Paul Zimmerman1d046792012-02-15 18:56:56 -08001423 /* poll until Link State changes to ON */
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001424 retries = 20000;
Felipe Balbi72246da2011-08-19 18:10:58 +03001425
Nicolas Saenz Julienned6011f62016-08-16 10:22:38 +01001426 while (retries--) {
Felipe Balbi72246da2011-08-19 18:10:58 +03001427 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
1428
1429 /* in HS, means ON */
1430 if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
1431 break;
1432 }
1433
1434 if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
1435 dev_err(dwc->dev, "failed to send remote wakeup\n");
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001436 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001437 }
1438
Felipe Balbi218ef7b2016-04-04 11:24:04 +03001439 return 0;
1440}
1441
1442static int dwc3_gadget_wakeup(struct usb_gadget *g)
1443{
1444 struct dwc3 *dwc = gadget_to_dwc(g);
1445 unsigned long flags;
1446 int ret;
1447
1448 spin_lock_irqsave(&dwc->lock, flags);
1449 ret = __dwc3_gadget_wakeup(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001450 spin_unlock_irqrestore(&dwc->lock, flags);
1451
1452 return ret;
1453}
1454
1455static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
1456 int is_selfpowered)
1457{
1458 struct dwc3 *dwc = gadget_to_dwc(g);
Paul Zimmerman249a4562012-02-24 17:32:16 -08001459 unsigned long flags;
Felipe Balbi72246da2011-08-19 18:10:58 +03001460
Paul Zimmerman249a4562012-02-24 17:32:16 -08001461 spin_lock_irqsave(&dwc->lock, flags);
Peter Chenbcdea502015-01-28 16:32:40 +08001462 g->is_selfpowered = !!is_selfpowered;
Paul Zimmerman249a4562012-02-24 17:32:16 -08001463 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbi72246da2011-08-19 18:10:58 +03001464
1465 return 0;
1466}
1467
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001468static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on, int suspend)
Felipe Balbi72246da2011-08-19 18:10:58 +03001469{
1470 u32 reg;
Sebastian Andrzej Siewior61d58242011-08-29 16:46:38 +02001471 u32 timeout = 500;
Felipe Balbi72246da2011-08-19 18:10:58 +03001472
Felipe Balbifc8bb912016-05-16 13:14:48 +03001473 if (pm_runtime_suspended(dwc->dev))
1474 return 0;
1475
Felipe Balbi72246da2011-08-19 18:10:58 +03001476 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001477 if (is_on) {
Paul Zimmerman802fde92012-04-27 13:10:52 +03001478 if (dwc->revision <= DWC3_REVISION_187A) {
1479 reg &= ~DWC3_DCTL_TRGTULST_MASK;
1480 reg |= DWC3_DCTL_TRGTULST_RX_DET;
1481 }
1482
1483 if (dwc->revision >= DWC3_REVISION_194A)
1484 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1485 reg |= DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001486
1487 if (dwc->has_hibernation)
1488 reg |= DWC3_DCTL_KEEP_CONNECT;
1489
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001490 dwc->pullups_connected = true;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001491 } else {
Felipe Balbi72246da2011-08-19 18:10:58 +03001492 reg &= ~DWC3_DCTL_RUN_STOP;
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001493
1494 if (dwc->has_hibernation && !suspend)
1495 reg &= ~DWC3_DCTL_KEEP_CONNECT;
1496
Felipe Balbi9fcb3bd2013-02-08 17:55:58 +02001497 dwc->pullups_connected = false;
Felipe Balbi8db7ed12012-01-18 18:32:29 +02001498 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001499
1500 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
1501
1502 do {
1503 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
Felipe Balbib6d4e162016-06-09 16:47:05 +03001504 reg &= DWC3_DSTS_DEVCTRLHLT;
1505 } while (--timeout && !(!is_on ^ !reg));
Felipe Balbif2df6792016-06-09 16:31:34 +03001506
1507 if (!timeout)
1508 return -ETIMEDOUT;
Felipe Balbi72246da2011-08-19 18:10:58 +03001509
Felipe Balbi73815282015-01-27 13:48:14 -06001510 dwc3_trace(trace_dwc3_gadget, "gadget %s data soft-%s",
Felipe Balbi72246da2011-08-19 18:10:58 +03001511 dwc->gadget_driver
1512 ? dwc->gadget_driver->function : "no-function",
1513 is_on ? "connect" : "disconnect");
Pratyush Anand6f17f742012-07-02 10:21:55 +05301514
1515 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001516}
1517
1518static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
1519{
1520 struct dwc3 *dwc = gadget_to_dwc(g);
1521 unsigned long flags;
Pratyush Anand6f17f742012-07-02 10:21:55 +05301522 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001523
1524 is_on = !!is_on;
1525
1526 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbi7b2a0362013-12-19 13:43:19 -06001527 ret = dwc3_gadget_run_stop(dwc, is_on, false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001528 spin_unlock_irqrestore(&dwc->lock, flags);
1529
Pratyush Anand6f17f742012-07-02 10:21:55 +05301530 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001531}
1532
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001533static void dwc3_gadget_enable_irq(struct dwc3 *dwc)
1534{
1535 u32 reg;
1536
1537 /* Enable all but Start and End of Frame IRQs */
1538 reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
1539 DWC3_DEVTEN_EVNTOVERFLOWEN |
1540 DWC3_DEVTEN_CMDCMPLTEN |
1541 DWC3_DEVTEN_ERRTICERREN |
1542 DWC3_DEVTEN_WKUPEVTEN |
1543 DWC3_DEVTEN_ULSTCNGEN |
1544 DWC3_DEVTEN_CONNECTDONEEN |
1545 DWC3_DEVTEN_USBRSTEN |
1546 DWC3_DEVTEN_DISCONNEVTEN);
1547
1548 dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
1549}
1550
1551static void dwc3_gadget_disable_irq(struct dwc3 *dwc)
1552{
1553 /* mask all interrupts */
1554 dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
1555}
1556
1557static irqreturn_t dwc3_interrupt(int irq, void *_dwc);
Felipe Balbib15a7622011-06-30 16:57:15 +03001558static irqreturn_t dwc3_thread_interrupt(int irq, void *_dwc);
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001559
Felipe Balbi4e994722016-05-13 14:09:59 +03001560/**
1561 * dwc3_gadget_setup_nump - Calculate and initialize NUMP field of DCFG
1562 * dwc: pointer to our context structure
1563 *
1564 * The following looks like complex but it's actually very simple. In order to
1565 * calculate the number of packets we can burst at once on OUT transfers, we're
1566 * gonna use RxFIFO size.
1567 *
1568 * To calculate RxFIFO size we need two numbers:
1569 * MDWIDTH = size, in bits, of the internal memory bus
1570 * RAM2_DEPTH = depth, in MDWIDTH, of internal RAM2 (where RxFIFO sits)
1571 *
1572 * Given these two numbers, the formula is simple:
1573 *
1574 * RxFIFO Size = (RAM2_DEPTH * MDWIDTH / 8) - 24 - 16;
1575 *
1576 * 24 bytes is for 3x SETUP packets
1577 * 16 bytes is a clock domain crossing tolerance
1578 *
1579 * Given RxFIFO Size, NUMP = RxFIFOSize / 1024;
1580 */
1581static void dwc3_gadget_setup_nump(struct dwc3 *dwc)
1582{
1583 u32 ram2_depth;
1584 u32 mdwidth;
1585 u32 nump;
1586 u32 reg;
1587
1588 ram2_depth = DWC3_GHWPARAMS7_RAM2_DEPTH(dwc->hwparams.hwparams7);
1589 mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0);
1590
1591 nump = ((ram2_depth * mdwidth / 8) - 24 - 16) / 1024;
1592 nump = min_t(u32, nump, 16);
1593
1594 /* update NumP */
1595 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1596 reg &= ~DWC3_DCFG_NUMP_MASK;
1597 reg |= nump << DWC3_DCFG_NUMP_SHIFT;
1598 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1599}
1600
Felipe Balbid7be2952016-05-04 15:49:37 +03001601static int __dwc3_gadget_start(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03001602{
Felipe Balbi72246da2011-08-19 18:10:58 +03001603 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03001604 int ret = 0;
1605 u32 reg;
1606
Felipe Balbi72246da2011-08-19 18:10:58 +03001607 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
1608 reg &= ~(DWC3_DCFG_SPEED_MASK);
Felipe Balbi07e7f472012-03-23 12:20:31 +02001609
1610 /**
1611 * WORKAROUND: DWC3 revision < 2.20a have an issue
1612 * which would cause metastability state on Run/Stop
1613 * bit if we try to force the IP to USB2-only mode.
1614 *
1615 * Because of that, we cannot configure the IP to any
1616 * speed other than the SuperSpeed
1617 *
1618 * Refers to:
1619 *
1620 * STAR#9000525659: Clock Domain Crossing on DCTL in
1621 * USB 2.0 Mode
1622 */
Felipe Balbif7e846f2013-06-30 14:29:51 +03001623 if (dwc->revision < DWC3_REVISION_220A) {
Felipe Balbi07e7f472012-03-23 12:20:31 +02001624 reg |= DWC3_DCFG_SUPERSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001625 } else {
1626 switch (dwc->maximum_speed) {
1627 case USB_SPEED_LOW:
John Youn2da9ad72016-05-20 16:34:26 -07001628 reg |= DWC3_DCFG_LOWSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001629 break;
1630 case USB_SPEED_FULL:
John Youn2da9ad72016-05-20 16:34:26 -07001631 reg |= DWC3_DCFG_FULLSPEED1;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001632 break;
1633 case USB_SPEED_HIGH:
John Youn2da9ad72016-05-20 16:34:26 -07001634 reg |= DWC3_DCFG_HIGHSPEED;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001635 break;
John Youn75808622016-02-05 17:09:13 -08001636 case USB_SPEED_SUPER_PLUS:
John Youn2da9ad72016-05-20 16:34:26 -07001637 reg |= DWC3_DCFG_SUPERSPEED_PLUS;
John Youn75808622016-02-05 17:09:13 -08001638 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001639 default:
John Youn77966eb2016-02-19 17:31:01 -08001640 dev_err(dwc->dev, "invalid dwc->maximum_speed (%d)\n",
1641 dwc->maximum_speed);
1642 /* fall through */
1643 case USB_SPEED_SUPER:
1644 reg |= DWC3_DCFG_SUPERSPEED;
1645 break;
Felipe Balbif7e846f2013-06-30 14:29:51 +03001646 }
1647 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001648 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
1649
Felipe Balbi2a58f9c2016-04-28 10:56:28 +03001650 /*
1651 * We are telling dwc3 that we want to use DCFG.NUMP as ACK TP's NUMP
1652 * field instead of letting dwc3 itself calculate that automatically.
1653 *
1654 * This way, we maximize the chances that we'll be able to get several
1655 * bursts of data without going through any sort of endpoint throttling.
1656 */
1657 reg = dwc3_readl(dwc->regs, DWC3_GRXTHRCFG);
1658 reg &= ~DWC3_GRXTHRCFG_PKTCNTSEL;
1659 dwc3_writel(dwc->regs, DWC3_GRXTHRCFG, reg);
1660
Felipe Balbi4e994722016-05-13 14:09:59 +03001661 dwc3_gadget_setup_nump(dwc);
1662
Felipe Balbi72246da2011-08-19 18:10:58 +03001663 /* Start with SuperSpeed Default */
1664 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
1665
1666 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001667 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1668 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001669 if (ret) {
1670 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001671 goto err0;
Felipe Balbi72246da2011-08-19 18:10:58 +03001672 }
1673
1674 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06001675 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false,
1676 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03001677 if (ret) {
1678 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
Felipe Balbid7be2952016-05-04 15:49:37 +03001679 goto err1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001680 }
1681
1682 /* begin to receive SETUP packets */
Felipe Balbic7fcdeb2011-08-27 22:28:36 +03001683 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +03001684 dwc3_ep0_out_start(dwc);
1685
Felipe Balbi8698e2a2013-02-08 15:24:04 +02001686 dwc3_gadget_enable_irq(dwc);
1687
Felipe Balbid7be2952016-05-04 15:49:37 +03001688 return 0;
1689
1690err1:
1691 __dwc3_gadget_ep_disable(dwc->eps[0]);
1692
1693err0:
1694 return ret;
1695}
1696
1697static int dwc3_gadget_start(struct usb_gadget *g,
1698 struct usb_gadget_driver *driver)
1699{
1700 struct dwc3 *dwc = gadget_to_dwc(g);
1701 unsigned long flags;
1702 int ret = 0;
1703 int irq;
1704
Roger Quadros9522def2016-06-10 14:48:38 +03001705 irq = dwc->irq_gadget;
Felipe Balbid7be2952016-05-04 15:49:37 +03001706 ret = request_threaded_irq(irq, dwc3_interrupt, dwc3_thread_interrupt,
1707 IRQF_SHARED, "dwc3", dwc->ev_buf);
1708 if (ret) {
1709 dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
1710 irq, ret);
1711 goto err0;
1712 }
1713
1714 spin_lock_irqsave(&dwc->lock, flags);
1715 if (dwc->gadget_driver) {
1716 dev_err(dwc->dev, "%s is already bound to %s\n",
1717 dwc->gadget.name,
1718 dwc->gadget_driver->driver.name);
1719 ret = -EBUSY;
1720 goto err1;
1721 }
1722
1723 dwc->gadget_driver = driver;
1724
Felipe Balbifc8bb912016-05-16 13:14:48 +03001725 if (pm_runtime_active(dwc->dev))
1726 __dwc3_gadget_start(dwc);
1727
Felipe Balbi72246da2011-08-19 18:10:58 +03001728 spin_unlock_irqrestore(&dwc->lock, flags);
1729
1730 return 0;
1731
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001732err1:
Felipe Balbi72246da2011-08-19 18:10:58 +03001733 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03001734 free_irq(irq, dwc);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001735
1736err0:
Felipe Balbi72246da2011-08-19 18:10:58 +03001737 return ret;
1738}
1739
Felipe Balbid7be2952016-05-04 15:49:37 +03001740static void __dwc3_gadget_stop(struct dwc3 *dwc)
1741{
Baolin Wangda1410b2016-06-20 16:19:48 +08001742 if (pm_runtime_suspended(dwc->dev))
1743 return;
1744
Felipe Balbid7be2952016-05-04 15:49:37 +03001745 dwc3_gadget_disable_irq(dwc);
1746 __dwc3_gadget_ep_disable(dwc->eps[0]);
1747 __dwc3_gadget_ep_disable(dwc->eps[1]);
1748}
1749
Felipe Balbi22835b82014-10-17 12:05:12 -05001750static int dwc3_gadget_stop(struct usb_gadget *g)
Felipe Balbi72246da2011-08-19 18:10:58 +03001751{
1752 struct dwc3 *dwc = gadget_to_dwc(g);
1753 unsigned long flags;
1754
1755 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbid7be2952016-05-04 15:49:37 +03001756 __dwc3_gadget_stop(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03001757 dwc->gadget_driver = NULL;
Felipe Balbi72246da2011-08-19 18:10:58 +03001758 spin_unlock_irqrestore(&dwc->lock, flags);
1759
Felipe Balbi3f308d12016-05-16 14:17:06 +03001760 free_irq(dwc->irq_gadget, dwc->ev_buf);
Felipe Balbib0d7ffd2013-06-27 10:00:18 +03001761
Felipe Balbi72246da2011-08-19 18:10:58 +03001762 return 0;
1763}
Paul Zimmerman802fde92012-04-27 13:10:52 +03001764
Felipe Balbi72246da2011-08-19 18:10:58 +03001765static const struct usb_gadget_ops dwc3_gadget_ops = {
1766 .get_frame = dwc3_gadget_get_frame,
1767 .wakeup = dwc3_gadget_wakeup,
1768 .set_selfpowered = dwc3_gadget_set_selfpowered,
1769 .pullup = dwc3_gadget_pullup,
1770 .udc_start = dwc3_gadget_start,
1771 .udc_stop = dwc3_gadget_stop,
1772};
1773
1774/* -------------------------------------------------------------------------- */
1775
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001776static int dwc3_gadget_init_hw_endpoints(struct dwc3 *dwc,
1777 u8 num, u32 direction)
Felipe Balbi72246da2011-08-19 18:10:58 +03001778{
1779 struct dwc3_ep *dep;
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001780 u8 i;
Felipe Balbi72246da2011-08-19 18:10:58 +03001781
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001782 for (i = 0; i < num; i++) {
John Yound07fa662016-05-23 11:32:43 -07001783 u8 epnum = (i << 1) | (direction ? 1 : 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03001784
Felipe Balbi72246da2011-08-19 18:10:58 +03001785 dep = kzalloc(sizeof(*dep), GFP_KERNEL);
Jingoo Han734d5a52014-07-17 12:45:11 +09001786 if (!dep)
Felipe Balbi72246da2011-08-19 18:10:58 +03001787 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +03001788
1789 dep->dwc = dwc;
1790 dep->number = epnum;
Felipe Balbi9aa62ae2013-07-12 19:10:59 +03001791 dep->direction = !!direction;
Felipe Balbi2eb88012016-04-12 16:53:39 +03001792 dep->regs = dwc->regs + DWC3_DEP_BASE(epnum);
Felipe Balbi72246da2011-08-19 18:10:58 +03001793 dwc->eps[epnum] = dep;
1794
1795 snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
1796 (epnum & 1) ? "in" : "out");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001797
Felipe Balbi72246da2011-08-19 18:10:58 +03001798 dep->endpoint.name = dep->name;
Felipe Balbi74674cb2016-04-13 16:44:39 +03001799 spin_lock_init(&dep->lock);
Felipe Balbi72246da2011-08-19 18:10:58 +03001800
Felipe Balbi73815282015-01-27 13:48:14 -06001801 dwc3_trace(trace_dwc3_gadget, "initializing %s", dep->name);
Felipe Balbi653df352013-07-12 19:11:57 +03001802
Felipe Balbi72246da2011-08-19 18:10:58 +03001803 if (epnum == 0 || epnum == 1) {
Robert Baldygae117e742013-12-13 12:23:38 +01001804 usb_ep_set_maxpacket_limit(&dep->endpoint, 512);
Pratyush Anand6048e4c2013-01-18 16:53:56 +05301805 dep->endpoint.maxburst = 1;
Felipe Balbi72246da2011-08-19 18:10:58 +03001806 dep->endpoint.ops = &dwc3_gadget_ep0_ops;
1807 if (!epnum)
1808 dwc->gadget.ep0 = &dep->endpoint;
1809 } else {
1810 int ret;
1811
Robert Baldygae117e742013-12-13 12:23:38 +01001812 usb_ep_set_maxpacket_limit(&dep->endpoint, 1024);
Sebastian Andrzej Siewior12d36c12011-11-03 20:27:50 +01001813 dep->endpoint.max_streams = 15;
Felipe Balbi72246da2011-08-19 18:10:58 +03001814 dep->endpoint.ops = &dwc3_gadget_ep_ops;
1815 list_add_tail(&dep->endpoint.ep_list,
1816 &dwc->gadget.ep_list);
1817
1818 ret = dwc3_alloc_trb_pool(dep);
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001819 if (ret)
Felipe Balbi72246da2011-08-19 18:10:58 +03001820 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001821 }
Felipe Balbi25b8ff62011-11-04 12:32:47 +02001822
Robert Baldygaa474d3b2015-07-31 16:00:19 +02001823 if (epnum == 0 || epnum == 1) {
1824 dep->endpoint.caps.type_control = true;
1825 } else {
1826 dep->endpoint.caps.type_iso = true;
1827 dep->endpoint.caps.type_bulk = true;
1828 dep->endpoint.caps.type_int = true;
1829 }
1830
1831 dep->endpoint.caps.dir_in = !!direction;
1832 dep->endpoint.caps.dir_out = !direction;
1833
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001834 INIT_LIST_HEAD(&dep->pending_list);
1835 INIT_LIST_HEAD(&dep->started_list);
Felipe Balbi72246da2011-08-19 18:10:58 +03001836 }
1837
1838 return 0;
1839}
1840
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001841static int dwc3_gadget_init_endpoints(struct dwc3 *dwc)
1842{
1843 int ret;
1844
1845 INIT_LIST_HEAD(&dwc->gadget.ep_list);
1846
1847 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_out_eps, 0);
1848 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06001849 dwc3_trace(trace_dwc3_gadget,
1850 "failed to allocate OUT endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001851 return ret;
1852 }
1853
1854 ret = dwc3_gadget_init_hw_endpoints(dwc, dwc->num_in_eps, 1);
1855 if (ret < 0) {
Felipe Balbi73815282015-01-27 13:48:14 -06001856 dwc3_trace(trace_dwc3_gadget,
1857 "failed to allocate IN endpoints");
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001858 return ret;
1859 }
1860
1861 return 0;
1862}
1863
Felipe Balbi72246da2011-08-19 18:10:58 +03001864static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
1865{
1866 struct dwc3_ep *dep;
1867 u8 epnum;
1868
1869 for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
1870 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03001871 if (!dep)
1872 continue;
George Cherian5bf8fae2013-05-27 14:35:49 +05301873 /*
1874 * Physical endpoints 0 and 1 are special; they form the
1875 * bi-directional USB endpoint 0.
1876 *
1877 * For those two physical endpoints, we don't allocate a TRB
1878 * pool nor do we add them the endpoints list. Due to that, we
1879 * shouldn't do these two operations otherwise we would end up
1880 * with all sorts of bugs when removing dwc3.ko.
1881 */
1882 if (epnum != 0 && epnum != 1) {
1883 dwc3_free_trb_pool(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03001884 list_del(&dep->endpoint.ep_list);
George Cherian5bf8fae2013-05-27 14:35:49 +05301885 }
Felipe Balbi72246da2011-08-19 18:10:58 +03001886
1887 kfree(dep);
1888 }
1889}
1890
Felipe Balbi72246da2011-08-19 18:10:58 +03001891/* -------------------------------------------------------------------------- */
Felipe Balbie5caff62013-02-26 15:11:05 +02001892
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301893static int __dwc3_cleanup_done_trbs(struct dwc3 *dwc, struct dwc3_ep *dep,
1894 struct dwc3_request *req, struct dwc3_trb *trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001895 const struct dwc3_event_depevt *event, int status,
1896 int chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301897{
1898 unsigned int count;
1899 unsigned int s_pkt = 0;
1900 unsigned int trb_status;
1901
Felipe Balbidc55c672016-08-12 13:20:32 +03001902 dwc3_ep_inc_deq(dep);
Felipe Balbia9c3ca52016-10-05 14:24:37 +03001903
1904 if (req->trb == trb)
1905 dep->queued_requests--;
1906
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05001907 trace_dwc3_complete_trb(dep, trb);
1908
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001909 /*
1910 * If we're in the middle of series of chained TRBs and we
1911 * receive a short transfer along the way, DWC3 will skip
1912 * through all TRBs including the last TRB in the chain (the
1913 * where CHN bit is zero. DWC3 will also avoid clearing HWO
1914 * bit and SW has to do it manually.
1915 *
1916 * We're going to do that here to avoid problems of HW trying
1917 * to use bogus TRBs for transfers.
1918 */
1919 if (chain && (trb->ctrl & DWC3_TRB_CTRL_HWO))
1920 trb->ctrl &= ~DWC3_TRB_CTRL_HWO;
1921
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301922 if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
Felipe Balbia0ad85a2016-08-10 18:07:46 +03001923 return 1;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001924
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301925 count = trb->size & DWC3_TRB_SIZE_MASK;
Felipe Balbidc55c672016-08-12 13:20:32 +03001926 req->request.actual += count;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301927
1928 if (dep->direction) {
1929 if (count) {
1930 trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
1931 if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06001932 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03001933 "%s: incomplete IN transfer",
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301934 dep->name);
1935 /*
1936 * If missed isoc occurred and there is
1937 * no request queued then issue END
1938 * TRANSFER, so that core generates
1939 * next xfernotready and we will issue
1940 * a fresh START TRANSFER.
1941 * If there are still queued request
1942 * then wait, do not issue either END
1943 * or UPDATE TRANSFER, just attach next
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001944 * request in pending_list during
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301945 * giveback.If any future queued request
1946 * is successfully transferred then we
1947 * will issue UPDATE TRANSFER for all
Felipe Balbiaa3342c2016-03-14 11:01:31 +02001948 * request in the pending_list.
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301949 */
1950 dep->flags |= DWC3_EP_MISSED_ISOC;
1951 } else {
1952 dev_err(dwc->dev, "incomplete IN transfer %s\n",
1953 dep->name);
1954 status = -ECONNRESET;
1955 }
1956 } else {
1957 dep->flags &= ~DWC3_EP_MISSED_ISOC;
1958 }
1959 } else {
1960 if (count && (event->status & DEPEVT_STATUS_SHORT))
1961 s_pkt = 1;
1962 }
1963
Felipe Balbi7c705df2016-08-10 12:35:30 +03001964 if (s_pkt && !chain)
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301965 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03001966
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301967 if ((event->status & DEPEVT_STATUS_IOC) &&
1968 (trb->ctrl & DWC3_TRB_CTRL_IOC))
1969 return 1;
Felipe Balbif99f53f2016-08-12 13:19:20 +03001970
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301971 return 0;
1972}
1973
Felipe Balbi72246da2011-08-19 18:10:58 +03001974static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
1975 const struct dwc3_event_depevt *event, int status)
1976{
Felipe Balbi31162af2016-08-11 14:38:37 +03001977 struct dwc3_request *req, *n;
Felipe Balbif6bafc62012-02-06 11:04:53 +02001978 struct dwc3_trb *trb;
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02001979 bool ioc = false;
Pratyush Anande5ba5ec2013-01-14 15:59:37 +05301980 int ret;
Felipe Balbi72246da2011-08-19 18:10:58 +03001981
Felipe Balbi31162af2016-08-11 14:38:37 +03001982 list_for_each_entry_safe(req, n, &dep->started_list, list) {
Felipe Balbi1f512112016-08-12 13:17:27 +03001983 unsigned length;
1984 unsigned actual;
Felipe Balbie5b36ae2016-08-10 11:13:26 +03001985 int chain;
1986
Felipe Balbi1f512112016-08-12 13:17:27 +03001987 length = req->request.length;
1988 chain = req->num_pending_sgs > 0;
Felipe Balbi31162af2016-08-11 14:38:37 +03001989 if (chain) {
Felipe Balbi1f512112016-08-12 13:17:27 +03001990 struct scatterlist *sg = req->sg;
Felipe Balbi31162af2016-08-11 14:38:37 +03001991 struct scatterlist *s;
Felipe Balbi1f512112016-08-12 13:17:27 +03001992 unsigned int pending = req->num_pending_sgs;
Felipe Balbi31162af2016-08-11 14:38:37 +03001993 unsigned int i;
Felipe Balbiac7bdcc2015-11-16 16:13:57 -06001994
Felipe Balbi1f512112016-08-12 13:17:27 +03001995 for_each_sg(sg, s, pending, i) {
Felipe Balbi31162af2016-08-11 14:38:37 +03001996 trb = &dep->trb_pool[dep->trb_dequeue];
Felipe Balbic7de5732016-07-29 03:17:58 +03001997
Felipe Balbi1f512112016-08-12 13:17:27 +03001998 req->sg = sg_next(s);
1999 req->num_pending_sgs--;
2000
Felipe Balbi31162af2016-08-11 14:38:37 +03002001 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
2002 event, status, chain);
Felipe Balbi1f512112016-08-12 13:17:27 +03002003 if (ret)
2004 break;
Felipe Balbi31162af2016-08-11 14:38:37 +03002005 }
2006 } else {
Felipe Balbi737f1ae2016-08-11 12:24:27 +03002007 trb = &dep->trb_pool[dep->trb_dequeue];
Ville Syrjäläd115d702015-08-31 19:48:28 +03002008 ret = __dwc3_cleanup_done_trbs(dwc, dep, req, trb,
Felipe Balbie5b36ae2016-08-10 11:13:26 +03002009 event, status, chain);
Felipe Balbi31162af2016-08-11 14:38:37 +03002010 }
Ville Syrjäläd115d702015-08-31 19:48:28 +03002011
Felipe Balbic7de5732016-07-29 03:17:58 +03002012 /*
2013 * We assume here we will always receive the entire data block
2014 * which we should receive. Meaning, if we program RX to
2015 * receive 4K but we receive only 2K, we assume that's all we
2016 * should receive and we simply bounce the request back to the
2017 * gadget driver for further processing.
2018 */
Felipe Balbi1f512112016-08-12 13:17:27 +03002019 actual = length - req->request.actual;
2020 req->request.actual = actual;
2021
2022 if (ret && chain && (actual < length) && req->num_pending_sgs)
2023 return __dwc3_gadget_kick_transfer(dep, 0);
2024
Ville Syrjäläd115d702015-08-31 19:48:28 +03002025 dwc3_gadget_giveback(dep, req, status);
2026
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002027 if (ret) {
2028 if ((event->status & DEPEVT_STATUS_IOC) &&
2029 (trb->ctrl & DWC3_TRB_CTRL_IOC))
2030 ioc = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03002031 break;
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002032 }
Felipe Balbi31162af2016-08-11 14:38:37 +03002033 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002034
Felipe Balbi4cb42212016-05-18 12:37:21 +03002035 /*
2036 * Our endpoint might get disabled by another thread during
2037 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2038 * early on so DWC3_EP_BUSY flag gets cleared
2039 */
2040 if (!dep->endpoint.desc)
2041 return 1;
2042
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302043 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002044 list_empty(&dep->started_list)) {
2045 if (list_empty(&dep->pending_list)) {
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302046 /*
2047 * If there is no entry in request list then do
2048 * not issue END TRANSFER now. Just set PENDING
2049 * flag, so that END TRANSFER is issued when an
2050 * entry is added into request list.
2051 */
2052 dep->flags = DWC3_EP_PENDING_REQUEST;
2053 } else {
Paul Zimmermanb992e682012-04-27 14:17:35 +03002054 dwc3_stop_active_transfer(dwc, dep->number, true);
Pratyush Anandcdc359d2013-01-14 15:59:34 +05302055 dep->flags = DWC3_EP_ENABLED;
2056 }
Pratyush Anand7efea862013-01-14 15:59:32 +05302057 return 1;
2058 }
2059
Arnd Bergmannd6e10bf2016-09-09 12:01:51 +02002060 if (usb_endpoint_xfer_isoc(dep->endpoint.desc) && ioc)
2061 return 0;
2062
Felipe Balbi72246da2011-08-19 18:10:58 +03002063 return 1;
2064}
2065
2066static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
Jingoo Han029d97f2014-07-04 15:00:51 +09002067 struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
Felipe Balbi72246da2011-08-19 18:10:58 +03002068{
2069 unsigned status = 0;
2070 int clean_busy;
Felipe Balbie18b7972015-05-29 10:06:38 -05002071 u32 is_xfer_complete;
2072
2073 is_xfer_complete = (event->endpoint_event == DWC3_DEPEVT_XFERCOMPLETE);
Felipe Balbi72246da2011-08-19 18:10:58 +03002074
2075 if (event->status & DEPEVT_STATUS_BUSERR)
2076 status = -ECONNRESET;
2077
Paul Zimmerman1d046792012-02-15 18:56:56 -08002078 clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
Felipe Balbi4cb42212016-05-18 12:37:21 +03002079 if (clean_busy && (!dep->endpoint.desc || is_xfer_complete ||
Felipe Balbie18b7972015-05-29 10:06:38 -05002080 usb_endpoint_xfer_isoc(dep->endpoint.desc)))
Felipe Balbi72246da2011-08-19 18:10:58 +03002081 dep->flags &= ~DWC3_EP_BUSY;
Felipe Balbifae2b902011-10-14 13:00:30 +03002082
2083 /*
2084 * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
2085 * See dwc3_gadget_linksts_change_interrupt() for 1st half.
2086 */
2087 if (dwc->revision < DWC3_REVISION_183A) {
2088 u32 reg;
2089 int i;
2090
2091 for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
Moiz Sonasath348e0262012-08-01 14:08:30 -05002092 dep = dwc->eps[i];
Felipe Balbifae2b902011-10-14 13:00:30 +03002093
2094 if (!(dep->flags & DWC3_EP_ENABLED))
2095 continue;
2096
Felipe Balbiaa3342c2016-03-14 11:01:31 +02002097 if (!list_empty(&dep->started_list))
Felipe Balbifae2b902011-10-14 13:00:30 +03002098 return;
2099 }
2100
2101 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2102 reg |= dwc->u1u2;
2103 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2104
2105 dwc->u1u2 = 0;
2106 }
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002107
Felipe Balbi4cb42212016-05-18 12:37:21 +03002108 /*
2109 * Our endpoint might get disabled by another thread during
2110 * dwc3_gadget_giveback(). If that happens, we're just gonna return 1
2111 * early on so DWC3_EP_BUSY flag gets cleared
2112 */
2113 if (!dep->endpoint.desc)
2114 return;
2115
Felipe Balbie6e709b2015-09-28 15:16:56 -05002116 if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002117 int ret;
2118
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002119 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi8a1a9c92015-09-21 14:32:00 -05002120 if (!ret || ret == -EBUSY)
2121 return;
2122 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002123}
2124
Felipe Balbi72246da2011-08-19 18:10:58 +03002125static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
2126 const struct dwc3_event_depevt *event)
2127{
2128 struct dwc3_ep *dep;
2129 u8 epnum = event->endpoint_number;
2130
2131 dep = dwc->eps[epnum];
2132
Felipe Balbi3336abb2012-06-06 09:19:35 +03002133 if (!(dep->flags & DWC3_EP_ENABLED))
2134 return;
2135
Felipe Balbi72246da2011-08-19 18:10:58 +03002136 if (epnum == 0 || epnum == 1) {
2137 dwc3_ep0_interrupt(dwc, event);
2138 return;
2139 }
2140
2141 switch (event->endpoint_event) {
2142 case DWC3_DEPEVT_XFERCOMPLETE:
Felipe Balbib4996a82012-06-06 12:04:13 +03002143 dep->resource_index = 0;
Paul Zimmermanc2df85c2012-02-24 17:32:18 -08002144
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002145 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbiec5e7952015-11-16 16:04:13 -06002146 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002147 "%s is an Isochronous endpoint",
Felipe Balbi72246da2011-08-19 18:10:58 +03002148 dep->name);
2149 return;
2150 }
2151
Jingoo Han029d97f2014-07-04 15:00:51 +09002152 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002153 break;
2154 case DWC3_DEPEVT_XFERINPROGRESS:
Jingoo Han029d97f2014-07-04 15:00:51 +09002155 dwc3_endpoint_transfer_complete(dwc, dep, event);
Felipe Balbi72246da2011-08-19 18:10:58 +03002156 break;
2157 case DWC3_DEPEVT_XFERNOTREADY:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002158 if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002159 dwc3_gadget_start_isoc(dwc, dep, event);
2160 } else {
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002161 int active;
Felipe Balbi72246da2011-08-19 18:10:58 +03002162 int ret;
2163
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002164 active = event->status & DEPEVT_STATUS_TRANSFER_ACTIVE;
2165
Felipe Balbi73815282015-01-27 13:48:14 -06002166 dwc3_trace(trace_dwc3_gadget, "%s: reason %s",
Felipe Balbi6bb4fe12015-09-28 14:49:02 -05002167 dep->name, active ? "Transfer Active"
Felipe Balbi72246da2011-08-19 18:10:58 +03002168 : "Transfer Not Active");
2169
Felipe Balbi4fae2e32016-05-12 16:53:59 +03002170 ret = __dwc3_gadget_kick_transfer(dep, 0);
Felipe Balbi72246da2011-08-19 18:10:58 +03002171 if (!ret || ret == -EBUSY)
2172 return;
2173
Felipe Balbiec5e7952015-11-16 16:04:13 -06002174 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002175 "%s: failed to kick transfers",
Felipe Balbi72246da2011-08-19 18:10:58 +03002176 dep->name);
2177 }
2178
2179 break;
Felipe Balbi879631a2011-09-30 10:58:47 +03002180 case DWC3_DEPEVT_STREAMEVT:
Ido Shayevitz16e78db2012-03-12 20:25:24 +02002181 if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
Felipe Balbi879631a2011-09-30 10:58:47 +03002182 dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
2183 dep->name);
2184 return;
2185 }
2186
2187 switch (event->status) {
2188 case DEPEVT_STREAMEVT_FOUND:
Felipe Balbi73815282015-01-27 13:48:14 -06002189 dwc3_trace(trace_dwc3_gadget,
2190 "Stream %d found and started",
Felipe Balbi879631a2011-09-30 10:58:47 +03002191 event->parameters);
2192
2193 break;
2194 case DEPEVT_STREAMEVT_NOTFOUND:
2195 /* FALLTHROUGH */
2196 default:
Felipe Balbiec5e7952015-11-16 16:04:13 -06002197 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002198 "unable to find suitable stream");
Felipe Balbi879631a2011-09-30 10:58:47 +03002199 }
2200 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002201 case DWC3_DEPEVT_RXTXFIFOEVT:
Felipe Balbi60cfb372016-05-24 13:45:17 +03002202 dwc3_trace(trace_dwc3_gadget, "%s FIFO Overrun", dep->name);
Felipe Balbi72246da2011-08-19 18:10:58 +03002203 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002204 case DWC3_DEPEVT_EPCMDCMPLT:
Felipe Balbi73815282015-01-27 13:48:14 -06002205 dwc3_trace(trace_dwc3_gadget, "Endpoint Command Complete");
Felipe Balbi72246da2011-08-19 18:10:58 +03002206 break;
2207 }
2208}
2209
2210static void dwc3_disconnect_gadget(struct dwc3 *dwc)
2211{
2212 if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
2213 spin_unlock(&dwc->lock);
2214 dwc->gadget_driver->disconnect(&dwc->gadget);
2215 spin_lock(&dwc->lock);
2216 }
2217}
2218
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002219static void dwc3_suspend_gadget(struct dwc3 *dwc)
2220{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002221 if (dwc->gadget_driver && dwc->gadget_driver->suspend) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002222 spin_unlock(&dwc->lock);
2223 dwc->gadget_driver->suspend(&dwc->gadget);
2224 spin_lock(&dwc->lock);
2225 }
2226}
2227
2228static void dwc3_resume_gadget(struct dwc3 *dwc)
2229{
Dan Carpenter73a30bf2014-03-07 14:19:57 +03002230 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002231 spin_unlock(&dwc->lock);
2232 dwc->gadget_driver->resume(&dwc->gadget);
Felipe Balbi5c7b3b02015-01-29 10:29:18 -06002233 spin_lock(&dwc->lock);
Felipe Balbi8e744752014-11-06 14:27:53 +08002234 }
2235}
2236
2237static void dwc3_reset_gadget(struct dwc3 *dwc)
2238{
2239 if (!dwc->gadget_driver)
2240 return;
2241
2242 if (dwc->gadget.speed != USB_SPEED_UNKNOWN) {
2243 spin_unlock(&dwc->lock);
2244 usb_gadget_udc_reset(&dwc->gadget, dwc->gadget_driver);
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002245 spin_lock(&dwc->lock);
2246 }
2247}
2248
Paul Zimmermanb992e682012-04-27 14:17:35 +03002249static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum, bool force)
Felipe Balbi72246da2011-08-19 18:10:58 +03002250{
2251 struct dwc3_ep *dep;
2252 struct dwc3_gadget_ep_cmd_params params;
2253 u32 cmd;
2254 int ret;
2255
2256 dep = dwc->eps[epnum];
2257
Felipe Balbib4996a82012-06-06 12:04:13 +03002258 if (!dep->resource_index)
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302259 return;
2260
Pratyush Anand57911502012-07-06 15:19:10 +05302261 /*
2262 * NOTICE: We are violating what the Databook says about the
2263 * EndTransfer command. Ideally we would _always_ wait for the
2264 * EndTransfer Command Completion IRQ, but that's causing too
2265 * much trouble synchronizing between us and gadget driver.
2266 *
2267 * We have discussed this with the IP Provider and it was
2268 * suggested to giveback all requests here, but give HW some
2269 * extra time to synchronize with the interconnect. We're using
Mickael Maisondc93b412014-12-23 17:34:43 +01002270 * an arbitrary 100us delay for that.
Pratyush Anand57911502012-07-06 15:19:10 +05302271 *
2272 * Note also that a similar handling was tested by Synopsys
2273 * (thanks a lot Paul) and nothing bad has come out of it.
2274 * In short, what we're doing is:
2275 *
2276 * - Issue EndTransfer WITH CMDIOC bit set
2277 * - Wait 100us
John Youn06281d42016-08-22 15:39:13 -07002278 *
2279 * As of IP version 3.10a of the DWC_usb3 IP, the controller
2280 * supports a mode to work around the above limitation. The
2281 * software can poll the CMDACT bit in the DEPCMD register
2282 * after issuing a EndTransfer command. This mode is enabled
2283 * by writing GUCTL2[14]. This polling is already done in the
2284 * dwc3_send_gadget_ep_cmd() function so if the mode is
2285 * enabled, the EndTransfer command will have completed upon
2286 * returning from this function and we don't need to delay for
2287 * 100us.
2288 *
2289 * This mode is NOT available on the DWC_usb31 IP.
Pratyush Anand57911502012-07-06 15:19:10 +05302290 */
2291
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302292 cmd = DWC3_DEPCMD_ENDTRANSFER;
Paul Zimmermanb992e682012-04-27 14:17:35 +03002293 cmd |= force ? DWC3_DEPCMD_HIPRI_FORCERM : 0;
2294 cmd |= DWC3_DEPCMD_CMDIOC;
Felipe Balbib4996a82012-06-06 12:04:13 +03002295 cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302296 memset(&params, 0, sizeof(params));
Felipe Balbi2cd47182016-04-12 16:42:43 +03002297 ret = dwc3_send_gadget_ep_cmd(dep, cmd, &params);
Pratyush Anand3daf74d2012-06-23 02:23:08 +05302298 WARN_ON_ONCE(ret);
Felipe Balbib4996a82012-06-06 12:04:13 +03002299 dep->resource_index = 0;
Felipe Balbi041d81f2012-10-04 11:58:00 +03002300 dep->flags &= ~DWC3_EP_BUSY;
John Youn06281d42016-08-22 15:39:13 -07002301
2302 if (dwc3_is_usb31(dwc) || dwc->revision < DWC3_REVISION_310A)
2303 udelay(100);
Felipe Balbi72246da2011-08-19 18:10:58 +03002304}
2305
2306static void dwc3_stop_active_transfers(struct dwc3 *dwc)
2307{
2308 u32 epnum;
2309
2310 for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2311 struct dwc3_ep *dep;
2312
2313 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002314 if (!dep)
2315 continue;
2316
Felipe Balbi72246da2011-08-19 18:10:58 +03002317 if (!(dep->flags & DWC3_EP_ENABLED))
2318 continue;
2319
Sebastian Andrzej Siewior624407f2011-08-29 13:56:37 +02002320 dwc3_remove_requests(dwc, dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002321 }
2322}
2323
2324static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
2325{
2326 u32 epnum;
2327
2328 for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
2329 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +03002330 int ret;
2331
2332 dep = dwc->eps[epnum];
Felipe Balbi6a1e3ef2011-05-05 16:21:59 +03002333 if (!dep)
2334 continue;
Felipe Balbi72246da2011-08-19 18:10:58 +03002335
2336 if (!(dep->flags & DWC3_EP_STALL))
2337 continue;
2338
2339 dep->flags &= ~DWC3_EP_STALL;
2340
John Youn50c763f2016-05-31 17:49:56 -07002341 ret = dwc3_send_clear_stall_ep_cmd(dep);
Felipe Balbi72246da2011-08-19 18:10:58 +03002342 WARN_ON_ONCE(ret);
2343 }
2344}
2345
2346static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
2347{
Felipe Balbic4430a22012-05-24 10:30:01 +03002348 int reg;
2349
Felipe Balbi72246da2011-08-19 18:10:58 +03002350 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2351 reg &= ~DWC3_DCTL_INITU1ENA;
2352 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2353
2354 reg &= ~DWC3_DCTL_INITU2ENA;
2355 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002356
Felipe Balbi72246da2011-08-19 18:10:58 +03002357 dwc3_disconnect_gadget(dwc);
2358
2359 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbidf62df52011-10-14 15:11:49 +03002360 dwc->setup_packet_pending = false;
Felipe Balbi06a374e2014-10-10 15:24:00 -05002361 usb_gadget_set_state(&dwc->gadget, USB_STATE_NOTATTACHED);
Felipe Balbifc8bb912016-05-16 13:14:48 +03002362
2363 dwc->connected = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002364}
2365
Felipe Balbi72246da2011-08-19 18:10:58 +03002366static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
2367{
2368 u32 reg;
2369
Felipe Balbifc8bb912016-05-16 13:14:48 +03002370 dwc->connected = true;
2371
Felipe Balbidf62df52011-10-14 15:11:49 +03002372 /*
2373 * WORKAROUND: DWC3 revisions <1.88a have an issue which
2374 * would cause a missing Disconnect Event if there's a
2375 * pending Setup Packet in the FIFO.
2376 *
2377 * There's no suggested workaround on the official Bug
2378 * report, which states that "unless the driver/application
2379 * is doing any special handling of a disconnect event,
2380 * there is no functional issue".
2381 *
2382 * Unfortunately, it turns out that we _do_ some special
2383 * handling of a disconnect event, namely complete all
2384 * pending transfers, notify gadget driver of the
2385 * disconnection, and so on.
2386 *
2387 * Our suggested workaround is to follow the Disconnect
2388 * Event steps here, instead, based on a setup_packet_pending
Felipe Balbib5d335e2015-11-16 16:20:34 -06002389 * flag. Such flag gets set whenever we have a SETUP_PENDING
2390 * status for EP0 TRBs and gets cleared on XferComplete for the
Felipe Balbidf62df52011-10-14 15:11:49 +03002391 * same endpoint.
2392 *
2393 * Refers to:
2394 *
2395 * STAR#9000466709: RTL: Device : Disconnect event not
2396 * generated if setup packet pending in FIFO
2397 */
2398 if (dwc->revision < DWC3_REVISION_188A) {
2399 if (dwc->setup_packet_pending)
2400 dwc3_gadget_disconnect_interrupt(dwc);
2401 }
2402
Felipe Balbi8e744752014-11-06 14:27:53 +08002403 dwc3_reset_gadget(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +03002404
2405 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2406 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
2407 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Gerard Cauvy3b637362012-02-10 12:21:18 +02002408 dwc->test_mode = false;
Felipe Balbi72246da2011-08-19 18:10:58 +03002409
2410 dwc3_stop_active_transfers(dwc);
2411 dwc3_clear_stall_all_ep(dwc);
2412
2413 /* Reset device address to zero */
2414 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2415 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
2416 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +03002417}
2418
2419static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
2420{
2421 u32 reg;
2422 u32 usb30_clock = DWC3_GCTL_CLK_BUS;
2423
2424 /*
2425 * We change the clock only at SS but I dunno why I would want to do
2426 * this. Maybe it becomes part of the power saving plan.
2427 */
2428
John Younee5cd412016-02-05 17:08:45 -08002429 if ((speed != DWC3_DSTS_SUPERSPEED) &&
2430 (speed != DWC3_DSTS_SUPERSPEED_PLUS))
Felipe Balbi72246da2011-08-19 18:10:58 +03002431 return;
2432
2433 /*
2434 * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
2435 * each time on Connect Done.
2436 */
2437 if (!usb30_clock)
2438 return;
2439
2440 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
2441 reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
2442 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
2443}
2444
Felipe Balbi72246da2011-08-19 18:10:58 +03002445static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
2446{
Felipe Balbi72246da2011-08-19 18:10:58 +03002447 struct dwc3_ep *dep;
2448 int ret;
2449 u32 reg;
2450 u8 speed;
2451
Felipe Balbi72246da2011-08-19 18:10:58 +03002452 reg = dwc3_readl(dwc->regs, DWC3_DSTS);
2453 speed = reg & DWC3_DSTS_CONNECTSPD;
2454 dwc->speed = speed;
2455
2456 dwc3_update_ram_clk_sel(dwc, speed);
2457
2458 switch (speed) {
John Youn2da9ad72016-05-20 16:34:26 -07002459 case DWC3_DSTS_SUPERSPEED_PLUS:
John Youn75808622016-02-05 17:09:13 -08002460 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2461 dwc->gadget.ep0->maxpacket = 512;
2462 dwc->gadget.speed = USB_SPEED_SUPER_PLUS;
2463 break;
John Youn2da9ad72016-05-20 16:34:26 -07002464 case DWC3_DSTS_SUPERSPEED:
Felipe Balbi05870c5b2011-10-14 14:51:38 +03002465 /*
2466 * WORKAROUND: DWC3 revisions <1.90a have an issue which
2467 * would cause a missing USB3 Reset event.
2468 *
2469 * In such situations, we should force a USB3 Reset
2470 * event by calling our dwc3_gadget_reset_interrupt()
2471 * routine.
2472 *
2473 * Refers to:
2474 *
2475 * STAR#9000483510: RTL: SS : USB3 reset event may
2476 * not be generated always when the link enters poll
2477 */
2478 if (dwc->revision < DWC3_REVISION_190A)
2479 dwc3_gadget_reset_interrupt(dwc);
2480
Felipe Balbi72246da2011-08-19 18:10:58 +03002481 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
2482 dwc->gadget.ep0->maxpacket = 512;
2483 dwc->gadget.speed = USB_SPEED_SUPER;
2484 break;
John Youn2da9ad72016-05-20 16:34:26 -07002485 case DWC3_DSTS_HIGHSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002486 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2487 dwc->gadget.ep0->maxpacket = 64;
2488 dwc->gadget.speed = USB_SPEED_HIGH;
2489 break;
John Youn2da9ad72016-05-20 16:34:26 -07002490 case DWC3_DSTS_FULLSPEED2:
2491 case DWC3_DSTS_FULLSPEED1:
Felipe Balbi72246da2011-08-19 18:10:58 +03002492 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
2493 dwc->gadget.ep0->maxpacket = 64;
2494 dwc->gadget.speed = USB_SPEED_FULL;
2495 break;
John Youn2da9ad72016-05-20 16:34:26 -07002496 case DWC3_DSTS_LOWSPEED:
Felipe Balbi72246da2011-08-19 18:10:58 +03002497 dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
2498 dwc->gadget.ep0->maxpacket = 8;
2499 dwc->gadget.speed = USB_SPEED_LOW;
2500 break;
2501 }
2502
Pratyush Anand2b758352013-01-14 15:59:31 +05302503 /* Enable USB2 LPM Capability */
2504
John Younee5cd412016-02-05 17:08:45 -08002505 if ((dwc->revision > DWC3_REVISION_194A) &&
John Youn2da9ad72016-05-20 16:34:26 -07002506 (speed != DWC3_DSTS_SUPERSPEED) &&
2507 (speed != DWC3_DSTS_SUPERSPEED_PLUS)) {
Pratyush Anand2b758352013-01-14 15:59:31 +05302508 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
2509 reg |= DWC3_DCFG_LPM_CAP;
2510 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
2511
2512 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2513 reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
2514
Huang Rui460d0982014-10-31 11:11:18 +08002515 reg |= DWC3_DCTL_HIRD_THRES(dwc->hird_threshold);
Pratyush Anand2b758352013-01-14 15:59:31 +05302516
Huang Rui80caf7d2014-10-28 19:54:26 +08002517 /*
2518 * When dwc3 revisions >= 2.40a, LPM Erratum is enabled and
2519 * DCFG.LPMCap is set, core responses with an ACK and the
2520 * BESL value in the LPM token is less than or equal to LPM
2521 * NYET threshold.
2522 */
2523 WARN_ONCE(dwc->revision < DWC3_REVISION_240A
2524 && dwc->has_lpm_erratum,
2525 "LPM Erratum not available on dwc3 revisisions < 2.40a\n");
2526
2527 if (dwc->has_lpm_erratum && dwc->revision >= DWC3_REVISION_240A)
2528 reg |= DWC3_DCTL_LPM_ERRATA(dwc->lpm_nyet_threshold);
2529
Pratyush Anand2b758352013-01-14 15:59:31 +05302530 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Felipe Balbi356363b2013-12-19 16:37:05 -06002531 } else {
2532 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2533 reg &= ~DWC3_DCTL_HIRD_THRES_MASK;
2534 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
Pratyush Anand2b758352013-01-14 15:59:31 +05302535 }
2536
Felipe Balbi72246da2011-08-19 18:10:58 +03002537 dep = dwc->eps[0];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002538 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2539 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002540 if (ret) {
2541 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2542 return;
2543 }
2544
2545 dep = dwc->eps[1];
Paul Zimmerman265b70a2013-12-19 12:38:49 -06002546 ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true,
2547 false);
Felipe Balbi72246da2011-08-19 18:10:58 +03002548 if (ret) {
2549 dev_err(dwc->dev, "failed to enable %s\n", dep->name);
2550 return;
2551 }
2552
2553 /*
2554 * Configure PHY via GUSB3PIPECTLn if required.
2555 *
2556 * Update GTXFIFOSIZn
2557 *
2558 * In both cases reset values should be sufficient.
2559 */
2560}
2561
2562static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
2563{
Felipe Balbi72246da2011-08-19 18:10:58 +03002564 /*
2565 * TODO take core out of low power mode when that's
2566 * implemented.
2567 */
2568
Jiebing Liad14d4e2014-12-11 13:26:29 +08002569 if (dwc->gadget_driver && dwc->gadget_driver->resume) {
2570 spin_unlock(&dwc->lock);
2571 dwc->gadget_driver->resume(&dwc->gadget);
2572 spin_lock(&dwc->lock);
2573 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002574}
2575
2576static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
2577 unsigned int evtinfo)
2578{
Felipe Balbifae2b902011-10-14 13:00:30 +03002579 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002580 unsigned int pwropt;
2581
2582 /*
2583 * WORKAROUND: DWC3 < 2.50a have an issue when configured without
2584 * Hibernation mode enabled which would show up when device detects
2585 * host-initiated U3 exit.
2586 *
2587 * In that case, device will generate a Link State Change Interrupt
2588 * from U3 to RESUME which is only necessary if Hibernation is
2589 * configured in.
2590 *
2591 * There are no functional changes due to such spurious event and we
2592 * just need to ignore it.
2593 *
2594 * Refers to:
2595 *
2596 * STAR#9000570034 RTL: SS Resume event generated in non-Hibernation
2597 * operational mode
2598 */
2599 pwropt = DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1);
2600 if ((dwc->revision < DWC3_REVISION_250A) &&
2601 (pwropt != DWC3_GHWPARAMS1_EN_PWROPT_HIB)) {
2602 if ((dwc->link_state == DWC3_LINK_STATE_U3) &&
2603 (next == DWC3_LINK_STATE_RESUME)) {
Felipe Balbi73815282015-01-27 13:48:14 -06002604 dwc3_trace(trace_dwc3_gadget,
2605 "ignoring transition U3 -> Resume");
Felipe Balbi0b0cc1c2012-09-18 21:39:24 +03002606 return;
2607 }
2608 }
Felipe Balbifae2b902011-10-14 13:00:30 +03002609
2610 /*
2611 * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
2612 * on the link partner, the USB session might do multiple entry/exit
2613 * of low power states before a transfer takes place.
2614 *
2615 * Due to this problem, we might experience lower throughput. The
2616 * suggested workaround is to disable DCTL[12:9] bits if we're
2617 * transitioning from U1/U2 to U0 and enable those bits again
2618 * after a transfer completes and there are no pending transfers
2619 * on any of the enabled endpoints.
2620 *
2621 * This is the first half of that workaround.
2622 *
2623 * Refers to:
2624 *
2625 * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
2626 * core send LGO_Ux entering U0
2627 */
2628 if (dwc->revision < DWC3_REVISION_183A) {
2629 if (next == DWC3_LINK_STATE_U0) {
2630 u32 u1u2;
2631 u32 reg;
2632
2633 switch (dwc->link_state) {
2634 case DWC3_LINK_STATE_U1:
2635 case DWC3_LINK_STATE_U2:
2636 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
2637 u1u2 = reg & (DWC3_DCTL_INITU2ENA
2638 | DWC3_DCTL_ACCEPTU2ENA
2639 | DWC3_DCTL_INITU1ENA
2640 | DWC3_DCTL_ACCEPTU1ENA);
2641
2642 if (!dwc->u1u2)
2643 dwc->u1u2 = reg & u1u2;
2644
2645 reg &= ~u1u2;
2646
2647 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
2648 break;
2649 default:
2650 /* do nothing */
2651 break;
2652 }
2653 }
2654 }
2655
Felipe Balbibc5ba2e2014-02-26 10:17:07 -06002656 switch (next) {
2657 case DWC3_LINK_STATE_U1:
2658 if (dwc->speed == USB_SPEED_SUPER)
2659 dwc3_suspend_gadget(dwc);
2660 break;
2661 case DWC3_LINK_STATE_U2:
2662 case DWC3_LINK_STATE_U3:
2663 dwc3_suspend_gadget(dwc);
2664 break;
2665 case DWC3_LINK_STATE_RESUME:
2666 dwc3_resume_gadget(dwc);
2667 break;
2668 default:
2669 /* do nothing */
2670 break;
2671 }
2672
Felipe Balbie57ebc12014-04-22 13:20:12 -05002673 dwc->link_state = next;
Felipe Balbi72246da2011-08-19 18:10:58 +03002674}
2675
Baolin Wang72704f82016-05-16 16:43:53 +08002676static void dwc3_gadget_suspend_interrupt(struct dwc3 *dwc,
2677 unsigned int evtinfo)
2678{
2679 enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
2680
2681 if (dwc->link_state != next && next == DWC3_LINK_STATE_U3)
2682 dwc3_suspend_gadget(dwc);
2683
2684 dwc->link_state = next;
2685}
2686
Felipe Balbie1dadd32014-02-25 14:47:54 -06002687static void dwc3_gadget_hibernation_interrupt(struct dwc3 *dwc,
2688 unsigned int evtinfo)
2689{
2690 unsigned int is_ss = evtinfo & BIT(4);
2691
2692 /**
2693 * WORKAROUND: DWC3 revison 2.20a with hibernation support
2694 * have a known issue which can cause USB CV TD.9.23 to fail
2695 * randomly.
2696 *
2697 * Because of this issue, core could generate bogus hibernation
2698 * events which SW needs to ignore.
2699 *
2700 * Refers to:
2701 *
2702 * STAR#9000546576: Device Mode Hibernation: Issue in USB 2.0
2703 * Device Fallback from SuperSpeed
2704 */
2705 if (is_ss ^ (dwc->speed == USB_SPEED_SUPER))
2706 return;
2707
2708 /* enter hibernation here */
2709}
2710
Felipe Balbi72246da2011-08-19 18:10:58 +03002711static void dwc3_gadget_interrupt(struct dwc3 *dwc,
2712 const struct dwc3_event_devt *event)
2713{
2714 switch (event->type) {
2715 case DWC3_DEVICE_EVENT_DISCONNECT:
2716 dwc3_gadget_disconnect_interrupt(dwc);
2717 break;
2718 case DWC3_DEVICE_EVENT_RESET:
2719 dwc3_gadget_reset_interrupt(dwc);
2720 break;
2721 case DWC3_DEVICE_EVENT_CONNECT_DONE:
2722 dwc3_gadget_conndone_interrupt(dwc);
2723 break;
2724 case DWC3_DEVICE_EVENT_WAKEUP:
2725 dwc3_gadget_wakeup_interrupt(dwc);
2726 break;
Felipe Balbie1dadd32014-02-25 14:47:54 -06002727 case DWC3_DEVICE_EVENT_HIBER_REQ:
2728 if (dev_WARN_ONCE(dwc->dev, !dwc->has_hibernation,
2729 "unexpected hibernation event\n"))
2730 break;
2731
2732 dwc3_gadget_hibernation_interrupt(dwc, event->event_info);
2733 break;
Felipe Balbi72246da2011-08-19 18:10:58 +03002734 case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
2735 dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
2736 break;
2737 case DWC3_DEVICE_EVENT_EOPF:
Baolin Wang72704f82016-05-16 16:43:53 +08002738 /* It changed to be suspend event for version 2.30a and above */
2739 if (dwc->revision < DWC3_REVISION_230A) {
2740 dwc3_trace(trace_dwc3_gadget, "End of Periodic Frame");
2741 } else {
2742 dwc3_trace(trace_dwc3_gadget, "U3/L1-L2 Suspend Event");
2743
2744 /*
2745 * Ignore suspend event until the gadget enters into
2746 * USB_STATE_CONFIGURED state.
2747 */
2748 if (dwc->gadget.state >= USB_STATE_CONFIGURED)
2749 dwc3_gadget_suspend_interrupt(dwc,
2750 event->event_info);
2751 }
Felipe Balbi72246da2011-08-19 18:10:58 +03002752 break;
2753 case DWC3_DEVICE_EVENT_SOF:
Felipe Balbi73815282015-01-27 13:48:14 -06002754 dwc3_trace(trace_dwc3_gadget, "Start of Periodic Frame");
Felipe Balbi72246da2011-08-19 18:10:58 +03002755 break;
2756 case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
Felipe Balbi73815282015-01-27 13:48:14 -06002757 dwc3_trace(trace_dwc3_gadget, "Erratic Error");
Felipe Balbi72246da2011-08-19 18:10:58 +03002758 break;
2759 case DWC3_DEVICE_EVENT_CMD_CMPL:
Felipe Balbi73815282015-01-27 13:48:14 -06002760 dwc3_trace(trace_dwc3_gadget, "Command Complete");
Felipe Balbi72246da2011-08-19 18:10:58 +03002761 break;
2762 case DWC3_DEVICE_EVENT_OVERFLOW:
Felipe Balbi73815282015-01-27 13:48:14 -06002763 dwc3_trace(trace_dwc3_gadget, "Overflow");
Felipe Balbi72246da2011-08-19 18:10:58 +03002764 break;
2765 default:
Felipe Balbie9f2aa82015-01-27 13:49:28 -06002766 dev_WARN(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
Felipe Balbi72246da2011-08-19 18:10:58 +03002767 }
2768}
2769
2770static void dwc3_process_event_entry(struct dwc3 *dwc,
2771 const union dwc3_event *event)
2772{
Felipe Balbi2c4cbe6e52014-04-30 17:45:10 -05002773 trace_dwc3_event(event->raw);
2774
Felipe Balbi72246da2011-08-19 18:10:58 +03002775 /* Endpoint IRQ, handle it and return early */
2776 if (event->type.is_devspec == 0) {
2777 /* depevt */
2778 return dwc3_endpoint_interrupt(dwc, &event->depevt);
2779 }
2780
2781 switch (event->type.type) {
2782 case DWC3_EVENT_TYPE_DEV:
2783 dwc3_gadget_interrupt(dwc, &event->devt);
2784 break;
2785 /* REVISIT what to do with Carkit and I2C events ? */
2786 default:
2787 dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
2788 }
2789}
2790
Felipe Balbidea520a2016-03-30 09:39:34 +03002791static irqreturn_t dwc3_process_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbif42f2442013-06-12 21:25:08 +03002792{
Felipe Balbidea520a2016-03-30 09:39:34 +03002793 struct dwc3 *dwc = evt->dwc;
Felipe Balbif42f2442013-06-12 21:25:08 +03002794 irqreturn_t ret = IRQ_NONE;
2795 int left;
2796 u32 reg;
2797
Felipe Balbif42f2442013-06-12 21:25:08 +03002798 left = evt->count;
2799
2800 if (!(evt->flags & DWC3_EVENT_PENDING))
2801 return IRQ_NONE;
2802
2803 while (left > 0) {
2804 union dwc3_event event;
2805
2806 event.raw = *(u32 *) (evt->buf + evt->lpos);
2807
2808 dwc3_process_event_entry(dwc, &event);
2809
2810 /*
2811 * FIXME we wrap around correctly to the next entry as
2812 * almost all entries are 4 bytes in size. There is one
2813 * entry which has 12 bytes which is a regular entry
2814 * followed by 8 bytes data. ATM I don't know how
2815 * things are organized if we get next to the a
2816 * boundary so I worry about that once we try to handle
2817 * that.
2818 */
2819 evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
2820 left -= 4;
2821
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002822 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(0), 4);
Felipe Balbif42f2442013-06-12 21:25:08 +03002823 }
2824
2825 evt->count = 0;
2826 evt->flags &= ~DWC3_EVENT_PENDING;
2827 ret = IRQ_HANDLED;
2828
2829 /* Unmask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002830 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbif42f2442013-06-12 21:25:08 +03002831 reg &= ~DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002832 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbif42f2442013-06-12 21:25:08 +03002833
2834 return ret;
2835}
2836
Felipe Balbidea520a2016-03-30 09:39:34 +03002837static irqreturn_t dwc3_thread_interrupt(int irq, void *_evt)
Felipe Balbib15a7622011-06-30 16:57:15 +03002838{
Felipe Balbidea520a2016-03-30 09:39:34 +03002839 struct dwc3_event_buffer *evt = _evt;
2840 struct dwc3 *dwc = evt->dwc;
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05002841 unsigned long flags;
Felipe Balbib15a7622011-06-30 16:57:15 +03002842 irqreturn_t ret = IRQ_NONE;
Felipe Balbib15a7622011-06-30 16:57:15 +03002843
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05002844 spin_lock_irqsave(&dwc->lock, flags);
Felipe Balbidea520a2016-03-30 09:39:34 +03002845 ret = dwc3_process_event_buf(evt);
Felipe Balbie5f68b4a2015-10-12 13:25:44 -05002846 spin_unlock_irqrestore(&dwc->lock, flags);
Felipe Balbib15a7622011-06-30 16:57:15 +03002847
2848 return ret;
2849}
2850
Felipe Balbidea520a2016-03-30 09:39:34 +03002851static irqreturn_t dwc3_check_event_buf(struct dwc3_event_buffer *evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002852{
Felipe Balbidea520a2016-03-30 09:39:34 +03002853 struct dwc3 *dwc = evt->dwc;
Felipe Balbi72246da2011-08-19 18:10:58 +03002854 u32 count;
Felipe Balbie8adfc32013-06-12 21:11:14 +03002855 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +03002856
Felipe Balbifc8bb912016-05-16 13:14:48 +03002857 if (pm_runtime_suspended(dwc->dev)) {
2858 pm_runtime_get(dwc->dev);
2859 disable_irq_nosync(dwc->irq_gadget);
2860 dwc->pending_events = true;
2861 return IRQ_HANDLED;
2862 }
2863
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002864 count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(0));
Felipe Balbi72246da2011-08-19 18:10:58 +03002865 count &= DWC3_GEVNTCOUNT_MASK;
2866 if (!count)
2867 return IRQ_NONE;
2868
Felipe Balbib15a7622011-06-30 16:57:15 +03002869 evt->count = count;
2870 evt->flags |= DWC3_EVENT_PENDING;
Felipe Balbi72246da2011-08-19 18:10:58 +03002871
Felipe Balbie8adfc32013-06-12 21:11:14 +03002872 /* Mask interrupt */
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002873 reg = dwc3_readl(dwc->regs, DWC3_GEVNTSIZ(0));
Felipe Balbie8adfc32013-06-12 21:11:14 +03002874 reg |= DWC3_GEVNTSIZ_INTMASK;
Felipe Balbi660e9bd2016-03-30 09:26:24 +03002875 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(0), reg);
Felipe Balbie8adfc32013-06-12 21:11:14 +03002876
Felipe Balbib15a7622011-06-30 16:57:15 +03002877 return IRQ_WAKE_THREAD;
Felipe Balbi72246da2011-08-19 18:10:58 +03002878}
2879
Felipe Balbidea520a2016-03-30 09:39:34 +03002880static irqreturn_t dwc3_interrupt(int irq, void *_evt)
Felipe Balbi72246da2011-08-19 18:10:58 +03002881{
Felipe Balbidea520a2016-03-30 09:39:34 +03002882 struct dwc3_event_buffer *evt = _evt;
Felipe Balbi72246da2011-08-19 18:10:58 +03002883
Felipe Balbidea520a2016-03-30 09:39:34 +03002884 return dwc3_check_event_buf(evt);
Felipe Balbi72246da2011-08-19 18:10:58 +03002885}
2886
2887/**
2888 * dwc3_gadget_init - Initializes gadget related registers
Paul Zimmerman1d046792012-02-15 18:56:56 -08002889 * @dwc: pointer to our controller context structure
Felipe Balbi72246da2011-08-19 18:10:58 +03002890 *
2891 * Returns 0 on success otherwise negative errno.
2892 */
Bill Pemberton41ac7b32012-11-19 13:21:48 -05002893int dwc3_gadget_init(struct dwc3 *dwc)
Felipe Balbi72246da2011-08-19 18:10:58 +03002894{
Roger Quadros9522def2016-06-10 14:48:38 +03002895 int ret, irq;
2896 struct platform_device *dwc3_pdev = to_platform_device(dwc->dev);
2897
2898 irq = platform_get_irq_byname(dwc3_pdev, "peripheral");
2899 if (irq == -EPROBE_DEFER)
2900 return irq;
2901
2902 if (irq <= 0) {
2903 irq = platform_get_irq_byname(dwc3_pdev, "dwc_usb3");
2904 if (irq == -EPROBE_DEFER)
2905 return irq;
2906
2907 if (irq <= 0) {
2908 irq = platform_get_irq(dwc3_pdev, 0);
2909 if (irq <= 0) {
2910 if (irq != -EPROBE_DEFER) {
2911 dev_err(dwc->dev,
2912 "missing peripheral IRQ\n");
2913 }
2914 if (!irq)
2915 irq = -EINVAL;
2916 return irq;
2917 }
2918 }
2919 }
2920
2921 dwc->irq_gadget = irq;
Felipe Balbi72246da2011-08-19 18:10:58 +03002922
2923 dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
2924 &dwc->ctrl_req_addr, GFP_KERNEL);
2925 if (!dwc->ctrl_req) {
2926 dev_err(dwc->dev, "failed to allocate ctrl request\n");
2927 ret = -ENOMEM;
2928 goto err0;
2929 }
2930
Kishon Vijay Abraham I2abd9d52015-07-27 12:25:31 +05302931 dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03002932 &dwc->ep0_trb_addr, GFP_KERNEL);
2933 if (!dwc->ep0_trb) {
2934 dev_err(dwc->dev, "failed to allocate ep0 trb\n");
2935 ret = -ENOMEM;
2936 goto err1;
2937 }
2938
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002939 dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +03002940 if (!dwc->setup_buf) {
Felipe Balbi72246da2011-08-19 18:10:58 +03002941 ret = -ENOMEM;
2942 goto err2;
2943 }
2944
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002945 dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03002946 DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
2947 GFP_KERNEL);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03002948 if (!dwc->ep0_bounce) {
2949 dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
2950 ret = -ENOMEM;
2951 goto err3;
2952 }
2953
Felipe Balbi04c03d12015-12-02 10:06:45 -06002954 dwc->zlp_buf = kzalloc(DWC3_ZLP_BUF_SIZE, GFP_KERNEL);
2955 if (!dwc->zlp_buf) {
2956 ret = -ENOMEM;
2957 goto err4;
2958 }
2959
Felipe Balbi72246da2011-08-19 18:10:58 +03002960 dwc->gadget.ops = &dwc3_gadget_ops;
Felipe Balbi72246da2011-08-19 18:10:58 +03002961 dwc->gadget.speed = USB_SPEED_UNKNOWN;
Felipe Balbieeb720f2011-11-28 12:46:59 +02002962 dwc->gadget.sg_supported = true;
Felipe Balbi72246da2011-08-19 18:10:58 +03002963 dwc->gadget.name = "dwc3-gadget";
Jianqiang Tang6a4290c2016-01-20 14:09:39 +08002964 dwc->gadget.is_otg = dwc->dr_mode == USB_DR_MODE_OTG;
Felipe Balbi72246da2011-08-19 18:10:58 +03002965
2966 /*
Ben McCauleyb9e51b22015-11-16 10:47:24 -06002967 * FIXME We might be setting max_speed to <SUPER, however versions
2968 * <2.20a of dwc3 have an issue with metastability (documented
2969 * elsewhere in this driver) which tells us we can't set max speed to
2970 * anything lower than SUPER.
2971 *
2972 * Because gadget.max_speed is only used by composite.c and function
2973 * drivers (i.e. it won't go into dwc3's registers) we are allowing this
2974 * to happen so we avoid sending SuperSpeed Capability descriptor
2975 * together with our BOS descriptor as that could confuse host into
2976 * thinking we can handle super speed.
2977 *
2978 * Note that, in fact, we won't even support GetBOS requests when speed
2979 * is less than super speed because we don't have means, yet, to tell
2980 * composite.c that we are USB 2.0 + LPM ECN.
2981 */
2982 if (dwc->revision < DWC3_REVISION_220A)
2983 dwc3_trace(trace_dwc3_gadget,
Felipe Balbi60cfb372016-05-24 13:45:17 +03002984 "Changing max_speed on rev %08x",
Ben McCauleyb9e51b22015-11-16 10:47:24 -06002985 dwc->revision);
2986
2987 dwc->gadget.max_speed = dwc->maximum_speed;
2988
2989 /*
David Cohena4b9d942013-12-09 15:55:38 -08002990 * Per databook, DWC3 needs buffer size to be aligned to MaxPacketSize
2991 * on ep out.
2992 */
2993 dwc->gadget.quirk_ep_out_aligned_size = true;
2994
2995 /*
Felipe Balbi72246da2011-08-19 18:10:58 +03002996 * REVISIT: Here we should clear all pending IRQs to be
2997 * sure we're starting from a well known location.
2998 */
2999
3000 ret = dwc3_gadget_init_endpoints(dwc);
3001 if (ret)
Felipe Balbi04c03d12015-12-02 10:06:45 -06003002 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03003003
Felipe Balbi72246da2011-08-19 18:10:58 +03003004 ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
3005 if (ret) {
3006 dev_err(dwc->dev, "failed to register udc\n");
Felipe Balbi04c03d12015-12-02 10:06:45 -06003007 goto err5;
Felipe Balbi72246da2011-08-19 18:10:58 +03003008 }
3009
3010 return 0;
3011
Felipe Balbi04c03d12015-12-02 10:06:45 -06003012err5:
3013 kfree(dwc->zlp_buf);
3014
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003015err4:
David Cohene1f80462013-09-11 17:42:47 -07003016 dwc3_gadget_free_endpoints(dwc);
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003017 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
3018 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003019
Felipe Balbi72246da2011-08-19 18:10:58 +03003020err3:
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003021 kfree(dwc->setup_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003022
3023err2:
Christophe JAILLET51fbc7c2016-10-07 22:12:39 +02003024 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03003025 dwc->ep0_trb, dwc->ep0_trb_addr);
3026
3027err1:
3028 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
3029 dwc->ctrl_req, dwc->ctrl_req_addr);
3030
3031err0:
3032 return ret;
3033}
3034
Felipe Balbi7415f172012-04-30 14:56:33 +03003035/* -------------------------------------------------------------------------- */
3036
Felipe Balbi72246da2011-08-19 18:10:58 +03003037void dwc3_gadget_exit(struct dwc3 *dwc)
3038{
Felipe Balbi72246da2011-08-19 18:10:58 +03003039 usb_del_gadget_udc(&dwc->gadget);
Felipe Balbi72246da2011-08-19 18:10:58 +03003040
Felipe Balbi72246da2011-08-19 18:10:58 +03003041 dwc3_gadget_free_endpoints(dwc);
3042
Felipe Balbi3ef35fa2012-05-04 12:58:14 +03003043 dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
3044 dwc->ep0_bounce, dwc->ep0_bounce_addr);
Felipe Balbi5812b1c2011-08-27 22:07:53 +03003045
Felipe Balbi0fc9a1b2011-12-19 11:32:34 +02003046 kfree(dwc->setup_buf);
Felipe Balbi04c03d12015-12-02 10:06:45 -06003047 kfree(dwc->zlp_buf);
Felipe Balbi72246da2011-08-19 18:10:58 +03003048
Christophe JAILLET51fbc7c2016-10-07 22:12:39 +02003049 dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb) * 2,
Felipe Balbi72246da2011-08-19 18:10:58 +03003050 dwc->ep0_trb, dwc->ep0_trb_addr);
3051
3052 dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
3053 dwc->ctrl_req, dwc->ctrl_req_addr);
Felipe Balbi72246da2011-08-19 18:10:58 +03003054}
Felipe Balbi7415f172012-04-30 14:56:33 +03003055
Felipe Balbi0b0231a2014-10-07 10:19:23 -05003056int dwc3_gadget_suspend(struct dwc3 *dwc)
Felipe Balbi7415f172012-04-30 14:56:33 +03003057{
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003058 int ret;
3059
Roger Quadros9772b472016-04-12 11:33:29 +03003060 if (!dwc->gadget_driver)
3061 return 0;
3062
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003063 ret = dwc3_gadget_run_stop(dwc, false, false);
3064 if (ret < 0)
3065 return ret;
Felipe Balbi7415f172012-04-30 14:56:33 +03003066
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003067 dwc3_disconnect_gadget(dwc);
3068 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003069
3070 return 0;
3071}
3072
3073int dwc3_gadget_resume(struct dwc3 *dwc)
3074{
Felipe Balbi7415f172012-04-30 14:56:33 +03003075 int ret;
3076
Roger Quadros9772b472016-04-12 11:33:29 +03003077 if (!dwc->gadget_driver)
3078 return 0;
3079
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003080 ret = __dwc3_gadget_start(dwc);
3081 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003082 goto err0;
3083
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003084 ret = dwc3_gadget_run_stop(dwc, true, false);
3085 if (ret < 0)
Felipe Balbi7415f172012-04-30 14:56:33 +03003086 goto err1;
3087
Felipe Balbi7415f172012-04-30 14:56:33 +03003088 return 0;
3089
3090err1:
Felipe Balbi9f8a67b2016-05-04 15:50:27 +03003091 __dwc3_gadget_stop(dwc);
Felipe Balbi7415f172012-04-30 14:56:33 +03003092
3093err0:
3094 return ret;
3095}
Felipe Balbifc8bb912016-05-16 13:14:48 +03003096
3097void dwc3_gadget_process_pending_events(struct dwc3 *dwc)
3098{
3099 if (dwc->pending_events) {
3100 dwc3_interrupt(dwc->irq_gadget, dwc->ev_buf);
3101 dwc->pending_events = false;
3102 enable_irq(dwc->irq_gadget);
3103 }
3104}