blob: a2a010ede591d1d82a144a0ab54a86f6443d6f50 [file] [log] [blame]
Michael Chanb6016b72005-05-26 13:03:09 -07001/* bnx2.c: Broadcom NX2 network driver.
2 *
Michael Chanfeebb332008-01-21 17:07:29 -08003 * Copyright (c) 2004-2008 Broadcom Corporation
Michael Chanb6016b72005-05-26 13:03:09 -07004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
9 * Written by: Michael Chan (mchan@broadcom.com)
10 */
11
Michael Chanf2a4f052006-03-23 01:13:12 -080012
13#include <linux/module.h>
14#include <linux/moduleparam.h>
15
16#include <linux/kernel.h>
17#include <linux/timer.h>
18#include <linux/errno.h>
19#include <linux/ioport.h>
20#include <linux/slab.h>
21#include <linux/vmalloc.h>
22#include <linux/interrupt.h>
23#include <linux/pci.h>
24#include <linux/init.h>
25#include <linux/netdevice.h>
26#include <linux/etherdevice.h>
27#include <linux/skbuff.h>
28#include <linux/dma-mapping.h>
Jiri Slaby1977f032007-10-18 23:40:25 -070029#include <linux/bitops.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080030#include <asm/io.h>
31#include <asm/irq.h>
32#include <linux/delay.h>
33#include <asm/byteorder.h>
Michael Chanc86a31f2006-06-13 15:03:47 -070034#include <asm/page.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080035#include <linux/time.h>
36#include <linux/ethtool.h>
37#include <linux/mii.h>
Michael Chan729b85c2008-08-14 15:29:39 -070038#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
Michael Chanf2a4f052006-03-23 01:13:12 -080039#include <linux/if_vlan.h>
40#define BCM_VLAN 1
41#endif
Michael Chanf2a4f052006-03-23 01:13:12 -080042#include <net/ip.h>
Linus Torvaldsde081fa2007-07-12 16:40:08 -070043#include <net/tcp.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080044#include <net/checksum.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080045#include <linux/workqueue.h>
46#include <linux/crc32.h>
47#include <linux/prefetch.h>
Michael Chan29b12172006-03-23 01:13:43 -080048#include <linux/cache.h>
Michael Chanfba9fe92006-06-12 22:21:25 -070049#include <linux/zlib.h>
Benjamin Li706bf242008-07-18 17:55:11 -070050#include <linux/log2.h>
Michael Chanf2a4f052006-03-23 01:13:12 -080051
Michael Chanb6016b72005-05-26 13:03:09 -070052#include "bnx2.h"
53#include "bnx2_fw.h"
Michael Chand43584c2006-11-19 14:14:35 -080054#include "bnx2_fw2.h"
Michael Chanb6016b72005-05-26 13:03:09 -070055
Michael Chan110d0ef2007-12-12 11:18:34 -080056#define FW_BUF_SIZE 0x10000
Denys Vlasenkob3448b02007-09-30 17:55:51 -070057
Michael Chanb6016b72005-05-26 13:03:09 -070058#define DRV_MODULE_NAME "bnx2"
59#define PFX DRV_MODULE_NAME ": "
Benjamin Li3ca40952008-07-18 17:58:57 -070060#define DRV_MODULE_VERSION "1.7.9"
61#define DRV_MODULE_RELDATE "July 18, 2008"
Michael Chanb6016b72005-05-26 13:03:09 -070062
63#define RUN_AT(x) (jiffies + (x))
64
65/* Time in jiffies before concluding the transmitter is hung. */
66#define TX_TIMEOUT (5*HZ)
67
Andrew Mortonfefa8642008-02-09 23:17:15 -080068static char version[] __devinitdata =
Michael Chanb6016b72005-05-26 13:03:09 -070069 "Broadcom NetXtreme II Gigabit Ethernet Driver " DRV_MODULE_NAME " v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
70
71MODULE_AUTHOR("Michael Chan <mchan@broadcom.com>");
Michael Chan8427f132008-06-19 16:44:44 -070072MODULE_DESCRIPTION("Broadcom NetXtreme II BCM5706/5708/5709 Driver");
Michael Chanb6016b72005-05-26 13:03:09 -070073MODULE_LICENSE("GPL");
74MODULE_VERSION(DRV_MODULE_VERSION);
75
76static int disable_msi = 0;
77
78module_param(disable_msi, int, 0);
79MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
80
81typedef enum {
82 BCM5706 = 0,
83 NC370T,
84 NC370I,
85 BCM5706S,
86 NC370F,
Michael Chan5b0c76a2005-11-04 08:45:49 -080087 BCM5708,
88 BCM5708S,
Michael Chanbac0dff2006-11-19 14:15:05 -080089 BCM5709,
Michael Chan27a005b2007-05-03 13:23:41 -070090 BCM5709S,
Michael Chan7bb0a042008-07-14 22:37:47 -070091 BCM5716,
Michael Chanb6016b72005-05-26 13:03:09 -070092} board_t;
93
94/* indexed by board_t, above */
Andrew Mortonfefa8642008-02-09 23:17:15 -080095static struct {
Michael Chanb6016b72005-05-26 13:03:09 -070096 char *name;
97} board_info[] __devinitdata = {
98 { "Broadcom NetXtreme II BCM5706 1000Base-T" },
99 { "HP NC370T Multifunction Gigabit Server Adapter" },
100 { "HP NC370i Multifunction Gigabit Server Adapter" },
101 { "Broadcom NetXtreme II BCM5706 1000Base-SX" },
102 { "HP NC370F Multifunction Gigabit Server Adapter" },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800103 { "Broadcom NetXtreme II BCM5708 1000Base-T" },
104 { "Broadcom NetXtreme II BCM5708 1000Base-SX" },
Michael Chanbac0dff2006-11-19 14:15:05 -0800105 { "Broadcom NetXtreme II BCM5709 1000Base-T" },
Michael Chan27a005b2007-05-03 13:23:41 -0700106 { "Broadcom NetXtreme II BCM5709 1000Base-SX" },
Michael Chan7bb0a042008-07-14 22:37:47 -0700107 { "Broadcom NetXtreme II BCM5716 1000Base-T" },
Michael Chanb6016b72005-05-26 13:03:09 -0700108 };
109
Michael Chan7bb0a042008-07-14 22:37:47 -0700110static DEFINE_PCI_DEVICE_TABLE(bnx2_pci_tbl) = {
Michael Chanb6016b72005-05-26 13:03:09 -0700111 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
112 PCI_VENDOR_ID_HP, 0x3101, 0, 0, NC370T },
113 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
114 PCI_VENDOR_ID_HP, 0x3106, 0, 0, NC370I },
115 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706,
116 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706 },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800117 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708,
118 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708 },
Michael Chanb6016b72005-05-26 13:03:09 -0700119 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
120 PCI_VENDOR_ID_HP, 0x3102, 0, 0, NC370F },
121 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5706S,
122 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5706S },
Michael Chan5b0c76a2005-11-04 08:45:49 -0800123 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5708S,
124 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5708S },
Michael Chanbac0dff2006-11-19 14:15:05 -0800125 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709,
126 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709 },
Michael Chan27a005b2007-05-03 13:23:41 -0700127 { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_NX2_5709S,
128 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5709S },
Michael Chan7bb0a042008-07-14 22:37:47 -0700129 { PCI_VENDOR_ID_BROADCOM, 0x163b,
130 PCI_ANY_ID, PCI_ANY_ID, 0, 0, BCM5716 },
Michael Chanb6016b72005-05-26 13:03:09 -0700131 { 0, }
132};
133
134static struct flash_spec flash_table[] =
135{
Michael Chane30372c2007-07-16 18:26:23 -0700136#define BUFFERED_FLAGS (BNX2_NV_BUFFERED | BNX2_NV_TRANSLATE)
137#define NONBUFFERED_FLAGS (BNX2_NV_WREN)
Michael Chanb6016b72005-05-26 13:03:09 -0700138 /* Slow EEPROM */
Michael Chan37137702005-11-04 08:49:17 -0800139 {0x00000000, 0x40830380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700140 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700141 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
142 "EEPROM - slow"},
Michael Chan37137702005-11-04 08:49:17 -0800143 /* Expansion entry 0001 */
144 {0x08000002, 0x4b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700145 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800146 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
147 "Entry 0001"},
Michael Chanb6016b72005-05-26 13:03:09 -0700148 /* Saifun SA25F010 (non-buffered flash) */
149 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800150 {0x04000001, 0x47808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700151 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700152 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*2,
153 "Non-buffered flash (128kB)"},
154 /* Saifun SA25F020 (non-buffered flash) */
155 /* strap, cfg1, & write1 need updates */
Michael Chan37137702005-11-04 08:49:17 -0800156 {0x0c000003, 0x4f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700157 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chanb6016b72005-05-26 13:03:09 -0700158 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE*4,
159 "Non-buffered flash (256kB)"},
Michael Chan37137702005-11-04 08:49:17 -0800160 /* Expansion entry 0100 */
161 {0x11000000, 0x53808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700162 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800163 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
164 "Entry 0100"},
165 /* Entry 0101: ST M45PE10 (non-buffered flash, TetonII B0) */
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400166 {0x19000002, 0x5b808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700167 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800168 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*2,
169 "Entry 0101: ST M45PE10 (128kB non-bufferred)"},
170 /* Entry 0110: ST M45PE20 (non-buffered flash)*/
171 {0x15000001, 0x57808201, 0x000500db, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700172 NONBUFFERED_FLAGS, ST_MICRO_FLASH_PAGE_BITS, ST_MICRO_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800173 ST_MICRO_FLASH_BYTE_ADDR_MASK, ST_MICRO_FLASH_BASE_TOTAL_SIZE*4,
174 "Entry 0110: ST M45PE20 (256kB non-bufferred)"},
175 /* Saifun SA25F005 (non-buffered flash) */
176 /* strap, cfg1, & write1 need updates */
177 {0x1d000003, 0x5f808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700178 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800179 SAIFUN_FLASH_BYTE_ADDR_MASK, SAIFUN_FLASH_BASE_TOTAL_SIZE,
180 "Non-buffered flash (64kB)"},
181 /* Fast EEPROM */
182 {0x22000000, 0x62808380, 0x009f0081, 0xa184a053, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700183 BUFFERED_FLAGS, SEEPROM_PAGE_BITS, SEEPROM_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800184 SEEPROM_BYTE_ADDR_MASK, SEEPROM_TOTAL_SIZE,
185 "EEPROM - fast"},
186 /* Expansion entry 1001 */
187 {0x2a000002, 0x6b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700188 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800189 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
190 "Entry 1001"},
191 /* Expansion entry 1010 */
192 {0x26000001, 0x67808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700193 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800194 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
195 "Entry 1010"},
196 /* ATMEL AT45DB011B (buffered flash) */
197 {0x2e000003, 0x6e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700198 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800199 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE,
200 "Buffered flash (128kB)"},
201 /* Expansion entry 1100 */
202 {0x33000000, 0x73808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700203 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800204 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
205 "Entry 1100"},
206 /* Expansion entry 1101 */
207 {0x3b000002, 0x7b808201, 0x00050081, 0x03840253, 0xaf020406,
Michael Chane30372c2007-07-16 18:26:23 -0700208 NONBUFFERED_FLAGS, SAIFUN_FLASH_PAGE_BITS, SAIFUN_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800209 SAIFUN_FLASH_BYTE_ADDR_MASK, 0,
210 "Entry 1101"},
211 /* Ateml Expansion entry 1110 */
212 {0x37000001, 0x76808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700213 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800214 BUFFERED_FLASH_BYTE_ADDR_MASK, 0,
215 "Entry 1110 (Atmel)"},
216 /* ATMEL AT45DB021B (buffered flash) */
217 {0x3f000003, 0x7e808273, 0x00570081, 0x68848353, 0xaf000400,
Michael Chane30372c2007-07-16 18:26:23 -0700218 BUFFERED_FLAGS, BUFFERED_FLASH_PAGE_BITS, BUFFERED_FLASH_PAGE_SIZE,
Michael Chan37137702005-11-04 08:49:17 -0800219 BUFFERED_FLASH_BYTE_ADDR_MASK, BUFFERED_FLASH_TOTAL_SIZE*2,
220 "Buffered flash (256kB)"},
Michael Chanb6016b72005-05-26 13:03:09 -0700221};
222
Michael Chane30372c2007-07-16 18:26:23 -0700223static struct flash_spec flash_5709 = {
224 .flags = BNX2_NV_BUFFERED,
225 .page_bits = BCM5709_FLASH_PAGE_BITS,
226 .page_size = BCM5709_FLASH_PAGE_SIZE,
227 .addr_mask = BCM5709_FLASH_BYTE_ADDR_MASK,
228 .total_size = BUFFERED_FLASH_TOTAL_SIZE*2,
229 .name = "5709 Buffered flash (256kB)",
230};
231
Michael Chanb6016b72005-05-26 13:03:09 -0700232MODULE_DEVICE_TABLE(pci, bnx2_pci_tbl);
233
Michael Chan35e90102008-06-19 16:37:42 -0700234static inline u32 bnx2_tx_avail(struct bnx2 *bp, struct bnx2_tx_ring_info *txr)
Michael Chane89bbf12005-08-25 15:36:58 -0700235{
Michael Chan2f8af122006-08-15 01:39:10 -0700236 u32 diff;
Michael Chane89bbf12005-08-25 15:36:58 -0700237
Michael Chan2f8af122006-08-15 01:39:10 -0700238 smp_mb();
Michael Chanfaac9c42006-12-14 15:56:32 -0800239
240 /* The ring uses 256 indices for 255 entries, one of them
241 * needs to be skipped.
242 */
Michael Chan35e90102008-06-19 16:37:42 -0700243 diff = txr->tx_prod - txr->tx_cons;
Michael Chanfaac9c42006-12-14 15:56:32 -0800244 if (unlikely(diff >= TX_DESC_CNT)) {
245 diff &= 0xffff;
246 if (diff == TX_DESC_CNT)
247 diff = MAX_TX_DESC_CNT;
248 }
Michael Chane89bbf12005-08-25 15:36:58 -0700249 return (bp->tx_ring_size - diff);
250}
251
Michael Chanb6016b72005-05-26 13:03:09 -0700252static u32
253bnx2_reg_rd_ind(struct bnx2 *bp, u32 offset)
254{
Michael Chan1b8227c2007-05-03 13:24:05 -0700255 u32 val;
256
257 spin_lock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700258 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
Michael Chan1b8227c2007-05-03 13:24:05 -0700259 val = REG_RD(bp, BNX2_PCICFG_REG_WINDOW);
260 spin_unlock_bh(&bp->indirect_lock);
261 return val;
Michael Chanb6016b72005-05-26 13:03:09 -0700262}
263
264static void
265bnx2_reg_wr_ind(struct bnx2 *bp, u32 offset, u32 val)
266{
Michael Chan1b8227c2007-05-03 13:24:05 -0700267 spin_lock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700268 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, offset);
269 REG_WR(bp, BNX2_PCICFG_REG_WINDOW, val);
Michael Chan1b8227c2007-05-03 13:24:05 -0700270 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700271}
272
273static void
Michael Chan2726d6e2008-01-29 21:35:05 -0800274bnx2_shmem_wr(struct bnx2 *bp, u32 offset, u32 val)
275{
276 bnx2_reg_wr_ind(bp, bp->shmem_base + offset, val);
277}
278
279static u32
280bnx2_shmem_rd(struct bnx2 *bp, u32 offset)
281{
282 return (bnx2_reg_rd_ind(bp, bp->shmem_base + offset));
283}
284
285static void
Michael Chanb6016b72005-05-26 13:03:09 -0700286bnx2_ctx_wr(struct bnx2 *bp, u32 cid_addr, u32 offset, u32 val)
287{
288 offset += cid_addr;
Michael Chan1b8227c2007-05-03 13:24:05 -0700289 spin_lock_bh(&bp->indirect_lock);
Michael Chan59b47d82006-11-19 14:10:45 -0800290 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
291 int i;
292
293 REG_WR(bp, BNX2_CTX_CTX_DATA, val);
294 REG_WR(bp, BNX2_CTX_CTX_CTRL,
295 offset | BNX2_CTX_CTX_CTRL_WRITE_REQ);
296 for (i = 0; i < 5; i++) {
Michael Chan59b47d82006-11-19 14:10:45 -0800297 val = REG_RD(bp, BNX2_CTX_CTX_CTRL);
298 if ((val & BNX2_CTX_CTX_CTRL_WRITE_REQ) == 0)
299 break;
300 udelay(5);
301 }
302 } else {
303 REG_WR(bp, BNX2_CTX_DATA_ADR, offset);
304 REG_WR(bp, BNX2_CTX_DATA, val);
305 }
Michael Chan1b8227c2007-05-03 13:24:05 -0700306 spin_unlock_bh(&bp->indirect_lock);
Michael Chanb6016b72005-05-26 13:03:09 -0700307}
308
309static int
310bnx2_read_phy(struct bnx2 *bp, u32 reg, u32 *val)
311{
312 u32 val1;
313 int i, ret;
314
Michael Chan583c28e2008-01-21 19:51:35 -0800315 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700316 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
317 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
318
319 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
320 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
321
322 udelay(40);
323 }
324
325 val1 = (bp->phy_addr << 21) | (reg << 16) |
326 BNX2_EMAC_MDIO_COMM_COMMAND_READ | BNX2_EMAC_MDIO_COMM_DISEXT |
327 BNX2_EMAC_MDIO_COMM_START_BUSY;
328 REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
329
330 for (i = 0; i < 50; i++) {
331 udelay(10);
332
333 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
334 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
335 udelay(5);
336
337 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
338 val1 &= BNX2_EMAC_MDIO_COMM_DATA;
339
340 break;
341 }
342 }
343
344 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY) {
345 *val = 0x0;
346 ret = -EBUSY;
347 }
348 else {
349 *val = val1;
350 ret = 0;
351 }
352
Michael Chan583c28e2008-01-21 19:51:35 -0800353 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700354 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
355 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
356
357 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
358 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
359
360 udelay(40);
361 }
362
363 return ret;
364}
365
366static int
367bnx2_write_phy(struct bnx2 *bp, u32 reg, u32 val)
368{
369 u32 val1;
370 int i, ret;
371
Michael Chan583c28e2008-01-21 19:51:35 -0800372 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700373 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
374 val1 &= ~BNX2_EMAC_MDIO_MODE_AUTO_POLL;
375
376 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
377 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
378
379 udelay(40);
380 }
381
382 val1 = (bp->phy_addr << 21) | (reg << 16) | val |
383 BNX2_EMAC_MDIO_COMM_COMMAND_WRITE |
384 BNX2_EMAC_MDIO_COMM_START_BUSY | BNX2_EMAC_MDIO_COMM_DISEXT;
385 REG_WR(bp, BNX2_EMAC_MDIO_COMM, val1);
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400386
Michael Chanb6016b72005-05-26 13:03:09 -0700387 for (i = 0; i < 50; i++) {
388 udelay(10);
389
390 val1 = REG_RD(bp, BNX2_EMAC_MDIO_COMM);
391 if (!(val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)) {
392 udelay(5);
393 break;
394 }
395 }
396
397 if (val1 & BNX2_EMAC_MDIO_COMM_START_BUSY)
398 ret = -EBUSY;
399 else
400 ret = 0;
401
Michael Chan583c28e2008-01-21 19:51:35 -0800402 if (bp->phy_flags & BNX2_PHY_FLAG_INT_MODE_AUTO_POLLING) {
Michael Chanb6016b72005-05-26 13:03:09 -0700403 val1 = REG_RD(bp, BNX2_EMAC_MDIO_MODE);
404 val1 |= BNX2_EMAC_MDIO_MODE_AUTO_POLL;
405
406 REG_WR(bp, BNX2_EMAC_MDIO_MODE, val1);
407 REG_RD(bp, BNX2_EMAC_MDIO_MODE);
408
409 udelay(40);
410 }
411
412 return ret;
413}
414
415static void
416bnx2_disable_int(struct bnx2 *bp)
417{
Michael Chanb4b36042007-12-20 19:59:30 -0800418 int i;
419 struct bnx2_napi *bnapi;
420
421 for (i = 0; i < bp->irq_nvecs; i++) {
422 bnapi = &bp->bnx2_napi[i];
423 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
424 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
425 }
Michael Chanb6016b72005-05-26 13:03:09 -0700426 REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
427}
428
429static void
430bnx2_enable_int(struct bnx2 *bp)
431{
Michael Chanb4b36042007-12-20 19:59:30 -0800432 int i;
433 struct bnx2_napi *bnapi;
Michael Chan1269a8a2006-01-23 16:11:03 -0800434
Michael Chanb4b36042007-12-20 19:59:30 -0800435 for (i = 0; i < bp->irq_nvecs; i++) {
436 bnapi = &bp->bnx2_napi[i];
Michael Chan35efa7c2007-12-20 19:56:37 -0800437
Michael Chanb4b36042007-12-20 19:59:30 -0800438 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
439 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
440 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
441 bnapi->last_status_idx);
Michael Chanb6016b72005-05-26 13:03:09 -0700442
Michael Chanb4b36042007-12-20 19:59:30 -0800443 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
444 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
445 bnapi->last_status_idx);
446 }
Michael Chanbf5295b2006-03-23 01:11:56 -0800447 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -0700448}
449
450static void
451bnx2_disable_int_sync(struct bnx2 *bp)
452{
Michael Chanb4b36042007-12-20 19:59:30 -0800453 int i;
454
Michael Chanb6016b72005-05-26 13:03:09 -0700455 atomic_inc(&bp->intr_sem);
456 bnx2_disable_int(bp);
Michael Chanb4b36042007-12-20 19:59:30 -0800457 for (i = 0; i < bp->irq_nvecs; i++)
458 synchronize_irq(bp->irq_tbl[i].vector);
Michael Chanb6016b72005-05-26 13:03:09 -0700459}
460
461static void
Michael Chan35efa7c2007-12-20 19:56:37 -0800462bnx2_napi_disable(struct bnx2 *bp)
463{
Michael Chanb4b36042007-12-20 19:59:30 -0800464 int i;
465
466 for (i = 0; i < bp->irq_nvecs; i++)
467 napi_disable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800468}
469
470static void
471bnx2_napi_enable(struct bnx2 *bp)
472{
Michael Chanb4b36042007-12-20 19:59:30 -0800473 int i;
474
475 for (i = 0; i < bp->irq_nvecs; i++)
476 napi_enable(&bp->bnx2_napi[i].napi);
Michael Chan35efa7c2007-12-20 19:56:37 -0800477}
478
479static void
Michael Chanb6016b72005-05-26 13:03:09 -0700480bnx2_netif_stop(struct bnx2 *bp)
481{
482 bnx2_disable_int_sync(bp);
483 if (netif_running(bp->dev)) {
Michael Chan35efa7c2007-12-20 19:56:37 -0800484 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700485 netif_tx_disable(bp->dev);
486 bp->dev->trans_start = jiffies; /* prevent tx timeout */
487 }
488}
489
490static void
491bnx2_netif_start(struct bnx2 *bp)
492{
493 if (atomic_dec_and_test(&bp->intr_sem)) {
494 if (netif_running(bp->dev)) {
Benjamin Li706bf242008-07-18 17:55:11 -0700495 netif_tx_wake_all_queues(bp->dev);
Michael Chan35efa7c2007-12-20 19:56:37 -0800496 bnx2_napi_enable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700497 bnx2_enable_int(bp);
498 }
499 }
500}
501
502static void
Michael Chan35e90102008-06-19 16:37:42 -0700503bnx2_free_tx_mem(struct bnx2 *bp)
504{
505 int i;
506
507 for (i = 0; i < bp->num_tx_rings; i++) {
508 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
509 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
510
511 if (txr->tx_desc_ring) {
512 pci_free_consistent(bp->pdev, TXBD_RING_SIZE,
513 txr->tx_desc_ring,
514 txr->tx_desc_mapping);
515 txr->tx_desc_ring = NULL;
516 }
517 kfree(txr->tx_buf_ring);
518 txr->tx_buf_ring = NULL;
519 }
520}
521
Michael Chanbb4f98a2008-06-19 16:38:19 -0700522static void
523bnx2_free_rx_mem(struct bnx2 *bp)
524{
525 int i;
526
527 for (i = 0; i < bp->num_rx_rings; i++) {
528 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
529 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
530 int j;
531
532 for (j = 0; j < bp->rx_max_ring; j++) {
533 if (rxr->rx_desc_ring[j])
534 pci_free_consistent(bp->pdev, RXBD_RING_SIZE,
535 rxr->rx_desc_ring[j],
536 rxr->rx_desc_mapping[j]);
537 rxr->rx_desc_ring[j] = NULL;
538 }
539 if (rxr->rx_buf_ring)
540 vfree(rxr->rx_buf_ring);
541 rxr->rx_buf_ring = NULL;
542
543 for (j = 0; j < bp->rx_max_pg_ring; j++) {
544 if (rxr->rx_pg_desc_ring[j])
545 pci_free_consistent(bp->pdev, RXBD_RING_SIZE,
546 rxr->rx_pg_desc_ring[i],
547 rxr->rx_pg_desc_mapping[i]);
548 rxr->rx_pg_desc_ring[i] = NULL;
549 }
550 if (rxr->rx_pg_ring)
551 vfree(rxr->rx_pg_ring);
552 rxr->rx_pg_ring = NULL;
553 }
554}
555
Michael Chan35e90102008-06-19 16:37:42 -0700556static int
557bnx2_alloc_tx_mem(struct bnx2 *bp)
558{
559 int i;
560
561 for (i = 0; i < bp->num_tx_rings; i++) {
562 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
563 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
564
565 txr->tx_buf_ring = kzalloc(SW_TXBD_RING_SIZE, GFP_KERNEL);
566 if (txr->tx_buf_ring == NULL)
567 return -ENOMEM;
568
569 txr->tx_desc_ring =
570 pci_alloc_consistent(bp->pdev, TXBD_RING_SIZE,
571 &txr->tx_desc_mapping);
572 if (txr->tx_desc_ring == NULL)
573 return -ENOMEM;
574 }
575 return 0;
576}
577
Michael Chanbb4f98a2008-06-19 16:38:19 -0700578static int
579bnx2_alloc_rx_mem(struct bnx2 *bp)
580{
581 int i;
582
583 for (i = 0; i < bp->num_rx_rings; i++) {
584 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
585 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
586 int j;
587
588 rxr->rx_buf_ring =
589 vmalloc(SW_RXBD_RING_SIZE * bp->rx_max_ring);
590 if (rxr->rx_buf_ring == NULL)
591 return -ENOMEM;
592
593 memset(rxr->rx_buf_ring, 0,
594 SW_RXBD_RING_SIZE * bp->rx_max_ring);
595
596 for (j = 0; j < bp->rx_max_ring; j++) {
597 rxr->rx_desc_ring[j] =
598 pci_alloc_consistent(bp->pdev, RXBD_RING_SIZE,
599 &rxr->rx_desc_mapping[j]);
600 if (rxr->rx_desc_ring[j] == NULL)
601 return -ENOMEM;
602
603 }
604
605 if (bp->rx_pg_ring_size) {
606 rxr->rx_pg_ring = vmalloc(SW_RXPG_RING_SIZE *
607 bp->rx_max_pg_ring);
608 if (rxr->rx_pg_ring == NULL)
609 return -ENOMEM;
610
611 memset(rxr->rx_pg_ring, 0, SW_RXPG_RING_SIZE *
612 bp->rx_max_pg_ring);
613 }
614
615 for (j = 0; j < bp->rx_max_pg_ring; j++) {
616 rxr->rx_pg_desc_ring[j] =
617 pci_alloc_consistent(bp->pdev, RXBD_RING_SIZE,
618 &rxr->rx_pg_desc_mapping[j]);
619 if (rxr->rx_pg_desc_ring[j] == NULL)
620 return -ENOMEM;
621
622 }
623 }
624 return 0;
625}
626
Michael Chan35e90102008-06-19 16:37:42 -0700627static void
Michael Chanb6016b72005-05-26 13:03:09 -0700628bnx2_free_mem(struct bnx2 *bp)
629{
Michael Chan13daffa2006-03-20 17:49:20 -0800630 int i;
Michael Chan43e80b82008-06-19 16:41:08 -0700631 struct bnx2_napi *bnapi = &bp->bnx2_napi[0];
Michael Chan13daffa2006-03-20 17:49:20 -0800632
Michael Chan35e90102008-06-19 16:37:42 -0700633 bnx2_free_tx_mem(bp);
Michael Chanbb4f98a2008-06-19 16:38:19 -0700634 bnx2_free_rx_mem(bp);
Michael Chan35e90102008-06-19 16:37:42 -0700635
Michael Chan59b47d82006-11-19 14:10:45 -0800636 for (i = 0; i < bp->ctx_pages; i++) {
637 if (bp->ctx_blk[i]) {
638 pci_free_consistent(bp->pdev, BCM_PAGE_SIZE,
639 bp->ctx_blk[i],
640 bp->ctx_blk_mapping[i]);
641 bp->ctx_blk[i] = NULL;
642 }
643 }
Michael Chan43e80b82008-06-19 16:41:08 -0700644 if (bnapi->status_blk.msi) {
Michael Chan0f31f992006-03-23 01:12:38 -0800645 pci_free_consistent(bp->pdev, bp->status_stats_size,
Michael Chan43e80b82008-06-19 16:41:08 -0700646 bnapi->status_blk.msi,
647 bp->status_blk_mapping);
648 bnapi->status_blk.msi = NULL;
Michael Chan0f31f992006-03-23 01:12:38 -0800649 bp->stats_blk = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -0700650 }
Michael Chanb6016b72005-05-26 13:03:09 -0700651}
652
653static int
654bnx2_alloc_mem(struct bnx2 *bp)
655{
Michael Chan35e90102008-06-19 16:37:42 -0700656 int i, status_blk_size, err;
Michael Chan43e80b82008-06-19 16:41:08 -0700657 struct bnx2_napi *bnapi;
658 void *status_blk;
Michael Chanb6016b72005-05-26 13:03:09 -0700659
Michael Chan0f31f992006-03-23 01:12:38 -0800660 /* Combine status and statistics blocks into one allocation. */
661 status_blk_size = L1_CACHE_ALIGN(sizeof(struct status_block));
David S. Millerf86e82f2008-01-21 17:15:40 -0800662 if (bp->flags & BNX2_FLAG_MSIX_CAP)
Michael Chanb4b36042007-12-20 19:59:30 -0800663 status_blk_size = L1_CACHE_ALIGN(BNX2_MAX_MSIX_HW_VEC *
664 BNX2_SBLK_MSIX_ALIGN_SIZE);
Michael Chan0f31f992006-03-23 01:12:38 -0800665 bp->status_stats_size = status_blk_size +
666 sizeof(struct statistics_block);
667
Michael Chan43e80b82008-06-19 16:41:08 -0700668 status_blk = pci_alloc_consistent(bp->pdev, bp->status_stats_size,
669 &bp->status_blk_mapping);
670 if (status_blk == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -0700671 goto alloc_mem_err;
672
Michael Chan43e80b82008-06-19 16:41:08 -0700673 memset(status_blk, 0, bp->status_stats_size);
Michael Chanb6016b72005-05-26 13:03:09 -0700674
Michael Chan43e80b82008-06-19 16:41:08 -0700675 bnapi = &bp->bnx2_napi[0];
676 bnapi->status_blk.msi = status_blk;
677 bnapi->hw_tx_cons_ptr =
678 &bnapi->status_blk.msi->status_tx_quick_consumer_index0;
679 bnapi->hw_rx_cons_ptr =
680 &bnapi->status_blk.msi->status_rx_quick_consumer_index0;
David S. Millerf86e82f2008-01-21 17:15:40 -0800681 if (bp->flags & BNX2_FLAG_MSIX_CAP) {
Michael Chanb4b36042007-12-20 19:59:30 -0800682 for (i = 1; i < BNX2_MAX_MSIX_VEC; i++) {
Michael Chan43e80b82008-06-19 16:41:08 -0700683 struct status_block_msix *sblk;
Michael Chanb4b36042007-12-20 19:59:30 -0800684
Michael Chan43e80b82008-06-19 16:41:08 -0700685 bnapi = &bp->bnx2_napi[i];
686
687 sblk = (void *) (status_blk +
688 BNX2_SBLK_MSIX_ALIGN_SIZE * i);
689 bnapi->status_blk.msix = sblk;
690 bnapi->hw_tx_cons_ptr =
691 &sblk->status_tx_quick_consumer_index;
692 bnapi->hw_rx_cons_ptr =
693 &sblk->status_rx_quick_consumer_index;
Michael Chanb4b36042007-12-20 19:59:30 -0800694 bnapi->int_num = i << 24;
695 }
696 }
Michael Chan35efa7c2007-12-20 19:56:37 -0800697
Michael Chan43e80b82008-06-19 16:41:08 -0700698 bp->stats_blk = status_blk + status_blk_size;
Michael Chanb6016b72005-05-26 13:03:09 -0700699
Michael Chan0f31f992006-03-23 01:12:38 -0800700 bp->stats_blk_mapping = bp->status_blk_mapping + status_blk_size;
Michael Chanb6016b72005-05-26 13:03:09 -0700701
Michael Chan59b47d82006-11-19 14:10:45 -0800702 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
703 bp->ctx_pages = 0x2000 / BCM_PAGE_SIZE;
704 if (bp->ctx_pages == 0)
705 bp->ctx_pages = 1;
706 for (i = 0; i < bp->ctx_pages; i++) {
707 bp->ctx_blk[i] = pci_alloc_consistent(bp->pdev,
708 BCM_PAGE_SIZE,
709 &bp->ctx_blk_mapping[i]);
710 if (bp->ctx_blk[i] == NULL)
711 goto alloc_mem_err;
712 }
713 }
Michael Chan35e90102008-06-19 16:37:42 -0700714
Michael Chanbb4f98a2008-06-19 16:38:19 -0700715 err = bnx2_alloc_rx_mem(bp);
716 if (err)
717 goto alloc_mem_err;
718
Michael Chan35e90102008-06-19 16:37:42 -0700719 err = bnx2_alloc_tx_mem(bp);
720 if (err)
721 goto alloc_mem_err;
722
Michael Chanb6016b72005-05-26 13:03:09 -0700723 return 0;
724
725alloc_mem_err:
726 bnx2_free_mem(bp);
727 return -ENOMEM;
728}
729
730static void
Michael Chane3648b32005-11-04 08:51:21 -0800731bnx2_report_fw_link(struct bnx2 *bp)
732{
733 u32 fw_link_status = 0;
734
Michael Chan583c28e2008-01-21 19:51:35 -0800735 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -0700736 return;
737
Michael Chane3648b32005-11-04 08:51:21 -0800738 if (bp->link_up) {
739 u32 bmsr;
740
741 switch (bp->line_speed) {
742 case SPEED_10:
743 if (bp->duplex == DUPLEX_HALF)
744 fw_link_status = BNX2_LINK_STATUS_10HALF;
745 else
746 fw_link_status = BNX2_LINK_STATUS_10FULL;
747 break;
748 case SPEED_100:
749 if (bp->duplex == DUPLEX_HALF)
750 fw_link_status = BNX2_LINK_STATUS_100HALF;
751 else
752 fw_link_status = BNX2_LINK_STATUS_100FULL;
753 break;
754 case SPEED_1000:
755 if (bp->duplex == DUPLEX_HALF)
756 fw_link_status = BNX2_LINK_STATUS_1000HALF;
757 else
758 fw_link_status = BNX2_LINK_STATUS_1000FULL;
759 break;
760 case SPEED_2500:
761 if (bp->duplex == DUPLEX_HALF)
762 fw_link_status = BNX2_LINK_STATUS_2500HALF;
763 else
764 fw_link_status = BNX2_LINK_STATUS_2500FULL;
765 break;
766 }
767
768 fw_link_status |= BNX2_LINK_STATUS_LINK_UP;
769
770 if (bp->autoneg) {
771 fw_link_status |= BNX2_LINK_STATUS_AN_ENABLED;
772
Michael Chanca58c3a2007-05-03 13:22:52 -0700773 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
774 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chane3648b32005-11-04 08:51:21 -0800775
776 if (!(bmsr & BMSR_ANEGCOMPLETE) ||
Michael Chan583c28e2008-01-21 19:51:35 -0800777 bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)
Michael Chane3648b32005-11-04 08:51:21 -0800778 fw_link_status |= BNX2_LINK_STATUS_PARALLEL_DET;
779 else
780 fw_link_status |= BNX2_LINK_STATUS_AN_COMPLETE;
781 }
782 }
783 else
784 fw_link_status = BNX2_LINK_STATUS_LINK_DOWN;
785
Michael Chan2726d6e2008-01-29 21:35:05 -0800786 bnx2_shmem_wr(bp, BNX2_LINK_STATUS, fw_link_status);
Michael Chane3648b32005-11-04 08:51:21 -0800787}
788
Michael Chan9b1084b2007-07-07 22:50:37 -0700789static char *
790bnx2_xceiver_str(struct bnx2 *bp)
791{
792 return ((bp->phy_port == PORT_FIBRE) ? "SerDes" :
Michael Chan583c28e2008-01-21 19:51:35 -0800793 ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) ? "Remote Copper" :
Michael Chan9b1084b2007-07-07 22:50:37 -0700794 "Copper"));
795}
796
Michael Chane3648b32005-11-04 08:51:21 -0800797static void
Michael Chanb6016b72005-05-26 13:03:09 -0700798bnx2_report_link(struct bnx2 *bp)
799{
800 if (bp->link_up) {
801 netif_carrier_on(bp->dev);
Michael Chan9b1084b2007-07-07 22:50:37 -0700802 printk(KERN_INFO PFX "%s NIC %s Link is Up, ", bp->dev->name,
803 bnx2_xceiver_str(bp));
Michael Chanb6016b72005-05-26 13:03:09 -0700804
805 printk("%d Mbps ", bp->line_speed);
806
807 if (bp->duplex == DUPLEX_FULL)
808 printk("full duplex");
809 else
810 printk("half duplex");
811
812 if (bp->flow_ctrl) {
813 if (bp->flow_ctrl & FLOW_CTRL_RX) {
814 printk(", receive ");
815 if (bp->flow_ctrl & FLOW_CTRL_TX)
816 printk("& transmit ");
817 }
818 else {
819 printk(", transmit ");
820 }
821 printk("flow control ON");
822 }
823 printk("\n");
824 }
825 else {
826 netif_carrier_off(bp->dev);
Michael Chan9b1084b2007-07-07 22:50:37 -0700827 printk(KERN_ERR PFX "%s NIC %s Link is Down\n", bp->dev->name,
828 bnx2_xceiver_str(bp));
Michael Chanb6016b72005-05-26 13:03:09 -0700829 }
Michael Chane3648b32005-11-04 08:51:21 -0800830
831 bnx2_report_fw_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -0700832}
833
834static void
835bnx2_resolve_flow_ctrl(struct bnx2 *bp)
836{
837 u32 local_adv, remote_adv;
838
839 bp->flow_ctrl = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -0400840 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
Michael Chanb6016b72005-05-26 13:03:09 -0700841 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
842
843 if (bp->duplex == DUPLEX_FULL) {
844 bp->flow_ctrl = bp->req_flow_ctrl;
845 }
846 return;
847 }
848
849 if (bp->duplex != DUPLEX_FULL) {
850 return;
851 }
852
Michael Chan583c28e2008-01-21 19:51:35 -0800853 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan5b0c76a2005-11-04 08:45:49 -0800854 (CHIP_NUM(bp) == CHIP_NUM_5708)) {
855 u32 val;
856
857 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
858 if (val & BCM5708S_1000X_STAT1_TX_PAUSE)
859 bp->flow_ctrl |= FLOW_CTRL_TX;
860 if (val & BCM5708S_1000X_STAT1_RX_PAUSE)
861 bp->flow_ctrl |= FLOW_CTRL_RX;
862 return;
863 }
864
Michael Chanca58c3a2007-05-03 13:22:52 -0700865 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
866 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -0700867
Michael Chan583c28e2008-01-21 19:51:35 -0800868 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -0700869 u32 new_local_adv = 0;
870 u32 new_remote_adv = 0;
871
872 if (local_adv & ADVERTISE_1000XPAUSE)
873 new_local_adv |= ADVERTISE_PAUSE_CAP;
874 if (local_adv & ADVERTISE_1000XPSE_ASYM)
875 new_local_adv |= ADVERTISE_PAUSE_ASYM;
876 if (remote_adv & ADVERTISE_1000XPAUSE)
877 new_remote_adv |= ADVERTISE_PAUSE_CAP;
878 if (remote_adv & ADVERTISE_1000XPSE_ASYM)
879 new_remote_adv |= ADVERTISE_PAUSE_ASYM;
880
881 local_adv = new_local_adv;
882 remote_adv = new_remote_adv;
883 }
884
885 /* See Table 28B-3 of 802.3ab-1999 spec. */
886 if (local_adv & ADVERTISE_PAUSE_CAP) {
887 if(local_adv & ADVERTISE_PAUSE_ASYM) {
888 if (remote_adv & ADVERTISE_PAUSE_CAP) {
889 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
890 }
891 else if (remote_adv & ADVERTISE_PAUSE_ASYM) {
892 bp->flow_ctrl = FLOW_CTRL_RX;
893 }
894 }
895 else {
896 if (remote_adv & ADVERTISE_PAUSE_CAP) {
897 bp->flow_ctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
898 }
899 }
900 }
901 else if (local_adv & ADVERTISE_PAUSE_ASYM) {
902 if ((remote_adv & ADVERTISE_PAUSE_CAP) &&
903 (remote_adv & ADVERTISE_PAUSE_ASYM)) {
904
905 bp->flow_ctrl = FLOW_CTRL_TX;
906 }
907 }
908}
909
910static int
Michael Chan27a005b2007-05-03 13:23:41 -0700911bnx2_5709s_linkup(struct bnx2 *bp)
912{
913 u32 val, speed;
914
915 bp->link_up = 1;
916
917 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_GP_STATUS);
918 bnx2_read_phy(bp, MII_BNX2_GP_TOP_AN_STATUS1, &val);
919 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
920
921 if ((bp->autoneg & AUTONEG_SPEED) == 0) {
922 bp->line_speed = bp->req_line_speed;
923 bp->duplex = bp->req_duplex;
924 return 0;
925 }
926 speed = val & MII_BNX2_GP_TOP_AN_SPEED_MSK;
927 switch (speed) {
928 case MII_BNX2_GP_TOP_AN_SPEED_10:
929 bp->line_speed = SPEED_10;
930 break;
931 case MII_BNX2_GP_TOP_AN_SPEED_100:
932 bp->line_speed = SPEED_100;
933 break;
934 case MII_BNX2_GP_TOP_AN_SPEED_1G:
935 case MII_BNX2_GP_TOP_AN_SPEED_1GKV:
936 bp->line_speed = SPEED_1000;
937 break;
938 case MII_BNX2_GP_TOP_AN_SPEED_2_5G:
939 bp->line_speed = SPEED_2500;
940 break;
941 }
942 if (val & MII_BNX2_GP_TOP_AN_FD)
943 bp->duplex = DUPLEX_FULL;
944 else
945 bp->duplex = DUPLEX_HALF;
946 return 0;
947}
948
949static int
Michael Chan5b0c76a2005-11-04 08:45:49 -0800950bnx2_5708s_linkup(struct bnx2 *bp)
951{
952 u32 val;
953
954 bp->link_up = 1;
955 bnx2_read_phy(bp, BCM5708S_1000X_STAT1, &val);
956 switch (val & BCM5708S_1000X_STAT1_SPEED_MASK) {
957 case BCM5708S_1000X_STAT1_SPEED_10:
958 bp->line_speed = SPEED_10;
959 break;
960 case BCM5708S_1000X_STAT1_SPEED_100:
961 bp->line_speed = SPEED_100;
962 break;
963 case BCM5708S_1000X_STAT1_SPEED_1G:
964 bp->line_speed = SPEED_1000;
965 break;
966 case BCM5708S_1000X_STAT1_SPEED_2G5:
967 bp->line_speed = SPEED_2500;
968 break;
969 }
970 if (val & BCM5708S_1000X_STAT1_FD)
971 bp->duplex = DUPLEX_FULL;
972 else
973 bp->duplex = DUPLEX_HALF;
974
975 return 0;
976}
977
978static int
979bnx2_5706s_linkup(struct bnx2 *bp)
Michael Chanb6016b72005-05-26 13:03:09 -0700980{
981 u32 bmcr, local_adv, remote_adv, common;
982
983 bp->link_up = 1;
984 bp->line_speed = SPEED_1000;
985
Michael Chanca58c3a2007-05-03 13:22:52 -0700986 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -0700987 if (bmcr & BMCR_FULLDPLX) {
988 bp->duplex = DUPLEX_FULL;
989 }
990 else {
991 bp->duplex = DUPLEX_HALF;
992 }
993
994 if (!(bmcr & BMCR_ANENABLE)) {
995 return 0;
996 }
997
Michael Chanca58c3a2007-05-03 13:22:52 -0700998 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
999 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001000
1001 common = local_adv & remote_adv;
1002 if (common & (ADVERTISE_1000XHALF | ADVERTISE_1000XFULL)) {
1003
1004 if (common & ADVERTISE_1000XFULL) {
1005 bp->duplex = DUPLEX_FULL;
1006 }
1007 else {
1008 bp->duplex = DUPLEX_HALF;
1009 }
1010 }
1011
1012 return 0;
1013}
1014
1015static int
1016bnx2_copper_linkup(struct bnx2 *bp)
1017{
1018 u32 bmcr;
1019
Michael Chanca58c3a2007-05-03 13:22:52 -07001020 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001021 if (bmcr & BMCR_ANENABLE) {
1022 u32 local_adv, remote_adv, common;
1023
1024 bnx2_read_phy(bp, MII_CTRL1000, &local_adv);
1025 bnx2_read_phy(bp, MII_STAT1000, &remote_adv);
1026
1027 common = local_adv & (remote_adv >> 2);
1028 if (common & ADVERTISE_1000FULL) {
1029 bp->line_speed = SPEED_1000;
1030 bp->duplex = DUPLEX_FULL;
1031 }
1032 else if (common & ADVERTISE_1000HALF) {
1033 bp->line_speed = SPEED_1000;
1034 bp->duplex = DUPLEX_HALF;
1035 }
1036 else {
Michael Chanca58c3a2007-05-03 13:22:52 -07001037 bnx2_read_phy(bp, bp->mii_adv, &local_adv);
1038 bnx2_read_phy(bp, bp->mii_lpa, &remote_adv);
Michael Chanb6016b72005-05-26 13:03:09 -07001039
1040 common = local_adv & remote_adv;
1041 if (common & ADVERTISE_100FULL) {
1042 bp->line_speed = SPEED_100;
1043 bp->duplex = DUPLEX_FULL;
1044 }
1045 else if (common & ADVERTISE_100HALF) {
1046 bp->line_speed = SPEED_100;
1047 bp->duplex = DUPLEX_HALF;
1048 }
1049 else if (common & ADVERTISE_10FULL) {
1050 bp->line_speed = SPEED_10;
1051 bp->duplex = DUPLEX_FULL;
1052 }
1053 else if (common & ADVERTISE_10HALF) {
1054 bp->line_speed = SPEED_10;
1055 bp->duplex = DUPLEX_HALF;
1056 }
1057 else {
1058 bp->line_speed = 0;
1059 bp->link_up = 0;
1060 }
1061 }
1062 }
1063 else {
1064 if (bmcr & BMCR_SPEED100) {
1065 bp->line_speed = SPEED_100;
1066 }
1067 else {
1068 bp->line_speed = SPEED_10;
1069 }
1070 if (bmcr & BMCR_FULLDPLX) {
1071 bp->duplex = DUPLEX_FULL;
1072 }
1073 else {
1074 bp->duplex = DUPLEX_HALF;
1075 }
1076 }
1077
1078 return 0;
1079}
1080
Michael Chan83e3fc82008-01-29 21:37:17 -08001081static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07001082bnx2_init_rx_context(struct bnx2 *bp, u32 cid)
Michael Chan83e3fc82008-01-29 21:37:17 -08001083{
Michael Chanbb4f98a2008-06-19 16:38:19 -07001084 u32 val, rx_cid_addr = GET_CID_ADDR(cid);
Michael Chan83e3fc82008-01-29 21:37:17 -08001085
1086 val = BNX2_L2CTX_CTX_TYPE_CTX_BD_CHN_TYPE_VALUE;
1087 val |= BNX2_L2CTX_CTX_TYPE_SIZE_L2;
1088 val |= 0x02 << 8;
1089
1090 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1091 u32 lo_water, hi_water;
1092
1093 if (bp->flow_ctrl & FLOW_CTRL_TX)
1094 lo_water = BNX2_L2CTX_LO_WATER_MARK_DEFAULT;
1095 else
1096 lo_water = BNX2_L2CTX_LO_WATER_MARK_DIS;
1097 if (lo_water >= bp->rx_ring_size)
1098 lo_water = 0;
1099
1100 hi_water = bp->rx_ring_size / 4;
1101
1102 if (hi_water <= lo_water)
1103 lo_water = 0;
1104
1105 hi_water /= BNX2_L2CTX_HI_WATER_MARK_SCALE;
1106 lo_water /= BNX2_L2CTX_LO_WATER_MARK_SCALE;
1107
1108 if (hi_water > 0xf)
1109 hi_water = 0xf;
1110 else if (hi_water == 0)
1111 lo_water = 0;
1112 val |= lo_water | (hi_water << BNX2_L2CTX_HI_WATER_MARK_SHIFT);
1113 }
1114 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_CTX_TYPE, val);
1115}
1116
Michael Chanbb4f98a2008-06-19 16:38:19 -07001117static void
1118bnx2_init_all_rx_contexts(struct bnx2 *bp)
1119{
1120 int i;
1121 u32 cid;
1122
1123 for (i = 0, cid = RX_CID; i < bp->num_rx_rings; i++, cid++) {
1124 if (i == 1)
1125 cid = RX_RSS_CID;
1126 bnx2_init_rx_context(bp, cid);
1127 }
1128}
1129
Michael Chanb6016b72005-05-26 13:03:09 -07001130static int
1131bnx2_set_mac_link(struct bnx2 *bp)
1132{
1133 u32 val;
1134
1135 REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x2620);
1136 if (bp->link_up && (bp->line_speed == SPEED_1000) &&
1137 (bp->duplex == DUPLEX_HALF)) {
1138 REG_WR(bp, BNX2_EMAC_TX_LENGTHS, 0x26ff);
1139 }
1140
1141 /* Configure the EMAC mode register. */
1142 val = REG_RD(bp, BNX2_EMAC_MODE);
1143
1144 val &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
Michael Chan5b0c76a2005-11-04 08:45:49 -08001145 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08001146 BNX2_EMAC_MODE_25G_MODE);
Michael Chanb6016b72005-05-26 13:03:09 -07001147
1148 if (bp->link_up) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001149 switch (bp->line_speed) {
1150 case SPEED_10:
Michael Chan59b47d82006-11-19 14:10:45 -08001151 if (CHIP_NUM(bp) != CHIP_NUM_5706) {
1152 val |= BNX2_EMAC_MODE_PORT_MII_10M;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001153 break;
1154 }
1155 /* fall through */
1156 case SPEED_100:
1157 val |= BNX2_EMAC_MODE_PORT_MII;
1158 break;
1159 case SPEED_2500:
Michael Chan59b47d82006-11-19 14:10:45 -08001160 val |= BNX2_EMAC_MODE_25G_MODE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001161 /* fall through */
1162 case SPEED_1000:
1163 val |= BNX2_EMAC_MODE_PORT_GMII;
1164 break;
1165 }
Michael Chanb6016b72005-05-26 13:03:09 -07001166 }
1167 else {
1168 val |= BNX2_EMAC_MODE_PORT_GMII;
1169 }
1170
1171 /* Set the MAC to operate in the appropriate duplex mode. */
1172 if (bp->duplex == DUPLEX_HALF)
1173 val |= BNX2_EMAC_MODE_HALF_DUPLEX;
1174 REG_WR(bp, BNX2_EMAC_MODE, val);
1175
1176 /* Enable/disable rx PAUSE. */
1177 bp->rx_mode &= ~BNX2_EMAC_RX_MODE_FLOW_EN;
1178
1179 if (bp->flow_ctrl & FLOW_CTRL_RX)
1180 bp->rx_mode |= BNX2_EMAC_RX_MODE_FLOW_EN;
1181 REG_WR(bp, BNX2_EMAC_RX_MODE, bp->rx_mode);
1182
1183 /* Enable/disable tx PAUSE. */
1184 val = REG_RD(bp, BNX2_EMAC_TX_MODE);
1185 val &= ~BNX2_EMAC_TX_MODE_FLOW_EN;
1186
1187 if (bp->flow_ctrl & FLOW_CTRL_TX)
1188 val |= BNX2_EMAC_TX_MODE_FLOW_EN;
1189 REG_WR(bp, BNX2_EMAC_TX_MODE, val);
1190
1191 /* Acknowledge the interrupt. */
1192 REG_WR(bp, BNX2_EMAC_STATUS, BNX2_EMAC_STATUS_LINK_CHANGE);
1193
Michael Chan83e3fc82008-01-29 21:37:17 -08001194 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chanbb4f98a2008-06-19 16:38:19 -07001195 bnx2_init_all_rx_contexts(bp);
Michael Chan83e3fc82008-01-29 21:37:17 -08001196
Michael Chanb6016b72005-05-26 13:03:09 -07001197 return 0;
1198}
1199
Michael Chan27a005b2007-05-03 13:23:41 -07001200static void
1201bnx2_enable_bmsr1(struct bnx2 *bp)
1202{
Michael Chan583c28e2008-01-21 19:51:35 -08001203 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan27a005b2007-05-03 13:23:41 -07001204 (CHIP_NUM(bp) == CHIP_NUM_5709))
1205 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1206 MII_BNX2_BLK_ADDR_GP_STATUS);
1207}
1208
1209static void
1210bnx2_disable_bmsr1(struct bnx2 *bp)
1211{
Michael Chan583c28e2008-01-21 19:51:35 -08001212 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan27a005b2007-05-03 13:23:41 -07001213 (CHIP_NUM(bp) == CHIP_NUM_5709))
1214 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1215 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1216}
1217
Michael Chanb6016b72005-05-26 13:03:09 -07001218static int
Michael Chan605a9e22007-05-03 13:23:13 -07001219bnx2_test_and_enable_2g5(struct bnx2 *bp)
1220{
1221 u32 up1;
1222 int ret = 1;
1223
Michael Chan583c28e2008-01-21 19:51:35 -08001224 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001225 return 0;
1226
1227 if (bp->autoneg & AUTONEG_SPEED)
1228 bp->advertising |= ADVERTISED_2500baseX_Full;
1229
Michael Chan27a005b2007-05-03 13:23:41 -07001230 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1231 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1232
Michael Chan605a9e22007-05-03 13:23:13 -07001233 bnx2_read_phy(bp, bp->mii_up1, &up1);
1234 if (!(up1 & BCM5708S_UP1_2G5)) {
1235 up1 |= BCM5708S_UP1_2G5;
1236 bnx2_write_phy(bp, bp->mii_up1, up1);
1237 ret = 0;
1238 }
1239
Michael Chan27a005b2007-05-03 13:23:41 -07001240 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1241 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1242 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1243
Michael Chan605a9e22007-05-03 13:23:13 -07001244 return ret;
1245}
1246
1247static int
1248bnx2_test_and_disable_2g5(struct bnx2 *bp)
1249{
1250 u32 up1;
1251 int ret = 0;
1252
Michael Chan583c28e2008-01-21 19:51:35 -08001253 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001254 return 0;
1255
Michael Chan27a005b2007-05-03 13:23:41 -07001256 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1257 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
1258
Michael Chan605a9e22007-05-03 13:23:13 -07001259 bnx2_read_phy(bp, bp->mii_up1, &up1);
1260 if (up1 & BCM5708S_UP1_2G5) {
1261 up1 &= ~BCM5708S_UP1_2G5;
1262 bnx2_write_phy(bp, bp->mii_up1, up1);
1263 ret = 1;
1264 }
1265
Michael Chan27a005b2007-05-03 13:23:41 -07001266 if (CHIP_NUM(bp) == CHIP_NUM_5709)
1267 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1268 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1269
Michael Chan605a9e22007-05-03 13:23:13 -07001270 return ret;
1271}
1272
1273static void
1274bnx2_enable_forced_2g5(struct bnx2 *bp)
1275{
1276 u32 bmcr;
1277
Michael Chan583c28e2008-01-21 19:51:35 -08001278 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001279 return;
1280
Michael Chan27a005b2007-05-03 13:23:41 -07001281 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1282 u32 val;
1283
1284 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1285 MII_BNX2_BLK_ADDR_SERDES_DIG);
1286 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val);
1287 val &= ~MII_BNX2_SD_MISC1_FORCE_MSK;
1288 val |= MII_BNX2_SD_MISC1_FORCE | MII_BNX2_SD_MISC1_FORCE_2_5G;
1289 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1290
1291 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1292 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1293 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1294
1295 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001296 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1297 bmcr |= BCM5708S_BMCR_FORCE_2500;
1298 }
1299
1300 if (bp->autoneg & AUTONEG_SPEED) {
1301 bmcr &= ~BMCR_ANENABLE;
1302 if (bp->req_duplex == DUPLEX_FULL)
1303 bmcr |= BMCR_FULLDPLX;
1304 }
1305 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1306}
1307
1308static void
1309bnx2_disable_forced_2g5(struct bnx2 *bp)
1310{
1311 u32 bmcr;
1312
Michael Chan583c28e2008-01-21 19:51:35 -08001313 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan605a9e22007-05-03 13:23:13 -07001314 return;
1315
Michael Chan27a005b2007-05-03 13:23:41 -07001316 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1317 u32 val;
1318
1319 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1320 MII_BNX2_BLK_ADDR_SERDES_DIG);
1321 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_MISC1, &val);
1322 val &= ~MII_BNX2_SD_MISC1_FORCE;
1323 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_MISC1, val);
1324
1325 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR,
1326 MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
1327 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1328
1329 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001330 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1331 bmcr &= ~BCM5708S_BMCR_FORCE_2500;
1332 }
1333
1334 if (bp->autoneg & AUTONEG_SPEED)
1335 bmcr |= BMCR_SPEED1000 | BMCR_ANENABLE | BMCR_ANRESTART;
1336 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1337}
1338
Michael Chanb2fadea2008-01-21 17:07:06 -08001339static void
1340bnx2_5706s_force_link_dn(struct bnx2 *bp, int start)
1341{
1342 u32 val;
1343
1344 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_SERDES_CTL);
1345 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
1346 if (start)
1347 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val & 0xff0f);
1348 else
1349 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val | 0xc0);
1350}
1351
Michael Chan605a9e22007-05-03 13:23:13 -07001352static int
Michael Chanb6016b72005-05-26 13:03:09 -07001353bnx2_set_link(struct bnx2 *bp)
1354{
1355 u32 bmsr;
1356 u8 link_up;
1357
Michael Chan80be4432006-11-19 14:07:28 -08001358 if (bp->loopback == MAC_LOOPBACK || bp->loopback == PHY_LOOPBACK) {
Michael Chanb6016b72005-05-26 13:03:09 -07001359 bp->link_up = 1;
1360 return 0;
1361 }
1362
Michael Chan583c28e2008-01-21 19:51:35 -08001363 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07001364 return 0;
1365
Michael Chanb6016b72005-05-26 13:03:09 -07001366 link_up = bp->link_up;
1367
Michael Chan27a005b2007-05-03 13:23:41 -07001368 bnx2_enable_bmsr1(bp);
1369 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1370 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
1371 bnx2_disable_bmsr1(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001372
Michael Chan583c28e2008-01-21 19:51:35 -08001373 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chanb6016b72005-05-26 13:03:09 -07001374 (CHIP_NUM(bp) == CHIP_NUM_5706)) {
Michael Chana2724e22008-02-23 19:47:44 -08001375 u32 val, an_dbg;
Michael Chanb6016b72005-05-26 13:03:09 -07001376
Michael Chan583c28e2008-01-21 19:51:35 -08001377 if (bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001378 bnx2_5706s_force_link_dn(bp, 0);
Michael Chan583c28e2008-01-21 19:51:35 -08001379 bp->phy_flags &= ~BNX2_PHY_FLAG_FORCED_DOWN;
Michael Chanb2fadea2008-01-21 17:07:06 -08001380 }
Michael Chanb6016b72005-05-26 13:03:09 -07001381 val = REG_RD(bp, BNX2_EMAC_STATUS);
Michael Chana2724e22008-02-23 19:47:44 -08001382
1383 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
1384 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1385 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
1386
1387 if ((val & BNX2_EMAC_STATUS_LINK) &&
1388 !(an_dbg & MISC_SHDW_AN_DBG_NOSYNC))
Michael Chanb6016b72005-05-26 13:03:09 -07001389 bmsr |= BMSR_LSTATUS;
1390 else
1391 bmsr &= ~BMSR_LSTATUS;
1392 }
1393
1394 if (bmsr & BMSR_LSTATUS) {
1395 bp->link_up = 1;
1396
Michael Chan583c28e2008-01-21 19:51:35 -08001397 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001398 if (CHIP_NUM(bp) == CHIP_NUM_5706)
1399 bnx2_5706s_linkup(bp);
1400 else if (CHIP_NUM(bp) == CHIP_NUM_5708)
1401 bnx2_5708s_linkup(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07001402 else if (CHIP_NUM(bp) == CHIP_NUM_5709)
1403 bnx2_5709s_linkup(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001404 }
1405 else {
1406 bnx2_copper_linkup(bp);
1407 }
1408 bnx2_resolve_flow_ctrl(bp);
1409 }
1410 else {
Michael Chan583c28e2008-01-21 19:51:35 -08001411 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
Michael Chan605a9e22007-05-03 13:23:13 -07001412 (bp->autoneg & AUTONEG_SPEED))
1413 bnx2_disable_forced_2g5(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001414
Michael Chan583c28e2008-01-21 19:51:35 -08001415 if (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT) {
Michael Chanb2fadea2008-01-21 17:07:06 -08001416 u32 bmcr;
1417
1418 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
1419 bmcr |= BMCR_ANENABLE;
1420 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
1421
Michael Chan583c28e2008-01-21 19:51:35 -08001422 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb2fadea2008-01-21 17:07:06 -08001423 }
Michael Chanb6016b72005-05-26 13:03:09 -07001424 bp->link_up = 0;
1425 }
1426
1427 if (bp->link_up != link_up) {
1428 bnx2_report_link(bp);
1429 }
1430
1431 bnx2_set_mac_link(bp);
1432
1433 return 0;
1434}
1435
1436static int
1437bnx2_reset_phy(struct bnx2 *bp)
1438{
1439 int i;
1440 u32 reg;
1441
Michael Chanca58c3a2007-05-03 13:22:52 -07001442 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_RESET);
Michael Chanb6016b72005-05-26 13:03:09 -07001443
1444#define PHY_RESET_MAX_WAIT 100
1445 for (i = 0; i < PHY_RESET_MAX_WAIT; i++) {
1446 udelay(10);
1447
Michael Chanca58c3a2007-05-03 13:22:52 -07001448 bnx2_read_phy(bp, bp->mii_bmcr, &reg);
Michael Chanb6016b72005-05-26 13:03:09 -07001449 if (!(reg & BMCR_RESET)) {
1450 udelay(20);
1451 break;
1452 }
1453 }
1454 if (i == PHY_RESET_MAX_WAIT) {
1455 return -EBUSY;
1456 }
1457 return 0;
1458}
1459
1460static u32
1461bnx2_phy_get_pause_adv(struct bnx2 *bp)
1462{
1463 u32 adv = 0;
1464
1465 if ((bp->req_flow_ctrl & (FLOW_CTRL_RX | FLOW_CTRL_TX)) ==
1466 (FLOW_CTRL_RX | FLOW_CTRL_TX)) {
1467
Michael Chan583c28e2008-01-21 19:51:35 -08001468 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001469 adv = ADVERTISE_1000XPAUSE;
1470 }
1471 else {
1472 adv = ADVERTISE_PAUSE_CAP;
1473 }
1474 }
1475 else if (bp->req_flow_ctrl & FLOW_CTRL_TX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001476 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001477 adv = ADVERTISE_1000XPSE_ASYM;
1478 }
1479 else {
1480 adv = ADVERTISE_PAUSE_ASYM;
1481 }
1482 }
1483 else if (bp->req_flow_ctrl & FLOW_CTRL_RX) {
Michael Chan583c28e2008-01-21 19:51:35 -08001484 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanb6016b72005-05-26 13:03:09 -07001485 adv = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
1486 }
1487 else {
1488 adv = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1489 }
1490 }
1491 return adv;
1492}
1493
Michael Chana2f13892008-07-14 22:38:23 -07001494static int bnx2_fw_sync(struct bnx2 *, u32, int, int);
Michael Chan0d8a6572007-07-07 22:49:43 -07001495
Michael Chanb6016b72005-05-26 13:03:09 -07001496static int
Michael Chan0d8a6572007-07-07 22:49:43 -07001497bnx2_setup_remote_phy(struct bnx2 *bp, u8 port)
1498{
1499 u32 speed_arg = 0, pause_adv;
1500
1501 pause_adv = bnx2_phy_get_pause_adv(bp);
1502
1503 if (bp->autoneg & AUTONEG_SPEED) {
1504 speed_arg |= BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG;
1505 if (bp->advertising & ADVERTISED_10baseT_Half)
1506 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1507 if (bp->advertising & ADVERTISED_10baseT_Full)
1508 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1509 if (bp->advertising & ADVERTISED_100baseT_Half)
1510 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1511 if (bp->advertising & ADVERTISED_100baseT_Full)
1512 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1513 if (bp->advertising & ADVERTISED_1000baseT_Full)
1514 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1515 if (bp->advertising & ADVERTISED_2500baseX_Full)
1516 speed_arg |= BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1517 } else {
1518 if (bp->req_line_speed == SPEED_2500)
1519 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_2G5FULL;
1520 else if (bp->req_line_speed == SPEED_1000)
1521 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_1GFULL;
1522 else if (bp->req_line_speed == SPEED_100) {
1523 if (bp->req_duplex == DUPLEX_FULL)
1524 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100FULL;
1525 else
1526 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_100HALF;
1527 } else if (bp->req_line_speed == SPEED_10) {
1528 if (bp->req_duplex == DUPLEX_FULL)
1529 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10FULL;
1530 else
1531 speed_arg = BNX2_NETLINK_SET_LINK_SPEED_10HALF;
1532 }
1533 }
1534
1535 if (pause_adv & (ADVERTISE_1000XPAUSE | ADVERTISE_PAUSE_CAP))
1536 speed_arg |= BNX2_NETLINK_SET_LINK_FC_SYM_PAUSE;
Michael Chanc26736e2008-01-31 17:07:21 -08001537 if (pause_adv & (ADVERTISE_1000XPSE_ASYM | ADVERTISE_PAUSE_ASYM))
Michael Chan0d8a6572007-07-07 22:49:43 -07001538 speed_arg |= BNX2_NETLINK_SET_LINK_FC_ASYM_PAUSE;
1539
1540 if (port == PORT_TP)
1541 speed_arg |= BNX2_NETLINK_SET_LINK_PHY_APP_REMOTE |
1542 BNX2_NETLINK_SET_LINK_ETH_AT_WIRESPEED;
1543
Michael Chan2726d6e2008-01-29 21:35:05 -08001544 bnx2_shmem_wr(bp, BNX2_DRV_MB_ARG0, speed_arg);
Michael Chan0d8a6572007-07-07 22:49:43 -07001545
1546 spin_unlock_bh(&bp->phy_lock);
Michael Chana2f13892008-07-14 22:38:23 -07001547 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_CMD_SET_LINK, 1, 0);
Michael Chan0d8a6572007-07-07 22:49:43 -07001548 spin_lock_bh(&bp->phy_lock);
1549
1550 return 0;
1551}
1552
1553static int
1554bnx2_setup_serdes_phy(struct bnx2 *bp, u8 port)
Michael Chanb6016b72005-05-26 13:03:09 -07001555{
Michael Chan605a9e22007-05-03 13:23:13 -07001556 u32 adv, bmcr;
Michael Chanb6016b72005-05-26 13:03:09 -07001557 u32 new_adv = 0;
1558
Michael Chan583c28e2008-01-21 19:51:35 -08001559 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07001560 return (bnx2_setup_remote_phy(bp, port));
1561
Michael Chanb6016b72005-05-26 13:03:09 -07001562 if (!(bp->autoneg & AUTONEG_SPEED)) {
1563 u32 new_bmcr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001564 int force_link_down = 0;
1565
Michael Chan605a9e22007-05-03 13:23:13 -07001566 if (bp->req_line_speed == SPEED_2500) {
1567 if (!bnx2_test_and_enable_2g5(bp))
1568 force_link_down = 1;
1569 } else if (bp->req_line_speed == SPEED_1000) {
1570 if (bnx2_test_and_disable_2g5(bp))
1571 force_link_down = 1;
1572 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001573 bnx2_read_phy(bp, bp->mii_adv, &adv);
Michael Chan80be4432006-11-19 14:07:28 -08001574 adv &= ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF);
1575
Michael Chanca58c3a2007-05-03 13:22:52 -07001576 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001577 new_bmcr = bmcr & ~BMCR_ANENABLE;
Michael Chan80be4432006-11-19 14:07:28 -08001578 new_bmcr |= BMCR_SPEED1000;
Michael Chan605a9e22007-05-03 13:23:13 -07001579
Michael Chan27a005b2007-05-03 13:23:41 -07001580 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
1581 if (bp->req_line_speed == SPEED_2500)
1582 bnx2_enable_forced_2g5(bp);
1583 else if (bp->req_line_speed == SPEED_1000) {
1584 bnx2_disable_forced_2g5(bp);
1585 new_bmcr &= ~0x2000;
1586 }
1587
1588 } else if (CHIP_NUM(bp) == CHIP_NUM_5708) {
Michael Chan605a9e22007-05-03 13:23:13 -07001589 if (bp->req_line_speed == SPEED_2500)
1590 new_bmcr |= BCM5708S_BMCR_FORCE_2500;
1591 else
1592 new_bmcr = bmcr & ~BCM5708S_BMCR_FORCE_2500;
Michael Chan5b0c76a2005-11-04 08:45:49 -08001593 }
1594
Michael Chanb6016b72005-05-26 13:03:09 -07001595 if (bp->req_duplex == DUPLEX_FULL) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001596 adv |= ADVERTISE_1000XFULL;
Michael Chanb6016b72005-05-26 13:03:09 -07001597 new_bmcr |= BMCR_FULLDPLX;
1598 }
1599 else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08001600 adv |= ADVERTISE_1000XHALF;
Michael Chanb6016b72005-05-26 13:03:09 -07001601 new_bmcr &= ~BMCR_FULLDPLX;
1602 }
Michael Chan5b0c76a2005-11-04 08:45:49 -08001603 if ((new_bmcr != bmcr) || (force_link_down)) {
Michael Chanb6016b72005-05-26 13:03:09 -07001604 /* Force a link down visible on the other side */
1605 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001606 bnx2_write_phy(bp, bp->mii_adv, adv &
Michael Chan5b0c76a2005-11-04 08:45:49 -08001607 ~(ADVERTISE_1000XFULL |
1608 ADVERTISE_1000XHALF));
Michael Chanca58c3a2007-05-03 13:22:52 -07001609 bnx2_write_phy(bp, bp->mii_bmcr, bmcr |
Michael Chanb6016b72005-05-26 13:03:09 -07001610 BMCR_ANRESTART | BMCR_ANENABLE);
1611
1612 bp->link_up = 0;
1613 netif_carrier_off(bp->dev);
Michael Chanca58c3a2007-05-03 13:22:52 -07001614 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan80be4432006-11-19 14:07:28 -08001615 bnx2_report_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001616 }
Michael Chanca58c3a2007-05-03 13:22:52 -07001617 bnx2_write_phy(bp, bp->mii_adv, adv);
1618 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chan605a9e22007-05-03 13:23:13 -07001619 } else {
1620 bnx2_resolve_flow_ctrl(bp);
1621 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001622 }
1623 return 0;
1624 }
1625
Michael Chan605a9e22007-05-03 13:23:13 -07001626 bnx2_test_and_enable_2g5(bp);
Michael Chan5b0c76a2005-11-04 08:45:49 -08001627
Michael Chanb6016b72005-05-26 13:03:09 -07001628 if (bp->advertising & ADVERTISED_1000baseT_Full)
1629 new_adv |= ADVERTISE_1000XFULL;
1630
1631 new_adv |= bnx2_phy_get_pause_adv(bp);
1632
Michael Chanca58c3a2007-05-03 13:22:52 -07001633 bnx2_read_phy(bp, bp->mii_adv, &adv);
1634 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001635
1636 bp->serdes_an_pending = 0;
1637 if ((adv != new_adv) || ((bmcr & BMCR_ANENABLE) == 0)) {
1638 /* Force a link down visible on the other side */
1639 if (bp->link_up) {
Michael Chanca58c3a2007-05-03 13:22:52 -07001640 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chan80be4432006-11-19 14:07:28 -08001641 spin_unlock_bh(&bp->phy_lock);
1642 msleep(20);
1643 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07001644 }
1645
Michael Chanca58c3a2007-05-03 13:22:52 -07001646 bnx2_write_phy(bp, bp->mii_adv, new_adv);
1647 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07001648 BMCR_ANENABLE);
Michael Chanf8dd0642006-11-19 14:08:29 -08001649 /* Speed up link-up time when the link partner
1650 * does not autonegotiate which is very common
1651 * in blade servers. Some blade servers use
1652 * IPMI for kerboard input and it's important
1653 * to minimize link disruptions. Autoneg. involves
1654 * exchanging base pages plus 3 next pages and
1655 * normally completes in about 120 msec.
1656 */
1657 bp->current_interval = SERDES_AN_TIMEOUT;
1658 bp->serdes_an_pending = 1;
1659 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chan605a9e22007-05-03 13:23:13 -07001660 } else {
1661 bnx2_resolve_flow_ctrl(bp);
1662 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001663 }
1664
1665 return 0;
1666}
1667
1668#define ETHTOOL_ALL_FIBRE_SPEED \
Michael Chan583c28e2008-01-21 19:51:35 -08001669 (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ? \
Michael Chandeaf3912007-07-07 22:48:00 -07001670 (ADVERTISED_2500baseX_Full | ADVERTISED_1000baseT_Full) :\
1671 (ADVERTISED_1000baseT_Full)
Michael Chanb6016b72005-05-26 13:03:09 -07001672
1673#define ETHTOOL_ALL_COPPER_SPEED \
1674 (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full | \
1675 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full | \
1676 ADVERTISED_1000baseT_Full)
1677
1678#define PHY_ALL_10_100_SPEED (ADVERTISE_10HALF | ADVERTISE_10FULL | \
1679 ADVERTISE_100HALF | ADVERTISE_100FULL | ADVERTISE_CSMA)
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001680
Michael Chanb6016b72005-05-26 13:03:09 -07001681#define PHY_ALL_1000_SPEED (ADVERTISE_1000HALF | ADVERTISE_1000FULL)
1682
Michael Chandeaf3912007-07-07 22:48:00 -07001683static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001684bnx2_set_default_remote_link(struct bnx2 *bp)
1685{
1686 u32 link;
1687
1688 if (bp->phy_port == PORT_TP)
Michael Chan2726d6e2008-01-29 21:35:05 -08001689 link = bnx2_shmem_rd(bp, BNX2_RPHY_COPPER_LINK);
Michael Chan0d8a6572007-07-07 22:49:43 -07001690 else
Michael Chan2726d6e2008-01-29 21:35:05 -08001691 link = bnx2_shmem_rd(bp, BNX2_RPHY_SERDES_LINK);
Michael Chan0d8a6572007-07-07 22:49:43 -07001692
1693 if (link & BNX2_NETLINK_SET_LINK_ENABLE_AUTONEG) {
1694 bp->req_line_speed = 0;
1695 bp->autoneg |= AUTONEG_SPEED;
1696 bp->advertising = ADVERTISED_Autoneg;
1697 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1698 bp->advertising |= ADVERTISED_10baseT_Half;
1699 if (link & BNX2_NETLINK_SET_LINK_SPEED_10FULL)
1700 bp->advertising |= ADVERTISED_10baseT_Full;
1701 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1702 bp->advertising |= ADVERTISED_100baseT_Half;
1703 if (link & BNX2_NETLINK_SET_LINK_SPEED_100FULL)
1704 bp->advertising |= ADVERTISED_100baseT_Full;
1705 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1706 bp->advertising |= ADVERTISED_1000baseT_Full;
1707 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1708 bp->advertising |= ADVERTISED_2500baseX_Full;
1709 } else {
1710 bp->autoneg = 0;
1711 bp->advertising = 0;
1712 bp->req_duplex = DUPLEX_FULL;
1713 if (link & BNX2_NETLINK_SET_LINK_SPEED_10) {
1714 bp->req_line_speed = SPEED_10;
1715 if (link & BNX2_NETLINK_SET_LINK_SPEED_10HALF)
1716 bp->req_duplex = DUPLEX_HALF;
1717 }
1718 if (link & BNX2_NETLINK_SET_LINK_SPEED_100) {
1719 bp->req_line_speed = SPEED_100;
1720 if (link & BNX2_NETLINK_SET_LINK_SPEED_100HALF)
1721 bp->req_duplex = DUPLEX_HALF;
1722 }
1723 if (link & BNX2_NETLINK_SET_LINK_SPEED_1GFULL)
1724 bp->req_line_speed = SPEED_1000;
1725 if (link & BNX2_NETLINK_SET_LINK_SPEED_2G5FULL)
1726 bp->req_line_speed = SPEED_2500;
1727 }
1728}
1729
1730static void
Michael Chandeaf3912007-07-07 22:48:00 -07001731bnx2_set_default_link(struct bnx2 *bp)
1732{
Harvey Harrisonab598592008-05-01 02:47:38 -07001733 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
1734 bnx2_set_default_remote_link(bp);
1735 return;
1736 }
Michael Chan0d8a6572007-07-07 22:49:43 -07001737
Michael Chandeaf3912007-07-07 22:48:00 -07001738 bp->autoneg = AUTONEG_SPEED | AUTONEG_FLOW_CTRL;
1739 bp->req_line_speed = 0;
Michael Chan583c28e2008-01-21 19:51:35 -08001740 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chandeaf3912007-07-07 22:48:00 -07001741 u32 reg;
1742
1743 bp->advertising = ETHTOOL_ALL_FIBRE_SPEED | ADVERTISED_Autoneg;
1744
Michael Chan2726d6e2008-01-29 21:35:05 -08001745 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG);
Michael Chandeaf3912007-07-07 22:48:00 -07001746 reg &= BNX2_PORT_HW_CFG_CFG_DFLT_LINK_MASK;
1747 if (reg == BNX2_PORT_HW_CFG_CFG_DFLT_LINK_1G) {
1748 bp->autoneg = 0;
1749 bp->req_line_speed = bp->line_speed = SPEED_1000;
1750 bp->req_duplex = DUPLEX_FULL;
1751 }
1752 } else
1753 bp->advertising = ETHTOOL_ALL_COPPER_SPEED | ADVERTISED_Autoneg;
1754}
1755
Michael Chan0d8a6572007-07-07 22:49:43 -07001756static void
Michael Chandf149d72007-07-07 22:51:36 -07001757bnx2_send_heart_beat(struct bnx2 *bp)
1758{
1759 u32 msg;
1760 u32 addr;
1761
1762 spin_lock(&bp->indirect_lock);
1763 msg = (u32) (++bp->fw_drv_pulse_wr_seq & BNX2_DRV_PULSE_SEQ_MASK);
1764 addr = bp->shmem_base + BNX2_DRV_PULSE_MB;
1765 REG_WR(bp, BNX2_PCICFG_REG_WINDOW_ADDRESS, addr);
1766 REG_WR(bp, BNX2_PCICFG_REG_WINDOW, msg);
1767 spin_unlock(&bp->indirect_lock);
1768}
1769
1770static void
Michael Chan0d8a6572007-07-07 22:49:43 -07001771bnx2_remote_phy_event(struct bnx2 *bp)
1772{
1773 u32 msg;
1774 u8 link_up = bp->link_up;
1775 u8 old_port;
1776
Michael Chan2726d6e2008-01-29 21:35:05 -08001777 msg = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
Michael Chan0d8a6572007-07-07 22:49:43 -07001778
Michael Chandf149d72007-07-07 22:51:36 -07001779 if (msg & BNX2_LINK_STATUS_HEART_BEAT_EXPIRED)
1780 bnx2_send_heart_beat(bp);
1781
1782 msg &= ~BNX2_LINK_STATUS_HEART_BEAT_EXPIRED;
1783
Michael Chan0d8a6572007-07-07 22:49:43 -07001784 if ((msg & BNX2_LINK_STATUS_LINK_UP) == BNX2_LINK_STATUS_LINK_DOWN)
1785 bp->link_up = 0;
1786 else {
1787 u32 speed;
1788
1789 bp->link_up = 1;
1790 speed = msg & BNX2_LINK_STATUS_SPEED_MASK;
1791 bp->duplex = DUPLEX_FULL;
1792 switch (speed) {
1793 case BNX2_LINK_STATUS_10HALF:
1794 bp->duplex = DUPLEX_HALF;
1795 case BNX2_LINK_STATUS_10FULL:
1796 bp->line_speed = SPEED_10;
1797 break;
1798 case BNX2_LINK_STATUS_100HALF:
1799 bp->duplex = DUPLEX_HALF;
1800 case BNX2_LINK_STATUS_100BASE_T4:
1801 case BNX2_LINK_STATUS_100FULL:
1802 bp->line_speed = SPEED_100;
1803 break;
1804 case BNX2_LINK_STATUS_1000HALF:
1805 bp->duplex = DUPLEX_HALF;
1806 case BNX2_LINK_STATUS_1000FULL:
1807 bp->line_speed = SPEED_1000;
1808 break;
1809 case BNX2_LINK_STATUS_2500HALF:
1810 bp->duplex = DUPLEX_HALF;
1811 case BNX2_LINK_STATUS_2500FULL:
1812 bp->line_speed = SPEED_2500;
1813 break;
1814 default:
1815 bp->line_speed = 0;
1816 break;
1817 }
1818
Michael Chan0d8a6572007-07-07 22:49:43 -07001819 bp->flow_ctrl = 0;
1820 if ((bp->autoneg & (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) !=
1821 (AUTONEG_SPEED | AUTONEG_FLOW_CTRL)) {
1822 if (bp->duplex == DUPLEX_FULL)
1823 bp->flow_ctrl = bp->req_flow_ctrl;
1824 } else {
1825 if (msg & BNX2_LINK_STATUS_TX_FC_ENABLED)
1826 bp->flow_ctrl |= FLOW_CTRL_TX;
1827 if (msg & BNX2_LINK_STATUS_RX_FC_ENABLED)
1828 bp->flow_ctrl |= FLOW_CTRL_RX;
1829 }
1830
1831 old_port = bp->phy_port;
1832 if (msg & BNX2_LINK_STATUS_SERDES_LINK)
1833 bp->phy_port = PORT_FIBRE;
1834 else
1835 bp->phy_port = PORT_TP;
1836
1837 if (old_port != bp->phy_port)
1838 bnx2_set_default_link(bp);
1839
Michael Chan0d8a6572007-07-07 22:49:43 -07001840 }
1841 if (bp->link_up != link_up)
1842 bnx2_report_link(bp);
1843
1844 bnx2_set_mac_link(bp);
1845}
1846
1847static int
1848bnx2_set_remote_link(struct bnx2 *bp)
1849{
1850 u32 evt_code;
1851
Michael Chan2726d6e2008-01-29 21:35:05 -08001852 evt_code = bnx2_shmem_rd(bp, BNX2_FW_EVT_CODE_MB);
Michael Chan0d8a6572007-07-07 22:49:43 -07001853 switch (evt_code) {
1854 case BNX2_FW_EVT_CODE_LINK_EVENT:
1855 bnx2_remote_phy_event(bp);
1856 break;
1857 case BNX2_FW_EVT_CODE_SW_TIMER_EXPIRATION_EVENT:
1858 default:
Michael Chandf149d72007-07-07 22:51:36 -07001859 bnx2_send_heart_beat(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07001860 break;
1861 }
1862 return 0;
1863}
1864
Michael Chanb6016b72005-05-26 13:03:09 -07001865static int
1866bnx2_setup_copper_phy(struct bnx2 *bp)
1867{
1868 u32 bmcr;
1869 u32 new_bmcr;
1870
Michael Chanca58c3a2007-05-03 13:22:52 -07001871 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001872
1873 if (bp->autoneg & AUTONEG_SPEED) {
1874 u32 adv_reg, adv1000_reg;
1875 u32 new_adv_reg = 0;
1876 u32 new_adv1000_reg = 0;
1877
Michael Chanca58c3a2007-05-03 13:22:52 -07001878 bnx2_read_phy(bp, bp->mii_adv, &adv_reg);
Michael Chanb6016b72005-05-26 13:03:09 -07001879 adv_reg &= (PHY_ALL_10_100_SPEED | ADVERTISE_PAUSE_CAP |
1880 ADVERTISE_PAUSE_ASYM);
1881
1882 bnx2_read_phy(bp, MII_CTRL1000, &adv1000_reg);
1883 adv1000_reg &= PHY_ALL_1000_SPEED;
1884
1885 if (bp->advertising & ADVERTISED_10baseT_Half)
1886 new_adv_reg |= ADVERTISE_10HALF;
1887 if (bp->advertising & ADVERTISED_10baseT_Full)
1888 new_adv_reg |= ADVERTISE_10FULL;
1889 if (bp->advertising & ADVERTISED_100baseT_Half)
1890 new_adv_reg |= ADVERTISE_100HALF;
1891 if (bp->advertising & ADVERTISED_100baseT_Full)
1892 new_adv_reg |= ADVERTISE_100FULL;
1893 if (bp->advertising & ADVERTISED_1000baseT_Full)
1894 new_adv1000_reg |= ADVERTISE_1000FULL;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001895
Michael Chanb6016b72005-05-26 13:03:09 -07001896 new_adv_reg |= ADVERTISE_CSMA;
1897
1898 new_adv_reg |= bnx2_phy_get_pause_adv(bp);
1899
1900 if ((adv1000_reg != new_adv1000_reg) ||
1901 (adv_reg != new_adv_reg) ||
1902 ((bmcr & BMCR_ANENABLE) == 0)) {
1903
Michael Chanca58c3a2007-05-03 13:22:52 -07001904 bnx2_write_phy(bp, bp->mii_adv, new_adv_reg);
Michael Chanb6016b72005-05-26 13:03:09 -07001905 bnx2_write_phy(bp, MII_CTRL1000, new_adv1000_reg);
Michael Chanca58c3a2007-05-03 13:22:52 -07001906 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_ANRESTART |
Michael Chanb6016b72005-05-26 13:03:09 -07001907 BMCR_ANENABLE);
1908 }
1909 else if (bp->link_up) {
1910 /* Flow ctrl may have changed from auto to forced */
1911 /* or vice-versa. */
1912
1913 bnx2_resolve_flow_ctrl(bp);
1914 bnx2_set_mac_link(bp);
1915 }
1916 return 0;
1917 }
1918
1919 new_bmcr = 0;
1920 if (bp->req_line_speed == SPEED_100) {
1921 new_bmcr |= BMCR_SPEED100;
1922 }
1923 if (bp->req_duplex == DUPLEX_FULL) {
1924 new_bmcr |= BMCR_FULLDPLX;
1925 }
1926 if (new_bmcr != bmcr) {
1927 u32 bmsr;
Michael Chanb6016b72005-05-26 13:03:09 -07001928
Michael Chanca58c3a2007-05-03 13:22:52 -07001929 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
1930 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04001931
Michael Chanb6016b72005-05-26 13:03:09 -07001932 if (bmsr & BMSR_LSTATUS) {
1933 /* Force link down */
Michael Chanca58c3a2007-05-03 13:22:52 -07001934 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chana16dda02006-11-19 14:08:56 -08001935 spin_unlock_bh(&bp->phy_lock);
1936 msleep(50);
1937 spin_lock_bh(&bp->phy_lock);
1938
Michael Chanca58c3a2007-05-03 13:22:52 -07001939 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
1940 bnx2_read_phy(bp, bp->mii_bmsr, &bmsr);
Michael Chanb6016b72005-05-26 13:03:09 -07001941 }
1942
Michael Chanca58c3a2007-05-03 13:22:52 -07001943 bnx2_write_phy(bp, bp->mii_bmcr, new_bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07001944
1945 /* Normally, the new speed is setup after the link has
1946 * gone down and up again. In some cases, link will not go
1947 * down so we need to set up the new speed here.
1948 */
1949 if (bmsr & BMSR_LSTATUS) {
1950 bp->line_speed = bp->req_line_speed;
1951 bp->duplex = bp->req_duplex;
1952 bnx2_resolve_flow_ctrl(bp);
1953 bnx2_set_mac_link(bp);
1954 }
Michael Chan27a005b2007-05-03 13:23:41 -07001955 } else {
1956 bnx2_resolve_flow_ctrl(bp);
1957 bnx2_set_mac_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07001958 }
1959 return 0;
1960}
1961
1962static int
Michael Chan0d8a6572007-07-07 22:49:43 -07001963bnx2_setup_phy(struct bnx2 *bp, u8 port)
Michael Chanb6016b72005-05-26 13:03:09 -07001964{
1965 if (bp->loopback == MAC_LOOPBACK)
1966 return 0;
1967
Michael Chan583c28e2008-01-21 19:51:35 -08001968 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan0d8a6572007-07-07 22:49:43 -07001969 return (bnx2_setup_serdes_phy(bp, port));
Michael Chanb6016b72005-05-26 13:03:09 -07001970 }
1971 else {
1972 return (bnx2_setup_copper_phy(bp));
1973 }
1974}
1975
1976static int
Michael Chan9a120bc2008-05-16 22:17:45 -07001977bnx2_init_5709s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan27a005b2007-05-03 13:23:41 -07001978{
1979 u32 val;
1980
1981 bp->mii_bmcr = MII_BMCR + 0x10;
1982 bp->mii_bmsr = MII_BMSR + 0x10;
1983 bp->mii_bmsr1 = MII_BNX2_GP_TOP_AN_STATUS1;
1984 bp->mii_adv = MII_ADVERTISE + 0x10;
1985 bp->mii_lpa = MII_LPA + 0x10;
1986 bp->mii_up1 = MII_BNX2_OVER1G_UP1;
1987
1988 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_AER);
1989 bnx2_write_phy(bp, MII_BNX2_AER_AER, MII_BNX2_AER_AER_AN_MMD);
1990
1991 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
Michael Chan9a120bc2008-05-16 22:17:45 -07001992 if (reset_phy)
1993 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07001994
1995 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_SERDES_DIG);
1996
1997 bnx2_read_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, &val);
1998 val &= ~MII_BNX2_SD_1000XCTL1_AUTODET;
1999 val |= MII_BNX2_SD_1000XCTL1_FIBER;
2000 bnx2_write_phy(bp, MII_BNX2_SERDES_DIG_1000XCTL1, val);
2001
2002 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_OVER1G);
2003 bnx2_read_phy(bp, MII_BNX2_OVER1G_UP1, &val);
Michael Chan583c28e2008-01-21 19:51:35 -08002004 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan27a005b2007-05-03 13:23:41 -07002005 val |= BCM5708S_UP1_2G5;
2006 else
2007 val &= ~BCM5708S_UP1_2G5;
2008 bnx2_write_phy(bp, MII_BNX2_OVER1G_UP1, val);
2009
2010 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_BAM_NXTPG);
2011 bnx2_read_phy(bp, MII_BNX2_BAM_NXTPG_CTL, &val);
2012 val |= MII_BNX2_NXTPG_CTL_T2 | MII_BNX2_NXTPG_CTL_BAM;
2013 bnx2_write_phy(bp, MII_BNX2_BAM_NXTPG_CTL, val);
2014
2015 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_CL73_USERB0);
2016
2017 val = MII_BNX2_CL73_BAM_EN | MII_BNX2_CL73_BAM_STA_MGR_EN |
2018 MII_BNX2_CL73_BAM_NP_AFT_BP_EN;
2019 bnx2_write_phy(bp, MII_BNX2_CL73_BAM_CTL1, val);
2020
2021 bnx2_write_phy(bp, MII_BNX2_BLK_ADDR, MII_BNX2_BLK_ADDR_COMBO_IEEEB0);
2022
2023 return 0;
2024}
2025
2026static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002027bnx2_init_5708s_phy(struct bnx2 *bp, int reset_phy)
Michael Chan5b0c76a2005-11-04 08:45:49 -08002028{
2029 u32 val;
2030
Michael Chan9a120bc2008-05-16 22:17:45 -07002031 if (reset_phy)
2032 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002033
2034 bp->mii_up1 = BCM5708S_UP1;
2035
Michael Chan5b0c76a2005-11-04 08:45:49 -08002036 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG3);
2037 bnx2_write_phy(bp, BCM5708S_DIG_3_0, BCM5708S_DIG_3_0_USE_IEEE);
2038 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2039
2040 bnx2_read_phy(bp, BCM5708S_1000X_CTL1, &val);
2041 val |= BCM5708S_1000X_CTL1_FIBER_MODE | BCM5708S_1000X_CTL1_AUTODET_EN;
2042 bnx2_write_phy(bp, BCM5708S_1000X_CTL1, val);
2043
2044 bnx2_read_phy(bp, BCM5708S_1000X_CTL2, &val);
2045 val |= BCM5708S_1000X_CTL2_PLLEL_DET_EN;
2046 bnx2_write_phy(bp, BCM5708S_1000X_CTL2, val);
2047
Michael Chan583c28e2008-01-21 19:51:35 -08002048 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002049 bnx2_read_phy(bp, BCM5708S_UP1, &val);
2050 val |= BCM5708S_UP1_2G5;
2051 bnx2_write_phy(bp, BCM5708S_UP1, val);
2052 }
2053
2054 if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
Michael Chandda1e392006-01-23 16:08:14 -08002055 (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
2056 (CHIP_ID(bp) == CHIP_ID_5708_B1)) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002057 /* increase tx signal amplitude */
2058 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2059 BCM5708S_BLK_ADDR_TX_MISC);
2060 bnx2_read_phy(bp, BCM5708S_TX_ACTL1, &val);
2061 val &= ~BCM5708S_TX_ACTL1_DRIVER_VCM;
2062 bnx2_write_phy(bp, BCM5708S_TX_ACTL1, val);
2063 bnx2_write_phy(bp, BCM5708S_BLK_ADDR, BCM5708S_BLK_ADDR_DIG);
2064 }
2065
Michael Chan2726d6e2008-01-29 21:35:05 -08002066 val = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_CONFIG) &
Michael Chan5b0c76a2005-11-04 08:45:49 -08002067 BNX2_PORT_HW_CFG_CFG_TXCTL3_MASK;
2068
2069 if (val) {
2070 u32 is_backplane;
2071
Michael Chan2726d6e2008-01-29 21:35:05 -08002072 is_backplane = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan5b0c76a2005-11-04 08:45:49 -08002073 if (is_backplane & BNX2_SHARED_HW_CFG_PHY_BACKPLANE) {
2074 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2075 BCM5708S_BLK_ADDR_TX_MISC);
2076 bnx2_write_phy(bp, BCM5708S_TX_ACTL3, val);
2077 bnx2_write_phy(bp, BCM5708S_BLK_ADDR,
2078 BCM5708S_BLK_ADDR_DIG);
2079 }
2080 }
2081 return 0;
2082}
2083
2084static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002085bnx2_init_5706s_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002086{
Michael Chan9a120bc2008-05-16 22:17:45 -07002087 if (reset_phy)
2088 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002089
Michael Chan583c28e2008-01-21 19:51:35 -08002090 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chanb6016b72005-05-26 13:03:09 -07002091
Michael Chan59b47d82006-11-19 14:10:45 -08002092 if (CHIP_NUM(bp) == CHIP_NUM_5706)
2093 REG_WR(bp, BNX2_MISC_GP_HW_CTL0, 0x300);
Michael Chanb6016b72005-05-26 13:03:09 -07002094
2095 if (bp->dev->mtu > 1500) {
2096 u32 val;
2097
2098 /* Set extended packet length bit */
2099 bnx2_write_phy(bp, 0x18, 0x7);
2100 bnx2_read_phy(bp, 0x18, &val);
2101 bnx2_write_phy(bp, 0x18, (val & 0xfff8) | 0x4000);
2102
2103 bnx2_write_phy(bp, 0x1c, 0x6c00);
2104 bnx2_read_phy(bp, 0x1c, &val);
2105 bnx2_write_phy(bp, 0x1c, (val & 0x3ff) | 0xec02);
2106 }
2107 else {
2108 u32 val;
2109
2110 bnx2_write_phy(bp, 0x18, 0x7);
2111 bnx2_read_phy(bp, 0x18, &val);
2112 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2113
2114 bnx2_write_phy(bp, 0x1c, 0x6c00);
2115 bnx2_read_phy(bp, 0x1c, &val);
2116 bnx2_write_phy(bp, 0x1c, (val & 0x3fd) | 0xec00);
2117 }
2118
2119 return 0;
2120}
2121
2122static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002123bnx2_init_copper_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002124{
Michael Chan5b0c76a2005-11-04 08:45:49 -08002125 u32 val;
2126
Michael Chan9a120bc2008-05-16 22:17:45 -07002127 if (reset_phy)
2128 bnx2_reset_phy(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07002129
Michael Chan583c28e2008-01-21 19:51:35 -08002130 if (bp->phy_flags & BNX2_PHY_FLAG_CRC_FIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07002131 bnx2_write_phy(bp, 0x18, 0x0c00);
2132 bnx2_write_phy(bp, 0x17, 0x000a);
2133 bnx2_write_phy(bp, 0x15, 0x310b);
2134 bnx2_write_phy(bp, 0x17, 0x201f);
2135 bnx2_write_phy(bp, 0x15, 0x9506);
2136 bnx2_write_phy(bp, 0x17, 0x401f);
2137 bnx2_write_phy(bp, 0x15, 0x14e2);
2138 bnx2_write_phy(bp, 0x18, 0x0400);
2139 }
2140
Michael Chan583c28e2008-01-21 19:51:35 -08002141 if (bp->phy_flags & BNX2_PHY_FLAG_DIS_EARLY_DAC) {
Michael Chanb659f442007-02-02 00:46:35 -08002142 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS,
2143 MII_BNX2_DSP_EXPAND_REG | 0x8);
2144 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &val);
2145 val &= ~(1 << 8);
2146 bnx2_write_phy(bp, MII_BNX2_DSP_RW_PORT, val);
2147 }
2148
Michael Chanb6016b72005-05-26 13:03:09 -07002149 if (bp->dev->mtu > 1500) {
Michael Chanb6016b72005-05-26 13:03:09 -07002150 /* Set extended packet length bit */
2151 bnx2_write_phy(bp, 0x18, 0x7);
2152 bnx2_read_phy(bp, 0x18, &val);
2153 bnx2_write_phy(bp, 0x18, val | 0x4000);
2154
2155 bnx2_read_phy(bp, 0x10, &val);
2156 bnx2_write_phy(bp, 0x10, val | 0x1);
2157 }
2158 else {
Michael Chanb6016b72005-05-26 13:03:09 -07002159 bnx2_write_phy(bp, 0x18, 0x7);
2160 bnx2_read_phy(bp, 0x18, &val);
2161 bnx2_write_phy(bp, 0x18, val & ~0x4007);
2162
2163 bnx2_read_phy(bp, 0x10, &val);
2164 bnx2_write_phy(bp, 0x10, val & ~0x1);
2165 }
2166
Michael Chan5b0c76a2005-11-04 08:45:49 -08002167 /* ethernet@wirespeed */
2168 bnx2_write_phy(bp, 0x18, 0x7007);
2169 bnx2_read_phy(bp, 0x18, &val);
2170 bnx2_write_phy(bp, 0x18, val | (1 << 15) | (1 << 4));
Michael Chanb6016b72005-05-26 13:03:09 -07002171 return 0;
2172}
2173
2174
2175static int
Michael Chan9a120bc2008-05-16 22:17:45 -07002176bnx2_init_phy(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07002177{
2178 u32 val;
2179 int rc = 0;
2180
Michael Chan583c28e2008-01-21 19:51:35 -08002181 bp->phy_flags &= ~BNX2_PHY_FLAG_INT_MODE_MASK;
2182 bp->phy_flags |= BNX2_PHY_FLAG_INT_MODE_LINK_READY;
Michael Chanb6016b72005-05-26 13:03:09 -07002183
Michael Chanca58c3a2007-05-03 13:22:52 -07002184 bp->mii_bmcr = MII_BMCR;
2185 bp->mii_bmsr = MII_BMSR;
Michael Chan27a005b2007-05-03 13:23:41 -07002186 bp->mii_bmsr1 = MII_BMSR;
Michael Chanca58c3a2007-05-03 13:22:52 -07002187 bp->mii_adv = MII_ADVERTISE;
2188 bp->mii_lpa = MII_LPA;
2189
Michael Chanb6016b72005-05-26 13:03:09 -07002190 REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
2191
Michael Chan583c28e2008-01-21 19:51:35 -08002192 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07002193 goto setup_phy;
2194
Michael Chanb6016b72005-05-26 13:03:09 -07002195 bnx2_read_phy(bp, MII_PHYSID1, &val);
2196 bp->phy_id = val << 16;
2197 bnx2_read_phy(bp, MII_PHYSID2, &val);
2198 bp->phy_id |= val & 0xffff;
2199
Michael Chan583c28e2008-01-21 19:51:35 -08002200 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan5b0c76a2005-11-04 08:45:49 -08002201 if (CHIP_NUM(bp) == CHIP_NUM_5706)
Michael Chan9a120bc2008-05-16 22:17:45 -07002202 rc = bnx2_init_5706s_phy(bp, reset_phy);
Michael Chan5b0c76a2005-11-04 08:45:49 -08002203 else if (CHIP_NUM(bp) == CHIP_NUM_5708)
Michael Chan9a120bc2008-05-16 22:17:45 -07002204 rc = bnx2_init_5708s_phy(bp, reset_phy);
Michael Chan27a005b2007-05-03 13:23:41 -07002205 else if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chan9a120bc2008-05-16 22:17:45 -07002206 rc = bnx2_init_5709s_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002207 }
2208 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07002209 rc = bnx2_init_copper_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07002210 }
2211
Michael Chan0d8a6572007-07-07 22:49:43 -07002212setup_phy:
2213 if (!rc)
2214 rc = bnx2_setup_phy(bp, bp->phy_port);
Michael Chanb6016b72005-05-26 13:03:09 -07002215
2216 return rc;
2217}
2218
2219static int
2220bnx2_set_mac_loopback(struct bnx2 *bp)
2221{
2222 u32 mac_mode;
2223
2224 mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
2225 mac_mode &= ~BNX2_EMAC_MODE_PORT;
2226 mac_mode |= BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK;
2227 REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
2228 bp->link_up = 1;
2229 return 0;
2230}
2231
Michael Chanbc5a0692006-01-23 16:13:22 -08002232static int bnx2_test_link(struct bnx2 *);
2233
2234static int
2235bnx2_set_phy_loopback(struct bnx2 *bp)
2236{
2237 u32 mac_mode;
2238 int rc, i;
2239
2240 spin_lock_bh(&bp->phy_lock);
Michael Chanca58c3a2007-05-03 13:22:52 -07002241 rc = bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK | BMCR_FULLDPLX |
Michael Chanbc5a0692006-01-23 16:13:22 -08002242 BMCR_SPEED1000);
2243 spin_unlock_bh(&bp->phy_lock);
2244 if (rc)
2245 return rc;
2246
2247 for (i = 0; i < 10; i++) {
2248 if (bnx2_test_link(bp) == 0)
2249 break;
Michael Chan80be4432006-11-19 14:07:28 -08002250 msleep(100);
Michael Chanbc5a0692006-01-23 16:13:22 -08002251 }
2252
2253 mac_mode = REG_RD(bp, BNX2_EMAC_MODE);
2254 mac_mode &= ~(BNX2_EMAC_MODE_PORT | BNX2_EMAC_MODE_HALF_DUPLEX |
2255 BNX2_EMAC_MODE_MAC_LOOP | BNX2_EMAC_MODE_FORCE_LINK |
Michael Chan59b47d82006-11-19 14:10:45 -08002256 BNX2_EMAC_MODE_25G_MODE);
Michael Chanbc5a0692006-01-23 16:13:22 -08002257
2258 mac_mode |= BNX2_EMAC_MODE_PORT_GMII;
2259 REG_WR(bp, BNX2_EMAC_MODE, mac_mode);
2260 bp->link_up = 1;
2261 return 0;
2262}
2263
Michael Chanb6016b72005-05-26 13:03:09 -07002264static int
Michael Chana2f13892008-07-14 22:38:23 -07002265bnx2_fw_sync(struct bnx2 *bp, u32 msg_data, int ack, int silent)
Michael Chanb6016b72005-05-26 13:03:09 -07002266{
2267 int i;
2268 u32 val;
2269
Michael Chanb6016b72005-05-26 13:03:09 -07002270 bp->fw_wr_seq++;
2271 msg_data |= bp->fw_wr_seq;
2272
Michael Chan2726d6e2008-01-29 21:35:05 -08002273 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002274
Michael Chana2f13892008-07-14 22:38:23 -07002275 if (!ack)
2276 return 0;
2277
Michael Chanb6016b72005-05-26 13:03:09 -07002278 /* wait for an acknowledgement. */
Michael Chanb090ae22006-01-23 16:07:10 -08002279 for (i = 0; i < (FW_ACK_TIME_OUT_MS / 10); i++) {
2280 msleep(10);
Michael Chanb6016b72005-05-26 13:03:09 -07002281
Michael Chan2726d6e2008-01-29 21:35:05 -08002282 val = bnx2_shmem_rd(bp, BNX2_FW_MB);
Michael Chanb6016b72005-05-26 13:03:09 -07002283
2284 if ((val & BNX2_FW_MSG_ACK) == (msg_data & BNX2_DRV_MSG_SEQ))
2285 break;
2286 }
Michael Chanb090ae22006-01-23 16:07:10 -08002287 if ((msg_data & BNX2_DRV_MSG_DATA) == BNX2_DRV_MSG_DATA_WAIT0)
2288 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002289
2290 /* If we timed out, inform the firmware that this is the case. */
Michael Chanb090ae22006-01-23 16:07:10 -08002291 if ((val & BNX2_FW_MSG_ACK) != (msg_data & BNX2_DRV_MSG_SEQ)) {
2292 if (!silent)
2293 printk(KERN_ERR PFX "fw sync timeout, reset code = "
2294 "%x\n", msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002295
2296 msg_data &= ~BNX2_DRV_MSG_CODE;
2297 msg_data |= BNX2_DRV_MSG_CODE_FW_TIMEOUT;
2298
Michael Chan2726d6e2008-01-29 21:35:05 -08002299 bnx2_shmem_wr(bp, BNX2_DRV_MB, msg_data);
Michael Chanb6016b72005-05-26 13:03:09 -07002300
Michael Chanb6016b72005-05-26 13:03:09 -07002301 return -EBUSY;
2302 }
2303
Michael Chanb090ae22006-01-23 16:07:10 -08002304 if ((val & BNX2_FW_MSG_STATUS_MASK) != BNX2_FW_MSG_STATUS_OK)
2305 return -EIO;
2306
Michael Chanb6016b72005-05-26 13:03:09 -07002307 return 0;
2308}
2309
Michael Chan59b47d82006-11-19 14:10:45 -08002310static int
2311bnx2_init_5709_context(struct bnx2 *bp)
2312{
2313 int i, ret = 0;
2314 u32 val;
2315
2316 val = BNX2_CTX_COMMAND_ENABLED | BNX2_CTX_COMMAND_MEM_INIT | (1 << 12);
2317 val |= (BCM_PAGE_BITS - 8) << 16;
2318 REG_WR(bp, BNX2_CTX_COMMAND, val);
Michael Chan641bdcd2007-06-04 21:22:24 -07002319 for (i = 0; i < 10; i++) {
2320 val = REG_RD(bp, BNX2_CTX_COMMAND);
2321 if (!(val & BNX2_CTX_COMMAND_MEM_INIT))
2322 break;
2323 udelay(2);
2324 }
2325 if (val & BNX2_CTX_COMMAND_MEM_INIT)
2326 return -EBUSY;
2327
Michael Chan59b47d82006-11-19 14:10:45 -08002328 for (i = 0; i < bp->ctx_pages; i++) {
2329 int j;
2330
Michael Chan352f7682008-05-02 16:57:26 -07002331 if (bp->ctx_blk[i])
2332 memset(bp->ctx_blk[i], 0, BCM_PAGE_SIZE);
2333 else
2334 return -ENOMEM;
2335
Michael Chan59b47d82006-11-19 14:10:45 -08002336 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA0,
2337 (bp->ctx_blk_mapping[i] & 0xffffffff) |
2338 BNX2_CTX_HOST_PAGE_TBL_DATA0_VALID);
2339 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_DATA1,
2340 (u64) bp->ctx_blk_mapping[i] >> 32);
2341 REG_WR(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL, i |
2342 BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ);
2343 for (j = 0; j < 10; j++) {
2344
2345 val = REG_RD(bp, BNX2_CTX_HOST_PAGE_TBL_CTRL);
2346 if (!(val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ))
2347 break;
2348 udelay(5);
2349 }
2350 if (val & BNX2_CTX_HOST_PAGE_TBL_CTRL_WRITE_REQ) {
2351 ret = -EBUSY;
2352 break;
2353 }
2354 }
2355 return ret;
2356}
2357
Michael Chanb6016b72005-05-26 13:03:09 -07002358static void
2359bnx2_init_context(struct bnx2 *bp)
2360{
2361 u32 vcid;
2362
2363 vcid = 96;
2364 while (vcid) {
2365 u32 vcid_addr, pcid_addr, offset;
Michael Chan7947b202007-06-04 21:17:10 -07002366 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07002367
2368 vcid--;
2369
2370 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
2371 u32 new_vcid;
2372
2373 vcid_addr = GET_PCID_ADDR(vcid);
2374 if (vcid & 0x8) {
2375 new_vcid = 0x60 + (vcid & 0xf0) + (vcid & 0x7);
2376 }
2377 else {
2378 new_vcid = vcid;
2379 }
2380 pcid_addr = GET_PCID_ADDR(new_vcid);
2381 }
2382 else {
2383 vcid_addr = GET_CID_ADDR(vcid);
2384 pcid_addr = vcid_addr;
2385 }
2386
Michael Chan7947b202007-06-04 21:17:10 -07002387 for (i = 0; i < (CTX_SIZE / PHY_CTX_SIZE); i++) {
2388 vcid_addr += (i << PHY_CTX_SHIFT);
2389 pcid_addr += (i << PHY_CTX_SHIFT);
Michael Chanb6016b72005-05-26 13:03:09 -07002390
Michael Chan5d5d0012007-12-12 11:17:43 -08002391 REG_WR(bp, BNX2_CTX_VIRT_ADDR, vcid_addr);
Michael Chan7947b202007-06-04 21:17:10 -07002392 REG_WR(bp, BNX2_CTX_PAGE_TBL, pcid_addr);
2393
2394 /* Zero out the context. */
2395 for (offset = 0; offset < PHY_CTX_SIZE; offset += 4)
Michael Chan62a83132008-01-29 21:35:40 -08002396 bnx2_ctx_wr(bp, vcid_addr, offset, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07002397 }
Michael Chanb6016b72005-05-26 13:03:09 -07002398 }
2399}
2400
2401static int
2402bnx2_alloc_bad_rbuf(struct bnx2 *bp)
2403{
2404 u16 *good_mbuf;
2405 u32 good_mbuf_cnt;
2406 u32 val;
2407
2408 good_mbuf = kmalloc(512 * sizeof(u16), GFP_KERNEL);
2409 if (good_mbuf == NULL) {
2410 printk(KERN_ERR PFX "Failed to allocate memory in "
2411 "bnx2_alloc_bad_rbuf\n");
2412 return -ENOMEM;
2413 }
2414
2415 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
2416 BNX2_MISC_ENABLE_SET_BITS_RX_MBUF_ENABLE);
2417
2418 good_mbuf_cnt = 0;
2419
2420 /* Allocate a bunch of mbufs and save the good ones in an array. */
Michael Chan2726d6e2008-01-29 21:35:05 -08002421 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002422 while (val & BNX2_RBUF_STATUS1_FREE_COUNT) {
Michael Chan2726d6e2008-01-29 21:35:05 -08002423 bnx2_reg_wr_ind(bp, BNX2_RBUF_COMMAND,
2424 BNX2_RBUF_COMMAND_ALLOC_REQ);
Michael Chanb6016b72005-05-26 13:03:09 -07002425
Michael Chan2726d6e2008-01-29 21:35:05 -08002426 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_FW_BUF_ALLOC);
Michael Chanb6016b72005-05-26 13:03:09 -07002427
2428 val &= BNX2_RBUF_FW_BUF_ALLOC_VALUE;
2429
2430 /* The addresses with Bit 9 set are bad memory blocks. */
2431 if (!(val & (1 << 9))) {
2432 good_mbuf[good_mbuf_cnt] = (u16) val;
2433 good_mbuf_cnt++;
2434 }
2435
Michael Chan2726d6e2008-01-29 21:35:05 -08002436 val = bnx2_reg_rd_ind(bp, BNX2_RBUF_STATUS1);
Michael Chanb6016b72005-05-26 13:03:09 -07002437 }
2438
2439 /* Free the good ones back to the mbuf pool thus discarding
2440 * all the bad ones. */
2441 while (good_mbuf_cnt) {
2442 good_mbuf_cnt--;
2443
2444 val = good_mbuf[good_mbuf_cnt];
2445 val = (val << 9) | val | 1;
2446
Michael Chan2726d6e2008-01-29 21:35:05 -08002447 bnx2_reg_wr_ind(bp, BNX2_RBUF_FW_BUF_FREE, val);
Michael Chanb6016b72005-05-26 13:03:09 -07002448 }
2449 kfree(good_mbuf);
2450 return 0;
2451}
2452
2453static void
Benjamin Li5fcaed02008-07-14 22:39:52 -07002454bnx2_set_mac_addr(struct bnx2 *bp, u8 *mac_addr, u32 pos)
Michael Chanb6016b72005-05-26 13:03:09 -07002455{
2456 u32 val;
Michael Chanb6016b72005-05-26 13:03:09 -07002457
2458 val = (mac_addr[0] << 8) | mac_addr[1];
2459
Benjamin Li5fcaed02008-07-14 22:39:52 -07002460 REG_WR(bp, BNX2_EMAC_MAC_MATCH0 + (pos * 8), val);
Michael Chanb6016b72005-05-26 13:03:09 -07002461
Jeff Garzik6aa20a22006-09-13 13:24:59 -04002462 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
Michael Chanb6016b72005-05-26 13:03:09 -07002463 (mac_addr[4] << 8) | mac_addr[5];
2464
Benjamin Li5fcaed02008-07-14 22:39:52 -07002465 REG_WR(bp, BNX2_EMAC_MAC_MATCH1 + (pos * 8), val);
Michael Chanb6016b72005-05-26 13:03:09 -07002466}
2467
2468static inline int
Michael Chanbb4f98a2008-06-19 16:38:19 -07002469bnx2_alloc_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
Michael Chan47bf4242007-12-12 11:19:12 -08002470{
2471 dma_addr_t mapping;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002472 struct sw_pg *rx_pg = &rxr->rx_pg_ring[index];
Michael Chan47bf4242007-12-12 11:19:12 -08002473 struct rx_bd *rxbd =
Michael Chanbb4f98a2008-06-19 16:38:19 -07002474 &rxr->rx_pg_desc_ring[RX_RING(index)][RX_IDX(index)];
Michael Chan47bf4242007-12-12 11:19:12 -08002475 struct page *page = alloc_page(GFP_ATOMIC);
2476
2477 if (!page)
2478 return -ENOMEM;
2479 mapping = pci_map_page(bp->pdev, page, 0, PAGE_SIZE,
2480 PCI_DMA_FROMDEVICE);
2481 rx_pg->page = page;
2482 pci_unmap_addr_set(rx_pg, mapping, mapping);
2483 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2484 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2485 return 0;
2486}
2487
2488static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002489bnx2_free_rx_page(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
Michael Chan47bf4242007-12-12 11:19:12 -08002490{
Michael Chanbb4f98a2008-06-19 16:38:19 -07002491 struct sw_pg *rx_pg = &rxr->rx_pg_ring[index];
Michael Chan47bf4242007-12-12 11:19:12 -08002492 struct page *page = rx_pg->page;
2493
2494 if (!page)
2495 return;
2496
2497 pci_unmap_page(bp->pdev, pci_unmap_addr(rx_pg, mapping), PAGE_SIZE,
2498 PCI_DMA_FROMDEVICE);
2499
2500 __free_page(page);
2501 rx_pg->page = NULL;
2502}
2503
2504static inline int
Michael Chanbb4f98a2008-06-19 16:38:19 -07002505bnx2_alloc_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, u16 index)
Michael Chanb6016b72005-05-26 13:03:09 -07002506{
2507 struct sk_buff *skb;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002508 struct sw_bd *rx_buf = &rxr->rx_buf_ring[index];
Michael Chanb6016b72005-05-26 13:03:09 -07002509 dma_addr_t mapping;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002510 struct rx_bd *rxbd = &rxr->rx_desc_ring[RX_RING(index)][RX_IDX(index)];
Michael Chanb6016b72005-05-26 13:03:09 -07002511 unsigned long align;
2512
Michael Chan932f3772006-08-15 01:39:36 -07002513 skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
Michael Chanb6016b72005-05-26 13:03:09 -07002514 if (skb == NULL) {
2515 return -ENOMEM;
2516 }
2517
Michael Chan59b47d82006-11-19 14:10:45 -08002518 if (unlikely((align = (unsigned long) skb->data & (BNX2_RX_ALIGN - 1))))
2519 skb_reserve(skb, BNX2_RX_ALIGN - align);
Michael Chanb6016b72005-05-26 13:03:09 -07002520
Michael Chanb6016b72005-05-26 13:03:09 -07002521 mapping = pci_map_single(bp->pdev, skb->data, bp->rx_buf_use_size,
2522 PCI_DMA_FROMDEVICE);
2523
2524 rx_buf->skb = skb;
2525 pci_unmap_addr_set(rx_buf, mapping, mapping);
2526
2527 rxbd->rx_bd_haddr_hi = (u64) mapping >> 32;
2528 rxbd->rx_bd_haddr_lo = (u64) mapping & 0xffffffff;
2529
Michael Chanbb4f98a2008-06-19 16:38:19 -07002530 rxr->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chanb6016b72005-05-26 13:03:09 -07002531
2532 return 0;
2533}
2534
Michael Chanda3e4fb2007-05-03 13:24:23 -07002535static int
Michael Chan35efa7c2007-12-20 19:56:37 -08002536bnx2_phy_event_is_set(struct bnx2 *bp, struct bnx2_napi *bnapi, u32 event)
Michael Chanda3e4fb2007-05-03 13:24:23 -07002537{
Michael Chan43e80b82008-06-19 16:41:08 -07002538 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanda3e4fb2007-05-03 13:24:23 -07002539 u32 new_link_state, old_link_state;
2540 int is_set = 1;
2541
2542 new_link_state = sblk->status_attn_bits & event;
2543 old_link_state = sblk->status_attn_bits_ack & event;
2544 if (new_link_state != old_link_state) {
2545 if (new_link_state)
2546 REG_WR(bp, BNX2_PCICFG_STATUS_BIT_SET_CMD, event);
2547 else
2548 REG_WR(bp, BNX2_PCICFG_STATUS_BIT_CLEAR_CMD, event);
2549 } else
2550 is_set = 0;
2551
2552 return is_set;
2553}
2554
Michael Chanb6016b72005-05-26 13:03:09 -07002555static void
Michael Chan35efa7c2007-12-20 19:56:37 -08002556bnx2_phy_int(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chanb6016b72005-05-26 13:03:09 -07002557{
Michael Chan74ecc62d2008-05-02 16:56:16 -07002558 spin_lock(&bp->phy_lock);
2559
2560 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_LINK_STATE))
Michael Chanb6016b72005-05-26 13:03:09 -07002561 bnx2_set_link(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08002562 if (bnx2_phy_event_is_set(bp, bnapi, STATUS_ATTN_BITS_TIMER_ABORT))
Michael Chan0d8a6572007-07-07 22:49:43 -07002563 bnx2_set_remote_link(bp);
2564
Michael Chan74ecc62d2008-05-02 16:56:16 -07002565 spin_unlock(&bp->phy_lock);
2566
Michael Chanb6016b72005-05-26 13:03:09 -07002567}
2568
Michael Chanead72702007-12-20 19:55:39 -08002569static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08002570bnx2_get_hw_tx_cons(struct bnx2_napi *bnapi)
Michael Chanead72702007-12-20 19:55:39 -08002571{
2572 u16 cons;
2573
Michael Chan43e80b82008-06-19 16:41:08 -07002574 /* Tell compiler that status block fields can change. */
2575 barrier();
2576 cons = *bnapi->hw_tx_cons_ptr;
Michael Chanead72702007-12-20 19:55:39 -08002577 if (unlikely((cons & MAX_TX_DESC_CNT) == MAX_TX_DESC_CNT))
2578 cons++;
2579 return cons;
2580}
2581
Michael Chan57851d82007-12-20 20:01:44 -08002582static int
2583bnx2_tx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07002584{
Michael Chan35e90102008-06-19 16:37:42 -07002585 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07002586 u16 hw_cons, sw_cons, sw_ring_cons;
Benjamin Li706bf242008-07-18 17:55:11 -07002587 int tx_pkt = 0, index;
2588 struct netdev_queue *txq;
2589
2590 index = (bnapi - bp->bnx2_napi);
2591 txq = netdev_get_tx_queue(bp->dev, index);
Michael Chanb6016b72005-05-26 13:03:09 -07002592
Michael Chan35efa7c2007-12-20 19:56:37 -08002593 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chan35e90102008-06-19 16:37:42 -07002594 sw_cons = txr->tx_cons;
Michael Chanb6016b72005-05-26 13:03:09 -07002595
2596 while (sw_cons != hw_cons) {
2597 struct sw_bd *tx_buf;
2598 struct sk_buff *skb;
2599 int i, last;
2600
2601 sw_ring_cons = TX_RING_IDX(sw_cons);
2602
Michael Chan35e90102008-06-19 16:37:42 -07002603 tx_buf = &txr->tx_buf_ring[sw_ring_cons];
Michael Chanb6016b72005-05-26 13:03:09 -07002604 skb = tx_buf->skb;
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002605
Michael Chanb6016b72005-05-26 13:03:09 -07002606 /* partial BD completions possible with TSO packets */
Herbert Xu89114af2006-07-08 13:34:32 -07002607 if (skb_is_gso(skb)) {
Michael Chanb6016b72005-05-26 13:03:09 -07002608 u16 last_idx, last_ring_idx;
2609
2610 last_idx = sw_cons +
2611 skb_shinfo(skb)->nr_frags + 1;
2612 last_ring_idx = sw_ring_cons +
2613 skb_shinfo(skb)->nr_frags + 1;
2614 if (unlikely(last_ring_idx >= MAX_TX_DESC_CNT)) {
2615 last_idx++;
2616 }
2617 if (((s16) ((s16) last_idx - (s16) hw_cons)) > 0) {
2618 break;
2619 }
2620 }
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002621
Michael Chanb6016b72005-05-26 13:03:09 -07002622 pci_unmap_single(bp->pdev, pci_unmap_addr(tx_buf, mapping),
2623 skb_headlen(skb), PCI_DMA_TODEVICE);
2624
2625 tx_buf->skb = NULL;
2626 last = skb_shinfo(skb)->nr_frags;
2627
2628 for (i = 0; i < last; i++) {
2629 sw_cons = NEXT_TX_BD(sw_cons);
2630
2631 pci_unmap_page(bp->pdev,
2632 pci_unmap_addr(
Michael Chan35e90102008-06-19 16:37:42 -07002633 &txr->tx_buf_ring[TX_RING_IDX(sw_cons)],
Michael Chanb6016b72005-05-26 13:03:09 -07002634 mapping),
2635 skb_shinfo(skb)->frags[i].size,
2636 PCI_DMA_TODEVICE);
2637 }
2638
2639 sw_cons = NEXT_TX_BD(sw_cons);
2640
Michael Chan745720e2006-06-29 12:37:41 -07002641 dev_kfree_skb(skb);
Michael Chan57851d82007-12-20 20:01:44 -08002642 tx_pkt++;
2643 if (tx_pkt == budget)
2644 break;
Michael Chanb6016b72005-05-26 13:03:09 -07002645
Michael Chan35efa7c2007-12-20 19:56:37 -08002646 hw_cons = bnx2_get_hw_tx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07002647 }
2648
Michael Chan35e90102008-06-19 16:37:42 -07002649 txr->hw_tx_cons = hw_cons;
2650 txr->tx_cons = sw_cons;
Benjamin Li706bf242008-07-18 17:55:11 -07002651
Michael Chan2f8af122006-08-15 01:39:10 -07002652 /* Need to make the tx_cons update visible to bnx2_start_xmit()
Benjamin Li706bf242008-07-18 17:55:11 -07002653 * before checking for netif_tx_queue_stopped(). Without the
Michael Chan2f8af122006-08-15 01:39:10 -07002654 * memory barrier, there is a small possibility that bnx2_start_xmit()
2655 * will miss it and cause the queue to be stopped forever.
2656 */
2657 smp_mb();
Michael Chanb6016b72005-05-26 13:03:09 -07002658
Benjamin Li706bf242008-07-18 17:55:11 -07002659 if (unlikely(netif_tx_queue_stopped(txq)) &&
Michael Chan35e90102008-06-19 16:37:42 -07002660 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)) {
Benjamin Li706bf242008-07-18 17:55:11 -07002661 __netif_tx_lock(txq, smp_processor_id());
2662 if ((netif_tx_queue_stopped(txq)) &&
Michael Chan35e90102008-06-19 16:37:42 -07002663 (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh))
Benjamin Li706bf242008-07-18 17:55:11 -07002664 netif_tx_wake_queue(txq);
2665 __netif_tx_unlock(txq);
Michael Chanb6016b72005-05-26 13:03:09 -07002666 }
Benjamin Li706bf242008-07-18 17:55:11 -07002667
Michael Chan57851d82007-12-20 20:01:44 -08002668 return tx_pkt;
Michael Chanb6016b72005-05-26 13:03:09 -07002669}
2670
Michael Chan1db82f22007-12-12 11:19:35 -08002671static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002672bnx2_reuse_rx_skb_pages(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
Michael Chana1f60192007-12-20 19:57:19 -08002673 struct sk_buff *skb, int count)
Michael Chan1db82f22007-12-12 11:19:35 -08002674{
2675 struct sw_pg *cons_rx_pg, *prod_rx_pg;
2676 struct rx_bd *cons_bd, *prod_bd;
2677 dma_addr_t mapping;
2678 int i;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002679 u16 hw_prod = rxr->rx_pg_prod, prod;
2680 u16 cons = rxr->rx_pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002681
2682 for (i = 0; i < count; i++) {
2683 prod = RX_PG_RING_IDX(hw_prod);
2684
Michael Chanbb4f98a2008-06-19 16:38:19 -07002685 prod_rx_pg = &rxr->rx_pg_ring[prod];
2686 cons_rx_pg = &rxr->rx_pg_ring[cons];
2687 cons_bd = &rxr->rx_pg_desc_ring[RX_RING(cons)][RX_IDX(cons)];
2688 prod_bd = &rxr->rx_pg_desc_ring[RX_RING(prod)][RX_IDX(prod)];
Michael Chan1db82f22007-12-12 11:19:35 -08002689
2690 if (i == 0 && skb) {
2691 struct page *page;
2692 struct skb_shared_info *shinfo;
2693
2694 shinfo = skb_shinfo(skb);
2695 shinfo->nr_frags--;
2696 page = shinfo->frags[shinfo->nr_frags].page;
2697 shinfo->frags[shinfo->nr_frags].page = NULL;
2698 mapping = pci_map_page(bp->pdev, page, 0, PAGE_SIZE,
2699 PCI_DMA_FROMDEVICE);
2700 cons_rx_pg->page = page;
2701 pci_unmap_addr_set(cons_rx_pg, mapping, mapping);
2702 dev_kfree_skb(skb);
2703 }
2704 if (prod != cons) {
2705 prod_rx_pg->page = cons_rx_pg->page;
2706 cons_rx_pg->page = NULL;
2707 pci_unmap_addr_set(prod_rx_pg, mapping,
2708 pci_unmap_addr(cons_rx_pg, mapping));
2709
2710 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2711 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
2712
2713 }
2714 cons = RX_PG_RING_IDX(NEXT_RX_BD(cons));
2715 hw_prod = NEXT_RX_BD(hw_prod);
2716 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07002717 rxr->rx_pg_prod = hw_prod;
2718 rxr->rx_pg_cons = cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002719}
2720
Michael Chanb6016b72005-05-26 13:03:09 -07002721static inline void
Michael Chanbb4f98a2008-06-19 16:38:19 -07002722bnx2_reuse_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr,
2723 struct sk_buff *skb, u16 cons, u16 prod)
Michael Chanb6016b72005-05-26 13:03:09 -07002724{
Michael Chan236b6392006-03-20 17:49:02 -08002725 struct sw_bd *cons_rx_buf, *prod_rx_buf;
2726 struct rx_bd *cons_bd, *prod_bd;
2727
Michael Chanbb4f98a2008-06-19 16:38:19 -07002728 cons_rx_buf = &rxr->rx_buf_ring[cons];
2729 prod_rx_buf = &rxr->rx_buf_ring[prod];
Michael Chanb6016b72005-05-26 13:03:09 -07002730
2731 pci_dma_sync_single_for_device(bp->pdev,
2732 pci_unmap_addr(cons_rx_buf, mapping),
Benjamin Li601d3d12008-05-16 22:19:35 -07002733 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH, PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002734
Michael Chanbb4f98a2008-06-19 16:38:19 -07002735 rxr->rx_prod_bseq += bp->rx_buf_use_size;
Michael Chan236b6392006-03-20 17:49:02 -08002736
2737 prod_rx_buf->skb = skb;
2738
2739 if (cons == prod)
2740 return;
2741
Michael Chanb6016b72005-05-26 13:03:09 -07002742 pci_unmap_addr_set(prod_rx_buf, mapping,
2743 pci_unmap_addr(cons_rx_buf, mapping));
2744
Michael Chanbb4f98a2008-06-19 16:38:19 -07002745 cons_bd = &rxr->rx_desc_ring[RX_RING(cons)][RX_IDX(cons)];
2746 prod_bd = &rxr->rx_desc_ring[RX_RING(prod)][RX_IDX(prod)];
Michael Chan236b6392006-03-20 17:49:02 -08002747 prod_bd->rx_bd_haddr_hi = cons_bd->rx_bd_haddr_hi;
2748 prod_bd->rx_bd_haddr_lo = cons_bd->rx_bd_haddr_lo;
Michael Chanb6016b72005-05-26 13:03:09 -07002749}
2750
Michael Chan85833c62007-12-12 11:17:01 -08002751static int
Michael Chanbb4f98a2008-06-19 16:38:19 -07002752bnx2_rx_skb(struct bnx2 *bp, struct bnx2_rx_ring_info *rxr, struct sk_buff *skb,
Michael Chana1f60192007-12-20 19:57:19 -08002753 unsigned int len, unsigned int hdr_len, dma_addr_t dma_addr,
2754 u32 ring_idx)
Michael Chan85833c62007-12-12 11:17:01 -08002755{
2756 int err;
2757 u16 prod = ring_idx & 0xffff;
2758
Michael Chanbb4f98a2008-06-19 16:38:19 -07002759 err = bnx2_alloc_rx_skb(bp, rxr, prod);
Michael Chan85833c62007-12-12 11:17:01 -08002760 if (unlikely(err)) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07002761 bnx2_reuse_rx_skb(bp, rxr, skb, (u16) (ring_idx >> 16), prod);
Michael Chan1db82f22007-12-12 11:19:35 -08002762 if (hdr_len) {
2763 unsigned int raw_len = len + 4;
2764 int pages = PAGE_ALIGN(raw_len - hdr_len) >> PAGE_SHIFT;
2765
Michael Chanbb4f98a2008-06-19 16:38:19 -07002766 bnx2_reuse_rx_skb_pages(bp, rxr, NULL, pages);
Michael Chan1db82f22007-12-12 11:19:35 -08002767 }
Michael Chan85833c62007-12-12 11:17:01 -08002768 return err;
2769 }
2770
Benjamin Lid89cb6a2008-05-16 22:18:57 -07002771 skb_reserve(skb, BNX2_RX_OFFSET);
Michael Chan85833c62007-12-12 11:17:01 -08002772 pci_unmap_single(bp->pdev, dma_addr, bp->rx_buf_use_size,
2773 PCI_DMA_FROMDEVICE);
2774
Michael Chan1db82f22007-12-12 11:19:35 -08002775 if (hdr_len == 0) {
2776 skb_put(skb, len);
2777 return 0;
2778 } else {
2779 unsigned int i, frag_len, frag_size, pages;
2780 struct sw_pg *rx_pg;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002781 u16 pg_cons = rxr->rx_pg_cons;
2782 u16 pg_prod = rxr->rx_pg_prod;
Michael Chan1db82f22007-12-12 11:19:35 -08002783
2784 frag_size = len + 4 - hdr_len;
2785 pages = PAGE_ALIGN(frag_size) >> PAGE_SHIFT;
2786 skb_put(skb, hdr_len);
2787
2788 for (i = 0; i < pages; i++) {
2789 frag_len = min(frag_size, (unsigned int) PAGE_SIZE);
2790 if (unlikely(frag_len <= 4)) {
2791 unsigned int tail = 4 - frag_len;
2792
Michael Chanbb4f98a2008-06-19 16:38:19 -07002793 rxr->rx_pg_cons = pg_cons;
2794 rxr->rx_pg_prod = pg_prod;
2795 bnx2_reuse_rx_skb_pages(bp, rxr, NULL,
Michael Chana1f60192007-12-20 19:57:19 -08002796 pages - i);
Michael Chan1db82f22007-12-12 11:19:35 -08002797 skb->len -= tail;
2798 if (i == 0) {
2799 skb->tail -= tail;
2800 } else {
2801 skb_frag_t *frag =
2802 &skb_shinfo(skb)->frags[i - 1];
2803 frag->size -= tail;
2804 skb->data_len -= tail;
2805 skb->truesize -= tail;
2806 }
2807 return 0;
2808 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07002809 rx_pg = &rxr->rx_pg_ring[pg_cons];
Michael Chan1db82f22007-12-12 11:19:35 -08002810
2811 pci_unmap_page(bp->pdev, pci_unmap_addr(rx_pg, mapping),
2812 PAGE_SIZE, PCI_DMA_FROMDEVICE);
2813
2814 if (i == pages - 1)
2815 frag_len -= 4;
2816
2817 skb_fill_page_desc(skb, i, rx_pg->page, 0, frag_len);
2818 rx_pg->page = NULL;
2819
Michael Chanbb4f98a2008-06-19 16:38:19 -07002820 err = bnx2_alloc_rx_page(bp, rxr,
2821 RX_PG_RING_IDX(pg_prod));
Michael Chan1db82f22007-12-12 11:19:35 -08002822 if (unlikely(err)) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07002823 rxr->rx_pg_cons = pg_cons;
2824 rxr->rx_pg_prod = pg_prod;
2825 bnx2_reuse_rx_skb_pages(bp, rxr, skb,
Michael Chana1f60192007-12-20 19:57:19 -08002826 pages - i);
Michael Chan1db82f22007-12-12 11:19:35 -08002827 return err;
2828 }
2829
2830 frag_size -= frag_len;
2831 skb->data_len += frag_len;
2832 skb->truesize += frag_len;
2833 skb->len += frag_len;
2834
2835 pg_prod = NEXT_RX_BD(pg_prod);
2836 pg_cons = RX_PG_RING_IDX(NEXT_RX_BD(pg_cons));
2837 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07002838 rxr->rx_pg_prod = pg_prod;
2839 rxr->rx_pg_cons = pg_cons;
Michael Chan1db82f22007-12-12 11:19:35 -08002840 }
Michael Chan85833c62007-12-12 11:17:01 -08002841 return 0;
2842}
2843
Michael Chanc09c2622007-12-10 17:18:37 -08002844static inline u16
Michael Chan35efa7c2007-12-20 19:56:37 -08002845bnx2_get_hw_rx_cons(struct bnx2_napi *bnapi)
Michael Chanc09c2622007-12-10 17:18:37 -08002846{
Michael Chanbb4f98a2008-06-19 16:38:19 -07002847 u16 cons;
2848
Michael Chan43e80b82008-06-19 16:41:08 -07002849 /* Tell compiler that status block fields can change. */
2850 barrier();
2851 cons = *bnapi->hw_rx_cons_ptr;
Michael Chanc09c2622007-12-10 17:18:37 -08002852 if (unlikely((cons & MAX_RX_DESC_CNT) == MAX_RX_DESC_CNT))
2853 cons++;
2854 return cons;
2855}
2856
Michael Chanb6016b72005-05-26 13:03:09 -07002857static int
Michael Chan35efa7c2007-12-20 19:56:37 -08002858bnx2_rx_int(struct bnx2 *bp, struct bnx2_napi *bnapi, int budget)
Michael Chanb6016b72005-05-26 13:03:09 -07002859{
Michael Chanbb4f98a2008-06-19 16:38:19 -07002860 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07002861 u16 hw_cons, sw_cons, sw_ring_cons, sw_prod, sw_ring_prod;
2862 struct l2_fhdr *rx_hdr;
Michael Chan1db82f22007-12-12 11:19:35 -08002863 int rx_pkt = 0, pg_ring_used = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07002864
Michael Chan35efa7c2007-12-20 19:56:37 -08002865 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chanbb4f98a2008-06-19 16:38:19 -07002866 sw_cons = rxr->rx_cons;
2867 sw_prod = rxr->rx_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07002868
2869 /* Memory barrier necessary as speculative reads of the rx
2870 * buffer can be ahead of the index in the status block
2871 */
2872 rmb();
2873 while (sw_cons != hw_cons) {
Michael Chan1db82f22007-12-12 11:19:35 -08002874 unsigned int len, hdr_len;
Michael Chanade2bfe2006-01-23 16:09:51 -08002875 u32 status;
Michael Chanb6016b72005-05-26 13:03:09 -07002876 struct sw_bd *rx_buf;
2877 struct sk_buff *skb;
Michael Chan236b6392006-03-20 17:49:02 -08002878 dma_addr_t dma_addr;
Michael Chanb6016b72005-05-26 13:03:09 -07002879
2880 sw_ring_cons = RX_RING_IDX(sw_cons);
2881 sw_ring_prod = RX_RING_IDX(sw_prod);
2882
Michael Chanbb4f98a2008-06-19 16:38:19 -07002883 rx_buf = &rxr->rx_buf_ring[sw_ring_cons];
Michael Chanb6016b72005-05-26 13:03:09 -07002884 skb = rx_buf->skb;
Michael Chan236b6392006-03-20 17:49:02 -08002885
2886 rx_buf->skb = NULL;
2887
2888 dma_addr = pci_unmap_addr(rx_buf, mapping);
2889
2890 pci_dma_sync_single_for_cpu(bp->pdev, dma_addr,
Benjamin Li601d3d12008-05-16 22:19:35 -07002891 BNX2_RX_OFFSET + BNX2_RX_COPY_THRESH,
2892 PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07002893
2894 rx_hdr = (struct l2_fhdr *) skb->data;
Michael Chan1db82f22007-12-12 11:19:35 -08002895 len = rx_hdr->l2_fhdr_pkt_len;
Michael Chanb6016b72005-05-26 13:03:09 -07002896
Michael Chanade2bfe2006-01-23 16:09:51 -08002897 if ((status = rx_hdr->l2_fhdr_status) &
Michael Chanb6016b72005-05-26 13:03:09 -07002898 (L2_FHDR_ERRORS_BAD_CRC |
2899 L2_FHDR_ERRORS_PHY_DECODE |
2900 L2_FHDR_ERRORS_ALIGNMENT |
2901 L2_FHDR_ERRORS_TOO_SHORT |
2902 L2_FHDR_ERRORS_GIANT_FRAME)) {
2903
Michael Chanbb4f98a2008-06-19 16:38:19 -07002904 bnx2_reuse_rx_skb(bp, rxr, skb, sw_ring_cons,
Michael Chana1f60192007-12-20 19:57:19 -08002905 sw_ring_prod);
Michael Chan85833c62007-12-12 11:17:01 -08002906 goto next_rx;
Michael Chanb6016b72005-05-26 13:03:09 -07002907 }
Michael Chan1db82f22007-12-12 11:19:35 -08002908 hdr_len = 0;
2909 if (status & L2_FHDR_STATUS_SPLIT) {
2910 hdr_len = rx_hdr->l2_fhdr_ip_xsum;
2911 pg_ring_used = 1;
2912 } else if (len > bp->rx_jumbo_thresh) {
2913 hdr_len = bp->rx_jumbo_thresh;
2914 pg_ring_used = 1;
2915 }
2916
2917 len -= 4;
Michael Chanb6016b72005-05-26 13:03:09 -07002918
Michael Chan5d5d0012007-12-12 11:17:43 -08002919 if (len <= bp->rx_copy_thresh) {
Michael Chanb6016b72005-05-26 13:03:09 -07002920 struct sk_buff *new_skb;
2921
Michael Chan932f3772006-08-15 01:39:36 -07002922 new_skb = netdev_alloc_skb(bp->dev, len + 2);
Michael Chan85833c62007-12-12 11:17:01 -08002923 if (new_skb == NULL) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07002924 bnx2_reuse_rx_skb(bp, rxr, skb, sw_ring_cons,
Michael Chan85833c62007-12-12 11:17:01 -08002925 sw_ring_prod);
2926 goto next_rx;
2927 }
Michael Chanb6016b72005-05-26 13:03:09 -07002928
2929 /* aligned copy */
Benjamin Lid89cb6a2008-05-16 22:18:57 -07002930 skb_copy_from_linear_data_offset(skb,
2931 BNX2_RX_OFFSET - 2,
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002932 new_skb->data, len + 2);
Michael Chanb6016b72005-05-26 13:03:09 -07002933 skb_reserve(new_skb, 2);
2934 skb_put(new_skb, len);
Michael Chanb6016b72005-05-26 13:03:09 -07002935
Michael Chanbb4f98a2008-06-19 16:38:19 -07002936 bnx2_reuse_rx_skb(bp, rxr, skb,
Michael Chanb6016b72005-05-26 13:03:09 -07002937 sw_ring_cons, sw_ring_prod);
2938
2939 skb = new_skb;
Michael Chanbb4f98a2008-06-19 16:38:19 -07002940 } else if (unlikely(bnx2_rx_skb(bp, rxr, skb, len, hdr_len,
Michael Chana1f60192007-12-20 19:57:19 -08002941 dma_addr, (sw_ring_cons << 16) | sw_ring_prod)))
Michael Chanb6016b72005-05-26 13:03:09 -07002942 goto next_rx;
Michael Chanb6016b72005-05-26 13:03:09 -07002943
2944 skb->protocol = eth_type_trans(skb, bp->dev);
2945
2946 if ((len > (bp->dev->mtu + ETH_HLEN)) &&
Alexey Dobriyand1e100b2006-06-11 20:57:17 -07002947 (ntohs(skb->protocol) != 0x8100)) {
Michael Chanb6016b72005-05-26 13:03:09 -07002948
Michael Chan745720e2006-06-29 12:37:41 -07002949 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07002950 goto next_rx;
2951
2952 }
2953
Michael Chanb6016b72005-05-26 13:03:09 -07002954 skb->ip_summed = CHECKSUM_NONE;
2955 if (bp->rx_csum &&
2956 (status & (L2_FHDR_STATUS_TCP_SEGMENT |
2957 L2_FHDR_STATUS_UDP_DATAGRAM))) {
2958
Michael Chanade2bfe2006-01-23 16:09:51 -08002959 if (likely((status & (L2_FHDR_ERRORS_TCP_XSUM |
2960 L2_FHDR_ERRORS_UDP_XSUM)) == 0))
Michael Chanb6016b72005-05-26 13:03:09 -07002961 skb->ip_summed = CHECKSUM_UNNECESSARY;
2962 }
2963
2964#ifdef BCM_VLAN
Al Viro79ea13c2008-01-24 02:06:46 -08002965 if ((status & L2_FHDR_STATUS_L2_VLAN_TAG) && bp->vlgrp) {
Michael Chanb6016b72005-05-26 13:03:09 -07002966 vlan_hwaccel_receive_skb(skb, bp->vlgrp,
2967 rx_hdr->l2_fhdr_vlan_tag);
2968 }
2969 else
2970#endif
2971 netif_receive_skb(skb);
2972
2973 bp->dev->last_rx = jiffies;
2974 rx_pkt++;
2975
2976next_rx:
Michael Chanb6016b72005-05-26 13:03:09 -07002977 sw_cons = NEXT_RX_BD(sw_cons);
2978 sw_prod = NEXT_RX_BD(sw_prod);
2979
2980 if ((rx_pkt == budget))
2981 break;
Michael Chanf4e418f2005-11-04 08:53:48 -08002982
2983 /* Refresh hw_cons to see if there is new work */
2984 if (sw_cons == hw_cons) {
Michael Chan35efa7c2007-12-20 19:56:37 -08002985 hw_cons = bnx2_get_hw_rx_cons(bnapi);
Michael Chanf4e418f2005-11-04 08:53:48 -08002986 rmb();
2987 }
Michael Chanb6016b72005-05-26 13:03:09 -07002988 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07002989 rxr->rx_cons = sw_cons;
2990 rxr->rx_prod = sw_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07002991
Michael Chan1db82f22007-12-12 11:19:35 -08002992 if (pg_ring_used)
Michael Chanbb4f98a2008-06-19 16:38:19 -07002993 REG_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
Michael Chan1db82f22007-12-12 11:19:35 -08002994
Michael Chanbb4f98a2008-06-19 16:38:19 -07002995 REG_WR16(bp, rxr->rx_bidx_addr, sw_prod);
Michael Chanb6016b72005-05-26 13:03:09 -07002996
Michael Chanbb4f98a2008-06-19 16:38:19 -07002997 REG_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07002998
2999 mmiowb();
3000
3001 return rx_pkt;
3002
3003}
3004
3005/* MSI ISR - The only difference between this and the INTx ISR
3006 * is that the MSI interrupt is always serviced.
3007 */
3008static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01003009bnx2_msi(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07003010{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003011 struct bnx2_napi *bnapi = dev_instance;
3012 struct bnx2 *bp = bnapi->bp;
3013 struct net_device *dev = bp->dev;
Michael Chanb6016b72005-05-26 13:03:09 -07003014
Michael Chan43e80b82008-06-19 16:41:08 -07003015 prefetch(bnapi->status_blk.msi);
Michael Chanb6016b72005-05-26 13:03:09 -07003016 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3017 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3018 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3019
3020 /* Return here if interrupt is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07003021 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3022 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003023
Michael Chan35efa7c2007-12-20 19:56:37 -08003024 netif_rx_schedule(dev, &bnapi->napi);
Michael Chanb6016b72005-05-26 13:03:09 -07003025
Michael Chan73eef4c2005-08-25 15:39:15 -07003026 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003027}
3028
3029static irqreturn_t
Michael Chan8e6a72c2007-05-03 13:24:48 -07003030bnx2_msi_1shot(int irq, void *dev_instance)
3031{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003032 struct bnx2_napi *bnapi = dev_instance;
3033 struct bnx2 *bp = bnapi->bp;
3034 struct net_device *dev = bp->dev;
Michael Chan8e6a72c2007-05-03 13:24:48 -07003035
Michael Chan43e80b82008-06-19 16:41:08 -07003036 prefetch(bnapi->status_blk.msi);
Michael Chan8e6a72c2007-05-03 13:24:48 -07003037
3038 /* Return here if interrupt is disabled. */
3039 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3040 return IRQ_HANDLED;
3041
Michael Chan35efa7c2007-12-20 19:56:37 -08003042 netif_rx_schedule(dev, &bnapi->napi);
Michael Chan8e6a72c2007-05-03 13:24:48 -07003043
3044 return IRQ_HANDLED;
3045}
3046
3047static irqreturn_t
David Howells7d12e782006-10-05 14:55:46 +01003048bnx2_interrupt(int irq, void *dev_instance)
Michael Chanb6016b72005-05-26 13:03:09 -07003049{
Michael Chanf0ea2e62008-06-19 16:41:57 -07003050 struct bnx2_napi *bnapi = dev_instance;
3051 struct bnx2 *bp = bnapi->bp;
3052 struct net_device *dev = bp->dev;
Michael Chan43e80b82008-06-19 16:41:08 -07003053 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanb6016b72005-05-26 13:03:09 -07003054
3055 /* When using INTx, it is possible for the interrupt to arrive
3056 * at the CPU before the status block posted prior to the
3057 * interrupt. Reading a register will flush the status block.
3058 * When using MSI, the MSI message will always complete after
3059 * the status block write.
3060 */
Michael Chan35efa7c2007-12-20 19:56:37 -08003061 if ((sblk->status_idx == bnapi->last_status_idx) &&
Michael Chanb6016b72005-05-26 13:03:09 -07003062 (REG_RD(bp, BNX2_PCICFG_MISC_STATUS) &
3063 BNX2_PCICFG_MISC_STATUS_INTA_VALUE))
Michael Chan73eef4c2005-08-25 15:39:15 -07003064 return IRQ_NONE;
Michael Chanb6016b72005-05-26 13:03:09 -07003065
3066 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3067 BNX2_PCICFG_INT_ACK_CMD_USE_INT_HC_PARAM |
3068 BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
3069
Michael Chanb8a7ce72007-07-07 22:51:03 -07003070 /* Read back to deassert IRQ immediately to avoid too many
3071 * spurious interrupts.
3072 */
3073 REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD);
3074
Michael Chanb6016b72005-05-26 13:03:09 -07003075 /* Return here if interrupt is shared and is disabled. */
Michael Chan73eef4c2005-08-25 15:39:15 -07003076 if (unlikely(atomic_read(&bp->intr_sem) != 0))
3077 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003078
Michael Chan35efa7c2007-12-20 19:56:37 -08003079 if (netif_rx_schedule_prep(dev, &bnapi->napi)) {
3080 bnapi->last_status_idx = sblk->status_idx;
3081 __netif_rx_schedule(dev, &bnapi->napi);
Michael Chanb8a7ce72007-07-07 22:51:03 -07003082 }
Michael Chanb6016b72005-05-26 13:03:09 -07003083
Michael Chan73eef4c2005-08-25 15:39:15 -07003084 return IRQ_HANDLED;
Michael Chanb6016b72005-05-26 13:03:09 -07003085}
3086
Michael Chan43e80b82008-06-19 16:41:08 -07003087static inline int
3088bnx2_has_fast_work(struct bnx2_napi *bnapi)
3089{
3090 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
3091 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
3092
3093 if ((bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons) ||
3094 (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons))
3095 return 1;
3096 return 0;
3097}
3098
Michael Chan0d8a6572007-07-07 22:49:43 -07003099#define STATUS_ATTN_EVENTS (STATUS_ATTN_BITS_LINK_STATE | \
3100 STATUS_ATTN_BITS_TIMER_ABORT)
Michael Chanda3e4fb2007-05-03 13:24:23 -07003101
Michael Chanf4e418f2005-11-04 08:53:48 -08003102static inline int
Michael Chan35efa7c2007-12-20 19:56:37 -08003103bnx2_has_work(struct bnx2_napi *bnapi)
Michael Chanf4e418f2005-11-04 08:53:48 -08003104{
Michael Chan43e80b82008-06-19 16:41:08 -07003105 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanf4e418f2005-11-04 08:53:48 -08003106
Michael Chan43e80b82008-06-19 16:41:08 -07003107 if (bnx2_has_fast_work(bnapi))
Michael Chanf4e418f2005-11-04 08:53:48 -08003108 return 1;
3109
Michael Chanda3e4fb2007-05-03 13:24:23 -07003110 if ((sblk->status_attn_bits & STATUS_ATTN_EVENTS) !=
3111 (sblk->status_attn_bits_ack & STATUS_ATTN_EVENTS))
Michael Chanf4e418f2005-11-04 08:53:48 -08003112 return 1;
3113
3114 return 0;
3115}
3116
Michael Chan43e80b82008-06-19 16:41:08 -07003117static void bnx2_poll_link(struct bnx2 *bp, struct bnx2_napi *bnapi)
Michael Chanb6016b72005-05-26 13:03:09 -07003118{
Michael Chan43e80b82008-06-19 16:41:08 -07003119 struct status_block *sblk = bnapi->status_blk.msi;
Michael Chanda3e4fb2007-05-03 13:24:23 -07003120 u32 status_attn_bits = sblk->status_attn_bits;
3121 u32 status_attn_bits_ack = sblk->status_attn_bits_ack;
Michael Chanb6016b72005-05-26 13:03:09 -07003122
Michael Chanda3e4fb2007-05-03 13:24:23 -07003123 if ((status_attn_bits & STATUS_ATTN_EVENTS) !=
3124 (status_attn_bits_ack & STATUS_ATTN_EVENTS)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003125
Michael Chan35efa7c2007-12-20 19:56:37 -08003126 bnx2_phy_int(bp, bnapi);
Michael Chanbf5295b2006-03-23 01:11:56 -08003127
3128 /* This is needed to take care of transient status
3129 * during link changes.
3130 */
3131 REG_WR(bp, BNX2_HC_COMMAND,
3132 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
3133 REG_RD(bp, BNX2_HC_COMMAND);
Michael Chanb6016b72005-05-26 13:03:09 -07003134 }
Michael Chan43e80b82008-06-19 16:41:08 -07003135}
3136
3137static int bnx2_poll_work(struct bnx2 *bp, struct bnx2_napi *bnapi,
3138 int work_done, int budget)
3139{
3140 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
3141 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanb6016b72005-05-26 13:03:09 -07003142
Michael Chan35e90102008-06-19 16:37:42 -07003143 if (bnx2_get_hw_tx_cons(bnapi) != txr->hw_tx_cons)
Michael Chan57851d82007-12-20 20:01:44 -08003144 bnx2_tx_int(bp, bnapi, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003145
Michael Chanbb4f98a2008-06-19 16:38:19 -07003146 if (bnx2_get_hw_rx_cons(bnapi) != rxr->rx_cons)
Michael Chan35efa7c2007-12-20 19:56:37 -08003147 work_done += bnx2_rx_int(bp, bnapi, budget - work_done);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003148
David S. Miller6f535762007-10-11 18:08:29 -07003149 return work_done;
3150}
Michael Chanf4e418f2005-11-04 08:53:48 -08003151
Michael Chanf0ea2e62008-06-19 16:41:57 -07003152static int bnx2_poll_msix(struct napi_struct *napi, int budget)
3153{
3154 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3155 struct bnx2 *bp = bnapi->bp;
3156 int work_done = 0;
3157 struct status_block_msix *sblk = bnapi->status_blk.msix;
3158
3159 while (1) {
3160 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
3161 if (unlikely(work_done >= budget))
3162 break;
3163
3164 bnapi->last_status_idx = sblk->status_idx;
3165 /* status idx must be read before checking for more work. */
3166 rmb();
3167 if (likely(!bnx2_has_fast_work(bnapi))) {
3168
3169 netif_rx_complete(bp->dev, napi);
3170 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, bnapi->int_num |
3171 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3172 bnapi->last_status_idx);
3173 break;
3174 }
3175 }
3176 return work_done;
3177}
3178
David S. Miller6f535762007-10-11 18:08:29 -07003179static int bnx2_poll(struct napi_struct *napi, int budget)
3180{
Michael Chan35efa7c2007-12-20 19:56:37 -08003181 struct bnx2_napi *bnapi = container_of(napi, struct bnx2_napi, napi);
3182 struct bnx2 *bp = bnapi->bp;
David S. Miller6f535762007-10-11 18:08:29 -07003183 int work_done = 0;
Michael Chan43e80b82008-06-19 16:41:08 -07003184 struct status_block *sblk = bnapi->status_blk.msi;
David S. Miller6f535762007-10-11 18:08:29 -07003185
3186 while (1) {
Michael Chan43e80b82008-06-19 16:41:08 -07003187 bnx2_poll_link(bp, bnapi);
3188
Michael Chan35efa7c2007-12-20 19:56:37 -08003189 work_done = bnx2_poll_work(bp, bnapi, work_done, budget);
David S. Miller6f535762007-10-11 18:08:29 -07003190
3191 if (unlikely(work_done >= budget))
3192 break;
3193
Michael Chan35efa7c2007-12-20 19:56:37 -08003194 /* bnapi->last_status_idx is used below to tell the hw how
Michael Chan6dee6422007-10-12 01:40:38 -07003195 * much work has been processed, so we must read it before
3196 * checking for more work.
3197 */
Michael Chan35efa7c2007-12-20 19:56:37 -08003198 bnapi->last_status_idx = sblk->status_idx;
Michael Chan6dee6422007-10-12 01:40:38 -07003199 rmb();
Michael Chan35efa7c2007-12-20 19:56:37 -08003200 if (likely(!bnx2_has_work(bnapi))) {
David S. Miller6f535762007-10-11 18:08:29 -07003201 netif_rx_complete(bp->dev, napi);
David S. Millerf86e82f2008-01-21 17:15:40 -08003202 if (likely(bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)) {
David S. Miller6f535762007-10-11 18:08:29 -07003203 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3204 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
Michael Chan35efa7c2007-12-20 19:56:37 -08003205 bnapi->last_status_idx);
Michael Chan6dee6422007-10-12 01:40:38 -07003206 break;
David S. Miller6f535762007-10-11 18:08:29 -07003207 }
3208 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3209 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
3210 BNX2_PCICFG_INT_ACK_CMD_MASK_INT |
Michael Chan35efa7c2007-12-20 19:56:37 -08003211 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003212
Michael Chan1269a8a2006-01-23 16:11:03 -08003213 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD,
3214 BNX2_PCICFG_INT_ACK_CMD_INDEX_VALID |
Michael Chan35efa7c2007-12-20 19:56:37 -08003215 bnapi->last_status_idx);
David S. Miller6f535762007-10-11 18:08:29 -07003216 break;
Michael Chan1269a8a2006-01-23 16:11:03 -08003217 }
Michael Chanb6016b72005-05-26 13:03:09 -07003218 }
3219
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003220 return work_done;
Michael Chanb6016b72005-05-26 13:03:09 -07003221}
3222
Herbert Xu932ff272006-06-09 12:20:56 -07003223/* Called with rtnl_lock from vlan functions and also netif_tx_lock
Michael Chanb6016b72005-05-26 13:03:09 -07003224 * from set_multicast.
3225 */
3226static void
3227bnx2_set_rx_mode(struct net_device *dev)
3228{
Michael Chan972ec0d2006-01-23 16:12:43 -08003229 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07003230 u32 rx_mode, sort_mode;
Benjamin Li5fcaed02008-07-14 22:39:52 -07003231 struct dev_addr_list *uc_ptr;
Michael Chanb6016b72005-05-26 13:03:09 -07003232 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07003233
Michael Chanc770a652005-08-25 15:38:39 -07003234 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003235
3236 rx_mode = bp->rx_mode & ~(BNX2_EMAC_RX_MODE_PROMISCUOUS |
3237 BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG);
3238 sort_mode = 1 | BNX2_RPM_SORT_USER0_BC_EN;
3239#ifdef BCM_VLAN
Michael Chan7c6337a2008-08-14 15:29:09 -07003240 if (!bp->vlgrp && (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN))
Michael Chanb6016b72005-05-26 13:03:09 -07003241 rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
Michael Chanb6016b72005-05-26 13:03:09 -07003242#else
Michael Chan7c6337a2008-08-14 15:29:09 -07003243 if (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN)
Michael Chane29054f2006-01-23 16:06:06 -08003244 rx_mode |= BNX2_EMAC_RX_MODE_KEEP_VLAN_TAG;
Michael Chanb6016b72005-05-26 13:03:09 -07003245#endif
3246 if (dev->flags & IFF_PROMISC) {
3247 /* Promiscuous mode. */
3248 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
Michael Chan75108732006-11-19 14:06:40 -08003249 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3250 BNX2_RPM_SORT_USER0_PROM_VLAN;
Michael Chanb6016b72005-05-26 13:03:09 -07003251 }
3252 else if (dev->flags & IFF_ALLMULTI) {
3253 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3254 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3255 0xffffffff);
3256 }
3257 sort_mode |= BNX2_RPM_SORT_USER0_MC_EN;
3258 }
3259 else {
3260 /* Accept one or more multicast(s). */
3261 struct dev_mc_list *mclist;
3262 u32 mc_filter[NUM_MC_HASH_REGISTERS];
3263 u32 regidx;
3264 u32 bit;
3265 u32 crc;
3266
3267 memset(mc_filter, 0, 4 * NUM_MC_HASH_REGISTERS);
3268
3269 for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
3270 i++, mclist = mclist->next) {
3271
3272 crc = ether_crc_le(ETH_ALEN, mclist->dmi_addr);
3273 bit = crc & 0xff;
3274 regidx = (bit & 0xe0) >> 5;
3275 bit &= 0x1f;
3276 mc_filter[regidx] |= (1 << bit);
3277 }
3278
3279 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3280 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3281 mc_filter[i]);
3282 }
3283
3284 sort_mode |= BNX2_RPM_SORT_USER0_MC_HSH_EN;
3285 }
3286
Benjamin Li5fcaed02008-07-14 22:39:52 -07003287 uc_ptr = NULL;
3288 if (dev->uc_count > BNX2_MAX_UNICAST_ADDRESSES) {
3289 rx_mode |= BNX2_EMAC_RX_MODE_PROMISCUOUS;
3290 sort_mode |= BNX2_RPM_SORT_USER0_PROM_EN |
3291 BNX2_RPM_SORT_USER0_PROM_VLAN;
3292 } else if (!(dev->flags & IFF_PROMISC)) {
3293 uc_ptr = dev->uc_list;
3294
3295 /* Add all entries into to the match filter list */
3296 for (i = 0; i < dev->uc_count; i++) {
3297 bnx2_set_mac_addr(bp, uc_ptr->da_addr,
3298 i + BNX2_START_UNICAST_ADDRESS_INDEX);
3299 sort_mode |= (1 <<
3300 (i + BNX2_START_UNICAST_ADDRESS_INDEX));
3301 uc_ptr = uc_ptr->next;
3302 }
3303
3304 }
3305
Michael Chanb6016b72005-05-26 13:03:09 -07003306 if (rx_mode != bp->rx_mode) {
3307 bp->rx_mode = rx_mode;
3308 REG_WR(bp, BNX2_EMAC_RX_MODE, rx_mode);
3309 }
3310
3311 REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3312 REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode);
3313 REG_WR(bp, BNX2_RPM_SORT_USER0, sort_mode | BNX2_RPM_SORT_USER0_ENA);
3314
Michael Chanc770a652005-08-25 15:38:39 -07003315 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003316}
3317
3318static void
Al Virob491edd2007-12-22 19:44:51 +00003319load_rv2p_fw(struct bnx2 *bp, __le32 *rv2p_code, u32 rv2p_code_len,
Michael Chanb6016b72005-05-26 13:03:09 -07003320 u32 rv2p_proc)
3321{
3322 int i;
3323 u32 val;
3324
Michael Chand25be1d2008-05-02 16:57:59 -07003325 if (rv2p_proc == RV2P_PROC2 && CHIP_NUM(bp) == CHIP_NUM_5709) {
3326 val = le32_to_cpu(rv2p_code[XI_RV2P_PROC2_MAX_BD_PAGE_LOC]);
3327 val &= ~XI_RV2P_PROC2_BD_PAGE_SIZE_MSK;
3328 val |= XI_RV2P_PROC2_BD_PAGE_SIZE;
3329 rv2p_code[XI_RV2P_PROC2_MAX_BD_PAGE_LOC] = cpu_to_le32(val);
3330 }
Michael Chanb6016b72005-05-26 13:03:09 -07003331
3332 for (i = 0; i < rv2p_code_len; i += 8) {
Al Virob491edd2007-12-22 19:44:51 +00003333 REG_WR(bp, BNX2_RV2P_INSTR_HIGH, le32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003334 rv2p_code++;
Al Virob491edd2007-12-22 19:44:51 +00003335 REG_WR(bp, BNX2_RV2P_INSTR_LOW, le32_to_cpu(*rv2p_code));
Michael Chanb6016b72005-05-26 13:03:09 -07003336 rv2p_code++;
3337
3338 if (rv2p_proc == RV2P_PROC1) {
3339 val = (i / 8) | BNX2_RV2P_PROC1_ADDR_CMD_RDWR;
3340 REG_WR(bp, BNX2_RV2P_PROC1_ADDR_CMD, val);
3341 }
3342 else {
3343 val = (i / 8) | BNX2_RV2P_PROC2_ADDR_CMD_RDWR;
3344 REG_WR(bp, BNX2_RV2P_PROC2_ADDR_CMD, val);
3345 }
3346 }
3347
3348 /* Reset the processor, un-stall is done later. */
3349 if (rv2p_proc == RV2P_PROC1) {
3350 REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC1_RESET);
3351 }
3352 else {
3353 REG_WR(bp, BNX2_RV2P_COMMAND, BNX2_RV2P_COMMAND_PROC2_RESET);
3354 }
3355}
3356
Michael Chanaf3ee512006-11-19 14:09:25 -08003357static int
Benjamin Li10343cc2008-05-16 22:20:27 -07003358load_cpu_fw(struct bnx2 *bp, const struct cpu_reg *cpu_reg, struct fw_info *fw)
Michael Chanb6016b72005-05-26 13:03:09 -07003359{
3360 u32 offset;
3361 u32 val;
Michael Chanaf3ee512006-11-19 14:09:25 -08003362 int rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003363
3364 /* Halt the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003365 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003366 val |= cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003367 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
3368 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
Michael Chanb6016b72005-05-26 13:03:09 -07003369
3370 /* Load the Text area. */
3371 offset = cpu_reg->spad_base + (fw->text_addr - cpu_reg->mips_view_base);
Michael Chanaf3ee512006-11-19 14:09:25 -08003372 if (fw->gz_text) {
Michael Chanb6016b72005-05-26 13:03:09 -07003373 int j;
3374
Michael Chanea1f8d52007-10-02 16:27:35 -07003375 rc = zlib_inflate_blob(fw->text, FW_BUF_SIZE, fw->gz_text,
3376 fw->gz_text_len);
3377 if (rc < 0)
Denys Vlasenkob3448b02007-09-30 17:55:51 -07003378 return rc;
Michael Chanea1f8d52007-10-02 16:27:35 -07003379
Michael Chanb6016b72005-05-26 13:03:09 -07003380 for (j = 0; j < (fw->text_len / 4); j++, offset += 4) {
Michael Chan2726d6e2008-01-29 21:35:05 -08003381 bnx2_reg_wr_ind(bp, offset, le32_to_cpu(fw->text[j]));
Michael Chanb6016b72005-05-26 13:03:09 -07003382 }
3383 }
3384
3385 /* Load the Data area. */
3386 offset = cpu_reg->spad_base + (fw->data_addr - cpu_reg->mips_view_base);
3387 if (fw->data) {
3388 int j;
3389
3390 for (j = 0; j < (fw->data_len / 4); j++, offset += 4) {
Michael Chan2726d6e2008-01-29 21:35:05 -08003391 bnx2_reg_wr_ind(bp, offset, fw->data[j]);
Michael Chanb6016b72005-05-26 13:03:09 -07003392 }
3393 }
3394
3395 /* Load the SBSS area. */
3396 offset = cpu_reg->spad_base + (fw->sbss_addr - cpu_reg->mips_view_base);
Michael Chanea1f8d52007-10-02 16:27:35 -07003397 if (fw->sbss_len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003398 int j;
3399
3400 for (j = 0; j < (fw->sbss_len / 4); j++, offset += 4) {
Michael Chan2726d6e2008-01-29 21:35:05 -08003401 bnx2_reg_wr_ind(bp, offset, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003402 }
3403 }
3404
3405 /* Load the BSS area. */
3406 offset = cpu_reg->spad_base + (fw->bss_addr - cpu_reg->mips_view_base);
Michael Chanea1f8d52007-10-02 16:27:35 -07003407 if (fw->bss_len) {
Michael Chanb6016b72005-05-26 13:03:09 -07003408 int j;
3409
3410 for (j = 0; j < (fw->bss_len/4); j++, offset += 4) {
Michael Chan2726d6e2008-01-29 21:35:05 -08003411 bnx2_reg_wr_ind(bp, offset, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003412 }
3413 }
3414
3415 /* Load the Read-Only area. */
3416 offset = cpu_reg->spad_base +
3417 (fw->rodata_addr - cpu_reg->mips_view_base);
3418 if (fw->rodata) {
3419 int j;
3420
3421 for (j = 0; j < (fw->rodata_len / 4); j++, offset += 4) {
Michael Chan2726d6e2008-01-29 21:35:05 -08003422 bnx2_reg_wr_ind(bp, offset, fw->rodata[j]);
Michael Chanb6016b72005-05-26 13:03:09 -07003423 }
3424 }
3425
3426 /* Clear the pre-fetch instruction. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003427 bnx2_reg_wr_ind(bp, cpu_reg->inst, 0);
3428 bnx2_reg_wr_ind(bp, cpu_reg->pc, fw->start_addr);
Michael Chanb6016b72005-05-26 13:03:09 -07003429
3430 /* Start the CPU. */
Michael Chan2726d6e2008-01-29 21:35:05 -08003431 val = bnx2_reg_rd_ind(bp, cpu_reg->mode);
Michael Chanb6016b72005-05-26 13:03:09 -07003432 val &= ~cpu_reg->mode_value_halt;
Michael Chan2726d6e2008-01-29 21:35:05 -08003433 bnx2_reg_wr_ind(bp, cpu_reg->state, cpu_reg->state_value_clear);
3434 bnx2_reg_wr_ind(bp, cpu_reg->mode, val);
Michael Chanaf3ee512006-11-19 14:09:25 -08003435
3436 return 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003437}
3438
Michael Chanfba9fe92006-06-12 22:21:25 -07003439static int
Michael Chanb6016b72005-05-26 13:03:09 -07003440bnx2_init_cpus(struct bnx2 *bp)
3441{
Michael Chanaf3ee512006-11-19 14:09:25 -08003442 struct fw_info *fw;
Michael Chan110d0ef2007-12-12 11:18:34 -08003443 int rc, rv2p_len;
3444 void *text, *rv2p;
Michael Chanb6016b72005-05-26 13:03:09 -07003445
3446 /* Initialize the RV2P processor. */
Denys Vlasenkob3448b02007-09-30 17:55:51 -07003447 text = vmalloc(FW_BUF_SIZE);
3448 if (!text)
3449 return -ENOMEM;
Michael Chan110d0ef2007-12-12 11:18:34 -08003450 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
3451 rv2p = bnx2_xi_rv2p_proc1;
3452 rv2p_len = sizeof(bnx2_xi_rv2p_proc1);
3453 } else {
3454 rv2p = bnx2_rv2p_proc1;
3455 rv2p_len = sizeof(bnx2_rv2p_proc1);
3456 }
3457 rc = zlib_inflate_blob(text, FW_BUF_SIZE, rv2p, rv2p_len);
Michael Chanea1f8d52007-10-02 16:27:35 -07003458 if (rc < 0)
Michael Chanfba9fe92006-06-12 22:21:25 -07003459 goto init_cpu_err;
Michael Chanea1f8d52007-10-02 16:27:35 -07003460
Denys Vlasenkob3448b02007-09-30 17:55:51 -07003461 load_rv2p_fw(bp, text, rc /* == len */, RV2P_PROC1);
Michael Chanfba9fe92006-06-12 22:21:25 -07003462
Michael Chan110d0ef2007-12-12 11:18:34 -08003463 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
3464 rv2p = bnx2_xi_rv2p_proc2;
3465 rv2p_len = sizeof(bnx2_xi_rv2p_proc2);
3466 } else {
3467 rv2p = bnx2_rv2p_proc2;
3468 rv2p_len = sizeof(bnx2_rv2p_proc2);
3469 }
3470 rc = zlib_inflate_blob(text, FW_BUF_SIZE, rv2p, rv2p_len);
Michael Chanea1f8d52007-10-02 16:27:35 -07003471 if (rc < 0)
Michael Chanfba9fe92006-06-12 22:21:25 -07003472 goto init_cpu_err;
Michael Chanea1f8d52007-10-02 16:27:35 -07003473
Denys Vlasenkob3448b02007-09-30 17:55:51 -07003474 load_rv2p_fw(bp, text, rc /* == len */, RV2P_PROC2);
Michael Chanb6016b72005-05-26 13:03:09 -07003475
3476 /* Initialize the RX Processor. */
Michael Chand43584c2006-11-19 14:14:35 -08003477 if (CHIP_NUM(bp) == CHIP_NUM_5709)
3478 fw = &bnx2_rxp_fw_09;
3479 else
3480 fw = &bnx2_rxp_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07003481
Michael Chanea1f8d52007-10-02 16:27:35 -07003482 fw->text = text;
Benjamin Li10343cc2008-05-16 22:20:27 -07003483 rc = load_cpu_fw(bp, &cpu_reg_rxp, fw);
Michael Chanfba9fe92006-06-12 22:21:25 -07003484 if (rc)
3485 goto init_cpu_err;
3486
Michael Chanb6016b72005-05-26 13:03:09 -07003487 /* Initialize the TX Processor. */
Michael Chand43584c2006-11-19 14:14:35 -08003488 if (CHIP_NUM(bp) == CHIP_NUM_5709)
3489 fw = &bnx2_txp_fw_09;
3490 else
3491 fw = &bnx2_txp_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07003492
Michael Chanea1f8d52007-10-02 16:27:35 -07003493 fw->text = text;
Benjamin Li10343cc2008-05-16 22:20:27 -07003494 rc = load_cpu_fw(bp, &cpu_reg_txp, fw);
Michael Chanfba9fe92006-06-12 22:21:25 -07003495 if (rc)
3496 goto init_cpu_err;
3497
Michael Chanb6016b72005-05-26 13:03:09 -07003498 /* Initialize the TX Patch-up Processor. */
Michael Chand43584c2006-11-19 14:14:35 -08003499 if (CHIP_NUM(bp) == CHIP_NUM_5709)
3500 fw = &bnx2_tpat_fw_09;
3501 else
3502 fw = &bnx2_tpat_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07003503
Michael Chanea1f8d52007-10-02 16:27:35 -07003504 fw->text = text;
Benjamin Li10343cc2008-05-16 22:20:27 -07003505 rc = load_cpu_fw(bp, &cpu_reg_tpat, fw);
Michael Chanfba9fe92006-06-12 22:21:25 -07003506 if (rc)
3507 goto init_cpu_err;
3508
Michael Chanb6016b72005-05-26 13:03:09 -07003509 /* Initialize the Completion Processor. */
Michael Chand43584c2006-11-19 14:14:35 -08003510 if (CHIP_NUM(bp) == CHIP_NUM_5709)
3511 fw = &bnx2_com_fw_09;
3512 else
3513 fw = &bnx2_com_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07003514
Michael Chanea1f8d52007-10-02 16:27:35 -07003515 fw->text = text;
Benjamin Li10343cc2008-05-16 22:20:27 -07003516 rc = load_cpu_fw(bp, &cpu_reg_com, fw);
Michael Chanfba9fe92006-06-12 22:21:25 -07003517 if (rc)
3518 goto init_cpu_err;
3519
Michael Chand43584c2006-11-19 14:14:35 -08003520 /* Initialize the Command Processor. */
Michael Chan110d0ef2007-12-12 11:18:34 -08003521 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chand43584c2006-11-19 14:14:35 -08003522 fw = &bnx2_cp_fw_09;
Michael Chan110d0ef2007-12-12 11:18:34 -08003523 else
3524 fw = &bnx2_cp_fw_06;
Michael Chanb6016b72005-05-26 13:03:09 -07003525
Michael Chan110d0ef2007-12-12 11:18:34 -08003526 fw->text = text;
Benjamin Li10343cc2008-05-16 22:20:27 -07003527 rc = load_cpu_fw(bp, &cpu_reg_cp, fw);
Michael Chan110d0ef2007-12-12 11:18:34 -08003528
Michael Chanfba9fe92006-06-12 22:21:25 -07003529init_cpu_err:
Michael Chanea1f8d52007-10-02 16:27:35 -07003530 vfree(text);
Michael Chanfba9fe92006-06-12 22:21:25 -07003531 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07003532}
3533
3534static int
Pavel Machek829ca9a2005-09-03 15:56:56 -07003535bnx2_set_power_state(struct bnx2 *bp, pci_power_t state)
Michael Chanb6016b72005-05-26 13:03:09 -07003536{
3537 u16 pmcsr;
3538
3539 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmcsr);
3540
3541 switch (state) {
Pavel Machek829ca9a2005-09-03 15:56:56 -07003542 case PCI_D0: {
Michael Chanb6016b72005-05-26 13:03:09 -07003543 u32 val;
3544
3545 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
3546 (pmcsr & ~PCI_PM_CTRL_STATE_MASK) |
3547 PCI_PM_CTRL_PME_STATUS);
3548
3549 if (pmcsr & PCI_PM_CTRL_STATE_MASK)
3550 /* delay required during transition out of D3hot */
3551 msleep(20);
3552
3553 val = REG_RD(bp, BNX2_EMAC_MODE);
3554 val |= BNX2_EMAC_MODE_MPKT_RCVD | BNX2_EMAC_MODE_ACPI_RCVD;
3555 val &= ~BNX2_EMAC_MODE_MPKT;
3556 REG_WR(bp, BNX2_EMAC_MODE, val);
3557
3558 val = REG_RD(bp, BNX2_RPM_CONFIG);
3559 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
3560 REG_WR(bp, BNX2_RPM_CONFIG, val);
3561 break;
3562 }
Pavel Machek829ca9a2005-09-03 15:56:56 -07003563 case PCI_D3hot: {
Michael Chanb6016b72005-05-26 13:03:09 -07003564 int i;
3565 u32 val, wol_msg;
3566
3567 if (bp->wol) {
3568 u32 advertising;
3569 u8 autoneg;
3570
3571 autoneg = bp->autoneg;
3572 advertising = bp->advertising;
3573
Michael Chan239cd342007-10-17 19:26:15 -07003574 if (bp->phy_port == PORT_TP) {
3575 bp->autoneg = AUTONEG_SPEED;
3576 bp->advertising = ADVERTISED_10baseT_Half |
3577 ADVERTISED_10baseT_Full |
3578 ADVERTISED_100baseT_Half |
3579 ADVERTISED_100baseT_Full |
3580 ADVERTISED_Autoneg;
3581 }
Michael Chanb6016b72005-05-26 13:03:09 -07003582
Michael Chan239cd342007-10-17 19:26:15 -07003583 spin_lock_bh(&bp->phy_lock);
3584 bnx2_setup_phy(bp, bp->phy_port);
3585 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07003586
3587 bp->autoneg = autoneg;
3588 bp->advertising = advertising;
3589
Benjamin Li5fcaed02008-07-14 22:39:52 -07003590 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003591
3592 val = REG_RD(bp, BNX2_EMAC_MODE);
3593
3594 /* Enable port mode. */
3595 val &= ~BNX2_EMAC_MODE_PORT;
Michael Chan239cd342007-10-17 19:26:15 -07003596 val |= BNX2_EMAC_MODE_MPKT_RCVD |
Michael Chanb6016b72005-05-26 13:03:09 -07003597 BNX2_EMAC_MODE_ACPI_RCVD |
Michael Chanb6016b72005-05-26 13:03:09 -07003598 BNX2_EMAC_MODE_MPKT;
Michael Chan239cd342007-10-17 19:26:15 -07003599 if (bp->phy_port == PORT_TP)
3600 val |= BNX2_EMAC_MODE_PORT_MII;
3601 else {
3602 val |= BNX2_EMAC_MODE_PORT_GMII;
3603 if (bp->line_speed == SPEED_2500)
3604 val |= BNX2_EMAC_MODE_25G_MODE;
3605 }
Michael Chanb6016b72005-05-26 13:03:09 -07003606
3607 REG_WR(bp, BNX2_EMAC_MODE, val);
3608
3609 /* receive all multicast */
3610 for (i = 0; i < NUM_MC_HASH_REGISTERS; i++) {
3611 REG_WR(bp, BNX2_EMAC_MULTICAST_HASH0 + (i * 4),
3612 0xffffffff);
3613 }
3614 REG_WR(bp, BNX2_EMAC_RX_MODE,
3615 BNX2_EMAC_RX_MODE_SORT_MODE);
3616
3617 val = 1 | BNX2_RPM_SORT_USER0_BC_EN |
3618 BNX2_RPM_SORT_USER0_MC_EN;
3619 REG_WR(bp, BNX2_RPM_SORT_USER0, 0x0);
3620 REG_WR(bp, BNX2_RPM_SORT_USER0, val);
3621 REG_WR(bp, BNX2_RPM_SORT_USER0, val |
3622 BNX2_RPM_SORT_USER0_ENA);
3623
3624 /* Need to enable EMAC and RPM for WOL. */
3625 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
3626 BNX2_MISC_ENABLE_SET_BITS_RX_PARSER_MAC_ENABLE |
3627 BNX2_MISC_ENABLE_SET_BITS_TX_HEADER_Q_ENABLE |
3628 BNX2_MISC_ENABLE_SET_BITS_EMAC_ENABLE);
3629
3630 val = REG_RD(bp, BNX2_RPM_CONFIG);
3631 val &= ~BNX2_RPM_CONFIG_ACPI_ENA;
3632 REG_WR(bp, BNX2_RPM_CONFIG, val);
3633
3634 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
3635 }
3636 else {
3637 wol_msg = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
3638 }
3639
David S. Millerf86e82f2008-01-21 17:15:40 -08003640 if (!(bp->flags & BNX2_FLAG_NO_WOL))
Michael Chana2f13892008-07-14 22:38:23 -07003641 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT3 | wol_msg,
3642 1, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07003643
3644 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
3645 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
3646 (CHIP_ID(bp) == CHIP_ID_5706_A1)) {
3647
3648 if (bp->wol)
3649 pmcsr |= 3;
3650 }
3651 else {
3652 pmcsr |= 3;
3653 }
3654 if (bp->wol) {
3655 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
3656 }
3657 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
3658 pmcsr);
3659
3660 /* No more memory access after this point until
3661 * device is brought back to D0.
3662 */
3663 udelay(50);
3664 break;
3665 }
3666 default:
3667 return -EINVAL;
3668 }
3669 return 0;
3670}
3671
3672static int
3673bnx2_acquire_nvram_lock(struct bnx2 *bp)
3674{
3675 u32 val;
3676 int j;
3677
3678 /* Request access to the flash interface. */
3679 REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_SET2);
3680 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3681 val = REG_RD(bp, BNX2_NVM_SW_ARB);
3682 if (val & BNX2_NVM_SW_ARB_ARB_ARB2)
3683 break;
3684
3685 udelay(5);
3686 }
3687
3688 if (j >= NVRAM_TIMEOUT_COUNT)
3689 return -EBUSY;
3690
3691 return 0;
3692}
3693
3694static int
3695bnx2_release_nvram_lock(struct bnx2 *bp)
3696{
3697 int j;
3698 u32 val;
3699
3700 /* Relinquish nvram interface. */
3701 REG_WR(bp, BNX2_NVM_SW_ARB, BNX2_NVM_SW_ARB_ARB_REQ_CLR2);
3702
3703 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3704 val = REG_RD(bp, BNX2_NVM_SW_ARB);
3705 if (!(val & BNX2_NVM_SW_ARB_ARB_ARB2))
3706 break;
3707
3708 udelay(5);
3709 }
3710
3711 if (j >= NVRAM_TIMEOUT_COUNT)
3712 return -EBUSY;
3713
3714 return 0;
3715}
3716
3717
3718static int
3719bnx2_enable_nvram_write(struct bnx2 *bp)
3720{
3721 u32 val;
3722
3723 val = REG_RD(bp, BNX2_MISC_CFG);
3724 REG_WR(bp, BNX2_MISC_CFG, val | BNX2_MISC_CFG_NVM_WR_EN_PCI);
3725
Michael Chane30372c2007-07-16 18:26:23 -07003726 if (bp->flash_info->flags & BNX2_NV_WREN) {
Michael Chanb6016b72005-05-26 13:03:09 -07003727 int j;
3728
3729 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
3730 REG_WR(bp, BNX2_NVM_COMMAND,
3731 BNX2_NVM_COMMAND_WREN | BNX2_NVM_COMMAND_DOIT);
3732
3733 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3734 udelay(5);
3735
3736 val = REG_RD(bp, BNX2_NVM_COMMAND);
3737 if (val & BNX2_NVM_COMMAND_DONE)
3738 break;
3739 }
3740
3741 if (j >= NVRAM_TIMEOUT_COUNT)
3742 return -EBUSY;
3743 }
3744 return 0;
3745}
3746
3747static void
3748bnx2_disable_nvram_write(struct bnx2 *bp)
3749{
3750 u32 val;
3751
3752 val = REG_RD(bp, BNX2_MISC_CFG);
3753 REG_WR(bp, BNX2_MISC_CFG, val & ~BNX2_MISC_CFG_NVM_WR_EN);
3754}
3755
3756
3757static void
3758bnx2_enable_nvram_access(struct bnx2 *bp)
3759{
3760 u32 val;
3761
3762 val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
3763 /* Enable both bits, even on read. */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003764 REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
Michael Chanb6016b72005-05-26 13:03:09 -07003765 val | BNX2_NVM_ACCESS_ENABLE_EN | BNX2_NVM_ACCESS_ENABLE_WR_EN);
3766}
3767
3768static void
3769bnx2_disable_nvram_access(struct bnx2 *bp)
3770{
3771 u32 val;
3772
3773 val = REG_RD(bp, BNX2_NVM_ACCESS_ENABLE);
3774 /* Disable both bits, even after read. */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04003775 REG_WR(bp, BNX2_NVM_ACCESS_ENABLE,
Michael Chanb6016b72005-05-26 13:03:09 -07003776 val & ~(BNX2_NVM_ACCESS_ENABLE_EN |
3777 BNX2_NVM_ACCESS_ENABLE_WR_EN));
3778}
3779
3780static int
3781bnx2_nvram_erase_page(struct bnx2 *bp, u32 offset)
3782{
3783 u32 cmd;
3784 int j;
3785
Michael Chane30372c2007-07-16 18:26:23 -07003786 if (bp->flash_info->flags & BNX2_NV_BUFFERED)
Michael Chanb6016b72005-05-26 13:03:09 -07003787 /* Buffered flash, no erase needed */
3788 return 0;
3789
3790 /* Build an erase command */
3791 cmd = BNX2_NVM_COMMAND_ERASE | BNX2_NVM_COMMAND_WR |
3792 BNX2_NVM_COMMAND_DOIT;
3793
3794 /* Need to clear DONE bit separately. */
3795 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
3796
3797 /* Address of the NVRAM to read from. */
3798 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
3799
3800 /* Issue an erase command. */
3801 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
3802
3803 /* Wait for completion. */
3804 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3805 u32 val;
3806
3807 udelay(5);
3808
3809 val = REG_RD(bp, BNX2_NVM_COMMAND);
3810 if (val & BNX2_NVM_COMMAND_DONE)
3811 break;
3812 }
3813
3814 if (j >= NVRAM_TIMEOUT_COUNT)
3815 return -EBUSY;
3816
3817 return 0;
3818}
3819
3820static int
3821bnx2_nvram_read_dword(struct bnx2 *bp, u32 offset, u8 *ret_val, u32 cmd_flags)
3822{
3823 u32 cmd;
3824 int j;
3825
3826 /* Build the command word. */
3827 cmd = BNX2_NVM_COMMAND_DOIT | cmd_flags;
3828
Michael Chane30372c2007-07-16 18:26:23 -07003829 /* Calculate an offset of a buffered flash, not needed for 5709. */
3830 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07003831 offset = ((offset / bp->flash_info->page_size) <<
3832 bp->flash_info->page_bits) +
3833 (offset % bp->flash_info->page_size);
3834 }
3835
3836 /* Need to clear DONE bit separately. */
3837 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
3838
3839 /* Address of the NVRAM to read from. */
3840 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
3841
3842 /* Issue a read command. */
3843 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
3844
3845 /* Wait for completion. */
3846 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3847 u32 val;
3848
3849 udelay(5);
3850
3851 val = REG_RD(bp, BNX2_NVM_COMMAND);
3852 if (val & BNX2_NVM_COMMAND_DONE) {
Al Virob491edd2007-12-22 19:44:51 +00003853 __be32 v = cpu_to_be32(REG_RD(bp, BNX2_NVM_READ));
3854 memcpy(ret_val, &v, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07003855 break;
3856 }
3857 }
3858 if (j >= NVRAM_TIMEOUT_COUNT)
3859 return -EBUSY;
3860
3861 return 0;
3862}
3863
3864
3865static int
3866bnx2_nvram_write_dword(struct bnx2 *bp, u32 offset, u8 *val, u32 cmd_flags)
3867{
Al Virob491edd2007-12-22 19:44:51 +00003868 u32 cmd;
3869 __be32 val32;
Michael Chanb6016b72005-05-26 13:03:09 -07003870 int j;
3871
3872 /* Build the command word. */
3873 cmd = BNX2_NVM_COMMAND_DOIT | BNX2_NVM_COMMAND_WR | cmd_flags;
3874
Michael Chane30372c2007-07-16 18:26:23 -07003875 /* Calculate an offset of a buffered flash, not needed for 5709. */
3876 if (bp->flash_info->flags & BNX2_NV_TRANSLATE) {
Michael Chanb6016b72005-05-26 13:03:09 -07003877 offset = ((offset / bp->flash_info->page_size) <<
3878 bp->flash_info->page_bits) +
3879 (offset % bp->flash_info->page_size);
3880 }
3881
3882 /* Need to clear DONE bit separately. */
3883 REG_WR(bp, BNX2_NVM_COMMAND, BNX2_NVM_COMMAND_DONE);
3884
3885 memcpy(&val32, val, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07003886
3887 /* Write the data. */
Al Virob491edd2007-12-22 19:44:51 +00003888 REG_WR(bp, BNX2_NVM_WRITE, be32_to_cpu(val32));
Michael Chanb6016b72005-05-26 13:03:09 -07003889
3890 /* Address of the NVRAM to write to. */
3891 REG_WR(bp, BNX2_NVM_ADDR, offset & BNX2_NVM_ADDR_NVM_ADDR_VALUE);
3892
3893 /* Issue the write command. */
3894 REG_WR(bp, BNX2_NVM_COMMAND, cmd);
3895
3896 /* Wait for completion. */
3897 for (j = 0; j < NVRAM_TIMEOUT_COUNT; j++) {
3898 udelay(5);
3899
3900 if (REG_RD(bp, BNX2_NVM_COMMAND) & BNX2_NVM_COMMAND_DONE)
3901 break;
3902 }
3903 if (j >= NVRAM_TIMEOUT_COUNT)
3904 return -EBUSY;
3905
3906 return 0;
3907}
3908
3909static int
3910bnx2_init_nvram(struct bnx2 *bp)
3911{
3912 u32 val;
Michael Chane30372c2007-07-16 18:26:23 -07003913 int j, entry_count, rc = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07003914 struct flash_spec *flash;
3915
Michael Chane30372c2007-07-16 18:26:23 -07003916 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
3917 bp->flash_info = &flash_5709;
3918 goto get_flash_size;
3919 }
3920
Michael Chanb6016b72005-05-26 13:03:09 -07003921 /* Determine the selected interface. */
3922 val = REG_RD(bp, BNX2_NVM_CFG1);
3923
Denis Chengff8ac602007-09-02 18:30:18 +08003924 entry_count = ARRAY_SIZE(flash_table);
Michael Chanb6016b72005-05-26 13:03:09 -07003925
Michael Chanb6016b72005-05-26 13:03:09 -07003926 if (val & 0x40000000) {
3927
3928 /* Flash interface has been reconfigured */
3929 for (j = 0, flash = &flash_table[0]; j < entry_count;
Michael Chan37137702005-11-04 08:49:17 -08003930 j++, flash++) {
3931 if ((val & FLASH_BACKUP_STRAP_MASK) ==
3932 (flash->config1 & FLASH_BACKUP_STRAP_MASK)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003933 bp->flash_info = flash;
3934 break;
3935 }
3936 }
3937 }
3938 else {
Michael Chan37137702005-11-04 08:49:17 -08003939 u32 mask;
Michael Chanb6016b72005-05-26 13:03:09 -07003940 /* Not yet been reconfigured */
3941
Michael Chan37137702005-11-04 08:49:17 -08003942 if (val & (1 << 23))
3943 mask = FLASH_BACKUP_STRAP_MASK;
3944 else
3945 mask = FLASH_STRAP_MASK;
3946
Michael Chanb6016b72005-05-26 13:03:09 -07003947 for (j = 0, flash = &flash_table[0]; j < entry_count;
3948 j++, flash++) {
3949
Michael Chan37137702005-11-04 08:49:17 -08003950 if ((val & mask) == (flash->strapping & mask)) {
Michael Chanb6016b72005-05-26 13:03:09 -07003951 bp->flash_info = flash;
3952
3953 /* Request access to the flash interface. */
3954 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
3955 return rc;
3956
3957 /* Enable access to flash interface */
3958 bnx2_enable_nvram_access(bp);
3959
3960 /* Reconfigure the flash interface */
3961 REG_WR(bp, BNX2_NVM_CFG1, flash->config1);
3962 REG_WR(bp, BNX2_NVM_CFG2, flash->config2);
3963 REG_WR(bp, BNX2_NVM_CFG3, flash->config3);
3964 REG_WR(bp, BNX2_NVM_WRITE1, flash->write1);
3965
3966 /* Disable access to flash interface */
3967 bnx2_disable_nvram_access(bp);
3968 bnx2_release_nvram_lock(bp);
3969
3970 break;
3971 }
3972 }
3973 } /* if (val & 0x40000000) */
3974
3975 if (j == entry_count) {
3976 bp->flash_info = NULL;
John W. Linville2f23c522005-11-10 12:57:33 -08003977 printk(KERN_ALERT PFX "Unknown flash/EEPROM type.\n");
Michael Chan1122db72006-01-23 16:11:42 -08003978 return -ENODEV;
Michael Chanb6016b72005-05-26 13:03:09 -07003979 }
3980
Michael Chane30372c2007-07-16 18:26:23 -07003981get_flash_size:
Michael Chan2726d6e2008-01-29 21:35:05 -08003982 val = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG2);
Michael Chan1122db72006-01-23 16:11:42 -08003983 val &= BNX2_SHARED_HW_CFG2_NVM_SIZE_MASK;
3984 if (val)
3985 bp->flash_size = val;
3986 else
3987 bp->flash_size = bp->flash_info->total_size;
3988
Michael Chanb6016b72005-05-26 13:03:09 -07003989 return rc;
3990}
3991
3992static int
3993bnx2_nvram_read(struct bnx2 *bp, u32 offset, u8 *ret_buf,
3994 int buf_size)
3995{
3996 int rc = 0;
3997 u32 cmd_flags, offset32, len32, extra;
3998
3999 if (buf_size == 0)
4000 return 0;
4001
4002 /* Request access to the flash interface. */
4003 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4004 return rc;
4005
4006 /* Enable access to flash interface */
4007 bnx2_enable_nvram_access(bp);
4008
4009 len32 = buf_size;
4010 offset32 = offset;
4011 extra = 0;
4012
4013 cmd_flags = 0;
4014
4015 if (offset32 & 3) {
4016 u8 buf[4];
4017 u32 pre_len;
4018
4019 offset32 &= ~3;
4020 pre_len = 4 - (offset & 3);
4021
4022 if (pre_len >= len32) {
4023 pre_len = len32;
4024 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4025 BNX2_NVM_COMMAND_LAST;
4026 }
4027 else {
4028 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4029 }
4030
4031 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4032
4033 if (rc)
4034 return rc;
4035
4036 memcpy(ret_buf, buf + (offset & 3), pre_len);
4037
4038 offset32 += 4;
4039 ret_buf += pre_len;
4040 len32 -= pre_len;
4041 }
4042 if (len32 & 3) {
4043 extra = 4 - (len32 & 3);
4044 len32 = (len32 + 4) & ~3;
4045 }
4046
4047 if (len32 == 4) {
4048 u8 buf[4];
4049
4050 if (cmd_flags)
4051 cmd_flags = BNX2_NVM_COMMAND_LAST;
4052 else
4053 cmd_flags = BNX2_NVM_COMMAND_FIRST |
4054 BNX2_NVM_COMMAND_LAST;
4055
4056 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4057
4058 memcpy(ret_buf, buf, 4 - extra);
4059 }
4060 else if (len32 > 0) {
4061 u8 buf[4];
4062
4063 /* Read the first word. */
4064 if (cmd_flags)
4065 cmd_flags = 0;
4066 else
4067 cmd_flags = BNX2_NVM_COMMAND_FIRST;
4068
4069 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, cmd_flags);
4070
4071 /* Advance to the next dword. */
4072 offset32 += 4;
4073 ret_buf += 4;
4074 len32 -= 4;
4075
4076 while (len32 > 4 && rc == 0) {
4077 rc = bnx2_nvram_read_dword(bp, offset32, ret_buf, 0);
4078
4079 /* Advance to the next dword. */
4080 offset32 += 4;
4081 ret_buf += 4;
4082 len32 -= 4;
4083 }
4084
4085 if (rc)
4086 return rc;
4087
4088 cmd_flags = BNX2_NVM_COMMAND_LAST;
4089 rc = bnx2_nvram_read_dword(bp, offset32, buf, cmd_flags);
4090
4091 memcpy(ret_buf, buf, 4 - extra);
4092 }
4093
4094 /* Disable access to flash interface */
4095 bnx2_disable_nvram_access(bp);
4096
4097 bnx2_release_nvram_lock(bp);
4098
4099 return rc;
4100}
4101
4102static int
4103bnx2_nvram_write(struct bnx2 *bp, u32 offset, u8 *data_buf,
4104 int buf_size)
4105{
4106 u32 written, offset32, len32;
Michael Chane6be7632007-01-08 19:56:13 -08004107 u8 *buf, start[4], end[4], *align_buf = NULL, *flash_buffer = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07004108 int rc = 0;
4109 int align_start, align_end;
4110
4111 buf = data_buf;
4112 offset32 = offset;
4113 len32 = buf_size;
4114 align_start = align_end = 0;
4115
4116 if ((align_start = (offset32 & 3))) {
4117 offset32 &= ~3;
Michael Chanc8738792007-03-30 14:53:06 -07004118 len32 += align_start;
4119 if (len32 < 4)
4120 len32 = 4;
Michael Chanb6016b72005-05-26 13:03:09 -07004121 if ((rc = bnx2_nvram_read(bp, offset32, start, 4)))
4122 return rc;
4123 }
4124
4125 if (len32 & 3) {
Michael Chanc8738792007-03-30 14:53:06 -07004126 align_end = 4 - (len32 & 3);
4127 len32 += align_end;
4128 if ((rc = bnx2_nvram_read(bp, offset32 + len32 - 4, end, 4)))
4129 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004130 }
4131
4132 if (align_start || align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004133 align_buf = kmalloc(len32, GFP_KERNEL);
4134 if (align_buf == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07004135 return -ENOMEM;
4136 if (align_start) {
Michael Chane6be7632007-01-08 19:56:13 -08004137 memcpy(align_buf, start, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004138 }
4139 if (align_end) {
Michael Chane6be7632007-01-08 19:56:13 -08004140 memcpy(align_buf + len32 - 4, end, 4);
Michael Chanb6016b72005-05-26 13:03:09 -07004141 }
Michael Chane6be7632007-01-08 19:56:13 -08004142 memcpy(align_buf + align_start, data_buf, buf_size);
4143 buf = align_buf;
Michael Chanb6016b72005-05-26 13:03:09 -07004144 }
4145
Michael Chane30372c2007-07-16 18:26:23 -07004146 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanae181bc2006-05-22 16:39:20 -07004147 flash_buffer = kmalloc(264, GFP_KERNEL);
4148 if (flash_buffer == NULL) {
4149 rc = -ENOMEM;
4150 goto nvram_write_end;
4151 }
4152 }
4153
Michael Chanb6016b72005-05-26 13:03:09 -07004154 written = 0;
4155 while ((written < len32) && (rc == 0)) {
4156 u32 page_start, page_end, data_start, data_end;
4157 u32 addr, cmd_flags;
4158 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07004159
4160 /* Find the page_start addr */
4161 page_start = offset32 + written;
4162 page_start -= (page_start % bp->flash_info->page_size);
4163 /* Find the page_end addr */
4164 page_end = page_start + bp->flash_info->page_size;
4165 /* Find the data_start addr */
4166 data_start = (written == 0) ? offset32 : page_start;
4167 /* Find the data_end addr */
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004168 data_end = (page_end > offset32 + len32) ?
Michael Chanb6016b72005-05-26 13:03:09 -07004169 (offset32 + len32) : page_end;
4170
4171 /* Request access to the flash interface. */
4172 if ((rc = bnx2_acquire_nvram_lock(bp)) != 0)
4173 goto nvram_write_end;
4174
4175 /* Enable access to flash interface */
4176 bnx2_enable_nvram_access(bp);
4177
4178 cmd_flags = BNX2_NVM_COMMAND_FIRST;
Michael Chane30372c2007-07-16 18:26:23 -07004179 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004180 int j;
4181
4182 /* Read the whole page into the buffer
4183 * (non-buffer flash only) */
4184 for (j = 0; j < bp->flash_info->page_size; j += 4) {
4185 if (j == (bp->flash_info->page_size - 4)) {
4186 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4187 }
4188 rc = bnx2_nvram_read_dword(bp,
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004189 page_start + j,
4190 &flash_buffer[j],
Michael Chanb6016b72005-05-26 13:03:09 -07004191 cmd_flags);
4192
4193 if (rc)
4194 goto nvram_write_end;
4195
4196 cmd_flags = 0;
4197 }
4198 }
4199
4200 /* Enable writes to flash interface (unlock write-protect) */
4201 if ((rc = bnx2_enable_nvram_write(bp)) != 0)
4202 goto nvram_write_end;
4203
Michael Chanb6016b72005-05-26 13:03:09 -07004204 /* Loop to write back the buffer data from page_start to
4205 * data_start */
4206 i = 0;
Michael Chane30372c2007-07-16 18:26:23 -07004207 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanc8738792007-03-30 14:53:06 -07004208 /* Erase the page */
4209 if ((rc = bnx2_nvram_erase_page(bp, page_start)) != 0)
4210 goto nvram_write_end;
4211
4212 /* Re-enable the write again for the actual write */
4213 bnx2_enable_nvram_write(bp);
4214
Michael Chanb6016b72005-05-26 13:03:09 -07004215 for (addr = page_start; addr < data_start;
4216 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004217
Michael Chanb6016b72005-05-26 13:03:09 -07004218 rc = bnx2_nvram_write_dword(bp, addr,
4219 &flash_buffer[i], cmd_flags);
4220
4221 if (rc != 0)
4222 goto nvram_write_end;
4223
4224 cmd_flags = 0;
4225 }
4226 }
4227
4228 /* Loop to write the new data from data_start to data_end */
Michael Chanbae25762006-05-22 16:38:38 -07004229 for (addr = data_start; addr < data_end; addr += 4, i += 4) {
Michael Chanb6016b72005-05-26 13:03:09 -07004230 if ((addr == page_end - 4) ||
Michael Chane30372c2007-07-16 18:26:23 -07004231 ((bp->flash_info->flags & BNX2_NV_BUFFERED) &&
Michael Chanb6016b72005-05-26 13:03:09 -07004232 (addr == data_end - 4))) {
4233
4234 cmd_flags |= BNX2_NVM_COMMAND_LAST;
4235 }
4236 rc = bnx2_nvram_write_dword(bp, addr, buf,
4237 cmd_flags);
4238
4239 if (rc != 0)
4240 goto nvram_write_end;
4241
4242 cmd_flags = 0;
4243 buf += 4;
4244 }
4245
4246 /* Loop to write back the buffer data from data_end
4247 * to page_end */
Michael Chane30372c2007-07-16 18:26:23 -07004248 if (!(bp->flash_info->flags & BNX2_NV_BUFFERED)) {
Michael Chanb6016b72005-05-26 13:03:09 -07004249 for (addr = data_end; addr < page_end;
4250 addr += 4, i += 4) {
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004251
Michael Chanb6016b72005-05-26 13:03:09 -07004252 if (addr == page_end-4) {
4253 cmd_flags = BNX2_NVM_COMMAND_LAST;
4254 }
4255 rc = bnx2_nvram_write_dword(bp, addr,
4256 &flash_buffer[i], cmd_flags);
4257
4258 if (rc != 0)
4259 goto nvram_write_end;
4260
4261 cmd_flags = 0;
4262 }
4263 }
4264
4265 /* Disable writes to flash interface (lock write-protect) */
4266 bnx2_disable_nvram_write(bp);
4267
4268 /* Disable access to flash interface */
4269 bnx2_disable_nvram_access(bp);
4270 bnx2_release_nvram_lock(bp);
4271
4272 /* Increment written */
4273 written += data_end - data_start;
4274 }
4275
4276nvram_write_end:
Michael Chane6be7632007-01-08 19:56:13 -08004277 kfree(flash_buffer);
4278 kfree(align_buf);
Michael Chanb6016b72005-05-26 13:03:09 -07004279 return rc;
4280}
4281
Michael Chan0d8a6572007-07-07 22:49:43 -07004282static void
Michael Chan7c62e832008-07-14 22:39:03 -07004283bnx2_init_fw_cap(struct bnx2 *bp)
Michael Chan0d8a6572007-07-07 22:49:43 -07004284{
Michael Chan7c62e832008-07-14 22:39:03 -07004285 u32 val, sig = 0;
Michael Chan0d8a6572007-07-07 22:49:43 -07004286
Michael Chan583c28e2008-01-21 19:51:35 -08004287 bp->phy_flags &= ~BNX2_PHY_FLAG_REMOTE_PHY_CAP;
Michael Chan7c62e832008-07-14 22:39:03 -07004288 bp->flags &= ~BNX2_FLAG_CAN_KEEP_VLAN;
4289
4290 if (!(bp->flags & BNX2_FLAG_ASF_ENABLE))
4291 bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
Michael Chan0d8a6572007-07-07 22:49:43 -07004292
Michael Chan2726d6e2008-01-29 21:35:05 -08004293 val = bnx2_shmem_rd(bp, BNX2_FW_CAP_MB);
Michael Chan0d8a6572007-07-07 22:49:43 -07004294 if ((val & BNX2_FW_CAP_SIGNATURE_MASK) != BNX2_FW_CAP_SIGNATURE)
4295 return;
4296
Michael Chan7c62e832008-07-14 22:39:03 -07004297 if ((val & BNX2_FW_CAP_CAN_KEEP_VLAN) == BNX2_FW_CAP_CAN_KEEP_VLAN) {
4298 bp->flags |= BNX2_FLAG_CAN_KEEP_VLAN;
4299 sig |= BNX2_DRV_ACK_CAP_SIGNATURE | BNX2_FW_CAP_CAN_KEEP_VLAN;
4300 }
4301
4302 if ((bp->phy_flags & BNX2_PHY_FLAG_SERDES) &&
4303 (val & BNX2_FW_CAP_REMOTE_PHY_CAPABLE)) {
4304 u32 link;
4305
Michael Chan583c28e2008-01-21 19:51:35 -08004306 bp->phy_flags |= BNX2_PHY_FLAG_REMOTE_PHY_CAP;
Michael Chan0d8a6572007-07-07 22:49:43 -07004307
Michael Chan7c62e832008-07-14 22:39:03 -07004308 link = bnx2_shmem_rd(bp, BNX2_LINK_STATUS);
4309 if (link & BNX2_LINK_STATUS_SERDES_LINK)
Michael Chan0d8a6572007-07-07 22:49:43 -07004310 bp->phy_port = PORT_FIBRE;
4311 else
4312 bp->phy_port = PORT_TP;
Michael Chan489310a2007-10-10 16:16:31 -07004313
Michael Chan7c62e832008-07-14 22:39:03 -07004314 sig |= BNX2_DRV_ACK_CAP_SIGNATURE |
4315 BNX2_FW_CAP_REMOTE_PHY_CAPABLE;
Michael Chan0d8a6572007-07-07 22:49:43 -07004316 }
Michael Chan7c62e832008-07-14 22:39:03 -07004317
4318 if (netif_running(bp->dev) && sig)
4319 bnx2_shmem_wr(bp, BNX2_DRV_ACK_CAP_MB, sig);
Michael Chan0d8a6572007-07-07 22:49:43 -07004320}
4321
Michael Chanb4b36042007-12-20 19:59:30 -08004322static void
4323bnx2_setup_msix_tbl(struct bnx2 *bp)
4324{
4325 REG_WR(bp, BNX2_PCI_GRC_WINDOW_ADDR, BNX2_PCI_GRC_WINDOW_ADDR_SEP_WIN);
4326
4327 REG_WR(bp, BNX2_PCI_GRC_WINDOW2_ADDR, BNX2_MSIX_TABLE_ADDR);
4328 REG_WR(bp, BNX2_PCI_GRC_WINDOW3_ADDR, BNX2_MSIX_PBA_ADDR);
4329}
4330
Michael Chanb6016b72005-05-26 13:03:09 -07004331static int
4332bnx2_reset_chip(struct bnx2 *bp, u32 reset_code)
4333{
4334 u32 val;
4335 int i, rc = 0;
Michael Chan489310a2007-10-10 16:16:31 -07004336 u8 old_port;
Michael Chanb6016b72005-05-26 13:03:09 -07004337
4338 /* Wait for the current PCI transaction to complete before
4339 * issuing a reset. */
4340 REG_WR(bp, BNX2_MISC_ENABLE_CLR_BITS,
4341 BNX2_MISC_ENABLE_CLR_BITS_TX_DMA_ENABLE |
4342 BNX2_MISC_ENABLE_CLR_BITS_DMA_ENGINE_ENABLE |
4343 BNX2_MISC_ENABLE_CLR_BITS_RX_DMA_ENABLE |
4344 BNX2_MISC_ENABLE_CLR_BITS_HOST_COALESCE_ENABLE);
4345 val = REG_RD(bp, BNX2_MISC_ENABLE_CLR_BITS);
4346 udelay(5);
4347
Michael Chanb090ae22006-01-23 16:07:10 -08004348 /* Wait for the firmware to tell us it is ok to issue a reset. */
Michael Chana2f13892008-07-14 22:38:23 -07004349 bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT0 | reset_code, 1, 1);
Michael Chanb090ae22006-01-23 16:07:10 -08004350
Michael Chanb6016b72005-05-26 13:03:09 -07004351 /* Deposit a driver reset signature so the firmware knows that
4352 * this is a soft reset. */
Michael Chan2726d6e2008-01-29 21:35:05 -08004353 bnx2_shmem_wr(bp, BNX2_DRV_RESET_SIGNATURE,
4354 BNX2_DRV_RESET_SIGNATURE_MAGIC);
Michael Chanb6016b72005-05-26 13:03:09 -07004355
Michael Chanb6016b72005-05-26 13:03:09 -07004356 /* Do a dummy read to force the chip to complete all current transaction
4357 * before we issue a reset. */
4358 val = REG_RD(bp, BNX2_MISC_ID);
4359
Michael Chan234754d2006-11-19 14:11:41 -08004360 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4361 REG_WR(bp, BNX2_MISC_COMMAND, BNX2_MISC_COMMAND_SW_RESET);
4362 REG_RD(bp, BNX2_MISC_COMMAND);
4363 udelay(5);
Michael Chanb6016b72005-05-26 13:03:09 -07004364
Michael Chan234754d2006-11-19 14:11:41 -08004365 val = BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4366 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
Michael Chanb6016b72005-05-26 13:03:09 -07004367
Michael Chan234754d2006-11-19 14:11:41 -08004368 pci_write_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004369
Michael Chan234754d2006-11-19 14:11:41 -08004370 } else {
4371 val = BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4372 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
4373 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP;
4374
4375 /* Chip reset. */
4376 REG_WR(bp, BNX2_PCICFG_MISC_CONFIG, val);
4377
Michael Chan594a9df2007-08-28 15:39:42 -07004378 /* Reading back any register after chip reset will hang the
4379 * bus on 5706 A0 and A1. The msleep below provides plenty
4380 * of margin for write posting.
4381 */
Michael Chan234754d2006-11-19 14:11:41 -08004382 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
Arjan van de Ven8e545882007-08-28 14:34:43 -07004383 (CHIP_ID(bp) == CHIP_ID_5706_A1))
4384 msleep(20);
Michael Chanb6016b72005-05-26 13:03:09 -07004385
Michael Chan234754d2006-11-19 14:11:41 -08004386 /* Reset takes approximate 30 usec */
4387 for (i = 0; i < 10; i++) {
4388 val = REG_RD(bp, BNX2_PCICFG_MISC_CONFIG);
4389 if ((val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4390 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) == 0)
4391 break;
4392 udelay(10);
4393 }
4394
4395 if (val & (BNX2_PCICFG_MISC_CONFIG_CORE_RST_REQ |
4396 BNX2_PCICFG_MISC_CONFIG_CORE_RST_BSY)) {
4397 printk(KERN_ERR PFX "Chip reset did not complete\n");
4398 return -EBUSY;
4399 }
Michael Chanb6016b72005-05-26 13:03:09 -07004400 }
4401
4402 /* Make sure byte swapping is properly configured. */
4403 val = REG_RD(bp, BNX2_PCI_SWAP_DIAG0);
4404 if (val != 0x01020304) {
4405 printk(KERN_ERR PFX "Chip not in correct endian mode\n");
4406 return -ENODEV;
4407 }
4408
Michael Chanb6016b72005-05-26 13:03:09 -07004409 /* Wait for the firmware to finish its initialization. */
Michael Chana2f13892008-07-14 22:38:23 -07004410 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT1 | reset_code, 1, 0);
Michael Chanb090ae22006-01-23 16:07:10 -08004411 if (rc)
4412 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004413
Michael Chan0d8a6572007-07-07 22:49:43 -07004414 spin_lock_bh(&bp->phy_lock);
Michael Chan489310a2007-10-10 16:16:31 -07004415 old_port = bp->phy_port;
Michael Chan7c62e832008-07-14 22:39:03 -07004416 bnx2_init_fw_cap(bp);
Michael Chan583c28e2008-01-21 19:51:35 -08004417 if ((bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) &&
4418 old_port != bp->phy_port)
Michael Chan0d8a6572007-07-07 22:49:43 -07004419 bnx2_set_default_remote_link(bp);
4420 spin_unlock_bh(&bp->phy_lock);
4421
Michael Chanb6016b72005-05-26 13:03:09 -07004422 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
4423 /* Adjust the voltage regular to two steps lower. The default
4424 * of this register is 0x0000000e. */
4425 REG_WR(bp, BNX2_MISC_VREG_CONTROL, 0x000000fa);
4426
4427 /* Remove bad rbuf memory from the free pool. */
4428 rc = bnx2_alloc_bad_rbuf(bp);
4429 }
4430
David S. Millerf86e82f2008-01-21 17:15:40 -08004431 if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chanb4b36042007-12-20 19:59:30 -08004432 bnx2_setup_msix_tbl(bp);
4433
Michael Chanb6016b72005-05-26 13:03:09 -07004434 return rc;
4435}
4436
4437static int
4438bnx2_init_chip(struct bnx2 *bp)
4439{
4440 u32 val;
Michael Chanb4b36042007-12-20 19:59:30 -08004441 int rc, i;
Michael Chanb6016b72005-05-26 13:03:09 -07004442
4443 /* Make sure the interrupt is not active. */
4444 REG_WR(bp, BNX2_PCICFG_INT_ACK_CMD, BNX2_PCICFG_INT_ACK_CMD_MASK_INT);
4445
4446 val = BNX2_DMA_CONFIG_DATA_BYTE_SWAP |
4447 BNX2_DMA_CONFIG_DATA_WORD_SWAP |
4448#ifdef __BIG_ENDIAN
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004449 BNX2_DMA_CONFIG_CNTL_BYTE_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004450#endif
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004451 BNX2_DMA_CONFIG_CNTL_WORD_SWAP |
Michael Chanb6016b72005-05-26 13:03:09 -07004452 DMA_READ_CHANS << 12 |
4453 DMA_WRITE_CHANS << 16;
4454
4455 val |= (0x2 << 20) | (1 << 11);
4456
David S. Millerf86e82f2008-01-21 17:15:40 -08004457 if ((bp->flags & BNX2_FLAG_PCIX) && (bp->bus_speed_mhz == 133))
Michael Chanb6016b72005-05-26 13:03:09 -07004458 val |= (1 << 23);
4459
4460 if ((CHIP_NUM(bp) == CHIP_NUM_5706) &&
David S. Millerf86e82f2008-01-21 17:15:40 -08004461 (CHIP_ID(bp) != CHIP_ID_5706_A0) && !(bp->flags & BNX2_FLAG_PCIX))
Michael Chanb6016b72005-05-26 13:03:09 -07004462 val |= BNX2_DMA_CONFIG_CNTL_PING_PONG_DMA;
4463
4464 REG_WR(bp, BNX2_DMA_CONFIG, val);
4465
4466 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
4467 val = REG_RD(bp, BNX2_TDMA_CONFIG);
4468 val |= BNX2_TDMA_CONFIG_ONE_DMA;
4469 REG_WR(bp, BNX2_TDMA_CONFIG, val);
4470 }
4471
David S. Millerf86e82f2008-01-21 17:15:40 -08004472 if (bp->flags & BNX2_FLAG_PCIX) {
Michael Chanb6016b72005-05-26 13:03:09 -07004473 u16 val16;
4474
4475 pci_read_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4476 &val16);
4477 pci_write_config_word(bp->pdev, bp->pcix_cap + PCI_X_CMD,
4478 val16 & ~PCI_X_CMD_ERO);
4479 }
4480
4481 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS,
4482 BNX2_MISC_ENABLE_SET_BITS_HOST_COALESCE_ENABLE |
4483 BNX2_MISC_ENABLE_STATUS_BITS_RX_V2P_ENABLE |
4484 BNX2_MISC_ENABLE_STATUS_BITS_CONTEXT_ENABLE);
4485
4486 /* Initialize context mapping and zero out the quick contexts. The
4487 * context block must have already been enabled. */
Michael Chan641bdcd2007-06-04 21:22:24 -07004488 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4489 rc = bnx2_init_5709_context(bp);
4490 if (rc)
4491 return rc;
4492 } else
Michael Chan59b47d82006-11-19 14:10:45 -08004493 bnx2_init_context(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07004494
Michael Chanfba9fe92006-06-12 22:21:25 -07004495 if ((rc = bnx2_init_cpus(bp)) != 0)
4496 return rc;
4497
Michael Chanb6016b72005-05-26 13:03:09 -07004498 bnx2_init_nvram(bp);
4499
Benjamin Li5fcaed02008-07-14 22:39:52 -07004500 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07004501
4502 val = REG_RD(bp, BNX2_MQ_CONFIG);
4503 val &= ~BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE;
4504 val |= BNX2_MQ_CONFIG_KNL_BYP_BLK_SIZE_256;
Michael Chan68c9f752007-04-24 15:35:53 -07004505 if (CHIP_ID(bp) == CHIP_ID_5709_A0 || CHIP_ID(bp) == CHIP_ID_5709_A1)
4506 val |= BNX2_MQ_CONFIG_HALT_DIS;
4507
Michael Chanb6016b72005-05-26 13:03:09 -07004508 REG_WR(bp, BNX2_MQ_CONFIG, val);
4509
4510 val = 0x10000 + (MAX_CID_CNT * MB_KERNEL_CTX_SIZE);
4511 REG_WR(bp, BNX2_MQ_KNL_BYP_WIND_START, val);
4512 REG_WR(bp, BNX2_MQ_KNL_WIND_END, val);
4513
4514 val = (BCM_PAGE_BITS - 8) << 24;
4515 REG_WR(bp, BNX2_RV2P_CONFIG, val);
4516
4517 /* Configure page size. */
4518 val = REG_RD(bp, BNX2_TBDR_CONFIG);
4519 val &= ~BNX2_TBDR_CONFIG_PAGE_SIZE;
4520 val |= (BCM_PAGE_BITS - 8) << 24 | 0x40;
4521 REG_WR(bp, BNX2_TBDR_CONFIG, val);
4522
4523 val = bp->mac_addr[0] +
4524 (bp->mac_addr[1] << 8) +
4525 (bp->mac_addr[2] << 16) +
4526 bp->mac_addr[3] +
4527 (bp->mac_addr[4] << 8) +
4528 (bp->mac_addr[5] << 16);
4529 REG_WR(bp, BNX2_EMAC_BACKOFF_SEED, val);
4530
4531 /* Program the MTU. Also include 4 bytes for CRC32. */
4532 val = bp->dev->mtu + ETH_HLEN + 4;
4533 if (val > (MAX_ETHERNET_PACKET_SIZE + 4))
4534 val |= BNX2_EMAC_RX_MTU_SIZE_JUMBO_ENA;
4535 REG_WR(bp, BNX2_EMAC_RX_MTU_SIZE, val);
4536
Michael Chanb4b36042007-12-20 19:59:30 -08004537 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++)
4538 bp->bnx2_napi[i].last_status_idx = 0;
4539
Michael Chanb6016b72005-05-26 13:03:09 -07004540 bp->rx_mode = BNX2_EMAC_RX_MODE_SORT_MODE;
4541
4542 /* Set up how to generate a link change interrupt. */
4543 REG_WR(bp, BNX2_EMAC_ATTENTION_ENA, BNX2_EMAC_ATTENTION_ENA_LINK);
4544
4545 REG_WR(bp, BNX2_HC_STATUS_ADDR_L,
4546 (u64) bp->status_blk_mapping & 0xffffffff);
4547 REG_WR(bp, BNX2_HC_STATUS_ADDR_H, (u64) bp->status_blk_mapping >> 32);
4548
4549 REG_WR(bp, BNX2_HC_STATISTICS_ADDR_L,
4550 (u64) bp->stats_blk_mapping & 0xffffffff);
4551 REG_WR(bp, BNX2_HC_STATISTICS_ADDR_H,
4552 (u64) bp->stats_blk_mapping >> 32);
4553
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004554 REG_WR(bp, BNX2_HC_TX_QUICK_CONS_TRIP,
Michael Chanb6016b72005-05-26 13:03:09 -07004555 (bp->tx_quick_cons_trip_int << 16) | bp->tx_quick_cons_trip);
4556
4557 REG_WR(bp, BNX2_HC_RX_QUICK_CONS_TRIP,
4558 (bp->rx_quick_cons_trip_int << 16) | bp->rx_quick_cons_trip);
4559
4560 REG_WR(bp, BNX2_HC_COMP_PROD_TRIP,
4561 (bp->comp_prod_trip_int << 16) | bp->comp_prod_trip);
4562
4563 REG_WR(bp, BNX2_HC_TX_TICKS, (bp->tx_ticks_int << 16) | bp->tx_ticks);
4564
4565 REG_WR(bp, BNX2_HC_RX_TICKS, (bp->rx_ticks_int << 16) | bp->rx_ticks);
4566
4567 REG_WR(bp, BNX2_HC_COM_TICKS,
4568 (bp->com_ticks_int << 16) | bp->com_ticks);
4569
4570 REG_WR(bp, BNX2_HC_CMD_TICKS,
4571 (bp->cmd_ticks_int << 16) | bp->cmd_ticks);
4572
Michael Chan02537b062007-06-04 21:24:07 -07004573 if (CHIP_NUM(bp) == CHIP_NUM_5708)
4574 REG_WR(bp, BNX2_HC_STATS_TICKS, 0);
4575 else
Michael Chan7ea69202007-07-16 18:27:10 -07004576 REG_WR(bp, BNX2_HC_STATS_TICKS, bp->stats_ticks);
Michael Chanb6016b72005-05-26 13:03:09 -07004577 REG_WR(bp, BNX2_HC_STAT_COLLECT_TICKS, 0xbb8); /* 3ms */
4578
4579 if (CHIP_ID(bp) == CHIP_ID_5706_A1)
Michael Chan8e6a72c2007-05-03 13:24:48 -07004580 val = BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07004581 else {
Michael Chan8e6a72c2007-05-03 13:24:48 -07004582 val = BNX2_HC_CONFIG_RX_TMR_MODE | BNX2_HC_CONFIG_TX_TMR_MODE |
4583 BNX2_HC_CONFIG_COLLECT_STATS;
Michael Chanb6016b72005-05-26 13:03:09 -07004584 }
4585
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004586 if (bp->irq_nvecs > 1) {
Michael Chanc76c0472007-12-20 20:01:19 -08004587 REG_WR(bp, BNX2_HC_MSIX_BIT_VECTOR,
4588 BNX2_HC_MSIX_BIT_VECTOR_VAL);
4589
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004590 val |= BNX2_HC_CONFIG_SB_ADDR_INC_128B;
4591 }
4592
4593 if (bp->flags & BNX2_FLAG_ONE_SHOT_MSI)
4594 val |= BNX2_HC_CONFIG_ONE_SHOT;
4595
4596 REG_WR(bp, BNX2_HC_CONFIG, val);
4597
4598 for (i = 1; i < bp->irq_nvecs; i++) {
4599 u32 base = ((i - 1) * BNX2_HC_SB_CONFIG_SIZE) +
4600 BNX2_HC_SB_CONFIG_1;
4601
Michael Chan6f743ca2008-01-29 21:34:08 -08004602 REG_WR(bp, base,
Michael Chanc76c0472007-12-20 20:01:19 -08004603 BNX2_HC_SB_CONFIG_1_TX_TMR_MODE |
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004604 BNX2_HC_SB_CONFIG_1_RX_TMR_MODE |
Michael Chanc76c0472007-12-20 20:01:19 -08004605 BNX2_HC_SB_CONFIG_1_ONE_SHOT);
4606
Michael Chan6f743ca2008-01-29 21:34:08 -08004607 REG_WR(bp, base + BNX2_HC_TX_QUICK_CONS_TRIP_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08004608 (bp->tx_quick_cons_trip_int << 16) |
4609 bp->tx_quick_cons_trip);
4610
Michael Chan6f743ca2008-01-29 21:34:08 -08004611 REG_WR(bp, base + BNX2_HC_TX_TICKS_OFF,
Michael Chanc76c0472007-12-20 20:01:19 -08004612 (bp->tx_ticks_int << 16) | bp->tx_ticks);
4613
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004614 REG_WR(bp, base + BNX2_HC_RX_QUICK_CONS_TRIP_OFF,
4615 (bp->rx_quick_cons_trip_int << 16) |
4616 bp->rx_quick_cons_trip);
4617
4618 REG_WR(bp, base + BNX2_HC_RX_TICKS_OFF,
4619 (bp->rx_ticks_int << 16) | bp->rx_ticks);
Michael Chanc76c0472007-12-20 20:01:19 -08004620 }
4621
Michael Chanb6016b72005-05-26 13:03:09 -07004622 /* Clear internal stats counters. */
4623 REG_WR(bp, BNX2_HC_COMMAND, BNX2_HC_COMMAND_CLR_STAT_NOW);
4624
Michael Chanda3e4fb2007-05-03 13:24:23 -07004625 REG_WR(bp, BNX2_HC_ATTN_BITS_ENABLE, STATUS_ATTN_EVENTS);
Michael Chanb6016b72005-05-26 13:03:09 -07004626
4627 /* Initialize the receive filter. */
4628 bnx2_set_rx_mode(bp->dev);
4629
Michael Chan0aa38df2007-06-04 21:23:06 -07004630 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4631 val = REG_RD(bp, BNX2_MISC_NEW_CORE_CTL);
4632 val |= BNX2_MISC_NEW_CORE_CTL_DMA_ENABLE;
4633 REG_WR(bp, BNX2_MISC_NEW_CORE_CTL, val);
4634 }
Michael Chanb090ae22006-01-23 16:07:10 -08004635 rc = bnx2_fw_sync(bp, BNX2_DRV_MSG_DATA_WAIT2 | BNX2_DRV_MSG_CODE_RESET,
Michael Chana2f13892008-07-14 22:38:23 -07004636 1, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07004637
Michael Chandf149d72007-07-07 22:51:36 -07004638 REG_WR(bp, BNX2_MISC_ENABLE_SET_BITS, BNX2_MISC_ENABLE_DEFAULT);
Michael Chanb6016b72005-05-26 13:03:09 -07004639 REG_RD(bp, BNX2_MISC_ENABLE_SET_BITS);
4640
4641 udelay(20);
4642
Michael Chanbf5295b2006-03-23 01:11:56 -08004643 bp->hc_cmd = REG_RD(bp, BNX2_HC_COMMAND);
4644
Michael Chanb090ae22006-01-23 16:07:10 -08004645 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07004646}
4647
Michael Chan59b47d82006-11-19 14:10:45 -08004648static void
Michael Chanc76c0472007-12-20 20:01:19 -08004649bnx2_clear_ring_states(struct bnx2 *bp)
4650{
4651 struct bnx2_napi *bnapi;
Michael Chan35e90102008-06-19 16:37:42 -07004652 struct bnx2_tx_ring_info *txr;
Michael Chanbb4f98a2008-06-19 16:38:19 -07004653 struct bnx2_rx_ring_info *rxr;
Michael Chanc76c0472007-12-20 20:01:19 -08004654 int i;
4655
4656 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
4657 bnapi = &bp->bnx2_napi[i];
Michael Chan35e90102008-06-19 16:37:42 -07004658 txr = &bnapi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07004659 rxr = &bnapi->rx_ring;
Michael Chanc76c0472007-12-20 20:01:19 -08004660
Michael Chan35e90102008-06-19 16:37:42 -07004661 txr->tx_cons = 0;
4662 txr->hw_tx_cons = 0;
Michael Chanbb4f98a2008-06-19 16:38:19 -07004663 rxr->rx_prod_bseq = 0;
4664 rxr->rx_prod = 0;
4665 rxr->rx_cons = 0;
4666 rxr->rx_pg_prod = 0;
4667 rxr->rx_pg_cons = 0;
Michael Chanc76c0472007-12-20 20:01:19 -08004668 }
4669}
4670
4671static void
Michael Chan35e90102008-06-19 16:37:42 -07004672bnx2_init_tx_context(struct bnx2 *bp, u32 cid, struct bnx2_tx_ring_info *txr)
Michael Chan59b47d82006-11-19 14:10:45 -08004673{
4674 u32 val, offset0, offset1, offset2, offset3;
Michael Chan62a83132008-01-29 21:35:40 -08004675 u32 cid_addr = GET_CID_ADDR(cid);
Michael Chan59b47d82006-11-19 14:10:45 -08004676
4677 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4678 offset0 = BNX2_L2CTX_TYPE_XI;
4679 offset1 = BNX2_L2CTX_CMD_TYPE_XI;
4680 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI_XI;
4681 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO_XI;
4682 } else {
4683 offset0 = BNX2_L2CTX_TYPE;
4684 offset1 = BNX2_L2CTX_CMD_TYPE;
4685 offset2 = BNX2_L2CTX_TBDR_BHADDR_HI;
4686 offset3 = BNX2_L2CTX_TBDR_BHADDR_LO;
4687 }
4688 val = BNX2_L2CTX_TYPE_TYPE_L2 | BNX2_L2CTX_TYPE_SIZE_L2;
Michael Chan62a83132008-01-29 21:35:40 -08004689 bnx2_ctx_wr(bp, cid_addr, offset0, val);
Michael Chan59b47d82006-11-19 14:10:45 -08004690
4691 val = BNX2_L2CTX_CMD_TYPE_TYPE_L2 | (8 << 16);
Michael Chan62a83132008-01-29 21:35:40 -08004692 bnx2_ctx_wr(bp, cid_addr, offset1, val);
Michael Chan59b47d82006-11-19 14:10:45 -08004693
Michael Chan35e90102008-06-19 16:37:42 -07004694 val = (u64) txr->tx_desc_mapping >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08004695 bnx2_ctx_wr(bp, cid_addr, offset2, val);
Michael Chan59b47d82006-11-19 14:10:45 -08004696
Michael Chan35e90102008-06-19 16:37:42 -07004697 val = (u64) txr->tx_desc_mapping & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08004698 bnx2_ctx_wr(bp, cid_addr, offset3, val);
Michael Chan59b47d82006-11-19 14:10:45 -08004699}
Michael Chanb6016b72005-05-26 13:03:09 -07004700
4701static void
Michael Chan35e90102008-06-19 16:37:42 -07004702bnx2_init_tx_ring(struct bnx2 *bp, int ring_num)
Michael Chanb6016b72005-05-26 13:03:09 -07004703{
4704 struct tx_bd *txbd;
Michael Chanc76c0472007-12-20 20:01:19 -08004705 u32 cid = TX_CID;
4706 struct bnx2_napi *bnapi;
Michael Chan35e90102008-06-19 16:37:42 -07004707 struct bnx2_tx_ring_info *txr;
Michael Chanc76c0472007-12-20 20:01:19 -08004708
Michael Chan35e90102008-06-19 16:37:42 -07004709 bnapi = &bp->bnx2_napi[ring_num];
4710 txr = &bnapi->tx_ring;
4711
4712 if (ring_num == 0)
4713 cid = TX_CID;
4714 else
4715 cid = TX_TSS_CID + ring_num - 1;
Michael Chanb6016b72005-05-26 13:03:09 -07004716
Michael Chan2f8af122006-08-15 01:39:10 -07004717 bp->tx_wake_thresh = bp->tx_ring_size / 2;
4718
Michael Chan35e90102008-06-19 16:37:42 -07004719 txbd = &txr->tx_desc_ring[MAX_TX_DESC_CNT];
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004720
Michael Chan35e90102008-06-19 16:37:42 -07004721 txbd->tx_bd_haddr_hi = (u64) txr->tx_desc_mapping >> 32;
4722 txbd->tx_bd_haddr_lo = (u64) txr->tx_desc_mapping & 0xffffffff;
Michael Chanb6016b72005-05-26 13:03:09 -07004723
Michael Chan35e90102008-06-19 16:37:42 -07004724 txr->tx_prod = 0;
4725 txr->tx_prod_bseq = 0;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04004726
Michael Chan35e90102008-06-19 16:37:42 -07004727 txr->tx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BIDX;
4728 txr->tx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_TX_HOST_BSEQ;
Michael Chanb6016b72005-05-26 13:03:09 -07004729
Michael Chan35e90102008-06-19 16:37:42 -07004730 bnx2_init_tx_context(bp, cid, txr);
Michael Chanb6016b72005-05-26 13:03:09 -07004731}
4732
4733static void
Michael Chan5d5d0012007-12-12 11:17:43 -08004734bnx2_init_rxbd_rings(struct rx_bd *rx_ring[], dma_addr_t dma[], u32 buf_size,
4735 int num_rings)
Michael Chanb6016b72005-05-26 13:03:09 -07004736{
Michael Chanb6016b72005-05-26 13:03:09 -07004737 int i;
Michael Chan5d5d0012007-12-12 11:17:43 -08004738 struct rx_bd *rxbd;
Michael Chanb6016b72005-05-26 13:03:09 -07004739
Michael Chan5d5d0012007-12-12 11:17:43 -08004740 for (i = 0; i < num_rings; i++) {
Michael Chan13daffa2006-03-20 17:49:20 -08004741 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07004742
Michael Chan5d5d0012007-12-12 11:17:43 -08004743 rxbd = &rx_ring[i][0];
Michael Chan13daffa2006-03-20 17:49:20 -08004744 for (j = 0; j < MAX_RX_DESC_CNT; j++, rxbd++) {
Michael Chan5d5d0012007-12-12 11:17:43 -08004745 rxbd->rx_bd_len = buf_size;
Michael Chan13daffa2006-03-20 17:49:20 -08004746 rxbd->rx_bd_flags = RX_BD_FLAGS_START | RX_BD_FLAGS_END;
4747 }
Michael Chan5d5d0012007-12-12 11:17:43 -08004748 if (i == (num_rings - 1))
Michael Chan13daffa2006-03-20 17:49:20 -08004749 j = 0;
4750 else
4751 j = i + 1;
Michael Chan5d5d0012007-12-12 11:17:43 -08004752 rxbd->rx_bd_haddr_hi = (u64) dma[j] >> 32;
4753 rxbd->rx_bd_haddr_lo = (u64) dma[j] & 0xffffffff;
Michael Chan13daffa2006-03-20 17:49:20 -08004754 }
Michael Chan5d5d0012007-12-12 11:17:43 -08004755}
4756
4757static void
Michael Chanbb4f98a2008-06-19 16:38:19 -07004758bnx2_init_rx_ring(struct bnx2 *bp, int ring_num)
Michael Chan5d5d0012007-12-12 11:17:43 -08004759{
4760 int i;
4761 u16 prod, ring_prod;
Michael Chanbb4f98a2008-06-19 16:38:19 -07004762 u32 cid, rx_cid_addr, val;
4763 struct bnx2_napi *bnapi = &bp->bnx2_napi[ring_num];
4764 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chan5d5d0012007-12-12 11:17:43 -08004765
Michael Chanbb4f98a2008-06-19 16:38:19 -07004766 if (ring_num == 0)
4767 cid = RX_CID;
4768 else
4769 cid = RX_RSS_CID + ring_num - 1;
4770
4771 rx_cid_addr = GET_CID_ADDR(cid);
4772
4773 bnx2_init_rxbd_rings(rxr->rx_desc_ring, rxr->rx_desc_mapping,
Michael Chan5d5d0012007-12-12 11:17:43 -08004774 bp->rx_buf_use_size, bp->rx_max_ring);
4775
Michael Chanbb4f98a2008-06-19 16:38:19 -07004776 bnx2_init_rx_context(bp, cid);
Michael Chan83e3fc82008-01-29 21:37:17 -08004777
4778 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
4779 val = REG_RD(bp, BNX2_MQ_MAP_L2_5);
4780 REG_WR(bp, BNX2_MQ_MAP_L2_5, val | BNX2_MQ_MAP_L2_5_ARM);
4781 }
4782
Michael Chan62a83132008-01-29 21:35:40 -08004783 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, 0);
Michael Chan47bf4242007-12-12 11:19:12 -08004784 if (bp->rx_pg_ring_size) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07004785 bnx2_init_rxbd_rings(rxr->rx_pg_desc_ring,
4786 rxr->rx_pg_desc_mapping,
Michael Chan47bf4242007-12-12 11:19:12 -08004787 PAGE_SIZE, bp->rx_max_pg_ring);
4788 val = (bp->rx_buf_use_size << 16) | PAGE_SIZE;
Michael Chan62a83132008-01-29 21:35:40 -08004789 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_PG_BUF_SIZE, val);
4790 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_RBDC_KEY,
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004791 BNX2_L2CTX_RBDC_JUMBO_KEY - ring_num);
Michael Chan47bf4242007-12-12 11:19:12 -08004792
Michael Chanbb4f98a2008-06-19 16:38:19 -07004793 val = (u64) rxr->rx_pg_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08004794 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_HI, val);
Michael Chan47bf4242007-12-12 11:19:12 -08004795
Michael Chanbb4f98a2008-06-19 16:38:19 -07004796 val = (u64) rxr->rx_pg_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08004797 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_PG_BDHADDR_LO, val);
Michael Chan47bf4242007-12-12 11:19:12 -08004798
4799 if (CHIP_NUM(bp) == CHIP_NUM_5709)
4800 REG_WR(bp, BNX2_MQ_MAP_L2_3, BNX2_MQ_MAP_L2_3_DEFAULT);
4801 }
Michael Chanb6016b72005-05-26 13:03:09 -07004802
Michael Chanbb4f98a2008-06-19 16:38:19 -07004803 val = (u64) rxr->rx_desc_mapping[0] >> 32;
Michael Chan62a83132008-01-29 21:35:40 -08004804 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_HI, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004805
Michael Chanbb4f98a2008-06-19 16:38:19 -07004806 val = (u64) rxr->rx_desc_mapping[0] & 0xffffffff;
Michael Chan62a83132008-01-29 21:35:40 -08004807 bnx2_ctx_wr(bp, rx_cid_addr, BNX2_L2CTX_NX_BDHADDR_LO, val);
Michael Chanb6016b72005-05-26 13:03:09 -07004808
Michael Chanbb4f98a2008-06-19 16:38:19 -07004809 ring_prod = prod = rxr->rx_pg_prod;
Michael Chan47bf4242007-12-12 11:19:12 -08004810 for (i = 0; i < bp->rx_pg_ring_size; i++) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07004811 if (bnx2_alloc_rx_page(bp, rxr, ring_prod) < 0)
Michael Chan47bf4242007-12-12 11:19:12 -08004812 break;
4813 prod = NEXT_RX_BD(prod);
4814 ring_prod = RX_PG_RING_IDX(prod);
4815 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07004816 rxr->rx_pg_prod = prod;
Michael Chan47bf4242007-12-12 11:19:12 -08004817
Michael Chanbb4f98a2008-06-19 16:38:19 -07004818 ring_prod = prod = rxr->rx_prod;
Michael Chan236b6392006-03-20 17:49:02 -08004819 for (i = 0; i < bp->rx_ring_size; i++) {
Michael Chanbb4f98a2008-06-19 16:38:19 -07004820 if (bnx2_alloc_rx_skb(bp, rxr, ring_prod) < 0)
Michael Chanb6016b72005-05-26 13:03:09 -07004821 break;
Michael Chanb6016b72005-05-26 13:03:09 -07004822 prod = NEXT_RX_BD(prod);
4823 ring_prod = RX_RING_IDX(prod);
4824 }
Michael Chanbb4f98a2008-06-19 16:38:19 -07004825 rxr->rx_prod = prod;
Michael Chanb6016b72005-05-26 13:03:09 -07004826
Michael Chanbb4f98a2008-06-19 16:38:19 -07004827 rxr->rx_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BDIDX;
4828 rxr->rx_bseq_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_BSEQ;
4829 rxr->rx_pg_bidx_addr = MB_GET_CID_ADDR(cid) + BNX2_L2CTX_HOST_PG_BDIDX;
Michael Chanb6016b72005-05-26 13:03:09 -07004830
Michael Chanbb4f98a2008-06-19 16:38:19 -07004831 REG_WR16(bp, rxr->rx_pg_bidx_addr, rxr->rx_pg_prod);
4832 REG_WR16(bp, rxr->rx_bidx_addr, prod);
4833
4834 REG_WR(bp, rxr->rx_bseq_addr, rxr->rx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07004835}
4836
Michael Chan35e90102008-06-19 16:37:42 -07004837static void
4838bnx2_init_all_rings(struct bnx2 *bp)
4839{
4840 int i;
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004841 u32 val;
Michael Chan35e90102008-06-19 16:37:42 -07004842
4843 bnx2_clear_ring_states(bp);
4844
4845 REG_WR(bp, BNX2_TSCH_TSS_CFG, 0);
4846 for (i = 0; i < bp->num_tx_rings; i++)
4847 bnx2_init_tx_ring(bp, i);
4848
4849 if (bp->num_tx_rings > 1)
4850 REG_WR(bp, BNX2_TSCH_TSS_CFG, ((bp->num_tx_rings - 1) << 24) |
4851 (TX_TSS_CID << 7));
4852
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004853 REG_WR(bp, BNX2_RLUP_RSS_CONFIG, 0);
4854 bnx2_reg_wr_ind(bp, BNX2_RXP_SCRATCH_RSS_TBL_SZ, 0);
4855
Michael Chanbb4f98a2008-06-19 16:38:19 -07004856 for (i = 0; i < bp->num_rx_rings; i++)
4857 bnx2_init_rx_ring(bp, i);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07004858
4859 if (bp->num_rx_rings > 1) {
4860 u32 tbl_32;
4861 u8 *tbl = (u8 *) &tbl_32;
4862
4863 bnx2_reg_wr_ind(bp, BNX2_RXP_SCRATCH_RSS_TBL_SZ,
4864 BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES);
4865
4866 for (i = 0; i < BNX2_RXP_SCRATCH_RSS_TBL_MAX_ENTRIES; i++) {
4867 tbl[i % 4] = i % (bp->num_rx_rings - 1);
4868 if ((i % 4) == 3)
4869 bnx2_reg_wr_ind(bp,
4870 BNX2_RXP_SCRATCH_RSS_TBL + i,
4871 cpu_to_be32(tbl_32));
4872 }
4873
4874 val = BNX2_RLUP_RSS_CONFIG_IPV4_RSS_TYPE_ALL_XI |
4875 BNX2_RLUP_RSS_CONFIG_IPV6_RSS_TYPE_ALL_XI;
4876
4877 REG_WR(bp, BNX2_RLUP_RSS_CONFIG, val);
4878
4879 }
Michael Chan35e90102008-06-19 16:37:42 -07004880}
4881
Michael Chan5d5d0012007-12-12 11:17:43 -08004882static u32 bnx2_find_max_ring(u32 ring_size, u32 max_size)
Michael Chan13daffa2006-03-20 17:49:20 -08004883{
Michael Chan5d5d0012007-12-12 11:17:43 -08004884 u32 max, num_rings = 1;
Michael Chan13daffa2006-03-20 17:49:20 -08004885
Michael Chan5d5d0012007-12-12 11:17:43 -08004886 while (ring_size > MAX_RX_DESC_CNT) {
4887 ring_size -= MAX_RX_DESC_CNT;
Michael Chan13daffa2006-03-20 17:49:20 -08004888 num_rings++;
4889 }
4890 /* round to next power of 2 */
Michael Chan5d5d0012007-12-12 11:17:43 -08004891 max = max_size;
Michael Chan13daffa2006-03-20 17:49:20 -08004892 while ((max & num_rings) == 0)
4893 max >>= 1;
4894
4895 if (num_rings != max)
4896 max <<= 1;
4897
Michael Chan5d5d0012007-12-12 11:17:43 -08004898 return max;
4899}
4900
4901static void
4902bnx2_set_rx_ring_size(struct bnx2 *bp, u32 size)
4903{
Michael Chan84eaa182007-12-12 11:19:57 -08004904 u32 rx_size, rx_space, jumbo_size;
Michael Chan5d5d0012007-12-12 11:17:43 -08004905
4906 /* 8 for CRC and VLAN */
Benjamin Lid89cb6a2008-05-16 22:18:57 -07004907 rx_size = bp->dev->mtu + ETH_HLEN + BNX2_RX_OFFSET + 8;
Michael Chan5d5d0012007-12-12 11:17:43 -08004908
Michael Chan84eaa182007-12-12 11:19:57 -08004909 rx_space = SKB_DATA_ALIGN(rx_size + BNX2_RX_ALIGN) + NET_SKB_PAD +
4910 sizeof(struct skb_shared_info);
4911
Benjamin Li601d3d12008-05-16 22:19:35 -07004912 bp->rx_copy_thresh = BNX2_RX_COPY_THRESH;
Michael Chan47bf4242007-12-12 11:19:12 -08004913 bp->rx_pg_ring_size = 0;
4914 bp->rx_max_pg_ring = 0;
4915 bp->rx_max_pg_ring_idx = 0;
David S. Millerf86e82f2008-01-21 17:15:40 -08004916 if ((rx_space > PAGE_SIZE) && !(bp->flags & BNX2_FLAG_JUMBO_BROKEN)) {
Michael Chan84eaa182007-12-12 11:19:57 -08004917 int pages = PAGE_ALIGN(bp->dev->mtu - 40) >> PAGE_SHIFT;
4918
4919 jumbo_size = size * pages;
4920 if (jumbo_size > MAX_TOTAL_RX_PG_DESC_CNT)
4921 jumbo_size = MAX_TOTAL_RX_PG_DESC_CNT;
4922
4923 bp->rx_pg_ring_size = jumbo_size;
4924 bp->rx_max_pg_ring = bnx2_find_max_ring(jumbo_size,
4925 MAX_RX_PG_RINGS);
4926 bp->rx_max_pg_ring_idx = (bp->rx_max_pg_ring * RX_DESC_CNT) - 1;
Benjamin Li601d3d12008-05-16 22:19:35 -07004927 rx_size = BNX2_RX_COPY_THRESH + BNX2_RX_OFFSET;
Michael Chan84eaa182007-12-12 11:19:57 -08004928 bp->rx_copy_thresh = 0;
4929 }
Michael Chan5d5d0012007-12-12 11:17:43 -08004930
4931 bp->rx_buf_use_size = rx_size;
4932 /* hw alignment */
4933 bp->rx_buf_size = bp->rx_buf_use_size + BNX2_RX_ALIGN;
Benjamin Lid89cb6a2008-05-16 22:18:57 -07004934 bp->rx_jumbo_thresh = rx_size - BNX2_RX_OFFSET;
Michael Chan5d5d0012007-12-12 11:17:43 -08004935 bp->rx_ring_size = size;
4936 bp->rx_max_ring = bnx2_find_max_ring(size, MAX_RX_RINGS);
Michael Chan13daffa2006-03-20 17:49:20 -08004937 bp->rx_max_ring_idx = (bp->rx_max_ring * RX_DESC_CNT) - 1;
4938}
4939
4940static void
Michael Chanb6016b72005-05-26 13:03:09 -07004941bnx2_free_tx_skbs(struct bnx2 *bp)
4942{
4943 int i;
4944
Michael Chan35e90102008-06-19 16:37:42 -07004945 for (i = 0; i < bp->num_tx_rings; i++) {
4946 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
4947 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
4948 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07004949
Michael Chan35e90102008-06-19 16:37:42 -07004950 if (txr->tx_buf_ring == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07004951 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07004952
Michael Chan35e90102008-06-19 16:37:42 -07004953 for (j = 0; j < TX_DESC_CNT; ) {
4954 struct sw_bd *tx_buf = &txr->tx_buf_ring[j];
4955 struct sk_buff *skb = tx_buf->skb;
4956 int k, last;
4957
4958 if (skb == NULL) {
4959 j++;
4960 continue;
4961 }
4962
4963 pci_unmap_single(bp->pdev,
4964 pci_unmap_addr(tx_buf, mapping),
Michael Chanb6016b72005-05-26 13:03:09 -07004965 skb_headlen(skb), PCI_DMA_TODEVICE);
4966
Michael Chan35e90102008-06-19 16:37:42 -07004967 tx_buf->skb = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07004968
Michael Chan35e90102008-06-19 16:37:42 -07004969 last = skb_shinfo(skb)->nr_frags;
4970 for (k = 0; k < last; k++) {
4971 tx_buf = &txr->tx_buf_ring[j + k + 1];
4972 pci_unmap_page(bp->pdev,
4973 pci_unmap_addr(tx_buf, mapping),
4974 skb_shinfo(skb)->frags[j].size,
4975 PCI_DMA_TODEVICE);
4976 }
4977 dev_kfree_skb(skb);
4978 j += k + 1;
Michael Chanb6016b72005-05-26 13:03:09 -07004979 }
Michael Chanb6016b72005-05-26 13:03:09 -07004980 }
Michael Chanb6016b72005-05-26 13:03:09 -07004981}
4982
4983static void
4984bnx2_free_rx_skbs(struct bnx2 *bp)
4985{
4986 int i;
4987
Michael Chanbb4f98a2008-06-19 16:38:19 -07004988 for (i = 0; i < bp->num_rx_rings; i++) {
4989 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
4990 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
4991 int j;
Michael Chanb6016b72005-05-26 13:03:09 -07004992
Michael Chanbb4f98a2008-06-19 16:38:19 -07004993 if (rxr->rx_buf_ring == NULL)
4994 return;
Michael Chanb6016b72005-05-26 13:03:09 -07004995
Michael Chanbb4f98a2008-06-19 16:38:19 -07004996 for (j = 0; j < bp->rx_max_ring_idx; j++) {
4997 struct sw_bd *rx_buf = &rxr->rx_buf_ring[j];
4998 struct sk_buff *skb = rx_buf->skb;
Michael Chanb6016b72005-05-26 13:03:09 -07004999
Michael Chanbb4f98a2008-06-19 16:38:19 -07005000 if (skb == NULL)
5001 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005002
Michael Chanbb4f98a2008-06-19 16:38:19 -07005003 pci_unmap_single(bp->pdev,
5004 pci_unmap_addr(rx_buf, mapping),
5005 bp->rx_buf_use_size,
5006 PCI_DMA_FROMDEVICE);
Michael Chanb6016b72005-05-26 13:03:09 -07005007
Michael Chanbb4f98a2008-06-19 16:38:19 -07005008 rx_buf->skb = NULL;
5009
5010 dev_kfree_skb(skb);
5011 }
5012 for (j = 0; j < bp->rx_max_pg_ring_idx; j++)
5013 bnx2_free_rx_page(bp, rxr, j);
Michael Chanb6016b72005-05-26 13:03:09 -07005014 }
5015}
5016
5017static void
5018bnx2_free_skbs(struct bnx2 *bp)
5019{
5020 bnx2_free_tx_skbs(bp);
5021 bnx2_free_rx_skbs(bp);
5022}
5023
5024static int
5025bnx2_reset_nic(struct bnx2 *bp, u32 reset_code)
5026{
5027 int rc;
5028
5029 rc = bnx2_reset_chip(bp, reset_code);
5030 bnx2_free_skbs(bp);
5031 if (rc)
5032 return rc;
5033
Michael Chanfba9fe92006-06-12 22:21:25 -07005034 if ((rc = bnx2_init_chip(bp)) != 0)
5035 return rc;
5036
Michael Chan35e90102008-06-19 16:37:42 -07005037 bnx2_init_all_rings(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005038 return 0;
5039}
5040
5041static int
Michael Chan9a120bc2008-05-16 22:17:45 -07005042bnx2_init_nic(struct bnx2 *bp, int reset_phy)
Michael Chanb6016b72005-05-26 13:03:09 -07005043{
5044 int rc;
5045
5046 if ((rc = bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET)) != 0)
5047 return rc;
5048
Michael Chan80be4432006-11-19 14:07:28 -08005049 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07005050 bnx2_init_phy(bp, reset_phy);
Michael Chanb6016b72005-05-26 13:03:09 -07005051 bnx2_set_link(bp);
Michael Chan543a8272008-05-02 16:56:44 -07005052 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
5053 bnx2_remote_phy_event(bp);
Michael Chan0d8a6572007-07-07 22:49:43 -07005054 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07005055 return 0;
5056}
5057
5058static int
5059bnx2_test_registers(struct bnx2 *bp)
5060{
5061 int ret;
Michael Chan5bae30c2007-05-03 13:18:46 -07005062 int i, is_5709;
Arjan van de Venf71e1302006-03-03 21:33:57 -05005063 static const struct {
Michael Chanb6016b72005-05-26 13:03:09 -07005064 u16 offset;
5065 u16 flags;
Michael Chan5bae30c2007-05-03 13:18:46 -07005066#define BNX2_FL_NOT_5709 1
Michael Chanb6016b72005-05-26 13:03:09 -07005067 u32 rw_mask;
5068 u32 ro_mask;
5069 } reg_tbl[] = {
5070 { 0x006c, 0, 0x00000000, 0x0000003f },
5071 { 0x0090, 0, 0xffffffff, 0x00000000 },
5072 { 0x0094, 0, 0x00000000, 0x00000000 },
5073
Michael Chan5bae30c2007-05-03 13:18:46 -07005074 { 0x0404, BNX2_FL_NOT_5709, 0x00003f00, 0x00000000 },
5075 { 0x0418, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5076 { 0x041c, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5077 { 0x0420, BNX2_FL_NOT_5709, 0x00000000, 0x80ffffff },
5078 { 0x0424, BNX2_FL_NOT_5709, 0x00000000, 0x00000000 },
5079 { 0x0428, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5080 { 0x0450, BNX2_FL_NOT_5709, 0x00000000, 0x0000ffff },
5081 { 0x0454, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5082 { 0x0458, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
Michael Chanb6016b72005-05-26 13:03:09 -07005083
Michael Chan5bae30c2007-05-03 13:18:46 -07005084 { 0x0808, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5085 { 0x0854, BNX2_FL_NOT_5709, 0x00000000, 0xffffffff },
5086 { 0x0868, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5087 { 0x086c, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5088 { 0x0870, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
5089 { 0x0874, BNX2_FL_NOT_5709, 0x00000000, 0x77777777 },
Michael Chanb6016b72005-05-26 13:03:09 -07005090
Michael Chan5bae30c2007-05-03 13:18:46 -07005091 { 0x0c00, BNX2_FL_NOT_5709, 0x00000000, 0x00000001 },
5092 { 0x0c04, BNX2_FL_NOT_5709, 0x00000000, 0x03ff0001 },
5093 { 0x0c08, BNX2_FL_NOT_5709, 0x0f0ff073, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005094
5095 { 0x1000, 0, 0x00000000, 0x00000001 },
Michael Chan15b169c2008-05-02 16:57:08 -07005096 { 0x1004, BNX2_FL_NOT_5709, 0x00000000, 0x000f0001 },
Michael Chanb6016b72005-05-26 13:03:09 -07005097
5098 { 0x1408, 0, 0x01c00800, 0x00000000 },
5099 { 0x149c, 0, 0x8000ffff, 0x00000000 },
5100 { 0x14a8, 0, 0x00000000, 0x000001ff },
Michael Chan5b0c76a2005-11-04 08:45:49 -08005101 { 0x14ac, 0, 0x0fffffff, 0x10000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005102 { 0x14b0, 0, 0x00000002, 0x00000001 },
5103 { 0x14b8, 0, 0x00000000, 0x00000000 },
5104 { 0x14c0, 0, 0x00000000, 0x00000009 },
5105 { 0x14c4, 0, 0x00003fff, 0x00000000 },
5106 { 0x14cc, 0, 0x00000000, 0x00000001 },
5107 { 0x14d0, 0, 0xffffffff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005108
5109 { 0x1800, 0, 0x00000000, 0x00000001 },
5110 { 0x1804, 0, 0x00000000, 0x00000003 },
Michael Chanb6016b72005-05-26 13:03:09 -07005111
5112 { 0x2800, 0, 0x00000000, 0x00000001 },
5113 { 0x2804, 0, 0x00000000, 0x00003f01 },
5114 { 0x2808, 0, 0x0f3f3f03, 0x00000000 },
5115 { 0x2810, 0, 0xffff0000, 0x00000000 },
5116 { 0x2814, 0, 0xffff0000, 0x00000000 },
5117 { 0x2818, 0, 0xffff0000, 0x00000000 },
5118 { 0x281c, 0, 0xffff0000, 0x00000000 },
5119 { 0x2834, 0, 0xffffffff, 0x00000000 },
5120 { 0x2840, 0, 0x00000000, 0xffffffff },
5121 { 0x2844, 0, 0x00000000, 0xffffffff },
5122 { 0x2848, 0, 0xffffffff, 0x00000000 },
5123 { 0x284c, 0, 0xf800f800, 0x07ff07ff },
5124
5125 { 0x2c00, 0, 0x00000000, 0x00000011 },
5126 { 0x2c04, 0, 0x00000000, 0x00030007 },
5127
Michael Chanb6016b72005-05-26 13:03:09 -07005128 { 0x3c00, 0, 0x00000000, 0x00000001 },
5129 { 0x3c04, 0, 0x00000000, 0x00070000 },
5130 { 0x3c08, 0, 0x00007f71, 0x07f00000 },
5131 { 0x3c0c, 0, 0x1f3ffffc, 0x00000000 },
5132 { 0x3c10, 0, 0xffffffff, 0x00000000 },
5133 { 0x3c14, 0, 0x00000000, 0xffffffff },
5134 { 0x3c18, 0, 0x00000000, 0xffffffff },
5135 { 0x3c1c, 0, 0xfffff000, 0x00000000 },
5136 { 0x3c20, 0, 0xffffff00, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005137
5138 { 0x5004, 0, 0x00000000, 0x0000007f },
5139 { 0x5008, 0, 0x0f0007ff, 0x00000000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005140
Michael Chanb6016b72005-05-26 13:03:09 -07005141 { 0x5c00, 0, 0x00000000, 0x00000001 },
5142 { 0x5c04, 0, 0x00000000, 0x0003000f },
5143 { 0x5c08, 0, 0x00000003, 0x00000000 },
5144 { 0x5c0c, 0, 0x0000fff8, 0x00000000 },
5145 { 0x5c10, 0, 0x00000000, 0xffffffff },
5146 { 0x5c80, 0, 0x00000000, 0x0f7113f1 },
5147 { 0x5c84, 0, 0x00000000, 0x0000f333 },
5148 { 0x5c88, 0, 0x00000000, 0x00077373 },
5149 { 0x5c8c, 0, 0x00000000, 0x0007f737 },
5150
5151 { 0x6808, 0, 0x0000ff7f, 0x00000000 },
5152 { 0x680c, 0, 0xffffffff, 0x00000000 },
5153 { 0x6810, 0, 0xffffffff, 0x00000000 },
5154 { 0x6814, 0, 0xffffffff, 0x00000000 },
5155 { 0x6818, 0, 0xffffffff, 0x00000000 },
5156 { 0x681c, 0, 0xffffffff, 0x00000000 },
5157 { 0x6820, 0, 0x00ff00ff, 0x00000000 },
5158 { 0x6824, 0, 0x00ff00ff, 0x00000000 },
5159 { 0x6828, 0, 0x00ff00ff, 0x00000000 },
5160 { 0x682c, 0, 0x03ff03ff, 0x00000000 },
5161 { 0x6830, 0, 0x03ff03ff, 0x00000000 },
5162 { 0x6834, 0, 0x03ff03ff, 0x00000000 },
5163 { 0x6838, 0, 0x03ff03ff, 0x00000000 },
5164 { 0x683c, 0, 0x0000ffff, 0x00000000 },
5165 { 0x6840, 0, 0x00000ff0, 0x00000000 },
5166 { 0x6844, 0, 0x00ffff00, 0x00000000 },
5167 { 0x684c, 0, 0xffffffff, 0x00000000 },
5168 { 0x6850, 0, 0x7f7f7f7f, 0x00000000 },
5169 { 0x6854, 0, 0x7f7f7f7f, 0x00000000 },
5170 { 0x6858, 0, 0x7f7f7f7f, 0x00000000 },
5171 { 0x685c, 0, 0x7f7f7f7f, 0x00000000 },
5172 { 0x6908, 0, 0x00000000, 0x0001ff0f },
5173 { 0x690c, 0, 0x00000000, 0x0ffe00f0 },
5174
5175 { 0xffff, 0, 0x00000000, 0x00000000 },
5176 };
5177
5178 ret = 0;
Michael Chan5bae30c2007-05-03 13:18:46 -07005179 is_5709 = 0;
5180 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5181 is_5709 = 1;
5182
Michael Chanb6016b72005-05-26 13:03:09 -07005183 for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
5184 u32 offset, rw_mask, ro_mask, save_val, val;
Michael Chan5bae30c2007-05-03 13:18:46 -07005185 u16 flags = reg_tbl[i].flags;
5186
5187 if (is_5709 && (flags & BNX2_FL_NOT_5709))
5188 continue;
Michael Chanb6016b72005-05-26 13:03:09 -07005189
5190 offset = (u32) reg_tbl[i].offset;
5191 rw_mask = reg_tbl[i].rw_mask;
5192 ro_mask = reg_tbl[i].ro_mask;
5193
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005194 save_val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005195
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005196 writel(0, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005197
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005198 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005199 if ((val & rw_mask) != 0) {
5200 goto reg_test_err;
5201 }
5202
5203 if ((val & ro_mask) != (save_val & ro_mask)) {
5204 goto reg_test_err;
5205 }
5206
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005207 writel(0xffffffff, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005208
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005209 val = readl(bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005210 if ((val & rw_mask) != rw_mask) {
5211 goto reg_test_err;
5212 }
5213
5214 if ((val & ro_mask) != (save_val & ro_mask)) {
5215 goto reg_test_err;
5216 }
5217
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005218 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005219 continue;
5220
5221reg_test_err:
Peter Hagervall14ab9b82005-08-10 14:18:16 -07005222 writel(save_val, bp->regview + offset);
Michael Chanb6016b72005-05-26 13:03:09 -07005223 ret = -ENODEV;
5224 break;
5225 }
5226 return ret;
5227}
5228
5229static int
5230bnx2_do_mem_test(struct bnx2 *bp, u32 start, u32 size)
5231{
Arjan van de Venf71e1302006-03-03 21:33:57 -05005232 static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0x55555555,
Michael Chanb6016b72005-05-26 13:03:09 -07005233 0xaaaaaaaa , 0xaa55aa55, 0x55aa55aa };
5234 int i;
5235
5236 for (i = 0; i < sizeof(test_pattern) / 4; i++) {
5237 u32 offset;
5238
5239 for (offset = 0; offset < size; offset += 4) {
5240
Michael Chan2726d6e2008-01-29 21:35:05 -08005241 bnx2_reg_wr_ind(bp, start + offset, test_pattern[i]);
Michael Chanb6016b72005-05-26 13:03:09 -07005242
Michael Chan2726d6e2008-01-29 21:35:05 -08005243 if (bnx2_reg_rd_ind(bp, start + offset) !=
Michael Chanb6016b72005-05-26 13:03:09 -07005244 test_pattern[i]) {
5245 return -ENODEV;
5246 }
5247 }
5248 }
5249 return 0;
5250}
5251
5252static int
5253bnx2_test_memory(struct bnx2 *bp)
5254{
5255 int ret = 0;
5256 int i;
Michael Chan5bae30c2007-05-03 13:18:46 -07005257 static struct mem_entry {
Michael Chanb6016b72005-05-26 13:03:09 -07005258 u32 offset;
5259 u32 len;
Michael Chan5bae30c2007-05-03 13:18:46 -07005260 } mem_tbl_5706[] = {
Michael Chanb6016b72005-05-26 13:03:09 -07005261 { 0x60000, 0x4000 },
Michael Chan5b0c76a2005-11-04 08:45:49 -08005262 { 0xa0000, 0x3000 },
Michael Chanb6016b72005-05-26 13:03:09 -07005263 { 0xe0000, 0x4000 },
5264 { 0x120000, 0x4000 },
5265 { 0x1a0000, 0x4000 },
5266 { 0x160000, 0x4000 },
5267 { 0xffffffff, 0 },
Michael Chan5bae30c2007-05-03 13:18:46 -07005268 },
5269 mem_tbl_5709[] = {
5270 { 0x60000, 0x4000 },
5271 { 0xa0000, 0x3000 },
5272 { 0xe0000, 0x4000 },
5273 { 0x120000, 0x4000 },
5274 { 0x1a0000, 0x4000 },
5275 { 0xffffffff, 0 },
Michael Chanb6016b72005-05-26 13:03:09 -07005276 };
Michael Chan5bae30c2007-05-03 13:18:46 -07005277 struct mem_entry *mem_tbl;
5278
5279 if (CHIP_NUM(bp) == CHIP_NUM_5709)
5280 mem_tbl = mem_tbl_5709;
5281 else
5282 mem_tbl = mem_tbl_5706;
Michael Chanb6016b72005-05-26 13:03:09 -07005283
5284 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
5285 if ((ret = bnx2_do_mem_test(bp, mem_tbl[i].offset,
5286 mem_tbl[i].len)) != 0) {
5287 return ret;
5288 }
5289 }
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005290
Michael Chanb6016b72005-05-26 13:03:09 -07005291 return ret;
5292}
5293
Michael Chanbc5a0692006-01-23 16:13:22 -08005294#define BNX2_MAC_LOOPBACK 0
5295#define BNX2_PHY_LOOPBACK 1
5296
Michael Chanb6016b72005-05-26 13:03:09 -07005297static int
Michael Chanbc5a0692006-01-23 16:13:22 -08005298bnx2_run_loopback(struct bnx2 *bp, int loopback_mode)
Michael Chanb6016b72005-05-26 13:03:09 -07005299{
5300 unsigned int pkt_size, num_pkts, i;
5301 struct sk_buff *skb, *rx_skb;
5302 unsigned char *packet;
Michael Chanbc5a0692006-01-23 16:13:22 -08005303 u16 rx_start_idx, rx_idx;
Michael Chanb6016b72005-05-26 13:03:09 -07005304 dma_addr_t map;
5305 struct tx_bd *txbd;
5306 struct sw_bd *rx_buf;
5307 struct l2_fhdr *rx_hdr;
5308 int ret = -ENODEV;
Michael Chanc76c0472007-12-20 20:01:19 -08005309 struct bnx2_napi *bnapi = &bp->bnx2_napi[0], *tx_napi;
Michael Chan35e90102008-06-19 16:37:42 -07005310 struct bnx2_tx_ring_info *txr = &bnapi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005311 struct bnx2_rx_ring_info *rxr = &bnapi->rx_ring;
Michael Chanc76c0472007-12-20 20:01:19 -08005312
5313 tx_napi = bnapi;
Michael Chanb6016b72005-05-26 13:03:09 -07005314
Michael Chan35e90102008-06-19 16:37:42 -07005315 txr = &tx_napi->tx_ring;
Michael Chanbb4f98a2008-06-19 16:38:19 -07005316 rxr = &bnapi->rx_ring;
Michael Chanbc5a0692006-01-23 16:13:22 -08005317 if (loopback_mode == BNX2_MAC_LOOPBACK) {
5318 bp->loopback = MAC_LOOPBACK;
5319 bnx2_set_mac_loopback(bp);
5320 }
5321 else if (loopback_mode == BNX2_PHY_LOOPBACK) {
Michael Chan583c28e2008-01-21 19:51:35 -08005322 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan489310a2007-10-10 16:16:31 -07005323 return 0;
5324
Michael Chan80be4432006-11-19 14:07:28 -08005325 bp->loopback = PHY_LOOPBACK;
Michael Chanbc5a0692006-01-23 16:13:22 -08005326 bnx2_set_phy_loopback(bp);
5327 }
5328 else
5329 return -EINVAL;
Michael Chanb6016b72005-05-26 13:03:09 -07005330
Michael Chan84eaa182007-12-12 11:19:57 -08005331 pkt_size = min(bp->dev->mtu + ETH_HLEN, bp->rx_jumbo_thresh - 4);
Michael Chan932f3772006-08-15 01:39:36 -07005332 skb = netdev_alloc_skb(bp->dev, pkt_size);
John W. Linvilleb6cbc3b62005-11-10 12:58:00 -08005333 if (!skb)
5334 return -ENOMEM;
Michael Chanb6016b72005-05-26 13:03:09 -07005335 packet = skb_put(skb, pkt_size);
Michael Chan66342922006-12-14 15:57:04 -08005336 memcpy(packet, bp->dev->dev_addr, 6);
Michael Chanb6016b72005-05-26 13:03:09 -07005337 memset(packet + 6, 0x0, 8);
5338 for (i = 14; i < pkt_size; i++)
5339 packet[i] = (unsigned char) (i & 0xff);
5340
5341 map = pci_map_single(bp->pdev, skb->data, pkt_size,
5342 PCI_DMA_TODEVICE);
5343
Michael Chanbf5295b2006-03-23 01:11:56 -08005344 REG_WR(bp, BNX2_HC_COMMAND,
5345 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
5346
Michael Chanb6016b72005-05-26 13:03:09 -07005347 REG_RD(bp, BNX2_HC_COMMAND);
5348
5349 udelay(5);
Michael Chan35efa7c2007-12-20 19:56:37 -08005350 rx_start_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005351
Michael Chanb6016b72005-05-26 13:03:09 -07005352 num_pkts = 0;
5353
Michael Chan35e90102008-06-19 16:37:42 -07005354 txbd = &txr->tx_desc_ring[TX_RING_IDX(txr->tx_prod)];
Michael Chanb6016b72005-05-26 13:03:09 -07005355
5356 txbd->tx_bd_haddr_hi = (u64) map >> 32;
5357 txbd->tx_bd_haddr_lo = (u64) map & 0xffffffff;
5358 txbd->tx_bd_mss_nbytes = pkt_size;
5359 txbd->tx_bd_vlan_tag_flags = TX_BD_FLAGS_START | TX_BD_FLAGS_END;
5360
5361 num_pkts++;
Michael Chan35e90102008-06-19 16:37:42 -07005362 txr->tx_prod = NEXT_TX_BD(txr->tx_prod);
5363 txr->tx_prod_bseq += pkt_size;
Michael Chanb6016b72005-05-26 13:03:09 -07005364
Michael Chan35e90102008-06-19 16:37:42 -07005365 REG_WR16(bp, txr->tx_bidx_addr, txr->tx_prod);
5366 REG_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07005367
5368 udelay(100);
5369
Michael Chanbf5295b2006-03-23 01:11:56 -08005370 REG_WR(bp, BNX2_HC_COMMAND,
5371 bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW_WO_INT);
5372
Michael Chanb6016b72005-05-26 13:03:09 -07005373 REG_RD(bp, BNX2_HC_COMMAND);
5374
5375 udelay(5);
5376
5377 pci_unmap_single(bp->pdev, map, pkt_size, PCI_DMA_TODEVICE);
Michael Chan745720e2006-06-29 12:37:41 -07005378 dev_kfree_skb(skb);
Michael Chanb6016b72005-05-26 13:03:09 -07005379
Michael Chan35e90102008-06-19 16:37:42 -07005380 if (bnx2_get_hw_tx_cons(tx_napi) != txr->tx_prod)
Michael Chanb6016b72005-05-26 13:03:09 -07005381 goto loopback_test_done;
Michael Chanb6016b72005-05-26 13:03:09 -07005382
Michael Chan35efa7c2007-12-20 19:56:37 -08005383 rx_idx = bnx2_get_hw_rx_cons(bnapi);
Michael Chanb6016b72005-05-26 13:03:09 -07005384 if (rx_idx != rx_start_idx + num_pkts) {
5385 goto loopback_test_done;
5386 }
5387
Michael Chanbb4f98a2008-06-19 16:38:19 -07005388 rx_buf = &rxr->rx_buf_ring[rx_start_idx];
Michael Chanb6016b72005-05-26 13:03:09 -07005389 rx_skb = rx_buf->skb;
5390
5391 rx_hdr = (struct l2_fhdr *) rx_skb->data;
Benjamin Lid89cb6a2008-05-16 22:18:57 -07005392 skb_reserve(rx_skb, BNX2_RX_OFFSET);
Michael Chanb6016b72005-05-26 13:03:09 -07005393
5394 pci_dma_sync_single_for_cpu(bp->pdev,
5395 pci_unmap_addr(rx_buf, mapping),
5396 bp->rx_buf_size, PCI_DMA_FROMDEVICE);
5397
Michael Chanade2bfe2006-01-23 16:09:51 -08005398 if (rx_hdr->l2_fhdr_status &
Michael Chanb6016b72005-05-26 13:03:09 -07005399 (L2_FHDR_ERRORS_BAD_CRC |
5400 L2_FHDR_ERRORS_PHY_DECODE |
5401 L2_FHDR_ERRORS_ALIGNMENT |
5402 L2_FHDR_ERRORS_TOO_SHORT |
5403 L2_FHDR_ERRORS_GIANT_FRAME)) {
5404
5405 goto loopback_test_done;
5406 }
5407
5408 if ((rx_hdr->l2_fhdr_pkt_len - 4) != pkt_size) {
5409 goto loopback_test_done;
5410 }
5411
5412 for (i = 14; i < pkt_size; i++) {
5413 if (*(rx_skb->data + i) != (unsigned char) (i & 0xff)) {
5414 goto loopback_test_done;
5415 }
5416 }
5417
5418 ret = 0;
5419
5420loopback_test_done:
5421 bp->loopback = 0;
5422 return ret;
5423}
5424
Michael Chanbc5a0692006-01-23 16:13:22 -08005425#define BNX2_MAC_LOOPBACK_FAILED 1
5426#define BNX2_PHY_LOOPBACK_FAILED 2
5427#define BNX2_LOOPBACK_FAILED (BNX2_MAC_LOOPBACK_FAILED | \
5428 BNX2_PHY_LOOPBACK_FAILED)
5429
5430static int
5431bnx2_test_loopback(struct bnx2 *bp)
5432{
5433 int rc = 0;
5434
5435 if (!netif_running(bp->dev))
5436 return BNX2_LOOPBACK_FAILED;
5437
5438 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
5439 spin_lock_bh(&bp->phy_lock);
Michael Chan9a120bc2008-05-16 22:17:45 -07005440 bnx2_init_phy(bp, 1);
Michael Chanbc5a0692006-01-23 16:13:22 -08005441 spin_unlock_bh(&bp->phy_lock);
5442 if (bnx2_run_loopback(bp, BNX2_MAC_LOOPBACK))
5443 rc |= BNX2_MAC_LOOPBACK_FAILED;
5444 if (bnx2_run_loopback(bp, BNX2_PHY_LOOPBACK))
5445 rc |= BNX2_PHY_LOOPBACK_FAILED;
5446 return rc;
5447}
5448
Michael Chanb6016b72005-05-26 13:03:09 -07005449#define NVRAM_SIZE 0x200
5450#define CRC32_RESIDUAL 0xdebb20e3
5451
5452static int
5453bnx2_test_nvram(struct bnx2 *bp)
5454{
Al Virob491edd2007-12-22 19:44:51 +00005455 __be32 buf[NVRAM_SIZE / 4];
Michael Chanb6016b72005-05-26 13:03:09 -07005456 u8 *data = (u8 *) buf;
5457 int rc = 0;
5458 u32 magic, csum;
5459
5460 if ((rc = bnx2_nvram_read(bp, 0, data, 4)) != 0)
5461 goto test_nvram_done;
5462
5463 magic = be32_to_cpu(buf[0]);
5464 if (magic != 0x669955aa) {
5465 rc = -ENODEV;
5466 goto test_nvram_done;
5467 }
5468
5469 if ((rc = bnx2_nvram_read(bp, 0x100, data, NVRAM_SIZE)) != 0)
5470 goto test_nvram_done;
5471
5472 csum = ether_crc_le(0x100, data);
5473 if (csum != CRC32_RESIDUAL) {
5474 rc = -ENODEV;
5475 goto test_nvram_done;
5476 }
5477
5478 csum = ether_crc_le(0x100, data + 0x100);
5479 if (csum != CRC32_RESIDUAL) {
5480 rc = -ENODEV;
5481 }
5482
5483test_nvram_done:
5484 return rc;
5485}
5486
5487static int
5488bnx2_test_link(struct bnx2 *bp)
5489{
5490 u32 bmsr;
5491
Michael Chan583c28e2008-01-21 19:51:35 -08005492 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan489310a2007-10-10 16:16:31 -07005493 if (bp->link_up)
5494 return 0;
5495 return -ENODEV;
5496 }
Michael Chanc770a652005-08-25 15:38:39 -07005497 spin_lock_bh(&bp->phy_lock);
Michael Chan27a005b2007-05-03 13:23:41 -07005498 bnx2_enable_bmsr1(bp);
5499 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5500 bnx2_read_phy(bp, bp->mii_bmsr1, &bmsr);
5501 bnx2_disable_bmsr1(bp);
Michael Chanc770a652005-08-25 15:38:39 -07005502 spin_unlock_bh(&bp->phy_lock);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005503
Michael Chanb6016b72005-05-26 13:03:09 -07005504 if (bmsr & BMSR_LSTATUS) {
5505 return 0;
5506 }
5507 return -ENODEV;
5508}
5509
5510static int
5511bnx2_test_intr(struct bnx2 *bp)
5512{
5513 int i;
Michael Chanb6016b72005-05-26 13:03:09 -07005514 u16 status_idx;
5515
5516 if (!netif_running(bp->dev))
5517 return -ENODEV;
5518
5519 status_idx = REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff;
5520
5521 /* This register is not touched during run-time. */
Michael Chanbf5295b2006-03-23 01:11:56 -08005522 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd | BNX2_HC_COMMAND_COAL_NOW);
Michael Chanb6016b72005-05-26 13:03:09 -07005523 REG_RD(bp, BNX2_HC_COMMAND);
5524
5525 for (i = 0; i < 10; i++) {
5526 if ((REG_RD(bp, BNX2_PCICFG_INT_ACK_CMD) & 0xffff) !=
5527 status_idx) {
5528
5529 break;
5530 }
5531
5532 msleep_interruptible(10);
5533 }
5534 if (i < 10)
5535 return 0;
5536
5537 return -ENODEV;
5538}
5539
Michael Chan38ea3682008-02-23 19:48:57 -08005540/* Determining link for parallel detection. */
Michael Chanb2fadea2008-01-21 17:07:06 -08005541static int
5542bnx2_5706_serdes_has_link(struct bnx2 *bp)
5543{
5544 u32 mode_ctl, an_dbg, exp;
5545
Michael Chan38ea3682008-02-23 19:48:57 -08005546 if (bp->phy_flags & BNX2_PHY_FLAG_NO_PARALLEL)
5547 return 0;
5548
Michael Chanb2fadea2008-01-21 17:07:06 -08005549 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_MODE_CTL);
5550 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &mode_ctl);
5551
5552 if (!(mode_ctl & MISC_SHDW_MODE_CTL_SIG_DET))
5553 return 0;
5554
5555 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
5556 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
5557 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &an_dbg);
5558
Michael Chanf3014c0c2008-01-29 21:33:03 -08005559 if (an_dbg & (MISC_SHDW_AN_DBG_NOSYNC | MISC_SHDW_AN_DBG_RUDI_INVALID))
Michael Chanb2fadea2008-01-21 17:07:06 -08005560 return 0;
5561
5562 bnx2_write_phy(bp, MII_BNX2_DSP_ADDRESS, MII_EXPAND_REG1);
5563 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
5564 bnx2_read_phy(bp, MII_BNX2_DSP_RW_PORT, &exp);
5565
5566 if (exp & MII_EXPAND_REG1_RUDI_C) /* receiving CONFIG */
5567 return 0;
5568
5569 return 1;
5570}
5571
Michael Chanb6016b72005-05-26 13:03:09 -07005572static void
Michael Chan48b01e22006-11-19 14:08:00 -08005573bnx2_5706_serdes_timer(struct bnx2 *bp)
5574{
Michael Chanb2fadea2008-01-21 17:07:06 -08005575 int check_link = 1;
5576
Michael Chan48b01e22006-11-19 14:08:00 -08005577 spin_lock(&bp->phy_lock);
Michael Chanb2fadea2008-01-21 17:07:06 -08005578 if (bp->serdes_an_pending) {
Michael Chan48b01e22006-11-19 14:08:00 -08005579 bp->serdes_an_pending--;
Michael Chanb2fadea2008-01-21 17:07:06 -08005580 check_link = 0;
5581 } else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
Michael Chan48b01e22006-11-19 14:08:00 -08005582 u32 bmcr;
5583
5584 bp->current_interval = bp->timer_interval;
5585
Michael Chanca58c3a2007-05-03 13:22:52 -07005586 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08005587
5588 if (bmcr & BMCR_ANENABLE) {
Michael Chanb2fadea2008-01-21 17:07:06 -08005589 if (bnx2_5706_serdes_has_link(bp)) {
Michael Chan48b01e22006-11-19 14:08:00 -08005590 bmcr &= ~BMCR_ANENABLE;
5591 bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
Michael Chanca58c3a2007-05-03 13:22:52 -07005592 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan583c28e2008-01-21 19:51:35 -08005593 bp->phy_flags |= BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08005594 }
5595 }
5596 }
5597 else if ((bp->link_up) && (bp->autoneg & AUTONEG_SPEED) &&
Michael Chan583c28e2008-01-21 19:51:35 -08005598 (bp->phy_flags & BNX2_PHY_FLAG_PARALLEL_DETECT)) {
Michael Chan48b01e22006-11-19 14:08:00 -08005599 u32 phy2;
5600
5601 bnx2_write_phy(bp, 0x17, 0x0f01);
5602 bnx2_read_phy(bp, 0x15, &phy2);
5603 if (phy2 & 0x20) {
5604 u32 bmcr;
5605
Michael Chanca58c3a2007-05-03 13:22:52 -07005606 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08005607 bmcr |= BMCR_ANENABLE;
Michael Chanca58c3a2007-05-03 13:22:52 -07005608 bnx2_write_phy(bp, bp->mii_bmcr, bmcr);
Michael Chan48b01e22006-11-19 14:08:00 -08005609
Michael Chan583c28e2008-01-21 19:51:35 -08005610 bp->phy_flags &= ~BNX2_PHY_FLAG_PARALLEL_DETECT;
Michael Chan48b01e22006-11-19 14:08:00 -08005611 }
5612 } else
5613 bp->current_interval = bp->timer_interval;
5614
Michael Chana2724e22008-02-23 19:47:44 -08005615 if (check_link) {
Michael Chanb2fadea2008-01-21 17:07:06 -08005616 u32 val;
5617
5618 bnx2_write_phy(bp, MII_BNX2_MISC_SHADOW, MISC_SHDW_AN_DBG);
5619 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
5620 bnx2_read_phy(bp, MII_BNX2_MISC_SHADOW, &val);
5621
Michael Chana2724e22008-02-23 19:47:44 -08005622 if (bp->link_up && (val & MISC_SHDW_AN_DBG_NOSYNC)) {
5623 if (!(bp->phy_flags & BNX2_PHY_FLAG_FORCED_DOWN)) {
5624 bnx2_5706s_force_link_dn(bp, 1);
5625 bp->phy_flags |= BNX2_PHY_FLAG_FORCED_DOWN;
5626 } else
5627 bnx2_set_link(bp);
5628 } else if (!bp->link_up && !(val & MISC_SHDW_AN_DBG_NOSYNC))
5629 bnx2_set_link(bp);
Michael Chanb2fadea2008-01-21 17:07:06 -08005630 }
Michael Chan48b01e22006-11-19 14:08:00 -08005631 spin_unlock(&bp->phy_lock);
5632}
5633
5634static void
Michael Chanf8dd0642006-11-19 14:08:29 -08005635bnx2_5708_serdes_timer(struct bnx2 *bp)
5636{
Michael Chan583c28e2008-01-21 19:51:35 -08005637 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan0d8a6572007-07-07 22:49:43 -07005638 return;
5639
Michael Chan583c28e2008-01-21 19:51:35 -08005640 if ((bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) == 0) {
Michael Chanf8dd0642006-11-19 14:08:29 -08005641 bp->serdes_an_pending = 0;
5642 return;
5643 }
5644
5645 spin_lock(&bp->phy_lock);
5646 if (bp->serdes_an_pending)
5647 bp->serdes_an_pending--;
5648 else if ((bp->link_up == 0) && (bp->autoneg & AUTONEG_SPEED)) {
5649 u32 bmcr;
5650
Michael Chanca58c3a2007-05-03 13:22:52 -07005651 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanf8dd0642006-11-19 14:08:29 -08005652 if (bmcr & BMCR_ANENABLE) {
Michael Chan605a9e22007-05-03 13:23:13 -07005653 bnx2_enable_forced_2g5(bp);
Michael Chanf8dd0642006-11-19 14:08:29 -08005654 bp->current_interval = SERDES_FORCED_TIMEOUT;
5655 } else {
Michael Chan605a9e22007-05-03 13:23:13 -07005656 bnx2_disable_forced_2g5(bp);
Michael Chanf8dd0642006-11-19 14:08:29 -08005657 bp->serdes_an_pending = 2;
5658 bp->current_interval = bp->timer_interval;
5659 }
5660
5661 } else
5662 bp->current_interval = bp->timer_interval;
5663
5664 spin_unlock(&bp->phy_lock);
5665}
5666
5667static void
Michael Chanb6016b72005-05-26 13:03:09 -07005668bnx2_timer(unsigned long data)
5669{
5670 struct bnx2 *bp = (struct bnx2 *) data;
Michael Chanb6016b72005-05-26 13:03:09 -07005671
Michael Chancd339a02005-08-25 15:35:24 -07005672 if (!netif_running(bp->dev))
5673 return;
5674
Michael Chanb6016b72005-05-26 13:03:09 -07005675 if (atomic_read(&bp->intr_sem) != 0)
5676 goto bnx2_restart_timer;
5677
Michael Chandf149d72007-07-07 22:51:36 -07005678 bnx2_send_heart_beat(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005679
Michael Chan2726d6e2008-01-29 21:35:05 -08005680 bp->stats_blk->stat_FwRxDrop =
5681 bnx2_reg_rd_ind(bp, BNX2_FW_RX_DROP_COUNT);
Michael Chancea94db2006-06-12 22:16:13 -07005682
Michael Chan02537b062007-06-04 21:24:07 -07005683 /* workaround occasional corrupted counters */
5684 if (CHIP_NUM(bp) == CHIP_NUM_5708 && bp->stats_ticks)
5685 REG_WR(bp, BNX2_HC_COMMAND, bp->hc_cmd |
5686 BNX2_HC_COMMAND_STATS_NOW);
5687
Michael Chan583c28e2008-01-21 19:51:35 -08005688 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanf8dd0642006-11-19 14:08:29 -08005689 if (CHIP_NUM(bp) == CHIP_NUM_5706)
5690 bnx2_5706_serdes_timer(bp);
Michael Chan27a005b2007-05-03 13:23:41 -07005691 else
Michael Chanf8dd0642006-11-19 14:08:29 -08005692 bnx2_5708_serdes_timer(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005693 }
5694
5695bnx2_restart_timer:
Michael Chancd339a02005-08-25 15:35:24 -07005696 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07005697}
5698
Michael Chan8e6a72c2007-05-03 13:24:48 -07005699static int
5700bnx2_request_irq(struct bnx2 *bp)
5701{
Michael Chan6d866ff2007-12-20 19:56:09 -08005702 unsigned long flags;
Michael Chanb4b36042007-12-20 19:59:30 -08005703 struct bnx2_irq *irq;
5704 int rc = 0, i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07005705
David S. Millerf86e82f2008-01-21 17:15:40 -08005706 if (bp->flags & BNX2_FLAG_USING_MSI_OR_MSIX)
Michael Chan6d866ff2007-12-20 19:56:09 -08005707 flags = 0;
5708 else
5709 flags = IRQF_SHARED;
Michael Chanb4b36042007-12-20 19:59:30 -08005710
5711 for (i = 0; i < bp->irq_nvecs; i++) {
5712 irq = &bp->irq_tbl[i];
Michael Chanc76c0472007-12-20 20:01:19 -08005713 rc = request_irq(irq->vector, irq->handler, flags, irq->name,
Michael Chanf0ea2e62008-06-19 16:41:57 -07005714 &bp->bnx2_napi[i]);
Michael Chanb4b36042007-12-20 19:59:30 -08005715 if (rc)
5716 break;
5717 irq->requested = 1;
5718 }
Michael Chan8e6a72c2007-05-03 13:24:48 -07005719 return rc;
5720}
5721
5722static void
5723bnx2_free_irq(struct bnx2 *bp)
5724{
Michael Chanb4b36042007-12-20 19:59:30 -08005725 struct bnx2_irq *irq;
5726 int i;
Michael Chan8e6a72c2007-05-03 13:24:48 -07005727
Michael Chanb4b36042007-12-20 19:59:30 -08005728 for (i = 0; i < bp->irq_nvecs; i++) {
5729 irq = &bp->irq_tbl[i];
5730 if (irq->requested)
Michael Chanf0ea2e62008-06-19 16:41:57 -07005731 free_irq(irq->vector, &bp->bnx2_napi[i]);
Michael Chanb4b36042007-12-20 19:59:30 -08005732 irq->requested = 0;
Michael Chan6d866ff2007-12-20 19:56:09 -08005733 }
David S. Millerf86e82f2008-01-21 17:15:40 -08005734 if (bp->flags & BNX2_FLAG_USING_MSI)
Michael Chanb4b36042007-12-20 19:59:30 -08005735 pci_disable_msi(bp->pdev);
David S. Millerf86e82f2008-01-21 17:15:40 -08005736 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chanb4b36042007-12-20 19:59:30 -08005737 pci_disable_msix(bp->pdev);
5738
David S. Millerf86e82f2008-01-21 17:15:40 -08005739 bp->flags &= ~(BNX2_FLAG_USING_MSI_OR_MSIX | BNX2_FLAG_ONE_SHOT_MSI);
Michael Chanb4b36042007-12-20 19:59:30 -08005740}
5741
5742static void
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005743bnx2_enable_msix(struct bnx2 *bp, int msix_vecs)
Michael Chanb4b36042007-12-20 19:59:30 -08005744{
Michael Chan57851d82007-12-20 20:01:44 -08005745 int i, rc;
5746 struct msix_entry msix_ent[BNX2_MAX_MSIX_VEC];
5747
Michael Chanb4b36042007-12-20 19:59:30 -08005748 bnx2_setup_msix_tbl(bp);
5749 REG_WR(bp, BNX2_PCI_MSIX_CONTROL, BNX2_MAX_MSIX_HW_VEC - 1);
5750 REG_WR(bp, BNX2_PCI_MSIX_TBL_OFF_BIR, BNX2_PCI_GRC_WINDOW2_BASE);
5751 REG_WR(bp, BNX2_PCI_MSIX_PBA_OFF_BIT, BNX2_PCI_GRC_WINDOW3_BASE);
Michael Chan57851d82007-12-20 20:01:44 -08005752
5753 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
5754 msix_ent[i].entry = i;
5755 msix_ent[i].vector = 0;
Michael Chan35e90102008-06-19 16:37:42 -07005756
5757 strcpy(bp->irq_tbl[i].name, bp->dev->name);
Michael Chanf0ea2e62008-06-19 16:41:57 -07005758 bp->irq_tbl[i].handler = bnx2_msi_1shot;
Michael Chan57851d82007-12-20 20:01:44 -08005759 }
5760
5761 rc = pci_enable_msix(bp->pdev, msix_ent, BNX2_MAX_MSIX_VEC);
5762 if (rc != 0)
5763 return;
5764
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005765 bp->irq_nvecs = msix_vecs;
David S. Millerf86e82f2008-01-21 17:15:40 -08005766 bp->flags |= BNX2_FLAG_USING_MSIX | BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan57851d82007-12-20 20:01:44 -08005767 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++)
5768 bp->irq_tbl[i].vector = msix_ent[i].vector;
Michael Chan6d866ff2007-12-20 19:56:09 -08005769}
5770
5771static void
5772bnx2_setup_int_mode(struct bnx2 *bp, int dis_msi)
5773{
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005774 int cpus = num_online_cpus();
Benjamin Li706bf242008-07-18 17:55:11 -07005775 int msix_vecs = min(cpus + 1, RX_MAX_RINGS);
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005776
Michael Chan6d866ff2007-12-20 19:56:09 -08005777 bp->irq_tbl[0].handler = bnx2_interrupt;
5778 strcpy(bp->irq_tbl[0].name, bp->dev->name);
Michael Chanb4b36042007-12-20 19:59:30 -08005779 bp->irq_nvecs = 1;
5780 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08005781
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005782 if ((bp->flags & BNX2_FLAG_MSIX_CAP) && !dis_msi && cpus > 1)
5783 bnx2_enable_msix(bp, msix_vecs);
Michael Chanb4b36042007-12-20 19:59:30 -08005784
David S. Millerf86e82f2008-01-21 17:15:40 -08005785 if ((bp->flags & BNX2_FLAG_MSI_CAP) && !dis_msi &&
5786 !(bp->flags & BNX2_FLAG_USING_MSIX)) {
Michael Chan6d866ff2007-12-20 19:56:09 -08005787 if (pci_enable_msi(bp->pdev) == 0) {
David S. Millerf86e82f2008-01-21 17:15:40 -08005788 bp->flags |= BNX2_FLAG_USING_MSI;
Michael Chan6d866ff2007-12-20 19:56:09 -08005789 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
David S. Millerf86e82f2008-01-21 17:15:40 -08005790 bp->flags |= BNX2_FLAG_ONE_SHOT_MSI;
Michael Chan6d866ff2007-12-20 19:56:09 -08005791 bp->irq_tbl[0].handler = bnx2_msi_1shot;
5792 } else
5793 bp->irq_tbl[0].handler = bnx2_msi;
Michael Chanb4b36042007-12-20 19:59:30 -08005794
5795 bp->irq_tbl[0].vector = bp->pdev->irq;
Michael Chan6d866ff2007-12-20 19:56:09 -08005796 }
5797 }
Benjamin Li706bf242008-07-18 17:55:11 -07005798
5799 bp->num_tx_rings = rounddown_pow_of_two(bp->irq_nvecs);
5800 bp->dev->real_num_tx_queues = bp->num_tx_rings;
5801
Michael Chan5e9ad9e2008-06-19 16:43:17 -07005802 bp->num_rx_rings = bp->irq_nvecs;
Michael Chan8e6a72c2007-05-03 13:24:48 -07005803}
5804
Michael Chanb6016b72005-05-26 13:03:09 -07005805/* Called with rtnl_lock */
5806static int
5807bnx2_open(struct net_device *dev)
5808{
Michael Chan972ec0d2006-01-23 16:12:43 -08005809 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005810 int rc;
5811
Michael Chan1b2f9222007-05-03 13:20:19 -07005812 netif_carrier_off(dev);
5813
Pavel Machek829ca9a2005-09-03 15:56:56 -07005814 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07005815 bnx2_disable_int(bp);
5816
Michael Chan6d866ff2007-12-20 19:56:09 -08005817 bnx2_setup_int_mode(bp, disable_msi);
Michael Chan35efa7c2007-12-20 19:56:37 -08005818 bnx2_napi_enable(bp);
Michael Chan35e90102008-06-19 16:37:42 -07005819 rc = bnx2_alloc_mem(bp);
Michael Chan2739a8b2008-06-19 16:44:10 -07005820 if (rc)
5821 goto open_err;
Michael Chan35e90102008-06-19 16:37:42 -07005822
Michael Chan8e6a72c2007-05-03 13:24:48 -07005823 rc = bnx2_request_irq(bp);
Michael Chan2739a8b2008-06-19 16:44:10 -07005824 if (rc)
5825 goto open_err;
Michael Chanb6016b72005-05-26 13:03:09 -07005826
Michael Chan9a120bc2008-05-16 22:17:45 -07005827 rc = bnx2_init_nic(bp, 1);
Michael Chan2739a8b2008-06-19 16:44:10 -07005828 if (rc)
5829 goto open_err;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04005830
Michael Chancd339a02005-08-25 15:35:24 -07005831 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07005832
5833 atomic_set(&bp->intr_sem, 0);
5834
5835 bnx2_enable_int(bp);
5836
David S. Millerf86e82f2008-01-21 17:15:40 -08005837 if (bp->flags & BNX2_FLAG_USING_MSI) {
Michael Chanb6016b72005-05-26 13:03:09 -07005838 /* Test MSI to make sure it is working
5839 * If MSI test fails, go back to INTx mode
5840 */
5841 if (bnx2_test_intr(bp) != 0) {
5842 printk(KERN_WARNING PFX "%s: No interrupt was generated"
5843 " using MSI, switching to INTx mode. Please"
5844 " report this failure to the PCI maintainer"
5845 " and include system chipset information.\n",
5846 bp->dev->name);
5847
5848 bnx2_disable_int(bp);
Michael Chan8e6a72c2007-05-03 13:24:48 -07005849 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07005850
Michael Chan6d866ff2007-12-20 19:56:09 -08005851 bnx2_setup_int_mode(bp, 1);
5852
Michael Chan9a120bc2008-05-16 22:17:45 -07005853 rc = bnx2_init_nic(bp, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07005854
Michael Chan8e6a72c2007-05-03 13:24:48 -07005855 if (!rc)
5856 rc = bnx2_request_irq(bp);
5857
Michael Chanb6016b72005-05-26 13:03:09 -07005858 if (rc) {
Michael Chanb6016b72005-05-26 13:03:09 -07005859 del_timer_sync(&bp->timer);
Michael Chan2739a8b2008-06-19 16:44:10 -07005860 goto open_err;
Michael Chanb6016b72005-05-26 13:03:09 -07005861 }
5862 bnx2_enable_int(bp);
5863 }
5864 }
David S. Millerf86e82f2008-01-21 17:15:40 -08005865 if (bp->flags & BNX2_FLAG_USING_MSI)
Michael Chanb6016b72005-05-26 13:03:09 -07005866 printk(KERN_INFO PFX "%s: using MSI\n", dev->name);
David S. Millerf86e82f2008-01-21 17:15:40 -08005867 else if (bp->flags & BNX2_FLAG_USING_MSIX)
Michael Chan57851d82007-12-20 20:01:44 -08005868 printk(KERN_INFO PFX "%s: using MSIX\n", dev->name);
Michael Chanb6016b72005-05-26 13:03:09 -07005869
Benjamin Li706bf242008-07-18 17:55:11 -07005870 netif_tx_start_all_queues(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005871
5872 return 0;
Michael Chan2739a8b2008-06-19 16:44:10 -07005873
5874open_err:
5875 bnx2_napi_disable(bp);
5876 bnx2_free_skbs(bp);
5877 bnx2_free_irq(bp);
5878 bnx2_free_mem(bp);
5879 return rc;
Michael Chanb6016b72005-05-26 13:03:09 -07005880}
5881
5882static void
David Howellsc4028952006-11-22 14:57:56 +00005883bnx2_reset_task(struct work_struct *work)
Michael Chanb6016b72005-05-26 13:03:09 -07005884{
David Howellsc4028952006-11-22 14:57:56 +00005885 struct bnx2 *bp = container_of(work, struct bnx2, reset_task);
Michael Chanb6016b72005-05-26 13:03:09 -07005886
Michael Chanafdc08b2005-08-25 15:34:29 -07005887 if (!netif_running(bp->dev))
5888 return;
5889
Michael Chanb6016b72005-05-26 13:03:09 -07005890 bnx2_netif_stop(bp);
5891
Michael Chan9a120bc2008-05-16 22:17:45 -07005892 bnx2_init_nic(bp, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07005893
5894 atomic_set(&bp->intr_sem, 1);
5895 bnx2_netif_start(bp);
5896}
5897
5898static void
5899bnx2_tx_timeout(struct net_device *dev)
5900{
Michael Chan972ec0d2006-01-23 16:12:43 -08005901 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005902
5903 /* This allows the netif to be shutdown gracefully before resetting */
5904 schedule_work(&bp->reset_task);
5905}
5906
5907#ifdef BCM_VLAN
5908/* Called with rtnl_lock */
5909static void
5910bnx2_vlan_rx_register(struct net_device *dev, struct vlan_group *vlgrp)
5911{
Michael Chan972ec0d2006-01-23 16:12:43 -08005912 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005913
5914 bnx2_netif_stop(bp);
5915
5916 bp->vlgrp = vlgrp;
5917 bnx2_set_rx_mode(dev);
Michael Chan7c62e832008-07-14 22:39:03 -07005918 if (bp->flags & BNX2_FLAG_CAN_KEEP_VLAN)
5919 bnx2_fw_sync(bp, BNX2_DRV_MSG_CODE_KEEP_VLAN_UPDATE, 0, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07005920
5921 bnx2_netif_start(bp);
5922}
Michael Chanb6016b72005-05-26 13:03:09 -07005923#endif
5924
Herbert Xu932ff272006-06-09 12:20:56 -07005925/* Called with netif_tx_lock.
Michael Chan2f8af122006-08-15 01:39:10 -07005926 * bnx2_tx_int() runs without netif_tx_lock unless it needs to call
5927 * netif_wake_queue().
Michael Chanb6016b72005-05-26 13:03:09 -07005928 */
5929static int
5930bnx2_start_xmit(struct sk_buff *skb, struct net_device *dev)
5931{
Michael Chan972ec0d2006-01-23 16:12:43 -08005932 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07005933 dma_addr_t mapping;
5934 struct tx_bd *txbd;
5935 struct sw_bd *tx_buf;
5936 u32 len, vlan_tag_flags, last_frag, mss;
5937 u16 prod, ring_prod;
5938 int i;
Benjamin Li706bf242008-07-18 17:55:11 -07005939 struct bnx2_napi *bnapi;
5940 struct bnx2_tx_ring_info *txr;
5941 struct netdev_queue *txq;
5942
5943 /* Determine which tx ring we will be placed on */
5944 i = skb_get_queue_mapping(skb);
5945 bnapi = &bp->bnx2_napi[i];
5946 txr = &bnapi->tx_ring;
5947 txq = netdev_get_tx_queue(dev, i);
Michael Chanb6016b72005-05-26 13:03:09 -07005948
Michael Chan35e90102008-06-19 16:37:42 -07005949 if (unlikely(bnx2_tx_avail(bp, txr) <
Michael Chana550c992007-12-20 19:56:59 -08005950 (skb_shinfo(skb)->nr_frags + 1))) {
Benjamin Li706bf242008-07-18 17:55:11 -07005951 netif_tx_stop_queue(txq);
Michael Chanb6016b72005-05-26 13:03:09 -07005952 printk(KERN_ERR PFX "%s: BUG! Tx ring full when queue awake!\n",
5953 dev->name);
5954
5955 return NETDEV_TX_BUSY;
5956 }
5957 len = skb_headlen(skb);
Michael Chan35e90102008-06-19 16:37:42 -07005958 prod = txr->tx_prod;
Michael Chanb6016b72005-05-26 13:03:09 -07005959 ring_prod = TX_RING_IDX(prod);
5960
5961 vlan_tag_flags = 0;
Patrick McHardy84fa7932006-08-29 16:44:56 -07005962 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Michael Chanb6016b72005-05-26 13:03:09 -07005963 vlan_tag_flags |= TX_BD_FLAGS_TCP_UDP_CKSUM;
5964 }
5965
Michael Chan729b85c2008-08-14 15:29:39 -07005966#ifdef BCM_VLAN
Al Viro79ea13c2008-01-24 02:06:46 -08005967 if (bp->vlgrp && vlan_tx_tag_present(skb)) {
Michael Chanb6016b72005-05-26 13:03:09 -07005968 vlan_tag_flags |=
5969 (TX_BD_FLAGS_VLAN_TAG | (vlan_tx_tag_get(skb) << 16));
5970 }
Michael Chan729b85c2008-08-14 15:29:39 -07005971#endif
Michael Chanfde82052007-05-03 17:23:35 -07005972 if ((mss = skb_shinfo(skb)->gso_size)) {
Michael Chanb6016b72005-05-26 13:03:09 -07005973 u32 tcp_opt_len, ip_tcp_len;
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07005974 struct iphdr *iph;
Michael Chanb6016b72005-05-26 13:03:09 -07005975
Michael Chanb6016b72005-05-26 13:03:09 -07005976 vlan_tag_flags |= TX_BD_FLAGS_SW_LSO;
5977
Michael Chan4666f872007-05-03 13:22:28 -07005978 tcp_opt_len = tcp_optlen(skb);
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07005979
Michael Chan4666f872007-05-03 13:22:28 -07005980 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6) {
5981 u32 tcp_off = skb_transport_offset(skb) -
5982 sizeof(struct ipv6hdr) - ETH_HLEN;
Michael Chanb6016b72005-05-26 13:03:09 -07005983
Michael Chan4666f872007-05-03 13:22:28 -07005984 vlan_tag_flags |= ((tcp_opt_len >> 2) << 8) |
5985 TX_BD_FLAGS_SW_FLAGS;
5986 if (likely(tcp_off == 0))
5987 vlan_tag_flags &= ~TX_BD_FLAGS_TCP6_OFF0_MSK;
5988 else {
5989 tcp_off >>= 3;
5990 vlan_tag_flags |= ((tcp_off & 0x3) <<
5991 TX_BD_FLAGS_TCP6_OFF0_SHL) |
5992 ((tcp_off & 0x10) <<
5993 TX_BD_FLAGS_TCP6_OFF4_SHL);
5994 mss |= (tcp_off & 0xc) << TX_BD_TCP6_OFF2_SHL;
5995 }
5996 } else {
5997 if (skb_header_cloned(skb) &&
5998 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
5999 dev_kfree_skb(skb);
6000 return NETDEV_TX_OK;
6001 }
6002
6003 ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
6004
6005 iph = ip_hdr(skb);
6006 iph->check = 0;
6007 iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
6008 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
6009 iph->daddr, 0,
6010 IPPROTO_TCP,
6011 0);
6012 if (tcp_opt_len || (iph->ihl > 5)) {
6013 vlan_tag_flags |= ((iph->ihl - 5) +
6014 (tcp_opt_len >> 2)) << 8;
6015 }
Michael Chanb6016b72005-05-26 13:03:09 -07006016 }
Michael Chan4666f872007-05-03 13:22:28 -07006017 } else
Michael Chanb6016b72005-05-26 13:03:09 -07006018 mss = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07006019
6020 mapping = pci_map_single(bp->pdev, skb->data, len, PCI_DMA_TODEVICE);
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006021
Michael Chan35e90102008-06-19 16:37:42 -07006022 tx_buf = &txr->tx_buf_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006023 tx_buf->skb = skb;
6024 pci_unmap_addr_set(tx_buf, mapping, mapping);
6025
Michael Chan35e90102008-06-19 16:37:42 -07006026 txbd = &txr->tx_desc_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006027
6028 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
6029 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
6030 txbd->tx_bd_mss_nbytes = len | (mss << 16);
6031 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags | TX_BD_FLAGS_START;
6032
6033 last_frag = skb_shinfo(skb)->nr_frags;
6034
6035 for (i = 0; i < last_frag; i++) {
6036 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6037
6038 prod = NEXT_TX_BD(prod);
6039 ring_prod = TX_RING_IDX(prod);
Michael Chan35e90102008-06-19 16:37:42 -07006040 txbd = &txr->tx_desc_ring[ring_prod];
Michael Chanb6016b72005-05-26 13:03:09 -07006041
6042 len = frag->size;
6043 mapping = pci_map_page(bp->pdev, frag->page, frag->page_offset,
6044 len, PCI_DMA_TODEVICE);
Michael Chan35e90102008-06-19 16:37:42 -07006045 pci_unmap_addr_set(&txr->tx_buf_ring[ring_prod],
Michael Chanb6016b72005-05-26 13:03:09 -07006046 mapping, mapping);
6047
6048 txbd->tx_bd_haddr_hi = (u64) mapping >> 32;
6049 txbd->tx_bd_haddr_lo = (u64) mapping & 0xffffffff;
6050 txbd->tx_bd_mss_nbytes = len | (mss << 16);
6051 txbd->tx_bd_vlan_tag_flags = vlan_tag_flags;
6052
6053 }
6054 txbd->tx_bd_vlan_tag_flags |= TX_BD_FLAGS_END;
6055
6056 prod = NEXT_TX_BD(prod);
Michael Chan35e90102008-06-19 16:37:42 -07006057 txr->tx_prod_bseq += skb->len;
Michael Chanb6016b72005-05-26 13:03:09 -07006058
Michael Chan35e90102008-06-19 16:37:42 -07006059 REG_WR16(bp, txr->tx_bidx_addr, prod);
6060 REG_WR(bp, txr->tx_bseq_addr, txr->tx_prod_bseq);
Michael Chanb6016b72005-05-26 13:03:09 -07006061
6062 mmiowb();
6063
Michael Chan35e90102008-06-19 16:37:42 -07006064 txr->tx_prod = prod;
Michael Chanb6016b72005-05-26 13:03:09 -07006065 dev->trans_start = jiffies;
6066
Michael Chan35e90102008-06-19 16:37:42 -07006067 if (unlikely(bnx2_tx_avail(bp, txr) <= MAX_SKB_FRAGS)) {
Benjamin Li706bf242008-07-18 17:55:11 -07006068 netif_tx_stop_queue(txq);
Michael Chan35e90102008-06-19 16:37:42 -07006069 if (bnx2_tx_avail(bp, txr) > bp->tx_wake_thresh)
Benjamin Li706bf242008-07-18 17:55:11 -07006070 netif_tx_wake_queue(txq);
Michael Chanb6016b72005-05-26 13:03:09 -07006071 }
6072
6073 return NETDEV_TX_OK;
6074}
6075
6076/* Called with rtnl_lock */
6077static int
6078bnx2_close(struct net_device *dev)
6079{
Michael Chan972ec0d2006-01-23 16:12:43 -08006080 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006081 u32 reset_code;
6082
David S. Miller4bb073c2008-06-12 02:22:02 -07006083 cancel_work_sync(&bp->reset_task);
Michael Chanafdc08b2005-08-25 15:34:29 -07006084
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006085 bnx2_disable_int_sync(bp);
Michael Chan35efa7c2007-12-20 19:56:37 -08006086 bnx2_napi_disable(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006087 del_timer_sync(&bp->timer);
David S. Millerf86e82f2008-01-21 17:15:40 -08006088 if (bp->flags & BNX2_FLAG_NO_WOL)
Michael Chan6c4f0952006-06-29 12:38:15 -07006089 reset_code = BNX2_DRV_MSG_CODE_UNLOAD_LNK_DN;
Michael Chandda1e392006-01-23 16:08:14 -08006090 else if (bp->wol)
Michael Chanb6016b72005-05-26 13:03:09 -07006091 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
6092 else
6093 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
6094 bnx2_reset_chip(bp, reset_code);
Michael Chan8e6a72c2007-05-03 13:24:48 -07006095 bnx2_free_irq(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07006096 bnx2_free_skbs(bp);
6097 bnx2_free_mem(bp);
6098 bp->link_up = 0;
6099 netif_carrier_off(bp->dev);
Pavel Machek829ca9a2005-09-03 15:56:56 -07006100 bnx2_set_power_state(bp, PCI_D3hot);
Michael Chanb6016b72005-05-26 13:03:09 -07006101 return 0;
6102}
6103
6104#define GET_NET_STATS64(ctr) \
6105 (unsigned long) ((unsigned long) (ctr##_hi) << 32) + \
6106 (unsigned long) (ctr##_lo)
6107
6108#define GET_NET_STATS32(ctr) \
6109 (ctr##_lo)
6110
6111#if (BITS_PER_LONG == 64)
6112#define GET_NET_STATS GET_NET_STATS64
6113#else
6114#define GET_NET_STATS GET_NET_STATS32
6115#endif
6116
6117static struct net_device_stats *
6118bnx2_get_stats(struct net_device *dev)
6119{
Michael Chan972ec0d2006-01-23 16:12:43 -08006120 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006121 struct statistics_block *stats_blk = bp->stats_blk;
6122 struct net_device_stats *net_stats = &bp->net_stats;
6123
6124 if (bp->stats_blk == NULL) {
6125 return net_stats;
6126 }
6127 net_stats->rx_packets =
6128 GET_NET_STATS(stats_blk->stat_IfHCInUcastPkts) +
6129 GET_NET_STATS(stats_blk->stat_IfHCInMulticastPkts) +
6130 GET_NET_STATS(stats_blk->stat_IfHCInBroadcastPkts);
6131
6132 net_stats->tx_packets =
6133 GET_NET_STATS(stats_blk->stat_IfHCOutUcastPkts) +
6134 GET_NET_STATS(stats_blk->stat_IfHCOutMulticastPkts) +
6135 GET_NET_STATS(stats_blk->stat_IfHCOutBroadcastPkts);
6136
6137 net_stats->rx_bytes =
6138 GET_NET_STATS(stats_blk->stat_IfHCInOctets);
6139
6140 net_stats->tx_bytes =
6141 GET_NET_STATS(stats_blk->stat_IfHCOutOctets);
6142
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006143 net_stats->multicast =
Michael Chanb6016b72005-05-26 13:03:09 -07006144 GET_NET_STATS(stats_blk->stat_IfHCOutMulticastPkts);
6145
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006146 net_stats->collisions =
Michael Chanb6016b72005-05-26 13:03:09 -07006147 (unsigned long) stats_blk->stat_EtherStatsCollisions;
6148
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006149 net_stats->rx_length_errors =
Michael Chanb6016b72005-05-26 13:03:09 -07006150 (unsigned long) (stats_blk->stat_EtherStatsUndersizePkts +
6151 stats_blk->stat_EtherStatsOverrsizePkts);
6152
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006153 net_stats->rx_over_errors =
Michael Chanb6016b72005-05-26 13:03:09 -07006154 (unsigned long) stats_blk->stat_IfInMBUFDiscards;
6155
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006156 net_stats->rx_frame_errors =
Michael Chanb6016b72005-05-26 13:03:09 -07006157 (unsigned long) stats_blk->stat_Dot3StatsAlignmentErrors;
6158
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006159 net_stats->rx_crc_errors =
Michael Chanb6016b72005-05-26 13:03:09 -07006160 (unsigned long) stats_blk->stat_Dot3StatsFCSErrors;
6161
6162 net_stats->rx_errors = net_stats->rx_length_errors +
6163 net_stats->rx_over_errors + net_stats->rx_frame_errors +
6164 net_stats->rx_crc_errors;
6165
6166 net_stats->tx_aborted_errors =
6167 (unsigned long) (stats_blk->stat_Dot3StatsExcessiveCollisions +
6168 stats_blk->stat_Dot3StatsLateCollisions);
6169
Michael Chan5b0c76a2005-11-04 08:45:49 -08006170 if ((CHIP_NUM(bp) == CHIP_NUM_5706) ||
6171 (CHIP_ID(bp) == CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07006172 net_stats->tx_carrier_errors = 0;
6173 else {
6174 net_stats->tx_carrier_errors =
6175 (unsigned long)
6176 stats_blk->stat_Dot3StatsCarrierSenseErrors;
6177 }
6178
6179 net_stats->tx_errors =
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006180 (unsigned long)
Michael Chanb6016b72005-05-26 13:03:09 -07006181 stats_blk->stat_emac_tx_stat_dot3statsinternalmactransmiterrors
6182 +
6183 net_stats->tx_aborted_errors +
6184 net_stats->tx_carrier_errors;
6185
Michael Chancea94db2006-06-12 22:16:13 -07006186 net_stats->rx_missed_errors =
6187 (unsigned long) (stats_blk->stat_IfInMBUFDiscards +
6188 stats_blk->stat_FwRxDrop);
6189
Michael Chanb6016b72005-05-26 13:03:09 -07006190 return net_stats;
6191}
6192
6193/* All ethtool functions called with rtnl_lock */
6194
6195static int
6196bnx2_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6197{
Michael Chan972ec0d2006-01-23 16:12:43 -08006198 struct bnx2 *bp = netdev_priv(dev);
Michael Chan7b6b8342007-07-07 22:50:15 -07006199 int support_serdes = 0, support_copper = 0;
Michael Chanb6016b72005-05-26 13:03:09 -07006200
6201 cmd->supported = SUPPORTED_Autoneg;
Michael Chan583c28e2008-01-21 19:51:35 -08006202 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07006203 support_serdes = 1;
6204 support_copper = 1;
6205 } else if (bp->phy_port == PORT_FIBRE)
6206 support_serdes = 1;
6207 else
6208 support_copper = 1;
6209
6210 if (support_serdes) {
Michael Chanb6016b72005-05-26 13:03:09 -07006211 cmd->supported |= SUPPORTED_1000baseT_Full |
6212 SUPPORTED_FIBRE;
Michael Chan583c28e2008-01-21 19:51:35 -08006213 if (bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE)
Michael Chan605a9e22007-05-03 13:23:13 -07006214 cmd->supported |= SUPPORTED_2500baseX_Full;
Michael Chanb6016b72005-05-26 13:03:09 -07006215
Michael Chanb6016b72005-05-26 13:03:09 -07006216 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006217 if (support_copper) {
Michael Chanb6016b72005-05-26 13:03:09 -07006218 cmd->supported |= SUPPORTED_10baseT_Half |
6219 SUPPORTED_10baseT_Full |
6220 SUPPORTED_100baseT_Half |
6221 SUPPORTED_100baseT_Full |
6222 SUPPORTED_1000baseT_Full |
6223 SUPPORTED_TP;
6224
Michael Chanb6016b72005-05-26 13:03:09 -07006225 }
6226
Michael Chan7b6b8342007-07-07 22:50:15 -07006227 spin_lock_bh(&bp->phy_lock);
6228 cmd->port = bp->phy_port;
Michael Chanb6016b72005-05-26 13:03:09 -07006229 cmd->advertising = bp->advertising;
6230
6231 if (bp->autoneg & AUTONEG_SPEED) {
6232 cmd->autoneg = AUTONEG_ENABLE;
6233 }
6234 else {
6235 cmd->autoneg = AUTONEG_DISABLE;
6236 }
6237
6238 if (netif_carrier_ok(dev)) {
6239 cmd->speed = bp->line_speed;
6240 cmd->duplex = bp->duplex;
6241 }
6242 else {
6243 cmd->speed = -1;
6244 cmd->duplex = -1;
6245 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006246 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006247
6248 cmd->transceiver = XCVR_INTERNAL;
6249 cmd->phy_address = bp->phy_addr;
6250
6251 return 0;
6252}
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006253
Michael Chanb6016b72005-05-26 13:03:09 -07006254static int
6255bnx2_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6256{
Michael Chan972ec0d2006-01-23 16:12:43 -08006257 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006258 u8 autoneg = bp->autoneg;
6259 u8 req_duplex = bp->req_duplex;
6260 u16 req_line_speed = bp->req_line_speed;
6261 u32 advertising = bp->advertising;
Michael Chan7b6b8342007-07-07 22:50:15 -07006262 int err = -EINVAL;
6263
6264 spin_lock_bh(&bp->phy_lock);
6265
6266 if (cmd->port != PORT_TP && cmd->port != PORT_FIBRE)
6267 goto err_out_unlock;
6268
Michael Chan583c28e2008-01-21 19:51:35 -08006269 if (cmd->port != bp->phy_port &&
6270 !(bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP))
Michael Chan7b6b8342007-07-07 22:50:15 -07006271 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006272
Michael Chand6b14482008-07-14 22:37:21 -07006273 /* If device is down, we can store the settings only if the user
6274 * is setting the currently active port.
6275 */
6276 if (!netif_running(dev) && cmd->port != bp->phy_port)
6277 goto err_out_unlock;
6278
Michael Chanb6016b72005-05-26 13:03:09 -07006279 if (cmd->autoneg == AUTONEG_ENABLE) {
6280 autoneg |= AUTONEG_SPEED;
6281
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006282 cmd->advertising &= ETHTOOL_ALL_COPPER_SPEED;
Michael Chanb6016b72005-05-26 13:03:09 -07006283
6284 /* allow advertising 1 speed */
6285 if ((cmd->advertising == ADVERTISED_10baseT_Half) ||
6286 (cmd->advertising == ADVERTISED_10baseT_Full) ||
6287 (cmd->advertising == ADVERTISED_100baseT_Half) ||
6288 (cmd->advertising == ADVERTISED_100baseT_Full)) {
6289
Michael Chan7b6b8342007-07-07 22:50:15 -07006290 if (cmd->port == PORT_FIBRE)
6291 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006292
6293 advertising = cmd->advertising;
6294
Michael Chan27a005b2007-05-03 13:23:41 -07006295 } else if (cmd->advertising == ADVERTISED_2500baseX_Full) {
Michael Chan583c28e2008-01-21 19:51:35 -08006296 if (!(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE) ||
Michael Chan7b6b8342007-07-07 22:50:15 -07006297 (cmd->port == PORT_TP))
6298 goto err_out_unlock;
6299 } else if (cmd->advertising == ADVERTISED_1000baseT_Full)
Michael Chanb6016b72005-05-26 13:03:09 -07006300 advertising = cmd->advertising;
Michael Chan7b6b8342007-07-07 22:50:15 -07006301 else if (cmd->advertising == ADVERTISED_1000baseT_Half)
6302 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006303 else {
Michael Chan7b6b8342007-07-07 22:50:15 -07006304 if (cmd->port == PORT_FIBRE)
Michael Chanb6016b72005-05-26 13:03:09 -07006305 advertising = ETHTOOL_ALL_FIBRE_SPEED;
Michael Chan7b6b8342007-07-07 22:50:15 -07006306 else
Michael Chanb6016b72005-05-26 13:03:09 -07006307 advertising = ETHTOOL_ALL_COPPER_SPEED;
Michael Chanb6016b72005-05-26 13:03:09 -07006308 }
6309 advertising |= ADVERTISED_Autoneg;
6310 }
6311 else {
Michael Chan7b6b8342007-07-07 22:50:15 -07006312 if (cmd->port == PORT_FIBRE) {
Michael Chan80be4432006-11-19 14:07:28 -08006313 if ((cmd->speed != SPEED_1000 &&
6314 cmd->speed != SPEED_2500) ||
6315 (cmd->duplex != DUPLEX_FULL))
Michael Chan7b6b8342007-07-07 22:50:15 -07006316 goto err_out_unlock;
Michael Chan80be4432006-11-19 14:07:28 -08006317
6318 if (cmd->speed == SPEED_2500 &&
Michael Chan583c28e2008-01-21 19:51:35 -08006319 !(bp->phy_flags & BNX2_PHY_FLAG_2_5G_CAPABLE))
Michael Chan7b6b8342007-07-07 22:50:15 -07006320 goto err_out_unlock;
Michael Chanb6016b72005-05-26 13:03:09 -07006321 }
Michael Chan7b6b8342007-07-07 22:50:15 -07006322 else if (cmd->speed == SPEED_1000 || cmd->speed == SPEED_2500)
6323 goto err_out_unlock;
6324
Michael Chanb6016b72005-05-26 13:03:09 -07006325 autoneg &= ~AUTONEG_SPEED;
6326 req_line_speed = cmd->speed;
6327 req_duplex = cmd->duplex;
6328 advertising = 0;
6329 }
6330
6331 bp->autoneg = autoneg;
6332 bp->advertising = advertising;
6333 bp->req_line_speed = req_line_speed;
6334 bp->req_duplex = req_duplex;
6335
Michael Chand6b14482008-07-14 22:37:21 -07006336 err = 0;
6337 /* If device is down, the new settings will be picked up when it is
6338 * brought up.
6339 */
6340 if (netif_running(dev))
6341 err = bnx2_setup_phy(bp, cmd->port);
Michael Chanb6016b72005-05-26 13:03:09 -07006342
Michael Chan7b6b8342007-07-07 22:50:15 -07006343err_out_unlock:
Michael Chanc770a652005-08-25 15:38:39 -07006344 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006345
Michael Chan7b6b8342007-07-07 22:50:15 -07006346 return err;
Michael Chanb6016b72005-05-26 13:03:09 -07006347}
6348
6349static void
6350bnx2_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
6351{
Michael Chan972ec0d2006-01-23 16:12:43 -08006352 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006353
6354 strcpy(info->driver, DRV_MODULE_NAME);
6355 strcpy(info->version, DRV_MODULE_VERSION);
6356 strcpy(info->bus_info, pci_name(bp->pdev));
Michael Chan58fc2ea2007-07-07 22:52:02 -07006357 strcpy(info->fw_version, bp->fw_version);
Michael Chanb6016b72005-05-26 13:03:09 -07006358}
6359
Michael Chan244ac4f2006-03-20 17:48:46 -08006360#define BNX2_REGDUMP_LEN (32 * 1024)
6361
6362static int
6363bnx2_get_regs_len(struct net_device *dev)
6364{
6365 return BNX2_REGDUMP_LEN;
6366}
6367
6368static void
6369bnx2_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *_p)
6370{
6371 u32 *p = _p, i, offset;
6372 u8 *orig_p = _p;
6373 struct bnx2 *bp = netdev_priv(dev);
6374 u32 reg_boundaries[] = { 0x0000, 0x0098, 0x0400, 0x045c,
6375 0x0800, 0x0880, 0x0c00, 0x0c10,
6376 0x0c30, 0x0d08, 0x1000, 0x101c,
6377 0x1040, 0x1048, 0x1080, 0x10a4,
6378 0x1400, 0x1490, 0x1498, 0x14f0,
6379 0x1500, 0x155c, 0x1580, 0x15dc,
6380 0x1600, 0x1658, 0x1680, 0x16d8,
6381 0x1800, 0x1820, 0x1840, 0x1854,
6382 0x1880, 0x1894, 0x1900, 0x1984,
6383 0x1c00, 0x1c0c, 0x1c40, 0x1c54,
6384 0x1c80, 0x1c94, 0x1d00, 0x1d84,
6385 0x2000, 0x2030, 0x23c0, 0x2400,
6386 0x2800, 0x2820, 0x2830, 0x2850,
6387 0x2b40, 0x2c10, 0x2fc0, 0x3058,
6388 0x3c00, 0x3c94, 0x4000, 0x4010,
6389 0x4080, 0x4090, 0x43c0, 0x4458,
6390 0x4c00, 0x4c18, 0x4c40, 0x4c54,
6391 0x4fc0, 0x5010, 0x53c0, 0x5444,
6392 0x5c00, 0x5c18, 0x5c80, 0x5c90,
6393 0x5fc0, 0x6000, 0x6400, 0x6428,
6394 0x6800, 0x6848, 0x684c, 0x6860,
6395 0x6888, 0x6910, 0x8000 };
6396
6397 regs->version = 0;
6398
6399 memset(p, 0, BNX2_REGDUMP_LEN);
6400
6401 if (!netif_running(bp->dev))
6402 return;
6403
6404 i = 0;
6405 offset = reg_boundaries[0];
6406 p += offset;
6407 while (offset < BNX2_REGDUMP_LEN) {
6408 *p++ = REG_RD(bp, offset);
6409 offset += 4;
6410 if (offset == reg_boundaries[i + 1]) {
6411 offset = reg_boundaries[i + 2];
6412 p = (u32 *) (orig_p + offset);
6413 i += 2;
6414 }
6415 }
6416}
6417
Michael Chanb6016b72005-05-26 13:03:09 -07006418static void
6419bnx2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
6420{
Michael Chan972ec0d2006-01-23 16:12:43 -08006421 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006422
David S. Millerf86e82f2008-01-21 17:15:40 -08006423 if (bp->flags & BNX2_FLAG_NO_WOL) {
Michael Chanb6016b72005-05-26 13:03:09 -07006424 wol->supported = 0;
6425 wol->wolopts = 0;
6426 }
6427 else {
6428 wol->supported = WAKE_MAGIC;
6429 if (bp->wol)
6430 wol->wolopts = WAKE_MAGIC;
6431 else
6432 wol->wolopts = 0;
6433 }
6434 memset(&wol->sopass, 0, sizeof(wol->sopass));
6435}
6436
6437static int
6438bnx2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
6439{
Michael Chan972ec0d2006-01-23 16:12:43 -08006440 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006441
6442 if (wol->wolopts & ~WAKE_MAGIC)
6443 return -EINVAL;
6444
6445 if (wol->wolopts & WAKE_MAGIC) {
David S. Millerf86e82f2008-01-21 17:15:40 -08006446 if (bp->flags & BNX2_FLAG_NO_WOL)
Michael Chanb6016b72005-05-26 13:03:09 -07006447 return -EINVAL;
6448
6449 bp->wol = 1;
6450 }
6451 else {
6452 bp->wol = 0;
6453 }
6454 return 0;
6455}
6456
6457static int
6458bnx2_nway_reset(struct net_device *dev)
6459{
Michael Chan972ec0d2006-01-23 16:12:43 -08006460 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006461 u32 bmcr;
6462
6463 if (!(bp->autoneg & AUTONEG_SPEED)) {
6464 return -EINVAL;
6465 }
6466
Michael Chanc770a652005-08-25 15:38:39 -07006467 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006468
Michael Chan583c28e2008-01-21 19:51:35 -08006469 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP) {
Michael Chan7b6b8342007-07-07 22:50:15 -07006470 int rc;
6471
6472 rc = bnx2_setup_remote_phy(bp, bp->phy_port);
6473 spin_unlock_bh(&bp->phy_lock);
6474 return rc;
6475 }
6476
Michael Chanb6016b72005-05-26 13:03:09 -07006477 /* Force a link down visible on the other side */
Michael Chan583c28e2008-01-21 19:51:35 -08006478 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chanca58c3a2007-05-03 13:22:52 -07006479 bnx2_write_phy(bp, bp->mii_bmcr, BMCR_LOOPBACK);
Michael Chanc770a652005-08-25 15:38:39 -07006480 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006481
6482 msleep(20);
6483
Michael Chanc770a652005-08-25 15:38:39 -07006484 spin_lock_bh(&bp->phy_lock);
Michael Chanf8dd0642006-11-19 14:08:29 -08006485
6486 bp->current_interval = SERDES_AN_TIMEOUT;
6487 bp->serdes_an_pending = 1;
6488 mod_timer(&bp->timer, jiffies + bp->current_interval);
Michael Chanb6016b72005-05-26 13:03:09 -07006489 }
6490
Michael Chanca58c3a2007-05-03 13:22:52 -07006491 bnx2_read_phy(bp, bp->mii_bmcr, &bmcr);
Michael Chanb6016b72005-05-26 13:03:09 -07006492 bmcr &= ~BMCR_LOOPBACK;
Michael Chanca58c3a2007-05-03 13:22:52 -07006493 bnx2_write_phy(bp, bp->mii_bmcr, bmcr | BMCR_ANRESTART | BMCR_ANENABLE);
Michael Chanb6016b72005-05-26 13:03:09 -07006494
Michael Chanc770a652005-08-25 15:38:39 -07006495 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006496
6497 return 0;
6498}
6499
6500static int
6501bnx2_get_eeprom_len(struct net_device *dev)
6502{
Michael Chan972ec0d2006-01-23 16:12:43 -08006503 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006504
Michael Chan1122db72006-01-23 16:11:42 -08006505 if (bp->flash_info == NULL)
Michael Chanb6016b72005-05-26 13:03:09 -07006506 return 0;
6507
Michael Chan1122db72006-01-23 16:11:42 -08006508 return (int) bp->flash_size;
Michael Chanb6016b72005-05-26 13:03:09 -07006509}
6510
6511static int
6512bnx2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
6513 u8 *eebuf)
6514{
Michael Chan972ec0d2006-01-23 16:12:43 -08006515 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006516 int rc;
6517
John W. Linville1064e942005-11-10 12:58:24 -08006518 /* parameters already validated in ethtool_get_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07006519
6520 rc = bnx2_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
6521
6522 return rc;
6523}
6524
6525static int
6526bnx2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
6527 u8 *eebuf)
6528{
Michael Chan972ec0d2006-01-23 16:12:43 -08006529 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006530 int rc;
6531
John W. Linville1064e942005-11-10 12:58:24 -08006532 /* parameters already validated in ethtool_set_eeprom */
Michael Chanb6016b72005-05-26 13:03:09 -07006533
6534 rc = bnx2_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
6535
6536 return rc;
6537}
6538
6539static int
6540bnx2_get_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
6541{
Michael Chan972ec0d2006-01-23 16:12:43 -08006542 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006543
6544 memset(coal, 0, sizeof(struct ethtool_coalesce));
6545
6546 coal->rx_coalesce_usecs = bp->rx_ticks;
6547 coal->rx_max_coalesced_frames = bp->rx_quick_cons_trip;
6548 coal->rx_coalesce_usecs_irq = bp->rx_ticks_int;
6549 coal->rx_max_coalesced_frames_irq = bp->rx_quick_cons_trip_int;
6550
6551 coal->tx_coalesce_usecs = bp->tx_ticks;
6552 coal->tx_max_coalesced_frames = bp->tx_quick_cons_trip;
6553 coal->tx_coalesce_usecs_irq = bp->tx_ticks_int;
6554 coal->tx_max_coalesced_frames_irq = bp->tx_quick_cons_trip_int;
6555
6556 coal->stats_block_coalesce_usecs = bp->stats_ticks;
6557
6558 return 0;
6559}
6560
6561static int
6562bnx2_set_coalesce(struct net_device *dev, struct ethtool_coalesce *coal)
6563{
Michael Chan972ec0d2006-01-23 16:12:43 -08006564 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006565
6566 bp->rx_ticks = (u16) coal->rx_coalesce_usecs;
6567 if (bp->rx_ticks > 0x3ff) bp->rx_ticks = 0x3ff;
6568
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006569 bp->rx_quick_cons_trip = (u16) coal->rx_max_coalesced_frames;
Michael Chanb6016b72005-05-26 13:03:09 -07006570 if (bp->rx_quick_cons_trip > 0xff) bp->rx_quick_cons_trip = 0xff;
6571
6572 bp->rx_ticks_int = (u16) coal->rx_coalesce_usecs_irq;
6573 if (bp->rx_ticks_int > 0x3ff) bp->rx_ticks_int = 0x3ff;
6574
6575 bp->rx_quick_cons_trip_int = (u16) coal->rx_max_coalesced_frames_irq;
6576 if (bp->rx_quick_cons_trip_int > 0xff)
6577 bp->rx_quick_cons_trip_int = 0xff;
6578
6579 bp->tx_ticks = (u16) coal->tx_coalesce_usecs;
6580 if (bp->tx_ticks > 0x3ff) bp->tx_ticks = 0x3ff;
6581
6582 bp->tx_quick_cons_trip = (u16) coal->tx_max_coalesced_frames;
6583 if (bp->tx_quick_cons_trip > 0xff) bp->tx_quick_cons_trip = 0xff;
6584
6585 bp->tx_ticks_int = (u16) coal->tx_coalesce_usecs_irq;
6586 if (bp->tx_ticks_int > 0x3ff) bp->tx_ticks_int = 0x3ff;
6587
6588 bp->tx_quick_cons_trip_int = (u16) coal->tx_max_coalesced_frames_irq;
6589 if (bp->tx_quick_cons_trip_int > 0xff) bp->tx_quick_cons_trip_int =
6590 0xff;
6591
6592 bp->stats_ticks = coal->stats_block_coalesce_usecs;
Michael Chan02537b062007-06-04 21:24:07 -07006593 if (CHIP_NUM(bp) == CHIP_NUM_5708) {
6594 if (bp->stats_ticks != 0 && bp->stats_ticks != USEC_PER_SEC)
6595 bp->stats_ticks = USEC_PER_SEC;
6596 }
Michael Chan7ea69202007-07-16 18:27:10 -07006597 if (bp->stats_ticks > BNX2_HC_STATS_TICKS_HC_STAT_TICKS)
6598 bp->stats_ticks = BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
6599 bp->stats_ticks &= BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07006600
6601 if (netif_running(bp->dev)) {
6602 bnx2_netif_stop(bp);
Michael Chan9a120bc2008-05-16 22:17:45 -07006603 bnx2_init_nic(bp, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07006604 bnx2_netif_start(bp);
6605 }
6606
6607 return 0;
6608}
6609
6610static void
6611bnx2_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
6612{
Michael Chan972ec0d2006-01-23 16:12:43 -08006613 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006614
Michael Chan13daffa2006-03-20 17:49:20 -08006615 ering->rx_max_pending = MAX_TOTAL_RX_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07006616 ering->rx_mini_max_pending = 0;
Michael Chan47bf4242007-12-12 11:19:12 -08006617 ering->rx_jumbo_max_pending = MAX_TOTAL_RX_PG_DESC_CNT;
Michael Chanb6016b72005-05-26 13:03:09 -07006618
6619 ering->rx_pending = bp->rx_ring_size;
6620 ering->rx_mini_pending = 0;
Michael Chan47bf4242007-12-12 11:19:12 -08006621 ering->rx_jumbo_pending = bp->rx_pg_ring_size;
Michael Chanb6016b72005-05-26 13:03:09 -07006622
6623 ering->tx_max_pending = MAX_TX_DESC_CNT;
6624 ering->tx_pending = bp->tx_ring_size;
6625}
6626
6627static int
Michael Chan5d5d0012007-12-12 11:17:43 -08006628bnx2_change_ring_size(struct bnx2 *bp, u32 rx, u32 tx)
Michael Chanb6016b72005-05-26 13:03:09 -07006629{
Michael Chan13daffa2006-03-20 17:49:20 -08006630 if (netif_running(bp->dev)) {
6631 bnx2_netif_stop(bp);
6632 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_RESET);
6633 bnx2_free_skbs(bp);
6634 bnx2_free_mem(bp);
6635 }
6636
Michael Chan5d5d0012007-12-12 11:17:43 -08006637 bnx2_set_rx_ring_size(bp, rx);
6638 bp->tx_ring_size = tx;
Michael Chanb6016b72005-05-26 13:03:09 -07006639
6640 if (netif_running(bp->dev)) {
Michael Chan13daffa2006-03-20 17:49:20 -08006641 int rc;
6642
6643 rc = bnx2_alloc_mem(bp);
6644 if (rc)
6645 return rc;
Michael Chan9a120bc2008-05-16 22:17:45 -07006646 bnx2_init_nic(bp, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07006647 bnx2_netif_start(bp);
6648 }
Michael Chanb6016b72005-05-26 13:03:09 -07006649 return 0;
6650}
6651
Michael Chan5d5d0012007-12-12 11:17:43 -08006652static int
6653bnx2_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
6654{
6655 struct bnx2 *bp = netdev_priv(dev);
6656 int rc;
6657
6658 if ((ering->rx_pending > MAX_TOTAL_RX_DESC_CNT) ||
6659 (ering->tx_pending > MAX_TX_DESC_CNT) ||
6660 (ering->tx_pending <= MAX_SKB_FRAGS)) {
6661
6662 return -EINVAL;
6663 }
6664 rc = bnx2_change_ring_size(bp, ering->rx_pending, ering->tx_pending);
6665 return rc;
6666}
6667
Michael Chanb6016b72005-05-26 13:03:09 -07006668static void
6669bnx2_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
6670{
Michael Chan972ec0d2006-01-23 16:12:43 -08006671 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006672
6673 epause->autoneg = ((bp->autoneg & AUTONEG_FLOW_CTRL) != 0);
6674 epause->rx_pause = ((bp->flow_ctrl & FLOW_CTRL_RX) != 0);
6675 epause->tx_pause = ((bp->flow_ctrl & FLOW_CTRL_TX) != 0);
6676}
6677
6678static int
6679bnx2_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
6680{
Michael Chan972ec0d2006-01-23 16:12:43 -08006681 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006682
6683 bp->req_flow_ctrl = 0;
6684 if (epause->rx_pause)
6685 bp->req_flow_ctrl |= FLOW_CTRL_RX;
6686 if (epause->tx_pause)
6687 bp->req_flow_ctrl |= FLOW_CTRL_TX;
6688
6689 if (epause->autoneg) {
6690 bp->autoneg |= AUTONEG_FLOW_CTRL;
6691 }
6692 else {
6693 bp->autoneg &= ~AUTONEG_FLOW_CTRL;
6694 }
6695
Michael Chanc770a652005-08-25 15:38:39 -07006696 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006697
Michael Chan0d8a6572007-07-07 22:49:43 -07006698 bnx2_setup_phy(bp, bp->phy_port);
Michael Chanb6016b72005-05-26 13:03:09 -07006699
Michael Chanc770a652005-08-25 15:38:39 -07006700 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07006701
6702 return 0;
6703}
6704
6705static u32
6706bnx2_get_rx_csum(struct net_device *dev)
6707{
Michael Chan972ec0d2006-01-23 16:12:43 -08006708 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006709
6710 return bp->rx_csum;
6711}
6712
6713static int
6714bnx2_set_rx_csum(struct net_device *dev, u32 data)
6715{
Michael Chan972ec0d2006-01-23 16:12:43 -08006716 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006717
6718 bp->rx_csum = data;
6719 return 0;
6720}
6721
Michael Chanb11d6212006-06-29 12:31:21 -07006722static int
6723bnx2_set_tso(struct net_device *dev, u32 data)
6724{
Michael Chan4666f872007-05-03 13:22:28 -07006725 struct bnx2 *bp = netdev_priv(dev);
6726
6727 if (data) {
Michael Chanb11d6212006-06-29 12:31:21 -07006728 dev->features |= NETIF_F_TSO | NETIF_F_TSO_ECN;
Michael Chan4666f872007-05-03 13:22:28 -07006729 if (CHIP_NUM(bp) == CHIP_NUM_5709)
6730 dev->features |= NETIF_F_TSO6;
6731 } else
6732 dev->features &= ~(NETIF_F_TSO | NETIF_F_TSO6 |
6733 NETIF_F_TSO_ECN);
Michael Chanb11d6212006-06-29 12:31:21 -07006734 return 0;
6735}
6736
Michael Chancea94db2006-06-12 22:16:13 -07006737#define BNX2_NUM_STATS 46
Michael Chanb6016b72005-05-26 13:03:09 -07006738
Peter Hagervall14ab9b82005-08-10 14:18:16 -07006739static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07006740 char string[ETH_GSTRING_LEN];
6741} bnx2_stats_str_arr[BNX2_NUM_STATS] = {
6742 { "rx_bytes" },
6743 { "rx_error_bytes" },
6744 { "tx_bytes" },
6745 { "tx_error_bytes" },
6746 { "rx_ucast_packets" },
6747 { "rx_mcast_packets" },
6748 { "rx_bcast_packets" },
6749 { "tx_ucast_packets" },
6750 { "tx_mcast_packets" },
6751 { "tx_bcast_packets" },
6752 { "tx_mac_errors" },
6753 { "tx_carrier_errors" },
6754 { "rx_crc_errors" },
6755 { "rx_align_errors" },
6756 { "tx_single_collisions" },
6757 { "tx_multi_collisions" },
6758 { "tx_deferred" },
6759 { "tx_excess_collisions" },
6760 { "tx_late_collisions" },
6761 { "tx_total_collisions" },
6762 { "rx_fragments" },
6763 { "rx_jabbers" },
6764 { "rx_undersize_packets" },
6765 { "rx_oversize_packets" },
6766 { "rx_64_byte_packets" },
6767 { "rx_65_to_127_byte_packets" },
6768 { "rx_128_to_255_byte_packets" },
6769 { "rx_256_to_511_byte_packets" },
6770 { "rx_512_to_1023_byte_packets" },
6771 { "rx_1024_to_1522_byte_packets" },
6772 { "rx_1523_to_9022_byte_packets" },
6773 { "tx_64_byte_packets" },
6774 { "tx_65_to_127_byte_packets" },
6775 { "tx_128_to_255_byte_packets" },
6776 { "tx_256_to_511_byte_packets" },
6777 { "tx_512_to_1023_byte_packets" },
6778 { "tx_1024_to_1522_byte_packets" },
6779 { "tx_1523_to_9022_byte_packets" },
6780 { "rx_xon_frames" },
6781 { "rx_xoff_frames" },
6782 { "tx_xon_frames" },
6783 { "tx_xoff_frames" },
6784 { "rx_mac_ctrl_frames" },
6785 { "rx_filtered_packets" },
6786 { "rx_discards" },
Michael Chancea94db2006-06-12 22:16:13 -07006787 { "rx_fw_discards" },
Michael Chanb6016b72005-05-26 13:03:09 -07006788};
6789
6790#define STATS_OFFSET32(offset_name) (offsetof(struct statistics_block, offset_name) / 4)
6791
Arjan van de Venf71e1302006-03-03 21:33:57 -05006792static const unsigned long bnx2_stats_offset_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07006793 STATS_OFFSET32(stat_IfHCInOctets_hi),
6794 STATS_OFFSET32(stat_IfHCInBadOctets_hi),
6795 STATS_OFFSET32(stat_IfHCOutOctets_hi),
6796 STATS_OFFSET32(stat_IfHCOutBadOctets_hi),
6797 STATS_OFFSET32(stat_IfHCInUcastPkts_hi),
6798 STATS_OFFSET32(stat_IfHCInMulticastPkts_hi),
6799 STATS_OFFSET32(stat_IfHCInBroadcastPkts_hi),
6800 STATS_OFFSET32(stat_IfHCOutUcastPkts_hi),
6801 STATS_OFFSET32(stat_IfHCOutMulticastPkts_hi),
6802 STATS_OFFSET32(stat_IfHCOutBroadcastPkts_hi),
6803 STATS_OFFSET32(stat_emac_tx_stat_dot3statsinternalmactransmiterrors),
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006804 STATS_OFFSET32(stat_Dot3StatsCarrierSenseErrors),
6805 STATS_OFFSET32(stat_Dot3StatsFCSErrors),
6806 STATS_OFFSET32(stat_Dot3StatsAlignmentErrors),
6807 STATS_OFFSET32(stat_Dot3StatsSingleCollisionFrames),
6808 STATS_OFFSET32(stat_Dot3StatsMultipleCollisionFrames),
6809 STATS_OFFSET32(stat_Dot3StatsDeferredTransmissions),
6810 STATS_OFFSET32(stat_Dot3StatsExcessiveCollisions),
6811 STATS_OFFSET32(stat_Dot3StatsLateCollisions),
6812 STATS_OFFSET32(stat_EtherStatsCollisions),
6813 STATS_OFFSET32(stat_EtherStatsFragments),
6814 STATS_OFFSET32(stat_EtherStatsJabbers),
6815 STATS_OFFSET32(stat_EtherStatsUndersizePkts),
6816 STATS_OFFSET32(stat_EtherStatsOverrsizePkts),
6817 STATS_OFFSET32(stat_EtherStatsPktsRx64Octets),
6818 STATS_OFFSET32(stat_EtherStatsPktsRx65Octetsto127Octets),
6819 STATS_OFFSET32(stat_EtherStatsPktsRx128Octetsto255Octets),
6820 STATS_OFFSET32(stat_EtherStatsPktsRx256Octetsto511Octets),
6821 STATS_OFFSET32(stat_EtherStatsPktsRx512Octetsto1023Octets),
6822 STATS_OFFSET32(stat_EtherStatsPktsRx1024Octetsto1522Octets),
6823 STATS_OFFSET32(stat_EtherStatsPktsRx1523Octetsto9022Octets),
6824 STATS_OFFSET32(stat_EtherStatsPktsTx64Octets),
6825 STATS_OFFSET32(stat_EtherStatsPktsTx65Octetsto127Octets),
6826 STATS_OFFSET32(stat_EtherStatsPktsTx128Octetsto255Octets),
6827 STATS_OFFSET32(stat_EtherStatsPktsTx256Octetsto511Octets),
6828 STATS_OFFSET32(stat_EtherStatsPktsTx512Octetsto1023Octets),
6829 STATS_OFFSET32(stat_EtherStatsPktsTx1024Octetsto1522Octets),
6830 STATS_OFFSET32(stat_EtherStatsPktsTx1523Octetsto9022Octets),
6831 STATS_OFFSET32(stat_XonPauseFramesReceived),
6832 STATS_OFFSET32(stat_XoffPauseFramesReceived),
6833 STATS_OFFSET32(stat_OutXonSent),
6834 STATS_OFFSET32(stat_OutXoffSent),
6835 STATS_OFFSET32(stat_MacControlFramesReceived),
6836 STATS_OFFSET32(stat_IfInFramesL2FilterDiscards),
6837 STATS_OFFSET32(stat_IfInMBUFDiscards),
Michael Chancea94db2006-06-12 22:16:13 -07006838 STATS_OFFSET32(stat_FwRxDrop),
Michael Chanb6016b72005-05-26 13:03:09 -07006839};
6840
6841/* stat_IfHCInBadOctets and stat_Dot3StatsCarrierSenseErrors are
6842 * skipped because of errata.
Jeff Garzik6aa20a22006-09-13 13:24:59 -04006843 */
Peter Hagervall14ab9b82005-08-10 14:18:16 -07006844static u8 bnx2_5706_stats_len_arr[BNX2_NUM_STATS] = {
Michael Chanb6016b72005-05-26 13:03:09 -07006845 8,0,8,8,8,8,8,8,8,8,
6846 4,0,4,4,4,4,4,4,4,4,
6847 4,4,4,4,4,4,4,4,4,4,
6848 4,4,4,4,4,4,4,4,4,4,
Michael Chancea94db2006-06-12 22:16:13 -07006849 4,4,4,4,4,4,
Michael Chanb6016b72005-05-26 13:03:09 -07006850};
6851
Michael Chan5b0c76a2005-11-04 08:45:49 -08006852static u8 bnx2_5708_stats_len_arr[BNX2_NUM_STATS] = {
6853 8,0,8,8,8,8,8,8,8,8,
6854 4,4,4,4,4,4,4,4,4,4,
6855 4,4,4,4,4,4,4,4,4,4,
6856 4,4,4,4,4,4,4,4,4,4,
Michael Chancea94db2006-06-12 22:16:13 -07006857 4,4,4,4,4,4,
Michael Chan5b0c76a2005-11-04 08:45:49 -08006858};
6859
Michael Chanb6016b72005-05-26 13:03:09 -07006860#define BNX2_NUM_TESTS 6
6861
Peter Hagervall14ab9b82005-08-10 14:18:16 -07006862static struct {
Michael Chanb6016b72005-05-26 13:03:09 -07006863 char string[ETH_GSTRING_LEN];
6864} bnx2_tests_str_arr[BNX2_NUM_TESTS] = {
6865 { "register_test (offline)" },
6866 { "memory_test (offline)" },
6867 { "loopback_test (offline)" },
6868 { "nvram_test (online)" },
6869 { "interrupt_test (online)" },
6870 { "link_test (online)" },
6871};
6872
6873static int
Jeff Garzikb9f2c042007-10-03 18:07:32 -07006874bnx2_get_sset_count(struct net_device *dev, int sset)
Michael Chanb6016b72005-05-26 13:03:09 -07006875{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07006876 switch (sset) {
6877 case ETH_SS_TEST:
6878 return BNX2_NUM_TESTS;
6879 case ETH_SS_STATS:
6880 return BNX2_NUM_STATS;
6881 default:
6882 return -EOPNOTSUPP;
6883 }
Michael Chanb6016b72005-05-26 13:03:09 -07006884}
6885
6886static void
6887bnx2_self_test(struct net_device *dev, struct ethtool_test *etest, u64 *buf)
6888{
Michael Chan972ec0d2006-01-23 16:12:43 -08006889 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006890
6891 memset(buf, 0, sizeof(u64) * BNX2_NUM_TESTS);
6892 if (etest->flags & ETH_TEST_FL_OFFLINE) {
Michael Chan80be4432006-11-19 14:07:28 -08006893 int i;
6894
Michael Chanb6016b72005-05-26 13:03:09 -07006895 bnx2_netif_stop(bp);
6896 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_DIAG);
6897 bnx2_free_skbs(bp);
6898
6899 if (bnx2_test_registers(bp) != 0) {
6900 buf[0] = 1;
6901 etest->flags |= ETH_TEST_FL_FAILED;
6902 }
6903 if (bnx2_test_memory(bp) != 0) {
6904 buf[1] = 1;
6905 etest->flags |= ETH_TEST_FL_FAILED;
6906 }
Michael Chanbc5a0692006-01-23 16:13:22 -08006907 if ((buf[2] = bnx2_test_loopback(bp)) != 0)
Michael Chanb6016b72005-05-26 13:03:09 -07006908 etest->flags |= ETH_TEST_FL_FAILED;
Michael Chanb6016b72005-05-26 13:03:09 -07006909
6910 if (!netif_running(bp->dev)) {
6911 bnx2_reset_chip(bp, BNX2_DRV_MSG_CODE_RESET);
6912 }
6913 else {
Michael Chan9a120bc2008-05-16 22:17:45 -07006914 bnx2_init_nic(bp, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07006915 bnx2_netif_start(bp);
6916 }
6917
6918 /* wait for link up */
Michael Chan80be4432006-11-19 14:07:28 -08006919 for (i = 0; i < 7; i++) {
6920 if (bp->link_up)
6921 break;
6922 msleep_interruptible(1000);
6923 }
Michael Chanb6016b72005-05-26 13:03:09 -07006924 }
6925
6926 if (bnx2_test_nvram(bp) != 0) {
6927 buf[3] = 1;
6928 etest->flags |= ETH_TEST_FL_FAILED;
6929 }
6930 if (bnx2_test_intr(bp) != 0) {
6931 buf[4] = 1;
6932 etest->flags |= ETH_TEST_FL_FAILED;
6933 }
6934
6935 if (bnx2_test_link(bp) != 0) {
6936 buf[5] = 1;
6937 etest->flags |= ETH_TEST_FL_FAILED;
6938
6939 }
6940}
6941
6942static void
6943bnx2_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
6944{
6945 switch (stringset) {
6946 case ETH_SS_STATS:
6947 memcpy(buf, bnx2_stats_str_arr,
6948 sizeof(bnx2_stats_str_arr));
6949 break;
6950 case ETH_SS_TEST:
6951 memcpy(buf, bnx2_tests_str_arr,
6952 sizeof(bnx2_tests_str_arr));
6953 break;
6954 }
6955}
6956
Michael Chanb6016b72005-05-26 13:03:09 -07006957static void
6958bnx2_get_ethtool_stats(struct net_device *dev,
6959 struct ethtool_stats *stats, u64 *buf)
6960{
Michael Chan972ec0d2006-01-23 16:12:43 -08006961 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07006962 int i;
6963 u32 *hw_stats = (u32 *) bp->stats_blk;
Peter Hagervall14ab9b82005-08-10 14:18:16 -07006964 u8 *stats_len_arr = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07006965
6966 if (hw_stats == NULL) {
6967 memset(buf, 0, sizeof(u64) * BNX2_NUM_STATS);
6968 return;
6969 }
6970
Michael Chan5b0c76a2005-11-04 08:45:49 -08006971 if ((CHIP_ID(bp) == CHIP_ID_5706_A0) ||
6972 (CHIP_ID(bp) == CHIP_ID_5706_A1) ||
6973 (CHIP_ID(bp) == CHIP_ID_5706_A2) ||
6974 (CHIP_ID(bp) == CHIP_ID_5708_A0))
Michael Chanb6016b72005-05-26 13:03:09 -07006975 stats_len_arr = bnx2_5706_stats_len_arr;
Michael Chan5b0c76a2005-11-04 08:45:49 -08006976 else
6977 stats_len_arr = bnx2_5708_stats_len_arr;
Michael Chanb6016b72005-05-26 13:03:09 -07006978
6979 for (i = 0; i < BNX2_NUM_STATS; i++) {
6980 if (stats_len_arr[i] == 0) {
6981 /* skip this counter */
6982 buf[i] = 0;
6983 continue;
6984 }
6985 if (stats_len_arr[i] == 4) {
6986 /* 4-byte counter */
6987 buf[i] = (u64)
6988 *(hw_stats + bnx2_stats_offset_arr[i]);
6989 continue;
6990 }
6991 /* 8-byte counter */
6992 buf[i] = (((u64) *(hw_stats +
6993 bnx2_stats_offset_arr[i])) << 32) +
6994 *(hw_stats + bnx2_stats_offset_arr[i] + 1);
6995 }
6996}
6997
6998static int
6999bnx2_phys_id(struct net_device *dev, u32 data)
7000{
Michael Chan972ec0d2006-01-23 16:12:43 -08007001 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007002 int i;
7003 u32 save;
7004
7005 if (data == 0)
7006 data = 2;
7007
7008 save = REG_RD(bp, BNX2_MISC_CFG);
7009 REG_WR(bp, BNX2_MISC_CFG, BNX2_MISC_CFG_LEDMODE_MAC);
7010
7011 for (i = 0; i < (data * 2); i++) {
7012 if ((i % 2) == 0) {
7013 REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE);
7014 }
7015 else {
7016 REG_WR(bp, BNX2_EMAC_LED, BNX2_EMAC_LED_OVERRIDE |
7017 BNX2_EMAC_LED_1000MB_OVERRIDE |
7018 BNX2_EMAC_LED_100MB_OVERRIDE |
7019 BNX2_EMAC_LED_10MB_OVERRIDE |
7020 BNX2_EMAC_LED_TRAFFIC_OVERRIDE |
7021 BNX2_EMAC_LED_TRAFFIC);
7022 }
7023 msleep_interruptible(500);
7024 if (signal_pending(current))
7025 break;
7026 }
7027 REG_WR(bp, BNX2_EMAC_LED, 0);
7028 REG_WR(bp, BNX2_MISC_CFG, save);
7029 return 0;
7030}
7031
Michael Chan4666f872007-05-03 13:22:28 -07007032static int
7033bnx2_set_tx_csum(struct net_device *dev, u32 data)
7034{
7035 struct bnx2 *bp = netdev_priv(dev);
7036
7037 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Michael Chan6460d942007-07-14 19:07:52 -07007038 return (ethtool_op_set_tx_ipv6_csum(dev, data));
Michael Chan4666f872007-05-03 13:22:28 -07007039 else
7040 return (ethtool_op_set_tx_csum(dev, data));
7041}
7042
Jeff Garzik7282d492006-09-13 14:30:00 -04007043static const struct ethtool_ops bnx2_ethtool_ops = {
Michael Chanb6016b72005-05-26 13:03:09 -07007044 .get_settings = bnx2_get_settings,
7045 .set_settings = bnx2_set_settings,
7046 .get_drvinfo = bnx2_get_drvinfo,
Michael Chan244ac4f2006-03-20 17:48:46 -08007047 .get_regs_len = bnx2_get_regs_len,
7048 .get_regs = bnx2_get_regs,
Michael Chanb6016b72005-05-26 13:03:09 -07007049 .get_wol = bnx2_get_wol,
7050 .set_wol = bnx2_set_wol,
7051 .nway_reset = bnx2_nway_reset,
7052 .get_link = ethtool_op_get_link,
7053 .get_eeprom_len = bnx2_get_eeprom_len,
7054 .get_eeprom = bnx2_get_eeprom,
7055 .set_eeprom = bnx2_set_eeprom,
7056 .get_coalesce = bnx2_get_coalesce,
7057 .set_coalesce = bnx2_set_coalesce,
7058 .get_ringparam = bnx2_get_ringparam,
7059 .set_ringparam = bnx2_set_ringparam,
7060 .get_pauseparam = bnx2_get_pauseparam,
7061 .set_pauseparam = bnx2_set_pauseparam,
7062 .get_rx_csum = bnx2_get_rx_csum,
7063 .set_rx_csum = bnx2_set_rx_csum,
Michael Chan4666f872007-05-03 13:22:28 -07007064 .set_tx_csum = bnx2_set_tx_csum,
Michael Chanb6016b72005-05-26 13:03:09 -07007065 .set_sg = ethtool_op_set_sg,
Michael Chanb11d6212006-06-29 12:31:21 -07007066 .set_tso = bnx2_set_tso,
Michael Chanb6016b72005-05-26 13:03:09 -07007067 .self_test = bnx2_self_test,
7068 .get_strings = bnx2_get_strings,
7069 .phys_id = bnx2_phys_id,
Michael Chanb6016b72005-05-26 13:03:09 -07007070 .get_ethtool_stats = bnx2_get_ethtool_stats,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07007071 .get_sset_count = bnx2_get_sset_count,
Michael Chanb6016b72005-05-26 13:03:09 -07007072};
7073
7074/* Called with rtnl_lock */
7075static int
7076bnx2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
7077{
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007078 struct mii_ioctl_data *data = if_mii(ifr);
Michael Chan972ec0d2006-01-23 16:12:43 -08007079 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007080 int err;
7081
7082 switch(cmd) {
7083 case SIOCGMIIPHY:
7084 data->phy_id = bp->phy_addr;
7085
7086 /* fallthru */
7087 case SIOCGMIIREG: {
7088 u32 mii_regval;
7089
Michael Chan583c28e2008-01-21 19:51:35 -08007090 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07007091 return -EOPNOTSUPP;
7092
Michael Chandad3e452007-05-03 13:18:03 -07007093 if (!netif_running(dev))
7094 return -EAGAIN;
7095
Michael Chanc770a652005-08-25 15:38:39 -07007096 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007097 err = bnx2_read_phy(bp, data->reg_num & 0x1f, &mii_regval);
Michael Chanc770a652005-08-25 15:38:39 -07007098 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007099
7100 data->val_out = mii_regval;
7101
7102 return err;
7103 }
7104
7105 case SIOCSMIIREG:
7106 if (!capable(CAP_NET_ADMIN))
7107 return -EPERM;
7108
Michael Chan583c28e2008-01-21 19:51:35 -08007109 if (bp->phy_flags & BNX2_PHY_FLAG_REMOTE_PHY_CAP)
Michael Chan7b6b8342007-07-07 22:50:15 -07007110 return -EOPNOTSUPP;
7111
Michael Chandad3e452007-05-03 13:18:03 -07007112 if (!netif_running(dev))
7113 return -EAGAIN;
7114
Michael Chanc770a652005-08-25 15:38:39 -07007115 spin_lock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007116 err = bnx2_write_phy(bp, data->reg_num & 0x1f, data->val_in);
Michael Chanc770a652005-08-25 15:38:39 -07007117 spin_unlock_bh(&bp->phy_lock);
Michael Chanb6016b72005-05-26 13:03:09 -07007118
7119 return err;
7120
7121 default:
7122 /* do nothing */
7123 break;
7124 }
7125 return -EOPNOTSUPP;
7126}
7127
7128/* Called with rtnl_lock */
7129static int
7130bnx2_change_mac_addr(struct net_device *dev, void *p)
7131{
7132 struct sockaddr *addr = p;
Michael Chan972ec0d2006-01-23 16:12:43 -08007133 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007134
Michael Chan73eef4c2005-08-25 15:39:15 -07007135 if (!is_valid_ether_addr(addr->sa_data))
7136 return -EINVAL;
7137
Michael Chanb6016b72005-05-26 13:03:09 -07007138 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
7139 if (netif_running(dev))
Benjamin Li5fcaed02008-07-14 22:39:52 -07007140 bnx2_set_mac_addr(bp, bp->dev->dev_addr, 0);
Michael Chanb6016b72005-05-26 13:03:09 -07007141
7142 return 0;
7143}
7144
7145/* Called with rtnl_lock */
7146static int
7147bnx2_change_mtu(struct net_device *dev, int new_mtu)
7148{
Michael Chan972ec0d2006-01-23 16:12:43 -08007149 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007150
7151 if (((new_mtu + ETH_HLEN) > MAX_ETHERNET_JUMBO_PACKET_SIZE) ||
7152 ((new_mtu + ETH_HLEN) < MIN_ETHERNET_PACKET_SIZE))
7153 return -EINVAL;
7154
7155 dev->mtu = new_mtu;
Michael Chan5d5d0012007-12-12 11:17:43 -08007156 return (bnx2_change_ring_size(bp, bp->rx_ring_size, bp->tx_ring_size));
Michael Chanb6016b72005-05-26 13:03:09 -07007157}
7158
7159#if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER)
7160static void
7161poll_bnx2(struct net_device *dev)
7162{
Michael Chan972ec0d2006-01-23 16:12:43 -08007163 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007164
7165 disable_irq(bp->pdev->irq);
David Howells7d12e782006-10-05 14:55:46 +01007166 bnx2_interrupt(bp->pdev->irq, dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007167 enable_irq(bp->pdev->irq);
7168}
7169#endif
7170
Michael Chan253c8b72007-01-08 19:56:01 -08007171static void __devinit
7172bnx2_get_5709_media(struct bnx2 *bp)
7173{
7174 u32 val = REG_RD(bp, BNX2_MISC_DUAL_MEDIA_CTRL);
7175 u32 bond_id = val & BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID;
7176 u32 strap;
7177
7178 if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_C)
7179 return;
7180 else if (bond_id == BNX2_MISC_DUAL_MEDIA_CTRL_BOND_ID_S) {
Michael Chan583c28e2008-01-21 19:51:35 -08007181 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007182 return;
7183 }
7184
7185 if (val & BNX2_MISC_DUAL_MEDIA_CTRL_STRAP_OVERRIDE)
7186 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL) >> 21;
7187 else
7188 strap = (val & BNX2_MISC_DUAL_MEDIA_CTRL_PHY_CTRL_STRAP) >> 8;
7189
7190 if (PCI_FUNC(bp->pdev->devfn) == 0) {
7191 switch (strap) {
7192 case 0x4:
7193 case 0x5:
7194 case 0x6:
Michael Chan583c28e2008-01-21 19:51:35 -08007195 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007196 return;
7197 }
7198 } else {
7199 switch (strap) {
7200 case 0x1:
7201 case 0x2:
7202 case 0x4:
Michael Chan583c28e2008-01-21 19:51:35 -08007203 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chan253c8b72007-01-08 19:56:01 -08007204 return;
7205 }
7206 }
7207}
7208
Michael Chan883e5152007-05-03 13:25:11 -07007209static void __devinit
7210bnx2_get_pci_speed(struct bnx2 *bp)
7211{
7212 u32 reg;
7213
7214 reg = REG_RD(bp, BNX2_PCICFG_MISC_STATUS);
7215 if (reg & BNX2_PCICFG_MISC_STATUS_PCIX_DET) {
7216 u32 clkreg;
7217
David S. Millerf86e82f2008-01-21 17:15:40 -08007218 bp->flags |= BNX2_FLAG_PCIX;
Michael Chan883e5152007-05-03 13:25:11 -07007219
7220 clkreg = REG_RD(bp, BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS);
7221
7222 clkreg &= BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET;
7223 switch (clkreg) {
7224 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_133MHZ:
7225 bp->bus_speed_mhz = 133;
7226 break;
7227
7228 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_95MHZ:
7229 bp->bus_speed_mhz = 100;
7230 break;
7231
7232 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_66MHZ:
7233 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_80MHZ:
7234 bp->bus_speed_mhz = 66;
7235 break;
7236
7237 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_48MHZ:
7238 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_55MHZ:
7239 bp->bus_speed_mhz = 50;
7240 break;
7241
7242 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_LOW:
7243 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_32MHZ:
7244 case BNX2_PCICFG_PCI_CLOCK_CONTROL_BITS_PCI_CLK_SPD_DET_38MHZ:
7245 bp->bus_speed_mhz = 33;
7246 break;
7247 }
7248 }
7249 else {
7250 if (reg & BNX2_PCICFG_MISC_STATUS_M66EN)
7251 bp->bus_speed_mhz = 66;
7252 else
7253 bp->bus_speed_mhz = 33;
7254 }
7255
7256 if (reg & BNX2_PCICFG_MISC_STATUS_32BIT_DET)
David S. Millerf86e82f2008-01-21 17:15:40 -08007257 bp->flags |= BNX2_FLAG_PCI_32BIT;
Michael Chan883e5152007-05-03 13:25:11 -07007258
7259}
7260
Michael Chanb6016b72005-05-26 13:03:09 -07007261static int __devinit
7262bnx2_init_board(struct pci_dev *pdev, struct net_device *dev)
7263{
7264 struct bnx2 *bp;
7265 unsigned long mem_len;
Michael Chan58fc2ea2007-07-07 22:52:02 -07007266 int rc, i, j;
Michael Chanb6016b72005-05-26 13:03:09 -07007267 u32 reg;
Michael Chan40453c82007-05-03 13:19:18 -07007268 u64 dma_mask, persist_dma_mask;
Michael Chanb6016b72005-05-26 13:03:09 -07007269
Michael Chanb6016b72005-05-26 13:03:09 -07007270 SET_NETDEV_DEV(dev, &pdev->dev);
Michael Chan972ec0d2006-01-23 16:12:43 -08007271 bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007272
7273 bp->flags = 0;
7274 bp->phy_flags = 0;
7275
7276 /* enable device (incl. PCI PM wakeup), and bus-mastering */
7277 rc = pci_enable_device(pdev);
7278 if (rc) {
Joe Perches898eb712007-10-18 03:06:30 -07007279 dev_err(&pdev->dev, "Cannot enable PCI device, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007280 goto err_out;
7281 }
7282
7283 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007284 dev_err(&pdev->dev,
Jeff Garzik2e8a5382006-06-27 10:47:51 -04007285 "Cannot find PCI device base address, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007286 rc = -ENODEV;
7287 goto err_out_disable;
7288 }
7289
7290 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
7291 if (rc) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007292 dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007293 goto err_out_disable;
7294 }
7295
7296 pci_set_master(pdev);
Wendy Xiong6ff2da42008-05-16 22:18:21 -07007297 pci_save_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07007298
7299 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
7300 if (bp->pm_cap == 0) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007301 dev_err(&pdev->dev,
Jeff Garzik2e8a5382006-06-27 10:47:51 -04007302 "Cannot find power management capability, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007303 rc = -EIO;
7304 goto err_out_release;
7305 }
7306
Michael Chanb6016b72005-05-26 13:03:09 -07007307 bp->dev = dev;
7308 bp->pdev = pdev;
7309
7310 spin_lock_init(&bp->phy_lock);
Michael Chan1b8227c2007-05-03 13:24:05 -07007311 spin_lock_init(&bp->indirect_lock);
David Howellsc4028952006-11-22 14:57:56 +00007312 INIT_WORK(&bp->reset_task, bnx2_reset_task);
Michael Chanb6016b72005-05-26 13:03:09 -07007313
7314 dev->base_addr = dev->mem_start = pci_resource_start(pdev, 0);
Benjamin Li706bf242008-07-18 17:55:11 -07007315 mem_len = MB_GET_CID_ADDR(TX_TSS_CID + TX_MAX_TSS_RINGS);
Michael Chanb6016b72005-05-26 13:03:09 -07007316 dev->mem_end = dev->mem_start + mem_len;
7317 dev->irq = pdev->irq;
7318
7319 bp->regview = ioremap_nocache(dev->base_addr, mem_len);
7320
7321 if (!bp->regview) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007322 dev_err(&pdev->dev, "Cannot map register space, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007323 rc = -ENOMEM;
7324 goto err_out_release;
7325 }
7326
7327 /* Configure byte swap and enable write to the reg_window registers.
7328 * Rely on CPU to do target byte swapping on big endian systems
7329 * The chip's target access swapping will not swap all accesses
7330 */
7331 pci_write_config_dword(bp->pdev, BNX2_PCICFG_MISC_CONFIG,
7332 BNX2_PCICFG_MISC_CONFIG_REG_WINDOW_ENA |
7333 BNX2_PCICFG_MISC_CONFIG_TARGET_MB_WORD_SWAP);
7334
Pavel Machek829ca9a2005-09-03 15:56:56 -07007335 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07007336
7337 bp->chip_id = REG_RD(bp, BNX2_MISC_ID);
7338
Michael Chan883e5152007-05-03 13:25:11 -07007339 if (CHIP_NUM(bp) == CHIP_NUM_5709) {
7340 if (pci_find_capability(pdev, PCI_CAP_ID_EXP) == 0) {
7341 dev_err(&pdev->dev,
7342 "Cannot find PCIE capability, aborting.\n");
7343 rc = -EIO;
7344 goto err_out_unmap;
7345 }
David S. Millerf86e82f2008-01-21 17:15:40 -08007346 bp->flags |= BNX2_FLAG_PCIE;
Michael Chan2dd201d2008-01-21 17:06:09 -08007347 if (CHIP_REV(bp) == CHIP_REV_Ax)
David S. Millerf86e82f2008-01-21 17:15:40 -08007348 bp->flags |= BNX2_FLAG_JUMBO_BROKEN;
Michael Chan883e5152007-05-03 13:25:11 -07007349 } else {
Michael Chan59b47d82006-11-19 14:10:45 -08007350 bp->pcix_cap = pci_find_capability(pdev, PCI_CAP_ID_PCIX);
7351 if (bp->pcix_cap == 0) {
7352 dev_err(&pdev->dev,
7353 "Cannot find PCIX capability, aborting.\n");
7354 rc = -EIO;
7355 goto err_out_unmap;
7356 }
7357 }
7358
Michael Chanb4b36042007-12-20 19:59:30 -08007359 if (CHIP_NUM(bp) == CHIP_NUM_5709 && CHIP_REV(bp) != CHIP_REV_Ax) {
7360 if (pci_find_capability(pdev, PCI_CAP_ID_MSIX))
David S. Millerf86e82f2008-01-21 17:15:40 -08007361 bp->flags |= BNX2_FLAG_MSIX_CAP;
Michael Chanb4b36042007-12-20 19:59:30 -08007362 }
7363
Michael Chan8e6a72c2007-05-03 13:24:48 -07007364 if (CHIP_ID(bp) != CHIP_ID_5706_A0 && CHIP_ID(bp) != CHIP_ID_5706_A1) {
7365 if (pci_find_capability(pdev, PCI_CAP_ID_MSI))
David S. Millerf86e82f2008-01-21 17:15:40 -08007366 bp->flags |= BNX2_FLAG_MSI_CAP;
Michael Chan8e6a72c2007-05-03 13:24:48 -07007367 }
7368
Michael Chan40453c82007-05-03 13:19:18 -07007369 /* 5708 cannot support DMA addresses > 40-bit. */
7370 if (CHIP_NUM(bp) == CHIP_NUM_5708)
7371 persist_dma_mask = dma_mask = DMA_40BIT_MASK;
7372 else
7373 persist_dma_mask = dma_mask = DMA_64BIT_MASK;
7374
7375 /* Configure DMA attributes. */
7376 if (pci_set_dma_mask(pdev, dma_mask) == 0) {
7377 dev->features |= NETIF_F_HIGHDMA;
7378 rc = pci_set_consistent_dma_mask(pdev, persist_dma_mask);
7379 if (rc) {
7380 dev_err(&pdev->dev,
7381 "pci_set_consistent_dma_mask failed, aborting.\n");
7382 goto err_out_unmap;
7383 }
7384 } else if ((rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK)) != 0) {
7385 dev_err(&pdev->dev, "System does not support DMA, aborting.\n");
7386 goto err_out_unmap;
7387 }
7388
David S. Millerf86e82f2008-01-21 17:15:40 -08007389 if (!(bp->flags & BNX2_FLAG_PCIE))
Michael Chan883e5152007-05-03 13:25:11 -07007390 bnx2_get_pci_speed(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007391
7392 /* 5706A0 may falsely detect SERR and PERR. */
7393 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
7394 reg = REG_RD(bp, PCI_COMMAND);
7395 reg &= ~(PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
7396 REG_WR(bp, PCI_COMMAND, reg);
7397 }
7398 else if ((CHIP_ID(bp) == CHIP_ID_5706_A1) &&
David S. Millerf86e82f2008-01-21 17:15:40 -08007399 !(bp->flags & BNX2_FLAG_PCIX)) {
Michael Chanb6016b72005-05-26 13:03:09 -07007400
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007401 dev_err(&pdev->dev,
Jeff Garzik2e8a5382006-06-27 10:47:51 -04007402 "5706 A1 can only be used in a PCIX bus, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007403 goto err_out_unmap;
7404 }
7405
7406 bnx2_init_nvram(bp);
7407
Michael Chan2726d6e2008-01-29 21:35:05 -08007408 reg = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_SIGNATURE);
Michael Chane3648b32005-11-04 08:51:21 -08007409
7410 if ((reg & BNX2_SHM_HDR_SIGNATURE_SIG_MASK) ==
Michael Chan24cb2302007-01-25 15:49:56 -08007411 BNX2_SHM_HDR_SIGNATURE_SIG) {
7412 u32 off = PCI_FUNC(pdev->devfn) << 2;
7413
Michael Chan2726d6e2008-01-29 21:35:05 -08007414 bp->shmem_base = bnx2_reg_rd_ind(bp, BNX2_SHM_HDR_ADDR_0 + off);
Michael Chan24cb2302007-01-25 15:49:56 -08007415 } else
Michael Chane3648b32005-11-04 08:51:21 -08007416 bp->shmem_base = HOST_VIEW_SHMEM_BASE;
7417
Michael Chanb6016b72005-05-26 13:03:09 -07007418 /* Get the permanent MAC address. First we need to make sure the
7419 * firmware is actually running.
7420 */
Michael Chan2726d6e2008-01-29 21:35:05 -08007421 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_SIGNATURE);
Michael Chanb6016b72005-05-26 13:03:09 -07007422
7423 if ((reg & BNX2_DEV_INFO_SIGNATURE_MAGIC_MASK) !=
7424 BNX2_DEV_INFO_SIGNATURE_MAGIC) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007425 dev_err(&pdev->dev, "Firmware not running, aborting.\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007426 rc = -ENODEV;
7427 goto err_out_unmap;
7428 }
7429
Michael Chan2726d6e2008-01-29 21:35:05 -08007430 reg = bnx2_shmem_rd(bp, BNX2_DEV_INFO_BC_REV);
Michael Chan58fc2ea2007-07-07 22:52:02 -07007431 for (i = 0, j = 0; i < 3; i++) {
7432 u8 num, k, skip0;
7433
7434 num = (u8) (reg >> (24 - (i * 8)));
7435 for (k = 100, skip0 = 1; k >= 1; num %= k, k /= 10) {
7436 if (num >= k || !skip0 || k == 1) {
7437 bp->fw_version[j++] = (num / k) + '0';
7438 skip0 = 0;
7439 }
7440 }
7441 if (i != 2)
7442 bp->fw_version[j++] = '.';
7443 }
Michael Chan2726d6e2008-01-29 21:35:05 -08007444 reg = bnx2_shmem_rd(bp, BNX2_PORT_FEATURE);
Michael Chan846f5c62007-10-10 16:16:51 -07007445 if (reg & BNX2_PORT_FEATURE_WOL_ENABLED)
7446 bp->wol = 1;
7447
7448 if (reg & BNX2_PORT_FEATURE_ASF_ENABLED) {
David S. Millerf86e82f2008-01-21 17:15:40 -08007449 bp->flags |= BNX2_FLAG_ASF_ENABLE;
Michael Chanc2d3db82007-07-16 18:26:43 -07007450
7451 for (i = 0; i < 30; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08007452 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chanc2d3db82007-07-16 18:26:43 -07007453 if (reg & BNX2_CONDITION_MFW_RUN_MASK)
7454 break;
7455 msleep(10);
7456 }
7457 }
Michael Chan2726d6e2008-01-29 21:35:05 -08007458 reg = bnx2_shmem_rd(bp, BNX2_BC_STATE_CONDITION);
Michael Chan58fc2ea2007-07-07 22:52:02 -07007459 reg &= BNX2_CONDITION_MFW_RUN_MASK;
7460 if (reg != BNX2_CONDITION_MFW_RUN_UNKNOWN &&
7461 reg != BNX2_CONDITION_MFW_RUN_NONE) {
Michael Chan2726d6e2008-01-29 21:35:05 -08007462 u32 addr = bnx2_shmem_rd(bp, BNX2_MFW_VER_PTR);
Michael Chan58fc2ea2007-07-07 22:52:02 -07007463
7464 bp->fw_version[j++] = ' ';
7465 for (i = 0; i < 3; i++) {
Michael Chan2726d6e2008-01-29 21:35:05 -08007466 reg = bnx2_reg_rd_ind(bp, addr + i * 4);
Michael Chan58fc2ea2007-07-07 22:52:02 -07007467 reg = swab32(reg);
7468 memcpy(&bp->fw_version[j], &reg, 4);
7469 j += 4;
7470 }
7471 }
Michael Chanb6016b72005-05-26 13:03:09 -07007472
Michael Chan2726d6e2008-01-29 21:35:05 -08007473 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_UPPER);
Michael Chanb6016b72005-05-26 13:03:09 -07007474 bp->mac_addr[0] = (u8) (reg >> 8);
7475 bp->mac_addr[1] = (u8) reg;
7476
Michael Chan2726d6e2008-01-29 21:35:05 -08007477 reg = bnx2_shmem_rd(bp, BNX2_PORT_HW_CFG_MAC_LOWER);
Michael Chanb6016b72005-05-26 13:03:09 -07007478 bp->mac_addr[2] = (u8) (reg >> 24);
7479 bp->mac_addr[3] = (u8) (reg >> 16);
7480 bp->mac_addr[4] = (u8) (reg >> 8);
7481 bp->mac_addr[5] = (u8) reg;
7482
7483 bp->tx_ring_size = MAX_TX_DESC_CNT;
Michael Chan932f3772006-08-15 01:39:36 -07007484 bnx2_set_rx_ring_size(bp, 255);
Michael Chanb6016b72005-05-26 13:03:09 -07007485
7486 bp->rx_csum = 1;
7487
Michael Chanb6016b72005-05-26 13:03:09 -07007488 bp->tx_quick_cons_trip_int = 20;
7489 bp->tx_quick_cons_trip = 20;
7490 bp->tx_ticks_int = 80;
7491 bp->tx_ticks = 80;
Jeff Garzik6aa20a22006-09-13 13:24:59 -04007492
Michael Chanb6016b72005-05-26 13:03:09 -07007493 bp->rx_quick_cons_trip_int = 6;
7494 bp->rx_quick_cons_trip = 6;
7495 bp->rx_ticks_int = 18;
7496 bp->rx_ticks = 18;
7497
Michael Chan7ea69202007-07-16 18:27:10 -07007498 bp->stats_ticks = USEC_PER_SEC & BNX2_HC_STATS_TICKS_HC_STAT_TICKS;
Michael Chanb6016b72005-05-26 13:03:09 -07007499
7500 bp->timer_interval = HZ;
Michael Chancd339a02005-08-25 15:35:24 -07007501 bp->current_interval = HZ;
Michael Chanb6016b72005-05-26 13:03:09 -07007502
Michael Chan5b0c76a2005-11-04 08:45:49 -08007503 bp->phy_addr = 1;
7504
Michael Chanb6016b72005-05-26 13:03:09 -07007505 /* Disable WOL support if we are running on a SERDES chip. */
Michael Chan253c8b72007-01-08 19:56:01 -08007506 if (CHIP_NUM(bp) == CHIP_NUM_5709)
7507 bnx2_get_5709_media(bp);
7508 else if (CHIP_BOND_ID(bp) & CHIP_BOND_ID_SERDES_BIT)
Michael Chan583c28e2008-01-21 19:51:35 -08007509 bp->phy_flags |= BNX2_PHY_FLAG_SERDES;
Michael Chanbac0dff2006-11-19 14:15:05 -08007510
Michael Chan0d8a6572007-07-07 22:49:43 -07007511 bp->phy_port = PORT_TP;
Michael Chan583c28e2008-01-21 19:51:35 -08007512 if (bp->phy_flags & BNX2_PHY_FLAG_SERDES) {
Michael Chan0d8a6572007-07-07 22:49:43 -07007513 bp->phy_port = PORT_FIBRE;
Michael Chan2726d6e2008-01-29 21:35:05 -08007514 reg = bnx2_shmem_rd(bp, BNX2_SHARED_HW_CFG_CONFIG);
Michael Chan846f5c62007-10-10 16:16:51 -07007515 if (!(reg & BNX2_SHARED_HW_CFG_GIG_LINK_ON_VAUX)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08007516 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07007517 bp->wol = 0;
7518 }
Michael Chan38ea3682008-02-23 19:48:57 -08007519 if (CHIP_NUM(bp) == CHIP_NUM_5706) {
7520 /* Don't do parallel detect on this board because of
7521 * some board problems. The link will not go down
7522 * if we do parallel detect.
7523 */
7524 if (pdev->subsystem_vendor == PCI_VENDOR_ID_HP &&
7525 pdev->subsystem_device == 0x310c)
7526 bp->phy_flags |= BNX2_PHY_FLAG_NO_PARALLEL;
7527 } else {
Michael Chan5b0c76a2005-11-04 08:45:49 -08007528 bp->phy_addr = 2;
Michael Chan5b0c76a2005-11-04 08:45:49 -08007529 if (reg & BNX2_SHARED_HW_CFG_PHY_2_5G)
Michael Chan583c28e2008-01-21 19:51:35 -08007530 bp->phy_flags |= BNX2_PHY_FLAG_2_5G_CAPABLE;
Michael Chan5b0c76a2005-11-04 08:45:49 -08007531 }
Michael Chan261dd5c2007-01-08 19:55:46 -08007532 } else if (CHIP_NUM(bp) == CHIP_NUM_5706 ||
7533 CHIP_NUM(bp) == CHIP_NUM_5708)
Michael Chan583c28e2008-01-21 19:51:35 -08007534 bp->phy_flags |= BNX2_PHY_FLAG_CRC_FIX;
Michael Chanfb0c18b2007-12-10 17:18:23 -08007535 else if (CHIP_NUM(bp) == CHIP_NUM_5709 &&
7536 (CHIP_REV(bp) == CHIP_REV_Ax ||
7537 CHIP_REV(bp) == CHIP_REV_Bx))
Michael Chan583c28e2008-01-21 19:51:35 -08007538 bp->phy_flags |= BNX2_PHY_FLAG_DIS_EARLY_DAC;
Michael Chanb6016b72005-05-26 13:03:09 -07007539
Michael Chan7c62e832008-07-14 22:39:03 -07007540 bnx2_init_fw_cap(bp);
7541
Michael Chan16088272006-06-12 22:16:43 -07007542 if ((CHIP_ID(bp) == CHIP_ID_5708_A0) ||
7543 (CHIP_ID(bp) == CHIP_ID_5708_B0) ||
Michael Chan846f5c62007-10-10 16:16:51 -07007544 (CHIP_ID(bp) == CHIP_ID_5708_B1)) {
David S. Millerf86e82f2008-01-21 17:15:40 -08007545 bp->flags |= BNX2_FLAG_NO_WOL;
Michael Chan846f5c62007-10-10 16:16:51 -07007546 bp->wol = 0;
7547 }
Michael Chandda1e392006-01-23 16:08:14 -08007548
Michael Chanb6016b72005-05-26 13:03:09 -07007549 if (CHIP_ID(bp) == CHIP_ID_5706_A0) {
7550 bp->tx_quick_cons_trip_int =
7551 bp->tx_quick_cons_trip;
7552 bp->tx_ticks_int = bp->tx_ticks;
7553 bp->rx_quick_cons_trip_int =
7554 bp->rx_quick_cons_trip;
7555 bp->rx_ticks_int = bp->rx_ticks;
7556 bp->comp_prod_trip_int = bp->comp_prod_trip;
7557 bp->com_ticks_int = bp->com_ticks;
7558 bp->cmd_ticks_int = bp->cmd_ticks;
7559 }
7560
Michael Chanf9317a42006-09-29 17:06:23 -07007561 /* Disable MSI on 5706 if AMD 8132 bridge is found.
7562 *
7563 * MSI is defined to be 32-bit write. The 5706 does 64-bit MSI writes
7564 * with byte enables disabled on the unused 32-bit word. This is legal
7565 * but causes problems on the AMD 8132 which will eventually stop
7566 * responding after a while.
7567 *
7568 * AMD believes this incompatibility is unique to the 5706, and
Michael Ellerman88187df2007-01-25 19:34:07 +11007569 * prefers to locally disable MSI rather than globally disabling it.
Michael Chanf9317a42006-09-29 17:06:23 -07007570 */
7571 if (CHIP_NUM(bp) == CHIP_NUM_5706 && disable_msi == 0) {
7572 struct pci_dev *amd_8132 = NULL;
7573
7574 while ((amd_8132 = pci_get_device(PCI_VENDOR_ID_AMD,
7575 PCI_DEVICE_ID_AMD_8132_BRIDGE,
7576 amd_8132))) {
Michael Chanf9317a42006-09-29 17:06:23 -07007577
Auke Kok44c10132007-06-08 15:46:36 -07007578 if (amd_8132->revision >= 0x10 &&
7579 amd_8132->revision <= 0x13) {
Michael Chanf9317a42006-09-29 17:06:23 -07007580 disable_msi = 1;
7581 pci_dev_put(amd_8132);
7582 break;
7583 }
7584 }
7585 }
7586
Michael Chandeaf3912007-07-07 22:48:00 -07007587 bnx2_set_default_link(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007588 bp->req_flow_ctrl = FLOW_CTRL_RX | FLOW_CTRL_TX;
7589
Michael Chancd339a02005-08-25 15:35:24 -07007590 init_timer(&bp->timer);
7591 bp->timer.expires = RUN_AT(bp->timer_interval);
7592 bp->timer.data = (unsigned long) bp;
7593 bp->timer.function = bnx2_timer;
7594
Michael Chanb6016b72005-05-26 13:03:09 -07007595 return 0;
7596
7597err_out_unmap:
7598 if (bp->regview) {
7599 iounmap(bp->regview);
Michael Chan73eef4c2005-08-25 15:39:15 -07007600 bp->regview = NULL;
Michael Chanb6016b72005-05-26 13:03:09 -07007601 }
7602
7603err_out_release:
7604 pci_release_regions(pdev);
7605
7606err_out_disable:
7607 pci_disable_device(pdev);
7608 pci_set_drvdata(pdev, NULL);
7609
7610err_out:
7611 return rc;
7612}
7613
Michael Chan883e5152007-05-03 13:25:11 -07007614static char * __devinit
7615bnx2_bus_string(struct bnx2 *bp, char *str)
7616{
7617 char *s = str;
7618
David S. Millerf86e82f2008-01-21 17:15:40 -08007619 if (bp->flags & BNX2_FLAG_PCIE) {
Michael Chan883e5152007-05-03 13:25:11 -07007620 s += sprintf(s, "PCI Express");
7621 } else {
7622 s += sprintf(s, "PCI");
David S. Millerf86e82f2008-01-21 17:15:40 -08007623 if (bp->flags & BNX2_FLAG_PCIX)
Michael Chan883e5152007-05-03 13:25:11 -07007624 s += sprintf(s, "-X");
David S. Millerf86e82f2008-01-21 17:15:40 -08007625 if (bp->flags & BNX2_FLAG_PCI_32BIT)
Michael Chan883e5152007-05-03 13:25:11 -07007626 s += sprintf(s, " 32-bit");
7627 else
7628 s += sprintf(s, " 64-bit");
7629 s += sprintf(s, " %dMHz", bp->bus_speed_mhz);
7630 }
7631 return str;
7632}
7633
Michael Chan2ba582b2007-12-21 15:04:49 -08007634static void __devinit
Michael Chan35efa7c2007-12-20 19:56:37 -08007635bnx2_init_napi(struct bnx2 *bp)
7636{
Michael Chanb4b36042007-12-20 19:59:30 -08007637 int i;
Michael Chan35efa7c2007-12-20 19:56:37 -08007638
Michael Chanb4b36042007-12-20 19:59:30 -08007639 for (i = 0; i < BNX2_MAX_MSIX_VEC; i++) {
Michael Chan35e90102008-06-19 16:37:42 -07007640 struct bnx2_napi *bnapi = &bp->bnx2_napi[i];
7641 int (*poll)(struct napi_struct *, int);
7642
7643 if (i == 0)
7644 poll = bnx2_poll;
7645 else
Michael Chanf0ea2e62008-06-19 16:41:57 -07007646 poll = bnx2_poll_msix;
Michael Chan35e90102008-06-19 16:37:42 -07007647
7648 netif_napi_add(bp->dev, &bp->bnx2_napi[i].napi, poll, 64);
Michael Chanb4b36042007-12-20 19:59:30 -08007649 bnapi->bp = bp;
7650 }
Michael Chan35efa7c2007-12-20 19:56:37 -08007651}
7652
7653static int __devinit
Michael Chanb6016b72005-05-26 13:03:09 -07007654bnx2_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
7655{
7656 static int version_printed = 0;
7657 struct net_device *dev = NULL;
7658 struct bnx2 *bp;
Joe Perches0795af52007-10-03 17:59:30 -07007659 int rc;
Michael Chan883e5152007-05-03 13:25:11 -07007660 char str[40];
Joe Perches0795af52007-10-03 17:59:30 -07007661 DECLARE_MAC_BUF(mac);
Michael Chanb6016b72005-05-26 13:03:09 -07007662
7663 if (version_printed++ == 0)
7664 printk(KERN_INFO "%s", version);
7665
7666 /* dev zeroed in init_etherdev */
Benjamin Li706bf242008-07-18 17:55:11 -07007667 dev = alloc_etherdev_mq(sizeof(*bp), TX_MAX_RINGS);
Michael Chanb6016b72005-05-26 13:03:09 -07007668
7669 if (!dev)
7670 return -ENOMEM;
7671
7672 rc = bnx2_init_board(pdev, dev);
7673 if (rc < 0) {
7674 free_netdev(dev);
7675 return rc;
7676 }
7677
7678 dev->open = bnx2_open;
7679 dev->hard_start_xmit = bnx2_start_xmit;
7680 dev->stop = bnx2_close;
7681 dev->get_stats = bnx2_get_stats;
Benjamin Li5fcaed02008-07-14 22:39:52 -07007682 dev->set_rx_mode = bnx2_set_rx_mode;
Michael Chanb6016b72005-05-26 13:03:09 -07007683 dev->do_ioctl = bnx2_ioctl;
7684 dev->set_mac_address = bnx2_change_mac_addr;
7685 dev->change_mtu = bnx2_change_mtu;
7686 dev->tx_timeout = bnx2_tx_timeout;
7687 dev->watchdog_timeo = TX_TIMEOUT;
7688#ifdef BCM_VLAN
7689 dev->vlan_rx_register = bnx2_vlan_rx_register;
Michael Chanb6016b72005-05-26 13:03:09 -07007690#endif
Michael Chanb6016b72005-05-26 13:03:09 -07007691 dev->ethtool_ops = &bnx2_ethtool_ops;
Michael Chanb6016b72005-05-26 13:03:09 -07007692
Michael Chan972ec0d2006-01-23 16:12:43 -08007693 bp = netdev_priv(dev);
Michael Chan35efa7c2007-12-20 19:56:37 -08007694 bnx2_init_napi(bp);
Michael Chanb6016b72005-05-26 13:03:09 -07007695
7696#if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER)
7697 dev->poll_controller = poll_bnx2;
7698#endif
7699
Michael Chan1b2f9222007-05-03 13:20:19 -07007700 pci_set_drvdata(pdev, dev);
7701
7702 memcpy(dev->dev_addr, bp->mac_addr, 6);
7703 memcpy(dev->perm_addr, bp->mac_addr, 6);
7704 bp->name = board_info[ent->driver_data].name;
7705
Stephen Hemmingerd212f872007-06-27 00:47:37 -07007706 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Michael Chan4666f872007-05-03 13:22:28 -07007707 if (CHIP_NUM(bp) == CHIP_NUM_5709)
Stephen Hemmingerd212f872007-06-27 00:47:37 -07007708 dev->features |= NETIF_F_IPV6_CSUM;
7709
Michael Chan1b2f9222007-05-03 13:20:19 -07007710#ifdef BCM_VLAN
7711 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
7712#endif
7713 dev->features |= NETIF_F_TSO | NETIF_F_TSO_ECN;
Michael Chan4666f872007-05-03 13:22:28 -07007714 if (CHIP_NUM(bp) == CHIP_NUM_5709)
7715 dev->features |= NETIF_F_TSO6;
Michael Chan1b2f9222007-05-03 13:20:19 -07007716
Michael Chanb6016b72005-05-26 13:03:09 -07007717 if ((rc = register_netdev(dev))) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04007718 dev_err(&pdev->dev, "Cannot register net device\n");
Michael Chanb6016b72005-05-26 13:03:09 -07007719 if (bp->regview)
7720 iounmap(bp->regview);
7721 pci_release_regions(pdev);
7722 pci_disable_device(pdev);
7723 pci_set_drvdata(pdev, NULL);
7724 free_netdev(dev);
7725 return rc;
7726 }
7727
Michael Chan883e5152007-05-03 13:25:11 -07007728 printk(KERN_INFO "%s: %s (%c%d) %s found at mem %lx, "
Joe Perches0795af52007-10-03 17:59:30 -07007729 "IRQ %d, node addr %s\n",
Michael Chanb6016b72005-05-26 13:03:09 -07007730 dev->name,
7731 bp->name,
7732 ((CHIP_ID(bp) & 0xf000) >> 12) + 'A',
7733 ((CHIP_ID(bp) & 0x0ff0) >> 4),
Michael Chan883e5152007-05-03 13:25:11 -07007734 bnx2_bus_string(bp, str),
Michael Chanb6016b72005-05-26 13:03:09 -07007735 dev->base_addr,
Joe Perches0795af52007-10-03 17:59:30 -07007736 bp->pdev->irq, print_mac(mac, dev->dev_addr));
Michael Chanb6016b72005-05-26 13:03:09 -07007737
Michael Chanb6016b72005-05-26 13:03:09 -07007738 return 0;
7739}
7740
7741static void __devexit
7742bnx2_remove_one(struct pci_dev *pdev)
7743{
7744 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08007745 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007746
Michael Chanafdc08b2005-08-25 15:34:29 -07007747 flush_scheduled_work();
7748
Michael Chanb6016b72005-05-26 13:03:09 -07007749 unregister_netdev(dev);
7750
7751 if (bp->regview)
7752 iounmap(bp->regview);
7753
7754 free_netdev(dev);
7755 pci_release_regions(pdev);
7756 pci_disable_device(pdev);
7757 pci_set_drvdata(pdev, NULL);
7758}
7759
7760static int
Pavel Machek829ca9a2005-09-03 15:56:56 -07007761bnx2_suspend(struct pci_dev *pdev, pm_message_t state)
Michael Chanb6016b72005-05-26 13:03:09 -07007762{
7763 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08007764 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007765 u32 reset_code;
7766
Michael Chan6caebb022007-08-03 20:57:25 -07007767 /* PCI register 4 needs to be saved whether netif_running() or not.
7768 * MSI address and data need to be saved if using MSI and
7769 * netif_running().
7770 */
7771 pci_save_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07007772 if (!netif_running(dev))
7773 return 0;
7774
Michael Chan1d602902006-03-20 17:50:08 -08007775 flush_scheduled_work();
Michael Chanb6016b72005-05-26 13:03:09 -07007776 bnx2_netif_stop(bp);
7777 netif_device_detach(dev);
7778 del_timer_sync(&bp->timer);
David S. Millerf86e82f2008-01-21 17:15:40 -08007779 if (bp->flags & BNX2_FLAG_NO_WOL)
Michael Chan6c4f0952006-06-29 12:38:15 -07007780 reset_code = BNX2_DRV_MSG_CODE_UNLOAD_LNK_DN;
Michael Chandda1e392006-01-23 16:08:14 -08007781 else if (bp->wol)
Michael Chanb6016b72005-05-26 13:03:09 -07007782 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_WOL;
7783 else
7784 reset_code = BNX2_DRV_MSG_CODE_SUSPEND_NO_WOL;
7785 bnx2_reset_chip(bp, reset_code);
7786 bnx2_free_skbs(bp);
Pavel Machek829ca9a2005-09-03 15:56:56 -07007787 bnx2_set_power_state(bp, pci_choose_state(pdev, state));
Michael Chanb6016b72005-05-26 13:03:09 -07007788 return 0;
7789}
7790
7791static int
7792bnx2_resume(struct pci_dev *pdev)
7793{
7794 struct net_device *dev = pci_get_drvdata(pdev);
Michael Chan972ec0d2006-01-23 16:12:43 -08007795 struct bnx2 *bp = netdev_priv(dev);
Michael Chanb6016b72005-05-26 13:03:09 -07007796
Michael Chan6caebb022007-08-03 20:57:25 -07007797 pci_restore_state(pdev);
Michael Chanb6016b72005-05-26 13:03:09 -07007798 if (!netif_running(dev))
7799 return 0;
7800
Pavel Machek829ca9a2005-09-03 15:56:56 -07007801 bnx2_set_power_state(bp, PCI_D0);
Michael Chanb6016b72005-05-26 13:03:09 -07007802 netif_device_attach(dev);
Michael Chan9a120bc2008-05-16 22:17:45 -07007803 bnx2_init_nic(bp, 1);
Michael Chanb6016b72005-05-26 13:03:09 -07007804 bnx2_netif_start(bp);
7805 return 0;
7806}
7807
Wendy Xiong6ff2da42008-05-16 22:18:21 -07007808/**
7809 * bnx2_io_error_detected - called when PCI error is detected
7810 * @pdev: Pointer to PCI device
7811 * @state: The current pci connection state
7812 *
7813 * This function is called after a PCI bus error affecting
7814 * this device has been detected.
7815 */
7816static pci_ers_result_t bnx2_io_error_detected(struct pci_dev *pdev,
7817 pci_channel_state_t state)
7818{
7819 struct net_device *dev = pci_get_drvdata(pdev);
7820 struct bnx2 *bp = netdev_priv(dev);
7821
7822 rtnl_lock();
7823 netif_device_detach(dev);
7824
7825 if (netif_running(dev)) {
7826 bnx2_netif_stop(bp);
7827 del_timer_sync(&bp->timer);
7828 bnx2_reset_nic(bp, BNX2_DRV_MSG_CODE_RESET);
7829 }
7830
7831 pci_disable_device(pdev);
7832 rtnl_unlock();
7833
7834 /* Request a slot slot reset. */
7835 return PCI_ERS_RESULT_NEED_RESET;
7836}
7837
7838/**
7839 * bnx2_io_slot_reset - called after the pci bus has been reset.
7840 * @pdev: Pointer to PCI device
7841 *
7842 * Restart the card from scratch, as if from a cold-boot.
7843 */
7844static pci_ers_result_t bnx2_io_slot_reset(struct pci_dev *pdev)
7845{
7846 struct net_device *dev = pci_get_drvdata(pdev);
7847 struct bnx2 *bp = netdev_priv(dev);
7848
7849 rtnl_lock();
7850 if (pci_enable_device(pdev)) {
7851 dev_err(&pdev->dev,
7852 "Cannot re-enable PCI device after reset.\n");
7853 rtnl_unlock();
7854 return PCI_ERS_RESULT_DISCONNECT;
7855 }
7856 pci_set_master(pdev);
7857 pci_restore_state(pdev);
7858
7859 if (netif_running(dev)) {
7860 bnx2_set_power_state(bp, PCI_D0);
7861 bnx2_init_nic(bp, 1);
7862 }
7863
7864 rtnl_unlock();
7865 return PCI_ERS_RESULT_RECOVERED;
7866}
7867
7868/**
7869 * bnx2_io_resume - called when traffic can start flowing again.
7870 * @pdev: Pointer to PCI device
7871 *
7872 * This callback is called when the error recovery driver tells us that
7873 * its OK to resume normal operation.
7874 */
7875static void bnx2_io_resume(struct pci_dev *pdev)
7876{
7877 struct net_device *dev = pci_get_drvdata(pdev);
7878 struct bnx2 *bp = netdev_priv(dev);
7879
7880 rtnl_lock();
7881 if (netif_running(dev))
7882 bnx2_netif_start(bp);
7883
7884 netif_device_attach(dev);
7885 rtnl_unlock();
7886}
7887
7888static struct pci_error_handlers bnx2_err_handler = {
7889 .error_detected = bnx2_io_error_detected,
7890 .slot_reset = bnx2_io_slot_reset,
7891 .resume = bnx2_io_resume,
7892};
7893
Michael Chanb6016b72005-05-26 13:03:09 -07007894static struct pci_driver bnx2_pci_driver = {
Peter Hagervall14ab9b82005-08-10 14:18:16 -07007895 .name = DRV_MODULE_NAME,
7896 .id_table = bnx2_pci_tbl,
7897 .probe = bnx2_init_one,
7898 .remove = __devexit_p(bnx2_remove_one),
7899 .suspend = bnx2_suspend,
7900 .resume = bnx2_resume,
Wendy Xiong6ff2da42008-05-16 22:18:21 -07007901 .err_handler = &bnx2_err_handler,
Michael Chanb6016b72005-05-26 13:03:09 -07007902};
7903
7904static int __init bnx2_init(void)
7905{
Jeff Garzik29917622006-08-19 17:48:59 -04007906 return pci_register_driver(&bnx2_pci_driver);
Michael Chanb6016b72005-05-26 13:03:09 -07007907}
7908
7909static void __exit bnx2_cleanup(void)
7910{
7911 pci_unregister_driver(&bnx2_pci_driver);
7912}
7913
7914module_init(bnx2_init);
7915module_exit(bnx2_cleanup);
7916
7917
7918