Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1 | /* |
| 2 | * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers |
| 3 | * |
| 4 | * Copyright 2005 Tejun Heo |
| 5 | * |
| 6 | * Based on preview driver from Silicon Image. |
| 7 | * |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 8 | * This program is free software; you can redistribute it and/or modify it |
| 9 | * under the terms of the GNU General Public License as published by the |
| 10 | * Free Software Foundation; either version 2, or (at your option) any |
| 11 | * later version. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, but |
| 14 | * WITHOUT ANY WARRANTY; without even the implied warranty of |
| 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU |
| 16 | * General Public License for more details. |
| 17 | * |
| 18 | */ |
| 19 | |
| 20 | #include <linux/kernel.h> |
| 21 | #include <linux/module.h> |
| 22 | #include <linux/pci.h> |
| 23 | #include <linux/blkdev.h> |
| 24 | #include <linux/delay.h> |
| 25 | #include <linux/interrupt.h> |
| 26 | #include <linux/dma-mapping.h> |
Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 27 | #include <linux/device.h> |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 28 | #include <scsi/scsi_host.h> |
Jeff Garzik | 193515d | 2005-11-07 00:59:37 -0500 | [diff] [blame] | 29 | #include <scsi/scsi_cmnd.h> |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 30 | #include <linux/libata.h> |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 31 | |
| 32 | #define DRV_NAME "sata_sil24" |
Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 33 | #define DRV_VERSION "1.1" |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 34 | |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 35 | /* |
| 36 | * Port request block (PRB) 32 bytes |
| 37 | */ |
| 38 | struct sil24_prb { |
Alexey Dobriyan | b477257 | 2006-06-06 07:31:14 +0400 | [diff] [blame] | 39 | __le16 ctrl; |
| 40 | __le16 prot; |
| 41 | __le32 rx_cnt; |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 42 | u8 fis[6 * 4]; |
| 43 | }; |
| 44 | |
| 45 | /* |
| 46 | * Scatter gather entry (SGE) 16 bytes |
| 47 | */ |
| 48 | struct sil24_sge { |
Alexey Dobriyan | b477257 | 2006-06-06 07:31:14 +0400 | [diff] [blame] | 49 | __le64 addr; |
| 50 | __le32 cnt; |
| 51 | __le32 flags; |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 52 | }; |
| 53 | |
| 54 | /* |
| 55 | * Port multiplier |
| 56 | */ |
| 57 | struct sil24_port_multiplier { |
Alexey Dobriyan | b477257 | 2006-06-06 07:31:14 +0400 | [diff] [blame] | 58 | __le32 diag; |
| 59 | __le32 sactive; |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 60 | }; |
| 61 | |
| 62 | enum { |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 63 | SIL24_HOST_BAR = 0, |
| 64 | SIL24_PORT_BAR = 2, |
| 65 | |
Tejun Heo | 93e2618 | 2007-11-22 18:46:57 +0900 | [diff] [blame] | 66 | /* sil24 fetches in chunks of 64bytes. The first block |
| 67 | * contains the PRB and two SGEs. From the second block, it's |
| 68 | * consisted of four SGEs and called SGT. Calculate the |
| 69 | * number of SGTs that fit into one page. |
| 70 | */ |
| 71 | SIL24_PRB_SZ = sizeof(struct sil24_prb) |
| 72 | + 2 * sizeof(struct sil24_sge), |
| 73 | SIL24_MAX_SGT = (PAGE_SIZE - SIL24_PRB_SZ) |
| 74 | / (4 * sizeof(struct sil24_sge)), |
| 75 | |
| 76 | /* This will give us one unused SGEs for ATA. This extra SGE |
| 77 | * will be used to store CDB for ATAPI devices. |
| 78 | */ |
| 79 | SIL24_MAX_SGE = 4 * SIL24_MAX_SGT + 1, |
| 80 | |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 81 | /* |
| 82 | * Global controller registers (128 bytes @ BAR0) |
| 83 | */ |
| 84 | /* 32 bit regs */ |
| 85 | HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */ |
| 86 | HOST_CTRL = 0x40, |
| 87 | HOST_IRQ_STAT = 0x44, |
| 88 | HOST_PHY_CFG = 0x48, |
| 89 | HOST_BIST_CTRL = 0x50, |
| 90 | HOST_BIST_PTRN = 0x54, |
| 91 | HOST_BIST_STAT = 0x58, |
| 92 | HOST_MEM_BIST_STAT = 0x5c, |
| 93 | HOST_FLASH_CMD = 0x70, |
| 94 | /* 8 bit regs */ |
| 95 | HOST_FLASH_DATA = 0x74, |
| 96 | HOST_TRANSITION_DETECT = 0x75, |
| 97 | HOST_GPIO_CTRL = 0x76, |
| 98 | HOST_I2C_ADDR = 0x78, /* 32 bit */ |
| 99 | HOST_I2C_DATA = 0x7c, |
| 100 | HOST_I2C_XFER_CNT = 0x7e, |
| 101 | HOST_I2C_CTRL = 0x7f, |
| 102 | |
| 103 | /* HOST_SLOT_STAT bits */ |
| 104 | HOST_SSTAT_ATTN = (1 << 31), |
| 105 | |
Tejun Heo | 7dafc3f | 2006-04-11 22:32:18 +0900 | [diff] [blame] | 106 | /* HOST_CTRL bits */ |
| 107 | HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */ |
| 108 | HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */ |
| 109 | HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */ |
| 110 | HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */ |
| 111 | HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */ |
Tejun Heo | d2298dc | 2006-07-03 16:07:27 +0900 | [diff] [blame] | 112 | HOST_CTRL_GLOBAL_RST = (1 << 31), /* global reset */ |
Tejun Heo | 7dafc3f | 2006-04-11 22:32:18 +0900 | [diff] [blame] | 113 | |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 114 | /* |
| 115 | * Port registers |
| 116 | * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2) |
| 117 | */ |
| 118 | PORT_REGS_SIZE = 0x2000, |
Tejun Heo | 135da34 | 2006-05-31 18:27:57 +0900 | [diff] [blame] | 119 | |
Tejun Heo | 28c8f3b | 2006-10-16 08:47:18 +0900 | [diff] [blame] | 120 | PORT_LRAM = 0x0000, /* 31 LRAM slots and PMP regs */ |
Tejun Heo | 135da34 | 2006-05-31 18:27:57 +0900 | [diff] [blame] | 121 | PORT_LRAM_SLOT_SZ = 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */ |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 122 | |
Tejun Heo | 28c8f3b | 2006-10-16 08:47:18 +0900 | [diff] [blame] | 123 | PORT_PMP = 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */ |
Tejun Heo | c0c5590 | 2006-10-16 08:47:18 +0900 | [diff] [blame] | 124 | PORT_PMP_STATUS = 0x0000, /* port device status offset */ |
| 125 | PORT_PMP_QACTIVE = 0x0004, /* port device QActive offset */ |
| 126 | PORT_PMP_SIZE = 0x0008, /* 8 bytes per PMP */ |
| 127 | |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 128 | /* 32 bit regs */ |
Tejun Heo | 83bbecc | 2005-08-17 13:09:18 +0900 | [diff] [blame] | 129 | PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */ |
| 130 | PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */ |
| 131 | PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */ |
| 132 | PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */ |
| 133 | PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */ |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 134 | PORT_ACTIVATE_UPPER_ADDR= 0x101c, |
Tejun Heo | 83bbecc | 2005-08-17 13:09:18 +0900 | [diff] [blame] | 135 | PORT_EXEC_FIFO = 0x1020, /* command execution fifo */ |
| 136 | PORT_CMD_ERR = 0x1024, /* command error number */ |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 137 | PORT_FIS_CFG = 0x1028, |
| 138 | PORT_FIFO_THRES = 0x102c, |
| 139 | /* 16 bit regs */ |
| 140 | PORT_DECODE_ERR_CNT = 0x1040, |
| 141 | PORT_DECODE_ERR_THRESH = 0x1042, |
| 142 | PORT_CRC_ERR_CNT = 0x1044, |
| 143 | PORT_CRC_ERR_THRESH = 0x1046, |
| 144 | PORT_HSHK_ERR_CNT = 0x1048, |
| 145 | PORT_HSHK_ERR_THRESH = 0x104a, |
| 146 | /* 32 bit regs */ |
| 147 | PORT_PHY_CFG = 0x1050, |
| 148 | PORT_SLOT_STAT = 0x1800, |
| 149 | PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */ |
Tejun Heo | c0c5590 | 2006-10-16 08:47:18 +0900 | [diff] [blame] | 150 | PORT_CONTEXT = 0x1e04, |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 151 | PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */ |
| 152 | PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */ |
| 153 | PORT_SCONTROL = 0x1f00, |
| 154 | PORT_SSTATUS = 0x1f04, |
| 155 | PORT_SERROR = 0x1f08, |
| 156 | PORT_SACTIVE = 0x1f0c, |
| 157 | |
| 158 | /* PORT_CTRL_STAT bits */ |
| 159 | PORT_CS_PORT_RST = (1 << 0), /* port reset */ |
| 160 | PORT_CS_DEV_RST = (1 << 1), /* device reset */ |
| 161 | PORT_CS_INIT = (1 << 2), /* port initialize */ |
| 162 | PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */ |
Tejun Heo | d10cb35 | 2005-11-16 16:56:49 +0900 | [diff] [blame] | 163 | PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */ |
Tejun Heo | 28c8f3b | 2006-10-16 08:47:18 +0900 | [diff] [blame] | 164 | PORT_CS_PMP_RESUME = (1 << 6), /* PMP resume */ |
Tejun Heo | e382eb1 | 2005-08-17 13:09:13 +0900 | [diff] [blame] | 165 | PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */ |
Tejun Heo | 28c8f3b | 2006-10-16 08:47:18 +0900 | [diff] [blame] | 166 | PORT_CS_PMP_EN = (1 << 13), /* port multiplier enable */ |
Tejun Heo | e382eb1 | 2005-08-17 13:09:13 +0900 | [diff] [blame] | 167 | PORT_CS_RDY = (1 << 31), /* port ready to accept commands */ |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 168 | |
| 169 | /* PORT_IRQ_STAT/ENABLE_SET/CLR */ |
| 170 | /* bits[11:0] are masked */ |
| 171 | PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */ |
| 172 | PORT_IRQ_ERROR = (1 << 1), /* command execution error */ |
| 173 | PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */ |
| 174 | PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */ |
| 175 | PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */ |
| 176 | PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */ |
Tejun Heo | 7dafc3f | 2006-04-11 22:32:18 +0900 | [diff] [blame] | 177 | PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */ |
| 178 | PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */ |
| 179 | PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */ |
| 180 | PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */ |
| 181 | PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */ |
Tejun Heo | 3b9f1d0 | 2006-04-11 22:32:18 +0900 | [diff] [blame] | 182 | PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */ |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 183 | |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 184 | DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR | |
Tejun Heo | 0542925 | 2006-05-31 18:28:20 +0900 | [diff] [blame] | 185 | PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG | |
Tejun Heo | 854c73a | 2007-09-23 13:14:11 +0900 | [diff] [blame] | 186 | PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_NOTIFY, |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 187 | |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 188 | /* bits[27:16] are unmasked (raw) */ |
| 189 | PORT_IRQ_RAW_SHIFT = 16, |
| 190 | PORT_IRQ_MASKED_MASK = 0x7ff, |
| 191 | PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT), |
| 192 | |
| 193 | /* ENABLE_SET/CLR specific, intr steering - 2 bit field */ |
| 194 | PORT_IRQ_STEER_SHIFT = 30, |
| 195 | PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT), |
| 196 | |
| 197 | /* PORT_CMD_ERR constants */ |
| 198 | PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */ |
| 199 | PORT_CERR_SDB = 2, /* Error bit in SDB FIS */ |
| 200 | PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */ |
| 201 | PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */ |
| 202 | PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */ |
| 203 | PORT_CERR_DIRECTION = 6, /* Data direction mismatch */ |
| 204 | PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */ |
| 205 | PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */ |
| 206 | PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */ |
| 207 | PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */ |
| 208 | PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */ |
| 209 | PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */ |
| 210 | PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */ |
| 211 | PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */ |
| 212 | PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */ |
| 213 | PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */ |
| 214 | PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */ |
| 215 | PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */ |
| 216 | PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */ |
Tejun Heo | 64008802 | 2006-04-11 22:32:18 +0900 | [diff] [blame] | 217 | PORT_CERR_XFR_MSTABRT = 34, /* PSD ecode 10 - master abort */ |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 218 | PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */ |
Tejun Heo | 83bbecc | 2005-08-17 13:09:18 +0900 | [diff] [blame] | 219 | PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */ |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 220 | |
Tejun Heo | d10cb35 | 2005-11-16 16:56:49 +0900 | [diff] [blame] | 221 | /* bits of PRB control field */ |
| 222 | PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */ |
| 223 | PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */ |
| 224 | PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */ |
| 225 | PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */ |
| 226 | PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */ |
| 227 | |
| 228 | /* PRB protocol field */ |
| 229 | PRB_PROT_PACKET = (1 << 0), |
| 230 | PRB_PROT_TCQ = (1 << 1), |
| 231 | PRB_PROT_NCQ = (1 << 2), |
| 232 | PRB_PROT_READ = (1 << 3), |
| 233 | PRB_PROT_WRITE = (1 << 4), |
| 234 | PRB_PROT_TRANSPARENT = (1 << 5), |
| 235 | |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 236 | /* |
| 237 | * Other constants |
| 238 | */ |
| 239 | SGE_TRM = (1 << 31), /* Last SGE in chain */ |
Tejun Heo | d10cb35 | 2005-11-16 16:56:49 +0900 | [diff] [blame] | 240 | SGE_LNK = (1 << 30), /* linked list |
| 241 | Points to SGT, not SGE */ |
| 242 | SGE_DRD = (1 << 29), /* discard data read (/dev/null) |
| 243 | data address ignored */ |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 244 | |
Tejun Heo | aee10a0 | 2006-05-15 21:03:56 +0900 | [diff] [blame] | 245 | SIL24_MAX_CMDS = 31, |
| 246 | |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 247 | /* board id */ |
| 248 | BID_SIL3124 = 0, |
| 249 | BID_SIL3132 = 1, |
Tejun Heo | 042c21f | 2005-10-09 09:35:46 -0400 | [diff] [blame] | 250 | BID_SIL3131 = 2, |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 251 | |
Tejun Heo | 9466d85 | 2006-04-11 22:32:18 +0900 | [diff] [blame] | 252 | /* host flags */ |
| 253 | SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY | |
Tejun Heo | aee10a0 | 2006-05-15 21:03:56 +0900 | [diff] [blame] | 254 | ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA | |
Tejun Heo | 854c73a | 2007-09-23 13:14:11 +0900 | [diff] [blame] | 255 | ATA_FLAG_NCQ | ATA_FLAG_ACPI_SATA | |
Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 256 | ATA_FLAG_AN | ATA_FLAG_PMP, |
Tejun Heo | 37024e8 | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 257 | SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24), /* IRQ loss errata on PCI-X */ |
Tejun Heo | 9466d85 | 2006-04-11 22:32:18 +0900 | [diff] [blame] | 258 | |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 259 | IRQ_STAT_4PORTS = 0xf, |
| 260 | }; |
| 261 | |
Tejun Heo | 69ad185 | 2005-11-18 14:16:45 +0900 | [diff] [blame] | 262 | struct sil24_ata_block { |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 263 | struct sil24_prb prb; |
Tejun Heo | 93e2618 | 2007-11-22 18:46:57 +0900 | [diff] [blame] | 264 | struct sil24_sge sge[SIL24_MAX_SGE]; |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 265 | }; |
| 266 | |
Tejun Heo | 69ad185 | 2005-11-18 14:16:45 +0900 | [diff] [blame] | 267 | struct sil24_atapi_block { |
| 268 | struct sil24_prb prb; |
| 269 | u8 cdb[16]; |
Tejun Heo | 93e2618 | 2007-11-22 18:46:57 +0900 | [diff] [blame] | 270 | struct sil24_sge sge[SIL24_MAX_SGE]; |
Tejun Heo | 69ad185 | 2005-11-18 14:16:45 +0900 | [diff] [blame] | 271 | }; |
| 272 | |
| 273 | union sil24_cmd_block { |
| 274 | struct sil24_ata_block ata; |
| 275 | struct sil24_atapi_block atapi; |
| 276 | }; |
| 277 | |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 278 | static struct sil24_cerr_info { |
| 279 | unsigned int err_mask, action; |
| 280 | const char *desc; |
| 281 | } sil24_cerr_db[] = { |
Tejun Heo | f90f082 | 2007-10-26 16:12:41 +0900 | [diff] [blame] | 282 | [0] = { AC_ERR_DEV, 0, |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 283 | "device error" }, |
Tejun Heo | f90f082 | 2007-10-26 16:12:41 +0900 | [diff] [blame] | 284 | [PORT_CERR_DEV] = { AC_ERR_DEV, 0, |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 285 | "device error via D2H FIS" }, |
Tejun Heo | f90f082 | 2007-10-26 16:12:41 +0900 | [diff] [blame] | 286 | [PORT_CERR_SDB] = { AC_ERR_DEV, 0, |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 287 | "device error via SDB FIS" }, |
Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 288 | [PORT_CERR_DATA] = { AC_ERR_ATA_BUS, ATA_EH_RESET, |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 289 | "error in data FIS" }, |
Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 290 | [PORT_CERR_SEND] = { AC_ERR_ATA_BUS, ATA_EH_RESET, |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 291 | "failed to transmit command FIS" }, |
Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 292 | [PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_RESET, |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 293 | "protocol mismatch" }, |
Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 294 | [PORT_CERR_DIRECTION] = { AC_ERR_HSM, ATA_EH_RESET, |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 295 | "data directon mismatch" }, |
Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 296 | [PORT_CERR_UNDERRUN] = { AC_ERR_HSM, ATA_EH_RESET, |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 297 | "ran out of SGEs while writing" }, |
Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 298 | [PORT_CERR_OVERRUN] = { AC_ERR_HSM, ATA_EH_RESET, |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 299 | "ran out of SGEs while reading" }, |
Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 300 | [PORT_CERR_PKT_PROT] = { AC_ERR_HSM, ATA_EH_RESET, |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 301 | "invalid data directon for ATAPI CDB" }, |
Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 302 | [PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET, |
Tejun Heo | 7293fa8 | 2008-01-13 13:49:22 +0900 | [diff] [blame] | 303 | "SGT not on qword boundary" }, |
Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 304 | [PORT_CERR_SGT_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET, |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 305 | "PCI target abort while fetching SGT" }, |
Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 306 | [PORT_CERR_SGT_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET, |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 307 | "PCI master abort while fetching SGT" }, |
Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 308 | [PORT_CERR_SGT_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET, |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 309 | "PCI parity error while fetching SGT" }, |
Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 310 | [PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET, |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 311 | "PRB not on qword boundary" }, |
Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 312 | [PORT_CERR_CMD_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET, |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 313 | "PCI target abort while fetching PRB" }, |
Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 314 | [PORT_CERR_CMD_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET, |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 315 | "PCI master abort while fetching PRB" }, |
Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 316 | [PORT_CERR_CMD_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET, |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 317 | "PCI parity error while fetching PRB" }, |
Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 318 | [PORT_CERR_XFR_UNDEF] = { AC_ERR_HOST_BUS, ATA_EH_RESET, |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 319 | "undefined error while transferring data" }, |
Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 320 | [PORT_CERR_XFR_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET, |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 321 | "PCI target abort while transferring data" }, |
Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 322 | [PORT_CERR_XFR_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET, |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 323 | "PCI master abort while transferring data" }, |
Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 324 | [PORT_CERR_XFR_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET, |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 325 | "PCI parity error while transferring data" }, |
Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 326 | [PORT_CERR_SENDSERVICE] = { AC_ERR_HSM, ATA_EH_RESET, |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 327 | "FIS received while sending service FIS" }, |
| 328 | }; |
| 329 | |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 330 | /* |
| 331 | * ap->private_data |
| 332 | * |
| 333 | * The preview driver always returned 0 for status. We emulate it |
| 334 | * here from the previous interrupt. |
| 335 | */ |
| 336 | struct sil24_port_priv { |
Tejun Heo | 69ad185 | 2005-11-18 14:16:45 +0900 | [diff] [blame] | 337 | union sil24_cmd_block *cmd_block; /* 32 cmd blocks */ |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 338 | dma_addr_t cmd_block_dma; /* DMA base addr for them */ |
Tejun Heo | 6a575fa | 2005-10-06 11:43:39 +0900 | [diff] [blame] | 339 | struct ata_taskfile tf; /* Cached taskfile registers */ |
Tejun Heo | 2381803 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 340 | int do_port_rst; |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 341 | }; |
| 342 | |
Alan | cd0d3bb | 2007-03-02 00:56:15 +0000 | [diff] [blame] | 343 | static void sil24_dev_config(struct ata_device *dev); |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 344 | static u8 sil24_check_status(struct ata_port *ap); |
Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 345 | static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val); |
| 346 | static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val); |
Tejun Heo | 7f726d1 | 2005-10-07 01:43:19 +0900 | [diff] [blame] | 347 | static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf); |
Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 348 | static int sil24_qc_defer(struct ata_queued_cmd *qc); |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 349 | static void sil24_qc_prep(struct ata_queued_cmd *qc); |
Tejun Heo | 9a3d9eb | 2006-01-23 13:09:36 +0900 | [diff] [blame] | 350 | static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc); |
Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 351 | static void sil24_pmp_attach(struct ata_port *ap); |
| 352 | static void sil24_pmp_detach(struct ata_port *ap); |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 353 | static void sil24_freeze(struct ata_port *ap); |
| 354 | static void sil24_thaw(struct ata_port *ap); |
| 355 | static void sil24_error_handler(struct ata_port *ap); |
| 356 | static void sil24_post_internal_cmd(struct ata_queued_cmd *qc); |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 357 | static int sil24_port_start(struct ata_port *ap); |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 358 | static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent); |
Alexey Dobriyan | 281d426 | 2006-08-14 22:49:30 -0700 | [diff] [blame] | 359 | #ifdef CONFIG_PM |
Tejun Heo | d2298dc | 2006-07-03 16:07:27 +0900 | [diff] [blame] | 360 | static int sil24_pci_device_resume(struct pci_dev *pdev); |
Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 361 | static int sil24_port_resume(struct ata_port *ap); |
Alexey Dobriyan | 281d426 | 2006-08-14 22:49:30 -0700 | [diff] [blame] | 362 | #endif |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 363 | |
Jeff Garzik | 3b7d697 | 2005-11-10 11:04:11 -0500 | [diff] [blame] | 364 | static const struct pci_device_id sil24_pci_tbl[] = { |
Jeff Garzik | 54bb3a94 | 2006-09-27 22:20:11 -0400 | [diff] [blame] | 365 | { PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 }, |
| 366 | { PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 }, |
| 367 | { PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 }, |
Jamie Clark | 722d67b | 2007-03-13 12:48:00 +0800 | [diff] [blame] | 368 | { PCI_VDEVICE(CMD, 0x0242), BID_SIL3132 }, |
Jeff Garzik | 54bb3a94 | 2006-09-27 22:20:11 -0400 | [diff] [blame] | 369 | { PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 }, |
| 370 | { PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 }, |
| 371 | |
Tejun Heo | 1fcce839 | 2005-10-09 09:31:33 -0400 | [diff] [blame] | 372 | { } /* terminate list */ |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 373 | }; |
| 374 | |
| 375 | static struct pci_driver sil24_pci_driver = { |
| 376 | .name = DRV_NAME, |
| 377 | .id_table = sil24_pci_tbl, |
| 378 | .probe = sil24_init_one, |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 379 | .remove = ata_pci_remove_one, |
Alexey Dobriyan | 281d426 | 2006-08-14 22:49:30 -0700 | [diff] [blame] | 380 | #ifdef CONFIG_PM |
Tejun Heo | d2298dc | 2006-07-03 16:07:27 +0900 | [diff] [blame] | 381 | .suspend = ata_pci_device_suspend, |
| 382 | .resume = sil24_pci_device_resume, |
Alexey Dobriyan | 281d426 | 2006-08-14 22:49:30 -0700 | [diff] [blame] | 383 | #endif |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 384 | }; |
| 385 | |
Jeff Garzik | 193515d | 2005-11-07 00:59:37 -0500 | [diff] [blame] | 386 | static struct scsi_host_template sil24_sht = { |
Tejun Heo | 68d1d07 | 2008-03-25 12:22:49 +0900 | [diff] [blame^] | 387 | ATA_NCQ_SHT(DRV_NAME), |
Tejun Heo | aee10a0 | 2006-05-15 21:03:56 +0900 | [diff] [blame] | 388 | .can_queue = SIL24_MAX_CMDS, |
Tejun Heo | 93e2618 | 2007-11-22 18:46:57 +0900 | [diff] [blame] | 389 | .sg_tablesize = SIL24_MAX_SGE, |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 390 | .dma_boundary = ATA_DMA_BOUNDARY, |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 391 | }; |
| 392 | |
Jeff Garzik | 057ace5 | 2005-10-22 14:27:05 -0400 | [diff] [blame] | 393 | static const struct ata_port_operations sil24_ops = { |
Tejun Heo | 69ad185 | 2005-11-18 14:16:45 +0900 | [diff] [blame] | 394 | .dev_config = sil24_dev_config, |
| 395 | |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 396 | .check_status = sil24_check_status, |
| 397 | .check_altstatus = sil24_check_status, |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 398 | .dev_select = ata_noop_dev_select, |
| 399 | |
Tejun Heo | 7f726d1 | 2005-10-07 01:43:19 +0900 | [diff] [blame] | 400 | .tf_read = sil24_tf_read, |
| 401 | |
Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 402 | .qc_defer = sil24_qc_defer, |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 403 | .qc_prep = sil24_qc_prep, |
| 404 | .qc_issue = sil24_qc_issue, |
| 405 | |
Tejun Heo | 358f9a7 | 2008-03-25 12:22:47 +0900 | [diff] [blame] | 406 | .irq_clear = ata_noop_irq_clear, |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 407 | |
| 408 | .scr_read = sil24_scr_read, |
| 409 | .scr_write = sil24_scr_write, |
| 410 | |
Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 411 | .pmp_attach = sil24_pmp_attach, |
| 412 | .pmp_detach = sil24_pmp_detach, |
Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 413 | |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 414 | .freeze = sil24_freeze, |
| 415 | .thaw = sil24_thaw, |
| 416 | .error_handler = sil24_error_handler, |
| 417 | .post_internal_cmd = sil24_post_internal_cmd, |
| 418 | |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 419 | .port_start = sil24_port_start, |
Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 420 | |
| 421 | #ifdef CONFIG_PM |
| 422 | .port_resume = sil24_port_resume, |
| 423 | #endif |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 424 | }; |
| 425 | |
Tejun Heo | 042c21f | 2005-10-09 09:35:46 -0400 | [diff] [blame] | 426 | /* |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 427 | * Use bits 30-31 of port_flags to encode available port numbers. |
Tejun Heo | 042c21f | 2005-10-09 09:35:46 -0400 | [diff] [blame] | 428 | * Current maxium is 4. |
| 429 | */ |
| 430 | #define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30) |
| 431 | #define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1) |
| 432 | |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 433 | static const struct ata_port_info sil24_port_info[] = { |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 434 | /* sil_3124 */ |
| 435 | { |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 436 | .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) | |
Tejun Heo | 37024e8 | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 437 | SIL24_FLAG_PCIX_IRQ_WOC, |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 438 | .pio_mask = 0x1f, /* pio0-4 */ |
| 439 | .mwdma_mask = 0x07, /* mwdma0-2 */ |
Jeff Garzik | bf6263a | 2007-07-09 12:16:50 -0400 | [diff] [blame] | 440 | .udma_mask = ATA_UDMA5, /* udma0-5 */ |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 441 | .port_ops = &sil24_ops, |
| 442 | }, |
Jeff Garzik | 2e9edbf | 2006-03-24 09:56:57 -0500 | [diff] [blame] | 443 | /* sil_3132 */ |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 444 | { |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 445 | .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2), |
Tejun Heo | 042c21f | 2005-10-09 09:35:46 -0400 | [diff] [blame] | 446 | .pio_mask = 0x1f, /* pio0-4 */ |
| 447 | .mwdma_mask = 0x07, /* mwdma0-2 */ |
Jeff Garzik | bf6263a | 2007-07-09 12:16:50 -0400 | [diff] [blame] | 448 | .udma_mask = ATA_UDMA5, /* udma0-5 */ |
Tejun Heo | 042c21f | 2005-10-09 09:35:46 -0400 | [diff] [blame] | 449 | .port_ops = &sil24_ops, |
| 450 | }, |
| 451 | /* sil_3131/sil_3531 */ |
| 452 | { |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 453 | .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1), |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 454 | .pio_mask = 0x1f, /* pio0-4 */ |
| 455 | .mwdma_mask = 0x07, /* mwdma0-2 */ |
Jeff Garzik | bf6263a | 2007-07-09 12:16:50 -0400 | [diff] [blame] | 456 | .udma_mask = ATA_UDMA5, /* udma0-5 */ |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 457 | .port_ops = &sil24_ops, |
| 458 | }, |
| 459 | }; |
| 460 | |
Tejun Heo | aee10a0 | 2006-05-15 21:03:56 +0900 | [diff] [blame] | 461 | static int sil24_tag(int tag) |
| 462 | { |
| 463 | if (unlikely(ata_tag_internal(tag))) |
| 464 | return 0; |
| 465 | return tag; |
| 466 | } |
| 467 | |
Alan | cd0d3bb | 2007-03-02 00:56:15 +0000 | [diff] [blame] | 468 | static void sil24_dev_config(struct ata_device *dev) |
Tejun Heo | 69ad185 | 2005-11-18 14:16:45 +0900 | [diff] [blame] | 469 | { |
Tejun Heo | 9af5c9c | 2007-08-06 18:36:22 +0900 | [diff] [blame] | 470 | void __iomem *port = dev->link->ap->ioaddr.cmd_addr; |
Tejun Heo | 69ad185 | 2005-11-18 14:16:45 +0900 | [diff] [blame] | 471 | |
Tejun Heo | 6e7846e | 2006-02-12 23:32:58 +0900 | [diff] [blame] | 472 | if (dev->cdb_len == 16) |
Tejun Heo | 69ad185 | 2005-11-18 14:16:45 +0900 | [diff] [blame] | 473 | writel(PORT_CS_CDB16, port + PORT_CTRL_STAT); |
| 474 | else |
| 475 | writel(PORT_CS_CDB16, port + PORT_CTRL_CLR); |
| 476 | } |
| 477 | |
Tejun Heo | e59f0da | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 478 | static void sil24_read_tf(struct ata_port *ap, int tag, struct ata_taskfile *tf) |
Tejun Heo | 6a575fa | 2005-10-06 11:43:39 +0900 | [diff] [blame] | 479 | { |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 480 | void __iomem *port = ap->ioaddr.cmd_addr; |
Tejun Heo | e59f0da | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 481 | struct sil24_prb __iomem *prb; |
Al Viro | 4b4a5ea | 2005-10-29 06:38:44 +0100 | [diff] [blame] | 482 | u8 fis[6 * 4]; |
Tejun Heo | 6a575fa | 2005-10-06 11:43:39 +0900 | [diff] [blame] | 483 | |
Tejun Heo | e59f0da | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 484 | prb = port + PORT_LRAM + sil24_tag(tag) * PORT_LRAM_SLOT_SZ; |
| 485 | memcpy_fromio(fis, prb->fis, sizeof(fis)); |
| 486 | ata_tf_from_fis(fis, tf); |
Tejun Heo | 6a575fa | 2005-10-06 11:43:39 +0900 | [diff] [blame] | 487 | } |
| 488 | |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 489 | static u8 sil24_check_status(struct ata_port *ap) |
| 490 | { |
Tejun Heo | 6a575fa | 2005-10-06 11:43:39 +0900 | [diff] [blame] | 491 | struct sil24_port_priv *pp = ap->private_data; |
| 492 | return pp->tf.command; |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 493 | } |
| 494 | |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 495 | static int sil24_scr_map[] = { |
| 496 | [SCR_CONTROL] = 0, |
| 497 | [SCR_STATUS] = 1, |
| 498 | [SCR_ERROR] = 2, |
| 499 | [SCR_ACTIVE] = 3, |
| 500 | }; |
| 501 | |
Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 502 | static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val) |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 503 | { |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 504 | void __iomem *scr_addr = ap->ioaddr.scr_addr; |
Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 505 | |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 506 | if (sc_reg < ARRAY_SIZE(sil24_scr_map)) { |
Al Viro | 4b4a5ea | 2005-10-29 06:38:44 +0100 | [diff] [blame] | 507 | void __iomem *addr; |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 508 | addr = scr_addr + sil24_scr_map[sc_reg] * 4; |
Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 509 | *val = readl(scr_addr + sil24_scr_map[sc_reg] * 4); |
| 510 | return 0; |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 511 | } |
Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 512 | return -EINVAL; |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 513 | } |
| 514 | |
Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 515 | static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val) |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 516 | { |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 517 | void __iomem *scr_addr = ap->ioaddr.scr_addr; |
Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 518 | |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 519 | if (sc_reg < ARRAY_SIZE(sil24_scr_map)) { |
Al Viro | 4b4a5ea | 2005-10-29 06:38:44 +0100 | [diff] [blame] | 520 | void __iomem *addr; |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 521 | addr = scr_addr + sil24_scr_map[sc_reg] * 4; |
| 522 | writel(val, scr_addr + sil24_scr_map[sc_reg] * 4); |
Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 523 | return 0; |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 524 | } |
Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 525 | return -EINVAL; |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 526 | } |
| 527 | |
Tejun Heo | 7f726d1 | 2005-10-07 01:43:19 +0900 | [diff] [blame] | 528 | static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf) |
| 529 | { |
| 530 | struct sil24_port_priv *pp = ap->private_data; |
| 531 | *tf = pp->tf; |
| 532 | } |
| 533 | |
Tejun Heo | 2381803 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 534 | static void sil24_config_port(struct ata_port *ap) |
| 535 | { |
| 536 | void __iomem *port = ap->ioaddr.cmd_addr; |
| 537 | |
| 538 | /* configure IRQ WoC */ |
| 539 | if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) |
| 540 | writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT); |
| 541 | else |
| 542 | writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR); |
| 543 | |
| 544 | /* zero error counters. */ |
| 545 | writel(0x8000, port + PORT_DECODE_ERR_THRESH); |
| 546 | writel(0x8000, port + PORT_CRC_ERR_THRESH); |
| 547 | writel(0x8000, port + PORT_HSHK_ERR_THRESH); |
| 548 | writel(0x0000, port + PORT_DECODE_ERR_CNT); |
| 549 | writel(0x0000, port + PORT_CRC_ERR_CNT); |
| 550 | writel(0x0000, port + PORT_HSHK_ERR_CNT); |
| 551 | |
| 552 | /* always use 64bit activation */ |
| 553 | writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR); |
| 554 | |
| 555 | /* clear port multiplier enable and resume bits */ |
| 556 | writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR); |
| 557 | } |
| 558 | |
Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 559 | static void sil24_config_pmp(struct ata_port *ap, int attached) |
| 560 | { |
| 561 | void __iomem *port = ap->ioaddr.cmd_addr; |
| 562 | |
| 563 | if (attached) |
| 564 | writel(PORT_CS_PMP_EN, port + PORT_CTRL_STAT); |
| 565 | else |
| 566 | writel(PORT_CS_PMP_EN, port + PORT_CTRL_CLR); |
| 567 | } |
| 568 | |
| 569 | static void sil24_clear_pmp(struct ata_port *ap) |
| 570 | { |
| 571 | void __iomem *port = ap->ioaddr.cmd_addr; |
| 572 | int i; |
| 573 | |
| 574 | writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR); |
| 575 | |
| 576 | for (i = 0; i < SATA_PMP_MAX_PORTS; i++) { |
| 577 | void __iomem *pmp_base = port + PORT_PMP + i * PORT_PMP_SIZE; |
| 578 | |
| 579 | writel(0, pmp_base + PORT_PMP_STATUS); |
| 580 | writel(0, pmp_base + PORT_PMP_QACTIVE); |
| 581 | } |
| 582 | } |
| 583 | |
Tejun Heo | b5bc421 | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 584 | static int sil24_init_port(struct ata_port *ap) |
| 585 | { |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 586 | void __iomem *port = ap->ioaddr.cmd_addr; |
Tejun Heo | 2381803 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 587 | struct sil24_port_priv *pp = ap->private_data; |
Tejun Heo | b5bc421 | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 588 | u32 tmp; |
| 589 | |
Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 590 | /* clear PMP error status */ |
| 591 | if (ap->nr_pmp_links) |
| 592 | sil24_clear_pmp(ap); |
| 593 | |
Tejun Heo | b5bc421 | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 594 | writel(PORT_CS_INIT, port + PORT_CTRL_STAT); |
| 595 | ata_wait_register(port + PORT_CTRL_STAT, |
| 596 | PORT_CS_INIT, PORT_CS_INIT, 10, 100); |
| 597 | tmp = ata_wait_register(port + PORT_CTRL_STAT, |
| 598 | PORT_CS_RDY, 0, 10, 100); |
| 599 | |
Tejun Heo | 2381803 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 600 | if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY) { |
| 601 | pp->do_port_rst = 1; |
Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 602 | ap->link.eh_context.i.action |= ATA_EH_RESET; |
Tejun Heo | b5bc421 | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 603 | return -EIO; |
Tejun Heo | 2381803 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 604 | } |
| 605 | |
Tejun Heo | b5bc421 | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 606 | return 0; |
| 607 | } |
| 608 | |
Tejun Heo | 37b99cb | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 609 | static int sil24_exec_polled_cmd(struct ata_port *ap, int pmp, |
| 610 | const struct ata_taskfile *tf, |
| 611 | int is_cmd, u32 ctrl, |
| 612 | unsigned long timeout_msec) |
Tejun Heo | ca45160 | 2005-11-18 14:14:01 +0900 | [diff] [blame] | 613 | { |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 614 | void __iomem *port = ap->ioaddr.cmd_addr; |
Tejun Heo | ca45160 | 2005-11-18 14:14:01 +0900 | [diff] [blame] | 615 | struct sil24_port_priv *pp = ap->private_data; |
Tejun Heo | 69ad185 | 2005-11-18 14:16:45 +0900 | [diff] [blame] | 616 | struct sil24_prb *prb = &pp->cmd_block[0].ata.prb; |
Tejun Heo | ca45160 | 2005-11-18 14:14:01 +0900 | [diff] [blame] | 617 | dma_addr_t paddr = pp->cmd_block_dma; |
Tejun Heo | 37b99cb | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 618 | u32 irq_enabled, irq_mask, irq_stat; |
| 619 | int rc; |
| 620 | |
| 621 | prb->ctrl = cpu_to_le16(ctrl); |
| 622 | ata_tf_to_fis(tf, pmp, is_cmd, prb->fis); |
| 623 | |
| 624 | /* temporarily plug completion and error interrupts */ |
| 625 | irq_enabled = readl(port + PORT_IRQ_ENABLE_SET); |
| 626 | writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR, port + PORT_IRQ_ENABLE_CLR); |
| 627 | |
| 628 | writel((u32)paddr, port + PORT_CMD_ACTIVATE); |
| 629 | writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4); |
| 630 | |
| 631 | irq_mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT; |
| 632 | irq_stat = ata_wait_register(port + PORT_IRQ_STAT, irq_mask, 0x0, |
| 633 | 10, timeout_msec); |
| 634 | |
| 635 | writel(irq_mask, port + PORT_IRQ_STAT); /* clear IRQs */ |
| 636 | irq_stat >>= PORT_IRQ_RAW_SHIFT; |
| 637 | |
| 638 | if (irq_stat & PORT_IRQ_COMPLETE) |
| 639 | rc = 0; |
| 640 | else { |
| 641 | /* force port into known state */ |
| 642 | sil24_init_port(ap); |
| 643 | |
| 644 | if (irq_stat & PORT_IRQ_ERROR) |
| 645 | rc = -EIO; |
| 646 | else |
| 647 | rc = -EBUSY; |
| 648 | } |
| 649 | |
| 650 | /* restore IRQ enabled */ |
| 651 | writel(irq_enabled, port + PORT_IRQ_ENABLE_SET); |
| 652 | |
| 653 | return rc; |
| 654 | } |
| 655 | |
Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 656 | static int sil24_do_softreset(struct ata_link *link, unsigned int *class, |
Tejun Heo | 975530e | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 657 | int pmp, unsigned long deadline) |
Tejun Heo | 37b99cb | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 658 | { |
Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 659 | struct ata_port *ap = link->ap; |
Tejun Heo | 37b99cb | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 660 | unsigned long timeout_msec = 0; |
Tejun Heo | e59f0da | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 661 | struct ata_taskfile tf; |
Tejun Heo | 643be97 | 2006-04-11 22:22:29 +0900 | [diff] [blame] | 662 | const char *reason; |
Tejun Heo | 37b99cb | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 663 | int rc; |
Tejun Heo | ca45160 | 2005-11-18 14:14:01 +0900 | [diff] [blame] | 664 | |
Tejun Heo | 07b7347 | 2006-02-10 23:58:48 +0900 | [diff] [blame] | 665 | DPRINTK("ENTER\n"); |
| 666 | |
Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 667 | if (ata_link_offline(link)) { |
Tejun Heo | 10d996a | 2006-03-11 11:42:34 +0900 | [diff] [blame] | 668 | DPRINTK("PHY reports no device\n"); |
| 669 | *class = ATA_DEV_NONE; |
| 670 | goto out; |
| 671 | } |
| 672 | |
Tejun Heo | 2555d6c | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 673 | /* put the port into known state */ |
| 674 | if (sil24_init_port(ap)) { |
Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 675 | reason = "port not ready"; |
Tejun Heo | 2555d6c | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 676 | goto err; |
| 677 | } |
| 678 | |
Tejun Heo | 0eaa605 | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 679 | /* do SRST */ |
Tejun Heo | 37b99cb | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 680 | if (time_after(deadline, jiffies)) |
| 681 | timeout_msec = jiffies_to_msecs(deadline - jiffies); |
Tejun Heo | ca45160 | 2005-11-18 14:14:01 +0900 | [diff] [blame] | 682 | |
Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 683 | ata_tf_init(link->device, &tf); /* doesn't really matter */ |
Tejun Heo | 975530e | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 684 | rc = sil24_exec_polled_cmd(ap, pmp, &tf, 0, PRB_CTRL_SRST, |
| 685 | timeout_msec); |
Tejun Heo | 37b99cb | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 686 | if (rc == -EBUSY) { |
| 687 | reason = "timeout"; |
| 688 | goto err; |
| 689 | } else if (rc) { |
| 690 | reason = "SRST command error"; |
Tejun Heo | 643be97 | 2006-04-11 22:22:29 +0900 | [diff] [blame] | 691 | goto err; |
Tejun Heo | 07b7347 | 2006-02-10 23:58:48 +0900 | [diff] [blame] | 692 | } |
Tejun Heo | 10d996a | 2006-03-11 11:42:34 +0900 | [diff] [blame] | 693 | |
Tejun Heo | e59f0da | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 694 | sil24_read_tf(ap, 0, &tf); |
| 695 | *class = ata_dev_classify(&tf); |
Tejun Heo | 10d996a | 2006-03-11 11:42:34 +0900 | [diff] [blame] | 696 | |
Tejun Heo | 07b7347 | 2006-02-10 23:58:48 +0900 | [diff] [blame] | 697 | if (*class == ATA_DEV_UNKNOWN) |
| 698 | *class = ATA_DEV_NONE; |
| 699 | |
Tejun Heo | 10d996a | 2006-03-11 11:42:34 +0900 | [diff] [blame] | 700 | out: |
Tejun Heo | 07b7347 | 2006-02-10 23:58:48 +0900 | [diff] [blame] | 701 | DPRINTK("EXIT, class=%u\n", *class); |
Tejun Heo | ca45160 | 2005-11-18 14:14:01 +0900 | [diff] [blame] | 702 | return 0; |
Tejun Heo | 643be97 | 2006-04-11 22:22:29 +0900 | [diff] [blame] | 703 | |
| 704 | err: |
Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 705 | ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason); |
Tejun Heo | 643be97 | 2006-04-11 22:22:29 +0900 | [diff] [blame] | 706 | return -EIO; |
Tejun Heo | ca45160 | 2005-11-18 14:14:01 +0900 | [diff] [blame] | 707 | } |
| 708 | |
Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 709 | static int sil24_softreset(struct ata_link *link, unsigned int *class, |
Tejun Heo | 975530e | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 710 | unsigned long deadline) |
| 711 | { |
Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 712 | return sil24_do_softreset(link, class, SATA_PMP_CTRL_PORT, deadline); |
Tejun Heo | 975530e | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 713 | } |
| 714 | |
Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 715 | static int sil24_hardreset(struct ata_link *link, unsigned int *class, |
Tejun Heo | d4b2bab | 2007-02-02 16:50:52 +0900 | [diff] [blame] | 716 | unsigned long deadline) |
Tejun Heo | 489ff4c | 2006-02-10 23:58:48 +0900 | [diff] [blame] | 717 | { |
Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 718 | struct ata_port *ap = link->ap; |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 719 | void __iomem *port = ap->ioaddr.cmd_addr; |
Tejun Heo | 2381803 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 720 | struct sil24_port_priv *pp = ap->private_data; |
| 721 | int did_port_rst = 0; |
Tejun Heo | ecc2e2b | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 722 | const char *reason; |
Tejun Heo | e8e008e | 2006-05-31 18:27:59 +0900 | [diff] [blame] | 723 | int tout_msec, rc; |
Tejun Heo | ecc2e2b | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 724 | u32 tmp; |
Tejun Heo | 489ff4c | 2006-02-10 23:58:48 +0900 | [diff] [blame] | 725 | |
Tejun Heo | 2381803 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 726 | retry: |
| 727 | /* Sometimes, DEV_RST is not enough to recover the controller. |
| 728 | * This happens often after PM DMA CS errata. |
| 729 | */ |
| 730 | if (pp->do_port_rst) { |
| 731 | ata_port_printk(ap, KERN_WARNING, "controller in dubious " |
| 732 | "state, performing PORT_RST\n"); |
| 733 | |
| 734 | writel(PORT_CS_PORT_RST, port + PORT_CTRL_STAT); |
| 735 | msleep(10); |
| 736 | writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR); |
| 737 | ata_wait_register(port + PORT_CTRL_STAT, PORT_CS_RDY, 0, |
| 738 | 10, 5000); |
| 739 | |
| 740 | /* restore port configuration */ |
| 741 | sil24_config_port(ap); |
| 742 | sil24_config_pmp(ap, ap->nr_pmp_links); |
| 743 | |
| 744 | pp->do_port_rst = 0; |
| 745 | did_port_rst = 1; |
| 746 | } |
| 747 | |
Tejun Heo | ecc2e2b | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 748 | /* sil24 does the right thing(tm) without any protection */ |
Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 749 | sata_set_spd(link); |
Tejun Heo | ecc2e2b | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 750 | |
| 751 | tout_msec = 100; |
Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 752 | if (ata_link_online(link)) |
Tejun Heo | ecc2e2b | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 753 | tout_msec = 5000; |
| 754 | |
| 755 | writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT); |
| 756 | tmp = ata_wait_register(port + PORT_CTRL_STAT, |
Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 757 | PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10, |
| 758 | tout_msec); |
Tejun Heo | ecc2e2b | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 759 | |
Tejun Heo | e8e008e | 2006-05-31 18:27:59 +0900 | [diff] [blame] | 760 | /* SStatus oscillates between zero and valid status after |
| 761 | * DEV_RST, debounce it. |
Tejun Heo | ecc2e2b | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 762 | */ |
Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 763 | rc = sata_link_debounce(link, sata_deb_timing_long, deadline); |
Tejun Heo | e8e008e | 2006-05-31 18:27:59 +0900 | [diff] [blame] | 764 | if (rc) { |
| 765 | reason = "PHY debouncing failed"; |
| 766 | goto err; |
| 767 | } |
Tejun Heo | ecc2e2b | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 768 | |
| 769 | if (tmp & PORT_CS_DEV_RST) { |
Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 770 | if (ata_link_offline(link)) |
Tejun Heo | ecc2e2b | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 771 | return 0; |
| 772 | reason = "link not ready"; |
| 773 | goto err; |
| 774 | } |
| 775 | |
Tejun Heo | e8e008e | 2006-05-31 18:27:59 +0900 | [diff] [blame] | 776 | /* Sil24 doesn't store signature FIS after hardreset, so we |
| 777 | * can't wait for BSY to clear. Some devices take a long time |
| 778 | * to get ready and those devices will choke if we don't wait |
| 779 | * for BSY clearance here. Tell libata to perform follow-up |
| 780 | * softreset. |
Tejun Heo | ecc2e2b | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 781 | */ |
Tejun Heo | e8e008e | 2006-05-31 18:27:59 +0900 | [diff] [blame] | 782 | return -EAGAIN; |
Tejun Heo | ecc2e2b | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 783 | |
| 784 | err: |
Tejun Heo | 2381803 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 785 | if (!did_port_rst) { |
| 786 | pp->do_port_rst = 1; |
| 787 | goto retry; |
| 788 | } |
| 789 | |
Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 790 | ata_link_printk(link, KERN_ERR, "hardreset failed (%s)\n", reason); |
Tejun Heo | ecc2e2b | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 791 | return -EIO; |
Tejun Heo | 489ff4c | 2006-02-10 23:58:48 +0900 | [diff] [blame] | 792 | } |
| 793 | |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 794 | static inline void sil24_fill_sg(struct ata_queued_cmd *qc, |
Tejun Heo | 69ad185 | 2005-11-18 14:16:45 +0900 | [diff] [blame] | 795 | struct sil24_sge *sge) |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 796 | { |
Jeff Garzik | 972c26b | 2005-10-18 22:14:54 -0400 | [diff] [blame] | 797 | struct scatterlist *sg; |
Jeff Garzik | 3be6cbd | 2007-10-18 16:21:18 -0400 | [diff] [blame] | 798 | struct sil24_sge *last_sge = NULL; |
Tejun Heo | ff2aeb1 | 2007-12-05 16:43:11 +0900 | [diff] [blame] | 799 | unsigned int si; |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 800 | |
Tejun Heo | ff2aeb1 | 2007-12-05 16:43:11 +0900 | [diff] [blame] | 801 | for_each_sg(qc->sg, sg, qc->n_elem, si) { |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 802 | sge->addr = cpu_to_le64(sg_dma_address(sg)); |
| 803 | sge->cnt = cpu_to_le32(sg_dma_len(sg)); |
Jeff Garzik | 3be6cbd | 2007-10-18 16:21:18 -0400 | [diff] [blame] | 804 | sge->flags = 0; |
| 805 | |
| 806 | last_sge = sge; |
Jeff Garzik | 972c26b | 2005-10-18 22:14:54 -0400 | [diff] [blame] | 807 | sge++; |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 808 | } |
Jeff Garzik | 3be6cbd | 2007-10-18 16:21:18 -0400 | [diff] [blame] | 809 | |
Tejun Heo | ff2aeb1 | 2007-12-05 16:43:11 +0900 | [diff] [blame] | 810 | last_sge->flags = cpu_to_le32(SGE_TRM); |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 811 | } |
| 812 | |
Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 813 | static int sil24_qc_defer(struct ata_queued_cmd *qc) |
| 814 | { |
| 815 | struct ata_link *link = qc->dev->link; |
| 816 | struct ata_port *ap = link->ap; |
| 817 | u8 prot = qc->tf.protocol; |
Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 818 | |
Gwendal Grignou | 13cc546 | 2008-01-10 15:47:56 +0900 | [diff] [blame] | 819 | /* |
| 820 | * There is a bug in the chip: |
| 821 | * Port LRAM Causes the PRB/SGT Data to be Corrupted |
| 822 | * If the host issues a read request for LRAM and SActive registers |
| 823 | * while active commands are available in the port, PRB/SGT data in |
| 824 | * the LRAM can become corrupted. This issue applies only when |
| 825 | * reading from, but not writing to, the LRAM. |
| 826 | * |
| 827 | * Therefore, reading LRAM when there is no particular error [and |
| 828 | * other commands may be outstanding] is prohibited. |
| 829 | * |
| 830 | * To avoid this bug there are two situations where a command must run |
| 831 | * exclusive of any other commands on the port: |
| 832 | * |
| 833 | * - ATAPI commands which check the sense data |
| 834 | * - Passthrough ATA commands which always have ATA_QCFLAG_RESULT_TF |
| 835 | * set. |
| 836 | * |
| 837 | */ |
Tejun Heo | 405e66b | 2007-11-27 19:28:53 +0900 | [diff] [blame] | 838 | int is_excl = (ata_is_atapi(prot) || |
Gwendal Grignou | 13cc546 | 2008-01-10 15:47:56 +0900 | [diff] [blame] | 839 | (qc->flags & ATA_QCFLAG_RESULT_TF)); |
| 840 | |
Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 841 | if (unlikely(ap->excl_link)) { |
| 842 | if (link == ap->excl_link) { |
| 843 | if (ap->nr_active_links) |
| 844 | return ATA_DEFER_PORT; |
| 845 | qc->flags |= ATA_QCFLAG_CLEAR_EXCL; |
| 846 | } else |
| 847 | return ATA_DEFER_PORT; |
Gwendal Grignou | 13cc546 | 2008-01-10 15:47:56 +0900 | [diff] [blame] | 848 | } else if (unlikely(is_excl)) { |
Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 849 | ap->excl_link = link; |
| 850 | if (ap->nr_active_links) |
| 851 | return ATA_DEFER_PORT; |
| 852 | qc->flags |= ATA_QCFLAG_CLEAR_EXCL; |
| 853 | } |
| 854 | |
| 855 | return ata_std_qc_defer(qc); |
| 856 | } |
| 857 | |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 858 | static void sil24_qc_prep(struct ata_queued_cmd *qc) |
| 859 | { |
| 860 | struct ata_port *ap = qc->ap; |
| 861 | struct sil24_port_priv *pp = ap->private_data; |
Tejun Heo | aee10a0 | 2006-05-15 21:03:56 +0900 | [diff] [blame] | 862 | union sil24_cmd_block *cb; |
Tejun Heo | 69ad185 | 2005-11-18 14:16:45 +0900 | [diff] [blame] | 863 | struct sil24_prb *prb; |
| 864 | struct sil24_sge *sge; |
Tejun Heo | bad28a3 | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 865 | u16 ctrl = 0; |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 866 | |
Tejun Heo | aee10a0 | 2006-05-15 21:03:56 +0900 | [diff] [blame] | 867 | cb = &pp->cmd_block[sil24_tag(qc->tag)]; |
| 868 | |
Tejun Heo | 405e66b | 2007-11-27 19:28:53 +0900 | [diff] [blame] | 869 | if (!ata_is_atapi(qc->tf.protocol)) { |
Tejun Heo | 69ad185 | 2005-11-18 14:16:45 +0900 | [diff] [blame] | 870 | prb = &cb->ata.prb; |
| 871 | sge = cb->ata.sge; |
Tejun Heo | 405e66b | 2007-11-27 19:28:53 +0900 | [diff] [blame] | 872 | } else { |
Tejun Heo | 69ad185 | 2005-11-18 14:16:45 +0900 | [diff] [blame] | 873 | prb = &cb->atapi.prb; |
| 874 | sge = cb->atapi.sge; |
| 875 | memset(cb->atapi.cdb, 0, 32); |
Tejun Heo | 6e7846e | 2006-02-12 23:32:58 +0900 | [diff] [blame] | 876 | memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len); |
Tejun Heo | 69ad185 | 2005-11-18 14:16:45 +0900 | [diff] [blame] | 877 | |
Tejun Heo | 405e66b | 2007-11-27 19:28:53 +0900 | [diff] [blame] | 878 | if (ata_is_data(qc->tf.protocol)) { |
Tejun Heo | 69ad185 | 2005-11-18 14:16:45 +0900 | [diff] [blame] | 879 | if (qc->tf.flags & ATA_TFLAG_WRITE) |
Tejun Heo | bad28a3 | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 880 | ctrl = PRB_CTRL_PACKET_WRITE; |
Tejun Heo | 69ad185 | 2005-11-18 14:16:45 +0900 | [diff] [blame] | 881 | else |
Tejun Heo | bad28a3 | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 882 | ctrl = PRB_CTRL_PACKET_READ; |
| 883 | } |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 884 | } |
| 885 | |
Tejun Heo | bad28a3 | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 886 | prb->ctrl = cpu_to_le16(ctrl); |
Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 887 | ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, prb->fis); |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 888 | |
| 889 | if (qc->flags & ATA_QCFLAG_DMAMAP) |
Tejun Heo | 69ad185 | 2005-11-18 14:16:45 +0900 | [diff] [blame] | 890 | sil24_fill_sg(qc, sge); |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 891 | } |
| 892 | |
Tejun Heo | 9a3d9eb | 2006-01-23 13:09:36 +0900 | [diff] [blame] | 893 | static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc) |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 894 | { |
| 895 | struct ata_port *ap = qc->ap; |
| 896 | struct sil24_port_priv *pp = ap->private_data; |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 897 | void __iomem *port = ap->ioaddr.cmd_addr; |
Tejun Heo | aee10a0 | 2006-05-15 21:03:56 +0900 | [diff] [blame] | 898 | unsigned int tag = sil24_tag(qc->tag); |
| 899 | dma_addr_t paddr; |
| 900 | void __iomem *activate; |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 901 | |
Tejun Heo | aee10a0 | 2006-05-15 21:03:56 +0900 | [diff] [blame] | 902 | paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block); |
| 903 | activate = port + PORT_CMD_ACTIVATE + tag * 8; |
| 904 | |
| 905 | writel((u32)paddr, activate); |
| 906 | writel((u64)paddr >> 32, activate + 4); |
Tejun Heo | 26ec634 | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 907 | |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 908 | return 0; |
| 909 | } |
| 910 | |
Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 911 | static void sil24_pmp_attach(struct ata_port *ap) |
| 912 | { |
| 913 | sil24_config_pmp(ap, 1); |
| 914 | sil24_init_port(ap); |
| 915 | } |
| 916 | |
| 917 | static void sil24_pmp_detach(struct ata_port *ap) |
| 918 | { |
| 919 | sil24_init_port(ap); |
| 920 | sil24_config_pmp(ap, 0); |
| 921 | } |
| 922 | |
Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 923 | static int sil24_pmp_softreset(struct ata_link *link, unsigned int *class, |
| 924 | unsigned long deadline) |
| 925 | { |
| 926 | return sil24_do_softreset(link, class, link->pmp, deadline); |
| 927 | } |
| 928 | |
| 929 | static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class, |
| 930 | unsigned long deadline) |
| 931 | { |
| 932 | int rc; |
| 933 | |
| 934 | rc = sil24_init_port(link->ap); |
| 935 | if (rc) { |
| 936 | ata_link_printk(link, KERN_ERR, |
| 937 | "hardreset failed (port not ready)\n"); |
| 938 | return rc; |
| 939 | } |
| 940 | |
| 941 | return sata_pmp_std_hardreset(link, class, deadline); |
| 942 | } |
| 943 | |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 944 | static void sil24_freeze(struct ata_port *ap) |
Tejun Heo | 7d1ce68 | 2005-11-18 14:09:05 +0900 | [diff] [blame] | 945 | { |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 946 | void __iomem *port = ap->ioaddr.cmd_addr; |
Tejun Heo | 8746618 | 2005-08-17 13:08:57 +0900 | [diff] [blame] | 947 | |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 948 | /* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear |
| 949 | * PORT_IRQ_ENABLE instead. |
Tejun Heo | c0ab424 | 2005-11-18 14:22:03 +0900 | [diff] [blame] | 950 | */ |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 951 | writel(0xffff, port + PORT_IRQ_ENABLE_CLR); |
| 952 | } |
Tejun Heo | 8746618 | 2005-08-17 13:08:57 +0900 | [diff] [blame] | 953 | |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 954 | static void sil24_thaw(struct ata_port *ap) |
| 955 | { |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 956 | void __iomem *port = ap->ioaddr.cmd_addr; |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 957 | u32 tmp; |
| 958 | |
| 959 | /* clear IRQ */ |
| 960 | tmp = readl(port + PORT_IRQ_STAT); |
| 961 | writel(tmp, port + PORT_IRQ_STAT); |
| 962 | |
| 963 | /* turn IRQ back on */ |
| 964 | writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET); |
| 965 | } |
| 966 | |
| 967 | static void sil24_error_intr(struct ata_port *ap) |
| 968 | { |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 969 | void __iomem *port = ap->ioaddr.cmd_addr; |
Tejun Heo | e59f0da | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 970 | struct sil24_port_priv *pp = ap->private_data; |
Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 971 | struct ata_queued_cmd *qc = NULL; |
| 972 | struct ata_link *link; |
| 973 | struct ata_eh_info *ehi; |
| 974 | int abort = 0, freeze = 0; |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 975 | u32 irq_stat; |
| 976 | |
| 977 | /* on error, we need to clear IRQ explicitly */ |
| 978 | irq_stat = readl(port + PORT_IRQ_STAT); |
| 979 | writel(irq_stat, port + PORT_IRQ_STAT); |
| 980 | |
| 981 | /* first, analyze and record host port events */ |
Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 982 | link = &ap->link; |
| 983 | ehi = &link->eh_info; |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 984 | ata_ehi_clear_desc(ehi); |
| 985 | |
| 986 | ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat); |
| 987 | |
Tejun Heo | 854c73a | 2007-09-23 13:14:11 +0900 | [diff] [blame] | 988 | if (irq_stat & PORT_IRQ_SDB_NOTIFY) { |
Tejun Heo | 854c73a | 2007-09-23 13:14:11 +0900 | [diff] [blame] | 989 | ata_ehi_push_desc(ehi, "SDB notify"); |
Tejun Heo | 7d77b24 | 2007-09-23 13:14:13 +0900 | [diff] [blame] | 990 | sata_async_notification(ap); |
Tejun Heo | 854c73a | 2007-09-23 13:14:11 +0900 | [diff] [blame] | 991 | } |
| 992 | |
Tejun Heo | 0542925 | 2006-05-31 18:28:20 +0900 | [diff] [blame] | 993 | if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) { |
| 994 | ata_ehi_hotplugged(ehi); |
Tejun Heo | b64bbc3 | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 995 | ata_ehi_push_desc(ehi, "%s", |
| 996 | irq_stat & PORT_IRQ_PHYRDY_CHG ? |
| 997 | "PHY RDY changed" : "device exchanged"); |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 998 | freeze = 1; |
Tejun Heo | 6a575fa | 2005-10-06 11:43:39 +0900 | [diff] [blame] | 999 | } |
| 1000 | |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 1001 | if (irq_stat & PORT_IRQ_UNK_FIS) { |
| 1002 | ehi->err_mask |= AC_ERR_HSM; |
Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 1003 | ehi->action |= ATA_EH_RESET; |
Tejun Heo | b64bbc3 | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 1004 | ata_ehi_push_desc(ehi, "unknown FIS"); |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 1005 | freeze = 1; |
Albert Lee | a22e2eb | 2005-12-05 15:38:02 +0800 | [diff] [blame] | 1006 | } |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 1007 | |
| 1008 | /* deal with command error */ |
| 1009 | if (irq_stat & PORT_IRQ_ERROR) { |
| 1010 | struct sil24_cerr_info *ci = NULL; |
| 1011 | unsigned int err_mask = 0, action = 0; |
Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1012 | u32 context, cerr; |
| 1013 | int pmp; |
| 1014 | |
| 1015 | abort = 1; |
| 1016 | |
| 1017 | /* DMA Context Switch Failure in Port Multiplier Mode |
| 1018 | * errata. If we have active commands to 3 or more |
| 1019 | * devices, any error condition on active devices can |
| 1020 | * corrupt DMA context switching. |
| 1021 | */ |
| 1022 | if (ap->nr_active_links >= 3) { |
| 1023 | ehi->err_mask |= AC_ERR_OTHER; |
Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 1024 | ehi->action |= ATA_EH_RESET; |
Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1025 | ata_ehi_push_desc(ehi, "PMP DMA CS errata"); |
Tejun Heo | 2381803 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1026 | pp->do_port_rst = 1; |
Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1027 | freeze = 1; |
| 1028 | } |
| 1029 | |
| 1030 | /* find out the offending link and qc */ |
| 1031 | if (ap->nr_pmp_links) { |
| 1032 | context = readl(port + PORT_CONTEXT); |
| 1033 | pmp = (context >> 5) & 0xf; |
| 1034 | |
| 1035 | if (pmp < ap->nr_pmp_links) { |
| 1036 | link = &ap->pmp_link[pmp]; |
| 1037 | ehi = &link->eh_info; |
| 1038 | qc = ata_qc_from_tag(ap, link->active_tag); |
| 1039 | |
| 1040 | ata_ehi_clear_desc(ehi); |
| 1041 | ata_ehi_push_desc(ehi, "irq_stat 0x%08x", |
| 1042 | irq_stat); |
| 1043 | } else { |
| 1044 | err_mask |= AC_ERR_HSM; |
Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 1045 | action |= ATA_EH_RESET; |
Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1046 | freeze = 1; |
| 1047 | } |
| 1048 | } else |
| 1049 | qc = ata_qc_from_tag(ap, link->active_tag); |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 1050 | |
| 1051 | /* analyze CMD_ERR */ |
| 1052 | cerr = readl(port + PORT_CMD_ERR); |
| 1053 | if (cerr < ARRAY_SIZE(sil24_cerr_db)) |
| 1054 | ci = &sil24_cerr_db[cerr]; |
| 1055 | |
| 1056 | if (ci && ci->desc) { |
| 1057 | err_mask |= ci->err_mask; |
| 1058 | action |= ci->action; |
Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 1059 | if (action & ATA_EH_RESET) |
Tejun Heo | c2e14f1 | 2008-01-13 14:04:16 +0900 | [diff] [blame] | 1060 | freeze = 1; |
Tejun Heo | b64bbc3 | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 1061 | ata_ehi_push_desc(ehi, "%s", ci->desc); |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 1062 | } else { |
| 1063 | err_mask |= AC_ERR_OTHER; |
Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 1064 | action |= ATA_EH_RESET; |
Tejun Heo | c2e14f1 | 2008-01-13 14:04:16 +0900 | [diff] [blame] | 1065 | freeze = 1; |
Tejun Heo | b64bbc3 | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 1066 | ata_ehi_push_desc(ehi, "unknown command error %d", |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 1067 | cerr); |
| 1068 | } |
| 1069 | |
| 1070 | /* record error info */ |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 1071 | if (qc) { |
Tejun Heo | e59f0da | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 1072 | sil24_read_tf(ap, qc->tag, &pp->tf); |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 1073 | qc->err_mask |= err_mask; |
| 1074 | } else |
| 1075 | ehi->err_mask |= err_mask; |
| 1076 | |
| 1077 | ehi->action |= action; |
Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1078 | |
| 1079 | /* if PMP, resume */ |
| 1080 | if (ap->nr_pmp_links) |
| 1081 | writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_STAT); |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 1082 | } |
| 1083 | |
| 1084 | /* freeze or abort */ |
| 1085 | if (freeze) |
| 1086 | ata_port_freeze(ap); |
Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1087 | else if (abort) { |
| 1088 | if (qc) |
| 1089 | ata_link_abort(qc->dev->link); |
| 1090 | else |
| 1091 | ata_port_abort(ap); |
| 1092 | } |
Tejun Heo | 8746618 | 2005-08-17 13:08:57 +0900 | [diff] [blame] | 1093 | } |
| 1094 | |
Tejun Heo | aee10a0 | 2006-05-15 21:03:56 +0900 | [diff] [blame] | 1095 | static void sil24_finish_qc(struct ata_queued_cmd *qc) |
| 1096 | { |
Tejun Heo | e59f0da | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 1097 | struct ata_port *ap = qc->ap; |
| 1098 | struct sil24_port_priv *pp = ap->private_data; |
| 1099 | |
Tejun Heo | aee10a0 | 2006-05-15 21:03:56 +0900 | [diff] [blame] | 1100 | if (qc->flags & ATA_QCFLAG_RESULT_TF) |
Tejun Heo | e59f0da | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 1101 | sil24_read_tf(ap, qc->tag, &pp->tf); |
Tejun Heo | aee10a0 | 2006-05-15 21:03:56 +0900 | [diff] [blame] | 1102 | } |
| 1103 | |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1104 | static inline void sil24_host_intr(struct ata_port *ap) |
| 1105 | { |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1106 | void __iomem *port = ap->ioaddr.cmd_addr; |
Tejun Heo | aee10a0 | 2006-05-15 21:03:56 +0900 | [diff] [blame] | 1107 | u32 slot_stat, qc_active; |
| 1108 | int rc; |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1109 | |
Tejun Heo | 228f47b | 2007-09-23 12:37:05 +0900 | [diff] [blame] | 1110 | /* If PCIX_IRQ_WOC, there's an inherent race window between |
| 1111 | * clearing IRQ pending status and reading PORT_SLOT_STAT |
| 1112 | * which may cause spurious interrupts afterwards. This is |
| 1113 | * unavoidable and much better than losing interrupts which |
| 1114 | * happens if IRQ pending is cleared after reading |
| 1115 | * PORT_SLOT_STAT. |
| 1116 | */ |
| 1117 | if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) |
| 1118 | writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT); |
| 1119 | |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1120 | slot_stat = readl(port + PORT_SLOT_STAT); |
Tejun Heo | 37024e8 | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 1121 | |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 1122 | if (unlikely(slot_stat & HOST_SSTAT_ATTN)) { |
| 1123 | sil24_error_intr(ap); |
| 1124 | return; |
| 1125 | } |
Tejun Heo | 37024e8 | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 1126 | |
Tejun Heo | aee10a0 | 2006-05-15 21:03:56 +0900 | [diff] [blame] | 1127 | qc_active = slot_stat & ~HOST_SSTAT_ATTN; |
| 1128 | rc = ata_qc_complete_multiple(ap, qc_active, sil24_finish_qc); |
| 1129 | if (rc > 0) |
| 1130 | return; |
| 1131 | if (rc < 0) { |
Tejun Heo | 9af5c9c | 2007-08-06 18:36:22 +0900 | [diff] [blame] | 1132 | struct ata_eh_info *ehi = &ap->link.eh_info; |
Tejun Heo | aee10a0 | 2006-05-15 21:03:56 +0900 | [diff] [blame] | 1133 | ehi->err_mask |= AC_ERR_HSM; |
Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 1134 | ehi->action |= ATA_EH_RESET; |
Tejun Heo | aee10a0 | 2006-05-15 21:03:56 +0900 | [diff] [blame] | 1135 | ata_port_freeze(ap); |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 1136 | return; |
| 1137 | } |
| 1138 | |
Tejun Heo | 228f47b | 2007-09-23 12:37:05 +0900 | [diff] [blame] | 1139 | /* spurious interrupts are expected if PCIX_IRQ_WOC */ |
| 1140 | if (!(ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) && ata_ratelimit()) |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 1141 | ata_port_printk(ap, KERN_INFO, "spurious interrupt " |
Tejun Heo | aee10a0 | 2006-05-15 21:03:56 +0900 | [diff] [blame] | 1142 | "(slot_stat 0x%x active_tag %d sactive 0x%x)\n", |
Tejun Heo | 9af5c9c | 2007-08-06 18:36:22 +0900 | [diff] [blame] | 1143 | slot_stat, ap->link.active_tag, ap->link.sactive); |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1144 | } |
| 1145 | |
David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 1146 | static irqreturn_t sil24_interrupt(int irq, void *dev_instance) |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1147 | { |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1148 | struct ata_host *host = dev_instance; |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1149 | void __iomem *host_base = host->iomap[SIL24_HOST_BAR]; |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1150 | unsigned handled = 0; |
| 1151 | u32 status; |
| 1152 | int i; |
| 1153 | |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1154 | status = readl(host_base + HOST_IRQ_STAT); |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1155 | |
Tejun Heo | 06460ae | 2005-08-17 13:08:52 +0900 | [diff] [blame] | 1156 | if (status == 0xffffffff) { |
| 1157 | printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, " |
| 1158 | "PCI fault or device removal?\n"); |
| 1159 | goto out; |
| 1160 | } |
| 1161 | |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1162 | if (!(status & IRQ_STAT_4PORTS)) |
| 1163 | goto out; |
| 1164 | |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1165 | spin_lock(&host->lock); |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1166 | |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1167 | for (i = 0; i < host->n_ports; i++) |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1168 | if (status & (1 << i)) { |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1169 | struct ata_port *ap = host->ports[i]; |
Tejun Heo | 198e0fe | 2006-04-02 18:51:52 +0900 | [diff] [blame] | 1170 | if (ap && !(ap->flags & ATA_FLAG_DISABLED)) { |
Mikael Pettersson | 825cd6d | 2007-07-03 01:10:25 +0200 | [diff] [blame] | 1171 | sil24_host_intr(ap); |
Tejun Heo | 3cc4571 | 2005-08-17 13:08:47 +0900 | [diff] [blame] | 1172 | handled++; |
| 1173 | } else |
| 1174 | printk(KERN_ERR DRV_NAME |
| 1175 | ": interrupt from disabled port %d\n", i); |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1176 | } |
| 1177 | |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1178 | spin_unlock(&host->lock); |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1179 | out: |
| 1180 | return IRQ_RETVAL(handled); |
| 1181 | } |
| 1182 | |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 1183 | static void sil24_error_handler(struct ata_port *ap) |
| 1184 | { |
Tejun Heo | 2381803 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1185 | struct sil24_port_priv *pp = ap->private_data; |
| 1186 | |
Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1187 | if (sil24_init_port(ap)) |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 1188 | ata_eh_freeze_port(ap); |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 1189 | |
| 1190 | /* perform recovery */ |
Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1191 | sata_pmp_do_eh(ap, ata_std_prereset, sil24_softreset, sil24_hardreset, |
| 1192 | ata_std_postreset, sata_pmp_std_prereset, |
| 1193 | sil24_pmp_softreset, sil24_pmp_hardreset, |
| 1194 | sata_pmp_std_postreset); |
Tejun Heo | 2381803 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1195 | |
| 1196 | pp->do_port_rst = 0; |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 1197 | } |
| 1198 | |
| 1199 | static void sil24_post_internal_cmd(struct ata_queued_cmd *qc) |
| 1200 | { |
| 1201 | struct ata_port *ap = qc->ap; |
| 1202 | |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 1203 | /* make DMA engine forget about the failed command */ |
Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1204 | if ((qc->flags & ATA_QCFLAG_FAILED) && sil24_init_port(ap)) |
| 1205 | ata_eh_freeze_port(ap); |
Tejun Heo | 88ce755 | 2006-05-15 20:58:32 +0900 | [diff] [blame] | 1206 | } |
| 1207 | |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1208 | static int sil24_port_start(struct ata_port *ap) |
| 1209 | { |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1210 | struct device *dev = ap->host->dev; |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1211 | struct sil24_port_priv *pp; |
Tejun Heo | 69ad185 | 2005-11-18 14:16:45 +0900 | [diff] [blame] | 1212 | union sil24_cmd_block *cb; |
Tejun Heo | aee10a0 | 2006-05-15 21:03:56 +0900 | [diff] [blame] | 1213 | size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS; |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1214 | dma_addr_t cb_dma; |
| 1215 | |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 1216 | pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL); |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1217 | if (!pp) |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 1218 | return -ENOMEM; |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1219 | |
Tejun Heo | 6a575fa | 2005-10-06 11:43:39 +0900 | [diff] [blame] | 1220 | pp->tf.command = ATA_DRDY; |
| 1221 | |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 1222 | cb = dmam_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL); |
Jeff Garzik | 6037d6b | 2005-11-04 22:08:00 -0500 | [diff] [blame] | 1223 | if (!cb) |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 1224 | return -ENOMEM; |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1225 | memset(cb, 0, cb_size); |
| 1226 | |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1227 | pp->cmd_block = cb; |
| 1228 | pp->cmd_block_dma = cb_dma; |
| 1229 | |
| 1230 | ap->private_data = pp; |
| 1231 | |
| 1232 | return 0; |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1233 | } |
| 1234 | |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1235 | static void sil24_init_controller(struct ata_host *host) |
Tejun Heo | 2a41a61 | 2006-07-03 16:07:27 +0900 | [diff] [blame] | 1236 | { |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1237 | void __iomem *host_base = host->iomap[SIL24_HOST_BAR]; |
Tejun Heo | 2a41a61 | 2006-07-03 16:07:27 +0900 | [diff] [blame] | 1238 | u32 tmp; |
| 1239 | int i; |
| 1240 | |
| 1241 | /* GPIO off */ |
| 1242 | writel(0, host_base + HOST_FLASH_CMD); |
| 1243 | |
| 1244 | /* clear global reset & mask interrupts during initialization */ |
| 1245 | writel(0, host_base + HOST_CTRL); |
| 1246 | |
| 1247 | /* init ports */ |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1248 | for (i = 0; i < host->n_ports; i++) { |
Tejun Heo | 2381803 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1249 | struct ata_port *ap = host->ports[i]; |
| 1250 | void __iomem *port = ap->ioaddr.cmd_addr; |
Tejun Heo | 2a41a61 | 2006-07-03 16:07:27 +0900 | [diff] [blame] | 1251 | |
| 1252 | /* Initial PHY setting */ |
| 1253 | writel(0x20c, port + PORT_PHY_CFG); |
| 1254 | |
| 1255 | /* Clear port RST */ |
| 1256 | tmp = readl(port + PORT_CTRL_STAT); |
| 1257 | if (tmp & PORT_CS_PORT_RST) { |
| 1258 | writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR); |
| 1259 | tmp = ata_wait_register(port + PORT_CTRL_STAT, |
| 1260 | PORT_CS_PORT_RST, |
| 1261 | PORT_CS_PORT_RST, 10, 100); |
| 1262 | if (tmp & PORT_CS_PORT_RST) |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1263 | dev_printk(KERN_ERR, host->dev, |
Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 1264 | "failed to clear port RST\n"); |
Tejun Heo | 2a41a61 | 2006-07-03 16:07:27 +0900 | [diff] [blame] | 1265 | } |
| 1266 | |
Tejun Heo | 2381803 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1267 | /* configure port */ |
| 1268 | sil24_config_port(ap); |
Tejun Heo | 2a41a61 | 2006-07-03 16:07:27 +0900 | [diff] [blame] | 1269 | } |
| 1270 | |
| 1271 | /* Turn on interrupts */ |
| 1272 | writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL); |
| 1273 | } |
| 1274 | |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1275 | static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent) |
| 1276 | { |
Tejun Heo | 93e2618 | 2007-11-22 18:46:57 +0900 | [diff] [blame] | 1277 | extern int __MARKER__sil24_cmd_block_is_sized_wrongly; |
Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 1278 | static int printed_version; |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1279 | struct ata_port_info pi = sil24_port_info[ent->driver_data]; |
| 1280 | const struct ata_port_info *ppi[] = { &pi, NULL }; |
| 1281 | void __iomem * const *iomap; |
| 1282 | struct ata_host *host; |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1283 | int i, rc; |
Tejun Heo | 37024e8 | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 1284 | u32 tmp; |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1285 | |
Tejun Heo | 93e2618 | 2007-11-22 18:46:57 +0900 | [diff] [blame] | 1286 | /* cause link error if sil24_cmd_block is sized wrongly */ |
| 1287 | if (sizeof(union sil24_cmd_block) != PAGE_SIZE) |
| 1288 | __MARKER__sil24_cmd_block_is_sized_wrongly = 1; |
| 1289 | |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1290 | if (!printed_version++) |
Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 1291 | dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n"); |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1292 | |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1293 | /* acquire resources */ |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 1294 | rc = pcim_enable_device(pdev); |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1295 | if (rc) |
| 1296 | return rc; |
| 1297 | |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1298 | rc = pcim_iomap_regions(pdev, |
| 1299 | (1 << SIL24_HOST_BAR) | (1 << SIL24_PORT_BAR), |
| 1300 | DRV_NAME); |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1301 | if (rc) |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 1302 | return rc; |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1303 | iomap = pcim_iomap_table(pdev); |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1304 | |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1305 | /* apply workaround for completion IRQ loss on PCI-X errata */ |
| 1306 | if (pi.flags & SIL24_FLAG_PCIX_IRQ_WOC) { |
| 1307 | tmp = readl(iomap[SIL24_HOST_BAR] + HOST_CTRL); |
| 1308 | if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL)) |
| 1309 | dev_printk(KERN_INFO, &pdev->dev, |
| 1310 | "Applying completion IRQ loss on PCI-X " |
| 1311 | "errata fix\n"); |
| 1312 | else |
| 1313 | pi.flags &= ~SIL24_FLAG_PCIX_IRQ_WOC; |
| 1314 | } |
| 1315 | |
| 1316 | /* allocate and fill host */ |
| 1317 | host = ata_host_alloc_pinfo(&pdev->dev, ppi, |
| 1318 | SIL24_FLAG2NPORTS(ppi[0]->flags)); |
| 1319 | if (!host) |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 1320 | return -ENOMEM; |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1321 | host->iomap = iomap; |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1322 | |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1323 | for (i = 0; i < host->n_ports; i++) { |
Tejun Heo | cbcdd87 | 2007-08-18 13:14:55 +0900 | [diff] [blame] | 1324 | struct ata_port *ap = host->ports[i]; |
| 1325 | size_t offset = ap->port_no * PORT_REGS_SIZE; |
| 1326 | void __iomem *port = iomap[SIL24_PORT_BAR] + offset; |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1327 | |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1328 | host->ports[i]->ioaddr.cmd_addr = port; |
| 1329 | host->ports[i]->ioaddr.scr_addr = port + PORT_SCONTROL; |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1330 | |
Tejun Heo | cbcdd87 | 2007-08-18 13:14:55 +0900 | [diff] [blame] | 1331 | ata_port_pbar_desc(ap, SIL24_HOST_BAR, -1, "host"); |
| 1332 | ata_port_pbar_desc(ap, SIL24_PORT_BAR, offset, "port"); |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1333 | } |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1334 | |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1335 | /* configure and activate the device */ |
Tejun Heo | 26ec634 | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 1336 | if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) { |
| 1337 | rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK); |
| 1338 | if (rc) { |
| 1339 | rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK); |
| 1340 | if (rc) { |
| 1341 | dev_printk(KERN_ERR, &pdev->dev, |
| 1342 | "64-bit DMA enable failed\n"); |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 1343 | return rc; |
Tejun Heo | 26ec634 | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 1344 | } |
| 1345 | } |
| 1346 | } else { |
| 1347 | rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK); |
| 1348 | if (rc) { |
| 1349 | dev_printk(KERN_ERR, &pdev->dev, |
| 1350 | "32-bit DMA enable failed\n"); |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 1351 | return rc; |
Tejun Heo | 26ec634 | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 1352 | } |
| 1353 | rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK); |
| 1354 | if (rc) { |
| 1355 | dev_printk(KERN_ERR, &pdev->dev, |
| 1356 | "32-bit consistent DMA enable failed\n"); |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 1357 | return rc; |
Tejun Heo | 26ec634 | 2006-04-11 22:32:19 +0900 | [diff] [blame] | 1358 | } |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1359 | } |
| 1360 | |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1361 | sil24_init_controller(host); |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1362 | |
| 1363 | pci_set_master(pdev); |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1364 | return ata_host_activate(host, pdev->irq, sil24_interrupt, IRQF_SHARED, |
| 1365 | &sil24_sht); |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1366 | } |
| 1367 | |
Alexey Dobriyan | 281d426 | 2006-08-14 22:49:30 -0700 | [diff] [blame] | 1368 | #ifdef CONFIG_PM |
Tejun Heo | d2298dc | 2006-07-03 16:07:27 +0900 | [diff] [blame] | 1369 | static int sil24_pci_device_resume(struct pci_dev *pdev) |
| 1370 | { |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1371 | struct ata_host *host = dev_get_drvdata(&pdev->dev); |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1372 | void __iomem *host_base = host->iomap[SIL24_HOST_BAR]; |
Tejun Heo | 553c4aa | 2006-12-26 19:39:50 +0900 | [diff] [blame] | 1373 | int rc; |
Tejun Heo | d2298dc | 2006-07-03 16:07:27 +0900 | [diff] [blame] | 1374 | |
Tejun Heo | 553c4aa | 2006-12-26 19:39:50 +0900 | [diff] [blame] | 1375 | rc = ata_pci_device_do_resume(pdev); |
| 1376 | if (rc) |
| 1377 | return rc; |
Tejun Heo | d2298dc | 2006-07-03 16:07:27 +0900 | [diff] [blame] | 1378 | |
| 1379 | if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 1380 | writel(HOST_CTRL_GLOBAL_RST, host_base + HOST_CTRL); |
Tejun Heo | d2298dc | 2006-07-03 16:07:27 +0900 | [diff] [blame] | 1381 | |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1382 | sil24_init_controller(host); |
Tejun Heo | d2298dc | 2006-07-03 16:07:27 +0900 | [diff] [blame] | 1383 | |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1384 | ata_host_resume(host); |
Tejun Heo | d2298dc | 2006-07-03 16:07:27 +0900 | [diff] [blame] | 1385 | |
| 1386 | return 0; |
| 1387 | } |
Tejun Heo | 3454dc6 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1388 | |
| 1389 | static int sil24_port_resume(struct ata_port *ap) |
| 1390 | { |
| 1391 | sil24_config_pmp(ap, ap->nr_pmp_links); |
| 1392 | return 0; |
| 1393 | } |
Alexey Dobriyan | 281d426 | 2006-08-14 22:49:30 -0700 | [diff] [blame] | 1394 | #endif |
Tejun Heo | d2298dc | 2006-07-03 16:07:27 +0900 | [diff] [blame] | 1395 | |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1396 | static int __init sil24_init(void) |
| 1397 | { |
Pavel Roskin | b788719 | 2006-08-10 18:13:18 +0900 | [diff] [blame] | 1398 | return pci_register_driver(&sil24_pci_driver); |
Tejun Heo | edb3366 | 2005-07-28 10:36:22 +0900 | [diff] [blame] | 1399 | } |
| 1400 | |
| 1401 | static void __exit sil24_exit(void) |
| 1402 | { |
| 1403 | pci_unregister_driver(&sil24_pci_driver); |
| 1404 | } |
| 1405 | |
| 1406 | MODULE_AUTHOR("Tejun Heo"); |
| 1407 | MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver"); |
| 1408 | MODULE_LICENSE("GPL"); |
| 1409 | MODULE_DEVICE_TABLE(pci, sil24_pci_tbl); |
| 1410 | |
| 1411 | module_init(sil24_init); |
| 1412 | module_exit(sil24_exit); |