blob: 15b9a80a178203445bd75fe3e1a34493c8214154 [file] [log] [blame]
Tejun Heoedb33662005-07-28 10:36:22 +09001/*
2 * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
3 *
4 * Copyright 2005 Tejun Heo
5 *
6 * Based on preview driver from Silicon Image.
7 *
Tejun Heoedb33662005-07-28 10:36:22 +09008 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2, or (at your option) any
11 * later version.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 */
19
20#include <linux/kernel.h>
21#include <linux/module.h>
22#include <linux/pci.h>
23#include <linux/blkdev.h>
24#include <linux/delay.h>
25#include <linux/interrupt.h>
26#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050027#include <linux/device.h>
Tejun Heoedb33662005-07-28 10:36:22 +090028#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050029#include <scsi/scsi_cmnd.h>
Tejun Heoedb33662005-07-28 10:36:22 +090030#include <linux/libata.h>
Tejun Heoedb33662005-07-28 10:36:22 +090031
32#define DRV_NAME "sata_sil24"
Tejun Heo3454dc62007-09-23 13:19:54 +090033#define DRV_VERSION "1.1"
Tejun Heoedb33662005-07-28 10:36:22 +090034
Tejun Heoedb33662005-07-28 10:36:22 +090035/*
36 * Port request block (PRB) 32 bytes
37 */
38struct sil24_prb {
Alexey Dobriyanb4772572006-06-06 07:31:14 +040039 __le16 ctrl;
40 __le16 prot;
41 __le32 rx_cnt;
Tejun Heoedb33662005-07-28 10:36:22 +090042 u8 fis[6 * 4];
43};
44
45/*
46 * Scatter gather entry (SGE) 16 bytes
47 */
48struct sil24_sge {
Alexey Dobriyanb4772572006-06-06 07:31:14 +040049 __le64 addr;
50 __le32 cnt;
51 __le32 flags;
Tejun Heoedb33662005-07-28 10:36:22 +090052};
53
54/*
55 * Port multiplier
56 */
57struct sil24_port_multiplier {
Alexey Dobriyanb4772572006-06-06 07:31:14 +040058 __le32 diag;
59 __le32 sactive;
Tejun Heoedb33662005-07-28 10:36:22 +090060};
61
62enum {
Tejun Heo0d5ff562007-02-01 15:06:36 +090063 SIL24_HOST_BAR = 0,
64 SIL24_PORT_BAR = 2,
65
Tejun Heoedb33662005-07-28 10:36:22 +090066 /*
67 * Global controller registers (128 bytes @ BAR0)
68 */
69 /* 32 bit regs */
70 HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */
71 HOST_CTRL = 0x40,
72 HOST_IRQ_STAT = 0x44,
73 HOST_PHY_CFG = 0x48,
74 HOST_BIST_CTRL = 0x50,
75 HOST_BIST_PTRN = 0x54,
76 HOST_BIST_STAT = 0x58,
77 HOST_MEM_BIST_STAT = 0x5c,
78 HOST_FLASH_CMD = 0x70,
79 /* 8 bit regs */
80 HOST_FLASH_DATA = 0x74,
81 HOST_TRANSITION_DETECT = 0x75,
82 HOST_GPIO_CTRL = 0x76,
83 HOST_I2C_ADDR = 0x78, /* 32 bit */
84 HOST_I2C_DATA = 0x7c,
85 HOST_I2C_XFER_CNT = 0x7e,
86 HOST_I2C_CTRL = 0x7f,
87
88 /* HOST_SLOT_STAT bits */
89 HOST_SSTAT_ATTN = (1 << 31),
90
Tejun Heo7dafc3f2006-04-11 22:32:18 +090091 /* HOST_CTRL bits */
92 HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */
93 HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */
94 HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */
95 HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */
96 HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */
Tejun Heod2298dc2006-07-03 16:07:27 +090097 HOST_CTRL_GLOBAL_RST = (1 << 31), /* global reset */
Tejun Heo7dafc3f2006-04-11 22:32:18 +090098
Tejun Heoedb33662005-07-28 10:36:22 +090099 /*
100 * Port registers
101 * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
102 */
103 PORT_REGS_SIZE = 0x2000,
Tejun Heo135da342006-05-31 18:27:57 +0900104
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900105 PORT_LRAM = 0x0000, /* 31 LRAM slots and PMP regs */
Tejun Heo135da342006-05-31 18:27:57 +0900106 PORT_LRAM_SLOT_SZ = 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
Tejun Heoedb33662005-07-28 10:36:22 +0900107
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900108 PORT_PMP = 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */
Tejun Heoc0c55902006-10-16 08:47:18 +0900109 PORT_PMP_STATUS = 0x0000, /* port device status offset */
110 PORT_PMP_QACTIVE = 0x0004, /* port device QActive offset */
111 PORT_PMP_SIZE = 0x0008, /* 8 bytes per PMP */
112
Tejun Heoedb33662005-07-28 10:36:22 +0900113 /* 32 bit regs */
Tejun Heo83bbecc2005-08-17 13:09:18 +0900114 PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */
115 PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */
116 PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */
117 PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */
118 PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */
Tejun Heoedb33662005-07-28 10:36:22 +0900119 PORT_ACTIVATE_UPPER_ADDR= 0x101c,
Tejun Heo83bbecc2005-08-17 13:09:18 +0900120 PORT_EXEC_FIFO = 0x1020, /* command execution fifo */
121 PORT_CMD_ERR = 0x1024, /* command error number */
Tejun Heoedb33662005-07-28 10:36:22 +0900122 PORT_FIS_CFG = 0x1028,
123 PORT_FIFO_THRES = 0x102c,
124 /* 16 bit regs */
125 PORT_DECODE_ERR_CNT = 0x1040,
126 PORT_DECODE_ERR_THRESH = 0x1042,
127 PORT_CRC_ERR_CNT = 0x1044,
128 PORT_CRC_ERR_THRESH = 0x1046,
129 PORT_HSHK_ERR_CNT = 0x1048,
130 PORT_HSHK_ERR_THRESH = 0x104a,
131 /* 32 bit regs */
132 PORT_PHY_CFG = 0x1050,
133 PORT_SLOT_STAT = 0x1800,
134 PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
Tejun Heoc0c55902006-10-16 08:47:18 +0900135 PORT_CONTEXT = 0x1e04,
Tejun Heoedb33662005-07-28 10:36:22 +0900136 PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
137 PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
138 PORT_SCONTROL = 0x1f00,
139 PORT_SSTATUS = 0x1f04,
140 PORT_SERROR = 0x1f08,
141 PORT_SACTIVE = 0x1f0c,
142
143 /* PORT_CTRL_STAT bits */
144 PORT_CS_PORT_RST = (1 << 0), /* port reset */
145 PORT_CS_DEV_RST = (1 << 1), /* device reset */
146 PORT_CS_INIT = (1 << 2), /* port initialize */
147 PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */
Tejun Heod10cb352005-11-16 16:56:49 +0900148 PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900149 PORT_CS_PMP_RESUME = (1 << 6), /* PMP resume */
Tejun Heoe382eb12005-08-17 13:09:13 +0900150 PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */
Tejun Heo28c8f3b2006-10-16 08:47:18 +0900151 PORT_CS_PMP_EN = (1 << 13), /* port multiplier enable */
Tejun Heoe382eb12005-08-17 13:09:13 +0900152 PORT_CS_RDY = (1 << 31), /* port ready to accept commands */
Tejun Heoedb33662005-07-28 10:36:22 +0900153
154 /* PORT_IRQ_STAT/ENABLE_SET/CLR */
155 /* bits[11:0] are masked */
156 PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */
157 PORT_IRQ_ERROR = (1 << 1), /* command execution error */
158 PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */
159 PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */
160 PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */
161 PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */
Tejun Heo7dafc3f2006-04-11 22:32:18 +0900162 PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */
163 PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */
164 PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */
165 PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */
166 PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */
Tejun Heo3b9f1d02006-04-11 22:32:18 +0900167 PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */
Tejun Heoedb33662005-07-28 10:36:22 +0900168
Tejun Heo88ce7552006-05-15 20:58:32 +0900169 DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
Tejun Heo05429252006-05-31 18:28:20 +0900170 PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
Tejun Heo854c73a2007-09-23 13:14:11 +0900171 PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_NOTIFY,
Tejun Heo88ce7552006-05-15 20:58:32 +0900172
Tejun Heoedb33662005-07-28 10:36:22 +0900173 /* bits[27:16] are unmasked (raw) */
174 PORT_IRQ_RAW_SHIFT = 16,
175 PORT_IRQ_MASKED_MASK = 0x7ff,
176 PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
177
178 /* ENABLE_SET/CLR specific, intr steering - 2 bit field */
179 PORT_IRQ_STEER_SHIFT = 30,
180 PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
181
182 /* PORT_CMD_ERR constants */
183 PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */
184 PORT_CERR_SDB = 2, /* Error bit in SDB FIS */
185 PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */
186 PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */
187 PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */
188 PORT_CERR_DIRECTION = 6, /* Data direction mismatch */
189 PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */
190 PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */
191 PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */
192 PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */
193 PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */
194 PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */
195 PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
196 PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
197 PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */
198 PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */
199 PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
200 PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */
201 PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */
Tejun Heo640088022006-04-11 22:32:18 +0900202 PORT_CERR_XFR_MSTABRT = 34, /* PSD ecode 10 - master abort */
Tejun Heoedb33662005-07-28 10:36:22 +0900203 PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */
Tejun Heo83bbecc2005-08-17 13:09:18 +0900204 PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */
Tejun Heoedb33662005-07-28 10:36:22 +0900205
Tejun Heod10cb352005-11-16 16:56:49 +0900206 /* bits of PRB control field */
207 PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */
208 PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */
209 PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */
210 PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */
211 PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */
212
213 /* PRB protocol field */
214 PRB_PROT_PACKET = (1 << 0),
215 PRB_PROT_TCQ = (1 << 1),
216 PRB_PROT_NCQ = (1 << 2),
217 PRB_PROT_READ = (1 << 3),
218 PRB_PROT_WRITE = (1 << 4),
219 PRB_PROT_TRANSPARENT = (1 << 5),
220
Tejun Heoedb33662005-07-28 10:36:22 +0900221 /*
222 * Other constants
223 */
224 SGE_TRM = (1 << 31), /* Last SGE in chain */
Tejun Heod10cb352005-11-16 16:56:49 +0900225 SGE_LNK = (1 << 30), /* linked list
226 Points to SGT, not SGE */
227 SGE_DRD = (1 << 29), /* discard data read (/dev/null)
228 data address ignored */
Tejun Heoedb33662005-07-28 10:36:22 +0900229
Tejun Heoaee10a02006-05-15 21:03:56 +0900230 SIL24_MAX_CMDS = 31,
231
Tejun Heoedb33662005-07-28 10:36:22 +0900232 /* board id */
233 BID_SIL3124 = 0,
234 BID_SIL3132 = 1,
Tejun Heo042c21f2005-10-09 09:35:46 -0400235 BID_SIL3131 = 2,
Tejun Heoedb33662005-07-28 10:36:22 +0900236
Tejun Heo9466d852006-04-11 22:32:18 +0900237 /* host flags */
238 SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Tejun Heoaee10a02006-05-15 21:03:56 +0900239 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
Tejun Heo854c73a2007-09-23 13:14:11 +0900240 ATA_FLAG_NCQ | ATA_FLAG_ACPI_SATA |
Tejun Heo3454dc62007-09-23 13:19:54 +0900241 ATA_FLAG_AN | ATA_FLAG_PMP,
Tejun Heo0c887582007-08-06 18:36:23 +0900242 SIL24_COMMON_LFLAGS = ATA_LFLAG_SKIP_D2H_BSY,
Tejun Heo37024e82006-04-11 22:32:19 +0900243 SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24), /* IRQ loss errata on PCI-X */
Tejun Heo9466d852006-04-11 22:32:18 +0900244
Tejun Heoedb33662005-07-28 10:36:22 +0900245 IRQ_STAT_4PORTS = 0xf,
246};
247
Tejun Heo69ad1852005-11-18 14:16:45 +0900248struct sil24_ata_block {
Tejun Heoedb33662005-07-28 10:36:22 +0900249 struct sil24_prb prb;
250 struct sil24_sge sge[LIBATA_MAX_PRD];
251};
252
Tejun Heo69ad1852005-11-18 14:16:45 +0900253struct sil24_atapi_block {
254 struct sil24_prb prb;
255 u8 cdb[16];
256 struct sil24_sge sge[LIBATA_MAX_PRD - 1];
257};
258
259union sil24_cmd_block {
260 struct sil24_ata_block ata;
261 struct sil24_atapi_block atapi;
262};
263
Tejun Heo88ce7552006-05-15 20:58:32 +0900264static struct sil24_cerr_info {
265 unsigned int err_mask, action;
266 const char *desc;
267} sil24_cerr_db[] = {
268 [0] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
269 "device error" },
270 [PORT_CERR_DEV] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
271 "device error via D2H FIS" },
272 [PORT_CERR_SDB] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
273 "device error via SDB FIS" },
274 [PORT_CERR_DATA] = { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
275 "error in data FIS" },
276 [PORT_CERR_SEND] = { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
277 "failed to transmit command FIS" },
278 [PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
279 "protocol mismatch" },
280 [PORT_CERR_DIRECTION] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
281 "data directon mismatch" },
282 [PORT_CERR_UNDERRUN] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
283 "ran out of SGEs while writing" },
284 [PORT_CERR_OVERRUN] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
285 "ran out of SGEs while reading" },
286 [PORT_CERR_PKT_PROT] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
287 "invalid data directon for ATAPI CDB" },
288 [PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
289 "SGT no on qword boundary" },
290 [PORT_CERR_SGT_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
291 "PCI target abort while fetching SGT" },
292 [PORT_CERR_SGT_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
293 "PCI master abort while fetching SGT" },
294 [PORT_CERR_SGT_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
295 "PCI parity error while fetching SGT" },
296 [PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
297 "PRB not on qword boundary" },
298 [PORT_CERR_CMD_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
299 "PCI target abort while fetching PRB" },
300 [PORT_CERR_CMD_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
301 "PCI master abort while fetching PRB" },
302 [PORT_CERR_CMD_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
303 "PCI parity error while fetching PRB" },
304 [PORT_CERR_XFR_UNDEF] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
305 "undefined error while transferring data" },
306 [PORT_CERR_XFR_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
307 "PCI target abort while transferring data" },
308 [PORT_CERR_XFR_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
309 "PCI master abort while transferring data" },
310 [PORT_CERR_XFR_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
311 "PCI parity error while transferring data" },
312 [PORT_CERR_SENDSERVICE] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
313 "FIS received while sending service FIS" },
314};
315
Tejun Heoedb33662005-07-28 10:36:22 +0900316/*
317 * ap->private_data
318 *
319 * The preview driver always returned 0 for status. We emulate it
320 * here from the previous interrupt.
321 */
322struct sil24_port_priv {
Tejun Heo69ad1852005-11-18 14:16:45 +0900323 union sil24_cmd_block *cmd_block; /* 32 cmd blocks */
Tejun Heoedb33662005-07-28 10:36:22 +0900324 dma_addr_t cmd_block_dma; /* DMA base addr for them */
Tejun Heo6a575fa2005-10-06 11:43:39 +0900325 struct ata_taskfile tf; /* Cached taskfile registers */
Tejun Heo23818032007-09-23 13:19:54 +0900326 int do_port_rst;
Tejun Heoedb33662005-07-28 10:36:22 +0900327};
328
Alancd0d3bb2007-03-02 00:56:15 +0000329static void sil24_dev_config(struct ata_device *dev);
Tejun Heoedb33662005-07-28 10:36:22 +0900330static u8 sil24_check_status(struct ata_port *ap);
Tejun Heoda3dbb12007-07-16 14:29:40 +0900331static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val);
332static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val);
Tejun Heo7f726d12005-10-07 01:43:19 +0900333static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
Tejun Heo3454dc62007-09-23 13:19:54 +0900334static int sil24_qc_defer(struct ata_queued_cmd *qc);
Tejun Heoedb33662005-07-28 10:36:22 +0900335static void sil24_qc_prep(struct ata_queued_cmd *qc);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900336static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
Tejun Heoedb33662005-07-28 10:36:22 +0900337static void sil24_irq_clear(struct ata_port *ap);
Tejun Heo3454dc62007-09-23 13:19:54 +0900338static void sil24_pmp_attach(struct ata_port *ap);
339static void sil24_pmp_detach(struct ata_port *ap);
340static int sil24_pmp_read(struct ata_device *dev, int pmp, int reg, u32 *r_val);
341static int sil24_pmp_write(struct ata_device *dev, int pmp, int reg, u32 val);
Tejun Heo88ce7552006-05-15 20:58:32 +0900342static void sil24_freeze(struct ata_port *ap);
343static void sil24_thaw(struct ata_port *ap);
344static void sil24_error_handler(struct ata_port *ap);
345static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
Tejun Heoedb33662005-07-28 10:36:22 +0900346static int sil24_port_start(struct ata_port *ap);
Tejun Heoedb33662005-07-28 10:36:22 +0900347static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700348#ifdef CONFIG_PM
Tejun Heod2298dc2006-07-03 16:07:27 +0900349static int sil24_pci_device_resume(struct pci_dev *pdev);
Tejun Heo3454dc62007-09-23 13:19:54 +0900350static int sil24_port_resume(struct ata_port *ap);
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700351#endif
Tejun Heoedb33662005-07-28 10:36:22 +0900352
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500353static const struct pci_device_id sil24_pci_tbl[] = {
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400354 { PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 },
355 { PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 },
356 { PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 },
Jamie Clark722d67b2007-03-13 12:48:00 +0800357 { PCI_VDEVICE(CMD, 0x0242), BID_SIL3132 },
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400358 { PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 },
359 { PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 },
360
Tejun Heo1fcce8392005-10-09 09:31:33 -0400361 { } /* terminate list */
Tejun Heoedb33662005-07-28 10:36:22 +0900362};
363
364static struct pci_driver sil24_pci_driver = {
365 .name = DRV_NAME,
366 .id_table = sil24_pci_tbl,
367 .probe = sil24_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900368 .remove = ata_pci_remove_one,
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700369#ifdef CONFIG_PM
Tejun Heod2298dc2006-07-03 16:07:27 +0900370 .suspend = ata_pci_device_suspend,
371 .resume = sil24_pci_device_resume,
Alexey Dobriyan281d4262006-08-14 22:49:30 -0700372#endif
Tejun Heoedb33662005-07-28 10:36:22 +0900373};
374
Jeff Garzik193515d2005-11-07 00:59:37 -0500375static struct scsi_host_template sil24_sht = {
Tejun Heoedb33662005-07-28 10:36:22 +0900376 .module = THIS_MODULE,
377 .name = DRV_NAME,
378 .ioctl = ata_scsi_ioctl,
379 .queuecommand = ata_scsi_queuecmd,
Tejun Heoaee10a02006-05-15 21:03:56 +0900380 .change_queue_depth = ata_scsi_change_queue_depth,
381 .can_queue = SIL24_MAX_CMDS,
Tejun Heoedb33662005-07-28 10:36:22 +0900382 .this_id = ATA_SHT_THIS_ID,
383 .sg_tablesize = LIBATA_MAX_PRD,
Tejun Heoedb33662005-07-28 10:36:22 +0900384 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
385 .emulated = ATA_SHT_EMULATED,
386 .use_clustering = ATA_SHT_USE_CLUSTERING,
387 .proc_name = DRV_NAME,
388 .dma_boundary = ATA_DMA_BOUNDARY,
389 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900390 .slave_destroy = ata_scsi_slave_destroy,
Tejun Heoedb33662005-07-28 10:36:22 +0900391 .bios_param = ata_std_bios_param,
Tejun Heoedb33662005-07-28 10:36:22 +0900392};
393
Jeff Garzik057ace52005-10-22 14:27:05 -0400394static const struct ata_port_operations sil24_ops = {
Tejun Heo69ad1852005-11-18 14:16:45 +0900395 .dev_config = sil24_dev_config,
396
Tejun Heoedb33662005-07-28 10:36:22 +0900397 .check_status = sil24_check_status,
398 .check_altstatus = sil24_check_status,
Tejun Heoedb33662005-07-28 10:36:22 +0900399 .dev_select = ata_noop_dev_select,
400
Tejun Heo7f726d12005-10-07 01:43:19 +0900401 .tf_read = sil24_tf_read,
402
Tejun Heo3454dc62007-09-23 13:19:54 +0900403 .qc_defer = sil24_qc_defer,
Tejun Heoedb33662005-07-28 10:36:22 +0900404 .qc_prep = sil24_qc_prep,
405 .qc_issue = sil24_qc_issue,
406
Tejun Heoedb33662005-07-28 10:36:22 +0900407 .irq_clear = sil24_irq_clear,
408
409 .scr_read = sil24_scr_read,
410 .scr_write = sil24_scr_write,
411
Tejun Heo3454dc62007-09-23 13:19:54 +0900412 .pmp_attach = sil24_pmp_attach,
413 .pmp_detach = sil24_pmp_detach,
414 .pmp_read = sil24_pmp_read,
415 .pmp_write = sil24_pmp_write,
416
Tejun Heo88ce7552006-05-15 20:58:32 +0900417 .freeze = sil24_freeze,
418 .thaw = sil24_thaw,
419 .error_handler = sil24_error_handler,
420 .post_internal_cmd = sil24_post_internal_cmd,
421
Tejun Heoedb33662005-07-28 10:36:22 +0900422 .port_start = sil24_port_start,
Tejun Heo3454dc62007-09-23 13:19:54 +0900423
424#ifdef CONFIG_PM
425 .port_resume = sil24_port_resume,
426#endif
Tejun Heoedb33662005-07-28 10:36:22 +0900427};
428
Tejun Heo042c21f2005-10-09 09:35:46 -0400429/*
Jeff Garzikcca39742006-08-24 03:19:22 -0400430 * Use bits 30-31 of port_flags to encode available port numbers.
Tejun Heo042c21f2005-10-09 09:35:46 -0400431 * Current maxium is 4.
432 */
433#define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30)
434#define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1)
435
Tejun Heo4447d352007-04-17 23:44:08 +0900436static const struct ata_port_info sil24_port_info[] = {
Tejun Heoedb33662005-07-28 10:36:22 +0900437 /* sil_3124 */
438 {
Jeff Garzikcca39742006-08-24 03:19:22 -0400439 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
Tejun Heo37024e82006-04-11 22:32:19 +0900440 SIL24_FLAG_PCIX_IRQ_WOC,
Tejun Heo0c887582007-08-06 18:36:23 +0900441 .link_flags = SIL24_COMMON_LFLAGS,
Tejun Heoedb33662005-07-28 10:36:22 +0900442 .pio_mask = 0x1f, /* pio0-4 */
443 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400444 .udma_mask = ATA_UDMA5, /* udma0-5 */
Tejun Heoedb33662005-07-28 10:36:22 +0900445 .port_ops = &sil24_ops,
446 },
Jeff Garzik2e9edbf2006-03-24 09:56:57 -0500447 /* sil_3132 */
Tejun Heoedb33662005-07-28 10:36:22 +0900448 {
Jeff Garzikcca39742006-08-24 03:19:22 -0400449 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
Tejun Heo0c887582007-08-06 18:36:23 +0900450 .link_flags = SIL24_COMMON_LFLAGS,
Tejun Heo042c21f2005-10-09 09:35:46 -0400451 .pio_mask = 0x1f, /* pio0-4 */
452 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400453 .udma_mask = ATA_UDMA5, /* udma0-5 */
Tejun Heo042c21f2005-10-09 09:35:46 -0400454 .port_ops = &sil24_ops,
455 },
456 /* sil_3131/sil_3531 */
457 {
Jeff Garzikcca39742006-08-24 03:19:22 -0400458 .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
Tejun Heo0c887582007-08-06 18:36:23 +0900459 .link_flags = SIL24_COMMON_LFLAGS,
Tejun Heoedb33662005-07-28 10:36:22 +0900460 .pio_mask = 0x1f, /* pio0-4 */
461 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400462 .udma_mask = ATA_UDMA5, /* udma0-5 */
Tejun Heoedb33662005-07-28 10:36:22 +0900463 .port_ops = &sil24_ops,
464 },
465};
466
Tejun Heoaee10a02006-05-15 21:03:56 +0900467static int sil24_tag(int tag)
468{
469 if (unlikely(ata_tag_internal(tag)))
470 return 0;
471 return tag;
472}
473
Alancd0d3bb2007-03-02 00:56:15 +0000474static void sil24_dev_config(struct ata_device *dev)
Tejun Heo69ad1852005-11-18 14:16:45 +0900475{
Tejun Heo9af5c9c2007-08-06 18:36:22 +0900476 void __iomem *port = dev->link->ap->ioaddr.cmd_addr;
Tejun Heo69ad1852005-11-18 14:16:45 +0900477
Tejun Heo6e7846e2006-02-12 23:32:58 +0900478 if (dev->cdb_len == 16)
Tejun Heo69ad1852005-11-18 14:16:45 +0900479 writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
480 else
481 writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
482}
483
Tejun Heoe59f0da2007-07-16 14:29:39 +0900484static void sil24_read_tf(struct ata_port *ap, int tag, struct ata_taskfile *tf)
Tejun Heo6a575fa2005-10-06 11:43:39 +0900485{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900486 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heoe59f0da2007-07-16 14:29:39 +0900487 struct sil24_prb __iomem *prb;
Al Viro4b4a5ea2005-10-29 06:38:44 +0100488 u8 fis[6 * 4];
Tejun Heo6a575fa2005-10-06 11:43:39 +0900489
Tejun Heoe59f0da2007-07-16 14:29:39 +0900490 prb = port + PORT_LRAM + sil24_tag(tag) * PORT_LRAM_SLOT_SZ;
491 memcpy_fromio(fis, prb->fis, sizeof(fis));
492 ata_tf_from_fis(fis, tf);
Tejun Heo6a575fa2005-10-06 11:43:39 +0900493}
494
Tejun Heoedb33662005-07-28 10:36:22 +0900495static u8 sil24_check_status(struct ata_port *ap)
496{
Tejun Heo6a575fa2005-10-06 11:43:39 +0900497 struct sil24_port_priv *pp = ap->private_data;
498 return pp->tf.command;
Tejun Heoedb33662005-07-28 10:36:22 +0900499}
500
Tejun Heoedb33662005-07-28 10:36:22 +0900501static int sil24_scr_map[] = {
502 [SCR_CONTROL] = 0,
503 [SCR_STATUS] = 1,
504 [SCR_ERROR] = 2,
505 [SCR_ACTIVE] = 3,
506};
507
Tejun Heoda3dbb12007-07-16 14:29:40 +0900508static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val)
Tejun Heoedb33662005-07-28 10:36:22 +0900509{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900510 void __iomem *scr_addr = ap->ioaddr.scr_addr;
Tejun Heoda3dbb12007-07-16 14:29:40 +0900511
Tejun Heoedb33662005-07-28 10:36:22 +0900512 if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
Al Viro4b4a5ea2005-10-29 06:38:44 +0100513 void __iomem *addr;
Tejun Heoedb33662005-07-28 10:36:22 +0900514 addr = scr_addr + sil24_scr_map[sc_reg] * 4;
Tejun Heoda3dbb12007-07-16 14:29:40 +0900515 *val = readl(scr_addr + sil24_scr_map[sc_reg] * 4);
516 return 0;
Tejun Heoedb33662005-07-28 10:36:22 +0900517 }
Tejun Heoda3dbb12007-07-16 14:29:40 +0900518 return -EINVAL;
Tejun Heoedb33662005-07-28 10:36:22 +0900519}
520
Tejun Heoda3dbb12007-07-16 14:29:40 +0900521static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
Tejun Heoedb33662005-07-28 10:36:22 +0900522{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900523 void __iomem *scr_addr = ap->ioaddr.scr_addr;
Tejun Heoda3dbb12007-07-16 14:29:40 +0900524
Tejun Heoedb33662005-07-28 10:36:22 +0900525 if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
Al Viro4b4a5ea2005-10-29 06:38:44 +0100526 void __iomem *addr;
Tejun Heoedb33662005-07-28 10:36:22 +0900527 addr = scr_addr + sil24_scr_map[sc_reg] * 4;
528 writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
Tejun Heoda3dbb12007-07-16 14:29:40 +0900529 return 0;
Tejun Heoedb33662005-07-28 10:36:22 +0900530 }
Tejun Heoda3dbb12007-07-16 14:29:40 +0900531 return -EINVAL;
Tejun Heoedb33662005-07-28 10:36:22 +0900532}
533
Tejun Heo7f726d12005-10-07 01:43:19 +0900534static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
535{
536 struct sil24_port_priv *pp = ap->private_data;
537 *tf = pp->tf;
538}
539
Tejun Heo23818032007-09-23 13:19:54 +0900540static void sil24_config_port(struct ata_port *ap)
541{
542 void __iomem *port = ap->ioaddr.cmd_addr;
543
544 /* configure IRQ WoC */
545 if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
546 writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
547 else
548 writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
549
550 /* zero error counters. */
551 writel(0x8000, port + PORT_DECODE_ERR_THRESH);
552 writel(0x8000, port + PORT_CRC_ERR_THRESH);
553 writel(0x8000, port + PORT_HSHK_ERR_THRESH);
554 writel(0x0000, port + PORT_DECODE_ERR_CNT);
555 writel(0x0000, port + PORT_CRC_ERR_CNT);
556 writel(0x0000, port + PORT_HSHK_ERR_CNT);
557
558 /* always use 64bit activation */
559 writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
560
561 /* clear port multiplier enable and resume bits */
562 writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
563}
564
Tejun Heo3454dc62007-09-23 13:19:54 +0900565static void sil24_config_pmp(struct ata_port *ap, int attached)
566{
567 void __iomem *port = ap->ioaddr.cmd_addr;
568
569 if (attached)
570 writel(PORT_CS_PMP_EN, port + PORT_CTRL_STAT);
571 else
572 writel(PORT_CS_PMP_EN, port + PORT_CTRL_CLR);
573}
574
575static void sil24_clear_pmp(struct ata_port *ap)
576{
577 void __iomem *port = ap->ioaddr.cmd_addr;
578 int i;
579
580 writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
581
582 for (i = 0; i < SATA_PMP_MAX_PORTS; i++) {
583 void __iomem *pmp_base = port + PORT_PMP + i * PORT_PMP_SIZE;
584
585 writel(0, pmp_base + PORT_PMP_STATUS);
586 writel(0, pmp_base + PORT_PMP_QACTIVE);
587 }
588}
589
Tejun Heob5bc4212006-04-11 22:32:19 +0900590static int sil24_init_port(struct ata_port *ap)
591{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900592 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heo23818032007-09-23 13:19:54 +0900593 struct sil24_port_priv *pp = ap->private_data;
Tejun Heob5bc4212006-04-11 22:32:19 +0900594 u32 tmp;
595
Tejun Heo3454dc62007-09-23 13:19:54 +0900596 /* clear PMP error status */
597 if (ap->nr_pmp_links)
598 sil24_clear_pmp(ap);
599
Tejun Heob5bc4212006-04-11 22:32:19 +0900600 writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
601 ata_wait_register(port + PORT_CTRL_STAT,
602 PORT_CS_INIT, PORT_CS_INIT, 10, 100);
603 tmp = ata_wait_register(port + PORT_CTRL_STAT,
604 PORT_CS_RDY, 0, 10, 100);
605
Tejun Heo23818032007-09-23 13:19:54 +0900606 if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY) {
607 pp->do_port_rst = 1;
608 ap->link.eh_context.i.action |= ATA_EH_HARDRESET;
Tejun Heob5bc4212006-04-11 22:32:19 +0900609 return -EIO;
Tejun Heo23818032007-09-23 13:19:54 +0900610 }
611
Tejun Heob5bc4212006-04-11 22:32:19 +0900612 return 0;
613}
614
Tejun Heo37b99cb2007-07-16 14:29:39 +0900615static int sil24_exec_polled_cmd(struct ata_port *ap, int pmp,
616 const struct ata_taskfile *tf,
617 int is_cmd, u32 ctrl,
618 unsigned long timeout_msec)
Tejun Heoca451602005-11-18 14:14:01 +0900619{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900620 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heoca451602005-11-18 14:14:01 +0900621 struct sil24_port_priv *pp = ap->private_data;
Tejun Heo69ad1852005-11-18 14:16:45 +0900622 struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
Tejun Heoca451602005-11-18 14:14:01 +0900623 dma_addr_t paddr = pp->cmd_block_dma;
Tejun Heo37b99cb2007-07-16 14:29:39 +0900624 u32 irq_enabled, irq_mask, irq_stat;
625 int rc;
626
627 prb->ctrl = cpu_to_le16(ctrl);
628 ata_tf_to_fis(tf, pmp, is_cmd, prb->fis);
629
630 /* temporarily plug completion and error interrupts */
631 irq_enabled = readl(port + PORT_IRQ_ENABLE_SET);
632 writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR, port + PORT_IRQ_ENABLE_CLR);
633
634 writel((u32)paddr, port + PORT_CMD_ACTIVATE);
635 writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
636
637 irq_mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
638 irq_stat = ata_wait_register(port + PORT_IRQ_STAT, irq_mask, 0x0,
639 10, timeout_msec);
640
641 writel(irq_mask, port + PORT_IRQ_STAT); /* clear IRQs */
642 irq_stat >>= PORT_IRQ_RAW_SHIFT;
643
644 if (irq_stat & PORT_IRQ_COMPLETE)
645 rc = 0;
646 else {
647 /* force port into known state */
648 sil24_init_port(ap);
649
650 if (irq_stat & PORT_IRQ_ERROR)
651 rc = -EIO;
652 else
653 rc = -EBUSY;
654 }
655
656 /* restore IRQ enabled */
657 writel(irq_enabled, port + PORT_IRQ_ENABLE_SET);
658
659 return rc;
660}
661
Tejun Heocc0680a2007-08-06 18:36:23 +0900662static int sil24_do_softreset(struct ata_link *link, unsigned int *class,
Tejun Heo975530e2007-07-16 14:29:39 +0900663 int pmp, unsigned long deadline)
Tejun Heo37b99cb2007-07-16 14:29:39 +0900664{
Tejun Heocc0680a2007-08-06 18:36:23 +0900665 struct ata_port *ap = link->ap;
Tejun Heo37b99cb2007-07-16 14:29:39 +0900666 unsigned long timeout_msec = 0;
Tejun Heoe59f0da2007-07-16 14:29:39 +0900667 struct ata_taskfile tf;
Tejun Heo643be972006-04-11 22:22:29 +0900668 const char *reason;
Tejun Heo37b99cb2007-07-16 14:29:39 +0900669 int rc;
Tejun Heoca451602005-11-18 14:14:01 +0900670
Tejun Heo07b73472006-02-10 23:58:48 +0900671 DPRINTK("ENTER\n");
672
Tejun Heocc0680a2007-08-06 18:36:23 +0900673 if (ata_link_offline(link)) {
Tejun Heo10d996a2006-03-11 11:42:34 +0900674 DPRINTK("PHY reports no device\n");
675 *class = ATA_DEV_NONE;
676 goto out;
677 }
678
Tejun Heo2555d6c2006-04-11 22:32:19 +0900679 /* put the port into known state */
680 if (sil24_init_port(ap)) {
681 reason ="port not ready";
682 goto err;
683 }
684
Tejun Heo0eaa6052006-04-11 22:32:19 +0900685 /* do SRST */
Tejun Heo37b99cb2007-07-16 14:29:39 +0900686 if (time_after(deadline, jiffies))
687 timeout_msec = jiffies_to_msecs(deadline - jiffies);
Tejun Heoca451602005-11-18 14:14:01 +0900688
Tejun Heocc0680a2007-08-06 18:36:23 +0900689 ata_tf_init(link->device, &tf); /* doesn't really matter */
Tejun Heo975530e2007-07-16 14:29:39 +0900690 rc = sil24_exec_polled_cmd(ap, pmp, &tf, 0, PRB_CTRL_SRST,
691 timeout_msec);
Tejun Heo37b99cb2007-07-16 14:29:39 +0900692 if (rc == -EBUSY) {
693 reason = "timeout";
694 goto err;
695 } else if (rc) {
696 reason = "SRST command error";
Tejun Heo643be972006-04-11 22:22:29 +0900697 goto err;
Tejun Heo07b73472006-02-10 23:58:48 +0900698 }
Tejun Heo10d996a2006-03-11 11:42:34 +0900699
Tejun Heoe59f0da2007-07-16 14:29:39 +0900700 sil24_read_tf(ap, 0, &tf);
701 *class = ata_dev_classify(&tf);
Tejun Heo10d996a2006-03-11 11:42:34 +0900702
Tejun Heo07b73472006-02-10 23:58:48 +0900703 if (*class == ATA_DEV_UNKNOWN)
704 *class = ATA_DEV_NONE;
705
Tejun Heo10d996a2006-03-11 11:42:34 +0900706 out:
Tejun Heo07b73472006-02-10 23:58:48 +0900707 DPRINTK("EXIT, class=%u\n", *class);
Tejun Heoca451602005-11-18 14:14:01 +0900708 return 0;
Tejun Heo643be972006-04-11 22:22:29 +0900709
710 err:
Tejun Heocc0680a2007-08-06 18:36:23 +0900711 ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
Tejun Heo643be972006-04-11 22:22:29 +0900712 return -EIO;
Tejun Heoca451602005-11-18 14:14:01 +0900713}
714
Tejun Heocc0680a2007-08-06 18:36:23 +0900715static int sil24_softreset(struct ata_link *link, unsigned int *class,
Tejun Heo975530e2007-07-16 14:29:39 +0900716 unsigned long deadline)
717{
Tejun Heo3454dc62007-09-23 13:19:54 +0900718 return sil24_do_softreset(link, class, SATA_PMP_CTRL_PORT, deadline);
Tejun Heo975530e2007-07-16 14:29:39 +0900719}
720
Tejun Heocc0680a2007-08-06 18:36:23 +0900721static int sil24_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900722 unsigned long deadline)
Tejun Heo489ff4c2006-02-10 23:58:48 +0900723{
Tejun Heocc0680a2007-08-06 18:36:23 +0900724 struct ata_port *ap = link->ap;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900725 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heo23818032007-09-23 13:19:54 +0900726 struct sil24_port_priv *pp = ap->private_data;
727 int did_port_rst = 0;
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900728 const char *reason;
Tejun Heoe8e008e2006-05-31 18:27:59 +0900729 int tout_msec, rc;
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900730 u32 tmp;
Tejun Heo489ff4c2006-02-10 23:58:48 +0900731
Tejun Heo23818032007-09-23 13:19:54 +0900732 retry:
733 /* Sometimes, DEV_RST is not enough to recover the controller.
734 * This happens often after PM DMA CS errata.
735 */
736 if (pp->do_port_rst) {
737 ata_port_printk(ap, KERN_WARNING, "controller in dubious "
738 "state, performing PORT_RST\n");
739
740 writel(PORT_CS_PORT_RST, port + PORT_CTRL_STAT);
741 msleep(10);
742 writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
743 ata_wait_register(port + PORT_CTRL_STAT, PORT_CS_RDY, 0,
744 10, 5000);
745
746 /* restore port configuration */
747 sil24_config_port(ap);
748 sil24_config_pmp(ap, ap->nr_pmp_links);
749
750 pp->do_port_rst = 0;
751 did_port_rst = 1;
752 }
753
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900754 /* sil24 does the right thing(tm) without any protection */
Tejun Heocc0680a2007-08-06 18:36:23 +0900755 sata_set_spd(link);
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900756
757 tout_msec = 100;
Tejun Heocc0680a2007-08-06 18:36:23 +0900758 if (ata_link_online(link))
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900759 tout_msec = 5000;
760
761 writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
762 tmp = ata_wait_register(port + PORT_CTRL_STAT,
763 PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10, tout_msec);
764
Tejun Heoe8e008e2006-05-31 18:27:59 +0900765 /* SStatus oscillates between zero and valid status after
766 * DEV_RST, debounce it.
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900767 */
Tejun Heocc0680a2007-08-06 18:36:23 +0900768 rc = sata_link_debounce(link, sata_deb_timing_long, deadline);
Tejun Heoe8e008e2006-05-31 18:27:59 +0900769 if (rc) {
770 reason = "PHY debouncing failed";
771 goto err;
772 }
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900773
774 if (tmp & PORT_CS_DEV_RST) {
Tejun Heocc0680a2007-08-06 18:36:23 +0900775 if (ata_link_offline(link))
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900776 return 0;
777 reason = "link not ready";
778 goto err;
779 }
780
Tejun Heoe8e008e2006-05-31 18:27:59 +0900781 /* Sil24 doesn't store signature FIS after hardreset, so we
782 * can't wait for BSY to clear. Some devices take a long time
783 * to get ready and those devices will choke if we don't wait
784 * for BSY clearance here. Tell libata to perform follow-up
785 * softreset.
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900786 */
Tejun Heoe8e008e2006-05-31 18:27:59 +0900787 return -EAGAIN;
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900788
789 err:
Tejun Heo23818032007-09-23 13:19:54 +0900790 if (!did_port_rst) {
791 pp->do_port_rst = 1;
792 goto retry;
793 }
794
Tejun Heocc0680a2007-08-06 18:36:23 +0900795 ata_link_printk(link, KERN_ERR, "hardreset failed (%s)\n", reason);
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900796 return -EIO;
Tejun Heo489ff4c2006-02-10 23:58:48 +0900797}
798
Tejun Heoedb33662005-07-28 10:36:22 +0900799static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
Tejun Heo69ad1852005-11-18 14:16:45 +0900800 struct sil24_sge *sge)
Tejun Heoedb33662005-07-28 10:36:22 +0900801{
Jeff Garzik972c26b2005-10-18 22:14:54 -0400802 struct scatterlist *sg;
Tejun Heoedb33662005-07-28 10:36:22 +0900803
Jeff Garzik972c26b2005-10-18 22:14:54 -0400804 ata_for_each_sg(sg, qc) {
Tejun Heoedb33662005-07-28 10:36:22 +0900805 sge->addr = cpu_to_le64(sg_dma_address(sg));
806 sge->cnt = cpu_to_le32(sg_dma_len(sg));
Jeff Garzik972c26b2005-10-18 22:14:54 -0400807 if (ata_sg_is_last(sg, qc))
808 sge->flags = cpu_to_le32(SGE_TRM);
809 else
810 sge->flags = 0;
Jeff Garzik972c26b2005-10-18 22:14:54 -0400811 sge++;
Tejun Heoedb33662005-07-28 10:36:22 +0900812 }
813}
814
Tejun Heo3454dc62007-09-23 13:19:54 +0900815static int sil24_qc_defer(struct ata_queued_cmd *qc)
816{
817 struct ata_link *link = qc->dev->link;
818 struct ata_port *ap = link->ap;
819 u8 prot = qc->tf.protocol;
820 int is_atapi = (prot == ATA_PROT_ATAPI ||
821 prot == ATA_PROT_ATAPI_NODATA ||
822 prot == ATA_PROT_ATAPI_DMA);
823
824 /* ATAPI commands completing with CHECK_SENSE cause various
825 * weird problems if other commands are active. PMP DMA CS
826 * errata doesn't cover all and HSM violation occurs even with
827 * only one other device active. Always run an ATAPI command
828 * by itself.
829 */
830 if (unlikely(ap->excl_link)) {
831 if (link == ap->excl_link) {
832 if (ap->nr_active_links)
833 return ATA_DEFER_PORT;
834 qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
835 } else
836 return ATA_DEFER_PORT;
837 } else if (unlikely(is_atapi)) {
838 ap->excl_link = link;
839 if (ap->nr_active_links)
840 return ATA_DEFER_PORT;
841 qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
842 }
843
844 return ata_std_qc_defer(qc);
845}
846
Tejun Heoedb33662005-07-28 10:36:22 +0900847static void sil24_qc_prep(struct ata_queued_cmd *qc)
848{
849 struct ata_port *ap = qc->ap;
850 struct sil24_port_priv *pp = ap->private_data;
Tejun Heoaee10a02006-05-15 21:03:56 +0900851 union sil24_cmd_block *cb;
Tejun Heo69ad1852005-11-18 14:16:45 +0900852 struct sil24_prb *prb;
853 struct sil24_sge *sge;
Tejun Heobad28a32006-04-11 22:32:19 +0900854 u16 ctrl = 0;
Tejun Heoedb33662005-07-28 10:36:22 +0900855
Tejun Heoaee10a02006-05-15 21:03:56 +0900856 cb = &pp->cmd_block[sil24_tag(qc->tag)];
857
Tejun Heoedb33662005-07-28 10:36:22 +0900858 switch (qc->tf.protocol) {
859 case ATA_PROT_PIO:
860 case ATA_PROT_DMA:
Tejun Heoaee10a02006-05-15 21:03:56 +0900861 case ATA_PROT_NCQ:
Tejun Heoedb33662005-07-28 10:36:22 +0900862 case ATA_PROT_NODATA:
Tejun Heo69ad1852005-11-18 14:16:45 +0900863 prb = &cb->ata.prb;
864 sge = cb->ata.sge;
Tejun Heoedb33662005-07-28 10:36:22 +0900865 break;
Tejun Heo69ad1852005-11-18 14:16:45 +0900866
867 case ATA_PROT_ATAPI:
868 case ATA_PROT_ATAPI_DMA:
869 case ATA_PROT_ATAPI_NODATA:
870 prb = &cb->atapi.prb;
871 sge = cb->atapi.sge;
872 memset(cb->atapi.cdb, 0, 32);
Tejun Heo6e7846e2006-02-12 23:32:58 +0900873 memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
Tejun Heo69ad1852005-11-18 14:16:45 +0900874
875 if (qc->tf.protocol != ATA_PROT_ATAPI_NODATA) {
876 if (qc->tf.flags & ATA_TFLAG_WRITE)
Tejun Heobad28a32006-04-11 22:32:19 +0900877 ctrl = PRB_CTRL_PACKET_WRITE;
Tejun Heo69ad1852005-11-18 14:16:45 +0900878 else
Tejun Heobad28a32006-04-11 22:32:19 +0900879 ctrl = PRB_CTRL_PACKET_READ;
880 }
Tejun Heo69ad1852005-11-18 14:16:45 +0900881 break;
882
Tejun Heoedb33662005-07-28 10:36:22 +0900883 default:
Tejun Heo69ad1852005-11-18 14:16:45 +0900884 prb = NULL; /* shut up, gcc */
885 sge = NULL;
Tejun Heoedb33662005-07-28 10:36:22 +0900886 BUG();
887 }
888
Tejun Heobad28a32006-04-11 22:32:19 +0900889 prb->ctrl = cpu_to_le16(ctrl);
Tejun Heo3454dc62007-09-23 13:19:54 +0900890 ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, prb->fis);
Tejun Heoedb33662005-07-28 10:36:22 +0900891
892 if (qc->flags & ATA_QCFLAG_DMAMAP)
Tejun Heo69ad1852005-11-18 14:16:45 +0900893 sil24_fill_sg(qc, sge);
Tejun Heoedb33662005-07-28 10:36:22 +0900894}
895
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900896static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
Tejun Heoedb33662005-07-28 10:36:22 +0900897{
898 struct ata_port *ap = qc->ap;
899 struct sil24_port_priv *pp = ap->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900900 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heoaee10a02006-05-15 21:03:56 +0900901 unsigned int tag = sil24_tag(qc->tag);
902 dma_addr_t paddr;
903 void __iomem *activate;
Tejun Heoedb33662005-07-28 10:36:22 +0900904
Tejun Heoaee10a02006-05-15 21:03:56 +0900905 paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
906 activate = port + PORT_CMD_ACTIVATE + tag * 8;
907
908 writel((u32)paddr, activate);
909 writel((u64)paddr >> 32, activate + 4);
Tejun Heo26ec6342006-04-11 22:32:19 +0900910
Tejun Heoedb33662005-07-28 10:36:22 +0900911 return 0;
912}
913
914static void sil24_irq_clear(struct ata_port *ap)
915{
916 /* unused */
917}
918
Tejun Heo3454dc62007-09-23 13:19:54 +0900919static void sil24_pmp_attach(struct ata_port *ap)
920{
921 sil24_config_pmp(ap, 1);
922 sil24_init_port(ap);
923}
924
925static void sil24_pmp_detach(struct ata_port *ap)
926{
927 sil24_init_port(ap);
928 sil24_config_pmp(ap, 0);
929}
930
931static int sil24_pmp_read(struct ata_device *dev, int pmp, int reg, u32 *r_val)
932{
933 struct ata_port *ap = dev->link->ap;
934 struct ata_taskfile tf;
935 int rc;
936
937 sata_pmp_read_init_tf(&tf, dev, pmp, reg);
938 rc = sil24_exec_polled_cmd(ap, SATA_PMP_CTRL_PORT, &tf, 1, 0,
939 SATA_PMP_SCR_TIMEOUT);
940 if (rc == 0) {
941 sil24_read_tf(ap, 0, &tf);
942 *r_val = sata_pmp_read_val(&tf);
943 }
944 return rc;
945}
946
947static int sil24_pmp_write(struct ata_device *dev, int pmp, int reg, u32 val)
948{
949 struct ata_port *ap = dev->link->ap;
950 struct ata_taskfile tf;
951
952 sata_pmp_write_init_tf(&tf, dev, pmp, reg, val);
953 return sil24_exec_polled_cmd(ap, SATA_PMP_CTRL_PORT, &tf, 1, 0,
954 SATA_PMP_SCR_TIMEOUT);
955}
956
957static int sil24_pmp_softreset(struct ata_link *link, unsigned int *class,
958 unsigned long deadline)
959{
960 return sil24_do_softreset(link, class, link->pmp, deadline);
961}
962
963static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
964 unsigned long deadline)
965{
966 int rc;
967
968 rc = sil24_init_port(link->ap);
969 if (rc) {
970 ata_link_printk(link, KERN_ERR,
971 "hardreset failed (port not ready)\n");
972 return rc;
973 }
974
975 return sata_pmp_std_hardreset(link, class, deadline);
976}
977
Tejun Heo88ce7552006-05-15 20:58:32 +0900978static void sil24_freeze(struct ata_port *ap)
Tejun Heo7d1ce682005-11-18 14:09:05 +0900979{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900980 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heo87466182005-08-17 13:08:57 +0900981
Tejun Heo88ce7552006-05-15 20:58:32 +0900982 /* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
983 * PORT_IRQ_ENABLE instead.
Tejun Heoc0ab4242005-11-18 14:22:03 +0900984 */
Tejun Heo88ce7552006-05-15 20:58:32 +0900985 writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
986}
Tejun Heo87466182005-08-17 13:08:57 +0900987
Tejun Heo88ce7552006-05-15 20:58:32 +0900988static void sil24_thaw(struct ata_port *ap)
989{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900990 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heo88ce7552006-05-15 20:58:32 +0900991 u32 tmp;
992
993 /* clear IRQ */
994 tmp = readl(port + PORT_IRQ_STAT);
995 writel(tmp, port + PORT_IRQ_STAT);
996
997 /* turn IRQ back on */
998 writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
999}
1000
1001static void sil24_error_intr(struct ata_port *ap)
1002{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001003 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heoe59f0da2007-07-16 14:29:39 +09001004 struct sil24_port_priv *pp = ap->private_data;
Tejun Heo3454dc62007-09-23 13:19:54 +09001005 struct ata_queued_cmd *qc = NULL;
1006 struct ata_link *link;
1007 struct ata_eh_info *ehi;
1008 int abort = 0, freeze = 0;
Tejun Heo88ce7552006-05-15 20:58:32 +09001009 u32 irq_stat;
1010
1011 /* on error, we need to clear IRQ explicitly */
1012 irq_stat = readl(port + PORT_IRQ_STAT);
1013 writel(irq_stat, port + PORT_IRQ_STAT);
1014
1015 /* first, analyze and record host port events */
Tejun Heo3454dc62007-09-23 13:19:54 +09001016 link = &ap->link;
1017 ehi = &link->eh_info;
Tejun Heo88ce7552006-05-15 20:58:32 +09001018 ata_ehi_clear_desc(ehi);
1019
1020 ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
1021
Tejun Heo854c73a2007-09-23 13:14:11 +09001022 if (irq_stat & PORT_IRQ_SDB_NOTIFY) {
Tejun Heo854c73a2007-09-23 13:14:11 +09001023 ata_ehi_push_desc(ehi, "SDB notify");
Tejun Heo7d77b242007-09-23 13:14:13 +09001024 sata_async_notification(ap);
Tejun Heo854c73a2007-09-23 13:14:11 +09001025 }
1026
Tejun Heo05429252006-05-31 18:28:20 +09001027 if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
1028 ata_ehi_hotplugged(ehi);
Tejun Heob64bbc32007-07-16 14:29:39 +09001029 ata_ehi_push_desc(ehi, "%s",
1030 irq_stat & PORT_IRQ_PHYRDY_CHG ?
1031 "PHY RDY changed" : "device exchanged");
Tejun Heo88ce7552006-05-15 20:58:32 +09001032 freeze = 1;
Tejun Heo6a575fa2005-10-06 11:43:39 +09001033 }
1034
Tejun Heo88ce7552006-05-15 20:58:32 +09001035 if (irq_stat & PORT_IRQ_UNK_FIS) {
1036 ehi->err_mask |= AC_ERR_HSM;
1037 ehi->action |= ATA_EH_SOFTRESET;
Tejun Heob64bbc32007-07-16 14:29:39 +09001038 ata_ehi_push_desc(ehi, "unknown FIS");
Tejun Heo88ce7552006-05-15 20:58:32 +09001039 freeze = 1;
Albert Leea22e2eb2005-12-05 15:38:02 +08001040 }
Tejun Heo88ce7552006-05-15 20:58:32 +09001041
1042 /* deal with command error */
1043 if (irq_stat & PORT_IRQ_ERROR) {
1044 struct sil24_cerr_info *ci = NULL;
1045 unsigned int err_mask = 0, action = 0;
Tejun Heo3454dc62007-09-23 13:19:54 +09001046 u32 context, cerr;
1047 int pmp;
1048
1049 abort = 1;
1050
1051 /* DMA Context Switch Failure in Port Multiplier Mode
1052 * errata. If we have active commands to 3 or more
1053 * devices, any error condition on active devices can
1054 * corrupt DMA context switching.
1055 */
1056 if (ap->nr_active_links >= 3) {
1057 ehi->err_mask |= AC_ERR_OTHER;
1058 ehi->action |= ATA_EH_HARDRESET;
1059 ata_ehi_push_desc(ehi, "PMP DMA CS errata");
Tejun Heo23818032007-09-23 13:19:54 +09001060 pp->do_port_rst = 1;
Tejun Heo3454dc62007-09-23 13:19:54 +09001061 freeze = 1;
1062 }
1063
1064 /* find out the offending link and qc */
1065 if (ap->nr_pmp_links) {
1066 context = readl(port + PORT_CONTEXT);
1067 pmp = (context >> 5) & 0xf;
1068
1069 if (pmp < ap->nr_pmp_links) {
1070 link = &ap->pmp_link[pmp];
1071 ehi = &link->eh_info;
1072 qc = ata_qc_from_tag(ap, link->active_tag);
1073
1074 ata_ehi_clear_desc(ehi);
1075 ata_ehi_push_desc(ehi, "irq_stat 0x%08x",
1076 irq_stat);
1077 } else {
1078 err_mask |= AC_ERR_HSM;
1079 action |= ATA_EH_HARDRESET;
1080 freeze = 1;
1081 }
1082 } else
1083 qc = ata_qc_from_tag(ap, link->active_tag);
Tejun Heo88ce7552006-05-15 20:58:32 +09001084
1085 /* analyze CMD_ERR */
1086 cerr = readl(port + PORT_CMD_ERR);
1087 if (cerr < ARRAY_SIZE(sil24_cerr_db))
1088 ci = &sil24_cerr_db[cerr];
1089
1090 if (ci && ci->desc) {
1091 err_mask |= ci->err_mask;
1092 action |= ci->action;
Tejun Heob64bbc32007-07-16 14:29:39 +09001093 ata_ehi_push_desc(ehi, "%s", ci->desc);
Tejun Heo88ce7552006-05-15 20:58:32 +09001094 } else {
1095 err_mask |= AC_ERR_OTHER;
1096 action |= ATA_EH_SOFTRESET;
Tejun Heob64bbc32007-07-16 14:29:39 +09001097 ata_ehi_push_desc(ehi, "unknown command error %d",
Tejun Heo88ce7552006-05-15 20:58:32 +09001098 cerr);
1099 }
1100
1101 /* record error info */
Tejun Heo88ce7552006-05-15 20:58:32 +09001102 if (qc) {
Tejun Heoe59f0da2007-07-16 14:29:39 +09001103 sil24_read_tf(ap, qc->tag, &pp->tf);
Tejun Heo88ce7552006-05-15 20:58:32 +09001104 qc->err_mask |= err_mask;
1105 } else
1106 ehi->err_mask |= err_mask;
1107
1108 ehi->action |= action;
Tejun Heo3454dc62007-09-23 13:19:54 +09001109
1110 /* if PMP, resume */
1111 if (ap->nr_pmp_links)
1112 writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_STAT);
Tejun Heo88ce7552006-05-15 20:58:32 +09001113 }
1114
1115 /* freeze or abort */
1116 if (freeze)
1117 ata_port_freeze(ap);
Tejun Heo3454dc62007-09-23 13:19:54 +09001118 else if (abort) {
1119 if (qc)
1120 ata_link_abort(qc->dev->link);
1121 else
1122 ata_port_abort(ap);
1123 }
Tejun Heo87466182005-08-17 13:08:57 +09001124}
1125
Tejun Heoaee10a02006-05-15 21:03:56 +09001126static void sil24_finish_qc(struct ata_queued_cmd *qc)
1127{
Tejun Heoe59f0da2007-07-16 14:29:39 +09001128 struct ata_port *ap = qc->ap;
1129 struct sil24_port_priv *pp = ap->private_data;
1130
Tejun Heoaee10a02006-05-15 21:03:56 +09001131 if (qc->flags & ATA_QCFLAG_RESULT_TF)
Tejun Heoe59f0da2007-07-16 14:29:39 +09001132 sil24_read_tf(ap, qc->tag, &pp->tf);
Tejun Heoaee10a02006-05-15 21:03:56 +09001133}
1134
Tejun Heoedb33662005-07-28 10:36:22 +09001135static inline void sil24_host_intr(struct ata_port *ap)
1136{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001137 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heoaee10a02006-05-15 21:03:56 +09001138 u32 slot_stat, qc_active;
1139 int rc;
Tejun Heoedb33662005-07-28 10:36:22 +09001140
Tejun Heo228f47b2007-09-23 12:37:05 +09001141 /* If PCIX_IRQ_WOC, there's an inherent race window between
1142 * clearing IRQ pending status and reading PORT_SLOT_STAT
1143 * which may cause spurious interrupts afterwards. This is
1144 * unavoidable and much better than losing interrupts which
1145 * happens if IRQ pending is cleared after reading
1146 * PORT_SLOT_STAT.
1147 */
1148 if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
1149 writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
1150
Tejun Heoedb33662005-07-28 10:36:22 +09001151 slot_stat = readl(port + PORT_SLOT_STAT);
Tejun Heo37024e82006-04-11 22:32:19 +09001152
Tejun Heo88ce7552006-05-15 20:58:32 +09001153 if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
1154 sil24_error_intr(ap);
1155 return;
1156 }
Tejun Heo37024e82006-04-11 22:32:19 +09001157
Tejun Heoaee10a02006-05-15 21:03:56 +09001158 qc_active = slot_stat & ~HOST_SSTAT_ATTN;
1159 rc = ata_qc_complete_multiple(ap, qc_active, sil24_finish_qc);
1160 if (rc > 0)
1161 return;
1162 if (rc < 0) {
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001163 struct ata_eh_info *ehi = &ap->link.eh_info;
Tejun Heoaee10a02006-05-15 21:03:56 +09001164 ehi->err_mask |= AC_ERR_HSM;
1165 ehi->action |= ATA_EH_SOFTRESET;
1166 ata_port_freeze(ap);
Tejun Heo88ce7552006-05-15 20:58:32 +09001167 return;
1168 }
1169
Tejun Heo228f47b2007-09-23 12:37:05 +09001170 /* spurious interrupts are expected if PCIX_IRQ_WOC */
1171 if (!(ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) && ata_ratelimit())
Tejun Heo88ce7552006-05-15 20:58:32 +09001172 ata_port_printk(ap, KERN_INFO, "spurious interrupt "
Tejun Heoaee10a02006-05-15 21:03:56 +09001173 "(slot_stat 0x%x active_tag %d sactive 0x%x)\n",
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001174 slot_stat, ap->link.active_tag, ap->link.sactive);
Tejun Heoedb33662005-07-28 10:36:22 +09001175}
1176
David Howells7d12e782006-10-05 14:55:46 +01001177static irqreturn_t sil24_interrupt(int irq, void *dev_instance)
Tejun Heoedb33662005-07-28 10:36:22 +09001178{
Jeff Garzikcca39742006-08-24 03:19:22 -04001179 struct ata_host *host = dev_instance;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001180 void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
Tejun Heoedb33662005-07-28 10:36:22 +09001181 unsigned handled = 0;
1182 u32 status;
1183 int i;
1184
Tejun Heo0d5ff562007-02-01 15:06:36 +09001185 status = readl(host_base + HOST_IRQ_STAT);
Tejun Heoedb33662005-07-28 10:36:22 +09001186
Tejun Heo06460ae2005-08-17 13:08:52 +09001187 if (status == 0xffffffff) {
1188 printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
1189 "PCI fault or device removal?\n");
1190 goto out;
1191 }
1192
Tejun Heoedb33662005-07-28 10:36:22 +09001193 if (!(status & IRQ_STAT_4PORTS))
1194 goto out;
1195
Jeff Garzikcca39742006-08-24 03:19:22 -04001196 spin_lock(&host->lock);
Tejun Heoedb33662005-07-28 10:36:22 +09001197
Jeff Garzikcca39742006-08-24 03:19:22 -04001198 for (i = 0; i < host->n_ports; i++)
Tejun Heoedb33662005-07-28 10:36:22 +09001199 if (status & (1 << i)) {
Jeff Garzikcca39742006-08-24 03:19:22 -04001200 struct ata_port *ap = host->ports[i];
Tejun Heo198e0fe2006-04-02 18:51:52 +09001201 if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
Mikael Pettersson825cd6d2007-07-03 01:10:25 +02001202 sil24_host_intr(ap);
Tejun Heo3cc45712005-08-17 13:08:47 +09001203 handled++;
1204 } else
1205 printk(KERN_ERR DRV_NAME
1206 ": interrupt from disabled port %d\n", i);
Tejun Heoedb33662005-07-28 10:36:22 +09001207 }
1208
Jeff Garzikcca39742006-08-24 03:19:22 -04001209 spin_unlock(&host->lock);
Tejun Heoedb33662005-07-28 10:36:22 +09001210 out:
1211 return IRQ_RETVAL(handled);
1212}
1213
Tejun Heo88ce7552006-05-15 20:58:32 +09001214static void sil24_error_handler(struct ata_port *ap)
1215{
Tejun Heo23818032007-09-23 13:19:54 +09001216 struct sil24_port_priv *pp = ap->private_data;
1217
Tejun Heo3454dc62007-09-23 13:19:54 +09001218 if (sil24_init_port(ap))
Tejun Heo88ce7552006-05-15 20:58:32 +09001219 ata_eh_freeze_port(ap);
Tejun Heo88ce7552006-05-15 20:58:32 +09001220
1221 /* perform recovery */
Tejun Heo3454dc62007-09-23 13:19:54 +09001222 sata_pmp_do_eh(ap, ata_std_prereset, sil24_softreset, sil24_hardreset,
1223 ata_std_postreset, sata_pmp_std_prereset,
1224 sil24_pmp_softreset, sil24_pmp_hardreset,
1225 sata_pmp_std_postreset);
Tejun Heo23818032007-09-23 13:19:54 +09001226
1227 pp->do_port_rst = 0;
Tejun Heo88ce7552006-05-15 20:58:32 +09001228}
1229
1230static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
1231{
1232 struct ata_port *ap = qc->ap;
1233
Tejun Heo88ce7552006-05-15 20:58:32 +09001234 /* make DMA engine forget about the failed command */
Tejun Heo3454dc62007-09-23 13:19:54 +09001235 if ((qc->flags & ATA_QCFLAG_FAILED) && sil24_init_port(ap))
1236 ata_eh_freeze_port(ap);
Tejun Heo88ce7552006-05-15 20:58:32 +09001237}
1238
Tejun Heoedb33662005-07-28 10:36:22 +09001239static int sil24_port_start(struct ata_port *ap)
1240{
Jeff Garzikcca39742006-08-24 03:19:22 -04001241 struct device *dev = ap->host->dev;
Tejun Heoedb33662005-07-28 10:36:22 +09001242 struct sil24_port_priv *pp;
Tejun Heo69ad1852005-11-18 14:16:45 +09001243 union sil24_cmd_block *cb;
Tejun Heoaee10a02006-05-15 21:03:56 +09001244 size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
Tejun Heoedb33662005-07-28 10:36:22 +09001245 dma_addr_t cb_dma;
Tejun Heo24dc5f32007-01-20 16:00:28 +09001246 int rc;
Tejun Heoedb33662005-07-28 10:36:22 +09001247
Tejun Heo24dc5f32007-01-20 16:00:28 +09001248 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Tejun Heoedb33662005-07-28 10:36:22 +09001249 if (!pp)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001250 return -ENOMEM;
Tejun Heoedb33662005-07-28 10:36:22 +09001251
Tejun Heo6a575fa2005-10-06 11:43:39 +09001252 pp->tf.command = ATA_DRDY;
1253
Tejun Heo24dc5f32007-01-20 16:00:28 +09001254 cb = dmam_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
Jeff Garzik6037d6b2005-11-04 22:08:00 -05001255 if (!cb)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001256 return -ENOMEM;
Tejun Heoedb33662005-07-28 10:36:22 +09001257 memset(cb, 0, cb_size);
1258
Jeff Garzik6037d6b2005-11-04 22:08:00 -05001259 rc = ata_pad_alloc(ap, dev);
1260 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001261 return rc;
Jeff Garzik6037d6b2005-11-04 22:08:00 -05001262
Tejun Heoedb33662005-07-28 10:36:22 +09001263 pp->cmd_block = cb;
1264 pp->cmd_block_dma = cb_dma;
1265
1266 ap->private_data = pp;
1267
1268 return 0;
Tejun Heoedb33662005-07-28 10:36:22 +09001269}
1270
Tejun Heo4447d352007-04-17 23:44:08 +09001271static void sil24_init_controller(struct ata_host *host)
Tejun Heo2a41a612006-07-03 16:07:27 +09001272{
Tejun Heo4447d352007-04-17 23:44:08 +09001273 void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
Tejun Heo2a41a612006-07-03 16:07:27 +09001274 u32 tmp;
1275 int i;
1276
1277 /* GPIO off */
1278 writel(0, host_base + HOST_FLASH_CMD);
1279
1280 /* clear global reset & mask interrupts during initialization */
1281 writel(0, host_base + HOST_CTRL);
1282
1283 /* init ports */
Tejun Heo4447d352007-04-17 23:44:08 +09001284 for (i = 0; i < host->n_ports; i++) {
Tejun Heo23818032007-09-23 13:19:54 +09001285 struct ata_port *ap = host->ports[i];
1286 void __iomem *port = ap->ioaddr.cmd_addr;
Tejun Heo2a41a612006-07-03 16:07:27 +09001287
1288 /* Initial PHY setting */
1289 writel(0x20c, port + PORT_PHY_CFG);
1290
1291 /* Clear port RST */
1292 tmp = readl(port + PORT_CTRL_STAT);
1293 if (tmp & PORT_CS_PORT_RST) {
1294 writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
1295 tmp = ata_wait_register(port + PORT_CTRL_STAT,
1296 PORT_CS_PORT_RST,
1297 PORT_CS_PORT_RST, 10, 100);
1298 if (tmp & PORT_CS_PORT_RST)
Tejun Heo4447d352007-04-17 23:44:08 +09001299 dev_printk(KERN_ERR, host->dev,
Tejun Heo2a41a612006-07-03 16:07:27 +09001300 "failed to clear port RST\n");
1301 }
1302
Tejun Heo23818032007-09-23 13:19:54 +09001303 /* configure port */
1304 sil24_config_port(ap);
Tejun Heo2a41a612006-07-03 16:07:27 +09001305 }
1306
1307 /* Turn on interrupts */
1308 writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
1309}
1310
Tejun Heoedb33662005-07-28 10:36:22 +09001311static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
1312{
1313 static int printed_version = 0;
Tejun Heo4447d352007-04-17 23:44:08 +09001314 struct ata_port_info pi = sil24_port_info[ent->driver_data];
1315 const struct ata_port_info *ppi[] = { &pi, NULL };
1316 void __iomem * const *iomap;
1317 struct ata_host *host;
Tejun Heoedb33662005-07-28 10:36:22 +09001318 int i, rc;
Tejun Heo37024e82006-04-11 22:32:19 +09001319 u32 tmp;
Tejun Heoedb33662005-07-28 10:36:22 +09001320
1321 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001322 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Tejun Heoedb33662005-07-28 10:36:22 +09001323
Tejun Heo4447d352007-04-17 23:44:08 +09001324 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001325 rc = pcim_enable_device(pdev);
Tejun Heoedb33662005-07-28 10:36:22 +09001326 if (rc)
1327 return rc;
1328
Tejun Heo0d5ff562007-02-01 15:06:36 +09001329 rc = pcim_iomap_regions(pdev,
1330 (1 << SIL24_HOST_BAR) | (1 << SIL24_PORT_BAR),
1331 DRV_NAME);
Tejun Heoedb33662005-07-28 10:36:22 +09001332 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001333 return rc;
Tejun Heo4447d352007-04-17 23:44:08 +09001334 iomap = pcim_iomap_table(pdev);
Tejun Heoedb33662005-07-28 10:36:22 +09001335
Tejun Heo4447d352007-04-17 23:44:08 +09001336 /* apply workaround for completion IRQ loss on PCI-X errata */
1337 if (pi.flags & SIL24_FLAG_PCIX_IRQ_WOC) {
1338 tmp = readl(iomap[SIL24_HOST_BAR] + HOST_CTRL);
1339 if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
1340 dev_printk(KERN_INFO, &pdev->dev,
1341 "Applying completion IRQ loss on PCI-X "
1342 "errata fix\n");
1343 else
1344 pi.flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
1345 }
1346
1347 /* allocate and fill host */
1348 host = ata_host_alloc_pinfo(&pdev->dev, ppi,
1349 SIL24_FLAG2NPORTS(ppi[0]->flags));
1350 if (!host)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001351 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001352 host->iomap = iomap;
Tejun Heoedb33662005-07-28 10:36:22 +09001353
Tejun Heo4447d352007-04-17 23:44:08 +09001354 for (i = 0; i < host->n_ports; i++) {
Tejun Heocbcdd872007-08-18 13:14:55 +09001355 struct ata_port *ap = host->ports[i];
1356 size_t offset = ap->port_no * PORT_REGS_SIZE;
1357 void __iomem *port = iomap[SIL24_PORT_BAR] + offset;
Tejun Heoedb33662005-07-28 10:36:22 +09001358
Tejun Heo4447d352007-04-17 23:44:08 +09001359 host->ports[i]->ioaddr.cmd_addr = port;
1360 host->ports[i]->ioaddr.scr_addr = port + PORT_SCONTROL;
Tejun Heoedb33662005-07-28 10:36:22 +09001361
Tejun Heocbcdd872007-08-18 13:14:55 +09001362 ata_port_pbar_desc(ap, SIL24_HOST_BAR, -1, "host");
1363 ata_port_pbar_desc(ap, SIL24_PORT_BAR, offset, "port");
Tejun Heo4447d352007-04-17 23:44:08 +09001364 }
Tejun Heoedb33662005-07-28 10:36:22 +09001365
Tejun Heo4447d352007-04-17 23:44:08 +09001366 /* configure and activate the device */
Tejun Heo26ec6342006-04-11 22:32:19 +09001367 if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
1368 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
1369 if (rc) {
1370 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1371 if (rc) {
1372 dev_printk(KERN_ERR, &pdev->dev,
1373 "64-bit DMA enable failed\n");
Tejun Heo24dc5f32007-01-20 16:00:28 +09001374 return rc;
Tejun Heo26ec6342006-04-11 22:32:19 +09001375 }
1376 }
1377 } else {
1378 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
1379 if (rc) {
1380 dev_printk(KERN_ERR, &pdev->dev,
1381 "32-bit DMA enable failed\n");
Tejun Heo24dc5f32007-01-20 16:00:28 +09001382 return rc;
Tejun Heo26ec6342006-04-11 22:32:19 +09001383 }
1384 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1385 if (rc) {
1386 dev_printk(KERN_ERR, &pdev->dev,
1387 "32-bit consistent DMA enable failed\n");
Tejun Heo24dc5f32007-01-20 16:00:28 +09001388 return rc;
Tejun Heo26ec6342006-04-11 22:32:19 +09001389 }
Tejun Heoedb33662005-07-28 10:36:22 +09001390 }
1391
Tejun Heo4447d352007-04-17 23:44:08 +09001392 sil24_init_controller(host);
Tejun Heoedb33662005-07-28 10:36:22 +09001393
1394 pci_set_master(pdev);
Tejun Heo4447d352007-04-17 23:44:08 +09001395 return ata_host_activate(host, pdev->irq, sil24_interrupt, IRQF_SHARED,
1396 &sil24_sht);
Tejun Heoedb33662005-07-28 10:36:22 +09001397}
1398
Alexey Dobriyan281d4262006-08-14 22:49:30 -07001399#ifdef CONFIG_PM
Tejun Heod2298dc2006-07-03 16:07:27 +09001400static int sil24_pci_device_resume(struct pci_dev *pdev)
1401{
Jeff Garzikcca39742006-08-24 03:19:22 -04001402 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001403 void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
Tejun Heo553c4aa2006-12-26 19:39:50 +09001404 int rc;
Tejun Heod2298dc2006-07-03 16:07:27 +09001405
Tejun Heo553c4aa2006-12-26 19:39:50 +09001406 rc = ata_pci_device_do_resume(pdev);
1407 if (rc)
1408 return rc;
Tejun Heod2298dc2006-07-03 16:07:27 +09001409
1410 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
Tejun Heo0d5ff562007-02-01 15:06:36 +09001411 writel(HOST_CTRL_GLOBAL_RST, host_base + HOST_CTRL);
Tejun Heod2298dc2006-07-03 16:07:27 +09001412
Tejun Heo4447d352007-04-17 23:44:08 +09001413 sil24_init_controller(host);
Tejun Heod2298dc2006-07-03 16:07:27 +09001414
Jeff Garzikcca39742006-08-24 03:19:22 -04001415 ata_host_resume(host);
Tejun Heod2298dc2006-07-03 16:07:27 +09001416
1417 return 0;
1418}
Tejun Heo3454dc62007-09-23 13:19:54 +09001419
1420static int sil24_port_resume(struct ata_port *ap)
1421{
1422 sil24_config_pmp(ap, ap->nr_pmp_links);
1423 return 0;
1424}
Alexey Dobriyan281d4262006-08-14 22:49:30 -07001425#endif
Tejun Heod2298dc2006-07-03 16:07:27 +09001426
Tejun Heoedb33662005-07-28 10:36:22 +09001427static int __init sil24_init(void)
1428{
Pavel Roskinb7887192006-08-10 18:13:18 +09001429 return pci_register_driver(&sil24_pci_driver);
Tejun Heoedb33662005-07-28 10:36:22 +09001430}
1431
1432static void __exit sil24_exit(void)
1433{
1434 pci_unregister_driver(&sil24_pci_driver);
1435}
1436
1437MODULE_AUTHOR("Tejun Heo");
1438MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
1439MODULE_LICENSE("GPL");
1440MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
1441
1442module_init(sil24_init);
1443module_exit(sil24_exit);