blob: 0c0a736eb8613d16e9ef597c7ce179d2595bd169 [file] [log] [blame]
Thomas Gleixnerc82ee6d2019-05-19 15:51:48 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
3 * ahci.c - AHCI SATA support
4 *
Tejun Heo8c3d3d42013-05-14 11:09:50 -07005 * Maintained by: Tejun Heo <tj@kernel.org>
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04006 * Please ALWAYS copy linux-ide@vger.kernel.org
7 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04009 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * libata documentation is available via 'make {ps|pdf}docs',
Mauro Carvalho Chehab19285f32017-05-14 11:52:56 -030012 * as Documentation/driver-api/libata.rst
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040013 *
14 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070015 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040016 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070017 */
18
19#include <linux/kernel.h>
20#include <linux/module.h>
21#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/blkdev.h>
23#include <linux/delay.h>
24#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020025#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050026#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090027#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/gfp.h>
Robert Richteree2aad42015-06-05 19:49:25 +020029#include <linux/msi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050031#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032#include <linux/libata.h>
Christoph Hellwigaecec8b2016-12-02 19:31:03 +010033#include <linux/ahci-remap.h>
34#include <linux/io-64-nonatomic-lo-hi.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040035#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
37#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090038#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Linus Torvalds1da177e2005-04-16 15:20:36 -070040enum {
Alessandro Rubini318893e2012-01-06 13:33:39 +010041 AHCI_PCI_BAR_STA2X11 = 0,
Robert Richterb7ae1282015-06-05 19:49:26 +020042 AHCI_PCI_BAR_CAVIUM = 0,
Tiezhu Yange49bd682020-03-10 20:50:08 +080043 AHCI_PCI_BAR_LOONGSON = 0,
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -080044 AHCI_PCI_BAR_ENMOTUS = 2,
Radha Mohan Chintakuntlab1314e32017-10-10 22:37:51 -070045 AHCI_PCI_BAR_CAVIUM_GEN5 = 4,
Alessandro Rubini318893e2012-01-06 13:33:39 +010046 AHCI_PCI_BAR_STANDARD = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090047};
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
Tejun Heo441577e2010-03-29 10:32:39 +090049enum board_ids {
50 /* board IDs by feature in alphabetical order */
51 board_ahci,
52 board_ahci_ign_iferr,
Hans de Goedeebb82e32017-12-11 17:52:16 +010053 board_ahci_mobile,
Tejun Heo66a7cbc2014-10-27 10:22:56 -040054 board_ahci_nomsi,
Levente Kurusa67809f82014-02-18 10:22:17 -050055 board_ahci_noncq,
Tejun Heo441577e2010-03-29 10:32:39 +090056 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020057 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090058
59 /* board IDs for specific chipsets in alphabetical order */
Hanna Hawa7d523bd2019-10-17 15:46:53 +010060 board_ahci_al,
Dan Williamsdbfe8ef2015-05-08 15:23:55 -040061 board_ahci_avn,
Tejun Heo441577e2010-03-29 10:32:39 +090062 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090063 board_ahci_mcp77,
64 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090065 board_ahci_mv,
66 board_ahci_sb600,
67 board_ahci_sb700, /* for SB700 and SB800 */
68 board_ahci_vt8251,
69
Dan Williamsc312ef12019-08-29 16:30:34 -070070 /*
71 * board IDs for Intel chipsets that support more than 6 ports
72 * *and* end up needing the PCS quirk.
73 */
74 board_ahci_pcs7,
75
Tejun Heo441577e2010-03-29 10:32:39 +090076 /* aliases */
77 board_ahci_mcp_linux = board_ahci_mcp65,
78 board_ahci_mcp67 = board_ahci_mcp65,
79 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090080 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070081};
82
Jeff Garzik2dcb4072007-10-19 06:42:56 -040083static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Mika Westerberg02e53292016-02-18 10:54:17 +020084static void ahci_remove_one(struct pci_dev *dev);
Prabhakar Kushwaha10a663a2020-01-25 03:37:29 +000085static void ahci_shutdown_one(struct pci_dev *dev);
Tejun Heoa1efdab2008-03-25 12:22:50 +090086static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
87 unsigned long deadline);
Dan Williamsdbfe8ef2015-05-08 15:23:55 -040088static int ahci_avn_hardreset(struct ata_link *link, unsigned int *class,
89 unsigned long deadline);
James Lairdcb856962013-11-19 11:06:38 +110090static void ahci_mcp89_apple_enable(struct pci_dev *pdev);
91static bool is_mcp89_apple(struct pci_dev *pdev);
Tejun Heoa1efdab2008-03-25 12:22:50 +090092static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
93 unsigned long deadline);
Mika Westerberg02e53292016-02-18 10:54:17 +020094#ifdef CONFIG_PM
95static int ahci_pci_device_runtime_suspend(struct device *dev);
96static int ahci_pci_device_runtime_resume(struct device *dev);
Mika Westerbergf1d848f2016-02-18 10:54:15 +020097#ifdef CONFIG_PM_SLEEP
98static int ahci_pci_device_suspend(struct device *dev);
99static int ahci_pci_device_resume(struct device *dev);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900100#endif
Mika Westerberg02e53292016-02-18 10:54:17 +0200101#endif /* CONFIG_PM */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102
Tejun Heofad16e72010-09-21 09:25:48 +0200103static struct scsi_host_template ahci_sht = {
104 AHCI_SHT("ahci"),
105};
106
Tejun Heo029cfd62008-03-25 12:22:49 +0900107static struct ata_port_operations ahci_vt8251_ops = {
108 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900109 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900110};
111
Tejun Heo029cfd62008-03-25 12:22:49 +0900112static struct ata_port_operations ahci_p5wdh_ops = {
113 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900114 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900115};
116
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400117static struct ata_port_operations ahci_avn_ops = {
118 .inherits = &ahci_ops,
119 .hardreset = ahci_avn_hardreset,
120};
121
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100122static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900123 /* by features */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530124 [board_ahci] = {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900125 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100126 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400127 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128 .port_ops = &ahci_ops,
129 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530130 [board_ahci_ign_iferr] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900131 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
132 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100133 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400134 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900135 .port_ops = &ahci_ops,
136 },
Hans de Goedeebb82e32017-12-11 17:52:16 +0100137 [board_ahci_mobile] = {
138 AHCI_HFLAGS (AHCI_HFLAG_IS_MOBILE),
139 .flags = AHCI_FLAG_COMMON,
140 .pio_mask = ATA_PIO4,
141 .udma_mask = ATA_UDMA6,
142 .port_ops = &ahci_ops,
143 },
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400144 [board_ahci_nomsi] = {
145 AHCI_HFLAGS (AHCI_HFLAG_NO_MSI),
146 .flags = AHCI_FLAG_COMMON,
147 .pio_mask = ATA_PIO4,
148 .udma_mask = ATA_UDMA6,
149 .port_ops = &ahci_ops,
150 },
Levente Kurusa67809f82014-02-18 10:22:17 -0500151 [board_ahci_noncq] = {
152 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ),
153 .flags = AHCI_FLAG_COMMON,
154 .pio_mask = ATA_PIO4,
155 .udma_mask = ATA_UDMA6,
156 .port_ops = &ahci_ops,
157 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530158 [board_ahci_nosntf] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900159 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
160 .flags = AHCI_FLAG_COMMON,
161 .pio_mask = ATA_PIO4,
162 .udma_mask = ATA_UDMA6,
163 .port_ops = &ahci_ops,
164 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530165 [board_ahci_yes_fbs] = {
Tejun Heo5f173102010-07-24 16:53:48 +0200166 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
167 .flags = AHCI_FLAG_COMMON,
168 .pio_mask = ATA_PIO4,
169 .udma_mask = ATA_UDMA6,
170 .port_ops = &ahci_ops,
171 },
Tejun Heo441577e2010-03-29 10:32:39 +0900172 /* by chipsets */
Hanna Hawa7d523bd2019-10-17 15:46:53 +0100173 [board_ahci_al] = {
174 AHCI_HFLAGS (AHCI_HFLAG_NO_PMP | AHCI_HFLAG_NO_MSI),
175 .flags = AHCI_FLAG_COMMON,
176 .pio_mask = ATA_PIO4,
177 .udma_mask = ATA_UDMA6,
178 .port_ops = &ahci_ops,
179 },
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400180 [board_ahci_avn] = {
181 .flags = AHCI_FLAG_COMMON,
182 .pio_mask = ATA_PIO4,
183 .udma_mask = ATA_UDMA6,
184 .port_ops = &ahci_avn_ops,
185 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530186 [board_ahci_mcp65] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900187 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
188 AHCI_HFLAG_YES_NCQ),
Tejun Heoae01b242011-03-16 11:14:55 +0100189 .flags = AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
Tejun Heo83f2b962010-03-30 10:28:32 +0900190 .pio_mask = ATA_PIO4,
191 .udma_mask = ATA_UDMA6,
192 .port_ops = &ahci_ops,
193 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530194 [board_ahci_mcp77] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900195 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
196 .flags = AHCI_FLAG_COMMON,
197 .pio_mask = ATA_PIO4,
198 .udma_mask = ATA_UDMA6,
199 .port_ops = &ahci_ops,
200 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530201 [board_ahci_mcp89] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900202 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900203 .flags = AHCI_FLAG_COMMON,
204 .pio_mask = ATA_PIO4,
205 .udma_mask = ATA_UDMA6,
206 .port_ops = &ahci_ops,
207 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530208 [board_ahci_mv] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900209 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
210 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300211 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900212 .pio_mask = ATA_PIO4,
213 .udma_mask = ATA_UDMA6,
214 .port_ops = &ahci_ops,
215 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530216 [board_ahci_sb600] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900217 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900218 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
219 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900220 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100221 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400222 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800223 .port_ops = &ahci_pmp_retry_srst_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800224 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530225 [board_ahci_sb700] = { /* for SB700 and SB800 */
Shane Huangbd172432008-06-10 15:52:04 +0800226 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800227 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100228 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800229 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800230 .port_ops = &ahci_pmp_retry_srst_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800231 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530232 [board_ahci_vt8251] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900233 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900234 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100235 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900236 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900237 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800238 },
Dan Williamsc312ef12019-08-29 16:30:34 -0700239 [board_ahci_pcs7] = {
240 .flags = AHCI_FLAG_COMMON,
241 .pio_mask = ATA_PIO4,
242 .udma_mask = ATA_UDMA6,
243 .port_ops = &ahci_ops,
244 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245};
246
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500247static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400248 /* Intel */
Mika Westerberg5e125d12020-02-27 17:32:59 +0300249 { PCI_VDEVICE(INTEL, 0x06d6), board_ahci }, /* Comet Lake PCH-H RAID */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400250 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
251 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
252 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
253 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
254 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900255 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400256 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
257 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
258 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
259 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900260 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800261 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900262 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
263 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
264 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
265 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
266 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
267 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
268 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
269 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100270 { PCI_VDEVICE(INTEL, 0x2929), board_ahci_mobile }, /* ICH9M */
271 { PCI_VDEVICE(INTEL, 0x292a), board_ahci_mobile }, /* ICH9M */
272 { PCI_VDEVICE(INTEL, 0x292b), board_ahci_mobile }, /* ICH9M */
273 { PCI_VDEVICE(INTEL, 0x292c), board_ahci_mobile }, /* ICH9M */
274 { PCI_VDEVICE(INTEL, 0x292f), board_ahci_mobile }, /* ICH9M */
Tejun Heo7a234af2007-09-03 12:44:57 +0900275 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100276 { PCI_VDEVICE(INTEL, 0x294e), board_ahci_mobile }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400277 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
278 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800279 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500280 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800281 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500282 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
283 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700284 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700285 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100286 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci_mobile }, /* PCH M AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700287 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100288 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci_mobile }, /* PCH M RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500289 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Dan Williamsc312ef12019-08-29 16:30:34 -0700290 { PCI_VDEVICE(INTEL, 0x19b0), board_ahci_pcs7 }, /* DNV AHCI */
291 { PCI_VDEVICE(INTEL, 0x19b1), board_ahci_pcs7 }, /* DNV AHCI */
292 { PCI_VDEVICE(INTEL, 0x19b2), board_ahci_pcs7 }, /* DNV AHCI */
293 { PCI_VDEVICE(INTEL, 0x19b3), board_ahci_pcs7 }, /* DNV AHCI */
294 { PCI_VDEVICE(INTEL, 0x19b4), board_ahci_pcs7 }, /* DNV AHCI */
295 { PCI_VDEVICE(INTEL, 0x19b5), board_ahci_pcs7 }, /* DNV AHCI */
296 { PCI_VDEVICE(INTEL, 0x19b6), board_ahci_pcs7 }, /* DNV AHCI */
297 { PCI_VDEVICE(INTEL, 0x19b7), board_ahci_pcs7 }, /* DNV AHCI */
298 { PCI_VDEVICE(INTEL, 0x19bE), board_ahci_pcs7 }, /* DNV AHCI */
299 { PCI_VDEVICE(INTEL, 0x19bF), board_ahci_pcs7 }, /* DNV AHCI */
300 { PCI_VDEVICE(INTEL, 0x19c0), board_ahci_pcs7 }, /* DNV AHCI */
301 { PCI_VDEVICE(INTEL, 0x19c1), board_ahci_pcs7 }, /* DNV AHCI */
302 { PCI_VDEVICE(INTEL, 0x19c2), board_ahci_pcs7 }, /* DNV AHCI */
303 { PCI_VDEVICE(INTEL, 0x19c3), board_ahci_pcs7 }, /* DNV AHCI */
304 { PCI_VDEVICE(INTEL, 0x19c4), board_ahci_pcs7 }, /* DNV AHCI */
305 { PCI_VDEVICE(INTEL, 0x19c5), board_ahci_pcs7 }, /* DNV AHCI */
306 { PCI_VDEVICE(INTEL, 0x19c6), board_ahci_pcs7 }, /* DNV AHCI */
307 { PCI_VDEVICE(INTEL, 0x19c7), board_ahci_pcs7 }, /* DNV AHCI */
308 { PCI_VDEVICE(INTEL, 0x19cE), board_ahci_pcs7 }, /* DNV AHCI */
309 { PCI_VDEVICE(INTEL, 0x19cF), board_ahci_pcs7 }, /* DNV AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800310 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100311 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci_mobile }, /* CPT M AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800312 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100313 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci_mobile }, /* CPT M RAID */
Seth Heasley5623cab2010-01-12 17:00:18 -0800314 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
315 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700316 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
317 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
318 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800319 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800320 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700321 { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100322 { PCI_VDEVICE(INTEL, 0x1e03), board_ahci_mobile }, /* Panther M AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700323 { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */
324 { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */
325 { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100326 { PCI_VDEVICE(INTEL, 0x1e07), board_ahci_mobile }, /* Panther M RAID */
Seth Heasley2cab7a42011-07-14 16:50:49 -0700327 { PCI_VDEVICE(INTEL, 0x1e0e), board_ahci }, /* Panther Point RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800328 { PCI_VDEVICE(INTEL, 0x8c02), board_ahci }, /* Lynx Point AHCI */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100329 { PCI_VDEVICE(INTEL, 0x8c03), board_ahci_mobile }, /* Lynx M AHCI */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800330 { PCI_VDEVICE(INTEL, 0x8c04), board_ahci }, /* Lynx Point RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100331 { PCI_VDEVICE(INTEL, 0x8c05), board_ahci_mobile }, /* Lynx M RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800332 { PCI_VDEVICE(INTEL, 0x8c06), board_ahci }, /* Lynx Point RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100333 { PCI_VDEVICE(INTEL, 0x8c07), board_ahci_mobile }, /* Lynx M RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800334 { PCI_VDEVICE(INTEL, 0x8c0e), board_ahci }, /* Lynx Point RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100335 { PCI_VDEVICE(INTEL, 0x8c0f), board_ahci_mobile }, /* Lynx M RAID */
336 { PCI_VDEVICE(INTEL, 0x9c02), board_ahci_mobile }, /* Lynx LP AHCI */
337 { PCI_VDEVICE(INTEL, 0x9c03), board_ahci_mobile }, /* Lynx LP AHCI */
338 { PCI_VDEVICE(INTEL, 0x9c04), board_ahci_mobile }, /* Lynx LP RAID */
339 { PCI_VDEVICE(INTEL, 0x9c05), board_ahci_mobile }, /* Lynx LP RAID */
340 { PCI_VDEVICE(INTEL, 0x9c06), board_ahci_mobile }, /* Lynx LP RAID */
341 { PCI_VDEVICE(INTEL, 0x9c07), board_ahci_mobile }, /* Lynx LP RAID */
342 { PCI_VDEVICE(INTEL, 0x9c0e), board_ahci_mobile }, /* Lynx LP RAID */
343 { PCI_VDEVICE(INTEL, 0x9c0f), board_ahci_mobile }, /* Lynx LP RAID */
Mika Westerberg4544e402018-05-24 11:12:16 +0300344 { PCI_VDEVICE(INTEL, 0x9dd3), board_ahci_mobile }, /* Cannon Lake PCH-LP AHCI */
Seth Heasley29e674d2013-01-25 12:01:05 -0800345 { PCI_VDEVICE(INTEL, 0x1f22), board_ahci }, /* Avoton AHCI */
346 { PCI_VDEVICE(INTEL, 0x1f23), board_ahci }, /* Avoton AHCI */
347 { PCI_VDEVICE(INTEL, 0x1f24), board_ahci }, /* Avoton RAID */
348 { PCI_VDEVICE(INTEL, 0x1f25), board_ahci }, /* Avoton RAID */
349 { PCI_VDEVICE(INTEL, 0x1f26), board_ahci }, /* Avoton RAID */
350 { PCI_VDEVICE(INTEL, 0x1f27), board_ahci }, /* Avoton RAID */
351 { PCI_VDEVICE(INTEL, 0x1f2e), board_ahci }, /* Avoton RAID */
352 { PCI_VDEVICE(INTEL, 0x1f2f), board_ahci }, /* Avoton RAID */
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400353 { PCI_VDEVICE(INTEL, 0x1f32), board_ahci_avn }, /* Avoton AHCI */
354 { PCI_VDEVICE(INTEL, 0x1f33), board_ahci_avn }, /* Avoton AHCI */
355 { PCI_VDEVICE(INTEL, 0x1f34), board_ahci_avn }, /* Avoton RAID */
356 { PCI_VDEVICE(INTEL, 0x1f35), board_ahci_avn }, /* Avoton RAID */
357 { PCI_VDEVICE(INTEL, 0x1f36), board_ahci_avn }, /* Avoton RAID */
358 { PCI_VDEVICE(INTEL, 0x1f37), board_ahci_avn }, /* Avoton RAID */
359 { PCI_VDEVICE(INTEL, 0x1f3e), board_ahci_avn }, /* Avoton RAID */
360 { PCI_VDEVICE(INTEL, 0x1f3f), board_ahci_avn }, /* Avoton RAID */
James Ralstonefda3322013-02-21 11:08:51 -0800361 { PCI_VDEVICE(INTEL, 0x2823), board_ahci }, /* Wellsburg RAID */
362 { PCI_VDEVICE(INTEL, 0x2827), board_ahci }, /* Wellsburg RAID */
James Ralston151743fd82013-02-08 17:34:47 -0800363 { PCI_VDEVICE(INTEL, 0x8d02), board_ahci }, /* Wellsburg AHCI */
364 { PCI_VDEVICE(INTEL, 0x8d04), board_ahci }, /* Wellsburg RAID */
365 { PCI_VDEVICE(INTEL, 0x8d06), board_ahci }, /* Wellsburg RAID */
366 { PCI_VDEVICE(INTEL, 0x8d0e), board_ahci }, /* Wellsburg RAID */
367 { PCI_VDEVICE(INTEL, 0x8d62), board_ahci }, /* Wellsburg AHCI */
368 { PCI_VDEVICE(INTEL, 0x8d64), board_ahci }, /* Wellsburg RAID */
369 { PCI_VDEVICE(INTEL, 0x8d66), board_ahci }, /* Wellsburg RAID */
370 { PCI_VDEVICE(INTEL, 0x8d6e), board_ahci }, /* Wellsburg RAID */
Seth Heasley1cfc7df2013-06-19 16:36:45 -0700371 { PCI_VDEVICE(INTEL, 0x23a3), board_ahci }, /* Coleto Creek AHCI */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100372 { PCI_VDEVICE(INTEL, 0x9c83), board_ahci_mobile }, /* Wildcat LP AHCI */
373 { PCI_VDEVICE(INTEL, 0x9c85), board_ahci_mobile }, /* Wildcat LP RAID */
374 { PCI_VDEVICE(INTEL, 0x9c87), board_ahci_mobile }, /* Wildcat LP RAID */
375 { PCI_VDEVICE(INTEL, 0x9c8f), board_ahci_mobile }, /* Wildcat LP RAID */
James Ralston1b071a02014-08-27 14:29:07 -0700376 { PCI_VDEVICE(INTEL, 0x8c82), board_ahci }, /* 9 Series AHCI */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100377 { PCI_VDEVICE(INTEL, 0x8c83), board_ahci_mobile }, /* 9 Series M AHCI */
James Ralston1b071a02014-08-27 14:29:07 -0700378 { PCI_VDEVICE(INTEL, 0x8c84), board_ahci }, /* 9 Series RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100379 { PCI_VDEVICE(INTEL, 0x8c85), board_ahci_mobile }, /* 9 Series M RAID */
James Ralston1b071a02014-08-27 14:29:07 -0700380 { PCI_VDEVICE(INTEL, 0x8c86), board_ahci }, /* 9 Series RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100381 { PCI_VDEVICE(INTEL, 0x8c87), board_ahci_mobile }, /* 9 Series M RAID */
James Ralston1b071a02014-08-27 14:29:07 -0700382 { PCI_VDEVICE(INTEL, 0x8c8e), board_ahci }, /* 9 Series RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100383 { PCI_VDEVICE(INTEL, 0x8c8f), board_ahci_mobile }, /* 9 Series M RAID */
384 { PCI_VDEVICE(INTEL, 0x9d03), board_ahci_mobile }, /* Sunrise LP AHCI */
385 { PCI_VDEVICE(INTEL, 0x9d05), board_ahci_mobile }, /* Sunrise LP RAID */
386 { PCI_VDEVICE(INTEL, 0x9d07), board_ahci_mobile }, /* Sunrise LP RAID */
Charles_Rose@Dell.comc5967b72015-11-06 14:18:56 -0600387 { PCI_VDEVICE(INTEL, 0xa102), board_ahci }, /* Sunrise Point-H AHCI */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100388 { PCI_VDEVICE(INTEL, 0xa103), board_ahci_mobile }, /* Sunrise M AHCI */
James Ralston690000b2014-10-13 15:16:38 -0700389 { PCI_VDEVICE(INTEL, 0xa105), board_ahci }, /* Sunrise Point-H RAID */
Charles_Rose@Dell.comc5967b72015-11-06 14:18:56 -0600390 { PCI_VDEVICE(INTEL, 0xa106), board_ahci }, /* Sunrise Point-H RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100391 { PCI_VDEVICE(INTEL, 0xa107), board_ahci_mobile }, /* Sunrise M RAID */
James Ralston690000b2014-10-13 15:16:38 -0700392 { PCI_VDEVICE(INTEL, 0xa10f), board_ahci }, /* Sunrise Point-H RAID */
Alexandra Yates4d92f002015-11-16 11:22:16 -0500393 { PCI_VDEVICE(INTEL, 0x2822), board_ahci }, /* Lewisburg RAID*/
Alexandra Yatesf5bdd662016-02-17 19:36:20 -0800394 { PCI_VDEVICE(INTEL, 0x2823), board_ahci }, /* Lewisburg AHCI*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500395 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* Lewisburg RAID*/
Alexandra Yatesf5bdd662016-02-17 19:36:20 -0800396 { PCI_VDEVICE(INTEL, 0x2827), board_ahci }, /* Lewisburg RAID*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500397 { PCI_VDEVICE(INTEL, 0xa182), board_ahci }, /* Lewisburg AHCI*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500398 { PCI_VDEVICE(INTEL, 0xa186), board_ahci }, /* Lewisburg RAID*/
Alexandra Yatesf5bdd662016-02-17 19:36:20 -0800399 { PCI_VDEVICE(INTEL, 0xa1d2), board_ahci }, /* Lewisburg RAID*/
400 { PCI_VDEVICE(INTEL, 0xa1d6), board_ahci }, /* Lewisburg RAID*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500401 { PCI_VDEVICE(INTEL, 0xa202), board_ahci }, /* Lewisburg AHCI*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500402 { PCI_VDEVICE(INTEL, 0xa206), board_ahci }, /* Lewisburg RAID*/
Alexandra Yatesf5bdd662016-02-17 19:36:20 -0800403 { PCI_VDEVICE(INTEL, 0xa252), board_ahci }, /* Lewisburg RAID*/
404 { PCI_VDEVICE(INTEL, 0xa256), board_ahci }, /* Lewisburg RAID*/
Mika Westerbergf919dde2018-01-11 15:55:50 +0300405 { PCI_VDEVICE(INTEL, 0xa356), board_ahci }, /* Cannon Lake PCH-H RAID */
Kai-Heng Feng32d25452020-02-27 20:28:22 +0800406 { PCI_VDEVICE(INTEL, 0x06d7), board_ahci }, /* Comet Lake-H RAID */
Mika Westerberg58c42b02020-02-28 13:50:48 +0300407 { PCI_VDEVICE(INTEL, 0xa386), board_ahci }, /* Comet Lake PCH-V RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100408 { PCI_VDEVICE(INTEL, 0x0f22), board_ahci_mobile }, /* Bay Trail AHCI */
409 { PCI_VDEVICE(INTEL, 0x0f23), board_ahci_mobile }, /* Bay Trail AHCI */
410 { PCI_VDEVICE(INTEL, 0x22a3), board_ahci_mobile }, /* Cherry Tr. AHCI */
411 { PCI_VDEVICE(INTEL, 0x5ae3), board_ahci_mobile }, /* ApolloLake AHCI */
Mika Westerbergba445792018-06-27 15:15:40 +0300412 { PCI_VDEVICE(INTEL, 0x34d3), board_ahci_mobile }, /* Ice Lake LP AHCI */
Kai-Heng Feng1f2ef042020-04-16 14:35:40 +0800413 { PCI_VDEVICE(INTEL, 0x02d3), board_ahci_mobile }, /* Comet Lake PCH-U AHCI */
Jian-Hong Pan7667e632019-11-28 16:10:42 +0800414 { PCI_VDEVICE(INTEL, 0x02d7), board_ahci_mobile }, /* Comet Lake PCH RAID */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400415
Tejun Heoe34bb372007-02-26 20:24:03 +0900416 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
417 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
418 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Ben Hutchings1fefb8f2012-09-10 01:09:04 +0100419 /* JMicron 362B and 362C have an AHCI function with IDE class code */
420 { PCI_VDEVICE(JMICRON, 0x2362), board_ahci_ign_iferr },
421 { PCI_VDEVICE(JMICRON, 0x236f), board_ahci_ign_iferr },
Zhang Rui91f15fb2015-08-24 15:27:11 -0500422 /* May need to update quirk_jmicron_async_suspend() for additions */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400423
424 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800425 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800426 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
427 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
428 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
429 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
430 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
431 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400432
Hanna Hawa7d523bd2019-10-17 15:46:53 +0100433 /* Amazon's Annapurna Labs support */
434 { PCI_DEVICE(PCI_VENDOR_ID_AMAZON_ANNAPURNA_LABS, 0x0031),
435 .class = PCI_CLASS_STORAGE_SATA_AHCI,
436 .class_mask = 0xffffff,
437 board_ahci_al },
Shane Huange2dd90b2009-07-29 11:34:49 +0800438 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800439 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huangfafe5c3d82013-06-03 18:24:10 +0800440 { PCI_VDEVICE(AMD, 0x7900), board_ahci }, /* AMD CZ */
Shane Huange2dd90b2009-07-29 11:34:49 +0800441 /* AMD is using RAID class only for ahci controllers */
442 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
443 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
444
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400445 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400446 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900447 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400448
449 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900450 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
451 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
452 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
453 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
454 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
455 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
456 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
457 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900458 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
459 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
460 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
461 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
462 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
463 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
464 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
465 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
466 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
467 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
468 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
469 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
470 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
471 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
472 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
473 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
474 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
475 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
476 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
477 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
478 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
479 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
480 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
481 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
482 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
483 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
484 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
485 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
486 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
487 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
488 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
489 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
490 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
491 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
492 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
493 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
494 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
495 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
496 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
497 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
498 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
499 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
500 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
501 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
502 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
503 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
504 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
505 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
506 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
507 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
508 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
509 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
510 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
511 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
512 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
513 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
514 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
515 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
516 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
517 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
518 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
519 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
520 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
521 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
522 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
523 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
524 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
525 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
526 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
527 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
528 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
529 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
530 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
531 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
532 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
533 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400534
Jeff Garzik95916ed2006-07-29 04:10:14 -0400535 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900536 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
537 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
538 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400539
Alessandro Rubini318893e2012-01-06 13:33:39 +0100540 /* ST Microelectronics */
541 { PCI_VDEVICE(STMICRO, 0xCC06), board_ahci }, /* ST ConneXt */
542
Jeff Garzikcd70c262007-07-08 02:29:42 -0400543 /* Marvell */
544 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100545 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600546 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500547 .class = PCI_CLASS_STORAGE_SATA_AHCI,
548 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200549 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600550 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9125),
Per Jessen467b41c2011-02-08 13:54:32 +0100551 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Simon Guinote098f5c2013-12-23 13:24:35 +0100552 { PCI_DEVICE_SUB(PCI_VENDOR_ID_MARVELL_EXT, 0x9178,
553 PCI_VENDOR_ID_MARVELL_EXT, 0x9170),
554 .driver_data = board_ahci_yes_fbs }, /* 88se9170 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600555 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x917a),
Matt Johnson642d8922012-04-27 01:42:30 -0500556 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
George Spelvinfcce9a32013-05-29 10:20:35 +0900557 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9172),
Murali Karicheric5edfff2014-09-05 13:21:00 -0400558 .driver_data = board_ahci_yes_fbs }, /* 88se9182 */
559 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9182),
George Spelvinfcce9a32013-05-29 10:20:35 +0900560 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600561 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9192),
Alan Cox17c60c62012-09-04 16:07:18 +0100562 .driver_data = board_ahci_yes_fbs }, /* 88se9172 on some Gigabyte */
Andreas Schrägle754a2922014-05-24 16:35:43 +0200563 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0),
564 .driver_data = board_ahci_yes_fbs },
Johannes Thumshirna40cf3f2015-10-20 09:31:22 +0200565 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a2), /* 88se91a2 */
566 .driver_data = board_ahci_yes_fbs },
Myron Stowe69fd3152013-04-08 11:32:49 -0600567 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a3),
Tejun Heo50be5e32010-11-29 15:57:14 +0100568 .driver_data = board_ahci_yes_fbs },
Samir Benmendil6d5278a2013-11-17 23:56:17 +0100569 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9230),
570 .driver_data = board_ahci_yes_fbs },
Hans de Goede28b21822018-03-02 11:36:32 +0100571 { PCI_DEVICE(PCI_VENDOR_ID_TTI, 0x0642), /* highpoint rocketraid 642L */
572 .driver_data = board_ahci_yes_fbs },
573 { PCI_DEVICE(PCI_VENDOR_ID_TTI, 0x0645), /* highpoint rocketraid 644L */
Jérôme Carreterod2518362014-06-03 14:56:25 -0400574 .driver_data = board_ahci_yes_fbs },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400575
Mark Nelsonc77a0362008-10-23 14:08:16 +1100576 /* Promise */
577 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
Romain Degezb32bfc02014-07-11 18:08:13 +0200578 { PCI_VDEVICE(PROMISE, 0x3781), board_ahci }, /* FastTrak TX8660 ahci-mode */
Mark Nelsonc77a0362008-10-23 14:08:16 +1100579
Keng-Yu Linc9703762011-11-09 01:47:36 -0500580 /* Asmedia */
Alan Cox7b4f6ec2012-09-04 16:25:25 +0100581 { PCI_VDEVICE(ASMEDIA, 0x0601), board_ahci }, /* ASM1060 */
582 { PCI_VDEVICE(ASMEDIA, 0x0602), board_ahci }, /* ASM1060 */
583 { PCI_VDEVICE(ASMEDIA, 0x0611), board_ahci }, /* ASM1061 */
584 { PCI_VDEVICE(ASMEDIA, 0x0612), board_ahci }, /* ASM1062 */
Shawn Lin0ce968f2017-06-27 11:53:14 +0800585 { PCI_VDEVICE(ASMEDIA, 0x0621), board_ahci }, /* ASM1061R */
586 { PCI_VDEVICE(ASMEDIA, 0x0622), board_ahci }, /* ASM1062R */
Keng-Yu Linc9703762011-11-09 01:47:36 -0500587
Levente Kurusa67809f82014-02-18 10:22:17 -0500588 /*
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400589 * Samsung SSDs found on some macbooks. NCQ times out if MSI is
590 * enabled. https://bugzilla.kernel.org/show_bug.cgi?id=60731
Levente Kurusa67809f82014-02-18 10:22:17 -0500591 */
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400592 { PCI_VDEVICE(SAMSUNG, 0x1600), board_ahci_nomsi },
Tejun Heo2b21ef02014-12-04 13:13:28 -0500593 { PCI_VDEVICE(SAMSUNG, 0xa800), board_ahci_nomsi },
Levente Kurusa67809f82014-02-18 10:22:17 -0500594
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -0800595 /* Enmotus */
596 { PCI_DEVICE(0x1c44, 0x8000), board_ahci },
597
Tiezhu Yange49bd682020-03-10 20:50:08 +0800598 /* Loongson */
599 { PCI_VDEVICE(LOONGSON, 0x7a08), board_ahci },
600
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500601 /* Generic, PCI class code for AHCI */
602 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500603 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500604
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605 { } /* terminate list */
606};
607
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200608static const struct dev_pm_ops ahci_pci_pm_ops = {
609 SET_SYSTEM_SLEEP_PM_OPS(ahci_pci_device_suspend, ahci_pci_device_resume)
Mika Westerberg02e53292016-02-18 10:54:17 +0200610 SET_RUNTIME_PM_OPS(ahci_pci_device_runtime_suspend,
611 ahci_pci_device_runtime_resume, NULL)
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200612};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613
614static struct pci_driver ahci_pci_driver = {
615 .name = DRV_NAME,
616 .id_table = ahci_pci_tbl,
617 .probe = ahci_init_one,
Mika Westerberg02e53292016-02-18 10:54:17 +0200618 .remove = ahci_remove_one,
Prabhakar Kushwaha10a663a2020-01-25 03:37:29 +0000619 .shutdown = ahci_shutdown_one,
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200620 .driver = {
621 .pm = &ahci_pci_pm_ops,
622 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623};
624
Javier Martinez Canillas5219d652016-05-18 16:11:28 -0400625#if IS_ENABLED(CONFIG_PATA_MARVELL)
Alan Cox5b66c822008-09-03 14:48:34 +0100626static int marvell_enable;
627#else
628static int marvell_enable = 1;
629#endif
630module_param(marvell_enable, int, 0644);
631MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
632
Srinivas Pandruvadab1a95852018-07-27 13:47:03 -0700633static int mobile_lpm_policy = -1;
Hans de Goedeebb82e32017-12-11 17:52:16 +0100634module_param(mobile_lpm_policy, int, 0644);
635MODULE_PARM_DESC(mobile_lpm_policy, "Default LPM policy for mobile chipsets");
Alan Cox5b66c822008-09-03 14:48:34 +0100636
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300637static void ahci_pci_save_initial_config(struct pci_dev *pdev,
638 struct ahci_host_priv *hpriv)
639{
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300640 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
641 dev_info(&pdev->dev, "JMB361 has only one port\n");
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100642 hpriv->force_port_map = 1;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300643 }
644
645 /*
646 * Temporary Marvell 6145 hack: PATA port presence
647 * is asserted through the standard AHCI port
648 * presence register, as bit 4 (counting from 0)
649 */
650 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
651 if (pdev->device == 0x6121)
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100652 hpriv->mask_port_map = 0x3;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300653 else
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100654 hpriv->mask_port_map = 0xf;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300655 dev_info(&pdev->dev,
656 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
657 }
658
Antoine Ténart725c7b52014-07-30 20:13:56 +0200659 ahci_save_initial_config(&pdev->dev, hpriv);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300660}
661
Anton Vorontsov781d6552010-03-03 20:17:42 +0300662static void ahci_pci_init_controller(struct ata_host *host)
663{
664 struct ahci_host_priv *hpriv = host->private_data;
665 struct pci_dev *pdev = to_pci_dev(host->dev);
666 void __iomem *port_mmio;
667 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100668 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900669
Tejun Heo417a1a62007-09-23 13:19:55 +0900670 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100671 if (pdev->device == 0x6121)
672 mv = 2;
673 else
674 mv = 4;
675 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400676
677 writel(0, port_mmio + PORT_IRQ_MASK);
678
679 /* clear port IRQ */
680 tmp = readl(port_mmio + PORT_IRQ_STAT);
681 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
682 if (tmp)
683 writel(tmp, port_mmio + PORT_IRQ_STAT);
684 }
685
Anton Vorontsov781d6552010-03-03 20:17:42 +0300686 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900687}
688
Tejun Heocc0680a2007-08-06 18:36:23 +0900689static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900690 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900691{
Tejun Heocc0680a2007-08-06 18:36:23 +0900692 struct ata_port *ap = link->ap;
Hans de Goede039ece32014-02-22 16:53:30 +0100693 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo9dadd452008-04-07 22:47:19 +0900694 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900695 int rc;
696
697 DPRINTK("ENTER\n");
698
Evan Wangfa89f532018-04-13 12:32:30 +0800699 hpriv->stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900700
Tejun Heocc0680a2007-08-06 18:36:23 +0900701 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900702 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900703
Hans de Goede039ece32014-02-22 16:53:30 +0100704 hpriv->start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900705
706 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
707
708 /* vt8251 doesn't clear BSY on signature FIS reception,
709 * request follow-up softreset.
710 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900711 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900712}
713
Tejun Heoedc93052007-10-25 14:59:16 +0900714static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
715 unsigned long deadline)
716{
717 struct ata_port *ap = link->ap;
718 struct ahci_port_priv *pp = ap->private_data;
Hans de Goede039ece32014-02-22 16:53:30 +0100719 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heoedc93052007-10-25 14:59:16 +0900720 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
721 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900722 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900723 int rc;
724
Evan Wangfa89f532018-04-13 12:32:30 +0800725 hpriv->stop_engine(ap);
Tejun Heoedc93052007-10-25 14:59:16 +0900726
727 /* clear D2H reception area to properly wait for D2H FIS */
728 ata_tf_init(link->device, &tf);
Sergei Shtylyov9bbb1b02013-06-23 01:39:39 +0400729 tf.command = ATA_BUSY;
Tejun Heoedc93052007-10-25 14:59:16 +0900730 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
731
732 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900733 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900734
Hans de Goede039ece32014-02-22 16:53:30 +0100735 hpriv->start_engine(ap);
Tejun Heoedc93052007-10-25 14:59:16 +0900736
Tejun Heoedc93052007-10-25 14:59:16 +0900737 /* The pseudo configuration device on SIMG4726 attached to
738 * ASUS P5W-DH Deluxe doesn't send signature FIS after
739 * hardreset if no device is attached to the first downstream
740 * port && the pseudo device locks up on SRST w/ PMP==0. To
741 * work around this, wait for !BSY only briefly. If BSY isn't
742 * cleared, perform CLO and proceed to IDENTIFY (achieved by
743 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
744 *
745 * Wait for two seconds. Devices attached to downstream port
746 * which can't process the following IDENTIFY after this will
747 * have to be reset again. For most cases, this should
748 * suffice while making probing snappish enough.
749 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900750 if (online) {
751 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
752 ahci_check_ready);
753 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800754 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900755 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900756 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900757}
758
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400759/*
760 * ahci_avn_hardreset - attempt more aggressive recovery of Avoton ports.
761 *
762 * It has been observed with some SSDs that the timing of events in the
763 * link synchronization phase can leave the port in a state that can not
764 * be recovered by a SATA-hard-reset alone. The failing signature is
765 * SStatus.DET stuck at 1 ("Device presence detected but Phy
766 * communication not established"). It was found that unloading and
767 * reloading the driver when this problem occurs allows the drive
768 * connection to be recovered (DET advanced to 0x3). The critical
769 * component of reloading the driver is that the port state machines are
770 * reset by bouncing "port enable" in the AHCI PCS configuration
771 * register. So, reproduce that effect by bouncing a port whenever we
772 * see DET==1 after a reset.
773 */
774static int ahci_avn_hardreset(struct ata_link *link, unsigned int *class,
775 unsigned long deadline)
776{
777 const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
778 struct ata_port *ap = link->ap;
779 struct ahci_port_priv *pp = ap->private_data;
780 struct ahci_host_priv *hpriv = ap->host->private_data;
781 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
782 unsigned long tmo = deadline - jiffies;
783 struct ata_taskfile tf;
784 bool online;
785 int rc, i;
786
787 DPRINTK("ENTER\n");
788
Evan Wangfa89f532018-04-13 12:32:30 +0800789 hpriv->stop_engine(ap);
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400790
791 for (i = 0; i < 2; i++) {
792 u16 val;
793 u32 sstatus;
794 int port = ap->port_no;
795 struct ata_host *host = ap->host;
796 struct pci_dev *pdev = to_pci_dev(host->dev);
797
798 /* clear D2H reception area to properly wait for D2H FIS */
799 ata_tf_init(link->device, &tf);
800 tf.command = ATA_BUSY;
801 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
802
803 rc = sata_link_hardreset(link, timing, deadline, &online,
804 ahci_check_ready);
805
806 if (sata_scr_read(link, SCR_STATUS, &sstatus) != 0 ||
807 (sstatus & 0xf) != 1)
808 break;
809
810 ata_link_printk(link, KERN_INFO, "avn bounce port%d\n",
811 port);
812
813 pci_read_config_word(pdev, 0x92, &val);
814 val &= ~(1 << port);
815 pci_write_config_word(pdev, 0x92, val);
816 ata_msleep(ap, 1000);
817 val |= 1 << port;
818 pci_write_config_word(pdev, 0x92, val);
819 deadline += tmo;
820 }
821
822 hpriv->start_engine(ap);
823
824 if (online)
825 *class = ahci_dev_classify(ap);
826
827 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
828 return rc;
829}
830
831
Mika Westerberg02e53292016-02-18 10:54:17 +0200832#ifdef CONFIG_PM
833static void ahci_pci_disable_interrupts(struct ata_host *host)
Tejun Heoc1332872006-07-26 15:59:26 +0900834{
Tejun Heo9b10ae82009-05-30 20:50:12 +0900835 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300836 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900837 u32 ctl;
838
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200839 /* AHCI spec rev1.1 section 8.3.3:
840 * Software must disable interrupts prior to requesting a
841 * transition of the HBA to D3 state.
842 */
843 ctl = readl(mmio + HOST_CTL);
844 ctl &= ~HOST_IRQ_EN;
845 writel(ctl, mmio + HOST_CTL);
846 readl(mmio + HOST_CTL); /* flush */
Mika Westerberg02e53292016-02-18 10:54:17 +0200847}
Tejun Heoc1332872006-07-26 15:59:26 +0900848
Mika Westerberg02e53292016-02-18 10:54:17 +0200849static int ahci_pci_device_runtime_suspend(struct device *dev)
850{
851 struct pci_dev *pdev = to_pci_dev(dev);
852 struct ata_host *host = pci_get_drvdata(pdev);
853
854 ahci_pci_disable_interrupts(host);
855 return 0;
856}
857
858static int ahci_pci_device_runtime_resume(struct device *dev)
859{
860 struct pci_dev *pdev = to_pci_dev(dev);
861 struct ata_host *host = pci_get_drvdata(pdev);
862 int rc;
863
Dan Williamsc312ef12019-08-29 16:30:34 -0700864 rc = ahci_reset_controller(host);
Mika Westerberg02e53292016-02-18 10:54:17 +0200865 if (rc)
866 return rc;
867 ahci_pci_init_controller(host);
868 return 0;
869}
870
871#ifdef CONFIG_PM_SLEEP
872static int ahci_pci_device_suspend(struct device *dev)
873{
874 struct pci_dev *pdev = to_pci_dev(dev);
875 struct ata_host *host = pci_get_drvdata(pdev);
876 struct ahci_host_priv *hpriv = host->private_data;
877
878 if (hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
879 dev_err(&pdev->dev,
880 "BIOS update required for suspend/resume\n");
881 return -EIO;
882 }
883
884 ahci_pci_disable_interrupts(host);
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200885 return ata_host_suspend(host, PMSG_SUSPEND);
Tejun Heoc1332872006-07-26 15:59:26 +0900886}
887
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200888static int ahci_pci_device_resume(struct device *dev)
Tejun Heoc1332872006-07-26 15:59:26 +0900889{
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200890 struct pci_dev *pdev = to_pci_dev(dev);
Jingoo Han0a86e1c2013-06-03 14:05:36 +0900891 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heoc1332872006-07-26 15:59:26 +0900892 int rc;
893
James Lairdcb856962013-11-19 11:06:38 +1100894 /* Apple BIOS helpfully mangles the registers on resume */
895 if (is_mcp89_apple(pdev))
896 ahci_mcp89_apple_enable(pdev);
897
Tejun Heoc1332872006-07-26 15:59:26 +0900898 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Dan Williamsc312ef12019-08-29 16:30:34 -0700899 rc = ahci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900900 if (rc)
901 return rc;
902
Anton Vorontsov781d6552010-03-03 20:17:42 +0300903 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900904 }
905
Jeff Garzikcca39742006-08-24 03:19:22 -0400906 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900907
908 return 0;
909}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900910#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900911
Mika Westerberg02e53292016-02-18 10:54:17 +0200912#endif /* CONFIG_PM */
913
Tejun Heo4447d352007-04-17 23:44:08 +0900914static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915{
Christoph Hellwigb1716872019-08-26 12:57:19 +0200916 const int dma_bits = using_dac ? 64 : 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918
Alessandro Rubini318893e2012-01-06 13:33:39 +0100919 /*
920 * If the device fixup already set the dma_mask to some non-standard
921 * value, don't extend it here. This happens on STA2X11, for example.
Christoph Hellwigb1716872019-08-26 12:57:19 +0200922 *
923 * XXX: manipulating the DMA mask from platform code is completely
Nicolas Saenz Juliennea7ba70f2019-11-21 10:26:44 +0100924 * bogus, platform code should use dev->bus_dma_limit instead..
Alessandro Rubini318893e2012-01-06 13:33:39 +0100925 */
926 if (pdev->dma_mask && pdev->dma_mask < DMA_BIT_MASK(32))
927 return 0;
928
Christoph Hellwigb1716872019-08-26 12:57:19 +0200929 rc = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(dma_bits));
930 if (rc)
931 dev_err(&pdev->dev, "DMA enable failed\n");
932 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933}
934
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300935static void ahci_pci_print_info(struct ata_host *host)
936{
937 struct pci_dev *pdev = to_pci_dev(host->dev);
938 u16 cc;
939 const char *scc_s;
940
941 pci_read_config_word(pdev, 0x0a, &cc);
942 if (cc == PCI_CLASS_STORAGE_IDE)
943 scc_s = "IDE";
944 else if (cc == PCI_CLASS_STORAGE_SATA)
945 scc_s = "SATA";
946 else if (cc == PCI_CLASS_STORAGE_RAID)
947 scc_s = "RAID";
948 else
949 scc_s = "unknown";
950
951 ahci_print_info(host, scc_s);
952}
953
Tejun Heoedc93052007-10-25 14:59:16 +0900954/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
955 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
956 * support PMP and the 4726 either directly exports the device
957 * attached to the first downstream port or acts as a hardware storage
958 * controller and emulate a single ATA device (can be RAID 0/1 or some
959 * other configuration).
960 *
961 * When there's no device attached to the first downstream port of the
962 * 4726, "Config Disk" appears, which is a pseudo ATA device to
963 * configure the 4726. However, ATA emulation of the device is very
964 * lame. It doesn't send signature D2H Reg FIS after the initial
965 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
966 *
967 * The following function works around the problem by always using
968 * hardreset on the port and not depending on receiving signature FIS
969 * afterward. If signature FIS isn't received soon, ATA class is
970 * assumed without follow-up softreset.
971 */
972static void ahci_p5wdh_workaround(struct ata_host *host)
973{
Mathias Krause1bd06862014-08-31 10:57:09 +0200974 static const struct dmi_system_id sysids[] = {
Tejun Heoedc93052007-10-25 14:59:16 +0900975 {
976 .ident = "P5W DH Deluxe",
977 .matches = {
978 DMI_MATCH(DMI_SYS_VENDOR,
979 "ASUSTEK COMPUTER INC"),
980 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
981 },
982 },
983 { }
984 };
985 struct pci_dev *pdev = to_pci_dev(host->dev);
986
987 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
988 dmi_check_system(sysids)) {
989 struct ata_port *ap = host->ports[1];
990
Joe Perchesa44fec12011-04-15 15:51:58 -0700991 dev_info(&pdev->dev,
992 "enabling ASUS P5W DH Deluxe on-board SIMG4726 workaround\n");
Tejun Heoedc93052007-10-25 14:59:16 +0900993
994 ap->ops = &ahci_p5wdh_ops;
995 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
996 }
997}
998
James Lairdcb856962013-11-19 11:06:38 +1100999/*
1000 * Macbook7,1 firmware forcibly disables MCP89 AHCI and changes PCI ID when
1001 * booting in BIOS compatibility mode. We restore the registers but not ID.
1002 */
1003static void ahci_mcp89_apple_enable(struct pci_dev *pdev)
1004{
1005 u32 val;
1006
1007 printk(KERN_INFO "ahci: enabling MCP89 AHCI mode\n");
1008
1009 pci_read_config_dword(pdev, 0xf8, &val);
1010 val |= 1 << 0x1b;
1011 /* the following changes the device ID, but appears not to affect function */
1012 /* val = (val & ~0xf0000000) | 0x80000000; */
1013 pci_write_config_dword(pdev, 0xf8, val);
1014
1015 pci_read_config_dword(pdev, 0x54c, &val);
1016 val |= 1 << 0xc;
1017 pci_write_config_dword(pdev, 0x54c, val);
1018
1019 pci_read_config_dword(pdev, 0x4a4, &val);
1020 val &= 0xff;
1021 val |= 0x01060100;
1022 pci_write_config_dword(pdev, 0x4a4, val);
1023
1024 pci_read_config_dword(pdev, 0x54c, &val);
1025 val &= ~(1 << 0xc);
1026 pci_write_config_dword(pdev, 0x54c, val);
1027
1028 pci_read_config_dword(pdev, 0xf8, &val);
1029 val &= ~(1 << 0x1b);
1030 pci_write_config_dword(pdev, 0xf8, val);
1031}
1032
1033static bool is_mcp89_apple(struct pci_dev *pdev)
1034{
1035 return pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
1036 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
1037 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1038 pdev->subsystem_device == 0xcb89;
1039}
1040
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001041/* only some SB600 ahci controllers can do 64bit DMA */
1042static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +08001043{
1044 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +09001045 /*
1046 * The oldest version known to be broken is 0901 and
1047 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001048 * Enable 64bit DMA on 1501 and anything newer.
1049 *
Tejun Heo03d783b2009-08-16 21:04:02 +09001050 * Please read bko#9412 for more info.
1051 */
Shane Huang58a09b32009-05-27 15:04:43 +08001052 {
1053 .ident = "ASUS M2A-VM",
1054 .matches = {
1055 DMI_MATCH(DMI_BOARD_VENDOR,
1056 "ASUSTeK Computer INC."),
1057 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
1058 },
Tejun Heo03d783b2009-08-16 21:04:02 +09001059 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +08001060 },
Mark Nelsone65cc192009-11-03 20:06:48 +11001061 /*
1062 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
1063 * support 64bit DMA.
1064 *
1065 * BIOS versions earlier than 1.5 had the Manufacturer DMI
1066 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
1067 * This spelling mistake was fixed in BIOS version 1.5, so
1068 * 1.5 and later have the Manufacturer as
1069 * "MICRO-STAR INTERNATIONAL CO.,LTD".
1070 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
1071 *
1072 * BIOS versions earlier than 1.9 had a Board Product Name
1073 * DMI field of "MS-7376". This was changed to be
1074 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
1075 * match on DMI_BOARD_NAME of "MS-7376".
1076 */
1077 {
1078 .ident = "MSI K9A2 Platinum",
1079 .matches = {
1080 DMI_MATCH(DMI_BOARD_VENDOR,
1081 "MICRO-STAR INTER"),
1082 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
1083 },
1084 },
Mark Nelson3c4aa912011-06-27 16:33:44 +10001085 /*
Mark Nelsonff0173c2012-06-28 12:32:14 +10001086 * All BIOS versions for the MSI K9AGM2 (MS-7327) support
1087 * 64bit DMA.
1088 *
1089 * This board also had the typo mentioned above in the
1090 * Manufacturer DMI field (fixed in BIOS version 1.5), so
1091 * match on DMI_BOARD_VENDOR of "MICRO-STAR INTER" again.
1092 */
1093 {
1094 .ident = "MSI K9AGM2",
1095 .matches = {
1096 DMI_MATCH(DMI_BOARD_VENDOR,
1097 "MICRO-STAR INTER"),
1098 DMI_MATCH(DMI_BOARD_NAME, "MS-7327"),
1099 },
1100 },
1101 /*
Mark Nelson3c4aa912011-06-27 16:33:44 +10001102 * All BIOS versions for the Asus M3A support 64bit DMA.
1103 * (all release versions from 0301 to 1206 were tested)
1104 */
1105 {
1106 .ident = "ASUS M3A",
1107 .matches = {
1108 DMI_MATCH(DMI_BOARD_VENDOR,
1109 "ASUSTeK Computer INC."),
1110 DMI_MATCH(DMI_BOARD_NAME, "M3A"),
1111 },
1112 },
Shane Huang58a09b32009-05-27 15:04:43 +08001113 { }
1114 };
Tejun Heo03d783b2009-08-16 21:04:02 +09001115 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001116 int year, month, date;
1117 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +08001118
Tejun Heo03d783b2009-08-16 21:04:02 +09001119 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +08001120 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +09001121 !match)
Shane Huang58a09b32009-05-27 15:04:43 +08001122 return false;
1123
Mark Nelsone65cc192009-11-03 20:06:48 +11001124 if (!match->driver_data)
1125 goto enable_64bit;
1126
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001127 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1128 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +08001129
Mark Nelsone65cc192009-11-03 20:06:48 +11001130 if (strcmp(buf, match->driver_data) >= 0)
1131 goto enable_64bit;
1132 else {
Joe Perchesa44fec12011-04-15 15:51:58 -07001133 dev_warn(&pdev->dev,
1134 "%s: BIOS too old, forcing 32bit DMA, update BIOS\n",
1135 match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001136 return false;
1137 }
Mark Nelsone65cc192009-11-03 20:06:48 +11001138
1139enable_64bit:
Joe Perchesa44fec12011-04-15 15:51:58 -07001140 dev_warn(&pdev->dev, "%s: enabling 64bit DMA\n", match->ident);
Mark Nelsone65cc192009-11-03 20:06:48 +11001141 return true;
Shane Huang58a09b32009-05-27 15:04:43 +08001142}
1143
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001144static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
1145{
1146 static const struct dmi_system_id broken_systems[] = {
1147 {
1148 .ident = "HP Compaq nx6310",
1149 .matches = {
1150 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1151 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
1152 },
1153 /* PCI slot number of the controller */
1154 .driver_data = (void *)0x1FUL,
1155 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +01001156 {
1157 .ident = "HP Compaq 6720s",
1158 .matches = {
1159 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1160 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
1161 },
1162 /* PCI slot number of the controller */
1163 .driver_data = (void *)0x1FUL,
1164 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001165
1166 { } /* terminate list */
1167 };
1168 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
1169
1170 if (dmi) {
1171 unsigned long slot = (unsigned long)dmi->driver_data;
1172 /* apply the quirk only to on-board controllers */
1173 return slot == PCI_SLOT(pdev->devfn);
1174 }
1175
1176 return false;
1177}
1178
Tejun Heo9b10ae82009-05-30 20:50:12 +09001179static bool ahci_broken_suspend(struct pci_dev *pdev)
1180{
1181 static const struct dmi_system_id sysids[] = {
1182 /*
1183 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
1184 * to the harddisk doesn't become online after
1185 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +09001186 *
1187 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
1188 *
1189 * Use dates instead of versions to match as HP is
1190 * apparently recycling both product and version
1191 * strings.
1192 *
1193 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +09001194 */
1195 {
1196 .ident = "dv4",
1197 .matches = {
1198 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1199 DMI_MATCH(DMI_PRODUCT_NAME,
1200 "HP Pavilion dv4 Notebook PC"),
1201 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001202 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001203 },
1204 {
1205 .ident = "dv5",
1206 .matches = {
1207 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1208 DMI_MATCH(DMI_PRODUCT_NAME,
1209 "HP Pavilion dv5 Notebook PC"),
1210 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001211 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001212 },
1213 {
1214 .ident = "dv6",
1215 .matches = {
1216 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1217 DMI_MATCH(DMI_PRODUCT_NAME,
1218 "HP Pavilion dv6 Notebook PC"),
1219 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001220 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001221 },
1222 {
1223 .ident = "HDX18",
1224 .matches = {
1225 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1226 DMI_MATCH(DMI_PRODUCT_NAME,
1227 "HP HDX18 Notebook PC"),
1228 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001229 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001230 },
Tejun Heocedc9bf2010-01-28 16:04:15 +09001231 /*
1232 * Acer eMachines G725 has the same problem. BIOS
1233 * V1.03 is known to be broken. V3.04 is known to
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001234 * work. Between, there are V1.06, V2.06 and V3.03
Tejun Heocedc9bf2010-01-28 16:04:15 +09001235 * that we don't have much idea about. For now,
1236 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +09001237 *
1238 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +09001239 */
1240 {
1241 .ident = "G725",
1242 .matches = {
1243 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
1244 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
1245 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001246 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +09001247 },
Tejun Heo9b10ae82009-05-30 20:50:12 +09001248 { } /* terminate list */
1249 };
1250 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +09001251 int year, month, date;
1252 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +09001253
1254 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
1255 return false;
1256
Tejun Heo9deb3432010-03-16 09:50:26 +09001257 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1258 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +09001259
Tejun Heo9deb3432010-03-16 09:50:26 +09001260 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +09001261}
1262
Hans de Goede240630e2018-07-01 12:15:46 +02001263static bool ahci_broken_lpm(struct pci_dev *pdev)
1264{
1265 static const struct dmi_system_id sysids[] = {
1266 /* Various Lenovo 50 series have LPM issues with older BIOSen */
1267 {
1268 .matches = {
1269 DMI_MATCH(DMI_SYS_VENDOR, "LENOVO"),
1270 DMI_MATCH(DMI_PRODUCT_VERSION, "ThinkPad X250"),
1271 },
1272 .driver_data = "20180406", /* 1.31 */
1273 },
1274 {
1275 .matches = {
1276 DMI_MATCH(DMI_SYS_VENDOR, "LENOVO"),
1277 DMI_MATCH(DMI_PRODUCT_VERSION, "ThinkPad L450"),
1278 },
1279 .driver_data = "20180420", /* 1.28 */
1280 },
1281 {
1282 .matches = {
1283 DMI_MATCH(DMI_SYS_VENDOR, "LENOVO"),
1284 DMI_MATCH(DMI_PRODUCT_VERSION, "ThinkPad T450s"),
1285 },
1286 .driver_data = "20180315", /* 1.33 */
1287 },
1288 {
1289 .matches = {
1290 DMI_MATCH(DMI_SYS_VENDOR, "LENOVO"),
1291 DMI_MATCH(DMI_PRODUCT_VERSION, "ThinkPad W541"),
1292 },
1293 /*
1294 * Note date based on release notes, 2.35 has been
1295 * reported to be good, but I've been unable to get
1296 * a hold of the reporter to get the DMI BIOS date.
1297 * TODO: fix this.
1298 */
1299 .driver_data = "20180310", /* 2.35 */
1300 },
1301 { } /* terminate list */
1302 };
1303 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1304 int year, month, date;
1305 char buf[9];
1306
1307 if (!dmi)
1308 return false;
1309
1310 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1311 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
1312
1313 return strcmp(buf, dmi->driver_data) < 0;
1314}
1315
Tejun Heo55946392009-08-04 14:30:08 +09001316static bool ahci_broken_online(struct pci_dev *pdev)
1317{
1318#define ENCODE_BUSDEVFN(bus, slot, func) \
1319 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
1320 static const struct dmi_system_id sysids[] = {
1321 /*
1322 * There are several gigabyte boards which use
1323 * SIMG5723s configured as hardware RAID. Certain
1324 * 5723 firmware revisions shipped there keep the link
1325 * online but fail to answer properly to SRST or
1326 * IDENTIFY when no device is attached downstream
1327 * causing libata to retry quite a few times leading
1328 * to excessive detection delay.
1329 *
1330 * As these firmwares respond to the second reset try
1331 * with invalid device signature, considering unknown
1332 * sig as offline works around the problem acceptably.
1333 */
1334 {
1335 .ident = "EP45-DQ6",
1336 .matches = {
1337 DMI_MATCH(DMI_BOARD_VENDOR,
1338 "Gigabyte Technology Co., Ltd."),
1339 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
1340 },
1341 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
1342 },
1343 {
1344 .ident = "EP45-DS5",
1345 .matches = {
1346 DMI_MATCH(DMI_BOARD_VENDOR,
1347 "Gigabyte Technology Co., Ltd."),
1348 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
1349 },
1350 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
1351 },
1352 { } /* terminate list */
1353 };
1354#undef ENCODE_BUSDEVFN
1355 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1356 unsigned int val;
1357
1358 if (!dmi)
1359 return false;
1360
1361 val = (unsigned long)dmi->driver_data;
1362
1363 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
1364}
1365
Jacob Pan0cf4a7d2014-04-15 22:27:11 -07001366static bool ahci_broken_devslp(struct pci_dev *pdev)
1367{
1368 /* device with broken DEVSLP but still showing SDS capability */
1369 static const struct pci_device_id ids[] = {
1370 { PCI_VDEVICE(INTEL, 0x0f23)}, /* Valleyview SoC */
1371 {}
1372 };
1373
1374 return pci_match_id(ids, pdev);
1375}
1376
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001377#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001378static void ahci_gtf_filter_workaround(struct ata_host *host)
1379{
1380 static const struct dmi_system_id sysids[] = {
1381 /*
1382 * Aspire 3810T issues a bunch of SATA enable commands
1383 * via _GTF including an invalid one and one which is
1384 * rejected by the device. Among the successful ones
1385 * is FPDMA non-zero offset enable which when enabled
1386 * only on the drive side leads to NCQ command
1387 * failures. Filter it out.
1388 */
1389 {
1390 .ident = "Aspire 3810T",
1391 .matches = {
1392 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1393 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1394 },
1395 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1396 },
1397 { }
1398 };
1399 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1400 unsigned int filter;
1401 int i;
1402
1403 if (!dmi)
1404 return;
1405
1406 filter = (unsigned long)dmi->driver_data;
Joe Perchesa44fec12011-04-15 15:51:58 -07001407 dev_info(host->dev, "applying extra ACPI _GTF filter 0x%x for %s\n",
1408 filter, dmi->ident);
Tejun Heof80ae7e2009-09-16 04:18:03 +09001409
1410 for (i = 0; i < host->n_ports; i++) {
1411 struct ata_port *ap = host->ports[i];
1412 struct ata_link *link;
1413 struct ata_device *dev;
1414
1415 ata_for_each_link(link, ap, EDGE)
1416 ata_for_each_dev(dev, link, ALL)
1417 dev->gtf_filter |= filter;
1418 }
1419}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001420#else
1421static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1422{}
1423#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001424
Sui Chen8bfd1742017-05-09 07:47:22 -05001425/*
1426 * On the Acer Aspire Switch Alpha 12, sometimes all SATA ports are detected
1427 * as DUMMY, or detected but eventually get a "link down" and never get up
1428 * again. When this happens, CAP.NP may hold a value of 0x00 or 0x01, and the
1429 * port_map may hold a value of 0x00.
1430 *
1431 * Overriding CAP.NP to 0x02 and the port_map to 0x7 will reveal all 3 ports
1432 * and can significantly reduce the occurrence of the problem.
1433 *
1434 * https://bugzilla.kernel.org/show_bug.cgi?id=189471
1435 */
1436static void acer_sa5_271_workaround(struct ahci_host_priv *hpriv,
1437 struct pci_dev *pdev)
1438{
1439 static const struct dmi_system_id sysids[] = {
1440 {
1441 .ident = "Acer Switch Alpha 12",
1442 .matches = {
1443 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1444 DMI_MATCH(DMI_PRODUCT_NAME, "Switch SA5-271")
1445 },
1446 },
1447 { }
1448 };
1449
1450 if (dmi_check_system(sysids)) {
1451 dev_info(&pdev->dev, "enabling Acer Switch Alpha 12 workaround\n");
1452 if ((hpriv->saved_cap & 0xC734FF00) == 0xC734FF00) {
1453 hpriv->port_map = 0x7;
1454 hpriv->cap = 0xC734FF02;
1455 }
1456 }
1457}
1458
Tirumalesh Chalamarlad243bed2016-02-16 12:08:49 -08001459#ifdef CONFIG_ARM64
1460/*
1461 * Due to ERRATA#22536, ThunderX needs to handle HOST_IRQ_STAT differently.
1462 * Workaround is to make sure all pending IRQs are served before leaving
1463 * handler.
1464 */
1465static irqreturn_t ahci_thunderx_irq_handler(int irq, void *dev_instance)
1466{
1467 struct ata_host *host = dev_instance;
1468 struct ahci_host_priv *hpriv;
1469 unsigned int rc = 0;
1470 void __iomem *mmio;
1471 u32 irq_stat, irq_masked;
1472 unsigned int handled = 1;
1473
1474 VPRINTK("ENTER\n");
1475 hpriv = host->private_data;
1476 mmio = hpriv->mmio;
1477 irq_stat = readl(mmio + HOST_IRQ_STAT);
1478 if (!irq_stat)
1479 return IRQ_NONE;
1480
1481 do {
1482 irq_masked = irq_stat & hpriv->port_map;
1483 spin_lock(&host->lock);
1484 rc = ahci_handle_port_intr(host, irq_masked);
1485 if (!rc)
1486 handled = 0;
1487 writel(irq_stat, mmio + HOST_IRQ_STAT);
1488 irq_stat = readl(mmio + HOST_IRQ_STAT);
1489 spin_unlock(&host->lock);
1490 } while (irq_stat);
1491 VPRINTK("EXIT\n");
1492
1493 return IRQ_RETVAL(handled);
1494}
1495#endif
1496
Christoph Hellwigaecec8b2016-12-02 19:31:03 +01001497static void ahci_remap_check(struct pci_dev *pdev, int bar,
1498 struct ahci_host_priv *hpriv)
1499{
Kai-Heng Feng894fba72020-02-07 18:00:16 +08001500 int i;
Christoph Hellwigaecec8b2016-12-02 19:31:03 +01001501 u32 cap;
1502
1503 /*
1504 * Check if this device might have remapped nvme devices.
1505 */
1506 if (pdev->vendor != PCI_VENDOR_ID_INTEL ||
1507 pci_resource_len(pdev, bar) < SZ_512K ||
1508 bar != AHCI_PCI_BAR_STANDARD ||
1509 !(readl(hpriv->mmio + AHCI_VSCAP) & 1))
1510 return;
1511
1512 cap = readq(hpriv->mmio + AHCI_REMAP_CAP);
1513 for (i = 0; i < AHCI_MAX_REMAP; i++) {
1514 if ((cap & (1 << i)) == 0)
1515 continue;
1516 if (readl(hpriv->mmio + ahci_remap_dcc(i))
1517 != PCI_CLASS_STORAGE_EXPRESS)
1518 continue;
1519
1520 /* We've found a remapped device */
Kai-Heng Feng894fba72020-02-07 18:00:16 +08001521 hpriv->remapped_nvme++;
Christoph Hellwigaecec8b2016-12-02 19:31:03 +01001522 }
1523
Kai-Heng Feng894fba72020-02-07 18:00:16 +08001524 if (!hpriv->remapped_nvme)
Christoph Hellwigaecec8b2016-12-02 19:31:03 +01001525 return;
1526
Kai-Heng Feng894fba72020-02-07 18:00:16 +08001527 dev_warn(&pdev->dev, "Found %u remapped NVMe devices.\n",
1528 hpriv->remapped_nvme);
Christoph Hellwigf723fa42017-09-05 18:46:47 +02001529 dev_warn(&pdev->dev,
1530 "Switch your BIOS from RAID to AHCI mode to use them.\n");
1531
1532 /*
1533 * Don't rely on the msi-x capability in the remap case,
1534 * share the legacy interrupt across ahci and remapped devices.
1535 */
1536 hpriv->flags |= AHCI_HFLAG_NO_MSI;
Christoph Hellwigaecec8b2016-12-02 19:31:03 +01001537}
1538
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001539static int ahci_get_irq_vector(struct ata_host *host, int port)
Robert Richteree2aad42015-06-05 19:49:25 +02001540{
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001541 return pci_irq_vector(to_pci_dev(host->dev), port);
Robert Richteree2aad42015-06-05 19:49:25 +02001542}
1543
Robert Richtera1c8231172015-05-31 13:55:17 +02001544static int ahci_init_msi(struct pci_dev *pdev, unsigned int n_ports,
1545 struct ahci_host_priv *hpriv)
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001546{
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001547 int nvec;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001548
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001549 if (hpriv->flags & AHCI_HFLAG_NO_MSI)
Robert Richtera1c8231172015-05-31 13:55:17 +02001550 return -ENODEV;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001551
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001552 /*
1553 * If number of MSIs is less than number of ports then Sharing Last
1554 * Message mode could be enforced. In this case assume that advantage
1555 * of multipe MSIs is negated and use single MSI mode instead.
1556 */
Christoph Hellwig17a51f12016-10-18 09:00:52 +02001557 if (n_ports > 1) {
1558 nvec = pci_alloc_irq_vectors(pdev, n_ports, INT_MAX,
1559 PCI_IRQ_MSIX | PCI_IRQ_MSI);
1560 if (nvec > 0) {
1561 if (!(readl(hpriv->mmio + HOST_CTL) & HOST_MRSM)) {
1562 hpriv->get_irq_vector = ahci_get_irq_vector;
1563 hpriv->flags |= AHCI_HFLAG_MULTI_MSI;
1564 return nvec;
1565 }
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001566
Christoph Hellwig17a51f12016-10-18 09:00:52 +02001567 /*
1568 * Fallback to single MSI mode if the controller
1569 * enforced MRSM mode.
1570 */
1571 printk(KERN_INFO
1572 "ahci: MRSM is on, fallback to single MSI\n");
1573 pci_free_irq_vectors(pdev);
1574 }
Christoph Hellwiga478b092016-10-20 17:15:41 +02001575 }
Robert Richtera1c8231172015-05-31 13:55:17 +02001576
Dan Williamsd684a902015-11-11 16:27:33 -08001577 /*
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001578 * If the host is not capable of supporting per-port vectors, fall
1579 * back to single MSI before finally attempting single MSI-X.
Dan Williamsd684a902015-11-11 16:27:33 -08001580 */
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001581 nvec = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_MSI);
1582 if (nvec == 1)
Dan Williamsd684a902015-11-11 16:27:33 -08001583 return nvec;
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001584 return pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_MSIX);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001585}
1586
Srinivas Pandruvadab1a95852018-07-27 13:47:03 -07001587static void ahci_update_initial_lpm_policy(struct ata_port *ap,
1588 struct ahci_host_priv *hpriv)
1589{
1590 int policy = CONFIG_SATA_MOBILE_LPM_POLICY;
1591
1592
1593 /* Ignore processing for non mobile platforms */
1594 if (!(hpriv->flags & AHCI_HFLAG_IS_MOBILE))
1595 return;
1596
1597 /* user modified policy via module param */
1598 if (mobile_lpm_policy != -1) {
1599 policy = mobile_lpm_policy;
1600 goto update_policy;
1601 }
1602
1603#ifdef CONFIG_ACPI
1604 if (policy > ATA_LPM_MED_POWER &&
1605 (acpi_gbl_FADT.flags & ACPI_FADT_LOW_POWER_S0)) {
1606 if (hpriv->cap & HOST_CAP_PART)
1607 policy = ATA_LPM_MIN_POWER_WITH_PARTIAL;
1608 else if (hpriv->cap & HOST_CAP_SSC)
1609 policy = ATA_LPM_MIN_POWER;
1610 }
1611#endif
1612
1613update_policy:
1614 if (policy >= ATA_LPM_UNKNOWN && policy <= ATA_LPM_MIN_POWER)
1615 ap->target_lpm_policy = policy;
1616}
1617
Dan Williamsc312ef12019-08-29 16:30:34 -07001618static void ahci_intel_pcs_quirk(struct pci_dev *pdev, struct ahci_host_priv *hpriv)
1619{
1620 const struct pci_device_id *id = pci_match_id(ahci_pci_tbl, pdev);
1621 u16 tmp16;
1622
1623 /*
1624 * Only apply the 6-port PCS quirk for known legacy platforms.
1625 */
1626 if (!id || id->vendor != PCI_VENDOR_ID_INTEL)
1627 return;
Dan Williams09d6ac82019-10-15 12:54:17 -07001628
1629 /* Skip applying the quirk on Denverton and beyond */
1630 if (((enum board_ids) id->driver_data) >= board_ahci_pcs7)
Dan Williamsc312ef12019-08-29 16:30:34 -07001631 return;
1632
1633 /*
1634 * port_map is determined from PORTS_IMPL PCI register which is
1635 * implemented as write or write-once register. If the register
1636 * isn't programmed, ahci automatically generates it from number
1637 * of ports, which is good enough for PCS programming. It is
1638 * otherwise expected that platform firmware enables the ports
1639 * before the OS boots.
1640 */
1641 pci_read_config_word(pdev, PCS_6, &tmp16);
1642 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
1643 tmp16 |= hpriv->port_map;
1644 pci_write_config_word(pdev, PCS_6, tmp16);
1645 }
1646}
1647
Kai-Heng Feng894fba72020-02-07 18:00:16 +08001648static ssize_t remapped_nvme_show(struct device *dev,
1649 struct device_attribute *attr,
1650 char *buf)
1651{
1652 struct ata_host *host = dev_get_drvdata(dev);
1653 struct ahci_host_priv *hpriv = host->private_data;
1654
1655 return sprintf(buf, "%u\n", hpriv->remapped_nvme);
1656}
1657
1658static DEVICE_ATTR_RO(remapped_nvme);
1659
Tejun Heo24dc5f32007-01-20 16:00:28 +09001660static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001661{
Tejun Heoe297d992008-06-10 00:13:04 +09001662 unsigned int board_id = ent->driver_data;
1663 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001664 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001665 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001666 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001667 struct ata_host *host;
Alexander Gordeevc3ebd6a2014-09-25 15:13:21 +02001668 int n_ports, i, rc;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001669 int ahci_pci_bar = AHCI_PCI_BAR_STANDARD;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001670
1671 VPRINTK("ENTER\n");
1672
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001673 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001674
Joe Perches06296a12011-04-15 15:52:00 -07001675 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001676
Alan Cox5b66c822008-09-03 14:48:34 +01001677 /* The AHCI driver can only drive the SATA ports, the PATA driver
1678 can drive them all so if both drivers are selected make sure
1679 AHCI stays out of the way */
1680 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1681 return -ENODEV;
1682
James Lairdcb856962013-11-19 11:06:38 +11001683 /* Apple BIOS on MCP89 prevents us using AHCI */
1684 if (is_mcp89_apple(pdev))
1685 ahci_mcp89_apple_enable(pdev);
Tejun Heoc6353b42010-06-17 11:42:22 +02001686
Mark Nelson7a022672009-11-22 12:07:41 +11001687 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1688 * At the moment, we can only use the AHCI mode. Let the users know
1689 * that for SAS drives they're out of luck.
1690 */
1691 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
Joe Perchesa44fec12011-04-15 15:51:58 -07001692 dev_info(&pdev->dev,
1693 "PDC42819 can only drive SATA devices with this driver\n");
Mark Nelson7a022672009-11-22 12:07:41 +11001694
Robert Richterb7ae1282015-06-05 19:49:26 +02001695 /* Some devices use non-standard BARs */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001696 if (pdev->vendor == PCI_VENDOR_ID_STMICRO && pdev->device == 0xCC06)
1697 ahci_pci_bar = AHCI_PCI_BAR_STA2X11;
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001698 else if (pdev->vendor == 0x1c44 && pdev->device == 0x8000)
1699 ahci_pci_bar = AHCI_PCI_BAR_ENMOTUS;
Radha Mohan Chintakuntlab1314e32017-10-10 22:37:51 -07001700 else if (pdev->vendor == PCI_VENDOR_ID_CAVIUM) {
1701 if (pdev->device == 0xa01c)
1702 ahci_pci_bar = AHCI_PCI_BAR_CAVIUM;
1703 if (pdev->device == 0xa084)
1704 ahci_pci_bar = AHCI_PCI_BAR_CAVIUM_GEN5;
Tiezhu Yange49bd682020-03-10 20:50:08 +08001705 } else if (pdev->vendor == PCI_VENDOR_ID_LOONGSON) {
1706 if (pdev->device == 0x7a08)
1707 ahci_pci_bar = AHCI_PCI_BAR_LOONGSON;
Radha Mohan Chintakuntlab1314e32017-10-10 22:37:51 -07001708 }
Alessandro Rubini318893e2012-01-06 13:33:39 +01001709
Tejun Heo4447d352007-04-17 23:44:08 +09001710 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001711 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001712 if (rc)
1713 return rc;
1714
Tejun Heoc4f77922007-12-06 15:09:43 +09001715 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1716 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1717 u8 map;
1718
1719 /* ICH6s share the same PCI ID for both piix and ahci
1720 * modes. Enabling ahci mode while MAP indicates
1721 * combined mode is a bad idea. Yield to ata_piix.
1722 */
1723 pci_read_config_byte(pdev, ICH_MAP, &map);
1724 if (map & 0x3) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001725 dev_info(&pdev->dev,
1726 "controller is in combined mode, can't enable AHCI mode\n");
Tejun Heoc4f77922007-12-06 15:09:43 +09001727 return -ENODEV;
1728 }
1729 }
1730
Paul Bolle6fec8872013-12-16 11:34:21 +01001731 /* AHCI controllers often implement SFF compatible interface.
1732 * Grab all PCI BARs just in case.
1733 */
1734 rc = pcim_iomap_regions_request_all(pdev, 1 << ahci_pci_bar, DRV_NAME);
1735 if (rc == -EBUSY)
1736 pcim_pin_device(pdev);
1737 if (rc)
1738 return rc;
1739
Tejun Heo24dc5f32007-01-20 16:00:28 +09001740 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1741 if (!hpriv)
1742 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001743 hpriv->flags |= (unsigned long)pi.private_data;
1744
Tejun Heoe297d992008-06-10 00:13:04 +09001745 /* MCP65 revision A1 and A2 can't do MSI */
1746 if (board_id == board_ahci_mcp65 &&
1747 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1748 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1749
Shane Huange427fe02008-12-30 10:53:41 +08001750 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1751 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1752 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1753
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001754 /* only some SB600s can do 64bit DMA */
1755 if (ahci_sb600_enable_64bit(pdev))
1756 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001757
Alessandro Rubini318893e2012-01-06 13:33:39 +01001758 hpriv->mmio = pcim_iomap_table(pdev)[ahci_pci_bar];
Anton Vorontsovd8993342010-03-03 20:17:34 +03001759
Christoph Hellwigaecec8b2016-12-02 19:31:03 +01001760 /* detect remapped nvme devices */
1761 ahci_remap_check(pdev, ahci_pci_bar, hpriv);
1762
Kai-Heng Feng894fba72020-02-07 18:00:16 +08001763 sysfs_add_file_to_group(&pdev->dev.kobj,
1764 &dev_attr_remapped_nvme.attr,
1765 NULL);
1766
Jacob Pan0cf4a7d2014-04-15 22:27:11 -07001767 /* must set flag prior to save config in order to take effect */
1768 if (ahci_broken_devslp(pdev))
1769 hpriv->flags |= AHCI_HFLAG_NO_DEVSLP;
1770
Tirumalesh Chalamarlad243bed2016-02-16 12:08:49 -08001771#ifdef CONFIG_ARM64
1772 if (pdev->vendor == 0x177d && pdev->device == 0xa01c)
1773 hpriv->irq_handler = ahci_thunderx_irq_handler;
1774#endif
1775
Tejun Heo4447d352007-04-17 23:44:08 +09001776 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001777 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001778
Dan Williamsc312ef12019-08-29 16:30:34 -07001779 /*
1780 * If platform firmware failed to enable ports, try to enable
1781 * them here.
1782 */
1783 ahci_intel_pcs_quirk(pdev, hpriv);
1784
Tejun Heo4447d352007-04-17 23:44:08 +09001785 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001786 if (hpriv->cap & HOST_CAP_NCQ) {
1787 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001788 /*
1789 * Auto-activate optimization is supposed to be
1790 * supported on all AHCI controllers indicating NCQ
1791 * capability, but it seems to be broken on some
1792 * chipsets including NVIDIAs.
1793 */
1794 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001795 pi.flags |= ATA_FLAG_FPDMA_AA;
Marc Carino40fb59e2013-08-24 23:22:49 -07001796
1797 /*
1798 * All AHCI controllers should be forward-compatible
1799 * with the new auxiliary field. This code should be
1800 * conditionalized if any buggy AHCI controllers are
1801 * encountered.
1802 */
1803 pi.flags |= ATA_FLAG_FPDMA_AUX;
Robert Hancock453d3132010-01-26 22:33:23 -06001804 }
Tejun Heo4447d352007-04-17 23:44:08 +09001805
Tejun Heo7d50b602007-09-23 13:19:54 +09001806 if (hpriv->cap & HOST_CAP_PMP)
1807 pi.flags |= ATA_FLAG_PMP;
1808
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001809 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001810
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001811 if (ahci_broken_system_poweroff(pdev)) {
1812 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1813 dev_info(&pdev->dev,
1814 "quirky BIOS, skipping spindown on poweroff\n");
1815 }
1816
Hans de Goede240630e2018-07-01 12:15:46 +02001817 if (ahci_broken_lpm(pdev)) {
1818 pi.flags |= ATA_FLAG_NO_LPM;
1819 dev_warn(&pdev->dev,
1820 "BIOS update required for Link Power Management support\n");
1821 }
1822
Tejun Heo9b10ae82009-05-30 20:50:12 +09001823 if (ahci_broken_suspend(pdev)) {
1824 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
Joe Perchesa44fec12011-04-15 15:51:58 -07001825 dev_warn(&pdev->dev,
1826 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +09001827 }
1828
Tejun Heo55946392009-08-04 14:30:08 +09001829 if (ahci_broken_online(pdev)) {
1830 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1831 dev_info(&pdev->dev,
1832 "online status unreliable, applying workaround\n");
1833 }
1834
Sui Chen8bfd1742017-05-09 07:47:22 -05001835
1836 /* Acer SA5-271 workaround modifies private_data */
1837 acer_sa5_271_workaround(hpriv, pdev);
1838
Tejun Heo837f5f82008-02-06 15:13:51 +09001839 /* CAP.NP sometimes indicate the index of the last enabled
1840 * port, at other times, that of the last possible port, so
1841 * determining the maximum port number requires looking at
1842 * both CAP.NP and port_map.
1843 */
1844 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1845
1846 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001847 if (!host)
1848 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001849 host->private_data = hpriv;
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001850
1851 if (ahci_init_msi(pdev, n_ports, hpriv) < 0) {
1852 /* legacy intx interrupts */
1853 pci_intx(pdev, 1);
1854 }
Christoph Hellwig0ce57f82016-10-25 14:04:34 +02001855 hpriv->irq = pci_irq_vector(pdev, 0);
Robert Richter21bfd1a2015-05-31 13:55:18 +02001856
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001857 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001858 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001859 else
Jingoo Hand2782d92013-10-05 09:15:16 +09001860 dev_info(&pdev->dev, "SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001861
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001862 if (pi.flags & ATA_FLAG_EM)
1863 ahci_reset_em(host);
1864
Tejun Heo4447d352007-04-17 23:44:08 +09001865 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001866 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001867
Alessandro Rubini318893e2012-01-06 13:33:39 +01001868 ata_port_pbar_desc(ap, ahci_pci_bar, -1, "abar");
1869 ata_port_pbar_desc(ap, ahci_pci_bar,
Tejun Heocbcdd872007-08-18 13:14:55 +09001870 0x100 + ap->port_no * 0x80, "port");
1871
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001872 /* set enclosure management message type */
1873 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001874 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001875
Srinivas Pandruvadab1a95852018-07-27 13:47:03 -07001876 ahci_update_initial_lpm_policy(ap, hpriv);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001877
Jeff Garzikdab632e2007-05-28 08:33:01 -04001878 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001879 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001880 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001881 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001882
Tejun Heoedc93052007-10-25 14:59:16 +09001883 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1884 ahci_p5wdh_workaround(host);
1885
Tejun Heof80ae7e2009-09-16 04:18:03 +09001886 /* apply gtf filter quirk */
1887 ahci_gtf_filter_workaround(host);
1888
Linus Torvalds1da177e2005-04-16 15:20:36 -07001889 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001890 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001891 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001892 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001893
Dan Williamsc312ef12019-08-29 16:30:34 -07001894 rc = ahci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001895 if (rc)
1896 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001897
Anton Vorontsov781d6552010-03-03 20:17:42 +03001898 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001899 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001900
Tejun Heo4447d352007-04-17 23:44:08 +09001901 pci_set_master(pdev);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001902
Mika Westerberg02e53292016-02-18 10:54:17 +02001903 rc = ahci_host_activate(host, &ahci_sht);
1904 if (rc)
1905 return rc;
1906
1907 pm_runtime_put_noidle(&pdev->dev);
1908 return 0;
1909}
1910
Prabhakar Kushwaha10a663a2020-01-25 03:37:29 +00001911static void ahci_shutdown_one(struct pci_dev *pdev)
1912{
1913 ata_pci_shutdown_one(pdev);
1914}
1915
Mika Westerberg02e53292016-02-18 10:54:17 +02001916static void ahci_remove_one(struct pci_dev *pdev)
1917{
Kai-Heng Feng894fba72020-02-07 18:00:16 +08001918 sysfs_remove_file_from_group(&pdev->dev.kobj,
1919 &dev_attr_remapped_nvme.attr,
1920 NULL);
Mika Westerberg02e53292016-02-18 10:54:17 +02001921 pm_runtime_get_noresume(&pdev->dev);
1922 ata_pci_remove_one(pdev);
Jeff Garzik907f4672005-05-12 15:03:42 -04001923}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001924
Axel Lin2fc75da2012-04-19 13:43:05 +08001925module_pci_driver(ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001926
1927MODULE_AUTHOR("Jeff Garzik");
1928MODULE_DESCRIPTION("AHCI SATA low-level driver");
1929MODULE_LICENSE("GPL");
1930MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001931MODULE_VERSION(DRV_VERSION);