blob: 2025b29f17fab3cd1d625b6da929f8e1a4702921 [file] [log] [blame]
Thomas Gleixnerc82ee6d2019-05-19 15:51:48 +02001// SPDX-License-Identifier: GPL-2.0-or-later
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
3 * ahci.c - AHCI SATA support
4 *
Tejun Heo8c3d3d42013-05-14 11:09:50 -07005 * Maintained by: Tejun Heo <tj@kernel.org>
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04006 * Please ALWAYS copy linux-ide@vger.kernel.org
7 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04009 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * libata documentation is available via 'make {ps|pdf}docs',
Mauro Carvalho Chehab19285f32017-05-14 11:52:56 -030012 * as Documentation/driver-api/libata.rst
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040013 *
14 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070015 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040016 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070017 */
18
19#include <linux/kernel.h>
20#include <linux/module.h>
21#include <linux/pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/blkdev.h>
23#include <linux/delay.h>
24#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020025#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050026#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090027#include <linux/dmi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/gfp.h>
Robert Richteree2aad42015-06-05 19:49:25 +020029#include <linux/msi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050031#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032#include <linux/libata.h>
Christoph Hellwigaecec8b2016-12-02 19:31:03 +010033#include <linux/ahci-remap.h>
34#include <linux/io-64-nonatomic-lo-hi.h>
Anton Vorontsov365cfa12010-03-28 00:22:14 -040035#include "ahci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
37#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090038#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Linus Torvalds1da177e2005-04-16 15:20:36 -070040enum {
Alessandro Rubini318893e2012-01-06 13:33:39 +010041 AHCI_PCI_BAR_STA2X11 = 0,
Robert Richterb7ae1282015-06-05 19:49:26 +020042 AHCI_PCI_BAR_CAVIUM = 0,
Tiezhu Yange49bd682020-03-10 20:50:08 +080043 AHCI_PCI_BAR_LOONGSON = 0,
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -080044 AHCI_PCI_BAR_ENMOTUS = 2,
Radha Mohan Chintakuntlab1314e32017-10-10 22:37:51 -070045 AHCI_PCI_BAR_CAVIUM_GEN5 = 4,
Alessandro Rubini318893e2012-01-06 13:33:39 +010046 AHCI_PCI_BAR_STANDARD = 5,
Tejun Heo441577e2010-03-29 10:32:39 +090047};
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
Tejun Heo441577e2010-03-29 10:32:39 +090049enum board_ids {
50 /* board IDs by feature in alphabetical order */
51 board_ahci,
52 board_ahci_ign_iferr,
Hans de Goedeebb82e32017-12-11 17:52:16 +010053 board_ahci_mobile,
Tejun Heo66a7cbc2014-10-27 10:22:56 -040054 board_ahci_nomsi,
Levente Kurusa67809f82014-02-18 10:22:17 -050055 board_ahci_noncq,
Tejun Heo441577e2010-03-29 10:32:39 +090056 board_ahci_nosntf,
Tejun Heo5f173102010-07-24 16:53:48 +020057 board_ahci_yes_fbs,
Tejun Heo441577e2010-03-29 10:32:39 +090058
59 /* board IDs for specific chipsets in alphabetical order */
Hanna Hawa7d523bd2019-10-17 15:46:53 +010060 board_ahci_al,
Dan Williamsdbfe8ef2015-05-08 15:23:55 -040061 board_ahci_avn,
Tejun Heo441577e2010-03-29 10:32:39 +090062 board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090063 board_ahci_mcp77,
64 board_ahci_mcp89,
Tejun Heo441577e2010-03-29 10:32:39 +090065 board_ahci_mv,
66 board_ahci_sb600,
67 board_ahci_sb700, /* for SB700 and SB800 */
68 board_ahci_vt8251,
69
Dan Williamsc312ef12019-08-29 16:30:34 -070070 /*
71 * board IDs for Intel chipsets that support more than 6 ports
72 * *and* end up needing the PCS quirk.
73 */
74 board_ahci_pcs7,
75
Tejun Heo441577e2010-03-29 10:32:39 +090076 /* aliases */
77 board_ahci_mcp_linux = board_ahci_mcp65,
78 board_ahci_mcp67 = board_ahci_mcp65,
79 board_ahci_mcp73 = board_ahci_mcp65,
Tejun Heo83f2b962010-03-30 10:28:32 +090080 board_ahci_mcp79 = board_ahci_mcp77,
Linus Torvalds1da177e2005-04-16 15:20:36 -070081};
82
Jeff Garzik2dcb4072007-10-19 06:42:56 -040083static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Mika Westerberg02e53292016-02-18 10:54:17 +020084static void ahci_remove_one(struct pci_dev *dev);
Prabhakar Kushwaha10a663a2020-01-25 03:37:29 +000085static void ahci_shutdown_one(struct pci_dev *dev);
Tejun Heoa1efdab2008-03-25 12:22:50 +090086static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
87 unsigned long deadline);
Dan Williamsdbfe8ef2015-05-08 15:23:55 -040088static int ahci_avn_hardreset(struct ata_link *link, unsigned int *class,
89 unsigned long deadline);
James Lairdcb856962013-11-19 11:06:38 +110090static void ahci_mcp89_apple_enable(struct pci_dev *pdev);
91static bool is_mcp89_apple(struct pci_dev *pdev);
Tejun Heoa1efdab2008-03-25 12:22:50 +090092static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
93 unsigned long deadline);
Mika Westerberg02e53292016-02-18 10:54:17 +020094#ifdef CONFIG_PM
95static int ahci_pci_device_runtime_suspend(struct device *dev);
96static int ahci_pci_device_runtime_resume(struct device *dev);
Mika Westerbergf1d848f2016-02-18 10:54:15 +020097#ifdef CONFIG_PM_SLEEP
98static int ahci_pci_device_suspend(struct device *dev);
99static int ahci_pci_device_resume(struct device *dev);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900100#endif
Mika Westerberg02e53292016-02-18 10:54:17 +0200101#endif /* CONFIG_PM */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102
Tejun Heofad16e72010-09-21 09:25:48 +0200103static struct scsi_host_template ahci_sht = {
104 AHCI_SHT("ahci"),
105};
106
Tejun Heo029cfd62008-03-25 12:22:49 +0900107static struct ata_port_operations ahci_vt8251_ops = {
108 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900109 .hardreset = ahci_vt8251_hardreset,
Tejun Heoad616ff2006-11-01 18:00:24 +0900110};
111
Tejun Heo029cfd62008-03-25 12:22:49 +0900112static struct ata_port_operations ahci_p5wdh_ops = {
113 .inherits = &ahci_ops,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900114 .hardreset = ahci_p5wdh_hardreset,
Tejun Heoedc93052007-10-25 14:59:16 +0900115};
116
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400117static struct ata_port_operations ahci_avn_ops = {
118 .inherits = &ahci_ops,
119 .hardreset = ahci_avn_hardreset,
120};
121
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100122static const struct ata_port_info ahci_port_info[] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900123 /* by features */
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530124 [board_ahci] = {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900125 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100126 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400127 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128 .port_ops = &ahci_ops,
129 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530130 [board_ahci_ign_iferr] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900131 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
132 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100133 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400134 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900135 .port_ops = &ahci_ops,
136 },
Hans de Goedeebb82e32017-12-11 17:52:16 +0100137 [board_ahci_mobile] = {
138 AHCI_HFLAGS (AHCI_HFLAG_IS_MOBILE),
139 .flags = AHCI_FLAG_COMMON,
140 .pio_mask = ATA_PIO4,
141 .udma_mask = ATA_UDMA6,
142 .port_ops = &ahci_ops,
143 },
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400144 [board_ahci_nomsi] = {
145 AHCI_HFLAGS (AHCI_HFLAG_NO_MSI),
146 .flags = AHCI_FLAG_COMMON,
147 .pio_mask = ATA_PIO4,
148 .udma_mask = ATA_UDMA6,
149 .port_ops = &ahci_ops,
150 },
Levente Kurusa67809f82014-02-18 10:22:17 -0500151 [board_ahci_noncq] = {
152 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ),
153 .flags = AHCI_FLAG_COMMON,
154 .pio_mask = ATA_PIO4,
155 .udma_mask = ATA_UDMA6,
156 .port_ops = &ahci_ops,
157 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530158 [board_ahci_nosntf] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900159 AHCI_HFLAGS (AHCI_HFLAG_NO_SNTF),
160 .flags = AHCI_FLAG_COMMON,
161 .pio_mask = ATA_PIO4,
162 .udma_mask = ATA_UDMA6,
163 .port_ops = &ahci_ops,
164 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530165 [board_ahci_yes_fbs] = {
Tejun Heo5f173102010-07-24 16:53:48 +0200166 AHCI_HFLAGS (AHCI_HFLAG_YES_FBS),
167 .flags = AHCI_FLAG_COMMON,
168 .pio_mask = ATA_PIO4,
169 .udma_mask = ATA_UDMA6,
170 .port_ops = &ahci_ops,
171 },
Tejun Heo441577e2010-03-29 10:32:39 +0900172 /* by chipsets */
Hanna Hawa7d523bd2019-10-17 15:46:53 +0100173 [board_ahci_al] = {
174 AHCI_HFLAGS (AHCI_HFLAG_NO_PMP | AHCI_HFLAG_NO_MSI),
175 .flags = AHCI_FLAG_COMMON,
176 .pio_mask = ATA_PIO4,
177 .udma_mask = ATA_UDMA6,
178 .port_ops = &ahci_ops,
179 },
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400180 [board_ahci_avn] = {
181 .flags = AHCI_FLAG_COMMON,
182 .pio_mask = ATA_PIO4,
183 .udma_mask = ATA_UDMA6,
184 .port_ops = &ahci_avn_ops,
185 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530186 [board_ahci_mcp65] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900187 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP |
188 AHCI_HFLAG_YES_NCQ),
Tejun Heoae01b242011-03-16 11:14:55 +0100189 .flags = AHCI_FLAG_COMMON | ATA_FLAG_NO_DIPM,
Tejun Heo83f2b962010-03-30 10:28:32 +0900190 .pio_mask = ATA_PIO4,
191 .udma_mask = ATA_UDMA6,
192 .port_ops = &ahci_ops,
193 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530194 [board_ahci_mcp77] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900195 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA | AHCI_HFLAG_NO_PMP),
196 .flags = AHCI_FLAG_COMMON,
197 .pio_mask = ATA_PIO4,
198 .udma_mask = ATA_UDMA6,
199 .port_ops = &ahci_ops,
200 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530201 [board_ahci_mcp89] = {
Tejun Heo83f2b962010-03-30 10:28:32 +0900202 AHCI_HFLAGS (AHCI_HFLAG_NO_FPDMA_AA),
Tejun Heo441577e2010-03-29 10:32:39 +0900203 .flags = AHCI_FLAG_COMMON,
204 .pio_mask = ATA_PIO4,
205 .udma_mask = ATA_UDMA6,
206 .port_ops = &ahci_ops,
207 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530208 [board_ahci_mv] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900209 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
210 AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP),
Sergei Shtylyov9cbe0562011-02-04 22:05:48 +0300211 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
Tejun Heo441577e2010-03-29 10:32:39 +0900212 .pio_mask = ATA_PIO4,
213 .udma_mask = ATA_UDMA6,
214 .port_ops = &ahci_ops,
215 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530216 [board_ahci_sb600] = {
Tejun Heo417a1a62007-09-23 13:19:55 +0900217 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo2fcad9d2009-10-03 18:27:29 +0900218 AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255 |
219 AHCI_HFLAG_32BIT_ONLY),
Tejun Heo417a1a62007-09-23 13:19:55 +0900220 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100221 .pio_mask = ATA_PIO4,
Jeff Garzik469248a2007-07-08 01:13:16 -0400222 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800223 .port_ops = &ahci_pmp_retry_srst_ops,
Conke Hu55a61602007-03-27 18:33:05 +0800224 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530225 [board_ahci_sb700] = { /* for SB700 and SB800 */
Shane Huangbd172432008-06-10 15:52:04 +0800226 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL),
Shane Huange39fc8c2008-02-22 05:00:31 -0800227 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100228 .pio_mask = ATA_PIO4,
Shane Huange39fc8c2008-02-22 05:00:31 -0800229 .udma_mask = ATA_UDMA6,
Yuan-Hsin Chen345347c2011-06-21 17:17:38 +0800230 .port_ops = &ahci_pmp_retry_srst_ops,
Shane Huange39fc8c2008-02-22 05:00:31 -0800231 },
Jeffrin Josefacb8fa2012-06-05 01:33:37 +0530232 [board_ahci_vt8251] = {
Tejun Heo441577e2010-03-29 10:32:39 +0900233 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heoe297d992008-06-10 00:13:04 +0900234 .flags = AHCI_FLAG_COMMON,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100235 .pio_mask = ATA_PIO4,
Tejun Heoe297d992008-06-10 00:13:04 +0900236 .udma_mask = ATA_UDMA6,
Tejun Heo441577e2010-03-29 10:32:39 +0900237 .port_ops = &ahci_vt8251_ops,
Shaohua Li1b677af2009-11-16 09:56:05 +0800238 },
Dan Williamsc312ef12019-08-29 16:30:34 -0700239 [board_ahci_pcs7] = {
240 .flags = AHCI_FLAG_COMMON,
241 .pio_mask = ATA_PIO4,
242 .udma_mask = ATA_UDMA6,
243 .port_ops = &ahci_ops,
244 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245};
246
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500247static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400248 /* Intel */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400249 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
250 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
251 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
252 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
253 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900254 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400255 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
256 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
257 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
258 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900259 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
Shaohua Li1b677af2009-11-16 09:56:05 +0800260 { PCI_VDEVICE(INTEL, 0x2822), board_ahci_nosntf }, /* ICH8 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900261 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
262 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
263 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
264 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
265 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
266 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
267 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
268 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100269 { PCI_VDEVICE(INTEL, 0x2929), board_ahci_mobile }, /* ICH9M */
270 { PCI_VDEVICE(INTEL, 0x292a), board_ahci_mobile }, /* ICH9M */
271 { PCI_VDEVICE(INTEL, 0x292b), board_ahci_mobile }, /* ICH9M */
272 { PCI_VDEVICE(INTEL, 0x292c), board_ahci_mobile }, /* ICH9M */
273 { PCI_VDEVICE(INTEL, 0x292f), board_ahci_mobile }, /* ICH9M */
Tejun Heo7a234af2007-09-03 12:44:57 +0900274 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100275 { PCI_VDEVICE(INTEL, 0x294e), board_ahci_mobile }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400276 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
277 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800278 { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */
Mark Goodwinb2dde6a2009-06-26 10:44:11 -0500279 { PCI_VDEVICE(INTEL, 0x3a22), board_ahci }, /* ICH10 */
Jason Gaston16ad1ad2008-01-28 17:34:14 -0800280 { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */
David Milburnc1f57d92009-07-22 15:15:56 -0500281 { PCI_VDEVICE(INTEL, 0x3b22), board_ahci }, /* PCH AHCI */
282 { PCI_VDEVICE(INTEL, 0x3b23), board_ahci }, /* PCH AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700283 { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */
Seth Heasley8e48b6b2008-08-27 16:47:22 -0700284 { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100285 { PCI_VDEVICE(INTEL, 0x3b29), board_ahci_mobile }, /* PCH M AHCI */
Seth Heasleyadcb5302008-08-11 17:03:09 -0700286 { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100287 { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci_mobile }, /* PCH M RAID */
David Milburnc1f57d92009-07-22 15:15:56 -0500288 { PCI_VDEVICE(INTEL, 0x3b2f), board_ahci }, /* PCH AHCI */
Dan Williamsc312ef12019-08-29 16:30:34 -0700289 { PCI_VDEVICE(INTEL, 0x19b0), board_ahci_pcs7 }, /* DNV AHCI */
290 { PCI_VDEVICE(INTEL, 0x19b1), board_ahci_pcs7 }, /* DNV AHCI */
291 { PCI_VDEVICE(INTEL, 0x19b2), board_ahci_pcs7 }, /* DNV AHCI */
292 { PCI_VDEVICE(INTEL, 0x19b3), board_ahci_pcs7 }, /* DNV AHCI */
293 { PCI_VDEVICE(INTEL, 0x19b4), board_ahci_pcs7 }, /* DNV AHCI */
294 { PCI_VDEVICE(INTEL, 0x19b5), board_ahci_pcs7 }, /* DNV AHCI */
295 { PCI_VDEVICE(INTEL, 0x19b6), board_ahci_pcs7 }, /* DNV AHCI */
296 { PCI_VDEVICE(INTEL, 0x19b7), board_ahci_pcs7 }, /* DNV AHCI */
297 { PCI_VDEVICE(INTEL, 0x19bE), board_ahci_pcs7 }, /* DNV AHCI */
298 { PCI_VDEVICE(INTEL, 0x19bF), board_ahci_pcs7 }, /* DNV AHCI */
299 { PCI_VDEVICE(INTEL, 0x19c0), board_ahci_pcs7 }, /* DNV AHCI */
300 { PCI_VDEVICE(INTEL, 0x19c1), board_ahci_pcs7 }, /* DNV AHCI */
301 { PCI_VDEVICE(INTEL, 0x19c2), board_ahci_pcs7 }, /* DNV AHCI */
302 { PCI_VDEVICE(INTEL, 0x19c3), board_ahci_pcs7 }, /* DNV AHCI */
303 { PCI_VDEVICE(INTEL, 0x19c4), board_ahci_pcs7 }, /* DNV AHCI */
304 { PCI_VDEVICE(INTEL, 0x19c5), board_ahci_pcs7 }, /* DNV AHCI */
305 { PCI_VDEVICE(INTEL, 0x19c6), board_ahci_pcs7 }, /* DNV AHCI */
306 { PCI_VDEVICE(INTEL, 0x19c7), board_ahci_pcs7 }, /* DNV AHCI */
307 { PCI_VDEVICE(INTEL, 0x19cE), board_ahci_pcs7 }, /* DNV AHCI */
308 { PCI_VDEVICE(INTEL, 0x19cF), board_ahci_pcs7 }, /* DNV AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800309 { PCI_VDEVICE(INTEL, 0x1c02), board_ahci }, /* CPT AHCI */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100310 { PCI_VDEVICE(INTEL, 0x1c03), board_ahci_mobile }, /* CPT M AHCI */
Seth Heasley5623cab2010-01-12 17:00:18 -0800311 { PCI_VDEVICE(INTEL, 0x1c04), board_ahci }, /* CPT RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100312 { PCI_VDEVICE(INTEL, 0x1c05), board_ahci_mobile }, /* CPT M RAID */
Seth Heasley5623cab2010-01-12 17:00:18 -0800313 { PCI_VDEVICE(INTEL, 0x1c06), board_ahci }, /* CPT RAID */
314 { PCI_VDEVICE(INTEL, 0x1c07), board_ahci }, /* CPT RAID */
Seth Heasley992b3fb2010-09-09 09:44:56 -0700315 { PCI_VDEVICE(INTEL, 0x1d02), board_ahci }, /* PBG AHCI */
316 { PCI_VDEVICE(INTEL, 0x1d04), board_ahci }, /* PBG RAID */
317 { PCI_VDEVICE(INTEL, 0x1d06), board_ahci }, /* PBG RAID */
Seth Heasley64a39032011-03-11 11:57:42 -0800318 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* PBG RAID */
Seth Heasleya4a461a2011-01-10 12:57:17 -0800319 { PCI_VDEVICE(INTEL, 0x2323), board_ahci }, /* DH89xxCC AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700320 { PCI_VDEVICE(INTEL, 0x1e02), board_ahci }, /* Panther Point AHCI */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100321 { PCI_VDEVICE(INTEL, 0x1e03), board_ahci_mobile }, /* Panther M AHCI */
Seth Heasley181e3ce2011-04-20 08:45:20 -0700322 { PCI_VDEVICE(INTEL, 0x1e04), board_ahci }, /* Panther Point RAID */
323 { PCI_VDEVICE(INTEL, 0x1e05), board_ahci }, /* Panther Point RAID */
324 { PCI_VDEVICE(INTEL, 0x1e06), board_ahci }, /* Panther Point RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100325 { PCI_VDEVICE(INTEL, 0x1e07), board_ahci_mobile }, /* Panther M RAID */
Seth Heasley2cab7a42011-07-14 16:50:49 -0700326 { PCI_VDEVICE(INTEL, 0x1e0e), board_ahci }, /* Panther Point RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800327 { PCI_VDEVICE(INTEL, 0x8c02), board_ahci }, /* Lynx Point AHCI */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100328 { PCI_VDEVICE(INTEL, 0x8c03), board_ahci_mobile }, /* Lynx M AHCI */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800329 { PCI_VDEVICE(INTEL, 0x8c04), board_ahci }, /* Lynx Point RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100330 { PCI_VDEVICE(INTEL, 0x8c05), board_ahci_mobile }, /* Lynx M RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800331 { PCI_VDEVICE(INTEL, 0x8c06), board_ahci }, /* Lynx Point RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100332 { PCI_VDEVICE(INTEL, 0x8c07), board_ahci_mobile }, /* Lynx M RAID */
Seth Heasleyea4ace62012-01-23 16:27:30 -0800333 { PCI_VDEVICE(INTEL, 0x8c0e), board_ahci }, /* Lynx Point RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100334 { PCI_VDEVICE(INTEL, 0x8c0f), board_ahci_mobile }, /* Lynx M RAID */
335 { PCI_VDEVICE(INTEL, 0x9c02), board_ahci_mobile }, /* Lynx LP AHCI */
336 { PCI_VDEVICE(INTEL, 0x9c03), board_ahci_mobile }, /* Lynx LP AHCI */
337 { PCI_VDEVICE(INTEL, 0x9c04), board_ahci_mobile }, /* Lynx LP RAID */
338 { PCI_VDEVICE(INTEL, 0x9c05), board_ahci_mobile }, /* Lynx LP RAID */
339 { PCI_VDEVICE(INTEL, 0x9c06), board_ahci_mobile }, /* Lynx LP RAID */
340 { PCI_VDEVICE(INTEL, 0x9c07), board_ahci_mobile }, /* Lynx LP RAID */
341 { PCI_VDEVICE(INTEL, 0x9c0e), board_ahci_mobile }, /* Lynx LP RAID */
342 { PCI_VDEVICE(INTEL, 0x9c0f), board_ahci_mobile }, /* Lynx LP RAID */
Mika Westerberg4544e402018-05-24 11:12:16 +0300343 { PCI_VDEVICE(INTEL, 0x9dd3), board_ahci_mobile }, /* Cannon Lake PCH-LP AHCI */
Seth Heasley29e674d2013-01-25 12:01:05 -0800344 { PCI_VDEVICE(INTEL, 0x1f22), board_ahci }, /* Avoton AHCI */
345 { PCI_VDEVICE(INTEL, 0x1f23), board_ahci }, /* Avoton AHCI */
346 { PCI_VDEVICE(INTEL, 0x1f24), board_ahci }, /* Avoton RAID */
347 { PCI_VDEVICE(INTEL, 0x1f25), board_ahci }, /* Avoton RAID */
348 { PCI_VDEVICE(INTEL, 0x1f26), board_ahci }, /* Avoton RAID */
349 { PCI_VDEVICE(INTEL, 0x1f27), board_ahci }, /* Avoton RAID */
350 { PCI_VDEVICE(INTEL, 0x1f2e), board_ahci }, /* Avoton RAID */
351 { PCI_VDEVICE(INTEL, 0x1f2f), board_ahci }, /* Avoton RAID */
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400352 { PCI_VDEVICE(INTEL, 0x1f32), board_ahci_avn }, /* Avoton AHCI */
353 { PCI_VDEVICE(INTEL, 0x1f33), board_ahci_avn }, /* Avoton AHCI */
354 { PCI_VDEVICE(INTEL, 0x1f34), board_ahci_avn }, /* Avoton RAID */
355 { PCI_VDEVICE(INTEL, 0x1f35), board_ahci_avn }, /* Avoton RAID */
356 { PCI_VDEVICE(INTEL, 0x1f36), board_ahci_avn }, /* Avoton RAID */
357 { PCI_VDEVICE(INTEL, 0x1f37), board_ahci_avn }, /* Avoton RAID */
358 { PCI_VDEVICE(INTEL, 0x1f3e), board_ahci_avn }, /* Avoton RAID */
359 { PCI_VDEVICE(INTEL, 0x1f3f), board_ahci_avn }, /* Avoton RAID */
James Ralstonefda3322013-02-21 11:08:51 -0800360 { PCI_VDEVICE(INTEL, 0x2823), board_ahci }, /* Wellsburg RAID */
361 { PCI_VDEVICE(INTEL, 0x2827), board_ahci }, /* Wellsburg RAID */
James Ralston151743fd82013-02-08 17:34:47 -0800362 { PCI_VDEVICE(INTEL, 0x8d02), board_ahci }, /* Wellsburg AHCI */
363 { PCI_VDEVICE(INTEL, 0x8d04), board_ahci }, /* Wellsburg RAID */
364 { PCI_VDEVICE(INTEL, 0x8d06), board_ahci }, /* Wellsburg RAID */
365 { PCI_VDEVICE(INTEL, 0x8d0e), board_ahci }, /* Wellsburg RAID */
366 { PCI_VDEVICE(INTEL, 0x8d62), board_ahci }, /* Wellsburg AHCI */
367 { PCI_VDEVICE(INTEL, 0x8d64), board_ahci }, /* Wellsburg RAID */
368 { PCI_VDEVICE(INTEL, 0x8d66), board_ahci }, /* Wellsburg RAID */
369 { PCI_VDEVICE(INTEL, 0x8d6e), board_ahci }, /* Wellsburg RAID */
Seth Heasley1cfc7df2013-06-19 16:36:45 -0700370 { PCI_VDEVICE(INTEL, 0x23a3), board_ahci }, /* Coleto Creek AHCI */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100371 { PCI_VDEVICE(INTEL, 0x9c83), board_ahci_mobile }, /* Wildcat LP AHCI */
372 { PCI_VDEVICE(INTEL, 0x9c85), board_ahci_mobile }, /* Wildcat LP RAID */
373 { PCI_VDEVICE(INTEL, 0x9c87), board_ahci_mobile }, /* Wildcat LP RAID */
374 { PCI_VDEVICE(INTEL, 0x9c8f), board_ahci_mobile }, /* Wildcat LP RAID */
James Ralston1b071a02014-08-27 14:29:07 -0700375 { PCI_VDEVICE(INTEL, 0x8c82), board_ahci }, /* 9 Series AHCI */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100376 { PCI_VDEVICE(INTEL, 0x8c83), board_ahci_mobile }, /* 9 Series M AHCI */
James Ralston1b071a02014-08-27 14:29:07 -0700377 { PCI_VDEVICE(INTEL, 0x8c84), board_ahci }, /* 9 Series RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100378 { PCI_VDEVICE(INTEL, 0x8c85), board_ahci_mobile }, /* 9 Series M RAID */
James Ralston1b071a02014-08-27 14:29:07 -0700379 { PCI_VDEVICE(INTEL, 0x8c86), board_ahci }, /* 9 Series RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100380 { PCI_VDEVICE(INTEL, 0x8c87), board_ahci_mobile }, /* 9 Series M RAID */
James Ralston1b071a02014-08-27 14:29:07 -0700381 { PCI_VDEVICE(INTEL, 0x8c8e), board_ahci }, /* 9 Series RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100382 { PCI_VDEVICE(INTEL, 0x8c8f), board_ahci_mobile }, /* 9 Series M RAID */
383 { PCI_VDEVICE(INTEL, 0x9d03), board_ahci_mobile }, /* Sunrise LP AHCI */
384 { PCI_VDEVICE(INTEL, 0x9d05), board_ahci_mobile }, /* Sunrise LP RAID */
385 { PCI_VDEVICE(INTEL, 0x9d07), board_ahci_mobile }, /* Sunrise LP RAID */
Charles_Rose@Dell.comc5967b72015-11-06 14:18:56 -0600386 { PCI_VDEVICE(INTEL, 0xa102), board_ahci }, /* Sunrise Point-H AHCI */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100387 { PCI_VDEVICE(INTEL, 0xa103), board_ahci_mobile }, /* Sunrise M AHCI */
James Ralston690000b2014-10-13 15:16:38 -0700388 { PCI_VDEVICE(INTEL, 0xa105), board_ahci }, /* Sunrise Point-H RAID */
Charles_Rose@Dell.comc5967b72015-11-06 14:18:56 -0600389 { PCI_VDEVICE(INTEL, 0xa106), board_ahci }, /* Sunrise Point-H RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100390 { PCI_VDEVICE(INTEL, 0xa107), board_ahci_mobile }, /* Sunrise M RAID */
James Ralston690000b2014-10-13 15:16:38 -0700391 { PCI_VDEVICE(INTEL, 0xa10f), board_ahci }, /* Sunrise Point-H RAID */
Alexandra Yates4d92f002015-11-16 11:22:16 -0500392 { PCI_VDEVICE(INTEL, 0x2822), board_ahci }, /* Lewisburg RAID*/
Alexandra Yatesf5bdd662016-02-17 19:36:20 -0800393 { PCI_VDEVICE(INTEL, 0x2823), board_ahci }, /* Lewisburg AHCI*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500394 { PCI_VDEVICE(INTEL, 0x2826), board_ahci }, /* Lewisburg RAID*/
Alexandra Yatesf5bdd662016-02-17 19:36:20 -0800395 { PCI_VDEVICE(INTEL, 0x2827), board_ahci }, /* Lewisburg RAID*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500396 { PCI_VDEVICE(INTEL, 0xa182), board_ahci }, /* Lewisburg AHCI*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500397 { PCI_VDEVICE(INTEL, 0xa186), board_ahci }, /* Lewisburg RAID*/
Alexandra Yatesf5bdd662016-02-17 19:36:20 -0800398 { PCI_VDEVICE(INTEL, 0xa1d2), board_ahci }, /* Lewisburg RAID*/
399 { PCI_VDEVICE(INTEL, 0xa1d6), board_ahci }, /* Lewisburg RAID*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500400 { PCI_VDEVICE(INTEL, 0xa202), board_ahci }, /* Lewisburg AHCI*/
Alexandra Yates4d92f002015-11-16 11:22:16 -0500401 { PCI_VDEVICE(INTEL, 0xa206), board_ahci }, /* Lewisburg RAID*/
Alexandra Yatesf5bdd662016-02-17 19:36:20 -0800402 { PCI_VDEVICE(INTEL, 0xa252), board_ahci }, /* Lewisburg RAID*/
403 { PCI_VDEVICE(INTEL, 0xa256), board_ahci }, /* Lewisburg RAID*/
Mika Westerbergf919dde2018-01-11 15:55:50 +0300404 { PCI_VDEVICE(INTEL, 0xa356), board_ahci }, /* Cannon Lake PCH-H RAID */
Kai-Heng Feng32d25452020-02-27 20:28:22 +0800405 { PCI_VDEVICE(INTEL, 0x06d7), board_ahci }, /* Comet Lake-H RAID */
Hans de Goedeebb82e32017-12-11 17:52:16 +0100406 { PCI_VDEVICE(INTEL, 0x0f22), board_ahci_mobile }, /* Bay Trail AHCI */
407 { PCI_VDEVICE(INTEL, 0x0f23), board_ahci_mobile }, /* Bay Trail AHCI */
408 { PCI_VDEVICE(INTEL, 0x22a3), board_ahci_mobile }, /* Cherry Tr. AHCI */
409 { PCI_VDEVICE(INTEL, 0x5ae3), board_ahci_mobile }, /* ApolloLake AHCI */
Mika Westerbergba445792018-06-27 15:15:40 +0300410 { PCI_VDEVICE(INTEL, 0x34d3), board_ahci_mobile }, /* Ice Lake LP AHCI */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400411
Tejun Heoe34bb372007-02-26 20:24:03 +0900412 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
413 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
414 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Ben Hutchings1fefb8f2012-09-10 01:09:04 +0100415 /* JMicron 362B and 362C have an AHCI function with IDE class code */
416 { PCI_VDEVICE(JMICRON, 0x2362), board_ahci_ign_iferr },
417 { PCI_VDEVICE(JMICRON, 0x236f), board_ahci_ign_iferr },
Zhang Rui91f15fb2015-08-24 15:27:11 -0500418 /* May need to update quirk_jmicron_async_suspend() for additions */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400419
420 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800421 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
Shane Huange39fc8c2008-02-22 05:00:31 -0800422 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */
423 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */
424 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */
425 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */
426 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */
427 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400428
Hanna Hawa7d523bd2019-10-17 15:46:53 +0100429 /* Amazon's Annapurna Labs support */
430 { PCI_DEVICE(PCI_VENDOR_ID_AMAZON_ANNAPURNA_LABS, 0x0031),
431 .class = PCI_CLASS_STORAGE_SATA_AHCI,
432 .class_mask = 0xffffff,
433 board_ahci_al },
Shane Huange2dd90b2009-07-29 11:34:49 +0800434 /* AMD */
Shane Huang5deab532009-10-13 11:14:00 +0800435 { PCI_VDEVICE(AMD, 0x7800), board_ahci }, /* AMD Hudson-2 */
Shane Huangfafe5c3d82013-06-03 18:24:10 +0800436 { PCI_VDEVICE(AMD, 0x7900), board_ahci }, /* AMD CZ */
Shane Huange2dd90b2009-07-29 11:34:49 +0800437 /* AMD is using RAID class only for ahci controllers */
438 { PCI_VENDOR_ID_AMD, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
439 PCI_CLASS_STORAGE_RAID << 8, 0xffffff, board_ahci },
440
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400441 /* VIA */
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400442 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900443 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400444
445 /* NVIDIA */
Tejun Heoe297d992008-06-10 00:13:04 +0900446 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 }, /* MCP65 */
447 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 }, /* MCP65 */
448 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 }, /* MCP65 */
449 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 }, /* MCP65 */
450 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 }, /* MCP65 */
451 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 }, /* MCP65 */
452 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 }, /* MCP65 */
453 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 }, /* MCP65 */
Tejun Heo441577e2010-03-29 10:32:39 +0900454 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_mcp67 }, /* MCP67 */
455 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_mcp67 }, /* MCP67 */
456 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_mcp67 }, /* MCP67 */
457 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_mcp67 }, /* MCP67 */
458 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_mcp67 }, /* MCP67 */
459 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_mcp67 }, /* MCP67 */
460 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_mcp67 }, /* MCP67 */
461 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_mcp67 }, /* MCP67 */
462 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_mcp67 }, /* MCP67 */
463 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_mcp67 }, /* MCP67 */
464 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_mcp67 }, /* MCP67 */
465 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_mcp67 }, /* MCP67 */
466 { PCI_VDEVICE(NVIDIA, 0x0580), board_ahci_mcp_linux }, /* Linux ID */
467 { PCI_VDEVICE(NVIDIA, 0x0581), board_ahci_mcp_linux }, /* Linux ID */
468 { PCI_VDEVICE(NVIDIA, 0x0582), board_ahci_mcp_linux }, /* Linux ID */
469 { PCI_VDEVICE(NVIDIA, 0x0583), board_ahci_mcp_linux }, /* Linux ID */
470 { PCI_VDEVICE(NVIDIA, 0x0584), board_ahci_mcp_linux }, /* Linux ID */
471 { PCI_VDEVICE(NVIDIA, 0x0585), board_ahci_mcp_linux }, /* Linux ID */
472 { PCI_VDEVICE(NVIDIA, 0x0586), board_ahci_mcp_linux }, /* Linux ID */
473 { PCI_VDEVICE(NVIDIA, 0x0587), board_ahci_mcp_linux }, /* Linux ID */
474 { PCI_VDEVICE(NVIDIA, 0x0588), board_ahci_mcp_linux }, /* Linux ID */
475 { PCI_VDEVICE(NVIDIA, 0x0589), board_ahci_mcp_linux }, /* Linux ID */
476 { PCI_VDEVICE(NVIDIA, 0x058a), board_ahci_mcp_linux }, /* Linux ID */
477 { PCI_VDEVICE(NVIDIA, 0x058b), board_ahci_mcp_linux }, /* Linux ID */
478 { PCI_VDEVICE(NVIDIA, 0x058c), board_ahci_mcp_linux }, /* Linux ID */
479 { PCI_VDEVICE(NVIDIA, 0x058d), board_ahci_mcp_linux }, /* Linux ID */
480 { PCI_VDEVICE(NVIDIA, 0x058e), board_ahci_mcp_linux }, /* Linux ID */
481 { PCI_VDEVICE(NVIDIA, 0x058f), board_ahci_mcp_linux }, /* Linux ID */
482 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_mcp73 }, /* MCP73 */
483 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_mcp73 }, /* MCP73 */
484 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_mcp73 }, /* MCP73 */
485 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_mcp73 }, /* MCP73 */
486 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_mcp73 }, /* MCP73 */
487 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_mcp73 }, /* MCP73 */
488 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_mcp73 }, /* MCP73 */
489 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_mcp73 }, /* MCP73 */
490 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_mcp73 }, /* MCP73 */
491 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_mcp73 }, /* MCP73 */
492 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_mcp73 }, /* MCP73 */
493 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_mcp73 }, /* MCP73 */
494 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci_mcp77 }, /* MCP77 */
495 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci_mcp77 }, /* MCP77 */
496 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci_mcp77 }, /* MCP77 */
497 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci_mcp77 }, /* MCP77 */
498 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci_mcp77 }, /* MCP77 */
499 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci_mcp77 }, /* MCP77 */
500 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci_mcp77 }, /* MCP77 */
501 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci_mcp77 }, /* MCP77 */
502 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci_mcp77 }, /* MCP77 */
503 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci_mcp77 }, /* MCP77 */
504 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci_mcp77 }, /* MCP77 */
505 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci_mcp77 }, /* MCP77 */
506 { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci_mcp79 }, /* MCP79 */
507 { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci_mcp79 }, /* MCP79 */
508 { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci_mcp79 }, /* MCP79 */
509 { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci_mcp79 }, /* MCP79 */
510 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci_mcp79 }, /* MCP79 */
511 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci_mcp79 }, /* MCP79 */
512 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci_mcp79 }, /* MCP79 */
513 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci_mcp79 }, /* MCP79 */
514 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci_mcp79 }, /* MCP79 */
515 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci_mcp79 }, /* MCP79 */
516 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci_mcp79 }, /* MCP79 */
517 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci_mcp79 }, /* MCP79 */
518 { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci_mcp89 }, /* MCP89 */
519 { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci_mcp89 }, /* MCP89 */
520 { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci_mcp89 }, /* MCP89 */
521 { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci_mcp89 }, /* MCP89 */
522 { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci_mcp89 }, /* MCP89 */
523 { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci_mcp89 }, /* MCP89 */
524 { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci_mcp89 }, /* MCP89 */
525 { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci_mcp89 }, /* MCP89 */
526 { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci_mcp89 }, /* MCP89 */
527 { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci_mcp89 }, /* MCP89 */
528 { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci_mcp89 }, /* MCP89 */
529 { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci_mcp89 }, /* MCP89 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400530
Jeff Garzik95916ed2006-07-29 04:10:14 -0400531 /* SiS */
Tejun Heo20e2de42008-08-01 12:51:43 +0900532 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
533 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 968 */
534 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400535
Alessandro Rubini318893e2012-01-06 13:33:39 +0100536 /* ST Microelectronics */
537 { PCI_VDEVICE(STMICRO, 0xCC06), board_ahci }, /* ST ConneXt */
538
Jeff Garzikcd70c262007-07-08 02:29:42 -0400539 /* Marvell */
540 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100541 { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv }, /* 6121 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600542 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9123),
Anssi Hannula10aca062011-01-18 20:03:26 -0500543 .class = PCI_CLASS_STORAGE_SATA_AHCI,
544 .class_mask = 0xffffff,
Tejun Heo5f173102010-07-24 16:53:48 +0200545 .driver_data = board_ahci_yes_fbs }, /* 88se9128 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600546 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9125),
Per Jessen467b41c2011-02-08 13:54:32 +0100547 .driver_data = board_ahci_yes_fbs }, /* 88se9125 */
Simon Guinote098f5c2013-12-23 13:24:35 +0100548 { PCI_DEVICE_SUB(PCI_VENDOR_ID_MARVELL_EXT, 0x9178,
549 PCI_VENDOR_ID_MARVELL_EXT, 0x9170),
550 .driver_data = board_ahci_yes_fbs }, /* 88se9170 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600551 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x917a),
Matt Johnson642d8922012-04-27 01:42:30 -0500552 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
George Spelvinfcce9a32013-05-29 10:20:35 +0900553 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9172),
Murali Karicheric5edfff2014-09-05 13:21:00 -0400554 .driver_data = board_ahci_yes_fbs }, /* 88se9182 */
555 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9182),
George Spelvinfcce9a32013-05-29 10:20:35 +0900556 .driver_data = board_ahci_yes_fbs }, /* 88se9172 */
Myron Stowe69fd3152013-04-08 11:32:49 -0600557 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9192),
Alan Cox17c60c62012-09-04 16:07:18 +0100558 .driver_data = board_ahci_yes_fbs }, /* 88se9172 on some Gigabyte */
Andreas Schrägle754a2922014-05-24 16:35:43 +0200559 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0),
560 .driver_data = board_ahci_yes_fbs },
Johannes Thumshirna40cf3f2015-10-20 09:31:22 +0200561 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a2), /* 88se91a2 */
562 .driver_data = board_ahci_yes_fbs },
Myron Stowe69fd3152013-04-08 11:32:49 -0600563 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x91a3),
Tejun Heo50be5e32010-11-29 15:57:14 +0100564 .driver_data = board_ahci_yes_fbs },
Samir Benmendil6d5278a2013-11-17 23:56:17 +0100565 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, 0x9230),
566 .driver_data = board_ahci_yes_fbs },
Hans de Goede28b21822018-03-02 11:36:32 +0100567 { PCI_DEVICE(PCI_VENDOR_ID_TTI, 0x0642), /* highpoint rocketraid 642L */
568 .driver_data = board_ahci_yes_fbs },
569 { PCI_DEVICE(PCI_VENDOR_ID_TTI, 0x0645), /* highpoint rocketraid 644L */
Jérôme Carreterod2518362014-06-03 14:56:25 -0400570 .driver_data = board_ahci_yes_fbs },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400571
Mark Nelsonc77a0362008-10-23 14:08:16 +1100572 /* Promise */
573 { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci }, /* PDC42819 */
Romain Degezb32bfc02014-07-11 18:08:13 +0200574 { PCI_VDEVICE(PROMISE, 0x3781), board_ahci }, /* FastTrak TX8660 ahci-mode */
Mark Nelsonc77a0362008-10-23 14:08:16 +1100575
Keng-Yu Linc9703762011-11-09 01:47:36 -0500576 /* Asmedia */
Alan Cox7b4f6ec2012-09-04 16:25:25 +0100577 { PCI_VDEVICE(ASMEDIA, 0x0601), board_ahci }, /* ASM1060 */
578 { PCI_VDEVICE(ASMEDIA, 0x0602), board_ahci }, /* ASM1060 */
579 { PCI_VDEVICE(ASMEDIA, 0x0611), board_ahci }, /* ASM1061 */
580 { PCI_VDEVICE(ASMEDIA, 0x0612), board_ahci }, /* ASM1062 */
Shawn Lin0ce968f2017-06-27 11:53:14 +0800581 { PCI_VDEVICE(ASMEDIA, 0x0621), board_ahci }, /* ASM1061R */
582 { PCI_VDEVICE(ASMEDIA, 0x0622), board_ahci }, /* ASM1062R */
Keng-Yu Linc9703762011-11-09 01:47:36 -0500583
Levente Kurusa67809f82014-02-18 10:22:17 -0500584 /*
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400585 * Samsung SSDs found on some macbooks. NCQ times out if MSI is
586 * enabled. https://bugzilla.kernel.org/show_bug.cgi?id=60731
Levente Kurusa67809f82014-02-18 10:22:17 -0500587 */
Tejun Heo66a7cbc2014-10-27 10:22:56 -0400588 { PCI_VDEVICE(SAMSUNG, 0x1600), board_ahci_nomsi },
Tejun Heo2b21ef02014-12-04 13:13:28 -0500589 { PCI_VDEVICE(SAMSUNG, 0xa800), board_ahci_nomsi },
Levente Kurusa67809f82014-02-18 10:22:17 -0500590
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -0800591 /* Enmotus */
592 { PCI_DEVICE(0x1c44, 0x8000), board_ahci },
593
Tiezhu Yange49bd682020-03-10 20:50:08 +0800594 /* Loongson */
595 { PCI_VDEVICE(LOONGSON, 0x7a08), board_ahci },
596
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500597 /* Generic, PCI class code for AHCI */
598 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500599 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500600
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601 { } /* terminate list */
602};
603
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200604static const struct dev_pm_ops ahci_pci_pm_ops = {
605 SET_SYSTEM_SLEEP_PM_OPS(ahci_pci_device_suspend, ahci_pci_device_resume)
Mika Westerberg02e53292016-02-18 10:54:17 +0200606 SET_RUNTIME_PM_OPS(ahci_pci_device_runtime_suspend,
607 ahci_pci_device_runtime_resume, NULL)
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200608};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609
610static struct pci_driver ahci_pci_driver = {
611 .name = DRV_NAME,
612 .id_table = ahci_pci_tbl,
613 .probe = ahci_init_one,
Mika Westerberg02e53292016-02-18 10:54:17 +0200614 .remove = ahci_remove_one,
Prabhakar Kushwaha10a663a2020-01-25 03:37:29 +0000615 .shutdown = ahci_shutdown_one,
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200616 .driver = {
617 .pm = &ahci_pci_pm_ops,
618 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619};
620
Javier Martinez Canillas5219d652016-05-18 16:11:28 -0400621#if IS_ENABLED(CONFIG_PATA_MARVELL)
Alan Cox5b66c822008-09-03 14:48:34 +0100622static int marvell_enable;
623#else
624static int marvell_enable = 1;
625#endif
626module_param(marvell_enable, int, 0644);
627MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)");
628
Srinivas Pandruvadab1a95852018-07-27 13:47:03 -0700629static int mobile_lpm_policy = -1;
Hans de Goedeebb82e32017-12-11 17:52:16 +0100630module_param(mobile_lpm_policy, int, 0644);
631MODULE_PARM_DESC(mobile_lpm_policy, "Default LPM policy for mobile chipsets");
Alan Cox5b66c822008-09-03 14:48:34 +0100632
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300633static void ahci_pci_save_initial_config(struct pci_dev *pdev,
634 struct ahci_host_priv *hpriv)
635{
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300636 if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361) {
637 dev_info(&pdev->dev, "JMB361 has only one port\n");
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100638 hpriv->force_port_map = 1;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300639 }
640
641 /*
642 * Temporary Marvell 6145 hack: PATA port presence
643 * is asserted through the standard AHCI port
644 * presence register, as bit 4 (counting from 0)
645 */
646 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
647 if (pdev->device == 0x6121)
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100648 hpriv->mask_port_map = 0x3;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300649 else
Antoine Tenart9a23c1d2014-11-03 09:56:11 +0100650 hpriv->mask_port_map = 0xf;
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300651 dev_info(&pdev->dev,
652 "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n");
653 }
654
Antoine Ténart725c7b52014-07-30 20:13:56 +0200655 ahci_save_initial_config(&pdev->dev, hpriv);
Anton Vorontsov394d6e52010-03-03 20:17:36 +0300656}
657
Anton Vorontsov781d6552010-03-03 20:17:42 +0300658static void ahci_pci_init_controller(struct ata_host *host)
659{
660 struct ahci_host_priv *hpriv = host->private_data;
661 struct pci_dev *pdev = to_pci_dev(host->dev);
662 void __iomem *port_mmio;
663 u32 tmp;
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100664 int mv;
Tejun Heod91542c2006-07-26 15:59:26 +0900665
Tejun Heo417a1a62007-09-23 13:19:55 +0900666 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jose Alberto Regueroc40e7cb2008-03-13 23:22:24 +0100667 if (pdev->device == 0x6121)
668 mv = 2;
669 else
670 mv = 4;
671 port_mmio = __ahci_port_base(host, mv);
Jeff Garzikcd70c262007-07-08 02:29:42 -0400672
673 writel(0, port_mmio + PORT_IRQ_MASK);
674
675 /* clear port IRQ */
676 tmp = readl(port_mmio + PORT_IRQ_STAT);
677 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
678 if (tmp)
679 writel(tmp, port_mmio + PORT_IRQ_STAT);
680 }
681
Anton Vorontsov781d6552010-03-03 20:17:42 +0300682 ahci_init_controller(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900683}
684
Tejun Heocc0680a2007-08-06 18:36:23 +0900685static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900686 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +0900687{
Tejun Heocc0680a2007-08-06 18:36:23 +0900688 struct ata_port *ap = link->ap;
Hans de Goede039ece32014-02-22 16:53:30 +0100689 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo9dadd452008-04-07 22:47:19 +0900690 bool online;
Tejun Heoad616ff2006-11-01 18:00:24 +0900691 int rc;
692
693 DPRINTK("ENTER\n");
694
Evan Wangfa89f532018-04-13 12:32:30 +0800695 hpriv->stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900696
Tejun Heocc0680a2007-08-06 18:36:23 +0900697 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900698 deadline, &online, NULL);
Tejun Heoad616ff2006-11-01 18:00:24 +0900699
Hans de Goede039ece32014-02-22 16:53:30 +0100700 hpriv->start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900701
702 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
703
704 /* vt8251 doesn't clear BSY on signature FIS reception,
705 * request follow-up softreset.
706 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900707 return online ? -EAGAIN : rc;
Tejun Heoad616ff2006-11-01 18:00:24 +0900708}
709
Tejun Heoedc93052007-10-25 14:59:16 +0900710static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
711 unsigned long deadline)
712{
713 struct ata_port *ap = link->ap;
714 struct ahci_port_priv *pp = ap->private_data;
Hans de Goede039ece32014-02-22 16:53:30 +0100715 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heoedc93052007-10-25 14:59:16 +0900716 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
717 struct ata_taskfile tf;
Tejun Heo9dadd452008-04-07 22:47:19 +0900718 bool online;
Tejun Heoedc93052007-10-25 14:59:16 +0900719 int rc;
720
Evan Wangfa89f532018-04-13 12:32:30 +0800721 hpriv->stop_engine(ap);
Tejun Heoedc93052007-10-25 14:59:16 +0900722
723 /* clear D2H reception area to properly wait for D2H FIS */
724 ata_tf_init(link->device, &tf);
Sergei Shtylyov9bbb1b02013-06-23 01:39:39 +0400725 tf.command = ATA_BUSY;
Tejun Heoedc93052007-10-25 14:59:16 +0900726 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
727
728 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heo9dadd452008-04-07 22:47:19 +0900729 deadline, &online, NULL);
Tejun Heoedc93052007-10-25 14:59:16 +0900730
Hans de Goede039ece32014-02-22 16:53:30 +0100731 hpriv->start_engine(ap);
Tejun Heoedc93052007-10-25 14:59:16 +0900732
Tejun Heoedc93052007-10-25 14:59:16 +0900733 /* The pseudo configuration device on SIMG4726 attached to
734 * ASUS P5W-DH Deluxe doesn't send signature FIS after
735 * hardreset if no device is attached to the first downstream
736 * port && the pseudo device locks up on SRST w/ PMP==0. To
737 * work around this, wait for !BSY only briefly. If BSY isn't
738 * cleared, perform CLO and proceed to IDENTIFY (achieved by
739 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
740 *
741 * Wait for two seconds. Devices attached to downstream port
742 * which can't process the following IDENTIFY after this will
743 * have to be reset again. For most cases, this should
744 * suffice while making probing snappish enough.
745 */
Tejun Heo9dadd452008-04-07 22:47:19 +0900746 if (online) {
747 rc = ata_wait_after_reset(link, jiffies + 2 * HZ,
748 ahci_check_ready);
749 if (rc)
Shane Huang78d5ae32009-08-07 15:05:52 +0800750 ahci_kick_engine(ap);
Tejun Heo9dadd452008-04-07 22:47:19 +0900751 }
Tejun Heo9dadd452008-04-07 22:47:19 +0900752 return rc;
Tejun Heoedc93052007-10-25 14:59:16 +0900753}
754
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400755/*
756 * ahci_avn_hardreset - attempt more aggressive recovery of Avoton ports.
757 *
758 * It has been observed with some SSDs that the timing of events in the
759 * link synchronization phase can leave the port in a state that can not
760 * be recovered by a SATA-hard-reset alone. The failing signature is
761 * SStatus.DET stuck at 1 ("Device presence detected but Phy
762 * communication not established"). It was found that unloading and
763 * reloading the driver when this problem occurs allows the drive
764 * connection to be recovered (DET advanced to 0x3). The critical
765 * component of reloading the driver is that the port state machines are
766 * reset by bouncing "port enable" in the AHCI PCS configuration
767 * register. So, reproduce that effect by bouncing a port whenever we
768 * see DET==1 after a reset.
769 */
770static int ahci_avn_hardreset(struct ata_link *link, unsigned int *class,
771 unsigned long deadline)
772{
773 const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
774 struct ata_port *ap = link->ap;
775 struct ahci_port_priv *pp = ap->private_data;
776 struct ahci_host_priv *hpriv = ap->host->private_data;
777 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
778 unsigned long tmo = deadline - jiffies;
779 struct ata_taskfile tf;
780 bool online;
781 int rc, i;
782
783 DPRINTK("ENTER\n");
784
Evan Wangfa89f532018-04-13 12:32:30 +0800785 hpriv->stop_engine(ap);
Dan Williamsdbfe8ef2015-05-08 15:23:55 -0400786
787 for (i = 0; i < 2; i++) {
788 u16 val;
789 u32 sstatus;
790 int port = ap->port_no;
791 struct ata_host *host = ap->host;
792 struct pci_dev *pdev = to_pci_dev(host->dev);
793
794 /* clear D2H reception area to properly wait for D2H FIS */
795 ata_tf_init(link->device, &tf);
796 tf.command = ATA_BUSY;
797 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
798
799 rc = sata_link_hardreset(link, timing, deadline, &online,
800 ahci_check_ready);
801
802 if (sata_scr_read(link, SCR_STATUS, &sstatus) != 0 ||
803 (sstatus & 0xf) != 1)
804 break;
805
806 ata_link_printk(link, KERN_INFO, "avn bounce port%d\n",
807 port);
808
809 pci_read_config_word(pdev, 0x92, &val);
810 val &= ~(1 << port);
811 pci_write_config_word(pdev, 0x92, val);
812 ata_msleep(ap, 1000);
813 val |= 1 << port;
814 pci_write_config_word(pdev, 0x92, val);
815 deadline += tmo;
816 }
817
818 hpriv->start_engine(ap);
819
820 if (online)
821 *class = ahci_dev_classify(ap);
822
823 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
824 return rc;
825}
826
827
Mika Westerberg02e53292016-02-18 10:54:17 +0200828#ifdef CONFIG_PM
829static void ahci_pci_disable_interrupts(struct ata_host *host)
Tejun Heoc1332872006-07-26 15:59:26 +0900830{
Tejun Heo9b10ae82009-05-30 20:50:12 +0900831 struct ahci_host_priv *hpriv = host->private_data;
Anton Vorontsovd8993342010-03-03 20:17:34 +0300832 void __iomem *mmio = hpriv->mmio;
Tejun Heoc1332872006-07-26 15:59:26 +0900833 u32 ctl;
834
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200835 /* AHCI spec rev1.1 section 8.3.3:
836 * Software must disable interrupts prior to requesting a
837 * transition of the HBA to D3 state.
838 */
839 ctl = readl(mmio + HOST_CTL);
840 ctl &= ~HOST_IRQ_EN;
841 writel(ctl, mmio + HOST_CTL);
842 readl(mmio + HOST_CTL); /* flush */
Mika Westerberg02e53292016-02-18 10:54:17 +0200843}
Tejun Heoc1332872006-07-26 15:59:26 +0900844
Mika Westerberg02e53292016-02-18 10:54:17 +0200845static int ahci_pci_device_runtime_suspend(struct device *dev)
846{
847 struct pci_dev *pdev = to_pci_dev(dev);
848 struct ata_host *host = pci_get_drvdata(pdev);
849
850 ahci_pci_disable_interrupts(host);
851 return 0;
852}
853
854static int ahci_pci_device_runtime_resume(struct device *dev)
855{
856 struct pci_dev *pdev = to_pci_dev(dev);
857 struct ata_host *host = pci_get_drvdata(pdev);
858 int rc;
859
Dan Williamsc312ef12019-08-29 16:30:34 -0700860 rc = ahci_reset_controller(host);
Mika Westerberg02e53292016-02-18 10:54:17 +0200861 if (rc)
862 return rc;
863 ahci_pci_init_controller(host);
864 return 0;
865}
866
867#ifdef CONFIG_PM_SLEEP
868static int ahci_pci_device_suspend(struct device *dev)
869{
870 struct pci_dev *pdev = to_pci_dev(dev);
871 struct ata_host *host = pci_get_drvdata(pdev);
872 struct ahci_host_priv *hpriv = host->private_data;
873
874 if (hpriv->flags & AHCI_HFLAG_NO_SUSPEND) {
875 dev_err(&pdev->dev,
876 "BIOS update required for suspend/resume\n");
877 return -EIO;
878 }
879
880 ahci_pci_disable_interrupts(host);
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200881 return ata_host_suspend(host, PMSG_SUSPEND);
Tejun Heoc1332872006-07-26 15:59:26 +0900882}
883
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200884static int ahci_pci_device_resume(struct device *dev)
Tejun Heoc1332872006-07-26 15:59:26 +0900885{
Mika Westerbergf1d848f2016-02-18 10:54:15 +0200886 struct pci_dev *pdev = to_pci_dev(dev);
Jingoo Han0a86e1c2013-06-03 14:05:36 +0900887 struct ata_host *host = pci_get_drvdata(pdev);
Tejun Heoc1332872006-07-26 15:59:26 +0900888 int rc;
889
James Lairdcb856962013-11-19 11:06:38 +1100890 /* Apple BIOS helpfully mangles the registers on resume */
891 if (is_mcp89_apple(pdev))
892 ahci_mcp89_apple_enable(pdev);
893
Tejun Heoc1332872006-07-26 15:59:26 +0900894 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Dan Williamsc312ef12019-08-29 16:30:34 -0700895 rc = ahci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900896 if (rc)
897 return rc;
898
Anton Vorontsov781d6552010-03-03 20:17:42 +0300899 ahci_pci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900900 }
901
Jeff Garzikcca39742006-08-24 03:19:22 -0400902 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +0900903
904 return 0;
905}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900906#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900907
Mika Westerberg02e53292016-02-18 10:54:17 +0200908#endif /* CONFIG_PM */
909
Tejun Heo4447d352007-04-17 23:44:08 +0900910static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911{
Christoph Hellwigb1716872019-08-26 12:57:19 +0200912 const int dma_bits = using_dac ? 64 : 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914
Alessandro Rubini318893e2012-01-06 13:33:39 +0100915 /*
916 * If the device fixup already set the dma_mask to some non-standard
917 * value, don't extend it here. This happens on STA2X11, for example.
Christoph Hellwigb1716872019-08-26 12:57:19 +0200918 *
919 * XXX: manipulating the DMA mask from platform code is completely
Nicolas Saenz Juliennea7ba70f2019-11-21 10:26:44 +0100920 * bogus, platform code should use dev->bus_dma_limit instead..
Alessandro Rubini318893e2012-01-06 13:33:39 +0100921 */
922 if (pdev->dma_mask && pdev->dma_mask < DMA_BIT_MASK(32))
923 return 0;
924
Christoph Hellwigb1716872019-08-26 12:57:19 +0200925 rc = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(dma_bits));
926 if (rc)
927 dev_err(&pdev->dev, "DMA enable failed\n");
928 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929}
930
Anton Vorontsov439fcae2010-03-03 20:17:43 +0300931static void ahci_pci_print_info(struct ata_host *host)
932{
933 struct pci_dev *pdev = to_pci_dev(host->dev);
934 u16 cc;
935 const char *scc_s;
936
937 pci_read_config_word(pdev, 0x0a, &cc);
938 if (cc == PCI_CLASS_STORAGE_IDE)
939 scc_s = "IDE";
940 else if (cc == PCI_CLASS_STORAGE_SATA)
941 scc_s = "SATA";
942 else if (cc == PCI_CLASS_STORAGE_RAID)
943 scc_s = "RAID";
944 else
945 scc_s = "unknown";
946
947 ahci_print_info(host, scc_s);
948}
949
Tejun Heoedc93052007-10-25 14:59:16 +0900950/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
951 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
952 * support PMP and the 4726 either directly exports the device
953 * attached to the first downstream port or acts as a hardware storage
954 * controller and emulate a single ATA device (can be RAID 0/1 or some
955 * other configuration).
956 *
957 * When there's no device attached to the first downstream port of the
958 * 4726, "Config Disk" appears, which is a pseudo ATA device to
959 * configure the 4726. However, ATA emulation of the device is very
960 * lame. It doesn't send signature D2H Reg FIS after the initial
961 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
962 *
963 * The following function works around the problem by always using
964 * hardreset on the port and not depending on receiving signature FIS
965 * afterward. If signature FIS isn't received soon, ATA class is
966 * assumed without follow-up softreset.
967 */
968static void ahci_p5wdh_workaround(struct ata_host *host)
969{
Mathias Krause1bd06862014-08-31 10:57:09 +0200970 static const struct dmi_system_id sysids[] = {
Tejun Heoedc93052007-10-25 14:59:16 +0900971 {
972 .ident = "P5W DH Deluxe",
973 .matches = {
974 DMI_MATCH(DMI_SYS_VENDOR,
975 "ASUSTEK COMPUTER INC"),
976 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
977 },
978 },
979 { }
980 };
981 struct pci_dev *pdev = to_pci_dev(host->dev);
982
983 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
984 dmi_check_system(sysids)) {
985 struct ata_port *ap = host->ports[1];
986
Joe Perchesa44fec12011-04-15 15:51:58 -0700987 dev_info(&pdev->dev,
988 "enabling ASUS P5W DH Deluxe on-board SIMG4726 workaround\n");
Tejun Heoedc93052007-10-25 14:59:16 +0900989
990 ap->ops = &ahci_p5wdh_ops;
991 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
992 }
993}
994
James Lairdcb856962013-11-19 11:06:38 +1100995/*
996 * Macbook7,1 firmware forcibly disables MCP89 AHCI and changes PCI ID when
997 * booting in BIOS compatibility mode. We restore the registers but not ID.
998 */
999static void ahci_mcp89_apple_enable(struct pci_dev *pdev)
1000{
1001 u32 val;
1002
1003 printk(KERN_INFO "ahci: enabling MCP89 AHCI mode\n");
1004
1005 pci_read_config_dword(pdev, 0xf8, &val);
1006 val |= 1 << 0x1b;
1007 /* the following changes the device ID, but appears not to affect function */
1008 /* val = (val & ~0xf0000000) | 0x80000000; */
1009 pci_write_config_dword(pdev, 0xf8, val);
1010
1011 pci_read_config_dword(pdev, 0x54c, &val);
1012 val |= 1 << 0xc;
1013 pci_write_config_dword(pdev, 0x54c, val);
1014
1015 pci_read_config_dword(pdev, 0x4a4, &val);
1016 val &= 0xff;
1017 val |= 0x01060100;
1018 pci_write_config_dword(pdev, 0x4a4, val);
1019
1020 pci_read_config_dword(pdev, 0x54c, &val);
1021 val &= ~(1 << 0xc);
1022 pci_write_config_dword(pdev, 0x54c, val);
1023
1024 pci_read_config_dword(pdev, 0xf8, &val);
1025 val &= ~(1 << 0x1b);
1026 pci_write_config_dword(pdev, 0xf8, val);
1027}
1028
1029static bool is_mcp89_apple(struct pci_dev *pdev)
1030{
1031 return pdev->vendor == PCI_VENDOR_ID_NVIDIA &&
1032 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP89_SATA &&
1033 pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1034 pdev->subsystem_device == 0xcb89;
1035}
1036
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001037/* only some SB600 ahci controllers can do 64bit DMA */
1038static bool ahci_sb600_enable_64bit(struct pci_dev *pdev)
Shane Huang58a09b32009-05-27 15:04:43 +08001039{
1040 static const struct dmi_system_id sysids[] = {
Tejun Heo03d783b2009-08-16 21:04:02 +09001041 /*
1042 * The oldest version known to be broken is 0901 and
1043 * working is 1501 which was released on 2007-10-26.
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001044 * Enable 64bit DMA on 1501 and anything newer.
1045 *
Tejun Heo03d783b2009-08-16 21:04:02 +09001046 * Please read bko#9412 for more info.
1047 */
Shane Huang58a09b32009-05-27 15:04:43 +08001048 {
1049 .ident = "ASUS M2A-VM",
1050 .matches = {
1051 DMI_MATCH(DMI_BOARD_VENDOR,
1052 "ASUSTeK Computer INC."),
1053 DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"),
1054 },
Tejun Heo03d783b2009-08-16 21:04:02 +09001055 .driver_data = "20071026", /* yyyymmdd */
Shane Huang58a09b32009-05-27 15:04:43 +08001056 },
Mark Nelsone65cc192009-11-03 20:06:48 +11001057 /*
1058 * All BIOS versions for the MSI K9A2 Platinum (MS-7376)
1059 * support 64bit DMA.
1060 *
1061 * BIOS versions earlier than 1.5 had the Manufacturer DMI
1062 * fields as "MICRO-STAR INTERANTIONAL CO.,LTD".
1063 * This spelling mistake was fixed in BIOS version 1.5, so
1064 * 1.5 and later have the Manufacturer as
1065 * "MICRO-STAR INTERNATIONAL CO.,LTD".
1066 * So try to match on DMI_BOARD_VENDOR of "MICRO-STAR INTER".
1067 *
1068 * BIOS versions earlier than 1.9 had a Board Product Name
1069 * DMI field of "MS-7376". This was changed to be
1070 * "K9A2 Platinum (MS-7376)" in version 1.9, but we can still
1071 * match on DMI_BOARD_NAME of "MS-7376".
1072 */
1073 {
1074 .ident = "MSI K9A2 Platinum",
1075 .matches = {
1076 DMI_MATCH(DMI_BOARD_VENDOR,
1077 "MICRO-STAR INTER"),
1078 DMI_MATCH(DMI_BOARD_NAME, "MS-7376"),
1079 },
1080 },
Mark Nelson3c4aa912011-06-27 16:33:44 +10001081 /*
Mark Nelsonff0173c2012-06-28 12:32:14 +10001082 * All BIOS versions for the MSI K9AGM2 (MS-7327) support
1083 * 64bit DMA.
1084 *
1085 * This board also had the typo mentioned above in the
1086 * Manufacturer DMI field (fixed in BIOS version 1.5), so
1087 * match on DMI_BOARD_VENDOR of "MICRO-STAR INTER" again.
1088 */
1089 {
1090 .ident = "MSI K9AGM2",
1091 .matches = {
1092 DMI_MATCH(DMI_BOARD_VENDOR,
1093 "MICRO-STAR INTER"),
1094 DMI_MATCH(DMI_BOARD_NAME, "MS-7327"),
1095 },
1096 },
1097 /*
Mark Nelson3c4aa912011-06-27 16:33:44 +10001098 * All BIOS versions for the Asus M3A support 64bit DMA.
1099 * (all release versions from 0301 to 1206 were tested)
1100 */
1101 {
1102 .ident = "ASUS M3A",
1103 .matches = {
1104 DMI_MATCH(DMI_BOARD_VENDOR,
1105 "ASUSTeK Computer INC."),
1106 DMI_MATCH(DMI_BOARD_NAME, "M3A"),
1107 },
1108 },
Shane Huang58a09b32009-05-27 15:04:43 +08001109 { }
1110 };
Tejun Heo03d783b2009-08-16 21:04:02 +09001111 const struct dmi_system_id *match;
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001112 int year, month, date;
1113 char buf[9];
Shane Huang58a09b32009-05-27 15:04:43 +08001114
Tejun Heo03d783b2009-08-16 21:04:02 +09001115 match = dmi_first_match(sysids);
Shane Huang58a09b32009-05-27 15:04:43 +08001116 if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) ||
Tejun Heo03d783b2009-08-16 21:04:02 +09001117 !match)
Shane Huang58a09b32009-05-27 15:04:43 +08001118 return false;
1119
Mark Nelsone65cc192009-11-03 20:06:48 +11001120 if (!match->driver_data)
1121 goto enable_64bit;
1122
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001123 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1124 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Shane Huang58a09b32009-05-27 15:04:43 +08001125
Mark Nelsone65cc192009-11-03 20:06:48 +11001126 if (strcmp(buf, match->driver_data) >= 0)
1127 goto enable_64bit;
1128 else {
Joe Perchesa44fec12011-04-15 15:51:58 -07001129 dev_warn(&pdev->dev,
1130 "%s: BIOS too old, forcing 32bit DMA, update BIOS\n",
1131 match->ident);
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001132 return false;
1133 }
Mark Nelsone65cc192009-11-03 20:06:48 +11001134
1135enable_64bit:
Joe Perchesa44fec12011-04-15 15:51:58 -07001136 dev_warn(&pdev->dev, "%s: enabling 64bit DMA\n", match->ident);
Mark Nelsone65cc192009-11-03 20:06:48 +11001137 return true;
Shane Huang58a09b32009-05-27 15:04:43 +08001138}
1139
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001140static bool ahci_broken_system_poweroff(struct pci_dev *pdev)
1141{
1142 static const struct dmi_system_id broken_systems[] = {
1143 {
1144 .ident = "HP Compaq nx6310",
1145 .matches = {
1146 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1147 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"),
1148 },
1149 /* PCI slot number of the controller */
1150 .driver_data = (void *)0x1FUL,
1151 },
Maciej Ruteckid2f9c062009-03-20 00:06:46 +01001152 {
1153 .ident = "HP Compaq 6720s",
1154 .matches = {
1155 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1156 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"),
1157 },
1158 /* PCI slot number of the controller */
1159 .driver_data = (void *)0x1FUL,
1160 },
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001161
1162 { } /* terminate list */
1163 };
1164 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
1165
1166 if (dmi) {
1167 unsigned long slot = (unsigned long)dmi->driver_data;
1168 /* apply the quirk only to on-board controllers */
1169 return slot == PCI_SLOT(pdev->devfn);
1170 }
1171
1172 return false;
1173}
1174
Tejun Heo9b10ae82009-05-30 20:50:12 +09001175static bool ahci_broken_suspend(struct pci_dev *pdev)
1176{
1177 static const struct dmi_system_id sysids[] = {
1178 /*
1179 * On HP dv[4-6] and HDX18 with earlier BIOSen, link
1180 * to the harddisk doesn't become online after
1181 * resuming from STR. Warn and fail suspend.
Tejun Heo9deb3432010-03-16 09:50:26 +09001182 *
1183 * http://bugzilla.kernel.org/show_bug.cgi?id=12276
1184 *
1185 * Use dates instead of versions to match as HP is
1186 * apparently recycling both product and version
1187 * strings.
1188 *
1189 * http://bugzilla.kernel.org/show_bug.cgi?id=15462
Tejun Heo9b10ae82009-05-30 20:50:12 +09001190 */
1191 {
1192 .ident = "dv4",
1193 .matches = {
1194 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1195 DMI_MATCH(DMI_PRODUCT_NAME,
1196 "HP Pavilion dv4 Notebook PC"),
1197 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001198 .driver_data = "20090105", /* F.30 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001199 },
1200 {
1201 .ident = "dv5",
1202 .matches = {
1203 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1204 DMI_MATCH(DMI_PRODUCT_NAME,
1205 "HP Pavilion dv5 Notebook PC"),
1206 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001207 .driver_data = "20090506", /* F.16 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001208 },
1209 {
1210 .ident = "dv6",
1211 .matches = {
1212 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1213 DMI_MATCH(DMI_PRODUCT_NAME,
1214 "HP Pavilion dv6 Notebook PC"),
1215 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001216 .driver_data = "20090423", /* F.21 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001217 },
1218 {
1219 .ident = "HDX18",
1220 .matches = {
1221 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1222 DMI_MATCH(DMI_PRODUCT_NAME,
1223 "HP HDX18 Notebook PC"),
1224 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001225 .driver_data = "20090430", /* F.23 */
Tejun Heo9b10ae82009-05-30 20:50:12 +09001226 },
Tejun Heocedc9bf2010-01-28 16:04:15 +09001227 /*
1228 * Acer eMachines G725 has the same problem. BIOS
1229 * V1.03 is known to be broken. V3.04 is known to
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001230 * work. Between, there are V1.06, V2.06 and V3.03
Tejun Heocedc9bf2010-01-28 16:04:15 +09001231 * that we don't have much idea about. For now,
1232 * blacklist anything older than V3.04.
Tejun Heo9deb3432010-03-16 09:50:26 +09001233 *
1234 * http://bugzilla.kernel.org/show_bug.cgi?id=15104
Tejun Heocedc9bf2010-01-28 16:04:15 +09001235 */
1236 {
1237 .ident = "G725",
1238 .matches = {
1239 DMI_MATCH(DMI_SYS_VENDOR, "eMachines"),
1240 DMI_MATCH(DMI_PRODUCT_NAME, "eMachines G725"),
1241 },
Tejun Heo9deb3432010-03-16 09:50:26 +09001242 .driver_data = "20091216", /* V3.04 */
Tejun Heocedc9bf2010-01-28 16:04:15 +09001243 },
Tejun Heo9b10ae82009-05-30 20:50:12 +09001244 { } /* terminate list */
1245 };
1246 const struct dmi_system_id *dmi = dmi_first_match(sysids);
Tejun Heo9deb3432010-03-16 09:50:26 +09001247 int year, month, date;
1248 char buf[9];
Tejun Heo9b10ae82009-05-30 20:50:12 +09001249
1250 if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2))
1251 return false;
1252
Tejun Heo9deb3432010-03-16 09:50:26 +09001253 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1254 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
Tejun Heo9b10ae82009-05-30 20:50:12 +09001255
Tejun Heo9deb3432010-03-16 09:50:26 +09001256 return strcmp(buf, dmi->driver_data) < 0;
Tejun Heo9b10ae82009-05-30 20:50:12 +09001257}
1258
Hans de Goede240630e2018-07-01 12:15:46 +02001259static bool ahci_broken_lpm(struct pci_dev *pdev)
1260{
1261 static const struct dmi_system_id sysids[] = {
1262 /* Various Lenovo 50 series have LPM issues with older BIOSen */
1263 {
1264 .matches = {
1265 DMI_MATCH(DMI_SYS_VENDOR, "LENOVO"),
1266 DMI_MATCH(DMI_PRODUCT_VERSION, "ThinkPad X250"),
1267 },
1268 .driver_data = "20180406", /* 1.31 */
1269 },
1270 {
1271 .matches = {
1272 DMI_MATCH(DMI_SYS_VENDOR, "LENOVO"),
1273 DMI_MATCH(DMI_PRODUCT_VERSION, "ThinkPad L450"),
1274 },
1275 .driver_data = "20180420", /* 1.28 */
1276 },
1277 {
1278 .matches = {
1279 DMI_MATCH(DMI_SYS_VENDOR, "LENOVO"),
1280 DMI_MATCH(DMI_PRODUCT_VERSION, "ThinkPad T450s"),
1281 },
1282 .driver_data = "20180315", /* 1.33 */
1283 },
1284 {
1285 .matches = {
1286 DMI_MATCH(DMI_SYS_VENDOR, "LENOVO"),
1287 DMI_MATCH(DMI_PRODUCT_VERSION, "ThinkPad W541"),
1288 },
1289 /*
1290 * Note date based on release notes, 2.35 has been
1291 * reported to be good, but I've been unable to get
1292 * a hold of the reporter to get the DMI BIOS date.
1293 * TODO: fix this.
1294 */
1295 .driver_data = "20180310", /* 2.35 */
1296 },
1297 { } /* terminate list */
1298 };
1299 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1300 int year, month, date;
1301 char buf[9];
1302
1303 if (!dmi)
1304 return false;
1305
1306 dmi_get_date(DMI_BIOS_DATE, &year, &month, &date);
1307 snprintf(buf, sizeof(buf), "%04d%02d%02d", year, month, date);
1308
1309 return strcmp(buf, dmi->driver_data) < 0;
1310}
1311
Tejun Heo55946392009-08-04 14:30:08 +09001312static bool ahci_broken_online(struct pci_dev *pdev)
1313{
1314#define ENCODE_BUSDEVFN(bus, slot, func) \
1315 (void *)(unsigned long)(((bus) << 8) | PCI_DEVFN((slot), (func)))
1316 static const struct dmi_system_id sysids[] = {
1317 /*
1318 * There are several gigabyte boards which use
1319 * SIMG5723s configured as hardware RAID. Certain
1320 * 5723 firmware revisions shipped there keep the link
1321 * online but fail to answer properly to SRST or
1322 * IDENTIFY when no device is attached downstream
1323 * causing libata to retry quite a few times leading
1324 * to excessive detection delay.
1325 *
1326 * As these firmwares respond to the second reset try
1327 * with invalid device signature, considering unknown
1328 * sig as offline works around the problem acceptably.
1329 */
1330 {
1331 .ident = "EP45-DQ6",
1332 .matches = {
1333 DMI_MATCH(DMI_BOARD_VENDOR,
1334 "Gigabyte Technology Co., Ltd."),
1335 DMI_MATCH(DMI_BOARD_NAME, "EP45-DQ6"),
1336 },
1337 .driver_data = ENCODE_BUSDEVFN(0x0a, 0x00, 0),
1338 },
1339 {
1340 .ident = "EP45-DS5",
1341 .matches = {
1342 DMI_MATCH(DMI_BOARD_VENDOR,
1343 "Gigabyte Technology Co., Ltd."),
1344 DMI_MATCH(DMI_BOARD_NAME, "EP45-DS5"),
1345 },
1346 .driver_data = ENCODE_BUSDEVFN(0x03, 0x00, 0),
1347 },
1348 { } /* terminate list */
1349 };
1350#undef ENCODE_BUSDEVFN
1351 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1352 unsigned int val;
1353
1354 if (!dmi)
1355 return false;
1356
1357 val = (unsigned long)dmi->driver_data;
1358
1359 return pdev->bus->number == (val >> 8) && pdev->devfn == (val & 0xff);
1360}
1361
Jacob Pan0cf4a7d2014-04-15 22:27:11 -07001362static bool ahci_broken_devslp(struct pci_dev *pdev)
1363{
1364 /* device with broken DEVSLP but still showing SDS capability */
1365 static const struct pci_device_id ids[] = {
1366 { PCI_VDEVICE(INTEL, 0x0f23)}, /* Valleyview SoC */
1367 {}
1368 };
1369
1370 return pci_match_id(ids, pdev);
1371}
1372
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001373#ifdef CONFIG_ATA_ACPI
Tejun Heof80ae7e2009-09-16 04:18:03 +09001374static void ahci_gtf_filter_workaround(struct ata_host *host)
1375{
1376 static const struct dmi_system_id sysids[] = {
1377 /*
1378 * Aspire 3810T issues a bunch of SATA enable commands
1379 * via _GTF including an invalid one and one which is
1380 * rejected by the device. Among the successful ones
1381 * is FPDMA non-zero offset enable which when enabled
1382 * only on the drive side leads to NCQ command
1383 * failures. Filter it out.
1384 */
1385 {
1386 .ident = "Aspire 3810T",
1387 .matches = {
1388 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1389 DMI_MATCH(DMI_PRODUCT_NAME, "Aspire 3810T"),
1390 },
1391 .driver_data = (void *)ATA_ACPI_FILTER_FPDMA_OFFSET,
1392 },
1393 { }
1394 };
1395 const struct dmi_system_id *dmi = dmi_first_match(sysids);
1396 unsigned int filter;
1397 int i;
1398
1399 if (!dmi)
1400 return;
1401
1402 filter = (unsigned long)dmi->driver_data;
Joe Perchesa44fec12011-04-15 15:51:58 -07001403 dev_info(host->dev, "applying extra ACPI _GTF filter 0x%x for %s\n",
1404 filter, dmi->ident);
Tejun Heof80ae7e2009-09-16 04:18:03 +09001405
1406 for (i = 0; i < host->n_ports; i++) {
1407 struct ata_port *ap = host->ports[i];
1408 struct ata_link *link;
1409 struct ata_device *dev;
1410
1411 ata_for_each_link(link, ap, EDGE)
1412 ata_for_each_dev(dev, link, ALL)
1413 dev->gtf_filter |= filter;
1414 }
1415}
Markus Trippelsdorf8e513212009-10-09 05:41:47 +02001416#else
1417static inline void ahci_gtf_filter_workaround(struct ata_host *host)
1418{}
1419#endif
Tejun Heof80ae7e2009-09-16 04:18:03 +09001420
Sui Chen8bfd1742017-05-09 07:47:22 -05001421/*
1422 * On the Acer Aspire Switch Alpha 12, sometimes all SATA ports are detected
1423 * as DUMMY, or detected but eventually get a "link down" and never get up
1424 * again. When this happens, CAP.NP may hold a value of 0x00 or 0x01, and the
1425 * port_map may hold a value of 0x00.
1426 *
1427 * Overriding CAP.NP to 0x02 and the port_map to 0x7 will reveal all 3 ports
1428 * and can significantly reduce the occurrence of the problem.
1429 *
1430 * https://bugzilla.kernel.org/show_bug.cgi?id=189471
1431 */
1432static void acer_sa5_271_workaround(struct ahci_host_priv *hpriv,
1433 struct pci_dev *pdev)
1434{
1435 static const struct dmi_system_id sysids[] = {
1436 {
1437 .ident = "Acer Switch Alpha 12",
1438 .matches = {
1439 DMI_MATCH(DMI_SYS_VENDOR, "Acer"),
1440 DMI_MATCH(DMI_PRODUCT_NAME, "Switch SA5-271")
1441 },
1442 },
1443 { }
1444 };
1445
1446 if (dmi_check_system(sysids)) {
1447 dev_info(&pdev->dev, "enabling Acer Switch Alpha 12 workaround\n");
1448 if ((hpriv->saved_cap & 0xC734FF00) == 0xC734FF00) {
1449 hpriv->port_map = 0x7;
1450 hpriv->cap = 0xC734FF02;
1451 }
1452 }
1453}
1454
Tirumalesh Chalamarlad243bed2016-02-16 12:08:49 -08001455#ifdef CONFIG_ARM64
1456/*
1457 * Due to ERRATA#22536, ThunderX needs to handle HOST_IRQ_STAT differently.
1458 * Workaround is to make sure all pending IRQs are served before leaving
1459 * handler.
1460 */
1461static irqreturn_t ahci_thunderx_irq_handler(int irq, void *dev_instance)
1462{
1463 struct ata_host *host = dev_instance;
1464 struct ahci_host_priv *hpriv;
1465 unsigned int rc = 0;
1466 void __iomem *mmio;
1467 u32 irq_stat, irq_masked;
1468 unsigned int handled = 1;
1469
1470 VPRINTK("ENTER\n");
1471 hpriv = host->private_data;
1472 mmio = hpriv->mmio;
1473 irq_stat = readl(mmio + HOST_IRQ_STAT);
1474 if (!irq_stat)
1475 return IRQ_NONE;
1476
1477 do {
1478 irq_masked = irq_stat & hpriv->port_map;
1479 spin_lock(&host->lock);
1480 rc = ahci_handle_port_intr(host, irq_masked);
1481 if (!rc)
1482 handled = 0;
1483 writel(irq_stat, mmio + HOST_IRQ_STAT);
1484 irq_stat = readl(mmio + HOST_IRQ_STAT);
1485 spin_unlock(&host->lock);
1486 } while (irq_stat);
1487 VPRINTK("EXIT\n");
1488
1489 return IRQ_RETVAL(handled);
1490}
1491#endif
1492
Christoph Hellwigaecec8b2016-12-02 19:31:03 +01001493static void ahci_remap_check(struct pci_dev *pdev, int bar,
1494 struct ahci_host_priv *hpriv)
1495{
1496 int i, count = 0;
1497 u32 cap;
1498
1499 /*
1500 * Check if this device might have remapped nvme devices.
1501 */
1502 if (pdev->vendor != PCI_VENDOR_ID_INTEL ||
1503 pci_resource_len(pdev, bar) < SZ_512K ||
1504 bar != AHCI_PCI_BAR_STANDARD ||
1505 !(readl(hpriv->mmio + AHCI_VSCAP) & 1))
1506 return;
1507
1508 cap = readq(hpriv->mmio + AHCI_REMAP_CAP);
1509 for (i = 0; i < AHCI_MAX_REMAP; i++) {
1510 if ((cap & (1 << i)) == 0)
1511 continue;
1512 if (readl(hpriv->mmio + ahci_remap_dcc(i))
1513 != PCI_CLASS_STORAGE_EXPRESS)
1514 continue;
1515
1516 /* We've found a remapped device */
1517 count++;
1518 }
1519
1520 if (!count)
1521 return;
1522
1523 dev_warn(&pdev->dev, "Found %d remapped NVMe devices.\n", count);
Christoph Hellwigf723fa42017-09-05 18:46:47 +02001524 dev_warn(&pdev->dev,
1525 "Switch your BIOS from RAID to AHCI mode to use them.\n");
1526
1527 /*
1528 * Don't rely on the msi-x capability in the remap case,
1529 * share the legacy interrupt across ahci and remapped devices.
1530 */
1531 hpriv->flags |= AHCI_HFLAG_NO_MSI;
Christoph Hellwigaecec8b2016-12-02 19:31:03 +01001532}
1533
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001534static int ahci_get_irq_vector(struct ata_host *host, int port)
Robert Richteree2aad42015-06-05 19:49:25 +02001535{
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001536 return pci_irq_vector(to_pci_dev(host->dev), port);
Robert Richteree2aad42015-06-05 19:49:25 +02001537}
1538
Robert Richtera1c8231172015-05-31 13:55:17 +02001539static int ahci_init_msi(struct pci_dev *pdev, unsigned int n_ports,
1540 struct ahci_host_priv *hpriv)
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001541{
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001542 int nvec;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001543
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001544 if (hpriv->flags & AHCI_HFLAG_NO_MSI)
Robert Richtera1c8231172015-05-31 13:55:17 +02001545 return -ENODEV;
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001546
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001547 /*
1548 * If number of MSIs is less than number of ports then Sharing Last
1549 * Message mode could be enforced. In this case assume that advantage
1550 * of multipe MSIs is negated and use single MSI mode instead.
1551 */
Christoph Hellwig17a51f12016-10-18 09:00:52 +02001552 if (n_ports > 1) {
1553 nvec = pci_alloc_irq_vectors(pdev, n_ports, INT_MAX,
1554 PCI_IRQ_MSIX | PCI_IRQ_MSI);
1555 if (nvec > 0) {
1556 if (!(readl(hpriv->mmio + HOST_CTL) & HOST_MRSM)) {
1557 hpriv->get_irq_vector = ahci_get_irq_vector;
1558 hpriv->flags |= AHCI_HFLAG_MULTI_MSI;
1559 return nvec;
1560 }
Alexander Gordeev7b92b4f2013-12-30 08:28:14 +01001561
Christoph Hellwig17a51f12016-10-18 09:00:52 +02001562 /*
1563 * Fallback to single MSI mode if the controller
1564 * enforced MRSM mode.
1565 */
1566 printk(KERN_INFO
1567 "ahci: MRSM is on, fallback to single MSI\n");
1568 pci_free_irq_vectors(pdev);
1569 }
Christoph Hellwiga478b092016-10-20 17:15:41 +02001570 }
Robert Richtera1c8231172015-05-31 13:55:17 +02001571
Dan Williamsd684a902015-11-11 16:27:33 -08001572 /*
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001573 * If the host is not capable of supporting per-port vectors, fall
1574 * back to single MSI before finally attempting single MSI-X.
Dan Williamsd684a902015-11-11 16:27:33 -08001575 */
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001576 nvec = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_MSI);
1577 if (nvec == 1)
Dan Williamsd684a902015-11-11 16:27:33 -08001578 return nvec;
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001579 return pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_MSIX);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001580}
1581
Srinivas Pandruvadab1a95852018-07-27 13:47:03 -07001582static void ahci_update_initial_lpm_policy(struct ata_port *ap,
1583 struct ahci_host_priv *hpriv)
1584{
1585 int policy = CONFIG_SATA_MOBILE_LPM_POLICY;
1586
1587
1588 /* Ignore processing for non mobile platforms */
1589 if (!(hpriv->flags & AHCI_HFLAG_IS_MOBILE))
1590 return;
1591
1592 /* user modified policy via module param */
1593 if (mobile_lpm_policy != -1) {
1594 policy = mobile_lpm_policy;
1595 goto update_policy;
1596 }
1597
1598#ifdef CONFIG_ACPI
1599 if (policy > ATA_LPM_MED_POWER &&
1600 (acpi_gbl_FADT.flags & ACPI_FADT_LOW_POWER_S0)) {
1601 if (hpriv->cap & HOST_CAP_PART)
1602 policy = ATA_LPM_MIN_POWER_WITH_PARTIAL;
1603 else if (hpriv->cap & HOST_CAP_SSC)
1604 policy = ATA_LPM_MIN_POWER;
1605 }
1606#endif
1607
1608update_policy:
1609 if (policy >= ATA_LPM_UNKNOWN && policy <= ATA_LPM_MIN_POWER)
1610 ap->target_lpm_policy = policy;
1611}
1612
Dan Williamsc312ef12019-08-29 16:30:34 -07001613static void ahci_intel_pcs_quirk(struct pci_dev *pdev, struct ahci_host_priv *hpriv)
1614{
1615 const struct pci_device_id *id = pci_match_id(ahci_pci_tbl, pdev);
1616 u16 tmp16;
1617
1618 /*
1619 * Only apply the 6-port PCS quirk for known legacy platforms.
1620 */
1621 if (!id || id->vendor != PCI_VENDOR_ID_INTEL)
1622 return;
Dan Williams09d6ac82019-10-15 12:54:17 -07001623
1624 /* Skip applying the quirk on Denverton and beyond */
1625 if (((enum board_ids) id->driver_data) >= board_ahci_pcs7)
Dan Williamsc312ef12019-08-29 16:30:34 -07001626 return;
1627
1628 /*
1629 * port_map is determined from PORTS_IMPL PCI register which is
1630 * implemented as write or write-once register. If the register
1631 * isn't programmed, ahci automatically generates it from number
1632 * of ports, which is good enough for PCS programming. It is
1633 * otherwise expected that platform firmware enables the ports
1634 * before the OS boots.
1635 */
1636 pci_read_config_word(pdev, PCS_6, &tmp16);
1637 if ((tmp16 & hpriv->port_map) != hpriv->port_map) {
1638 tmp16 |= hpriv->port_map;
1639 pci_write_config_word(pdev, PCS_6, tmp16);
1640 }
1641}
1642
Tejun Heo24dc5f32007-01-20 16:00:28 +09001643static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001644{
Tejun Heoe297d992008-06-10 00:13:04 +09001645 unsigned int board_id = ent->driver_data;
1646 struct ata_port_info pi = ahci_port_info[board_id];
Tejun Heo4447d352007-04-17 23:44:08 +09001647 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09001648 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001649 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09001650 struct ata_host *host;
Alexander Gordeevc3ebd6a2014-09-25 15:13:21 +02001651 int n_ports, i, rc;
Alessandro Rubini318893e2012-01-06 13:33:39 +01001652 int ahci_pci_bar = AHCI_PCI_BAR_STANDARD;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653
1654 VPRINTK("ENTER\n");
1655
Justin P. Mattockb429dd52010-07-03 07:29:25 -07001656 WARN_ON((int)ATA_MAX_QUEUE > AHCI_MAX_CMDS);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001657
Joe Perches06296a12011-04-15 15:52:00 -07001658 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001659
Alan Cox5b66c822008-09-03 14:48:34 +01001660 /* The AHCI driver can only drive the SATA ports, the PATA driver
1661 can drive them all so if both drivers are selected make sure
1662 AHCI stays out of the way */
1663 if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable)
1664 return -ENODEV;
1665
James Lairdcb856962013-11-19 11:06:38 +11001666 /* Apple BIOS on MCP89 prevents us using AHCI */
1667 if (is_mcp89_apple(pdev))
1668 ahci_mcp89_apple_enable(pdev);
Tejun Heoc6353b42010-06-17 11:42:22 +02001669
Mark Nelson7a022672009-11-22 12:07:41 +11001670 /* Promise's PDC42819 is a SAS/SATA controller that has an AHCI mode.
1671 * At the moment, we can only use the AHCI mode. Let the users know
1672 * that for SAS drives they're out of luck.
1673 */
1674 if (pdev->vendor == PCI_VENDOR_ID_PROMISE)
Joe Perchesa44fec12011-04-15 15:51:58 -07001675 dev_info(&pdev->dev,
1676 "PDC42819 can only drive SATA devices with this driver\n");
Mark Nelson7a022672009-11-22 12:07:41 +11001677
Robert Richterb7ae1282015-06-05 19:49:26 +02001678 /* Some devices use non-standard BARs */
Alessandro Rubini318893e2012-01-06 13:33:39 +01001679 if (pdev->vendor == PCI_VENDOR_ID_STMICRO && pdev->device == 0xCC06)
1680 ahci_pci_bar = AHCI_PCI_BAR_STA2X11;
Hugh Daschbach7f9c9f82013-01-04 14:39:09 -08001681 else if (pdev->vendor == 0x1c44 && pdev->device == 0x8000)
1682 ahci_pci_bar = AHCI_PCI_BAR_ENMOTUS;
Radha Mohan Chintakuntlab1314e32017-10-10 22:37:51 -07001683 else if (pdev->vendor == PCI_VENDOR_ID_CAVIUM) {
1684 if (pdev->device == 0xa01c)
1685 ahci_pci_bar = AHCI_PCI_BAR_CAVIUM;
1686 if (pdev->device == 0xa084)
1687 ahci_pci_bar = AHCI_PCI_BAR_CAVIUM_GEN5;
Tiezhu Yange49bd682020-03-10 20:50:08 +08001688 } else if (pdev->vendor == PCI_VENDOR_ID_LOONGSON) {
1689 if (pdev->device == 0x7a08)
1690 ahci_pci_bar = AHCI_PCI_BAR_LOONGSON;
Radha Mohan Chintakuntlab1314e32017-10-10 22:37:51 -07001691 }
Alessandro Rubini318893e2012-01-06 13:33:39 +01001692
Tejun Heo4447d352007-04-17 23:44:08 +09001693 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09001694 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001695 if (rc)
1696 return rc;
1697
Tejun Heoc4f77922007-12-06 15:09:43 +09001698 if (pdev->vendor == PCI_VENDOR_ID_INTEL &&
1699 (pdev->device == 0x2652 || pdev->device == 0x2653)) {
1700 u8 map;
1701
1702 /* ICH6s share the same PCI ID for both piix and ahci
1703 * modes. Enabling ahci mode while MAP indicates
1704 * combined mode is a bad idea. Yield to ata_piix.
1705 */
1706 pci_read_config_byte(pdev, ICH_MAP, &map);
1707 if (map & 0x3) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001708 dev_info(&pdev->dev,
1709 "controller is in combined mode, can't enable AHCI mode\n");
Tejun Heoc4f77922007-12-06 15:09:43 +09001710 return -ENODEV;
1711 }
1712 }
1713
Paul Bolle6fec8872013-12-16 11:34:21 +01001714 /* AHCI controllers often implement SFF compatible interface.
1715 * Grab all PCI BARs just in case.
1716 */
1717 rc = pcim_iomap_regions_request_all(pdev, 1 << ahci_pci_bar, DRV_NAME);
1718 if (rc == -EBUSY)
1719 pcim_pin_device(pdev);
1720 if (rc)
1721 return rc;
1722
Tejun Heo24dc5f32007-01-20 16:00:28 +09001723 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1724 if (!hpriv)
1725 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09001726 hpriv->flags |= (unsigned long)pi.private_data;
1727
Tejun Heoe297d992008-06-10 00:13:04 +09001728 /* MCP65 revision A1 and A2 can't do MSI */
1729 if (board_id == board_ahci_mcp65 &&
1730 (pdev->revision == 0xa1 || pdev->revision == 0xa2))
1731 hpriv->flags |= AHCI_HFLAG_NO_MSI;
1732
Shane Huange427fe02008-12-30 10:53:41 +08001733 /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */
1734 if (board_id == board_ahci_sb700 && pdev->revision >= 0x40)
1735 hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL;
1736
Tejun Heo2fcad9d2009-10-03 18:27:29 +09001737 /* only some SB600s can do 64bit DMA */
1738 if (ahci_sb600_enable_64bit(pdev))
1739 hpriv->flags &= ~AHCI_HFLAG_32BIT_ONLY;
Shane Huang58a09b32009-05-27 15:04:43 +08001740
Alessandro Rubini318893e2012-01-06 13:33:39 +01001741 hpriv->mmio = pcim_iomap_table(pdev)[ahci_pci_bar];
Anton Vorontsovd8993342010-03-03 20:17:34 +03001742
Christoph Hellwigaecec8b2016-12-02 19:31:03 +01001743 /* detect remapped nvme devices */
1744 ahci_remap_check(pdev, ahci_pci_bar, hpriv);
1745
Jacob Pan0cf4a7d2014-04-15 22:27:11 -07001746 /* must set flag prior to save config in order to take effect */
1747 if (ahci_broken_devslp(pdev))
1748 hpriv->flags |= AHCI_HFLAG_NO_DEVSLP;
1749
Tirumalesh Chalamarlad243bed2016-02-16 12:08:49 -08001750#ifdef CONFIG_ARM64
1751 if (pdev->vendor == 0x177d && pdev->device == 0xa01c)
1752 hpriv->irq_handler = ahci_thunderx_irq_handler;
1753#endif
1754
Tejun Heo4447d352007-04-17 23:44:08 +09001755 /* save initial config */
Anton Vorontsov394d6e52010-03-03 20:17:36 +03001756 ahci_pci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001757
Dan Williamsc312ef12019-08-29 16:30:34 -07001758 /*
1759 * If platform firmware failed to enable ports, try to enable
1760 * them here.
1761 */
1762 ahci_intel_pcs_quirk(pdev, hpriv);
1763
Tejun Heo4447d352007-04-17 23:44:08 +09001764 /* prepare host */
Robert Hancock453d3132010-01-26 22:33:23 -06001765 if (hpriv->cap & HOST_CAP_NCQ) {
1766 pi.flags |= ATA_FLAG_NCQ;
Tejun Heo83f2b962010-03-30 10:28:32 +09001767 /*
1768 * Auto-activate optimization is supposed to be
1769 * supported on all AHCI controllers indicating NCQ
1770 * capability, but it seems to be broken on some
1771 * chipsets including NVIDIAs.
1772 */
1773 if (!(hpriv->flags & AHCI_HFLAG_NO_FPDMA_AA))
Robert Hancock453d3132010-01-26 22:33:23 -06001774 pi.flags |= ATA_FLAG_FPDMA_AA;
Marc Carino40fb59e2013-08-24 23:22:49 -07001775
1776 /*
1777 * All AHCI controllers should be forward-compatible
1778 * with the new auxiliary field. This code should be
1779 * conditionalized if any buggy AHCI controllers are
1780 * encountered.
1781 */
1782 pi.flags |= ATA_FLAG_FPDMA_AUX;
Robert Hancock453d3132010-01-26 22:33:23 -06001783 }
Tejun Heo4447d352007-04-17 23:44:08 +09001784
Tejun Heo7d50b602007-09-23 13:19:54 +09001785 if (hpriv->cap & HOST_CAP_PMP)
1786 pi.flags |= ATA_FLAG_PMP;
1787
Anton Vorontsov0cbb0e72010-03-03 20:17:45 +03001788 ahci_set_em_messages(hpriv, &pi);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001789
Rafael J. Wysocki1fd68432009-01-19 20:57:36 +01001790 if (ahci_broken_system_poweroff(pdev)) {
1791 pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN;
1792 dev_info(&pdev->dev,
1793 "quirky BIOS, skipping spindown on poweroff\n");
1794 }
1795
Hans de Goede240630e2018-07-01 12:15:46 +02001796 if (ahci_broken_lpm(pdev)) {
1797 pi.flags |= ATA_FLAG_NO_LPM;
1798 dev_warn(&pdev->dev,
1799 "BIOS update required for Link Power Management support\n");
1800 }
1801
Tejun Heo9b10ae82009-05-30 20:50:12 +09001802 if (ahci_broken_suspend(pdev)) {
1803 hpriv->flags |= AHCI_HFLAG_NO_SUSPEND;
Joe Perchesa44fec12011-04-15 15:51:58 -07001804 dev_warn(&pdev->dev,
1805 "BIOS update required for suspend/resume\n");
Tejun Heo9b10ae82009-05-30 20:50:12 +09001806 }
1807
Tejun Heo55946392009-08-04 14:30:08 +09001808 if (ahci_broken_online(pdev)) {
1809 hpriv->flags |= AHCI_HFLAG_SRST_TOUT_IS_OFFLINE;
1810 dev_info(&pdev->dev,
1811 "online status unreliable, applying workaround\n");
1812 }
1813
Sui Chen8bfd1742017-05-09 07:47:22 -05001814
1815 /* Acer SA5-271 workaround modifies private_data */
1816 acer_sa5_271_workaround(hpriv, pdev);
1817
Tejun Heo837f5f82008-02-06 15:13:51 +09001818 /* CAP.NP sometimes indicate the index of the last enabled
1819 * port, at other times, that of the last possible port, so
1820 * determining the maximum port number requires looking at
1821 * both CAP.NP and port_map.
1822 */
1823 n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map));
1824
1825 host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
Tejun Heo4447d352007-04-17 23:44:08 +09001826 if (!host)
1827 return -ENOMEM;
Tejun Heo4447d352007-04-17 23:44:08 +09001828 host->private_data = hpriv;
Christoph Hellwig0b9e29882016-09-05 17:21:45 +02001829
1830 if (ahci_init_msi(pdev, n_ports, hpriv) < 0) {
1831 /* legacy intx interrupts */
1832 pci_intx(pdev, 1);
1833 }
Christoph Hellwig0ce57f82016-10-25 14:04:34 +02001834 hpriv->irq = pci_irq_vector(pdev, 0);
Robert Richter21bfd1a2015-05-31 13:55:18 +02001835
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001836 if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss)
Arjan van de Ven886ad092009-01-09 15:54:07 -08001837 host->flags |= ATA_HOST_PARALLEL_SCAN;
Arjan van de Venf3d7f232009-01-26 02:05:44 -08001838 else
Jingoo Hand2782d92013-10-05 09:15:16 +09001839 dev_info(&pdev->dev, "SSS flag set, parallel bus scan disabled\n");
Arjan van de Ven886ad092009-01-09 15:54:07 -08001840
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001841 if (pi.flags & ATA_FLAG_EM)
1842 ahci_reset_em(host);
1843
Tejun Heo4447d352007-04-17 23:44:08 +09001844 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04001845 struct ata_port *ap = host->ports[i];
Tejun Heo4447d352007-04-17 23:44:08 +09001846
Alessandro Rubini318893e2012-01-06 13:33:39 +01001847 ata_port_pbar_desc(ap, ahci_pci_bar, -1, "abar");
1848 ata_port_pbar_desc(ap, ahci_pci_bar,
Tejun Heocbcdd872007-08-18 13:14:55 +09001849 0x100 + ap->port_no * 0x80, "port");
1850
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001851 /* set enclosure management message type */
1852 if (ap->flags & ATA_FLAG_EM)
Harry Zhang008dbd62010-04-23 17:27:19 +08001853 ap->em_message_type = hpriv->em_msg_type;
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001854
Srinivas Pandruvadab1a95852018-07-27 13:47:03 -07001855 ahci_update_initial_lpm_policy(ap, hpriv);
Kristen Carlson Accardi18f7ba42008-06-03 10:33:55 -07001856
Jeff Garzikdab632e2007-05-28 08:33:01 -04001857 /* disabled/not-implemented port */
Tejun Heo350756f2008-04-07 22:47:21 +09001858 if (!(hpriv->port_map & (1 << i)))
Jeff Garzikdab632e2007-05-28 08:33:01 -04001859 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09001860 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001861
Tejun Heoedc93052007-10-25 14:59:16 +09001862 /* apply workaround for ASUS P5W DH Deluxe mainboard */
1863 ahci_p5wdh_workaround(host);
1864
Tejun Heof80ae7e2009-09-16 04:18:03 +09001865 /* apply gtf filter quirk */
1866 ahci_gtf_filter_workaround(host);
1867
Linus Torvalds1da177e2005-04-16 15:20:36 -07001868 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09001869 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001870 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001871 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001872
Dan Williamsc312ef12019-08-29 16:30:34 -07001873 rc = ahci_reset_controller(host);
Tejun Heo4447d352007-04-17 23:44:08 +09001874 if (rc)
1875 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09001876
Anton Vorontsov781d6552010-03-03 20:17:42 +03001877 ahci_pci_init_controller(host);
Anton Vorontsov439fcae2010-03-03 20:17:43 +03001878 ahci_pci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001879
Tejun Heo4447d352007-04-17 23:44:08 +09001880 pci_set_master(pdev);
Alexander Gordeev5ca72c42012-11-19 16:02:48 +01001881
Mika Westerberg02e53292016-02-18 10:54:17 +02001882 rc = ahci_host_activate(host, &ahci_sht);
1883 if (rc)
1884 return rc;
1885
1886 pm_runtime_put_noidle(&pdev->dev);
1887 return 0;
1888}
1889
Prabhakar Kushwaha10a663a2020-01-25 03:37:29 +00001890static void ahci_shutdown_one(struct pci_dev *pdev)
1891{
1892 ata_pci_shutdown_one(pdev);
1893}
1894
Mika Westerberg02e53292016-02-18 10:54:17 +02001895static void ahci_remove_one(struct pci_dev *pdev)
1896{
1897 pm_runtime_get_noresume(&pdev->dev);
1898 ata_pci_remove_one(pdev);
Jeff Garzik907f4672005-05-12 15:03:42 -04001899}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001900
Axel Lin2fc75da2012-04-19 13:43:05 +08001901module_pci_driver(ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001902
1903MODULE_AUTHOR("Jeff Garzik");
1904MODULE_DESCRIPTION("AHCI SATA low-level driver");
1905MODULE_LICENSE("GPL");
1906MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04001907MODULE_VERSION(DRV_VERSION);